xref: /openbmc/linux/drivers/tty/serial/imx.c (revision 068500e0)
1ab4382d2SGreg Kroah-Hartman /*
2ab4382d2SGreg Kroah-Hartman  *  Driver for Motorola IMX serial ports
3ab4382d2SGreg Kroah-Hartman  *
4ab4382d2SGreg Kroah-Hartman  *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5ab4382d2SGreg Kroah-Hartman  *
6ab4382d2SGreg Kroah-Hartman  *  Author: Sascha Hauer <sascha@saschahauer.de>
7ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2004 Pengutronix
8ab4382d2SGreg Kroah-Hartman  *
9ab4382d2SGreg Kroah-Hartman  *  Copyright (C) 2009 emlix GmbH
10ab4382d2SGreg Kroah-Hartman  *  Author: Fabian Godehardt (added IrDA support for iMX)
11ab4382d2SGreg Kroah-Hartman  *
12ab4382d2SGreg Kroah-Hartman  * This program is free software; you can redistribute it and/or modify
13ab4382d2SGreg Kroah-Hartman  * it under the terms of the GNU General Public License as published by
14ab4382d2SGreg Kroah-Hartman  * the Free Software Foundation; either version 2 of the License, or
15ab4382d2SGreg Kroah-Hartman  * (at your option) any later version.
16ab4382d2SGreg Kroah-Hartman  *
17ab4382d2SGreg Kroah-Hartman  * This program is distributed in the hope that it will be useful,
18ab4382d2SGreg Kroah-Hartman  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19ab4382d2SGreg Kroah-Hartman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20ab4382d2SGreg Kroah-Hartman  * GNU General Public License for more details.
21ab4382d2SGreg Kroah-Hartman  *
22ab4382d2SGreg Kroah-Hartman  * You should have received a copy of the GNU General Public License
23ab4382d2SGreg Kroah-Hartman  * along with this program; if not, write to the Free Software
24ab4382d2SGreg Kroah-Hartman  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25ab4382d2SGreg Kroah-Hartman  *
26ab4382d2SGreg Kroah-Hartman  * [29-Mar-2005] Mike Lee
27ab4382d2SGreg Kroah-Hartman  * Added hardware handshake
28ab4382d2SGreg Kroah-Hartman  */
29ab4382d2SGreg Kroah-Hartman 
30ab4382d2SGreg Kroah-Hartman #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31ab4382d2SGreg Kroah-Hartman #define SUPPORT_SYSRQ
32ab4382d2SGreg Kroah-Hartman #endif
33ab4382d2SGreg Kroah-Hartman 
34ab4382d2SGreg Kroah-Hartman #include <linux/module.h>
35ab4382d2SGreg Kroah-Hartman #include <linux/ioport.h>
36ab4382d2SGreg Kroah-Hartman #include <linux/init.h>
37ab4382d2SGreg Kroah-Hartman #include <linux/console.h>
38ab4382d2SGreg Kroah-Hartman #include <linux/sysrq.h>
39ab4382d2SGreg Kroah-Hartman #include <linux/platform_device.h>
40ab4382d2SGreg Kroah-Hartman #include <linux/tty.h>
41ab4382d2SGreg Kroah-Hartman #include <linux/tty_flip.h>
42ab4382d2SGreg Kroah-Hartman #include <linux/serial_core.h>
43ab4382d2SGreg Kroah-Hartman #include <linux/serial.h>
44ab4382d2SGreg Kroah-Hartman #include <linux/clk.h>
45ab4382d2SGreg Kroah-Hartman #include <linux/delay.h>
46ab4382d2SGreg Kroah-Hartman #include <linux/rational.h>
47ab4382d2SGreg Kroah-Hartman #include <linux/slab.h>
4822698aa2SShawn Guo #include <linux/of.h>
4922698aa2SShawn Guo #include <linux/of_device.h>
50e32a9f8fSSachin Kamat #include <linux/io.h>
51b4cdc8f6SHuang Shijie #include <linux/dma-mapping.h>
52ab4382d2SGreg Kroah-Hartman 
53ab4382d2SGreg Kroah-Hartman #include <asm/irq.h>
5482906b13SArnd Bergmann #include <linux/platform_data/serial-imx.h>
55b4cdc8f6SHuang Shijie #include <linux/platform_data/dma-imx.h>
56ab4382d2SGreg Kroah-Hartman 
57ab4382d2SGreg Kroah-Hartman /* Register definitions */
58ab4382d2SGreg Kroah-Hartman #define URXD0 0x0  /* Receiver Register */
59ab4382d2SGreg Kroah-Hartman #define URTX0 0x40 /* Transmitter Register */
60ab4382d2SGreg Kroah-Hartman #define UCR1  0x80 /* Control Register 1 */
61ab4382d2SGreg Kroah-Hartman #define UCR2  0x84 /* Control Register 2 */
62ab4382d2SGreg Kroah-Hartman #define UCR3  0x88 /* Control Register 3 */
63ab4382d2SGreg Kroah-Hartman #define UCR4  0x8c /* Control Register 4 */
64ab4382d2SGreg Kroah-Hartman #define UFCR  0x90 /* FIFO Control Register */
65ab4382d2SGreg Kroah-Hartman #define USR1  0x94 /* Status Register 1 */
66ab4382d2SGreg Kroah-Hartman #define USR2  0x98 /* Status Register 2 */
67ab4382d2SGreg Kroah-Hartman #define UESC  0x9c /* Escape Character Register */
68ab4382d2SGreg Kroah-Hartman #define UTIM  0xa0 /* Escape Timer Register */
69ab4382d2SGreg Kroah-Hartman #define UBIR  0xa4 /* BRM Incremental Register */
70ab4382d2SGreg Kroah-Hartman #define UBMR  0xa8 /* BRM Modulator Register */
71ab4382d2SGreg Kroah-Hartman #define UBRC  0xac /* Baud Rate Count Register */
72fe6b540aSShawn Guo #define IMX21_ONEMS 0xb0 /* One Millisecond register */
73fe6b540aSShawn Guo #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74fe6b540aSShawn Guo #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
75ab4382d2SGreg Kroah-Hartman 
76ab4382d2SGreg Kroah-Hartman /* UART Control Register Bit Fields.*/
7755d8693aSJiada Wang #define URXD_DUMMY_READ (1<<16)
78ab4382d2SGreg Kroah-Hartman #define URXD_CHARRDY	(1<<15)
79ab4382d2SGreg Kroah-Hartman #define URXD_ERR	(1<<14)
80ab4382d2SGreg Kroah-Hartman #define URXD_OVRRUN	(1<<13)
81ab4382d2SGreg Kroah-Hartman #define URXD_FRMERR	(1<<12)
82ab4382d2SGreg Kroah-Hartman #define URXD_BRK	(1<<11)
83ab4382d2SGreg Kroah-Hartman #define URXD_PRERR	(1<<10)
8426c47412SDirk Behme #define URXD_RX_DATA	(0xFF<<0)
8525985edcSLucas De Marchi #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
86ab4382d2SGreg Kroah-Hartman #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
87ab4382d2SGreg Kroah-Hartman #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
88ab4382d2SGreg Kroah-Hartman #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
89b4cdc8f6SHuang Shijie #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
90ab4382d2SGreg Kroah-Hartman #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
91ab4382d2SGreg Kroah-Hartman #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
92ab4382d2SGreg Kroah-Hartman #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
93ab4382d2SGreg Kroah-Hartman #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
94ab4382d2SGreg Kroah-Hartman #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
95ab4382d2SGreg Kroah-Hartman #define UCR1_SNDBRK	(1<<4)	/* Send break */
96ab4382d2SGreg Kroah-Hartman #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
97fe6b540aSShawn Guo #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
98b4cdc8f6SHuang Shijie #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
99ab4382d2SGreg Kroah-Hartman #define UCR1_DOZE	(1<<1)	/* Doze */
100ab4382d2SGreg Kroah-Hartman #define UCR1_UARTEN	(1<<0)	/* UART enabled */
101ab4382d2SGreg Kroah-Hartman #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
102ab4382d2SGreg Kroah-Hartman #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
103ab4382d2SGreg Kroah-Hartman #define UCR2_CTSC	(1<<13)	/* CTS pin control */
104ab4382d2SGreg Kroah-Hartman #define UCR2_CTS	(1<<12)	/* Clear to send */
105ab4382d2SGreg Kroah-Hartman #define UCR2_ESCEN	(1<<11)	/* Escape enable */
106ab4382d2SGreg Kroah-Hartman #define UCR2_PREN	(1<<8)	/* Parity enable */
107ab4382d2SGreg Kroah-Hartman #define UCR2_PROE	(1<<7)	/* Parity odd/even */
108ab4382d2SGreg Kroah-Hartman #define UCR2_STPB	(1<<6)	/* Stop */
109ab4382d2SGreg Kroah-Hartman #define UCR2_WS		(1<<5)	/* Word size */
110ab4382d2SGreg Kroah-Hartman #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
11101f56abdSSaleem Abdulrasool #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
112ab4382d2SGreg Kroah-Hartman #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
113ab4382d2SGreg Kroah-Hartman #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
114ab4382d2SGreg Kroah-Hartman #define UCR2_SRST	(1<<0)	/* SW reset */
115ab4382d2SGreg Kroah-Hartman #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
116ab4382d2SGreg Kroah-Hartman #define UCR3_PARERREN	(1<<12) /* Parity enable */
117ab4382d2SGreg Kroah-Hartman #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
118ab4382d2SGreg Kroah-Hartman #define UCR3_DSR	(1<<10) /* Data set ready */
119ab4382d2SGreg Kroah-Hartman #define UCR3_DCD	(1<<9)	/* Data carrier detect */
120ab4382d2SGreg Kroah-Hartman #define UCR3_RI		(1<<8)	/* Ring indicator */
121b38cb7d2SFabio Estevam #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
122ab4382d2SGreg Kroah-Hartman #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
123ab4382d2SGreg Kroah-Hartman #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
124ab4382d2SGreg Kroah-Hartman #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
125fe6b540aSShawn Guo #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
126ab4382d2SGreg Kroah-Hartman #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
127ab4382d2SGreg Kroah-Hartman #define UCR3_BPEN	(1<<0)	/* Preset registers enable */
128ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
129ab4382d2SGreg Kroah-Hartman #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
130ab4382d2SGreg Kroah-Hartman #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
131ab4382d2SGreg Kroah-Hartman #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
132ab4382d2SGreg Kroah-Hartman #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
133ab4382d2SGreg Kroah-Hartman #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
134b4cdc8f6SHuang Shijie #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
135ab4382d2SGreg Kroah-Hartman #define UCR4_IRSC	(1<<5)	/* IR special case */
136ab4382d2SGreg Kroah-Hartman #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
137ab4382d2SGreg Kroah-Hartman #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
138ab4382d2SGreg Kroah-Hartman #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
139ab4382d2SGreg Kroah-Hartman #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
140ab4382d2SGreg Kroah-Hartman #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
1417be0670fSDirk Behme #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
142ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
143ab4382d2SGreg Kroah-Hartman #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
144ab4382d2SGreg Kroah-Hartman #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
145ab4382d2SGreg Kroah-Hartman #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
146ab4382d2SGreg Kroah-Hartman #define USR1_RTSS	(1<<14) /* RTS pin status */
147ab4382d2SGreg Kroah-Hartman #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
148ab4382d2SGreg Kroah-Hartman #define USR1_RTSD	(1<<12) /* RTS delta */
149ab4382d2SGreg Kroah-Hartman #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
150ab4382d2SGreg Kroah-Hartman #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
151ab4382d2SGreg Kroah-Hartman #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
152ab4382d2SGreg Kroah-Hartman #define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */
153ab4382d2SGreg Kroah-Hartman #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
154ab4382d2SGreg Kroah-Hartman #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
155ab4382d2SGreg Kroah-Hartman #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
156ab4382d2SGreg Kroah-Hartman #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
157ab4382d2SGreg Kroah-Hartman #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
158ab4382d2SGreg Kroah-Hartman #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
159ab4382d2SGreg Kroah-Hartman #define USR2_IDLE	 (1<<12) /* Idle condition */
160ab4382d2SGreg Kroah-Hartman #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
161ab4382d2SGreg Kroah-Hartman #define USR2_WAKE	 (1<<7)	 /* Wake */
162ab4382d2SGreg Kroah-Hartman #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
163ab4382d2SGreg Kroah-Hartman #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
164ab4382d2SGreg Kroah-Hartman #define USR2_BRCD	 (1<<2)	 /* Break condition */
165ab4382d2SGreg Kroah-Hartman #define USR2_ORE	(1<<1)	 /* Overrun error */
166ab4382d2SGreg Kroah-Hartman #define USR2_RDR	(1<<0)	 /* Recv data ready */
167ab4382d2SGreg Kroah-Hartman #define UTS_FRCPERR	(1<<13) /* Force parity error */
168ab4382d2SGreg Kroah-Hartman #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
169ab4382d2SGreg Kroah-Hartman #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
170ab4382d2SGreg Kroah-Hartman #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
171ab4382d2SGreg Kroah-Hartman #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
172ab4382d2SGreg Kroah-Hartman #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
173ab4382d2SGreg Kroah-Hartman #define UTS_SOFTRST	 (1<<0)	 /* Software reset */
174ab4382d2SGreg Kroah-Hartman 
175ab4382d2SGreg Kroah-Hartman /* We've been assigned a range on the "Low-density serial ports" major */
176ab4382d2SGreg Kroah-Hartman #define SERIAL_IMX_MAJOR	207
177ab4382d2SGreg Kroah-Hartman #define MINOR_START		16
178ab4382d2SGreg Kroah-Hartman #define DEV_NAME		"ttymxc"
179ab4382d2SGreg Kroah-Hartman 
180ab4382d2SGreg Kroah-Hartman /*
181ab4382d2SGreg Kroah-Hartman  * This determines how often we check the modem status signals
182ab4382d2SGreg Kroah-Hartman  * for any change.  They generally aren't connected to an IRQ
183ab4382d2SGreg Kroah-Hartman  * so we have to poll them.  We also check immediately before
184ab4382d2SGreg Kroah-Hartman  * filling the TX fifo incase CTS has been dropped.
185ab4382d2SGreg Kroah-Hartman  */
186ab4382d2SGreg Kroah-Hartman #define MCTRL_TIMEOUT	(250*HZ/1000)
187ab4382d2SGreg Kroah-Hartman 
188ab4382d2SGreg Kroah-Hartman #define DRIVER_NAME "IMX-uart"
189ab4382d2SGreg Kroah-Hartman 
190ab4382d2SGreg Kroah-Hartman #define UART_NR 8
191ab4382d2SGreg Kroah-Hartman 
192fe6b540aSShawn Guo /* i.mx21 type uart runs on all i.mx except i.mx1 */
193fe6b540aSShawn Guo enum imx_uart_type {
194fe6b540aSShawn Guo 	IMX1_UART,
195fe6b540aSShawn Guo 	IMX21_UART,
196a496e628SHuang Shijie 	IMX6Q_UART,
197fe6b540aSShawn Guo };
198fe6b540aSShawn Guo 
199fe6b540aSShawn Guo /* device type dependent stuff */
200fe6b540aSShawn Guo struct imx_uart_data {
201fe6b540aSShawn Guo 	unsigned uts_reg;
202fe6b540aSShawn Guo 	enum imx_uart_type devtype;
203fe6b540aSShawn Guo };
204fe6b540aSShawn Guo 
205ab4382d2SGreg Kroah-Hartman struct imx_port {
206ab4382d2SGreg Kroah-Hartman 	struct uart_port	port;
207ab4382d2SGreg Kroah-Hartman 	struct timer_list	timer;
208ab4382d2SGreg Kroah-Hartman 	unsigned int		old_status;
209ab4382d2SGreg Kroah-Hartman 	int			txirq, rxirq, rtsirq;
210ab4382d2SGreg Kroah-Hartman 	unsigned int		have_rtscts:1;
21120ff2fe6SHuang Shijie 	unsigned int		dte_mode:1;
212ab4382d2SGreg Kroah-Hartman 	unsigned int		use_irda:1;
213ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_rx:1;
214ab4382d2SGreg Kroah-Hartman 	unsigned int		irda_inv_tx:1;
215ab4382d2SGreg Kroah-Hartman 	unsigned short		trcv_delay; /* transceiver delay */
2163a9465faSSascha Hauer 	struct clk		*clk_ipg;
2173a9465faSSascha Hauer 	struct clk		*clk_per;
2187d0b066fSUwe Kleine-König 	const struct imx_uart_data *devdata;
219b4cdc8f6SHuang Shijie 
220b4cdc8f6SHuang Shijie 	/* DMA fields */
221b4cdc8f6SHuang Shijie 	unsigned int		dma_is_inited:1;
222b4cdc8f6SHuang Shijie 	unsigned int		dma_is_enabled:1;
223b4cdc8f6SHuang Shijie 	unsigned int		dma_is_rxing:1;
224b4cdc8f6SHuang Shijie 	unsigned int		dma_is_txing:1;
225b4cdc8f6SHuang Shijie 	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
226b4cdc8f6SHuang Shijie 	struct scatterlist	rx_sgl, tx_sgl[2];
227b4cdc8f6SHuang Shijie 	void			*rx_buf;
2287cb92fd2SHuang Shijie 	unsigned int		tx_bytes;
229b4cdc8f6SHuang Shijie 	unsigned int		dma_tx_nents;
2309ce4f8f3SGreg Kroah-Hartman 	wait_queue_head_t	dma_wait;
231ab4382d2SGreg Kroah-Hartman };
232ab4382d2SGreg Kroah-Hartman 
2330ad5a814SDirk Behme struct imx_port_ucrs {
2340ad5a814SDirk Behme 	unsigned int	ucr1;
2350ad5a814SDirk Behme 	unsigned int	ucr2;
2360ad5a814SDirk Behme 	unsigned int	ucr3;
2370ad5a814SDirk Behme };
2380ad5a814SDirk Behme 
239ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_IRDA
240ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	((sport)->use_irda)
241ab4382d2SGreg Kroah-Hartman #else
242ab4382d2SGreg Kroah-Hartman #define USE_IRDA(sport)	(0)
243ab4382d2SGreg Kroah-Hartman #endif
244ab4382d2SGreg Kroah-Hartman 
245fe6b540aSShawn Guo static struct imx_uart_data imx_uart_devdata[] = {
246fe6b540aSShawn Guo 	[IMX1_UART] = {
247fe6b540aSShawn Guo 		.uts_reg = IMX1_UTS,
248fe6b540aSShawn Guo 		.devtype = IMX1_UART,
249fe6b540aSShawn Guo 	},
250fe6b540aSShawn Guo 	[IMX21_UART] = {
251fe6b540aSShawn Guo 		.uts_reg = IMX21_UTS,
252fe6b540aSShawn Guo 		.devtype = IMX21_UART,
253fe6b540aSShawn Guo 	},
254a496e628SHuang Shijie 	[IMX6Q_UART] = {
255a496e628SHuang Shijie 		.uts_reg = IMX21_UTS,
256a496e628SHuang Shijie 		.devtype = IMX6Q_UART,
257a496e628SHuang Shijie 	},
258fe6b540aSShawn Guo };
259fe6b540aSShawn Guo 
260fe6b540aSShawn Guo static struct platform_device_id imx_uart_devtype[] = {
261fe6b540aSShawn Guo 	{
262fe6b540aSShawn Guo 		.name = "imx1-uart",
263fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
264fe6b540aSShawn Guo 	}, {
265fe6b540aSShawn Guo 		.name = "imx21-uart",
266fe6b540aSShawn Guo 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
267fe6b540aSShawn Guo 	}, {
268a496e628SHuang Shijie 		.name = "imx6q-uart",
269a496e628SHuang Shijie 		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
270a496e628SHuang Shijie 	}, {
271fe6b540aSShawn Guo 		/* sentinel */
272fe6b540aSShawn Guo 	}
273fe6b540aSShawn Guo };
274fe6b540aSShawn Guo MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
275fe6b540aSShawn Guo 
27622698aa2SShawn Guo static struct of_device_id imx_uart_dt_ids[] = {
277a496e628SHuang Shijie 	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
27822698aa2SShawn Guo 	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
27922698aa2SShawn Guo 	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
28022698aa2SShawn Guo 	{ /* sentinel */ }
28122698aa2SShawn Guo };
28222698aa2SShawn Guo MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
28322698aa2SShawn Guo 
284fe6b540aSShawn Guo static inline unsigned uts_reg(struct imx_port *sport)
285fe6b540aSShawn Guo {
286fe6b540aSShawn Guo 	return sport->devdata->uts_reg;
287fe6b540aSShawn Guo }
288fe6b540aSShawn Guo 
289fe6b540aSShawn Guo static inline int is_imx1_uart(struct imx_port *sport)
290fe6b540aSShawn Guo {
291fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX1_UART;
292fe6b540aSShawn Guo }
293fe6b540aSShawn Guo 
294fe6b540aSShawn Guo static inline int is_imx21_uart(struct imx_port *sport)
295fe6b540aSShawn Guo {
296fe6b540aSShawn Guo 	return sport->devdata->devtype == IMX21_UART;
297fe6b540aSShawn Guo }
298fe6b540aSShawn Guo 
299a496e628SHuang Shijie static inline int is_imx6q_uart(struct imx_port *sport)
300a496e628SHuang Shijie {
301a496e628SHuang Shijie 	return sport->devdata->devtype == IMX6Q_UART;
302a496e628SHuang Shijie }
303ab4382d2SGreg Kroah-Hartman /*
30444a75411Sfabio.estevam@freescale.com  * Save and restore functions for UCR1, UCR2 and UCR3 registers
30544a75411Sfabio.estevam@freescale.com  */
30693d94b37SFabio Estevam #if defined(CONFIG_SERIAL_IMX_CONSOLE)
30744a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_save(struct uart_port *port,
30844a75411Sfabio.estevam@freescale.com 			       struct imx_port_ucrs *ucr)
30944a75411Sfabio.estevam@freescale.com {
31044a75411Sfabio.estevam@freescale.com 	/* save control registers */
31144a75411Sfabio.estevam@freescale.com 	ucr->ucr1 = readl(port->membase + UCR1);
31244a75411Sfabio.estevam@freescale.com 	ucr->ucr2 = readl(port->membase + UCR2);
31344a75411Sfabio.estevam@freescale.com 	ucr->ucr3 = readl(port->membase + UCR3);
31444a75411Sfabio.estevam@freescale.com }
31544a75411Sfabio.estevam@freescale.com 
31644a75411Sfabio.estevam@freescale.com static void imx_port_ucrs_restore(struct uart_port *port,
31744a75411Sfabio.estevam@freescale.com 				  struct imx_port_ucrs *ucr)
31844a75411Sfabio.estevam@freescale.com {
31944a75411Sfabio.estevam@freescale.com 	/* restore control registers */
32044a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr1, port->membase + UCR1);
32144a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr2, port->membase + UCR2);
32244a75411Sfabio.estevam@freescale.com 	writel(ucr->ucr3, port->membase + UCR3);
32344a75411Sfabio.estevam@freescale.com }
324e8bfa760SFabio Estevam #endif
32544a75411Sfabio.estevam@freescale.com 
32644a75411Sfabio.estevam@freescale.com /*
327ab4382d2SGreg Kroah-Hartman  * Handle any change of modem status signal since we were last called.
328ab4382d2SGreg Kroah-Hartman  */
329ab4382d2SGreg Kroah-Hartman static void imx_mctrl_check(struct imx_port *sport)
330ab4382d2SGreg Kroah-Hartman {
331ab4382d2SGreg Kroah-Hartman 	unsigned int status, changed;
332ab4382d2SGreg Kroah-Hartman 
333ab4382d2SGreg Kroah-Hartman 	status = sport->port.ops->get_mctrl(&sport->port);
334ab4382d2SGreg Kroah-Hartman 	changed = status ^ sport->old_status;
335ab4382d2SGreg Kroah-Hartman 
336ab4382d2SGreg Kroah-Hartman 	if (changed == 0)
337ab4382d2SGreg Kroah-Hartman 		return;
338ab4382d2SGreg Kroah-Hartman 
339ab4382d2SGreg Kroah-Hartman 	sport->old_status = status;
340ab4382d2SGreg Kroah-Hartman 
341ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_RI)
342ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rng++;
343ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_DSR)
344ab4382d2SGreg Kroah-Hartman 		sport->port.icount.dsr++;
345ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CAR)
346ab4382d2SGreg Kroah-Hartman 		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
347ab4382d2SGreg Kroah-Hartman 	if (changed & TIOCM_CTS)
348ab4382d2SGreg Kroah-Hartman 		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
349ab4382d2SGreg Kroah-Hartman 
350ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
351ab4382d2SGreg Kroah-Hartman }
352ab4382d2SGreg Kroah-Hartman 
353ab4382d2SGreg Kroah-Hartman /*
354ab4382d2SGreg Kroah-Hartman  * This is our per-port timeout handler, for checking the
355ab4382d2SGreg Kroah-Hartman  * modem status signals.
356ab4382d2SGreg Kroah-Hartman  */
357ab4382d2SGreg Kroah-Hartman static void imx_timeout(unsigned long data)
358ab4382d2SGreg Kroah-Hartman {
359ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)data;
360ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
361ab4382d2SGreg Kroah-Hartman 
362ab4382d2SGreg Kroah-Hartman 	if (sport->port.state) {
363ab4382d2SGreg Kroah-Hartman 		spin_lock_irqsave(&sport->port.lock, flags);
364ab4382d2SGreg Kroah-Hartman 		imx_mctrl_check(sport);
365ab4382d2SGreg Kroah-Hartman 		spin_unlock_irqrestore(&sport->port.lock, flags);
366ab4382d2SGreg Kroah-Hartman 
367ab4382d2SGreg Kroah-Hartman 		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
368ab4382d2SGreg Kroah-Hartman 	}
369ab4382d2SGreg Kroah-Hartman }
370ab4382d2SGreg Kroah-Hartman 
371ab4382d2SGreg Kroah-Hartman /*
372ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
373ab4382d2SGreg Kroah-Hartman  */
374ab4382d2SGreg Kroah-Hartman static void imx_stop_tx(struct uart_port *port)
375ab4382d2SGreg Kroah-Hartman {
376ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
377ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
378ab4382d2SGreg Kroah-Hartman 
379ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
380ab4382d2SGreg Kroah-Hartman 		/* half duplex - wait for end of transmission */
381ab4382d2SGreg Kroah-Hartman 		int n = 256;
382ab4382d2SGreg Kroah-Hartman 		while ((--n > 0) &&
383ab4382d2SGreg Kroah-Hartman 		      !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
384ab4382d2SGreg Kroah-Hartman 			udelay(5);
385ab4382d2SGreg Kroah-Hartman 			barrier();
386ab4382d2SGreg Kroah-Hartman 		}
387ab4382d2SGreg Kroah-Hartman 		/*
388ab4382d2SGreg Kroah-Hartman 		 * irda transceiver - wait a bit more to avoid
389ab4382d2SGreg Kroah-Hartman 		 * cutoff, hardware dependent
390ab4382d2SGreg Kroah-Hartman 		 */
391ab4382d2SGreg Kroah-Hartman 		udelay(sport->trcv_delay);
392ab4382d2SGreg Kroah-Hartman 
393ab4382d2SGreg Kroah-Hartman 		/*
394ab4382d2SGreg Kroah-Hartman 		 * half duplex - reactivate receive mode,
395ab4382d2SGreg Kroah-Hartman 		 * flush receive pipe echo crap
396ab4382d2SGreg Kroah-Hartman 		 */
397ab4382d2SGreg Kroah-Hartman 		if (readl(sport->port.membase + USR2) & USR2_TXDC) {
398ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
399ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
400ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
401ab4382d2SGreg Kroah-Hartman 
402ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
403ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_TCEN);
404ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
405ab4382d2SGreg Kroah-Hartman 
406ab4382d2SGreg Kroah-Hartman 			while (readl(sport->port.membase + URXD0) &
407ab4382d2SGreg Kroah-Hartman 			       URXD_CHARRDY)
408ab4382d2SGreg Kroah-Hartman 				barrier();
409ab4382d2SGreg Kroah-Hartman 
410ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR1);
411ab4382d2SGreg Kroah-Hartman 			temp |= UCR1_RRDYEN;
412ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR1);
413ab4382d2SGreg Kroah-Hartman 
414ab4382d2SGreg Kroah-Hartman 			temp = readl(sport->port.membase + UCR4);
415ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_DREN;
416ab4382d2SGreg Kroah-Hartman 			writel(temp, sport->port.membase + UCR4);
417ab4382d2SGreg Kroah-Hartman 		}
418ab4382d2SGreg Kroah-Hartman 		return;
419ab4382d2SGreg Kroah-Hartman 	}
420ab4382d2SGreg Kroah-Hartman 
4219ce4f8f3SGreg Kroah-Hartman 	/*
4229ce4f8f3SGreg Kroah-Hartman 	 * We are maybe in the SMP context, so if the DMA TX thread is running
4239ce4f8f3SGreg Kroah-Hartman 	 * on other cpu, we have to wait for it to finish.
4249ce4f8f3SGreg Kroah-Hartman 	 */
4259ce4f8f3SGreg Kroah-Hartman 	if (sport->dma_is_enabled && sport->dma_is_txing)
4269ce4f8f3SGreg Kroah-Hartman 		return;
427b4cdc8f6SHuang Shijie 
428ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
429ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
430ab4382d2SGreg Kroah-Hartman }
431ab4382d2SGreg Kroah-Hartman 
432ab4382d2SGreg Kroah-Hartman /*
433ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
434ab4382d2SGreg Kroah-Hartman  */
435ab4382d2SGreg Kroah-Hartman static void imx_stop_rx(struct uart_port *port)
436ab4382d2SGreg Kroah-Hartman {
437ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
438ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
439ab4382d2SGreg Kroah-Hartman 
44045564a66SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_rxing) {
44145564a66SHuang Shijie 		if (sport->port.suspended) {
44245564a66SHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
44345564a66SHuang Shijie 			sport->dma_is_rxing = 0;
44445564a66SHuang Shijie 		} else {
4459ce4f8f3SGreg Kroah-Hartman 			return;
44645564a66SHuang Shijie 		}
44745564a66SHuang Shijie 	}
448b4cdc8f6SHuang Shijie 
449ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
450ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
45185878399SHuang Shijie 
45285878399SHuang Shijie 	/* disable the `Receiver Ready Interrrupt` */
45385878399SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
45485878399SHuang Shijie 	writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
455ab4382d2SGreg Kroah-Hartman }
456ab4382d2SGreg Kroah-Hartman 
457ab4382d2SGreg Kroah-Hartman /*
458ab4382d2SGreg Kroah-Hartman  * Set the modem control timer to fire immediately.
459ab4382d2SGreg Kroah-Hartman  */
460ab4382d2SGreg Kroah-Hartman static void imx_enable_ms(struct uart_port *port)
461ab4382d2SGreg Kroah-Hartman {
462ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
463ab4382d2SGreg Kroah-Hartman 
464ab4382d2SGreg Kroah-Hartman 	mod_timer(&sport->timer, jiffies);
465ab4382d2SGreg Kroah-Hartman }
466ab4382d2SGreg Kroah-Hartman 
467ab4382d2SGreg Kroah-Hartman static inline void imx_transmit_buffer(struct imx_port *sport)
468ab4382d2SGreg Kroah-Hartman {
469ab4382d2SGreg Kroah-Hartman 	struct circ_buf *xmit = &sport->port.state->xmit;
470ab4382d2SGreg Kroah-Hartman 
4715e42e9a3SPeter Hurley 	if (sport->port.x_char) {
4725e42e9a3SPeter Hurley 		/* Send next char */
4735e42e9a3SPeter Hurley 		writel(sport->port.x_char, sport->port.membase + URTX0);
4745e42e9a3SPeter Hurley 		return;
4755e42e9a3SPeter Hurley 	}
4765e42e9a3SPeter Hurley 
4775e42e9a3SPeter Hurley 	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
4785e42e9a3SPeter Hurley 		imx_stop_tx(&sport->port);
4795e42e9a3SPeter Hurley 		return;
4805e42e9a3SPeter Hurley 	}
4815e42e9a3SPeter Hurley 
482ab4382d2SGreg Kroah-Hartman 	while (!uart_circ_empty(xmit) &&
4835e42e9a3SPeter Hurley 	       !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
484ab4382d2SGreg Kroah-Hartman 		/* send xmit->buf[xmit->tail]
485ab4382d2SGreg Kroah-Hartman 		 * out the port here */
486ab4382d2SGreg Kroah-Hartman 		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
487ab4382d2SGreg Kroah-Hartman 		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
488ab4382d2SGreg Kroah-Hartman 		sport->port.icount.tx++;
489ab4382d2SGreg Kroah-Hartman 	}
490ab4382d2SGreg Kroah-Hartman 
491ab4382d2SGreg Kroah-Hartman 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
492ab4382d2SGreg Kroah-Hartman 		uart_write_wakeup(&sport->port);
493ab4382d2SGreg Kroah-Hartman 
494ab4382d2SGreg Kroah-Hartman 	if (uart_circ_empty(xmit))
495ab4382d2SGreg Kroah-Hartman 		imx_stop_tx(&sport->port);
496ab4382d2SGreg Kroah-Hartman }
497ab4382d2SGreg Kroah-Hartman 
4980bbc9b81SJiada Wang static void imx_dma_tx(struct imx_port *sport);
499b4cdc8f6SHuang Shijie static void dma_tx_callback(void *data)
500b4cdc8f6SHuang Shijie {
501b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
502b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->tx_sgl[0];
503b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
504b4cdc8f6SHuang Shijie 	unsigned long flags;
505a2c718ceSDirk Behme 	unsigned long temp;
506b4cdc8f6SHuang Shijie 
50742f752b3SDirk Behme 	spin_lock_irqsave(&sport->port.lock, flags);
50842f752b3SDirk Behme 
509b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
510b4cdc8f6SHuang Shijie 
511a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
512a2c718ceSDirk Behme 	temp &= ~UCR1_TDMAEN;
513a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
514a2c718ceSDirk Behme 
51542f752b3SDirk Behme 	/* update the stat */
51642f752b3SDirk Behme 	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
51742f752b3SDirk Behme 	sport->port.icount.tx += sport->tx_bytes;
51842f752b3SDirk Behme 
51942f752b3SDirk Behme 	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
52042f752b3SDirk Behme 
521b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 0;
522b4cdc8f6SHuang Shijie 
523b4cdc8f6SHuang Shijie 	spin_unlock_irqrestore(&sport->port.lock, flags);
524b4cdc8f6SHuang Shijie 
525d64b8607SJiada Wang 	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
526b4cdc8f6SHuang Shijie 		uart_write_wakeup(&sport->port);
5279ce4f8f3SGreg Kroah-Hartman 
5289ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait)) {
5299ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
5309ce4f8f3SGreg Kroah-Hartman 		dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
5319ce4f8f3SGreg Kroah-Hartman 		return;
5329ce4f8f3SGreg Kroah-Hartman 	}
5330bbc9b81SJiada Wang 
5340bbc9b81SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
5350bbc9b81SJiada Wang 	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
5360bbc9b81SJiada Wang 		imx_dma_tx(sport);
5370bbc9b81SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
538b4cdc8f6SHuang Shijie }
539b4cdc8f6SHuang Shijie 
5407cb92fd2SHuang Shijie static void imx_dma_tx(struct imx_port *sport)
541b4cdc8f6SHuang Shijie {
542b4cdc8f6SHuang Shijie 	struct circ_buf *xmit = &sport->port.state->xmit;
543b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = sport->tx_sgl;
544b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
545b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_tx;
546b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
547a2c718ceSDirk Behme 	unsigned long temp;
548b4cdc8f6SHuang Shijie 	int ret;
549b4cdc8f6SHuang Shijie 
55042f752b3SDirk Behme 	if (sport->dma_is_txing)
551b4cdc8f6SHuang Shijie 		return;
552b4cdc8f6SHuang Shijie 
553b4cdc8f6SHuang Shijie 	sport->tx_bytes = uart_circ_chars_pending(xmit);
554b4cdc8f6SHuang Shijie 
5557942f857SDirk Behme 	if (xmit->tail < xmit->head) {
5567942f857SDirk Behme 		sport->dma_tx_nents = 1;
5577942f857SDirk Behme 		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
5587942f857SDirk Behme 	} else {
559b4cdc8f6SHuang Shijie 		sport->dma_tx_nents = 2;
560b4cdc8f6SHuang Shijie 		sg_init_table(sgl, 2);
561b4cdc8f6SHuang Shijie 		sg_set_buf(sgl, xmit->buf + xmit->tail,
562b4cdc8f6SHuang Shijie 				UART_XMIT_SIZE - xmit->tail);
563b4cdc8f6SHuang Shijie 		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
564b4cdc8f6SHuang Shijie 	}
565b4cdc8f6SHuang Shijie 
566b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
567b4cdc8f6SHuang Shijie 	if (ret == 0) {
568b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for TX.\n");
569b4cdc8f6SHuang Shijie 		return;
570b4cdc8f6SHuang Shijie 	}
571b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
572b4cdc8f6SHuang Shijie 					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
573b4cdc8f6SHuang Shijie 	if (!desc) {
57424649821SDirk Behme 		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
57524649821SDirk Behme 			     DMA_TO_DEVICE);
576b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
577b4cdc8f6SHuang Shijie 		return;
578b4cdc8f6SHuang Shijie 	}
579b4cdc8f6SHuang Shijie 	desc->callback = dma_tx_callback;
580b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
581b4cdc8f6SHuang Shijie 
582b4cdc8f6SHuang Shijie 	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
583b4cdc8f6SHuang Shijie 			uart_circ_chars_pending(xmit));
584a2c718ceSDirk Behme 
585a2c718ceSDirk Behme 	temp = readl(sport->port.membase + UCR1);
586a2c718ceSDirk Behme 	temp |= UCR1_TDMAEN;
587a2c718ceSDirk Behme 	writel(temp, sport->port.membase + UCR1);
588a2c718ceSDirk Behme 
589b4cdc8f6SHuang Shijie 	/* fire it */
590b4cdc8f6SHuang Shijie 	sport->dma_is_txing = 1;
591b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
592b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
593b4cdc8f6SHuang Shijie 	return;
594b4cdc8f6SHuang Shijie }
595b4cdc8f6SHuang Shijie 
596ab4382d2SGreg Kroah-Hartman /*
597ab4382d2SGreg Kroah-Hartman  * interrupts disabled on entry
598ab4382d2SGreg Kroah-Hartman  */
599ab4382d2SGreg Kroah-Hartman static void imx_start_tx(struct uart_port *port)
600ab4382d2SGreg Kroah-Hartman {
601ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
602ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
603ab4382d2SGreg Kroah-Hartman 
604ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
605ab4382d2SGreg Kroah-Hartman 		/* half duplex in IrDA mode; have to disable receive mode */
606ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
607ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR4_DREN);
608ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
609ab4382d2SGreg Kroah-Hartman 
610ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
611ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RRDYEN);
612ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
613ab4382d2SGreg Kroah-Hartman 	}
614f1f836e4SAlexander Stein 	/* Clear any pending ORE flag before enabling interrupt */
615f1f836e4SAlexander Stein 	temp = readl(sport->port.membase + USR2);
616f1f836e4SAlexander Stein 	writel(temp | USR2_ORE, sport->port.membase + USR2);
617f1f836e4SAlexander Stein 
618f1f836e4SAlexander Stein 	temp = readl(sport->port.membase + UCR4);
619f1f836e4SAlexander Stein 	temp |= UCR4_OREN;
620f1f836e4SAlexander Stein 	writel(temp, sport->port.membase + UCR4);
621ab4382d2SGreg Kroah-Hartman 
622b4cdc8f6SHuang Shijie 	if (!sport->dma_is_enabled) {
623ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
624ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
625b4cdc8f6SHuang Shijie 	}
626ab4382d2SGreg Kroah-Hartman 
627ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
628ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR1);
629ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_TRDYEN;
630ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR1);
631ab4382d2SGreg Kroah-Hartman 
632ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
633ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_TCEN;
634ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR4);
635ab4382d2SGreg Kroah-Hartman 	}
636ab4382d2SGreg Kroah-Hartman 
637b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
6385e42e9a3SPeter Hurley 		/* FIXME: port->x_char must be transmitted if != 0 */
6395e42e9a3SPeter Hurley 		if (!uart_circ_empty(&port->state->xmit) &&
6405e42e9a3SPeter Hurley 		    !uart_tx_stopped(port))
6417cb92fd2SHuang Shijie 			imx_dma_tx(sport);
642b4cdc8f6SHuang Shijie 		return;
643b4cdc8f6SHuang Shijie 	}
644ab4382d2SGreg Kroah-Hartman }
645ab4382d2SGreg Kroah-Hartman 
646ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rtsint(int irq, void *dev_id)
647ab4382d2SGreg Kroah-Hartman {
648ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
6495680e941SUwe Kleine-König 	unsigned int val;
650ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
651ab4382d2SGreg Kroah-Hartman 
652ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
653ab4382d2SGreg Kroah-Hartman 
654ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
6555680e941SUwe Kleine-König 	val = readl(sport->port.membase + USR1) & USR1_RTSS;
656ab4382d2SGreg Kroah-Hartman 	uart_handle_cts_change(&sport->port, !!val);
657ab4382d2SGreg Kroah-Hartman 	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
658ab4382d2SGreg Kroah-Hartman 
659ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
660ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
661ab4382d2SGreg Kroah-Hartman }
662ab4382d2SGreg Kroah-Hartman 
663ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_txint(int irq, void *dev_id)
664ab4382d2SGreg Kroah-Hartman {
665ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
666ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
667ab4382d2SGreg Kroah-Hartman 
668ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
669ab4382d2SGreg Kroah-Hartman 	imx_transmit_buffer(sport);
670ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
671ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
672ab4382d2SGreg Kroah-Hartman }
673ab4382d2SGreg Kroah-Hartman 
674ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_rxint(int irq, void *dev_id)
675ab4382d2SGreg Kroah-Hartman {
676ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
677ab4382d2SGreg Kroah-Hartman 	unsigned int rx, flg, ignored = 0;
67892a19f9cSJiri Slaby 	struct tty_port *port = &sport->port.state->port;
679ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
680ab4382d2SGreg Kroah-Hartman 
681ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
682ab4382d2SGreg Kroah-Hartman 
683ab4382d2SGreg Kroah-Hartman 	while (readl(sport->port.membase + USR2) & USR2_RDR) {
684ab4382d2SGreg Kroah-Hartman 		flg = TTY_NORMAL;
685ab4382d2SGreg Kroah-Hartman 		sport->port.icount.rx++;
686ab4382d2SGreg Kroah-Hartman 
687ab4382d2SGreg Kroah-Hartman 		rx = readl(sport->port.membase + URXD0);
688ab4382d2SGreg Kroah-Hartman 
689ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + USR2);
690ab4382d2SGreg Kroah-Hartman 		if (temp & USR2_BRCD) {
691ab4382d2SGreg Kroah-Hartman 			writel(USR2_BRCD, sport->port.membase + USR2);
692ab4382d2SGreg Kroah-Hartman 			if (uart_handle_break(&sport->port))
693ab4382d2SGreg Kroah-Hartman 				continue;
694ab4382d2SGreg Kroah-Hartman 		}
695ab4382d2SGreg Kroah-Hartman 
696ab4382d2SGreg Kroah-Hartman 		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
697ab4382d2SGreg Kroah-Hartman 			continue;
698ab4382d2SGreg Kroah-Hartman 
699019dc9eaSHui Wang 		if (unlikely(rx & URXD_ERR)) {
700019dc9eaSHui Wang 			if (rx & URXD_BRK)
701019dc9eaSHui Wang 				sport->port.icount.brk++;
702019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
703ab4382d2SGreg Kroah-Hartman 				sport->port.icount.parity++;
704ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
705ab4382d2SGreg Kroah-Hartman 				sport->port.icount.frame++;
706ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
707ab4382d2SGreg Kroah-Hartman 				sport->port.icount.overrun++;
708ab4382d2SGreg Kroah-Hartman 
709ab4382d2SGreg Kroah-Hartman 			if (rx & sport->port.ignore_status_mask) {
710ab4382d2SGreg Kroah-Hartman 				if (++ignored > 100)
711ab4382d2SGreg Kroah-Hartman 					goto out;
712ab4382d2SGreg Kroah-Hartman 				continue;
713ab4382d2SGreg Kroah-Hartman 			}
714ab4382d2SGreg Kroah-Hartman 
715ab4382d2SGreg Kroah-Hartman 			rx &= sport->port.read_status_mask;
716ab4382d2SGreg Kroah-Hartman 
717019dc9eaSHui Wang 			if (rx & URXD_BRK)
718019dc9eaSHui Wang 				flg = TTY_BREAK;
719019dc9eaSHui Wang 			else if (rx & URXD_PRERR)
720ab4382d2SGreg Kroah-Hartman 				flg = TTY_PARITY;
721ab4382d2SGreg Kroah-Hartman 			else if (rx & URXD_FRMERR)
722ab4382d2SGreg Kroah-Hartman 				flg = TTY_FRAME;
723ab4382d2SGreg Kroah-Hartman 			if (rx & URXD_OVRRUN)
724ab4382d2SGreg Kroah-Hartman 				flg = TTY_OVERRUN;
725ab4382d2SGreg Kroah-Hartman 
726ab4382d2SGreg Kroah-Hartman #ifdef SUPPORT_SYSRQ
727ab4382d2SGreg Kroah-Hartman 			sport->port.sysrq = 0;
728ab4382d2SGreg Kroah-Hartman #endif
729ab4382d2SGreg Kroah-Hartman 		}
730ab4382d2SGreg Kroah-Hartman 
73155d8693aSJiada Wang 		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
73255d8693aSJiada Wang 			goto out;
73355d8693aSJiada Wang 
73492a19f9cSJiri Slaby 		tty_insert_flip_char(port, rx, flg);
735ab4382d2SGreg Kroah-Hartman 	}
736ab4382d2SGreg Kroah-Hartman 
737ab4382d2SGreg Kroah-Hartman out:
738ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
7392e124b4aSJiri Slaby 	tty_flip_buffer_push(port);
740ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
741ab4382d2SGreg Kroah-Hartman }
742ab4382d2SGreg Kroah-Hartman 
7437cb92fd2SHuang Shijie static int start_rx_dma(struct imx_port *sport);
744b4cdc8f6SHuang Shijie /*
745b4cdc8f6SHuang Shijie  * If the RXFIFO is filled with some data, and then we
746b4cdc8f6SHuang Shijie  * arise a DMA operation to receive them.
747b4cdc8f6SHuang Shijie  */
748b4cdc8f6SHuang Shijie static void imx_dma_rxint(struct imx_port *sport)
749b4cdc8f6SHuang Shijie {
750b4cdc8f6SHuang Shijie 	unsigned long temp;
75173631813SJiada Wang 	unsigned long flags;
75273631813SJiada Wang 
75373631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
754b4cdc8f6SHuang Shijie 
755b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + USR2);
756b4cdc8f6SHuang Shijie 	if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
757b4cdc8f6SHuang Shijie 		sport->dma_is_rxing = 1;
758b4cdc8f6SHuang Shijie 
759b4cdc8f6SHuang Shijie 		/* disable the `Recerver Ready Interrrupt` */
760b4cdc8f6SHuang Shijie 		temp = readl(sport->port.membase + UCR1);
761b4cdc8f6SHuang Shijie 		temp &= ~(UCR1_RRDYEN);
762b4cdc8f6SHuang Shijie 		writel(temp, sport->port.membase + UCR1);
763b4cdc8f6SHuang Shijie 
764b4cdc8f6SHuang Shijie 		/* tell the DMA to receive the data. */
7657cb92fd2SHuang Shijie 		start_rx_dma(sport);
766b4cdc8f6SHuang Shijie 	}
76773631813SJiada Wang 
76873631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
769b4cdc8f6SHuang Shijie }
770b4cdc8f6SHuang Shijie 
771ab4382d2SGreg Kroah-Hartman static irqreturn_t imx_int(int irq, void *dev_id)
772ab4382d2SGreg Kroah-Hartman {
773ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = dev_id;
774ab4382d2SGreg Kroah-Hartman 	unsigned int sts;
775f1f836e4SAlexander Stein 	unsigned int sts2;
776ab4382d2SGreg Kroah-Hartman 
777ab4382d2SGreg Kroah-Hartman 	sts = readl(sport->port.membase + USR1);
778ab4382d2SGreg Kroah-Hartman 
779b4cdc8f6SHuang Shijie 	if (sts & USR1_RRDY) {
780b4cdc8f6SHuang Shijie 		if (sport->dma_is_enabled)
781b4cdc8f6SHuang Shijie 			imx_dma_rxint(sport);
782b4cdc8f6SHuang Shijie 		else
783ab4382d2SGreg Kroah-Hartman 			imx_rxint(irq, dev_id);
784b4cdc8f6SHuang Shijie 	}
785ab4382d2SGreg Kroah-Hartman 
786ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_TRDY &&
787ab4382d2SGreg Kroah-Hartman 			readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
788ab4382d2SGreg Kroah-Hartman 		imx_txint(irq, dev_id);
789ab4382d2SGreg Kroah-Hartman 
790ab4382d2SGreg Kroah-Hartman 	if (sts & USR1_RTSD)
791ab4382d2SGreg Kroah-Hartman 		imx_rtsint(irq, dev_id);
792ab4382d2SGreg Kroah-Hartman 
793db1a9b55SFabio Estevam 	if (sts & USR1_AWAKE)
794db1a9b55SFabio Estevam 		writel(USR1_AWAKE, sport->port.membase + USR1);
795db1a9b55SFabio Estevam 
796f1f836e4SAlexander Stein 	sts2 = readl(sport->port.membase + USR2);
797f1f836e4SAlexander Stein 	if (sts2 & USR2_ORE) {
798f1f836e4SAlexander Stein 		dev_err(sport->port.dev, "Rx FIFO overrun\n");
799f1f836e4SAlexander Stein 		sport->port.icount.overrun++;
800f1f836e4SAlexander Stein 		writel(sts2 | USR2_ORE, sport->port.membase + USR2);
801f1f836e4SAlexander Stein 	}
802f1f836e4SAlexander Stein 
803ab4382d2SGreg Kroah-Hartman 	return IRQ_HANDLED;
804ab4382d2SGreg Kroah-Hartman }
805ab4382d2SGreg Kroah-Hartman 
806ab4382d2SGreg Kroah-Hartman /*
807ab4382d2SGreg Kroah-Hartman  * Return TIOCSER_TEMT when transmitter is not busy.
808ab4382d2SGreg Kroah-Hartman  */
809ab4382d2SGreg Kroah-Hartman static unsigned int imx_tx_empty(struct uart_port *port)
810ab4382d2SGreg Kroah-Hartman {
811ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
8121ce43e58SHuang Shijie 	unsigned int ret;
813ab4382d2SGreg Kroah-Hartman 
8141ce43e58SHuang Shijie 	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
8151ce43e58SHuang Shijie 
8161ce43e58SHuang Shijie 	/* If the TX DMA is working, return 0. */
8171ce43e58SHuang Shijie 	if (sport->dma_is_enabled && sport->dma_is_txing)
8181ce43e58SHuang Shijie 		ret = 0;
8191ce43e58SHuang Shijie 
8201ce43e58SHuang Shijie 	return ret;
821ab4382d2SGreg Kroah-Hartman }
822ab4382d2SGreg Kroah-Hartman 
823ab4382d2SGreg Kroah-Hartman /*
824ab4382d2SGreg Kroah-Hartman  * We have a modem side uart, so the meanings of RTS and CTS are inverted.
825ab4382d2SGreg Kroah-Hartman  */
826ab4382d2SGreg Kroah-Hartman static unsigned int imx_get_mctrl(struct uart_port *port)
827ab4382d2SGreg Kroah-Hartman {
828ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
829ab4382d2SGreg Kroah-Hartman 	unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
830ab4382d2SGreg Kroah-Hartman 
831ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + USR1) & USR1_RTSS)
832ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_CTS;
833ab4382d2SGreg Kroah-Hartman 
834ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR2) & UCR2_CTS)
835ab4382d2SGreg Kroah-Hartman 		tmp |= TIOCM_RTS;
836ab4382d2SGreg Kroah-Hartman 
8376b471a98SHuang Shijie 	if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
8386b471a98SHuang Shijie 		tmp |= TIOCM_LOOP;
8396b471a98SHuang Shijie 
840ab4382d2SGreg Kroah-Hartman 	return tmp;
841ab4382d2SGreg Kroah-Hartman }
842ab4382d2SGreg Kroah-Hartman 
843ab4382d2SGreg Kroah-Hartman static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
844ab4382d2SGreg Kroah-Hartman {
845ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
846ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
847ab4382d2SGreg Kroah-Hartman 
848bb2f861aSFugang Duan 	temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
849ab4382d2SGreg Kroah-Hartman 	if (mctrl & TIOCM_RTS)
850bb2f861aSFugang Duan 		temp |= UCR2_CTS | UCR2_CTSC;
851ab4382d2SGreg Kroah-Hartman 
852ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
8536b471a98SHuang Shijie 
8546b471a98SHuang Shijie 	temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
8556b471a98SHuang Shijie 	if (mctrl & TIOCM_LOOP)
8566b471a98SHuang Shijie 		temp |= UTS_LOOP;
8576b471a98SHuang Shijie 	writel(temp, sport->port.membase + uts_reg(sport));
858ab4382d2SGreg Kroah-Hartman }
859ab4382d2SGreg Kroah-Hartman 
860ab4382d2SGreg Kroah-Hartman /*
861ab4382d2SGreg Kroah-Hartman  * Interrupts always disabled.
862ab4382d2SGreg Kroah-Hartman  */
863ab4382d2SGreg Kroah-Hartman static void imx_break_ctl(struct uart_port *port, int break_state)
864ab4382d2SGreg Kroah-Hartman {
865ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
866ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
867ab4382d2SGreg Kroah-Hartman 
868ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
869ab4382d2SGreg Kroah-Hartman 
870ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
871ab4382d2SGreg Kroah-Hartman 
872ab4382d2SGreg Kroah-Hartman 	if (break_state != 0)
873ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_SNDBRK;
874ab4382d2SGreg Kroah-Hartman 
875ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
876ab4382d2SGreg Kroah-Hartman 
877ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
878ab4382d2SGreg Kroah-Hartman }
879ab4382d2SGreg Kroah-Hartman 
880ab4382d2SGreg Kroah-Hartman #define TXTL 2 /* reset default */
881ab4382d2SGreg Kroah-Hartman #define RXTL 1 /* reset default */
882ab4382d2SGreg Kroah-Hartman 
883ab4382d2SGreg Kroah-Hartman static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
884ab4382d2SGreg Kroah-Hartman {
885ab4382d2SGreg Kroah-Hartman 	unsigned int val;
886ab4382d2SGreg Kroah-Hartman 
8877be0670fSDirk Behme 	/* set receiver / transmitter trigger level */
8887be0670fSDirk Behme 	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
8897be0670fSDirk Behme 	val |= TXTL << UFCR_TXTL_SHF | RXTL;
890ab4382d2SGreg Kroah-Hartman 	writel(val, sport->port.membase + UFCR);
891ab4382d2SGreg Kroah-Hartman 	return 0;
892ab4382d2SGreg Kroah-Hartman }
893ab4382d2SGreg Kroah-Hartman 
894b4cdc8f6SHuang Shijie #define RX_BUF_SIZE	(PAGE_SIZE)
895b4cdc8f6SHuang Shijie static void imx_rx_dma_done(struct imx_port *sport)
896b4cdc8f6SHuang Shijie {
897b4cdc8f6SHuang Shijie 	unsigned long temp;
89873631813SJiada Wang 	unsigned long flags;
89973631813SJiada Wang 
90073631813SJiada Wang 	spin_lock_irqsave(&sport->port.lock, flags);
901b4cdc8f6SHuang Shijie 
902b4cdc8f6SHuang Shijie 	/* Enable this interrupt when the RXFIFO is empty. */
903b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
904b4cdc8f6SHuang Shijie 	temp |= UCR1_RRDYEN;
905b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
906b4cdc8f6SHuang Shijie 
907b4cdc8f6SHuang Shijie 	sport->dma_is_rxing = 0;
9089ce4f8f3SGreg Kroah-Hartman 
9099ce4f8f3SGreg Kroah-Hartman 	/* Is the shutdown waiting for us? */
9109ce4f8f3SGreg Kroah-Hartman 	if (waitqueue_active(&sport->dma_wait))
9119ce4f8f3SGreg Kroah-Hartman 		wake_up(&sport->dma_wait);
91273631813SJiada Wang 
91373631813SJiada Wang 	spin_unlock_irqrestore(&sport->port.lock, flags);
914b4cdc8f6SHuang Shijie }
915b4cdc8f6SHuang Shijie 
916b4cdc8f6SHuang Shijie /*
917b4cdc8f6SHuang Shijie  * There are three kinds of RX DMA interrupts(such as in the MX6Q):
918b4cdc8f6SHuang Shijie  *   [1] the RX DMA buffer is full.
919b4cdc8f6SHuang Shijie  *   [2] the Aging timer expires(wait for 8 bytes long)
920b4cdc8f6SHuang Shijie  *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
921b4cdc8f6SHuang Shijie  *
922b4cdc8f6SHuang Shijie  * The [2] is trigger when a character was been sitting in the FIFO
923b4cdc8f6SHuang Shijie  * meanwhile [3] can wait for 32 bytes long when the RX line is
924b4cdc8f6SHuang Shijie  * on IDLE state and RxFIFO is empty.
925b4cdc8f6SHuang Shijie  */
926b4cdc8f6SHuang Shijie static void dma_rx_callback(void *data)
927b4cdc8f6SHuang Shijie {
928b4cdc8f6SHuang Shijie 	struct imx_port *sport = data;
929b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
930b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
9317cb92fd2SHuang Shijie 	struct tty_port *port = &sport->port.state->port;
932b4cdc8f6SHuang Shijie 	struct dma_tx_state state;
933b4cdc8f6SHuang Shijie 	enum dma_status status;
934b4cdc8f6SHuang Shijie 	unsigned int count;
935b4cdc8f6SHuang Shijie 
936b4cdc8f6SHuang Shijie 	/* unmap it first */
937b4cdc8f6SHuang Shijie 	dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
938b4cdc8f6SHuang Shijie 
939f0ef8834SHuang Shijie 	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
940b4cdc8f6SHuang Shijie 	count = RX_BUF_SIZE - state.residue;
941b4cdc8f6SHuang Shijie 	dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
942b4cdc8f6SHuang Shijie 
943b4cdc8f6SHuang Shijie 	if (count) {
94455d8693aSJiada Wang 		if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ))
9457cb92fd2SHuang Shijie 			tty_insert_flip_string(port, sport->rx_buf, count);
9467cb92fd2SHuang Shijie 		tty_flip_buffer_push(port);
9477cb92fd2SHuang Shijie 
9487cb92fd2SHuang Shijie 		start_rx_dma(sport);
949b4cdc8f6SHuang Shijie 	} else
950b4cdc8f6SHuang Shijie 		imx_rx_dma_done(sport);
951b4cdc8f6SHuang Shijie }
952b4cdc8f6SHuang Shijie 
953b4cdc8f6SHuang Shijie static int start_rx_dma(struct imx_port *sport)
954b4cdc8f6SHuang Shijie {
955b4cdc8f6SHuang Shijie 	struct scatterlist *sgl = &sport->rx_sgl;
956b4cdc8f6SHuang Shijie 	struct dma_chan	*chan = sport->dma_chan_rx;
957b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
958b4cdc8f6SHuang Shijie 	struct dma_async_tx_descriptor *desc;
959b4cdc8f6SHuang Shijie 	int ret;
960b4cdc8f6SHuang Shijie 
961b4cdc8f6SHuang Shijie 	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
962b4cdc8f6SHuang Shijie 	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
963b4cdc8f6SHuang Shijie 	if (ret == 0) {
964b4cdc8f6SHuang Shijie 		dev_err(dev, "DMA mapping error for RX.\n");
965b4cdc8f6SHuang Shijie 		return -EINVAL;
966b4cdc8f6SHuang Shijie 	}
967b4cdc8f6SHuang Shijie 	desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
968b4cdc8f6SHuang Shijie 					DMA_PREP_INTERRUPT);
969b4cdc8f6SHuang Shijie 	if (!desc) {
97024649821SDirk Behme 		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
971b4cdc8f6SHuang Shijie 		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
972b4cdc8f6SHuang Shijie 		return -EINVAL;
973b4cdc8f6SHuang Shijie 	}
974b4cdc8f6SHuang Shijie 	desc->callback = dma_rx_callback;
975b4cdc8f6SHuang Shijie 	desc->callback_param = sport;
976b4cdc8f6SHuang Shijie 
977b4cdc8f6SHuang Shijie 	dev_dbg(dev, "RX: prepare for the DMA.\n");
978b4cdc8f6SHuang Shijie 	dmaengine_submit(desc);
979b4cdc8f6SHuang Shijie 	dma_async_issue_pending(chan);
980b4cdc8f6SHuang Shijie 	return 0;
981b4cdc8f6SHuang Shijie }
982b4cdc8f6SHuang Shijie 
983b4cdc8f6SHuang Shijie static void imx_uart_dma_exit(struct imx_port *sport)
984b4cdc8f6SHuang Shijie {
985b4cdc8f6SHuang Shijie 	if (sport->dma_chan_rx) {
986b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_rx);
987b4cdc8f6SHuang Shijie 		sport->dma_chan_rx = NULL;
988b4cdc8f6SHuang Shijie 
989b4cdc8f6SHuang Shijie 		kfree(sport->rx_buf);
990b4cdc8f6SHuang Shijie 		sport->rx_buf = NULL;
991b4cdc8f6SHuang Shijie 	}
992b4cdc8f6SHuang Shijie 
993b4cdc8f6SHuang Shijie 	if (sport->dma_chan_tx) {
994b4cdc8f6SHuang Shijie 		dma_release_channel(sport->dma_chan_tx);
995b4cdc8f6SHuang Shijie 		sport->dma_chan_tx = NULL;
996b4cdc8f6SHuang Shijie 	}
997b4cdc8f6SHuang Shijie 
998b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 0;
999b4cdc8f6SHuang Shijie }
1000b4cdc8f6SHuang Shijie 
1001b4cdc8f6SHuang Shijie static int imx_uart_dma_init(struct imx_port *sport)
1002b4cdc8f6SHuang Shijie {
1003b09c74aeSHuang Shijie 	struct dma_slave_config slave_config = {};
1004b4cdc8f6SHuang Shijie 	struct device *dev = sport->port.dev;
1005b4cdc8f6SHuang Shijie 	int ret;
1006b4cdc8f6SHuang Shijie 
1007b4cdc8f6SHuang Shijie 	/* Prepare for RX : */
1008b4cdc8f6SHuang Shijie 	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1009b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_rx) {
1010b4cdc8f6SHuang Shijie 		dev_dbg(dev, "cannot get the DMA channel.\n");
1011b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1012b4cdc8f6SHuang Shijie 		goto err;
1013b4cdc8f6SHuang Shijie 	}
1014b4cdc8f6SHuang Shijie 
1015b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_DEV_TO_MEM;
1016b4cdc8f6SHuang Shijie 	slave_config.src_addr = sport->port.mapbase + URXD0;
1017b4cdc8f6SHuang Shijie 	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1018b4cdc8f6SHuang Shijie 	slave_config.src_maxburst = RXTL;
1019b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1020b4cdc8f6SHuang Shijie 	if (ret) {
1021b4cdc8f6SHuang Shijie 		dev_err(dev, "error in RX dma configuration.\n");
1022b4cdc8f6SHuang Shijie 		goto err;
1023b4cdc8f6SHuang Shijie 	}
1024b4cdc8f6SHuang Shijie 
1025b4cdc8f6SHuang Shijie 	sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1026b4cdc8f6SHuang Shijie 	if (!sport->rx_buf) {
1027b4cdc8f6SHuang Shijie 		ret = -ENOMEM;
1028b4cdc8f6SHuang Shijie 		goto err;
1029b4cdc8f6SHuang Shijie 	}
1030b4cdc8f6SHuang Shijie 
1031b4cdc8f6SHuang Shijie 	/* Prepare for TX : */
1032b4cdc8f6SHuang Shijie 	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1033b4cdc8f6SHuang Shijie 	if (!sport->dma_chan_tx) {
1034b4cdc8f6SHuang Shijie 		dev_err(dev, "cannot get the TX DMA channel!\n");
1035b4cdc8f6SHuang Shijie 		ret = -EINVAL;
1036b4cdc8f6SHuang Shijie 		goto err;
1037b4cdc8f6SHuang Shijie 	}
1038b4cdc8f6SHuang Shijie 
1039b4cdc8f6SHuang Shijie 	slave_config.direction = DMA_MEM_TO_DEV;
1040b4cdc8f6SHuang Shijie 	slave_config.dst_addr = sport->port.mapbase + URTX0;
1041b4cdc8f6SHuang Shijie 	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1042b4cdc8f6SHuang Shijie 	slave_config.dst_maxburst = TXTL;
1043b4cdc8f6SHuang Shijie 	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1044b4cdc8f6SHuang Shijie 	if (ret) {
1045b4cdc8f6SHuang Shijie 		dev_err(dev, "error in TX dma configuration.");
1046b4cdc8f6SHuang Shijie 		goto err;
1047b4cdc8f6SHuang Shijie 	}
1048b4cdc8f6SHuang Shijie 
1049b4cdc8f6SHuang Shijie 	sport->dma_is_inited = 1;
1050b4cdc8f6SHuang Shijie 
1051b4cdc8f6SHuang Shijie 	return 0;
1052b4cdc8f6SHuang Shijie err:
1053b4cdc8f6SHuang Shijie 	imx_uart_dma_exit(sport);
1054b4cdc8f6SHuang Shijie 	return ret;
1055b4cdc8f6SHuang Shijie }
1056b4cdc8f6SHuang Shijie 
1057b4cdc8f6SHuang Shijie static void imx_enable_dma(struct imx_port *sport)
1058b4cdc8f6SHuang Shijie {
1059b4cdc8f6SHuang Shijie 	unsigned long temp;
1060b4cdc8f6SHuang Shijie 
10619ce4f8f3SGreg Kroah-Hartman 	init_waitqueue_head(&sport->dma_wait);
10629ce4f8f3SGreg Kroah-Hartman 
1063b4cdc8f6SHuang Shijie 	/* set UCR1 */
1064b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1065b4cdc8f6SHuang Shijie 	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1066b4cdc8f6SHuang Shijie 		/* wait for 32 idle frames for IDDMA interrupt */
1067b4cdc8f6SHuang Shijie 		UCR1_ICD_REG(3);
1068b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1069b4cdc8f6SHuang Shijie 
1070b4cdc8f6SHuang Shijie 	/* set UCR4 */
1071b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1072b4cdc8f6SHuang Shijie 	temp |= UCR4_IDDMAEN;
1073b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1074b4cdc8f6SHuang Shijie 
1075b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 1;
1076b4cdc8f6SHuang Shijie }
1077b4cdc8f6SHuang Shijie 
1078b4cdc8f6SHuang Shijie static void imx_disable_dma(struct imx_port *sport)
1079b4cdc8f6SHuang Shijie {
1080b4cdc8f6SHuang Shijie 	unsigned long temp;
1081b4cdc8f6SHuang Shijie 
1082b4cdc8f6SHuang Shijie 	/* clear UCR1 */
1083b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR1);
1084b4cdc8f6SHuang Shijie 	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1085b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR1);
1086b4cdc8f6SHuang Shijie 
1087b4cdc8f6SHuang Shijie 	/* clear UCR2 */
1088b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR2);
1089b4cdc8f6SHuang Shijie 	temp &= ~(UCR2_CTSC | UCR2_CTS);
1090b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR2);
1091b4cdc8f6SHuang Shijie 
1092b4cdc8f6SHuang Shijie 	/* clear UCR4 */
1093b4cdc8f6SHuang Shijie 	temp = readl(sport->port.membase + UCR4);
1094b4cdc8f6SHuang Shijie 	temp &= ~UCR4_IDDMAEN;
1095b4cdc8f6SHuang Shijie 	writel(temp, sport->port.membase + UCR4);
1096b4cdc8f6SHuang Shijie 
1097b4cdc8f6SHuang Shijie 	sport->dma_is_enabled = 0;
1098b4cdc8f6SHuang Shijie }
1099b4cdc8f6SHuang Shijie 
1100ab4382d2SGreg Kroah-Hartman /* half the RX buffer size */
1101ab4382d2SGreg Kroah-Hartman #define CTSTL 16
1102ab4382d2SGreg Kroah-Hartman 
1103ab4382d2SGreg Kroah-Hartman static int imx_startup(struct uart_port *port)
1104ab4382d2SGreg Kroah-Hartman {
1105ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1106772f8991SHuang Shijie 	int retval, i;
1107ab4382d2SGreg Kroah-Hartman 	unsigned long flags, temp;
1108ab4382d2SGreg Kroah-Hartman 
110928eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_per);
111028eb4274SHuang Shijie 	if (retval)
1111cb0f0a5fSFabio Estevam 		return retval;
111228eb4274SHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
11130c375501SHuang Shijie 	if (retval) {
11140c375501SHuang Shijie 		clk_disable_unprepare(sport->clk_per);
1115cb0f0a5fSFabio Estevam 		return retval;
11160c375501SHuang Shijie 	}
111728eb4274SHuang Shijie 
1118ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1119ab4382d2SGreg Kroah-Hartman 
1120ab4382d2SGreg Kroah-Hartman 	/* disable the DREN bit (Data Ready interrupt enable) before
1121ab4382d2SGreg Kroah-Hartman 	 * requesting IRQs
1122ab4382d2SGreg Kroah-Hartman 	 */
1123ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR4);
1124ab4382d2SGreg Kroah-Hartman 
1125ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1126ab4382d2SGreg Kroah-Hartman 		temp |= UCR4_IRSC;
1127ab4382d2SGreg Kroah-Hartman 
1128ab4382d2SGreg Kroah-Hartman 	/* set the trigger level for CTS */
1129ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1130ab4382d2SGreg Kroah-Hartman 	temp |= CTSTL << UCR4_CTSTL_SHF;
1131ab4382d2SGreg Kroah-Hartman 
1132ab4382d2SGreg Kroah-Hartman 	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
1133ab4382d2SGreg Kroah-Hartman 
1134772f8991SHuang Shijie 	/* Reset fifo's and state machines */
1135772f8991SHuang Shijie 	i = 100;
1136772f8991SHuang Shijie 
1137ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1138ab4382d2SGreg Kroah-Hartman 	temp &= ~UCR2_SRST;
1139ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1140772f8991SHuang Shijie 
1141772f8991SHuang Shijie 	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1142ab4382d2SGreg Kroah-Hartman 		udelay(1);
1143ab4382d2SGreg Kroah-Hartman 
1144068500e0SAnton Bondarenko 	/* Can we enable the DMA support? */
1145068500e0SAnton Bondarenko 	if (is_imx6q_uart(sport) && !uart_console(port) &&
1146068500e0SAnton Bondarenko 	    !sport->dma_is_inited)
1147068500e0SAnton Bondarenko 		imx_uart_dma_init(sport);
1148068500e0SAnton Bondarenko 
11499ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1150ab4382d2SGreg Kroah-Hartman 	/*
1151ab4382d2SGreg Kroah-Hartman 	 * Finally, clear and enable interrupts
1152ab4382d2SGreg Kroah-Hartman 	 */
1153ab4382d2SGreg Kroah-Hartman 	writel(USR1_RTSD, sport->port.membase + USR1);
1154ab4382d2SGreg Kroah-Hartman 
1155068500e0SAnton Bondarenko 	if (sport->dma_is_inited && !sport->dma_is_enabled)
1156068500e0SAnton Bondarenko 		imx_enable_dma(sport);
1157068500e0SAnton Bondarenko 
1158ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1159ab4382d2SGreg Kroah-Hartman 	temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
1160ab4382d2SGreg Kroah-Hartman 
1161ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1162ab4382d2SGreg Kroah-Hartman 		temp |= UCR1_IREN;
1163ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_RTSDEN);
1164ab4382d2SGreg Kroah-Hartman 	}
1165ab4382d2SGreg Kroah-Hartman 
1166ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
1167ab4382d2SGreg Kroah-Hartman 
1168ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1169ab4382d2SGreg Kroah-Hartman 	temp |= (UCR2_RXEN | UCR2_TXEN);
1170bff09b09SLucas Stach 	if (!sport->have_rtscts)
1171bff09b09SLucas Stach 		temp |= UCR2_IRTS;
1172ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
1173ab4382d2SGreg Kroah-Hartman 
1174a496e628SHuang Shijie 	if (!is_imx1_uart(sport)) {
1175ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1176b38cb7d2SFabio Estevam 		temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
1177ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1178ab4382d2SGreg Kroah-Hartman 	}
1179ab4382d2SGreg Kroah-Hartman 
1180ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1181ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR4);
1182ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_rx)
1183ab4382d2SGreg Kroah-Hartman 			temp |= UCR4_INVR;
1184ab4382d2SGreg Kroah-Hartman 		else
1185ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR4_INVR);
1186ab4382d2SGreg Kroah-Hartman 		writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1187ab4382d2SGreg Kroah-Hartman 
1188ab4382d2SGreg Kroah-Hartman 		temp = readl(sport->port.membase + UCR3);
1189ab4382d2SGreg Kroah-Hartman 		if (sport->irda_inv_tx)
1190ab4382d2SGreg Kroah-Hartman 			temp |= UCR3_INVT;
1191ab4382d2SGreg Kroah-Hartman 		else
1192ab4382d2SGreg Kroah-Hartman 			temp &= ~(UCR3_INVT);
1193ab4382d2SGreg Kroah-Hartman 		writel(temp, sport->port.membase + UCR3);
1194ab4382d2SGreg Kroah-Hartman 	}
1195ab4382d2SGreg Kroah-Hartman 
1196ab4382d2SGreg Kroah-Hartman 	/*
1197ab4382d2SGreg Kroah-Hartman 	 * Enable modem status interrupts
1198ab4382d2SGreg Kroah-Hartman 	 */
1199ab4382d2SGreg Kroah-Hartman 	imx_enable_ms(&sport->port);
1200ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1201ab4382d2SGreg Kroah-Hartman 
1202ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1203ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1204574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1205ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_rx = pdata->irda_inv_rx;
1206ab4382d2SGreg Kroah-Hartman 		sport->irda_inv_tx = pdata->irda_inv_tx;
1207ab4382d2SGreg Kroah-Hartman 		sport->trcv_delay = pdata->transceiver_delay;
1208ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1209ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(1);
1210ab4382d2SGreg Kroah-Hartman 	}
1211ab4382d2SGreg Kroah-Hartman 
1212ab4382d2SGreg Kroah-Hartman 	return 0;
1213ab4382d2SGreg Kroah-Hartman }
1214ab4382d2SGreg Kroah-Hartman 
1215ab4382d2SGreg Kroah-Hartman static void imx_shutdown(struct uart_port *port)
1216ab4382d2SGreg Kroah-Hartman {
1217ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1218ab4382d2SGreg Kroah-Hartman 	unsigned long temp;
12199ec1882dSXinyu Chen 	unsigned long flags;
1220ab4382d2SGreg Kroah-Hartman 
1221b4cdc8f6SHuang Shijie 	if (sport->dma_is_enabled) {
1222a4688bcdSHuang Shijie 		int ret;
1223a4688bcdSHuang Shijie 
12249ce4f8f3SGreg Kroah-Hartman 		/* We have to wait for the DMA to finish. */
1225a4688bcdSHuang Shijie 		ret = wait_event_interruptible(sport->dma_wait,
12269ce4f8f3SGreg Kroah-Hartman 			!sport->dma_is_rxing && !sport->dma_is_txing);
1227a4688bcdSHuang Shijie 		if (ret != 0) {
1228a4688bcdSHuang Shijie 			sport->dma_is_rxing = 0;
1229a4688bcdSHuang Shijie 			sport->dma_is_txing = 0;
1230a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_tx);
1231a4688bcdSHuang Shijie 			dmaengine_terminate_all(sport->dma_chan_rx);
1232a4688bcdSHuang Shijie 		}
123373631813SJiada Wang 		spin_lock_irqsave(&sport->port.lock, flags);
1234a4688bcdSHuang Shijie 		imx_stop_tx(port);
1235b4cdc8f6SHuang Shijie 		imx_stop_rx(port);
1236b4cdc8f6SHuang Shijie 		imx_disable_dma(sport);
123773631813SJiada Wang 		spin_unlock_irqrestore(&sport->port.lock, flags);
1238b4cdc8f6SHuang Shijie 		imx_uart_dma_exit(sport);
1239b4cdc8f6SHuang Shijie 	}
1240b4cdc8f6SHuang Shijie 
12419ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1242ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR2);
1243ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR2_TXEN);
1244ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR2);
12459ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
1246ab4382d2SGreg Kroah-Hartman 
1247ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1248ab4382d2SGreg Kroah-Hartman 		struct imxuart_platform_data *pdata;
1249574de559SJingoo Han 		pdata = dev_get_platdata(sport->port.dev);
1250ab4382d2SGreg Kroah-Hartman 		if (pdata->irda_enable)
1251ab4382d2SGreg Kroah-Hartman 			pdata->irda_enable(0);
1252ab4382d2SGreg Kroah-Hartman 	}
1253ab4382d2SGreg Kroah-Hartman 
1254ab4382d2SGreg Kroah-Hartman 	/*
1255ab4382d2SGreg Kroah-Hartman 	 * Stop our timer.
1256ab4382d2SGreg Kroah-Hartman 	 */
1257ab4382d2SGreg Kroah-Hartman 	del_timer_sync(&sport->timer);
1258ab4382d2SGreg Kroah-Hartman 
1259ab4382d2SGreg Kroah-Hartman 	/*
1260ab4382d2SGreg Kroah-Hartman 	 * Disable all interrupts, port and break condition.
1261ab4382d2SGreg Kroah-Hartman 	 */
1262ab4382d2SGreg Kroah-Hartman 
12639ec1882dSXinyu Chen 	spin_lock_irqsave(&sport->port.lock, flags);
1264ab4382d2SGreg Kroah-Hartman 	temp = readl(sport->port.membase + UCR1);
1265ab4382d2SGreg Kroah-Hartman 	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1266ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport))
1267ab4382d2SGreg Kroah-Hartman 		temp &= ~(UCR1_IREN);
1268ab4382d2SGreg Kroah-Hartman 
1269ab4382d2SGreg Kroah-Hartman 	writel(temp, sport->port.membase + UCR1);
12709ec1882dSXinyu Chen 	spin_unlock_irqrestore(&sport->port.lock, flags);
127128eb4274SHuang Shijie 
127228eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_per);
127328eb4274SHuang Shijie 	clk_disable_unprepare(sport->clk_ipg);
1274ab4382d2SGreg Kroah-Hartman }
1275ab4382d2SGreg Kroah-Hartman 
1276eb56b7edSHuang Shijie static void imx_flush_buffer(struct uart_port *port)
1277eb56b7edSHuang Shijie {
1278eb56b7edSHuang Shijie 	struct imx_port *sport = (struct imx_port *)port;
127982e86ae9SDirk Behme 	struct scatterlist *sgl = &sport->tx_sgl[0];
1280a2c718ceSDirk Behme 	unsigned long temp;
1281eb56b7edSHuang Shijie 
128282e86ae9SDirk Behme 	if (!sport->dma_chan_tx)
128382e86ae9SDirk Behme 		return;
128482e86ae9SDirk Behme 
1285eb56b7edSHuang Shijie 	sport->tx_bytes = 0;
1286eb56b7edSHuang Shijie 	dmaengine_terminate_all(sport->dma_chan_tx);
128782e86ae9SDirk Behme 	if (sport->dma_is_txing) {
128882e86ae9SDirk Behme 		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
128982e86ae9SDirk Behme 			     DMA_TO_DEVICE);
1290a2c718ceSDirk Behme 		temp = readl(sport->port.membase + UCR1);
1291a2c718ceSDirk Behme 		temp &= ~UCR1_TDMAEN;
1292a2c718ceSDirk Behme 		writel(temp, sport->port.membase + UCR1);
129382e86ae9SDirk Behme 		sport->dma_is_txing = false;
1294eb56b7edSHuang Shijie 	}
1295eb56b7edSHuang Shijie }
1296eb56b7edSHuang Shijie 
1297ab4382d2SGreg Kroah-Hartman static void
1298ab4382d2SGreg Kroah-Hartman imx_set_termios(struct uart_port *port, struct ktermios *termios,
1299ab4382d2SGreg Kroah-Hartman 		   struct ktermios *old)
1300ab4382d2SGreg Kroah-Hartman {
1301ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1302ab4382d2SGreg Kroah-Hartman 	unsigned long flags;
1303ab4382d2SGreg Kroah-Hartman 	unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1304ab4382d2SGreg Kroah-Hartman 	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1305ab4382d2SGreg Kroah-Hartman 	unsigned int div, ufcr;
1306ab4382d2SGreg Kroah-Hartman 	unsigned long num, denom;
1307ab4382d2SGreg Kroah-Hartman 	uint64_t tdiv64;
1308ab4382d2SGreg Kroah-Hartman 
1309ab4382d2SGreg Kroah-Hartman 	/*
1310ab4382d2SGreg Kroah-Hartman 	 * If we don't support modem control lines, don't allow
1311ab4382d2SGreg Kroah-Hartman 	 * these to be set.
1312ab4382d2SGreg Kroah-Hartman 	 */
1313ab4382d2SGreg Kroah-Hartman 	if (0) {
1314ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1315ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= CLOCAL;
1316ab4382d2SGreg Kroah-Hartman 	}
1317ab4382d2SGreg Kroah-Hartman 
1318ab4382d2SGreg Kroah-Hartman 	/*
1319ab4382d2SGreg Kroah-Hartman 	 * We only support CS7 and CS8.
1320ab4382d2SGreg Kroah-Hartman 	 */
1321ab4382d2SGreg Kroah-Hartman 	while ((termios->c_cflag & CSIZE) != CS7 &&
1322ab4382d2SGreg Kroah-Hartman 	       (termios->c_cflag & CSIZE) != CS8) {
1323ab4382d2SGreg Kroah-Hartman 		termios->c_cflag &= ~CSIZE;
1324ab4382d2SGreg Kroah-Hartman 		termios->c_cflag |= old_csize;
1325ab4382d2SGreg Kroah-Hartman 		old_csize = CS8;
1326ab4382d2SGreg Kroah-Hartman 	}
1327ab4382d2SGreg Kroah-Hartman 
1328ab4382d2SGreg Kroah-Hartman 	if ((termios->c_cflag & CSIZE) == CS8)
1329ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1330ab4382d2SGreg Kroah-Hartman 	else
1331ab4382d2SGreg Kroah-Hartman 		ucr2 = UCR2_SRST | UCR2_IRTS;
1332ab4382d2SGreg Kroah-Hartman 
1333ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CRTSCTS) {
1334ab4382d2SGreg Kroah-Hartman 		if (sport->have_rtscts) {
1335ab4382d2SGreg Kroah-Hartman 			ucr2 &= ~UCR2_IRTS;
1336ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_CTSC;
1337ab4382d2SGreg Kroah-Hartman 		} else {
1338ab4382d2SGreg Kroah-Hartman 			termios->c_cflag &= ~CRTSCTS;
1339ab4382d2SGreg Kroah-Hartman 		}
1340ab4382d2SGreg Kroah-Hartman 	}
1341ab4382d2SGreg Kroah-Hartman 
1342ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & CSTOPB)
1343ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_STPB;
1344ab4382d2SGreg Kroah-Hartman 	if (termios->c_cflag & PARENB) {
1345ab4382d2SGreg Kroah-Hartman 		ucr2 |= UCR2_PREN;
1346ab4382d2SGreg Kroah-Hartman 		if (termios->c_cflag & PARODD)
1347ab4382d2SGreg Kroah-Hartman 			ucr2 |= UCR2_PROE;
1348ab4382d2SGreg Kroah-Hartman 	}
1349ab4382d2SGreg Kroah-Hartman 
1350995234daSEric Miao 	del_timer_sync(&sport->timer);
1351995234daSEric Miao 
1352ab4382d2SGreg Kroah-Hartman 	/*
1353ab4382d2SGreg Kroah-Hartman 	 * Ask the core to calculate the divisor for us.
1354ab4382d2SGreg Kroah-Hartman 	 */
1355ab4382d2SGreg Kroah-Hartman 	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1356ab4382d2SGreg Kroah-Hartman 	quot = uart_get_divisor(port, baud);
1357ab4382d2SGreg Kroah-Hartman 
1358ab4382d2SGreg Kroah-Hartman 	spin_lock_irqsave(&sport->port.lock, flags);
1359ab4382d2SGreg Kroah-Hartman 
1360ab4382d2SGreg Kroah-Hartman 	sport->port.read_status_mask = 0;
1361ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & INPCK)
1362ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1363ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & (BRKINT | PARMRK))
1364ab4382d2SGreg Kroah-Hartman 		sport->port.read_status_mask |= URXD_BRK;
1365ab4382d2SGreg Kroah-Hartman 
1366ab4382d2SGreg Kroah-Hartman 	/*
1367ab4382d2SGreg Kroah-Hartman 	 * Characters to ignore
1368ab4382d2SGreg Kroah-Hartman 	 */
1369ab4382d2SGreg Kroah-Hartman 	sport->port.ignore_status_mask = 0;
1370ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNPAR)
1371ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_PRERR;
1372ab4382d2SGreg Kroah-Hartman 	if (termios->c_iflag & IGNBRK) {
1373ab4382d2SGreg Kroah-Hartman 		sport->port.ignore_status_mask |= URXD_BRK;
1374ab4382d2SGreg Kroah-Hartman 		/*
1375ab4382d2SGreg Kroah-Hartman 		 * If we're ignoring parity and break indicators,
1376ab4382d2SGreg Kroah-Hartman 		 * ignore overruns too (for real raw support).
1377ab4382d2SGreg Kroah-Hartman 		 */
1378ab4382d2SGreg Kroah-Hartman 		if (termios->c_iflag & IGNPAR)
1379ab4382d2SGreg Kroah-Hartman 			sport->port.ignore_status_mask |= URXD_OVRRUN;
1380ab4382d2SGreg Kroah-Hartman 	}
1381ab4382d2SGreg Kroah-Hartman 
138255d8693aSJiada Wang 	if ((termios->c_cflag & CREAD) == 0)
138355d8693aSJiada Wang 		sport->port.ignore_status_mask |= URXD_DUMMY_READ;
138455d8693aSJiada Wang 
1385ab4382d2SGreg Kroah-Hartman 	/*
1386ab4382d2SGreg Kroah-Hartman 	 * Update the per-port timeout.
1387ab4382d2SGreg Kroah-Hartman 	 */
1388ab4382d2SGreg Kroah-Hartman 	uart_update_timeout(port, termios->c_cflag, baud);
1389ab4382d2SGreg Kroah-Hartman 
1390ab4382d2SGreg Kroah-Hartman 	/*
1391ab4382d2SGreg Kroah-Hartman 	 * disable interrupts and drain transmitter
1392ab4382d2SGreg Kroah-Hartman 	 */
1393ab4382d2SGreg Kroah-Hartman 	old_ucr1 = readl(sport->port.membase + UCR1);
1394ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1395ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR1);
1396ab4382d2SGreg Kroah-Hartman 
1397ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
1398ab4382d2SGreg Kroah-Hartman 		barrier();
1399ab4382d2SGreg Kroah-Hartman 
1400ab4382d2SGreg Kroah-Hartman 	/* then, disable everything */
1401ab4382d2SGreg Kroah-Hartman 	old_txrxen = readl(sport->port.membase + UCR2);
1402ab4382d2SGreg Kroah-Hartman 	writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
1403ab4382d2SGreg Kroah-Hartman 			sport->port.membase + UCR2);
1404ab4382d2SGreg Kroah-Hartman 	old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
1405ab4382d2SGreg Kroah-Hartman 
1406ab4382d2SGreg Kroah-Hartman 	if (USE_IRDA(sport)) {
1407ab4382d2SGreg Kroah-Hartman 		/*
1408ab4382d2SGreg Kroah-Hartman 		 * use maximum available submodule frequency to
1409ab4382d2SGreg Kroah-Hartman 		 * avoid missing short pulses due to low sampling rate
1410ab4382d2SGreg Kroah-Hartman 		 */
1411ab4382d2SGreg Kroah-Hartman 		div = 1;
1412ab4382d2SGreg Kroah-Hartman 	} else {
141309bd00f6SHubert Feurstein 		/* custom-baudrate handling */
141409bd00f6SHubert Feurstein 		div = sport->port.uartclk / (baud * 16);
141509bd00f6SHubert Feurstein 		if (baud == 38400 && quot != div)
141609bd00f6SHubert Feurstein 			baud = sport->port.uartclk / (quot * 16);
141709bd00f6SHubert Feurstein 
1418ab4382d2SGreg Kroah-Hartman 		div = sport->port.uartclk / (baud * 16);
1419ab4382d2SGreg Kroah-Hartman 		if (div > 7)
1420ab4382d2SGreg Kroah-Hartman 			div = 7;
1421ab4382d2SGreg Kroah-Hartman 		if (!div)
1422ab4382d2SGreg Kroah-Hartman 			div = 1;
1423ab4382d2SGreg Kroah-Hartman 	}
1424ab4382d2SGreg Kroah-Hartman 
1425ab4382d2SGreg Kroah-Hartman 	rational_best_approximation(16 * div * baud, sport->port.uartclk,
1426ab4382d2SGreg Kroah-Hartman 		1 << 16, 1 << 16, &num, &denom);
1427ab4382d2SGreg Kroah-Hartman 
1428ab4382d2SGreg Kroah-Hartman 	tdiv64 = sport->port.uartclk;
1429ab4382d2SGreg Kroah-Hartman 	tdiv64 *= num;
1430ab4382d2SGreg Kroah-Hartman 	do_div(tdiv64, denom * 16 * div);
1431ab4382d2SGreg Kroah-Hartman 	tty_termios_encode_baud_rate(termios,
1432ab4382d2SGreg Kroah-Hartman 				(speed_t)tdiv64, (speed_t)tdiv64);
1433ab4382d2SGreg Kroah-Hartman 
1434ab4382d2SGreg Kroah-Hartman 	num -= 1;
1435ab4382d2SGreg Kroah-Hartman 	denom -= 1;
1436ab4382d2SGreg Kroah-Hartman 
1437ab4382d2SGreg Kroah-Hartman 	ufcr = readl(sport->port.membase + UFCR);
1438ab4382d2SGreg Kroah-Hartman 	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
143920ff2fe6SHuang Shijie 	if (sport->dte_mode)
144020ff2fe6SHuang Shijie 		ufcr |= UFCR_DCEDTE;
1441ab4382d2SGreg Kroah-Hartman 	writel(ufcr, sport->port.membase + UFCR);
1442ab4382d2SGreg Kroah-Hartman 
1443ab4382d2SGreg Kroah-Hartman 	writel(num, sport->port.membase + UBIR);
1444ab4382d2SGreg Kroah-Hartman 	writel(denom, sport->port.membase + UBMR);
1445ab4382d2SGreg Kroah-Hartman 
1446a496e628SHuang Shijie 	if (!is_imx1_uart(sport))
1447ab4382d2SGreg Kroah-Hartman 		writel(sport->port.uartclk / div / 1000,
1448fe6b540aSShawn Guo 				sport->port.membase + IMX21_ONEMS);
1449ab4382d2SGreg Kroah-Hartman 
1450ab4382d2SGreg Kroah-Hartman 	writel(old_ucr1, sport->port.membase + UCR1);
1451ab4382d2SGreg Kroah-Hartman 
1452ab4382d2SGreg Kroah-Hartman 	/* set the parity, stop bits and data size */
1453ab4382d2SGreg Kroah-Hartman 	writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
1454ab4382d2SGreg Kroah-Hartman 
1455ab4382d2SGreg Kroah-Hartman 	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1456ab4382d2SGreg Kroah-Hartman 		imx_enable_ms(&sport->port);
1457ab4382d2SGreg Kroah-Hartman 
1458ab4382d2SGreg Kroah-Hartman 	spin_unlock_irqrestore(&sport->port.lock, flags);
1459ab4382d2SGreg Kroah-Hartman }
1460ab4382d2SGreg Kroah-Hartman 
1461ab4382d2SGreg Kroah-Hartman static const char *imx_type(struct uart_port *port)
1462ab4382d2SGreg Kroah-Hartman {
1463ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1464ab4382d2SGreg Kroah-Hartman 
1465ab4382d2SGreg Kroah-Hartman 	return sport->port.type == PORT_IMX ? "IMX" : NULL;
1466ab4382d2SGreg Kroah-Hartman }
1467ab4382d2SGreg Kroah-Hartman 
1468ab4382d2SGreg Kroah-Hartman /*
1469ab4382d2SGreg Kroah-Hartman  * Configure/autoconfigure the port.
1470ab4382d2SGreg Kroah-Hartman  */
1471ab4382d2SGreg Kroah-Hartman static void imx_config_port(struct uart_port *port, int flags)
1472ab4382d2SGreg Kroah-Hartman {
1473ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1474ab4382d2SGreg Kroah-Hartman 
1475da82f997SAlexander Shiyan 	if (flags & UART_CONFIG_TYPE)
1476ab4382d2SGreg Kroah-Hartman 		sport->port.type = PORT_IMX;
1477ab4382d2SGreg Kroah-Hartman }
1478ab4382d2SGreg Kroah-Hartman 
1479ab4382d2SGreg Kroah-Hartman /*
1480ab4382d2SGreg Kroah-Hartman  * Verify the new serial_struct (for TIOCSSERIAL).
1481ab4382d2SGreg Kroah-Hartman  * The only change we allow are to the flags and type, and
1482ab4382d2SGreg Kroah-Hartman  * even then only between PORT_IMX and PORT_UNKNOWN
1483ab4382d2SGreg Kroah-Hartman  */
1484ab4382d2SGreg Kroah-Hartman static int
1485ab4382d2SGreg Kroah-Hartman imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1486ab4382d2SGreg Kroah-Hartman {
1487ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1488ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1489ab4382d2SGreg Kroah-Hartman 
1490ab4382d2SGreg Kroah-Hartman 	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1491ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1492ab4382d2SGreg Kroah-Hartman 	if (sport->port.irq != ser->irq)
1493ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1494ab4382d2SGreg Kroah-Hartman 	if (ser->io_type != UPIO_MEM)
1495ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1496ab4382d2SGreg Kroah-Hartman 	if (sport->port.uartclk / 16 != ser->baud_base)
1497ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1498a50c44ceSOlof Johansson 	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1499ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1500ab4382d2SGreg Kroah-Hartman 	if (sport->port.iobase != ser->port)
1501ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1502ab4382d2SGreg Kroah-Hartman 	if (ser->hub6 != 0)
1503ab4382d2SGreg Kroah-Hartman 		ret = -EINVAL;
1504ab4382d2SGreg Kroah-Hartman 	return ret;
1505ab4382d2SGreg Kroah-Hartman }
1506ab4382d2SGreg Kroah-Hartman 
150701f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
15086b8bdad9SDaniel Thompson 
15096b8bdad9SDaniel Thompson static int imx_poll_init(struct uart_port *port)
15106b8bdad9SDaniel Thompson {
15116b8bdad9SDaniel Thompson 	struct imx_port *sport = (struct imx_port *)port;
15126b8bdad9SDaniel Thompson 	unsigned long flags;
15136b8bdad9SDaniel Thompson 	unsigned long temp;
15146b8bdad9SDaniel Thompson 	int retval;
15156b8bdad9SDaniel Thompson 
15166b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_ipg);
15176b8bdad9SDaniel Thompson 	if (retval)
15186b8bdad9SDaniel Thompson 		return retval;
15196b8bdad9SDaniel Thompson 	retval = clk_prepare_enable(sport->clk_per);
15206b8bdad9SDaniel Thompson 	if (retval)
15216b8bdad9SDaniel Thompson 		clk_disable_unprepare(sport->clk_ipg);
15226b8bdad9SDaniel Thompson 
15236b8bdad9SDaniel Thompson 	imx_setup_ufcr(sport, 0);
15246b8bdad9SDaniel Thompson 
15256b8bdad9SDaniel Thompson 	spin_lock_irqsave(&sport->port.lock, flags);
15266b8bdad9SDaniel Thompson 
15276b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR1);
15286b8bdad9SDaniel Thompson 	if (is_imx1_uart(sport))
15296b8bdad9SDaniel Thompson 		temp |= IMX1_UCR1_UARTCLKEN;
15306b8bdad9SDaniel Thompson 	temp |= UCR1_UARTEN | UCR1_RRDYEN;
15316b8bdad9SDaniel Thompson 	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
15326b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR1);
15336b8bdad9SDaniel Thompson 
15346b8bdad9SDaniel Thompson 	temp = readl(sport->port.membase + UCR2);
15356b8bdad9SDaniel Thompson 	temp |= UCR2_RXEN;
15366b8bdad9SDaniel Thompson 	writel(temp, sport->port.membase + UCR2);
15376b8bdad9SDaniel Thompson 
15386b8bdad9SDaniel Thompson 	spin_unlock_irqrestore(&sport->port.lock, flags);
15396b8bdad9SDaniel Thompson 
15406b8bdad9SDaniel Thompson 	return 0;
15416b8bdad9SDaniel Thompson }
15426b8bdad9SDaniel Thompson 
154301f56abdSSaleem Abdulrasool static int imx_poll_get_char(struct uart_port *port)
154401f56abdSSaleem Abdulrasool {
1545f968ef34SDaniel Thompson 	if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
154626c47412SDirk Behme 		return NO_POLL_CHAR;
154701f56abdSSaleem Abdulrasool 
1548f968ef34SDaniel Thompson 	return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
154901f56abdSSaleem Abdulrasool }
155001f56abdSSaleem Abdulrasool 
155101f56abdSSaleem Abdulrasool static void imx_poll_put_char(struct uart_port *port, unsigned char c)
155201f56abdSSaleem Abdulrasool {
155301f56abdSSaleem Abdulrasool 	unsigned int status;
155401f56abdSSaleem Abdulrasool 
155501f56abdSSaleem Abdulrasool 	/* drain */
155601f56abdSSaleem Abdulrasool 	do {
1557f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR1);
155801f56abdSSaleem Abdulrasool 	} while (~status & USR1_TRDY);
155901f56abdSSaleem Abdulrasool 
156001f56abdSSaleem Abdulrasool 	/* write */
1561f968ef34SDaniel Thompson 	writel_relaxed(c, port->membase + URTX0);
156201f56abdSSaleem Abdulrasool 
156301f56abdSSaleem Abdulrasool 	/* flush */
156401f56abdSSaleem Abdulrasool 	do {
1565f968ef34SDaniel Thompson 		status = readl_relaxed(port->membase + USR2);
156601f56abdSSaleem Abdulrasool 	} while (~status & USR2_TXDC);
156701f56abdSSaleem Abdulrasool }
156801f56abdSSaleem Abdulrasool #endif
156901f56abdSSaleem Abdulrasool 
1570ab4382d2SGreg Kroah-Hartman static struct uart_ops imx_pops = {
1571ab4382d2SGreg Kroah-Hartman 	.tx_empty	= imx_tx_empty,
1572ab4382d2SGreg Kroah-Hartman 	.set_mctrl	= imx_set_mctrl,
1573ab4382d2SGreg Kroah-Hartman 	.get_mctrl	= imx_get_mctrl,
1574ab4382d2SGreg Kroah-Hartman 	.stop_tx	= imx_stop_tx,
1575ab4382d2SGreg Kroah-Hartman 	.start_tx	= imx_start_tx,
1576ab4382d2SGreg Kroah-Hartman 	.stop_rx	= imx_stop_rx,
1577ab4382d2SGreg Kroah-Hartman 	.enable_ms	= imx_enable_ms,
1578ab4382d2SGreg Kroah-Hartman 	.break_ctl	= imx_break_ctl,
1579ab4382d2SGreg Kroah-Hartman 	.startup	= imx_startup,
1580ab4382d2SGreg Kroah-Hartman 	.shutdown	= imx_shutdown,
1581eb56b7edSHuang Shijie 	.flush_buffer	= imx_flush_buffer,
1582ab4382d2SGreg Kroah-Hartman 	.set_termios	= imx_set_termios,
1583ab4382d2SGreg Kroah-Hartman 	.type		= imx_type,
1584ab4382d2SGreg Kroah-Hartman 	.config_port	= imx_config_port,
1585ab4382d2SGreg Kroah-Hartman 	.verify_port	= imx_verify_port,
158601f56abdSSaleem Abdulrasool #if defined(CONFIG_CONSOLE_POLL)
15876b8bdad9SDaniel Thompson 	.poll_init      = imx_poll_init,
158801f56abdSSaleem Abdulrasool 	.poll_get_char  = imx_poll_get_char,
158901f56abdSSaleem Abdulrasool 	.poll_put_char  = imx_poll_put_char,
159001f56abdSSaleem Abdulrasool #endif
1591ab4382d2SGreg Kroah-Hartman };
1592ab4382d2SGreg Kroah-Hartman 
1593ab4382d2SGreg Kroah-Hartman static struct imx_port *imx_ports[UART_NR];
1594ab4382d2SGreg Kroah-Hartman 
1595ab4382d2SGreg Kroah-Hartman #ifdef CONFIG_SERIAL_IMX_CONSOLE
1596ab4382d2SGreg Kroah-Hartman static void imx_console_putchar(struct uart_port *port, int ch)
1597ab4382d2SGreg Kroah-Hartman {
1598ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = (struct imx_port *)port;
1599ab4382d2SGreg Kroah-Hartman 
1600fe6b540aSShawn Guo 	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1601ab4382d2SGreg Kroah-Hartman 		barrier();
1602ab4382d2SGreg Kroah-Hartman 
1603ab4382d2SGreg Kroah-Hartman 	writel(ch, sport->port.membase + URTX0);
1604ab4382d2SGreg Kroah-Hartman }
1605ab4382d2SGreg Kroah-Hartman 
1606ab4382d2SGreg Kroah-Hartman /*
1607ab4382d2SGreg Kroah-Hartman  * Interrupts are disabled on entering
1608ab4382d2SGreg Kroah-Hartman  */
1609ab4382d2SGreg Kroah-Hartman static void
1610ab4382d2SGreg Kroah-Hartman imx_console_write(struct console *co, const char *s, unsigned int count)
1611ab4382d2SGreg Kroah-Hartman {
1612ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = imx_ports[co->index];
16130ad5a814SDirk Behme 	struct imx_port_ucrs old_ucr;
16140ad5a814SDirk Behme 	unsigned int ucr1;
1615f30e8260SShawn Guo 	unsigned long flags = 0;
1616677fe555SThomas Gleixner 	int locked = 1;
16171cf93e0dSHuang Shijie 	int retval;
16181cf93e0dSHuang Shijie 
16191cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_per);
16201cf93e0dSHuang Shijie 	if (retval)
16211cf93e0dSHuang Shijie 		return;
16221cf93e0dSHuang Shijie 	retval = clk_enable(sport->clk_ipg);
16231cf93e0dSHuang Shijie 	if (retval) {
16241cf93e0dSHuang Shijie 		clk_disable(sport->clk_per);
16251cf93e0dSHuang Shijie 		return;
16261cf93e0dSHuang Shijie 	}
16279ec1882dSXinyu Chen 
1628677fe555SThomas Gleixner 	if (sport->port.sysrq)
1629677fe555SThomas Gleixner 		locked = 0;
1630677fe555SThomas Gleixner 	else if (oops_in_progress)
1631677fe555SThomas Gleixner 		locked = spin_trylock_irqsave(&sport->port.lock, flags);
1632677fe555SThomas Gleixner 	else
16339ec1882dSXinyu Chen 		spin_lock_irqsave(&sport->port.lock, flags);
1634ab4382d2SGreg Kroah-Hartman 
1635ab4382d2SGreg Kroah-Hartman 	/*
16360ad5a814SDirk Behme 	 *	First, save UCR1/2/3 and then disable interrupts
1637ab4382d2SGreg Kroah-Hartman 	 */
16380ad5a814SDirk Behme 	imx_port_ucrs_save(&sport->port, &old_ucr);
16390ad5a814SDirk Behme 	ucr1 = old_ucr.ucr1;
1640ab4382d2SGreg Kroah-Hartman 
1641fe6b540aSShawn Guo 	if (is_imx1_uart(sport))
1642fe6b540aSShawn Guo 		ucr1 |= IMX1_UCR1_UARTCLKEN;
1643ab4382d2SGreg Kroah-Hartman 	ucr1 |= UCR1_UARTEN;
1644ab4382d2SGreg Kroah-Hartman 	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1645ab4382d2SGreg Kroah-Hartman 
1646ab4382d2SGreg Kroah-Hartman 	writel(ucr1, sport->port.membase + UCR1);
1647ab4382d2SGreg Kroah-Hartman 
16480ad5a814SDirk Behme 	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1649ab4382d2SGreg Kroah-Hartman 
1650ab4382d2SGreg Kroah-Hartman 	uart_console_write(&sport->port, s, count, imx_console_putchar);
1651ab4382d2SGreg Kroah-Hartman 
1652ab4382d2SGreg Kroah-Hartman 	/*
1653ab4382d2SGreg Kroah-Hartman 	 *	Finally, wait for transmitter to become empty
16540ad5a814SDirk Behme 	 *	and restore UCR1/2/3
1655ab4382d2SGreg Kroah-Hartman 	 */
1656ab4382d2SGreg Kroah-Hartman 	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1657ab4382d2SGreg Kroah-Hartman 
16580ad5a814SDirk Behme 	imx_port_ucrs_restore(&sport->port, &old_ucr);
16599ec1882dSXinyu Chen 
1660677fe555SThomas Gleixner 	if (locked)
16619ec1882dSXinyu Chen 		spin_unlock_irqrestore(&sport->port.lock, flags);
16621cf93e0dSHuang Shijie 
16631cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
16641cf93e0dSHuang Shijie 	clk_disable(sport->clk_per);
1665ab4382d2SGreg Kroah-Hartman }
1666ab4382d2SGreg Kroah-Hartman 
1667ab4382d2SGreg Kroah-Hartman /*
1668ab4382d2SGreg Kroah-Hartman  * If the port was already initialised (eg, by a boot loader),
1669ab4382d2SGreg Kroah-Hartman  * try to determine the current setup.
1670ab4382d2SGreg Kroah-Hartman  */
1671ab4382d2SGreg Kroah-Hartman static void __init
1672ab4382d2SGreg Kroah-Hartman imx_console_get_options(struct imx_port *sport, int *baud,
1673ab4382d2SGreg Kroah-Hartman 			   int *parity, int *bits)
1674ab4382d2SGreg Kroah-Hartman {
1675ab4382d2SGreg Kroah-Hartman 
1676ab4382d2SGreg Kroah-Hartman 	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1677ab4382d2SGreg Kroah-Hartman 		/* ok, the port was enabled */
1678ab4382d2SGreg Kroah-Hartman 		unsigned int ucr2, ubir, ubmr, uartclk;
1679ab4382d2SGreg Kroah-Hartman 		unsigned int baud_raw;
1680ab4382d2SGreg Kroah-Hartman 		unsigned int ucfr_rfdiv;
1681ab4382d2SGreg Kroah-Hartman 
1682ab4382d2SGreg Kroah-Hartman 		ucr2 = readl(sport->port.membase + UCR2);
1683ab4382d2SGreg Kroah-Hartman 
1684ab4382d2SGreg Kroah-Hartman 		*parity = 'n';
1685ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_PREN) {
1686ab4382d2SGreg Kroah-Hartman 			if (ucr2 & UCR2_PROE)
1687ab4382d2SGreg Kroah-Hartman 				*parity = 'o';
1688ab4382d2SGreg Kroah-Hartman 			else
1689ab4382d2SGreg Kroah-Hartman 				*parity = 'e';
1690ab4382d2SGreg Kroah-Hartman 		}
1691ab4382d2SGreg Kroah-Hartman 
1692ab4382d2SGreg Kroah-Hartman 		if (ucr2 & UCR2_WS)
1693ab4382d2SGreg Kroah-Hartman 			*bits = 8;
1694ab4382d2SGreg Kroah-Hartman 		else
1695ab4382d2SGreg Kroah-Hartman 			*bits = 7;
1696ab4382d2SGreg Kroah-Hartman 
1697ab4382d2SGreg Kroah-Hartman 		ubir = readl(sport->port.membase + UBIR) & 0xffff;
1698ab4382d2SGreg Kroah-Hartman 		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1699ab4382d2SGreg Kroah-Hartman 
1700ab4382d2SGreg Kroah-Hartman 		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1701ab4382d2SGreg Kroah-Hartman 		if (ucfr_rfdiv == 6)
1702ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 7;
1703ab4382d2SGreg Kroah-Hartman 		else
1704ab4382d2SGreg Kroah-Hartman 			ucfr_rfdiv = 6 - ucfr_rfdiv;
1705ab4382d2SGreg Kroah-Hartman 
17063a9465faSSascha Hauer 		uartclk = clk_get_rate(sport->clk_per);
1707ab4382d2SGreg Kroah-Hartman 		uartclk /= ucfr_rfdiv;
1708ab4382d2SGreg Kroah-Hartman 
1709ab4382d2SGreg Kroah-Hartman 		{	/*
1710ab4382d2SGreg Kroah-Hartman 			 * The next code provides exact computation of
1711ab4382d2SGreg Kroah-Hartman 			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1712ab4382d2SGreg Kroah-Hartman 			 * without need of float support or long long division,
1713ab4382d2SGreg Kroah-Hartman 			 * which would be required to prevent 32bit arithmetic overflow
1714ab4382d2SGreg Kroah-Hartman 			 */
1715ab4382d2SGreg Kroah-Hartman 			unsigned int mul = ubir + 1;
1716ab4382d2SGreg Kroah-Hartman 			unsigned int div = 16 * (ubmr + 1);
1717ab4382d2SGreg Kroah-Hartman 			unsigned int rem = uartclk % div;
1718ab4382d2SGreg Kroah-Hartman 
1719ab4382d2SGreg Kroah-Hartman 			baud_raw = (uartclk / div) * mul;
1720ab4382d2SGreg Kroah-Hartman 			baud_raw += (rem * mul + div / 2) / div;
1721ab4382d2SGreg Kroah-Hartman 			*baud = (baud_raw + 50) / 100 * 100;
1722ab4382d2SGreg Kroah-Hartman 		}
1723ab4382d2SGreg Kroah-Hartman 
1724ab4382d2SGreg Kroah-Hartman 		if (*baud != baud_raw)
172550bbdba3SSachin Kamat 			pr_info("Console IMX rounded baud rate from %d to %d\n",
1726ab4382d2SGreg Kroah-Hartman 				baud_raw, *baud);
1727ab4382d2SGreg Kroah-Hartman 	}
1728ab4382d2SGreg Kroah-Hartman }
1729ab4382d2SGreg Kroah-Hartman 
1730ab4382d2SGreg Kroah-Hartman static int __init
1731ab4382d2SGreg Kroah-Hartman imx_console_setup(struct console *co, char *options)
1732ab4382d2SGreg Kroah-Hartman {
1733ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1734ab4382d2SGreg Kroah-Hartman 	int baud = 9600;
1735ab4382d2SGreg Kroah-Hartman 	int bits = 8;
1736ab4382d2SGreg Kroah-Hartman 	int parity = 'n';
1737ab4382d2SGreg Kroah-Hartman 	int flow = 'n';
17381cf93e0dSHuang Shijie 	int retval;
1739ab4382d2SGreg Kroah-Hartman 
1740ab4382d2SGreg Kroah-Hartman 	/*
1741ab4382d2SGreg Kroah-Hartman 	 * Check whether an invalid uart number has been specified, and
1742ab4382d2SGreg Kroah-Hartman 	 * if so, search for the first available port that does have
1743ab4382d2SGreg Kroah-Hartman 	 * console support.
1744ab4382d2SGreg Kroah-Hartman 	 */
1745ab4382d2SGreg Kroah-Hartman 	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1746ab4382d2SGreg Kroah-Hartman 		co->index = 0;
1747ab4382d2SGreg Kroah-Hartman 	sport = imx_ports[co->index];
1748ab4382d2SGreg Kroah-Hartman 	if (sport == NULL)
1749ab4382d2SGreg Kroah-Hartman 		return -ENODEV;
1750ab4382d2SGreg Kroah-Hartman 
17511cf93e0dSHuang Shijie 	/* For setting the registers, we only need to enable the ipg clock. */
17521cf93e0dSHuang Shijie 	retval = clk_prepare_enable(sport->clk_ipg);
17531cf93e0dSHuang Shijie 	if (retval)
17541cf93e0dSHuang Shijie 		goto error_console;
17551cf93e0dSHuang Shijie 
1756ab4382d2SGreg Kroah-Hartman 	if (options)
1757ab4382d2SGreg Kroah-Hartman 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1758ab4382d2SGreg Kroah-Hartman 	else
1759ab4382d2SGreg Kroah-Hartman 		imx_console_get_options(sport, &baud, &parity, &bits);
1760ab4382d2SGreg Kroah-Hartman 
1761ab4382d2SGreg Kroah-Hartman 	imx_setup_ufcr(sport, 0);
1762ab4382d2SGreg Kroah-Hartman 
17631cf93e0dSHuang Shijie 	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
17641cf93e0dSHuang Shijie 
17651cf93e0dSHuang Shijie 	clk_disable(sport->clk_ipg);
17661cf93e0dSHuang Shijie 	if (retval) {
17671cf93e0dSHuang Shijie 		clk_unprepare(sport->clk_ipg);
17681cf93e0dSHuang Shijie 		goto error_console;
17691cf93e0dSHuang Shijie 	}
17701cf93e0dSHuang Shijie 
17711cf93e0dSHuang Shijie 	retval = clk_prepare(sport->clk_per);
17721cf93e0dSHuang Shijie 	if (retval)
17731cf93e0dSHuang Shijie 		clk_disable_unprepare(sport->clk_ipg);
17741cf93e0dSHuang Shijie 
17751cf93e0dSHuang Shijie error_console:
17761cf93e0dSHuang Shijie 	return retval;
1777ab4382d2SGreg Kroah-Hartman }
1778ab4382d2SGreg Kroah-Hartman 
1779ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg;
1780ab4382d2SGreg Kroah-Hartman static struct console imx_console = {
1781ab4382d2SGreg Kroah-Hartman 	.name		= DEV_NAME,
1782ab4382d2SGreg Kroah-Hartman 	.write		= imx_console_write,
1783ab4382d2SGreg Kroah-Hartman 	.device		= uart_console_device,
1784ab4382d2SGreg Kroah-Hartman 	.setup		= imx_console_setup,
1785ab4382d2SGreg Kroah-Hartman 	.flags		= CON_PRINTBUFFER,
1786ab4382d2SGreg Kroah-Hartman 	.index		= -1,
1787ab4382d2SGreg Kroah-Hartman 	.data		= &imx_reg,
1788ab4382d2SGreg Kroah-Hartman };
1789ab4382d2SGreg Kroah-Hartman 
1790ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	&imx_console
1791ab4382d2SGreg Kroah-Hartman #else
1792ab4382d2SGreg Kroah-Hartman #define IMX_CONSOLE	NULL
1793ab4382d2SGreg Kroah-Hartman #endif
1794ab4382d2SGreg Kroah-Hartman 
1795ab4382d2SGreg Kroah-Hartman static struct uart_driver imx_reg = {
1796ab4382d2SGreg Kroah-Hartman 	.owner          = THIS_MODULE,
1797ab4382d2SGreg Kroah-Hartman 	.driver_name    = DRIVER_NAME,
1798ab4382d2SGreg Kroah-Hartman 	.dev_name       = DEV_NAME,
1799ab4382d2SGreg Kroah-Hartman 	.major          = SERIAL_IMX_MAJOR,
1800ab4382d2SGreg Kroah-Hartman 	.minor          = MINOR_START,
1801ab4382d2SGreg Kroah-Hartman 	.nr             = ARRAY_SIZE(imx_ports),
1802ab4382d2SGreg Kroah-Hartman 	.cons           = IMX_CONSOLE,
1803ab4382d2SGreg Kroah-Hartman };
1804ab4382d2SGreg Kroah-Hartman 
1805ab4382d2SGreg Kroah-Hartman static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
1806ab4382d2SGreg Kroah-Hartman {
1807ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1808db1a9b55SFabio Estevam 	unsigned int val;
1809db1a9b55SFabio Estevam 
1810db1a9b55SFabio Estevam 	/* enable wakeup from i.MX UART */
1811db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1812db1a9b55SFabio Estevam 	val |= UCR3_AWAKEN;
1813db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1814ab4382d2SGreg Kroah-Hartman 
1815ab4382d2SGreg Kroah-Hartman 	uart_suspend_port(&imx_reg, &sport->port);
1816ab4382d2SGreg Kroah-Hartman 
1817ab4382d2SGreg Kroah-Hartman 	return 0;
1818ab4382d2SGreg Kroah-Hartman }
1819ab4382d2SGreg Kroah-Hartman 
1820ab4382d2SGreg Kroah-Hartman static int serial_imx_resume(struct platform_device *dev)
1821ab4382d2SGreg Kroah-Hartman {
1822ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(dev);
1823db1a9b55SFabio Estevam 	unsigned int val;
1824db1a9b55SFabio Estevam 
1825db1a9b55SFabio Estevam 	/* disable wakeup from i.MX UART */
1826db1a9b55SFabio Estevam 	val = readl(sport->port.membase + UCR3);
1827db1a9b55SFabio Estevam 	val &= ~UCR3_AWAKEN;
1828db1a9b55SFabio Estevam 	writel(val, sport->port.membase + UCR3);
1829ab4382d2SGreg Kroah-Hartman 
1830ab4382d2SGreg Kroah-Hartman 	uart_resume_port(&imx_reg, &sport->port);
1831ab4382d2SGreg Kroah-Hartman 
1832ab4382d2SGreg Kroah-Hartman 	return 0;
1833ab4382d2SGreg Kroah-Hartman }
1834ab4382d2SGreg Kroah-Hartman 
183522698aa2SShawn Guo #ifdef CONFIG_OF
183620bb8095SUwe Kleine-König /*
183720bb8095SUwe Kleine-König  * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
183820bb8095SUwe Kleine-König  * could successfully get all information from dt or a negative errno.
183920bb8095SUwe Kleine-König  */
184022698aa2SShawn Guo static int serial_imx_probe_dt(struct imx_port *sport,
184122698aa2SShawn Guo 		struct platform_device *pdev)
184222698aa2SShawn Guo {
184322698aa2SShawn Guo 	struct device_node *np = pdev->dev.of_node;
184422698aa2SShawn Guo 	const struct of_device_id *of_id =
184522698aa2SShawn Guo 			of_match_device(imx_uart_dt_ids, &pdev->dev);
1846ff05967aSShawn Guo 	int ret;
184722698aa2SShawn Guo 
184822698aa2SShawn Guo 	if (!np)
184920bb8095SUwe Kleine-König 		/* no device tree device */
185020bb8095SUwe Kleine-König 		return 1;
185122698aa2SShawn Guo 
1852ff05967aSShawn Guo 	ret = of_alias_get_id(np, "serial");
1853ff05967aSShawn Guo 	if (ret < 0) {
1854ff05967aSShawn Guo 		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
1855a197a191SUwe Kleine-König 		return ret;
1856ff05967aSShawn Guo 	}
1857ff05967aSShawn Guo 	sport->port.line = ret;
185822698aa2SShawn Guo 
185922698aa2SShawn Guo 	if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
186022698aa2SShawn Guo 		sport->have_rtscts = 1;
186122698aa2SShawn Guo 
186222698aa2SShawn Guo 	if (of_get_property(np, "fsl,irda-mode", NULL))
186322698aa2SShawn Guo 		sport->use_irda = 1;
186422698aa2SShawn Guo 
186520ff2fe6SHuang Shijie 	if (of_get_property(np, "fsl,dte-mode", NULL))
186620ff2fe6SHuang Shijie 		sport->dte_mode = 1;
186720ff2fe6SHuang Shijie 
186822698aa2SShawn Guo 	sport->devdata = of_id->data;
186922698aa2SShawn Guo 
187022698aa2SShawn Guo 	return 0;
187122698aa2SShawn Guo }
187222698aa2SShawn Guo #else
187322698aa2SShawn Guo static inline int serial_imx_probe_dt(struct imx_port *sport,
187422698aa2SShawn Guo 		struct platform_device *pdev)
187522698aa2SShawn Guo {
187620bb8095SUwe Kleine-König 	return 1;
187722698aa2SShawn Guo }
187822698aa2SShawn Guo #endif
187922698aa2SShawn Guo 
188022698aa2SShawn Guo static void serial_imx_probe_pdata(struct imx_port *sport,
188122698aa2SShawn Guo 		struct platform_device *pdev)
188222698aa2SShawn Guo {
1883574de559SJingoo Han 	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
188422698aa2SShawn Guo 
188522698aa2SShawn Guo 	sport->port.line = pdev->id;
188622698aa2SShawn Guo 	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;
188722698aa2SShawn Guo 
188822698aa2SShawn Guo 	if (!pdata)
188922698aa2SShawn Guo 		return;
189022698aa2SShawn Guo 
189122698aa2SShawn Guo 	if (pdata->flags & IMXUART_HAVE_RTSCTS)
189222698aa2SShawn Guo 		sport->have_rtscts = 1;
189322698aa2SShawn Guo 
189422698aa2SShawn Guo 	if (pdata->flags & IMXUART_IRDA)
189522698aa2SShawn Guo 		sport->use_irda = 1;
189622698aa2SShawn Guo }
189722698aa2SShawn Guo 
1898ab4382d2SGreg Kroah-Hartman static int serial_imx_probe(struct platform_device *pdev)
1899ab4382d2SGreg Kroah-Hartman {
1900ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport;
1901ab4382d2SGreg Kroah-Hartman 	void __iomem *base;
1902ab4382d2SGreg Kroah-Hartman 	int ret = 0;
1903ab4382d2SGreg Kroah-Hartman 	struct resource *res;
1904ab4382d2SGreg Kroah-Hartman 
190542d34191SSachin Kamat 	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
1906ab4382d2SGreg Kroah-Hartman 	if (!sport)
1907ab4382d2SGreg Kroah-Hartman 		return -ENOMEM;
1908ab4382d2SGreg Kroah-Hartman 
190922698aa2SShawn Guo 	ret = serial_imx_probe_dt(sport, pdev);
191020bb8095SUwe Kleine-König 	if (ret > 0)
191122698aa2SShawn Guo 		serial_imx_probe_pdata(sport, pdev);
191220bb8095SUwe Kleine-König 	else if (ret < 0)
191342d34191SSachin Kamat 		return ret;
191422698aa2SShawn Guo 
1915ab4382d2SGreg Kroah-Hartman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1916da82f997SAlexander Shiyan 	base = devm_ioremap_resource(&pdev->dev, res);
1917da82f997SAlexander Shiyan 	if (IS_ERR(base))
1918da82f997SAlexander Shiyan 		return PTR_ERR(base);
1919ab4382d2SGreg Kroah-Hartman 
1920ab4382d2SGreg Kroah-Hartman 	sport->port.dev = &pdev->dev;
1921ab4382d2SGreg Kroah-Hartman 	sport->port.mapbase = res->start;
1922ab4382d2SGreg Kroah-Hartman 	sport->port.membase = base;
1923ab4382d2SGreg Kroah-Hartman 	sport->port.type = PORT_IMX,
1924ab4382d2SGreg Kroah-Hartman 	sport->port.iotype = UPIO_MEM;
1925ab4382d2SGreg Kroah-Hartman 	sport->port.irq = platform_get_irq(pdev, 0);
1926ab4382d2SGreg Kroah-Hartman 	sport->rxirq = platform_get_irq(pdev, 0);
1927ab4382d2SGreg Kroah-Hartman 	sport->txirq = platform_get_irq(pdev, 1);
1928ab4382d2SGreg Kroah-Hartman 	sport->rtsirq = platform_get_irq(pdev, 2);
1929ab4382d2SGreg Kroah-Hartman 	sport->port.fifosize = 32;
1930ab4382d2SGreg Kroah-Hartman 	sport->port.ops = &imx_pops;
1931ab4382d2SGreg Kroah-Hartman 	sport->port.flags = UPF_BOOT_AUTOCONF;
1932ab4382d2SGreg Kroah-Hartman 	init_timer(&sport->timer);
1933ab4382d2SGreg Kroah-Hartman 	sport->timer.function = imx_timeout;
1934ab4382d2SGreg Kroah-Hartman 	sport->timer.data     = (unsigned long)sport;
1935ab4382d2SGreg Kroah-Hartman 
19363a9465faSSascha Hauer 	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
19373a9465faSSascha Hauer 	if (IS_ERR(sport->clk_ipg)) {
19383a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_ipg);
1939833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
194042d34191SSachin Kamat 		return ret;
1941ab4382d2SGreg Kroah-Hartman 	}
1942ab4382d2SGreg Kroah-Hartman 
19433a9465faSSascha Hauer 	sport->clk_per = devm_clk_get(&pdev->dev, "per");
19443a9465faSSascha Hauer 	if (IS_ERR(sport->clk_per)) {
19453a9465faSSascha Hauer 		ret = PTR_ERR(sport->clk_per);
1946833462e9SUwe Kleine-König 		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
194742d34191SSachin Kamat 		return ret;
19483a9465faSSascha Hauer 	}
19493a9465faSSascha Hauer 
19503a9465faSSascha Hauer 	sport->port.uartclk = clk_get_rate(sport->clk_per);
1951ab4382d2SGreg Kroah-Hartman 
1952c0d1c6b0SFabio Estevam 	/*
1953c0d1c6b0SFabio Estevam 	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1954c0d1c6b0SFabio Estevam 	 * chips only have one interrupt.
1955c0d1c6b0SFabio Estevam 	 */
1956c0d1c6b0SFabio Estevam 	if (sport->txirq > 0) {
1957c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
1958c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
1959c0d1c6b0SFabio Estevam 		if (ret)
1960c0d1c6b0SFabio Estevam 			return ret;
1961c0d1c6b0SFabio Estevam 
1962c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
1963c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
1964c0d1c6b0SFabio Estevam 		if (ret)
1965c0d1c6b0SFabio Estevam 			return ret;
1966c0d1c6b0SFabio Estevam 
1967c0d1c6b0SFabio Estevam 		/* do not use RTS IRQ on IrDA */
1968c0d1c6b0SFabio Estevam 		if (!USE_IRDA(sport)) {
1969c0d1c6b0SFabio Estevam 			ret = devm_request_irq(&pdev->dev, sport->rtsirq,
1970c0d1c6b0SFabio Estevam 					       imx_rtsint, 0,
1971c0d1c6b0SFabio Estevam 					       dev_name(&pdev->dev), sport);
1972c0d1c6b0SFabio Estevam 			if (ret)
1973c0d1c6b0SFabio Estevam 				return ret;
1974c0d1c6b0SFabio Estevam 		}
1975c0d1c6b0SFabio Estevam 	} else {
1976c0d1c6b0SFabio Estevam 		ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
1977c0d1c6b0SFabio Estevam 				       dev_name(&pdev->dev), sport);
1978c0d1c6b0SFabio Estevam 		if (ret)
1979c0d1c6b0SFabio Estevam 			return ret;
1980c0d1c6b0SFabio Estevam 	}
1981c0d1c6b0SFabio Estevam 
198222698aa2SShawn Guo 	imx_ports[sport->port.line] = sport;
1983ab4382d2SGreg Kroah-Hartman 
19840a86a86bSRichard Zhao 	platform_set_drvdata(pdev, sport);
1985ab4382d2SGreg Kroah-Hartman 
198645af780aSAlexander Shiyan 	return uart_add_one_port(&imx_reg, &sport->port);
1987ab4382d2SGreg Kroah-Hartman }
1988ab4382d2SGreg Kroah-Hartman 
1989ab4382d2SGreg Kroah-Hartman static int serial_imx_remove(struct platform_device *pdev)
1990ab4382d2SGreg Kroah-Hartman {
1991ab4382d2SGreg Kroah-Hartman 	struct imx_port *sport = platform_get_drvdata(pdev);
1992ab4382d2SGreg Kroah-Hartman 
199345af780aSAlexander Shiyan 	return uart_remove_one_port(&imx_reg, &sport->port);
1994ab4382d2SGreg Kroah-Hartman }
1995ab4382d2SGreg Kroah-Hartman 
1996ab4382d2SGreg Kroah-Hartman static struct platform_driver serial_imx_driver = {
1997ab4382d2SGreg Kroah-Hartman 	.probe		= serial_imx_probe,
1998ab4382d2SGreg Kroah-Hartman 	.remove		= serial_imx_remove,
1999ab4382d2SGreg Kroah-Hartman 
2000ab4382d2SGreg Kroah-Hartman 	.suspend	= serial_imx_suspend,
2001ab4382d2SGreg Kroah-Hartman 	.resume		= serial_imx_resume,
2002fe6b540aSShawn Guo 	.id_table	= imx_uart_devtype,
2003ab4382d2SGreg Kroah-Hartman 	.driver		= {
2004ab4382d2SGreg Kroah-Hartman 		.name	= "imx-uart",
200522698aa2SShawn Guo 		.of_match_table = imx_uart_dt_ids,
2006ab4382d2SGreg Kroah-Hartman 	},
2007ab4382d2SGreg Kroah-Hartman };
2008ab4382d2SGreg Kroah-Hartman 
2009ab4382d2SGreg Kroah-Hartman static int __init imx_serial_init(void)
2010ab4382d2SGreg Kroah-Hartman {
2011f0fd1b73SFabio Estevam 	int ret = uart_register_driver(&imx_reg);
2012ab4382d2SGreg Kroah-Hartman 
2013ab4382d2SGreg Kroah-Hartman 	if (ret)
2014ab4382d2SGreg Kroah-Hartman 		return ret;
2015ab4382d2SGreg Kroah-Hartman 
2016ab4382d2SGreg Kroah-Hartman 	ret = platform_driver_register(&serial_imx_driver);
2017ab4382d2SGreg Kroah-Hartman 	if (ret != 0)
2018ab4382d2SGreg Kroah-Hartman 		uart_unregister_driver(&imx_reg);
2019ab4382d2SGreg Kroah-Hartman 
2020f227824eSUwe Kleine-König 	return ret;
2021ab4382d2SGreg Kroah-Hartman }
2022ab4382d2SGreg Kroah-Hartman 
2023ab4382d2SGreg Kroah-Hartman static void __exit imx_serial_exit(void)
2024ab4382d2SGreg Kroah-Hartman {
2025ab4382d2SGreg Kroah-Hartman 	platform_driver_unregister(&serial_imx_driver);
2026ab4382d2SGreg Kroah-Hartman 	uart_unregister_driver(&imx_reg);
2027ab4382d2SGreg Kroah-Hartman }
2028ab4382d2SGreg Kroah-Hartman 
2029ab4382d2SGreg Kroah-Hartman module_init(imx_serial_init);
2030ab4382d2SGreg Kroah-Hartman module_exit(imx_serial_exit);
2031ab4382d2SGreg Kroah-Hartman 
2032ab4382d2SGreg Kroah-Hartman MODULE_AUTHOR("Sascha Hauer");
2033ab4382d2SGreg Kroah-Hartman MODULE_DESCRIPTION("IMX generic serial port driver");
2034ab4382d2SGreg Kroah-Hartman MODULE_LICENSE("GPL");
2035ab4382d2SGreg Kroah-Hartman MODULE_ALIAS("platform:imx-uart");
2036