1 // SPDX-License-Identifier: GPL-2.0+ 2 /* 3 * Synopsys DesignWare 8250 driver. 4 * 5 * Copyright 2011 Picochip, Jamie Iles. 6 * Copyright 2013 Intel Corporation 7 * 8 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the 9 * LCR is written whilst busy. If it is, then a busy detect interrupt is 10 * raised, the LCR needs to be rewritten and the uart status register read. 11 */ 12 #include <linux/clk.h> 13 #include <linux/delay.h> 14 #include <linux/device.h> 15 #include <linux/io.h> 16 #include <linux/mod_devicetable.h> 17 #include <linux/module.h> 18 #include <linux/notifier.h> 19 #include <linux/platform_device.h> 20 #include <linux/pm_runtime.h> 21 #include <linux/property.h> 22 #include <linux/reset.h> 23 #include <linux/slab.h> 24 #include <linux/workqueue.h> 25 26 #include <asm/byteorder.h> 27 28 #include <linux/serial_8250.h> 29 #include <linux/serial_reg.h> 30 31 #include "8250_dwlib.h" 32 33 /* Offsets for the DesignWare specific registers */ 34 #define DW_UART_USR 0x1f /* UART Status Register */ 35 #define DW_UART_DMASA 0xa8 /* DMA Software Ack */ 36 37 #define OCTEON_UART_USR 0x27 /* UART Status Register */ 38 39 #define RZN1_UART_TDMACR 0x10c /* DMA Control Register Transmit Mode */ 40 #define RZN1_UART_RDMACR 0x110 /* DMA Control Register Receive Mode */ 41 42 /* DesignWare specific register fields */ 43 #define DW_UART_MCR_SIRE BIT(6) 44 45 /* Renesas specific register fields */ 46 #define RZN1_UART_xDMACR_DMA_EN BIT(0) 47 #define RZN1_UART_xDMACR_1_WORD_BURST (0 << 1) 48 #define RZN1_UART_xDMACR_4_WORD_BURST (1 << 1) 49 #define RZN1_UART_xDMACR_8_WORD_BURST (2 << 1) 50 #define RZN1_UART_xDMACR_BLK_SZ(x) ((x) << 3) 51 52 /* Quirks */ 53 #define DW_UART_QUIRK_OCTEON BIT(0) 54 #define DW_UART_QUIRK_ARMADA_38X BIT(1) 55 #define DW_UART_QUIRK_SKIP_SET_RATE BIT(2) 56 #define DW_UART_QUIRK_IS_DMA_FC BIT(3) 57 #define DW_UART_QUIRK_APMC0D08 BIT(4) 58 #define DW_UART_QUIRK_CPR_VALUE BIT(5) 59 60 static inline struct dw8250_data *clk_to_dw8250_data(struct notifier_block *nb) 61 { 62 return container_of(nb, struct dw8250_data, clk_notifier); 63 } 64 65 static inline struct dw8250_data *work_to_dw8250_data(struct work_struct *work) 66 { 67 return container_of(work, struct dw8250_data, clk_work); 68 } 69 70 static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value) 71 { 72 struct dw8250_data *d = to_dw8250_data(p->private_data); 73 74 /* Override any modem control signals if needed */ 75 if (offset == UART_MSR) { 76 value |= d->msr_mask_on; 77 value &= ~d->msr_mask_off; 78 } 79 80 return value; 81 } 82 83 static void dw8250_force_idle(struct uart_port *p) 84 { 85 struct uart_8250_port *up = up_to_u8250p(p); 86 unsigned int lsr; 87 88 serial8250_clear_and_reinit_fifos(up); 89 90 /* 91 * With PSLVERR_RESP_EN parameter set to 1, the device generates an 92 * error response when an attempt to read an empty RBR with FIFO 93 * enabled. 94 */ 95 if (up->fcr & UART_FCR_ENABLE_FIFO) { 96 lsr = p->serial_in(p, UART_LSR); 97 if (!(lsr & UART_LSR_DR)) 98 return; 99 } 100 101 (void)p->serial_in(p, UART_RX); 102 } 103 104 static void dw8250_check_lcr(struct uart_port *p, int value) 105 { 106 void __iomem *offset = p->membase + (UART_LCR << p->regshift); 107 int tries = 1000; 108 109 /* Make sure LCR write wasn't ignored */ 110 while (tries--) { 111 unsigned int lcr = p->serial_in(p, UART_LCR); 112 113 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR)) 114 return; 115 116 dw8250_force_idle(p); 117 118 #ifdef CONFIG_64BIT 119 if (p->type == PORT_OCTEON) 120 __raw_writeq(value & 0xff, offset); 121 else 122 #endif 123 if (p->iotype == UPIO_MEM32) 124 writel(value, offset); 125 else if (p->iotype == UPIO_MEM32BE) 126 iowrite32be(value, offset); 127 else 128 writeb(value, offset); 129 } 130 /* 131 * FIXME: this deadlocks if port->lock is already held 132 * dev_err(p->dev, "Couldn't set LCR to %d\n", value); 133 */ 134 } 135 136 /* Returns once the transmitter is empty or we run out of retries */ 137 static void dw8250_tx_wait_empty(struct uart_port *p) 138 { 139 struct uart_8250_port *up = up_to_u8250p(p); 140 unsigned int tries = 20000; 141 unsigned int delay_threshold = tries - 1000; 142 unsigned int lsr; 143 144 while (tries--) { 145 lsr = readb (p->membase + (UART_LSR << p->regshift)); 146 up->lsr_saved_flags |= lsr & up->lsr_save_mask; 147 148 if (lsr & UART_LSR_TEMT) 149 break; 150 151 /* The device is first given a chance to empty without delay, 152 * to avoid slowdowns at high bitrates. If after 1000 tries 153 * the buffer has still not emptied, allow more time for low- 154 * speed links. */ 155 if (tries < delay_threshold) 156 udelay (1); 157 } 158 } 159 160 static void dw8250_serial_out(struct uart_port *p, int offset, int value) 161 { 162 struct dw8250_data *d = to_dw8250_data(p->private_data); 163 164 writeb(value, p->membase + (offset << p->regshift)); 165 166 if (offset == UART_LCR && !d->uart_16550_compatible) 167 dw8250_check_lcr(p, value); 168 } 169 170 static void dw8250_serial_out38x(struct uart_port *p, int offset, int value) 171 { 172 /* Allow the TX to drain before we reconfigure */ 173 if (offset == UART_LCR) 174 dw8250_tx_wait_empty(p); 175 176 dw8250_serial_out(p, offset, value); 177 } 178 179 static unsigned int dw8250_serial_in(struct uart_port *p, int offset) 180 { 181 unsigned int value = readb(p->membase + (offset << p->regshift)); 182 183 return dw8250_modify_msr(p, offset, value); 184 } 185 186 #ifdef CONFIG_64BIT 187 static unsigned int dw8250_serial_inq(struct uart_port *p, int offset) 188 { 189 unsigned int value; 190 191 value = (u8)__raw_readq(p->membase + (offset << p->regshift)); 192 193 return dw8250_modify_msr(p, offset, value); 194 } 195 196 static void dw8250_serial_outq(struct uart_port *p, int offset, int value) 197 { 198 struct dw8250_data *d = to_dw8250_data(p->private_data); 199 200 value &= 0xff; 201 __raw_writeq(value, p->membase + (offset << p->regshift)); 202 /* Read back to ensure register write ordering. */ 203 __raw_readq(p->membase + (UART_LCR << p->regshift)); 204 205 if (offset == UART_LCR && !d->uart_16550_compatible) 206 dw8250_check_lcr(p, value); 207 } 208 #endif /* CONFIG_64BIT */ 209 210 static void dw8250_serial_out32(struct uart_port *p, int offset, int value) 211 { 212 struct dw8250_data *d = to_dw8250_data(p->private_data); 213 214 writel(value, p->membase + (offset << p->regshift)); 215 216 if (offset == UART_LCR && !d->uart_16550_compatible) 217 dw8250_check_lcr(p, value); 218 } 219 220 static unsigned int dw8250_serial_in32(struct uart_port *p, int offset) 221 { 222 unsigned int value = readl(p->membase + (offset << p->regshift)); 223 224 return dw8250_modify_msr(p, offset, value); 225 } 226 227 static void dw8250_serial_out32be(struct uart_port *p, int offset, int value) 228 { 229 struct dw8250_data *d = to_dw8250_data(p->private_data); 230 231 iowrite32be(value, p->membase + (offset << p->regshift)); 232 233 if (offset == UART_LCR && !d->uart_16550_compatible) 234 dw8250_check_lcr(p, value); 235 } 236 237 static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset) 238 { 239 unsigned int value = ioread32be(p->membase + (offset << p->regshift)); 240 241 return dw8250_modify_msr(p, offset, value); 242 } 243 244 245 static int dw8250_handle_irq(struct uart_port *p) 246 { 247 struct uart_8250_port *up = up_to_u8250p(p); 248 struct dw8250_data *d = to_dw8250_data(p->private_data); 249 unsigned int iir = p->serial_in(p, UART_IIR); 250 bool rx_timeout = (iir & 0x3f) == UART_IIR_RX_TIMEOUT; 251 unsigned int quirks = d->pdata->quirks; 252 unsigned int status; 253 unsigned long flags; 254 255 /* 256 * There are ways to get Designware-based UARTs into a state where 257 * they are asserting UART_IIR_RX_TIMEOUT but there is no actual 258 * data available. If we see such a case then we'll do a bogus 259 * read. If we don't do this then the "RX TIMEOUT" interrupt will 260 * fire forever. 261 * 262 * This problem has only been observed so far when not in DMA mode 263 * so we limit the workaround only to non-DMA mode. 264 */ 265 if (!up->dma && rx_timeout) { 266 spin_lock_irqsave(&p->lock, flags); 267 status = serial_lsr_in(up); 268 269 if (!(status & (UART_LSR_DR | UART_LSR_BI))) 270 (void) p->serial_in(p, UART_RX); 271 272 spin_unlock_irqrestore(&p->lock, flags); 273 } 274 275 /* Manually stop the Rx DMA transfer when acting as flow controller */ 276 if (quirks & DW_UART_QUIRK_IS_DMA_FC && up->dma && up->dma->rx_running && rx_timeout) { 277 spin_lock_irqsave(&p->lock, flags); 278 status = serial_lsr_in(up); 279 spin_unlock_irqrestore(&p->lock, flags); 280 281 if (status & (UART_LSR_DR | UART_LSR_BI)) { 282 dw8250_writel_ext(p, RZN1_UART_RDMACR, 0); 283 dw8250_writel_ext(p, DW_UART_DMASA, 1); 284 } 285 } 286 287 if (serial8250_handle_irq(p, iir)) 288 return 1; 289 290 if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) { 291 /* Clear the USR */ 292 (void)p->serial_in(p, d->pdata->usr_reg); 293 294 return 1; 295 } 296 297 return 0; 298 } 299 300 static void dw8250_clk_work_cb(struct work_struct *work) 301 { 302 struct dw8250_data *d = work_to_dw8250_data(work); 303 struct uart_8250_port *up; 304 unsigned long rate; 305 306 rate = clk_get_rate(d->clk); 307 if (rate <= 0) 308 return; 309 310 up = serial8250_get_port(d->data.line); 311 312 serial8250_update_uartclk(&up->port, rate); 313 } 314 315 static int dw8250_clk_notifier_cb(struct notifier_block *nb, 316 unsigned long event, void *data) 317 { 318 struct dw8250_data *d = clk_to_dw8250_data(nb); 319 320 /* 321 * We have no choice but to defer the uartclk update due to two 322 * deadlocks. First one is caused by a recursive mutex lock which 323 * happens when clk_set_rate() is called from dw8250_set_termios(). 324 * Second deadlock is more tricky and is caused by an inverted order of 325 * the clk and tty-port mutexes lock. It happens if clock rate change 326 * is requested asynchronously while set_termios() is executed between 327 * tty-port mutex lock and clk_set_rate() function invocation and 328 * vise-versa. Anyway if we didn't have the reference clock alteration 329 * in the dw8250_set_termios() method we wouldn't have needed this 330 * deferred event handling complication. 331 */ 332 if (event == POST_RATE_CHANGE) { 333 queue_work(system_unbound_wq, &d->clk_work); 334 return NOTIFY_OK; 335 } 336 337 return NOTIFY_DONE; 338 } 339 340 static void 341 dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old) 342 { 343 if (!state) 344 pm_runtime_get_sync(port->dev); 345 346 serial8250_do_pm(port, state, old); 347 348 if (state) 349 pm_runtime_put_sync_suspend(port->dev); 350 } 351 352 static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios, 353 const struct ktermios *old) 354 { 355 unsigned long newrate = tty_termios_baud_rate(termios) * 16; 356 struct dw8250_data *d = to_dw8250_data(p->private_data); 357 long rate; 358 int ret; 359 360 clk_disable_unprepare(d->clk); 361 rate = clk_round_rate(d->clk, newrate); 362 if (rate > 0) { 363 /* 364 * Note that any clock-notifer worker will block in 365 * serial8250_update_uartclk() until we are done. 366 */ 367 ret = clk_set_rate(d->clk, newrate); 368 if (!ret) 369 p->uartclk = rate; 370 } 371 clk_prepare_enable(d->clk); 372 373 dw8250_do_set_termios(p, termios, old); 374 } 375 376 static void dw8250_set_ldisc(struct uart_port *p, struct ktermios *termios) 377 { 378 struct uart_8250_port *up = up_to_u8250p(p); 379 unsigned int mcr = p->serial_in(p, UART_MCR); 380 381 if (up->capabilities & UART_CAP_IRDA) { 382 if (termios->c_line == N_IRDA) 383 mcr |= DW_UART_MCR_SIRE; 384 else 385 mcr &= ~DW_UART_MCR_SIRE; 386 387 p->serial_out(p, UART_MCR, mcr); 388 } 389 serial8250_do_set_ldisc(p, termios); 390 } 391 392 /* 393 * dw8250_fallback_dma_filter will prevent the UART from getting just any free 394 * channel on platforms that have DMA engines, but don't have any channels 395 * assigned to the UART. 396 * 397 * REVISIT: This is a work around for limitation in the DMA Engine API. Once the 398 * core problem is fixed, this function is no longer needed. 399 */ 400 static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param) 401 { 402 return false; 403 } 404 405 static bool dw8250_idma_filter(struct dma_chan *chan, void *param) 406 { 407 return param == chan->device->dev; 408 } 409 410 static u32 dw8250_rzn1_get_dmacr_burst(int max_burst) 411 { 412 if (max_burst >= 8) 413 return RZN1_UART_xDMACR_8_WORD_BURST; 414 else if (max_burst >= 4) 415 return RZN1_UART_xDMACR_4_WORD_BURST; 416 else 417 return RZN1_UART_xDMACR_1_WORD_BURST; 418 } 419 420 static void dw8250_prepare_tx_dma(struct uart_8250_port *p) 421 { 422 struct uart_port *up = &p->port; 423 struct uart_8250_dma *dma = p->dma; 424 u32 val; 425 426 dw8250_writel_ext(up, RZN1_UART_TDMACR, 0); 427 val = dw8250_rzn1_get_dmacr_burst(dma->txconf.dst_maxburst) | 428 RZN1_UART_xDMACR_BLK_SZ(dma->tx_size) | 429 RZN1_UART_xDMACR_DMA_EN; 430 dw8250_writel_ext(up, RZN1_UART_TDMACR, val); 431 } 432 433 static void dw8250_prepare_rx_dma(struct uart_8250_port *p) 434 { 435 struct uart_port *up = &p->port; 436 struct uart_8250_dma *dma = p->dma; 437 u32 val; 438 439 dw8250_writel_ext(up, RZN1_UART_RDMACR, 0); 440 val = dw8250_rzn1_get_dmacr_burst(dma->rxconf.src_maxburst) | 441 RZN1_UART_xDMACR_BLK_SZ(dma->rx_size) | 442 RZN1_UART_xDMACR_DMA_EN; 443 dw8250_writel_ext(up, RZN1_UART_RDMACR, val); 444 } 445 446 static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data) 447 { 448 unsigned int quirks = data->pdata ? data->pdata->quirks : 0; 449 u32 cpr_value = data->pdata ? data->pdata->cpr_value : 0; 450 451 if (quirks & DW_UART_QUIRK_CPR_VALUE) 452 data->data.cpr_value = cpr_value; 453 454 #ifdef CONFIG_64BIT 455 if (quirks & DW_UART_QUIRK_OCTEON) { 456 p->serial_in = dw8250_serial_inq; 457 p->serial_out = dw8250_serial_outq; 458 p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE; 459 p->type = PORT_OCTEON; 460 data->skip_autocfg = true; 461 } 462 #endif 463 464 if (quirks & DW_UART_QUIRK_ARMADA_38X) 465 p->serial_out = dw8250_serial_out38x; 466 if (quirks & DW_UART_QUIRK_SKIP_SET_RATE) 467 p->set_termios = dw8250_do_set_termios; 468 if (quirks & DW_UART_QUIRK_IS_DMA_FC) { 469 data->data.dma.txconf.device_fc = 1; 470 data->data.dma.rxconf.device_fc = 1; 471 data->data.dma.prepare_tx_dma = dw8250_prepare_tx_dma; 472 data->data.dma.prepare_rx_dma = dw8250_prepare_rx_dma; 473 } 474 if (quirks & DW_UART_QUIRK_APMC0D08) { 475 p->iotype = UPIO_MEM32; 476 p->regshift = 2; 477 p->serial_in = dw8250_serial_in32; 478 data->uart_16550_compatible = true; 479 } 480 481 /* Platforms with iDMA 64-bit */ 482 if (platform_get_resource_byname(to_platform_device(p->dev), 483 IORESOURCE_MEM, "lpss_priv")) { 484 data->data.dma.rx_param = p->dev->parent; 485 data->data.dma.tx_param = p->dev->parent; 486 data->data.dma.fn = dw8250_idma_filter; 487 } 488 } 489 490 static void dw8250_clk_disable_unprepare(void *data) 491 { 492 clk_disable_unprepare(data); 493 } 494 495 static void dw8250_reset_control_assert(void *data) 496 { 497 reset_control_assert(data); 498 } 499 500 static int dw8250_probe(struct platform_device *pdev) 501 { 502 struct uart_8250_port uart = {}, *up = &uart; 503 struct uart_port *p = &up->port; 504 struct device *dev = &pdev->dev; 505 struct dw8250_data *data; 506 struct resource *regs; 507 int err; 508 509 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 510 if (!regs) 511 return dev_err_probe(dev, -EINVAL, "no registers defined\n"); 512 513 spin_lock_init(&p->lock); 514 p->handle_irq = dw8250_handle_irq; 515 p->pm = dw8250_do_pm; 516 p->type = PORT_8250; 517 p->flags = UPF_FIXED_PORT; 518 p->dev = dev; 519 p->set_ldisc = dw8250_set_ldisc; 520 p->set_termios = dw8250_set_termios; 521 522 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); 523 if (!data) 524 return -ENOMEM; 525 526 data->data.dma.fn = dw8250_fallback_dma_filter; 527 data->pdata = device_get_match_data(p->dev); 528 p->private_data = &data->data; 529 530 data->uart_16550_compatible = device_property_read_bool(dev, 531 "snps,uart-16550-compatible"); 532 533 p->mapbase = regs->start; 534 p->mapsize = resource_size(regs); 535 536 p->membase = devm_ioremap(dev, p->mapbase, p->mapsize); 537 if (!p->membase) 538 return -ENOMEM; 539 540 err = uart_read_port_properties(p); 541 /* no interrupt -> fall back to polling */ 542 if (err == -ENXIO) 543 err = 0; 544 if (err) 545 return err; 546 547 switch (p->iotype) { 548 case UPIO_MEM: 549 p->serial_in = dw8250_serial_in; 550 p->serial_out = dw8250_serial_out; 551 break; 552 case UPIO_MEM32: 553 p->serial_in = dw8250_serial_in32; 554 p->serial_out = dw8250_serial_out32; 555 break; 556 case UPIO_MEM32BE: 557 p->serial_in = dw8250_serial_in32be; 558 p->serial_out = dw8250_serial_out32be; 559 break; 560 default: 561 return -ENODEV; 562 } 563 564 if (device_property_read_bool(dev, "dcd-override")) { 565 /* Always report DCD as active */ 566 data->msr_mask_on |= UART_MSR_DCD; 567 data->msr_mask_off |= UART_MSR_DDCD; 568 } 569 570 if (device_property_read_bool(dev, "dsr-override")) { 571 /* Always report DSR as active */ 572 data->msr_mask_on |= UART_MSR_DSR; 573 data->msr_mask_off |= UART_MSR_DDSR; 574 } 575 576 if (device_property_read_bool(dev, "cts-override")) { 577 /* Always report CTS as active */ 578 data->msr_mask_on |= UART_MSR_CTS; 579 data->msr_mask_off |= UART_MSR_DCTS; 580 } 581 582 if (device_property_read_bool(dev, "ri-override")) { 583 /* Always report Ring indicator as inactive */ 584 data->msr_mask_off |= UART_MSR_RI; 585 data->msr_mask_off |= UART_MSR_TERI; 586 } 587 588 /* If there is separate baudclk, get the rate from it. */ 589 data->clk = devm_clk_get_optional(dev, "baudclk"); 590 if (data->clk == NULL) 591 data->clk = devm_clk_get_optional(dev, NULL); 592 if (IS_ERR(data->clk)) 593 return PTR_ERR(data->clk); 594 595 INIT_WORK(&data->clk_work, dw8250_clk_work_cb); 596 data->clk_notifier.notifier_call = dw8250_clk_notifier_cb; 597 598 err = clk_prepare_enable(data->clk); 599 if (err) 600 return dev_err_probe(dev, err, "could not enable optional baudclk\n"); 601 602 err = devm_add_action_or_reset(dev, dw8250_clk_disable_unprepare, data->clk); 603 if (err) 604 return err; 605 606 if (data->clk) 607 p->uartclk = clk_get_rate(data->clk); 608 609 /* If no clock rate is defined, fail. */ 610 if (!p->uartclk) 611 return dev_err_probe(dev, -EINVAL, "clock rate not defined\n"); 612 613 data->pclk = devm_clk_get_optional(dev, "apb_pclk"); 614 if (IS_ERR(data->pclk)) 615 return PTR_ERR(data->pclk); 616 617 err = clk_prepare_enable(data->pclk); 618 if (err) 619 return dev_err_probe(dev, err, "could not enable apb_pclk\n"); 620 621 err = devm_add_action_or_reset(dev, dw8250_clk_disable_unprepare, data->pclk); 622 if (err) 623 return err; 624 625 data->rst = devm_reset_control_get_optional_exclusive(dev, NULL); 626 if (IS_ERR(data->rst)) 627 return PTR_ERR(data->rst); 628 629 reset_control_deassert(data->rst); 630 631 err = devm_add_action_or_reset(dev, dw8250_reset_control_assert, data->rst); 632 if (err) 633 return err; 634 635 dw8250_quirks(p, data); 636 637 /* If the Busy Functionality is not implemented, don't handle it */ 638 if (data->uart_16550_compatible) 639 p->handle_irq = NULL; 640 641 if (!data->skip_autocfg) 642 dw8250_setup_port(p); 643 644 /* If we have a valid fifosize, try hooking up DMA */ 645 if (p->fifosize) { 646 data->data.dma.rxconf.src_maxburst = p->fifosize / 4; 647 data->data.dma.txconf.dst_maxburst = p->fifosize / 4; 648 up->dma = &data->data.dma; 649 } 650 651 data->data.line = serial8250_register_8250_port(up); 652 if (data->data.line < 0) 653 return data->data.line; 654 655 /* 656 * Some platforms may provide a reference clock shared between several 657 * devices. In this case any clock state change must be known to the 658 * UART port at least post factum. 659 */ 660 if (data->clk) { 661 err = clk_notifier_register(data->clk, &data->clk_notifier); 662 if (err) 663 return dev_err_probe(dev, err, "Failed to set the clock notifier\n"); 664 queue_work(system_unbound_wq, &data->clk_work); 665 } 666 667 platform_set_drvdata(pdev, data); 668 669 pm_runtime_set_active(dev); 670 pm_runtime_enable(dev); 671 672 return 0; 673 } 674 675 static int dw8250_remove(struct platform_device *pdev) 676 { 677 struct dw8250_data *data = platform_get_drvdata(pdev); 678 struct device *dev = &pdev->dev; 679 680 pm_runtime_get_sync(dev); 681 682 if (data->clk) { 683 clk_notifier_unregister(data->clk, &data->clk_notifier); 684 685 flush_work(&data->clk_work); 686 } 687 688 serial8250_unregister_port(data->data.line); 689 690 pm_runtime_disable(dev); 691 pm_runtime_put_noidle(dev); 692 693 return 0; 694 } 695 696 static int dw8250_suspend(struct device *dev) 697 { 698 struct dw8250_data *data = dev_get_drvdata(dev); 699 700 serial8250_suspend_port(data->data.line); 701 702 return 0; 703 } 704 705 static int dw8250_resume(struct device *dev) 706 { 707 struct dw8250_data *data = dev_get_drvdata(dev); 708 709 serial8250_resume_port(data->data.line); 710 711 return 0; 712 } 713 714 static int dw8250_runtime_suspend(struct device *dev) 715 { 716 struct dw8250_data *data = dev_get_drvdata(dev); 717 718 clk_disable_unprepare(data->clk); 719 720 clk_disable_unprepare(data->pclk); 721 722 return 0; 723 } 724 725 static int dw8250_runtime_resume(struct device *dev) 726 { 727 struct dw8250_data *data = dev_get_drvdata(dev); 728 729 clk_prepare_enable(data->pclk); 730 731 clk_prepare_enable(data->clk); 732 733 return 0; 734 } 735 736 static const struct dev_pm_ops dw8250_pm_ops = { 737 SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume) 738 RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL) 739 }; 740 741 static const struct dw8250_platform_data dw8250_dw_apb = { 742 .usr_reg = DW_UART_USR, 743 }; 744 745 static const struct dw8250_platform_data dw8250_octeon_3860_data = { 746 .usr_reg = OCTEON_UART_USR, 747 .quirks = DW_UART_QUIRK_OCTEON, 748 }; 749 750 static const struct dw8250_platform_data dw8250_armada_38x_data = { 751 .usr_reg = DW_UART_USR, 752 .quirks = DW_UART_QUIRK_ARMADA_38X, 753 }; 754 755 static const struct dw8250_platform_data dw8250_renesas_rzn1_data = { 756 .usr_reg = DW_UART_USR, 757 .cpr_value = 0x00012f32, 758 .quirks = DW_UART_QUIRK_CPR_VALUE | DW_UART_QUIRK_IS_DMA_FC, 759 }; 760 761 static const struct dw8250_platform_data dw8250_starfive_jh7100_data = { 762 .usr_reg = DW_UART_USR, 763 .quirks = DW_UART_QUIRK_SKIP_SET_RATE, 764 }; 765 766 static const struct of_device_id dw8250_of_match[] = { 767 { .compatible = "snps,dw-apb-uart", .data = &dw8250_dw_apb }, 768 { .compatible = "cavium,octeon-3860-uart", .data = &dw8250_octeon_3860_data }, 769 { .compatible = "marvell,armada-38x-uart", .data = &dw8250_armada_38x_data }, 770 { .compatible = "renesas,rzn1-uart", .data = &dw8250_renesas_rzn1_data }, 771 { .compatible = "starfive,jh7100-uart", .data = &dw8250_starfive_jh7100_data }, 772 { /* Sentinel */ } 773 }; 774 MODULE_DEVICE_TABLE(of, dw8250_of_match); 775 776 static const struct dw8250_platform_data dw8250_apmc0d08 = { 777 .usr_reg = DW_UART_USR, 778 .quirks = DW_UART_QUIRK_APMC0D08, 779 }; 780 781 static const struct acpi_device_id dw8250_acpi_match[] = { 782 { "80860F0A", (kernel_ulong_t)&dw8250_dw_apb }, 783 { "8086228A", (kernel_ulong_t)&dw8250_dw_apb }, 784 { "AMD0020", (kernel_ulong_t)&dw8250_dw_apb }, 785 { "AMDI0020", (kernel_ulong_t)&dw8250_dw_apb }, 786 { "AMDI0022", (kernel_ulong_t)&dw8250_dw_apb }, 787 { "APMC0D08", (kernel_ulong_t)&dw8250_apmc0d08 }, 788 { "BRCM2032", (kernel_ulong_t)&dw8250_dw_apb }, 789 { "HISI0031", (kernel_ulong_t)&dw8250_dw_apb }, 790 { "INT33C4", (kernel_ulong_t)&dw8250_dw_apb }, 791 { "INT33C5", (kernel_ulong_t)&dw8250_dw_apb }, 792 { "INT3434", (kernel_ulong_t)&dw8250_dw_apb }, 793 { "INT3435", (kernel_ulong_t)&dw8250_dw_apb }, 794 { "INTC10EE", (kernel_ulong_t)&dw8250_dw_apb }, 795 { }, 796 }; 797 MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match); 798 799 static struct platform_driver dw8250_platform_driver = { 800 .driver = { 801 .name = "dw-apb-uart", 802 .pm = pm_ptr(&dw8250_pm_ops), 803 .of_match_table = dw8250_of_match, 804 .acpi_match_table = dw8250_acpi_match, 805 }, 806 .probe = dw8250_probe, 807 .remove = dw8250_remove, 808 }; 809 810 module_platform_driver(dw8250_platform_driver); 811 812 MODULE_AUTHOR("Jamie Iles"); 813 MODULE_LICENSE("GPL"); 814 MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver"); 815 MODULE_ALIAS("platform:dw-apb-uart"); 816