12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2cbac8f63SCaesar Wang /* 3678065d5SCaesar Wang * Copyright (c) 2014-2016, Fuzhou Rockchip Electronics Co., Ltd 420f0af75SCaesar Wang * Caesar Wang <wxt@rock-chips.com> 5cbac8f63SCaesar Wang */ 6cbac8f63SCaesar Wang 7cbac8f63SCaesar Wang #include <linux/clk.h> 8cbac8f63SCaesar Wang #include <linux/delay.h> 9cbac8f63SCaesar Wang #include <linux/interrupt.h> 10cbac8f63SCaesar Wang #include <linux/io.h> 11cbac8f63SCaesar Wang #include <linux/module.h> 12cbac8f63SCaesar Wang #include <linux/of.h> 13cbac8f63SCaesar Wang #include <linux/of_address.h> 14cbac8f63SCaesar Wang #include <linux/of_irq.h> 15cbac8f63SCaesar Wang #include <linux/platform_device.h> 16b9484763SCaesar Wang #include <linux/regmap.h> 17cbac8f63SCaesar Wang #include <linux/reset.h> 18cbac8f63SCaesar Wang #include <linux/thermal.h> 19b9484763SCaesar Wang #include <linux/mfd/syscon.h> 20c970872eSCaesar Wang #include <linux/pinctrl/consumer.h> 21cbac8f63SCaesar Wang 2266ec4bfcSAmit Kucheria /* 23cbac8f63SCaesar Wang * If the temperature over a period of time High, 24cbac8f63SCaesar Wang * the resulting TSHUT gave CRU module,let it reset the entire chip, 25cbac8f63SCaesar Wang * or via GPIO give PMIC. 26cbac8f63SCaesar Wang */ 27cbac8f63SCaesar Wang enum tshut_mode { 28cbac8f63SCaesar Wang TSHUT_MODE_CRU = 0, 29cbac8f63SCaesar Wang TSHUT_MODE_GPIO, 30cbac8f63SCaesar Wang }; 31cbac8f63SCaesar Wang 3266ec4bfcSAmit Kucheria /* 3313c1cfdaSCaesar Wang * The system Temperature Sensors tshut(tshut) polarity 34cbac8f63SCaesar Wang * the bit 8 is tshut polarity. 35cbac8f63SCaesar Wang * 0: low active, 1: high active 36cbac8f63SCaesar Wang */ 37cbac8f63SCaesar Wang enum tshut_polarity { 38cbac8f63SCaesar Wang TSHUT_LOW_ACTIVE = 0, 39cbac8f63SCaesar Wang TSHUT_HIGH_ACTIVE, 40cbac8f63SCaesar Wang }; 41cbac8f63SCaesar Wang 4266ec4bfcSAmit Kucheria /* 431d98b618SCaesar Wang * The system has two Temperature Sensors. 441d98b618SCaesar Wang * sensor0 is for CPU, and sensor1 is for GPU. 45cbac8f63SCaesar Wang */ 46cbac8f63SCaesar Wang enum sensor_id { 471d98b618SCaesar Wang SENSOR_CPU = 0, 48cbac8f63SCaesar Wang SENSOR_GPU, 49cbac8f63SCaesar Wang }; 50cbac8f63SCaesar Wang 5166ec4bfcSAmit Kucheria /* 52020ba95dSCaesar Wang * The conversion table has the adc value and temperature. 53952418a3SCaesar Wang * ADC_DECREMENT: the adc value is of diminishing.(e.g. rk3288_code_table) 54952418a3SCaesar Wang * ADC_INCREMENT: the adc value is incremental.(e.g. rk3368_code_table) 55020ba95dSCaesar Wang */ 56020ba95dSCaesar Wang enum adc_sort_mode { 57020ba95dSCaesar Wang ADC_DECREMENT = 0, 58020ba95dSCaesar Wang ADC_INCREMENT, 59020ba95dSCaesar Wang }; 60020ba95dSCaesar Wang 61d27970b8SStefan Schaeckeler #include "thermal_hwmon.h" 62d27970b8SStefan Schaeckeler 63020ba95dSCaesar Wang /** 641d98b618SCaesar Wang * The max sensors is two in rockchip SoCs. 651d98b618SCaesar Wang * Two sensors: CPU and GPU sensor. 661d98b618SCaesar Wang */ 671d98b618SCaesar Wang #define SOC_MAX_SENSORS 2 681d98b618SCaesar Wang 6913c1cfdaSCaesar Wang /** 70678065d5SCaesar Wang * struct chip_tsadc_table - hold information about chip-specific differences 7113c1cfdaSCaesar Wang * @id: conversion table 7213c1cfdaSCaesar Wang * @length: size of conversion table 7313c1cfdaSCaesar Wang * @data_mask: mask to apply on data inputs 7413c1cfdaSCaesar Wang * @mode: sort mode of this adc variant (incrementing or decrementing) 7513c1cfdaSCaesar Wang */ 76ce74110dSCaesar Wang struct chip_tsadc_table { 77ce74110dSCaesar Wang const struct tsadc_table *id; 78ce74110dSCaesar Wang unsigned int length; 79ce74110dSCaesar Wang u32 data_mask; 80020ba95dSCaesar Wang enum adc_sort_mode mode; 81ce74110dSCaesar Wang }; 82ce74110dSCaesar Wang 83678065d5SCaesar Wang /** 84678065d5SCaesar Wang * struct rockchip_tsadc_chip - hold the private data of tsadc chip 8566ec4bfcSAmit Kucheria * @chn_id: array of sensor ids of chip corresponding to the channel 86678065d5SCaesar Wang * @chn_num: the channel number of tsadc chip 87678065d5SCaesar Wang * @tshut_temp: the hardware-controlled shutdown temperature value 88678065d5SCaesar Wang * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO) 89678065d5SCaesar Wang * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH) 90678065d5SCaesar Wang * @initialize: SoC special initialize tsadc controller method 91678065d5SCaesar Wang * @irq_ack: clear the interrupt 9266ec4bfcSAmit Kucheria * @control: enable/disable method for the tsadc controller 93678065d5SCaesar Wang * @get_temp: get the temperature 9414848502SCaesar Wang * @set_alarm_temp: set the high temperature interrupt 95678065d5SCaesar Wang * @set_tshut_temp: set the hardware-controlled shutdown temperature 96678065d5SCaesar Wang * @set_tshut_mode: set the hardware-controlled shutdown mode 97678065d5SCaesar Wang * @table: the chip-specific conversion table 98678065d5SCaesar Wang */ 99cbac8f63SCaesar Wang struct rockchip_tsadc_chip { 1001d98b618SCaesar Wang /* The sensor id of chip correspond to the ADC channel */ 1011d98b618SCaesar Wang int chn_id[SOC_MAX_SENSORS]; 1021d98b618SCaesar Wang int chn_num; 1031d98b618SCaesar Wang 104cbac8f63SCaesar Wang /* The hardware-controlled tshut property */ 105437df217SCaesar Wang int tshut_temp; 106cbac8f63SCaesar Wang enum tshut_mode tshut_mode; 107cbac8f63SCaesar Wang enum tshut_polarity tshut_polarity; 108cbac8f63SCaesar Wang 109cbac8f63SCaesar Wang /* Chip-wide methods */ 110b9484763SCaesar Wang void (*initialize)(struct regmap *grf, 111b9484763SCaesar Wang void __iomem *reg, enum tshut_polarity p); 112cbac8f63SCaesar Wang void (*irq_ack)(void __iomem *reg); 113cbac8f63SCaesar Wang void (*control)(void __iomem *reg, bool on); 114cbac8f63SCaesar Wang 115cbac8f63SCaesar Wang /* Per-sensor methods */ 116cdd8b3f7SBrian Norris int (*get_temp)(const struct chip_tsadc_table *table, 117ce74110dSCaesar Wang int chn, void __iomem *reg, int *temp); 118d3530497SCaesar Wang int (*set_alarm_temp)(const struct chip_tsadc_table *table, 11914848502SCaesar Wang int chn, void __iomem *reg, int temp); 120d3530497SCaesar Wang int (*set_tshut_temp)(const struct chip_tsadc_table *table, 121437df217SCaesar Wang int chn, void __iomem *reg, int temp); 122cbac8f63SCaesar Wang void (*set_tshut_mode)(int chn, void __iomem *reg, enum tshut_mode m); 123ce74110dSCaesar Wang 124ce74110dSCaesar Wang /* Per-table methods */ 125ce74110dSCaesar Wang struct chip_tsadc_table table; 126cbac8f63SCaesar Wang }; 127cbac8f63SCaesar Wang 128678065d5SCaesar Wang /** 129678065d5SCaesar Wang * struct rockchip_thermal_sensor - hold the information of thermal sensor 130678065d5SCaesar Wang * @thermal: pointer to the platform/configuration data 131678065d5SCaesar Wang * @tzd: pointer to a thermal zone 132678065d5SCaesar Wang * @id: identifier of the thermal sensor 133678065d5SCaesar Wang */ 134cbac8f63SCaesar Wang struct rockchip_thermal_sensor { 135cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal; 136cbac8f63SCaesar Wang struct thermal_zone_device *tzd; 1371d98b618SCaesar Wang int id; 138cbac8f63SCaesar Wang }; 139cbac8f63SCaesar Wang 140678065d5SCaesar Wang /** 141678065d5SCaesar Wang * struct rockchip_thermal_data - hold the private data of thermal driver 142678065d5SCaesar Wang * @chip: pointer to the platform/configuration data 143678065d5SCaesar Wang * @pdev: platform device of thermal 144678065d5SCaesar Wang * @reset: the reset controller of tsadc 14566ec4bfcSAmit Kucheria * @sensors: array of thermal sensors 146678065d5SCaesar Wang * @clk: the controller clock is divided by the exteral 24MHz 147678065d5SCaesar Wang * @pclk: the advanced peripherals bus clock 148678065d5SCaesar Wang * @grf: the general register file will be used to do static set by software 149678065d5SCaesar Wang * @regs: the base address of tsadc controller 150678065d5SCaesar Wang * @tshut_temp: the hardware-controlled shutdown temperature value 151678065d5SCaesar Wang * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO) 152678065d5SCaesar Wang * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH) 153678065d5SCaesar Wang */ 154cbac8f63SCaesar Wang struct rockchip_thermal_data { 155cbac8f63SCaesar Wang const struct rockchip_tsadc_chip *chip; 156cbac8f63SCaesar Wang struct platform_device *pdev; 157cbac8f63SCaesar Wang struct reset_control *reset; 158cbac8f63SCaesar Wang 1591d98b618SCaesar Wang struct rockchip_thermal_sensor sensors[SOC_MAX_SENSORS]; 160cbac8f63SCaesar Wang 161cbac8f63SCaesar Wang struct clk *clk; 162cbac8f63SCaesar Wang struct clk *pclk; 163cbac8f63SCaesar Wang 164b9484763SCaesar Wang struct regmap *grf; 165cbac8f63SCaesar Wang void __iomem *regs; 166cbac8f63SCaesar Wang 167437df217SCaesar Wang int tshut_temp; 168cbac8f63SCaesar Wang enum tshut_mode tshut_mode; 169cbac8f63SCaesar Wang enum tshut_polarity tshut_polarity; 170cbac8f63SCaesar Wang }; 171cbac8f63SCaesar Wang 172952418a3SCaesar Wang /** 173952418a3SCaesar Wang * TSADC Sensor Register description: 174952418a3SCaesar Wang * 175952418a3SCaesar Wang * TSADCV2_* are used for RK3288 SoCs, the other chips can reuse it. 176952418a3SCaesar Wang * TSADCV3_* are used for newer SoCs than RK3288. (e.g: RK3228, RK3399) 177952418a3SCaesar Wang * 178952418a3SCaesar Wang */ 179b9484763SCaesar Wang #define TSADCV2_USER_CON 0x00 180cbac8f63SCaesar Wang #define TSADCV2_AUTO_CON 0x04 181cbac8f63SCaesar Wang #define TSADCV2_INT_EN 0x08 182cbac8f63SCaesar Wang #define TSADCV2_INT_PD 0x0c 183cbac8f63SCaesar Wang #define TSADCV2_DATA(chn) (0x20 + (chn) * 0x04) 18414848502SCaesar Wang #define TSADCV2_COMP_INT(chn) (0x30 + (chn) * 0x04) 185cbac8f63SCaesar Wang #define TSADCV2_COMP_SHUT(chn) (0x40 + (chn) * 0x04) 186cbac8f63SCaesar Wang #define TSADCV2_HIGHT_INT_DEBOUNCE 0x60 187cbac8f63SCaesar Wang #define TSADCV2_HIGHT_TSHUT_DEBOUNCE 0x64 188cbac8f63SCaesar Wang #define TSADCV2_AUTO_PERIOD 0x68 189cbac8f63SCaesar Wang #define TSADCV2_AUTO_PERIOD_HT 0x6c 190cbac8f63SCaesar Wang 191cbac8f63SCaesar Wang #define TSADCV2_AUTO_EN BIT(0) 192cbac8f63SCaesar Wang #define TSADCV2_AUTO_SRC_EN(chn) BIT(4 + (chn)) 193cbac8f63SCaesar Wang #define TSADCV2_AUTO_TSHUT_POLARITY_HIGH BIT(8) 194678065d5SCaesar Wang 1957ea38c6cSCaesar Wang #define TSADCV3_AUTO_Q_SEL_EN BIT(1) 196cbac8f63SCaesar Wang 197cbac8f63SCaesar Wang #define TSADCV2_INT_SRC_EN(chn) BIT(chn) 198cbac8f63SCaesar Wang #define TSADCV2_SHUT_2GPIO_SRC_EN(chn) BIT(4 + (chn)) 199cbac8f63SCaesar Wang #define TSADCV2_SHUT_2CRU_SRC_EN(chn) BIT(8 + (chn)) 200cbac8f63SCaesar Wang 201452e01b3SDmitry Torokhov #define TSADCV2_INT_PD_CLEAR_MASK ~BIT(8) 202952418a3SCaesar Wang #define TSADCV3_INT_PD_CLEAR_MASK ~BIT(16) 203cbac8f63SCaesar Wang 204cbac8f63SCaesar Wang #define TSADCV2_DATA_MASK 0xfff 20520f0af75SCaesar Wang #define TSADCV3_DATA_MASK 0x3ff 20620f0af75SCaesar Wang 207cbac8f63SCaesar Wang #define TSADCV2_HIGHT_INT_DEBOUNCE_COUNT 4 208cbac8f63SCaesar Wang #define TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT 4 20946667879SCaesar Wang #define TSADCV2_AUTO_PERIOD_TIME 250 /* 250ms */ 21046667879SCaesar Wang #define TSADCV2_AUTO_PERIOD_HT_TIME 50 /* 50ms */ 2115ef62de7SRocky Hao #define TSADCV3_AUTO_PERIOD_TIME 1875 /* 2.5ms */ 2125ef62de7SRocky Hao #define TSADCV3_AUTO_PERIOD_HT_TIME 1875 /* 2.5ms */ 21346667879SCaesar Wang 214b9484763SCaesar Wang #define TSADCV2_USER_INTER_PD_SOC 0x340 /* 13 clocks */ 215b9484763SCaesar Wang 216b9484763SCaesar Wang #define GRF_SARADC_TESTBIT 0x0e644 217b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_L 0x0e648 218b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_H 0x0e64c 219b9484763SCaesar Wang 220ffd1b122SElaine Zhang #define PX30_GRF_SOC_CON2 0x0408 221ffd1b122SElaine Zhang 222b9484763SCaesar Wang #define GRF_SARADC_TESTBIT_ON (0x10001 << 2) 223b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_H_ON (0x10001 << 2) 22423f75e48SRocky Hao #define GRF_TSADC_VCM_EN_L (0x10001 << 7) 22523f75e48SRocky Hao #define GRF_TSADC_VCM_EN_H (0x10001 << 7) 226cbac8f63SCaesar Wang 227ffd1b122SElaine Zhang #define GRF_CON_TSADC_CH_INV (0x10001 << 1) 228ffd1b122SElaine Zhang 229678065d5SCaesar Wang /** 230678065d5SCaesar Wang * struct tsadc_table - code to temperature conversion table 231678065d5SCaesar Wang * @code: the value of adc channel 232678065d5SCaesar Wang * @temp: the temperature 233678065d5SCaesar Wang * Note: 234678065d5SCaesar Wang * code to temperature mapping of the temperature sensor is a piece wise linear 235678065d5SCaesar Wang * curve.Any temperature, code faling between to 2 give temperatures can be 236678065d5SCaesar Wang * linearly interpolated. 237678065d5SCaesar Wang * Code to Temperature mapping should be updated based on manufacturer results. 238678065d5SCaesar Wang */ 239cbac8f63SCaesar Wang struct tsadc_table { 240d9a241cbSDmitry Torokhov u32 code; 241437df217SCaesar Wang int temp; 242cbac8f63SCaesar Wang }; 243cbac8f63SCaesar Wang 2444eca8cacSRocky Hao static const struct tsadc_table rv1108_table[] = { 2454eca8cacSRocky Hao {0, -40000}, 2464eca8cacSRocky Hao {374, -40000}, 2474eca8cacSRocky Hao {382, -35000}, 2484eca8cacSRocky Hao {389, -30000}, 2494eca8cacSRocky Hao {397, -25000}, 2504eca8cacSRocky Hao {405, -20000}, 2514eca8cacSRocky Hao {413, -15000}, 2524eca8cacSRocky Hao {421, -10000}, 2534eca8cacSRocky Hao {429, -5000}, 2544eca8cacSRocky Hao {436, 0}, 2554eca8cacSRocky Hao {444, 5000}, 2564eca8cacSRocky Hao {452, 10000}, 2574eca8cacSRocky Hao {460, 15000}, 2584eca8cacSRocky Hao {468, 20000}, 2594eca8cacSRocky Hao {476, 25000}, 2604eca8cacSRocky Hao {483, 30000}, 2614eca8cacSRocky Hao {491, 35000}, 2624eca8cacSRocky Hao {499, 40000}, 2634eca8cacSRocky Hao {507, 45000}, 2644eca8cacSRocky Hao {515, 50000}, 2654eca8cacSRocky Hao {523, 55000}, 2664eca8cacSRocky Hao {531, 60000}, 2674eca8cacSRocky Hao {539, 65000}, 2684eca8cacSRocky Hao {547, 70000}, 2694eca8cacSRocky Hao {555, 75000}, 2704eca8cacSRocky Hao {562, 80000}, 2714eca8cacSRocky Hao {570, 85000}, 2724eca8cacSRocky Hao {578, 90000}, 2734eca8cacSRocky Hao {586, 95000}, 2744eca8cacSRocky Hao {594, 100000}, 2754eca8cacSRocky Hao {602, 105000}, 2764eca8cacSRocky Hao {610, 110000}, 2774eca8cacSRocky Hao {618, 115000}, 2784eca8cacSRocky Hao {626, 120000}, 2794eca8cacSRocky Hao {634, 125000}, 2804eca8cacSRocky Hao {TSADCV2_DATA_MASK, 125000}, 2814eca8cacSRocky Hao }; 2824eca8cacSRocky Hao 283952418a3SCaesar Wang static const struct tsadc_table rk3228_code_table[] = { 2847ea38c6cSCaesar Wang {0, -40000}, 2857ea38c6cSCaesar Wang {588, -40000}, 2867ea38c6cSCaesar Wang {593, -35000}, 2877ea38c6cSCaesar Wang {598, -30000}, 2887ea38c6cSCaesar Wang {603, -25000}, 2897ea38c6cSCaesar Wang {608, -20000}, 2907ea38c6cSCaesar Wang {613, -15000}, 2917ea38c6cSCaesar Wang {618, -10000}, 2927ea38c6cSCaesar Wang {623, -5000}, 2937ea38c6cSCaesar Wang {629, 0}, 2947ea38c6cSCaesar Wang {634, 5000}, 2957ea38c6cSCaesar Wang {639, 10000}, 2967ea38c6cSCaesar Wang {644, 15000}, 2977ea38c6cSCaesar Wang {649, 20000}, 2987ea38c6cSCaesar Wang {654, 25000}, 2997ea38c6cSCaesar Wang {660, 30000}, 3007ea38c6cSCaesar Wang {665, 35000}, 3017ea38c6cSCaesar Wang {670, 40000}, 3027ea38c6cSCaesar Wang {675, 45000}, 3037ea38c6cSCaesar Wang {681, 50000}, 3047ea38c6cSCaesar Wang {686, 55000}, 3057ea38c6cSCaesar Wang {691, 60000}, 3067ea38c6cSCaesar Wang {696, 65000}, 3077ea38c6cSCaesar Wang {702, 70000}, 3087ea38c6cSCaesar Wang {707, 75000}, 3097ea38c6cSCaesar Wang {712, 80000}, 3107ea38c6cSCaesar Wang {717, 85000}, 3117ea38c6cSCaesar Wang {723, 90000}, 3127ea38c6cSCaesar Wang {728, 95000}, 3137ea38c6cSCaesar Wang {733, 100000}, 3147ea38c6cSCaesar Wang {738, 105000}, 3157ea38c6cSCaesar Wang {744, 110000}, 3167ea38c6cSCaesar Wang {749, 115000}, 3177ea38c6cSCaesar Wang {754, 120000}, 3187ea38c6cSCaesar Wang {760, 125000}, 3197ea38c6cSCaesar Wang {TSADCV2_DATA_MASK, 125000}, 3207b02a5e7SCaesar Wang }; 3217b02a5e7SCaesar Wang 322952418a3SCaesar Wang static const struct tsadc_table rk3288_code_table[] = { 323cbac8f63SCaesar Wang {TSADCV2_DATA_MASK, -40000}, 324cbac8f63SCaesar Wang {3800, -40000}, 325cbac8f63SCaesar Wang {3792, -35000}, 326cbac8f63SCaesar Wang {3783, -30000}, 327cbac8f63SCaesar Wang {3774, -25000}, 328cbac8f63SCaesar Wang {3765, -20000}, 329cbac8f63SCaesar Wang {3756, -15000}, 330cbac8f63SCaesar Wang {3747, -10000}, 331cbac8f63SCaesar Wang {3737, -5000}, 332cbac8f63SCaesar Wang {3728, 0}, 333cbac8f63SCaesar Wang {3718, 5000}, 334cbac8f63SCaesar Wang {3708, 10000}, 335cbac8f63SCaesar Wang {3698, 15000}, 336cbac8f63SCaesar Wang {3688, 20000}, 337cbac8f63SCaesar Wang {3678, 25000}, 338cbac8f63SCaesar Wang {3667, 30000}, 339cbac8f63SCaesar Wang {3656, 35000}, 340cbac8f63SCaesar Wang {3645, 40000}, 341cbac8f63SCaesar Wang {3634, 45000}, 342cbac8f63SCaesar Wang {3623, 50000}, 343cbac8f63SCaesar Wang {3611, 55000}, 344cbac8f63SCaesar Wang {3600, 60000}, 345cbac8f63SCaesar Wang {3588, 65000}, 346cbac8f63SCaesar Wang {3575, 70000}, 347cbac8f63SCaesar Wang {3563, 75000}, 348cbac8f63SCaesar Wang {3550, 80000}, 349cbac8f63SCaesar Wang {3537, 85000}, 350cbac8f63SCaesar Wang {3524, 90000}, 351cbac8f63SCaesar Wang {3510, 95000}, 352cbac8f63SCaesar Wang {3496, 100000}, 353cbac8f63SCaesar Wang {3482, 105000}, 354cbac8f63SCaesar Wang {3467, 110000}, 355cbac8f63SCaesar Wang {3452, 115000}, 356cbac8f63SCaesar Wang {3437, 120000}, 357cbac8f63SCaesar Wang {3421, 125000}, 358cadf29dcSCaesar Wang {0, 125000}, 359cbac8f63SCaesar Wang }; 360cbac8f63SCaesar Wang 361eda519d5SRocky Hao static const struct tsadc_table rk3328_code_table[] = { 362eda519d5SRocky Hao {0, -40000}, 363eda519d5SRocky Hao {296, -40000}, 364eda519d5SRocky Hao {304, -35000}, 365eda519d5SRocky Hao {313, -30000}, 366eda519d5SRocky Hao {331, -20000}, 367eda519d5SRocky Hao {340, -15000}, 368eda519d5SRocky Hao {349, -10000}, 369eda519d5SRocky Hao {359, -5000}, 370eda519d5SRocky Hao {368, 0}, 371eda519d5SRocky Hao {378, 5000}, 372eda519d5SRocky Hao {388, 10000}, 373eda519d5SRocky Hao {398, 15000}, 374eda519d5SRocky Hao {408, 20000}, 375eda519d5SRocky Hao {418, 25000}, 376eda519d5SRocky Hao {429, 30000}, 377eda519d5SRocky Hao {440, 35000}, 378eda519d5SRocky Hao {451, 40000}, 379eda519d5SRocky Hao {462, 45000}, 380eda519d5SRocky Hao {473, 50000}, 381eda519d5SRocky Hao {485, 55000}, 382eda519d5SRocky Hao {496, 60000}, 383eda519d5SRocky Hao {508, 65000}, 384eda519d5SRocky Hao {521, 70000}, 385eda519d5SRocky Hao {533, 75000}, 386eda519d5SRocky Hao {546, 80000}, 387eda519d5SRocky Hao {559, 85000}, 388eda519d5SRocky Hao {572, 90000}, 389eda519d5SRocky Hao {586, 95000}, 390eda519d5SRocky Hao {600, 100000}, 391eda519d5SRocky Hao {614, 105000}, 392eda519d5SRocky Hao {629, 110000}, 393eda519d5SRocky Hao {644, 115000}, 394eda519d5SRocky Hao {659, 120000}, 395eda519d5SRocky Hao {675, 125000}, 396eda519d5SRocky Hao {TSADCV2_DATA_MASK, 125000}, 397eda519d5SRocky Hao }; 398eda519d5SRocky Hao 399952418a3SCaesar Wang static const struct tsadc_table rk3368_code_table[] = { 40020f0af75SCaesar Wang {0, -40000}, 40120f0af75SCaesar Wang {106, -40000}, 40220f0af75SCaesar Wang {108, -35000}, 40320f0af75SCaesar Wang {110, -30000}, 40420f0af75SCaesar Wang {112, -25000}, 40520f0af75SCaesar Wang {114, -20000}, 40620f0af75SCaesar Wang {116, -15000}, 40720f0af75SCaesar Wang {118, -10000}, 40820f0af75SCaesar Wang {120, -5000}, 40920f0af75SCaesar Wang {122, 0}, 41020f0af75SCaesar Wang {124, 5000}, 41120f0af75SCaesar Wang {126, 10000}, 41220f0af75SCaesar Wang {128, 15000}, 41320f0af75SCaesar Wang {130, 20000}, 41420f0af75SCaesar Wang {132, 25000}, 41520f0af75SCaesar Wang {134, 30000}, 41620f0af75SCaesar Wang {136, 35000}, 41720f0af75SCaesar Wang {138, 40000}, 41820f0af75SCaesar Wang {140, 45000}, 41920f0af75SCaesar Wang {142, 50000}, 42020f0af75SCaesar Wang {144, 55000}, 42120f0af75SCaesar Wang {146, 60000}, 42220f0af75SCaesar Wang {148, 65000}, 42320f0af75SCaesar Wang {150, 70000}, 42420f0af75SCaesar Wang {152, 75000}, 42520f0af75SCaesar Wang {154, 80000}, 42620f0af75SCaesar Wang {156, 85000}, 42720f0af75SCaesar Wang {158, 90000}, 42820f0af75SCaesar Wang {160, 95000}, 42920f0af75SCaesar Wang {162, 100000}, 43020f0af75SCaesar Wang {163, 105000}, 43120f0af75SCaesar Wang {165, 110000}, 43220f0af75SCaesar Wang {167, 115000}, 43320f0af75SCaesar Wang {169, 120000}, 43420f0af75SCaesar Wang {171, 125000}, 43520f0af75SCaesar Wang {TSADCV3_DATA_MASK, 125000}, 43620f0af75SCaesar Wang }; 43720f0af75SCaesar Wang 438952418a3SCaesar Wang static const struct tsadc_table rk3399_code_table[] = { 4397ea38c6cSCaesar Wang {0, -40000}, 440f762a35dSCaesar Wang {402, -40000}, 441f762a35dSCaesar Wang {410, -35000}, 442f762a35dSCaesar Wang {419, -30000}, 443f762a35dSCaesar Wang {427, -25000}, 444f762a35dSCaesar Wang {436, -20000}, 445f762a35dSCaesar Wang {444, -15000}, 446f762a35dSCaesar Wang {453, -10000}, 447f762a35dSCaesar Wang {461, -5000}, 448f762a35dSCaesar Wang {470, 0}, 449f762a35dSCaesar Wang {478, 5000}, 450f762a35dSCaesar Wang {487, 10000}, 451f762a35dSCaesar Wang {496, 15000}, 452f762a35dSCaesar Wang {504, 20000}, 453f762a35dSCaesar Wang {513, 25000}, 454f762a35dSCaesar Wang {521, 30000}, 455f762a35dSCaesar Wang {530, 35000}, 456f762a35dSCaesar Wang {538, 40000}, 457f762a35dSCaesar Wang {547, 45000}, 458f762a35dSCaesar Wang {555, 50000}, 459f762a35dSCaesar Wang {564, 55000}, 460f762a35dSCaesar Wang {573, 60000}, 461f762a35dSCaesar Wang {581, 65000}, 462f762a35dSCaesar Wang {590, 70000}, 463f762a35dSCaesar Wang {599, 75000}, 464f762a35dSCaesar Wang {607, 80000}, 465f762a35dSCaesar Wang {616, 85000}, 466f762a35dSCaesar Wang {624, 90000}, 467f762a35dSCaesar Wang {633, 95000}, 468f762a35dSCaesar Wang {642, 100000}, 469f762a35dSCaesar Wang {650, 105000}, 470f762a35dSCaesar Wang {659, 110000}, 471f762a35dSCaesar Wang {668, 115000}, 472f762a35dSCaesar Wang {677, 120000}, 473f762a35dSCaesar Wang {685, 125000}, 4747ea38c6cSCaesar Wang {TSADCV3_DATA_MASK, 125000}, 475b0d70338SCaesar Wang }; 476b0d70338SCaesar Wang 477cdd8b3f7SBrian Norris static u32 rk_tsadcv2_temp_to_code(const struct chip_tsadc_table *table, 478437df217SCaesar Wang int temp) 479cbac8f63SCaesar Wang { 480cbac8f63SCaesar Wang int high, low, mid; 481cadf29dcSCaesar Wang unsigned long num; 482cadf29dcSCaesar Wang unsigned int denom; 483d3530497SCaesar Wang u32 error = table->data_mask; 484cbac8f63SCaesar Wang 485cbac8f63SCaesar Wang low = 0; 486cadf29dcSCaesar Wang high = (table->length - 1) - 1; /* ignore the last check for table */ 487cbac8f63SCaesar Wang mid = (high + low) / 2; 488cbac8f63SCaesar Wang 4891f09ba82SCaesar Wang /* Return mask code data when the temp is over table range */ 490d3530497SCaesar Wang if (temp < table->id[low].temp || temp > table->id[high].temp) 4911f09ba82SCaesar Wang goto exit; 492cbac8f63SCaesar Wang 493cbac8f63SCaesar Wang while (low <= high) { 494cdd8b3f7SBrian Norris if (temp == table->id[mid].temp) 495cdd8b3f7SBrian Norris return table->id[mid].code; 496cdd8b3f7SBrian Norris else if (temp < table->id[mid].temp) 497cbac8f63SCaesar Wang high = mid - 1; 498cbac8f63SCaesar Wang else 499cbac8f63SCaesar Wang low = mid + 1; 500cbac8f63SCaesar Wang mid = (low + high) / 2; 501cbac8f63SCaesar Wang } 502cbac8f63SCaesar Wang 503cadf29dcSCaesar Wang /* 504cadf29dcSCaesar Wang * The conversion code granularity provided by the table. Let's 505cadf29dcSCaesar Wang * assume that the relationship between temperature and 506cadf29dcSCaesar Wang * analog value between 2 table entries is linear and interpolate 507cadf29dcSCaesar Wang * to produce less granular result. 508cadf29dcSCaesar Wang */ 509cadf29dcSCaesar Wang num = abs(table->id[mid + 1].code - table->id[mid].code); 510cadf29dcSCaesar Wang num *= temp - table->id[mid].temp; 511cadf29dcSCaesar Wang denom = table->id[mid + 1].temp - table->id[mid].temp; 512cadf29dcSCaesar Wang 513cadf29dcSCaesar Wang switch (table->mode) { 514cadf29dcSCaesar Wang case ADC_DECREMENT: 515cadf29dcSCaesar Wang return table->id[mid].code - (num / denom); 516cadf29dcSCaesar Wang case ADC_INCREMENT: 517cadf29dcSCaesar Wang return table->id[mid].code + (num / denom); 518cadf29dcSCaesar Wang default: 519cadf29dcSCaesar Wang pr_err("%s: unknown table mode: %d\n", __func__, table->mode); 520cadf29dcSCaesar Wang return error; 521cadf29dcSCaesar Wang } 522cadf29dcSCaesar Wang 5231f09ba82SCaesar Wang exit: 524e6ed1b4aSBrian Norris pr_err("%s: invalid temperature, temp=%d error=%d\n", 525e6ed1b4aSBrian Norris __func__, temp, error); 5261f09ba82SCaesar Wang return error; 527cbac8f63SCaesar Wang } 528cbac8f63SCaesar Wang 529cdd8b3f7SBrian Norris static int rk_tsadcv2_code_to_temp(const struct chip_tsadc_table *table, 530cdd8b3f7SBrian Norris u32 code, int *temp) 531cbac8f63SCaesar Wang { 532d9a241cbSDmitry Torokhov unsigned int low = 1; 533cdd8b3f7SBrian Norris unsigned int high = table->length - 1; 5341e9a1aeaSCaesar Wang unsigned int mid = (low + high) / 2; 5351e9a1aeaSCaesar Wang unsigned int num; 5361e9a1aeaSCaesar Wang unsigned long denom; 537cbac8f63SCaesar Wang 538cdd8b3f7SBrian Norris WARN_ON(table->length < 2); 539cbac8f63SCaesar Wang 540cdd8b3f7SBrian Norris switch (table->mode) { 541020ba95dSCaesar Wang case ADC_DECREMENT: 542cdd8b3f7SBrian Norris code &= table->data_mask; 543db831886SCaesar Wang if (code <= table->id[high].code) 544d9a241cbSDmitry Torokhov return -EAGAIN; /* Incorrect reading */ 545d9a241cbSDmitry Torokhov 546d9a241cbSDmitry Torokhov while (low <= high) { 547cdd8b3f7SBrian Norris if (code >= table->id[mid].code && 548cdd8b3f7SBrian Norris code < table->id[mid - 1].code) 5491e9a1aeaSCaesar Wang break; 550cdd8b3f7SBrian Norris else if (code < table->id[mid].code) 551cbac8f63SCaesar Wang low = mid + 1; 552cbac8f63SCaesar Wang else 553cbac8f63SCaesar Wang high = mid - 1; 554020ba95dSCaesar Wang 555cbac8f63SCaesar Wang mid = (low + high) / 2; 556cbac8f63SCaesar Wang } 557020ba95dSCaesar Wang break; 558020ba95dSCaesar Wang case ADC_INCREMENT: 559cdd8b3f7SBrian Norris code &= table->data_mask; 560cdd8b3f7SBrian Norris if (code < table->id[low].code) 561020ba95dSCaesar Wang return -EAGAIN; /* Incorrect reading */ 562020ba95dSCaesar Wang 563020ba95dSCaesar Wang while (low <= high) { 564cdd8b3f7SBrian Norris if (code <= table->id[mid].code && 565cdd8b3f7SBrian Norris code > table->id[mid - 1].code) 566020ba95dSCaesar Wang break; 567cdd8b3f7SBrian Norris else if (code > table->id[mid].code) 568020ba95dSCaesar Wang low = mid + 1; 569020ba95dSCaesar Wang else 570020ba95dSCaesar Wang high = mid - 1; 571020ba95dSCaesar Wang 572020ba95dSCaesar Wang mid = (low + high) / 2; 573020ba95dSCaesar Wang } 574020ba95dSCaesar Wang break; 575020ba95dSCaesar Wang default: 576cdd8b3f7SBrian Norris pr_err("%s: unknown table mode: %d\n", __func__, table->mode); 577e6ed1b4aSBrian Norris return -EINVAL; 578020ba95dSCaesar Wang } 579cbac8f63SCaesar Wang 5801e9a1aeaSCaesar Wang /* 5811e9a1aeaSCaesar Wang * The 5C granularity provided by the table is too much. Let's 5821e9a1aeaSCaesar Wang * assume that the relationship between sensor readings and 5831e9a1aeaSCaesar Wang * temperature between 2 table entries is linear and interpolate 5841e9a1aeaSCaesar Wang * to produce less granular result. 5851e9a1aeaSCaesar Wang */ 586cdd8b3f7SBrian Norris num = table->id[mid].temp - table->id[mid - 1].temp; 587cdd8b3f7SBrian Norris num *= abs(table->id[mid - 1].code - code); 588cdd8b3f7SBrian Norris denom = abs(table->id[mid - 1].code - table->id[mid].code); 589cdd8b3f7SBrian Norris *temp = table->id[mid - 1].temp + (num / denom); 590d9a241cbSDmitry Torokhov 591d9a241cbSDmitry Torokhov return 0; 592cbac8f63SCaesar Wang } 593cbac8f63SCaesar Wang 594cbac8f63SCaesar Wang /** 595144c5565SCaesar Wang * rk_tsadcv2_initialize - initialize TASDC Controller. 59666ec4bfcSAmit Kucheria * @grf: the general register file will be used to do static set by software 59766ec4bfcSAmit Kucheria * @regs: the base address of tsadc controller 59866ec4bfcSAmit Kucheria * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH) 599144c5565SCaesar Wang * 600144c5565SCaesar Wang * (1) Set TSADC_V2_AUTO_PERIOD: 601144c5565SCaesar Wang * Configure the interleave between every two accessing of 602144c5565SCaesar Wang * TSADC in normal operation. 603144c5565SCaesar Wang * 604144c5565SCaesar Wang * (2) Set TSADCV2_AUTO_PERIOD_HT: 605144c5565SCaesar Wang * Configure the interleave between every two accessing of 606144c5565SCaesar Wang * TSADC after the temperature is higher than COM_SHUT or COM_INT. 607144c5565SCaesar Wang * 608144c5565SCaesar Wang * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE: 609144c5565SCaesar Wang * If the temperature is higher than COMP_INT or COMP_SHUT for 610cbac8f63SCaesar Wang * "debounce" times, TSADC controller will generate interrupt or TSHUT. 611cbac8f63SCaesar Wang */ 612b9484763SCaesar Wang static void rk_tsadcv2_initialize(struct regmap *grf, void __iomem *regs, 613cbac8f63SCaesar Wang enum tshut_polarity tshut_polarity) 614cbac8f63SCaesar Wang { 615cbac8f63SCaesar Wang if (tshut_polarity == TSHUT_HIGH_ACTIVE) 616452e01b3SDmitry Torokhov writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH, 617cbac8f63SCaesar Wang regs + TSADCV2_AUTO_CON); 618cbac8f63SCaesar Wang else 619452e01b3SDmitry Torokhov writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH, 620cbac8f63SCaesar Wang regs + TSADCV2_AUTO_CON); 621cbac8f63SCaesar Wang 622cbac8f63SCaesar Wang writel_relaxed(TSADCV2_AUTO_PERIOD_TIME, regs + TSADCV2_AUTO_PERIOD); 623cbac8f63SCaesar Wang writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT, 624cbac8f63SCaesar Wang regs + TSADCV2_HIGHT_INT_DEBOUNCE); 625cbac8f63SCaesar Wang writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME, 626cbac8f63SCaesar Wang regs + TSADCV2_AUTO_PERIOD_HT); 627cbac8f63SCaesar Wang writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT, 628cbac8f63SCaesar Wang regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE); 629b9484763SCaesar Wang } 630b9484763SCaesar Wang 631b9484763SCaesar Wang /** 632b9484763SCaesar Wang * rk_tsadcv3_initialize - initialize TASDC Controller. 63366ec4bfcSAmit Kucheria * @grf: the general register file will be used to do static set by software 63466ec4bfcSAmit Kucheria * @regs: the base address of tsadc controller 63566ec4bfcSAmit Kucheria * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH) 636678065d5SCaesar Wang * 637b9484763SCaesar Wang * (1) The tsadc control power sequence. 638b9484763SCaesar Wang * 639b9484763SCaesar Wang * (2) Set TSADC_V2_AUTO_PERIOD: 640b9484763SCaesar Wang * Configure the interleave between every two accessing of 641b9484763SCaesar Wang * TSADC in normal operation. 642b9484763SCaesar Wang * 643b9484763SCaesar Wang * (2) Set TSADCV2_AUTO_PERIOD_HT: 644b9484763SCaesar Wang * Configure the interleave between every two accessing of 645b9484763SCaesar Wang * TSADC after the temperature is higher than COM_SHUT or COM_INT. 646b9484763SCaesar Wang * 647b9484763SCaesar Wang * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE: 648b9484763SCaesar Wang * If the temperature is higher than COMP_INT or COMP_SHUT for 649b9484763SCaesar Wang * "debounce" times, TSADC controller will generate interrupt or TSHUT. 650b9484763SCaesar Wang */ 651b9484763SCaesar Wang static void rk_tsadcv3_initialize(struct regmap *grf, void __iomem *regs, 652b9484763SCaesar Wang enum tshut_polarity tshut_polarity) 653b9484763SCaesar Wang { 654b9484763SCaesar Wang /* The tsadc control power sequence */ 655b9484763SCaesar Wang if (IS_ERR(grf)) { 656b9484763SCaesar Wang /* Set interleave value to workround ic time sync issue */ 657b9484763SCaesar Wang writel_relaxed(TSADCV2_USER_INTER_PD_SOC, regs + 658b9484763SCaesar Wang TSADCV2_USER_CON); 65946667879SCaesar Wang 66046667879SCaesar Wang writel_relaxed(TSADCV2_AUTO_PERIOD_TIME, 66146667879SCaesar Wang regs + TSADCV2_AUTO_PERIOD); 66246667879SCaesar Wang writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT, 66346667879SCaesar Wang regs + TSADCV2_HIGHT_INT_DEBOUNCE); 66446667879SCaesar Wang writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME, 66546667879SCaesar Wang regs + TSADCV2_AUTO_PERIOD_HT); 66646667879SCaesar Wang writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT, 66746667879SCaesar Wang regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE); 66846667879SCaesar Wang 669b9484763SCaesar Wang } else { 67023f75e48SRocky Hao /* Enable the voltage common mode feature */ 67123f75e48SRocky Hao regmap_write(grf, GRF_TSADC_TESTBIT_L, GRF_TSADC_VCM_EN_L); 67223f75e48SRocky Hao regmap_write(grf, GRF_TSADC_TESTBIT_H, GRF_TSADC_VCM_EN_H); 67323f75e48SRocky Hao 6742fe5c1b0SCaesar Wang usleep_range(15, 100); /* The spec note says at least 15 us */ 675b9484763SCaesar Wang regmap_write(grf, GRF_SARADC_TESTBIT, GRF_SARADC_TESTBIT_ON); 676b9484763SCaesar Wang regmap_write(grf, GRF_TSADC_TESTBIT_H, GRF_TSADC_TESTBIT_H_ON); 6772fe5c1b0SCaesar Wang usleep_range(90, 200); /* The spec note says at least 90 us */ 67846667879SCaesar Wang 67946667879SCaesar Wang writel_relaxed(TSADCV3_AUTO_PERIOD_TIME, 68046667879SCaesar Wang regs + TSADCV2_AUTO_PERIOD); 68146667879SCaesar Wang writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT, 68246667879SCaesar Wang regs + TSADCV2_HIGHT_INT_DEBOUNCE); 68346667879SCaesar Wang writel_relaxed(TSADCV3_AUTO_PERIOD_HT_TIME, 68446667879SCaesar Wang regs + TSADCV2_AUTO_PERIOD_HT); 68546667879SCaesar Wang writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT, 68646667879SCaesar Wang regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE); 687b9484763SCaesar Wang } 688b9484763SCaesar Wang 689b9484763SCaesar Wang if (tshut_polarity == TSHUT_HIGH_ACTIVE) 690b9484763SCaesar Wang writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH, 691b9484763SCaesar Wang regs + TSADCV2_AUTO_CON); 692b9484763SCaesar Wang else 693b9484763SCaesar Wang writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH, 694b9484763SCaesar Wang regs + TSADCV2_AUTO_CON); 695cbac8f63SCaesar Wang } 696cbac8f63SCaesar Wang 697ffd1b122SElaine Zhang static void rk_tsadcv4_initialize(struct regmap *grf, void __iomem *regs, 698ffd1b122SElaine Zhang enum tshut_polarity tshut_polarity) 699ffd1b122SElaine Zhang { 700ffd1b122SElaine Zhang rk_tsadcv2_initialize(grf, regs, tshut_polarity); 701ffd1b122SElaine Zhang regmap_write(grf, PX30_GRF_SOC_CON2, GRF_CON_TSADC_CH_INV); 702ffd1b122SElaine Zhang } 703ffd1b122SElaine Zhang 704cbac8f63SCaesar Wang static void rk_tsadcv2_irq_ack(void __iomem *regs) 705cbac8f63SCaesar Wang { 706cbac8f63SCaesar Wang u32 val; 707cbac8f63SCaesar Wang 708cbac8f63SCaesar Wang val = readl_relaxed(regs + TSADCV2_INT_PD); 709452e01b3SDmitry Torokhov writel_relaxed(val & TSADCV2_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD); 710cbac8f63SCaesar Wang } 711cbac8f63SCaesar Wang 712952418a3SCaesar Wang static void rk_tsadcv3_irq_ack(void __iomem *regs) 713952418a3SCaesar Wang { 714952418a3SCaesar Wang u32 val; 715952418a3SCaesar Wang 716952418a3SCaesar Wang val = readl_relaxed(regs + TSADCV2_INT_PD); 717952418a3SCaesar Wang writel_relaxed(val & TSADCV3_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD); 718952418a3SCaesar Wang } 719952418a3SCaesar Wang 720cbac8f63SCaesar Wang static void rk_tsadcv2_control(void __iomem *regs, bool enable) 721cbac8f63SCaesar Wang { 722cbac8f63SCaesar Wang u32 val; 723cbac8f63SCaesar Wang 724cbac8f63SCaesar Wang val = readl_relaxed(regs + TSADCV2_AUTO_CON); 725cbac8f63SCaesar Wang if (enable) 726cbac8f63SCaesar Wang val |= TSADCV2_AUTO_EN; 727cbac8f63SCaesar Wang else 728cbac8f63SCaesar Wang val &= ~TSADCV2_AUTO_EN; 729cbac8f63SCaesar Wang 730cbac8f63SCaesar Wang writel_relaxed(val, regs + TSADCV2_AUTO_CON); 731cbac8f63SCaesar Wang } 732cbac8f63SCaesar Wang 7337ea38c6cSCaesar Wang /** 734678065d5SCaesar Wang * rk_tsadcv3_control - the tsadc controller is enabled or disabled. 73566ec4bfcSAmit Kucheria * @regs: the base address of tsadc controller 73666ec4bfcSAmit Kucheria * @enable: boolean flag to enable the controller 737678065d5SCaesar Wang * 738678065d5SCaesar Wang * NOTE: TSADC controller works at auto mode, and some SoCs need set the 739678065d5SCaesar Wang * tsadc_q_sel bit on TSADCV2_AUTO_CON[1]. The (1024 - tsadc_q) as output 740678065d5SCaesar Wang * adc value if setting this bit to enable. 7417ea38c6cSCaesar Wang */ 7427ea38c6cSCaesar Wang static void rk_tsadcv3_control(void __iomem *regs, bool enable) 7437ea38c6cSCaesar Wang { 7447ea38c6cSCaesar Wang u32 val; 7457ea38c6cSCaesar Wang 7467ea38c6cSCaesar Wang val = readl_relaxed(regs + TSADCV2_AUTO_CON); 7477ea38c6cSCaesar Wang if (enable) 7487ea38c6cSCaesar Wang val |= TSADCV2_AUTO_EN | TSADCV3_AUTO_Q_SEL_EN; 7497ea38c6cSCaesar Wang else 7507ea38c6cSCaesar Wang val &= ~TSADCV2_AUTO_EN; 7517ea38c6cSCaesar Wang 7527ea38c6cSCaesar Wang writel_relaxed(val, regs + TSADCV2_AUTO_CON); 7537ea38c6cSCaesar Wang } 7547ea38c6cSCaesar Wang 755cdd8b3f7SBrian Norris static int rk_tsadcv2_get_temp(const struct chip_tsadc_table *table, 756ce74110dSCaesar Wang int chn, void __iomem *regs, int *temp) 757cbac8f63SCaesar Wang { 758cbac8f63SCaesar Wang u32 val; 759cbac8f63SCaesar Wang 760cbac8f63SCaesar Wang val = readl_relaxed(regs + TSADCV2_DATA(chn)); 761cbac8f63SCaesar Wang 762ce74110dSCaesar Wang return rk_tsadcv2_code_to_temp(table, val, temp); 763cbac8f63SCaesar Wang } 764cbac8f63SCaesar Wang 765d3530497SCaesar Wang static int rk_tsadcv2_alarm_temp(const struct chip_tsadc_table *table, 76614848502SCaesar Wang int chn, void __iomem *regs, int temp) 76714848502SCaesar Wang { 76818591addSCaesar Wang u32 alarm_value; 76918591addSCaesar Wang u32 int_en, int_clr; 77018591addSCaesar Wang 77118591addSCaesar Wang /* 77218591addSCaesar Wang * In some cases, some sensors didn't need the trip points, the 77318591addSCaesar Wang * set_trips will pass {-INT_MAX, INT_MAX} to trigger tsadc alarm 77418591addSCaesar Wang * in the end, ignore this case and disable the high temperature 77518591addSCaesar Wang * interrupt. 77618591addSCaesar Wang */ 77718591addSCaesar Wang if (temp == INT_MAX) { 77818591addSCaesar Wang int_clr = readl_relaxed(regs + TSADCV2_INT_EN); 77918591addSCaesar Wang int_clr &= ~TSADCV2_INT_SRC_EN(chn); 78018591addSCaesar Wang writel_relaxed(int_clr, regs + TSADCV2_INT_EN); 78118591addSCaesar Wang return 0; 78218591addSCaesar Wang } 78314848502SCaesar Wang 7841f09ba82SCaesar Wang /* Make sure the value is valid */ 78514848502SCaesar Wang alarm_value = rk_tsadcv2_temp_to_code(table, temp); 786cdd8b3f7SBrian Norris if (alarm_value == table->data_mask) 787d3530497SCaesar Wang return -ERANGE; 7881f09ba82SCaesar Wang 789cdd8b3f7SBrian Norris writel_relaxed(alarm_value & table->data_mask, 79014848502SCaesar Wang regs + TSADCV2_COMP_INT(chn)); 79114848502SCaesar Wang 79214848502SCaesar Wang int_en = readl_relaxed(regs + TSADCV2_INT_EN); 79314848502SCaesar Wang int_en |= TSADCV2_INT_SRC_EN(chn); 79414848502SCaesar Wang writel_relaxed(int_en, regs + TSADCV2_INT_EN); 795d3530497SCaesar Wang 796d3530497SCaesar Wang return 0; 79714848502SCaesar Wang } 79814848502SCaesar Wang 799d3530497SCaesar Wang static int rk_tsadcv2_tshut_temp(const struct chip_tsadc_table *table, 800437df217SCaesar Wang int chn, void __iomem *regs, int temp) 801cbac8f63SCaesar Wang { 802cbac8f63SCaesar Wang u32 tshut_value, val; 803cbac8f63SCaesar Wang 8041f09ba82SCaesar Wang /* Make sure the value is valid */ 805ce74110dSCaesar Wang tshut_value = rk_tsadcv2_temp_to_code(table, temp); 806cdd8b3f7SBrian Norris if (tshut_value == table->data_mask) 807d3530497SCaesar Wang return -ERANGE; 8081f09ba82SCaesar Wang 809cbac8f63SCaesar Wang writel_relaxed(tshut_value, regs + TSADCV2_COMP_SHUT(chn)); 810cbac8f63SCaesar Wang 811cbac8f63SCaesar Wang /* TSHUT will be valid */ 812cbac8f63SCaesar Wang val = readl_relaxed(regs + TSADCV2_AUTO_CON); 813cbac8f63SCaesar Wang writel_relaxed(val | TSADCV2_AUTO_SRC_EN(chn), regs + TSADCV2_AUTO_CON); 814d3530497SCaesar Wang 815d3530497SCaesar Wang return 0; 816cbac8f63SCaesar Wang } 817cbac8f63SCaesar Wang 818cbac8f63SCaesar Wang static void rk_tsadcv2_tshut_mode(int chn, void __iomem *regs, 819cbac8f63SCaesar Wang enum tshut_mode mode) 820cbac8f63SCaesar Wang { 821cbac8f63SCaesar Wang u32 val; 822cbac8f63SCaesar Wang 823cbac8f63SCaesar Wang val = readl_relaxed(regs + TSADCV2_INT_EN); 824cbac8f63SCaesar Wang if (mode == TSHUT_MODE_GPIO) { 825cbac8f63SCaesar Wang val &= ~TSADCV2_SHUT_2CRU_SRC_EN(chn); 826cbac8f63SCaesar Wang val |= TSADCV2_SHUT_2GPIO_SRC_EN(chn); 827cbac8f63SCaesar Wang } else { 828cbac8f63SCaesar Wang val &= ~TSADCV2_SHUT_2GPIO_SRC_EN(chn); 829cbac8f63SCaesar Wang val |= TSADCV2_SHUT_2CRU_SRC_EN(chn); 830cbac8f63SCaesar Wang } 831cbac8f63SCaesar Wang 832cbac8f63SCaesar Wang writel_relaxed(val, regs + TSADCV2_INT_EN); 833cbac8f63SCaesar Wang } 834cbac8f63SCaesar Wang 835ffd1b122SElaine Zhang static const struct rockchip_tsadc_chip px30_tsadc_data = { 836ffd1b122SElaine Zhang .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 837ffd1b122SElaine Zhang .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */ 838ffd1b122SElaine Zhang .chn_num = 2, /* 2 channels for tsadc */ 839ffd1b122SElaine Zhang 840ffd1b122SElaine Zhang .tshut_mode = TSHUT_MODE_CRU, /* default TSHUT via CRU */ 841ffd1b122SElaine Zhang .tshut_temp = 95000, 842ffd1b122SElaine Zhang 843ffd1b122SElaine Zhang .initialize = rk_tsadcv4_initialize, 844ffd1b122SElaine Zhang .irq_ack = rk_tsadcv3_irq_ack, 845ffd1b122SElaine Zhang .control = rk_tsadcv3_control, 846ffd1b122SElaine Zhang .get_temp = rk_tsadcv2_get_temp, 847ffd1b122SElaine Zhang .set_alarm_temp = rk_tsadcv2_alarm_temp, 848ffd1b122SElaine Zhang .set_tshut_temp = rk_tsadcv2_tshut_temp, 849ffd1b122SElaine Zhang .set_tshut_mode = rk_tsadcv2_tshut_mode, 850ffd1b122SElaine Zhang 851ffd1b122SElaine Zhang .table = { 852ffd1b122SElaine Zhang .id = rk3328_code_table, 853ffd1b122SElaine Zhang .length = ARRAY_SIZE(rk3328_code_table), 854ffd1b122SElaine Zhang .data_mask = TSADCV2_DATA_MASK, 855ffd1b122SElaine Zhang .mode = ADC_INCREMENT, 856ffd1b122SElaine Zhang }, 857ffd1b122SElaine Zhang }; 858ffd1b122SElaine Zhang 8594eca8cacSRocky Hao static const struct rockchip_tsadc_chip rv1108_tsadc_data = { 8604eca8cacSRocky Hao .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 8614eca8cacSRocky Hao .chn_num = 1, /* one channel for tsadc */ 8624eca8cacSRocky Hao 8634eca8cacSRocky Hao .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 8644eca8cacSRocky Hao .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 8654eca8cacSRocky Hao .tshut_temp = 95000, 8664eca8cacSRocky Hao 8674eca8cacSRocky Hao .initialize = rk_tsadcv2_initialize, 8684eca8cacSRocky Hao .irq_ack = rk_tsadcv3_irq_ack, 8694eca8cacSRocky Hao .control = rk_tsadcv3_control, 8704eca8cacSRocky Hao .get_temp = rk_tsadcv2_get_temp, 8714eca8cacSRocky Hao .set_alarm_temp = rk_tsadcv2_alarm_temp, 8724eca8cacSRocky Hao .set_tshut_temp = rk_tsadcv2_tshut_temp, 8734eca8cacSRocky Hao .set_tshut_mode = rk_tsadcv2_tshut_mode, 8744eca8cacSRocky Hao 8754eca8cacSRocky Hao .table = { 8764eca8cacSRocky Hao .id = rv1108_table, 8774eca8cacSRocky Hao .length = ARRAY_SIZE(rv1108_table), 8784eca8cacSRocky Hao .data_mask = TSADCV2_DATA_MASK, 8794eca8cacSRocky Hao .mode = ADC_INCREMENT, 8804eca8cacSRocky Hao }, 8814eca8cacSRocky Hao }; 8824eca8cacSRocky Hao 8837b02a5e7SCaesar Wang static const struct rockchip_tsadc_chip rk3228_tsadc_data = { 8847b02a5e7SCaesar Wang .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 8857b02a5e7SCaesar Wang .chn_num = 1, /* one channel for tsadc */ 8867b02a5e7SCaesar Wang 8877b02a5e7SCaesar Wang .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 8887b02a5e7SCaesar Wang .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 8897b02a5e7SCaesar Wang .tshut_temp = 95000, 8907b02a5e7SCaesar Wang 8917b02a5e7SCaesar Wang .initialize = rk_tsadcv2_initialize, 892952418a3SCaesar Wang .irq_ack = rk_tsadcv3_irq_ack, 8937ea38c6cSCaesar Wang .control = rk_tsadcv3_control, 8947b02a5e7SCaesar Wang .get_temp = rk_tsadcv2_get_temp, 89514848502SCaesar Wang .set_alarm_temp = rk_tsadcv2_alarm_temp, 8967b02a5e7SCaesar Wang .set_tshut_temp = rk_tsadcv2_tshut_temp, 8977b02a5e7SCaesar Wang .set_tshut_mode = rk_tsadcv2_tshut_mode, 8987b02a5e7SCaesar Wang 8997b02a5e7SCaesar Wang .table = { 900952418a3SCaesar Wang .id = rk3228_code_table, 901952418a3SCaesar Wang .length = ARRAY_SIZE(rk3228_code_table), 9027b02a5e7SCaesar Wang .data_mask = TSADCV3_DATA_MASK, 9037ea38c6cSCaesar Wang .mode = ADC_INCREMENT, 9047b02a5e7SCaesar Wang }, 9057b02a5e7SCaesar Wang }; 9067b02a5e7SCaesar Wang 907cbac8f63SCaesar Wang static const struct rockchip_tsadc_chip rk3288_tsadc_data = { 9081d98b618SCaesar Wang .chn_id[SENSOR_CPU] = 1, /* cpu sensor is channel 1 */ 9091d98b618SCaesar Wang .chn_id[SENSOR_GPU] = 2, /* gpu sensor is channel 2 */ 9101d98b618SCaesar Wang .chn_num = 2, /* two channels for tsadc */ 9111d98b618SCaesar Wang 912cbac8f63SCaesar Wang .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 913cbac8f63SCaesar Wang .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 914cbac8f63SCaesar Wang .tshut_temp = 95000, 915cbac8f63SCaesar Wang 916cbac8f63SCaesar Wang .initialize = rk_tsadcv2_initialize, 917cbac8f63SCaesar Wang .irq_ack = rk_tsadcv2_irq_ack, 918cbac8f63SCaesar Wang .control = rk_tsadcv2_control, 919cbac8f63SCaesar Wang .get_temp = rk_tsadcv2_get_temp, 92014848502SCaesar Wang .set_alarm_temp = rk_tsadcv2_alarm_temp, 921cbac8f63SCaesar Wang .set_tshut_temp = rk_tsadcv2_tshut_temp, 922cbac8f63SCaesar Wang .set_tshut_mode = rk_tsadcv2_tshut_mode, 923ce74110dSCaesar Wang 924ce74110dSCaesar Wang .table = { 925952418a3SCaesar Wang .id = rk3288_code_table, 926952418a3SCaesar Wang .length = ARRAY_SIZE(rk3288_code_table), 927ce74110dSCaesar Wang .data_mask = TSADCV2_DATA_MASK, 928020ba95dSCaesar Wang .mode = ADC_DECREMENT, 929ce74110dSCaesar Wang }, 930cbac8f63SCaesar Wang }; 931cbac8f63SCaesar Wang 932eda519d5SRocky Hao static const struct rockchip_tsadc_chip rk3328_tsadc_data = { 933eda519d5SRocky Hao .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 934eda519d5SRocky Hao .chn_num = 1, /* one channels for tsadc */ 935eda519d5SRocky Hao 936eda519d5SRocky Hao .tshut_mode = TSHUT_MODE_CRU, /* default TSHUT via CRU */ 937eda519d5SRocky Hao .tshut_temp = 95000, 938eda519d5SRocky Hao 939eda519d5SRocky Hao .initialize = rk_tsadcv2_initialize, 940eda519d5SRocky Hao .irq_ack = rk_tsadcv3_irq_ack, 941eda519d5SRocky Hao .control = rk_tsadcv3_control, 942eda519d5SRocky Hao .get_temp = rk_tsadcv2_get_temp, 943eda519d5SRocky Hao .set_alarm_temp = rk_tsadcv2_alarm_temp, 944eda519d5SRocky Hao .set_tshut_temp = rk_tsadcv2_tshut_temp, 945eda519d5SRocky Hao .set_tshut_mode = rk_tsadcv2_tshut_mode, 946eda519d5SRocky Hao 947eda519d5SRocky Hao .table = { 948eda519d5SRocky Hao .id = rk3328_code_table, 949eda519d5SRocky Hao .length = ARRAY_SIZE(rk3328_code_table), 950eda519d5SRocky Hao .data_mask = TSADCV2_DATA_MASK, 951eda519d5SRocky Hao .mode = ADC_INCREMENT, 952eda519d5SRocky Hao }, 953eda519d5SRocky Hao }; 954eda519d5SRocky Hao 9551cd60269SElaine Zhang static const struct rockchip_tsadc_chip rk3366_tsadc_data = { 9561cd60269SElaine Zhang .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 9571cd60269SElaine Zhang .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */ 9581cd60269SElaine Zhang .chn_num = 2, /* two channels for tsadc */ 9591cd60269SElaine Zhang 9601cd60269SElaine Zhang .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 9611cd60269SElaine Zhang .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 9621cd60269SElaine Zhang .tshut_temp = 95000, 9631cd60269SElaine Zhang 9641cd60269SElaine Zhang .initialize = rk_tsadcv3_initialize, 9651cd60269SElaine Zhang .irq_ack = rk_tsadcv3_irq_ack, 9661cd60269SElaine Zhang .control = rk_tsadcv3_control, 9671cd60269SElaine Zhang .get_temp = rk_tsadcv2_get_temp, 96814848502SCaesar Wang .set_alarm_temp = rk_tsadcv2_alarm_temp, 9691cd60269SElaine Zhang .set_tshut_temp = rk_tsadcv2_tshut_temp, 9701cd60269SElaine Zhang .set_tshut_mode = rk_tsadcv2_tshut_mode, 9711cd60269SElaine Zhang 9721cd60269SElaine Zhang .table = { 9731cd60269SElaine Zhang .id = rk3228_code_table, 9741cd60269SElaine Zhang .length = ARRAY_SIZE(rk3228_code_table), 9751cd60269SElaine Zhang .data_mask = TSADCV3_DATA_MASK, 9761cd60269SElaine Zhang .mode = ADC_INCREMENT, 9771cd60269SElaine Zhang }, 9781cd60269SElaine Zhang }; 9791cd60269SElaine Zhang 98020f0af75SCaesar Wang static const struct rockchip_tsadc_chip rk3368_tsadc_data = { 98120f0af75SCaesar Wang .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 98220f0af75SCaesar Wang .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */ 98320f0af75SCaesar Wang .chn_num = 2, /* two channels for tsadc */ 98420f0af75SCaesar Wang 98520f0af75SCaesar Wang .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 98620f0af75SCaesar Wang .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 98720f0af75SCaesar Wang .tshut_temp = 95000, 98820f0af75SCaesar Wang 98920f0af75SCaesar Wang .initialize = rk_tsadcv2_initialize, 99020f0af75SCaesar Wang .irq_ack = rk_tsadcv2_irq_ack, 99120f0af75SCaesar Wang .control = rk_tsadcv2_control, 99220f0af75SCaesar Wang .get_temp = rk_tsadcv2_get_temp, 99314848502SCaesar Wang .set_alarm_temp = rk_tsadcv2_alarm_temp, 99420f0af75SCaesar Wang .set_tshut_temp = rk_tsadcv2_tshut_temp, 99520f0af75SCaesar Wang .set_tshut_mode = rk_tsadcv2_tshut_mode, 99620f0af75SCaesar Wang 99720f0af75SCaesar Wang .table = { 998952418a3SCaesar Wang .id = rk3368_code_table, 999952418a3SCaesar Wang .length = ARRAY_SIZE(rk3368_code_table), 100020f0af75SCaesar Wang .data_mask = TSADCV3_DATA_MASK, 100120f0af75SCaesar Wang .mode = ADC_INCREMENT, 100220f0af75SCaesar Wang }, 100320f0af75SCaesar Wang }; 100420f0af75SCaesar Wang 1005b0d70338SCaesar Wang static const struct rockchip_tsadc_chip rk3399_tsadc_data = { 1006b0d70338SCaesar Wang .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */ 1007b0d70338SCaesar Wang .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */ 1008b0d70338SCaesar Wang .chn_num = 2, /* two channels for tsadc */ 1009b0d70338SCaesar Wang 1010b0d70338SCaesar Wang .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */ 1011b0d70338SCaesar Wang .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */ 1012b0d70338SCaesar Wang .tshut_temp = 95000, 1013b0d70338SCaesar Wang 1014b9484763SCaesar Wang .initialize = rk_tsadcv3_initialize, 1015952418a3SCaesar Wang .irq_ack = rk_tsadcv3_irq_ack, 10167ea38c6cSCaesar Wang .control = rk_tsadcv3_control, 1017b0d70338SCaesar Wang .get_temp = rk_tsadcv2_get_temp, 101814848502SCaesar Wang .set_alarm_temp = rk_tsadcv2_alarm_temp, 1019b0d70338SCaesar Wang .set_tshut_temp = rk_tsadcv2_tshut_temp, 1020b0d70338SCaesar Wang .set_tshut_mode = rk_tsadcv2_tshut_mode, 1021b0d70338SCaesar Wang 1022b0d70338SCaesar Wang .table = { 1023952418a3SCaesar Wang .id = rk3399_code_table, 1024952418a3SCaesar Wang .length = ARRAY_SIZE(rk3399_code_table), 1025b0d70338SCaesar Wang .data_mask = TSADCV3_DATA_MASK, 10267ea38c6cSCaesar Wang .mode = ADC_INCREMENT, 1027b0d70338SCaesar Wang }, 1028b0d70338SCaesar Wang }; 1029b0d70338SCaesar Wang 1030cbac8f63SCaesar Wang static const struct of_device_id of_rockchip_thermal_match[] = { 1031ffd1b122SElaine Zhang { .compatible = "rockchip,px30-tsadc", 1032ffd1b122SElaine Zhang .data = (void *)&px30_tsadc_data, 1033ffd1b122SElaine Zhang }, 1034cbac8f63SCaesar Wang { 10354eca8cacSRocky Hao .compatible = "rockchip,rv1108-tsadc", 10364eca8cacSRocky Hao .data = (void *)&rv1108_tsadc_data, 10374eca8cacSRocky Hao }, 10384eca8cacSRocky Hao { 10397b02a5e7SCaesar Wang .compatible = "rockchip,rk3228-tsadc", 10407b02a5e7SCaesar Wang .data = (void *)&rk3228_tsadc_data, 10417b02a5e7SCaesar Wang }, 10427b02a5e7SCaesar Wang { 1043cbac8f63SCaesar Wang .compatible = "rockchip,rk3288-tsadc", 1044cbac8f63SCaesar Wang .data = (void *)&rk3288_tsadc_data, 1045cbac8f63SCaesar Wang }, 104620f0af75SCaesar Wang { 1047eda519d5SRocky Hao .compatible = "rockchip,rk3328-tsadc", 1048eda519d5SRocky Hao .data = (void *)&rk3328_tsadc_data, 1049eda519d5SRocky Hao }, 1050eda519d5SRocky Hao { 10511cd60269SElaine Zhang .compatible = "rockchip,rk3366-tsadc", 10521cd60269SElaine Zhang .data = (void *)&rk3366_tsadc_data, 10531cd60269SElaine Zhang }, 10541cd60269SElaine Zhang { 105520f0af75SCaesar Wang .compatible = "rockchip,rk3368-tsadc", 105620f0af75SCaesar Wang .data = (void *)&rk3368_tsadc_data, 105720f0af75SCaesar Wang }, 1058b0d70338SCaesar Wang { 1059b0d70338SCaesar Wang .compatible = "rockchip,rk3399-tsadc", 1060b0d70338SCaesar Wang .data = (void *)&rk3399_tsadc_data, 1061b0d70338SCaesar Wang }, 1062cbac8f63SCaesar Wang { /* end */ }, 1063cbac8f63SCaesar Wang }; 1064cbac8f63SCaesar Wang MODULE_DEVICE_TABLE(of, of_rockchip_thermal_match); 1065cbac8f63SCaesar Wang 1066cbac8f63SCaesar Wang static void 1067cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(struct rockchip_thermal_sensor *sensor, bool on) 1068cbac8f63SCaesar Wang { 1069cbac8f63SCaesar Wang struct thermal_zone_device *tzd = sensor->tzd; 1070cbac8f63SCaesar Wang 10717f4957beSAndrzej Pietrasiewicz if (on) 10727f4957beSAndrzej Pietrasiewicz thermal_zone_device_enable(tzd); 10737f4957beSAndrzej Pietrasiewicz else 10747f4957beSAndrzej Pietrasiewicz thermal_zone_device_disable(tzd); 1075cbac8f63SCaesar Wang } 1076cbac8f63SCaesar Wang 1077cbac8f63SCaesar Wang static irqreturn_t rockchip_thermal_alarm_irq_thread(int irq, void *dev) 1078cbac8f63SCaesar Wang { 1079cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal = dev; 1080cbac8f63SCaesar Wang int i; 1081cbac8f63SCaesar Wang 1082cbac8f63SCaesar Wang dev_dbg(&thermal->pdev->dev, "thermal alarm\n"); 1083cbac8f63SCaesar Wang 1084cbac8f63SCaesar Wang thermal->chip->irq_ack(thermal->regs); 1085cbac8f63SCaesar Wang 10861d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) 10870e70f466SSrinivas Pandruvada thermal_zone_device_update(thermal->sensors[i].tzd, 10880e70f466SSrinivas Pandruvada THERMAL_EVENT_UNSPECIFIED); 1089cbac8f63SCaesar Wang 1090cbac8f63SCaesar Wang return IRQ_HANDLED; 1091cbac8f63SCaesar Wang } 1092cbac8f63SCaesar Wang 109314848502SCaesar Wang static int rockchip_thermal_set_trips(void *_sensor, int low, int high) 109414848502SCaesar Wang { 109514848502SCaesar Wang struct rockchip_thermal_sensor *sensor = _sensor; 109614848502SCaesar Wang struct rockchip_thermal_data *thermal = sensor->thermal; 109714848502SCaesar Wang const struct rockchip_tsadc_chip *tsadc = thermal->chip; 109814848502SCaesar Wang 109914848502SCaesar Wang dev_dbg(&thermal->pdev->dev, "%s: sensor %d: low: %d, high %d\n", 110014848502SCaesar Wang __func__, sensor->id, low, high); 110114848502SCaesar Wang 1102d3530497SCaesar Wang return tsadc->set_alarm_temp(&tsadc->table, 110314848502SCaesar Wang sensor->id, thermal->regs, high); 110414848502SCaesar Wang } 110514848502SCaesar Wang 110617e8351aSSascha Hauer static int rockchip_thermal_get_temp(void *_sensor, int *out_temp) 1107cbac8f63SCaesar Wang { 1108cbac8f63SCaesar Wang struct rockchip_thermal_sensor *sensor = _sensor; 1109cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal = sensor->thermal; 1110cbac8f63SCaesar Wang const struct rockchip_tsadc_chip *tsadc = sensor->thermal->chip; 1111cbac8f63SCaesar Wang int retval; 1112cbac8f63SCaesar Wang 1113cdd8b3f7SBrian Norris retval = tsadc->get_temp(&tsadc->table, 1114ce74110dSCaesar Wang sensor->id, thermal->regs, out_temp); 111517e8351aSSascha Hauer dev_dbg(&thermal->pdev->dev, "sensor %d - temp: %d, retval: %d\n", 1116cbac8f63SCaesar Wang sensor->id, *out_temp, retval); 1117cbac8f63SCaesar Wang 1118cbac8f63SCaesar Wang return retval; 1119cbac8f63SCaesar Wang } 1120cbac8f63SCaesar Wang 1121cbac8f63SCaesar Wang static const struct thermal_zone_of_device_ops rockchip_of_thermal_ops = { 1122cbac8f63SCaesar Wang .get_temp = rockchip_thermal_get_temp, 112314848502SCaesar Wang .set_trips = rockchip_thermal_set_trips, 1124cbac8f63SCaesar Wang }; 1125cbac8f63SCaesar Wang 1126cbac8f63SCaesar Wang static int rockchip_configure_from_dt(struct device *dev, 1127cbac8f63SCaesar Wang struct device_node *np, 1128cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal) 1129cbac8f63SCaesar Wang { 1130cbac8f63SCaesar Wang u32 shut_temp, tshut_mode, tshut_polarity; 1131cbac8f63SCaesar Wang 1132cbac8f63SCaesar Wang if (of_property_read_u32(np, "rockchip,hw-tshut-temp", &shut_temp)) { 1133cbac8f63SCaesar Wang dev_warn(dev, 1134437df217SCaesar Wang "Missing tshut temp property, using default %d\n", 1135cbac8f63SCaesar Wang thermal->chip->tshut_temp); 1136cbac8f63SCaesar Wang thermal->tshut_temp = thermal->chip->tshut_temp; 1137cbac8f63SCaesar Wang } else { 113843b4eb9fSCaesar Wang if (shut_temp > INT_MAX) { 1139437df217SCaesar Wang dev_err(dev, "Invalid tshut temperature specified: %d\n", 114043b4eb9fSCaesar Wang shut_temp); 1141cbac8f63SCaesar Wang return -ERANGE; 1142cbac8f63SCaesar Wang } 114343b4eb9fSCaesar Wang thermal->tshut_temp = shut_temp; 114443b4eb9fSCaesar Wang } 1145cbac8f63SCaesar Wang 1146cbac8f63SCaesar Wang if (of_property_read_u32(np, "rockchip,hw-tshut-mode", &tshut_mode)) { 1147cbac8f63SCaesar Wang dev_warn(dev, 1148cbac8f63SCaesar Wang "Missing tshut mode property, using default (%s)\n", 1149cbac8f63SCaesar Wang thermal->chip->tshut_mode == TSHUT_MODE_GPIO ? 1150cbac8f63SCaesar Wang "gpio" : "cru"); 1151cbac8f63SCaesar Wang thermal->tshut_mode = thermal->chip->tshut_mode; 1152cbac8f63SCaesar Wang } else { 1153cbac8f63SCaesar Wang thermal->tshut_mode = tshut_mode; 1154cbac8f63SCaesar Wang } 1155cbac8f63SCaesar Wang 1156cbac8f63SCaesar Wang if (thermal->tshut_mode > 1) { 1157cbac8f63SCaesar Wang dev_err(dev, "Invalid tshut mode specified: %d\n", 1158cbac8f63SCaesar Wang thermal->tshut_mode); 1159cbac8f63SCaesar Wang return -EINVAL; 1160cbac8f63SCaesar Wang } 1161cbac8f63SCaesar Wang 1162cbac8f63SCaesar Wang if (of_property_read_u32(np, "rockchip,hw-tshut-polarity", 1163cbac8f63SCaesar Wang &tshut_polarity)) { 1164cbac8f63SCaesar Wang dev_warn(dev, 1165cbac8f63SCaesar Wang "Missing tshut-polarity property, using default (%s)\n", 1166cbac8f63SCaesar Wang thermal->chip->tshut_polarity == TSHUT_LOW_ACTIVE ? 1167cbac8f63SCaesar Wang "low" : "high"); 1168cbac8f63SCaesar Wang thermal->tshut_polarity = thermal->chip->tshut_polarity; 1169cbac8f63SCaesar Wang } else { 1170cbac8f63SCaesar Wang thermal->tshut_polarity = tshut_polarity; 1171cbac8f63SCaesar Wang } 1172cbac8f63SCaesar Wang 1173cbac8f63SCaesar Wang if (thermal->tshut_polarity > 1) { 1174cbac8f63SCaesar Wang dev_err(dev, "Invalid tshut-polarity specified: %d\n", 1175cbac8f63SCaesar Wang thermal->tshut_polarity); 1176cbac8f63SCaesar Wang return -EINVAL; 1177cbac8f63SCaesar Wang } 1178cbac8f63SCaesar Wang 1179b9484763SCaesar Wang /* The tsadc wont to handle the error in here since some SoCs didn't 1180b9484763SCaesar Wang * need this property. 1181b9484763SCaesar Wang */ 1182b9484763SCaesar Wang thermal->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf"); 1183ce62abaeSShawn Lin if (IS_ERR(thermal->grf)) 1184ce62abaeSShawn Lin dev_warn(dev, "Missing rockchip,grf property\n"); 1185b9484763SCaesar Wang 1186cbac8f63SCaesar Wang return 0; 1187cbac8f63SCaesar Wang } 1188cbac8f63SCaesar Wang 1189cbac8f63SCaesar Wang static int 1190cbac8f63SCaesar Wang rockchip_thermal_register_sensor(struct platform_device *pdev, 1191cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal, 1192cbac8f63SCaesar Wang struct rockchip_thermal_sensor *sensor, 11931d98b618SCaesar Wang int id) 1194cbac8f63SCaesar Wang { 1195cbac8f63SCaesar Wang const struct rockchip_tsadc_chip *tsadc = thermal->chip; 1196cbac8f63SCaesar Wang int error; 1197cbac8f63SCaesar Wang 1198cbac8f63SCaesar Wang tsadc->set_tshut_mode(id, thermal->regs, thermal->tshut_mode); 1199d3530497SCaesar Wang 1200d3530497SCaesar Wang error = tsadc->set_tshut_temp(&tsadc->table, id, thermal->regs, 1201ce74110dSCaesar Wang thermal->tshut_temp); 1202d3530497SCaesar Wang if (error) 1203d3530497SCaesar Wang dev_err(&pdev->dev, "%s: invalid tshut=%d, error=%d\n", 1204d3530497SCaesar Wang __func__, thermal->tshut_temp, error); 1205cbac8f63SCaesar Wang 1206cbac8f63SCaesar Wang sensor->thermal = thermal; 1207cbac8f63SCaesar Wang sensor->id = id; 12082633ad19SEduardo Valentin sensor->tzd = devm_thermal_zone_of_sensor_register(&pdev->dev, id, 12092633ad19SEduardo Valentin sensor, &rockchip_of_thermal_ops); 1210cbac8f63SCaesar Wang if (IS_ERR(sensor->tzd)) { 1211cbac8f63SCaesar Wang error = PTR_ERR(sensor->tzd); 1212cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to register sensor %d: %d\n", 1213cbac8f63SCaesar Wang id, error); 1214cbac8f63SCaesar Wang return error; 1215cbac8f63SCaesar Wang } 1216cbac8f63SCaesar Wang 1217cbac8f63SCaesar Wang return 0; 1218cbac8f63SCaesar Wang } 1219cbac8f63SCaesar Wang 122013c1cfdaSCaesar Wang /** 1221cbac8f63SCaesar Wang * Reset TSADC Controller, reset all tsadc registers. 122266ec4bfcSAmit Kucheria * @reset: the reset controller of tsadc 1223cbac8f63SCaesar Wang */ 1224cbac8f63SCaesar Wang static void rockchip_thermal_reset_controller(struct reset_control *reset) 1225cbac8f63SCaesar Wang { 1226cbac8f63SCaesar Wang reset_control_assert(reset); 1227cbac8f63SCaesar Wang usleep_range(10, 20); 1228cbac8f63SCaesar Wang reset_control_deassert(reset); 1229cbac8f63SCaesar Wang } 1230cbac8f63SCaesar Wang 1231cbac8f63SCaesar Wang static int rockchip_thermal_probe(struct platform_device *pdev) 1232cbac8f63SCaesar Wang { 1233cbac8f63SCaesar Wang struct device_node *np = pdev->dev.of_node; 1234cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal; 1235cbac8f63SCaesar Wang const struct of_device_id *match; 1236cbac8f63SCaesar Wang struct resource *res; 1237cbac8f63SCaesar Wang int irq; 12382633ad19SEduardo Valentin int i; 1239cbac8f63SCaesar Wang int error; 1240cbac8f63SCaesar Wang 1241cbac8f63SCaesar Wang match = of_match_node(of_rockchip_thermal_match, np); 1242cbac8f63SCaesar Wang if (!match) 1243cbac8f63SCaesar Wang return -ENXIO; 1244cbac8f63SCaesar Wang 1245cbac8f63SCaesar Wang irq = platform_get_irq(pdev, 0); 12468cb775bbSMarkus Elfring if (irq < 0) 1247cbac8f63SCaesar Wang return -EINVAL; 1248cbac8f63SCaesar Wang 1249cbac8f63SCaesar Wang thermal = devm_kzalloc(&pdev->dev, sizeof(struct rockchip_thermal_data), 1250cbac8f63SCaesar Wang GFP_KERNEL); 1251cbac8f63SCaesar Wang if (!thermal) 1252cbac8f63SCaesar Wang return -ENOMEM; 1253cbac8f63SCaesar Wang 1254cbac8f63SCaesar Wang thermal->pdev = pdev; 1255cbac8f63SCaesar Wang 1256cbac8f63SCaesar Wang thermal->chip = (const struct rockchip_tsadc_chip *)match->data; 1257cbac8f63SCaesar Wang if (!thermal->chip) 1258cbac8f63SCaesar Wang return -EINVAL; 1259cbac8f63SCaesar Wang 1260cbac8f63SCaesar Wang res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1261cbac8f63SCaesar Wang thermal->regs = devm_ioremap_resource(&pdev->dev, res); 1262cbac8f63SCaesar Wang if (IS_ERR(thermal->regs)) 1263cbac8f63SCaesar Wang return PTR_ERR(thermal->regs); 1264cbac8f63SCaesar Wang 1265cbac8f63SCaesar Wang thermal->reset = devm_reset_control_get(&pdev->dev, "tsadc-apb"); 1266cbac8f63SCaesar Wang if (IS_ERR(thermal->reset)) { 1267cbac8f63SCaesar Wang error = PTR_ERR(thermal->reset); 1268cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to get tsadc reset: %d\n", error); 1269cbac8f63SCaesar Wang return error; 1270cbac8f63SCaesar Wang } 1271cbac8f63SCaesar Wang 1272cbac8f63SCaesar Wang thermal->clk = devm_clk_get(&pdev->dev, "tsadc"); 1273cbac8f63SCaesar Wang if (IS_ERR(thermal->clk)) { 1274cbac8f63SCaesar Wang error = PTR_ERR(thermal->clk); 1275cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to get tsadc clock: %d\n", error); 1276cbac8f63SCaesar Wang return error; 1277cbac8f63SCaesar Wang } 1278cbac8f63SCaesar Wang 1279cbac8f63SCaesar Wang thermal->pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 1280cbac8f63SCaesar Wang if (IS_ERR(thermal->pclk)) { 12810d0a2bf6SDan Carpenter error = PTR_ERR(thermal->pclk); 1282cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to get apb_pclk clock: %d\n", 1283cbac8f63SCaesar Wang error); 1284cbac8f63SCaesar Wang return error; 1285cbac8f63SCaesar Wang } 1286cbac8f63SCaesar Wang 1287cbac8f63SCaesar Wang error = clk_prepare_enable(thermal->clk); 1288cbac8f63SCaesar Wang if (error) { 1289cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to enable converter clock: %d\n", 1290cbac8f63SCaesar Wang error); 1291cbac8f63SCaesar Wang return error; 1292cbac8f63SCaesar Wang } 1293cbac8f63SCaesar Wang 1294cbac8f63SCaesar Wang error = clk_prepare_enable(thermal->pclk); 1295cbac8f63SCaesar Wang if (error) { 1296cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to enable pclk: %d\n", error); 1297cbac8f63SCaesar Wang goto err_disable_clk; 1298cbac8f63SCaesar Wang } 1299cbac8f63SCaesar Wang 1300cbac8f63SCaesar Wang rockchip_thermal_reset_controller(thermal->reset); 1301cbac8f63SCaesar Wang 1302cbac8f63SCaesar Wang error = rockchip_configure_from_dt(&pdev->dev, np, thermal); 1303cbac8f63SCaesar Wang if (error) { 1304cbac8f63SCaesar Wang dev_err(&pdev->dev, "failed to parse device tree data: %d\n", 1305cbac8f63SCaesar Wang error); 1306cbac8f63SCaesar Wang goto err_disable_pclk; 1307cbac8f63SCaesar Wang } 1308cbac8f63SCaesar Wang 1309b9484763SCaesar Wang thermal->chip->initialize(thermal->grf, thermal->regs, 1310b9484763SCaesar Wang thermal->tshut_polarity); 1311cbac8f63SCaesar Wang 13121d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) { 1313cbac8f63SCaesar Wang error = rockchip_thermal_register_sensor(pdev, thermal, 13141d98b618SCaesar Wang &thermal->sensors[i], 13151d98b618SCaesar Wang thermal->chip->chn_id[i]); 1316cbac8f63SCaesar Wang if (error) { 1317cbac8f63SCaesar Wang dev_err(&pdev->dev, 13181d98b618SCaesar Wang "failed to register sensor[%d] : error = %d\n", 13191d98b618SCaesar Wang i, error); 1320cbac8f63SCaesar Wang goto err_disable_pclk; 1321cbac8f63SCaesar Wang } 1322cbac8f63SCaesar Wang } 1323cbac8f63SCaesar Wang 1324cbac8f63SCaesar Wang error = devm_request_threaded_irq(&pdev->dev, irq, NULL, 1325cbac8f63SCaesar Wang &rockchip_thermal_alarm_irq_thread, 1326cbac8f63SCaesar Wang IRQF_ONESHOT, 1327cbac8f63SCaesar Wang "rockchip_thermal", thermal); 1328cbac8f63SCaesar Wang if (error) { 1329cbac8f63SCaesar Wang dev_err(&pdev->dev, 1330cbac8f63SCaesar Wang "failed to request tsadc irq: %d\n", error); 13312633ad19SEduardo Valentin goto err_disable_pclk; 1332cbac8f63SCaesar Wang } 1333cbac8f63SCaesar Wang 1334cbac8f63SCaesar Wang thermal->chip->control(thermal->regs, true); 1335cbac8f63SCaesar Wang 1336d27970b8SStefan Schaeckeler for (i = 0; i < thermal->chip->chn_num; i++) { 1337cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(&thermal->sensors[i], true); 1338d27970b8SStefan Schaeckeler thermal->sensors[i].tzd->tzp->no_hwmon = false; 1339d27970b8SStefan Schaeckeler error = thermal_add_hwmon_sysfs(thermal->sensors[i].tzd); 1340d27970b8SStefan Schaeckeler if (error) 1341d27970b8SStefan Schaeckeler dev_warn(&pdev->dev, 1342d27970b8SStefan Schaeckeler "failed to register sensor %d with hwmon: %d\n", 1343d27970b8SStefan Schaeckeler i, error); 1344d27970b8SStefan Schaeckeler } 1345cbac8f63SCaesar Wang 1346cbac8f63SCaesar Wang platform_set_drvdata(pdev, thermal); 1347cbac8f63SCaesar Wang 1348cbac8f63SCaesar Wang return 0; 1349cbac8f63SCaesar Wang 1350cbac8f63SCaesar Wang err_disable_pclk: 1351cbac8f63SCaesar Wang clk_disable_unprepare(thermal->pclk); 1352cbac8f63SCaesar Wang err_disable_clk: 1353cbac8f63SCaesar Wang clk_disable_unprepare(thermal->clk); 1354cbac8f63SCaesar Wang 1355cbac8f63SCaesar Wang return error; 1356cbac8f63SCaesar Wang } 1357cbac8f63SCaesar Wang 1358cbac8f63SCaesar Wang static int rockchip_thermal_remove(struct platform_device *pdev) 1359cbac8f63SCaesar Wang { 1360cbac8f63SCaesar Wang struct rockchip_thermal_data *thermal = platform_get_drvdata(pdev); 1361cbac8f63SCaesar Wang int i; 1362cbac8f63SCaesar Wang 13631d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) { 1364cbac8f63SCaesar Wang struct rockchip_thermal_sensor *sensor = &thermal->sensors[i]; 1365cbac8f63SCaesar Wang 1366d27970b8SStefan Schaeckeler thermal_remove_hwmon_sysfs(sensor->tzd); 1367cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(sensor, false); 1368cbac8f63SCaesar Wang } 1369cbac8f63SCaesar Wang 1370cbac8f63SCaesar Wang thermal->chip->control(thermal->regs, false); 1371cbac8f63SCaesar Wang 1372cbac8f63SCaesar Wang clk_disable_unprepare(thermal->pclk); 1373cbac8f63SCaesar Wang clk_disable_unprepare(thermal->clk); 1374cbac8f63SCaesar Wang 1375cbac8f63SCaesar Wang return 0; 1376cbac8f63SCaesar Wang } 1377cbac8f63SCaesar Wang 1378cbac8f63SCaesar Wang static int __maybe_unused rockchip_thermal_suspend(struct device *dev) 1379cbac8f63SCaesar Wang { 138026d84c27SWolfram Sang struct rockchip_thermal_data *thermal = dev_get_drvdata(dev); 1381cbac8f63SCaesar Wang int i; 1382cbac8f63SCaesar Wang 13831d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) 1384cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(&thermal->sensors[i], false); 1385cbac8f63SCaesar Wang 1386cbac8f63SCaesar Wang thermal->chip->control(thermal->regs, false); 1387cbac8f63SCaesar Wang 1388cbac8f63SCaesar Wang clk_disable(thermal->pclk); 1389cbac8f63SCaesar Wang clk_disable(thermal->clk); 13900f5ee062SHeiko Stuebner 13910f5ee062SHeiko Stuebner pinctrl_pm_select_sleep_state(dev); 13927e38a5b1SCaesar Wang 1393cbac8f63SCaesar Wang return 0; 1394cbac8f63SCaesar Wang } 1395cbac8f63SCaesar Wang 1396cbac8f63SCaesar Wang static int __maybe_unused rockchip_thermal_resume(struct device *dev) 1397cbac8f63SCaesar Wang { 139826d84c27SWolfram Sang struct rockchip_thermal_data *thermal = dev_get_drvdata(dev); 1399cbac8f63SCaesar Wang int i; 1400cbac8f63SCaesar Wang int error; 1401cbac8f63SCaesar Wang 1402cbac8f63SCaesar Wang error = clk_enable(thermal->clk); 1403cbac8f63SCaesar Wang if (error) 1404cbac8f63SCaesar Wang return error; 1405cbac8f63SCaesar Wang 1406cbac8f63SCaesar Wang error = clk_enable(thermal->pclk); 1407ab5b52f1SShawn Lin if (error) { 1408ab5b52f1SShawn Lin clk_disable(thermal->clk); 1409cbac8f63SCaesar Wang return error; 1410ab5b52f1SShawn Lin } 1411cbac8f63SCaesar Wang 1412cbac8f63SCaesar Wang rockchip_thermal_reset_controller(thermal->reset); 1413cbac8f63SCaesar Wang 1414b9484763SCaesar Wang thermal->chip->initialize(thermal->grf, thermal->regs, 1415b9484763SCaesar Wang thermal->tshut_polarity); 1416cbac8f63SCaesar Wang 14171d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) { 14181d98b618SCaesar Wang int id = thermal->sensors[i].id; 1419cbac8f63SCaesar Wang 1420cbac8f63SCaesar Wang thermal->chip->set_tshut_mode(id, thermal->regs, 1421cbac8f63SCaesar Wang thermal->tshut_mode); 1422d3530497SCaesar Wang 1423d3530497SCaesar Wang error = thermal->chip->set_tshut_temp(&thermal->chip->table, 1424ce74110dSCaesar Wang id, thermal->regs, 1425cbac8f63SCaesar Wang thermal->tshut_temp); 1426d3530497SCaesar Wang if (error) 142726d84c27SWolfram Sang dev_err(dev, "%s: invalid tshut=%d, error=%d\n", 1428d3530497SCaesar Wang __func__, thermal->tshut_temp, error); 1429cbac8f63SCaesar Wang } 1430cbac8f63SCaesar Wang 1431cbac8f63SCaesar Wang thermal->chip->control(thermal->regs, true); 1432cbac8f63SCaesar Wang 14331d98b618SCaesar Wang for (i = 0; i < thermal->chip->chn_num; i++) 1434cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(&thermal->sensors[i], true); 1435cbac8f63SCaesar Wang 14360f5ee062SHeiko Stuebner pinctrl_pm_select_default_state(dev); 14377e38a5b1SCaesar Wang 1438cbac8f63SCaesar Wang return 0; 1439cbac8f63SCaesar Wang } 1440cbac8f63SCaesar Wang 1441cbac8f63SCaesar Wang static SIMPLE_DEV_PM_OPS(rockchip_thermal_pm_ops, 1442cbac8f63SCaesar Wang rockchip_thermal_suspend, rockchip_thermal_resume); 1443cbac8f63SCaesar Wang 1444cbac8f63SCaesar Wang static struct platform_driver rockchip_thermal_driver = { 1445cbac8f63SCaesar Wang .driver = { 1446cbac8f63SCaesar Wang .name = "rockchip-thermal", 1447cbac8f63SCaesar Wang .pm = &rockchip_thermal_pm_ops, 1448cbac8f63SCaesar Wang .of_match_table = of_rockchip_thermal_match, 1449cbac8f63SCaesar Wang }, 1450cbac8f63SCaesar Wang .probe = rockchip_thermal_probe, 1451cbac8f63SCaesar Wang .remove = rockchip_thermal_remove, 1452cbac8f63SCaesar Wang }; 1453cbac8f63SCaesar Wang 1454cbac8f63SCaesar Wang module_platform_driver(rockchip_thermal_driver); 1455cbac8f63SCaesar Wang 1456cbac8f63SCaesar Wang MODULE_DESCRIPTION("ROCKCHIP THERMAL Driver"); 1457cbac8f63SCaesar Wang MODULE_AUTHOR("Rockchip, Inc."); 1458cbac8f63SCaesar Wang MODULE_LICENSE("GPL v2"); 1459cbac8f63SCaesar Wang MODULE_ALIAS("platform:rockchip-thermal"); 1460