12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2cbac8f63SCaesar Wang /*
3678065d5SCaesar Wang  * Copyright (c) 2014-2016, Fuzhou Rockchip Electronics Co., Ltd
420f0af75SCaesar Wang  * Caesar Wang <wxt@rock-chips.com>
5cbac8f63SCaesar Wang  */
6cbac8f63SCaesar Wang 
7cbac8f63SCaesar Wang #include <linux/clk.h>
8cbac8f63SCaesar Wang #include <linux/delay.h>
9cbac8f63SCaesar Wang #include <linux/interrupt.h>
10cbac8f63SCaesar Wang #include <linux/io.h>
11cbac8f63SCaesar Wang #include <linux/module.h>
12cbac8f63SCaesar Wang #include <linux/of.h>
13cbac8f63SCaesar Wang #include <linux/of_address.h>
14cbac8f63SCaesar Wang #include <linux/of_irq.h>
15cbac8f63SCaesar Wang #include <linux/platform_device.h>
16b9484763SCaesar Wang #include <linux/regmap.h>
17cbac8f63SCaesar Wang #include <linux/reset.h>
18cbac8f63SCaesar Wang #include <linux/thermal.h>
19b9484763SCaesar Wang #include <linux/mfd/syscon.h>
20c970872eSCaesar Wang #include <linux/pinctrl/consumer.h>
21cbac8f63SCaesar Wang 
2266ec4bfcSAmit Kucheria /*
23cbac8f63SCaesar Wang  * If the temperature over a period of time High,
24cbac8f63SCaesar Wang  * the resulting TSHUT gave CRU module,let it reset the entire chip,
25cbac8f63SCaesar Wang  * or via GPIO give PMIC.
26cbac8f63SCaesar Wang  */
27cbac8f63SCaesar Wang enum tshut_mode {
28cbac8f63SCaesar Wang 	TSHUT_MODE_CRU = 0,
29cbac8f63SCaesar Wang 	TSHUT_MODE_GPIO,
30cbac8f63SCaesar Wang };
31cbac8f63SCaesar Wang 
3266ec4bfcSAmit Kucheria /*
3313c1cfdaSCaesar Wang  * The system Temperature Sensors tshut(tshut) polarity
34cbac8f63SCaesar Wang  * the bit 8 is tshut polarity.
35cbac8f63SCaesar Wang  * 0: low active, 1: high active
36cbac8f63SCaesar Wang  */
37cbac8f63SCaesar Wang enum tshut_polarity {
38cbac8f63SCaesar Wang 	TSHUT_LOW_ACTIVE = 0,
39cbac8f63SCaesar Wang 	TSHUT_HIGH_ACTIVE,
40cbac8f63SCaesar Wang };
41cbac8f63SCaesar Wang 
4266ec4bfcSAmit Kucheria /*
43020ba95dSCaesar Wang  * The conversion table has the adc value and temperature.
44952418a3SCaesar Wang  * ADC_DECREMENT: the adc value is of diminishing.(e.g. rk3288_code_table)
45952418a3SCaesar Wang  * ADC_INCREMENT: the adc value is incremental.(e.g. rk3368_code_table)
46020ba95dSCaesar Wang  */
47020ba95dSCaesar Wang enum adc_sort_mode {
48020ba95dSCaesar Wang 	ADC_DECREMENT = 0,
49020ba95dSCaesar Wang 	ADC_INCREMENT,
50020ba95dSCaesar Wang };
51020ba95dSCaesar Wang 
52d27970b8SStefan Schaeckeler #include "thermal_hwmon.h"
53d27970b8SStefan Schaeckeler 
5413c1cfdaSCaesar Wang /**
55678065d5SCaesar Wang  * struct chip_tsadc_table - hold information about chip-specific differences
5613c1cfdaSCaesar Wang  * @id: conversion table
5713c1cfdaSCaesar Wang  * @length: size of conversion table
5813c1cfdaSCaesar Wang  * @data_mask: mask to apply on data inputs
5913c1cfdaSCaesar Wang  * @mode: sort mode of this adc variant (incrementing or decrementing)
6013c1cfdaSCaesar Wang  */
61ce74110dSCaesar Wang struct chip_tsadc_table {
62ce74110dSCaesar Wang 	const struct tsadc_table *id;
63ce74110dSCaesar Wang 	unsigned int length;
64ce74110dSCaesar Wang 	u32 data_mask;
65020ba95dSCaesar Wang 	enum adc_sort_mode mode;
66ce74110dSCaesar Wang };
67ce74110dSCaesar Wang 
68678065d5SCaesar Wang /**
69678065d5SCaesar Wang  * struct rockchip_tsadc_chip - hold the private data of tsadc chip
70f7cef1b7SSebastian Reichel  * @chn_offset: the channel offset of the first channel
71678065d5SCaesar Wang  * @chn_num: the channel number of tsadc chip
72678065d5SCaesar Wang  * @tshut_temp: the hardware-controlled shutdown temperature value
73678065d5SCaesar Wang  * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO)
74678065d5SCaesar Wang  * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
75678065d5SCaesar Wang  * @initialize: SoC special initialize tsadc controller method
76678065d5SCaesar Wang  * @irq_ack: clear the interrupt
7766ec4bfcSAmit Kucheria  * @control: enable/disable method for the tsadc controller
78678065d5SCaesar Wang  * @get_temp: get the temperature
7914848502SCaesar Wang  * @set_alarm_temp: set the high temperature interrupt
80678065d5SCaesar Wang  * @set_tshut_temp: set the hardware-controlled shutdown temperature
81678065d5SCaesar Wang  * @set_tshut_mode: set the hardware-controlled shutdown mode
82678065d5SCaesar Wang  * @table: the chip-specific conversion table
83678065d5SCaesar Wang  */
84cbac8f63SCaesar Wang struct rockchip_tsadc_chip {
851d98b618SCaesar Wang 	/* The sensor id of chip correspond to the ADC channel */
86f7cef1b7SSebastian Reichel 	int chn_offset;
871d98b618SCaesar Wang 	int chn_num;
881d98b618SCaesar Wang 
89cbac8f63SCaesar Wang 	/* The hardware-controlled tshut property */
90437df217SCaesar Wang 	int tshut_temp;
91cbac8f63SCaesar Wang 	enum tshut_mode tshut_mode;
92cbac8f63SCaesar Wang 	enum tshut_polarity tshut_polarity;
93cbac8f63SCaesar Wang 
94cbac8f63SCaesar Wang 	/* Chip-wide methods */
95b9484763SCaesar Wang 	void (*initialize)(struct regmap *grf,
96b9484763SCaesar Wang 			   void __iomem *reg, enum tshut_polarity p);
97cbac8f63SCaesar Wang 	void (*irq_ack)(void __iomem *reg);
98cbac8f63SCaesar Wang 	void (*control)(void __iomem *reg, bool on);
99cbac8f63SCaesar Wang 
100cbac8f63SCaesar Wang 	/* Per-sensor methods */
101cdd8b3f7SBrian Norris 	int (*get_temp)(const struct chip_tsadc_table *table,
102ce74110dSCaesar Wang 			int chn, void __iomem *reg, int *temp);
103d3530497SCaesar Wang 	int (*set_alarm_temp)(const struct chip_tsadc_table *table,
10414848502SCaesar Wang 			      int chn, void __iomem *reg, int temp);
105d3530497SCaesar Wang 	int (*set_tshut_temp)(const struct chip_tsadc_table *table,
106437df217SCaesar Wang 			      int chn, void __iomem *reg, int temp);
107cbac8f63SCaesar Wang 	void (*set_tshut_mode)(int chn, void __iomem *reg, enum tshut_mode m);
108ce74110dSCaesar Wang 
109ce74110dSCaesar Wang 	/* Per-table methods */
110ce74110dSCaesar Wang 	struct chip_tsadc_table table;
111cbac8f63SCaesar Wang };
112cbac8f63SCaesar Wang 
113678065d5SCaesar Wang /**
114678065d5SCaesar Wang  * struct rockchip_thermal_sensor - hold the information of thermal sensor
115678065d5SCaesar Wang  * @thermal:  pointer to the platform/configuration data
116678065d5SCaesar Wang  * @tzd: pointer to a thermal zone
117678065d5SCaesar Wang  * @id: identifier of the thermal sensor
118678065d5SCaesar Wang  */
119cbac8f63SCaesar Wang struct rockchip_thermal_sensor {
120cbac8f63SCaesar Wang 	struct rockchip_thermal_data *thermal;
121cbac8f63SCaesar Wang 	struct thermal_zone_device *tzd;
1221d98b618SCaesar Wang 	int id;
123cbac8f63SCaesar Wang };
124cbac8f63SCaesar Wang 
125678065d5SCaesar Wang /**
126678065d5SCaesar Wang  * struct rockchip_thermal_data - hold the private data of thermal driver
127678065d5SCaesar Wang  * @chip: pointer to the platform/configuration data
128678065d5SCaesar Wang  * @pdev: platform device of thermal
129678065d5SCaesar Wang  * @reset: the reset controller of tsadc
13066ec4bfcSAmit Kucheria  * @sensors: array of thermal sensors
131678065d5SCaesar Wang  * @clk: the controller clock is divided by the exteral 24MHz
132678065d5SCaesar Wang  * @pclk: the advanced peripherals bus clock
133678065d5SCaesar Wang  * @grf: the general register file will be used to do static set by software
134678065d5SCaesar Wang  * @regs: the base address of tsadc controller
135678065d5SCaesar Wang  * @tshut_temp: the hardware-controlled shutdown temperature value
136678065d5SCaesar Wang  * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO)
137678065d5SCaesar Wang  * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
138678065d5SCaesar Wang  */
139cbac8f63SCaesar Wang struct rockchip_thermal_data {
140cbac8f63SCaesar Wang 	const struct rockchip_tsadc_chip *chip;
141cbac8f63SCaesar Wang 	struct platform_device *pdev;
142cbac8f63SCaesar Wang 	struct reset_control *reset;
143cbac8f63SCaesar Wang 
144*267f5965SSebastian Reichel 	struct rockchip_thermal_sensor *sensors;
145cbac8f63SCaesar Wang 
146cbac8f63SCaesar Wang 	struct clk *clk;
147cbac8f63SCaesar Wang 	struct clk *pclk;
148cbac8f63SCaesar Wang 
149b9484763SCaesar Wang 	struct regmap *grf;
150cbac8f63SCaesar Wang 	void __iomem *regs;
151cbac8f63SCaesar Wang 
152437df217SCaesar Wang 	int tshut_temp;
153cbac8f63SCaesar Wang 	enum tshut_mode tshut_mode;
154cbac8f63SCaesar Wang 	enum tshut_polarity tshut_polarity;
155cbac8f63SCaesar Wang };
156cbac8f63SCaesar Wang 
1576d5dad7bSRandy Dunlap /*
158952418a3SCaesar Wang  * TSADC Sensor Register description:
159952418a3SCaesar Wang  *
160952418a3SCaesar Wang  * TSADCV2_* are used for RK3288 SoCs, the other chips can reuse it.
161952418a3SCaesar Wang  * TSADCV3_* are used for newer SoCs than RK3288. (e.g: RK3228, RK3399)
162952418a3SCaesar Wang  *
163952418a3SCaesar Wang  */
164b9484763SCaesar Wang #define TSADCV2_USER_CON			0x00
165cbac8f63SCaesar Wang #define TSADCV2_AUTO_CON			0x04
166cbac8f63SCaesar Wang #define TSADCV2_INT_EN				0x08
167cbac8f63SCaesar Wang #define TSADCV2_INT_PD				0x0c
168cbac8f63SCaesar Wang #define TSADCV2_DATA(chn)			(0x20 + (chn) * 0x04)
16914848502SCaesar Wang #define TSADCV2_COMP_INT(chn)		        (0x30 + (chn) * 0x04)
170cbac8f63SCaesar Wang #define TSADCV2_COMP_SHUT(chn)		        (0x40 + (chn) * 0x04)
171cbac8f63SCaesar Wang #define TSADCV2_HIGHT_INT_DEBOUNCE		0x60
172cbac8f63SCaesar Wang #define TSADCV2_HIGHT_TSHUT_DEBOUNCE		0x64
173cbac8f63SCaesar Wang #define TSADCV2_AUTO_PERIOD			0x68
174cbac8f63SCaesar Wang #define TSADCV2_AUTO_PERIOD_HT			0x6c
175cbac8f63SCaesar Wang 
176cbac8f63SCaesar Wang #define TSADCV2_AUTO_EN				BIT(0)
177cbac8f63SCaesar Wang #define TSADCV2_AUTO_SRC_EN(chn)		BIT(4 + (chn))
178cbac8f63SCaesar Wang #define TSADCV2_AUTO_TSHUT_POLARITY_HIGH	BIT(8)
179678065d5SCaesar Wang 
1807ea38c6cSCaesar Wang #define TSADCV3_AUTO_Q_SEL_EN			BIT(1)
181cbac8f63SCaesar Wang 
182cbac8f63SCaesar Wang #define TSADCV2_INT_SRC_EN(chn)			BIT(chn)
183cbac8f63SCaesar Wang #define TSADCV2_SHUT_2GPIO_SRC_EN(chn)		BIT(4 + (chn))
184cbac8f63SCaesar Wang #define TSADCV2_SHUT_2CRU_SRC_EN(chn)		BIT(8 + (chn))
185cbac8f63SCaesar Wang 
186452e01b3SDmitry Torokhov #define TSADCV2_INT_PD_CLEAR_MASK		~BIT(8)
187952418a3SCaesar Wang #define TSADCV3_INT_PD_CLEAR_MASK		~BIT(16)
188cbac8f63SCaesar Wang 
189cbac8f63SCaesar Wang #define TSADCV2_DATA_MASK			0xfff
19020f0af75SCaesar Wang #define TSADCV3_DATA_MASK			0x3ff
19120f0af75SCaesar Wang 
192cbac8f63SCaesar Wang #define TSADCV2_HIGHT_INT_DEBOUNCE_COUNT	4
193cbac8f63SCaesar Wang #define TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT	4
19446667879SCaesar Wang #define TSADCV2_AUTO_PERIOD_TIME		250 /* 250ms */
19546667879SCaesar Wang #define TSADCV2_AUTO_PERIOD_HT_TIME		50  /* 50ms */
1965ef62de7SRocky Hao #define TSADCV3_AUTO_PERIOD_TIME		1875 /* 2.5ms */
1975ef62de7SRocky Hao #define TSADCV3_AUTO_PERIOD_HT_TIME		1875 /* 2.5ms */
19846667879SCaesar Wang 
19916bee043SFinley Xiao #define TSADCV5_AUTO_PERIOD_TIME		1622 /* 2.5ms */
20016bee043SFinley Xiao #define TSADCV5_AUTO_PERIOD_HT_TIME		1622 /* 2.5ms */
20116bee043SFinley Xiao 
202b9484763SCaesar Wang #define TSADCV2_USER_INTER_PD_SOC		0x340 /* 13 clocks */
20316bee043SFinley Xiao #define TSADCV5_USER_INTER_PD_SOC		0xfc0 /* 97us, at least 90us */
204b9484763SCaesar Wang 
205b9484763SCaesar Wang #define GRF_SARADC_TESTBIT			0x0e644
206b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_L			0x0e648
207b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_H			0x0e64c
208b9484763SCaesar Wang 
209ffd1b122SElaine Zhang #define PX30_GRF_SOC_CON2			0x0408
210ffd1b122SElaine Zhang 
21116bee043SFinley Xiao #define RK3568_GRF_TSADC_CON			0x0600
21216bee043SFinley Xiao #define RK3568_GRF_TSADC_ANA_REG0		(0x10001 << 0)
21316bee043SFinley Xiao #define RK3568_GRF_TSADC_ANA_REG1		(0x10001 << 1)
21416bee043SFinley Xiao #define RK3568_GRF_TSADC_ANA_REG2		(0x10001 << 2)
21516bee043SFinley Xiao #define RK3568_GRF_TSADC_TSEN			(0x10001 << 8)
21616bee043SFinley Xiao 
217b9484763SCaesar Wang #define GRF_SARADC_TESTBIT_ON			(0x10001 << 2)
218b9484763SCaesar Wang #define GRF_TSADC_TESTBIT_H_ON			(0x10001 << 2)
21923f75e48SRocky Hao #define GRF_TSADC_VCM_EN_L			(0x10001 << 7)
22023f75e48SRocky Hao #define GRF_TSADC_VCM_EN_H			(0x10001 << 7)
221cbac8f63SCaesar Wang 
222ffd1b122SElaine Zhang #define GRF_CON_TSADC_CH_INV			(0x10001 << 1)
223ffd1b122SElaine Zhang 
224678065d5SCaesar Wang /**
225678065d5SCaesar Wang  * struct tsadc_table - code to temperature conversion table
226678065d5SCaesar Wang  * @code: the value of adc channel
227678065d5SCaesar Wang  * @temp: the temperature
228678065d5SCaesar Wang  * Note:
229678065d5SCaesar Wang  * code to temperature mapping of the temperature sensor is a piece wise linear
230678065d5SCaesar Wang  * curve.Any temperature, code faling between to 2 give temperatures can be
231678065d5SCaesar Wang  * linearly interpolated.
232678065d5SCaesar Wang  * Code to Temperature mapping should be updated based on manufacturer results.
233678065d5SCaesar Wang  */
234cbac8f63SCaesar Wang struct tsadc_table {
235d9a241cbSDmitry Torokhov 	u32 code;
236437df217SCaesar Wang 	int temp;
237cbac8f63SCaesar Wang };
238cbac8f63SCaesar Wang 
2394eca8cacSRocky Hao static const struct tsadc_table rv1108_table[] = {
2404eca8cacSRocky Hao 	{0, -40000},
2414eca8cacSRocky Hao 	{374, -40000},
2424eca8cacSRocky Hao 	{382, -35000},
2434eca8cacSRocky Hao 	{389, -30000},
2444eca8cacSRocky Hao 	{397, -25000},
2454eca8cacSRocky Hao 	{405, -20000},
2464eca8cacSRocky Hao 	{413, -15000},
2474eca8cacSRocky Hao 	{421, -10000},
2484eca8cacSRocky Hao 	{429, -5000},
2494eca8cacSRocky Hao 	{436, 0},
2504eca8cacSRocky Hao 	{444, 5000},
2514eca8cacSRocky Hao 	{452, 10000},
2524eca8cacSRocky Hao 	{460, 15000},
2534eca8cacSRocky Hao 	{468, 20000},
2544eca8cacSRocky Hao 	{476, 25000},
2554eca8cacSRocky Hao 	{483, 30000},
2564eca8cacSRocky Hao 	{491, 35000},
2574eca8cacSRocky Hao 	{499, 40000},
2584eca8cacSRocky Hao 	{507, 45000},
2594eca8cacSRocky Hao 	{515, 50000},
2604eca8cacSRocky Hao 	{523, 55000},
2614eca8cacSRocky Hao 	{531, 60000},
2624eca8cacSRocky Hao 	{539, 65000},
2634eca8cacSRocky Hao 	{547, 70000},
2644eca8cacSRocky Hao 	{555, 75000},
2654eca8cacSRocky Hao 	{562, 80000},
2664eca8cacSRocky Hao 	{570, 85000},
2674eca8cacSRocky Hao 	{578, 90000},
2684eca8cacSRocky Hao 	{586, 95000},
2694eca8cacSRocky Hao 	{594, 100000},
2704eca8cacSRocky Hao 	{602, 105000},
2714eca8cacSRocky Hao 	{610, 110000},
2724eca8cacSRocky Hao 	{618, 115000},
2734eca8cacSRocky Hao 	{626, 120000},
2744eca8cacSRocky Hao 	{634, 125000},
2754eca8cacSRocky Hao 	{TSADCV2_DATA_MASK, 125000},
2764eca8cacSRocky Hao };
2774eca8cacSRocky Hao 
278952418a3SCaesar Wang static const struct tsadc_table rk3228_code_table[] = {
2797ea38c6cSCaesar Wang 	{0, -40000},
2807ea38c6cSCaesar Wang 	{588, -40000},
2817ea38c6cSCaesar Wang 	{593, -35000},
2827ea38c6cSCaesar Wang 	{598, -30000},
2837ea38c6cSCaesar Wang 	{603, -25000},
2847ea38c6cSCaesar Wang 	{608, -20000},
2857ea38c6cSCaesar Wang 	{613, -15000},
2867ea38c6cSCaesar Wang 	{618, -10000},
2877ea38c6cSCaesar Wang 	{623, -5000},
2887ea38c6cSCaesar Wang 	{629, 0},
2897ea38c6cSCaesar Wang 	{634, 5000},
2907ea38c6cSCaesar Wang 	{639, 10000},
2917ea38c6cSCaesar Wang 	{644, 15000},
2927ea38c6cSCaesar Wang 	{649, 20000},
2937ea38c6cSCaesar Wang 	{654, 25000},
2947ea38c6cSCaesar Wang 	{660, 30000},
2957ea38c6cSCaesar Wang 	{665, 35000},
2967ea38c6cSCaesar Wang 	{670, 40000},
2977ea38c6cSCaesar Wang 	{675, 45000},
2987ea38c6cSCaesar Wang 	{681, 50000},
2997ea38c6cSCaesar Wang 	{686, 55000},
3007ea38c6cSCaesar Wang 	{691, 60000},
3017ea38c6cSCaesar Wang 	{696, 65000},
3027ea38c6cSCaesar Wang 	{702, 70000},
3037ea38c6cSCaesar Wang 	{707, 75000},
3047ea38c6cSCaesar Wang 	{712, 80000},
3057ea38c6cSCaesar Wang 	{717, 85000},
3067ea38c6cSCaesar Wang 	{723, 90000},
3077ea38c6cSCaesar Wang 	{728, 95000},
3087ea38c6cSCaesar Wang 	{733, 100000},
3097ea38c6cSCaesar Wang 	{738, 105000},
3107ea38c6cSCaesar Wang 	{744, 110000},
3117ea38c6cSCaesar Wang 	{749, 115000},
3127ea38c6cSCaesar Wang 	{754, 120000},
3137ea38c6cSCaesar Wang 	{760, 125000},
3147ea38c6cSCaesar Wang 	{TSADCV2_DATA_MASK, 125000},
3157b02a5e7SCaesar Wang };
3167b02a5e7SCaesar Wang 
317952418a3SCaesar Wang static const struct tsadc_table rk3288_code_table[] = {
318cbac8f63SCaesar Wang 	{TSADCV2_DATA_MASK, -40000},
319cbac8f63SCaesar Wang 	{3800, -40000},
320cbac8f63SCaesar Wang 	{3792, -35000},
321cbac8f63SCaesar Wang 	{3783, -30000},
322cbac8f63SCaesar Wang 	{3774, -25000},
323cbac8f63SCaesar Wang 	{3765, -20000},
324cbac8f63SCaesar Wang 	{3756, -15000},
325cbac8f63SCaesar Wang 	{3747, -10000},
326cbac8f63SCaesar Wang 	{3737, -5000},
327cbac8f63SCaesar Wang 	{3728, 0},
328cbac8f63SCaesar Wang 	{3718, 5000},
329cbac8f63SCaesar Wang 	{3708, 10000},
330cbac8f63SCaesar Wang 	{3698, 15000},
331cbac8f63SCaesar Wang 	{3688, 20000},
332cbac8f63SCaesar Wang 	{3678, 25000},
333cbac8f63SCaesar Wang 	{3667, 30000},
334cbac8f63SCaesar Wang 	{3656, 35000},
335cbac8f63SCaesar Wang 	{3645, 40000},
336cbac8f63SCaesar Wang 	{3634, 45000},
337cbac8f63SCaesar Wang 	{3623, 50000},
338cbac8f63SCaesar Wang 	{3611, 55000},
339cbac8f63SCaesar Wang 	{3600, 60000},
340cbac8f63SCaesar Wang 	{3588, 65000},
341cbac8f63SCaesar Wang 	{3575, 70000},
342cbac8f63SCaesar Wang 	{3563, 75000},
343cbac8f63SCaesar Wang 	{3550, 80000},
344cbac8f63SCaesar Wang 	{3537, 85000},
345cbac8f63SCaesar Wang 	{3524, 90000},
346cbac8f63SCaesar Wang 	{3510, 95000},
347cbac8f63SCaesar Wang 	{3496, 100000},
348cbac8f63SCaesar Wang 	{3482, 105000},
349cbac8f63SCaesar Wang 	{3467, 110000},
350cbac8f63SCaesar Wang 	{3452, 115000},
351cbac8f63SCaesar Wang 	{3437, 120000},
352cbac8f63SCaesar Wang 	{3421, 125000},
353cadf29dcSCaesar Wang 	{0, 125000},
354cbac8f63SCaesar Wang };
355cbac8f63SCaesar Wang 
356eda519d5SRocky Hao static const struct tsadc_table rk3328_code_table[] = {
357eda519d5SRocky Hao 	{0, -40000},
358eda519d5SRocky Hao 	{296, -40000},
359eda519d5SRocky Hao 	{304, -35000},
360eda519d5SRocky Hao 	{313, -30000},
361eda519d5SRocky Hao 	{331, -20000},
362eda519d5SRocky Hao 	{340, -15000},
363eda519d5SRocky Hao 	{349, -10000},
364eda519d5SRocky Hao 	{359, -5000},
365eda519d5SRocky Hao 	{368, 0},
366eda519d5SRocky Hao 	{378, 5000},
367eda519d5SRocky Hao 	{388, 10000},
368eda519d5SRocky Hao 	{398, 15000},
369eda519d5SRocky Hao 	{408, 20000},
370eda519d5SRocky Hao 	{418, 25000},
371eda519d5SRocky Hao 	{429, 30000},
372eda519d5SRocky Hao 	{440, 35000},
373eda519d5SRocky Hao 	{451, 40000},
374eda519d5SRocky Hao 	{462, 45000},
375eda519d5SRocky Hao 	{473, 50000},
376eda519d5SRocky Hao 	{485, 55000},
377eda519d5SRocky Hao 	{496, 60000},
378eda519d5SRocky Hao 	{508, 65000},
379eda519d5SRocky Hao 	{521, 70000},
380eda519d5SRocky Hao 	{533, 75000},
381eda519d5SRocky Hao 	{546, 80000},
382eda519d5SRocky Hao 	{559, 85000},
383eda519d5SRocky Hao 	{572, 90000},
384eda519d5SRocky Hao 	{586, 95000},
385eda519d5SRocky Hao 	{600, 100000},
386eda519d5SRocky Hao 	{614, 105000},
387eda519d5SRocky Hao 	{629, 110000},
388eda519d5SRocky Hao 	{644, 115000},
389eda519d5SRocky Hao 	{659, 120000},
390eda519d5SRocky Hao 	{675, 125000},
391eda519d5SRocky Hao 	{TSADCV2_DATA_MASK, 125000},
392eda519d5SRocky Hao };
393eda519d5SRocky Hao 
394952418a3SCaesar Wang static const struct tsadc_table rk3368_code_table[] = {
39520f0af75SCaesar Wang 	{0, -40000},
39620f0af75SCaesar Wang 	{106, -40000},
39720f0af75SCaesar Wang 	{108, -35000},
39820f0af75SCaesar Wang 	{110, -30000},
39920f0af75SCaesar Wang 	{112, -25000},
40020f0af75SCaesar Wang 	{114, -20000},
40120f0af75SCaesar Wang 	{116, -15000},
40220f0af75SCaesar Wang 	{118, -10000},
40320f0af75SCaesar Wang 	{120, -5000},
40420f0af75SCaesar Wang 	{122, 0},
40520f0af75SCaesar Wang 	{124, 5000},
40620f0af75SCaesar Wang 	{126, 10000},
40720f0af75SCaesar Wang 	{128, 15000},
40820f0af75SCaesar Wang 	{130, 20000},
40920f0af75SCaesar Wang 	{132, 25000},
41020f0af75SCaesar Wang 	{134, 30000},
41120f0af75SCaesar Wang 	{136, 35000},
41220f0af75SCaesar Wang 	{138, 40000},
41320f0af75SCaesar Wang 	{140, 45000},
41420f0af75SCaesar Wang 	{142, 50000},
41520f0af75SCaesar Wang 	{144, 55000},
41620f0af75SCaesar Wang 	{146, 60000},
41720f0af75SCaesar Wang 	{148, 65000},
41820f0af75SCaesar Wang 	{150, 70000},
41920f0af75SCaesar Wang 	{152, 75000},
42020f0af75SCaesar Wang 	{154, 80000},
42120f0af75SCaesar Wang 	{156, 85000},
42220f0af75SCaesar Wang 	{158, 90000},
42320f0af75SCaesar Wang 	{160, 95000},
42420f0af75SCaesar Wang 	{162, 100000},
42520f0af75SCaesar Wang 	{163, 105000},
42620f0af75SCaesar Wang 	{165, 110000},
42720f0af75SCaesar Wang 	{167, 115000},
42820f0af75SCaesar Wang 	{169, 120000},
42920f0af75SCaesar Wang 	{171, 125000},
43020f0af75SCaesar Wang 	{TSADCV3_DATA_MASK, 125000},
43120f0af75SCaesar Wang };
43220f0af75SCaesar Wang 
433952418a3SCaesar Wang static const struct tsadc_table rk3399_code_table[] = {
4347ea38c6cSCaesar Wang 	{0, -40000},
435f762a35dSCaesar Wang 	{402, -40000},
436f762a35dSCaesar Wang 	{410, -35000},
437f762a35dSCaesar Wang 	{419, -30000},
438f762a35dSCaesar Wang 	{427, -25000},
439f762a35dSCaesar Wang 	{436, -20000},
440f762a35dSCaesar Wang 	{444, -15000},
441f762a35dSCaesar Wang 	{453, -10000},
442f762a35dSCaesar Wang 	{461, -5000},
443f762a35dSCaesar Wang 	{470, 0},
444f762a35dSCaesar Wang 	{478, 5000},
445f762a35dSCaesar Wang 	{487, 10000},
446f762a35dSCaesar Wang 	{496, 15000},
447f762a35dSCaesar Wang 	{504, 20000},
448f762a35dSCaesar Wang 	{513, 25000},
449f762a35dSCaesar Wang 	{521, 30000},
450f762a35dSCaesar Wang 	{530, 35000},
451f762a35dSCaesar Wang 	{538, 40000},
452f762a35dSCaesar Wang 	{547, 45000},
453f762a35dSCaesar Wang 	{555, 50000},
454f762a35dSCaesar Wang 	{564, 55000},
455f762a35dSCaesar Wang 	{573, 60000},
456f762a35dSCaesar Wang 	{581, 65000},
457f762a35dSCaesar Wang 	{590, 70000},
458f762a35dSCaesar Wang 	{599, 75000},
459f762a35dSCaesar Wang 	{607, 80000},
460f762a35dSCaesar Wang 	{616, 85000},
461f762a35dSCaesar Wang 	{624, 90000},
462f762a35dSCaesar Wang 	{633, 95000},
463f762a35dSCaesar Wang 	{642, 100000},
464f762a35dSCaesar Wang 	{650, 105000},
465f762a35dSCaesar Wang 	{659, 110000},
466f762a35dSCaesar Wang 	{668, 115000},
467f762a35dSCaesar Wang 	{677, 120000},
468f762a35dSCaesar Wang 	{685, 125000},
4697ea38c6cSCaesar Wang 	{TSADCV3_DATA_MASK, 125000},
470b0d70338SCaesar Wang };
471b0d70338SCaesar Wang 
47216bee043SFinley Xiao static const struct tsadc_table rk3568_code_table[] = {
47316bee043SFinley Xiao 	{0, -40000},
47416bee043SFinley Xiao 	{1584, -40000},
47516bee043SFinley Xiao 	{1620, -35000},
47616bee043SFinley Xiao 	{1652, -30000},
47716bee043SFinley Xiao 	{1688, -25000},
47816bee043SFinley Xiao 	{1720, -20000},
47916bee043SFinley Xiao 	{1756, -15000},
48016bee043SFinley Xiao 	{1788, -10000},
48116bee043SFinley Xiao 	{1824, -5000},
48216bee043SFinley Xiao 	{1856, 0},
48316bee043SFinley Xiao 	{1892, 5000},
48416bee043SFinley Xiao 	{1924, 10000},
48516bee043SFinley Xiao 	{1956, 15000},
48616bee043SFinley Xiao 	{1992, 20000},
48716bee043SFinley Xiao 	{2024, 25000},
48816bee043SFinley Xiao 	{2060, 30000},
48916bee043SFinley Xiao 	{2092, 35000},
49016bee043SFinley Xiao 	{2128, 40000},
49116bee043SFinley Xiao 	{2160, 45000},
49216bee043SFinley Xiao 	{2196, 50000},
49316bee043SFinley Xiao 	{2228, 55000},
49416bee043SFinley Xiao 	{2264, 60000},
49516bee043SFinley Xiao 	{2300, 65000},
49616bee043SFinley Xiao 	{2332, 70000},
49716bee043SFinley Xiao 	{2368, 75000},
49816bee043SFinley Xiao 	{2400, 80000},
49916bee043SFinley Xiao 	{2436, 85000},
50016bee043SFinley Xiao 	{2468, 90000},
50116bee043SFinley Xiao 	{2500, 95000},
50216bee043SFinley Xiao 	{2536, 100000},
50316bee043SFinley Xiao 	{2572, 105000},
50416bee043SFinley Xiao 	{2604, 110000},
50516bee043SFinley Xiao 	{2636, 115000},
50616bee043SFinley Xiao 	{2672, 120000},
50716bee043SFinley Xiao 	{2704, 125000},
50816bee043SFinley Xiao 	{TSADCV2_DATA_MASK, 125000},
50916bee043SFinley Xiao };
51016bee043SFinley Xiao 
511cdd8b3f7SBrian Norris static u32 rk_tsadcv2_temp_to_code(const struct chip_tsadc_table *table,
512437df217SCaesar Wang 				   int temp)
513cbac8f63SCaesar Wang {
514cbac8f63SCaesar Wang 	int high, low, mid;
515cadf29dcSCaesar Wang 	unsigned long num;
516cadf29dcSCaesar Wang 	unsigned int denom;
517d3530497SCaesar Wang 	u32 error = table->data_mask;
518cbac8f63SCaesar Wang 
519cbac8f63SCaesar Wang 	low = 0;
520cadf29dcSCaesar Wang 	high = (table->length - 1) - 1; /* ignore the last check for table */
521cbac8f63SCaesar Wang 	mid = (high + low) / 2;
522cbac8f63SCaesar Wang 
5231f09ba82SCaesar Wang 	/* Return mask code data when the temp is over table range */
524d3530497SCaesar Wang 	if (temp < table->id[low].temp || temp > table->id[high].temp)
5251f09ba82SCaesar Wang 		goto exit;
526cbac8f63SCaesar Wang 
527cbac8f63SCaesar Wang 	while (low <= high) {
528cdd8b3f7SBrian Norris 		if (temp == table->id[mid].temp)
529cdd8b3f7SBrian Norris 			return table->id[mid].code;
530cdd8b3f7SBrian Norris 		else if (temp < table->id[mid].temp)
531cbac8f63SCaesar Wang 			high = mid - 1;
532cbac8f63SCaesar Wang 		else
533cbac8f63SCaesar Wang 			low = mid + 1;
534cbac8f63SCaesar Wang 		mid = (low + high) / 2;
535cbac8f63SCaesar Wang 	}
536cbac8f63SCaesar Wang 
537cadf29dcSCaesar Wang 	/*
538cadf29dcSCaesar Wang 	 * The conversion code granularity provided by the table. Let's
539cadf29dcSCaesar Wang 	 * assume that the relationship between temperature and
540cadf29dcSCaesar Wang 	 * analog value between 2 table entries is linear and interpolate
541cadf29dcSCaesar Wang 	 * to produce less granular result.
542cadf29dcSCaesar Wang 	 */
543cadf29dcSCaesar Wang 	num = abs(table->id[mid + 1].code - table->id[mid].code);
544cadf29dcSCaesar Wang 	num *= temp - table->id[mid].temp;
545cadf29dcSCaesar Wang 	denom = table->id[mid + 1].temp - table->id[mid].temp;
546cadf29dcSCaesar Wang 
547cadf29dcSCaesar Wang 	switch (table->mode) {
548cadf29dcSCaesar Wang 	case ADC_DECREMENT:
549cadf29dcSCaesar Wang 		return table->id[mid].code - (num / denom);
550cadf29dcSCaesar Wang 	case ADC_INCREMENT:
551cadf29dcSCaesar Wang 		return table->id[mid].code + (num / denom);
552cadf29dcSCaesar Wang 	default:
553cadf29dcSCaesar Wang 		pr_err("%s: unknown table mode: %d\n", __func__, table->mode);
554cadf29dcSCaesar Wang 		return error;
555cadf29dcSCaesar Wang 	}
556cadf29dcSCaesar Wang 
5571f09ba82SCaesar Wang exit:
558e6ed1b4aSBrian Norris 	pr_err("%s: invalid temperature, temp=%d error=%d\n",
559e6ed1b4aSBrian Norris 	       __func__, temp, error);
5601f09ba82SCaesar Wang 	return error;
561cbac8f63SCaesar Wang }
562cbac8f63SCaesar Wang 
563cdd8b3f7SBrian Norris static int rk_tsadcv2_code_to_temp(const struct chip_tsadc_table *table,
564cdd8b3f7SBrian Norris 				   u32 code, int *temp)
565cbac8f63SCaesar Wang {
566d9a241cbSDmitry Torokhov 	unsigned int low = 1;
567cdd8b3f7SBrian Norris 	unsigned int high = table->length - 1;
5681e9a1aeaSCaesar Wang 	unsigned int mid = (low + high) / 2;
5691e9a1aeaSCaesar Wang 	unsigned int num;
5701e9a1aeaSCaesar Wang 	unsigned long denom;
571cbac8f63SCaesar Wang 
572cdd8b3f7SBrian Norris 	WARN_ON(table->length < 2);
573cbac8f63SCaesar Wang 
574cdd8b3f7SBrian Norris 	switch (table->mode) {
575020ba95dSCaesar Wang 	case ADC_DECREMENT:
576cdd8b3f7SBrian Norris 		code &= table->data_mask;
577db831886SCaesar Wang 		if (code <= table->id[high].code)
578d9a241cbSDmitry Torokhov 			return -EAGAIN;		/* Incorrect reading */
579d9a241cbSDmitry Torokhov 
580d9a241cbSDmitry Torokhov 		while (low <= high) {
581cdd8b3f7SBrian Norris 			if (code >= table->id[mid].code &&
582cdd8b3f7SBrian Norris 			    code < table->id[mid - 1].code)
5831e9a1aeaSCaesar Wang 				break;
584cdd8b3f7SBrian Norris 			else if (code < table->id[mid].code)
585cbac8f63SCaesar Wang 				low = mid + 1;
586cbac8f63SCaesar Wang 			else
587cbac8f63SCaesar Wang 				high = mid - 1;
588020ba95dSCaesar Wang 
589cbac8f63SCaesar Wang 			mid = (low + high) / 2;
590cbac8f63SCaesar Wang 		}
591020ba95dSCaesar Wang 		break;
592020ba95dSCaesar Wang 	case ADC_INCREMENT:
593cdd8b3f7SBrian Norris 		code &= table->data_mask;
594cdd8b3f7SBrian Norris 		if (code < table->id[low].code)
595020ba95dSCaesar Wang 			return -EAGAIN;		/* Incorrect reading */
596020ba95dSCaesar Wang 
597020ba95dSCaesar Wang 		while (low <= high) {
598cdd8b3f7SBrian Norris 			if (code <= table->id[mid].code &&
599cdd8b3f7SBrian Norris 			    code > table->id[mid - 1].code)
600020ba95dSCaesar Wang 				break;
601cdd8b3f7SBrian Norris 			else if (code > table->id[mid].code)
602020ba95dSCaesar Wang 				low = mid + 1;
603020ba95dSCaesar Wang 			else
604020ba95dSCaesar Wang 				high = mid - 1;
605020ba95dSCaesar Wang 
606020ba95dSCaesar Wang 			mid = (low + high) / 2;
607020ba95dSCaesar Wang 		}
608020ba95dSCaesar Wang 		break;
609020ba95dSCaesar Wang 	default:
610cdd8b3f7SBrian Norris 		pr_err("%s: unknown table mode: %d\n", __func__, table->mode);
611e6ed1b4aSBrian Norris 		return -EINVAL;
612020ba95dSCaesar Wang 	}
613cbac8f63SCaesar Wang 
6141e9a1aeaSCaesar Wang 	/*
6151e9a1aeaSCaesar Wang 	 * The 5C granularity provided by the table is too much. Let's
6161e9a1aeaSCaesar Wang 	 * assume that the relationship between sensor readings and
6171e9a1aeaSCaesar Wang 	 * temperature between 2 table entries is linear and interpolate
6181e9a1aeaSCaesar Wang 	 * to produce less granular result.
6191e9a1aeaSCaesar Wang 	 */
620cdd8b3f7SBrian Norris 	num = table->id[mid].temp - table->id[mid - 1].temp;
621cdd8b3f7SBrian Norris 	num *= abs(table->id[mid - 1].code - code);
622cdd8b3f7SBrian Norris 	denom = abs(table->id[mid - 1].code - table->id[mid].code);
623cdd8b3f7SBrian Norris 	*temp = table->id[mid - 1].temp + (num / denom);
624d9a241cbSDmitry Torokhov 
625d9a241cbSDmitry Torokhov 	return 0;
626cbac8f63SCaesar Wang }
627cbac8f63SCaesar Wang 
628cbac8f63SCaesar Wang /**
629144c5565SCaesar Wang  * rk_tsadcv2_initialize - initialize TASDC Controller.
63066ec4bfcSAmit Kucheria  * @grf: the general register file will be used to do static set by software
63166ec4bfcSAmit Kucheria  * @regs: the base address of tsadc controller
63266ec4bfcSAmit Kucheria  * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
633144c5565SCaesar Wang  *
634144c5565SCaesar Wang  * (1) Set TSADC_V2_AUTO_PERIOD:
635144c5565SCaesar Wang  *     Configure the interleave between every two accessing of
636144c5565SCaesar Wang  *     TSADC in normal operation.
637144c5565SCaesar Wang  *
638144c5565SCaesar Wang  * (2) Set TSADCV2_AUTO_PERIOD_HT:
639144c5565SCaesar Wang  *     Configure the interleave between every two accessing of
640144c5565SCaesar Wang  *     TSADC after the temperature is higher than COM_SHUT or COM_INT.
641144c5565SCaesar Wang  *
642144c5565SCaesar Wang  * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE:
643144c5565SCaesar Wang  *     If the temperature is higher than COMP_INT or COMP_SHUT for
644cbac8f63SCaesar Wang  *     "debounce" times, TSADC controller will generate interrupt or TSHUT.
645cbac8f63SCaesar Wang  */
646b9484763SCaesar Wang static void rk_tsadcv2_initialize(struct regmap *grf, void __iomem *regs,
647cbac8f63SCaesar Wang 				  enum tshut_polarity tshut_polarity)
648cbac8f63SCaesar Wang {
649cbac8f63SCaesar Wang 	if (tshut_polarity == TSHUT_HIGH_ACTIVE)
650452e01b3SDmitry Torokhov 		writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
651cbac8f63SCaesar Wang 			       regs + TSADCV2_AUTO_CON);
652cbac8f63SCaesar Wang 	else
653452e01b3SDmitry Torokhov 		writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
654cbac8f63SCaesar Wang 			       regs + TSADCV2_AUTO_CON);
655cbac8f63SCaesar Wang 
656cbac8f63SCaesar Wang 	writel_relaxed(TSADCV2_AUTO_PERIOD_TIME, regs + TSADCV2_AUTO_PERIOD);
657cbac8f63SCaesar Wang 	writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
658cbac8f63SCaesar Wang 		       regs + TSADCV2_HIGHT_INT_DEBOUNCE);
659cbac8f63SCaesar Wang 	writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME,
660cbac8f63SCaesar Wang 		       regs + TSADCV2_AUTO_PERIOD_HT);
661cbac8f63SCaesar Wang 	writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
662cbac8f63SCaesar Wang 		       regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
663b9484763SCaesar Wang }
664b9484763SCaesar Wang 
665b9484763SCaesar Wang /**
666b9484763SCaesar Wang  * rk_tsadcv3_initialize - initialize TASDC Controller.
66766ec4bfcSAmit Kucheria  * @grf: the general register file will be used to do static set by software
66866ec4bfcSAmit Kucheria  * @regs: the base address of tsadc controller
66966ec4bfcSAmit Kucheria  * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
670678065d5SCaesar Wang  *
671b9484763SCaesar Wang  * (1) The tsadc control power sequence.
672b9484763SCaesar Wang  *
673b9484763SCaesar Wang  * (2) Set TSADC_V2_AUTO_PERIOD:
674b9484763SCaesar Wang  *     Configure the interleave between every two accessing of
675b9484763SCaesar Wang  *     TSADC in normal operation.
676b9484763SCaesar Wang  *
677b9484763SCaesar Wang  * (2) Set TSADCV2_AUTO_PERIOD_HT:
678b9484763SCaesar Wang  *     Configure the interleave between every two accessing of
679b9484763SCaesar Wang  *     TSADC after the temperature is higher than COM_SHUT or COM_INT.
680b9484763SCaesar Wang  *
681b9484763SCaesar Wang  * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE:
682b9484763SCaesar Wang  *     If the temperature is higher than COMP_INT or COMP_SHUT for
683b9484763SCaesar Wang  *     "debounce" times, TSADC controller will generate interrupt or TSHUT.
684b9484763SCaesar Wang  */
685b9484763SCaesar Wang static void rk_tsadcv3_initialize(struct regmap *grf, void __iomem *regs,
686b9484763SCaesar Wang 				  enum tshut_polarity tshut_polarity)
687b9484763SCaesar Wang {
688b9484763SCaesar Wang 	/* The tsadc control power sequence */
689b9484763SCaesar Wang 	if (IS_ERR(grf)) {
690b9484763SCaesar Wang 		/* Set interleave value to workround ic time sync issue */
691b9484763SCaesar Wang 		writel_relaxed(TSADCV2_USER_INTER_PD_SOC, regs +
692b9484763SCaesar Wang 			       TSADCV2_USER_CON);
69346667879SCaesar Wang 
69446667879SCaesar Wang 		writel_relaxed(TSADCV2_AUTO_PERIOD_TIME,
69546667879SCaesar Wang 			       regs + TSADCV2_AUTO_PERIOD);
69646667879SCaesar Wang 		writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
69746667879SCaesar Wang 			       regs + TSADCV2_HIGHT_INT_DEBOUNCE);
69846667879SCaesar Wang 		writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME,
69946667879SCaesar Wang 			       regs + TSADCV2_AUTO_PERIOD_HT);
70046667879SCaesar Wang 		writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
70146667879SCaesar Wang 			       regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
70246667879SCaesar Wang 
703b9484763SCaesar Wang 	} else {
70423f75e48SRocky Hao 		/* Enable the voltage common mode feature */
70523f75e48SRocky Hao 		regmap_write(grf, GRF_TSADC_TESTBIT_L, GRF_TSADC_VCM_EN_L);
70623f75e48SRocky Hao 		regmap_write(grf, GRF_TSADC_TESTBIT_H, GRF_TSADC_VCM_EN_H);
70723f75e48SRocky Hao 
7082fe5c1b0SCaesar Wang 		usleep_range(15, 100); /* The spec note says at least 15 us */
709b9484763SCaesar Wang 		regmap_write(grf, GRF_SARADC_TESTBIT, GRF_SARADC_TESTBIT_ON);
710b9484763SCaesar Wang 		regmap_write(grf, GRF_TSADC_TESTBIT_H, GRF_TSADC_TESTBIT_H_ON);
7112fe5c1b0SCaesar Wang 		usleep_range(90, 200); /* The spec note says at least 90 us */
71246667879SCaesar Wang 
71346667879SCaesar Wang 		writel_relaxed(TSADCV3_AUTO_PERIOD_TIME,
71446667879SCaesar Wang 			       regs + TSADCV2_AUTO_PERIOD);
71546667879SCaesar Wang 		writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
71646667879SCaesar Wang 			       regs + TSADCV2_HIGHT_INT_DEBOUNCE);
71746667879SCaesar Wang 		writel_relaxed(TSADCV3_AUTO_PERIOD_HT_TIME,
71846667879SCaesar Wang 			       regs + TSADCV2_AUTO_PERIOD_HT);
71946667879SCaesar Wang 		writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
72046667879SCaesar Wang 			       regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
721b9484763SCaesar Wang 	}
722b9484763SCaesar Wang 
723b9484763SCaesar Wang 	if (tshut_polarity == TSHUT_HIGH_ACTIVE)
724b9484763SCaesar Wang 		writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
725b9484763SCaesar Wang 			       regs + TSADCV2_AUTO_CON);
726b9484763SCaesar Wang 	else
727b9484763SCaesar Wang 		writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
728b9484763SCaesar Wang 			       regs + TSADCV2_AUTO_CON);
729cbac8f63SCaesar Wang }
730cbac8f63SCaesar Wang 
731ffd1b122SElaine Zhang static void rk_tsadcv4_initialize(struct regmap *grf, void __iomem *regs,
732ffd1b122SElaine Zhang 				  enum tshut_polarity tshut_polarity)
733ffd1b122SElaine Zhang {
734ffd1b122SElaine Zhang 	rk_tsadcv2_initialize(grf, regs, tshut_polarity);
735ffd1b122SElaine Zhang 	regmap_write(grf, PX30_GRF_SOC_CON2, GRF_CON_TSADC_CH_INV);
736ffd1b122SElaine Zhang }
737ffd1b122SElaine Zhang 
73816bee043SFinley Xiao static void rk_tsadcv7_initialize(struct regmap *grf, void __iomem *regs,
73916bee043SFinley Xiao 				  enum tshut_polarity tshut_polarity)
74016bee043SFinley Xiao {
74116bee043SFinley Xiao 	writel_relaxed(TSADCV5_USER_INTER_PD_SOC, regs + TSADCV2_USER_CON);
74216bee043SFinley Xiao 	writel_relaxed(TSADCV5_AUTO_PERIOD_TIME, regs + TSADCV2_AUTO_PERIOD);
74316bee043SFinley Xiao 	writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
74416bee043SFinley Xiao 		       regs + TSADCV2_HIGHT_INT_DEBOUNCE);
74516bee043SFinley Xiao 	writel_relaxed(TSADCV5_AUTO_PERIOD_HT_TIME,
74616bee043SFinley Xiao 		       regs + TSADCV2_AUTO_PERIOD_HT);
74716bee043SFinley Xiao 	writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
74816bee043SFinley Xiao 		       regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
74916bee043SFinley Xiao 
75016bee043SFinley Xiao 	if (tshut_polarity == TSHUT_HIGH_ACTIVE)
75116bee043SFinley Xiao 		writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
75216bee043SFinley Xiao 			       regs + TSADCV2_AUTO_CON);
75316bee043SFinley Xiao 	else
75416bee043SFinley Xiao 		writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
75516bee043SFinley Xiao 			       regs + TSADCV2_AUTO_CON);
75616bee043SFinley Xiao 
75716bee043SFinley Xiao 	/*
75816bee043SFinley Xiao 	 * The general register file will is optional
75916bee043SFinley Xiao 	 * and might not be available.
76016bee043SFinley Xiao 	 */
76116bee043SFinley Xiao 	if (!IS_ERR(grf)) {
76216bee043SFinley Xiao 		regmap_write(grf, RK3568_GRF_TSADC_CON, RK3568_GRF_TSADC_TSEN);
76316bee043SFinley Xiao 		/*
76416bee043SFinley Xiao 		 * RK3568 TRM, section 18.5. requires a delay no less
76516bee043SFinley Xiao 		 * than 10us between the rising edge of tsadc_tsen_en
76616bee043SFinley Xiao 		 * and the rising edge of tsadc_ana_reg_0/1/2.
76716bee043SFinley Xiao 		 */
76816bee043SFinley Xiao 		udelay(15);
76916bee043SFinley Xiao 		regmap_write(grf, RK3568_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG0);
77016bee043SFinley Xiao 		regmap_write(grf, RK3568_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG1);
77116bee043SFinley Xiao 		regmap_write(grf, RK3568_GRF_TSADC_CON, RK3568_GRF_TSADC_ANA_REG2);
77216bee043SFinley Xiao 
77316bee043SFinley Xiao 		/*
77416bee043SFinley Xiao 		 * RK3568 TRM, section 18.5. requires a delay no less
77516bee043SFinley Xiao 		 * than 90us after the rising edge of tsadc_ana_reg_0/1/2.
77616bee043SFinley Xiao 		 */
77716bee043SFinley Xiao 		usleep_range(100, 200);
77816bee043SFinley Xiao 	}
77916bee043SFinley Xiao }
78016bee043SFinley Xiao 
781cbac8f63SCaesar Wang static void rk_tsadcv2_irq_ack(void __iomem *regs)
782cbac8f63SCaesar Wang {
783cbac8f63SCaesar Wang 	u32 val;
784cbac8f63SCaesar Wang 
785cbac8f63SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_INT_PD);
786452e01b3SDmitry Torokhov 	writel_relaxed(val & TSADCV2_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD);
787cbac8f63SCaesar Wang }
788cbac8f63SCaesar Wang 
789952418a3SCaesar Wang static void rk_tsadcv3_irq_ack(void __iomem *regs)
790952418a3SCaesar Wang {
791952418a3SCaesar Wang 	u32 val;
792952418a3SCaesar Wang 
793952418a3SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_INT_PD);
794952418a3SCaesar Wang 	writel_relaxed(val & TSADCV3_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD);
795952418a3SCaesar Wang }
796952418a3SCaesar Wang 
797cbac8f63SCaesar Wang static void rk_tsadcv2_control(void __iomem *regs, bool enable)
798cbac8f63SCaesar Wang {
799cbac8f63SCaesar Wang 	u32 val;
800cbac8f63SCaesar Wang 
801cbac8f63SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_AUTO_CON);
802cbac8f63SCaesar Wang 	if (enable)
803cbac8f63SCaesar Wang 		val |= TSADCV2_AUTO_EN;
804cbac8f63SCaesar Wang 	else
805cbac8f63SCaesar Wang 		val &= ~TSADCV2_AUTO_EN;
806cbac8f63SCaesar Wang 
807cbac8f63SCaesar Wang 	writel_relaxed(val, regs + TSADCV2_AUTO_CON);
808cbac8f63SCaesar Wang }
809cbac8f63SCaesar Wang 
8107ea38c6cSCaesar Wang /**
811678065d5SCaesar Wang  * rk_tsadcv3_control - the tsadc controller is enabled or disabled.
81266ec4bfcSAmit Kucheria  * @regs: the base address of tsadc controller
81366ec4bfcSAmit Kucheria  * @enable: boolean flag to enable the controller
814678065d5SCaesar Wang  *
815678065d5SCaesar Wang  * NOTE: TSADC controller works at auto mode, and some SoCs need set the
816678065d5SCaesar Wang  * tsadc_q_sel bit on TSADCV2_AUTO_CON[1]. The (1024 - tsadc_q) as output
817678065d5SCaesar Wang  * adc value if setting this bit to enable.
8187ea38c6cSCaesar Wang  */
8197ea38c6cSCaesar Wang static void rk_tsadcv3_control(void __iomem *regs, bool enable)
8207ea38c6cSCaesar Wang {
8217ea38c6cSCaesar Wang 	u32 val;
8227ea38c6cSCaesar Wang 
8237ea38c6cSCaesar Wang 	val = readl_relaxed(regs + TSADCV2_AUTO_CON);
8247ea38c6cSCaesar Wang 	if (enable)
8257ea38c6cSCaesar Wang 		val |= TSADCV2_AUTO_EN | TSADCV3_AUTO_Q_SEL_EN;
8267ea38c6cSCaesar Wang 	else
8277ea38c6cSCaesar Wang 		val &= ~TSADCV2_AUTO_EN;
8287ea38c6cSCaesar Wang 
8297ea38c6cSCaesar Wang 	writel_relaxed(val, regs + TSADCV2_AUTO_CON);
8307ea38c6cSCaesar Wang }
8317ea38c6cSCaesar Wang 
832cdd8b3f7SBrian Norris static int rk_tsadcv2_get_temp(const struct chip_tsadc_table *table,
833ce74110dSCaesar Wang 			       int chn, void __iomem *regs, int *temp)
834cbac8f63SCaesar Wang {
835cbac8f63SCaesar Wang 	u32 val;
836cbac8f63SCaesar Wang 
837cbac8f63SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_DATA(chn));
838cbac8f63SCaesar Wang 
839ce74110dSCaesar Wang 	return rk_tsadcv2_code_to_temp(table, val, temp);
840cbac8f63SCaesar Wang }
841cbac8f63SCaesar Wang 
842d3530497SCaesar Wang static int rk_tsadcv2_alarm_temp(const struct chip_tsadc_table *table,
84314848502SCaesar Wang 				 int chn, void __iomem *regs, int temp)
84414848502SCaesar Wang {
84518591addSCaesar Wang 	u32 alarm_value;
84618591addSCaesar Wang 	u32 int_en, int_clr;
84718591addSCaesar Wang 
84818591addSCaesar Wang 	/*
84918591addSCaesar Wang 	 * In some cases, some sensors didn't need the trip points, the
85018591addSCaesar Wang 	 * set_trips will pass {-INT_MAX, INT_MAX} to trigger tsadc alarm
85118591addSCaesar Wang 	 * in the end, ignore this case and disable the high temperature
85218591addSCaesar Wang 	 * interrupt.
85318591addSCaesar Wang 	 */
85418591addSCaesar Wang 	if (temp == INT_MAX) {
85518591addSCaesar Wang 		int_clr = readl_relaxed(regs + TSADCV2_INT_EN);
85618591addSCaesar Wang 		int_clr &= ~TSADCV2_INT_SRC_EN(chn);
85718591addSCaesar Wang 		writel_relaxed(int_clr, regs + TSADCV2_INT_EN);
85818591addSCaesar Wang 		return 0;
85918591addSCaesar Wang 	}
86014848502SCaesar Wang 
8611f09ba82SCaesar Wang 	/* Make sure the value is valid */
86214848502SCaesar Wang 	alarm_value = rk_tsadcv2_temp_to_code(table, temp);
863cdd8b3f7SBrian Norris 	if (alarm_value == table->data_mask)
864d3530497SCaesar Wang 		return -ERANGE;
8651f09ba82SCaesar Wang 
866cdd8b3f7SBrian Norris 	writel_relaxed(alarm_value & table->data_mask,
86714848502SCaesar Wang 		       regs + TSADCV2_COMP_INT(chn));
86814848502SCaesar Wang 
86914848502SCaesar Wang 	int_en = readl_relaxed(regs + TSADCV2_INT_EN);
87014848502SCaesar Wang 	int_en |= TSADCV2_INT_SRC_EN(chn);
87114848502SCaesar Wang 	writel_relaxed(int_en, regs + TSADCV2_INT_EN);
872d3530497SCaesar Wang 
873d3530497SCaesar Wang 	return 0;
87414848502SCaesar Wang }
87514848502SCaesar Wang 
876d3530497SCaesar Wang static int rk_tsadcv2_tshut_temp(const struct chip_tsadc_table *table,
877437df217SCaesar Wang 				 int chn, void __iomem *regs, int temp)
878cbac8f63SCaesar Wang {
879cbac8f63SCaesar Wang 	u32 tshut_value, val;
880cbac8f63SCaesar Wang 
8811f09ba82SCaesar Wang 	/* Make sure the value is valid */
882ce74110dSCaesar Wang 	tshut_value = rk_tsadcv2_temp_to_code(table, temp);
883cdd8b3f7SBrian Norris 	if (tshut_value == table->data_mask)
884d3530497SCaesar Wang 		return -ERANGE;
8851f09ba82SCaesar Wang 
886cbac8f63SCaesar Wang 	writel_relaxed(tshut_value, regs + TSADCV2_COMP_SHUT(chn));
887cbac8f63SCaesar Wang 
888cbac8f63SCaesar Wang 	/* TSHUT will be valid */
889cbac8f63SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_AUTO_CON);
890cbac8f63SCaesar Wang 	writel_relaxed(val | TSADCV2_AUTO_SRC_EN(chn), regs + TSADCV2_AUTO_CON);
891d3530497SCaesar Wang 
892d3530497SCaesar Wang 	return 0;
893cbac8f63SCaesar Wang }
894cbac8f63SCaesar Wang 
895cbac8f63SCaesar Wang static void rk_tsadcv2_tshut_mode(int chn, void __iomem *regs,
896cbac8f63SCaesar Wang 				  enum tshut_mode mode)
897cbac8f63SCaesar Wang {
898cbac8f63SCaesar Wang 	u32 val;
899cbac8f63SCaesar Wang 
900cbac8f63SCaesar Wang 	val = readl_relaxed(regs + TSADCV2_INT_EN);
901cbac8f63SCaesar Wang 	if (mode == TSHUT_MODE_GPIO) {
902cbac8f63SCaesar Wang 		val &= ~TSADCV2_SHUT_2CRU_SRC_EN(chn);
903cbac8f63SCaesar Wang 		val |= TSADCV2_SHUT_2GPIO_SRC_EN(chn);
904cbac8f63SCaesar Wang 	} else {
905cbac8f63SCaesar Wang 		val &= ~TSADCV2_SHUT_2GPIO_SRC_EN(chn);
906cbac8f63SCaesar Wang 		val |= TSADCV2_SHUT_2CRU_SRC_EN(chn);
907cbac8f63SCaesar Wang 	}
908cbac8f63SCaesar Wang 
909cbac8f63SCaesar Wang 	writel_relaxed(val, regs + TSADCV2_INT_EN);
910cbac8f63SCaesar Wang }
911cbac8f63SCaesar Wang 
912ffd1b122SElaine Zhang static const struct rockchip_tsadc_chip px30_tsadc_data = {
913f7cef1b7SSebastian Reichel 	/* cpu, gpu */
914f7cef1b7SSebastian Reichel 	.chn_offset = 0,
915ffd1b122SElaine Zhang 	.chn_num = 2, /* 2 channels for tsadc */
916ffd1b122SElaine Zhang 
917ffd1b122SElaine Zhang 	.tshut_mode = TSHUT_MODE_CRU, /* default TSHUT via CRU */
918ffd1b122SElaine Zhang 	.tshut_temp = 95000,
919ffd1b122SElaine Zhang 
920ffd1b122SElaine Zhang 	.initialize = rk_tsadcv4_initialize,
921ffd1b122SElaine Zhang 	.irq_ack = rk_tsadcv3_irq_ack,
922ffd1b122SElaine Zhang 	.control = rk_tsadcv3_control,
923ffd1b122SElaine Zhang 	.get_temp = rk_tsadcv2_get_temp,
924ffd1b122SElaine Zhang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
925ffd1b122SElaine Zhang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
926ffd1b122SElaine Zhang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
927ffd1b122SElaine Zhang 
928ffd1b122SElaine Zhang 	.table = {
929ffd1b122SElaine Zhang 		.id = rk3328_code_table,
930ffd1b122SElaine Zhang 		.length = ARRAY_SIZE(rk3328_code_table),
931ffd1b122SElaine Zhang 		.data_mask = TSADCV2_DATA_MASK,
932ffd1b122SElaine Zhang 		.mode = ADC_INCREMENT,
933ffd1b122SElaine Zhang 	},
934ffd1b122SElaine Zhang };
935ffd1b122SElaine Zhang 
9364eca8cacSRocky Hao static const struct rockchip_tsadc_chip rv1108_tsadc_data = {
937f7cef1b7SSebastian Reichel 	/* cpu */
938f7cef1b7SSebastian Reichel 	.chn_offset = 0,
9394eca8cacSRocky Hao 	.chn_num = 1, /* one channel for tsadc */
9404eca8cacSRocky Hao 
9414eca8cacSRocky Hao 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
9424eca8cacSRocky Hao 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
9434eca8cacSRocky Hao 	.tshut_temp = 95000,
9444eca8cacSRocky Hao 
9454eca8cacSRocky Hao 	.initialize = rk_tsadcv2_initialize,
9464eca8cacSRocky Hao 	.irq_ack = rk_tsadcv3_irq_ack,
9474eca8cacSRocky Hao 	.control = rk_tsadcv3_control,
9484eca8cacSRocky Hao 	.get_temp = rk_tsadcv2_get_temp,
9494eca8cacSRocky Hao 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
9504eca8cacSRocky Hao 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
9514eca8cacSRocky Hao 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
9524eca8cacSRocky Hao 
9534eca8cacSRocky Hao 	.table = {
9544eca8cacSRocky Hao 		.id = rv1108_table,
9554eca8cacSRocky Hao 		.length = ARRAY_SIZE(rv1108_table),
9564eca8cacSRocky Hao 		.data_mask = TSADCV2_DATA_MASK,
9574eca8cacSRocky Hao 		.mode = ADC_INCREMENT,
9584eca8cacSRocky Hao 	},
9594eca8cacSRocky Hao };
9604eca8cacSRocky Hao 
9617b02a5e7SCaesar Wang static const struct rockchip_tsadc_chip rk3228_tsadc_data = {
962f7cef1b7SSebastian Reichel 	/* cpu */
963f7cef1b7SSebastian Reichel 	.chn_offset = 0,
9647b02a5e7SCaesar Wang 	.chn_num = 1, /* one channel for tsadc */
9657b02a5e7SCaesar Wang 
9667b02a5e7SCaesar Wang 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
9677b02a5e7SCaesar Wang 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
9687b02a5e7SCaesar Wang 	.tshut_temp = 95000,
9697b02a5e7SCaesar Wang 
9707b02a5e7SCaesar Wang 	.initialize = rk_tsadcv2_initialize,
971952418a3SCaesar Wang 	.irq_ack = rk_tsadcv3_irq_ack,
9727ea38c6cSCaesar Wang 	.control = rk_tsadcv3_control,
9737b02a5e7SCaesar Wang 	.get_temp = rk_tsadcv2_get_temp,
97414848502SCaesar Wang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
9757b02a5e7SCaesar Wang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
9767b02a5e7SCaesar Wang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
9777b02a5e7SCaesar Wang 
9787b02a5e7SCaesar Wang 	.table = {
979952418a3SCaesar Wang 		.id = rk3228_code_table,
980952418a3SCaesar Wang 		.length = ARRAY_SIZE(rk3228_code_table),
9817b02a5e7SCaesar Wang 		.data_mask = TSADCV3_DATA_MASK,
9827ea38c6cSCaesar Wang 		.mode = ADC_INCREMENT,
9837b02a5e7SCaesar Wang 	},
9847b02a5e7SCaesar Wang };
9857b02a5e7SCaesar Wang 
986cbac8f63SCaesar Wang static const struct rockchip_tsadc_chip rk3288_tsadc_data = {
987f7cef1b7SSebastian Reichel 	/* cpu, gpu */
988f7cef1b7SSebastian Reichel 	.chn_offset = 1,
9891d98b618SCaesar Wang 	.chn_num = 2, /* two channels for tsadc */
9901d98b618SCaesar Wang 
991cbac8f63SCaesar Wang 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
992cbac8f63SCaesar Wang 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
993cbac8f63SCaesar Wang 	.tshut_temp = 95000,
994cbac8f63SCaesar Wang 
995cbac8f63SCaesar Wang 	.initialize = rk_tsadcv2_initialize,
996cbac8f63SCaesar Wang 	.irq_ack = rk_tsadcv2_irq_ack,
997cbac8f63SCaesar Wang 	.control = rk_tsadcv2_control,
998cbac8f63SCaesar Wang 	.get_temp = rk_tsadcv2_get_temp,
99914848502SCaesar Wang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
1000cbac8f63SCaesar Wang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
1001cbac8f63SCaesar Wang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
1002ce74110dSCaesar Wang 
1003ce74110dSCaesar Wang 	.table = {
1004952418a3SCaesar Wang 		.id = rk3288_code_table,
1005952418a3SCaesar Wang 		.length = ARRAY_SIZE(rk3288_code_table),
1006ce74110dSCaesar Wang 		.data_mask = TSADCV2_DATA_MASK,
1007020ba95dSCaesar Wang 		.mode = ADC_DECREMENT,
1008ce74110dSCaesar Wang 	},
1009cbac8f63SCaesar Wang };
1010cbac8f63SCaesar Wang 
1011eda519d5SRocky Hao static const struct rockchip_tsadc_chip rk3328_tsadc_data = {
1012f7cef1b7SSebastian Reichel 	/* cpu */
1013f7cef1b7SSebastian Reichel 	.chn_offset = 0,
1014eda519d5SRocky Hao 	.chn_num = 1, /* one channels for tsadc */
1015eda519d5SRocky Hao 
1016eda519d5SRocky Hao 	.tshut_mode = TSHUT_MODE_CRU, /* default TSHUT via CRU */
1017eda519d5SRocky Hao 	.tshut_temp = 95000,
1018eda519d5SRocky Hao 
1019eda519d5SRocky Hao 	.initialize = rk_tsadcv2_initialize,
1020eda519d5SRocky Hao 	.irq_ack = rk_tsadcv3_irq_ack,
1021eda519d5SRocky Hao 	.control = rk_tsadcv3_control,
1022eda519d5SRocky Hao 	.get_temp = rk_tsadcv2_get_temp,
1023eda519d5SRocky Hao 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
1024eda519d5SRocky Hao 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
1025eda519d5SRocky Hao 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
1026eda519d5SRocky Hao 
1027eda519d5SRocky Hao 	.table = {
1028eda519d5SRocky Hao 		.id = rk3328_code_table,
1029eda519d5SRocky Hao 		.length = ARRAY_SIZE(rk3328_code_table),
1030eda519d5SRocky Hao 		.data_mask = TSADCV2_DATA_MASK,
1031eda519d5SRocky Hao 		.mode = ADC_INCREMENT,
1032eda519d5SRocky Hao 	},
1033eda519d5SRocky Hao };
1034eda519d5SRocky Hao 
10351cd60269SElaine Zhang static const struct rockchip_tsadc_chip rk3366_tsadc_data = {
1036f7cef1b7SSebastian Reichel 	/* cpu, gpu */
1037f7cef1b7SSebastian Reichel 	.chn_offset = 0,
10381cd60269SElaine Zhang 	.chn_num = 2, /* two channels for tsadc */
10391cd60269SElaine Zhang 
10401cd60269SElaine Zhang 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
10411cd60269SElaine Zhang 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
10421cd60269SElaine Zhang 	.tshut_temp = 95000,
10431cd60269SElaine Zhang 
10441cd60269SElaine Zhang 	.initialize = rk_tsadcv3_initialize,
10451cd60269SElaine Zhang 	.irq_ack = rk_tsadcv3_irq_ack,
10461cd60269SElaine Zhang 	.control = rk_tsadcv3_control,
10471cd60269SElaine Zhang 	.get_temp = rk_tsadcv2_get_temp,
104814848502SCaesar Wang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
10491cd60269SElaine Zhang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
10501cd60269SElaine Zhang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
10511cd60269SElaine Zhang 
10521cd60269SElaine Zhang 	.table = {
10531cd60269SElaine Zhang 		.id = rk3228_code_table,
10541cd60269SElaine Zhang 		.length = ARRAY_SIZE(rk3228_code_table),
10551cd60269SElaine Zhang 		.data_mask = TSADCV3_DATA_MASK,
10561cd60269SElaine Zhang 		.mode = ADC_INCREMENT,
10571cd60269SElaine Zhang 	},
10581cd60269SElaine Zhang };
10591cd60269SElaine Zhang 
106020f0af75SCaesar Wang static const struct rockchip_tsadc_chip rk3368_tsadc_data = {
1061f7cef1b7SSebastian Reichel 	/* cpu, gpu */
1062f7cef1b7SSebastian Reichel 	.chn_offset = 0,
106320f0af75SCaesar Wang 	.chn_num = 2, /* two channels for tsadc */
106420f0af75SCaesar Wang 
106520f0af75SCaesar Wang 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
106620f0af75SCaesar Wang 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
106720f0af75SCaesar Wang 	.tshut_temp = 95000,
106820f0af75SCaesar Wang 
106920f0af75SCaesar Wang 	.initialize = rk_tsadcv2_initialize,
107020f0af75SCaesar Wang 	.irq_ack = rk_tsadcv2_irq_ack,
107120f0af75SCaesar Wang 	.control = rk_tsadcv2_control,
107220f0af75SCaesar Wang 	.get_temp = rk_tsadcv2_get_temp,
107314848502SCaesar Wang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
107420f0af75SCaesar Wang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
107520f0af75SCaesar Wang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
107620f0af75SCaesar Wang 
107720f0af75SCaesar Wang 	.table = {
1078952418a3SCaesar Wang 		.id = rk3368_code_table,
1079952418a3SCaesar Wang 		.length = ARRAY_SIZE(rk3368_code_table),
108020f0af75SCaesar Wang 		.data_mask = TSADCV3_DATA_MASK,
108120f0af75SCaesar Wang 		.mode = ADC_INCREMENT,
108220f0af75SCaesar Wang 	},
108320f0af75SCaesar Wang };
108420f0af75SCaesar Wang 
1085b0d70338SCaesar Wang static const struct rockchip_tsadc_chip rk3399_tsadc_data = {
1086f7cef1b7SSebastian Reichel 	/* cpu, gpu */
1087f7cef1b7SSebastian Reichel 	.chn_offset = 0,
1088b0d70338SCaesar Wang 	.chn_num = 2, /* two channels for tsadc */
1089b0d70338SCaesar Wang 
1090b0d70338SCaesar Wang 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
1091b0d70338SCaesar Wang 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
1092b0d70338SCaesar Wang 	.tshut_temp = 95000,
1093b0d70338SCaesar Wang 
1094b9484763SCaesar Wang 	.initialize = rk_tsadcv3_initialize,
1095952418a3SCaesar Wang 	.irq_ack = rk_tsadcv3_irq_ack,
10967ea38c6cSCaesar Wang 	.control = rk_tsadcv3_control,
1097b0d70338SCaesar Wang 	.get_temp = rk_tsadcv2_get_temp,
109814848502SCaesar Wang 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
1099b0d70338SCaesar Wang 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
1100b0d70338SCaesar Wang 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
1101b0d70338SCaesar Wang 
1102b0d70338SCaesar Wang 	.table = {
1103952418a3SCaesar Wang 		.id = rk3399_code_table,
1104952418a3SCaesar Wang 		.length = ARRAY_SIZE(rk3399_code_table),
1105b0d70338SCaesar Wang 		.data_mask = TSADCV3_DATA_MASK,
11067ea38c6cSCaesar Wang 		.mode = ADC_INCREMENT,
1107b0d70338SCaesar Wang 	},
1108b0d70338SCaesar Wang };
1109b0d70338SCaesar Wang 
111016bee043SFinley Xiao static const struct rockchip_tsadc_chip rk3568_tsadc_data = {
1111f7cef1b7SSebastian Reichel 	/* cpu, gpu */
1112f7cef1b7SSebastian Reichel 	.chn_offset = 0,
111316bee043SFinley Xiao 	.chn_num = 2, /* two channels for tsadc */
111416bee043SFinley Xiao 
111516bee043SFinley Xiao 	.tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
111616bee043SFinley Xiao 	.tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
111716bee043SFinley Xiao 	.tshut_temp = 95000,
111816bee043SFinley Xiao 
111916bee043SFinley Xiao 	.initialize = rk_tsadcv7_initialize,
112016bee043SFinley Xiao 	.irq_ack = rk_tsadcv3_irq_ack,
112116bee043SFinley Xiao 	.control = rk_tsadcv3_control,
112216bee043SFinley Xiao 	.get_temp = rk_tsadcv2_get_temp,
112316bee043SFinley Xiao 	.set_alarm_temp = rk_tsadcv2_alarm_temp,
112416bee043SFinley Xiao 	.set_tshut_temp = rk_tsadcv2_tshut_temp,
112516bee043SFinley Xiao 	.set_tshut_mode = rk_tsadcv2_tshut_mode,
112616bee043SFinley Xiao 
112716bee043SFinley Xiao 	.table = {
112816bee043SFinley Xiao 		.id = rk3568_code_table,
112916bee043SFinley Xiao 		.length = ARRAY_SIZE(rk3568_code_table),
113016bee043SFinley Xiao 		.data_mask = TSADCV2_DATA_MASK,
113116bee043SFinley Xiao 		.mode = ADC_INCREMENT,
113216bee043SFinley Xiao 	},
113316bee043SFinley Xiao };
113416bee043SFinley Xiao 
1135cbac8f63SCaesar Wang static const struct of_device_id of_rockchip_thermal_match[] = {
1136ffd1b122SElaine Zhang 	{	.compatible = "rockchip,px30-tsadc",
1137ffd1b122SElaine Zhang 		.data = (void *)&px30_tsadc_data,
1138ffd1b122SElaine Zhang 	},
1139cbac8f63SCaesar Wang 	{
11404eca8cacSRocky Hao 		.compatible = "rockchip,rv1108-tsadc",
11414eca8cacSRocky Hao 		.data = (void *)&rv1108_tsadc_data,
11424eca8cacSRocky Hao 	},
11434eca8cacSRocky Hao 	{
11447b02a5e7SCaesar Wang 		.compatible = "rockchip,rk3228-tsadc",
11457b02a5e7SCaesar Wang 		.data = (void *)&rk3228_tsadc_data,
11467b02a5e7SCaesar Wang 	},
11477b02a5e7SCaesar Wang 	{
1148cbac8f63SCaesar Wang 		.compatible = "rockchip,rk3288-tsadc",
1149cbac8f63SCaesar Wang 		.data = (void *)&rk3288_tsadc_data,
1150cbac8f63SCaesar Wang 	},
115120f0af75SCaesar Wang 	{
1152eda519d5SRocky Hao 		.compatible = "rockchip,rk3328-tsadc",
1153eda519d5SRocky Hao 		.data = (void *)&rk3328_tsadc_data,
1154eda519d5SRocky Hao 	},
1155eda519d5SRocky Hao 	{
11561cd60269SElaine Zhang 		.compatible = "rockchip,rk3366-tsadc",
11571cd60269SElaine Zhang 		.data = (void *)&rk3366_tsadc_data,
11581cd60269SElaine Zhang 	},
11591cd60269SElaine Zhang 	{
116020f0af75SCaesar Wang 		.compatible = "rockchip,rk3368-tsadc",
116120f0af75SCaesar Wang 		.data = (void *)&rk3368_tsadc_data,
116220f0af75SCaesar Wang 	},
1163b0d70338SCaesar Wang 	{
1164b0d70338SCaesar Wang 		.compatible = "rockchip,rk3399-tsadc",
1165b0d70338SCaesar Wang 		.data = (void *)&rk3399_tsadc_data,
1166b0d70338SCaesar Wang 	},
116716bee043SFinley Xiao 	{
116816bee043SFinley Xiao 		.compatible = "rockchip,rk3568-tsadc",
116916bee043SFinley Xiao 		.data = (void *)&rk3568_tsadc_data,
117016bee043SFinley Xiao 	},
1171cbac8f63SCaesar Wang 	{ /* end */ },
1172cbac8f63SCaesar Wang };
1173cbac8f63SCaesar Wang MODULE_DEVICE_TABLE(of, of_rockchip_thermal_match);
1174cbac8f63SCaesar Wang 
1175cbac8f63SCaesar Wang static void
1176cbac8f63SCaesar Wang rockchip_thermal_toggle_sensor(struct rockchip_thermal_sensor *sensor, bool on)
1177cbac8f63SCaesar Wang {
1178cbac8f63SCaesar Wang 	struct thermal_zone_device *tzd = sensor->tzd;
1179cbac8f63SCaesar Wang 
11807f4957beSAndrzej Pietrasiewicz 	if (on)
11817f4957beSAndrzej Pietrasiewicz 		thermal_zone_device_enable(tzd);
11827f4957beSAndrzej Pietrasiewicz 	else
11837f4957beSAndrzej Pietrasiewicz 		thermal_zone_device_disable(tzd);
1184cbac8f63SCaesar Wang }
1185cbac8f63SCaesar Wang 
1186cbac8f63SCaesar Wang static irqreturn_t rockchip_thermal_alarm_irq_thread(int irq, void *dev)
1187cbac8f63SCaesar Wang {
1188cbac8f63SCaesar Wang 	struct rockchip_thermal_data *thermal = dev;
1189cbac8f63SCaesar Wang 	int i;
1190cbac8f63SCaesar Wang 
1191cbac8f63SCaesar Wang 	dev_dbg(&thermal->pdev->dev, "thermal alarm\n");
1192cbac8f63SCaesar Wang 
1193cbac8f63SCaesar Wang 	thermal->chip->irq_ack(thermal->regs);
1194cbac8f63SCaesar Wang 
11951d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++)
11960e70f466SSrinivas Pandruvada 		thermal_zone_device_update(thermal->sensors[i].tzd,
11970e70f466SSrinivas Pandruvada 					   THERMAL_EVENT_UNSPECIFIED);
1198cbac8f63SCaesar Wang 
1199cbac8f63SCaesar Wang 	return IRQ_HANDLED;
1200cbac8f63SCaesar Wang }
1201cbac8f63SCaesar Wang 
120290b2ca02SDaniel Lezcano static int rockchip_thermal_set_trips(struct thermal_zone_device *tz, int low, int high)
120314848502SCaesar Wang {
12045f68d078SDaniel Lezcano 	struct rockchip_thermal_sensor *sensor = thermal_zone_device_priv(tz);
120514848502SCaesar Wang 	struct rockchip_thermal_data *thermal = sensor->thermal;
120614848502SCaesar Wang 	const struct rockchip_tsadc_chip *tsadc = thermal->chip;
120714848502SCaesar Wang 
120814848502SCaesar Wang 	dev_dbg(&thermal->pdev->dev, "%s: sensor %d: low: %d, high %d\n",
120914848502SCaesar Wang 		__func__, sensor->id, low, high);
121014848502SCaesar Wang 
1211d3530497SCaesar Wang 	return tsadc->set_alarm_temp(&tsadc->table,
121214848502SCaesar Wang 				     sensor->id, thermal->regs, high);
121314848502SCaesar Wang }
121414848502SCaesar Wang 
121590b2ca02SDaniel Lezcano static int rockchip_thermal_get_temp(struct thermal_zone_device *tz, int *out_temp)
1216cbac8f63SCaesar Wang {
12175f68d078SDaniel Lezcano 	struct rockchip_thermal_sensor *sensor = thermal_zone_device_priv(tz);
1218cbac8f63SCaesar Wang 	struct rockchip_thermal_data *thermal = sensor->thermal;
1219cbac8f63SCaesar Wang 	const struct rockchip_tsadc_chip *tsadc = sensor->thermal->chip;
1220cbac8f63SCaesar Wang 	int retval;
1221cbac8f63SCaesar Wang 
1222cdd8b3f7SBrian Norris 	retval = tsadc->get_temp(&tsadc->table,
1223ce74110dSCaesar Wang 				 sensor->id, thermal->regs, out_temp);
1224cbac8f63SCaesar Wang 	return retval;
1225cbac8f63SCaesar Wang }
1226cbac8f63SCaesar Wang 
122790b2ca02SDaniel Lezcano static const struct thermal_zone_device_ops rockchip_of_thermal_ops = {
1228cbac8f63SCaesar Wang 	.get_temp = rockchip_thermal_get_temp,
122914848502SCaesar Wang 	.set_trips = rockchip_thermal_set_trips,
1230cbac8f63SCaesar Wang };
1231cbac8f63SCaesar Wang 
1232cbac8f63SCaesar Wang static int rockchip_configure_from_dt(struct device *dev,
1233cbac8f63SCaesar Wang 				      struct device_node *np,
1234cbac8f63SCaesar Wang 				      struct rockchip_thermal_data *thermal)
1235cbac8f63SCaesar Wang {
1236cbac8f63SCaesar Wang 	u32 shut_temp, tshut_mode, tshut_polarity;
1237cbac8f63SCaesar Wang 
1238cbac8f63SCaesar Wang 	if (of_property_read_u32(np, "rockchip,hw-tshut-temp", &shut_temp)) {
1239cbac8f63SCaesar Wang 		dev_warn(dev,
1240437df217SCaesar Wang 			 "Missing tshut temp property, using default %d\n",
1241cbac8f63SCaesar Wang 			 thermal->chip->tshut_temp);
1242cbac8f63SCaesar Wang 		thermal->tshut_temp = thermal->chip->tshut_temp;
1243cbac8f63SCaesar Wang 	} else {
124443b4eb9fSCaesar Wang 		if (shut_temp > INT_MAX) {
1245437df217SCaesar Wang 			dev_err(dev, "Invalid tshut temperature specified: %d\n",
124643b4eb9fSCaesar Wang 				shut_temp);
1247cbac8f63SCaesar Wang 			return -ERANGE;
1248cbac8f63SCaesar Wang 		}
124943b4eb9fSCaesar Wang 		thermal->tshut_temp = shut_temp;
125043b4eb9fSCaesar Wang 	}
1251cbac8f63SCaesar Wang 
1252cbac8f63SCaesar Wang 	if (of_property_read_u32(np, "rockchip,hw-tshut-mode", &tshut_mode)) {
1253cbac8f63SCaesar Wang 		dev_warn(dev,
1254cbac8f63SCaesar Wang 			 "Missing tshut mode property, using default (%s)\n",
1255cbac8f63SCaesar Wang 			 thermal->chip->tshut_mode == TSHUT_MODE_GPIO ?
1256cbac8f63SCaesar Wang 				"gpio" : "cru");
1257cbac8f63SCaesar Wang 		thermal->tshut_mode = thermal->chip->tshut_mode;
1258cbac8f63SCaesar Wang 	} else {
1259cbac8f63SCaesar Wang 		thermal->tshut_mode = tshut_mode;
1260cbac8f63SCaesar Wang 	}
1261cbac8f63SCaesar Wang 
1262cbac8f63SCaesar Wang 	if (thermal->tshut_mode > 1) {
1263cbac8f63SCaesar Wang 		dev_err(dev, "Invalid tshut mode specified: %d\n",
1264cbac8f63SCaesar Wang 			thermal->tshut_mode);
1265cbac8f63SCaesar Wang 		return -EINVAL;
1266cbac8f63SCaesar Wang 	}
1267cbac8f63SCaesar Wang 
1268cbac8f63SCaesar Wang 	if (of_property_read_u32(np, "rockchip,hw-tshut-polarity",
1269cbac8f63SCaesar Wang 				 &tshut_polarity)) {
1270cbac8f63SCaesar Wang 		dev_warn(dev,
1271cbac8f63SCaesar Wang 			 "Missing tshut-polarity property, using default (%s)\n",
1272cbac8f63SCaesar Wang 			 thermal->chip->tshut_polarity == TSHUT_LOW_ACTIVE ?
1273cbac8f63SCaesar Wang 				"low" : "high");
1274cbac8f63SCaesar Wang 		thermal->tshut_polarity = thermal->chip->tshut_polarity;
1275cbac8f63SCaesar Wang 	} else {
1276cbac8f63SCaesar Wang 		thermal->tshut_polarity = tshut_polarity;
1277cbac8f63SCaesar Wang 	}
1278cbac8f63SCaesar Wang 
1279cbac8f63SCaesar Wang 	if (thermal->tshut_polarity > 1) {
1280cbac8f63SCaesar Wang 		dev_err(dev, "Invalid tshut-polarity specified: %d\n",
1281cbac8f63SCaesar Wang 			thermal->tshut_polarity);
1282cbac8f63SCaesar Wang 		return -EINVAL;
1283cbac8f63SCaesar Wang 	}
1284cbac8f63SCaesar Wang 
1285b9484763SCaesar Wang 	/* The tsadc wont to handle the error in here since some SoCs didn't
1286b9484763SCaesar Wang 	 * need this property.
1287b9484763SCaesar Wang 	 */
1288b9484763SCaesar Wang 	thermal->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
1289ce62abaeSShawn Lin 	if (IS_ERR(thermal->grf))
1290ce62abaeSShawn Lin 		dev_warn(dev, "Missing rockchip,grf property\n");
1291b9484763SCaesar Wang 
1292cbac8f63SCaesar Wang 	return 0;
1293cbac8f63SCaesar Wang }
1294cbac8f63SCaesar Wang 
1295cbac8f63SCaesar Wang static int
1296cbac8f63SCaesar Wang rockchip_thermal_register_sensor(struct platform_device *pdev,
1297cbac8f63SCaesar Wang 				 struct rockchip_thermal_data *thermal,
1298cbac8f63SCaesar Wang 				 struct rockchip_thermal_sensor *sensor,
12991d98b618SCaesar Wang 				 int id)
1300cbac8f63SCaesar Wang {
1301cbac8f63SCaesar Wang 	const struct rockchip_tsadc_chip *tsadc = thermal->chip;
1302cbac8f63SCaesar Wang 	int error;
1303cbac8f63SCaesar Wang 
1304cbac8f63SCaesar Wang 	tsadc->set_tshut_mode(id, thermal->regs, thermal->tshut_mode);
1305d3530497SCaesar Wang 
1306d3530497SCaesar Wang 	error = tsadc->set_tshut_temp(&tsadc->table, id, thermal->regs,
1307ce74110dSCaesar Wang 			      thermal->tshut_temp);
1308d3530497SCaesar Wang 	if (error)
1309d3530497SCaesar Wang 		dev_err(&pdev->dev, "%s: invalid tshut=%d, error=%d\n",
1310d3530497SCaesar Wang 			__func__, thermal->tshut_temp, error);
1311cbac8f63SCaesar Wang 
1312cbac8f63SCaesar Wang 	sensor->thermal = thermal;
1313cbac8f63SCaesar Wang 	sensor->id = id;
131490b2ca02SDaniel Lezcano 	sensor->tzd = devm_thermal_of_zone_register(&pdev->dev, id, sensor,
131590b2ca02SDaniel Lezcano 						    &rockchip_of_thermal_ops);
1316cbac8f63SCaesar Wang 	if (IS_ERR(sensor->tzd)) {
1317cbac8f63SCaesar Wang 		error = PTR_ERR(sensor->tzd);
1318cbac8f63SCaesar Wang 		dev_err(&pdev->dev, "failed to register sensor %d: %d\n",
1319cbac8f63SCaesar Wang 			id, error);
1320cbac8f63SCaesar Wang 		return error;
1321cbac8f63SCaesar Wang 	}
1322cbac8f63SCaesar Wang 
1323cbac8f63SCaesar Wang 	return 0;
1324cbac8f63SCaesar Wang }
1325cbac8f63SCaesar Wang 
132613c1cfdaSCaesar Wang /**
13276d5dad7bSRandy Dunlap  * rockchip_thermal_reset_controller - Reset TSADC Controller, reset all tsadc registers.
132866ec4bfcSAmit Kucheria  * @reset: the reset controller of tsadc
1329cbac8f63SCaesar Wang  */
1330cbac8f63SCaesar Wang static void rockchip_thermal_reset_controller(struct reset_control *reset)
1331cbac8f63SCaesar Wang {
1332cbac8f63SCaesar Wang 	reset_control_assert(reset);
1333cbac8f63SCaesar Wang 	usleep_range(10, 20);
1334cbac8f63SCaesar Wang 	reset_control_deassert(reset);
1335cbac8f63SCaesar Wang }
1336cbac8f63SCaesar Wang 
1337cbac8f63SCaesar Wang static int rockchip_thermal_probe(struct platform_device *pdev)
1338cbac8f63SCaesar Wang {
1339cbac8f63SCaesar Wang 	struct device_node *np = pdev->dev.of_node;
1340cbac8f63SCaesar Wang 	struct rockchip_thermal_data *thermal;
1341cbac8f63SCaesar Wang 	int irq;
13422633ad19SEduardo Valentin 	int i;
1343cbac8f63SCaesar Wang 	int error;
1344cbac8f63SCaesar Wang 
1345cbac8f63SCaesar Wang 	irq = platform_get_irq(pdev, 0);
13468cb775bbSMarkus Elfring 	if (irq < 0)
1347cbac8f63SCaesar Wang 		return -EINVAL;
1348cbac8f63SCaesar Wang 
1349cbac8f63SCaesar Wang 	thermal = devm_kzalloc(&pdev->dev, sizeof(struct rockchip_thermal_data),
1350cbac8f63SCaesar Wang 			       GFP_KERNEL);
1351cbac8f63SCaesar Wang 	if (!thermal)
1352cbac8f63SCaesar Wang 		return -ENOMEM;
1353cbac8f63SCaesar Wang 
1354cbac8f63SCaesar Wang 	thermal->pdev = pdev;
1355cbac8f63SCaesar Wang 
1356f1d2427cSSebastian Reichel 	thermal->chip = device_get_match_data(&pdev->dev);
1357cbac8f63SCaesar Wang 	if (!thermal->chip)
1358cbac8f63SCaesar Wang 		return -EINVAL;
1359cbac8f63SCaesar Wang 
1360*267f5965SSebastian Reichel 	thermal->sensors = devm_kcalloc(&pdev->dev, thermal->chip->chn_num,
1361*267f5965SSebastian Reichel 					sizeof(*thermal->sensors), GFP_KERNEL);
1362*267f5965SSebastian Reichel 	if (!thermal->sensors)
1363*267f5965SSebastian Reichel 		return -ENOMEM;
1364*267f5965SSebastian Reichel 
13652484b632Sye xingchen 	thermal->regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
1366cbac8f63SCaesar Wang 	if (IS_ERR(thermal->regs))
1367cbac8f63SCaesar Wang 		return PTR_ERR(thermal->regs);
1368cbac8f63SCaesar Wang 
136902832ed8SJohan Jonker 	thermal->reset = devm_reset_control_array_get(&pdev->dev, false, false);
1370cb71c5f9SSebastian Reichel 	if (IS_ERR(thermal->reset))
1371cb71c5f9SSebastian Reichel 		return dev_err_probe(&pdev->dev, PTR_ERR(thermal->reset),
1372cb71c5f9SSebastian Reichel 				     "failed to get tsadc reset.\n");
1373cbac8f63SCaesar Wang 
13742f6916f1SSebastian Reichel 	thermal->clk = devm_clk_get_enabled(&pdev->dev, "tsadc");
1375cb71c5f9SSebastian Reichel 	if (IS_ERR(thermal->clk))
1376cb71c5f9SSebastian Reichel 		return dev_err_probe(&pdev->dev, PTR_ERR(thermal->clk),
1377cb71c5f9SSebastian Reichel 				     "failed to get tsadc clock.\n");
1378cbac8f63SCaesar Wang 
13792f6916f1SSebastian Reichel 	thermal->pclk = devm_clk_get_enabled(&pdev->dev, "apb_pclk");
1380cb71c5f9SSebastian Reichel 	if (IS_ERR(thermal->pclk))
1381cb71c5f9SSebastian Reichel 		return dev_err_probe(&pdev->dev, PTR_ERR(thermal->pclk),
1382cb71c5f9SSebastian Reichel 				     "failed to get apb_pclk clock.\n");
1383cbac8f63SCaesar Wang 
1384cbac8f63SCaesar Wang 	rockchip_thermal_reset_controller(thermal->reset);
1385cbac8f63SCaesar Wang 
1386cbac8f63SCaesar Wang 	error = rockchip_configure_from_dt(&pdev->dev, np, thermal);
1387cb71c5f9SSebastian Reichel 	if (error)
1388cb71c5f9SSebastian Reichel 		return dev_err_probe(&pdev->dev, error,
1389cb71c5f9SSebastian Reichel 				"failed to parse device tree data\n");
1390cbac8f63SCaesar Wang 
1391b9484763SCaesar Wang 	thermal->chip->initialize(thermal->grf, thermal->regs,
1392b9484763SCaesar Wang 				  thermal->tshut_polarity);
1393cbac8f63SCaesar Wang 
13941d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++) {
1395cbac8f63SCaesar Wang 		error = rockchip_thermal_register_sensor(pdev, thermal,
13961d98b618SCaesar Wang 						&thermal->sensors[i],
1397f7cef1b7SSebastian Reichel 						thermal->chip->chn_offset + i);
1398cb71c5f9SSebastian Reichel 		if (error)
1399cb71c5f9SSebastian Reichel 			return dev_err_probe(&pdev->dev, error,
1400cb71c5f9SSebastian Reichel 				"failed to register sensor[%d].\n", i);
1401cbac8f63SCaesar Wang 	}
1402cbac8f63SCaesar Wang 
1403cbac8f63SCaesar Wang 	error = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1404cbac8f63SCaesar Wang 					  &rockchip_thermal_alarm_irq_thread,
1405cbac8f63SCaesar Wang 					  IRQF_ONESHOT,
1406cbac8f63SCaesar Wang 					  "rockchip_thermal", thermal);
1407cb71c5f9SSebastian Reichel 	if (error)
1408cb71c5f9SSebastian Reichel 		return dev_err_probe(&pdev->dev, error,
1409cb71c5f9SSebastian Reichel 				     "failed to request tsadc irq.\n");
1410cbac8f63SCaesar Wang 
1411cbac8f63SCaesar Wang 	thermal->chip->control(thermal->regs, true);
1412cbac8f63SCaesar Wang 
1413d27970b8SStefan Schaeckeler 	for (i = 0; i < thermal->chip->chn_num; i++) {
1414cbac8f63SCaesar Wang 		rockchip_thermal_toggle_sensor(&thermal->sensors[i], true);
1415d27970b8SStefan Schaeckeler 		error = thermal_add_hwmon_sysfs(thermal->sensors[i].tzd);
1416d27970b8SStefan Schaeckeler 		if (error)
1417d27970b8SStefan Schaeckeler 			dev_warn(&pdev->dev,
1418d27970b8SStefan Schaeckeler 				 "failed to register sensor %d with hwmon: %d\n",
1419d27970b8SStefan Schaeckeler 				 i, error);
1420d27970b8SStefan Schaeckeler 	}
1421cbac8f63SCaesar Wang 
1422cbac8f63SCaesar Wang 	platform_set_drvdata(pdev, thermal);
1423cbac8f63SCaesar Wang 
1424cbac8f63SCaesar Wang 	return 0;
1425cbac8f63SCaesar Wang }
1426cbac8f63SCaesar Wang 
1427cbac8f63SCaesar Wang static int rockchip_thermal_remove(struct platform_device *pdev)
1428cbac8f63SCaesar Wang {
1429cbac8f63SCaesar Wang 	struct rockchip_thermal_data *thermal = platform_get_drvdata(pdev);
1430cbac8f63SCaesar Wang 	int i;
1431cbac8f63SCaesar Wang 
14321d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++) {
1433cbac8f63SCaesar Wang 		struct rockchip_thermal_sensor *sensor = &thermal->sensors[i];
1434cbac8f63SCaesar Wang 
1435d27970b8SStefan Schaeckeler 		thermal_remove_hwmon_sysfs(sensor->tzd);
1436cbac8f63SCaesar Wang 		rockchip_thermal_toggle_sensor(sensor, false);
1437cbac8f63SCaesar Wang 	}
1438cbac8f63SCaesar Wang 
1439cbac8f63SCaesar Wang 	thermal->chip->control(thermal->regs, false);
1440cbac8f63SCaesar Wang 
1441cbac8f63SCaesar Wang 	return 0;
1442cbac8f63SCaesar Wang }
1443cbac8f63SCaesar Wang 
1444cbac8f63SCaesar Wang static int __maybe_unused rockchip_thermal_suspend(struct device *dev)
1445cbac8f63SCaesar Wang {
144626d84c27SWolfram Sang 	struct rockchip_thermal_data *thermal = dev_get_drvdata(dev);
1447cbac8f63SCaesar Wang 	int i;
1448cbac8f63SCaesar Wang 
14491d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++)
1450cbac8f63SCaesar Wang 		rockchip_thermal_toggle_sensor(&thermal->sensors[i], false);
1451cbac8f63SCaesar Wang 
1452cbac8f63SCaesar Wang 	thermal->chip->control(thermal->regs, false);
1453cbac8f63SCaesar Wang 
1454cbac8f63SCaesar Wang 	clk_disable(thermal->pclk);
1455cbac8f63SCaesar Wang 	clk_disable(thermal->clk);
14560f5ee062SHeiko Stuebner 
14570f5ee062SHeiko Stuebner 	pinctrl_pm_select_sleep_state(dev);
14587e38a5b1SCaesar Wang 
1459cbac8f63SCaesar Wang 	return 0;
1460cbac8f63SCaesar Wang }
1461cbac8f63SCaesar Wang 
1462cbac8f63SCaesar Wang static int __maybe_unused rockchip_thermal_resume(struct device *dev)
1463cbac8f63SCaesar Wang {
146426d84c27SWolfram Sang 	struct rockchip_thermal_data *thermal = dev_get_drvdata(dev);
1465cbac8f63SCaesar Wang 	int i;
1466cbac8f63SCaesar Wang 	int error;
1467cbac8f63SCaesar Wang 
1468cbac8f63SCaesar Wang 	error = clk_enable(thermal->clk);
1469cbac8f63SCaesar Wang 	if (error)
1470cbac8f63SCaesar Wang 		return error;
1471cbac8f63SCaesar Wang 
1472cbac8f63SCaesar Wang 	error = clk_enable(thermal->pclk);
1473ab5b52f1SShawn Lin 	if (error) {
1474ab5b52f1SShawn Lin 		clk_disable(thermal->clk);
1475cbac8f63SCaesar Wang 		return error;
1476ab5b52f1SShawn Lin 	}
1477cbac8f63SCaesar Wang 
1478cbac8f63SCaesar Wang 	rockchip_thermal_reset_controller(thermal->reset);
1479cbac8f63SCaesar Wang 
1480b9484763SCaesar Wang 	thermal->chip->initialize(thermal->grf, thermal->regs,
1481b9484763SCaesar Wang 				  thermal->tshut_polarity);
1482cbac8f63SCaesar Wang 
14831d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++) {
14841d98b618SCaesar Wang 		int id = thermal->sensors[i].id;
1485cbac8f63SCaesar Wang 
1486cbac8f63SCaesar Wang 		thermal->chip->set_tshut_mode(id, thermal->regs,
1487cbac8f63SCaesar Wang 					      thermal->tshut_mode);
1488d3530497SCaesar Wang 
1489d3530497SCaesar Wang 		error = thermal->chip->set_tshut_temp(&thermal->chip->table,
1490ce74110dSCaesar Wang 					      id, thermal->regs,
1491cbac8f63SCaesar Wang 					      thermal->tshut_temp);
1492d3530497SCaesar Wang 		if (error)
149326d84c27SWolfram Sang 			dev_err(dev, "%s: invalid tshut=%d, error=%d\n",
1494d3530497SCaesar Wang 				__func__, thermal->tshut_temp, error);
1495cbac8f63SCaesar Wang 	}
1496cbac8f63SCaesar Wang 
1497cbac8f63SCaesar Wang 	thermal->chip->control(thermal->regs, true);
1498cbac8f63SCaesar Wang 
14991d98b618SCaesar Wang 	for (i = 0; i < thermal->chip->chn_num; i++)
1500cbac8f63SCaesar Wang 		rockchip_thermal_toggle_sensor(&thermal->sensors[i], true);
1501cbac8f63SCaesar Wang 
15020f5ee062SHeiko Stuebner 	pinctrl_pm_select_default_state(dev);
15037e38a5b1SCaesar Wang 
1504cbac8f63SCaesar Wang 	return 0;
1505cbac8f63SCaesar Wang }
1506cbac8f63SCaesar Wang 
1507cbac8f63SCaesar Wang static SIMPLE_DEV_PM_OPS(rockchip_thermal_pm_ops,
1508cbac8f63SCaesar Wang 			 rockchip_thermal_suspend, rockchip_thermal_resume);
1509cbac8f63SCaesar Wang 
1510cbac8f63SCaesar Wang static struct platform_driver rockchip_thermal_driver = {
1511cbac8f63SCaesar Wang 	.driver = {
1512cbac8f63SCaesar Wang 		.name = "rockchip-thermal",
1513cbac8f63SCaesar Wang 		.pm = &rockchip_thermal_pm_ops,
1514cbac8f63SCaesar Wang 		.of_match_table = of_rockchip_thermal_match,
1515cbac8f63SCaesar Wang 	},
1516cbac8f63SCaesar Wang 	.probe = rockchip_thermal_probe,
1517cbac8f63SCaesar Wang 	.remove = rockchip_thermal_remove,
1518cbac8f63SCaesar Wang };
1519cbac8f63SCaesar Wang 
1520cbac8f63SCaesar Wang module_platform_driver(rockchip_thermal_driver);
1521cbac8f63SCaesar Wang 
1522cbac8f63SCaesar Wang MODULE_DESCRIPTION("ROCKCHIP THERMAL Driver");
1523cbac8f63SCaesar Wang MODULE_AUTHOR("Rockchip, Inc.");
1524cbac8f63SCaesar Wang MODULE_LICENSE("GPL v2");
1525cbac8f63SCaesar Wang MODULE_ALIAS("platform:rockchip-thermal");
1526