1 /* SPDX-License-Identifier: GPL-2.0 */
2 /******************************************************************************
3  *
4  * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
5  *
6  ******************************************************************************/
7 
8 
9 #ifndef	__HALDMOUTSRC_H__
10 #define __HALDMOUTSRC_H__
11 
12 #include "odm_EdcaTurboCheck.h"
13 #include "odm_DIG.h"
14 #include "odm_DynamicBBPowerSaving.h"
15 #include "odm_DynamicTxPower.h"
16 #include "odm_CfoTracking.h"
17 #include "odm_NoiseMonitor.h"
18 
19 #define	TP_MODE		0
20 #define	RSSI_MODE		1
21 #define	TRAFFIC_LOW	0
22 #define	TRAFFIC_HIGH	1
23 #define	NONE			0
24 
25 /* 3 Tx Power Tracking */
26 /* 3 ============================================================ */
27 #define		DPK_DELTA_MAPPING_NUM	13
28 #define		index_mapping_HP_NUM	15
29 #define	OFDM_TABLE_SIZE		43
30 #define	CCK_TABLE_SIZE			33
31 #define TXSCALE_TABLE_SIZE		37
32 #define TXPWR_TRACK_TABLE_SIZE	30
33 #define DELTA_SWINGIDX_SIZE     30
34 #define BAND_NUM				4
35 
36 /* 3 PSD Handler */
37 /* 3 ============================================================ */
38 
39 #define	AFH_PSD		1	/* 0:normal PSD scan, 1: only do 20 pts PSD */
40 #define	MODE_40M		0	/* 0:20M, 1:40M */
41 #define	PSD_TH2		3
42 #define	PSD_CHMIN		20   /*  Minimum channel number for BT AFH */
43 #define	SIR_STEP_SIZE	3
44 #define   Smooth_Size_1		5
45 #define	Smooth_TH_1	3
46 #define   Smooth_Size_2		10
47 #define	Smooth_TH_2	4
48 #define   Smooth_Size_3		20
49 #define	Smooth_TH_3	4
50 #define   Smooth_Step_Size 5
51 #define	Adaptive_SIR	1
52 #define	PSD_RESCAN		4
53 #define	PSD_SCAN_INTERVAL	700 /* ms */
54 
55 /* 8723A High Power IGI Setting */
56 #define		DM_DIG_HIGH_PWR_IGI_LOWER_BOUND	0x22
57 #define			DM_DIG_Gmode_HIGH_PWR_IGI_LOWER_BOUND 0x28
58 #define		DM_DIG_HIGH_PWR_THRESHOLD	0x3a
59 #define		DM_DIG_LOW_PWR_THRESHOLD	0x14
60 
61 /* ANT Test */
62 #define			ANTTESTALL		0x00		/* Ant A or B will be Testing */
63 #define		ANTTESTA		0x01		/* Ant A will be Testing */
64 #define		ANTTESTB		0x02		/* Ant B will be testing */
65 
66 #define	PS_MODE_ACTIVE 0x01
67 
68 /* for 8723A Ant Definition--2012--06--07 due to different IC may be different ANT define */
69 #define		MAIN_ANT		1		/* Ant A or Ant Main */
70 #define		AUX_ANT		2		/* AntB or Ant Aux */
71 #define		MAX_ANT		3		/*  3 for AP using */
72 
73 /* Antenna Diversity Type */
74 #define	SW_ANTDIV	0
75 #define	HW_ANTDIV	1
76 /*  structure and define */
77 
78 /* Remove DIG by Yuchen */
79 
80 /* Remoce BB power saving by Yuchn */
81 
82 /* Remove DIG by yuchen */
83 
84 struct dynamic_primary_CCA {
85 	u8 PriCCA_flag;
86 	u8 intf_flag;
87 	u8 intf_type;
88 	u8 DupRTS_flag;
89 	u8 Monitor_flag;
90 	u8 CH_offset;
91 	u8 MF_state;
92 };
93 
94 struct ra_t {
95 	u8 firstconnect;
96 };
97 
98 struct rxhp_t {
99 	u8 RXHP_flag;
100 	u8 PSD_func_trigger;
101 	u8 PSD_bitmap_RXHP[80];
102 	u8 Pre_IGI;
103 	u8 Cur_IGI;
104 	u8 Pre_pw_th;
105 	u8 Cur_pw_th;
106 	bool First_time_enter;
107 	bool RXHP_enable;
108 	u8 TP_Mode;
109 	struct timer_list PSDTimer;
110 };
111 
112 #define ASSOCIATE_ENTRY_NUM					32 /*  Max size of AsocEntry[]. */
113 #define	ODM_ASSOCIATE_ENTRY_NUM				ASSOCIATE_ENTRY_NUM
114 
115 /*  This indicates two different the steps. */
116 /*  In SWAW_STEP_PEAK, driver needs to switch antenna and listen to the signal on the air. */
117 /*  In SWAW_STEP_DETERMINE, driver just compares the signal captured in SWAW_STEP_PEAK */
118 /*  with original RSSI to determine if it is necessary to switch antenna. */
119 #define SWAW_STEP_PEAK		0
120 #define SWAW_STEP_DETERMINE	1
121 
122 #define	TP_MODE		0
123 #define	RSSI_MODE		1
124 #define	TRAFFIC_LOW	0
125 #define	TRAFFIC_HIGH	1
126 #define	TRAFFIC_UltraLOW	2
127 
128 struct swat_t { /* _SW_Antenna_Switch_ */
129 	u8 Double_chk_flag;
130 	u8 try_flag;
131 	s32 PreRSSI;
132 	u8 CurAntenna;
133 	u8 PreAntenna;
134 	u8 RSSI_Trying;
135 	u8 TestMode;
136 	u8 bTriggerAntennaSwitch;
137 	u8 SelectAntennaMap;
138 	u8 RSSI_target;
139 	u8 reset_idx;
140 	u16 Single_Ant_Counter;
141 	u16 Dual_Ant_Counter;
142 	u16 Aux_FailDetec_Counter;
143 	u16 Retry_Counter;
144 
145 	/*  Before link Antenna Switch check */
146 	u8 SWAS_NoLink_State;
147 	u32 SWAS_NoLink_BK_Reg860;
148 	u32 SWAS_NoLink_BK_Reg92c;
149 	u32 SWAS_NoLink_BK_Reg948;
150 	bool ANTA_ON;	/* To indicate Ant A is or not */
151 	bool ANTB_ON;	/* To indicate Ant B is on or not */
152 	bool Pre_Aux_FailDetec;
153 	bool RSSI_AntDect_bResult;
154 	u8 Ant2G;
155 
156 	s32 RSSI_sum_A;
157 	s32 RSSI_sum_B;
158 	s32 RSSI_cnt_A;
159 	s32 RSSI_cnt_B;
160 
161 	u64 lastTxOkCnt;
162 	u64 lastRxOkCnt;
163 	u64 TXByteCnt_A;
164 	u64 TXByteCnt_B;
165 	u64 RXByteCnt_A;
166 	u64 RXByteCnt_B;
167 	u8 TrafficLoad;
168 	u8 Train_time;
169 	u8 Train_time_flag;
170 	struct timer_list SwAntennaSwitchTimer;
171 	struct timer_list SwAntennaSwitchTimer_8723B;
172 	u32 PktCnt_SWAntDivByCtrlFrame;
173 	bool bSWAntDivByCtrlFrame;
174 };
175 
176 /* Remove Edca by YuChen */
177 
178 
179 struct odm_rate_adaptive {
180 	u8 Type;				/*  DM_Type_ByFW/DM_Type_ByDriver */
181 	u8 LdpcThres;			/*  if RSSI > LdpcThres => switch from LPDC to BCC */
182 	bool bUseLdpc;
183 	bool bLowerRtsRate;
184 	u8 HighRSSIThresh;		/*  if RSSI > HighRSSIThresh	=> RATRState is DM_RATR_STA_HIGH */
185 	u8 LowRSSIThresh;		/*  if RSSI <= LowRSSIThresh	=> RATRState is DM_RATR_STA_LOW */
186 	u8 RATRState;			/*  Current RSSI level, DM_RATR_STA_HIGH/DM_RATR_STA_MIDDLE/DM_RATR_STA_LOW */
187 
188 };
189 
190 #define IQK_MAC_REG_NUM		4
191 #define IQK_ADDA_REG_NUM		16
192 #define IQK_BB_REG_NUM_MAX	10
193 #define IQK_BB_REG_NUM		9
194 #define HP_THERMAL_NUM		8
195 
196 #define AVG_THERMAL_NUM		8
197 #define IQK_Matrix_REG_NUM	8
198 #define IQK_Matrix_Settings_NUM	(14 + 24 + 21) /*   Channels_2_4G_NUM
199 						* + Channels_5G_20M_NUM
200 						* + Channels_5G
201 						*/
202 
203 #define		DM_Type_ByFW			0
204 #define		DM_Type_ByDriver		1
205 
206 /*  */
207 /*  Declare for common info */
208 /*  */
209 #define MAX_PATH_NUM_92CS		2
210 #define MAX_PATH_NUM_8188E		1
211 #define MAX_PATH_NUM_8192E		2
212 #define MAX_PATH_NUM_8723B		1
213 #define MAX_PATH_NUM_8812A		2
214 #define MAX_PATH_NUM_8821A		1
215 #define MAX_PATH_NUM_8814A		4
216 #define MAX_PATH_NUM_8822B		2
217 
218 #define IQK_THRESHOLD			8
219 #define DPK_THRESHOLD			4
220 
221 struct odm_phy_info {
222 	/*
223 	 *  Be care, if you want to add any element, please insert it between
224 	 *  rx_pwd_ball and signal_strength.
225 	 */
226 	u8 rx_pwd_ba11;
227 
228 	u8 signal_quality;             /* in 0-100 index. */
229 	s8 rx_mimo_signal_quality[4];  /* per-path's EVM */
230 	u8 rx_mimo_evm_dbm[4];         /* per-path's EVM dbm */
231 
232 	u8 rx_mimo_signal_strength[4]; /* in 0~100 index */
233 
234 	u16 cfo_short[4];              /* per-path's Cfo_short */
235 	u16 cfo_tail[4];               /* per-path's Cfo_tail */
236 
237 	s8 rx_power;                   /* in dBm Translate from PWdB */
238 
239 	/*
240 	 * Real power in dBm for this packet, no beautification and
241 	 * aggregation. Keep this raw info to be used for the other procedures.
242 	 */
243 	s8 recv_signal_power;
244 	u8 bt_rx_rssi_percentage;
245 	u8 signal_strength;	       /* in 0-100 index. */
246 
247 	s8 rx_pwr[4];                  /* per-path's pwdb */
248 
249 	u8 rx_snr[4];                  /* per-path's SNR */
250 	u8 band_width;
251 	u8 bt_coex_pwr_adjust;
252 };
253 
254 struct odm_packet_info {
255 	u8 data_rate;
256 	u8 station_id;
257 	bool bssid_match;
258 	bool to_self;
259 	bool is_beacon;
260 };
261 
262 struct odm_phy_dbg_info {
263 	/* ODM Write, debug info */
264 	s8 RxSNRdB[4];
265 	u32 NumQryPhyStatus;
266 	u32 NumQryPhyStatusCCK;
267 	u32 NumQryPhyStatusOFDM;
268 	u8 NumQryBeaconPkt;
269 	/* Others */
270 	s32 RxEVM[4];
271 
272 };
273 
274 struct odm_mac_status_info {
275 	u8 test;
276 };
277 
278 /*  */
279 /*  2011/10/20 MH Define Common info enum for all team. */
280 /*  */
281 enum odm_cmninfo_e {
282 	/*  Fixed value: */
283 
284 	/* HOOK BEFORE REG INIT----------- */
285 	ODM_CMNINFO_PLATFORM = 0,
286 	ODM_CMNINFO_ABILITY,					/*  ODM_ABILITY_E */
287 	ODM_CMNINFO_INTERFACE,				/*  ODM_INTERFACE_E */
288 	ODM_CMNINFO_MP_TEST_CHIP,
289 	ODM_CMNINFO_IC_TYPE,					/*  ODM_IC_TYPE_E */
290 	ODM_CMNINFO_CUT_VER,					/*  ODM_CUT_VERSION_E */
291 	ODM_CMNINFO_FAB_VER,					/*  ODM_FAB_E */
292 	ODM_CMNINFO_RF_TYPE,					/*  ODM_RF_PATH_E or ODM_RF_TYPE_E? */
293 	ODM_CMNINFO_RFE_TYPE,
294 	ODM_CMNINFO_BOARD_TYPE,				/*  ODM_BOARD_TYPE_E */
295 	ODM_CMNINFO_PACKAGE_TYPE,
296 	ODM_CMNINFO_EXT_LNA,					/*  true */
297 	ODM_CMNINFO_EXT_PA,
298 	ODM_CMNINFO_GPA,
299 	ODM_CMNINFO_APA,
300 	ODM_CMNINFO_GLNA,
301 	ODM_CMNINFO_ALNA,
302 	ODM_CMNINFO_EXT_TRSW,
303 	ODM_CMNINFO_PATCH_ID,				/* CUSTOMER ID */
304 	ODM_CMNINFO_BINHCT_TEST,
305 	ODM_CMNINFO_BWIFI_TEST,
306 	ODM_CMNINFO_SMART_CONCURRENT,
307 	/* HOOK BEFORE REG INIT----------- */
308 
309 	/*  Dynamic value: */
310 /*  POINTER REFERENCE----------- */
311 	ODM_CMNINFO_MAC_PHY_MODE,	/*  ODM_MAC_PHY_MODE_E */
312 	ODM_CMNINFO_TX_UNI,
313 	ODM_CMNINFO_RX_UNI,
314 	ODM_CMNINFO_WM_MODE,		/*  ODM_WIRELESS_MODE_E */
315 	ODM_CMNINFO_SEC_CHNL_OFFSET,	/*  ODM_SEC_CHNL_OFFSET_E */
316 	ODM_CMNINFO_SEC_MODE,		/*  ODM_SECURITY_E */
317 	ODM_CMNINFO_BW,			/*  ODM_BW_E */
318 	ODM_CMNINFO_CHNL,
319 	ODM_CMNINFO_FORCED_RATE,
320 
321 	ODM_CMNINFO_DMSP_GET_VALUE,
322 	ODM_CMNINFO_BUDDY_ADAPTOR,
323 	ODM_CMNINFO_DMSP_IS_MASTER,
324 	ODM_CMNINFO_SCAN,
325 	ODM_CMNINFO_POWER_SAVING,
326 	ODM_CMNINFO_ONE_PATH_CCA,	/*  ODM_CCA_PATH_E */
327 	ODM_CMNINFO_DRV_STOP,
328 	ODM_CMNINFO_PNP_IN,
329 	ODM_CMNINFO_INIT_ON,
330 	ODM_CMNINFO_ANT_TEST,
331 	ODM_CMNINFO_NET_CLOSED,
332 	ODM_CMNINFO_MP_MODE,
333 	/* ODM_CMNINFO_RTSTA_AID,	 For win driver only? */
334 	ODM_CMNINFO_FORCED_IGI_LB,
335 	ODM_CMNINFO_IS1ANTENNA,
336 	ODM_CMNINFO_RFDEFAULTPATH,
337 /*  POINTER REFERENCE----------- */
338 
339 /* CALL BY VALUE------------- */
340 	ODM_CMNINFO_WIFI_DIRECT,
341 	ODM_CMNINFO_WIFI_DISPLAY,
342 	ODM_CMNINFO_LINK_IN_PROGRESS,
343 	ODM_CMNINFO_LINK,
344 	ODM_CMNINFO_STATION_STATE,
345 	ODM_CMNINFO_RSSI_MIN,
346 	ODM_CMNINFO_DBG_COMP,			/*  u64 */
347 	ODM_CMNINFO_DBG_LEVEL,			/*  u32 */
348 	ODM_CMNINFO_RA_THRESHOLD_HIGH,		/*  u8 */
349 	ODM_CMNINFO_RA_THRESHOLD_LOW,		/*  u8 */
350 	ODM_CMNINFO_RF_ANTENNA_TYPE,		/*  u8 */
351 	ODM_CMNINFO_BT_ENABLED,
352 	ODM_CMNINFO_BT_HS_CONNECT_PROCESS,
353 	ODM_CMNINFO_BT_HS_RSSI,
354 	ODM_CMNINFO_BT_OPERATION,
355 	ODM_CMNINFO_BT_LIMITED_DIG,		/* Need to Limited Dig or not */
356 	ODM_CMNINFO_BT_DISABLE_EDCA,
357 /* CALL BY VALUE------------- */
358 
359 	/*  Dynamic ptr array hook itms. */
360 	ODM_CMNINFO_STA_STATUS,
361 	ODM_CMNINFO_PHY_STATUS,
362 	ODM_CMNINFO_MAC_STATUS,
363 
364 	ODM_CMNINFO_MAX,
365 };
366 
367 /*  2011/10/20 MH Define ODM support ability.  ODM_CMNINFO_ABILITY */
368 enum { /* _ODM_Support_Ability_Definition */
369 	/*  */
370 	/*  BB ODM section BIT 0-15 */
371 	/*  */
372 	ODM_BB_DIG			= BIT0,
373 	ODM_BB_RA_MASK			= BIT1,
374 	ODM_BB_DYNAMIC_TXPWR		= BIT2,
375 	ODM_BB_FA_CNT			= BIT3,
376 	ODM_BB_RSSI_MONITOR		= BIT4,
377 	ODM_BB_CCK_PD			= BIT5,
378 	ODM_BB_ANT_DIV			= BIT6,
379 	ODM_BB_PWR_SAVE			= BIT7,
380 	ODM_BB_PWR_TRAIN		= BIT8,
381 	ODM_BB_RATE_ADAPTIVE		= BIT9,
382 	ODM_BB_PATH_DIV			= BIT10,
383 	ODM_BB_PSD			= BIT11,
384 	ODM_BB_RXHP			= BIT12,
385 	ODM_BB_ADAPTIVITY		= BIT13,
386 	ODM_BB_CFO_TRACKING		= BIT14,
387 
388 	/*  MAC DM section BIT 16-23 */
389 	ODM_MAC_EDCA_TURBO		= BIT16,
390 	ODM_MAC_EARLY_MODE		= BIT17,
391 
392 	/*  RF ODM section BIT 24-31 */
393 	ODM_RF_TX_PWR_TRACK		= BIT24,
394 	ODM_RF_RX_GAIN_TRACK	= BIT25,
395 	ODM_RF_CALIBRATION		= BIT26,
396 };
397 
398 /* 	ODM_CMNINFO_INTERFACE */
399 enum { /* tag_ODM_Support_Interface_Definition */
400 	ODM_ITRF_SDIO	=	0x4,
401 	ODM_ITRF_ALL	=	0x7,
402 };
403 
404 /*  ODM_CMNINFO_IC_TYPE */
405 enum { /* tag_ODM_Support_IC_Type_Definition */
406 	ODM_RTL8723B	=	BIT8,
407 };
408 
409 /* ODM_CMNINFO_CUT_VER */
410 enum { /* tag_ODM_Cut_Version_Definition */
411 	ODM_CUT_A		=	0,
412 	ODM_CUT_B		=	1,
413 	ODM_CUT_C		=	2,
414 	ODM_CUT_D		=	3,
415 	ODM_CUT_E		=	4,
416 	ODM_CUT_F		=	5,
417 
418 	ODM_CUT_I		=	8,
419 	ODM_CUT_J		=	9,
420 	ODM_CUT_K		=	10,
421 	ODM_CUT_TEST	=	15,
422 };
423 
424 /*  ODM_CMNINFO_FAB_VER */
425 enum { /* tag_ODM_Fab_Version_Definition */
426 	ODM_TSMC	=	0,
427 	ODM_UMC		=	1,
428 };
429 
430 /*  ODM_CMNINFO_RF_TYPE */
431 /*  */
432 /*  For example 1T2R (A+AB = BIT0|BIT4|BIT5) */
433 /*  */
434 enum { /* tag_ODM_RF_Type_Definition */
435 	ODM_1T1R	=	0,
436 	ODM_1T2R	=	1,
437 	ODM_2T2R	=	2,
438 	ODM_2T3R	=	3,
439 	ODM_2T4R	=	4,
440 	ODM_3T3R	=	5,
441 	ODM_3T4R	=	6,
442 	ODM_4T4R	=	7,
443 };
444 
445 /*  */
446 /*  ODM Dynamic common info value definition */
447 /*  */
448 
449 /*  ODM_CMNINFO_WM_MODE */
450 enum { /* tag_Wireless_Mode_Definition */
451 	ODM_WM_UNKNOWN    = 0x0,
452 	ODM_WM_B          = BIT0,
453 	ODM_WM_G          = BIT1,
454 	ODM_WM_N24G       = BIT3,
455 	ODM_WM_AUTO       = BIT5,
456 };
457 
458 /*  ODM_CMNINFO_BW */
459 enum { /* tag_Bandwidth_Definition */
460 	ODM_BW20M		= 0,
461 	ODM_BW40M		= 1,
462 };
463 
464 /*  ODM_CMNINFO_BOARD_TYPE */
465 /*  For non-AC-series IC , ODM_BOARD_5G_EXT_PA and ODM_BOARD_5G_EXT_LNA are ignored */
466 /*  For AC-series IC, external PA & LNA can be indivisuallly added on 2.4G and/or 5G */
467 
468 enum odm_type_gpa_e { /* tag_ODM_TYPE_GPA_Definition */
469 	TYPE_GPA0 = 0,
470 	TYPE_GPA1 = BIT(1)|BIT(0)
471 };
472 
473 enum odm_type_apa_e { /* tag_ODM_TYPE_APA_Definition */
474 	TYPE_APA0 = 0,
475 	TYPE_APA1 = BIT(1)|BIT(0)
476 };
477 
478 enum odm_type_glna_e { /* tag_ODM_TYPE_GLNA_Definition */
479 	TYPE_GLNA0 = 0,
480 	TYPE_GLNA1 = BIT(2)|BIT(0),
481 	TYPE_GLNA2 = BIT(3)|BIT(1),
482 	TYPE_GLNA3 = BIT(3)|BIT(2)|BIT(1)|BIT(0)
483 };
484 
485 enum odm_type_alna_e { /* tag_ODM_TYPE_ALNA_Definition */
486 	TYPE_ALNA0 = 0,
487 	TYPE_ALNA1 = BIT(2)|BIT(0),
488 	TYPE_ALNA2 = BIT(3)|BIT(1),
489 	TYPE_ALNA3 = BIT(3)|BIT(2)|BIT(1)|BIT(0)
490 };
491 
492 struct iqk_matrix_regs_setting { /* _IQK_MATRIX_REGS_SETTING */
493 	bool bIQKDone;
494 	s32 Value[3][IQK_Matrix_REG_NUM];
495 	bool bBWIqkResultSaved[3];
496 };
497 
498 /* Remove PATHDIV_PARA struct to odm_PathDiv.h */
499 
500 struct odm_rf_cal_t { /* ODM_RF_Calibration_Structure */
501 	/* for tx power tracking */
502 
503 	u32 RegA24; /*  for TempCCK */
504 	s32 RegE94;
505 	s32 RegE9C;
506 	s32 RegEB4;
507 	s32 RegEBC;
508 
509 	u8 TXPowercount;
510 	bool bTXPowerTrackingInit;
511 	bool bTXPowerTracking;
512 	u8 TxPowerTrackControl; /* for mp mode, turn off txpwrtracking as default */
513 	u8 TM_Trigger;
514 
515 	u8 ThermalMeter[2];    /*  ThermalMeter, index 0 for RFIC0, and 1 for RFIC1 */
516 	u8 ThermalValue;
517 	u8 ThermalValue_LCK;
518 	u8 ThermalValue_IQK;
519 	u8 ThermalValue_DPK;
520 	u8 ThermalValue_AVG[AVG_THERMAL_NUM];
521 	u8 ThermalValue_AVG_index;
522 	u8 ThermalValue_RxGain;
523 	u8 ThermalValue_Crystal;
524 	u8 ThermalValue_DPKstore;
525 	u8 ThermalValue_DPKtrack;
526 	bool TxPowerTrackingInProgress;
527 
528 	bool bReloadtxpowerindex;
529 	u8 bRfPiEnable;
530 	u32 TXPowerTrackingCallbackCnt; /* cosa add for debug */
531 
532 	/*  Tx power Tracking ------------------------- */
533 	u8 bCCKinCH14;
534 	u8 CCK_index;
535 	u8 OFDM_index[MAX_RF_PATH];
536 	s8 PowerIndexOffset[MAX_RF_PATH];
537 	s8 DeltaPowerIndex[MAX_RF_PATH];
538 	s8 DeltaPowerIndexLast[MAX_RF_PATH];
539 	bool bTxPowerChanged;
540 
541 	u8 ThermalValue_HP[HP_THERMAL_NUM];
542 	u8 ThermalValue_HP_index;
543 	struct iqk_matrix_regs_setting IQKMatrixRegSetting[IQK_Matrix_Settings_NUM];
544 	bool bNeedIQK;
545 	bool bIQKInProgress;
546 	u8 Delta_IQK;
547 	u8 Delta_LCK;
548 	s8 BBSwingDiff2G; /*  Unit: dB */
549 	u8 DeltaSwingTableIdx_2GCCKA_P[DELTA_SWINGIDX_SIZE];
550 	u8 DeltaSwingTableIdx_2GCCKA_N[DELTA_SWINGIDX_SIZE];
551 	u8 DeltaSwingTableIdx_2GCCKB_P[DELTA_SWINGIDX_SIZE];
552 	u8 DeltaSwingTableIdx_2GCCKB_N[DELTA_SWINGIDX_SIZE];
553 	u8 DeltaSwingTableIdx_2GA_P[DELTA_SWINGIDX_SIZE];
554 	u8 DeltaSwingTableIdx_2GA_N[DELTA_SWINGIDX_SIZE];
555 	u8 DeltaSwingTableIdx_2GB_P[DELTA_SWINGIDX_SIZE];
556 	u8 DeltaSwingTableIdx_2GB_N[DELTA_SWINGIDX_SIZE];
557 	u8 DeltaSwingTableIdx_2GA_P_8188E[DELTA_SWINGIDX_SIZE];
558 	u8 DeltaSwingTableIdx_2GA_N_8188E[DELTA_SWINGIDX_SIZE];
559 
560 	/*  */
561 
562 	/* for IQK */
563 	u32 RegC04;
564 	u32 Reg874;
565 	u32 RegC08;
566 	u32 RegB68;
567 	u32 RegB6C;
568 	u32 Reg870;
569 	u32 Reg860;
570 	u32 Reg864;
571 
572 	bool bIQKInitialized;
573 	bool bLCKInProgress;
574 	bool bAntennaDetected;
575 	u32 ADDA_backup[IQK_ADDA_REG_NUM];
576 	u32 IQK_MAC_backup[IQK_MAC_REG_NUM];
577 	u32 IQK_BB_backup_recover[9];
578 	u32 IQK_BB_backup[IQK_BB_REG_NUM];
579 	u32 TxIQC_8723B[2][3][2]; /*  { {S1: 0xc94, 0xc80, 0xc4c} , {S0: 0xc9c, 0xc88, 0xc4c}} */
580 	u32 RxIQC_8723B[2][2][2]; /*  { {S1: 0xc14, 0xca0} ,           {S0: 0xc14, 0xca0}} */
581 
582 	/* for APK */
583 	u32 APKoutput[2][2]; /* path A/B; output1_1a/output1_2a */
584 	u8 bAPKdone;
585 	u8 bAPKThermalMeterIgnore;
586 
587 	/*  DPK */
588 	bool bDPKFail;
589 	u8 bDPdone;
590 	u8 bDPPathAOK;
591 	u8 bDPPathBOK;
592 
593 	u32 TxLOK[2];
594 
595 };
596 /*  */
597 /*  ODM Dynamic common info value definition */
598 /*  */
599 
600 struct fat_t { /* _FAST_ANTENNA_TRAINNING_ */
601 	u8 Bssid[6];
602 	u8 antsel_rx_keep_0;
603 	u8 antsel_rx_keep_1;
604 	u8 antsel_rx_keep_2;
605 	u8 antsel_rx_keep_3;
606 	u32 antSumRSSI[7];
607 	u32 antRSSIcnt[7];
608 	u32 antAveRSSI[7];
609 	u8 FAT_State;
610 	u32 TrainIdx;
611 	u8 antsel_a[ODM_ASSOCIATE_ENTRY_NUM];
612 	u8 antsel_b[ODM_ASSOCIATE_ENTRY_NUM];
613 	u8 antsel_c[ODM_ASSOCIATE_ENTRY_NUM];
614 	u32 MainAnt_Sum[ODM_ASSOCIATE_ENTRY_NUM];
615 	u32 AuxAnt_Sum[ODM_ASSOCIATE_ENTRY_NUM];
616 	u32 MainAnt_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
617 	u32 AuxAnt_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
618 	u8 RxIdleAnt;
619 	bool	bBecomeLinked;
620 	u32 MinMaxRSSI;
621 	u8 idx_AntDiv_counter_2G;
622 	u32 CCK_counter_main;
623 	u32 CCK_counter_aux;
624 	u32 OFDM_counter_main;
625 	u32 OFDM_counter_aux;
626 
627 	u32 CCK_CtrlFrame_Cnt_main;
628 	u32 CCK_CtrlFrame_Cnt_aux;
629 	u32 OFDM_CtrlFrame_Cnt_main;
630 	u32 OFDM_CtrlFrame_Cnt_aux;
631 	u32 MainAnt_CtrlFrame_Sum;
632 	u32 AuxAnt_CtrlFrame_Sum;
633 	u32 MainAnt_CtrlFrame_Cnt;
634 	u32 AuxAnt_CtrlFrame_Cnt;
635 
636 };
637 
638 enum {
639 	NO_ANTDIV			= 0xFF,
640 	CG_TRX_HW_ANTDIV		= 0x01,
641 	CGCS_RX_HW_ANTDIV	= 0x02,
642 	FIXED_HW_ANTDIV		= 0x03,
643 	CG_TRX_SMART_ANTDIV	= 0x04,
644 	CGCS_RX_SW_ANTDIV	= 0x05,
645 	S0S1_SW_ANTDIV          = 0x06 /* 8723B intrnal switch S0 S1 */
646 };
647 
648 struct pathdiv_t { /* _ODM_PATH_DIVERSITY_ */
649 	u8 RespTxPath;
650 	u8 PathSel[ODM_ASSOCIATE_ENTRY_NUM];
651 	u32 PathA_Sum[ODM_ASSOCIATE_ENTRY_NUM];
652 	u32 PathB_Sum[ODM_ASSOCIATE_ENTRY_NUM];
653 	u32 PathA_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
654 	u32 PathB_Cnt[ODM_ASSOCIATE_ENTRY_NUM];
655 };
656 
657 enum phy_reg_pg_type { /* _BASEBAND_CONFIG_PHY_REG_PG_VALUE_TYPE */
658 	PHY_REG_PG_RELATIVE_VALUE = 0,
659 	PHY_REG_PG_EXACT_VALUE = 1
660 };
661 
662 /*  */
663 /*  Antenna detection information from single tone mechanism, added by Roger, 2012.11.27. */
664 /*  */
665 struct ant_detected_info {
666 	bool bAntDetected;
667 	u32 dBForAntA;
668 	u32 dBForAntB;
669 	u32 dBForAntO;
670 };
671 
672 /*  */
673 /*  2011/09/22 MH Copy from SD4 defined structure. We use to support PHY DM integration. */
674 /*  */
675 struct dm_odm_t { /* DM_Out_Source_Dynamic_Mechanism_Structure */
676 	/* struct timer_list	FastAntTrainingTimer; */
677 	/*  */
678 	/* 	Add for different team use temporarily */
679 	/*  */
680 	struct adapter *Adapter;		/*  For CE/NIC team */
681 	/*  WHen you use Adapter or priv pointer, you must make sure the pointer is ready. */
682 	bool odm_ready;
683 
684 	enum phy_reg_pg_type PhyRegPgValueType;
685 	u8 PhyRegPgVersion;
686 
687 	u32 NumQryPhyStatusAll;	/* CCK + OFDM */
688 	u32 LastNumQryPhyStatusAll;
689 	u32 RxPWDBAve;
690 	bool MPDIG_2G;		/* off MPDIG */
691 	u8 Times_2G;
692 
693 /*  ODM HANDLE, DRIVER NEEDS NOT TO HOOK------ */
694 	bool bCckHighPower;
695 	u8 RFPathRxEnable;		/*  ODM_CMNINFO_RFPATH_ENABLE */
696 	u8 ControlChannel;
697 /*  ODM HANDLE, DRIVER NEEDS NOT TO HOOK------ */
698 
699 /* REMOVED COMMON INFO---------- */
700 	/* u8 		PseudoMacPhyMode; */
701 	/* bool			*BTCoexist; */
702 	/* bool			PseudoBtCoexist; */
703 	/* u8 		OPMode; */
704 	/* bool			bAPMode; */
705 	/* bool			bClientMode; */
706 	/* bool			bAdHocMode; */
707 	/* bool			bSlaveOfDMSP; */
708 /* REMOVED COMMON INFO---------- */
709 
710 /* 1  COMMON INFORMATION */
711 
712 	/*  */
713 	/*  Init Value */
714 	/*  */
715 /* HOOK BEFORE REG INIT----------- */
716 	/*  ODM Platform info AP/ADSL/CE/MP = 1/2/3/4 */
717 	u8 SupportPlatform;
718 	/*  ODM Support Ability DIG/RATR/TX_PWR_TRACK/... = 1/2/3/... */
719 	u32 SupportAbility;
720 	/*  ODM PCIE/USB/SDIO = 1/2/3 */
721 	u8 SupportInterface;
722 	/*  ODM composite or independent. Bit oriented/ 92C+92D+ .... or any other type = 1/2/3/... */
723 	u32 SupportICType;
724 	/*  Cut Version TestChip/A-cut/B-cut... = 0/1/2/3/... */
725 	u8 CutVersion;
726 	/*  Fab Version TSMC/UMC = 0/1 */
727 	u8 FabVersion;
728 	/*  RF Type 4T4R/3T3R/2T2R/1T2R/1T1R/... */
729 	u8 RFType;
730 	u8 RFEType;
731 	/*  Board Type Normal/HighPower/MiniCard/SLIM/Combo/... = 0/1/2/3/4/... */
732 	u8 BoardType;
733 	u8 PackageType;
734 	u8 TypeGLNA;
735 	u8 TypeGPA;
736 	u8 TypeALNA;
737 	u8 TypeAPA;
738 	/*  with external LNA  NO/Yes = 0/1 */
739 	u8 ExtLNA;
740 	/*  with external PA  NO/Yes = 0/1 */
741 	u8 ExtPA;
742 	/*  with external TRSW  NO/Yes = 0/1 */
743 	u8 ExtTRSW;
744 	u8 PatchID; /* Customer ID */
745 	bool bInHctTest;
746 	bool bWIFITest;
747 
748 	bool bDualMacSmartConcurrent;
749 	u32 BK_SupportAbility;
750 	u8 AntDivType;
751 /* HOOK BEFORE REG INIT----------- */
752 
753 	/*  */
754 	/*  Dynamic Value */
755 	/*  */
756 /*  POINTER REFERENCE----------- */
757 
758 	u8 u8_temp;
759 	bool bool_temp;
760 	struct adapter *adapter_temp;
761 
762 	/*  MAC PHY Mode SMSP/DMSP/DMDP = 0/1/2 */
763 	u8 *pMacPhyMode;
764 	/* TX Unicast byte count */
765 	u64 *pNumTxBytesUnicast;
766 	/* RX Unicast byte count */
767 	u64 *pNumRxBytesUnicast;
768 	/*  Wireless mode B/G/A/N = BIT0/BIT1/BIT2/BIT3 */
769 	u8 *pwirelessmode; /* ODM_WIRELESS_MODE_E */
770 	/*  Secondary channel offset don't_care/below/above = 0/1/2 */
771 	u8 *pSecChOffset;
772 	/*  Security mode Open/WEP/AES/TKIP = 0/1/2/3 */
773 	u8 *pSecurity;
774 	/*  BW info 20M/40M/80M = 0/1/2 */
775 	u8 *pBandWidth;
776 	/*  Central channel location Ch1/Ch2/.... */
777 	u8 *pChannel; /* central channel number */
778 	bool DPK_Done;
779 	/*  Common info for 92D DMSP */
780 
781 	bool *pbGetValueFromOtherMac;
782 	struct adapter **pBuddyAdapter;
783 	bool *pbMasterOfDMSP; /* MAC0: master, MAC1: slave */
784 	/*  Common info for Status */
785 	bool *pbScanInProcess;
786 	bool *pbPowerSaving;
787 	/*  CCA Path 2-path/path-A/path-B = 0/1/2; using ODM_CCA_PATH_E. */
788 	u8 *pOnePathCCA;
789 	/* pMgntInfo->AntennaTest */
790 	u8 *pAntennaTest;
791 	bool *pbNet_closed;
792 	u8 *mp_mode;
793 	/* u8 	*pAidMap; */
794 	u8 *pu1ForcedIgiLb;
795 /*  For 8723B IQK----------- */
796 	bool *pIs1Antenna;
797 	u8 *pRFDefaultPath;
798 	/*  0:S1, 1:S0 */
799 
800 /*  POINTER REFERENCE----------- */
801 	u16 *pForcedDataRate;
802 /* CALL BY VALUE------------- */
803 	bool bLinkInProcess;
804 	bool bWIFI_Direct;
805 	bool bWIFI_Display;
806 	bool bLinked;
807 
808 	bool bsta_state;
809 	u8 RSSI_Min;
810 	u8 InterfaceIndex; /*  Add for 92D  dual MAC: 0--Mac0 1--Mac1 */
811 	bool bIsMPChip;
812 	bool bOneEntryOnly;
813 	/*  Common info for BTDM */
814 	bool bBtEnabled;			/*  BT is disabled */
815 	bool bBtConnectProcess;	/*  BT HS is under connection progress. */
816 	u8 btHsRssi;				/*  BT HS mode wifi rssi value. */
817 	bool bBtHsOperation;		/*  BT HS mode is under progress */
818 	bool bBtDisableEdcaTurbo;	/*  Under some condition, don't enable the EDCA Turbo */
819 	bool bBtLimitedDig;			/*  BT is busy. */
820 /* CALL BY VALUE------------- */
821 	u8 RSSI_A;
822 	u8 RSSI_B;
823 	u64 RSSI_TRSW;
824 	u64 RSSI_TRSW_H;
825 	u64 RSSI_TRSW_L;
826 	u64 RSSI_TRSW_iso;
827 
828 	u8 RxRate;
829 	bool bNoisyState;
830 	u8 TxRate;
831 	u8 LinkedInterval;
832 	u8 preChannel;
833 	u32 TxagcOffsetValueA;
834 	bool IsTxagcOffsetPositiveA;
835 	u32 TxagcOffsetValueB;
836 	bool IsTxagcOffsetPositiveB;
837 	u64	lastTxOkCnt;
838 	u64	lastRxOkCnt;
839 	u32 BbSwingOffsetA;
840 	bool IsBbSwingOffsetPositiveA;
841 	u32 BbSwingOffsetB;
842 	bool IsBbSwingOffsetPositiveB;
843 	s8 TH_L2H_ini;
844 	s8 TH_EDCCA_HL_diff;
845 	s8 IGI_Base;
846 	u8 IGI_target;
847 	bool ForceEDCCA;
848 	u8 AdapEn_RSSI;
849 	s8 Force_TH_H;
850 	s8 Force_TH_L;
851 	u8 IGI_LowerBound;
852 	u8 antdiv_rssi;
853 	u8 AntType;
854 	u8 pre_AntType;
855 	u8 antdiv_period;
856 	u8 antdiv_select;
857 	u8 NdpaPeriod;
858 	bool H2C_RARpt_connect;
859 
860 	/*  add by Yu Cehn for adaptivtiy */
861 	bool adaptivity_flag;
862 	bool NHM_disable;
863 	bool TxHangFlg;
864 	bool Carrier_Sense_enable;
865 	u8 tolerance_cnt;
866 	u64 NHMCurTxOkcnt;
867 	u64 NHMCurRxOkcnt;
868 	u64 NHMLastTxOkcnt;
869 	u64 NHMLastRxOkcnt;
870 	u8 txEdcca1;
871 	u8 txEdcca0;
872 	s8 H2L_lb;
873 	s8 L2H_lb;
874 	u8 Adaptivity_IGI_upper;
875 	u8 NHM_cnt_0;
876 
877 	struct odm_noise_monitor noise_level;/* ODM_MAX_CHANNEL_NUM]; */
878 	/*  */
879 	/* 2 Define STA info. */
880 	/*  _ODM_STA_INFO */
881 	/*  2012/01/12 MH For MP, we need to reduce one array pointer for default port.?? */
882 	PSTA_INFO_T pODM_StaInfo[ODM_ASSOCIATE_ENTRY_NUM];
883 
884 	/*  */
885 	/*  2012/02/14 MH Add to share 88E ra with other SW team. */
886 	/*  We need to colelct all support abilit to a proper area. */
887 	/*  */
888 	bool RaSupport88E;
889 
890 	/*  Define ........... */
891 
892 	/*  Latest packet phy info (ODM write) */
893 	struct odm_phy_dbg_info PhyDbgInfo;
894 	/* PHY_INFO_88E		PhyInfo; */
895 
896 	/*  Latest packet phy info (ODM write) */
897 	struct odm_mac_status_info *pMacInfo;
898 	/* MAC_INFO_88E		MacInfo; */
899 
900 	/*  Different Team independt structure?? */
901 
902 	/*  */
903 	/* TX_RTP_CMN		TX_retrpo; */
904 	/* TX_RTP_88E		TX_retrpo; */
905 	/* TX_RTP_8195		TX_retrpo; */
906 
907 	/*  */
908 	/* ODM Structure */
909 	/*  */
910 	struct fat_t DM_FatTable;
911 	struct dig_t DM_DigTable;
912 	struct ps_t DM_PSTable;
913 	struct dynamic_primary_CCA DM_PriCCA;
914 	struct rxhp_t dM_RXHP_Table;
915 	struct ra_t DM_RA_Table;
916 	struct false_ALARM_STATISTICS FalseAlmCnt;
917 	struct false_ALARM_STATISTICS FlaseAlmCntBuddyAdapter;
918 	struct swat_t DM_SWAT_Table;
919 	bool RSSI_test;
920 	struct cfo_tracking DM_CfoTrack;
921 
922 	struct edca_t DM_EDCA_Table;
923 	u32 WMMEDCA_BE;
924 	struct pathdiv_t DM_PathDiv;
925 	/*  Copy from SD4 structure */
926 	/*  */
927 	/*  ================================================== */
928 	/*  */
929 
930 	/* common */
931 	/* u8 DM_Type; */
932 	/* u8    PSD_Report_RXHP[80];    Add By Gary */
933 	/* u8    PSD_func_flag;                Add By Gary */
934 	/* for DIG */
935 	/* u8 bDMInitialGainEnable; */
936 	/* u8 binitialized;  for dm_initial_gain_Multi_STA use. */
937 	/* for Antenna diversity */
938 	/* u8 AntDivCfg; 0:OFF , 1:ON, 2:by efuse */
939 	/* PSTA_INFO_T RSSI_target; */
940 
941 	bool *pbDriverStopped;
942 	bool *pbDriverIsGoingToPnpSetPowerSleep;
943 	bool *pinit_adpt_in_progress;
944 
945 	/* PSD */
946 	bool bUserAssignLevel;
947 	struct timer_list PSDTimer;
948 	u8 RSSI_BT;			/* come from BT */
949 	bool bPSDinProcess;
950 	bool bPSDactive;
951 	bool bDMInitialGainEnable;
952 
953 	/* MPT DIG */
954 	struct timer_list MPT_DIGTimer;
955 
956 	/* for rate adaptive, in fact,  88c/92c fw will handle this */
957 	u8 bUseRAMask;
958 
959 	struct odm_rate_adaptive RateAdaptive;
960 
961 	struct ant_detected_info AntDetectedInfo; /*  Antenna detected information for RSSI tool */
962 
963 	struct odm_rf_cal_t RFCalibrateInfo;
964 
965 	/*  */
966 	/*  TX power tracking */
967 	/*  */
968 	u8 BbSwingIdxOfdm[MAX_RF_PATH];
969 	u8 BbSwingIdxOfdmCurrent;
970 	u8 BbSwingIdxOfdmBase[MAX_RF_PATH];
971 	bool BbSwingFlagOfdm;
972 	u8 BbSwingIdxCck;
973 	u8 BbSwingIdxCckCurrent;
974 	u8 BbSwingIdxCckBase;
975 	u8 DefaultOfdmIndex;
976 	u8 DefaultCckIndex;
977 	bool BbSwingFlagCck;
978 
979 	s8 Absolute_OFDMSwingIdx[MAX_RF_PATH];
980 	s8 Remnant_OFDMSwingIdx[MAX_RF_PATH];
981 	s8 Remnant_CCKSwingIdx;
982 	s8 Modify_TxAGC_Value;       /* Remnat compensate value at TxAGC */
983 	bool Modify_TxAGC_Flag_PathA;
984 	bool Modify_TxAGC_Flag_PathB;
985 	bool Modify_TxAGC_Flag_PathC;
986 	bool Modify_TxAGC_Flag_PathD;
987 	bool Modify_TxAGC_Flag_PathA_CCK;
988 
989 	s8 KfreeOffset[MAX_RF_PATH];
990 	/*  */
991 	/*  ODM system resource. */
992 	/*  */
993 
994 	/*  ODM relative time. */
995 	struct timer_list PathDivSwitchTimer;
996 	/* 2011.09.27 add for Path Diversity */
997 	struct timer_list CCKPathDiversityTimer;
998 	struct timer_list FastAntTrainingTimer;
999 
1000 	/*  ODM relative workitem. */
1001 
1002 	#if (BEAMFORMING_SUPPORT == 1)
1003 	RT_BEAMFORMING_INFO BeamformingInfo;
1004 	#endif
1005 };
1006 
1007 #define ODM_RF_PATH_MAX 2
1008 
1009 enum odm_rf_radio_path_e {
1010 	ODM_RF_PATH_A = 0,   /* Radio Path A */
1011 	ODM_RF_PATH_B = 1,   /* Radio Path B */
1012 	ODM_RF_PATH_C = 2,   /* Radio Path C */
1013 	ODM_RF_PATH_D = 3,   /* Radio Path D */
1014 	ODM_RF_PATH_AB,
1015 	ODM_RF_PATH_AC,
1016 	ODM_RF_PATH_AD,
1017 	ODM_RF_PATH_BC,
1018 	ODM_RF_PATH_BD,
1019 	ODM_RF_PATH_CD,
1020 	ODM_RF_PATH_ABC,
1021 	ODM_RF_PATH_ACD,
1022 	ODM_RF_PATH_BCD,
1023 	ODM_RF_PATH_ABCD,
1024 	/*   ODM_RF_PATH_MAX,    Max RF number 90 support */
1025 };
1026 
1027  enum odm_rf_content {
1028 	odm_radioa_txt = 0x1000,
1029 	odm_radiob_txt = 0x1001,
1030 	odm_radioc_txt = 0x1002,
1031 	odm_radiod_txt = 0x1003
1032 };
1033 
1034 enum ODM_BB_Config_Type {
1035 	CONFIG_BB_PHY_REG,
1036 	CONFIG_BB_AGC_TAB,
1037 	CONFIG_BB_AGC_TAB_2G,
1038 	CONFIG_BB_PHY_REG_PG,
1039 	CONFIG_BB_PHY_REG_MP,
1040 	CONFIG_BB_AGC_TAB_DIFF,
1041 };
1042 
1043 enum ODM_RF_Config_Type {
1044 	CONFIG_RF_RADIO,
1045 	CONFIG_RF_TXPWR_LMT,
1046 };
1047 
1048 enum ODM_FW_Config_Type {
1049 	CONFIG_FW_NIC,
1050 	CONFIG_FW_NIC_2,
1051 	CONFIG_FW_AP,
1052 	CONFIG_FW_WoWLAN,
1053 	CONFIG_FW_WoWLAN_2,
1054 	CONFIG_FW_AP_WoWLAN,
1055 	CONFIG_FW_BT,
1056 };
1057 
1058 #ifdef REMOVE_PACK
1059 #pragma pack()
1060 #endif
1061 
1062 /* include "odm_function.h" */
1063 
1064 /* 3 =========================================================== */
1065 /* 3 DIG */
1066 /* 3 =========================================================== */
1067 
1068 /* Remove DIG by Yuchen */
1069 
1070 /* 3 =========================================================== */
1071 /* 3 AGC RX High Power Mode */
1072 /* 3 =========================================================== */
1073 #define          LNA_Low_Gain_1                      0x64
1074 #define          LNA_Low_Gain_2                      0x5A
1075 #define          LNA_Low_Gain_3                      0x58
1076 
1077 #define          FA_RXHP_TH1                           5000
1078 #define          FA_RXHP_TH2                           1500
1079 #define          FA_RXHP_TH3                             800
1080 #define          FA_RXHP_TH4                             600
1081 #define          FA_RXHP_TH5                             500
1082 
1083 /* 3 =========================================================== */
1084 /* 3 EDCA */
1085 /* 3 =========================================================== */
1086 
1087 /* 3 =========================================================== */
1088 /* 3 Dynamic Tx Power */
1089 /* 3 =========================================================== */
1090 /* Dynamic Tx Power Control Threshold */
1091 
1092 /* 3 =========================================================== */
1093 /* 3 Rate Adaptive */
1094 /* 3 =========================================================== */
1095 #define		DM_RATR_STA_INIT			0
1096 #define		DM_RATR_STA_HIGH			1
1097 #define		DM_RATR_STA_MIDDLE			2
1098 #define		DM_RATR_STA_LOW				3
1099 
1100 /* 3 =========================================================== */
1101 /* 3 BB Power Save */
1102 /* 3 =========================================================== */
1103 
1104 enum { /* tag_1R_CCA_Type_Definition */
1105 	CCA_1R = 0,
1106 	CCA_2R = 1,
1107 	CCA_MAX = 2,
1108 };
1109 
1110 enum { /* tag_RF_Type_Definition */
1111 	RF_Save = 0,
1112 	RF_Normal = 1,
1113 	RF_MAX = 2,
1114 };
1115 
1116 /*  Maximal number of antenna detection mechanism needs to perform, added by Roger, 2011.12.28. */
1117 #define	MAX_ANTENNA_DETECTION_CNT	10
1118 
1119 /*  */
1120 /*  Extern Global Variables. */
1121 /*  */
1122 extern	u32 OFDMSwingTable[OFDM_TABLE_SIZE];
1123 extern	u8 CCKSwingTable_Ch1_Ch13[CCK_TABLE_SIZE][8];
1124 extern	u8 CCKSwingTable_Ch14[CCK_TABLE_SIZE][8];
1125 
1126 extern	u32 OFDMSwingTable_New[OFDM_TABLE_SIZE];
1127 extern	u8 CCKSwingTable_Ch1_Ch13_New[CCK_TABLE_SIZE][8];
1128 extern	u8 CCKSwingTable_Ch14_New[CCK_TABLE_SIZE][8];
1129 
1130 extern  u32 TxScalingTable_Jaguar[TXSCALE_TABLE_SIZE];
1131 
1132 /*  */
1133 /*  check Sta pointer valid or not */
1134 /*  */
1135 #define IS_STA_VALID(pSta)		(pSta)
1136 /*  20100514 Joseph: Add definition for antenna switching test after link. */
1137 /*  This indicates two different the steps. */
1138 /*  In SWAW_STEP_PEAK, driver needs to switch antenna and listen to the signal on the air. */
1139 /*  In SWAW_STEP_DETERMINE, driver just compares the signal captured in SWAW_STEP_PEAK */
1140 /*  with original RSSI to determine if it is necessary to switch antenna. */
1141 #define SWAW_STEP_PEAK		0
1142 #define SWAW_STEP_DETERMINE	1
1143 
1144 /* Remove BB power saving by Yuchen */
1145 
1146 #define dm_CheckTXPowerTracking ODM_TXPowerTrackingCheck
1147 void ODM_TXPowerTrackingCheck(struct dm_odm_t *pDM_Odm);
1148 
1149 bool ODM_RAStateCheck(
1150 	struct dm_odm_t *pDM_Odm,
1151 	s32	RSSI,
1152 	bool bForceUpdate,
1153 	u8 *pRATRState
1154 );
1155 
1156 #define dm_SWAW_RSSI_Check	ODM_SwAntDivChkPerPktRssi
1157 void ODM_SwAntDivChkPerPktRssi(
1158 	struct dm_odm_t *pDM_Odm,
1159 	u8 StationID,
1160 	struct odm_phy_info *pPhyInfo
1161 );
1162 
1163 u32 ODM_Get_Rate_Bitmap(
1164 	struct dm_odm_t *pDM_Odm,
1165 	u32 macid,
1166 	u32 ra_mask,
1167 	u8 rssi_level
1168 );
1169 
1170 #if (BEAMFORMING_SUPPORT == 1)
1171 BEAMFORMING_CAP Beamforming_GetEntryBeamCapByMacId(PMGNT_INFO pMgntInfo, u8 MacId);
1172 #endif
1173 
1174 void odm_TXPowerTrackingInit(struct dm_odm_t *pDM_Odm);
1175 
1176 void ODM_DMInit(struct dm_odm_t *pDM_Odm);
1177 
1178 void ODM_DMWatchdog(struct dm_odm_t *pDM_Odm); /*  For common use in the future */
1179 
1180 void ODM_CmnInfoInit(struct dm_odm_t *pDM_Odm, enum odm_cmninfo_e CmnInfo, u32 Value);
1181 
1182 void ODM_CmnInfoHook(struct dm_odm_t *pDM_Odm, enum odm_cmninfo_e CmnInfo, void *pValue);
1183 
1184 void ODM_CmnInfoPtrArrayHook(
1185 	struct dm_odm_t *pDM_Odm,
1186 	enum odm_cmninfo_e CmnInfo,
1187 	u16 Index,
1188 	void *pValue
1189 );
1190 
1191 void ODM_CmnInfoUpdate(struct dm_odm_t *pDM_Odm, u32 CmnInfo, u64 Value);
1192 
1193 void ODM_InitAllTimers(struct dm_odm_t *pDM_Odm);
1194 
1195 void ODM_CancelAllTimers(struct dm_odm_t *pDM_Odm);
1196 
1197 void ODM_ReleaseAllTimers(struct dm_odm_t *pDM_Odm);
1198 
1199 void ODM_AntselStatistics_88C(
1200 	struct dm_odm_t *pDM_Odm,
1201 	u8 MacId,
1202 	u32 PWDBAll,
1203 	bool isCCKrate
1204 );
1205 
1206 void ODM_DynamicARFBSelect(struct dm_odm_t *pDM_Odm, u8 rate, bool Collision_State);
1207 
1208 #endif
1209