xref: /openbmc/linux/drivers/staging/nvec/nvec.c (revision 5d30566f)
1 /*
2  * NVEC: NVIDIA compliant embedded controller interface
3  *
4  * Copyright (C) 2011 The AC100 Kernel Team <ac100@lists.lauchpad.net>
5  *
6  * Authors:  Pierre-Hugues Husson <phhusson@free.fr>
7  *           Ilya Petrov <ilya.muromec@gmail.com>
8  *           Marc Dietrich <marvin24@gmx.de>
9  *           Julian Andres Klode <jak@jak-linux.org>
10  *
11  * This file is subject to the terms and conditions of the GNU General Public
12  * License.  See the file "COPYING" in the main directory of this archive
13  * for more details.
14  *
15  */
16 
17 /* #define DEBUG */
18 
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/atomic.h>
22 #include <linux/clk.h>
23 #include <linux/completion.h>
24 #include <linux/delay.h>
25 #include <linux/err.h>
26 #include <linux/gpio.h>
27 #include <linux/interrupt.h>
28 #include <linux/io.h>
29 #include <linux/irq.h>
30 #include <linux/of.h>
31 #include <linux/of_gpio.h>
32 #include <linux/list.h>
33 #include <linux/mfd/core.h>
34 #include <linux/mutex.h>
35 #include <linux/notifier.h>
36 #include <linux/slab.h>
37 #include <linux/spinlock.h>
38 #include <linux/workqueue.h>
39 
40 #include "nvec.h"
41 
42 #define I2C_CNFG			0x00
43 #define I2C_CNFG_PACKET_MODE_EN		(1<<10)
44 #define I2C_CNFG_NEW_MASTER_SFM		(1<<11)
45 #define I2C_CNFG_DEBOUNCE_CNT_SHIFT	12
46 
47 #define I2C_SL_CNFG		0x20
48 #define I2C_SL_NEWSL		(1<<2)
49 #define I2C_SL_NACK		(1<<1)
50 #define I2C_SL_RESP		(1<<0)
51 #define I2C_SL_IRQ		(1<<3)
52 #define END_TRANS		(1<<4)
53 #define RCVD			(1<<2)
54 #define RNW			(1<<1)
55 
56 #define I2C_SL_RCVD		0x24
57 #define I2C_SL_STATUS		0x28
58 #define I2C_SL_ADDR1		0x2c
59 #define I2C_SL_ADDR2		0x30
60 #define I2C_SL_DELAY_COUNT	0x3c
61 
62 /**
63  * enum nvec_msg_category - Message categories for nvec_msg_alloc()
64  * @NVEC_MSG_RX: The message is an incoming message (from EC)
65  * @NVEC_MSG_TX: The message is an outgoing message (to EC)
66  */
67 enum nvec_msg_category  {
68 	NVEC_MSG_RX,
69 	NVEC_MSG_TX,
70 };
71 
72 enum nvec_sleep_subcmds {
73 	GLOBAL_EVENTS,
74 	AP_PWR_DOWN,
75 	AP_SUSPEND,
76 };
77 
78 #define CNF_EVENT_REPORTING 0x01
79 #define GET_FIRMWARE_VERSION 0x15
80 #define LID_SWITCH BIT(1)
81 #define PWR_BUTTON BIT(15)
82 
83 static struct nvec_chip *nvec_power_handle;
84 
85 static const struct mfd_cell nvec_devices[] = {
86 	{
87 		.name = "nvec-kbd",
88 		.id = 1,
89 	},
90 	{
91 		.name = "nvec-mouse",
92 		.id = 1,
93 	},
94 	{
95 		.name = "nvec-power",
96 		.id = 1,
97 	},
98 	{
99 		.name = "nvec-power",
100 		.id = 2,
101 	},
102 	{
103 		.name = "nvec-paz00",
104 		.id = 1,
105 	},
106 };
107 
108 /**
109  * nvec_register_notifier - Register a notifier with nvec
110  * @nvec: A &struct nvec_chip
111  * @nb: The notifier block to register
112  *
113  * Registers a notifier with @nvec. The notifier will be added to an atomic
114  * notifier chain that is called for all received messages except those that
115  * correspond to a request initiated by nvec_write_sync().
116  */
117 int nvec_register_notifier(struct nvec_chip *nvec, struct notifier_block *nb,
118 			   unsigned int events)
119 {
120 	return atomic_notifier_chain_register(&nvec->notifier_list, nb);
121 }
122 EXPORT_SYMBOL_GPL(nvec_register_notifier);
123 
124 /**
125  * nvec_unregister_notifier - Unregister a notifier with nvec
126  * @nvec: A &struct nvec_chip
127  * @nb: The notifier block to unregister
128  *
129  * Unregisters a notifier with @nvec. The notifier will be removed from the
130  * atomic notifier chain.
131  */
132 int nvec_unregister_notifier(struct nvec_chip *nvec, struct notifier_block *nb)
133 {
134 	return atomic_notifier_chain_unregister(&nvec->notifier_list, nb);
135 }
136 EXPORT_SYMBOL_GPL(nvec_unregister_notifier);
137 
138 /**
139  * nvec_status_notifier - The final notifier
140  *
141  * Prints a message about control events not handled in the notifier
142  * chain.
143  */
144 static int nvec_status_notifier(struct notifier_block *nb,
145 				unsigned long event_type, void *data)
146 {
147 	struct nvec_chip *nvec = container_of(nb, struct nvec_chip,
148 						nvec_status_notifier);
149 	unsigned char *msg = (unsigned char *)data;
150 
151 	if (event_type != NVEC_CNTL)
152 		return NOTIFY_DONE;
153 
154 	dev_warn(nvec->dev, "unhandled msg type %ld\n", event_type);
155 	print_hex_dump(KERN_WARNING, "payload: ", DUMP_PREFIX_NONE, 16, 1,
156 		msg, msg[1] + 2, true);
157 
158 	return NOTIFY_OK;
159 }
160 
161 /**
162  * nvec_msg_alloc:
163  * @nvec: A &struct nvec_chip
164  * @category: Pool category, see &enum nvec_msg_category
165  *
166  * Allocate a single &struct nvec_msg object from the message pool of
167  * @nvec. The result shall be passed to nvec_msg_free() if no longer
168  * used.
169  *
170  * Outgoing messages are placed in the upper 75% of the pool, keeping the
171  * lower 25% available for RX buffers only. The reason is to prevent a
172  * situation where all buffers are full and a message is thus endlessly
173  * retried because the response could never be processed.
174  */
175 static struct nvec_msg *nvec_msg_alloc(struct nvec_chip *nvec,
176 				       enum nvec_msg_category category)
177 {
178 	int i = (category == NVEC_MSG_TX) ? (NVEC_POOL_SIZE / 4) : 0;
179 
180 	for (; i < NVEC_POOL_SIZE; i++) {
181 		if (atomic_xchg(&nvec->msg_pool[i].used, 1) == 0) {
182 			dev_vdbg(nvec->dev, "INFO: Allocate %i\n", i);
183 			return &nvec->msg_pool[i];
184 		}
185 	}
186 
187 	dev_err(nvec->dev, "could not allocate %s buffer\n",
188 		(category == NVEC_MSG_TX) ? "TX" : "RX");
189 
190 	return NULL;
191 }
192 
193 /**
194  * nvec_msg_free:
195  * @nvec: A &struct nvec_chip
196  * @msg:  A message (must be allocated by nvec_msg_alloc() and belong to @nvec)
197  *
198  * Free the given message
199  */
200 void nvec_msg_free(struct nvec_chip *nvec, struct nvec_msg *msg)
201 {
202 	if (msg != &nvec->tx_scratch)
203 		dev_vdbg(nvec->dev, "INFO: Free %ti\n", msg - nvec->msg_pool);
204 	atomic_set(&msg->used, 0);
205 }
206 EXPORT_SYMBOL_GPL(nvec_msg_free);
207 
208 /**
209  * nvec_msg_is_event - Return %true if @msg is an event
210  * @msg: A message
211  */
212 static bool nvec_msg_is_event(struct nvec_msg *msg)
213 {
214 	return msg->data[0] >> 7;
215 }
216 
217 /**
218  * nvec_msg_size - Get the size of a message
219  * @msg: The message to get the size for
220  *
221  * This only works for received messages, not for outgoing messages.
222  */
223 static size_t nvec_msg_size(struct nvec_msg *msg)
224 {
225 	bool is_event = nvec_msg_is_event(msg);
226 	int event_length = (msg->data[0] & 0x60) >> 5;
227 
228 	/* for variable size, payload size in byte 1 + count (1) + cmd (1) */
229 	if (!is_event || event_length == NVEC_VAR_SIZE)
230 		return (msg->pos || msg->size) ? (msg->data[1] + 2) : 0;
231 	else if (event_length == NVEC_2BYTES)
232 		return 2;
233 	else if (event_length == NVEC_3BYTES)
234 		return 3;
235 	return 0;
236 }
237 
238 /**
239  * nvec_gpio_set_value - Set the GPIO value
240  * @nvec: A &struct nvec_chip
241  * @value: The value to write (0 or 1)
242  *
243  * Like gpio_set_value(), but generating debugging information
244  */
245 static void nvec_gpio_set_value(struct nvec_chip *nvec, int value)
246 {
247 	dev_dbg(nvec->dev, "GPIO changed from %u to %u\n",
248 		gpio_get_value(nvec->gpio), value);
249 	gpio_set_value(nvec->gpio, value);
250 }
251 
252 /**
253  * nvec_write_async - Asynchronously write a message to NVEC
254  * @nvec: An nvec_chip instance
255  * @data: The message data, starting with the request type
256  * @size: The size of @data
257  *
258  * Queue a single message to be transferred to the embedded controller
259  * and return immediately.
260  *
261  * Returns: 0 on success, a negative error code on failure. If a failure
262  * occured, the nvec driver may print an error.
263  */
264 int nvec_write_async(struct nvec_chip *nvec, const unsigned char *data,
265 			short size)
266 {
267 	struct nvec_msg *msg;
268 	unsigned long flags;
269 
270 	msg = nvec_msg_alloc(nvec, NVEC_MSG_TX);
271 
272 	if (msg == NULL)
273 		return -ENOMEM;
274 
275 	msg->data[0] = size;
276 	memcpy(msg->data + 1, data, size);
277 	msg->size = size + 1;
278 
279 	spin_lock_irqsave(&nvec->tx_lock, flags);
280 	list_add_tail(&msg->node, &nvec->tx_data);
281 	spin_unlock_irqrestore(&nvec->tx_lock, flags);
282 
283 	schedule_work(&nvec->tx_work);
284 
285 	return 0;
286 }
287 EXPORT_SYMBOL(nvec_write_async);
288 
289 /**
290  * nvec_write_sync - Write a message to nvec and read the response
291  * @nvec: An &struct nvec_chip
292  * @data: The data to write
293  * @size: The size of @data
294  *
295  * This is similar to nvec_write_async(), but waits for the
296  * request to be answered before returning. This function
297  * uses a mutex and can thus not be called from e.g.
298  * interrupt handlers.
299  *
300  * Returns: A pointer to the response message on success,
301  * %NULL on failure. Free with nvec_msg_free() once no longer
302  * used.
303  */
304 struct nvec_msg *nvec_write_sync(struct nvec_chip *nvec,
305 		const unsigned char *data, short size)
306 {
307 	struct nvec_msg *msg;
308 
309 	mutex_lock(&nvec->sync_write_mutex);
310 
311 	nvec->sync_write_pending = (data[1] << 8) + data[0];
312 
313 	if (nvec_write_async(nvec, data, size) < 0) {
314 		mutex_unlock(&nvec->sync_write_mutex);
315 		return NULL;
316 	}
317 
318 	dev_dbg(nvec->dev, "nvec_sync_write: 0x%04x\n",
319 					nvec->sync_write_pending);
320 	if (!(wait_for_completion_timeout(&nvec->sync_write,
321 				msecs_to_jiffies(2000)))) {
322 		dev_warn(nvec->dev, "timeout waiting for sync write to complete\n");
323 		mutex_unlock(&nvec->sync_write_mutex);
324 		return NULL;
325 	}
326 
327 	dev_dbg(nvec->dev, "nvec_sync_write: pong!\n");
328 
329 	msg = nvec->last_sync_msg;
330 
331 	mutex_unlock(&nvec->sync_write_mutex);
332 
333 	return msg;
334 }
335 EXPORT_SYMBOL(nvec_write_sync);
336 
337 /**
338  * nvec_toggle_global_events - enables or disables global event reporting
339  * @nvec: nvec handle
340  * @state: true for enable, false for disable
341  *
342  * This switches on/off global event reports by the embedded controller.
343  */
344 static void nvec_toggle_global_events(struct nvec_chip *nvec, bool state)
345 {
346 	unsigned char global_events[] = { NVEC_SLEEP, GLOBAL_EVENTS, state };
347 
348 	nvec_write_async(nvec, global_events, 3);
349 }
350 
351 /**
352  * nvec_event_mask - fill the command string with event bitfield
353  * ev: points to event command string
354  * mask: bit to insert into the event mask
355  *
356  * Configure event command expects a 32 bit bitfield which describes
357  * which events to enable. The bitfield has the following structure
358  * (from highest byte to lowest):
359  *	system state bits 7-0
360  *	system state bits 15-8
361  *	oem system state bits 7-0
362  *	oem system state bits 15-8
363  */
364 static void nvec_event_mask(char *ev, u32 mask)
365 {
366 	ev[3] = mask >> 16 & 0xff;
367 	ev[4] = mask >> 24 & 0xff;
368 	ev[5] = mask >> 0  & 0xff;
369 	ev[6] = mask >> 8  & 0xff;
370 }
371 
372 /**
373  * nvec_request_master - Process outgoing messages
374  * @work: A &struct work_struct (the tx_worker member of &struct nvec_chip)
375  *
376  * Processes all outgoing requests by sending the request and awaiting the
377  * response, then continuing with the next request. Once a request has a
378  * matching response, it will be freed and removed from the list.
379  */
380 static void nvec_request_master(struct work_struct *work)
381 {
382 	struct nvec_chip *nvec = container_of(work, struct nvec_chip, tx_work);
383 	unsigned long flags;
384 	long err;
385 	struct nvec_msg *msg;
386 
387 	spin_lock_irqsave(&nvec->tx_lock, flags);
388 	while (!list_empty(&nvec->tx_data)) {
389 		msg = list_first_entry(&nvec->tx_data, struct nvec_msg, node);
390 		spin_unlock_irqrestore(&nvec->tx_lock, flags);
391 		nvec_gpio_set_value(nvec, 0);
392 		err = wait_for_completion_interruptible_timeout(
393 				&nvec->ec_transfer, msecs_to_jiffies(5000));
394 
395 		if (err == 0) {
396 			dev_warn(nvec->dev, "timeout waiting for ec transfer\n");
397 			nvec_gpio_set_value(nvec, 1);
398 			msg->pos = 0;
399 		}
400 
401 		spin_lock_irqsave(&nvec->tx_lock, flags);
402 
403 		if (err > 0) {
404 			list_del_init(&msg->node);
405 			nvec_msg_free(nvec, msg);
406 		}
407 	}
408 	spin_unlock_irqrestore(&nvec->tx_lock, flags);
409 }
410 
411 /**
412  * parse_msg - Print some information and call the notifiers on an RX message
413  * @nvec: A &struct nvec_chip
414  * @msg: A message received by @nvec
415  *
416  * Paarse some pieces of the message and then call the chain of notifiers
417  * registered via nvec_register_notifier.
418  */
419 static int parse_msg(struct nvec_chip *nvec, struct nvec_msg *msg)
420 {
421 	if ((msg->data[0] & 1 << 7) == 0 && msg->data[3]) {
422 		dev_err(nvec->dev, "ec responded %*ph\n", 4, msg->data);
423 		return -EINVAL;
424 	}
425 
426 	if ((msg->data[0] >> 7) == 1 && (msg->data[0] & 0x0f) == 5)
427 		print_hex_dump(KERN_WARNING, "ec system event ",
428 				DUMP_PREFIX_NONE, 16, 1, msg->data,
429 				msg->data[1] + 2, true);
430 
431 	atomic_notifier_call_chain(&nvec->notifier_list, msg->data[0] & 0x8f,
432 				   msg->data);
433 
434 	return 0;
435 }
436 
437 /**
438  * nvec_dispatch - Process messages received from the EC
439  * @work: A &struct work_struct (the tx_worker member of &struct nvec_chip)
440  *
441  * Process messages previously received from the EC and put into the RX
442  * queue of the &struct nvec_chip instance associated with @work.
443  */
444 static void nvec_dispatch(struct work_struct *work)
445 {
446 	struct nvec_chip *nvec = container_of(work, struct nvec_chip, rx_work);
447 	unsigned long flags;
448 	struct nvec_msg *msg;
449 
450 	spin_lock_irqsave(&nvec->rx_lock, flags);
451 	while (!list_empty(&nvec->rx_data)) {
452 		msg = list_first_entry(&nvec->rx_data, struct nvec_msg, node);
453 		list_del_init(&msg->node);
454 		spin_unlock_irqrestore(&nvec->rx_lock, flags);
455 
456 		if (nvec->sync_write_pending ==
457 		      (msg->data[2] << 8) + msg->data[0]) {
458 			dev_dbg(nvec->dev, "sync write completed!\n");
459 			nvec->sync_write_pending = 0;
460 			nvec->last_sync_msg = msg;
461 			complete(&nvec->sync_write);
462 		} else {
463 			parse_msg(nvec, msg);
464 			nvec_msg_free(nvec, msg);
465 		}
466 		spin_lock_irqsave(&nvec->rx_lock, flags);
467 	}
468 	spin_unlock_irqrestore(&nvec->rx_lock, flags);
469 }
470 
471 /**
472  * nvec_tx_completed - Complete the current transfer
473  * @nvec: A &struct nvec_chip
474  *
475  * This is called when we have received an END_TRANS on a TX transfer.
476  */
477 static void nvec_tx_completed(struct nvec_chip *nvec)
478 {
479 	/* We got an END_TRANS, let's skip this, maybe there's an event */
480 	if (nvec->tx->pos != nvec->tx->size) {
481 		dev_err(nvec->dev, "premature END_TRANS, resending\n");
482 		nvec->tx->pos = 0;
483 		nvec_gpio_set_value(nvec, 0);
484 	} else {
485 		nvec->state = 0;
486 	}
487 }
488 
489 /**
490  * nvec_rx_completed - Complete the current transfer
491  * @nvec: A &struct nvec_chip
492  *
493  * This is called when we have received an END_TRANS on a RX transfer.
494  */
495 static void nvec_rx_completed(struct nvec_chip *nvec)
496 {
497 	if (nvec->rx->pos != nvec_msg_size(nvec->rx)) {
498 		dev_err(nvec->dev, "RX incomplete: Expected %u bytes, got %u\n",
499 			   (uint) nvec_msg_size(nvec->rx),
500 			   (uint) nvec->rx->pos);
501 
502 		nvec_msg_free(nvec, nvec->rx);
503 		nvec->state = 0;
504 
505 		/* Battery quirk - Often incomplete, and likes to crash */
506 		if (nvec->rx->data[0] == NVEC_BAT)
507 			complete(&nvec->ec_transfer);
508 
509 		return;
510 	}
511 
512 	spin_lock(&nvec->rx_lock);
513 
514 	/* add the received data to the work list
515 	   and move the ring buffer pointer to the next entry */
516 	list_add_tail(&nvec->rx->node, &nvec->rx_data);
517 
518 	spin_unlock(&nvec->rx_lock);
519 
520 	nvec->state = 0;
521 
522 	if (!nvec_msg_is_event(nvec->rx))
523 		complete(&nvec->ec_transfer);
524 
525 	schedule_work(&nvec->rx_work);
526 }
527 
528 /**
529  * nvec_invalid_flags - Send an error message about invalid flags and jump
530  * @nvec: The nvec device
531  * @status: The status flags
532  * @reset: Whether we shall jump to state 0.
533  */
534 static void nvec_invalid_flags(struct nvec_chip *nvec, unsigned int status,
535 			       bool reset)
536 {
537 	dev_err(nvec->dev, "unexpected status flags 0x%02x during state %i\n",
538 		status, nvec->state);
539 	if (reset)
540 		nvec->state = 0;
541 }
542 
543 /**
544  * nvec_tx_set - Set the message to transfer (nvec->tx)
545  * @nvec: A &struct nvec_chip
546  *
547  * Gets the first entry from the tx_data list of @nvec and sets the
548  * tx member to it. If the tx_data list is empty, this uses the
549  * tx_scratch message to send a no operation message.
550  */
551 static void nvec_tx_set(struct nvec_chip *nvec)
552 {
553 	spin_lock(&nvec->tx_lock);
554 	if (list_empty(&nvec->tx_data)) {
555 		dev_err(nvec->dev, "empty tx - sending no-op\n");
556 		memcpy(nvec->tx_scratch.data, "\x02\x07\x02", 3);
557 		nvec->tx_scratch.size = 3;
558 		nvec->tx_scratch.pos = 0;
559 		nvec->tx = &nvec->tx_scratch;
560 		list_add_tail(&nvec->tx->node, &nvec->tx_data);
561 	} else {
562 		nvec->tx = list_first_entry(&nvec->tx_data, struct nvec_msg,
563 					    node);
564 		nvec->tx->pos = 0;
565 	}
566 	spin_unlock(&nvec->tx_lock);
567 
568 	dev_dbg(nvec->dev, "Sending message of length %u, command 0x%x\n",
569 		(uint)nvec->tx->size, nvec->tx->data[1]);
570 }
571 
572 /**
573  * nvec_interrupt - Interrupt handler
574  * @irq: The IRQ
575  * @dev: The nvec device
576  *
577  * Interrupt handler that fills our RX buffers and empties our TX
578  * buffers. This uses a finite state machine with ridiculous amounts
579  * of error checking, in order to be fairly reliable.
580  */
581 static irqreturn_t nvec_interrupt(int irq, void *dev)
582 {
583 	unsigned long status;
584 	unsigned int received = 0;
585 	unsigned char to_send = 0xff;
586 	const unsigned long irq_mask = I2C_SL_IRQ | END_TRANS | RCVD | RNW;
587 	struct nvec_chip *nvec = dev;
588 	unsigned int state = nvec->state;
589 
590 	status = readl(nvec->base + I2C_SL_STATUS);
591 
592 	/* Filter out some errors */
593 	if ((status & irq_mask) == 0 && (status & ~irq_mask) != 0) {
594 		dev_err(nvec->dev, "unexpected irq mask %lx\n", status);
595 		return IRQ_HANDLED;
596 	}
597 	if ((status & I2C_SL_IRQ) == 0) {
598 		dev_err(nvec->dev, "Spurious IRQ\n");
599 		return IRQ_HANDLED;
600 	}
601 
602 	/* The EC did not request a read, so it send us something, read it */
603 	if ((status & RNW) == 0) {
604 		received = readl(nvec->base + I2C_SL_RCVD);
605 		if (status & RCVD)
606 			writel(0, nvec->base + I2C_SL_RCVD);
607 	}
608 
609 	if (status == (I2C_SL_IRQ | RCVD))
610 		nvec->state = 0;
611 
612 	switch (nvec->state) {
613 	case 0:		/* Verify that its a transfer start, the rest later */
614 		if (status != (I2C_SL_IRQ | RCVD))
615 			nvec_invalid_flags(nvec, status, false);
616 		break;
617 	case 1:		/* command byte */
618 		if (status != I2C_SL_IRQ) {
619 			nvec_invalid_flags(nvec, status, true);
620 		} else {
621 			nvec->rx = nvec_msg_alloc(nvec, NVEC_MSG_RX);
622 			/* Should not happen in a normal world */
623 			if (unlikely(nvec->rx == NULL)) {
624 				nvec->state = 0;
625 				break;
626 			}
627 			nvec->rx->data[0] = received;
628 			nvec->rx->pos = 1;
629 			nvec->state = 2;
630 		}
631 		break;
632 	case 2:		/* first byte after command */
633 		if (status == (I2C_SL_IRQ | RNW | RCVD)) {
634 			udelay(33);
635 			if (nvec->rx->data[0] != 0x01) {
636 				dev_err(nvec->dev,
637 					"Read without prior read command\n");
638 				nvec->state = 0;
639 				break;
640 			}
641 			nvec_msg_free(nvec, nvec->rx);
642 			nvec->state = 3;
643 			nvec_tx_set(nvec);
644 			BUG_ON(nvec->tx->size < 1);
645 			to_send = nvec->tx->data[0];
646 			nvec->tx->pos = 1;
647 		} else if (status == (I2C_SL_IRQ)) {
648 			BUG_ON(nvec->rx == NULL);
649 			nvec->rx->data[1] = received;
650 			nvec->rx->pos = 2;
651 			nvec->state = 4;
652 		} else {
653 			nvec_invalid_flags(nvec, status, true);
654 		}
655 		break;
656 	case 3:		/* EC does a block read, we transmit data */
657 		if (status & END_TRANS) {
658 			nvec_tx_completed(nvec);
659 		} else if ((status & RNW) == 0 || (status & RCVD)) {
660 			nvec_invalid_flags(nvec, status, true);
661 		} else if (nvec->tx && nvec->tx->pos < nvec->tx->size) {
662 			to_send = nvec->tx->data[nvec->tx->pos++];
663 		} else {
664 			dev_err(nvec->dev, "tx buffer underflow on %p (%u > %u)\n",
665 				nvec->tx,
666 				(uint) (nvec->tx ? nvec->tx->pos : 0),
667 				(uint) (nvec->tx ? nvec->tx->size : 0));
668 			nvec->state = 0;
669 		}
670 		break;
671 	case 4:		/* EC does some write, we read the data */
672 		if ((status & (END_TRANS | RNW)) == END_TRANS)
673 			nvec_rx_completed(nvec);
674 		else if (status & (RNW | RCVD))
675 			nvec_invalid_flags(nvec, status, true);
676 		else if (nvec->rx && nvec->rx->pos < NVEC_MSG_SIZE)
677 			nvec->rx->data[nvec->rx->pos++] = received;
678 		else
679 			dev_err(nvec->dev,
680 				"RX buffer overflow on %p: Trying to write byte %u of %u\n",
681 				nvec->rx, nvec->rx ? nvec->rx->pos : 0,
682 				NVEC_MSG_SIZE);
683 		break;
684 	default:
685 		nvec->state = 0;
686 	}
687 
688 	/* If we are told that a new transfer starts, verify it */
689 	if ((status & (RCVD | RNW)) == RCVD) {
690 		if (received != nvec->i2c_addr)
691 			dev_err(nvec->dev,
692 			"received address 0x%02x, expected 0x%02x\n",
693 			received, nvec->i2c_addr);
694 		nvec->state = 1;
695 	}
696 
697 	/* Send data if requested, but not on end of transmission */
698 	if ((status & (RNW | END_TRANS)) == RNW)
699 		writel(to_send, nvec->base + I2C_SL_RCVD);
700 
701 	/* If we have send the first byte */
702 	if (status == (I2C_SL_IRQ | RNW | RCVD))
703 		nvec_gpio_set_value(nvec, 1);
704 
705 	dev_dbg(nvec->dev,
706 		"Handled: %s 0x%02x, %s 0x%02x in state %u [%s%s%s]\n",
707 		(status & RNW) == 0 ? "received" : "R=",
708 		received,
709 		(status & (RNW | END_TRANS)) ? "sent" : "S=",
710 		to_send,
711 		state,
712 		status & END_TRANS ? " END_TRANS" : "",
713 		status & RCVD ? " RCVD" : "",
714 		status & RNW ? " RNW" : "");
715 
716 
717 	/*
718 	 * TODO: A correct fix needs to be found for this.
719 	 *
720 	 * We experience less incomplete messages with this delay than without
721 	 * it, but we don't know why. Help is appreciated.
722 	 */
723 	udelay(100);
724 
725 	return IRQ_HANDLED;
726 }
727 
728 static void tegra_init_i2c_slave(struct nvec_chip *nvec)
729 {
730 	u32 val;
731 
732 	clk_prepare_enable(nvec->i2c_clk);
733 
734 	reset_control_assert(nvec->rst);
735 	udelay(2);
736 	reset_control_deassert(nvec->rst);
737 
738 	val = I2C_CNFG_NEW_MASTER_SFM | I2C_CNFG_PACKET_MODE_EN |
739 	    (0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
740 	writel(val, nvec->base + I2C_CNFG);
741 
742 	clk_set_rate(nvec->i2c_clk, 8 * 80000);
743 
744 	writel(I2C_SL_NEWSL, nvec->base + I2C_SL_CNFG);
745 	writel(0x1E, nvec->base + I2C_SL_DELAY_COUNT);
746 
747 	writel(nvec->i2c_addr>>1, nvec->base + I2C_SL_ADDR1);
748 	writel(0, nvec->base + I2C_SL_ADDR2);
749 
750 	enable_irq(nvec->irq);
751 }
752 
753 #ifdef CONFIG_PM_SLEEP
754 static void nvec_disable_i2c_slave(struct nvec_chip *nvec)
755 {
756 	disable_irq(nvec->irq);
757 	writel(I2C_SL_NEWSL | I2C_SL_NACK, nvec->base + I2C_SL_CNFG);
758 	clk_disable_unprepare(nvec->i2c_clk);
759 }
760 #endif
761 
762 static void nvec_power_off(void)
763 {
764 	char ap_pwr_down[] = { NVEC_SLEEP, AP_PWR_DOWN };
765 
766 	nvec_toggle_global_events(nvec_power_handle, false);
767 	nvec_write_async(nvec_power_handle, ap_pwr_down, 2);
768 }
769 
770 /*
771  *  Parse common device tree data
772  */
773 static int nvec_i2c_parse_dt_pdata(struct nvec_chip *nvec)
774 {
775 	nvec->gpio = of_get_named_gpio(nvec->dev->of_node, "request-gpios", 0);
776 
777 	if (nvec->gpio < 0) {
778 		dev_err(nvec->dev, "no gpio specified");
779 		return -ENODEV;
780 	}
781 
782 	if (of_property_read_u32(nvec->dev->of_node, "slave-addr",
783 				&nvec->i2c_addr)) {
784 		dev_err(nvec->dev, "no i2c address specified");
785 		return -ENODEV;
786 	}
787 
788 	return 0;
789 }
790 
791 static int tegra_nvec_probe(struct platform_device *pdev)
792 {
793 	int err, ret;
794 	struct clk *i2c_clk;
795 	struct nvec_chip *nvec;
796 	struct nvec_msg *msg;
797 	struct resource *res;
798 	void __iomem *base;
799 	char	get_firmware_version[] = { NVEC_CNTL, GET_FIRMWARE_VERSION },
800 		unmute_speakers[] = { NVEC_OEM0, 0x10, 0x59, 0x95 },
801 		enable_event[7] = { NVEC_SYS, CNF_EVENT_REPORTING, true };
802 
803 	if (!pdev->dev.of_node) {
804 		dev_err(&pdev->dev, "must be instantiated using device tree\n");
805 		return -ENODEV;
806 	}
807 
808 	nvec = devm_kzalloc(&pdev->dev, sizeof(struct nvec_chip), GFP_KERNEL);
809 	if (nvec == NULL)
810 		return -ENOMEM;
811 
812 	platform_set_drvdata(pdev, nvec);
813 	nvec->dev = &pdev->dev;
814 
815 	err = nvec_i2c_parse_dt_pdata(nvec);
816 	if (err < 0)
817 		return err;
818 
819 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
820 	base = devm_ioremap_resource(&pdev->dev, res);
821 	if (IS_ERR(base))
822 		return PTR_ERR(base);
823 
824 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
825 	if (!res) {
826 		dev_err(&pdev->dev, "no irq resource?\n");
827 		return -ENODEV;
828 	}
829 
830 	i2c_clk = devm_clk_get(&pdev->dev, "div-clk");
831 	if (IS_ERR(i2c_clk)) {
832 		dev_err(nvec->dev, "failed to get controller clock\n");
833 		return -ENODEV;
834 	}
835 
836 	nvec->rst = devm_reset_control_get(&pdev->dev, "i2c");
837 	if (IS_ERR(nvec->rst)) {
838 		dev_err(nvec->dev, "failed to get controller reset\n");
839 		return PTR_ERR(nvec->rst);
840 	}
841 
842 	nvec->base = base;
843 	nvec->irq = res->start;
844 	nvec->i2c_clk = i2c_clk;
845 	nvec->rx = &nvec->msg_pool[0];
846 
847 	ATOMIC_INIT_NOTIFIER_HEAD(&nvec->notifier_list);
848 
849 	init_completion(&nvec->sync_write);
850 	init_completion(&nvec->ec_transfer);
851 	mutex_init(&nvec->sync_write_mutex);
852 	spin_lock_init(&nvec->tx_lock);
853 	spin_lock_init(&nvec->rx_lock);
854 	INIT_LIST_HEAD(&nvec->rx_data);
855 	INIT_LIST_HEAD(&nvec->tx_data);
856 	INIT_WORK(&nvec->rx_work, nvec_dispatch);
857 	INIT_WORK(&nvec->tx_work, nvec_request_master);
858 
859 	err = devm_gpio_request_one(&pdev->dev, nvec->gpio, GPIOF_OUT_INIT_HIGH,
860 					"nvec gpio");
861 	if (err < 0) {
862 		dev_err(nvec->dev, "couldn't request gpio\n");
863 		return -ENODEV;
864 	}
865 
866 	err = devm_request_irq(&pdev->dev, nvec->irq, nvec_interrupt, 0,
867 				"nvec", nvec);
868 	if (err) {
869 		dev_err(nvec->dev, "couldn't request irq\n");
870 		return -ENODEV;
871 	}
872 	disable_irq(nvec->irq);
873 
874 	tegra_init_i2c_slave(nvec);
875 
876 	/* enable event reporting */
877 	nvec_toggle_global_events(nvec, true);
878 
879 	nvec->nvec_status_notifier.notifier_call = nvec_status_notifier;
880 	nvec_register_notifier(nvec, &nvec->nvec_status_notifier, 0);
881 
882 	nvec_power_handle = nvec;
883 	pm_power_off = nvec_power_off;
884 
885 	/* Get Firmware Version */
886 	msg = nvec_write_sync(nvec, get_firmware_version, 2);
887 
888 	if (msg) {
889 		dev_warn(nvec->dev, "ec firmware version %02x.%02x.%02x / %02x\n",
890 			msg->data[4], msg->data[5], msg->data[6], msg->data[7]);
891 
892 		nvec_msg_free(nvec, msg);
893 	}
894 
895 	ret = mfd_add_devices(nvec->dev, -1, nvec_devices,
896 			      ARRAY_SIZE(nvec_devices), base, 0, NULL);
897 	if (ret)
898 		dev_err(nvec->dev, "error adding subdevices\n");
899 
900 	/* unmute speakers? */
901 	nvec_write_async(nvec, unmute_speakers, 4);
902 
903 	/* enable lid switch event */
904 	nvec_event_mask(enable_event, LID_SWITCH);
905 	nvec_write_async(nvec, enable_event, 7);
906 
907 	/* enable power button event */
908 	nvec_event_mask(enable_event, PWR_BUTTON);
909 	nvec_write_async(nvec, enable_event, 7);
910 
911 	return 0;
912 }
913 
914 static int tegra_nvec_remove(struct platform_device *pdev)
915 {
916 	struct nvec_chip *nvec = platform_get_drvdata(pdev);
917 
918 	nvec_toggle_global_events(nvec, false);
919 	mfd_remove_devices(nvec->dev);
920 	nvec_unregister_notifier(nvec, &nvec->nvec_status_notifier);
921 	cancel_work_sync(&nvec->rx_work);
922 	cancel_work_sync(&nvec->tx_work);
923 	/* FIXME: needs check wether nvec is responsible for power off */
924 	pm_power_off = NULL;
925 
926 	return 0;
927 }
928 
929 #ifdef CONFIG_PM_SLEEP
930 static int nvec_suspend(struct device *dev)
931 {
932 	struct platform_device *pdev = to_platform_device(dev);
933 	struct nvec_chip *nvec = platform_get_drvdata(pdev);
934 	struct nvec_msg *msg;
935 	char ap_suspend[] = { NVEC_SLEEP, AP_SUSPEND };
936 
937 	dev_dbg(nvec->dev, "suspending\n");
938 
939 	/* keep these sync or you'll break suspend */
940 	nvec_toggle_global_events(nvec, false);
941 
942 	msg = nvec_write_sync(nvec, ap_suspend, sizeof(ap_suspend));
943 	nvec_msg_free(nvec, msg);
944 
945 	nvec_disable_i2c_slave(nvec);
946 
947 	return 0;
948 }
949 
950 static int nvec_resume(struct device *dev)
951 {
952 	struct platform_device *pdev = to_platform_device(dev);
953 	struct nvec_chip *nvec = platform_get_drvdata(pdev);
954 
955 	dev_dbg(nvec->dev, "resuming\n");
956 	tegra_init_i2c_slave(nvec);
957 	nvec_toggle_global_events(nvec, true);
958 
959 	return 0;
960 }
961 #endif
962 
963 static SIMPLE_DEV_PM_OPS(nvec_pm_ops, nvec_suspend, nvec_resume);
964 
965 /* Match table for of_platform binding */
966 static const struct of_device_id nvidia_nvec_of_match[] = {
967 	{ .compatible = "nvidia,nvec", },
968 	{},
969 };
970 MODULE_DEVICE_TABLE(of, nvidia_nvec_of_match);
971 
972 static struct platform_driver nvec_device_driver = {
973 	.probe   = tegra_nvec_probe,
974 	.remove  = tegra_nvec_remove,
975 	.driver  = {
976 		.name = "nvec",
977 		.owner = THIS_MODULE,
978 		.pm = &nvec_pm_ops,
979 		.of_match_table = nvidia_nvec_of_match,
980 	}
981 };
982 
983 module_platform_driver(nvec_device_driver);
984 
985 MODULE_ALIAS("platform:nvec");
986 MODULE_DESCRIPTION("NVIDIA compliant embedded controller interface");
987 MODULE_AUTHOR("Marc Dietrich <marvin24@gmx.de>");
988 MODULE_LICENSE("GPL");
989