xref: /openbmc/linux/drivers/spi/spi-sprd.c (revision 749396cb)
1e7d973a3SLanqing Liu // SPDX-License-Identifier: GPL-2.0
2e7d973a3SLanqing Liu // Copyright (C) 2018 Spreadtrum Communications Inc.
3e7d973a3SLanqing Liu 
4e7d973a3SLanqing Liu #include <linux/clk.h>
5386119bcSLanqing Liu #include <linux/dmaengine.h>
6386119bcSLanqing Liu #include <linux/dma-mapping.h>
7386119bcSLanqing Liu #include <linux/dma/sprd-dma.h>
8e7d973a3SLanqing Liu #include <linux/interrupt.h>
9e7d973a3SLanqing Liu #include <linux/io.h>
10e7d973a3SLanqing Liu #include <linux/iopoll.h>
11e7d973a3SLanqing Liu #include <linux/kernel.h>
12e7d973a3SLanqing Liu #include <linux/module.h>
13e7d973a3SLanqing Liu #include <linux/of.h>
14386119bcSLanqing Liu #include <linux/of_dma.h>
15e7d973a3SLanqing Liu #include <linux/platform_device.h>
16e7d973a3SLanqing Liu #include <linux/pm_runtime.h>
17e7d973a3SLanqing Liu #include <linux/spi/spi.h>
18e7d973a3SLanqing Liu 
19e7d973a3SLanqing Liu #define SPRD_SPI_TXD			0x0
20e7d973a3SLanqing Liu #define SPRD_SPI_CLKD			0x4
21e7d973a3SLanqing Liu #define SPRD_SPI_CTL0			0x8
22e7d973a3SLanqing Liu #define SPRD_SPI_CTL1			0xc
23e7d973a3SLanqing Liu #define SPRD_SPI_CTL2			0x10
24e7d973a3SLanqing Liu #define SPRD_SPI_CTL3			0x14
25e7d973a3SLanqing Liu #define SPRD_SPI_CTL4			0x18
26e7d973a3SLanqing Liu #define SPRD_SPI_CTL5			0x1c
27e7d973a3SLanqing Liu #define SPRD_SPI_INT_EN			0x20
28e7d973a3SLanqing Liu #define SPRD_SPI_INT_CLR		0x24
29e7d973a3SLanqing Liu #define SPRD_SPI_INT_RAW_STS		0x28
30e7d973a3SLanqing Liu #define SPRD_SPI_INT_MASK_STS		0x2c
31e7d973a3SLanqing Liu #define SPRD_SPI_STS1			0x30
32e7d973a3SLanqing Liu #define SPRD_SPI_STS2			0x34
33e7d973a3SLanqing Liu #define SPRD_SPI_DSP_WAIT		0x38
34e7d973a3SLanqing Liu #define SPRD_SPI_STS3			0x3c
35e7d973a3SLanqing Liu #define SPRD_SPI_CTL6			0x40
36e7d973a3SLanqing Liu #define SPRD_SPI_STS4			0x44
37e7d973a3SLanqing Liu #define SPRD_SPI_FIFO_RST		0x48
38e7d973a3SLanqing Liu #define SPRD_SPI_CTL7			0x4c
39e7d973a3SLanqing Liu #define SPRD_SPI_STS5			0x50
40e7d973a3SLanqing Liu #define SPRD_SPI_CTL8			0x54
41e7d973a3SLanqing Liu #define SPRD_SPI_CTL9			0x58
42e7d973a3SLanqing Liu #define SPRD_SPI_CTL10			0x5c
43e7d973a3SLanqing Liu #define SPRD_SPI_CTL11			0x60
44e7d973a3SLanqing Liu #define SPRD_SPI_CTL12			0x64
45e7d973a3SLanqing Liu #define SPRD_SPI_STS6			0x68
46e7d973a3SLanqing Liu #define SPRD_SPI_STS7			0x6c
47e7d973a3SLanqing Liu #define SPRD_SPI_STS8			0x70
48e7d973a3SLanqing Liu #define SPRD_SPI_STS9			0x74
49e7d973a3SLanqing Liu 
50e7d973a3SLanqing Liu /* Bits & mask definition for register CTL0 */
51e7d973a3SLanqing Liu #define SPRD_SPI_SCK_REV		BIT(13)
52e7d973a3SLanqing Liu #define SPRD_SPI_NG_TX			BIT(1)
53e7d973a3SLanqing Liu #define SPRD_SPI_NG_RX			BIT(0)
54e7d973a3SLanqing Liu #define SPRD_SPI_CHNL_LEN_MASK		GENMASK(4, 0)
55e7d973a3SLanqing Liu #define SPRD_SPI_CSN_MASK		GENMASK(11, 8)
56e7d973a3SLanqing Liu #define SPRD_SPI_CS0_VALID		BIT(8)
57e7d973a3SLanqing Liu 
58e7d973a3SLanqing Liu /* Bits & mask definition for register SPI_INT_EN */
59e7d973a3SLanqing Liu #define SPRD_SPI_TX_END_INT_EN		BIT(8)
60e7d973a3SLanqing Liu #define SPRD_SPI_RX_END_INT_EN		BIT(9)
61e7d973a3SLanqing Liu 
62e7d973a3SLanqing Liu /* Bits & mask definition for register SPI_INT_RAW_STS */
63e7d973a3SLanqing Liu #define SPRD_SPI_TX_END_RAW		BIT(8)
64e7d973a3SLanqing Liu #define SPRD_SPI_RX_END_RAW		BIT(9)
65e7d973a3SLanqing Liu 
66e7d973a3SLanqing Liu /* Bits & mask definition for register SPI_INT_CLR */
67e7d973a3SLanqing Liu #define SPRD_SPI_TX_END_CLR		BIT(8)
68e7d973a3SLanqing Liu #define SPRD_SPI_RX_END_CLR		BIT(9)
69e7d973a3SLanqing Liu 
70e7d973a3SLanqing Liu /* Bits & mask definition for register INT_MASK_STS */
71e7d973a3SLanqing Liu #define SPRD_SPI_MASK_RX_END		BIT(9)
72e7d973a3SLanqing Liu #define SPRD_SPI_MASK_TX_END		BIT(8)
73e7d973a3SLanqing Liu 
74e7d973a3SLanqing Liu /* Bits & mask definition for register STS2 */
75e7d973a3SLanqing Liu #define SPRD_SPI_TX_BUSY		BIT(8)
76e7d973a3SLanqing Liu 
77e7d973a3SLanqing Liu /* Bits & mask definition for register CTL1 */
78e7d973a3SLanqing Liu #define SPRD_SPI_RX_MODE		BIT(12)
79e7d973a3SLanqing Liu #define SPRD_SPI_TX_MODE		BIT(13)
80e7d973a3SLanqing Liu #define SPRD_SPI_RTX_MD_MASK		GENMASK(13, 12)
81e7d973a3SLanqing Liu 
82e7d973a3SLanqing Liu /* Bits & mask definition for register CTL2 */
83e7d973a3SLanqing Liu #define SPRD_SPI_DMA_EN			BIT(6)
84e7d973a3SLanqing Liu 
85e7d973a3SLanqing Liu /* Bits & mask definition for register CTL4 */
86e7d973a3SLanqing Liu #define SPRD_SPI_START_RX		BIT(9)
87e7d973a3SLanqing Liu #define SPRD_SPI_ONLY_RECV_MASK		GENMASK(8, 0)
88e7d973a3SLanqing Liu 
89e7d973a3SLanqing Liu /* Bits & mask definition for register SPI_INT_CLR */
90e7d973a3SLanqing Liu #define SPRD_SPI_RX_END_INT_CLR		BIT(9)
91e7d973a3SLanqing Liu #define SPRD_SPI_TX_END_INT_CLR		BIT(8)
92e7d973a3SLanqing Liu 
93e7d973a3SLanqing Liu /* Bits & mask definition for register SPI_INT_RAW */
94e7d973a3SLanqing Liu #define SPRD_SPI_RX_END_IRQ		BIT(9)
95e7d973a3SLanqing Liu #define SPRD_SPI_TX_END_IRQ		BIT(8)
96e7d973a3SLanqing Liu 
97e7d973a3SLanqing Liu /* Bits & mask definition for register CTL12 */
98e7d973a3SLanqing Liu #define SPRD_SPI_SW_RX_REQ		BIT(0)
99e7d973a3SLanqing Liu #define SPRD_SPI_SW_TX_REQ		BIT(1)
100e7d973a3SLanqing Liu 
101e7d973a3SLanqing Liu /* Bits & mask definition for register CTL7 */
102e7d973a3SLanqing Liu #define SPRD_SPI_DATA_LINE2_EN		BIT(15)
103e7d973a3SLanqing Liu #define SPRD_SPI_MODE_MASK		GENMASK(5, 3)
104e7d973a3SLanqing Liu #define SPRD_SPI_MODE_OFFSET		3
105e7d973a3SLanqing Liu #define SPRD_SPI_3WIRE_MODE		4
106e7d973a3SLanqing Liu #define SPRD_SPI_4WIRE_MODE		0
107e7d973a3SLanqing Liu 
108e7d973a3SLanqing Liu /* Bits & mask definition for register CTL8 */
109e7d973a3SLanqing Liu #define SPRD_SPI_TX_MAX_LEN_MASK	GENMASK(19, 0)
110e7d973a3SLanqing Liu #define SPRD_SPI_TX_LEN_H_MASK		GENMASK(3, 0)
111e7d973a3SLanqing Liu #define SPRD_SPI_TX_LEN_H_OFFSET	16
112e7d973a3SLanqing Liu 
113e7d973a3SLanqing Liu /* Bits & mask definition for register CTL9 */
114e7d973a3SLanqing Liu #define SPRD_SPI_TX_LEN_L_MASK		GENMASK(15, 0)
115e7d973a3SLanqing Liu 
116e7d973a3SLanqing Liu /* Bits & mask definition for register CTL10 */
117e7d973a3SLanqing Liu #define SPRD_SPI_RX_MAX_LEN_MASK	GENMASK(19, 0)
118e7d973a3SLanqing Liu #define SPRD_SPI_RX_LEN_H_MASK		GENMASK(3, 0)
119e7d973a3SLanqing Liu #define SPRD_SPI_RX_LEN_H_OFFSET	16
120e7d973a3SLanqing Liu 
121e7d973a3SLanqing Liu /* Bits & mask definition for register CTL11 */
122e7d973a3SLanqing Liu #define SPRD_SPI_RX_LEN_L_MASK		GENMASK(15, 0)
123e7d973a3SLanqing Liu 
124e7d973a3SLanqing Liu /* Default & maximum word delay cycles */
125e7d973a3SLanqing Liu #define SPRD_SPI_MIN_DELAY_CYCLE	14
126e7d973a3SLanqing Liu #define SPRD_SPI_MAX_DELAY_CYCLE	130
127e7d973a3SLanqing Liu 
128e7d973a3SLanqing Liu #define SPRD_SPI_FIFO_SIZE		32
129e7d973a3SLanqing Liu #define SPRD_SPI_CHIP_CS_NUM		0x4
130e7d973a3SLanqing Liu #define SPRD_SPI_CHNL_LEN		2
131e7d973a3SLanqing Liu #define SPRD_SPI_DEFAULT_SOURCE		26000000
132e7d973a3SLanqing Liu #define SPRD_SPI_MAX_SPEED_HZ		48000000
133e7d973a3SLanqing Liu #define SPRD_SPI_AUTOSUSPEND_DELAY	100
134386119bcSLanqing Liu #define SPRD_SPI_DMA_STEP		8
135386119bcSLanqing Liu 
136386119bcSLanqing Liu enum sprd_spi_dma_channel {
1375e060c48SBaolin Wang 	SPRD_SPI_RX,
1385e060c48SBaolin Wang 	SPRD_SPI_TX,
1395e060c48SBaolin Wang 	SPRD_SPI_MAX,
140386119bcSLanqing Liu };
141386119bcSLanqing Liu 
142386119bcSLanqing Liu struct sprd_spi_dma {
143386119bcSLanqing Liu 	bool enable;
1445e060c48SBaolin Wang 	struct dma_chan *dma_chan[SPRD_SPI_MAX];
145386119bcSLanqing Liu 	enum dma_slave_buswidth width;
146386119bcSLanqing Liu 	u32 fragmens_len;
147386119bcSLanqing Liu 	u32 rx_len;
148386119bcSLanqing Liu };
149e7d973a3SLanqing Liu 
150e7d973a3SLanqing Liu struct sprd_spi {
151e7d973a3SLanqing Liu 	void __iomem *base;
152386119bcSLanqing Liu 	phys_addr_t phy_base;
153e7d973a3SLanqing Liu 	struct device *dev;
154e7d973a3SLanqing Liu 	struct clk *clk;
155de082d86SLanqing Liu 	int irq;
156e7d973a3SLanqing Liu 	u32 src_clk;
157e7d973a3SLanqing Liu 	u32 hw_mode;
158e7d973a3SLanqing Liu 	u32 trans_len;
159e7d973a3SLanqing Liu 	u32 trans_mode;
160e7d973a3SLanqing Liu 	u32 word_delay;
161e7d973a3SLanqing Liu 	u32 hw_speed_hz;
162e7d973a3SLanqing Liu 	u32 len;
163e7d973a3SLanqing Liu 	int status;
164386119bcSLanqing Liu 	struct sprd_spi_dma dma;
165de082d86SLanqing Liu 	struct completion xfer_completion;
166e7d973a3SLanqing Liu 	const void *tx_buf;
167e7d973a3SLanqing Liu 	void *rx_buf;
168e7d973a3SLanqing Liu 	int (*read_bufs)(struct sprd_spi *ss, u32 len);
169e7d973a3SLanqing Liu 	int (*write_bufs)(struct sprd_spi *ss, u32 len);
170e7d973a3SLanqing Liu };
171e7d973a3SLanqing Liu 
sprd_spi_transfer_max_timeout(struct sprd_spi * ss,struct spi_transfer * t)172e7d973a3SLanqing Liu static u32 sprd_spi_transfer_max_timeout(struct sprd_spi *ss,
173e7d973a3SLanqing Liu 					 struct spi_transfer *t)
174e7d973a3SLanqing Liu {
175e7d973a3SLanqing Liu 	/*
176e7d973a3SLanqing Liu 	 * The time spent on transmission of the full FIFO data is the maximum
177e7d973a3SLanqing Liu 	 * SPI transmission time.
178e7d973a3SLanqing Liu 	 */
179e7d973a3SLanqing Liu 	u32 size = t->bits_per_word * SPRD_SPI_FIFO_SIZE;
180e7d973a3SLanqing Liu 	u32 bit_time_us = DIV_ROUND_UP(USEC_PER_SEC, ss->hw_speed_hz);
181e7d973a3SLanqing Liu 	u32 total_time_us = size * bit_time_us;
182e7d973a3SLanqing Liu 	/*
183e7d973a3SLanqing Liu 	 * There is an interval between data and the data in our SPI hardware,
184e7d973a3SLanqing Liu 	 * so the total transmission time need add the interval time.
185e7d973a3SLanqing Liu 	 */
186e7d973a3SLanqing Liu 	u32 interval_cycle = SPRD_SPI_FIFO_SIZE * ss->word_delay;
187e7d973a3SLanqing Liu 	u32 interval_time_us = DIV_ROUND_UP(interval_cycle * USEC_PER_SEC,
188e7d973a3SLanqing Liu 					    ss->src_clk);
189e7d973a3SLanqing Liu 
190e7d973a3SLanqing Liu 	return total_time_us + interval_time_us;
191e7d973a3SLanqing Liu }
192e7d973a3SLanqing Liu 
sprd_spi_wait_for_tx_end(struct sprd_spi * ss,struct spi_transfer * t)193e7d973a3SLanqing Liu static int sprd_spi_wait_for_tx_end(struct sprd_spi *ss, struct spi_transfer *t)
194e7d973a3SLanqing Liu {
195e7d973a3SLanqing Liu 	u32 val, us;
196e7d973a3SLanqing Liu 	int ret;
197e7d973a3SLanqing Liu 
198e7d973a3SLanqing Liu 	us = sprd_spi_transfer_max_timeout(ss, t);
199e7d973a3SLanqing Liu 	ret = readl_relaxed_poll_timeout(ss->base + SPRD_SPI_INT_RAW_STS, val,
200e7d973a3SLanqing Liu 					 val & SPRD_SPI_TX_END_IRQ, 0, us);
201e7d973a3SLanqing Liu 	if (ret) {
202e7d973a3SLanqing Liu 		dev_err(ss->dev, "SPI error, spi send timeout!\n");
203e7d973a3SLanqing Liu 		return ret;
204e7d973a3SLanqing Liu 	}
205e7d973a3SLanqing Liu 
206e7d973a3SLanqing Liu 	ret = readl_relaxed_poll_timeout(ss->base + SPRD_SPI_STS2, val,
207e7d973a3SLanqing Liu 					 !(val & SPRD_SPI_TX_BUSY), 0, us);
208e7d973a3SLanqing Liu 	if (ret) {
209e7d973a3SLanqing Liu 		dev_err(ss->dev, "SPI error, spi busy timeout!\n");
210e7d973a3SLanqing Liu 		return ret;
211e7d973a3SLanqing Liu 	}
212e7d973a3SLanqing Liu 
213e7d973a3SLanqing Liu 	writel_relaxed(SPRD_SPI_TX_END_INT_CLR, ss->base + SPRD_SPI_INT_CLR);
214e7d973a3SLanqing Liu 
215e7d973a3SLanqing Liu 	return 0;
216e7d973a3SLanqing Liu }
217e7d973a3SLanqing Liu 
sprd_spi_wait_for_rx_end(struct sprd_spi * ss,struct spi_transfer * t)218e7d973a3SLanqing Liu static int sprd_spi_wait_for_rx_end(struct sprd_spi *ss, struct spi_transfer *t)
219e7d973a3SLanqing Liu {
220e7d973a3SLanqing Liu 	u32 val, us;
221e7d973a3SLanqing Liu 	int ret;
222e7d973a3SLanqing Liu 
223e7d973a3SLanqing Liu 	us = sprd_spi_transfer_max_timeout(ss, t);
224e7d973a3SLanqing Liu 	ret = readl_relaxed_poll_timeout(ss->base + SPRD_SPI_INT_RAW_STS, val,
225e7d973a3SLanqing Liu 					 val & SPRD_SPI_RX_END_IRQ, 0, us);
226e7d973a3SLanqing Liu 	if (ret) {
227e7d973a3SLanqing Liu 		dev_err(ss->dev, "SPI error, spi rx timeout!\n");
228e7d973a3SLanqing Liu 		return ret;
229e7d973a3SLanqing Liu 	}
230e7d973a3SLanqing Liu 
231e7d973a3SLanqing Liu 	writel_relaxed(SPRD_SPI_RX_END_INT_CLR, ss->base + SPRD_SPI_INT_CLR);
232e7d973a3SLanqing Liu 
233e7d973a3SLanqing Liu 	return 0;
234e7d973a3SLanqing Liu }
235e7d973a3SLanqing Liu 
sprd_spi_tx_req(struct sprd_spi * ss)236e7d973a3SLanqing Liu static void sprd_spi_tx_req(struct sprd_spi *ss)
237e7d973a3SLanqing Liu {
238e7d973a3SLanqing Liu 	writel_relaxed(SPRD_SPI_SW_TX_REQ, ss->base + SPRD_SPI_CTL12);
239e7d973a3SLanqing Liu }
240e7d973a3SLanqing Liu 
sprd_spi_rx_req(struct sprd_spi * ss)241e7d973a3SLanqing Liu static void sprd_spi_rx_req(struct sprd_spi *ss)
242e7d973a3SLanqing Liu {
243e7d973a3SLanqing Liu 	writel_relaxed(SPRD_SPI_SW_RX_REQ, ss->base + SPRD_SPI_CTL12);
244e7d973a3SLanqing Liu }
245e7d973a3SLanqing Liu 
sprd_spi_enter_idle(struct sprd_spi * ss)246e7d973a3SLanqing Liu static void sprd_spi_enter_idle(struct sprd_spi *ss)
247e7d973a3SLanqing Liu {
248e7d973a3SLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_CTL1);
249e7d973a3SLanqing Liu 
250e7d973a3SLanqing Liu 	val &= ~SPRD_SPI_RTX_MD_MASK;
251e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL1);
252e7d973a3SLanqing Liu }
253e7d973a3SLanqing Liu 
sprd_spi_set_transfer_bits(struct sprd_spi * ss,u32 bits)254e7d973a3SLanqing Liu static void sprd_spi_set_transfer_bits(struct sprd_spi *ss, u32 bits)
255e7d973a3SLanqing Liu {
256e7d973a3SLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_CTL0);
257e7d973a3SLanqing Liu 
258e7d973a3SLanqing Liu 	/* Set the valid bits for every transaction */
259e7d973a3SLanqing Liu 	val &= ~(SPRD_SPI_CHNL_LEN_MASK << SPRD_SPI_CHNL_LEN);
260e7d973a3SLanqing Liu 	val |= bits << SPRD_SPI_CHNL_LEN;
261e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL0);
262e7d973a3SLanqing Liu }
263e7d973a3SLanqing Liu 
sprd_spi_set_tx_length(struct sprd_spi * ss,u32 length)264e7d973a3SLanqing Liu static void sprd_spi_set_tx_length(struct sprd_spi *ss, u32 length)
265e7d973a3SLanqing Liu {
266e7d973a3SLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_CTL8);
267e7d973a3SLanqing Liu 
268e7d973a3SLanqing Liu 	length &= SPRD_SPI_TX_MAX_LEN_MASK;
269e7d973a3SLanqing Liu 	val &= ~SPRD_SPI_TX_LEN_H_MASK;
270e7d973a3SLanqing Liu 	val |= length >> SPRD_SPI_TX_LEN_H_OFFSET;
271e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL8);
272e7d973a3SLanqing Liu 
273e7d973a3SLanqing Liu 	val = length & SPRD_SPI_TX_LEN_L_MASK;
274e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL9);
275e7d973a3SLanqing Liu }
276e7d973a3SLanqing Liu 
sprd_spi_set_rx_length(struct sprd_spi * ss,u32 length)277e7d973a3SLanqing Liu static void sprd_spi_set_rx_length(struct sprd_spi *ss, u32 length)
278e7d973a3SLanqing Liu {
279e7d973a3SLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_CTL10);
280e7d973a3SLanqing Liu 
281e7d973a3SLanqing Liu 	length &= SPRD_SPI_RX_MAX_LEN_MASK;
282e7d973a3SLanqing Liu 	val &= ~SPRD_SPI_RX_LEN_H_MASK;
283e7d973a3SLanqing Liu 	val |= length >> SPRD_SPI_RX_LEN_H_OFFSET;
284e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL10);
285e7d973a3SLanqing Liu 
286e7d973a3SLanqing Liu 	val = length & SPRD_SPI_RX_LEN_L_MASK;
287e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL11);
288e7d973a3SLanqing Liu }
289e7d973a3SLanqing Liu 
sprd_spi_chipselect(struct spi_device * sdev,bool cs)290e7d973a3SLanqing Liu static void sprd_spi_chipselect(struct spi_device *sdev, bool cs)
291e7d973a3SLanqing Liu {
292e7d973a3SLanqing Liu 	struct spi_controller *sctlr = sdev->controller;
293e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sctlr);
294e7d973a3SLanqing Liu 	u32 val;
295e7d973a3SLanqing Liu 
296e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL0);
297e7d973a3SLanqing Liu 	/*  The SPI controller will pull down CS pin if cs is 0 */
298e7d973a3SLanqing Liu 	if (!cs) {
299e7d973a3SLanqing Liu 		val &= ~SPRD_SPI_CS0_VALID;
300e7d973a3SLanqing Liu 		writel_relaxed(val, ss->base + SPRD_SPI_CTL0);
301e7d973a3SLanqing Liu 	} else {
302e7d973a3SLanqing Liu 		val |= SPRD_SPI_CSN_MASK;
303e7d973a3SLanqing Liu 		writel_relaxed(val, ss->base + SPRD_SPI_CTL0);
304e7d973a3SLanqing Liu 	}
305e7d973a3SLanqing Liu }
306e7d973a3SLanqing Liu 
sprd_spi_write_only_receive(struct sprd_spi * ss,u32 len)307e7d973a3SLanqing Liu static int sprd_spi_write_only_receive(struct sprd_spi *ss, u32 len)
308e7d973a3SLanqing Liu {
309e7d973a3SLanqing Liu 	u32 val;
310e7d973a3SLanqing Liu 
311e7d973a3SLanqing Liu 	/* Clear the start receive bit and reset receive data number */
312e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL4);
313e7d973a3SLanqing Liu 	val &= ~(SPRD_SPI_START_RX | SPRD_SPI_ONLY_RECV_MASK);
314e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL4);
315e7d973a3SLanqing Liu 
316e7d973a3SLanqing Liu 	/* Set the receive data length */
317e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL4);
318e7d973a3SLanqing Liu 	val |= len & SPRD_SPI_ONLY_RECV_MASK;
319e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL4);
320e7d973a3SLanqing Liu 
321e7d973a3SLanqing Liu 	/* Trigger to receive data */
322e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL4);
323e7d973a3SLanqing Liu 	val |= SPRD_SPI_START_RX;
324e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL4);
325e7d973a3SLanqing Liu 
326e7d973a3SLanqing Liu 	return len;
327e7d973a3SLanqing Liu }
328e7d973a3SLanqing Liu 
sprd_spi_write_bufs_u8(struct sprd_spi * ss,u32 len)329e7d973a3SLanqing Liu static int sprd_spi_write_bufs_u8(struct sprd_spi *ss, u32 len)
330e7d973a3SLanqing Liu {
331e7d973a3SLanqing Liu 	u8 *tx_p = (u8 *)ss->tx_buf;
332e7d973a3SLanqing Liu 	int i;
333e7d973a3SLanqing Liu 
334e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
335e7d973a3SLanqing Liu 		writeb_relaxed(tx_p[i], ss->base + SPRD_SPI_TXD);
336e7d973a3SLanqing Liu 
337e7d973a3SLanqing Liu 	ss->tx_buf += i;
338e7d973a3SLanqing Liu 	return i;
339e7d973a3SLanqing Liu }
340e7d973a3SLanqing Liu 
sprd_spi_write_bufs_u16(struct sprd_spi * ss,u32 len)341e7d973a3SLanqing Liu static int sprd_spi_write_bufs_u16(struct sprd_spi *ss, u32 len)
342e7d973a3SLanqing Liu {
343e7d973a3SLanqing Liu 	u16 *tx_p = (u16 *)ss->tx_buf;
344e7d973a3SLanqing Liu 	int i;
345e7d973a3SLanqing Liu 
346e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
347e7d973a3SLanqing Liu 		writew_relaxed(tx_p[i], ss->base + SPRD_SPI_TXD);
348e7d973a3SLanqing Liu 
349e7d973a3SLanqing Liu 	ss->tx_buf += i << 1;
350e7d973a3SLanqing Liu 	return i << 1;
351e7d973a3SLanqing Liu }
352e7d973a3SLanqing Liu 
sprd_spi_write_bufs_u32(struct sprd_spi * ss,u32 len)353e7d973a3SLanqing Liu static int sprd_spi_write_bufs_u32(struct sprd_spi *ss, u32 len)
354e7d973a3SLanqing Liu {
355e7d973a3SLanqing Liu 	u32 *tx_p = (u32 *)ss->tx_buf;
356e7d973a3SLanqing Liu 	int i;
357e7d973a3SLanqing Liu 
358e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
359e7d973a3SLanqing Liu 		writel_relaxed(tx_p[i], ss->base + SPRD_SPI_TXD);
360e7d973a3SLanqing Liu 
361e7d973a3SLanqing Liu 	ss->tx_buf += i << 2;
362e7d973a3SLanqing Liu 	return i << 2;
363e7d973a3SLanqing Liu }
364e7d973a3SLanqing Liu 
sprd_spi_read_bufs_u8(struct sprd_spi * ss,u32 len)365e7d973a3SLanqing Liu static int sprd_spi_read_bufs_u8(struct sprd_spi *ss, u32 len)
366e7d973a3SLanqing Liu {
367e7d973a3SLanqing Liu 	u8 *rx_p = (u8 *)ss->rx_buf;
368e7d973a3SLanqing Liu 	int i;
369e7d973a3SLanqing Liu 
370e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
371e7d973a3SLanqing Liu 		rx_p[i] = readb_relaxed(ss->base + SPRD_SPI_TXD);
372e7d973a3SLanqing Liu 
373e7d973a3SLanqing Liu 	ss->rx_buf += i;
374e7d973a3SLanqing Liu 	return i;
375e7d973a3SLanqing Liu }
376e7d973a3SLanqing Liu 
sprd_spi_read_bufs_u16(struct sprd_spi * ss,u32 len)377e7d973a3SLanqing Liu static int sprd_spi_read_bufs_u16(struct sprd_spi *ss, u32 len)
378e7d973a3SLanqing Liu {
379e7d973a3SLanqing Liu 	u16 *rx_p = (u16 *)ss->rx_buf;
380e7d973a3SLanqing Liu 	int i;
381e7d973a3SLanqing Liu 
382e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
383e7d973a3SLanqing Liu 		rx_p[i] = readw_relaxed(ss->base + SPRD_SPI_TXD);
384e7d973a3SLanqing Liu 
385e7d973a3SLanqing Liu 	ss->rx_buf += i << 1;
386e7d973a3SLanqing Liu 	return i << 1;
387e7d973a3SLanqing Liu }
388e7d973a3SLanqing Liu 
sprd_spi_read_bufs_u32(struct sprd_spi * ss,u32 len)389e7d973a3SLanqing Liu static int sprd_spi_read_bufs_u32(struct sprd_spi *ss, u32 len)
390e7d973a3SLanqing Liu {
391e7d973a3SLanqing Liu 	u32 *rx_p = (u32 *)ss->rx_buf;
392e7d973a3SLanqing Liu 	int i;
393e7d973a3SLanqing Liu 
394e7d973a3SLanqing Liu 	for (i = 0; i < len; i++)
395e7d973a3SLanqing Liu 		rx_p[i] = readl_relaxed(ss->base + SPRD_SPI_TXD);
396e7d973a3SLanqing Liu 
397e7d973a3SLanqing Liu 	ss->rx_buf += i << 2;
398e7d973a3SLanqing Liu 	return i << 2;
399e7d973a3SLanqing Liu }
400e7d973a3SLanqing Liu 
sprd_spi_txrx_bufs(struct spi_device * sdev,struct spi_transfer * t)401e7d973a3SLanqing Liu static int sprd_spi_txrx_bufs(struct spi_device *sdev, struct spi_transfer *t)
402e7d973a3SLanqing Liu {
403e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sdev->controller);
404e7d973a3SLanqing Liu 	u32 trans_len = ss->trans_len, len;
40563f5ffc4SLanqing Liu 	int ret, write_size = 0, read_size = 0;
406e7d973a3SLanqing Liu 
407e7d973a3SLanqing Liu 	while (trans_len) {
408e7d973a3SLanqing Liu 		len = trans_len > SPRD_SPI_FIFO_SIZE ? SPRD_SPI_FIFO_SIZE :
409e7d973a3SLanqing Liu 			trans_len;
410e7d973a3SLanqing Liu 		if (ss->trans_mode & SPRD_SPI_TX_MODE) {
411e7d973a3SLanqing Liu 			sprd_spi_set_tx_length(ss, len);
412e7d973a3SLanqing Liu 			write_size += ss->write_bufs(ss, len);
413e7d973a3SLanqing Liu 
414e7d973a3SLanqing Liu 			/*
415e7d973a3SLanqing Liu 			 * For our 3 wires mode or dual TX line mode, we need
416e7d973a3SLanqing Liu 			 * to request the controller to transfer.
417e7d973a3SLanqing Liu 			 */
418e7d973a3SLanqing Liu 			if (ss->hw_mode & SPI_3WIRE || ss->hw_mode & SPI_TX_DUAL)
419e7d973a3SLanqing Liu 				sprd_spi_tx_req(ss);
420e7d973a3SLanqing Liu 
421e7d973a3SLanqing Liu 			ret = sprd_spi_wait_for_tx_end(ss, t);
422e7d973a3SLanqing Liu 		} else {
423e7d973a3SLanqing Liu 			sprd_spi_set_rx_length(ss, len);
424e7d973a3SLanqing Liu 
425e7d973a3SLanqing Liu 			/*
426e7d973a3SLanqing Liu 			 * For our 3 wires mode or dual TX line mode, we need
427e7d973a3SLanqing Liu 			 * to request the controller to read.
428e7d973a3SLanqing Liu 			 */
429e7d973a3SLanqing Liu 			if (ss->hw_mode & SPI_3WIRE || ss->hw_mode & SPI_TX_DUAL)
430e7d973a3SLanqing Liu 				sprd_spi_rx_req(ss);
431e7d973a3SLanqing Liu 			else
432e7d973a3SLanqing Liu 				write_size += ss->write_bufs(ss, len);
433e7d973a3SLanqing Liu 
434e7d973a3SLanqing Liu 			ret = sprd_spi_wait_for_rx_end(ss, t);
435e7d973a3SLanqing Liu 		}
436e7d973a3SLanqing Liu 
437e7d973a3SLanqing Liu 		if (ret)
438e7d973a3SLanqing Liu 			goto complete;
439e7d973a3SLanqing Liu 
440e7d973a3SLanqing Liu 		if (ss->trans_mode & SPRD_SPI_RX_MODE)
44163f5ffc4SLanqing Liu 			read_size += ss->read_bufs(ss, len);
442e7d973a3SLanqing Liu 
443e7d973a3SLanqing Liu 		trans_len -= len;
444e7d973a3SLanqing Liu 	}
445e7d973a3SLanqing Liu 
44663f5ffc4SLanqing Liu 	if (ss->trans_mode & SPRD_SPI_TX_MODE)
447e7d973a3SLanqing Liu 		ret = write_size;
44863f5ffc4SLanqing Liu 	else
44963f5ffc4SLanqing Liu 		ret = read_size;
450e7d973a3SLanqing Liu complete:
451e7d973a3SLanqing Liu 	sprd_spi_enter_idle(ss);
452e7d973a3SLanqing Liu 
453e7d973a3SLanqing Liu 	return ret;
454e7d973a3SLanqing Liu }
455e7d973a3SLanqing Liu 
sprd_spi_irq_enable(struct sprd_spi * ss)456386119bcSLanqing Liu static void sprd_spi_irq_enable(struct sprd_spi *ss)
457386119bcSLanqing Liu {
458386119bcSLanqing Liu 	u32 val;
459386119bcSLanqing Liu 
460386119bcSLanqing Liu 	/* Clear interrupt status before enabling interrupt. */
461386119bcSLanqing Liu 	writel_relaxed(SPRD_SPI_TX_END_CLR | SPRD_SPI_RX_END_CLR,
462386119bcSLanqing Liu 		ss->base + SPRD_SPI_INT_CLR);
463386119bcSLanqing Liu 	/* Enable SPI interrupt only in DMA mode. */
464386119bcSLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_INT_EN);
465386119bcSLanqing Liu 	writel_relaxed(val | SPRD_SPI_TX_END_INT_EN |
466386119bcSLanqing Liu 		       SPRD_SPI_RX_END_INT_EN,
467386119bcSLanqing Liu 		       ss->base + SPRD_SPI_INT_EN);
468386119bcSLanqing Liu }
469386119bcSLanqing Liu 
sprd_spi_irq_disable(struct sprd_spi * ss)470386119bcSLanqing Liu static void sprd_spi_irq_disable(struct sprd_spi *ss)
471386119bcSLanqing Liu {
472386119bcSLanqing Liu 	writel_relaxed(0, ss->base + SPRD_SPI_INT_EN);
473386119bcSLanqing Liu }
474386119bcSLanqing Liu 
sprd_spi_dma_enable(struct sprd_spi * ss,bool enable)475386119bcSLanqing Liu static void sprd_spi_dma_enable(struct sprd_spi *ss, bool enable)
476386119bcSLanqing Liu {
477386119bcSLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_CTL2);
478386119bcSLanqing Liu 
479386119bcSLanqing Liu 	if (enable)
480386119bcSLanqing Liu 		val |= SPRD_SPI_DMA_EN;
481386119bcSLanqing Liu 	else
482386119bcSLanqing Liu 		val &= ~SPRD_SPI_DMA_EN;
483386119bcSLanqing Liu 
484386119bcSLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL2);
485386119bcSLanqing Liu }
486386119bcSLanqing Liu 
sprd_spi_dma_submit(struct dma_chan * dma_chan,struct dma_slave_config * c,struct sg_table * sg,enum dma_transfer_direction dir)487386119bcSLanqing Liu static int sprd_spi_dma_submit(struct dma_chan *dma_chan,
488386119bcSLanqing Liu 			       struct dma_slave_config *c,
489386119bcSLanqing Liu 			       struct sg_table *sg,
490386119bcSLanqing Liu 			       enum dma_transfer_direction dir)
491386119bcSLanqing Liu {
492386119bcSLanqing Liu 	struct dma_async_tx_descriptor *desc;
493386119bcSLanqing Liu 	dma_cookie_t cookie;
494386119bcSLanqing Liu 	unsigned long flags;
495386119bcSLanqing Liu 	int ret;
496386119bcSLanqing Liu 
497386119bcSLanqing Liu 	ret = dmaengine_slave_config(dma_chan, c);
498386119bcSLanqing Liu 	if (ret < 0)
499386119bcSLanqing Liu 		return ret;
500386119bcSLanqing Liu 
501386119bcSLanqing Liu 	flags = SPRD_DMA_FLAGS(SPRD_DMA_CHN_MODE_NONE, SPRD_DMA_NO_TRG,
502386119bcSLanqing Liu 			       SPRD_DMA_FRAG_REQ, SPRD_DMA_TRANS_INT);
503386119bcSLanqing Liu 	desc = dmaengine_prep_slave_sg(dma_chan, sg->sgl, sg->nents, dir, flags);
504386119bcSLanqing Liu 	if (!desc)
505386119bcSLanqing Liu 		return  -ENODEV;
506386119bcSLanqing Liu 
507386119bcSLanqing Liu 	cookie = dmaengine_submit(desc);
508386119bcSLanqing Liu 	if (dma_submit_error(cookie))
509386119bcSLanqing Liu 		return dma_submit_error(cookie);
510386119bcSLanqing Liu 
511386119bcSLanqing Liu 	dma_async_issue_pending(dma_chan);
512386119bcSLanqing Liu 
513386119bcSLanqing Liu 	return 0;
514386119bcSLanqing Liu }
515386119bcSLanqing Liu 
sprd_spi_dma_rx_config(struct sprd_spi * ss,struct spi_transfer * t)516386119bcSLanqing Liu static int sprd_spi_dma_rx_config(struct sprd_spi *ss, struct spi_transfer *t)
517386119bcSLanqing Liu {
5185e060c48SBaolin Wang 	struct dma_chan *dma_chan = ss->dma.dma_chan[SPRD_SPI_RX];
519386119bcSLanqing Liu 	struct dma_slave_config config = {
520386119bcSLanqing Liu 		.src_addr = ss->phy_base,
521386119bcSLanqing Liu 		.src_addr_width = ss->dma.width,
522386119bcSLanqing Liu 		.dst_addr_width = ss->dma.width,
523386119bcSLanqing Liu 		.dst_maxburst = ss->dma.fragmens_len,
524386119bcSLanqing Liu 	};
525386119bcSLanqing Liu 	int ret;
526386119bcSLanqing Liu 
527386119bcSLanqing Liu 	ret = sprd_spi_dma_submit(dma_chan, &config, &t->rx_sg, DMA_DEV_TO_MEM);
528386119bcSLanqing Liu 	if (ret)
529386119bcSLanqing Liu 		return ret;
530386119bcSLanqing Liu 
531386119bcSLanqing Liu 	return ss->dma.rx_len;
532386119bcSLanqing Liu }
533386119bcSLanqing Liu 
sprd_spi_dma_tx_config(struct sprd_spi * ss,struct spi_transfer * t)534386119bcSLanqing Liu static int sprd_spi_dma_tx_config(struct sprd_spi *ss, struct spi_transfer *t)
535386119bcSLanqing Liu {
5365e060c48SBaolin Wang 	struct dma_chan *dma_chan = ss->dma.dma_chan[SPRD_SPI_TX];
537386119bcSLanqing Liu 	struct dma_slave_config config = {
538386119bcSLanqing Liu 		.dst_addr = ss->phy_base,
539386119bcSLanqing Liu 		.src_addr_width = ss->dma.width,
540386119bcSLanqing Liu 		.dst_addr_width = ss->dma.width,
541386119bcSLanqing Liu 		.src_maxburst = ss->dma.fragmens_len,
542386119bcSLanqing Liu 	};
543386119bcSLanqing Liu 	int ret;
544386119bcSLanqing Liu 
545386119bcSLanqing Liu 	ret = sprd_spi_dma_submit(dma_chan, &config, &t->tx_sg, DMA_MEM_TO_DEV);
546386119bcSLanqing Liu 	if (ret)
547386119bcSLanqing Liu 		return ret;
548386119bcSLanqing Liu 
549386119bcSLanqing Liu 	return t->len;
550386119bcSLanqing Liu }
551386119bcSLanqing Liu 
sprd_spi_dma_request(struct sprd_spi * ss)552386119bcSLanqing Liu static int sprd_spi_dma_request(struct sprd_spi *ss)
553386119bcSLanqing Liu {
5545e060c48SBaolin Wang 	ss->dma.dma_chan[SPRD_SPI_RX] = dma_request_chan(ss->dev, "rx_chn");
5559d99e558SKrzysztof Kozlowski 	if (IS_ERR_OR_NULL(ss->dma.dma_chan[SPRD_SPI_RX]))
5569d99e558SKrzysztof Kozlowski 		return dev_err_probe(ss->dev, PTR_ERR(ss->dma.dma_chan[SPRD_SPI_RX]),
5579d99e558SKrzysztof Kozlowski 				     "request RX DMA channel failed!\n");
558386119bcSLanqing Liu 
5595e060c48SBaolin Wang 	ss->dma.dma_chan[SPRD_SPI_TX]  = dma_request_chan(ss->dev, "tx_chn");
5605e060c48SBaolin Wang 	if (IS_ERR_OR_NULL(ss->dma.dma_chan[SPRD_SPI_TX])) {
561687a2e76SKrzysztof Kozlowski 		dma_release_channel(ss->dma.dma_chan[SPRD_SPI_RX]);
5629d99e558SKrzysztof Kozlowski 		return dev_err_probe(ss->dev, PTR_ERR(ss->dma.dma_chan[SPRD_SPI_TX]),
5639d99e558SKrzysztof Kozlowski 				     "request TX DMA channel failed!\n");
564386119bcSLanqing Liu 	}
565386119bcSLanqing Liu 
566386119bcSLanqing Liu 	return 0;
567386119bcSLanqing Liu }
568386119bcSLanqing Liu 
sprd_spi_dma_release(struct sprd_spi * ss)569386119bcSLanqing Liu static void sprd_spi_dma_release(struct sprd_spi *ss)
570386119bcSLanqing Liu {
5715e060c48SBaolin Wang 	if (ss->dma.dma_chan[SPRD_SPI_RX])
5725e060c48SBaolin Wang 		dma_release_channel(ss->dma.dma_chan[SPRD_SPI_RX]);
573386119bcSLanqing Liu 
5745e060c48SBaolin Wang 	if (ss->dma.dma_chan[SPRD_SPI_TX])
5755e060c48SBaolin Wang 		dma_release_channel(ss->dma.dma_chan[SPRD_SPI_TX]);
576386119bcSLanqing Liu }
577386119bcSLanqing Liu 
sprd_spi_dma_txrx_bufs(struct spi_device * sdev,struct spi_transfer * t)578386119bcSLanqing Liu static int sprd_spi_dma_txrx_bufs(struct spi_device *sdev,
579386119bcSLanqing Liu 				  struct spi_transfer *t)
580386119bcSLanqing Liu {
581386119bcSLanqing Liu 	struct sprd_spi *ss = spi_master_get_devdata(sdev->master);
582386119bcSLanqing Liu 	u32 trans_len = ss->trans_len;
583386119bcSLanqing Liu 	int ret, write_size = 0;
584386119bcSLanqing Liu 
585386119bcSLanqing Liu 	reinit_completion(&ss->xfer_completion);
586386119bcSLanqing Liu 	sprd_spi_irq_enable(ss);
587386119bcSLanqing Liu 	if (ss->trans_mode & SPRD_SPI_TX_MODE) {
588386119bcSLanqing Liu 		write_size = sprd_spi_dma_tx_config(ss, t);
589386119bcSLanqing Liu 		sprd_spi_set_tx_length(ss, trans_len);
590386119bcSLanqing Liu 
591386119bcSLanqing Liu 		/*
592386119bcSLanqing Liu 		 * For our 3 wires mode or dual TX line mode, we need
593386119bcSLanqing Liu 		 * to request the controller to transfer.
594386119bcSLanqing Liu 		 */
595386119bcSLanqing Liu 		if (ss->hw_mode & SPI_3WIRE || ss->hw_mode & SPI_TX_DUAL)
596386119bcSLanqing Liu 			sprd_spi_tx_req(ss);
597386119bcSLanqing Liu 	} else {
598386119bcSLanqing Liu 		sprd_spi_set_rx_length(ss, trans_len);
599386119bcSLanqing Liu 
600386119bcSLanqing Liu 		/*
601386119bcSLanqing Liu 		 * For our 3 wires mode or dual TX line mode, we need
602386119bcSLanqing Liu 		 * to request the controller to read.
603386119bcSLanqing Liu 		 */
604386119bcSLanqing Liu 		if (ss->hw_mode & SPI_3WIRE || ss->hw_mode & SPI_TX_DUAL)
605386119bcSLanqing Liu 			sprd_spi_rx_req(ss);
606386119bcSLanqing Liu 		else
607386119bcSLanqing Liu 			write_size = ss->write_bufs(ss, trans_len);
608386119bcSLanqing Liu 	}
609386119bcSLanqing Liu 
610386119bcSLanqing Liu 	if (write_size < 0) {
611386119bcSLanqing Liu 		ret = write_size;
612386119bcSLanqing Liu 		dev_err(ss->dev, "failed to write, ret = %d\n", ret);
613386119bcSLanqing Liu 		goto trans_complete;
614386119bcSLanqing Liu 	}
615386119bcSLanqing Liu 
616386119bcSLanqing Liu 	if (ss->trans_mode & SPRD_SPI_RX_MODE) {
617386119bcSLanqing Liu 		/*
618386119bcSLanqing Liu 		 * Set up the DMA receive data length, which must be an
619386119bcSLanqing Liu 		 * integral multiple of fragment length. But when the length
620386119bcSLanqing Liu 		 * of received data is less than fragment length, DMA can be
621386119bcSLanqing Liu 		 * configured to receive data according to the actual length
622386119bcSLanqing Liu 		 * of received data.
623386119bcSLanqing Liu 		 */
624386119bcSLanqing Liu 		ss->dma.rx_len = t->len > ss->dma.fragmens_len ?
625386119bcSLanqing Liu 			(t->len - t->len % ss->dma.fragmens_len) :
626386119bcSLanqing Liu 			 t->len;
627386119bcSLanqing Liu 		ret = sprd_spi_dma_rx_config(ss, t);
628386119bcSLanqing Liu 		if (ret < 0) {
629386119bcSLanqing Liu 			dev_err(&sdev->dev,
630386119bcSLanqing Liu 				"failed to configure rx DMA, ret = %d\n", ret);
631386119bcSLanqing Liu 			goto trans_complete;
632386119bcSLanqing Liu 		}
633386119bcSLanqing Liu 	}
634386119bcSLanqing Liu 
635386119bcSLanqing Liu 	sprd_spi_dma_enable(ss, true);
636386119bcSLanqing Liu 	wait_for_completion(&(ss->xfer_completion));
637386119bcSLanqing Liu 
638386119bcSLanqing Liu 	if (ss->trans_mode & SPRD_SPI_TX_MODE)
639386119bcSLanqing Liu 		ret = write_size;
640386119bcSLanqing Liu 	else
641386119bcSLanqing Liu 		ret = ss->dma.rx_len;
642386119bcSLanqing Liu 
643386119bcSLanqing Liu trans_complete:
644386119bcSLanqing Liu 	sprd_spi_dma_enable(ss, false);
645386119bcSLanqing Liu 	sprd_spi_enter_idle(ss);
646386119bcSLanqing Liu 	sprd_spi_irq_disable(ss);
647386119bcSLanqing Liu 
648386119bcSLanqing Liu 	return ret;
649386119bcSLanqing Liu }
650386119bcSLanqing Liu 
sprd_spi_set_speed(struct sprd_spi * ss,u32 speed_hz)651e7d973a3SLanqing Liu static void sprd_spi_set_speed(struct sprd_spi *ss, u32 speed_hz)
652e7d973a3SLanqing Liu {
653e7d973a3SLanqing Liu 	/*
654e7d973a3SLanqing Liu 	 * From SPI datasheet, the prescale calculation formula:
655e7d973a3SLanqing Liu 	 * prescale = SPI source clock / (2 * SPI_freq) - 1;
656e7d973a3SLanqing Liu 	 */
657e7d973a3SLanqing Liu 	u32 clk_div = DIV_ROUND_UP(ss->src_clk, speed_hz << 1) - 1;
658e7d973a3SLanqing Liu 
659e7d973a3SLanqing Liu 	/* Save the real hardware speed */
660e7d973a3SLanqing Liu 	ss->hw_speed_hz = (ss->src_clk >> 1) / (clk_div + 1);
661e7d973a3SLanqing Liu 	writel_relaxed(clk_div, ss->base + SPRD_SPI_CLKD);
662e7d973a3SLanqing Liu }
663e7d973a3SLanqing Liu 
sprd_spi_init_hw(struct sprd_spi * ss,struct spi_transfer * t)66484593a13SAlexandru Ardelean static int sprd_spi_init_hw(struct sprd_spi *ss, struct spi_transfer *t)
665e7d973a3SLanqing Liu {
66684593a13SAlexandru Ardelean 	struct spi_delay *d = &t->word_delay;
667e7d973a3SLanqing Liu 	u16 word_delay, interval;
668e7d973a3SLanqing Liu 	u32 val;
669e7d973a3SLanqing Liu 
67084593a13SAlexandru Ardelean 	if (d->unit != SPI_DELAY_UNIT_SCK)
67184593a13SAlexandru Ardelean 		return -EINVAL;
67284593a13SAlexandru Ardelean 
6735e9c5236SHuanpeng Xin 	val = readl_relaxed(ss->base + SPRD_SPI_CTL0);
674e7d973a3SLanqing Liu 	val &= ~(SPRD_SPI_SCK_REV | SPRD_SPI_NG_TX | SPRD_SPI_NG_RX);
675e7d973a3SLanqing Liu 	/* Set default chip selection, clock phase and clock polarity */
676e7d973a3SLanqing Liu 	val |= ss->hw_mode & SPI_CPHA ? SPRD_SPI_NG_RX : SPRD_SPI_NG_TX;
677e7d973a3SLanqing Liu 	val |= ss->hw_mode & SPI_CPOL ? SPRD_SPI_SCK_REV : 0;
678e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL0);
679e7d973a3SLanqing Liu 
680e7d973a3SLanqing Liu 	/*
681e7d973a3SLanqing Liu 	 * Set the intervals of two SPI frames, and the inteval calculation
682e7d973a3SLanqing Liu 	 * formula as below per datasheet:
683e7d973a3SLanqing Liu 	 * interval time (source clock cycles) = interval * 4 + 10.
684e7d973a3SLanqing Liu 	 */
68584593a13SAlexandru Ardelean 	word_delay = clamp_t(u16, d->value, SPRD_SPI_MIN_DELAY_CYCLE,
686e7d973a3SLanqing Liu 			     SPRD_SPI_MAX_DELAY_CYCLE);
687e7d973a3SLanqing Liu 	interval = DIV_ROUND_UP(word_delay - 10, 4);
688e7d973a3SLanqing Liu 	ss->word_delay = interval * 4 + 10;
689e7d973a3SLanqing Liu 	writel_relaxed(interval, ss->base + SPRD_SPI_CTL5);
690e7d973a3SLanqing Liu 
691e7d973a3SLanqing Liu 	/* Reset SPI fifo */
692e7d973a3SLanqing Liu 	writel_relaxed(1, ss->base + SPRD_SPI_FIFO_RST);
693e7d973a3SLanqing Liu 	writel_relaxed(0, ss->base + SPRD_SPI_FIFO_RST);
694e7d973a3SLanqing Liu 
695e7d973a3SLanqing Liu 	/* Set SPI work mode */
696e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL7);
697e7d973a3SLanqing Liu 	val &= ~SPRD_SPI_MODE_MASK;
698e7d973a3SLanqing Liu 
699e7d973a3SLanqing Liu 	if (ss->hw_mode & SPI_3WIRE)
700e7d973a3SLanqing Liu 		val |= SPRD_SPI_3WIRE_MODE << SPRD_SPI_MODE_OFFSET;
701e7d973a3SLanqing Liu 	else
702e7d973a3SLanqing Liu 		val |= SPRD_SPI_4WIRE_MODE << SPRD_SPI_MODE_OFFSET;
703e7d973a3SLanqing Liu 
704e7d973a3SLanqing Liu 	if (ss->hw_mode & SPI_TX_DUAL)
705e7d973a3SLanqing Liu 		val |= SPRD_SPI_DATA_LINE2_EN;
706e7d973a3SLanqing Liu 	else
707e7d973a3SLanqing Liu 		val &= ~SPRD_SPI_DATA_LINE2_EN;
708e7d973a3SLanqing Liu 
709e7d973a3SLanqing Liu 	writel_relaxed(val, ss->base + SPRD_SPI_CTL7);
71084593a13SAlexandru Ardelean 
71184593a13SAlexandru Ardelean 	return 0;
712e7d973a3SLanqing Liu }
713e7d973a3SLanqing Liu 
sprd_spi_setup_transfer(struct spi_device * sdev,struct spi_transfer * t)714e7d973a3SLanqing Liu static int sprd_spi_setup_transfer(struct spi_device *sdev,
715e7d973a3SLanqing Liu 				   struct spi_transfer *t)
716e7d973a3SLanqing Liu {
717e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sdev->controller);
718e7d973a3SLanqing Liu 	u8 bits_per_word = t->bits_per_word;
719e7d973a3SLanqing Liu 	u32 val, mode = 0;
72084593a13SAlexandru Ardelean 	int ret;
721e7d973a3SLanqing Liu 
722e7d973a3SLanqing Liu 	ss->len = t->len;
723e7d973a3SLanqing Liu 	ss->tx_buf = t->tx_buf;
724e7d973a3SLanqing Liu 	ss->rx_buf = t->rx_buf;
725e7d973a3SLanqing Liu 
726e7d973a3SLanqing Liu 	ss->hw_mode = sdev->mode;
72784593a13SAlexandru Ardelean 	ret = sprd_spi_init_hw(ss, t);
72884593a13SAlexandru Ardelean 	if (ret)
72984593a13SAlexandru Ardelean 		return ret;
730e7d973a3SLanqing Liu 
731e7d973a3SLanqing Liu 	/* Set tansfer speed and valid bits */
732e7d973a3SLanqing Liu 	sprd_spi_set_speed(ss, t->speed_hz);
733e7d973a3SLanqing Liu 	sprd_spi_set_transfer_bits(ss, bits_per_word);
734e7d973a3SLanqing Liu 
735e7d973a3SLanqing Liu 	if (bits_per_word > 16)
736e7d973a3SLanqing Liu 		bits_per_word = round_up(bits_per_word, 16);
737e7d973a3SLanqing Liu 	else
738e7d973a3SLanqing Liu 		bits_per_word = round_up(bits_per_word, 8);
739e7d973a3SLanqing Liu 
740e7d973a3SLanqing Liu 	switch (bits_per_word) {
741e7d973a3SLanqing Liu 	case 8:
742e7d973a3SLanqing Liu 		ss->trans_len = t->len;
743e7d973a3SLanqing Liu 		ss->read_bufs = sprd_spi_read_bufs_u8;
744e7d973a3SLanqing Liu 		ss->write_bufs = sprd_spi_write_bufs_u8;
745386119bcSLanqing Liu 		ss->dma.width = DMA_SLAVE_BUSWIDTH_1_BYTE;
746386119bcSLanqing Liu 		ss->dma.fragmens_len = SPRD_SPI_DMA_STEP;
747e7d973a3SLanqing Liu 		break;
748e7d973a3SLanqing Liu 	case 16:
749e7d973a3SLanqing Liu 		ss->trans_len = t->len >> 1;
750e7d973a3SLanqing Liu 		ss->read_bufs = sprd_spi_read_bufs_u16;
751e7d973a3SLanqing Liu 		ss->write_bufs = sprd_spi_write_bufs_u16;
752386119bcSLanqing Liu 		ss->dma.width = DMA_SLAVE_BUSWIDTH_2_BYTES;
753386119bcSLanqing Liu 		ss->dma.fragmens_len = SPRD_SPI_DMA_STEP << 1;
754e7d973a3SLanqing Liu 		break;
755e7d973a3SLanqing Liu 	case 32:
756e7d973a3SLanqing Liu 		ss->trans_len = t->len >> 2;
757e7d973a3SLanqing Liu 		ss->read_bufs = sprd_spi_read_bufs_u32;
758e7d973a3SLanqing Liu 		ss->write_bufs = sprd_spi_write_bufs_u32;
759386119bcSLanqing Liu 		ss->dma.width = DMA_SLAVE_BUSWIDTH_4_BYTES;
760386119bcSLanqing Liu 		ss->dma.fragmens_len = SPRD_SPI_DMA_STEP << 2;
761e7d973a3SLanqing Liu 		break;
762e7d973a3SLanqing Liu 	default:
763e7d973a3SLanqing Liu 		return -EINVAL;
764e7d973a3SLanqing Liu 	}
765e7d973a3SLanqing Liu 
766e7d973a3SLanqing Liu 	/* Set transfer read or write mode */
767e7d973a3SLanqing Liu 	val = readl_relaxed(ss->base + SPRD_SPI_CTL1);
768e7d973a3SLanqing Liu 	val &= ~SPRD_SPI_RTX_MD_MASK;
769e7d973a3SLanqing Liu 	if (t->tx_buf)
770e7d973a3SLanqing Liu 		mode |= SPRD_SPI_TX_MODE;
771e7d973a3SLanqing Liu 	if (t->rx_buf)
772e7d973a3SLanqing Liu 		mode |= SPRD_SPI_RX_MODE;
773e7d973a3SLanqing Liu 
774e7d973a3SLanqing Liu 	writel_relaxed(val | mode, ss->base + SPRD_SPI_CTL1);
775e7d973a3SLanqing Liu 
776e7d973a3SLanqing Liu 	ss->trans_mode = mode;
777e7d973a3SLanqing Liu 
778e7d973a3SLanqing Liu 	/*
779e7d973a3SLanqing Liu 	 * If in only receive mode, we need to trigger the SPI controller to
780e7d973a3SLanqing Liu 	 * receive data automatically.
781e7d973a3SLanqing Liu 	 */
782e7d973a3SLanqing Liu 	if (ss->trans_mode == SPRD_SPI_RX_MODE)
783e7d973a3SLanqing Liu 		ss->write_bufs = sprd_spi_write_only_receive;
784e7d973a3SLanqing Liu 
785e7d973a3SLanqing Liu 	return 0;
786e7d973a3SLanqing Liu }
787e7d973a3SLanqing Liu 
sprd_spi_transfer_one(struct spi_controller * sctlr,struct spi_device * sdev,struct spi_transfer * t)788e7d973a3SLanqing Liu static int sprd_spi_transfer_one(struct spi_controller *sctlr,
789e7d973a3SLanqing Liu 				 struct spi_device *sdev,
790e7d973a3SLanqing Liu 				 struct spi_transfer *t)
791e7d973a3SLanqing Liu {
792e7d973a3SLanqing Liu 	int ret;
793e7d973a3SLanqing Liu 
794e7d973a3SLanqing Liu 	ret = sprd_spi_setup_transfer(sdev, t);
795e7d973a3SLanqing Liu 	if (ret)
796e7d973a3SLanqing Liu 		goto setup_err;
797e7d973a3SLanqing Liu 
798386119bcSLanqing Liu 	if (sctlr->can_dma(sctlr, sdev, t))
799386119bcSLanqing Liu 		ret = sprd_spi_dma_txrx_bufs(sdev, t);
800386119bcSLanqing Liu 	else
801e7d973a3SLanqing Liu 		ret = sprd_spi_txrx_bufs(sdev, t);
802386119bcSLanqing Liu 
803e7d973a3SLanqing Liu 	if (ret == t->len)
804e7d973a3SLanqing Liu 		ret = 0;
805e7d973a3SLanqing Liu 	else if (ret >= 0)
806e7d973a3SLanqing Liu 		ret = -EREMOTEIO;
807e7d973a3SLanqing Liu 
808e7d973a3SLanqing Liu setup_err:
809e7d973a3SLanqing Liu 	spi_finalize_current_transfer(sctlr);
810e7d973a3SLanqing Liu 
811e7d973a3SLanqing Liu 	return ret;
812e7d973a3SLanqing Liu }
813e7d973a3SLanqing Liu 
sprd_spi_handle_irq(int irq,void * data)814de082d86SLanqing Liu static irqreturn_t sprd_spi_handle_irq(int irq, void *data)
815de082d86SLanqing Liu {
816de082d86SLanqing Liu 	struct sprd_spi *ss = (struct sprd_spi *)data;
817de082d86SLanqing Liu 	u32 val = readl_relaxed(ss->base + SPRD_SPI_INT_MASK_STS);
818de082d86SLanqing Liu 
819de082d86SLanqing Liu 	if (val & SPRD_SPI_MASK_TX_END) {
820de082d86SLanqing Liu 		writel_relaxed(SPRD_SPI_TX_END_CLR, ss->base + SPRD_SPI_INT_CLR);
821de082d86SLanqing Liu 		if (!(ss->trans_mode & SPRD_SPI_RX_MODE))
822de082d86SLanqing Liu 			complete(&ss->xfer_completion);
823de082d86SLanqing Liu 
824de082d86SLanqing Liu 		return IRQ_HANDLED;
825de082d86SLanqing Liu 	}
826de082d86SLanqing Liu 
827de082d86SLanqing Liu 	if (val & SPRD_SPI_MASK_RX_END) {
828de082d86SLanqing Liu 		writel_relaxed(SPRD_SPI_RX_END_CLR, ss->base + SPRD_SPI_INT_CLR);
829386119bcSLanqing Liu 		if (ss->dma.rx_len < ss->len) {
830386119bcSLanqing Liu 			ss->rx_buf += ss->dma.rx_len;
831386119bcSLanqing Liu 			ss->dma.rx_len +=
832386119bcSLanqing Liu 				ss->read_bufs(ss, ss->len - ss->dma.rx_len);
833386119bcSLanqing Liu 		}
834de082d86SLanqing Liu 		complete(&ss->xfer_completion);
835de082d86SLanqing Liu 
836de082d86SLanqing Liu 		return IRQ_HANDLED;
837de082d86SLanqing Liu 	}
838de082d86SLanqing Liu 
839de082d86SLanqing Liu 	return IRQ_NONE;
840de082d86SLanqing Liu }
841de082d86SLanqing Liu 
sprd_spi_irq_init(struct platform_device * pdev,struct sprd_spi * ss)842de082d86SLanqing Liu static int sprd_spi_irq_init(struct platform_device *pdev, struct sprd_spi *ss)
843de082d86SLanqing Liu {
844de082d86SLanqing Liu 	int ret;
845de082d86SLanqing Liu 
846de082d86SLanqing Liu 	ss->irq = platform_get_irq(pdev, 0);
8476b8ac10eSStephen Boyd 	if (ss->irq < 0)
848de082d86SLanqing Liu 		return ss->irq;
849de082d86SLanqing Liu 
850de082d86SLanqing Liu 	ret = devm_request_irq(&pdev->dev, ss->irq, sprd_spi_handle_irq,
851de082d86SLanqing Liu 				0, pdev->name, ss);
852de082d86SLanqing Liu 	if (ret)
853de082d86SLanqing Liu 		dev_err(&pdev->dev, "failed to request spi irq %d, ret = %d\n",
854de082d86SLanqing Liu 			ss->irq, ret);
855de082d86SLanqing Liu 
856de082d86SLanqing Liu 	return ret;
857de082d86SLanqing Liu }
858de082d86SLanqing Liu 
sprd_spi_clk_init(struct platform_device * pdev,struct sprd_spi * ss)859e7d973a3SLanqing Liu static int sprd_spi_clk_init(struct platform_device *pdev, struct sprd_spi *ss)
860e7d973a3SLanqing Liu {
861e7d973a3SLanqing Liu 	struct clk *clk_spi, *clk_parent;
862e7d973a3SLanqing Liu 
863e7d973a3SLanqing Liu 	clk_spi = devm_clk_get(&pdev->dev, "spi");
864e7d973a3SLanqing Liu 	if (IS_ERR(clk_spi)) {
865e7d973a3SLanqing Liu 		dev_warn(&pdev->dev, "can't get the spi clock\n");
866e7d973a3SLanqing Liu 		clk_spi = NULL;
867e7d973a3SLanqing Liu 	}
868e7d973a3SLanqing Liu 
869e7d973a3SLanqing Liu 	clk_parent = devm_clk_get(&pdev->dev, "source");
870e7d973a3SLanqing Liu 	if (IS_ERR(clk_parent)) {
871e7d973a3SLanqing Liu 		dev_warn(&pdev->dev, "can't get the source clock\n");
872e7d973a3SLanqing Liu 		clk_parent = NULL;
873e7d973a3SLanqing Liu 	}
874e7d973a3SLanqing Liu 
875e7d973a3SLanqing Liu 	ss->clk = devm_clk_get(&pdev->dev, "enable");
876e7d973a3SLanqing Liu 	if (IS_ERR(ss->clk)) {
877e7d973a3SLanqing Liu 		dev_err(&pdev->dev, "can't get the enable clock\n");
878e7d973a3SLanqing Liu 		return PTR_ERR(ss->clk);
879e7d973a3SLanqing Liu 	}
880e7d973a3SLanqing Liu 
881e7d973a3SLanqing Liu 	if (!clk_set_parent(clk_spi, clk_parent))
882e7d973a3SLanqing Liu 		ss->src_clk = clk_get_rate(clk_spi);
883e7d973a3SLanqing Liu 	else
884e7d973a3SLanqing Liu 		ss->src_clk = SPRD_SPI_DEFAULT_SOURCE;
885e7d973a3SLanqing Liu 
886e7d973a3SLanqing Liu 	return 0;
887e7d973a3SLanqing Liu }
888e7d973a3SLanqing Liu 
sprd_spi_can_dma(struct spi_controller * sctlr,struct spi_device * spi,struct spi_transfer * t)889386119bcSLanqing Liu static bool sprd_spi_can_dma(struct spi_controller *sctlr,
890386119bcSLanqing Liu 			     struct spi_device *spi, struct spi_transfer *t)
891386119bcSLanqing Liu {
892386119bcSLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sctlr);
893386119bcSLanqing Liu 
894386119bcSLanqing Liu 	return ss->dma.enable && (t->len > SPRD_SPI_FIFO_SIZE);
895386119bcSLanqing Liu }
896386119bcSLanqing Liu 
sprd_spi_dma_init(struct platform_device * pdev,struct sprd_spi * ss)897386119bcSLanqing Liu static int sprd_spi_dma_init(struct platform_device *pdev, struct sprd_spi *ss)
898386119bcSLanqing Liu {
899386119bcSLanqing Liu 	int ret;
900386119bcSLanqing Liu 
901386119bcSLanqing Liu 	ret = sprd_spi_dma_request(ss);
902386119bcSLanqing Liu 	if (ret) {
903386119bcSLanqing Liu 		if (ret == -EPROBE_DEFER)
904386119bcSLanqing Liu 			return ret;
905386119bcSLanqing Liu 
906386119bcSLanqing Liu 		dev_warn(&pdev->dev,
907386119bcSLanqing Liu 			 "failed to request dma, enter no dma mode, ret = %d\n",
908386119bcSLanqing Liu 			 ret);
909386119bcSLanqing Liu 
910386119bcSLanqing Liu 		return 0;
911386119bcSLanqing Liu 	}
912386119bcSLanqing Liu 
913386119bcSLanqing Liu 	ss->dma.enable = true;
914386119bcSLanqing Liu 
915386119bcSLanqing Liu 	return 0;
916386119bcSLanqing Liu }
917386119bcSLanqing Liu 
sprd_spi_probe(struct platform_device * pdev)918e7d973a3SLanqing Liu static int sprd_spi_probe(struct platform_device *pdev)
919e7d973a3SLanqing Liu {
920e7d973a3SLanqing Liu 	struct spi_controller *sctlr;
921e7d973a3SLanqing Liu 	struct resource *res;
922e7d973a3SLanqing Liu 	struct sprd_spi *ss;
923e7d973a3SLanqing Liu 	int ret;
924e7d973a3SLanqing Liu 
925e7d973a3SLanqing Liu 	pdev->id = of_alias_get_id(pdev->dev.of_node, "spi");
926e7d973a3SLanqing Liu 	sctlr = spi_alloc_master(&pdev->dev, sizeof(*ss));
927e7d973a3SLanqing Liu 	if (!sctlr)
928e7d973a3SLanqing Liu 		return -ENOMEM;
929e7d973a3SLanqing Liu 
930e7d973a3SLanqing Liu 	ss = spi_controller_get_devdata(sctlr);
931*5936e77cSYang Li 	ss->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
932e7d973a3SLanqing Liu 	if (IS_ERR(ss->base)) {
933e7d973a3SLanqing Liu 		ret = PTR_ERR(ss->base);
934e7d973a3SLanqing Liu 		goto free_controller;
935e7d973a3SLanqing Liu 	}
936e7d973a3SLanqing Liu 
937386119bcSLanqing Liu 	ss->phy_base = res->start;
938e7d973a3SLanqing Liu 	ss->dev = &pdev->dev;
939e7d973a3SLanqing Liu 	sctlr->dev.of_node = pdev->dev.of_node;
940e7d973a3SLanqing Liu 	sctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_3WIRE | SPI_TX_DUAL;
941e7d973a3SLanqing Liu 	sctlr->bus_num = pdev->id;
942e7d973a3SLanqing Liu 	sctlr->set_cs = sprd_spi_chipselect;
943e7d973a3SLanqing Liu 	sctlr->transfer_one = sprd_spi_transfer_one;
944386119bcSLanqing Liu 	sctlr->can_dma = sprd_spi_can_dma;
945e7d973a3SLanqing Liu 	sctlr->auto_runtime_pm = true;
946e7d973a3SLanqing Liu 	sctlr->max_speed_hz = min_t(u32, ss->src_clk >> 1,
947e7d973a3SLanqing Liu 				    SPRD_SPI_MAX_SPEED_HZ);
948e7d973a3SLanqing Liu 
949de082d86SLanqing Liu 	init_completion(&ss->xfer_completion);
950e7d973a3SLanqing Liu 	platform_set_drvdata(pdev, sctlr);
951e7d973a3SLanqing Liu 	ret = sprd_spi_clk_init(pdev, ss);
952e7d973a3SLanqing Liu 	if (ret)
953e7d973a3SLanqing Liu 		goto free_controller;
954e7d973a3SLanqing Liu 
955de082d86SLanqing Liu 	ret = sprd_spi_irq_init(pdev, ss);
956de082d86SLanqing Liu 	if (ret)
957de082d86SLanqing Liu 		goto free_controller;
958de082d86SLanqing Liu 
959386119bcSLanqing Liu 	ret = sprd_spi_dma_init(pdev, ss);
960e7d973a3SLanqing Liu 	if (ret)
961e7d973a3SLanqing Liu 		goto free_controller;
962e7d973a3SLanqing Liu 
963386119bcSLanqing Liu 	ret = clk_prepare_enable(ss->clk);
964386119bcSLanqing Liu 	if (ret)
965386119bcSLanqing Liu 		goto release_dma;
966386119bcSLanqing Liu 
967e7d973a3SLanqing Liu 	ret = pm_runtime_set_active(&pdev->dev);
968e7d973a3SLanqing Liu 	if (ret < 0)
969e7d973a3SLanqing Liu 		goto disable_clk;
970e7d973a3SLanqing Liu 
971e7d973a3SLanqing Liu 	pm_runtime_set_autosuspend_delay(&pdev->dev,
972e7d973a3SLanqing Liu 					 SPRD_SPI_AUTOSUSPEND_DELAY);
973e7d973a3SLanqing Liu 	pm_runtime_use_autosuspend(&pdev->dev);
974e7d973a3SLanqing Liu 	pm_runtime_enable(&pdev->dev);
975e7d973a3SLanqing Liu 	ret = pm_runtime_get_sync(&pdev->dev);
976e7d973a3SLanqing Liu 	if (ret < 0) {
977e7d973a3SLanqing Liu 		dev_err(&pdev->dev, "failed to resume SPI controller\n");
978e7d973a3SLanqing Liu 		goto err_rpm_put;
979e7d973a3SLanqing Liu 	}
980e7d973a3SLanqing Liu 
981e7d973a3SLanqing Liu 	ret = devm_spi_register_controller(&pdev->dev, sctlr);
982e7d973a3SLanqing Liu 	if (ret)
983e7d973a3SLanqing Liu 		goto err_rpm_put;
984e7d973a3SLanqing Liu 
985e7d973a3SLanqing Liu 	pm_runtime_mark_last_busy(&pdev->dev);
986e7d973a3SLanqing Liu 	pm_runtime_put_autosuspend(&pdev->dev);
987e7d973a3SLanqing Liu 
988e7d973a3SLanqing Liu 	return 0;
989e7d973a3SLanqing Liu 
990e7d973a3SLanqing Liu err_rpm_put:
991e7d973a3SLanqing Liu 	pm_runtime_put_noidle(&pdev->dev);
992e7d973a3SLanqing Liu 	pm_runtime_disable(&pdev->dev);
993e7d973a3SLanqing Liu disable_clk:
994e7d973a3SLanqing Liu 	clk_disable_unprepare(ss->clk);
995386119bcSLanqing Liu release_dma:
996386119bcSLanqing Liu 	sprd_spi_dma_release(ss);
997e7d973a3SLanqing Liu free_controller:
998e7d973a3SLanqing Liu 	spi_controller_put(sctlr);
999e7d973a3SLanqing Liu 
1000e7d973a3SLanqing Liu 	return ret;
1001e7d973a3SLanqing Liu }
1002e7d973a3SLanqing Liu 
sprd_spi_remove(struct platform_device * pdev)10033b74dc8aSUwe Kleine-König static void sprd_spi_remove(struct platform_device *pdev)
1004e7d973a3SLanqing Liu {
1005e7d973a3SLanqing Liu 	struct spi_controller *sctlr = platform_get_drvdata(pdev);
1006e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sctlr);
1007e7d973a3SLanqing Liu 	int ret;
1008e7d973a3SLanqing Liu 
10095cb79889SUwe Kleine-König 	ret = pm_runtime_get_sync(ss->dev);
10105cb79889SUwe Kleine-König 	if (ret < 0)
1011e7d973a3SLanqing Liu 		dev_err(ss->dev, "failed to resume SPI controller\n");
1012e7d973a3SLanqing Liu 
1013de082d86SLanqing Liu 	spi_controller_suspend(sctlr);
1014de082d86SLanqing Liu 
10155cb79889SUwe Kleine-König 	if (ret >= 0) {
1016386119bcSLanqing Liu 		if (ss->dma.enable)
1017386119bcSLanqing Liu 			sprd_spi_dma_release(ss);
1018e7d973a3SLanqing Liu 		clk_disable_unprepare(ss->clk);
10195cb79889SUwe Kleine-König 	}
1020e7d973a3SLanqing Liu 	pm_runtime_put_noidle(&pdev->dev);
1021e7d973a3SLanqing Liu 	pm_runtime_disable(&pdev->dev);
1022e7d973a3SLanqing Liu }
1023e7d973a3SLanqing Liu 
sprd_spi_runtime_suspend(struct device * dev)1024e7d973a3SLanqing Liu static int __maybe_unused sprd_spi_runtime_suspend(struct device *dev)
1025e7d973a3SLanqing Liu {
1026e7d973a3SLanqing Liu 	struct spi_controller *sctlr = dev_get_drvdata(dev);
1027e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sctlr);
1028e7d973a3SLanqing Liu 
1029386119bcSLanqing Liu 	if (ss->dma.enable)
1030386119bcSLanqing Liu 		sprd_spi_dma_release(ss);
1031386119bcSLanqing Liu 
1032e7d973a3SLanqing Liu 	clk_disable_unprepare(ss->clk);
1033e7d973a3SLanqing Liu 
1034e7d973a3SLanqing Liu 	return 0;
1035e7d973a3SLanqing Liu }
1036e7d973a3SLanqing Liu 
sprd_spi_runtime_resume(struct device * dev)1037e7d973a3SLanqing Liu static int __maybe_unused sprd_spi_runtime_resume(struct device *dev)
1038e7d973a3SLanqing Liu {
1039e7d973a3SLanqing Liu 	struct spi_controller *sctlr = dev_get_drvdata(dev);
1040e7d973a3SLanqing Liu 	struct sprd_spi *ss = spi_controller_get_devdata(sctlr);
1041e7d973a3SLanqing Liu 	int ret;
1042e7d973a3SLanqing Liu 
1043e7d973a3SLanqing Liu 	ret = clk_prepare_enable(ss->clk);
1044e7d973a3SLanqing Liu 	if (ret)
1045e7d973a3SLanqing Liu 		return ret;
1046e7d973a3SLanqing Liu 
1047386119bcSLanqing Liu 	if (!ss->dma.enable)
1048e7d973a3SLanqing Liu 		return 0;
1049386119bcSLanqing Liu 
1050386119bcSLanqing Liu 	ret = sprd_spi_dma_request(ss);
1051386119bcSLanqing Liu 	if (ret)
1052386119bcSLanqing Liu 		clk_disable_unprepare(ss->clk);
1053386119bcSLanqing Liu 
1054386119bcSLanqing Liu 	return ret;
1055e7d973a3SLanqing Liu }
1056e7d973a3SLanqing Liu 
1057e7d973a3SLanqing Liu static const struct dev_pm_ops sprd_spi_pm_ops = {
1058e7d973a3SLanqing Liu 	SET_RUNTIME_PM_OPS(sprd_spi_runtime_suspend,
1059e7d973a3SLanqing Liu 			   sprd_spi_runtime_resume, NULL)
1060e7d973a3SLanqing Liu };
1061e7d973a3SLanqing Liu 
1062e7d973a3SLanqing Liu static const struct of_device_id sprd_spi_of_match[] = {
1063e7d973a3SLanqing Liu 	{ .compatible = "sprd,sc9860-spi", },
1064e7d973a3SLanqing Liu 	{ /* sentinel */ }
1065e7d973a3SLanqing Liu };
10667907cad7SChunyan Zhang MODULE_DEVICE_TABLE(of, sprd_spi_of_match);
1067e7d973a3SLanqing Liu 
1068e7d973a3SLanqing Liu static struct platform_driver sprd_spi_driver = {
1069e7d973a3SLanqing Liu 	.driver = {
1070e7d973a3SLanqing Liu 		.name = "sprd-spi",
1071e7d973a3SLanqing Liu 		.of_match_table = sprd_spi_of_match,
1072e7d973a3SLanqing Liu 		.pm = &sprd_spi_pm_ops,
1073e7d973a3SLanqing Liu 	},
1074e7d973a3SLanqing Liu 	.probe = sprd_spi_probe,
10753b74dc8aSUwe Kleine-König 	.remove_new = sprd_spi_remove,
1076e7d973a3SLanqing Liu };
1077e7d973a3SLanqing Liu 
1078e7d973a3SLanqing Liu module_platform_driver(sprd_spi_driver);
1079e7d973a3SLanqing Liu 
1080e7d973a3SLanqing Liu MODULE_DESCRIPTION("Spreadtrum SPI Controller driver");
1081e7d973a3SLanqing Liu MODULE_AUTHOR("Lanqing Liu <lanqing.liu@spreadtrum.com>");
1082e7d973a3SLanqing Liu MODULE_LICENSE("GPL v2");
1083