xref: /openbmc/linux/drivers/spi/spi-sprd-adi.c (revision 749396cb)
17e2903cbSBaolin Wang /*
27e2903cbSBaolin Wang  * Copyright (C) 2017 Spreadtrum Communications Inc.
37e2903cbSBaolin Wang  *
47e2903cbSBaolin Wang  * SPDX-License-Identifier: GPL-2.0
57e2903cbSBaolin Wang  */
67e2903cbSBaolin Wang 
7ac177501SBaolin Wang #include <linux/delay.h>
87e2903cbSBaolin Wang #include <linux/hwspinlock.h>
97e2903cbSBaolin Wang #include <linux/init.h>
107e2903cbSBaolin Wang #include <linux/io.h>
117e2903cbSBaolin Wang #include <linux/kernel.h>
127e2903cbSBaolin Wang #include <linux/module.h>
137e2903cbSBaolin Wang #include <linux/of.h>
147e2903cbSBaolin Wang #include <linux/platform_device.h>
15ac177501SBaolin Wang #include <linux/reboot.h>
167e2903cbSBaolin Wang #include <linux/spi/spi.h>
177e2903cbSBaolin Wang #include <linux/sizes.h>
187e2903cbSBaolin Wang 
197e2903cbSBaolin Wang /* Registers definitions for ADI controller */
207e2903cbSBaolin Wang #define REG_ADI_CTRL0			0x4
217e2903cbSBaolin Wang #define REG_ADI_CHN_PRIL		0x8
227e2903cbSBaolin Wang #define REG_ADI_CHN_PRIH		0xc
237e2903cbSBaolin Wang #define REG_ADI_INT_EN			0x10
247e2903cbSBaolin Wang #define REG_ADI_INT_RAW			0x14
257e2903cbSBaolin Wang #define REG_ADI_INT_MASK		0x18
267e2903cbSBaolin Wang #define REG_ADI_INT_CLR			0x1c
277e2903cbSBaolin Wang #define REG_ADI_GSSI_CFG0		0x20
287e2903cbSBaolin Wang #define REG_ADI_GSSI_CFG1		0x24
297e2903cbSBaolin Wang #define REG_ADI_RD_CMD			0x28
307e2903cbSBaolin Wang #define REG_ADI_RD_DATA			0x2c
317e2903cbSBaolin Wang #define REG_ADI_ARM_FIFO_STS		0x30
327e2903cbSBaolin Wang #define REG_ADI_STS			0x34
337e2903cbSBaolin Wang #define REG_ADI_EVT_FIFO_STS		0x38
347e2903cbSBaolin Wang #define REG_ADI_ARM_CMD_STS		0x3c
357e2903cbSBaolin Wang #define REG_ADI_CHN_EN			0x40
367e2903cbSBaolin Wang #define REG_ADI_CHN_ADDR(id)		(0x44 + (id - 2) * 4)
377e2903cbSBaolin Wang #define REG_ADI_CHN_EN1			0x20c
387e2903cbSBaolin Wang 
397e2903cbSBaolin Wang /* Bits definitions for register REG_ADI_GSSI_CFG0 */
407e2903cbSBaolin Wang #define BIT_CLK_ALL_ON			BIT(30)
417e2903cbSBaolin Wang 
427e2903cbSBaolin Wang /* Bits definitions for register REG_ADI_RD_DATA */
437e2903cbSBaolin Wang #define BIT_RD_CMD_BUSY			BIT(31)
447e2903cbSBaolin Wang #define RD_ADDR_SHIFT			16
457e2903cbSBaolin Wang #define RD_VALUE_MASK			GENMASK(15, 0)
467e2903cbSBaolin Wang #define RD_ADDR_MASK			GENMASK(30, 16)
477e2903cbSBaolin Wang 
487e2903cbSBaolin Wang /* Bits definitions for register REG_ADI_ARM_FIFO_STS */
497e2903cbSBaolin Wang #define BIT_FIFO_FULL			BIT(11)
507e2903cbSBaolin Wang #define BIT_FIFO_EMPTY			BIT(10)
517e2903cbSBaolin Wang 
527e2903cbSBaolin Wang /*
537e2903cbSBaolin Wang  * ADI slave devices include RTC, ADC, regulator, charger, thermal and so on.
543b66ca97SChunyan Zhang  * ADI supports 12/14bit address for r2p0, and additional 17bit for r3p0 or
553b66ca97SChunyan Zhang  * later versions. Since bit[1:0] are zero, so the spec describe them as
563b66ca97SChunyan Zhang  * 10/12/15bit address mode.
573b66ca97SChunyan Zhang  * The 10bit mode supports sigle slave, 12/15bit mode supports 3 slave, the
583b66ca97SChunyan Zhang  * high two bits is slave_id.
593b66ca97SChunyan Zhang  * The slave devices address offset is 0x8000 for 10/12bit address mode,
603b66ca97SChunyan Zhang  * and 0x20000 for 15bit mode.
617e2903cbSBaolin Wang  */
623b66ca97SChunyan Zhang #define ADI_10BIT_SLAVE_ADDR_SIZE	SZ_4K
633b66ca97SChunyan Zhang #define ADI_10BIT_SLAVE_OFFSET		0x8000
643b66ca97SChunyan Zhang #define ADI_12BIT_SLAVE_ADDR_SIZE	SZ_16K
653b66ca97SChunyan Zhang #define ADI_12BIT_SLAVE_OFFSET		0x8000
663b66ca97SChunyan Zhang #define ADI_15BIT_SLAVE_ADDR_SIZE	SZ_128K
673b66ca97SChunyan Zhang #define ADI_15BIT_SLAVE_OFFSET		0x20000
687e2903cbSBaolin Wang 
697e2903cbSBaolin Wang /* Timeout (ms) for the trylock of hardware spinlocks */
707e2903cbSBaolin Wang #define ADI_HWSPINLOCK_TIMEOUT		5000
717e2903cbSBaolin Wang /*
727e2903cbSBaolin Wang  * ADI controller has 50 channels including 2 software channels
737e2903cbSBaolin Wang  * and 48 hardware channels.
747e2903cbSBaolin Wang  */
757e2903cbSBaolin Wang #define ADI_HW_CHNS			50
767e2903cbSBaolin Wang 
777e2903cbSBaolin Wang #define ADI_FIFO_DRAIN_TIMEOUT		1000
787e2903cbSBaolin Wang #define ADI_READ_TIMEOUT		2000
793b66ca97SChunyan Zhang 
803b66ca97SChunyan Zhang /*
813b66ca97SChunyan Zhang  * Read back address from REG_ADI_RD_DATA bit[30:16] which maps to:
823b66ca97SChunyan Zhang  * REG_ADI_RD_CMD bit[14:0] for r2p0
833b66ca97SChunyan Zhang  * REG_ADI_RD_CMD bit[16:2] for r3p0
843b66ca97SChunyan Zhang  */
853b66ca97SChunyan Zhang #define RDBACK_ADDR_MASK_R2		GENMASK(14, 0)
863b66ca97SChunyan Zhang #define RDBACK_ADDR_MASK_R3		GENMASK(16, 2)
873b66ca97SChunyan Zhang #define RDBACK_ADDR_SHIFT_R3		2
887e2903cbSBaolin Wang 
89ac177501SBaolin Wang /* Registers definitions for PMIC watchdog controller */
903b66ca97SChunyan Zhang #define REG_WDG_LOAD_LOW		0x0
913b66ca97SChunyan Zhang #define REG_WDG_LOAD_HIGH		0x4
923b66ca97SChunyan Zhang #define REG_WDG_CTRL			0x8
933b66ca97SChunyan Zhang #define REG_WDG_LOCK			0x20
94ac177501SBaolin Wang 
95ac177501SBaolin Wang /* Bits definitions for register REG_WDG_CTRL */
96ac177501SBaolin Wang #define BIT_WDG_RUN			BIT(1)
971d00a67cSLingling Xu #define BIT_WDG_NEW			BIT(2)
98ac177501SBaolin Wang #define BIT_WDG_RST			BIT(3)
99ac177501SBaolin Wang 
1003b66ca97SChunyan Zhang /* Bits definitions for register REG_MODULE_EN */
1013b66ca97SChunyan Zhang #define BIT_WDG_EN			BIT(2)
1023b66ca97SChunyan Zhang 
103ac177501SBaolin Wang /* Registers definitions for PMIC */
104ac177501SBaolin Wang #define PMIC_RST_STATUS			0xee8
105ac177501SBaolin Wang #define PMIC_MODULE_EN			0xc08
106ac177501SBaolin Wang #define PMIC_CLK_EN			0xc18
1073b66ca97SChunyan Zhang #define PMIC_WDG_BASE			0x80
108ac177501SBaolin Wang 
109ac177501SBaolin Wang /* Definition of PMIC reset status register */
110cc6b3431SChenxu Wei #define HWRST_STATUS_SECURITY		0x02
111ac177501SBaolin Wang #define HWRST_STATUS_RECOVERY		0x20
112ac177501SBaolin Wang #define HWRST_STATUS_NORMAL		0x40
113ac177501SBaolin Wang #define HWRST_STATUS_ALARM		0x50
114ac177501SBaolin Wang #define HWRST_STATUS_SLEEP		0x60
115ac177501SBaolin Wang #define HWRST_STATUS_FASTBOOT		0x30
116ac177501SBaolin Wang #define HWRST_STATUS_SPECIAL		0x70
117ac177501SBaolin Wang #define HWRST_STATUS_PANIC		0x80
118ac177501SBaolin Wang #define HWRST_STATUS_CFTREBOOT		0x90
119ac177501SBaolin Wang #define HWRST_STATUS_AUTODLOADER	0xa0
120ac177501SBaolin Wang #define HWRST_STATUS_IQMODE		0xb0
121ac177501SBaolin Wang #define HWRST_STATUS_SPRDISK		0xc0
1229d9aa1ccSSherry Zong #define HWRST_STATUS_FACTORYTEST	0xe0
123e6d722caSSherry Zong #define HWRST_STATUS_WATCHDOG		0xf0
124ac177501SBaolin Wang 
125ac177501SBaolin Wang /* Use default timeout 50 ms that converts to watchdog values */
126245ca2ccSChunyan Zhang #define WDG_LOAD_VAL			((50 * 32768) / 1000)
127ac177501SBaolin Wang #define WDG_LOAD_MASK			GENMASK(15, 0)
128ac177501SBaolin Wang #define WDG_UNLOCK_KEY			0xe551
129ac177501SBaolin Wang 
1303b66ca97SChunyan Zhang struct sprd_adi_wdg {
1313b66ca97SChunyan Zhang 	u32 base;
1323b66ca97SChunyan Zhang 	u32 rst_sts;
1333b66ca97SChunyan Zhang 	u32 wdg_en;
1343b66ca97SChunyan Zhang 	u32 wdg_clk;
1353b66ca97SChunyan Zhang };
1363b66ca97SChunyan Zhang 
1373b66ca97SChunyan Zhang struct sprd_adi_data {
1383b66ca97SChunyan Zhang 	u32 slave_offset;
1393b66ca97SChunyan Zhang 	u32 slave_addr_size;
1403b66ca97SChunyan Zhang 	int (*read_check)(u32 val, u32 reg);
1413b66ca97SChunyan Zhang 	int (*restart)(struct notifier_block *this,
1423b66ca97SChunyan Zhang 		       unsigned long mode, void *cmd);
1433b66ca97SChunyan Zhang 	void (*wdg_rst)(void *p);
1443b66ca97SChunyan Zhang };
1453b66ca97SChunyan Zhang 
1467e2903cbSBaolin Wang struct sprd_adi {
1477e2903cbSBaolin Wang 	struct spi_controller	*ctlr;
1487e2903cbSBaolin Wang 	struct device		*dev;
1497e2903cbSBaolin Wang 	void __iomem		*base;
1507e2903cbSBaolin Wang 	struct hwspinlock	*hwlock;
1517e2903cbSBaolin Wang 	unsigned long		slave_vbase;
1527e2903cbSBaolin Wang 	unsigned long		slave_pbase;
153ac177501SBaolin Wang 	struct notifier_block	restart_handler;
1543b66ca97SChunyan Zhang 	const struct sprd_adi_data *data;
1557e2903cbSBaolin Wang };
1567e2903cbSBaolin Wang 
sprd_adi_check_addr(struct sprd_adi * sadi,u32 reg)1575dc349ecSChunyan Zhang static int sprd_adi_check_addr(struct sprd_adi *sadi, u32 reg)
1587e2903cbSBaolin Wang {
1593b66ca97SChunyan Zhang 	if (reg >= sadi->data->slave_addr_size) {
1607e2903cbSBaolin Wang 		dev_err(sadi->dev,
1615dc349ecSChunyan Zhang 			"slave address offset is incorrect, reg = 0x%x\n",
1625dc349ecSChunyan Zhang 			reg);
1637e2903cbSBaolin Wang 		return -EINVAL;
1647e2903cbSBaolin Wang 	}
1657e2903cbSBaolin Wang 
1667e2903cbSBaolin Wang 	return 0;
1677e2903cbSBaolin Wang }
1687e2903cbSBaolin Wang 
sprd_adi_drain_fifo(struct sprd_adi * sadi)1697e2903cbSBaolin Wang static int sprd_adi_drain_fifo(struct sprd_adi *sadi)
1707e2903cbSBaolin Wang {
1717e2903cbSBaolin Wang 	u32 timeout = ADI_FIFO_DRAIN_TIMEOUT;
1727e2903cbSBaolin Wang 	u32 sts;
1737e2903cbSBaolin Wang 
1747e2903cbSBaolin Wang 	do {
1757e2903cbSBaolin Wang 		sts = readl_relaxed(sadi->base + REG_ADI_ARM_FIFO_STS);
1767e2903cbSBaolin Wang 		if (sts & BIT_FIFO_EMPTY)
1777e2903cbSBaolin Wang 			break;
1787e2903cbSBaolin Wang 
1797e2903cbSBaolin Wang 		cpu_relax();
1807e2903cbSBaolin Wang 	} while (--timeout);
1817e2903cbSBaolin Wang 
1827e2903cbSBaolin Wang 	if (timeout == 0) {
1837e2903cbSBaolin Wang 		dev_err(sadi->dev, "drain write fifo timeout\n");
1847e2903cbSBaolin Wang 		return -EBUSY;
1857e2903cbSBaolin Wang 	}
1867e2903cbSBaolin Wang 
1877e2903cbSBaolin Wang 	return 0;
1887e2903cbSBaolin Wang }
1897e2903cbSBaolin Wang 
sprd_adi_fifo_is_full(struct sprd_adi * sadi)1907e2903cbSBaolin Wang static int sprd_adi_fifo_is_full(struct sprd_adi *sadi)
1917e2903cbSBaolin Wang {
1927e2903cbSBaolin Wang 	return readl_relaxed(sadi->base + REG_ADI_ARM_FIFO_STS) & BIT_FIFO_FULL;
1937e2903cbSBaolin Wang }
1947e2903cbSBaolin Wang 
sprd_adi_read_check(u32 val,u32 addr)1953b66ca97SChunyan Zhang static int sprd_adi_read_check(u32 val, u32 addr)
1963b66ca97SChunyan Zhang {
1973b66ca97SChunyan Zhang 	u32 rd_addr;
1983b66ca97SChunyan Zhang 
1993b66ca97SChunyan Zhang 	rd_addr = (val & RD_ADDR_MASK) >> RD_ADDR_SHIFT;
2003b66ca97SChunyan Zhang 
2013b66ca97SChunyan Zhang 	if (rd_addr != addr) {
2023b66ca97SChunyan Zhang 		pr_err("ADI read error, addr = 0x%x, val = 0x%x\n", addr, val);
2033b66ca97SChunyan Zhang 		return -EIO;
2043b66ca97SChunyan Zhang 	}
2053b66ca97SChunyan Zhang 
2063b66ca97SChunyan Zhang 	return 0;
2073b66ca97SChunyan Zhang }
2083b66ca97SChunyan Zhang 
sprd_adi_read_check_r2(u32 val,u32 reg)2093b66ca97SChunyan Zhang static int sprd_adi_read_check_r2(u32 val, u32 reg)
2103b66ca97SChunyan Zhang {
2113b66ca97SChunyan Zhang 	return sprd_adi_read_check(val, reg & RDBACK_ADDR_MASK_R2);
2123b66ca97SChunyan Zhang }
2133b66ca97SChunyan Zhang 
sprd_adi_read_check_r3(u32 val,u32 reg)2143b66ca97SChunyan Zhang static int sprd_adi_read_check_r3(u32 val, u32 reg)
2153b66ca97SChunyan Zhang {
2163b66ca97SChunyan Zhang 	return sprd_adi_read_check(val, (reg & RDBACK_ADDR_MASK_R3) >> RDBACK_ADDR_SHIFT_R3);
2173b66ca97SChunyan Zhang }
2183b66ca97SChunyan Zhang 
sprd_adi_read(struct sprd_adi * sadi,u32 reg,u32 * read_val)2195dc349ecSChunyan Zhang static int sprd_adi_read(struct sprd_adi *sadi, u32 reg, u32 *read_val)
2207e2903cbSBaolin Wang {
2217e2903cbSBaolin Wang 	int read_timeout = ADI_READ_TIMEOUT;
222a61aa683SBaolin Wang 	unsigned long flags;
2233b66ca97SChunyan Zhang 	u32 val;
224f9adf61eSBaolin Wang 	int ret = 0;
225a61aa683SBaolin Wang 
226f9adf61eSBaolin Wang 	if (sadi->hwlock) {
227a61aa683SBaolin Wang 		ret = hwspin_lock_timeout_irqsave(sadi->hwlock,
228a61aa683SBaolin Wang 						  ADI_HWSPINLOCK_TIMEOUT,
229a61aa683SBaolin Wang 						  &flags);
230a61aa683SBaolin Wang 		if (ret) {
231a61aa683SBaolin Wang 			dev_err(sadi->dev, "get the hw lock failed\n");
232a61aa683SBaolin Wang 			return ret;
233a61aa683SBaolin Wang 		}
234f9adf61eSBaolin Wang 	}
2357e2903cbSBaolin Wang 
2365dc349ecSChunyan Zhang 	ret = sprd_adi_check_addr(sadi, reg);
2375dc349ecSChunyan Zhang 	if (ret)
2385dc349ecSChunyan Zhang 		goto out;
2395dc349ecSChunyan Zhang 
2407e2903cbSBaolin Wang 	/*
241f674aacdSChunyan Zhang 	 * Set the slave address offset need to read into RD_CMD register,
2427e2903cbSBaolin Wang 	 * then ADI controller will start to transfer automatically.
2437e2903cbSBaolin Wang 	 */
244f674aacdSChunyan Zhang 	writel_relaxed(reg, sadi->base + REG_ADI_RD_CMD);
2457e2903cbSBaolin Wang 
2467e2903cbSBaolin Wang 	/*
2477e2903cbSBaolin Wang 	 * Wait read operation complete, the BIT_RD_CMD_BUSY will be set
2487e2903cbSBaolin Wang 	 * simultaneously when writing read command to register, and the
2497e2903cbSBaolin Wang 	 * BIT_RD_CMD_BUSY will be cleared after the read operation is
2507e2903cbSBaolin Wang 	 * completed.
2517e2903cbSBaolin Wang 	 */
2527e2903cbSBaolin Wang 	do {
2537e2903cbSBaolin Wang 		val = readl_relaxed(sadi->base + REG_ADI_RD_DATA);
2547e2903cbSBaolin Wang 		if (!(val & BIT_RD_CMD_BUSY))
2557e2903cbSBaolin Wang 			break;
2567e2903cbSBaolin Wang 
2577e2903cbSBaolin Wang 		cpu_relax();
2587e2903cbSBaolin Wang 	} while (--read_timeout);
2597e2903cbSBaolin Wang 
2607e2903cbSBaolin Wang 	if (read_timeout == 0) {
2617e2903cbSBaolin Wang 		dev_err(sadi->dev, "ADI read timeout\n");
262a61aa683SBaolin Wang 		ret = -EBUSY;
263a61aa683SBaolin Wang 		goto out;
2647e2903cbSBaolin Wang 	}
2657e2903cbSBaolin Wang 
2667e2903cbSBaolin Wang 	/*
2673b66ca97SChunyan Zhang 	 * The return value before adi r5p0 includes data and read register
2683b66ca97SChunyan Zhang 	 * address, from bit 0to bit 15 are data, and from bit 16 to bit 30
2693b66ca97SChunyan Zhang 	 * are read register address. Then we can check the returned register
2703b66ca97SChunyan Zhang 	 * address to validate data.
2717e2903cbSBaolin Wang 	 */
2723b66ca97SChunyan Zhang 	if (sadi->data->read_check) {
2733b66ca97SChunyan Zhang 		ret = sadi->data->read_check(val, reg);
2743b66ca97SChunyan Zhang 		if (ret < 0)
275a61aa683SBaolin Wang 			goto out;
2767e2903cbSBaolin Wang 	}
2777e2903cbSBaolin Wang 
2787e2903cbSBaolin Wang 	*read_val = val & RD_VALUE_MASK;
279a61aa683SBaolin Wang 
280a61aa683SBaolin Wang out:
281f9adf61eSBaolin Wang 	if (sadi->hwlock)
282a61aa683SBaolin Wang 		hwspin_unlock_irqrestore(sadi->hwlock, &flags);
283a61aa683SBaolin Wang 	return ret;
2847e2903cbSBaolin Wang }
2857e2903cbSBaolin Wang 
sprd_adi_write(struct sprd_adi * sadi,u32 reg,u32 val)2865dc349ecSChunyan Zhang static int sprd_adi_write(struct sprd_adi *sadi, u32 reg, u32 val)
2877e2903cbSBaolin Wang {
2887e2903cbSBaolin Wang 	u32 timeout = ADI_FIFO_DRAIN_TIMEOUT;
289a61aa683SBaolin Wang 	unsigned long flags;
2907e2903cbSBaolin Wang 	int ret;
2917e2903cbSBaolin Wang 
292f9adf61eSBaolin Wang 	if (sadi->hwlock) {
293a61aa683SBaolin Wang 		ret = hwspin_lock_timeout_irqsave(sadi->hwlock,
294a61aa683SBaolin Wang 						  ADI_HWSPINLOCK_TIMEOUT,
295a61aa683SBaolin Wang 						  &flags);
296a61aa683SBaolin Wang 		if (ret) {
297a61aa683SBaolin Wang 			dev_err(sadi->dev, "get the hw lock failed\n");
298a61aa683SBaolin Wang 			return ret;
299a61aa683SBaolin Wang 		}
300f9adf61eSBaolin Wang 	}
301a61aa683SBaolin Wang 
3025dc349ecSChunyan Zhang 	ret = sprd_adi_check_addr(sadi, reg);
3035dc349ecSChunyan Zhang 	if (ret)
3045dc349ecSChunyan Zhang 		goto out;
3055dc349ecSChunyan Zhang 
3067e2903cbSBaolin Wang 	ret = sprd_adi_drain_fifo(sadi);
3077e2903cbSBaolin Wang 	if (ret < 0)
308a61aa683SBaolin Wang 		goto out;
3097e2903cbSBaolin Wang 
3107e2903cbSBaolin Wang 	/*
3117e2903cbSBaolin Wang 	 * we should wait for write fifo is empty before writing data to PMIC
3127e2903cbSBaolin Wang 	 * registers.
3137e2903cbSBaolin Wang 	 */
3147e2903cbSBaolin Wang 	do {
3157e2903cbSBaolin Wang 		if (!sprd_adi_fifo_is_full(sadi)) {
3165dc349ecSChunyan Zhang 			/* we need virtual register address to write. */
3175dc349ecSChunyan Zhang 			writel_relaxed(val, (void __iomem *)(sadi->slave_vbase + reg));
3187e2903cbSBaolin Wang 			break;
3197e2903cbSBaolin Wang 		}
3207e2903cbSBaolin Wang 
3217e2903cbSBaolin Wang 		cpu_relax();
3227e2903cbSBaolin Wang 	} while (--timeout);
3237e2903cbSBaolin Wang 
3247e2903cbSBaolin Wang 	if (timeout == 0) {
3257e2903cbSBaolin Wang 		dev_err(sadi->dev, "write fifo is full\n");
326a61aa683SBaolin Wang 		ret = -EBUSY;
3277e2903cbSBaolin Wang 	}
3287e2903cbSBaolin Wang 
329a61aa683SBaolin Wang out:
330f9adf61eSBaolin Wang 	if (sadi->hwlock)
331a61aa683SBaolin Wang 		hwspin_unlock_irqrestore(sadi->hwlock, &flags);
332a61aa683SBaolin Wang 	return ret;
3337e2903cbSBaolin Wang }
3347e2903cbSBaolin Wang 
sprd_adi_transfer_one(struct spi_controller * ctlr,struct spi_device * spi_dev,struct spi_transfer * t)3357e2903cbSBaolin Wang static int sprd_adi_transfer_one(struct spi_controller *ctlr,
3367e2903cbSBaolin Wang 				 struct spi_device *spi_dev,
3377e2903cbSBaolin Wang 				 struct spi_transfer *t)
3387e2903cbSBaolin Wang {
3397e2903cbSBaolin Wang 	struct sprd_adi *sadi = spi_controller_get_devdata(ctlr);
3405dc349ecSChunyan Zhang 	u32 reg, val;
3417e2903cbSBaolin Wang 	int ret;
3427e2903cbSBaolin Wang 
3437e2903cbSBaolin Wang 	if (t->rx_buf) {
3445dc349ecSChunyan Zhang 		reg = *(u32 *)t->rx_buf;
3455dc349ecSChunyan Zhang 		ret = sprd_adi_read(sadi, reg, &val);
3467e2903cbSBaolin Wang 		*(u32 *)t->rx_buf = val;
3477e2903cbSBaolin Wang 	} else if (t->tx_buf) {
3487e2903cbSBaolin Wang 		u32 *p = (u32 *)t->tx_buf;
3495dc349ecSChunyan Zhang 		reg = *p++;
3507e2903cbSBaolin Wang 		val = *p;
3515dc349ecSChunyan Zhang 		ret = sprd_adi_write(sadi, reg, val);
3527e2903cbSBaolin Wang 	} else {
3537e2903cbSBaolin Wang 		dev_err(sadi->dev, "no buffer for transfer\n");
3545dc349ecSChunyan Zhang 		ret = -EINVAL;
3557e2903cbSBaolin Wang 	}
3567e2903cbSBaolin Wang 
3575dc349ecSChunyan Zhang 	return ret;
3587e2903cbSBaolin Wang }
3597e2903cbSBaolin Wang 
sprd_adi_set_wdt_rst_mode(void * p)3603b66ca97SChunyan Zhang static void sprd_adi_set_wdt_rst_mode(void *p)
361e6d722caSSherry Zong {
362bb4bf8d2SBaolin Wang #if IS_ENABLED(CONFIG_SPRD_WATCHDOG)
363e6d722caSSherry Zong 	u32 val;
3643b66ca97SChunyan Zhang 	struct sprd_adi *sadi = (struct sprd_adi *)p;
365e6d722caSSherry Zong 
3663b66ca97SChunyan Zhang 	/* Init watchdog reset mode */
3675dc349ecSChunyan Zhang 	sprd_adi_read(sadi, PMIC_RST_STATUS, &val);
368e6d722caSSherry Zong 	val |= HWRST_STATUS_WATCHDOG;
3695dc349ecSChunyan Zhang 	sprd_adi_write(sadi, PMIC_RST_STATUS, val);
370e6d722caSSherry Zong #endif
371e6d722caSSherry Zong }
372e6d722caSSherry Zong 
sprd_adi_restart(struct notifier_block * this,unsigned long mode,void * cmd,struct sprd_adi_wdg * wdg)3733b66ca97SChunyan Zhang static int sprd_adi_restart(struct notifier_block *this, unsigned long mode,
3743b66ca97SChunyan Zhang 				  void *cmd, struct sprd_adi_wdg *wdg)
375ac177501SBaolin Wang {
376ac177501SBaolin Wang 	struct sprd_adi *sadi = container_of(this, struct sprd_adi,
377ac177501SBaolin Wang 					     restart_handler);
378ac177501SBaolin Wang 	u32 val, reboot_mode = 0;
379ac177501SBaolin Wang 
380ac177501SBaolin Wang 	if (!cmd)
381ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_NORMAL;
382ac177501SBaolin Wang 	else if (!strncmp(cmd, "recovery", 8))
383ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_RECOVERY;
384ac177501SBaolin Wang 	else if (!strncmp(cmd, "alarm", 5))
385ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_ALARM;
386ac177501SBaolin Wang 	else if (!strncmp(cmd, "fastsleep", 9))
387ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_SLEEP;
388ac177501SBaolin Wang 	else if (!strncmp(cmd, "bootloader", 10))
389ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_FASTBOOT;
390ac177501SBaolin Wang 	else if (!strncmp(cmd, "panic", 5))
391ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_PANIC;
392ac177501SBaolin Wang 	else if (!strncmp(cmd, "special", 7))
393ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_SPECIAL;
394ac177501SBaolin Wang 	else if (!strncmp(cmd, "cftreboot", 9))
395ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_CFTREBOOT;
396ac177501SBaolin Wang 	else if (!strncmp(cmd, "autodloader", 11))
397ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_AUTODLOADER;
398ac177501SBaolin Wang 	else if (!strncmp(cmd, "iqmode", 6))
399ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_IQMODE;
400ac177501SBaolin Wang 	else if (!strncmp(cmd, "sprdisk", 7))
401ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_SPRDISK;
402cc6b3431SChenxu Wei 	else if (!strncmp(cmd, "tospanic", 8))
403cc6b3431SChenxu Wei 		reboot_mode = HWRST_STATUS_SECURITY;
4049d9aa1ccSSherry Zong 	else if (!strncmp(cmd, "factorytest", 11))
4059d9aa1ccSSherry Zong 		reboot_mode = HWRST_STATUS_FACTORYTEST;
406ac177501SBaolin Wang 	else
407ac177501SBaolin Wang 		reboot_mode = HWRST_STATUS_NORMAL;
408ac177501SBaolin Wang 
409ac177501SBaolin Wang 	/* Record the reboot mode */
4103b66ca97SChunyan Zhang 	sprd_adi_read(sadi, wdg->rst_sts, &val);
411e6d722caSSherry Zong 	val &= ~HWRST_STATUS_WATCHDOG;
412ac177501SBaolin Wang 	val |= reboot_mode;
4133b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->rst_sts, val);
414ac177501SBaolin Wang 
415ac177501SBaolin Wang 	/* Enable the interface clock of the watchdog */
4163b66ca97SChunyan Zhang 	sprd_adi_read(sadi, wdg->wdg_en, &val);
417ac177501SBaolin Wang 	val |= BIT_WDG_EN;
4183b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->wdg_en, val);
419ac177501SBaolin Wang 
420ac177501SBaolin Wang 	/* Enable the work clock of the watchdog */
4213b66ca97SChunyan Zhang 	sprd_adi_read(sadi, wdg->wdg_clk, &val);
422ac177501SBaolin Wang 	val |= BIT_WDG_EN;
4233b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->wdg_clk, val);
424ac177501SBaolin Wang 
425ac177501SBaolin Wang 	/* Unlock the watchdog */
4263b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_LOCK, WDG_UNLOCK_KEY);
427ac177501SBaolin Wang 
4283b66ca97SChunyan Zhang 	sprd_adi_read(sadi, wdg->base + REG_WDG_CTRL, &val);
4291d00a67cSLingling Xu 	val |= BIT_WDG_NEW;
4303b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_CTRL, val);
4311d00a67cSLingling Xu 
432ac177501SBaolin Wang 	/* Load the watchdog timeout value, 50ms is always enough. */
4333b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_LOAD_HIGH, 0);
4343b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_LOAD_LOW,
435ac177501SBaolin Wang 		       WDG_LOAD_VAL & WDG_LOAD_MASK);
436ac177501SBaolin Wang 
437ac177501SBaolin Wang 	/* Start the watchdog to reset system */
4383b66ca97SChunyan Zhang 	sprd_adi_read(sadi, wdg->base + REG_WDG_CTRL, &val);
439ac177501SBaolin Wang 	val |= BIT_WDG_RUN | BIT_WDG_RST;
4403b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_CTRL, val);
441ac177501SBaolin Wang 
44291ea1d70SLingling Xu 	/* Lock the watchdog */
4433b66ca97SChunyan Zhang 	sprd_adi_write(sadi, wdg->base + REG_WDG_LOCK, ~WDG_UNLOCK_KEY);
44491ea1d70SLingling Xu 
445ac177501SBaolin Wang 	mdelay(1000);
446ac177501SBaolin Wang 
447ac177501SBaolin Wang 	dev_emerg(sadi->dev, "Unable to restart system\n");
448ac177501SBaolin Wang 	return NOTIFY_DONE;
449ac177501SBaolin Wang }
450ac177501SBaolin Wang 
sprd_adi_restart_sc9860(struct notifier_block * this,unsigned long mode,void * cmd)4513b66ca97SChunyan Zhang static int sprd_adi_restart_sc9860(struct notifier_block *this,
4523b66ca97SChunyan Zhang 					   unsigned long mode, void *cmd)
4533b66ca97SChunyan Zhang {
4543b66ca97SChunyan Zhang 	struct sprd_adi_wdg wdg = {
4553b66ca97SChunyan Zhang 		.base = PMIC_WDG_BASE,
4563b66ca97SChunyan Zhang 		.rst_sts = PMIC_RST_STATUS,
4573b66ca97SChunyan Zhang 		.wdg_en = PMIC_MODULE_EN,
4583b66ca97SChunyan Zhang 		.wdg_clk = PMIC_CLK_EN,
4593b66ca97SChunyan Zhang 	};
4603b66ca97SChunyan Zhang 
4613b66ca97SChunyan Zhang 	return sprd_adi_restart(this, mode, cmd, &wdg);
4623b66ca97SChunyan Zhang }
4633b66ca97SChunyan Zhang 
sprd_adi_hw_init(struct sprd_adi * sadi)4647e2903cbSBaolin Wang static void sprd_adi_hw_init(struct sprd_adi *sadi)
4657e2903cbSBaolin Wang {
4667e2903cbSBaolin Wang 	struct device_node *np = sadi->dev->of_node;
4677e2903cbSBaolin Wang 	int i, size, chn_cnt;
4687e2903cbSBaolin Wang 	const __be32 *list;
4697e2903cbSBaolin Wang 	u32 tmp;
4707e2903cbSBaolin Wang 
4717e2903cbSBaolin Wang 	/* Set all channels as default priority */
4727e2903cbSBaolin Wang 	writel_relaxed(0, sadi->base + REG_ADI_CHN_PRIL);
4737e2903cbSBaolin Wang 	writel_relaxed(0, sadi->base + REG_ADI_CHN_PRIH);
4747e2903cbSBaolin Wang 
4757e2903cbSBaolin Wang 	/* Set clock auto gate mode */
4767e2903cbSBaolin Wang 	tmp = readl_relaxed(sadi->base + REG_ADI_GSSI_CFG0);
4777e2903cbSBaolin Wang 	tmp &= ~BIT_CLK_ALL_ON;
4787e2903cbSBaolin Wang 	writel_relaxed(tmp, sadi->base + REG_ADI_GSSI_CFG0);
4797e2903cbSBaolin Wang 
4807e2903cbSBaolin Wang 	/* Set hardware channels setting */
4817e2903cbSBaolin Wang 	list = of_get_property(np, "sprd,hw-channels", &size);
482b0d6e097SDan Carpenter 	if (!list || !size) {
4837e2903cbSBaolin Wang 		dev_info(sadi->dev, "no hw channels setting in node\n");
4847e2903cbSBaolin Wang 		return;
4857e2903cbSBaolin Wang 	}
4867e2903cbSBaolin Wang 
4877e2903cbSBaolin Wang 	chn_cnt = size / 8;
4887e2903cbSBaolin Wang 	for (i = 0; i < chn_cnt; i++) {
4897e2903cbSBaolin Wang 		u32 value;
4907e2903cbSBaolin Wang 		u32 chn_id = be32_to_cpu(*list++);
4917e2903cbSBaolin Wang 		u32 chn_config = be32_to_cpu(*list++);
4927e2903cbSBaolin Wang 
4937e2903cbSBaolin Wang 		/* Channel 0 and 1 are software channels */
4947e2903cbSBaolin Wang 		if (chn_id < 2)
4957e2903cbSBaolin Wang 			continue;
4967e2903cbSBaolin Wang 
4977e2903cbSBaolin Wang 		writel_relaxed(chn_config, sadi->base +
4987e2903cbSBaolin Wang 			       REG_ADI_CHN_ADDR(chn_id));
4997e2903cbSBaolin Wang 
50054e2fc28SBaolin Wang 		if (chn_id < 32) {
5017e2903cbSBaolin Wang 			value = readl_relaxed(sadi->base + REG_ADI_CHN_EN);
5027e2903cbSBaolin Wang 			value |= BIT(chn_id);
5037e2903cbSBaolin Wang 			writel_relaxed(value, sadi->base + REG_ADI_CHN_EN);
5047e2903cbSBaolin Wang 		} else if (chn_id < ADI_HW_CHNS) {
5057e2903cbSBaolin Wang 			value = readl_relaxed(sadi->base + REG_ADI_CHN_EN1);
5067e2903cbSBaolin Wang 			value |= BIT(chn_id - 32);
5077e2903cbSBaolin Wang 			writel_relaxed(value, sadi->base + REG_ADI_CHN_EN1);
5087e2903cbSBaolin Wang 		}
5097e2903cbSBaolin Wang 	}
5107e2903cbSBaolin Wang }
5117e2903cbSBaolin Wang 
sprd_adi_probe(struct platform_device * pdev)5127e2903cbSBaolin Wang static int sprd_adi_probe(struct platform_device *pdev)
5137e2903cbSBaolin Wang {
5147e2903cbSBaolin Wang 	struct device_node *np = pdev->dev.of_node;
5153b66ca97SChunyan Zhang 	const struct sprd_adi_data *data;
5167e2903cbSBaolin Wang 	struct spi_controller *ctlr;
5177e2903cbSBaolin Wang 	struct sprd_adi *sadi;
5187e2903cbSBaolin Wang 	struct resource *res;
5193b66ca97SChunyan Zhang 	u16 num_chipselect;
5207e2903cbSBaolin Wang 	int ret;
5217e2903cbSBaolin Wang 
5227e2903cbSBaolin Wang 	if (!np) {
5237e2903cbSBaolin Wang 		dev_err(&pdev->dev, "can not find the adi bus node\n");
5247e2903cbSBaolin Wang 		return -ENODEV;
5257e2903cbSBaolin Wang 	}
5267e2903cbSBaolin Wang 
5273b66ca97SChunyan Zhang 	data = of_device_get_match_data(&pdev->dev);
5283b66ca97SChunyan Zhang 	if (!data) {
5293b66ca97SChunyan Zhang 		dev_err(&pdev->dev, "no matching driver data found\n");
5303b66ca97SChunyan Zhang 		return -EINVAL;
5313b66ca97SChunyan Zhang 	}
5323b66ca97SChunyan Zhang 
5337e2903cbSBaolin Wang 	pdev->id = of_alias_get_id(np, "spi");
5347e2903cbSBaolin Wang 	num_chipselect = of_get_child_count(np);
5357e2903cbSBaolin Wang 
5367e2903cbSBaolin Wang 	ctlr = spi_alloc_master(&pdev->dev, sizeof(struct sprd_adi));
5377e2903cbSBaolin Wang 	if (!ctlr)
5387e2903cbSBaolin Wang 		return -ENOMEM;
5397e2903cbSBaolin Wang 
5407e2903cbSBaolin Wang 	dev_set_drvdata(&pdev->dev, ctlr);
5417e2903cbSBaolin Wang 	sadi = spi_controller_get_devdata(ctlr);
5427e2903cbSBaolin Wang 
5438499d4b5SYang Li 	sadi->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
54404063a01SDan Carpenter 	if (IS_ERR(sadi->base)) {
54504063a01SDan Carpenter 		ret = PTR_ERR(sadi->base);
5467e2903cbSBaolin Wang 		goto put_ctlr;
5477e2903cbSBaolin Wang 	}
5487e2903cbSBaolin Wang 
5493b66ca97SChunyan Zhang 	sadi->slave_vbase = (unsigned long)sadi->base +
5503b66ca97SChunyan Zhang 			    data->slave_offset;
5513b66ca97SChunyan Zhang 	sadi->slave_pbase = res->start + data->slave_offset;
5527e2903cbSBaolin Wang 	sadi->ctlr = ctlr;
5537e2903cbSBaolin Wang 	sadi->dev = &pdev->dev;
5543b66ca97SChunyan Zhang 	sadi->data = data;
555f9adf61eSBaolin Wang 	ret = of_hwspin_lock_get_id(np, 0);
556f9adf61eSBaolin Wang 	if (ret > 0 || (IS_ENABLED(CONFIG_HWSPINLOCK) && ret == 0)) {
557f9adf61eSBaolin Wang 		sadi->hwlock =
558f9adf61eSBaolin Wang 			devm_hwspin_lock_request_specific(&pdev->dev, ret);
5597e2903cbSBaolin Wang 		if (!sadi->hwlock) {
5607e2903cbSBaolin Wang 			ret = -ENXIO;
5617e2903cbSBaolin Wang 			goto put_ctlr;
5627e2903cbSBaolin Wang 		}
563f9adf61eSBaolin Wang 	} else {
564f9adf61eSBaolin Wang 		switch (ret) {
565f9adf61eSBaolin Wang 		case -ENOENT:
566f9adf61eSBaolin Wang 			dev_info(&pdev->dev, "no hardware spinlock supplied\n");
567f9adf61eSBaolin Wang 			break;
568f9adf61eSBaolin Wang 		default:
5699d99e558SKrzysztof Kozlowski 			dev_err_probe(&pdev->dev, ret, "failed to find hwlock id\n");
570f9adf61eSBaolin Wang 			goto put_ctlr;
571f9adf61eSBaolin Wang 		}
572f9adf61eSBaolin Wang 	}
5737e2903cbSBaolin Wang 
5747e2903cbSBaolin Wang 	sprd_adi_hw_init(sadi);
5753b66ca97SChunyan Zhang 
5763b66ca97SChunyan Zhang 	if (sadi->data->wdg_rst)
5773b66ca97SChunyan Zhang 		sadi->data->wdg_rst(sadi);
5787e2903cbSBaolin Wang 
5797e2903cbSBaolin Wang 	ctlr->dev.of_node = pdev->dev.of_node;
5807e2903cbSBaolin Wang 	ctlr->bus_num = pdev->id;
5817e2903cbSBaolin Wang 	ctlr->num_chipselect = num_chipselect;
582*7a2b552cSAndy Shevchenko 	ctlr->flags = SPI_CONTROLLER_HALF_DUPLEX;
5837e2903cbSBaolin Wang 	ctlr->bits_per_word_mask = 0;
5847e2903cbSBaolin Wang 	ctlr->transfer_one = sprd_adi_transfer_one;
5857e2903cbSBaolin Wang 
5867e2903cbSBaolin Wang 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
5877e2903cbSBaolin Wang 	if (ret) {
5887e2903cbSBaolin Wang 		dev_err(&pdev->dev, "failed to register SPI controller\n");
589c8d04989SBaolin Wang 		goto put_ctlr;
5907e2903cbSBaolin Wang 	}
5917e2903cbSBaolin Wang 
5923b66ca97SChunyan Zhang 	if (sadi->data->restart) {
5933b66ca97SChunyan Zhang 		sadi->restart_handler.notifier_call = sadi->data->restart;
594ac177501SBaolin Wang 		sadi->restart_handler.priority = 128;
595ac177501SBaolin Wang 		ret = register_restart_handler(&sadi->restart_handler);
596ac177501SBaolin Wang 		if (ret) {
597ac177501SBaolin Wang 			dev_err(&pdev->dev, "can not register restart handler\n");
598c8d04989SBaolin Wang 			goto put_ctlr;
599ac177501SBaolin Wang 		}
6003b66ca97SChunyan Zhang 	}
601ac177501SBaolin Wang 
6027e2903cbSBaolin Wang 	return 0;
6037e2903cbSBaolin Wang 
6047e2903cbSBaolin Wang put_ctlr:
6057e2903cbSBaolin Wang 	spi_controller_put(ctlr);
6067e2903cbSBaolin Wang 	return ret;
6077e2903cbSBaolin Wang }
6087e2903cbSBaolin Wang 
sprd_adi_remove(struct platform_device * pdev)609f7f785f1SUwe Kleine-König static void sprd_adi_remove(struct platform_device *pdev)
6107e2903cbSBaolin Wang {
6117e2903cbSBaolin Wang 	struct spi_controller *ctlr = dev_get_drvdata(&pdev->dev);
6127e2903cbSBaolin Wang 	struct sprd_adi *sadi = spi_controller_get_devdata(ctlr);
6137e2903cbSBaolin Wang 
614ac177501SBaolin Wang 	unregister_restart_handler(&sadi->restart_handler);
6157e2903cbSBaolin Wang }
6167e2903cbSBaolin Wang 
6173b66ca97SChunyan Zhang static struct sprd_adi_data sc9860_data = {
6183b66ca97SChunyan Zhang 	.slave_offset = ADI_10BIT_SLAVE_OFFSET,
6193b66ca97SChunyan Zhang 	.slave_addr_size = ADI_10BIT_SLAVE_ADDR_SIZE,
6203b66ca97SChunyan Zhang 	.read_check = sprd_adi_read_check_r2,
6213b66ca97SChunyan Zhang 	.restart = sprd_adi_restart_sc9860,
6223b66ca97SChunyan Zhang 	.wdg_rst = sprd_adi_set_wdt_rst_mode,
6233b66ca97SChunyan Zhang };
6243b66ca97SChunyan Zhang 
6253b66ca97SChunyan Zhang static struct sprd_adi_data sc9863_data = {
6263b66ca97SChunyan Zhang 	.slave_offset = ADI_12BIT_SLAVE_OFFSET,
6273b66ca97SChunyan Zhang 	.slave_addr_size = ADI_12BIT_SLAVE_ADDR_SIZE,
6283b66ca97SChunyan Zhang 	.read_check = sprd_adi_read_check_r3,
6293b66ca97SChunyan Zhang };
6303b66ca97SChunyan Zhang 
6313b66ca97SChunyan Zhang static struct sprd_adi_data ums512_data = {
6323b66ca97SChunyan Zhang 	.slave_offset = ADI_15BIT_SLAVE_OFFSET,
6333b66ca97SChunyan Zhang 	.slave_addr_size = ADI_15BIT_SLAVE_ADDR_SIZE,
6343b66ca97SChunyan Zhang 	.read_check = sprd_adi_read_check_r3,
6353b66ca97SChunyan Zhang };
6363b66ca97SChunyan Zhang 
6377e2903cbSBaolin Wang static const struct of_device_id sprd_adi_of_match[] = {
6387e2903cbSBaolin Wang 	{
6397e2903cbSBaolin Wang 		.compatible = "sprd,sc9860-adi",
6403b66ca97SChunyan Zhang 		.data = &sc9860_data,
6413b66ca97SChunyan Zhang 	},
6423b66ca97SChunyan Zhang 	{
6433b66ca97SChunyan Zhang 		.compatible = "sprd,sc9863-adi",
6443b66ca97SChunyan Zhang 		.data = &sc9863_data,
6453b66ca97SChunyan Zhang 	},
6463b66ca97SChunyan Zhang 	{
6473b66ca97SChunyan Zhang 		.compatible = "sprd,ums512-adi",
6483b66ca97SChunyan Zhang 		.data = &ums512_data,
6497e2903cbSBaolin Wang 	},
6507e2903cbSBaolin Wang 	{ },
6517e2903cbSBaolin Wang };
6527e2903cbSBaolin Wang MODULE_DEVICE_TABLE(of, sprd_adi_of_match);
6537e2903cbSBaolin Wang 
6547e2903cbSBaolin Wang static struct platform_driver sprd_adi_driver = {
6557e2903cbSBaolin Wang 	.driver = {
6567e2903cbSBaolin Wang 		.name = "sprd-adi",
6577e2903cbSBaolin Wang 		.of_match_table = sprd_adi_of_match,
6587e2903cbSBaolin Wang 	},
6597e2903cbSBaolin Wang 	.probe = sprd_adi_probe,
660f7f785f1SUwe Kleine-König 	.remove_new = sprd_adi_remove,
6617e2903cbSBaolin Wang };
6627e2903cbSBaolin Wang module_platform_driver(sprd_adi_driver);
6637e2903cbSBaolin Wang 
6647e2903cbSBaolin Wang MODULE_DESCRIPTION("Spreadtrum ADI Controller Driver");
6657e2903cbSBaolin Wang MODULE_AUTHOR("Baolin Wang <Baolin.Wang@spreadtrum.com>");
6667e2903cbSBaolin Wang MODULE_LICENSE("GPL v2");
667