xref: /openbmc/linux/drivers/soc/fsl/qbman/bman_ccsr.c (revision 0505d00c)
11f9c0a77SClaudiu Manoil /* Copyright (c) 2009 - 2016 Freescale Semiconductor, Inc.
21f9c0a77SClaudiu Manoil  *
31f9c0a77SClaudiu Manoil  * Redistribution and use in source and binary forms, with or without
41f9c0a77SClaudiu Manoil  * modification, are permitted provided that the following conditions are met:
51f9c0a77SClaudiu Manoil  *     * Redistributions of source code must retain the above copyright
61f9c0a77SClaudiu Manoil  *	 notice, this list of conditions and the following disclaimer.
71f9c0a77SClaudiu Manoil  *     * Redistributions in binary form must reproduce the above copyright
81f9c0a77SClaudiu Manoil  *	 notice, this list of conditions and the following disclaimer in the
91f9c0a77SClaudiu Manoil  *	 documentation and/or other materials provided with the distribution.
101f9c0a77SClaudiu Manoil  *     * Neither the name of Freescale Semiconductor nor the
111f9c0a77SClaudiu Manoil  *	 names of its contributors may be used to endorse or promote products
121f9c0a77SClaudiu Manoil  *	 derived from this software without specific prior written permission.
131f9c0a77SClaudiu Manoil  *
141f9c0a77SClaudiu Manoil  * ALTERNATIVELY, this software may be distributed under the terms of the
151f9c0a77SClaudiu Manoil  * GNU General Public License ("GPL") as published by the Free Software
161f9c0a77SClaudiu Manoil  * Foundation, either version 2 of that License or (at your option) any
171f9c0a77SClaudiu Manoil  * later version.
181f9c0a77SClaudiu Manoil  *
191f9c0a77SClaudiu Manoil  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
201f9c0a77SClaudiu Manoil  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
211f9c0a77SClaudiu Manoil  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
221f9c0a77SClaudiu Manoil  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
231f9c0a77SClaudiu Manoil  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
241f9c0a77SClaudiu Manoil  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
251f9c0a77SClaudiu Manoil  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
261f9c0a77SClaudiu Manoil  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
271f9c0a77SClaudiu Manoil  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
281f9c0a77SClaudiu Manoil  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
291f9c0a77SClaudiu Manoil  */
301f9c0a77SClaudiu Manoil 
311f9c0a77SClaudiu Manoil #include "bman_priv.h"
321f9c0a77SClaudiu Manoil 
331f9c0a77SClaudiu Manoil u16 bman_ip_rev;
341f9c0a77SClaudiu Manoil EXPORT_SYMBOL(bman_ip_rev);
351f9c0a77SClaudiu Manoil 
361f9c0a77SClaudiu Manoil /* Register offsets */
371f9c0a77SClaudiu Manoil #define REG_FBPR_FPC		0x0800
381f9c0a77SClaudiu Manoil #define REG_ECSR		0x0a00
391f9c0a77SClaudiu Manoil #define REG_ECIR		0x0a04
401f9c0a77SClaudiu Manoil #define REG_EADR		0x0a08
411f9c0a77SClaudiu Manoil #define REG_EDATA(n)		(0x0a10 + ((n) * 0x04))
421f9c0a77SClaudiu Manoil #define REG_SBEC(n)		(0x0a80 + ((n) * 0x04))
431f9c0a77SClaudiu Manoil #define REG_IP_REV_1		0x0bf8
441f9c0a77SClaudiu Manoil #define REG_IP_REV_2		0x0bfc
451f9c0a77SClaudiu Manoil #define REG_FBPR_BARE		0x0c00
461f9c0a77SClaudiu Manoil #define REG_FBPR_BAR		0x0c04
471f9c0a77SClaudiu Manoil #define REG_FBPR_AR		0x0c10
481f9c0a77SClaudiu Manoil #define REG_SRCIDR		0x0d04
491f9c0a77SClaudiu Manoil #define REG_LIODNR		0x0d08
501f9c0a77SClaudiu Manoil #define REG_ERR_ISR		0x0e00
511f9c0a77SClaudiu Manoil #define REG_ERR_IER		0x0e04
521f9c0a77SClaudiu Manoil #define REG_ERR_ISDR		0x0e08
531f9c0a77SClaudiu Manoil 
541f9c0a77SClaudiu Manoil /* Used by all error interrupt registers except 'inhibit' */
551f9c0a77SClaudiu Manoil #define BM_EIRQ_IVCI	0x00000010	/* Invalid Command Verb */
561f9c0a77SClaudiu Manoil #define BM_EIRQ_FLWI	0x00000008	/* FBPR Low Watermark */
571f9c0a77SClaudiu Manoil #define BM_EIRQ_MBEI	0x00000004	/* Multi-bit ECC Error */
581f9c0a77SClaudiu Manoil #define BM_EIRQ_SBEI	0x00000002	/* Single-bit ECC Error */
591f9c0a77SClaudiu Manoil #define BM_EIRQ_BSCN	0x00000001	/* pool State Change Notification */
601f9c0a77SClaudiu Manoil 
611f9c0a77SClaudiu Manoil struct bman_hwerr_txt {
621f9c0a77SClaudiu Manoil 	u32 mask;
631f9c0a77SClaudiu Manoil 	const char *txt;
641f9c0a77SClaudiu Manoil };
651f9c0a77SClaudiu Manoil 
661f9c0a77SClaudiu Manoil static const struct bman_hwerr_txt bman_hwerr_txts[] = {
671f9c0a77SClaudiu Manoil 	{ BM_EIRQ_IVCI, "Invalid Command Verb" },
681f9c0a77SClaudiu Manoil 	{ BM_EIRQ_FLWI, "FBPR Low Watermark" },
691f9c0a77SClaudiu Manoil 	{ BM_EIRQ_MBEI, "Multi-bit ECC Error" },
701f9c0a77SClaudiu Manoil 	{ BM_EIRQ_SBEI, "Single-bit ECC Error" },
711f9c0a77SClaudiu Manoil 	{ BM_EIRQ_BSCN, "Pool State Change Notification" },
721f9c0a77SClaudiu Manoil };
731f9c0a77SClaudiu Manoil 
741f9c0a77SClaudiu Manoil /* Only trigger low water mark interrupt once only */
751f9c0a77SClaudiu Manoil #define BMAN_ERRS_TO_DISABLE BM_EIRQ_FLWI
761f9c0a77SClaudiu Manoil 
771f9c0a77SClaudiu Manoil /* Pointer to the start of the BMan's CCSR space */
781f9c0a77SClaudiu Manoil static u32 __iomem *bm_ccsr_start;
791f9c0a77SClaudiu Manoil 
bm_ccsr_in(u32 offset)801f9c0a77SClaudiu Manoil static inline u32 bm_ccsr_in(u32 offset)
811f9c0a77SClaudiu Manoil {
821f9c0a77SClaudiu Manoil 	return ioread32be(bm_ccsr_start + offset/4);
831f9c0a77SClaudiu Manoil }
bm_ccsr_out(u32 offset,u32 val)841f9c0a77SClaudiu Manoil static inline void bm_ccsr_out(u32 offset, u32 val)
851f9c0a77SClaudiu Manoil {
861f9c0a77SClaudiu Manoil 	iowrite32be(val, bm_ccsr_start + offset/4);
871f9c0a77SClaudiu Manoil }
881f9c0a77SClaudiu Manoil 
bm_get_version(u16 * id,u8 * major,u8 * minor)891f9c0a77SClaudiu Manoil static void bm_get_version(u16 *id, u8 *major, u8 *minor)
901f9c0a77SClaudiu Manoil {
911f9c0a77SClaudiu Manoil 	u32 v = bm_ccsr_in(REG_IP_REV_1);
921f9c0a77SClaudiu Manoil 	*id = (v >> 16);
931f9c0a77SClaudiu Manoil 	*major = (v >> 8) & 0xff;
941f9c0a77SClaudiu Manoil 	*minor = v & 0xff;
951f9c0a77SClaudiu Manoil }
961f9c0a77SClaudiu Manoil 
971f9c0a77SClaudiu Manoil /* signal transactions for FBPRs with higher priority */
981f9c0a77SClaudiu Manoil #define FBPR_AR_RPRIO_HI BIT(30)
991f9c0a77SClaudiu Manoil 
10097777078SRoy Pledge /* Track if probe has occurred and if cleanup is required */
10197777078SRoy Pledge static int __bman_probed;
10297777078SRoy Pledge static int __bman_requires_cleanup;
10397777078SRoy Pledge 
10497777078SRoy Pledge 
bm_set_memory(u64 ba,u32 size)10597777078SRoy Pledge static int bm_set_memory(u64 ba, u32 size)
1061f9c0a77SClaudiu Manoil {
10797777078SRoy Pledge 	u32 bar, bare;
1081f9c0a77SClaudiu Manoil 	u32 exp = ilog2(size);
1091f9c0a77SClaudiu Manoil 	/* choke if size isn't within range */
1101f9c0a77SClaudiu Manoil 	DPAA_ASSERT(size >= 4096 && size <= 1024*1024*1024 &&
1111f9c0a77SClaudiu Manoil 		   is_power_of_2(size));
1121f9c0a77SClaudiu Manoil 	/* choke if '[e]ba' has lower-alignment than 'size' */
1131f9c0a77SClaudiu Manoil 	DPAA_ASSERT(!(ba & (size - 1)));
11497777078SRoy Pledge 
11597777078SRoy Pledge 	/* Check to see if BMan has already been initialized */
11697777078SRoy Pledge 	bar = bm_ccsr_in(REG_FBPR_BAR);
11797777078SRoy Pledge 	if (bar) {
11897777078SRoy Pledge 		/* Maker sure ba == what was programmed) */
11997777078SRoy Pledge 		bare = bm_ccsr_in(REG_FBPR_BARE);
12097777078SRoy Pledge 		if (bare != upper_32_bits(ba) || bar != lower_32_bits(ba)) {
12197777078SRoy Pledge 			pr_err("Attempted to reinitialize BMan with different BAR, got 0x%llx read BARE=0x%x BAR=0x%x\n",
12297777078SRoy Pledge 			       ba, bare, bar);
12397777078SRoy Pledge 			return -ENOMEM;
12497777078SRoy Pledge 		}
12597777078SRoy Pledge 		pr_info("BMan BAR already configured\n");
12697777078SRoy Pledge 		__bman_requires_cleanup = 1;
12797777078SRoy Pledge 		return 1;
12897777078SRoy Pledge 	}
12997777078SRoy Pledge 
1301f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_FBPR_BARE, upper_32_bits(ba));
1311f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_FBPR_BAR, lower_32_bits(ba));
1321f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_FBPR_AR, exp - 1);
13397777078SRoy Pledge 	return 0;
1341f9c0a77SClaudiu Manoil }
1351f9c0a77SClaudiu Manoil 
1361f9c0a77SClaudiu Manoil /*
1371f9c0a77SClaudiu Manoil  * Location and size of BMan private memory
1381f9c0a77SClaudiu Manoil  *
1391f9c0a77SClaudiu Manoil  * Ideally we would use the DMA API to turn rmem->base into a DMA address
1401f9c0a77SClaudiu Manoil  * (especially if iommu translations ever get involved).  Unfortunately, the
1411f9c0a77SClaudiu Manoil  * DMA API currently does not allow mapping anything that is not backed with
1421f9c0a77SClaudiu Manoil  * a struct page.
1431f9c0a77SClaudiu Manoil  */
1441f9c0a77SClaudiu Manoil static dma_addr_t fbpr_a;
1451f9c0a77SClaudiu Manoil static size_t fbpr_sz;
1461f9c0a77SClaudiu Manoil 
bman_fbpr(struct reserved_mem * rmem)1471f9c0a77SClaudiu Manoil static int bman_fbpr(struct reserved_mem *rmem)
1481f9c0a77SClaudiu Manoil {
1491f9c0a77SClaudiu Manoil 	fbpr_a = rmem->base;
1501f9c0a77SClaudiu Manoil 	fbpr_sz = rmem->size;
1511f9c0a77SClaudiu Manoil 
1521f9c0a77SClaudiu Manoil 	WARN_ON(!(fbpr_a && fbpr_sz));
1531f9c0a77SClaudiu Manoil 
1541f9c0a77SClaudiu Manoil 	return 0;
1551f9c0a77SClaudiu Manoil }
1561f9c0a77SClaudiu Manoil RESERVEDMEM_OF_DECLARE(bman_fbpr, "fsl,bman-fbpr", bman_fbpr);
1571f9c0a77SClaudiu Manoil 
bman_isr(int irq,void * ptr)1581f9c0a77SClaudiu Manoil static irqreturn_t bman_isr(int irq, void *ptr)
1591f9c0a77SClaudiu Manoil {
1601f9c0a77SClaudiu Manoil 	u32 isr_val, ier_val, ecsr_val, isr_mask, i;
1611f9c0a77SClaudiu Manoil 	struct device *dev = ptr;
1621f9c0a77SClaudiu Manoil 
1631f9c0a77SClaudiu Manoil 	ier_val = bm_ccsr_in(REG_ERR_IER);
1641f9c0a77SClaudiu Manoil 	isr_val = bm_ccsr_in(REG_ERR_ISR);
1651f9c0a77SClaudiu Manoil 	ecsr_val = bm_ccsr_in(REG_ECSR);
1661f9c0a77SClaudiu Manoil 	isr_mask = isr_val & ier_val;
1671f9c0a77SClaudiu Manoil 
1681f9c0a77SClaudiu Manoil 	if (!isr_mask)
1691f9c0a77SClaudiu Manoil 		return IRQ_NONE;
1701f9c0a77SClaudiu Manoil 
1711f9c0a77SClaudiu Manoil 	for (i = 0; i < ARRAY_SIZE(bman_hwerr_txts); i++) {
1721f9c0a77SClaudiu Manoil 		if (bman_hwerr_txts[i].mask & isr_mask) {
1731f9c0a77SClaudiu Manoil 			dev_err_ratelimited(dev, "ErrInt: %s\n",
1741f9c0a77SClaudiu Manoil 					    bman_hwerr_txts[i].txt);
1751f9c0a77SClaudiu Manoil 			if (bman_hwerr_txts[i].mask & ecsr_val) {
1761f9c0a77SClaudiu Manoil 				/* Re-arm error capture registers */
1771f9c0a77SClaudiu Manoil 				bm_ccsr_out(REG_ECSR, ecsr_val);
1781f9c0a77SClaudiu Manoil 			}
1791f9c0a77SClaudiu Manoil 			if (bman_hwerr_txts[i].mask & BMAN_ERRS_TO_DISABLE) {
1801f9c0a77SClaudiu Manoil 				dev_dbg(dev, "Disabling error 0x%x\n",
1811f9c0a77SClaudiu Manoil 					bman_hwerr_txts[i].mask);
1821f9c0a77SClaudiu Manoil 				ier_val &= ~bman_hwerr_txts[i].mask;
1831f9c0a77SClaudiu Manoil 				bm_ccsr_out(REG_ERR_IER, ier_val);
1841f9c0a77SClaudiu Manoil 			}
1851f9c0a77SClaudiu Manoil 		}
1861f9c0a77SClaudiu Manoil 	}
1871f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_ERR_ISR, isr_val);
1881f9c0a77SClaudiu Manoil 
1891f9c0a77SClaudiu Manoil 	return IRQ_HANDLED;
1901f9c0a77SClaudiu Manoil }
1911f9c0a77SClaudiu Manoil 
bman_is_probed(void)192853dc104SLaurentiu Tudor int bman_is_probed(void)
193853dc104SLaurentiu Tudor {
194853dc104SLaurentiu Tudor 	return __bman_probed;
195853dc104SLaurentiu Tudor }
196853dc104SLaurentiu Tudor EXPORT_SYMBOL_GPL(bman_is_probed);
197853dc104SLaurentiu Tudor 
bman_requires_cleanup(void)1980505d00cSRoy Pledge int bman_requires_cleanup(void)
1990505d00cSRoy Pledge {
2000505d00cSRoy Pledge 	return __bman_requires_cleanup;
2010505d00cSRoy Pledge }
2020505d00cSRoy Pledge 
bman_done_cleanup(void)2030505d00cSRoy Pledge void bman_done_cleanup(void)
2040505d00cSRoy Pledge {
2050505d00cSRoy Pledge 	__bman_requires_cleanup = 0;
2060505d00cSRoy Pledge }
2070505d00cSRoy Pledge 
fsl_bman_probe(struct platform_device * pdev)2081f9c0a77SClaudiu Manoil static int fsl_bman_probe(struct platform_device *pdev)
2091f9c0a77SClaudiu Manoil {
2101f9c0a77SClaudiu Manoil 	int ret, err_irq;
2111f9c0a77SClaudiu Manoil 	struct device *dev = &pdev->dev;
2121f9c0a77SClaudiu Manoil 	struct device_node *node = dev->of_node;
2131f9c0a77SClaudiu Manoil 	struct resource *res;
2141f9c0a77SClaudiu Manoil 	u16 id, bm_pool_cnt;
2151f9c0a77SClaudiu Manoil 	u8 major, minor;
2161f9c0a77SClaudiu Manoil 
217853dc104SLaurentiu Tudor 	__bman_probed = -1;
218853dc104SLaurentiu Tudor 
2191f9c0a77SClaudiu Manoil 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2201f9c0a77SClaudiu Manoil 	if (!res) {
22137c342cbSRob Herring 		dev_err(dev, "Can't get %pOF property 'IORESOURCE_MEM'\n",
22237c342cbSRob Herring 			node);
2231f9c0a77SClaudiu Manoil 		return -ENXIO;
2241f9c0a77SClaudiu Manoil 	}
225d7544424SWei Yongjun 	bm_ccsr_start = devm_ioremap(dev, res->start, resource_size(res));
2261f9c0a77SClaudiu Manoil 	if (!bm_ccsr_start)
2271f9c0a77SClaudiu Manoil 		return -ENXIO;
2281f9c0a77SClaudiu Manoil 
2291f9c0a77SClaudiu Manoil 	bm_get_version(&id, &major, &minor);
2301f9c0a77SClaudiu Manoil 	if (major == 1 && minor == 0) {
2311f9c0a77SClaudiu Manoil 		bman_ip_rev = BMAN_REV10;
2321f9c0a77SClaudiu Manoil 		bm_pool_cnt = BM_POOL_MAX;
2331f9c0a77SClaudiu Manoil 	} else if (major == 2 && minor == 0) {
2341f9c0a77SClaudiu Manoil 		bman_ip_rev = BMAN_REV20;
2351f9c0a77SClaudiu Manoil 		bm_pool_cnt = 8;
2361f9c0a77SClaudiu Manoil 	} else if (major == 2 && minor == 1) {
2371f9c0a77SClaudiu Manoil 		bman_ip_rev = BMAN_REV21;
2381f9c0a77SClaudiu Manoil 		bm_pool_cnt = BM_POOL_MAX;
2391f9c0a77SClaudiu Manoil 	} else {
2401f9c0a77SClaudiu Manoil 		dev_err(dev, "Unknown Bman version:%04x,%02x,%02x\n",
2411f9c0a77SClaudiu Manoil 			id, major, minor);
2421f9c0a77SClaudiu Manoil 		return -ENODEV;
2431f9c0a77SClaudiu Manoil 	}
2441f9c0a77SClaudiu Manoil 
2455ae783c6SRoy Pledge 	/*
2465ae783c6SRoy Pledge 	 * If FBPR memory wasn't defined using the qbman compatible string
2475ae783c6SRoy Pledge 	 * try using the of_reserved_mem_device method
2485ae783c6SRoy Pledge 	 */
2495ae783c6SRoy Pledge 	if (!fbpr_a) {
2505ae783c6SRoy Pledge 		ret = qbman_init_private_mem(dev, 0, &fbpr_a, &fbpr_sz);
2515ae783c6SRoy Pledge 		if (ret) {
2525ae783c6SRoy Pledge 			dev_err(dev, "qbman_init_private_mem() failed 0x%x\n",
2535ae783c6SRoy Pledge 				ret);
2545ae783c6SRoy Pledge 			return -ENODEV;
2555ae783c6SRoy Pledge 		}
2565ae783c6SRoy Pledge 	}
2575ae783c6SRoy Pledge 
2585ae783c6SRoy Pledge 	dev_dbg(dev, "Allocated FBPR 0x%llx 0x%zx\n", fbpr_a, fbpr_sz);
2595ae783c6SRoy Pledge 
2601f9c0a77SClaudiu Manoil 	bm_set_memory(fbpr_a, fbpr_sz);
2611f9c0a77SClaudiu Manoil 
2621f9c0a77SClaudiu Manoil 	err_irq = platform_get_irq(pdev, 0);
2631f9c0a77SClaudiu Manoil 	if (err_irq <= 0) {
26437c342cbSRob Herring 		dev_info(dev, "Can't get %pOF IRQ\n", node);
2651f9c0a77SClaudiu Manoil 		return -ENODEV;
2661f9c0a77SClaudiu Manoil 	}
2671f9c0a77SClaudiu Manoil 	ret = devm_request_irq(dev, err_irq, bman_isr, IRQF_SHARED, "bman-err",
2681f9c0a77SClaudiu Manoil 			       dev);
2691f9c0a77SClaudiu Manoil 	if (ret)  {
27037c342cbSRob Herring 		dev_err(dev, "devm_request_irq() failed %d for '%pOF'\n",
27137c342cbSRob Herring 			ret, node);
2721f9c0a77SClaudiu Manoil 		return ret;
2731f9c0a77SClaudiu Manoil 	}
2741f9c0a77SClaudiu Manoil 	/* Disable Buffer Pool State Change */
2751f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_ERR_ISDR, BM_EIRQ_BSCN);
2761f9c0a77SClaudiu Manoil 	/*
2771f9c0a77SClaudiu Manoil 	 * Write-to-clear any stale bits, (eg. starvation being asserted prior
2781f9c0a77SClaudiu Manoil 	 * to resource allocation during driver init).
2791f9c0a77SClaudiu Manoil 	 */
2801f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_ERR_ISR, 0xffffffff);
2811f9c0a77SClaudiu Manoil 	/* Enable Error Interrupts */
2821f9c0a77SClaudiu Manoil 	bm_ccsr_out(REG_ERR_IER, 0xffffffff);
2831f9c0a77SClaudiu Manoil 
2841f9c0a77SClaudiu Manoil 	bm_bpalloc = devm_gen_pool_create(dev, 0, -1, "bman-bpalloc");
2851f9c0a77SClaudiu Manoil 	if (IS_ERR(bm_bpalloc)) {
2861f9c0a77SClaudiu Manoil 		ret = PTR_ERR(bm_bpalloc);
2871f9c0a77SClaudiu Manoil 		dev_err(dev, "bman-bpalloc pool init failed (%d)\n", ret);
2881f9c0a77SClaudiu Manoil 		return ret;
2891f9c0a77SClaudiu Manoil 	}
2901f9c0a77SClaudiu Manoil 
2911f9c0a77SClaudiu Manoil 	/* seed BMan resource pool */
2921f9c0a77SClaudiu Manoil 	ret = gen_pool_add(bm_bpalloc, DPAA_GENALLOC_OFF, bm_pool_cnt, -1);
2931f9c0a77SClaudiu Manoil 	if (ret) {
2941f9c0a77SClaudiu Manoil 		dev_err(dev, "Failed to seed BPID range [%d..%d] (%d)\n",
2951f9c0a77SClaudiu Manoil 			0, bm_pool_cnt - 1, ret);
2961f9c0a77SClaudiu Manoil 		return ret;
2971f9c0a77SClaudiu Manoil 	}
2981f9c0a77SClaudiu Manoil 
299853dc104SLaurentiu Tudor 	__bman_probed = 1;
300853dc104SLaurentiu Tudor 
3011f9c0a77SClaudiu Manoil 	return 0;
3021f9c0a77SClaudiu Manoil };
3031f9c0a77SClaudiu Manoil 
3041f9c0a77SClaudiu Manoil static const struct of_device_id fsl_bman_ids[] = {
3051f9c0a77SClaudiu Manoil 	{
3061f9c0a77SClaudiu Manoil 		.compatible = "fsl,bman",
3071f9c0a77SClaudiu Manoil 	},
3081f9c0a77SClaudiu Manoil 	{}
3091f9c0a77SClaudiu Manoil };
3101f9c0a77SClaudiu Manoil 
3111f9c0a77SClaudiu Manoil static struct platform_driver fsl_bman_driver = {
3121f9c0a77SClaudiu Manoil 	.driver = {
3131f9c0a77SClaudiu Manoil 		.name = KBUILD_MODNAME,
3141f9c0a77SClaudiu Manoil 		.of_match_table = fsl_bman_ids,
3151f9c0a77SClaudiu Manoil 		.suppress_bind_attrs = true,
3161f9c0a77SClaudiu Manoil 	},
3171f9c0a77SClaudiu Manoil 	.probe = fsl_bman_probe,
3181f9c0a77SClaudiu Manoil };
3191f9c0a77SClaudiu Manoil 
3201f9c0a77SClaudiu Manoil builtin_platform_driver(fsl_bman_driver);
321