xref: /openbmc/linux/drivers/scsi/qla4xxx/ql4_nx.c (revision bb83e59d)
1f4f5df23SVikas Chaudhary /*
2f4f5df23SVikas Chaudhary  * QLogic iSCSI HBA Driver
34a4f51e9SVikas Chaudhary  * Copyright (c)  2003-2013 QLogic Corporation
4f4f5df23SVikas Chaudhary  *
5f4f5df23SVikas Chaudhary  * See LICENSE.qla4xxx for copyright and licensing details.
6f4f5df23SVikas Chaudhary  */
7f4f5df23SVikas Chaudhary #include <linux/delay.h>
8a6751ccbSJiri Slaby #include <linux/io.h>
9f4f5df23SVikas Chaudhary #include <linux/pci.h>
10068237c8STej Parkash #include <linux/ratelimit.h>
11f4f5df23SVikas Chaudhary #include "ql4_def.h"
12f4f5df23SVikas Chaudhary #include "ql4_glbl.h"
136e7b4292SVikas Chaudhary #include "ql4_inline.h"
14f4f5df23SVikas Chaudhary 
152f8e2c87SChristoph Hellwig #include <linux/io-64-nonatomic-lo-hi.h>
16797a796aSHitoshi Mitake 
17b1829789STej Parkash #define TIMEOUT_100_MS	100
18f4f5df23SVikas Chaudhary #define MASK(n)		DMA_BIT_MASK(n)
19f4f5df23SVikas Chaudhary #define MN_WIN(addr)	(((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
20f4f5df23SVikas Chaudhary #define OCM_WIN(addr)	(((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
21f4f5df23SVikas Chaudhary #define MS_WIN(addr)	(addr & 0x0ffc0000)
22f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MN_2M	(0)
23f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MS_2M	(0x80000)
24f4f5df23SVikas Chaudhary #define QLA82XX_PCI_OCM0_2M	(0xc0000)
25f4f5df23SVikas Chaudhary #define VALID_OCM_ADDR(addr)	(((addr) & 0x3f800) != 0x3f800)
26f4f5df23SVikas Chaudhary #define GET_MEM_OFFS_2M(addr)	(addr & MASK(18))
27f4f5df23SVikas Chaudhary 
28f4f5df23SVikas Chaudhary /* CRB window related */
29f4f5df23SVikas Chaudhary #define CRB_BLK(off)	((off >> 20) & 0x3f)
30f4f5df23SVikas Chaudhary #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
31f4f5df23SVikas Chaudhary #define CRB_WINDOW_2M	(0x130060)
327664a1fdSVikas Chaudhary #define CRB_HI(off)	((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
33f4f5df23SVikas Chaudhary 			((off) & 0xf0000))
34f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
35f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
36f4f5df23SVikas Chaudhary #define CRB_INDIRECT_2M			(0x1e0000UL)
37f4f5df23SVikas Chaudhary 
38f4f5df23SVikas Chaudhary static inline void __iomem *
39f4f5df23SVikas Chaudhary qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
40f4f5df23SVikas Chaudhary {
41f4f5df23SVikas Chaudhary 	if ((off < ha->first_page_group_end) &&
42f4f5df23SVikas Chaudhary 	    (off >= ha->first_page_group_start))
43f4f5df23SVikas Chaudhary 		return (void __iomem *)(ha->nx_pcibase + off);
44f4f5df23SVikas Chaudhary 
45f4f5df23SVikas Chaudhary 	return NULL;
46f4f5df23SVikas Chaudhary }
47f4f5df23SVikas Chaudhary 
48bb83e59dSBart Van Assche static const int MD_MIU_TEST_AGT_RDDATA[] = { 0x410000A8,
49bb83e59dSBart Van Assche 				0x410000AC, 0x410000B8, 0x410000BC };
50f4f5df23SVikas Chaudhary #define MAX_CRB_XFORM 60
51f4f5df23SVikas Chaudhary static unsigned long crb_addr_xform[MAX_CRB_XFORM];
52f4f5df23SVikas Chaudhary static int qla4_8xxx_crb_table_initialized;
53f4f5df23SVikas Chaudhary 
54f4f5df23SVikas Chaudhary #define qla4_8xxx_crb_addr_transform(name) \
55f4f5df23SVikas Chaudhary 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
56f4f5df23SVikas Chaudhary 	 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
57f4f5df23SVikas Chaudhary static void
58f8086f4fSVikas Chaudhary qla4_82xx_crb_addr_transform_setup(void)
59f4f5df23SVikas Chaudhary {
60f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(XDMA);
61f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(TIMR);
62f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SRE);
63f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN3);
64f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN2);
65f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN1);
66f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN0);
67f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS3);
68f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS2);
69f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS1);
70f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS0);
71f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX7);
72f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX6);
73f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX5);
74f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX4);
75f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX3);
76f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX2);
77f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX1);
78f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX0);
79f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(ROMUSB);
80f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SN);
81f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMN);
82f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMS);
83f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGNI);
84f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGND);
85f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN3);
86f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN2);
87f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN1);
88f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN0);
89f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSI);
90f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSD);
91f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS3);
92f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS2);
93f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS1);
94f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS0);
95f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PS);
96f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PH);
97f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(NIU);
98f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2Q);
99f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(EG);
100f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MN);
101f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MS);
102f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS2);
103f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS1);
104f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS0);
105f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAM);
106f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C1);
107f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C0);
108f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SMB);
109f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(OCM0);
110f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2C0);
111f4f5df23SVikas Chaudhary 
112f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_table_initialized = 1;
113f4f5df23SVikas Chaudhary }
114f4f5df23SVikas Chaudhary 
115f4f5df23SVikas Chaudhary static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
116f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },		/* 0: PCI */
117f4f5df23SVikas Chaudhary 	{{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
118f4f5df23SVikas Chaudhary 		{1, 0x0110000, 0x0120000, 0x130000},
119f4f5df23SVikas Chaudhary 		{1, 0x0120000, 0x0122000, 0x124000},
120f4f5df23SVikas Chaudhary 		{1, 0x0130000, 0x0132000, 0x126000},
121f4f5df23SVikas Chaudhary 		{1, 0x0140000, 0x0142000, 0x128000},
122f4f5df23SVikas Chaudhary 		{1, 0x0150000, 0x0152000, 0x12a000},
123f4f5df23SVikas Chaudhary 		{1, 0x0160000, 0x0170000, 0x110000},
124f4f5df23SVikas Chaudhary 		{1, 0x0170000, 0x0172000, 0x12e000},
125f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
126f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
127f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
128f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
129f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
130f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
131f4f5df23SVikas Chaudhary 		{1, 0x01e0000, 0x01e0800, 0x122000},
132f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
133f4f5df23SVikas Chaudhary 	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
134f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	    /* 3: */
135f4f5df23SVikas Chaudhary 	{{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
136f4f5df23SVikas Chaudhary 	{{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
137f4f5df23SVikas Chaudhary 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
138f4f5df23SVikas Chaudhary 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
139f4f5df23SVikas Chaudhary 	{{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
140f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
141f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
142f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
143f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
144f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
145f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
146f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
147f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
148f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
149f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
150f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
151f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
152f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
153f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
154f4f5df23SVikas Chaudhary 		{1, 0x08f0000, 0x08f2000, 0x172000} } },
155f4f5df23SVikas Chaudhary 	{{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
156f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
157f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
158f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
159f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
160f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
161f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
162f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
163f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
164f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
165f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
166f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
167f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
168f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
169f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
170f4f5df23SVikas Chaudhary 		{1, 0x09f0000, 0x09f2000, 0x176000} } },
171f4f5df23SVikas Chaudhary 	{{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
172f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
173f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
174f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
175f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
176f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
177f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
178f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
179f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
180f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
181f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
182f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
183f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
184f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
185f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
186f4f5df23SVikas Chaudhary 		{1, 0x0af0000, 0x0af2000, 0x17a000} } },
187f4f5df23SVikas Chaudhary 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
188f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
189f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
190f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
191f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
192f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
193f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
194f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
195f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
196f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
197f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
198f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
199f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
200f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
201f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
202f4f5df23SVikas Chaudhary 		{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
203f4f5df23SVikas Chaudhary 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
204f4f5df23SVikas Chaudhary 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
205f4f5df23SVikas Chaudhary 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
206f4f5df23SVikas Chaudhary 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
207f4f5df23SVikas Chaudhary 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
208f4f5df23SVikas Chaudhary 	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
209f4f5df23SVikas Chaudhary 	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
210f4f5df23SVikas Chaudhary 	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
211f4f5df23SVikas Chaudhary 	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
212f4f5df23SVikas Chaudhary 	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
213f4f5df23SVikas Chaudhary 	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
214f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 23: */
215f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 24: */
216f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 25: */
217f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 26: */
218f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 27: */
219f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 28: */
220f4f5df23SVikas Chaudhary 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
221f4f5df23SVikas Chaudhary 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
222f4f5df23SVikas Chaudhary 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
223f4f5df23SVikas Chaudhary 	{{{0} } },				/* 32: PCI */
224f4f5df23SVikas Chaudhary 	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
225f4f5df23SVikas Chaudhary 		{1, 0x2110000, 0x2120000, 0x130000},
226f4f5df23SVikas Chaudhary 		{1, 0x2120000, 0x2122000, 0x124000},
227f4f5df23SVikas Chaudhary 		{1, 0x2130000, 0x2132000, 0x126000},
228f4f5df23SVikas Chaudhary 		{1, 0x2140000, 0x2142000, 0x128000},
229f4f5df23SVikas Chaudhary 		{1, 0x2150000, 0x2152000, 0x12a000},
230f4f5df23SVikas Chaudhary 		{1, 0x2160000, 0x2170000, 0x110000},
231f4f5df23SVikas Chaudhary 		{1, 0x2170000, 0x2172000, 0x12e000},
232f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
233f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
234f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
235f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
236f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
237f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
238f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
239f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
240f4f5df23SVikas Chaudhary 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
241f4f5df23SVikas Chaudhary 	{{{0} } },				/* 35: */
242f4f5df23SVikas Chaudhary 	{{{0} } },				/* 36: */
243f4f5df23SVikas Chaudhary 	{{{0} } },				/* 37: */
244f4f5df23SVikas Chaudhary 	{{{0} } },				/* 38: */
245f4f5df23SVikas Chaudhary 	{{{0} } },				/* 39: */
246f4f5df23SVikas Chaudhary 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
247f4f5df23SVikas Chaudhary 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
248f4f5df23SVikas Chaudhary 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
249f4f5df23SVikas Chaudhary 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
250f4f5df23SVikas Chaudhary 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
251f4f5df23SVikas Chaudhary 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
252f4f5df23SVikas Chaudhary 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
253f4f5df23SVikas Chaudhary 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
254f4f5df23SVikas Chaudhary 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
255f4f5df23SVikas Chaudhary 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
256f4f5df23SVikas Chaudhary 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
257f4f5df23SVikas Chaudhary 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
258f4f5df23SVikas Chaudhary 	{{{0} } },				/* 52: */
259f4f5df23SVikas Chaudhary 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
260f4f5df23SVikas Chaudhary 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
261f4f5df23SVikas Chaudhary 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
262f4f5df23SVikas Chaudhary 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
263f4f5df23SVikas Chaudhary 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
264f4f5df23SVikas Chaudhary 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
265f4f5df23SVikas Chaudhary 	{{{0} } },				/* 59: I2C0 */
266f4f5df23SVikas Chaudhary 	{{{0} } },				/* 60: I2C1 */
267f4f5df23SVikas Chaudhary 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
268f4f5df23SVikas Chaudhary 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
269f4f5df23SVikas Chaudhary 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
270f4f5df23SVikas Chaudhary };
271f4f5df23SVikas Chaudhary 
272f4f5df23SVikas Chaudhary /*
273f4f5df23SVikas Chaudhary  * top 12 bits of crb internal address (hub, agent)
274f4f5df23SVikas Chaudhary  */
2757664a1fdSVikas Chaudhary static unsigned qla4_82xx_crb_hub_agt[64] = {
276f4f5df23SVikas Chaudhary 	0,
277f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
278f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
279f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
280f4f5df23SVikas Chaudhary 	0,
281f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
282f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
283f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
284f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
285f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
286f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
287f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
288f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
289f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
290f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
291f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
292f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
293f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
294f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
295f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
296f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
297f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
298f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
299f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
300f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
301f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
302f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
303f4f5df23SVikas Chaudhary 	0,
304f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
305f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
306f4f5df23SVikas Chaudhary 	0,
307f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
308f4f5df23SVikas Chaudhary 	0,
309f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
310f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
311f4f5df23SVikas Chaudhary 	0,
312f4f5df23SVikas Chaudhary 	0,
313f4f5df23SVikas Chaudhary 	0,
314f4f5df23SVikas Chaudhary 	0,
315f4f5df23SVikas Chaudhary 	0,
316f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
317f4f5df23SVikas Chaudhary 	0,
318f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
319f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
320f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
321f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
322f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
323f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
324f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
325f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
326f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
327f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
328f4f5df23SVikas Chaudhary 	0,
329f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
330f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
331f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
332f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
333f4f5df23SVikas Chaudhary 	0,
334f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
335f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
336f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
337f4f5df23SVikas Chaudhary 	0,
338f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
339f4f5df23SVikas Chaudhary 	0,
340f4f5df23SVikas Chaudhary };
341f4f5df23SVikas Chaudhary 
342f4f5df23SVikas Chaudhary /* Device states */
343f4f5df23SVikas Chaudhary static char *qdev_state[] = {
344f4f5df23SVikas Chaudhary 	"Unknown",
345f4f5df23SVikas Chaudhary 	"Cold",
346f4f5df23SVikas Chaudhary 	"Initializing",
347f4f5df23SVikas Chaudhary 	"Ready",
348f4f5df23SVikas Chaudhary 	"Need Reset",
349f4f5df23SVikas Chaudhary 	"Need Quiescent",
350f4f5df23SVikas Chaudhary 	"Failed",
351f4f5df23SVikas Chaudhary 	"Quiescent",
352f4f5df23SVikas Chaudhary };
353f4f5df23SVikas Chaudhary 
354f4f5df23SVikas Chaudhary /*
355f4f5df23SVikas Chaudhary  * In: 'off' is offset from CRB space in 128M pci map
356f4f5df23SVikas Chaudhary  * Out: 'off' is 2M pci map addr
357f4f5df23SVikas Chaudhary  * side effect: lock crb window
358f4f5df23SVikas Chaudhary  */
359f4f5df23SVikas Chaudhary static void
360f8086f4fSVikas Chaudhary qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
361f4f5df23SVikas Chaudhary {
362f4f5df23SVikas Chaudhary 	u32 win_read;
363f4f5df23SVikas Chaudhary 
364f4f5df23SVikas Chaudhary 	ha->crb_win = CRB_HI(*off);
365f4f5df23SVikas Chaudhary 	writel(ha->crb_win,
366f4f5df23SVikas Chaudhary 		(void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
367f4f5df23SVikas Chaudhary 
368f4f5df23SVikas Chaudhary 	/* Read back value to make sure write has gone through before trying
369f4f5df23SVikas Chaudhary 	* to use it. */
370f4f5df23SVikas Chaudhary 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
371f4f5df23SVikas Chaudhary 	if (win_read != ha->crb_win) {
372f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
373f4f5df23SVikas Chaudhary 		    "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
374f4f5df23SVikas Chaudhary 		    " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
375f4f5df23SVikas Chaudhary 	}
376f4f5df23SVikas Chaudhary 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
377f4f5df23SVikas Chaudhary }
378f4f5df23SVikas Chaudhary 
379f4f5df23SVikas Chaudhary void
380f8086f4fSVikas Chaudhary qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
381f4f5df23SVikas Chaudhary {
382f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
383f4f5df23SVikas Chaudhary 	int rv;
384f4f5df23SVikas Chaudhary 
385f8086f4fSVikas Chaudhary 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
386f4f5df23SVikas Chaudhary 
387f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
388f4f5df23SVikas Chaudhary 
389f4f5df23SVikas Chaudhary 	if (rv == 1) {
390f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
391f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_lock(ha);
392f8086f4fSVikas Chaudhary 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
393f4f5df23SVikas Chaudhary 	}
394f4f5df23SVikas Chaudhary 
395f4f5df23SVikas Chaudhary 	writel(data, (void __iomem *)off);
396f4f5df23SVikas Chaudhary 
397f4f5df23SVikas Chaudhary 	if (rv == 1) {
398f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_unlock(ha);
399f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
400f4f5df23SVikas Chaudhary 	}
401f4f5df23SVikas Chaudhary }
402f4f5df23SVikas Chaudhary 
40333693c7aSVikas Chaudhary uint32_t qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
404f4f5df23SVikas Chaudhary {
405f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
406f4f5df23SVikas Chaudhary 	int rv;
407f4f5df23SVikas Chaudhary 	u32 data;
408f4f5df23SVikas Chaudhary 
409f8086f4fSVikas Chaudhary 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
410f4f5df23SVikas Chaudhary 
411f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
412f4f5df23SVikas Chaudhary 
413f4f5df23SVikas Chaudhary 	if (rv == 1) {
414f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
415f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_lock(ha);
416f8086f4fSVikas Chaudhary 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
417f4f5df23SVikas Chaudhary 	}
418f4f5df23SVikas Chaudhary 	data = readl((void __iomem *)off);
419f4f5df23SVikas Chaudhary 
420f4f5df23SVikas Chaudhary 	if (rv == 1) {
421f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_unlock(ha);
422f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
423f4f5df23SVikas Chaudhary 	}
424f4f5df23SVikas Chaudhary 	return data;
425f4f5df23SVikas Chaudhary }
426f4f5df23SVikas Chaudhary 
427068237c8STej Parkash /* Minidump related functions */
42833693c7aSVikas Chaudhary int qla4_82xx_md_rd_32(struct scsi_qla_host *ha, uint32_t off, uint32_t *data)
429068237c8STej Parkash {
43033693c7aSVikas Chaudhary 	uint32_t win_read, off_value;
43133693c7aSVikas Chaudhary 	int rval = QLA_SUCCESS;
43233693c7aSVikas Chaudhary 
43333693c7aSVikas Chaudhary 	off_value  = off & 0xFFFF0000;
43433693c7aSVikas Chaudhary 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
43533693c7aSVikas Chaudhary 
43633693c7aSVikas Chaudhary 	/*
43733693c7aSVikas Chaudhary 	 * Read back value to make sure write has gone through before trying
43833693c7aSVikas Chaudhary 	 * to use it.
43933693c7aSVikas Chaudhary 	 */
44033693c7aSVikas Chaudhary 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
44133693c7aSVikas Chaudhary 	if (win_read != off_value) {
44233693c7aSVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
44333693c7aSVikas Chaudhary 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
44433693c7aSVikas Chaudhary 				  __func__, off_value, win_read, off));
44533693c7aSVikas Chaudhary 		rval = QLA_ERROR;
44633693c7aSVikas Chaudhary 	} else {
44733693c7aSVikas Chaudhary 		off_value  = off & 0x0000FFFF;
44833693c7aSVikas Chaudhary 		*data = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
44933693c7aSVikas Chaudhary 					       ha->nx_pcibase));
45033693c7aSVikas Chaudhary 	}
45133693c7aSVikas Chaudhary 	return rval;
45233693c7aSVikas Chaudhary }
45333693c7aSVikas Chaudhary 
45433693c7aSVikas Chaudhary int qla4_82xx_md_wr_32(struct scsi_qla_host *ha, uint32_t off, uint32_t data)
45533693c7aSVikas Chaudhary {
45633693c7aSVikas Chaudhary 	uint32_t win_read, off_value;
45733693c7aSVikas Chaudhary 	int rval = QLA_SUCCESS;
458068237c8STej Parkash 
459068237c8STej Parkash 	off_value  = off & 0xFFFF0000;
460068237c8STej Parkash 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
461068237c8STej Parkash 
462068237c8STej Parkash 	/* Read back value to make sure write has gone through before trying
463068237c8STej Parkash 	 * to use it.
464068237c8STej Parkash 	 */
465068237c8STej Parkash 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
466068237c8STej Parkash 	if (win_read != off_value) {
467068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
468068237c8STej Parkash 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
469068237c8STej Parkash 				  __func__, off_value, win_read, off));
47033693c7aSVikas Chaudhary 		rval = QLA_ERROR;
47133693c7aSVikas Chaudhary 	} else {
472068237c8STej Parkash 		off_value  = off & 0x0000FFFF;
473068237c8STej Parkash 		writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
474068237c8STej Parkash 					      ha->nx_pcibase));
47533693c7aSVikas Chaudhary 	}
476068237c8STej Parkash 	return rval;
477068237c8STej Parkash }
478068237c8STej Parkash 
479f4f5df23SVikas Chaudhary #define CRB_WIN_LOCK_TIMEOUT 100000000
480f4f5df23SVikas Chaudhary 
481f8086f4fSVikas Chaudhary int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
482f4f5df23SVikas Chaudhary {
483f4f5df23SVikas Chaudhary 	int i;
484f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
485f4f5df23SVikas Chaudhary 
486f4f5df23SVikas Chaudhary 	while (!done) {
487f4f5df23SVikas Chaudhary 		/* acquire semaphore3 from PCI HW block */
488f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
489f4f5df23SVikas Chaudhary 		if (done == 1)
490f4f5df23SVikas Chaudhary 			break;
491f4f5df23SVikas Chaudhary 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
492f4f5df23SVikas Chaudhary 			return -1;
493f4f5df23SVikas Chaudhary 
494f4f5df23SVikas Chaudhary 		timeout++;
495f4f5df23SVikas Chaudhary 
496f4f5df23SVikas Chaudhary 		/* Yield CPU */
497f4f5df23SVikas Chaudhary 		if (!in_interrupt())
498f4f5df23SVikas Chaudhary 			schedule();
499f4f5df23SVikas Chaudhary 		else {
500f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
501f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
502f4f5df23SVikas Chaudhary 		}
503f4f5df23SVikas Chaudhary 	}
504f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
505f4f5df23SVikas Chaudhary 	return 0;
506f4f5df23SVikas Chaudhary }
507f4f5df23SVikas Chaudhary 
508f8086f4fSVikas Chaudhary void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
509f4f5df23SVikas Chaudhary {
510f8086f4fSVikas Chaudhary 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
511f4f5df23SVikas Chaudhary }
512f4f5df23SVikas Chaudhary 
513f4f5df23SVikas Chaudhary #define IDC_LOCK_TIMEOUT 100000000
514f4f5df23SVikas Chaudhary 
515f4f5df23SVikas Chaudhary /**
516f8086f4fSVikas Chaudhary  * qla4_82xx_idc_lock - hw_lock
517f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
518f4f5df23SVikas Chaudhary  *
519f4f5df23SVikas Chaudhary  * General purpose lock used to synchronize access to
520f4f5df23SVikas Chaudhary  * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
521f4f5df23SVikas Chaudhary  **/
522f8086f4fSVikas Chaudhary int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
523f4f5df23SVikas Chaudhary {
524f4f5df23SVikas Chaudhary 	int i;
525f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
526f4f5df23SVikas Chaudhary 
527f4f5df23SVikas Chaudhary 	while (!done) {
528f4f5df23SVikas Chaudhary 		/* acquire semaphore5 from PCI HW block */
529f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
530f4f5df23SVikas Chaudhary 		if (done == 1)
531f4f5df23SVikas Chaudhary 			break;
532f4f5df23SVikas Chaudhary 		if (timeout >= IDC_LOCK_TIMEOUT)
533f4f5df23SVikas Chaudhary 			return -1;
534f4f5df23SVikas Chaudhary 
535f4f5df23SVikas Chaudhary 		timeout++;
536f4f5df23SVikas Chaudhary 
537f4f5df23SVikas Chaudhary 		/* Yield CPU */
538f4f5df23SVikas Chaudhary 		if (!in_interrupt())
539f4f5df23SVikas Chaudhary 			schedule();
540f4f5df23SVikas Chaudhary 		else {
541f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
542f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
543f4f5df23SVikas Chaudhary 		}
544f4f5df23SVikas Chaudhary 	}
545f4f5df23SVikas Chaudhary 	return 0;
546f4f5df23SVikas Chaudhary }
547f4f5df23SVikas Chaudhary 
548f8086f4fSVikas Chaudhary void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
549f4f5df23SVikas Chaudhary {
550f8086f4fSVikas Chaudhary 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
551f4f5df23SVikas Chaudhary }
552f4f5df23SVikas Chaudhary 
553f4f5df23SVikas Chaudhary int
554f8086f4fSVikas Chaudhary qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
555f4f5df23SVikas Chaudhary {
556f4f5df23SVikas Chaudhary 	struct crb_128M_2M_sub_block_map *m;
557f4f5df23SVikas Chaudhary 
558f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_CRB_MAX)
559f4f5df23SVikas Chaudhary 		return -1;
560f4f5df23SVikas Chaudhary 
561f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
562f4f5df23SVikas Chaudhary 		*off = (*off - QLA82XX_PCI_CAMQM) +
563f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
564f4f5df23SVikas Chaudhary 		return 0;
565f4f5df23SVikas Chaudhary 	}
566f4f5df23SVikas Chaudhary 
567f4f5df23SVikas Chaudhary 	if (*off < QLA82XX_PCI_CRBSPACE)
568f4f5df23SVikas Chaudhary 		return -1;
569f4f5df23SVikas Chaudhary 
570f4f5df23SVikas Chaudhary 	*off -= QLA82XX_PCI_CRBSPACE;
571f4f5df23SVikas Chaudhary 	/*
572f4f5df23SVikas Chaudhary 	 * Try direct map
573f4f5df23SVikas Chaudhary 	 */
574f4f5df23SVikas Chaudhary 
575f4f5df23SVikas Chaudhary 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
576f4f5df23SVikas Chaudhary 
577f4f5df23SVikas Chaudhary 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
578f4f5df23SVikas Chaudhary 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
579f4f5df23SVikas Chaudhary 		return 0;
580f4f5df23SVikas Chaudhary 	}
581f4f5df23SVikas Chaudhary 
582f4f5df23SVikas Chaudhary 	/*
583f4f5df23SVikas Chaudhary 	 * Not in direct map, use crb window
584f4f5df23SVikas Chaudhary 	 */
585f4f5df23SVikas Chaudhary 	return 1;
586f4f5df23SVikas Chaudhary }
587f4f5df23SVikas Chaudhary 
588f4f5df23SVikas Chaudhary /*
589f4f5df23SVikas Chaudhary * check memory access boundary.
590f4f5df23SVikas Chaudhary * used by test agent. support ddr access only for now
591f4f5df23SVikas Chaudhary */
592f4f5df23SVikas Chaudhary static unsigned long
593f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
594f4f5df23SVikas Chaudhary 		unsigned long long addr, int size)
595f4f5df23SVikas Chaudhary {
596de8c72daSVikas Chaudhary 	if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
597de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX) ||
598de8c72daSVikas Chaudhary 	    !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
599de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
600f4f5df23SVikas Chaudhary 	    ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
601f4f5df23SVikas Chaudhary 		return 0;
602f4f5df23SVikas Chaudhary 	}
603f4f5df23SVikas Chaudhary 	return 1;
604f4f5df23SVikas Chaudhary }
605f4f5df23SVikas Chaudhary 
6067664a1fdSVikas Chaudhary static int qla4_82xx_pci_set_window_warning_count;
607f4f5df23SVikas Chaudhary 
608f4f5df23SVikas Chaudhary static unsigned long
609f8086f4fSVikas Chaudhary qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
610f4f5df23SVikas Chaudhary {
611f4f5df23SVikas Chaudhary 	int window;
612f4f5df23SVikas Chaudhary 	u32 win_read;
613f4f5df23SVikas Chaudhary 
614de8c72daSVikas Chaudhary 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
615de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
616f4f5df23SVikas Chaudhary 		/* DDR network side */
617f4f5df23SVikas Chaudhary 		window = MN_WIN(addr);
618f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
619f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
620f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
621f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
622f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
623f4f5df23SVikas Chaudhary 		if ((win_read << 17) != window) {
624f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
625f4f5df23SVikas Chaudhary 			"%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
626f4f5df23SVikas Chaudhary 			__func__, window, win_read);
627f4f5df23SVikas Chaudhary 		}
628f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
629de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
630de8c72daSVikas Chaudhary 				QLA8XXX_ADDR_OCM0_MAX)) {
631f4f5df23SVikas Chaudhary 		unsigned int temp1;
632f4f5df23SVikas Chaudhary 		/* if bits 19:18&17:11 are on */
633f4f5df23SVikas Chaudhary 		if ((addr & 0x00ff800) == 0xff800) {
634f4f5df23SVikas Chaudhary 			printk("%s: QM access not handled.\n", __func__);
635f4f5df23SVikas Chaudhary 			addr = -1UL;
636f4f5df23SVikas Chaudhary 		}
637f4f5df23SVikas Chaudhary 
638f4f5df23SVikas Chaudhary 		window = OCM_WIN(addr);
639f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
640f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
641f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
642f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
643f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
644f4f5df23SVikas Chaudhary 		temp1 = ((window & 0x1FF) << 7) |
645f4f5df23SVikas Chaudhary 		    ((window & 0x0FFFE0000) >> 17);
646f4f5df23SVikas Chaudhary 		if (win_read != temp1) {
647f4f5df23SVikas Chaudhary 			printk("%s: Written OCMwin (0x%x) != Read"
648f4f5df23SVikas Chaudhary 			    " OCMwin (0x%x)\n", __func__, temp1, win_read);
649f4f5df23SVikas Chaudhary 		}
650f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
651f4f5df23SVikas Chaudhary 
652de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
653f4f5df23SVikas Chaudhary 				QLA82XX_P3_ADDR_QDR_NET_MAX)) {
654f4f5df23SVikas Chaudhary 		/* QDR network side */
655f4f5df23SVikas Chaudhary 		window = MS_WIN(addr);
656f4f5df23SVikas Chaudhary 		ha->qdr_sn_window = window;
657f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->ms_win_crb |
658f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
659f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha,
660f4f5df23SVikas Chaudhary 		     ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
661f4f5df23SVikas Chaudhary 		if (win_read != window) {
662f4f5df23SVikas Chaudhary 			printk("%s: Written MSwin (0x%x) != Read "
663f4f5df23SVikas Chaudhary 			    "MSwin (0x%x)\n", __func__, window, win_read);
664f4f5df23SVikas Chaudhary 		}
665f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
666f4f5df23SVikas Chaudhary 
667f4f5df23SVikas Chaudhary 	} else {
668f4f5df23SVikas Chaudhary 		/*
669f4f5df23SVikas Chaudhary 		 * peg gdb frequently accesses memory that doesn't exist,
670f4f5df23SVikas Chaudhary 		 * this limits the chit chat so debugging isn't slowed down.
671f4f5df23SVikas Chaudhary 		 */
6727664a1fdSVikas Chaudhary 		if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
6737664a1fdSVikas Chaudhary 		    (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
674f4f5df23SVikas Chaudhary 			printk("%s: Warning:%s Unknown address range!\n",
675f4f5df23SVikas Chaudhary 			    __func__, DRIVER_NAME);
676f4f5df23SVikas Chaudhary 		}
677f4f5df23SVikas Chaudhary 		addr = -1UL;
678f4f5df23SVikas Chaudhary 	}
679f4f5df23SVikas Chaudhary 	return addr;
680f4f5df23SVikas Chaudhary }
681f4f5df23SVikas Chaudhary 
682f4f5df23SVikas Chaudhary /* check if address is in the same windows as the previous access */
683f8086f4fSVikas Chaudhary static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
684f4f5df23SVikas Chaudhary 		unsigned long long addr)
685f4f5df23SVikas Chaudhary {
686f4f5df23SVikas Chaudhary 	int window;
687f4f5df23SVikas Chaudhary 	unsigned long long qdr_max;
688f4f5df23SVikas Chaudhary 
689f4f5df23SVikas Chaudhary 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
690f4f5df23SVikas Chaudhary 
691de8c72daSVikas Chaudhary 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
692de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
693f4f5df23SVikas Chaudhary 		/* DDR network side */
694f4f5df23SVikas Chaudhary 		BUG();	/* MN access can not come here */
695de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
696de8c72daSVikas Chaudhary 	     QLA8XXX_ADDR_OCM0_MAX)) {
697f4f5df23SVikas Chaudhary 		return 1;
698de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
699de8c72daSVikas Chaudhary 	     QLA8XXX_ADDR_OCM1_MAX)) {
700f4f5df23SVikas Chaudhary 		return 1;
701de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
702f4f5df23SVikas Chaudhary 	    qdr_max)) {
703f4f5df23SVikas Chaudhary 		/* QDR network side */
704de8c72daSVikas Chaudhary 		window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
705f4f5df23SVikas Chaudhary 		if (ha->qdr_sn_window == window)
706f4f5df23SVikas Chaudhary 			return 1;
707f4f5df23SVikas Chaudhary 	}
708f4f5df23SVikas Chaudhary 
709f4f5df23SVikas Chaudhary 	return 0;
710f4f5df23SVikas Chaudhary }
711f4f5df23SVikas Chaudhary 
712f8086f4fSVikas Chaudhary static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
713f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
714f4f5df23SVikas Chaudhary {
715f4f5df23SVikas Chaudhary 	unsigned long flags;
716f4f5df23SVikas Chaudhary 	void __iomem *addr;
717f4f5df23SVikas Chaudhary 	int ret = 0;
718f4f5df23SVikas Chaudhary 	u64 start;
719f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
720f4f5df23SVikas Chaudhary 	unsigned long mem_base;
721f4f5df23SVikas Chaudhary 	unsigned long mem_page;
722f4f5df23SVikas Chaudhary 
723f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
724f4f5df23SVikas Chaudhary 
725f4f5df23SVikas Chaudhary 	/*
726f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
727f4f5df23SVikas Chaudhary 	 * do not access.
728f4f5df23SVikas Chaudhary 	 */
729f8086f4fSVikas Chaudhary 	start = qla4_82xx_pci_set_window(ha, off);
730f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
731f8086f4fSVikas Chaudhary 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
732f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
733f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
734f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
735f4f5df23SVikas Chaudhary 		return -1;
736f4f5df23SVikas Chaudhary 	}
737f4f5df23SVikas Chaudhary 
738f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
739f4f5df23SVikas Chaudhary 	if (!addr) {
740f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
741f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
742f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
743f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
744f4f5df23SVikas Chaudhary 		   consecutive pages.
745f4f5df23SVikas Chaudhary 		 */
746f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
747f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
748f4f5df23SVikas Chaudhary 		else
749f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
750f4f5df23SVikas Chaudhary 
751f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL) {
752f4f5df23SVikas Chaudhary 			*(u8 *)data = 0;
753f4f5df23SVikas Chaudhary 			return -1;
754f4f5df23SVikas Chaudhary 		}
755f4f5df23SVikas Chaudhary 		addr = mem_ptr;
756f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
757f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
758f4f5df23SVikas Chaudhary 	}
759f4f5df23SVikas Chaudhary 
760f4f5df23SVikas Chaudhary 	switch (size) {
761f4f5df23SVikas Chaudhary 	case 1:
762f4f5df23SVikas Chaudhary 		*(u8  *)data = readb(addr);
763f4f5df23SVikas Chaudhary 		break;
764f4f5df23SVikas Chaudhary 	case 2:
765f4f5df23SVikas Chaudhary 		*(u16 *)data = readw(addr);
766f4f5df23SVikas Chaudhary 		break;
767f4f5df23SVikas Chaudhary 	case 4:
768f4f5df23SVikas Chaudhary 		*(u32 *)data = readl(addr);
769f4f5df23SVikas Chaudhary 		break;
770f4f5df23SVikas Chaudhary 	case 8:
771f4f5df23SVikas Chaudhary 		*(u64 *)data = readq(addr);
772f4f5df23SVikas Chaudhary 		break;
773f4f5df23SVikas Chaudhary 	default:
774f4f5df23SVikas Chaudhary 		ret = -1;
775f4f5df23SVikas Chaudhary 		break;
776f4f5df23SVikas Chaudhary 	}
777f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
778f4f5df23SVikas Chaudhary 
779f4f5df23SVikas Chaudhary 	if (mem_ptr)
780f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
781f4f5df23SVikas Chaudhary 	return ret;
782f4f5df23SVikas Chaudhary }
783f4f5df23SVikas Chaudhary 
784f4f5df23SVikas Chaudhary static int
785f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
786f4f5df23SVikas Chaudhary 		void *data, int size)
787f4f5df23SVikas Chaudhary {
788f4f5df23SVikas Chaudhary 	unsigned long flags;
789f4f5df23SVikas Chaudhary 	void __iomem *addr;
790f4f5df23SVikas Chaudhary 	int ret = 0;
791f4f5df23SVikas Chaudhary 	u64 start;
792f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
793f4f5df23SVikas Chaudhary 	unsigned long mem_base;
794f4f5df23SVikas Chaudhary 	unsigned long mem_page;
795f4f5df23SVikas Chaudhary 
796f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
797f4f5df23SVikas Chaudhary 
798f4f5df23SVikas Chaudhary 	/*
799f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
800f4f5df23SVikas Chaudhary 	 * do not access.
801f4f5df23SVikas Chaudhary 	 */
802f8086f4fSVikas Chaudhary 	start = qla4_82xx_pci_set_window(ha, off);
803f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
804f8086f4fSVikas Chaudhary 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
805f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
806f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
807f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
808f4f5df23SVikas Chaudhary 		return -1;
809f4f5df23SVikas Chaudhary 	}
810f4f5df23SVikas Chaudhary 
811f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
812f4f5df23SVikas Chaudhary 	if (!addr) {
813f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
814f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
815f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
816f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
817f4f5df23SVikas Chaudhary 		   consecutive pages.
818f4f5df23SVikas Chaudhary 		 */
819f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
820f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
821f4f5df23SVikas Chaudhary 		else
822f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
823f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL)
824f4f5df23SVikas Chaudhary 			return -1;
825f4f5df23SVikas Chaudhary 
826f4f5df23SVikas Chaudhary 		addr = mem_ptr;
827f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
828f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
829f4f5df23SVikas Chaudhary 	}
830f4f5df23SVikas Chaudhary 
831f4f5df23SVikas Chaudhary 	switch (size) {
832f4f5df23SVikas Chaudhary 	case 1:
833f4f5df23SVikas Chaudhary 		writeb(*(u8 *)data, addr);
834f4f5df23SVikas Chaudhary 		break;
835f4f5df23SVikas Chaudhary 	case 2:
836f4f5df23SVikas Chaudhary 		writew(*(u16 *)data, addr);
837f4f5df23SVikas Chaudhary 		break;
838f4f5df23SVikas Chaudhary 	case 4:
839f4f5df23SVikas Chaudhary 		writel(*(u32 *)data, addr);
840f4f5df23SVikas Chaudhary 		break;
841f4f5df23SVikas Chaudhary 	case 8:
842f4f5df23SVikas Chaudhary 		writeq(*(u64 *)data, addr);
843f4f5df23SVikas Chaudhary 		break;
844f4f5df23SVikas Chaudhary 	default:
845f4f5df23SVikas Chaudhary 		ret = -1;
846f4f5df23SVikas Chaudhary 		break;
847f4f5df23SVikas Chaudhary 	}
848f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
849f4f5df23SVikas Chaudhary 	if (mem_ptr)
850f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
851f4f5df23SVikas Chaudhary 	return ret;
852f4f5df23SVikas Chaudhary }
853f4f5df23SVikas Chaudhary 
854f4f5df23SVikas Chaudhary #define MTU_FUDGE_FACTOR 100
855f4f5df23SVikas Chaudhary 
856f4f5df23SVikas Chaudhary static unsigned long
857f8086f4fSVikas Chaudhary qla4_82xx_decode_crb_addr(unsigned long addr)
858f4f5df23SVikas Chaudhary {
859f4f5df23SVikas Chaudhary 	int i;
860f4f5df23SVikas Chaudhary 	unsigned long base_addr, offset, pci_base;
861f4f5df23SVikas Chaudhary 
862f4f5df23SVikas Chaudhary 	if (!qla4_8xxx_crb_table_initialized)
863f8086f4fSVikas Chaudhary 		qla4_82xx_crb_addr_transform_setup();
864f4f5df23SVikas Chaudhary 
865f4f5df23SVikas Chaudhary 	pci_base = ADDR_ERROR;
866f4f5df23SVikas Chaudhary 	base_addr = addr & 0xfff00000;
867f4f5df23SVikas Chaudhary 	offset = addr & 0x000fffff;
868f4f5df23SVikas Chaudhary 
869f4f5df23SVikas Chaudhary 	for (i = 0; i < MAX_CRB_XFORM; i++) {
870f4f5df23SVikas Chaudhary 		if (crb_addr_xform[i] == base_addr) {
871f4f5df23SVikas Chaudhary 			pci_base = i << 20;
872f4f5df23SVikas Chaudhary 			break;
873f4f5df23SVikas Chaudhary 		}
874f4f5df23SVikas Chaudhary 	}
875f4f5df23SVikas Chaudhary 	if (pci_base == ADDR_ERROR)
876f4f5df23SVikas Chaudhary 		return pci_base;
877f4f5df23SVikas Chaudhary 	else
878f4f5df23SVikas Chaudhary 		return pci_base + offset;
879f4f5df23SVikas Chaudhary }
880f4f5df23SVikas Chaudhary 
881f4f5df23SVikas Chaudhary static long rom_max_timeout = 100;
8827664a1fdSVikas Chaudhary static long qla4_82xx_rom_lock_timeout = 100;
883f4f5df23SVikas Chaudhary 
884f4f5df23SVikas Chaudhary static int
885f8086f4fSVikas Chaudhary qla4_82xx_rom_lock(struct scsi_qla_host *ha)
886f4f5df23SVikas Chaudhary {
887f4f5df23SVikas Chaudhary 	int i;
888f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
889f4f5df23SVikas Chaudhary 
890f4f5df23SVikas Chaudhary 	while (!done) {
891f4f5df23SVikas Chaudhary 		/* acquire semaphore2 from PCI HW block */
892f4f5df23SVikas Chaudhary 
893f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
894f4f5df23SVikas Chaudhary 		if (done == 1)
895f4f5df23SVikas Chaudhary 			break;
8967664a1fdSVikas Chaudhary 		if (timeout >= qla4_82xx_rom_lock_timeout)
897f4f5df23SVikas Chaudhary 			return -1;
898f4f5df23SVikas Chaudhary 
899f4f5df23SVikas Chaudhary 		timeout++;
900f4f5df23SVikas Chaudhary 
901f4f5df23SVikas Chaudhary 		/* Yield CPU */
902f4f5df23SVikas Chaudhary 		if (!in_interrupt())
903f4f5df23SVikas Chaudhary 			schedule();
904f4f5df23SVikas Chaudhary 		else {
905f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
906f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
907f4f5df23SVikas Chaudhary 		}
908f4f5df23SVikas Chaudhary 	}
909f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
910f4f5df23SVikas Chaudhary 	return 0;
911f4f5df23SVikas Chaudhary }
912f4f5df23SVikas Chaudhary 
913f4f5df23SVikas Chaudhary static void
914f8086f4fSVikas Chaudhary qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
915f4f5df23SVikas Chaudhary {
916f8086f4fSVikas Chaudhary 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
917f4f5df23SVikas Chaudhary }
918f4f5df23SVikas Chaudhary 
919f4f5df23SVikas Chaudhary static int
920f8086f4fSVikas Chaudhary qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
921f4f5df23SVikas Chaudhary {
922f4f5df23SVikas Chaudhary 	long timeout = 0;
923f4f5df23SVikas Chaudhary 	long done = 0 ;
924f4f5df23SVikas Chaudhary 
925f4f5df23SVikas Chaudhary 	while (done == 0) {
926f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
927f4f5df23SVikas Chaudhary 		done &= 2;
928f4f5df23SVikas Chaudhary 		timeout++;
929f4f5df23SVikas Chaudhary 		if (timeout >= rom_max_timeout) {
930f4f5df23SVikas Chaudhary 			printk("%s: Timeout reached  waiting for rom done",
931f4f5df23SVikas Chaudhary 					DRIVER_NAME);
932f4f5df23SVikas Chaudhary 			return -1;
933f4f5df23SVikas Chaudhary 		}
934f4f5df23SVikas Chaudhary 	}
935f4f5df23SVikas Chaudhary 	return 0;
936f4f5df23SVikas Chaudhary }
937f4f5df23SVikas Chaudhary 
938f4f5df23SVikas Chaudhary static int
939f8086f4fSVikas Chaudhary qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
940f4f5df23SVikas Chaudhary {
941f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
942f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
943f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
944f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
945f8086f4fSVikas Chaudhary 	if (qla4_82xx_wait_rom_done(ha)) {
946f4f5df23SVikas Chaudhary 		printk("%s: Error waiting for rom done\n", DRIVER_NAME);
947f4f5df23SVikas Chaudhary 		return -1;
948f4f5df23SVikas Chaudhary 	}
949f4f5df23SVikas Chaudhary 	/* reset abyte_cnt and dummy_byte_cnt */
950f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
951f4f5df23SVikas Chaudhary 	udelay(10);
952f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
953f4f5df23SVikas Chaudhary 
954f8086f4fSVikas Chaudhary 	*valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
955f4f5df23SVikas Chaudhary 	return 0;
956f4f5df23SVikas Chaudhary }
957f4f5df23SVikas Chaudhary 
958f4f5df23SVikas Chaudhary static int
959f8086f4fSVikas Chaudhary qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
960f4f5df23SVikas Chaudhary {
961f4f5df23SVikas Chaudhary 	int ret, loops = 0;
962f4f5df23SVikas Chaudhary 
963f8086f4fSVikas Chaudhary 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
964f4f5df23SVikas Chaudhary 		udelay(100);
965f4f5df23SVikas Chaudhary 		loops++;
966f4f5df23SVikas Chaudhary 	}
967f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
968f8086f4fSVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
969f8086f4fSVikas Chaudhary 			   DRIVER_NAME);
970f4f5df23SVikas Chaudhary 		return -1;
971f4f5df23SVikas Chaudhary 	}
972f8086f4fSVikas Chaudhary 	ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
973f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
974f4f5df23SVikas Chaudhary 	return ret;
975f4f5df23SVikas Chaudhary }
976f4f5df23SVikas Chaudhary 
977f4f5df23SVikas Chaudhary /**
978f4f5df23SVikas Chaudhary  * This routine does CRB initialize sequence
979f4f5df23SVikas Chaudhary  * to put the ISP into operational state
980f4f5df23SVikas Chaudhary  **/
981f4f5df23SVikas Chaudhary static int
982f8086f4fSVikas Chaudhary qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
983f4f5df23SVikas Chaudhary {
984f4f5df23SVikas Chaudhary 	int addr, val;
985f4f5df23SVikas Chaudhary 	int i ;
986f4f5df23SVikas Chaudhary 	struct crb_addr_pair *buf;
987f4f5df23SVikas Chaudhary 	unsigned long off;
988f4f5df23SVikas Chaudhary 	unsigned offset, n;
989f4f5df23SVikas Chaudhary 
990f4f5df23SVikas Chaudhary 	struct crb_addr_pair {
991f4f5df23SVikas Chaudhary 		long addr;
992f4f5df23SVikas Chaudhary 		long data;
993f4f5df23SVikas Chaudhary 	};
994f4f5df23SVikas Chaudhary 
995f4f5df23SVikas Chaudhary 	/* Halt all the indiviual PEGs and other blocks of the ISP */
996f8086f4fSVikas Chaudhary 	qla4_82xx_rom_lock(ha);
997a1fc26baSSwapnil Nagle 
998cb74428eSVikas Chaudhary 	/* disable all I2Q */
999f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
1000f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
1001f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
1002f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
1003f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
1004f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
1005cb74428eSVikas Chaudhary 
1006cb74428eSVikas Chaudhary 	/* disable all niu interrupts */
1007f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
1008a1fc26baSSwapnil Nagle 	/* disable xge rx/tx */
1009f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
1010a1fc26baSSwapnil Nagle 	/* disable xg1 rx/tx */
1011f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
1012cb74428eSVikas Chaudhary 	/* disable sideband mac */
1013f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
1014cb74428eSVikas Chaudhary 	/* disable ap0 mac */
1015f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
1016cb74428eSVikas Chaudhary 	/* disable ap1 mac */
1017f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
1018a1fc26baSSwapnil Nagle 
1019a1fc26baSSwapnil Nagle 	/* halt sre */
1020f8086f4fSVikas Chaudhary 	val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1021f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1022a1fc26baSSwapnil Nagle 
1023a1fc26baSSwapnil Nagle 	/* halt epg */
1024f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1025a1fc26baSSwapnil Nagle 
1026a1fc26baSSwapnil Nagle 	/* halt timers */
1027f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1028f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1029f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1030f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1031f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
1032f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1033a1fc26baSSwapnil Nagle 
1034a1fc26baSSwapnil Nagle 	/* halt pegs */
1035f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1036f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1037f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1038f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1039f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
1040cb74428eSVikas Chaudhary 	msleep(5);
1041a1fc26baSSwapnil Nagle 
1042a1fc26baSSwapnil Nagle 	/* big hammer */
1043f4f5df23SVikas Chaudhary 	if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
1044f4f5df23SVikas Chaudhary 		/* don't reset CAM block on reset */
1045f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1046f4f5df23SVikas Chaudhary 	else
1047f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1048f4f5df23SVikas Chaudhary 
1049f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
1050f4f5df23SVikas Chaudhary 
1051f4f5df23SVikas Chaudhary 	/* Read the signature value from the flash.
1052f4f5df23SVikas Chaudhary 	 * Offset 0: Contain signature (0xcafecafe)
1053f4f5df23SVikas Chaudhary 	 * Offset 4: Offset and number of addr/value pairs
1054f4f5df23SVikas Chaudhary 	 * that present in CRB initialize sequence
1055f4f5df23SVikas Chaudhary 	 */
1056f8086f4fSVikas Chaudhary 	if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1057f8086f4fSVikas Chaudhary 	    qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
1058f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1059f4f5df23SVikas Chaudhary 			"[ERROR] Reading crb_init area: n: %08x\n", n);
1060f4f5df23SVikas Chaudhary 		return -1;
1061f4f5df23SVikas Chaudhary 	}
1062f4f5df23SVikas Chaudhary 
1063f4f5df23SVikas Chaudhary 	/* Offset in flash = lower 16 bits
1064f4f5df23SVikas Chaudhary 	 * Number of enteries = upper 16 bits
1065f4f5df23SVikas Chaudhary 	 */
1066f4f5df23SVikas Chaudhary 	offset = n & 0xffffU;
1067f4f5df23SVikas Chaudhary 	n = (n >> 16) & 0xffffU;
1068f4f5df23SVikas Chaudhary 
1069f4f5df23SVikas Chaudhary 	/* number of addr/value pair should not exceed 1024 enteries */
1070f4f5df23SVikas Chaudhary 	if (n  >= 1024) {
1071f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1072f4f5df23SVikas Chaudhary 		    "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
1073f4f5df23SVikas Chaudhary 		    DRIVER_NAME, __func__, n);
1074f4f5df23SVikas Chaudhary 		return -1;
1075f4f5df23SVikas Chaudhary 	}
1076f4f5df23SVikas Chaudhary 
1077f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1078f4f5df23SVikas Chaudhary 		"%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
1079f4f5df23SVikas Chaudhary 
1080f4f5df23SVikas Chaudhary 	buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
1081f4f5df23SVikas Chaudhary 	if (buf == NULL) {
1082f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1083f4f5df23SVikas Chaudhary 		    "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
1084f4f5df23SVikas Chaudhary 		return -1;
1085f4f5df23SVikas Chaudhary 	}
1086f4f5df23SVikas Chaudhary 
1087f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1088f8086f4fSVikas Chaudhary 		if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1089f8086f4fSVikas Chaudhary 		    qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
1090f4f5df23SVikas Chaudhary 		    0) {
1091f4f5df23SVikas Chaudhary 			kfree(buf);
1092f4f5df23SVikas Chaudhary 			return -1;
1093f4f5df23SVikas Chaudhary 		}
1094f4f5df23SVikas Chaudhary 
1095f4f5df23SVikas Chaudhary 		buf[i].addr = addr;
1096f4f5df23SVikas Chaudhary 		buf[i].data = val;
1097f4f5df23SVikas Chaudhary 	}
1098f4f5df23SVikas Chaudhary 
1099f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1100f4f5df23SVikas Chaudhary 		/* Translate internal CRB initialization
1101f4f5df23SVikas Chaudhary 		 * address to PCI bus address
1102f4f5df23SVikas Chaudhary 		 */
1103f8086f4fSVikas Chaudhary 		off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
1104f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE;
1105f4f5df23SVikas Chaudhary 		/* Not all CRB  addr/value pair to be written,
1106f4f5df23SVikas Chaudhary 		 * some of them are skipped
1107f4f5df23SVikas Chaudhary 		 */
1108f4f5df23SVikas Chaudhary 
1109f4f5df23SVikas Chaudhary 		/* skip if LS bit is set*/
1110f4f5df23SVikas Chaudhary 		if (off & 0x1) {
1111f4f5df23SVikas Chaudhary 			DEBUG2(ql4_printk(KERN_WARNING, ha,
1112f4f5df23SVikas Chaudhary 			    "Skip CRB init replay for offset = 0x%lx\n", off));
1113f4f5df23SVikas Chaudhary 			continue;
1114f4f5df23SVikas Chaudhary 		}
1115f4f5df23SVikas Chaudhary 
1116f4f5df23SVikas Chaudhary 		/* skipping cold reboot MAGIC */
1117f4f5df23SVikas Chaudhary 		if (off == QLA82XX_CAM_RAM(0x1fc))
1118f4f5df23SVikas Chaudhary 			continue;
1119f4f5df23SVikas Chaudhary 
1120f4f5df23SVikas Chaudhary 		/* do not reset PCI */
1121f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xbc))
1122f4f5df23SVikas Chaudhary 			continue;
1123f4f5df23SVikas Chaudhary 
1124f4f5df23SVikas Chaudhary 		/* skip core clock, so that firmware can increase the clock */
1125f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xc8))
1126f4f5df23SVikas Chaudhary 			continue;
1127f4f5df23SVikas Chaudhary 
1128f4f5df23SVikas Chaudhary 		/* skip the function enable register */
1129f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1130f4f5df23SVikas Chaudhary 			continue;
1131f4f5df23SVikas Chaudhary 
1132f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1133f4f5df23SVikas Chaudhary 			continue;
1134f4f5df23SVikas Chaudhary 
1135f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1136f4f5df23SVikas Chaudhary 			continue;
1137f4f5df23SVikas Chaudhary 
1138f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1139f4f5df23SVikas Chaudhary 			continue;
1140f4f5df23SVikas Chaudhary 
1141f4f5df23SVikas Chaudhary 		if (off == ADDR_ERROR) {
1142f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
1143f4f5df23SVikas Chaudhary 			    "%s: [ERROR] Unknown addr: 0x%08lx\n",
1144f4f5df23SVikas Chaudhary 			    DRIVER_NAME, buf[i].addr);
1145f4f5df23SVikas Chaudhary 			continue;
1146f4f5df23SVikas Chaudhary 		}
1147f4f5df23SVikas Chaudhary 
1148f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, off, buf[i].data);
1149f4f5df23SVikas Chaudhary 
1150f4f5df23SVikas Chaudhary 		/* ISP requires much bigger delay to settle down,
1151f4f5df23SVikas Chaudhary 		 * else crb_window returns 0xffffffff
1152f4f5df23SVikas Chaudhary 		 */
1153f4f5df23SVikas Chaudhary 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1154f4f5df23SVikas Chaudhary 			msleep(1000);
1155f4f5df23SVikas Chaudhary 
1156f4f5df23SVikas Chaudhary 		/* ISP requires millisec delay between
1157f4f5df23SVikas Chaudhary 		 * successive CRB register updation
1158f4f5df23SVikas Chaudhary 		 */
1159f4f5df23SVikas Chaudhary 		msleep(1);
1160f4f5df23SVikas Chaudhary 	}
1161f4f5df23SVikas Chaudhary 
1162f4f5df23SVikas Chaudhary 	kfree(buf);
1163f4f5df23SVikas Chaudhary 
1164f4f5df23SVikas Chaudhary 	/* Resetting the data and instruction cache */
1165f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1166f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1167f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1168f4f5df23SVikas Chaudhary 
1169f4f5df23SVikas Chaudhary 	/* Clear all protocol processing engines */
1170f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1171f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1172f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1173f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1174f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1175f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1176f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1177f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1178f4f5df23SVikas Chaudhary 
1179f4f5df23SVikas Chaudhary 	return 0;
1180f4f5df23SVikas Chaudhary }
1181f4f5df23SVikas Chaudhary 
1182dd3b854eSVikas Chaudhary /**
1183dd3b854eSVikas Chaudhary  * qla4_8xxx_ms_mem_write_128b - Writes data to MS/off-chip memory
1184dd3b854eSVikas Chaudhary  * @ha: Pointer to adapter structure
1185dd3b854eSVikas Chaudhary  * @addr: Flash address to write to
1186dd3b854eSVikas Chaudhary  * @data: Data to be written
1187dd3b854eSVikas Chaudhary  * @count: word_count to be written
1188dd3b854eSVikas Chaudhary  *
1189dd3b854eSVikas Chaudhary  * Return: On success return QLA_SUCCESS
1190dd3b854eSVikas Chaudhary  *         On error return QLA_ERROR
1191dd3b854eSVikas Chaudhary  **/
1192dd3b854eSVikas Chaudhary int qla4_8xxx_ms_mem_write_128b(struct scsi_qla_host *ha, uint64_t addr,
1193dd3b854eSVikas Chaudhary 				uint32_t *data, uint32_t count)
1194dd3b854eSVikas Chaudhary {
1195dd3b854eSVikas Chaudhary 	int i, j;
1196dd3b854eSVikas Chaudhary 	uint32_t agt_ctrl;
1197dd3b854eSVikas Chaudhary 	unsigned long flags;
1198dd3b854eSVikas Chaudhary 	int ret_val = QLA_SUCCESS;
1199dd3b854eSVikas Chaudhary 
1200dd3b854eSVikas Chaudhary 	/* Only 128-bit aligned access */
1201dd3b854eSVikas Chaudhary 	if (addr & 0xF) {
1202dd3b854eSVikas Chaudhary 		ret_val = QLA_ERROR;
1203dd3b854eSVikas Chaudhary 		goto exit_ms_mem_write;
1204dd3b854eSVikas Chaudhary 	}
1205dd3b854eSVikas Chaudhary 
1206dd3b854eSVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
1207dd3b854eSVikas Chaudhary 
1208dd3b854eSVikas Chaudhary 	/* Write address */
1209dd3b854eSVikas Chaudhary 	ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI, 0);
1210dd3b854eSVikas Chaudhary 	if (ret_val == QLA_ERROR) {
1211dd3b854eSVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: write to AGT_ADDR_HI failed\n",
1212dd3b854eSVikas Chaudhary 			   __func__);
1213dd3b854eSVikas Chaudhary 		goto exit_ms_mem_write_unlock;
1214dd3b854eSVikas Chaudhary 	}
1215dd3b854eSVikas Chaudhary 
1216dd3b854eSVikas Chaudhary 	for (i = 0; i < count; i++, addr += 16) {
1217dd3b854eSVikas Chaudhary 		if (!((QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
1218dd3b854eSVikas Chaudhary 					     QLA8XXX_ADDR_QDR_NET_MAX)) ||
1219dd3b854eSVikas Chaudhary 		      (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
1220dd3b854eSVikas Chaudhary 					     QLA8XXX_ADDR_DDR_NET_MAX)))) {
1221dd3b854eSVikas Chaudhary 			ret_val = QLA_ERROR;
1222dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1223dd3b854eSVikas Chaudhary 		}
1224dd3b854eSVikas Chaudhary 
1225dd3b854eSVikas Chaudhary 		ret_val = ha->isp_ops->wr_reg_indirect(ha,
1226dd3b854eSVikas Chaudhary 						       MD_MIU_TEST_AGT_ADDR_LO,
1227dd3b854eSVikas Chaudhary 						       addr);
1228dd3b854eSVikas Chaudhary 		/* Write data */
1229dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1230dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_LO,
1231dd3b854eSVikas Chaudhary 						*data++);
1232dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1233dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_HI,
1234dd3b854eSVikas Chaudhary 						*data++);
1235dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1236dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_ULO,
1237dd3b854eSVikas Chaudhary 						*data++);
1238dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1239dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_UHI,
1240dd3b854eSVikas Chaudhary 						*data++);
1241dd3b854eSVikas Chaudhary 		if (ret_val == QLA_ERROR) {
1242dd3b854eSVikas Chaudhary 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_WRDATA failed\n",
1243dd3b854eSVikas Chaudhary 				   __func__);
1244dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1245dd3b854eSVikas Chaudhary 		}
1246dd3b854eSVikas Chaudhary 
1247dd3b854eSVikas Chaudhary 		/* Check write status */
1248dd3b854eSVikas Chaudhary 		ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
1249dd3b854eSVikas Chaudhary 						       MIU_TA_CTL_WRITE_ENABLE);
1250dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1251dd3b854eSVikas Chaudhary 							MD_MIU_TEST_AGT_CTRL,
1252dd3b854eSVikas Chaudhary 							MIU_TA_CTL_WRITE_START);
1253dd3b854eSVikas Chaudhary 		if (ret_val == QLA_ERROR) {
1254dd3b854eSVikas Chaudhary 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_CTRL failed\n",
1255dd3b854eSVikas Chaudhary 				   __func__);
1256dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1257dd3b854eSVikas Chaudhary 		}
1258dd3b854eSVikas Chaudhary 
1259dd3b854eSVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1260dd3b854eSVikas Chaudhary 			ret_val = ha->isp_ops->rd_reg_indirect(ha,
1261dd3b854eSVikas Chaudhary 							MD_MIU_TEST_AGT_CTRL,
1262dd3b854eSVikas Chaudhary 							&agt_ctrl);
1263dd3b854eSVikas Chaudhary 			if (ret_val == QLA_ERROR) {
1264dd3b854eSVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: failed to read MD_MIU_TEST_AGT_CTRL\n",
1265dd3b854eSVikas Chaudhary 					   __func__);
1266dd3b854eSVikas Chaudhary 				goto exit_ms_mem_write_unlock;
1267dd3b854eSVikas Chaudhary 			}
1268dd3b854eSVikas Chaudhary 			if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
1269dd3b854eSVikas Chaudhary 				break;
1270dd3b854eSVikas Chaudhary 		}
1271dd3b854eSVikas Chaudhary 
1272dd3b854eSVikas Chaudhary 		/* Status check failed */
1273dd3b854eSVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1274dd3b854eSVikas Chaudhary 			printk_ratelimited(KERN_ERR "%s: MS memory write failed!\n",
1275dd3b854eSVikas Chaudhary 					   __func__);
1276dd3b854eSVikas Chaudhary 			ret_val = QLA_ERROR;
1277dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1278dd3b854eSVikas Chaudhary 		}
1279dd3b854eSVikas Chaudhary 	}
1280dd3b854eSVikas Chaudhary 
1281dd3b854eSVikas Chaudhary exit_ms_mem_write_unlock:
1282dd3b854eSVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
1283dd3b854eSVikas Chaudhary 
1284dd3b854eSVikas Chaudhary exit_ms_mem_write:
1285dd3b854eSVikas Chaudhary 	return ret_val;
1286dd3b854eSVikas Chaudhary }
1287dd3b854eSVikas Chaudhary 
1288f4f5df23SVikas Chaudhary static int
1289f8086f4fSVikas Chaudhary qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
1290f4f5df23SVikas Chaudhary {
12914cd83cbeSLalit Chandivade 	int  i, rval = 0;
1292f4f5df23SVikas Chaudhary 	long size = 0;
1293f4f5df23SVikas Chaudhary 	long flashaddr, memaddr;
1294f4f5df23SVikas Chaudhary 	u64 data;
1295f4f5df23SVikas Chaudhary 	u32 high, low;
1296f4f5df23SVikas Chaudhary 
1297f4f5df23SVikas Chaudhary 	flashaddr = memaddr = ha->hw.flt_region_bootload;
1298f4f5df23SVikas Chaudhary 	size = (image_start - flashaddr) / 8;
1299f4f5df23SVikas Chaudhary 
1300f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
1301f4f5df23SVikas Chaudhary 	    ha->host_no, __func__, flashaddr, image_start));
1302f4f5df23SVikas Chaudhary 
1303f4f5df23SVikas Chaudhary 	for (i = 0; i < size; i++) {
1304f8086f4fSVikas Chaudhary 		if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1305f8086f4fSVikas Chaudhary 		    (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
1306f4f5df23SVikas Chaudhary 		    (int *)&high))) {
13074cd83cbeSLalit Chandivade 			rval = -1;
13084cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
1309f4f5df23SVikas Chaudhary 		}
1310f4f5df23SVikas Chaudhary 		data = ((u64)high << 32) | low ;
1311f8086f4fSVikas Chaudhary 		rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
13124cd83cbeSLalit Chandivade 		if (rval)
13134cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
13144cd83cbeSLalit Chandivade 
1315f4f5df23SVikas Chaudhary 		flashaddr += 8;
1316f4f5df23SVikas Chaudhary 		memaddr   += 8;
1317f4f5df23SVikas Chaudhary 
1318f4f5df23SVikas Chaudhary 		if (i % 0x1000 == 0)
1319f4f5df23SVikas Chaudhary 			msleep(1);
1320f4f5df23SVikas Chaudhary 
1321f4f5df23SVikas Chaudhary 	}
1322f4f5df23SVikas Chaudhary 
1323f4f5df23SVikas Chaudhary 	udelay(100);
1324f4f5df23SVikas Chaudhary 
1325f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1326f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1327f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1328f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1329f4f5df23SVikas Chaudhary 
13304cd83cbeSLalit Chandivade exit_load_from_flash:
13314cd83cbeSLalit Chandivade 	return rval;
1332f4f5df23SVikas Chaudhary }
1333f4f5df23SVikas Chaudhary 
1334f8086f4fSVikas Chaudhary static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
1335f4f5df23SVikas Chaudhary {
1336f4f5df23SVikas Chaudhary 	u32 rst;
1337f4f5df23SVikas Chaudhary 
1338f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1339f8086f4fSVikas Chaudhary 	if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
1340f4f5df23SVikas Chaudhary 		printk(KERN_WARNING "%s: Error during CRB Initialization\n",
1341f4f5df23SVikas Chaudhary 		    __func__);
1342f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1343f4f5df23SVikas Chaudhary 	}
1344f4f5df23SVikas Chaudhary 
1345f4f5df23SVikas Chaudhary 	udelay(500);
1346f4f5df23SVikas Chaudhary 
1347f4f5df23SVikas Chaudhary 	/* at this point, QM is in reset. This could be a problem if there are
1348f4f5df23SVikas Chaudhary 	 * incoming d* transition queue messages. QM/PCIE could wedge.
1349f4f5df23SVikas Chaudhary 	 * To get around this, QM is brought out of reset.
1350f4f5df23SVikas Chaudhary 	 */
1351f4f5df23SVikas Chaudhary 
1352f8086f4fSVikas Chaudhary 	rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
1353f4f5df23SVikas Chaudhary 	/* unreset qm */
1354f4f5df23SVikas Chaudhary 	rst &= ~(1 << 28);
1355f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
1356f4f5df23SVikas Chaudhary 
1357f8086f4fSVikas Chaudhary 	if (qla4_82xx_load_from_flash(ha, image_start)) {
1358f4f5df23SVikas Chaudhary 		printk("%s: Error trying to load fw from flash!\n", __func__);
1359f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1360f4f5df23SVikas Chaudhary 	}
1361f4f5df23SVikas Chaudhary 
1362f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1363f4f5df23SVikas Chaudhary }
1364f4f5df23SVikas Chaudhary 
1365f4f5df23SVikas Chaudhary int
1366f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
1367f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1368f4f5df23SVikas Chaudhary {
1369f4f5df23SVikas Chaudhary 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1370f4f5df23SVikas Chaudhary 	int shift_amount;
1371f4f5df23SVikas Chaudhary 	uint32_t temp;
1372f4f5df23SVikas Chaudhary 	uint64_t off8, val, mem_crb, word[2] = {0, 0};
1373f4f5df23SVikas Chaudhary 
1374f4f5df23SVikas Chaudhary 	/*
1375f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1376f4f5df23SVikas Chaudhary 	 */
1377f4f5df23SVikas Chaudhary 
1378de8c72daSVikas Chaudhary 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1379f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1380f4f5df23SVikas Chaudhary 	else {
1381f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1382f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1383f8086f4fSVikas Chaudhary 			return qla4_82xx_pci_mem_read_direct(ha,
1384f4f5df23SVikas Chaudhary 					off, data, size);
1385f4f5df23SVikas Chaudhary 	}
1386f4f5df23SVikas Chaudhary 
1387f4f5df23SVikas Chaudhary 
1388f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1389f4f5df23SVikas Chaudhary 	off0[0] = off & 0xf;
1390f4f5df23SVikas Chaudhary 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1391f4f5df23SVikas Chaudhary 	shift_amount = 4;
1392f4f5df23SVikas Chaudhary 
1393f4f5df23SVikas Chaudhary 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1394f4f5df23SVikas Chaudhary 	off0[1] = 0;
1395f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1396f4f5df23SVikas Chaudhary 
1397f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1398f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1399f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1400f4f5df23SVikas Chaudhary 		temp = 0;
1401f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1402f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_ENABLE;
1403f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1404c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_START_ENABLE;
1405f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1406f4f5df23SVikas Chaudhary 
1407f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1408f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1409f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1410f4f5df23SVikas Chaudhary 				break;
1411f4f5df23SVikas Chaudhary 		}
1412f4f5df23SVikas Chaudhary 
1413f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1414068237c8STej Parkash 			printk_ratelimited(KERN_ERR
1415068237c8STej Parkash 					   "%s: failed to read through agent\n",
1416068237c8STej Parkash 					   __func__);
1417f4f5df23SVikas Chaudhary 			break;
1418f4f5df23SVikas Chaudhary 		}
1419f4f5df23SVikas Chaudhary 
1420f4f5df23SVikas Chaudhary 		start = off0[i] >> 2;
1421f4f5df23SVikas Chaudhary 		end   = (off0[i] + sz[i] - 1) >> 2;
1422f4f5df23SVikas Chaudhary 		for (k = start; k <= end; k++) {
1423f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha,
1424f4f5df23SVikas Chaudhary 				mem_crb + MIU_TEST_AGT_RDDATA(k));
1425f4f5df23SVikas Chaudhary 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1426f4f5df23SVikas Chaudhary 		}
1427f4f5df23SVikas Chaudhary 	}
1428f4f5df23SVikas Chaudhary 
1429f4f5df23SVikas Chaudhary 	if (j >= MAX_CTL_CHECK)
1430f4f5df23SVikas Chaudhary 		return -1;
1431f4f5df23SVikas Chaudhary 
1432f4f5df23SVikas Chaudhary 	if ((off0[0] & 7) == 0) {
1433f4f5df23SVikas Chaudhary 		val = word[0];
1434f4f5df23SVikas Chaudhary 	} else {
1435f4f5df23SVikas Chaudhary 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1436f4f5df23SVikas Chaudhary 		((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1437f4f5df23SVikas Chaudhary 	}
1438f4f5df23SVikas Chaudhary 
1439f4f5df23SVikas Chaudhary 	switch (size) {
1440f4f5df23SVikas Chaudhary 	case 1:
1441f4f5df23SVikas Chaudhary 		*(uint8_t  *)data = val;
1442f4f5df23SVikas Chaudhary 		break;
1443f4f5df23SVikas Chaudhary 	case 2:
1444f4f5df23SVikas Chaudhary 		*(uint16_t *)data = val;
1445f4f5df23SVikas Chaudhary 		break;
1446f4f5df23SVikas Chaudhary 	case 4:
1447f4f5df23SVikas Chaudhary 		*(uint32_t *)data = val;
1448f4f5df23SVikas Chaudhary 		break;
1449f4f5df23SVikas Chaudhary 	case 8:
1450f4f5df23SVikas Chaudhary 		*(uint64_t *)data = val;
1451f4f5df23SVikas Chaudhary 		break;
1452f4f5df23SVikas Chaudhary 	}
1453f4f5df23SVikas Chaudhary 	return 0;
1454f4f5df23SVikas Chaudhary }
1455f4f5df23SVikas Chaudhary 
1456f4f5df23SVikas Chaudhary int
1457f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
1458f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1459f4f5df23SVikas Chaudhary {
1460f4f5df23SVikas Chaudhary 	int i, j, ret = 0, loop, sz[2], off0;
1461f4f5df23SVikas Chaudhary 	int scale, shift_amount, startword;
1462f4f5df23SVikas Chaudhary 	uint32_t temp;
1463f4f5df23SVikas Chaudhary 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1464f4f5df23SVikas Chaudhary 
1465f4f5df23SVikas Chaudhary 	/*
1466f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1467f4f5df23SVikas Chaudhary 	 */
1468de8c72daSVikas Chaudhary 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1469f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1470f4f5df23SVikas Chaudhary 	else {
1471f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1472f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1473f8086f4fSVikas Chaudhary 			return qla4_82xx_pci_mem_write_direct(ha,
1474f4f5df23SVikas Chaudhary 					off, data, size);
1475f4f5df23SVikas Chaudhary 	}
1476f4f5df23SVikas Chaudhary 
1477f4f5df23SVikas Chaudhary 	off0 = off & 0x7;
1478f4f5df23SVikas Chaudhary 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1479f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1480f4f5df23SVikas Chaudhary 
1481f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1482f4f5df23SVikas Chaudhary 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
1483f4f5df23SVikas Chaudhary 	shift_amount = 4;
1484f4f5df23SVikas Chaudhary 	scale = 2;
1485f4f5df23SVikas Chaudhary 	startword = (off & 0xf)/8;
1486f4f5df23SVikas Chaudhary 
1487f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1488f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_read_2M(ha, off8 +
1489f4f5df23SVikas Chaudhary 		    (i << shift_amount), &word[i * scale], 8))
1490f4f5df23SVikas Chaudhary 			return -1;
1491f4f5df23SVikas Chaudhary 	}
1492f4f5df23SVikas Chaudhary 
1493f4f5df23SVikas Chaudhary 	switch (size) {
1494f4f5df23SVikas Chaudhary 	case 1:
1495f4f5df23SVikas Chaudhary 		tmpw = *((uint8_t *)data);
1496f4f5df23SVikas Chaudhary 		break;
1497f4f5df23SVikas Chaudhary 	case 2:
1498f4f5df23SVikas Chaudhary 		tmpw = *((uint16_t *)data);
1499f4f5df23SVikas Chaudhary 		break;
1500f4f5df23SVikas Chaudhary 	case 4:
1501f4f5df23SVikas Chaudhary 		tmpw = *((uint32_t *)data);
1502f4f5df23SVikas Chaudhary 		break;
1503f4f5df23SVikas Chaudhary 	case 8:
1504f4f5df23SVikas Chaudhary 	default:
1505f4f5df23SVikas Chaudhary 		tmpw = *((uint64_t *)data);
1506f4f5df23SVikas Chaudhary 		break;
1507f4f5df23SVikas Chaudhary 	}
1508f4f5df23SVikas Chaudhary 
1509f4f5df23SVikas Chaudhary 	if (sz[0] == 8)
1510f4f5df23SVikas Chaudhary 		word[startword] = tmpw;
1511f4f5df23SVikas Chaudhary 	else {
1512f4f5df23SVikas Chaudhary 		word[startword] &=
1513f4f5df23SVikas Chaudhary 		    ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1514f4f5df23SVikas Chaudhary 		word[startword] |= tmpw << (off0 * 8);
1515f4f5df23SVikas Chaudhary 	}
1516f4f5df23SVikas Chaudhary 
1517f4f5df23SVikas Chaudhary 	if (sz[1] != 0) {
1518f4f5df23SVikas Chaudhary 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
1519f4f5df23SVikas Chaudhary 		word[startword+1] |= tmpw >> (sz[0] * 8);
1520f4f5df23SVikas Chaudhary 	}
1521f4f5df23SVikas Chaudhary 
1522f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1523f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1524f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1525f4f5df23SVikas Chaudhary 		temp = 0;
1526f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1527f4f5df23SVikas Chaudhary 		temp = word[i * scale] & 0xffffffff;
1528f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1529f4f5df23SVikas Chaudhary 		temp = (word[i * scale] >> 32) & 0xffffffff;
1530f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1531f4f5df23SVikas Chaudhary 		temp = word[i*scale + 1] & 0xffffffff;
1532f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
1533f4f5df23SVikas Chaudhary 		    temp);
1534f4f5df23SVikas Chaudhary 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
1535f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
1536f4f5df23SVikas Chaudhary 		    temp);
1537f4f5df23SVikas Chaudhary 
1538c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_WRITE_ENABLE;
1539f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1540c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_WRITE_START;
1541f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1542f4f5df23SVikas Chaudhary 
1543f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1544f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1545f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1546f4f5df23SVikas Chaudhary 				break;
1547f4f5df23SVikas Chaudhary 		}
1548f4f5df23SVikas Chaudhary 
1549f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1550f4f5df23SVikas Chaudhary 			if (printk_ratelimit())
1551f4f5df23SVikas Chaudhary 				ql4_printk(KERN_ERR, ha,
1552068237c8STej Parkash 					   "%s: failed to read through agent\n",
1553068237c8STej Parkash 					   __func__);
1554f4f5df23SVikas Chaudhary 			ret = -1;
1555f4f5df23SVikas Chaudhary 			break;
1556f4f5df23SVikas Chaudhary 		}
1557f4f5df23SVikas Chaudhary 	}
1558f4f5df23SVikas Chaudhary 
1559f4f5df23SVikas Chaudhary 	return ret;
1560f4f5df23SVikas Chaudhary }
1561f4f5df23SVikas Chaudhary 
1562f8086f4fSVikas Chaudhary static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
1563f4f5df23SVikas Chaudhary {
1564f4f5df23SVikas Chaudhary 	u32 val = 0;
1565f4f5df23SVikas Chaudhary 	int retries = 60;
1566f4f5df23SVikas Chaudhary 
1567f4f5df23SVikas Chaudhary 	if (!pegtune_val) {
1568f4f5df23SVikas Chaudhary 		do {
1569f8086f4fSVikas Chaudhary 			val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
1570f4f5df23SVikas Chaudhary 			if ((val == PHAN_INITIALIZE_COMPLETE) ||
1571f4f5df23SVikas Chaudhary 			    (val == PHAN_INITIALIZE_ACK))
1572f4f5df23SVikas Chaudhary 				return 0;
1573f4f5df23SVikas Chaudhary 			set_current_state(TASK_UNINTERRUPTIBLE);
1574f4f5df23SVikas Chaudhary 			schedule_timeout(500);
1575f4f5df23SVikas Chaudhary 
1576f4f5df23SVikas Chaudhary 		} while (--retries);
1577f4f5df23SVikas Chaudhary 
1578f4f5df23SVikas Chaudhary 		if (!retries) {
1579f8086f4fSVikas Chaudhary 			pegtune_val = qla4_82xx_rd_32(ha,
1580f4f5df23SVikas Chaudhary 				QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1581f4f5df23SVikas Chaudhary 			printk(KERN_WARNING "%s: init failed, "
1582f4f5df23SVikas Chaudhary 				"pegtune_val = %x\n", __func__, pegtune_val);
1583f4f5df23SVikas Chaudhary 			return -1;
1584f4f5df23SVikas Chaudhary 		}
1585f4f5df23SVikas Chaudhary 	}
1586f4f5df23SVikas Chaudhary 	return 0;
1587f4f5df23SVikas Chaudhary }
1588f4f5df23SVikas Chaudhary 
1589f8086f4fSVikas Chaudhary static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
1590f4f5df23SVikas Chaudhary {
1591f4f5df23SVikas Chaudhary 	uint32_t state = 0;
1592f4f5df23SVikas Chaudhary 	int loops = 0;
1593f4f5df23SVikas Chaudhary 
1594f4f5df23SVikas Chaudhary 	/* Window 1 call */
1595f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1596f8086f4fSVikas Chaudhary 	state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1597f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1598f4f5df23SVikas Chaudhary 
1599f4f5df23SVikas Chaudhary 	while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
1600f4f5df23SVikas Chaudhary 		udelay(100);
1601f4f5df23SVikas Chaudhary 		/* Window 1 call */
1602f4f5df23SVikas Chaudhary 		read_lock(&ha->hw_lock);
1603f8086f4fSVikas Chaudhary 		state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1604f4f5df23SVikas Chaudhary 		read_unlock(&ha->hw_lock);
1605f4f5df23SVikas Chaudhary 
1606f4f5df23SVikas Chaudhary 		loops++;
1607f4f5df23SVikas Chaudhary 	}
1608f4f5df23SVikas Chaudhary 
1609f4f5df23SVikas Chaudhary 	if (loops >= 30000) {
1610f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
1611f4f5df23SVikas Chaudhary 		    "Receive Peg initialization not complete: 0x%x.\n", state));
1612f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1613f4f5df23SVikas Chaudhary 	}
1614f4f5df23SVikas Chaudhary 
1615f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1616f4f5df23SVikas Chaudhary }
1617f4f5df23SVikas Chaudhary 
1618626115cdSAndrew Morton void
1619f4f5df23SVikas Chaudhary qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
1620f4f5df23SVikas Chaudhary {
1621f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1622f4f5df23SVikas Chaudhary 
162333693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
16246e7b4292SVikas Chaudhary 
16256e7b4292SVikas Chaudhary 	/*
1626b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16276e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16286e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16296e7b4292SVikas Chaudhary 	 */
1630b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16316e7b4292SVikas Chaudhary 		drv_active |= (1 << ha->func_num);
16326e7b4292SVikas Chaudhary 	else
1633f4f5df23SVikas Chaudhary 		drv_active |= (1 << (ha->func_num * 4));
16346e7b4292SVikas Chaudhary 
1635068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1636068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
163733693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1638f4f5df23SVikas Chaudhary }
1639f4f5df23SVikas Chaudhary 
1640f4f5df23SVikas Chaudhary void
1641f4f5df23SVikas Chaudhary qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
1642f4f5df23SVikas Chaudhary {
1643f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1644f4f5df23SVikas Chaudhary 
164533693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
16466e7b4292SVikas Chaudhary 
16476e7b4292SVikas Chaudhary 	/*
1648b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16496e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16506e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16516e7b4292SVikas Chaudhary 	 */
1652b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16536e7b4292SVikas Chaudhary 		drv_active &= ~(1 << (ha->func_num));
16546e7b4292SVikas Chaudhary 	else
1655f4f5df23SVikas Chaudhary 		drv_active &= ~(1 << (ha->func_num * 4));
16566e7b4292SVikas Chaudhary 
1657068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1658068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
165933693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1660f4f5df23SVikas Chaudhary }
1661f4f5df23SVikas Chaudhary 
166233693c7aSVikas Chaudhary inline int qla4_8xxx_need_reset(struct scsi_qla_host *ha)
1663f4f5df23SVikas Chaudhary {
16642232be0dSLalit Chandivade 	uint32_t drv_state, drv_active;
1665f4f5df23SVikas Chaudhary 	int rval;
1666f4f5df23SVikas Chaudhary 
166733693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
166833693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
16696e7b4292SVikas Chaudhary 
16706e7b4292SVikas Chaudhary 	/*
1671b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16726e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16736e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16746e7b4292SVikas Chaudhary 	 */
1675b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16766e7b4292SVikas Chaudhary 		rval = drv_state & (1 << ha->func_num);
16776e7b4292SVikas Chaudhary 	else
1678f4f5df23SVikas Chaudhary 		rval = drv_state & (1 << (ha->func_num * 4));
16796e7b4292SVikas Chaudhary 
16802232be0dSLalit Chandivade 	if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
16812232be0dSLalit Chandivade 		rval = 1;
16822232be0dSLalit Chandivade 
1683f4f5df23SVikas Chaudhary 	return rval;
1684f4f5df23SVikas Chaudhary }
1685f4f5df23SVikas Chaudhary 
16866e7b4292SVikas Chaudhary void qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
1687f4f5df23SVikas Chaudhary {
1688f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1689f4f5df23SVikas Chaudhary 
169033693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
16916e7b4292SVikas Chaudhary 
16926e7b4292SVikas Chaudhary 	/*
1693b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16946e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16956e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16966e7b4292SVikas Chaudhary 	 */
1697b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16986e7b4292SVikas Chaudhary 		drv_state |= (1 << ha->func_num);
16996e7b4292SVikas Chaudhary 	else
1700f4f5df23SVikas Chaudhary 		drv_state |= (1 << (ha->func_num * 4));
17016e7b4292SVikas Chaudhary 
1702068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1703068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
170433693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1705f4f5df23SVikas Chaudhary }
1706f4f5df23SVikas Chaudhary 
17076e7b4292SVikas Chaudhary void qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
1708f4f5df23SVikas Chaudhary {
1709f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1710f4f5df23SVikas Chaudhary 
171133693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
17126e7b4292SVikas Chaudhary 
17136e7b4292SVikas Chaudhary 	/*
1714b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
17156e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
17166e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
17176e7b4292SVikas Chaudhary 	 */
1718b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
17196e7b4292SVikas Chaudhary 		drv_state &= ~(1 << ha->func_num);
17206e7b4292SVikas Chaudhary 	else
1721f4f5df23SVikas Chaudhary 		drv_state &= ~(1 << (ha->func_num * 4));
17226e7b4292SVikas Chaudhary 
1723068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1724068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
172533693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1726f4f5df23SVikas Chaudhary }
1727f4f5df23SVikas Chaudhary 
1728f4f5df23SVikas Chaudhary static inline void
1729f4f5df23SVikas Chaudhary qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
1730f4f5df23SVikas Chaudhary {
1731f4f5df23SVikas Chaudhary 	uint32_t qsnt_state;
1732f4f5df23SVikas Chaudhary 
173333693c7aSVikas Chaudhary 	qsnt_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
17346e7b4292SVikas Chaudhary 
17356e7b4292SVikas Chaudhary 	/*
1736b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
17376e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
17386e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function.
17396e7b4292SVikas Chaudhary 	 */
1740b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
17416e7b4292SVikas Chaudhary 		qsnt_state |= (1 << ha->func_num);
17426e7b4292SVikas Chaudhary 	else
1743f4f5df23SVikas Chaudhary 		qsnt_state |= (2 << (ha->func_num * 4));
17446e7b4292SVikas Chaudhary 
174533693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, qsnt_state);
1746f4f5df23SVikas Chaudhary }
1747f4f5df23SVikas Chaudhary 
1748f4f5df23SVikas Chaudhary 
1749f4f5df23SVikas Chaudhary static int
1750f8086f4fSVikas Chaudhary qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
1751f4f5df23SVikas Chaudhary {
1752f4f5df23SVikas Chaudhary 	uint16_t lnk;
1753f4f5df23SVikas Chaudhary 
1754f4f5df23SVikas Chaudhary 	/* scrub dma mask expansion register */
1755f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
1756f4f5df23SVikas Chaudhary 
1757f4f5df23SVikas Chaudhary 	/* Overwrite stale initialization register values */
1758f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1759f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
1760f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
1761f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
1762f4f5df23SVikas Chaudhary 
1763f8086f4fSVikas Chaudhary 	if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
1764f4f5df23SVikas Chaudhary 		printk("%s: Error trying to start fw!\n", __func__);
1765f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1766f4f5df23SVikas Chaudhary 	}
1767f4f5df23SVikas Chaudhary 
1768f4f5df23SVikas Chaudhary 	/* Handshake with the card before we register the devices. */
1769f8086f4fSVikas Chaudhary 	if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
1770f4f5df23SVikas Chaudhary 		printk("%s: Error during card handshake!\n", __func__);
1771f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1772f4f5df23SVikas Chaudhary 	}
1773f4f5df23SVikas Chaudhary 
1774f4f5df23SVikas Chaudhary 	/* Negotiated Link width */
17755548bfd0SJiang Liu 	pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
1776f4f5df23SVikas Chaudhary 	ha->link_width = (lnk >> 4) & 0x3f;
1777f4f5df23SVikas Chaudhary 
1778f4f5df23SVikas Chaudhary 	/* Synchronize with Receive peg */
1779f8086f4fSVikas Chaudhary 	return qla4_82xx_rcvpeg_ready(ha);
1780f4f5df23SVikas Chaudhary }
1781f4f5df23SVikas Chaudhary 
178233693c7aSVikas Chaudhary int qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
1783f4f5df23SVikas Chaudhary {
1784f4f5df23SVikas Chaudhary 	int rval = QLA_ERROR;
1785f4f5df23SVikas Chaudhary 
1786f4f5df23SVikas Chaudhary 	/*
1787f4f5df23SVikas Chaudhary 	 * FW Load priority:
1788f4f5df23SVikas Chaudhary 	 * 1) Operational firmware residing in flash.
1789f4f5df23SVikas Chaudhary 	 * 2) Fail
1790f4f5df23SVikas Chaudhary 	 */
1791f4f5df23SVikas Chaudhary 
1792f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1793f4f5df23SVikas Chaudhary 	    "FW: Retrieving flash offsets from FLT/FDT ...\n");
1794f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_get_flash_info(ha);
1795f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS)
1796f4f5df23SVikas Chaudhary 		return rval;
1797f4f5df23SVikas Chaudhary 
1798f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1799f4f5df23SVikas Chaudhary 	    "FW: Attempting to load firmware from flash...\n");
1800f8086f4fSVikas Chaudhary 	rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
1801f4f5df23SVikas Chaudhary 
1802f581a3f7SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
1803f581a3f7SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
1804f581a3f7SVikas Chaudhary 		    " FAILED...\n");
1805f581a3f7SVikas Chaudhary 		return rval;
1806f581a3f7SVikas Chaudhary 	}
1807f4f5df23SVikas Chaudhary 
1808f4f5df23SVikas Chaudhary 	return rval;
1809f4f5df23SVikas Chaudhary }
1810f4f5df23SVikas Chaudhary 
181133693c7aSVikas Chaudhary void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
1812b25ee66fSShyam Sundar {
1813f8086f4fSVikas Chaudhary 	if (qla4_82xx_rom_lock(ha)) {
1814b25ee66fSShyam Sundar 		/* Someone else is holding the lock. */
1815b25ee66fSShyam Sundar 		dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
1816b25ee66fSShyam Sundar 	}
1817b25ee66fSShyam Sundar 
1818b25ee66fSShyam Sundar 	/*
1819b25ee66fSShyam Sundar 	 * Either we got the lock, or someone
1820b25ee66fSShyam Sundar 	 * else died while holding it.
1821b25ee66fSShyam Sundar 	 * In either case, unlock.
1822b25ee66fSShyam Sundar 	 */
1823f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
1824b25ee66fSShyam Sundar }
1825b25ee66fSShyam Sundar 
1826b1829789STej Parkash static uint32_t ql4_84xx_poll_wait_for_ready(struct scsi_qla_host *ha,
1827b1829789STej Parkash 					     uint32_t addr1, uint32_t mask)
1828b1829789STej Parkash {
1829b1829789STej Parkash 	unsigned long timeout;
1830b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
1831b1829789STej Parkash 	uint32_t temp;
1832b1829789STej Parkash 
1833b1829789STej Parkash 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1834b1829789STej Parkash 	do {
1835b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
1836b1829789STej Parkash 		if ((temp & mask) != 0)
1837b1829789STej Parkash 			break;
1838b1829789STej Parkash 
1839b1829789STej Parkash 		if (time_after_eq(jiffies, timeout)) {
1840b1829789STej Parkash 			ql4_printk(KERN_INFO, ha, "Error in processing rdmdio entry\n");
1841b1829789STej Parkash 			return QLA_ERROR;
1842b1829789STej Parkash 		}
1843b1829789STej Parkash 	} while (1);
1844b1829789STej Parkash 
1845b1829789STej Parkash 	return rval;
1846b1829789STej Parkash }
1847b1829789STej Parkash 
184802ccda2aSBaoyou Xie static uint32_t ql4_84xx_ipmdio_rd_reg(struct scsi_qla_host *ha, uint32_t addr1,
1849b1829789STej Parkash 				uint32_t addr3, uint32_t mask, uint32_t addr,
1850b1829789STej Parkash 				uint32_t *data_ptr)
1851b1829789STej Parkash {
1852b1829789STej Parkash 	int rval = QLA_SUCCESS;
1853b1829789STej Parkash 	uint32_t temp;
1854b1829789STej Parkash 	uint32_t data;
1855b1829789STej Parkash 
1856b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1857b1829789STej Parkash 	if (rval)
1858b1829789STej Parkash 		goto exit_ipmdio_rd_reg;
1859b1829789STej Parkash 
1860b1829789STej Parkash 	temp = (0x40000000 | addr);
1861b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, temp);
1862b1829789STej Parkash 
1863b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1864b1829789STej Parkash 	if (rval)
1865b1829789STej Parkash 		goto exit_ipmdio_rd_reg;
1866b1829789STej Parkash 
1867b1829789STej Parkash 	ha->isp_ops->rd_reg_indirect(ha, addr3, &data);
1868b1829789STej Parkash 	*data_ptr = data;
1869b1829789STej Parkash 
1870b1829789STej Parkash exit_ipmdio_rd_reg:
1871b1829789STej Parkash 	return rval;
1872b1829789STej Parkash }
1873b1829789STej Parkash 
1874b1829789STej Parkash 
1875b1829789STej Parkash static uint32_t ql4_84xx_poll_wait_ipmdio_bus_idle(struct scsi_qla_host *ha,
1876b1829789STej Parkash 						    uint32_t addr1,
1877b1829789STej Parkash 						    uint32_t addr2,
1878b1829789STej Parkash 						    uint32_t addr3,
1879b1829789STej Parkash 						    uint32_t mask)
1880b1829789STej Parkash {
1881b1829789STej Parkash 	unsigned long timeout;
1882b1829789STej Parkash 	uint32_t temp;
1883b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
1884b1829789STej Parkash 
1885b1829789STej Parkash 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1886b1829789STej Parkash 	do {
1887b1829789STej Parkash 		ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3, mask, addr2, &temp);
1888b1829789STej Parkash 		if ((temp & 0x1) != 1)
1889b1829789STej Parkash 			break;
1890b1829789STej Parkash 		if (time_after_eq(jiffies, timeout)) {
1891b1829789STej Parkash 			ql4_printk(KERN_INFO, ha, "Error in processing mdiobus idle\n");
1892b1829789STej Parkash 			return QLA_ERROR;
1893b1829789STej Parkash 		}
1894b1829789STej Parkash 	} while (1);
1895b1829789STej Parkash 
1896b1829789STej Parkash 	return rval;
1897b1829789STej Parkash }
1898b1829789STej Parkash 
1899b1829789STej Parkash static int ql4_84xx_ipmdio_wr_reg(struct scsi_qla_host *ha,
1900b1829789STej Parkash 				  uint32_t addr1, uint32_t addr3,
1901b1829789STej Parkash 				  uint32_t mask, uint32_t addr,
1902b1829789STej Parkash 				  uint32_t value)
1903b1829789STej Parkash {
1904b1829789STej Parkash 	int rval = QLA_SUCCESS;
1905b1829789STej Parkash 
1906b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1907b1829789STej Parkash 	if (rval)
1908b1829789STej Parkash 		goto exit_ipmdio_wr_reg;
1909b1829789STej Parkash 
1910b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr3, value);
1911b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, addr);
1912b1829789STej Parkash 
1913b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1914b1829789STej Parkash 	if (rval)
1915b1829789STej Parkash 		goto exit_ipmdio_wr_reg;
1916b1829789STej Parkash 
1917b1829789STej Parkash exit_ipmdio_wr_reg:
1918b1829789STej Parkash 	return rval;
1919b1829789STej Parkash }
1920b1829789STej Parkash 
1921068237c8STej Parkash static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
19227664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
1923068237c8STej Parkash 				uint32_t **d_ptr)
1924068237c8STej Parkash {
1925068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
19267664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_crb *crb_hdr;
1927068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1928068237c8STej Parkash 
1929068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
19307664a1fdSVikas Chaudhary 	crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
1931068237c8STej Parkash 	r_addr = crb_hdr->addr;
1932068237c8STej Parkash 	r_stride = crb_hdr->crb_strd.addr_stride;
1933068237c8STej Parkash 	loop_cnt = crb_hdr->op_count;
1934068237c8STej Parkash 
1935068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
193633693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
1937068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_addr);
1938068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1939068237c8STej Parkash 		r_addr += r_stride;
1940068237c8STej Parkash 	}
1941068237c8STej Parkash 	*d_ptr = data_ptr;
1942068237c8STej Parkash }
1943068237c8STej Parkash 
194441f79bdeSSantosh Vernekar static int qla4_83xx_check_dma_engine_state(struct scsi_qla_host *ha)
194541f79bdeSSantosh Vernekar {
194641f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
194741f79bdeSSantosh Vernekar 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
194841f79bdeSSantosh Vernekar 	uint64_t dma_base_addr = 0;
194941f79bdeSSantosh Vernekar 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
195041f79bdeSSantosh Vernekar 
195141f79bdeSSantosh Vernekar 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
195241f79bdeSSantosh Vernekar 							ha->fw_dump_tmplt_hdr;
195341f79bdeSSantosh Vernekar 	dma_eng_num =
195441f79bdeSSantosh Vernekar 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
195541f79bdeSSantosh Vernekar 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
195641f79bdeSSantosh Vernekar 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
195741f79bdeSSantosh Vernekar 
195841f79bdeSSantosh Vernekar 	/* Read the pex-dma's command-status-and-control register. */
195941f79bdeSSantosh Vernekar 	rval = ha->isp_ops->rd_reg_indirect(ha,
196041f79bdeSSantosh Vernekar 			(dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
196141f79bdeSSantosh Vernekar 			&cmd_sts_and_cntrl);
196241f79bdeSSantosh Vernekar 
196341f79bdeSSantosh Vernekar 	if (rval)
196441f79bdeSSantosh Vernekar 		return QLA_ERROR;
196541f79bdeSSantosh Vernekar 
196641f79bdeSSantosh Vernekar 	/* Check if requested pex-dma engine is available. */
196741f79bdeSSantosh Vernekar 	if (cmd_sts_and_cntrl & BIT_31)
196841f79bdeSSantosh Vernekar 		return QLA_SUCCESS;
196941f79bdeSSantosh Vernekar 	else
197041f79bdeSSantosh Vernekar 		return QLA_ERROR;
197141f79bdeSSantosh Vernekar }
197241f79bdeSSantosh Vernekar 
197341f79bdeSSantosh Vernekar static int qla4_83xx_start_pex_dma(struct scsi_qla_host *ha,
197441f79bdeSSantosh Vernekar 			   struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr)
197541f79bdeSSantosh Vernekar {
197641f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS, wait = 0;
197741f79bdeSSantosh Vernekar 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
197841f79bdeSSantosh Vernekar 	uint64_t dma_base_addr = 0;
197941f79bdeSSantosh Vernekar 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
198041f79bdeSSantosh Vernekar 
198141f79bdeSSantosh Vernekar 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
198241f79bdeSSantosh Vernekar 							ha->fw_dump_tmplt_hdr;
198341f79bdeSSantosh Vernekar 	dma_eng_num =
198441f79bdeSSantosh Vernekar 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
198541f79bdeSSantosh Vernekar 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
198641f79bdeSSantosh Vernekar 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
198741f79bdeSSantosh Vernekar 
198841f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
198941f79bdeSSantosh Vernekar 				dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_LOW,
199041f79bdeSSantosh Vernekar 				m_hdr->desc_card_addr);
199141f79bdeSSantosh Vernekar 	if (rval)
199241f79bdeSSantosh Vernekar 		goto error_exit;
199341f79bdeSSantosh Vernekar 
199441f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
199541f79bdeSSantosh Vernekar 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_HIGH, 0);
199641f79bdeSSantosh Vernekar 	if (rval)
199741f79bdeSSantosh Vernekar 		goto error_exit;
199841f79bdeSSantosh Vernekar 
199941f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
200041f79bdeSSantosh Vernekar 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL,
200141f79bdeSSantosh Vernekar 			      m_hdr->start_dma_cmd);
200241f79bdeSSantosh Vernekar 	if (rval)
200341f79bdeSSantosh Vernekar 		goto error_exit;
200441f79bdeSSantosh Vernekar 
200541f79bdeSSantosh Vernekar 	/* Wait for dma operation to complete. */
200641f79bdeSSantosh Vernekar 	for (wait = 0; wait < QLA83XX_PEX_DMA_MAX_WAIT; wait++) {
200741f79bdeSSantosh Vernekar 		rval = ha->isp_ops->rd_reg_indirect(ha,
200841f79bdeSSantosh Vernekar 			    (dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
200941f79bdeSSantosh Vernekar 			    &cmd_sts_and_cntrl);
201041f79bdeSSantosh Vernekar 		if (rval)
201141f79bdeSSantosh Vernekar 			goto error_exit;
201241f79bdeSSantosh Vernekar 
201341f79bdeSSantosh Vernekar 		if ((cmd_sts_and_cntrl & BIT_1) == 0)
201441f79bdeSSantosh Vernekar 			break;
201541f79bdeSSantosh Vernekar 		else
201641f79bdeSSantosh Vernekar 			udelay(10);
201741f79bdeSSantosh Vernekar 	}
201841f79bdeSSantosh Vernekar 
201941f79bdeSSantosh Vernekar 	/* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
202041f79bdeSSantosh Vernekar 	if (wait >= QLA83XX_PEX_DMA_MAX_WAIT) {
202141f79bdeSSantosh Vernekar 		rval = QLA_ERROR;
202241f79bdeSSantosh Vernekar 		goto error_exit;
202341f79bdeSSantosh Vernekar 	}
202441f79bdeSSantosh Vernekar 
202541f79bdeSSantosh Vernekar error_exit:
202641f79bdeSSantosh Vernekar 	return rval;
202741f79bdeSSantosh Vernekar }
202841f79bdeSSantosh Vernekar 
20293c3cab17STej Parkash static int qla4_8xxx_minidump_pex_dma_read(struct scsi_qla_host *ha,
203041f79bdeSSantosh Vernekar 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
203141f79bdeSSantosh Vernekar 				uint32_t **d_ptr)
203241f79bdeSSantosh Vernekar {
203341f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
203441f79bdeSSantosh Vernekar 	struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
203541f79bdeSSantosh Vernekar 	uint32_t size, read_size;
203641f79bdeSSantosh Vernekar 	uint8_t *data_ptr = (uint8_t *)*d_ptr;
203741f79bdeSSantosh Vernekar 	void *rdmem_buffer = NULL;
203841f79bdeSSantosh Vernekar 	dma_addr_t rdmem_dma;
203941f79bdeSSantosh Vernekar 	struct qla4_83xx_pex_dma_descriptor dma_desc;
204041f79bdeSSantosh Vernekar 
204141f79bdeSSantosh Vernekar 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
204241f79bdeSSantosh Vernekar 
204341f79bdeSSantosh Vernekar 	rval = qla4_83xx_check_dma_engine_state(ha);
204441f79bdeSSantosh Vernekar 	if (rval != QLA_SUCCESS) {
204541f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
204641f79bdeSSantosh Vernekar 				  "%s: DMA engine not available. Fallback to rdmem-read.\n",
204741f79bdeSSantosh Vernekar 				  __func__));
204841f79bdeSSantosh Vernekar 		return QLA_ERROR;
204941f79bdeSSantosh Vernekar 	}
205041f79bdeSSantosh Vernekar 
205141f79bdeSSantosh Vernekar 	m_hdr = (struct qla4_83xx_minidump_entry_rdmem_pex_dma *)entry_hdr;
205241f79bdeSSantosh Vernekar 	rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
205341f79bdeSSantosh Vernekar 					  QLA83XX_PEX_DMA_READ_SIZE,
205441f79bdeSSantosh Vernekar 					  &rdmem_dma, GFP_KERNEL);
205541f79bdeSSantosh Vernekar 	if (!rdmem_buffer) {
205641f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
205741f79bdeSSantosh Vernekar 				  "%s: Unable to allocate rdmem dma buffer\n",
205841f79bdeSSantosh Vernekar 				  __func__));
205941f79bdeSSantosh Vernekar 		return QLA_ERROR;
206041f79bdeSSantosh Vernekar 	}
206141f79bdeSSantosh Vernekar 
206241f79bdeSSantosh Vernekar 	/* Prepare pex-dma descriptor to be written to MS memory. */
206341f79bdeSSantosh Vernekar 	/* dma-desc-cmd layout:
206441f79bdeSSantosh Vernekar 	 *              0-3: dma-desc-cmd 0-3
206541f79bdeSSantosh Vernekar 	 *              4-7: pcid function number
206641f79bdeSSantosh Vernekar 	 *              8-15: dma-desc-cmd 8-15
206741f79bdeSSantosh Vernekar 	 */
206841f79bdeSSantosh Vernekar 	dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
206941f79bdeSSantosh Vernekar 	dma_desc.cmd.dma_desc_cmd |= ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
207041f79bdeSSantosh Vernekar 	dma_desc.dma_bus_addr = rdmem_dma;
207141f79bdeSSantosh Vernekar 
207241f79bdeSSantosh Vernekar 	size = 0;
207341f79bdeSSantosh Vernekar 	read_size = 0;
207441f79bdeSSantosh Vernekar 	/*
207541f79bdeSSantosh Vernekar 	 * Perform rdmem operation using pex-dma.
207641f79bdeSSantosh Vernekar 	 * Prepare dma in chunks of QLA83XX_PEX_DMA_READ_SIZE.
207741f79bdeSSantosh Vernekar 	 */
207841f79bdeSSantosh Vernekar 	while (read_size < m_hdr->read_data_size) {
207941f79bdeSSantosh Vernekar 		if (m_hdr->read_data_size - read_size >=
208041f79bdeSSantosh Vernekar 		    QLA83XX_PEX_DMA_READ_SIZE)
208141f79bdeSSantosh Vernekar 			size = QLA83XX_PEX_DMA_READ_SIZE;
208241f79bdeSSantosh Vernekar 		else {
208341f79bdeSSantosh Vernekar 			size = (m_hdr->read_data_size - read_size);
208441f79bdeSSantosh Vernekar 
208541f79bdeSSantosh Vernekar 			if (rdmem_buffer)
208641f79bdeSSantosh Vernekar 				dma_free_coherent(&ha->pdev->dev,
208741f79bdeSSantosh Vernekar 						  QLA83XX_PEX_DMA_READ_SIZE,
208841f79bdeSSantosh Vernekar 						  rdmem_buffer, rdmem_dma);
208941f79bdeSSantosh Vernekar 
209041f79bdeSSantosh Vernekar 			rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev, size,
209141f79bdeSSantosh Vernekar 							  &rdmem_dma,
209241f79bdeSSantosh Vernekar 							  GFP_KERNEL);
209341f79bdeSSantosh Vernekar 			if (!rdmem_buffer) {
209441f79bdeSSantosh Vernekar 				DEBUG2(ql4_printk(KERN_INFO, ha,
209541f79bdeSSantosh Vernekar 						  "%s: Unable to allocate rdmem dma buffer\n",
209641f79bdeSSantosh Vernekar 						  __func__));
209741f79bdeSSantosh Vernekar 				return QLA_ERROR;
209841f79bdeSSantosh Vernekar 			}
209941f79bdeSSantosh Vernekar 			dma_desc.dma_bus_addr = rdmem_dma;
210041f79bdeSSantosh Vernekar 		}
210141f79bdeSSantosh Vernekar 
210241f79bdeSSantosh Vernekar 		dma_desc.src_addr = m_hdr->read_addr + read_size;
210341f79bdeSSantosh Vernekar 		dma_desc.cmd.read_data_size = size;
210441f79bdeSSantosh Vernekar 
210541f79bdeSSantosh Vernekar 		/* Prepare: Write pex-dma descriptor to MS memory. */
21063c3cab17STej Parkash 		rval = qla4_8xxx_ms_mem_write_128b(ha,
210741f79bdeSSantosh Vernekar 			      (uint64_t)m_hdr->desc_card_addr,
210841f79bdeSSantosh Vernekar 			      (uint32_t *)&dma_desc,
210941f79bdeSSantosh Vernekar 			      (sizeof(struct qla4_83xx_pex_dma_descriptor)/16));
21109c4f8d92SVikas Chaudhary 		if (rval != QLA_SUCCESS) {
211141f79bdeSSantosh Vernekar 			ql4_printk(KERN_INFO, ha,
211241f79bdeSSantosh Vernekar 				   "%s: Error writing rdmem-dma-init to MS !!!\n",
211341f79bdeSSantosh Vernekar 				   __func__);
211441f79bdeSSantosh Vernekar 			goto error_exit;
211541f79bdeSSantosh Vernekar 		}
211641f79bdeSSantosh Vernekar 
211741f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
211841f79bdeSSantosh Vernekar 				  "%s: Dma-desc: Instruct for rdmem dma (size 0x%x).\n",
211941f79bdeSSantosh Vernekar 				  __func__, size));
212041f79bdeSSantosh Vernekar 		/* Execute: Start pex-dma operation. */
212141f79bdeSSantosh Vernekar 		rval = qla4_83xx_start_pex_dma(ha, m_hdr);
212241f79bdeSSantosh Vernekar 		if (rval != QLA_SUCCESS) {
212341f79bdeSSantosh Vernekar 			DEBUG2(ql4_printk(KERN_INFO, ha,
212441f79bdeSSantosh Vernekar 					  "scsi(%ld): start-pex-dma failed rval=0x%x\n",
212541f79bdeSSantosh Vernekar 					  ha->host_no, rval));
212641f79bdeSSantosh Vernekar 			goto error_exit;
212741f79bdeSSantosh Vernekar 		}
212841f79bdeSSantosh Vernekar 
212941f79bdeSSantosh Vernekar 		memcpy(data_ptr, rdmem_buffer, size);
213041f79bdeSSantosh Vernekar 		data_ptr += size;
213141f79bdeSSantosh Vernekar 		read_size += size;
213241f79bdeSSantosh Vernekar 	}
213341f79bdeSSantosh Vernekar 
213441f79bdeSSantosh Vernekar 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
213541f79bdeSSantosh Vernekar 
213641f79bdeSSantosh Vernekar 	*d_ptr = (uint32_t *)data_ptr;
213741f79bdeSSantosh Vernekar 
213841f79bdeSSantosh Vernekar error_exit:
213941f79bdeSSantosh Vernekar 	if (rdmem_buffer)
214041f79bdeSSantosh Vernekar 		dma_free_coherent(&ha->pdev->dev, size, rdmem_buffer,
214141f79bdeSSantosh Vernekar 				  rdmem_dma);
214241f79bdeSSantosh Vernekar 
214341f79bdeSSantosh Vernekar 	return rval;
214441f79bdeSSantosh Vernekar }
214541f79bdeSSantosh Vernekar 
2146068237c8STej Parkash static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
21477664a1fdSVikas Chaudhary 				 struct qla8xxx_minidump_entry_hdr *entry_hdr,
2148068237c8STej Parkash 				 uint32_t **d_ptr)
2149068237c8STej Parkash {
2150068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
2151068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2152068237c8STej Parkash 	unsigned long p_wait, w_time, p_mask;
2153068237c8STej Parkash 	uint32_t c_value_w, c_value_r;
21547664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2155068237c8STej Parkash 	int rval = QLA_ERROR;
2156068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2157068237c8STej Parkash 
2158068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
21597664a1fdSVikas Chaudhary 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2160068237c8STej Parkash 
2161068237c8STej Parkash 	loop_count = cache_hdr->op_count;
2162068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
2163068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
2164068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
2165068237c8STej Parkash 
2166068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
2167068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2168068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2169068237c8STej Parkash 	p_wait = cache_hdr->cache_ctrl.poll_wait;
2170068237c8STej Parkash 	p_mask = cache_hdr->cache_ctrl.poll_mask;
2171068237c8STej Parkash 
2172068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
217333693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
2174068237c8STej Parkash 
2175068237c8STej Parkash 		if (c_value_w)
217633693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2177068237c8STej Parkash 
2178068237c8STej Parkash 		if (p_mask) {
2179068237c8STej Parkash 			w_time = jiffies + p_wait;
2180068237c8STej Parkash 			do {
218133693c7aSVikas Chaudhary 				ha->isp_ops->rd_reg_indirect(ha, c_addr,
218233693c7aSVikas Chaudhary 							     &c_value_r);
2183068237c8STej Parkash 				if ((c_value_r & p_mask) == 0) {
2184068237c8STej Parkash 					break;
2185068237c8STej Parkash 				} else if (time_after_eq(jiffies, w_time)) {
2186068237c8STej Parkash 					/* capturing dump failed */
2187068237c8STej Parkash 					return rval;
2188068237c8STej Parkash 				}
2189068237c8STej Parkash 			} while (1);
2190068237c8STej Parkash 		}
2191068237c8STej Parkash 
2192068237c8STej Parkash 		addr = r_addr;
2193068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
219433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2195068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2196068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
2197068237c8STej Parkash 		}
2198068237c8STej Parkash 
2199068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2200068237c8STej Parkash 	}
2201068237c8STej Parkash 	*d_ptr = data_ptr;
2202068237c8STej Parkash 	return QLA_SUCCESS;
2203068237c8STej Parkash }
2204068237c8STej Parkash 
2205068237c8STej Parkash static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
22067664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr)
2207068237c8STej Parkash {
22087664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_crb *crb_entry;
2209068237c8STej Parkash 	uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
2210068237c8STej Parkash 	uint32_t crb_addr;
2211068237c8STej Parkash 	unsigned long wtime;
2212068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
2213068237c8STej Parkash 	int i;
2214068237c8STej Parkash 
2215068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2216068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
2217068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
22187664a1fdSVikas Chaudhary 	crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
2219068237c8STej Parkash 
2220068237c8STej Parkash 	crb_addr = crb_entry->addr;
2221068237c8STej Parkash 	for (i = 0; i < crb_entry->op_count; i++) {
2222068237c8STej Parkash 		opcode = crb_entry->crb_ctrl.opcode;
2223de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_WR) {
222433693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr,
222533693c7aSVikas Chaudhary 						     crb_entry->value_1);
2226de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_WR;
2227068237c8STej Parkash 		}
2228de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_RW) {
222933693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
223033693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2231de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_RW;
2232068237c8STej Parkash 		}
2233de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_AND) {
223433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2235068237c8STej Parkash 			read_value &= crb_entry->value_2;
2236de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_AND;
2237de8c72daSVikas Chaudhary 			if (opcode & QLA8XXX_DBG_OPCODE_OR) {
2238068237c8STej Parkash 				read_value |= crb_entry->value_3;
2239de8c72daSVikas Chaudhary 				opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2240068237c8STej Parkash 			}
224133693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2242068237c8STej Parkash 		}
2243de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_OR) {
224433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2245068237c8STej Parkash 			read_value |= crb_entry->value_3;
224633693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2247de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2248068237c8STej Parkash 		}
2249de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
2250068237c8STej Parkash 			poll_time = crb_entry->crb_strd.poll_timeout;
2251068237c8STej Parkash 			wtime = jiffies + poll_time;
225233693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2253068237c8STej Parkash 
2254068237c8STej Parkash 			do {
2255068237c8STej Parkash 				if ((read_value & crb_entry->value_2) ==
225633693c7aSVikas Chaudhary 				    crb_entry->value_1) {
2257068237c8STej Parkash 					break;
225833693c7aSVikas Chaudhary 				} else if (time_after_eq(jiffies, wtime)) {
2259068237c8STej Parkash 					/* capturing dump failed */
2260068237c8STej Parkash 					rval = QLA_ERROR;
2261068237c8STej Parkash 					break;
226233693c7aSVikas Chaudhary 				} else {
226333693c7aSVikas Chaudhary 					ha->isp_ops->rd_reg_indirect(ha,
226433693c7aSVikas Chaudhary 							crb_addr, &read_value);
226533693c7aSVikas Chaudhary 				}
2266068237c8STej Parkash 			} while (1);
2267de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
2268068237c8STej Parkash 		}
2269068237c8STej Parkash 
2270de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
2271068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
2272068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
2273068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
2274068237c8STej Parkash 			} else {
2275068237c8STej Parkash 				addr = crb_addr;
2276068237c8STej Parkash 			}
2277068237c8STej Parkash 
227833693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &read_value);
2279068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
2280068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
2281de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
2282068237c8STej Parkash 		}
2283068237c8STej Parkash 
2284de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
2285068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
2286068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
2287068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
2288068237c8STej Parkash 			} else {
2289068237c8STej Parkash 				addr = crb_addr;
2290068237c8STej Parkash 			}
2291068237c8STej Parkash 
2292068237c8STej Parkash 			if (crb_entry->crb_ctrl.state_index_v) {
2293068237c8STej Parkash 				index = crb_entry->crb_ctrl.state_index_v;
2294068237c8STej Parkash 				read_value =
2295068237c8STej Parkash 					tmplt_hdr->saved_state_array[index];
2296068237c8STej Parkash 			} else {
2297068237c8STej Parkash 				read_value = crb_entry->value_1;
2298068237c8STej Parkash 			}
2299068237c8STej Parkash 
230033693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, addr, read_value);
2301de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
2302068237c8STej Parkash 		}
2303068237c8STej Parkash 
2304de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
2305068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
2306068237c8STej Parkash 			read_value = tmplt_hdr->saved_state_array[index];
2307068237c8STej Parkash 			read_value <<= crb_entry->crb_ctrl.shl;
2308068237c8STej Parkash 			read_value >>= crb_entry->crb_ctrl.shr;
2309068237c8STej Parkash 			if (crb_entry->value_2)
2310068237c8STej Parkash 				read_value &= crb_entry->value_2;
2311068237c8STej Parkash 			read_value |= crb_entry->value_3;
2312068237c8STej Parkash 			read_value += crb_entry->value_1;
2313068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
2314de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
2315068237c8STej Parkash 		}
2316068237c8STej Parkash 		crb_addr += crb_entry->crb_strd.addr_stride;
2317068237c8STej Parkash 	}
2318068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
2319068237c8STej Parkash 	return rval;
2320068237c8STej Parkash }
2321068237c8STej Parkash 
2322068237c8STej Parkash static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
23237664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2324068237c8STej Parkash 				uint32_t **d_ptr)
2325068237c8STej Parkash {
2326068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
23277664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
2328068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2329068237c8STej Parkash 
2330068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
23317664a1fdSVikas Chaudhary 	ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
2332068237c8STej Parkash 	r_addr = ocm_hdr->read_addr;
2333068237c8STej Parkash 	r_stride = ocm_hdr->read_addr_stride;
2334068237c8STej Parkash 	loop_cnt = ocm_hdr->op_count;
2335068237c8STej Parkash 
2336068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2337068237c8STej Parkash 			  "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
2338068237c8STej Parkash 			  __func__, r_addr, r_stride, loop_cnt));
2339068237c8STej Parkash 
2340068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
2341068237c8STej Parkash 		r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
2342068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2343068237c8STej Parkash 		r_addr += r_stride;
2344068237c8STej Parkash 	}
2345068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
234626fdf922SVikas Chaudhary 		__func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
2347068237c8STej Parkash 	*d_ptr = data_ptr;
2348068237c8STej Parkash }
2349068237c8STej Parkash 
2350068237c8STej Parkash static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
23517664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2352068237c8STej Parkash 				uint32_t **d_ptr)
2353068237c8STej Parkash {
2354068237c8STej Parkash 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
23557664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_mux *mux_hdr;
2356068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2357068237c8STej Parkash 
2358068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
23597664a1fdSVikas Chaudhary 	mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
2360068237c8STej Parkash 	r_addr = mux_hdr->read_addr;
2361068237c8STej Parkash 	s_addr = mux_hdr->select_addr;
2362068237c8STej Parkash 	s_stride = mux_hdr->select_value_stride;
2363068237c8STej Parkash 	s_value = mux_hdr->select_value;
2364068237c8STej Parkash 	loop_cnt = mux_hdr->op_count;
2365068237c8STej Parkash 
2366068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
236733693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
236833693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2369068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(s_value);
2370068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2371068237c8STej Parkash 		s_value += s_stride;
2372068237c8STej Parkash 	}
2373068237c8STej Parkash 	*d_ptr = data_ptr;
2374068237c8STej Parkash }
2375068237c8STej Parkash 
2376068237c8STej Parkash static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
23777664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2378068237c8STej Parkash 				uint32_t **d_ptr)
2379068237c8STej Parkash {
2380068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
2381068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2382068237c8STej Parkash 	uint32_t c_value_w;
23837664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2384068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2385068237c8STej Parkash 
23867664a1fdSVikas Chaudhary 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2387068237c8STej Parkash 	loop_count = cache_hdr->op_count;
2388068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
2389068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
2390068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
2391068237c8STej Parkash 
2392068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
2393068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2394068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2395068237c8STej Parkash 
2396068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
239733693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
239833693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2399068237c8STej Parkash 		addr = r_addr;
2400068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
240133693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2402068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2403068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
2404068237c8STej Parkash 		}
2405068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2406068237c8STej Parkash 	}
2407068237c8STej Parkash 	*d_ptr = data_ptr;
2408068237c8STej Parkash }
2409068237c8STej Parkash 
2410068237c8STej Parkash static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
24117664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2412068237c8STej Parkash 				uint32_t **d_ptr)
2413068237c8STej Parkash {
2414068237c8STej Parkash 	uint32_t s_addr, r_addr;
2415068237c8STej Parkash 	uint32_t r_stride, r_value, r_cnt, qid = 0;
2416068237c8STej Parkash 	uint32_t i, k, loop_cnt;
24177664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_queue *q_hdr;
2418068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2419068237c8STej Parkash 
2420068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24217664a1fdSVikas Chaudhary 	q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
2422068237c8STej Parkash 	s_addr = q_hdr->select_addr;
2423068237c8STej Parkash 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
2424068237c8STej Parkash 	r_stride = q_hdr->rd_strd.read_addr_stride;
2425068237c8STej Parkash 	loop_cnt = q_hdr->op_count;
2426068237c8STej Parkash 
2427068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
242833693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, qid);
2429068237c8STej Parkash 		r_addr = q_hdr->read_addr;
2430068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
243133693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2432068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2433068237c8STej Parkash 			r_addr += r_stride;
2434068237c8STej Parkash 		}
2435068237c8STej Parkash 		qid += q_hdr->q_strd.queue_id_stride;
2436068237c8STej Parkash 	}
2437068237c8STej Parkash 	*d_ptr = data_ptr;
2438068237c8STej Parkash }
2439068237c8STej Parkash 
2440068237c8STej Parkash #define MD_DIRECT_ROM_WINDOW		0x42110030
2441068237c8STej Parkash #define MD_DIRECT_ROM_READ_BASE		0x42150000
2442068237c8STej Parkash 
2443f8086f4fSVikas Chaudhary static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
24447664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2445068237c8STej Parkash 				uint32_t **d_ptr)
2446068237c8STej Parkash {
2447068237c8STej Parkash 	uint32_t r_addr, r_value;
2448068237c8STej Parkash 	uint32_t i, loop_cnt;
24497664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
2450068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2451068237c8STej Parkash 
2452068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24537664a1fdSVikas Chaudhary 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
2454068237c8STej Parkash 	r_addr = rom_hdr->read_addr;
2455068237c8STej Parkash 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
2456068237c8STej Parkash 
2457068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2458068237c8STej Parkash 			  "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
2459068237c8STej Parkash 			   __func__, r_addr, loop_cnt));
2460068237c8STej Parkash 
2461068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
246233693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_DIRECT_ROM_WINDOW,
246333693c7aSVikas Chaudhary 					     (r_addr & 0xFFFF0000));
246433693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha,
246533693c7aSVikas Chaudhary 				MD_DIRECT_ROM_READ_BASE + (r_addr & 0x0000FFFF),
246633693c7aSVikas Chaudhary 				&r_value);
2467068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2468068237c8STej Parkash 		r_addr += sizeof(uint32_t);
2469068237c8STej Parkash 	}
2470068237c8STej Parkash 	*d_ptr = data_ptr;
2471068237c8STej Parkash }
2472068237c8STej Parkash 
2473068237c8STej Parkash #define MD_MIU_TEST_AGT_CTRL		0x41000090
2474068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_LO		0x41000094
2475068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_HI		0x41000098
2476068237c8STej Parkash 
247741f79bdeSSantosh Vernekar static int __qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
24787664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2479068237c8STej Parkash 				uint32_t **d_ptr)
2480068237c8STej Parkash {
2481068237c8STej Parkash 	uint32_t r_addr, r_value, r_data;
2482068237c8STej Parkash 	uint32_t i, j, loop_cnt;
24837664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdmem *m_hdr;
2484068237c8STej Parkash 	unsigned long flags;
2485068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2486068237c8STej Parkash 
2487068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24887664a1fdSVikas Chaudhary 	m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
2489068237c8STej Parkash 	r_addr = m_hdr->read_addr;
2490068237c8STej Parkash 	loop_cnt = m_hdr->read_data_size/16;
2491068237c8STej Parkash 
2492068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2493068237c8STej Parkash 			  "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
2494068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size));
2495068237c8STej Parkash 
2496068237c8STej Parkash 	if (r_addr & 0xf) {
2497068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2498cf2fbdd2SMasanari Iida 				  "[%s]: Read addr 0x%x not 16 bytes aligned\n",
2499068237c8STej Parkash 				  __func__, r_addr));
2500068237c8STej Parkash 		return QLA_ERROR;
2501068237c8STej Parkash 	}
2502068237c8STej Parkash 
2503068237c8STej Parkash 	if (m_hdr->read_data_size % 16) {
2504068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2505068237c8STej Parkash 				  "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
2506068237c8STej Parkash 				  __func__, m_hdr->read_data_size));
2507068237c8STej Parkash 		return QLA_ERROR;
2508068237c8STej Parkash 	}
2509068237c8STej Parkash 
2510068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2511068237c8STej Parkash 			  "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
2512068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size, loop_cnt));
2513068237c8STej Parkash 
2514068237c8STej Parkash 	write_lock_irqsave(&ha->hw_lock, flags);
2515068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
251633693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_LO,
251733693c7aSVikas Chaudhary 					     r_addr);
2518068237c8STej Parkash 		r_value = 0;
251933693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI,
252033693c7aSVikas Chaudhary 					     r_value);
2521068237c8STej Parkash 		r_value = MIU_TA_CTL_ENABLE;
252233693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2523c38fa3abSVikas Chaudhary 		r_value = MIU_TA_CTL_START_ENABLE;
252433693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2525068237c8STej Parkash 
2526068237c8STej Parkash 		for (j = 0; j < MAX_CTL_CHECK; j++) {
252733693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
252833693c7aSVikas Chaudhary 						     &r_value);
2529068237c8STej Parkash 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
2530068237c8STej Parkash 				break;
2531068237c8STej Parkash 		}
2532068237c8STej Parkash 
2533068237c8STej Parkash 		if (j >= MAX_CTL_CHECK) {
2534068237c8STej Parkash 			printk_ratelimited(KERN_ERR
2535068237c8STej Parkash 					   "%s: failed to read through agent\n",
2536068237c8STej Parkash 					    __func__);
2537068237c8STej Parkash 			write_unlock_irqrestore(&ha->hw_lock, flags);
2538068237c8STej Parkash 			return QLA_SUCCESS;
2539068237c8STej Parkash 		}
2540068237c8STej Parkash 
2541068237c8STej Parkash 		for (j = 0; j < 4; j++) {
254233693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha,
2543068237c8STej Parkash 						     MD_MIU_TEST_AGT_RDDATA[j],
254433693c7aSVikas Chaudhary 						     &r_data);
2545068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_data);
2546068237c8STej Parkash 		}
2547068237c8STej Parkash 
2548068237c8STej Parkash 		r_addr += 16;
2549068237c8STej Parkash 	}
2550068237c8STej Parkash 	write_unlock_irqrestore(&ha->hw_lock, flags);
2551068237c8STej Parkash 
2552068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
2553068237c8STej Parkash 			  __func__, (loop_cnt * 16)));
2554068237c8STej Parkash 
2555068237c8STej Parkash 	*d_ptr = data_ptr;
2556068237c8STej Parkash 	return QLA_SUCCESS;
2557068237c8STej Parkash }
2558068237c8STej Parkash 
255941f79bdeSSantosh Vernekar static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
256041f79bdeSSantosh Vernekar 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
256141f79bdeSSantosh Vernekar 				uint32_t **d_ptr)
256241f79bdeSSantosh Vernekar {
256341f79bdeSSantosh Vernekar 	uint32_t *data_ptr = *d_ptr;
256441f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
256541f79bdeSSantosh Vernekar 
25663c3cab17STej Parkash 	rval = qla4_8xxx_minidump_pex_dma_read(ha, entry_hdr, &data_ptr);
25673c3cab17STej Parkash 	if (rval != QLA_SUCCESS)
256841f79bdeSSantosh Vernekar 		rval = __qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
256941f79bdeSSantosh Vernekar 							  &data_ptr);
257041f79bdeSSantosh Vernekar 	*d_ptr = data_ptr;
257141f79bdeSSantosh Vernekar 	return rval;
257241f79bdeSSantosh Vernekar }
257341f79bdeSSantosh Vernekar 
25745e9bcec7SVikas Chaudhary static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
25757664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2576068237c8STej Parkash 				int index)
2577068237c8STej Parkash {
2578de8c72daSVikas Chaudhary 	entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
2579068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2580068237c8STej Parkash 			  "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
2581068237c8STej Parkash 			  ha->host_no, index, entry_hdr->entry_type,
2582068237c8STej Parkash 			  entry_hdr->d_ctrl.entry_capture_mask));
258358e2bbe9STej Parkash 	/* If driver encounters a new entry type that it cannot process,
258458e2bbe9STej Parkash 	 * it should just skip the entry and adjust the total buffer size by
258558e2bbe9STej Parkash 	 * from subtracting the skipped bytes from it
258658e2bbe9STej Parkash 	 */
258758e2bbe9STej Parkash 	ha->fw_dump_skip_size += entry_hdr->entry_capture_size;
2588068237c8STej Parkash }
2589068237c8STej Parkash 
25906e7b4292SVikas Chaudhary /* ISP83xx functions to process new minidump entries... */
25916e7b4292SVikas Chaudhary static uint32_t qla83xx_minidump_process_pollrd(struct scsi_qla_host *ha,
25926e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
25936e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
25946e7b4292SVikas Chaudhary {
25956e7b4292SVikas Chaudhary 	uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
25966e7b4292SVikas Chaudhary 	uint16_t s_stride, i;
25976e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
25986e7b4292SVikas Chaudhary 	uint32_t rval = QLA_SUCCESS;
25996e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_pollrd *pollrd_hdr;
26006e7b4292SVikas Chaudhary 
26016e7b4292SVikas Chaudhary 	pollrd_hdr = (struct qla83xx_minidump_entry_pollrd *)entry_hdr;
26026e7b4292SVikas Chaudhary 	s_addr = le32_to_cpu(pollrd_hdr->select_addr);
26036e7b4292SVikas Chaudhary 	r_addr = le32_to_cpu(pollrd_hdr->read_addr);
26046e7b4292SVikas Chaudhary 	s_value = le32_to_cpu(pollrd_hdr->select_value);
26056e7b4292SVikas Chaudhary 	s_stride = le32_to_cpu(pollrd_hdr->select_value_stride);
26066e7b4292SVikas Chaudhary 
26076e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
26086e7b4292SVikas Chaudhary 	poll_mask = le32_to_cpu(pollrd_hdr->poll_mask);
26096e7b4292SVikas Chaudhary 
26106e7b4292SVikas Chaudhary 	for (i = 0; i < le32_to_cpu(pollrd_hdr->op_count); i++) {
26116e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
26126e7b4292SVikas Chaudhary 		poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
26136e7b4292SVikas Chaudhary 		while (1) {
26146e7b4292SVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, s_addr, &r_value);
26156e7b4292SVikas Chaudhary 
26166e7b4292SVikas Chaudhary 			if ((r_value & poll_mask) != 0) {
26176e7b4292SVikas Chaudhary 				break;
26186e7b4292SVikas Chaudhary 			} else {
26196e7b4292SVikas Chaudhary 				msleep(1);
26206e7b4292SVikas Chaudhary 				if (--poll_wait == 0) {
26216e7b4292SVikas Chaudhary 					ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
26226e7b4292SVikas Chaudhary 						   __func__);
26236e7b4292SVikas Chaudhary 					rval = QLA_ERROR;
26246e7b4292SVikas Chaudhary 					goto exit_process_pollrd;
26256e7b4292SVikas Chaudhary 				}
26266e7b4292SVikas Chaudhary 			}
26276e7b4292SVikas Chaudhary 		}
26286e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
26296e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(s_value);
26306e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(r_value);
26316e7b4292SVikas Chaudhary 		s_value += s_stride;
26326e7b4292SVikas Chaudhary 	}
26336e7b4292SVikas Chaudhary 
26346e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
26356e7b4292SVikas Chaudhary 
26366e7b4292SVikas Chaudhary exit_process_pollrd:
26376e7b4292SVikas Chaudhary 	return rval;
26386e7b4292SVikas Chaudhary }
26396e7b4292SVikas Chaudhary 
2640b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_rddfe(struct scsi_qla_host *ha,
2641b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2642b1829789STej Parkash 				uint32_t **d_ptr)
2643b1829789STej Parkash {
2644b1829789STej Parkash 	int loop_cnt;
2645b1829789STej Parkash 	uint32_t addr1, addr2, value, data, temp, wrval;
2646b1829789STej Parkash 	uint8_t stride, stride2;
2647b1829789STej Parkash 	uint16_t count;
2648b1829789STej Parkash 	uint32_t poll, mask, data_size, modify_mask;
2649b1829789STej Parkash 	uint32_t wait_count = 0;
2650b1829789STej Parkash 	uint32_t *data_ptr = *d_ptr;
2651b1829789STej Parkash 	struct qla8044_minidump_entry_rddfe *rddfe;
2652b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
2653b1829789STej Parkash 
2654b1829789STej Parkash 	rddfe = (struct qla8044_minidump_entry_rddfe *)entry_hdr;
2655b1829789STej Parkash 	addr1 = le32_to_cpu(rddfe->addr_1);
2656b1829789STej Parkash 	value = le32_to_cpu(rddfe->value);
2657b1829789STej Parkash 	stride = le32_to_cpu(rddfe->stride);
2658b1829789STej Parkash 	stride2 = le32_to_cpu(rddfe->stride2);
2659b1829789STej Parkash 	count = le32_to_cpu(rddfe->count);
2660b1829789STej Parkash 
2661b1829789STej Parkash 	poll = le32_to_cpu(rddfe->poll);
2662b1829789STej Parkash 	mask = le32_to_cpu(rddfe->mask);
2663b1829789STej Parkash 	modify_mask = le32_to_cpu(rddfe->modify_mask);
2664b1829789STej Parkash 	data_size = le32_to_cpu(rddfe->data_size);
2665b1829789STej Parkash 
2666b1829789STej Parkash 	addr2 = addr1 + stride;
2667b1829789STej Parkash 
2668b1829789STej Parkash 	for (loop_cnt = 0x0; loop_cnt < count; loop_cnt++) {
2669b1829789STej Parkash 		ha->isp_ops->wr_reg_indirect(ha, addr1, (0x40000000 | value));
2670b1829789STej Parkash 
2671b1829789STej Parkash 		wait_count = 0;
2672b1829789STej Parkash 		while (wait_count < poll) {
2673b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2674b1829789STej Parkash 			if ((temp & mask) != 0)
2675b1829789STej Parkash 				break;
2676b1829789STej Parkash 			wait_count++;
2677b1829789STej Parkash 		}
2678b1829789STej Parkash 
2679b1829789STej Parkash 		if (wait_count == poll) {
2680b1829789STej Parkash 			ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2681b1829789STej Parkash 			rval = QLA_ERROR;
2682b1829789STej Parkash 			goto exit_process_rddfe;
2683b1829789STej Parkash 		} else {
2684b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr2, &temp);
2685b1829789STej Parkash 			temp = temp & modify_mask;
2686b1829789STej Parkash 			temp = (temp | ((loop_cnt << 16) | loop_cnt));
2687b1829789STej Parkash 			wrval = ((temp << 16) | temp);
2688b1829789STej Parkash 
2689b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr2, wrval);
2690b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr1, value);
2691b1829789STej Parkash 
2692b1829789STej Parkash 			wait_count = 0;
2693b1829789STej Parkash 			while (wait_count < poll) {
2694b1829789STej Parkash 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2695b1829789STej Parkash 				if ((temp & mask) != 0)
2696b1829789STej Parkash 					break;
2697b1829789STej Parkash 				wait_count++;
2698b1829789STej Parkash 			}
2699b1829789STej Parkash 			if (wait_count == poll) {
2700b1829789STej Parkash 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2701b1829789STej Parkash 					   __func__);
2702b1829789STej Parkash 				rval = QLA_ERROR;
2703b1829789STej Parkash 				goto exit_process_rddfe;
2704b1829789STej Parkash 			}
2705b1829789STej Parkash 
2706b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr1,
2707b1829789STej Parkash 						     ((0x40000000 | value) +
2708b1829789STej Parkash 						     stride2));
2709b1829789STej Parkash 			wait_count = 0;
2710b1829789STej Parkash 			while (wait_count < poll) {
2711b1829789STej Parkash 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2712b1829789STej Parkash 				if ((temp & mask) != 0)
2713b1829789STej Parkash 					break;
2714b1829789STej Parkash 				wait_count++;
2715b1829789STej Parkash 			}
2716b1829789STej Parkash 
2717b1829789STej Parkash 			if (wait_count == poll) {
2718b1829789STej Parkash 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2719b1829789STej Parkash 					   __func__);
2720b1829789STej Parkash 				rval = QLA_ERROR;
2721b1829789STej Parkash 				goto exit_process_rddfe;
2722b1829789STej Parkash 			}
2723b1829789STej Parkash 
2724b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr2, &data);
2725b1829789STej Parkash 
2726b1829789STej Parkash 			*data_ptr++ = cpu_to_le32(wrval);
2727b1829789STej Parkash 			*data_ptr++ = cpu_to_le32(data);
2728b1829789STej Parkash 		}
2729b1829789STej Parkash 	}
2730b1829789STej Parkash 
2731b1829789STej Parkash 	*d_ptr = data_ptr;
2732b1829789STej Parkash exit_process_rddfe:
2733b1829789STej Parkash 	return rval;
2734b1829789STej Parkash }
2735b1829789STej Parkash 
2736b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_rdmdio(struct scsi_qla_host *ha,
2737b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2738b1829789STej Parkash 				uint32_t **d_ptr)
2739b1829789STej Parkash {
2740b1829789STej Parkash 	int rval = QLA_SUCCESS;
2741b1829789STej Parkash 	uint32_t addr1, addr2, value1, value2, data, selval;
2742b1829789STej Parkash 	uint8_t stride1, stride2;
2743b1829789STej Parkash 	uint32_t addr3, addr4, addr5, addr6, addr7;
2744b1829789STej Parkash 	uint16_t count, loop_cnt;
2745b1829789STej Parkash 	uint32_t poll, mask;
2746b1829789STej Parkash 	uint32_t *data_ptr = *d_ptr;
2747b1829789STej Parkash 	struct qla8044_minidump_entry_rdmdio *rdmdio;
2748b1829789STej Parkash 
2749b1829789STej Parkash 	rdmdio = (struct qla8044_minidump_entry_rdmdio *)entry_hdr;
2750b1829789STej Parkash 	addr1 = le32_to_cpu(rdmdio->addr_1);
2751b1829789STej Parkash 	addr2 = le32_to_cpu(rdmdio->addr_2);
2752b1829789STej Parkash 	value1 = le32_to_cpu(rdmdio->value_1);
2753b1829789STej Parkash 	stride1 = le32_to_cpu(rdmdio->stride_1);
2754b1829789STej Parkash 	stride2 = le32_to_cpu(rdmdio->stride_2);
2755b1829789STej Parkash 	count = le32_to_cpu(rdmdio->count);
2756b1829789STej Parkash 
2757b1829789STej Parkash 	poll = le32_to_cpu(rdmdio->poll);
2758b1829789STej Parkash 	mask = le32_to_cpu(rdmdio->mask);
2759b1829789STej Parkash 	value2 = le32_to_cpu(rdmdio->value_2);
2760b1829789STej Parkash 
2761b1829789STej Parkash 	addr3 = addr1 + stride1;
2762b1829789STej Parkash 
2763b1829789STej Parkash 	for (loop_cnt = 0; loop_cnt < count; loop_cnt++) {
2764b1829789STej Parkash 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2765b1829789STej Parkash 							 addr3, mask);
2766b1829789STej Parkash 		if (rval)
2767b1829789STej Parkash 			goto exit_process_rdmdio;
2768b1829789STej Parkash 
2769b1829789STej Parkash 		addr4 = addr2 - stride1;
2770b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr4,
2771b1829789STej Parkash 					     value2);
2772b1829789STej Parkash 		if (rval)
2773b1829789STej Parkash 			goto exit_process_rdmdio;
2774b1829789STej Parkash 
2775b1829789STej Parkash 		addr5 = addr2 - (2 * stride1);
2776b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr5,
2777b1829789STej Parkash 					     value1);
2778b1829789STej Parkash 		if (rval)
2779b1829789STej Parkash 			goto exit_process_rdmdio;
2780b1829789STej Parkash 
2781b1829789STej Parkash 		addr6 = addr2 - (3 * stride1);
2782b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask,
2783b1829789STej Parkash 					     addr6, 0x2);
2784b1829789STej Parkash 		if (rval)
2785b1829789STej Parkash 			goto exit_process_rdmdio;
2786b1829789STej Parkash 
2787b1829789STej Parkash 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2788b1829789STej Parkash 							 addr3, mask);
2789b1829789STej Parkash 		if (rval)
2790b1829789STej Parkash 			goto exit_process_rdmdio;
2791b1829789STej Parkash 
2792b1829789STej Parkash 		addr7 = addr2 - (4 * stride1);
2793b1829789STej Parkash 		rval = ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3,
2794b1829789STej Parkash 						      mask, addr7, &data);
2795b1829789STej Parkash 		if (rval)
2796b1829789STej Parkash 			goto exit_process_rdmdio;
2797b1829789STej Parkash 
2798b1829789STej Parkash 		selval = (value2 << 18) | (value1 << 2) | 2;
2799b1829789STej Parkash 
2800b1829789STej Parkash 		stride2 = le32_to_cpu(rdmdio->stride_2);
2801b1829789STej Parkash 		*data_ptr++ = cpu_to_le32(selval);
2802b1829789STej Parkash 		*data_ptr++ = cpu_to_le32(data);
2803b1829789STej Parkash 
2804b1829789STej Parkash 		value1 = value1 + stride2;
2805b1829789STej Parkash 		*d_ptr = data_ptr;
2806b1829789STej Parkash 	}
2807b1829789STej Parkash 
2808b1829789STej Parkash exit_process_rdmdio:
2809b1829789STej Parkash 	return rval;
2810b1829789STej Parkash }
2811b1829789STej Parkash 
2812b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_pollwr(struct scsi_qla_host *ha,
2813b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2814b1829789STej Parkash 				uint32_t **d_ptr)
2815b1829789STej Parkash {
2816b1829789STej Parkash 	uint32_t addr1, addr2, value1, value2, poll, mask, r_value;
2817b1829789STej Parkash 	struct qla8044_minidump_entry_pollwr *pollwr_hdr;
2818b1829789STej Parkash 	uint32_t wait_count = 0;
2819b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
2820b1829789STej Parkash 
2821b1829789STej Parkash 	pollwr_hdr = (struct qla8044_minidump_entry_pollwr *)entry_hdr;
2822b1829789STej Parkash 	addr1 = le32_to_cpu(pollwr_hdr->addr_1);
2823b1829789STej Parkash 	addr2 = le32_to_cpu(pollwr_hdr->addr_2);
2824b1829789STej Parkash 	value1 = le32_to_cpu(pollwr_hdr->value_1);
2825b1829789STej Parkash 	value2 = le32_to_cpu(pollwr_hdr->value_2);
2826b1829789STej Parkash 
2827b1829789STej Parkash 	poll = le32_to_cpu(pollwr_hdr->poll);
2828b1829789STej Parkash 	mask = le32_to_cpu(pollwr_hdr->mask);
2829b1829789STej Parkash 
2830b1829789STej Parkash 	while (wait_count < poll) {
2831b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2832b1829789STej Parkash 
2833b1829789STej Parkash 		if ((r_value & poll) != 0)
2834b1829789STej Parkash 			break;
2835b1829789STej Parkash 
2836b1829789STej Parkash 		wait_count++;
2837b1829789STej Parkash 	}
2838b1829789STej Parkash 
2839b1829789STej Parkash 	if (wait_count == poll) {
2840b1829789STej Parkash 		ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2841b1829789STej Parkash 		rval = QLA_ERROR;
2842b1829789STej Parkash 		goto exit_process_pollwr;
2843b1829789STej Parkash 	}
2844b1829789STej Parkash 
2845b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr2, value2);
2846b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, value1);
2847b1829789STej Parkash 
2848b1829789STej Parkash 	wait_count = 0;
2849b1829789STej Parkash 	while (wait_count < poll) {
2850b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2851b1829789STej Parkash 
2852b1829789STej Parkash 		if ((r_value & poll) != 0)
2853b1829789STej Parkash 			break;
2854b1829789STej Parkash 		wait_count++;
2855b1829789STej Parkash 	}
2856b1829789STej Parkash 
2857b1829789STej Parkash exit_process_pollwr:
2858b1829789STej Parkash 	return rval;
2859b1829789STej Parkash }
2860b1829789STej Parkash 
28616e7b4292SVikas Chaudhary static void qla83xx_minidump_process_rdmux2(struct scsi_qla_host *ha,
28626e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
28636e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
28646e7b4292SVikas Chaudhary {
28656e7b4292SVikas Chaudhary 	uint32_t sel_val1, sel_val2, t_sel_val, data, i;
28666e7b4292SVikas Chaudhary 	uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
28676e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_rdmux2 *rdmux2_hdr;
28686e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
28696e7b4292SVikas Chaudhary 
28706e7b4292SVikas Chaudhary 	rdmux2_hdr = (struct qla83xx_minidump_entry_rdmux2 *)entry_hdr;
28716e7b4292SVikas Chaudhary 	sel_val1 = le32_to_cpu(rdmux2_hdr->select_value_1);
28726e7b4292SVikas Chaudhary 	sel_val2 = le32_to_cpu(rdmux2_hdr->select_value_2);
28736e7b4292SVikas Chaudhary 	sel_addr1 = le32_to_cpu(rdmux2_hdr->select_addr_1);
28746e7b4292SVikas Chaudhary 	sel_addr2 = le32_to_cpu(rdmux2_hdr->select_addr_2);
28756e7b4292SVikas Chaudhary 	sel_val_mask = le32_to_cpu(rdmux2_hdr->select_value_mask);
28766e7b4292SVikas Chaudhary 	read_addr = le32_to_cpu(rdmux2_hdr->read_addr);
28776e7b4292SVikas Chaudhary 
28786e7b4292SVikas Chaudhary 	for (i = 0; i < rdmux2_hdr->op_count; i++) {
28796e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val1);
28806e7b4292SVikas Chaudhary 		t_sel_val = sel_val1 & sel_val_mask;
28816e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(t_sel_val);
28826e7b4292SVikas Chaudhary 
28836e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
28846e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
28856e7b4292SVikas Chaudhary 
28866e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(data);
28876e7b4292SVikas Chaudhary 
28886e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val2);
28896e7b4292SVikas Chaudhary 		t_sel_val = sel_val2 & sel_val_mask;
28906e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(t_sel_val);
28916e7b4292SVikas Chaudhary 
28926e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
28936e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
28946e7b4292SVikas Chaudhary 
28956e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(data);
28966e7b4292SVikas Chaudhary 
28976e7b4292SVikas Chaudhary 		sel_val1 += rdmux2_hdr->select_value_stride;
28986e7b4292SVikas Chaudhary 		sel_val2 += rdmux2_hdr->select_value_stride;
28996e7b4292SVikas Chaudhary 	}
29006e7b4292SVikas Chaudhary 
29016e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
29026e7b4292SVikas Chaudhary }
29036e7b4292SVikas Chaudhary 
29046e7b4292SVikas Chaudhary static uint32_t qla83xx_minidump_process_pollrdmwr(struct scsi_qla_host *ha,
29056e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
29066e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
29076e7b4292SVikas Chaudhary {
29086e7b4292SVikas Chaudhary 	uint32_t poll_wait, poll_mask, r_value, data;
29096e7b4292SVikas Chaudhary 	uint32_t addr_1, addr_2, value_1, value_2;
29106e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
29116e7b4292SVikas Chaudhary 	uint32_t rval = QLA_SUCCESS;
29126e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_pollrdmwr *poll_hdr;
29136e7b4292SVikas Chaudhary 
29146e7b4292SVikas Chaudhary 	poll_hdr = (struct qla83xx_minidump_entry_pollrdmwr *)entry_hdr;
29156e7b4292SVikas Chaudhary 	addr_1 = le32_to_cpu(poll_hdr->addr_1);
29166e7b4292SVikas Chaudhary 	addr_2 = le32_to_cpu(poll_hdr->addr_2);
29176e7b4292SVikas Chaudhary 	value_1 = le32_to_cpu(poll_hdr->value_1);
29186e7b4292SVikas Chaudhary 	value_2 = le32_to_cpu(poll_hdr->value_2);
29196e7b4292SVikas Chaudhary 	poll_mask = le32_to_cpu(poll_hdr->poll_mask);
29206e7b4292SVikas Chaudhary 
29216e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_1);
29226e7b4292SVikas Chaudhary 
29236e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
29246e7b4292SVikas Chaudhary 	while (1) {
29256e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
29266e7b4292SVikas Chaudhary 
29276e7b4292SVikas Chaudhary 		if ((r_value & poll_mask) != 0) {
29286e7b4292SVikas Chaudhary 			break;
29296e7b4292SVikas Chaudhary 		} else {
29306e7b4292SVikas Chaudhary 			msleep(1);
29316e7b4292SVikas Chaudhary 			if (--poll_wait == 0) {
29326e7b4292SVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_1\n",
29336e7b4292SVikas Chaudhary 					   __func__);
29346e7b4292SVikas Chaudhary 				rval = QLA_ERROR;
29356e7b4292SVikas Chaudhary 				goto exit_process_pollrdmwr;
29366e7b4292SVikas Chaudhary 			}
29376e7b4292SVikas Chaudhary 		}
29386e7b4292SVikas Chaudhary 	}
29396e7b4292SVikas Chaudhary 
29406e7b4292SVikas Chaudhary 	ha->isp_ops->rd_reg_indirect(ha, addr_2, &data);
29416e7b4292SVikas Chaudhary 	data &= le32_to_cpu(poll_hdr->modify_mask);
29426e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_2, data);
29436e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_2);
29446e7b4292SVikas Chaudhary 
29456e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
29466e7b4292SVikas Chaudhary 	while (1) {
29476e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
29486e7b4292SVikas Chaudhary 
29496e7b4292SVikas Chaudhary 		if ((r_value & poll_mask) != 0) {
29506e7b4292SVikas Chaudhary 			break;
29516e7b4292SVikas Chaudhary 		} else {
29526e7b4292SVikas Chaudhary 			msleep(1);
29536e7b4292SVikas Chaudhary 			if (--poll_wait == 0) {
29546e7b4292SVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_2\n",
29556e7b4292SVikas Chaudhary 					   __func__);
29566e7b4292SVikas Chaudhary 				rval = QLA_ERROR;
29576e7b4292SVikas Chaudhary 				goto exit_process_pollrdmwr;
29586e7b4292SVikas Chaudhary 			}
29596e7b4292SVikas Chaudhary 		}
29606e7b4292SVikas Chaudhary 	}
29616e7b4292SVikas Chaudhary 
29626e7b4292SVikas Chaudhary 	*data_ptr++ = cpu_to_le32(addr_2);
29636e7b4292SVikas Chaudhary 	*data_ptr++ = cpu_to_le32(data);
29646e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
29656e7b4292SVikas Chaudhary 
29666e7b4292SVikas Chaudhary exit_process_pollrdmwr:
29676e7b4292SVikas Chaudhary 	return rval;
29686e7b4292SVikas Chaudhary }
29696e7b4292SVikas Chaudhary 
29706e7b4292SVikas Chaudhary static uint32_t qla4_83xx_minidump_process_rdrom(struct scsi_qla_host *ha,
29716e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
29726e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
29736e7b4292SVikas Chaudhary {
29746e7b4292SVikas Chaudhary 	uint32_t fl_addr, u32_count, rval;
29756e7b4292SVikas Chaudhary 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
29766e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
29776e7b4292SVikas Chaudhary 
29786e7b4292SVikas Chaudhary 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
29796e7b4292SVikas Chaudhary 	fl_addr = le32_to_cpu(rom_hdr->read_addr);
29806e7b4292SVikas Chaudhary 	u32_count = le32_to_cpu(rom_hdr->read_data_size)/sizeof(uint32_t);
29816e7b4292SVikas Chaudhary 
29826e7b4292SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
29836e7b4292SVikas Chaudhary 			  __func__, fl_addr, u32_count));
29846e7b4292SVikas Chaudhary 
29856e7b4292SVikas Chaudhary 	rval = qla4_83xx_lockless_flash_read_u32(ha, fl_addr,
29866e7b4292SVikas Chaudhary 						 (u8 *)(data_ptr), u32_count);
29876e7b4292SVikas Chaudhary 
29886e7b4292SVikas Chaudhary 	if (rval == QLA_ERROR) {
29896e7b4292SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: Flash Read Error,Count=%d\n",
29906e7b4292SVikas Chaudhary 			   __func__, u32_count);
29916e7b4292SVikas Chaudhary 		goto exit_process_rdrom;
29926e7b4292SVikas Chaudhary 	}
29936e7b4292SVikas Chaudhary 
29946e7b4292SVikas Chaudhary 	data_ptr += u32_count;
29956e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
29966e7b4292SVikas Chaudhary 
29976e7b4292SVikas Chaudhary exit_process_rdrom:
29986e7b4292SVikas Chaudhary 	return rval;
29996e7b4292SVikas Chaudhary }
30006e7b4292SVikas Chaudhary 
3001068237c8STej Parkash /**
3002f8086f4fSVikas Chaudhary  * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
3003068237c8STej Parkash  * @ha: pointer to adapter structure
3004068237c8STej Parkash  **/
3005068237c8STej Parkash static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
3006068237c8STej Parkash {
3007068237c8STej Parkash 	int num_entry_hdr = 0;
30087664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_hdr *entry_hdr;
3009068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
3010068237c8STej Parkash 	uint32_t *data_ptr;
3011068237c8STej Parkash 	uint32_t data_collected = 0;
3012068237c8STej Parkash 	int i, rval = QLA_ERROR;
3013068237c8STej Parkash 	uint64_t now;
3014068237c8STej Parkash 	uint32_t timestamp;
3015068237c8STej Parkash 
301658e2bbe9STej Parkash 	ha->fw_dump_skip_size = 0;
3017068237c8STej Parkash 	if (!ha->fw_dump) {
3018068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
3019068237c8STej Parkash 			   __func__, ha->host_no);
3020068237c8STej Parkash 		return rval;
3021068237c8STej Parkash 	}
3022068237c8STej Parkash 
3023068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
3024068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
3025068237c8STej Parkash 	data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
3026068237c8STej Parkash 						ha->fw_dump_tmplt_size);
3027068237c8STej Parkash 	data_collected += ha->fw_dump_tmplt_size;
3028068237c8STej Parkash 
3029068237c8STej Parkash 	num_entry_hdr = tmplt_hdr->num_of_entries;
3030068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
3031068237c8STej Parkash 		   __func__, data_ptr);
3032068237c8STej Parkash 	ql4_printk(KERN_INFO, ha,
3033068237c8STej Parkash 		   "[%s]: no of entry headers in Template: 0x%x\n",
3034068237c8STej Parkash 		   __func__, num_entry_hdr);
3035068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
3036068237c8STej Parkash 		   __func__, ha->fw_dump_capture_mask);
3037068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
3038068237c8STej Parkash 		   __func__, ha->fw_dump_size, ha->fw_dump_size);
3039068237c8STej Parkash 
3040068237c8STej Parkash 	/* Update current timestamp before taking dump */
3041068237c8STej Parkash 	now = get_jiffies_64();
3042068237c8STej Parkash 	timestamp = (u32)(jiffies_to_msecs(now) / 1000);
3043068237c8STej Parkash 	tmplt_hdr->driver_timestamp = timestamp;
3044068237c8STej Parkash 
30457664a1fdSVikas Chaudhary 	entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3046068237c8STej Parkash 					(((uint8_t *)ha->fw_dump_tmplt_hdr) +
3047068237c8STej Parkash 					 tmplt_hdr->first_entry_offset);
3048068237c8STej Parkash 
3049b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
30506e7b4292SVikas Chaudhary 		tmplt_hdr->saved_state_array[QLA83XX_SS_OCM_WNDREG_INDEX] =
30516e7b4292SVikas Chaudhary 					tmplt_hdr->ocm_window_reg[ha->func_num];
30526e7b4292SVikas Chaudhary 
3053068237c8STej Parkash 	/* Walk through the entry headers - validate/perform required action */
3054068237c8STej Parkash 	for (i = 0; i < num_entry_hdr; i++) {
30554812d070SSantosh Vernekar 		if (data_collected > ha->fw_dump_size) {
3056068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3057068237c8STej Parkash 				   "Data collected: [0x%x], Total Dump size: [0x%x]\n",
3058068237c8STej Parkash 				   data_collected, ha->fw_dump_size);
3059068237c8STej Parkash 			return rval;
3060068237c8STej Parkash 		}
3061068237c8STej Parkash 
3062068237c8STej Parkash 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
3063068237c8STej Parkash 		      ha->fw_dump_capture_mask)) {
3064068237c8STej Parkash 			entry_hdr->d_ctrl.driver_flags |=
3065de8c72daSVikas Chaudhary 						QLA8XXX_DBG_SKIPPED_FLAG;
3066068237c8STej Parkash 			goto skip_nxt_entry;
3067068237c8STej Parkash 		}
3068068237c8STej Parkash 
3069068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
3070068237c8STej Parkash 				  "Data collected: [0x%x], Dump size left:[0x%x]\n",
3071068237c8STej Parkash 				  data_collected,
3072068237c8STej Parkash 				  (ha->fw_dump_size - data_collected)));
3073068237c8STej Parkash 
3074068237c8STej Parkash 		/* Decode the entry type and take required action to capture
3075068237c8STej Parkash 		 * debug data
3076068237c8STej Parkash 		 */
3077068237c8STej Parkash 		switch (entry_hdr->entry_type) {
3078de8c72daSVikas Chaudhary 		case QLA8XXX_RDEND:
30795e9bcec7SVikas Chaudhary 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3080068237c8STej Parkash 			break;
3081de8c72daSVikas Chaudhary 		case QLA8XXX_CNTRL:
3082068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_control(ha,
3083068237c8STej Parkash 								  entry_hdr);
3084068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
30855e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3086068237c8STej Parkash 				goto md_failed;
3087068237c8STej Parkash 			}
3088068237c8STej Parkash 			break;
3089de8c72daSVikas Chaudhary 		case QLA8XXX_RDCRB:
3090068237c8STej Parkash 			qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
3091068237c8STej Parkash 							 &data_ptr);
3092068237c8STej Parkash 			break;
3093de8c72daSVikas Chaudhary 		case QLA8XXX_RDMEM:
3094068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
3095068237c8STej Parkash 								&data_ptr);
3096068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
30975e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3098068237c8STej Parkash 				goto md_failed;
3099068237c8STej Parkash 			}
3100068237c8STej Parkash 			break;
3101de8c72daSVikas Chaudhary 		case QLA8XXX_BOARD:
3102de8c72daSVikas Chaudhary 		case QLA8XXX_RDROM:
31036e7b4292SVikas Chaudhary 			if (is_qla8022(ha)) {
3104f8086f4fSVikas Chaudhary 				qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
3105068237c8STej Parkash 								 &data_ptr);
3106b37ca418SVikas Chaudhary 			} else if (is_qla8032(ha) || is_qla8042(ha)) {
31076e7b4292SVikas Chaudhary 				rval = qla4_83xx_minidump_process_rdrom(ha,
31086e7b4292SVikas Chaudhary 								    entry_hdr,
31096e7b4292SVikas Chaudhary 								    &data_ptr);
31106e7b4292SVikas Chaudhary 				if (rval != QLA_SUCCESS)
31116e7b4292SVikas Chaudhary 					qla4_8xxx_mark_entry_skipped(ha,
31126e7b4292SVikas Chaudhary 								     entry_hdr,
31136e7b4292SVikas Chaudhary 								     i);
31146e7b4292SVikas Chaudhary 			}
3115068237c8STej Parkash 			break;
3116de8c72daSVikas Chaudhary 		case QLA8XXX_L2DTG:
3117de8c72daSVikas Chaudhary 		case QLA8XXX_L2ITG:
3118de8c72daSVikas Chaudhary 		case QLA8XXX_L2DAT:
3119de8c72daSVikas Chaudhary 		case QLA8XXX_L2INS:
3120068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
3121068237c8STej Parkash 								&data_ptr);
3122068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
31235e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3124068237c8STej Parkash 				goto md_failed;
3125068237c8STej Parkash 			}
3126068237c8STej Parkash 			break;
31276e7b4292SVikas Chaudhary 		case QLA8XXX_L1DTG:
31286e7b4292SVikas Chaudhary 		case QLA8XXX_L1ITG:
3129de8c72daSVikas Chaudhary 		case QLA8XXX_L1DAT:
3130de8c72daSVikas Chaudhary 		case QLA8XXX_L1INS:
3131068237c8STej Parkash 			qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
3132068237c8STej Parkash 							   &data_ptr);
3133068237c8STej Parkash 			break;
3134de8c72daSVikas Chaudhary 		case QLA8XXX_RDOCM:
3135068237c8STej Parkash 			qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
3136068237c8STej Parkash 							 &data_ptr);
3137068237c8STej Parkash 			break;
3138de8c72daSVikas Chaudhary 		case QLA8XXX_RDMUX:
3139068237c8STej Parkash 			qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
3140068237c8STej Parkash 							 &data_ptr);
3141068237c8STej Parkash 			break;
3142de8c72daSVikas Chaudhary 		case QLA8XXX_QUEUE:
3143068237c8STej Parkash 			qla4_8xxx_minidump_process_queue(ha, entry_hdr,
3144068237c8STej Parkash 							 &data_ptr);
3145068237c8STej Parkash 			break;
31466e7b4292SVikas Chaudhary 		case QLA83XX_POLLRD:
3147b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31486e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31496e7b4292SVikas Chaudhary 				break;
31506e7b4292SVikas Chaudhary 			}
31516e7b4292SVikas Chaudhary 			rval = qla83xx_minidump_process_pollrd(ha, entry_hdr,
31526e7b4292SVikas Chaudhary 							       &data_ptr);
31536e7b4292SVikas Chaudhary 			if (rval != QLA_SUCCESS)
31546e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31556e7b4292SVikas Chaudhary 			break;
31566e7b4292SVikas Chaudhary 		case QLA83XX_RDMUX2:
3157b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31586e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31596e7b4292SVikas Chaudhary 				break;
31606e7b4292SVikas Chaudhary 			}
31616e7b4292SVikas Chaudhary 			qla83xx_minidump_process_rdmux2(ha, entry_hdr,
31626e7b4292SVikas Chaudhary 							&data_ptr);
31636e7b4292SVikas Chaudhary 			break;
31646e7b4292SVikas Chaudhary 		case QLA83XX_POLLRDMWR:
3165b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31666e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31676e7b4292SVikas Chaudhary 				break;
31686e7b4292SVikas Chaudhary 			}
31696e7b4292SVikas Chaudhary 			rval = qla83xx_minidump_process_pollrdmwr(ha, entry_hdr,
31706e7b4292SVikas Chaudhary 								  &data_ptr);
31716e7b4292SVikas Chaudhary 			if (rval != QLA_SUCCESS)
31726e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31736e7b4292SVikas Chaudhary 			break;
3174b1829789STej Parkash 		case QLA8044_RDDFE:
3175b1829789STej Parkash 			rval = qla4_84xx_minidump_process_rddfe(ha, entry_hdr,
3176b1829789STej Parkash 								&data_ptr);
3177b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3178b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3179b1829789STej Parkash 			break;
3180b1829789STej Parkash 		case QLA8044_RDMDIO:
3181b1829789STej Parkash 			rval = qla4_84xx_minidump_process_rdmdio(ha, entry_hdr,
3182b1829789STej Parkash 								 &data_ptr);
3183b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3184b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3185b1829789STej Parkash 			break;
3186b1829789STej Parkash 		case QLA8044_POLLWR:
3187b1829789STej Parkash 			rval = qla4_84xx_minidump_process_pollwr(ha, entry_hdr,
3188b1829789STej Parkash 								 &data_ptr);
3189b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3190b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3191b1829789STej Parkash 			break;
3192de8c72daSVikas Chaudhary 		case QLA8XXX_RDNOP:
3193068237c8STej Parkash 		default:
31945e9bcec7SVikas Chaudhary 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3195068237c8STej Parkash 			break;
3196068237c8STej Parkash 		}
3197068237c8STej Parkash 
31984812d070SSantosh Vernekar 		data_collected = (uint8_t *)data_ptr - (uint8_t *)ha->fw_dump;
3199068237c8STej Parkash skip_nxt_entry:
3200068237c8STej Parkash 		/*  next entry in the template */
32017664a1fdSVikas Chaudhary 		entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3202068237c8STej Parkash 				(((uint8_t *)entry_hdr) +
3203068237c8STej Parkash 				 entry_hdr->entry_size);
3204068237c8STej Parkash 	}
3205068237c8STej Parkash 
320658e2bbe9STej Parkash 	if ((data_collected + ha->fw_dump_skip_size) != ha->fw_dump_size) {
3207068237c8STej Parkash 		ql4_printk(KERN_INFO, ha,
3208068237c8STej Parkash 			   "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
3209068237c8STej Parkash 			   data_collected, ha->fw_dump_size);
321035a9c2abSVikas Chaudhary 		rval = QLA_ERROR;
3211068237c8STej Parkash 		goto md_failed;
3212068237c8STej Parkash 	}
3213068237c8STej Parkash 
3214068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
3215068237c8STej Parkash 			  __func__, i));
3216068237c8STej Parkash md_failed:
3217068237c8STej Parkash 	return rval;
3218068237c8STej Parkash }
3219068237c8STej Parkash 
3220068237c8STej Parkash /**
3221068237c8STej Parkash  * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
3222068237c8STej Parkash  * @ha: pointer to adapter structure
3223068237c8STej Parkash  **/
3224068237c8STej Parkash static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
3225068237c8STej Parkash {
3226068237c8STej Parkash 	char event_string[40];
3227068237c8STej Parkash 	char *envp[] = { event_string, NULL };
3228068237c8STej Parkash 
3229068237c8STej Parkash 	switch (code) {
3230068237c8STej Parkash 	case QL4_UEVENT_CODE_FW_DUMP:
3231068237c8STej Parkash 		snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
3232068237c8STej Parkash 			 ha->host_no);
3233068237c8STej Parkash 		break;
3234068237c8STej Parkash 	default:
3235068237c8STej Parkash 		/*do nothing*/
3236068237c8STej Parkash 		break;
3237068237c8STej Parkash 	}
3238068237c8STej Parkash 
3239068237c8STej Parkash 	kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
3240068237c8STej Parkash }
3241068237c8STej Parkash 
32426e7b4292SVikas Chaudhary void qla4_8xxx_get_minidump(struct scsi_qla_host *ha)
3243aec07caeSVikas Chaudhary {
3244aec07caeSVikas Chaudhary 	if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
3245aec07caeSVikas Chaudhary 	    !test_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
3246aec07caeSVikas Chaudhary 		if (!qla4_8xxx_collect_md_data(ha)) {
3247aec07caeSVikas Chaudhary 			qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
3248aec07caeSVikas Chaudhary 			set_bit(AF_82XX_FW_DUMPED, &ha->flags);
3249aec07caeSVikas Chaudhary 		} else {
3250aec07caeSVikas Chaudhary 			ql4_printk(KERN_INFO, ha, "%s: Unable to collect minidump\n",
3251aec07caeSVikas Chaudhary 				   __func__);
3252aec07caeSVikas Chaudhary 		}
3253aec07caeSVikas Chaudhary 	}
3254aec07caeSVikas Chaudhary }
3255aec07caeSVikas Chaudhary 
3256f4f5df23SVikas Chaudhary /**
3257f4f5df23SVikas Chaudhary  * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
3258f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3259f4f5df23SVikas Chaudhary  *
3260f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
3261f4f5df23SVikas Chaudhary  **/
32626e7b4292SVikas Chaudhary int qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
3263f4f5df23SVikas Chaudhary {
3264b25ee66fSShyam Sundar 	int rval = QLA_ERROR;
326532436aaaSVikas Chaudhary 	int i;
326680645dc0SVikas Chaudhary 	uint32_t old_count, count;
32674ebbb5cfSVikas Chaudhary 	int need_reset = 0;
3268f4f5df23SVikas Chaudhary 
326933693c7aSVikas Chaudhary 	need_reset = ha->isp_ops->need_reset(ha);
3270b25ee66fSShyam Sundar 
3271b25ee66fSShyam Sundar 	if (need_reset) {
3272b25ee66fSShyam Sundar 		/* We are trying to perform a recovery here. */
32734ebbb5cfSVikas Chaudhary 		if (test_bit(AF_FW_RECOVERY, &ha->flags))
327433693c7aSVikas Chaudhary 			ha->isp_ops->rom_lock_recovery(ha);
3275b25ee66fSShyam Sundar 	} else  {
32764ebbb5cfSVikas Chaudhary 		old_count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
32774ebbb5cfSVikas Chaudhary 		for (i = 0; i < 10; i++) {
32784ebbb5cfSVikas Chaudhary 			msleep(200);
32794ebbb5cfSVikas Chaudhary 			count = qla4_8xxx_rd_direct(ha,
32804ebbb5cfSVikas Chaudhary 						    QLA8XXX_PEG_ALIVE_COUNTER);
32814ebbb5cfSVikas Chaudhary 			if (count != old_count) {
3282b25ee66fSShyam Sundar 				rval = QLA_SUCCESS;
3283f4f5df23SVikas Chaudhary 				goto dev_ready;
3284f4f5df23SVikas Chaudhary 			}
3285b25ee66fSShyam Sundar 		}
32864ebbb5cfSVikas Chaudhary 		ha->isp_ops->rom_lock_recovery(ha);
32874ebbb5cfSVikas Chaudhary 	}
3288f4f5df23SVikas Chaudhary 
3289f4f5df23SVikas Chaudhary 	/* set to DEV_INITIALIZING */
3290f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
329133693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
329233693c7aSVikas Chaudhary 			    QLA8XXX_DEV_INITIALIZING);
3293f4f5df23SVikas Chaudhary 
329433693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
32956e7b4292SVikas Chaudhary 
32966e7b4292SVikas Chaudhary 	if (is_qla8022(ha))
3297aec07caeSVikas Chaudhary 		qla4_8xxx_get_minidump(ha);
32986e7b4292SVikas Chaudhary 
329933693c7aSVikas Chaudhary 	rval = ha->isp_ops->restart_firmware(ha);
330033693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3301f4f5df23SVikas Chaudhary 
3302f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
3303f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
3304f4f5df23SVikas Chaudhary 		qla4_8xxx_clear_drv_active(ha);
330533693c7aSVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
330633693c7aSVikas Chaudhary 				    QLA8XXX_DEV_FAILED);
3307f4f5df23SVikas Chaudhary 		return rval;
3308f4f5df23SVikas Chaudhary 	}
3309f4f5df23SVikas Chaudhary 
3310f4f5df23SVikas Chaudhary dev_ready:
3311f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: READY\n");
331233693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
3313f4f5df23SVikas Chaudhary 
3314b25ee66fSShyam Sundar 	return rval;
3315f4f5df23SVikas Chaudhary }
3316f4f5df23SVikas Chaudhary 
3317f4f5df23SVikas Chaudhary /**
3318f8086f4fSVikas Chaudhary  * qla4_82xx_need_reset_handler - Code to start reset sequence
3319f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3320f4f5df23SVikas Chaudhary  *
3321f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
3322f4f5df23SVikas Chaudhary  **/
3323f4f5df23SVikas Chaudhary static void
3324f8086f4fSVikas Chaudhary qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
3325f4f5df23SVikas Chaudhary {
3326f4f5df23SVikas Chaudhary 	uint32_t dev_state, drv_state, drv_active;
3327068237c8STej Parkash 	uint32_t active_mask = 0xFFFFFFFF;
3328f4f5df23SVikas Chaudhary 	unsigned long reset_timeout;
3329f4f5df23SVikas Chaudhary 
3330f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
3331f4f5df23SVikas Chaudhary 		"Performing ISP error recovery\n");
3332f4f5df23SVikas Chaudhary 
3333f4f5df23SVikas Chaudhary 	if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
3334f8086f4fSVikas Chaudhary 		qla4_82xx_idc_unlock(ha);
3335f4f5df23SVikas Chaudhary 		ha->isp_ops->disable_intrs(ha);
3336f8086f4fSVikas Chaudhary 		qla4_82xx_idc_lock(ha);
3337f4f5df23SVikas Chaudhary 	}
3338f4f5df23SVikas Chaudhary 
3339de8c72daSVikas Chaudhary 	if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3340068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
3341068237c8STej Parkash 				  "%s(%ld): reset acknowledged\n",
3342068237c8STej Parkash 				  __func__, ha->host_no));
3343f4f5df23SVikas Chaudhary 		qla4_8xxx_set_rst_ready(ha);
3344068237c8STej Parkash 	} else {
3345068237c8STej Parkash 		active_mask = (~(1 << (ha->func_num * 4)));
3346068237c8STej Parkash 	}
3347f4f5df23SVikas Chaudhary 
3348f4f5df23SVikas Chaudhary 	/* wait for 10 seconds for reset ack from all functions */
3349f4f5df23SVikas Chaudhary 	reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
3350f4f5df23SVikas Chaudhary 
3351f8086f4fSVikas Chaudhary 	drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3352f8086f4fSVikas Chaudhary 	drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3353f4f5df23SVikas Chaudhary 
3354f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
3355f4f5df23SVikas Chaudhary 		"%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3356f4f5df23SVikas Chaudhary 		__func__, ha->host_no, drv_state, drv_active);
3357f4f5df23SVikas Chaudhary 
3358068237c8STej Parkash 	while (drv_state != (drv_active & active_mask)) {
3359f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, reset_timeout)) {
3360068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3361068237c8STej Parkash 				   "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
3362068237c8STej Parkash 				   DRIVER_NAME, drv_state, drv_active);
3363f4f5df23SVikas Chaudhary 			break;
3364f4f5df23SVikas Chaudhary 		}
3365f4f5df23SVikas Chaudhary 
3366068237c8STej Parkash 		/*
3367068237c8STej Parkash 		 * When reset_owner times out, check which functions
3368068237c8STej Parkash 		 * acked/did not ack
3369068237c8STej Parkash 		 */
3370de8c72daSVikas Chaudhary 		if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3371068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3372068237c8STej Parkash 				   "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3373068237c8STej Parkash 				   __func__, ha->host_no, drv_state,
3374068237c8STej Parkash 				   drv_active);
3375068237c8STej Parkash 		}
3376f8086f4fSVikas Chaudhary 		qla4_82xx_idc_unlock(ha);
3377f4f5df23SVikas Chaudhary 		msleep(1000);
3378f8086f4fSVikas Chaudhary 		qla4_82xx_idc_lock(ha);
3379f4f5df23SVikas Chaudhary 
3380f8086f4fSVikas Chaudhary 		drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3381f8086f4fSVikas Chaudhary 		drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3382f4f5df23SVikas Chaudhary 	}
3383f4f5df23SVikas Chaudhary 
3384068237c8STej Parkash 	/* Clear RESET OWNER as we are not going to use it any further */
3385de8c72daSVikas Chaudhary 	clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
3386068237c8STej Parkash 
3387f8086f4fSVikas Chaudhary 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3388068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
3389f4f5df23SVikas Chaudhary 		   dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
3390f4f5df23SVikas Chaudhary 
3391f4f5df23SVikas Chaudhary 	/* Force to DEV_COLD unless someone else is starting a reset */
3392de8c72daSVikas Chaudhary 	if (dev_state != QLA8XXX_DEV_INITIALIZING) {
3393f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
3394de8c72daSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
3395068237c8STej Parkash 		qla4_8xxx_set_rst_ready(ha);
3396f4f5df23SVikas Chaudhary 	}
3397f4f5df23SVikas Chaudhary }
3398f4f5df23SVikas Chaudhary 
3399f4f5df23SVikas Chaudhary /**
3400f4f5df23SVikas Chaudhary  * qla4_8xxx_need_qsnt_handler - Code to start qsnt
3401f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3402f4f5df23SVikas Chaudhary  **/
3403f4f5df23SVikas Chaudhary void
3404f4f5df23SVikas Chaudhary qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
3405f4f5df23SVikas Chaudhary {
340633693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3407f4f5df23SVikas Chaudhary 	qla4_8xxx_set_qsnt_ready(ha);
340833693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
3409f4f5df23SVikas Chaudhary }
3410f4f5df23SVikas Chaudhary 
341183dbdf6fSVikas Chaudhary static void qla4_82xx_set_idc_ver(struct scsi_qla_host *ha)
341283dbdf6fSVikas Chaudhary {
341383dbdf6fSVikas Chaudhary 	int idc_ver;
341483dbdf6fSVikas Chaudhary 	uint32_t drv_active;
341583dbdf6fSVikas Chaudhary 
341683dbdf6fSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
341783dbdf6fSVikas Chaudhary 	if (drv_active == (1 << (ha->func_num * 4))) {
341883dbdf6fSVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION,
341983dbdf6fSVikas Chaudhary 				    QLA82XX_IDC_VERSION);
342083dbdf6fSVikas Chaudhary 		ql4_printk(KERN_INFO, ha,
342183dbdf6fSVikas Chaudhary 			   "%s: IDC version updated to %d\n", __func__,
342283dbdf6fSVikas Chaudhary 			   QLA82XX_IDC_VERSION);
342383dbdf6fSVikas Chaudhary 	} else {
342483dbdf6fSVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
342583dbdf6fSVikas Chaudhary 		if (QLA82XX_IDC_VERSION != idc_ver) {
342683dbdf6fSVikas Chaudhary 			ql4_printk(KERN_INFO, ha,
342783dbdf6fSVikas Chaudhary 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
342883dbdf6fSVikas Chaudhary 				   __func__, QLA82XX_IDC_VERSION, idc_ver);
342983dbdf6fSVikas Chaudhary 		}
343083dbdf6fSVikas Chaudhary 	}
343183dbdf6fSVikas Chaudhary }
343283dbdf6fSVikas Chaudhary 
34336e7b4292SVikas Chaudhary static int qla4_83xx_set_idc_ver(struct scsi_qla_host *ha)
343483dbdf6fSVikas Chaudhary {
34356e7b4292SVikas Chaudhary 	int idc_ver;
34366e7b4292SVikas Chaudhary 	uint32_t drv_active;
34376e7b4292SVikas Chaudhary 	int rval = QLA_SUCCESS;
34386e7b4292SVikas Chaudhary 
34396e7b4292SVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
34406e7b4292SVikas Chaudhary 	if (drv_active == (1 << ha->func_num)) {
34416e7b4292SVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
34426e7b4292SVikas Chaudhary 		idc_ver &= (~0xFF);
34436e7b4292SVikas Chaudhary 		idc_ver |= QLA83XX_IDC_VER_MAJ_VALUE;
34446e7b4292SVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION, idc_ver);
34456e7b4292SVikas Chaudhary 		ql4_printk(KERN_INFO, ha,
34466e7b4292SVikas Chaudhary 			   "%s: IDC version updated to %d\n", __func__,
3447ecca5120SVikas Chaudhary 			   idc_ver);
34486e7b4292SVikas Chaudhary 	} else {
34496e7b4292SVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
34506e7b4292SVikas Chaudhary 		idc_ver &= 0xFF;
34516e7b4292SVikas Chaudhary 		if (QLA83XX_IDC_VER_MAJ_VALUE != idc_ver) {
34526e7b4292SVikas Chaudhary 			ql4_printk(KERN_INFO, ha,
34536e7b4292SVikas Chaudhary 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
34546e7b4292SVikas Chaudhary 				   __func__, QLA83XX_IDC_VER_MAJ_VALUE,
34556e7b4292SVikas Chaudhary 				   idc_ver);
34566e7b4292SVikas Chaudhary 			rval = QLA_ERROR;
34576e7b4292SVikas Chaudhary 			goto exit_set_idc_ver;
34586e7b4292SVikas Chaudhary 		}
34596e7b4292SVikas Chaudhary 	}
34606e7b4292SVikas Chaudhary 
34616e7b4292SVikas Chaudhary 	/* Update IDC_MINOR_VERSION */
34626e7b4292SVikas Chaudhary 	idc_ver = qla4_83xx_rd_reg(ha, QLA83XX_CRB_IDC_VER_MINOR);
34636e7b4292SVikas Chaudhary 	idc_ver &= ~(0x03 << (ha->func_num * 2));
34646e7b4292SVikas Chaudhary 	idc_ver |= (QLA83XX_IDC_VER_MIN_VALUE << (ha->func_num * 2));
34656e7b4292SVikas Chaudhary 	qla4_83xx_wr_reg(ha, QLA83XX_CRB_IDC_VER_MINOR, idc_ver);
34666e7b4292SVikas Chaudhary 
34676e7b4292SVikas Chaudhary exit_set_idc_ver:
34686e7b4292SVikas Chaudhary 	return rval;
34696e7b4292SVikas Chaudhary }
34706e7b4292SVikas Chaudhary 
347139c95826SVikas Chaudhary int qla4_8xxx_update_idc_reg(struct scsi_qla_host *ha)
34726e7b4292SVikas Chaudhary {
34736e7b4292SVikas Chaudhary 	uint32_t drv_active;
34746e7b4292SVikas Chaudhary 	int rval = QLA_SUCCESS;
34756e7b4292SVikas Chaudhary 
34766e7b4292SVikas Chaudhary 	if (test_bit(AF_INIT_DONE, &ha->flags))
34776e7b4292SVikas Chaudhary 		goto exit_update_idc_reg;
34786e7b4292SVikas Chaudhary 
347983dbdf6fSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
348083dbdf6fSVikas Chaudhary 	qla4_8xxx_set_drv_active(ha);
34816e7b4292SVikas Chaudhary 
34826e7b4292SVikas Chaudhary 	/*
34836e7b4292SVikas Chaudhary 	 * If we are the first driver to load and
34846e7b4292SVikas Chaudhary 	 * ql4xdontresethba is not set, clear IDC_CTRL BIT0.
34856e7b4292SVikas Chaudhary 	 */
3486b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha)) {
34876e7b4292SVikas Chaudhary 		drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
34886e7b4292SVikas Chaudhary 		if ((drv_active == (1 << ha->func_num)) && !ql4xdontresethba)
34896e7b4292SVikas Chaudhary 			qla4_83xx_clear_idc_dontreset(ha);
349083dbdf6fSVikas Chaudhary 	}
34916e7b4292SVikas Chaudhary 
34926e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
34936e7b4292SVikas Chaudhary 		qla4_82xx_set_idc_ver(ha);
3494b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
34956e7b4292SVikas Chaudhary 		rval = qla4_83xx_set_idc_ver(ha);
34966e7b4292SVikas Chaudhary 		if (rval == QLA_ERROR)
34976e7b4292SVikas Chaudhary 			qla4_8xxx_clear_drv_active(ha);
34986e7b4292SVikas Chaudhary 	}
34996e7b4292SVikas Chaudhary 
35006e7b4292SVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
35016e7b4292SVikas Chaudhary 
35026e7b4292SVikas Chaudhary exit_update_idc_reg:
35036e7b4292SVikas Chaudhary 	return rval;
3504f4f5df23SVikas Chaudhary }
3505f4f5df23SVikas Chaudhary 
3506f4f5df23SVikas Chaudhary /**
3507f4f5df23SVikas Chaudhary  * qla4_8xxx_device_state_handler - Adapter state machine
3508f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
3509f4f5df23SVikas Chaudhary  *
3510f4f5df23SVikas Chaudhary  * Note: IDC lock must be UNLOCKED upon entry
3511f4f5df23SVikas Chaudhary  **/
3512f4f5df23SVikas Chaudhary int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
3513f4f5df23SVikas Chaudhary {
3514f4f5df23SVikas Chaudhary 	uint32_t dev_state;
3515f4f5df23SVikas Chaudhary 	int rval = QLA_SUCCESS;
3516f4f5df23SVikas Chaudhary 	unsigned long dev_init_timeout;
3517f4f5df23SVikas Chaudhary 
35186e7b4292SVikas Chaudhary 	rval = qla4_8xxx_update_idc_reg(ha);
35196e7b4292SVikas Chaudhary 	if (rval == QLA_ERROR)
35206e7b4292SVikas Chaudhary 		goto exit_state_handler;
3521f4f5df23SVikas Chaudhary 
352233693c7aSVikas Chaudhary 	dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3523068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3524068237c8STej Parkash 			  dev_state, dev_state < MAX_STATES ?
3525068237c8STej Parkash 			  qdev_state[dev_state] : "Unknown"));
3526f4f5df23SVikas Chaudhary 
3527f4f5df23SVikas Chaudhary 	/* wait for 30 seconds for device to go ready */
3528f4f5df23SVikas Chaudhary 	dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
3529f4f5df23SVikas Chaudhary 
353033693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3531e3f37d16SNilesh Javali 	while (1) {
3532f4f5df23SVikas Chaudhary 
3533f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, dev_init_timeout)) {
3534068237c8STej Parkash 			ql4_printk(KERN_WARNING, ha,
3535068237c8STej Parkash 				   "%s: Device Init Failed 0x%x = %s\n",
3536068237c8STej Parkash 				   DRIVER_NAME,
3537068237c8STej Parkash 				   dev_state, dev_state < MAX_STATES ?
3538068237c8STej Parkash 				   qdev_state[dev_state] : "Unknown");
353933693c7aSVikas Chaudhary 			qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
3540de8c72daSVikas Chaudhary 					    QLA8XXX_DEV_FAILED);
3541f4f5df23SVikas Chaudhary 		}
3542f4f5df23SVikas Chaudhary 
354333693c7aSVikas Chaudhary 		dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3544068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3545068237c8STej Parkash 			   dev_state, dev_state < MAX_STATES ?
3546068237c8STej Parkash 			   qdev_state[dev_state] : "Unknown");
3547f4f5df23SVikas Chaudhary 
3548f4f5df23SVikas Chaudhary 		/* NOTE: Make sure idc unlocked upon exit of switch statement */
3549f4f5df23SVikas Chaudhary 		switch (dev_state) {
3550de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_READY:
3551f4f5df23SVikas Chaudhary 			goto exit;
3552de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_COLD:
3553f4f5df23SVikas Chaudhary 			rval = qla4_8xxx_device_bootstrap(ha);
3554f4f5df23SVikas Chaudhary 			goto exit;
3555de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_INITIALIZING:
355633693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3557f4f5df23SVikas Chaudhary 			msleep(1000);
355833693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3559f4f5df23SVikas Chaudhary 			break;
3560de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_NEED_RESET:
35616e7b4292SVikas Chaudhary 			/*
3562b37ca418SVikas Chaudhary 			 * For ISP8324 and ISP8042, if NEED_RESET is set by any
3563b37ca418SVikas Chaudhary 			 * driver, it should be honored, irrespective of
3564b37ca418SVikas Chaudhary 			 * IDC_CTRL DONTRESET_BIT0
35656e7b4292SVikas Chaudhary 			 */
3566b37ca418SVikas Chaudhary 			if (is_qla8032(ha) || is_qla8042(ha)) {
35676e7b4292SVikas Chaudhary 				qla4_83xx_need_reset_handler(ha);
35686e7b4292SVikas Chaudhary 			} else if (is_qla8022(ha)) {
3569f4f5df23SVikas Chaudhary 				if (!ql4xdontresethba) {
3570f8086f4fSVikas Chaudhary 					qla4_82xx_need_reset_handler(ha);
3571f4f5df23SVikas Chaudhary 					/* Update timeout value after need
3572f4f5df23SVikas Chaudhary 					 * reset handler */
3573f4f5df23SVikas Chaudhary 					dev_init_timeout = jiffies +
3574f4f5df23SVikas Chaudhary 						(ha->nx_dev_init_timeout * HZ);
35759acf7533SMike Hernandez 				} else {
357633693c7aSVikas Chaudhary 					ha->isp_ops->idc_unlock(ha);
35779acf7533SMike Hernandez 					msleep(1000);
357833693c7aSVikas Chaudhary 					ha->isp_ops->idc_lock(ha);
3579f4f5df23SVikas Chaudhary 				}
3580f4f5df23SVikas Chaudhary 			}
3581f4f5df23SVikas Chaudhary 			break;
3582de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_NEED_QUIESCENT:
3583f4f5df23SVikas Chaudhary 			/* idc locked/unlocked in handler */
3584f4f5df23SVikas Chaudhary 			qla4_8xxx_need_qsnt_handler(ha);
3585e3f37d16SNilesh Javali 			break;
3586de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_QUIESCENT:
358733693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3588f4f5df23SVikas Chaudhary 			msleep(1000);
358933693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3590f4f5df23SVikas Chaudhary 			break;
3591de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_FAILED:
359233693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3593f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
3594f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
359533693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3596f4f5df23SVikas Chaudhary 			goto exit;
3597f4f5df23SVikas Chaudhary 		default:
359833693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3599f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
3600f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
360133693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3602f4f5df23SVikas Chaudhary 			goto exit;
3603f4f5df23SVikas Chaudhary 		}
3604f4f5df23SVikas Chaudhary 	}
3605f4f5df23SVikas Chaudhary exit:
360633693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
36076e7b4292SVikas Chaudhary exit_state_handler:
3608f4f5df23SVikas Chaudhary 	return rval;
3609f4f5df23SVikas Chaudhary }
3610f4f5df23SVikas Chaudhary 
3611f4f5df23SVikas Chaudhary int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
3612f4f5df23SVikas Chaudhary {
3613f4f5df23SVikas Chaudhary 	int retval;
361478764999SSarang Radke 
361578764999SSarang Radke 	/* clear the interrupt */
3616b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha)) {
36176e7b4292SVikas Chaudhary 		writel(0, &ha->qla4_83xx_reg->risc_intr);
36186e7b4292SVikas Chaudhary 		readl(&ha->qla4_83xx_reg->risc_intr);
36196e7b4292SVikas Chaudhary 	} else if (is_qla8022(ha)) {
36207664a1fdSVikas Chaudhary 		writel(0, &ha->qla4_82xx_reg->host_int);
36217664a1fdSVikas Chaudhary 		readl(&ha->qla4_82xx_reg->host_int);
36226e7b4292SVikas Chaudhary 	}
362378764999SSarang Radke 
3624f4f5df23SVikas Chaudhary 	retval = qla4_8xxx_device_state_handler(ha);
3625f4f5df23SVikas Chaudhary 
36261b3d399cSTej Parkash 	/* Initialize request and response queues. */
36271b3d399cSTej Parkash 	if (retval == QLA_SUCCESS)
36281b3d399cSTej Parkash 		qla4xxx_init_rings(ha);
36291b3d399cSTej Parkash 
3630137257daSPoornima Vonti 	if (retval == QLA_SUCCESS && !test_bit(AF_IRQ_ATTACHED, &ha->flags))
3631f4f5df23SVikas Chaudhary 		retval = qla4xxx_request_irqs(ha);
3632f581a3f7SVikas Chaudhary 
3633f4f5df23SVikas Chaudhary 	return retval;
3634f4f5df23SVikas Chaudhary }
3635f4f5df23SVikas Chaudhary 
3636f4f5df23SVikas Chaudhary /*****************************************************************************/
3637f4f5df23SVikas Chaudhary /* Flash Manipulation Routines                                               */
3638f4f5df23SVikas Chaudhary /*****************************************************************************/
3639f4f5df23SVikas Chaudhary 
3640f4f5df23SVikas Chaudhary #define OPTROM_BURST_SIZE       0x1000
3641f4f5df23SVikas Chaudhary #define OPTROM_BURST_DWORDS     (OPTROM_BURST_SIZE / 4)
3642f4f5df23SVikas Chaudhary 
3643f4f5df23SVikas Chaudhary #define FARX_DATA_FLAG	BIT_31
3644f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_CONF	0x7FFD0000
3645f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_DATA	0x7FF00000
3646f4f5df23SVikas Chaudhary 
3647f4f5df23SVikas Chaudhary static inline uint32_t
3648f4f5df23SVikas Chaudhary flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3649f4f5df23SVikas Chaudhary {
3650f4f5df23SVikas Chaudhary 	return hw->flash_conf_off | faddr;
3651f4f5df23SVikas Chaudhary }
3652f4f5df23SVikas Chaudhary 
3653f4f5df23SVikas Chaudhary static inline uint32_t
3654f4f5df23SVikas Chaudhary flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3655f4f5df23SVikas Chaudhary {
3656f4f5df23SVikas Chaudhary 	return hw->flash_data_off | faddr;
3657f4f5df23SVikas Chaudhary }
3658f4f5df23SVikas Chaudhary 
3659f4f5df23SVikas Chaudhary static uint32_t *
3660f8086f4fSVikas Chaudhary qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
3661f4f5df23SVikas Chaudhary     uint32_t faddr, uint32_t length)
3662f4f5df23SVikas Chaudhary {
3663f4f5df23SVikas Chaudhary 	uint32_t i;
3664f4f5df23SVikas Chaudhary 	uint32_t val;
3665f4f5df23SVikas Chaudhary 	int loops = 0;
3666f8086f4fSVikas Chaudhary 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
3667f4f5df23SVikas Chaudhary 		udelay(100);
3668f4f5df23SVikas Chaudhary 		cond_resched();
3669f4f5df23SVikas Chaudhary 		loops++;
3670f4f5df23SVikas Chaudhary 	}
3671f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
3672f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
3673f4f5df23SVikas Chaudhary 		return dwptr;
3674f4f5df23SVikas Chaudhary 	}
3675f4f5df23SVikas Chaudhary 
3676f4f5df23SVikas Chaudhary 	/* Dword reads to flash. */
3677f4f5df23SVikas Chaudhary 	for (i = 0; i < length/4; i++, faddr += 4) {
3678f8086f4fSVikas Chaudhary 		if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
3679f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
3680f4f5df23SVikas Chaudhary 			    "Do ROM fast read failed\n");
3681f4f5df23SVikas Chaudhary 			goto done_read;
3682f4f5df23SVikas Chaudhary 		}
3683f4f5df23SVikas Chaudhary 		dwptr[i] = __constant_cpu_to_le32(val);
3684f4f5df23SVikas Chaudhary 	}
3685f4f5df23SVikas Chaudhary 
3686f4f5df23SVikas Chaudhary done_read:
3687f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
3688f4f5df23SVikas Chaudhary 	return dwptr;
3689f4f5df23SVikas Chaudhary }
3690f4f5df23SVikas Chaudhary 
3691f4f5df23SVikas Chaudhary /**
3692f4f5df23SVikas Chaudhary  * Address and length are byte address
3693f4f5df23SVikas Chaudhary  **/
3694f4f5df23SVikas Chaudhary static uint8_t *
3695f8086f4fSVikas Chaudhary qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
3696f4f5df23SVikas Chaudhary 		uint32_t offset, uint32_t length)
3697f4f5df23SVikas Chaudhary {
3698f8086f4fSVikas Chaudhary 	qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
3699f4f5df23SVikas Chaudhary 	return buf;
3700f4f5df23SVikas Chaudhary }
3701f4f5df23SVikas Chaudhary 
3702f4f5df23SVikas Chaudhary static int
3703f4f5df23SVikas Chaudhary qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
3704f4f5df23SVikas Chaudhary {
3705f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "PCI" };
3706f4f5df23SVikas Chaudhary 
3707f4f5df23SVikas Chaudhary 	/*
3708f4f5df23SVikas Chaudhary 	 * FLT-location structure resides after the last PCI region.
3709f4f5df23SVikas Chaudhary 	 */
3710f4f5df23SVikas Chaudhary 
3711f4f5df23SVikas Chaudhary 	/* Begin with sane defaults. */
3712f4f5df23SVikas Chaudhary 	loc = locations[0];
3713f4f5df23SVikas Chaudhary 	*start = FA_FLASH_LAYOUT_ADDR_82;
3714f4f5df23SVikas Chaudhary 
3715f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
3716f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3717f4f5df23SVikas Chaudhary }
3718f4f5df23SVikas Chaudhary 
3719f4f5df23SVikas Chaudhary static void
3720f4f5df23SVikas Chaudhary qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
3721f4f5df23SVikas Chaudhary {
3722f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "FLT" };
3723f4f5df23SVikas Chaudhary 	uint16_t *wptr;
3724f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
37256e7b4292SVikas Chaudhary 	uint32_t start, status;
3726f4f5df23SVikas Chaudhary 	struct qla_flt_header *flt;
3727f4f5df23SVikas Chaudhary 	struct qla_flt_region *region;
3728f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
3729f4f5df23SVikas Chaudhary 
3730f4f5df23SVikas Chaudhary 	hw->flt_region_flt = flt_addr;
3731f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
3732f4f5df23SVikas Chaudhary 	flt = (struct qla_flt_header *)ha->request_ring;
3733f4f5df23SVikas Chaudhary 	region = (struct qla_flt_region *)&flt[1];
37346e7b4292SVikas Chaudhary 
37356e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
3736f8086f4fSVikas Chaudhary 		qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3737f4f5df23SVikas Chaudhary 					   flt_addr << 2, OPTROM_BURST_SIZE);
3738b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
37396e7b4292SVikas Chaudhary 		status = qla4_83xx_flash_read_u32(ha, flt_addr << 2,
37406e7b4292SVikas Chaudhary 						  (uint8_t *)ha->request_ring,
37416e7b4292SVikas Chaudhary 						  0x400);
37426e7b4292SVikas Chaudhary 		if (status != QLA_SUCCESS)
37436e7b4292SVikas Chaudhary 			goto no_flash_data;
37446e7b4292SVikas Chaudhary 	}
37456e7b4292SVikas Chaudhary 
3746f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
3747f4f5df23SVikas Chaudhary 		goto no_flash_data;
3748f4f5df23SVikas Chaudhary 	if (flt->version != __constant_cpu_to_le16(1)) {
3749f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
3750f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
3751f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3752f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->checksum)));
3753f4f5df23SVikas Chaudhary 		goto no_flash_data;
3754f4f5df23SVikas Chaudhary 	}
3755f4f5df23SVikas Chaudhary 
3756f4f5df23SVikas Chaudhary 	cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
3757f4f5df23SVikas Chaudhary 	for (chksum = 0; cnt; cnt--)
3758f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
3759f4f5df23SVikas Chaudhary 	if (chksum) {
3760f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
3761f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
3762f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3763f4f5df23SVikas Chaudhary 			chksum));
3764f4f5df23SVikas Chaudhary 		goto no_flash_data;
3765f4f5df23SVikas Chaudhary 	}
3766f4f5df23SVikas Chaudhary 
3767f4f5df23SVikas Chaudhary 	loc = locations[1];
3768f4f5df23SVikas Chaudhary 	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
3769f4f5df23SVikas Chaudhary 	for ( ; cnt; cnt--, region++) {
3770f4f5df23SVikas Chaudhary 		/* Store addresses as DWORD offsets. */
3771f4f5df23SVikas Chaudhary 		start = le32_to_cpu(region->start) >> 2;
3772f4f5df23SVikas Chaudhary 
3773f4f5df23SVikas Chaudhary 		DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
3774f4f5df23SVikas Chaudhary 		    "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
3775f4f5df23SVikas Chaudhary 		    le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
3776f4f5df23SVikas Chaudhary 
3777f4f5df23SVikas Chaudhary 		switch (le32_to_cpu(region->code) & 0xff) {
3778f4f5df23SVikas Chaudhary 		case FLT_REG_FDT:
3779f4f5df23SVikas Chaudhary 			hw->flt_region_fdt = start;
3780f4f5df23SVikas Chaudhary 			break;
3781f4f5df23SVikas Chaudhary 		case FLT_REG_BOOT_CODE_82:
3782f4f5df23SVikas Chaudhary 			hw->flt_region_boot = start;
3783f4f5df23SVikas Chaudhary 			break;
3784f4f5df23SVikas Chaudhary 		case FLT_REG_FW_82:
378593823956SNilesh Javali 		case FLT_REG_FW_82_1:
3786f4f5df23SVikas Chaudhary 			hw->flt_region_fw = start;
3787f4f5df23SVikas Chaudhary 			break;
3788f4f5df23SVikas Chaudhary 		case FLT_REG_BOOTLOAD_82:
3789f4f5df23SVikas Chaudhary 			hw->flt_region_bootload = start;
3790f4f5df23SVikas Chaudhary 			break;
37912a991c21SManish Rangankar 		case FLT_REG_ISCSI_PARAM:
37922a991c21SManish Rangankar 			hw->flt_iscsi_param =  start;
37932a991c21SManish Rangankar 			break;
37944549415aSLalit Chandivade 		case FLT_REG_ISCSI_CHAP:
37954549415aSLalit Chandivade 			hw->flt_region_chap =  start;
37964549415aSLalit Chandivade 			hw->flt_chap_size =  le32_to_cpu(region->size);
37974549415aSLalit Chandivade 			break;
37981e9e2be3SAdheer Chandravanshi 		case FLT_REG_ISCSI_DDB:
37991e9e2be3SAdheer Chandravanshi 			hw->flt_region_ddb =  start;
38001e9e2be3SAdheer Chandravanshi 			hw->flt_ddb_size =  le32_to_cpu(region->size);
38011e9e2be3SAdheer Chandravanshi 			break;
3802f4f5df23SVikas Chaudhary 		}
3803f4f5df23SVikas Chaudhary 	}
3804f4f5df23SVikas Chaudhary 	goto done;
3805f4f5df23SVikas Chaudhary 
3806f4f5df23SVikas Chaudhary no_flash_data:
3807f4f5df23SVikas Chaudhary 	/* Use hardcoded defaults. */
3808f4f5df23SVikas Chaudhary 	loc = locations[0];
3809f4f5df23SVikas Chaudhary 
3810f4f5df23SVikas Chaudhary 	hw->flt_region_fdt      = FA_FLASH_DESCR_ADDR_82;
3811f4f5df23SVikas Chaudhary 	hw->flt_region_boot     = FA_BOOT_CODE_ADDR_82;
3812f4f5df23SVikas Chaudhary 	hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
3813f4f5df23SVikas Chaudhary 	hw->flt_region_fw       = FA_RISC_CODE_ADDR_82;
38149a16f65bSVikas Chaudhary 	hw->flt_region_chap	= FA_FLASH_ISCSI_CHAP >> 2;
38154549415aSLalit Chandivade 	hw->flt_chap_size	= FA_FLASH_CHAP_SIZE;
38161e9e2be3SAdheer Chandravanshi 	hw->flt_region_ddb	= FA_FLASH_ISCSI_DDB >> 2;
38171e9e2be3SAdheer Chandravanshi 	hw->flt_ddb_size	= FA_FLASH_DDB_SIZE;
38184549415aSLalit Chandivade 
3819f4f5df23SVikas Chaudhary done:
38209a16f65bSVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha,
38211e9e2be3SAdheer Chandravanshi 			  "FLT[%s]: flt=0x%x fdt=0x%x boot=0x%x bootload=0x%x fw=0x%x chap=0x%x chap_size=0x%x ddb=0x%x  ddb_size=0x%x\n",
38229a16f65bSVikas Chaudhary 			  loc, hw->flt_region_flt, hw->flt_region_fdt,
38239a16f65bSVikas Chaudhary 			  hw->flt_region_boot, hw->flt_region_bootload,
38241e9e2be3SAdheer Chandravanshi 			  hw->flt_region_fw, hw->flt_region_chap,
38251e9e2be3SAdheer Chandravanshi 			  hw->flt_chap_size, hw->flt_region_ddb,
38261e9e2be3SAdheer Chandravanshi 			  hw->flt_ddb_size));
3827f4f5df23SVikas Chaudhary }
3828f4f5df23SVikas Chaudhary 
3829f4f5df23SVikas Chaudhary static void
3830f8086f4fSVikas Chaudhary qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
3831f4f5df23SVikas Chaudhary {
3832f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_4K       0x1000
3833f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_32K      0x8000
3834f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_64K      0x10000
3835f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "MID", "FDT" };
3836f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
3837f4f5df23SVikas Chaudhary 	uint16_t *wptr;
3838f4f5df23SVikas Chaudhary 	struct qla_fdt_layout *fdt;
38393c3e2108SVikas Chaudhary 	uint16_t mid = 0;
38403c3e2108SVikas Chaudhary 	uint16_t fid = 0;
3841f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
3842f4f5df23SVikas Chaudhary 
3843f4f5df23SVikas Chaudhary 	hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3844f4f5df23SVikas Chaudhary 	hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
3845f4f5df23SVikas Chaudhary 
3846f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
3847f4f5df23SVikas Chaudhary 	fdt = (struct qla_fdt_layout *)ha->request_ring;
3848f8086f4fSVikas Chaudhary 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3849f4f5df23SVikas Chaudhary 	    hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
3850f4f5df23SVikas Chaudhary 
3851f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
3852f4f5df23SVikas Chaudhary 		goto no_flash_data;
3853f4f5df23SVikas Chaudhary 
3854f4f5df23SVikas Chaudhary 	if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
3855f4f5df23SVikas Chaudhary 	    fdt->sig[3] != 'D')
3856f4f5df23SVikas Chaudhary 		goto no_flash_data;
3857f4f5df23SVikas Chaudhary 
3858f4f5df23SVikas Chaudhary 	for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
3859f4f5df23SVikas Chaudhary 	    cnt++)
3860f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
3861f4f5df23SVikas Chaudhary 
3862f4f5df23SVikas Chaudhary 	if (chksum) {
3863f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
3864f4f5df23SVikas Chaudhary 		    "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
3865f4f5df23SVikas Chaudhary 		    le16_to_cpu(fdt->version)));
3866f4f5df23SVikas Chaudhary 		goto no_flash_data;
3867f4f5df23SVikas Chaudhary 	}
3868f4f5df23SVikas Chaudhary 
3869f4f5df23SVikas Chaudhary 	loc = locations[1];
3870f4f5df23SVikas Chaudhary 	mid = le16_to_cpu(fdt->man_id);
3871f4f5df23SVikas Chaudhary 	fid = le16_to_cpu(fdt->id);
3872f4f5df23SVikas Chaudhary 	hw->fdt_wrt_disable = fdt->wrt_disable_bits;
3873f4f5df23SVikas Chaudhary 	hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
3874f4f5df23SVikas Chaudhary 	hw->fdt_block_size = le32_to_cpu(fdt->block_size);
3875f4f5df23SVikas Chaudhary 
3876f4f5df23SVikas Chaudhary 	if (fdt->unprotect_sec_cmd) {
3877f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
3878f4f5df23SVikas Chaudhary 		    fdt->unprotect_sec_cmd);
3879f4f5df23SVikas Chaudhary 		hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
3880f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
3881f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0336);
3882f4f5df23SVikas Chaudhary 	}
3883f4f5df23SVikas Chaudhary 	goto done;
3884f4f5df23SVikas Chaudhary 
3885f4f5df23SVikas Chaudhary no_flash_data:
3886f4f5df23SVikas Chaudhary 	loc = locations[0];
3887f4f5df23SVikas Chaudhary 	hw->fdt_block_size = FLASH_BLK_SIZE_64K;
3888f4f5df23SVikas Chaudhary done:
3889f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
3890f4f5df23SVikas Chaudhary 		"pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
3891f4f5df23SVikas Chaudhary 		hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
3892f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
3893f4f5df23SVikas Chaudhary 		hw->fdt_block_size));
3894f4f5df23SVikas Chaudhary }
3895f4f5df23SVikas Chaudhary 
3896f4f5df23SVikas Chaudhary static void
3897f8086f4fSVikas Chaudhary qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
3898f4f5df23SVikas Chaudhary {
3899f4f5df23SVikas Chaudhary #define QLA82XX_IDC_PARAM_ADDR      0x003e885c
3900f4f5df23SVikas Chaudhary 	uint32_t *wptr;
3901f4f5df23SVikas Chaudhary 
3902f4f5df23SVikas Chaudhary 	if (!is_qla8022(ha))
3903f4f5df23SVikas Chaudhary 		return;
3904f4f5df23SVikas Chaudhary 	wptr = (uint32_t *)ha->request_ring;
3905f8086f4fSVikas Chaudhary 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3906f4f5df23SVikas Chaudhary 			QLA82XX_IDC_PARAM_ADDR , 8);
3907f4f5df23SVikas Chaudhary 
3908f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
3909f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
3910f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
3911f4f5df23SVikas Chaudhary 	} else {
3912f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
3913f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = le32_to_cpu(*wptr);
3914f4f5df23SVikas Chaudhary 	}
3915f4f5df23SVikas Chaudhary 
3916f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3917f4f5df23SVikas Chaudhary 		"ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
3918f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3919f4f5df23SVikas Chaudhary 		"ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
3920f4f5df23SVikas Chaudhary 	return;
3921f4f5df23SVikas Chaudhary }
3922f4f5df23SVikas Chaudhary 
392333693c7aSVikas Chaudhary void qla4_82xx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
392433693c7aSVikas Chaudhary 			      int in_count)
392533693c7aSVikas Chaudhary {
392633693c7aSVikas Chaudhary 	int i;
392733693c7aSVikas Chaudhary 
392833693c7aSVikas Chaudhary 	/* Load all mailbox registers, except mailbox 0. */
392933693c7aSVikas Chaudhary 	for (i = 1; i < in_count; i++)
393033693c7aSVikas Chaudhary 		writel(mbx_cmd[i], &ha->qla4_82xx_reg->mailbox_in[i]);
393133693c7aSVikas Chaudhary 
393233693c7aSVikas Chaudhary 	/* Wakeup firmware  */
393333693c7aSVikas Chaudhary 	writel(mbx_cmd[0], &ha->qla4_82xx_reg->mailbox_in[0]);
393433693c7aSVikas Chaudhary 	readl(&ha->qla4_82xx_reg->mailbox_in[0]);
393533693c7aSVikas Chaudhary 	writel(HINT_MBX_INT_PENDING, &ha->qla4_82xx_reg->hint);
393633693c7aSVikas Chaudhary 	readl(&ha->qla4_82xx_reg->hint);
393733693c7aSVikas Chaudhary }
393833693c7aSVikas Chaudhary 
393933693c7aSVikas Chaudhary void qla4_82xx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
394033693c7aSVikas Chaudhary {
394133693c7aSVikas Chaudhary 	int intr_status;
394233693c7aSVikas Chaudhary 
394333693c7aSVikas Chaudhary 	intr_status = readl(&ha->qla4_82xx_reg->host_int);
394433693c7aSVikas Chaudhary 	if (intr_status & ISRX_82XX_RISC_INT) {
394533693c7aSVikas Chaudhary 		ha->mbox_status_count = out_count;
394633693c7aSVikas Chaudhary 		intr_status = readl(&ha->qla4_82xx_reg->host_status);
394733693c7aSVikas Chaudhary 		ha->isp_ops->interrupt_service_routine(ha, intr_status);
394833693c7aSVikas Chaudhary 
394933693c7aSVikas Chaudhary 		if (test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
3950f5b893c9SChristoph Hellwig 		    (!ha->pdev->msi_enabled && !ha->pdev->msix_enabled))
395133693c7aSVikas Chaudhary 			qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg,
395233693c7aSVikas Chaudhary 					0xfbff);
395333693c7aSVikas Chaudhary 	}
395433693c7aSVikas Chaudhary }
395533693c7aSVikas Chaudhary 
3956f4f5df23SVikas Chaudhary int
3957f4f5df23SVikas Chaudhary qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
3958f4f5df23SVikas Chaudhary {
3959f4f5df23SVikas Chaudhary 	int ret;
3960f4f5df23SVikas Chaudhary 	uint32_t flt_addr;
3961f4f5df23SVikas Chaudhary 
3962f4f5df23SVikas Chaudhary 	ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
3963f4f5df23SVikas Chaudhary 	if (ret != QLA_SUCCESS)
3964f4f5df23SVikas Chaudhary 		return ret;
3965f4f5df23SVikas Chaudhary 
3966f4f5df23SVikas Chaudhary 	qla4_8xxx_get_flt_info(ha, flt_addr);
39676e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
3968f8086f4fSVikas Chaudhary 		qla4_82xx_get_fdt_info(ha);
3969f8086f4fSVikas Chaudhary 		qla4_82xx_get_idc_param(ha);
3970b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
39716e7b4292SVikas Chaudhary 		qla4_83xx_get_idc_param(ha);
39726e7b4292SVikas Chaudhary 	}
3973f4f5df23SVikas Chaudhary 
3974f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3975f4f5df23SVikas Chaudhary }
3976f4f5df23SVikas Chaudhary 
3977f4f5df23SVikas Chaudhary /**
3978f4f5df23SVikas Chaudhary  * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
3979f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
3980f4f5df23SVikas Chaudhary  *
3981f4f5df23SVikas Chaudhary  * Remarks:
3982f4f5df23SVikas Chaudhary  * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
3983f4f5df23SVikas Chaudhary  * not be available after successful return.  Driver must cleanup potential
3984f4f5df23SVikas Chaudhary  * outstanding I/O's after calling this funcion.
3985f4f5df23SVikas Chaudhary  **/
3986f4f5df23SVikas Chaudhary int
3987f4f5df23SVikas Chaudhary qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
3988f4f5df23SVikas Chaudhary {
3989f4f5df23SVikas Chaudhary 	int status;
3990f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
3991f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
3992f4f5df23SVikas Chaudhary 
3993f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
3994f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
3995f4f5df23SVikas Chaudhary 
3996f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_STOP_FW;
3997f4f5df23SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
3998f4f5df23SVikas Chaudhary 	    &mbox_cmd[0], &mbox_sts[0]);
3999f4f5df23SVikas Chaudhary 
4000f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
4001f4f5df23SVikas Chaudhary 	    __func__, status));
4002f4f5df23SVikas Chaudhary 	return status;
4003f4f5df23SVikas Chaudhary }
4004f4f5df23SVikas Chaudhary 
4005f4f5df23SVikas Chaudhary /**
4006f8086f4fSVikas Chaudhary  * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
4007f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
4008f4f5df23SVikas Chaudhary  **/
4009f4f5df23SVikas Chaudhary int
4010f8086f4fSVikas Chaudhary qla4_82xx_isp_reset(struct scsi_qla_host *ha)
4011f4f5df23SVikas Chaudhary {
4012f4f5df23SVikas Chaudhary 	int rval;
4013f4f5df23SVikas Chaudhary 	uint32_t dev_state;
4014f4f5df23SVikas Chaudhary 
4015f8086f4fSVikas Chaudhary 	qla4_82xx_idc_lock(ha);
4016f8086f4fSVikas Chaudhary 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
4017f4f5df23SVikas Chaudhary 
4018de8c72daSVikas Chaudhary 	if (dev_state == QLA8XXX_DEV_READY) {
4019f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
4020f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
4021de8c72daSVikas Chaudhary 		    QLA8XXX_DEV_NEED_RESET);
4022de8c72daSVikas Chaudhary 		set_bit(AF_8XXX_RST_OWNER, &ha->flags);
4023f4f5df23SVikas Chaudhary 	} else
4024f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
4025f4f5df23SVikas Chaudhary 
4026f8086f4fSVikas Chaudhary 	qla4_82xx_idc_unlock(ha);
4027f4f5df23SVikas Chaudhary 
4028f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_device_state_handler(ha);
4029f4f5df23SVikas Chaudhary 
4030f8086f4fSVikas Chaudhary 	qla4_82xx_idc_lock(ha);
4031f4f5df23SVikas Chaudhary 	qla4_8xxx_clear_rst_ready(ha);
4032f8086f4fSVikas Chaudhary 	qla4_82xx_idc_unlock(ha);
4033f4f5df23SVikas Chaudhary 
4034068237c8STej Parkash 	if (rval == QLA_SUCCESS) {
4035f8086f4fSVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
403621033639SNilesh Javali 		clear_bit(AF_FW_RECOVERY, &ha->flags);
4037068237c8STej Parkash 	}
403821033639SNilesh Javali 
4039f4f5df23SVikas Chaudhary 	return rval;
4040f4f5df23SVikas Chaudhary }
4041f4f5df23SVikas Chaudhary 
4042f4f5df23SVikas Chaudhary /**
4043f4f5df23SVikas Chaudhary  * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
4044f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
4045f4f5df23SVikas Chaudhary  *
4046f4f5df23SVikas Chaudhary  **/
4047f4f5df23SVikas Chaudhary int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
4048f4f5df23SVikas Chaudhary {
4049f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4050f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4051f4f5df23SVikas Chaudhary 	struct mbx_sys_info *sys_info;
4052f4f5df23SVikas Chaudhary 	dma_addr_t sys_info_dma;
4053f4f5df23SVikas Chaudhary 	int status = QLA_ERROR;
4054f4f5df23SVikas Chaudhary 
4055d103adb3SHimanshu Jha 	sys_info = dma_zalloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
4056f4f5df23SVikas Chaudhary 				       &sys_info_dma, GFP_KERNEL);
4057f4f5df23SVikas Chaudhary 	if (sys_info == NULL) {
4058f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
4059f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
4060f4f5df23SVikas Chaudhary 		return status;
4061f4f5df23SVikas Chaudhary 	}
4062f4f5df23SVikas Chaudhary 
4063f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4064f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4065f4f5df23SVikas Chaudhary 
4066f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
4067f4f5df23SVikas Chaudhary 	mbox_cmd[1] = LSDW(sys_info_dma);
4068f4f5df23SVikas Chaudhary 	mbox_cmd[2] = MSDW(sys_info_dma);
4069f4f5df23SVikas Chaudhary 	mbox_cmd[4] = sizeof(*sys_info);
4070f4f5df23SVikas Chaudhary 
4071f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
4072f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
4073f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
4074f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
4075f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
4076f4f5df23SVikas Chaudhary 	}
4077f4f5df23SVikas Chaudhary 
40782ccdf0dcSVikas Chaudhary 	/* Make sure we receive the minimum required data to cache internally */
4079b37ca418SVikas Chaudhary 	if (((is_qla8032(ha) || is_qla8042(ha)) ? mbox_sts[3] : mbox_sts[4]) <
4080e19dd66fSNilesh Javali 	    offsetof(struct mbx_sys_info, reserved)) {
4081f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
4082f4f5df23SVikas Chaudhary 		    " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
4083f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
4084f4f5df23SVikas Chaudhary 	}
4085f4f5df23SVikas Chaudhary 
4086f4f5df23SVikas Chaudhary 	/* Save M.A.C. address & serial_number */
40872a991c21SManish Rangankar 	ha->port_num = sys_info->port_num;
4088f4f5df23SVikas Chaudhary 	memcpy(ha->my_mac, &sys_info->mac_addr[0],
4089f4f5df23SVikas Chaudhary 	    min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
4090f4f5df23SVikas Chaudhary 	memcpy(ha->serial_number, &sys_info->serial_number,
4091f4f5df23SVikas Chaudhary 	    min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
409291ec7cecSVikas Chaudhary 	memcpy(ha->model_name, &sys_info->board_id_str,
409391ec7cecSVikas Chaudhary 	       min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
409491ec7cecSVikas Chaudhary 	ha->phy_port_cnt = sys_info->phys_port_cnt;
409591ec7cecSVikas Chaudhary 	ha->phy_port_num = sys_info->port_num;
409691ec7cecSVikas Chaudhary 	ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
4097f4f5df23SVikas Chaudhary 
4098d1d81bd0SOleksandr Khoshaba 	DEBUG2(printk("scsi%ld: %s: mac %pM serial %s\n",
4099d1d81bd0SOleksandr Khoshaba 	    ha->host_no, __func__, ha->my_mac, ha->serial_number));
4100f4f5df23SVikas Chaudhary 
4101f4f5df23SVikas Chaudhary 	status = QLA_SUCCESS;
4102f4f5df23SVikas Chaudhary 
4103f4f5df23SVikas Chaudhary exit_validate_mac82:
4104f4f5df23SVikas Chaudhary 	dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
4105f4f5df23SVikas Chaudhary 			  sys_info_dma);
4106f4f5df23SVikas Chaudhary 	return status;
4107f4f5df23SVikas Chaudhary }
4108f4f5df23SVikas Chaudhary 
4109f4f5df23SVikas Chaudhary /* Interrupt handling helpers. */
4110f4f5df23SVikas Chaudhary 
41115c19b92aSVikas Chaudhary int qla4_8xxx_intr_enable(struct scsi_qla_host *ha)
4112f4f5df23SVikas Chaudhary {
4113f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4114f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4115f4f5df23SVikas Chaudhary 
4116f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4117f4f5df23SVikas Chaudhary 
4118f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4119f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4120f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4121f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_ENABLE;
4122f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4123f4f5df23SVikas Chaudhary 		&mbox_sts[0]) != QLA_SUCCESS) {
4124f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
4125f4f5df23SVikas Chaudhary 		    "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4126f4f5df23SVikas Chaudhary 		    __func__, mbox_sts[0]));
4127f4f5df23SVikas Chaudhary 		return QLA_ERROR;
4128f4f5df23SVikas Chaudhary 	}
4129f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
4130f4f5df23SVikas Chaudhary }
4131f4f5df23SVikas Chaudhary 
41325c19b92aSVikas Chaudhary int qla4_8xxx_intr_disable(struct scsi_qla_host *ha)
4133f4f5df23SVikas Chaudhary {
4134f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4135f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4136f4f5df23SVikas Chaudhary 
4137f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4138f4f5df23SVikas Chaudhary 
4139f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4140f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4141f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4142f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_DISABLE;
4143f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4144f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
4145f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
4146f4f5df23SVikas Chaudhary 			"%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4147f4f5df23SVikas Chaudhary 			__func__, mbox_sts[0]));
4148f4f5df23SVikas Chaudhary 		return QLA_ERROR;
4149f4f5df23SVikas Chaudhary 	}
4150f4f5df23SVikas Chaudhary 
4151f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
4152f4f5df23SVikas Chaudhary }
4153f4f5df23SVikas Chaudhary 
4154f4f5df23SVikas Chaudhary void
4155f8086f4fSVikas Chaudhary qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
4156f4f5df23SVikas Chaudhary {
41575c19b92aSVikas Chaudhary 	qla4_8xxx_intr_enable(ha);
4158f4f5df23SVikas Chaudhary 
4159f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
4160f4f5df23SVikas Chaudhary 	/* BIT 10 - reset */
4161f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
4162f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
4163f4f5df23SVikas Chaudhary 	set_bit(AF_INTERRUPTS_ON, &ha->flags);
4164f4f5df23SVikas Chaudhary }
4165f4f5df23SVikas Chaudhary 
4166f4f5df23SVikas Chaudhary void
4167f8086f4fSVikas Chaudhary qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
4168f4f5df23SVikas Chaudhary {
41695fa8b573SSarang Radke 	if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
41705c19b92aSVikas Chaudhary 		qla4_8xxx_intr_disable(ha);
4171f4f5df23SVikas Chaudhary 
4172f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
4173f4f5df23SVikas Chaudhary 	/* BIT 10 - set */
4174f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
4175f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
4176f4f5df23SVikas Chaudhary }
4177f4f5df23SVikas Chaudhary 
4178f4f5df23SVikas Chaudhary int
4179f4f5df23SVikas Chaudhary qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
4180f4f5df23SVikas Chaudhary {
4181f5b893c9SChristoph Hellwig 	int ret;
4182f4f5df23SVikas Chaudhary 
4183f5b893c9SChristoph Hellwig 	ret = pci_alloc_irq_vectors(ha->pdev, QLA_MSIX_ENTRIES,
4184f5b893c9SChristoph Hellwig 			QLA_MSIX_ENTRIES, PCI_IRQ_MSIX);
4185f5b893c9SChristoph Hellwig 	if (ret < 0) {
4186f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
4187f4f5df23SVikas Chaudhary 		    "MSI-X: Failed to enable support -- %d/%d\n",
4188f4f5df23SVikas Chaudhary 		    QLA_MSIX_ENTRIES, ret);
4189f5b893c9SChristoph Hellwig 		return ret;
4190f4f5df23SVikas Chaudhary 	}
4191f4f5df23SVikas Chaudhary 
4192f5b893c9SChristoph Hellwig 	ret = request_irq(pci_irq_vector(ha->pdev, 0),
4193f5b893c9SChristoph Hellwig 			qla4_8xxx_default_intr_handler, 0, "qla4xxx (default)",
4194f5b893c9SChristoph Hellwig 			ha);
4195f5b893c9SChristoph Hellwig 	if (ret)
4196f5b893c9SChristoph Hellwig 		goto out_free_vectors;
4197f5b893c9SChristoph Hellwig 
4198f5b893c9SChristoph Hellwig 	ret = request_irq(pci_irq_vector(ha->pdev, 1),
4199f5b893c9SChristoph Hellwig 			qla4_8xxx_msix_rsp_q, 0, "qla4xxx (rsp_q)", ha);
4200f5b893c9SChristoph Hellwig 	if (ret)
4201f5b893c9SChristoph Hellwig 		goto out_free_default_irq;
4202f5b893c9SChristoph Hellwig 
4203f5b893c9SChristoph Hellwig 	return 0;
4204f5b893c9SChristoph Hellwig 
4205f5b893c9SChristoph Hellwig out_free_default_irq:
4206f5b893c9SChristoph Hellwig 	free_irq(pci_irq_vector(ha->pdev, 0), ha);
4207f5b893c9SChristoph Hellwig out_free_vectors:
4208f5b893c9SChristoph Hellwig 	pci_free_irq_vectors(ha->pdev);
4209f4f5df23SVikas Chaudhary 	return ret;
4210f4f5df23SVikas Chaudhary }
421137418cc6SNilesh Javali 
421237418cc6SNilesh Javali int qla4_8xxx_check_init_adapter_retry(struct scsi_qla_host *ha)
421337418cc6SNilesh Javali {
421437418cc6SNilesh Javali 	int status = QLA_SUCCESS;
421537418cc6SNilesh Javali 
421637418cc6SNilesh Javali 	/* Dont retry adapter initialization if IRQ allocation failed */
421737418cc6SNilesh Javali 	if (!test_bit(AF_IRQ_ATTACHED, &ha->flags)) {
421837418cc6SNilesh Javali 		ql4_printk(KERN_WARNING, ha, "%s: Skipping retry of adapter initialization as IRQs are not attached\n",
421937418cc6SNilesh Javali 			   __func__);
422037418cc6SNilesh Javali 		status = QLA_ERROR;
422137418cc6SNilesh Javali 		goto exit_init_adapter_failure;
422237418cc6SNilesh Javali 	}
422337418cc6SNilesh Javali 
422437418cc6SNilesh Javali 	/* Since interrupts are registered in start_firmware for
422537418cc6SNilesh Javali 	 * 8xxx, release them here if initialize_adapter fails
422637418cc6SNilesh Javali 	 * and retry adapter initialization */
422737418cc6SNilesh Javali 	qla4xxx_free_irqs(ha);
422837418cc6SNilesh Javali 
422937418cc6SNilesh Javali exit_init_adapter_failure:
423037418cc6SNilesh Javali 	return status;
423137418cc6SNilesh Javali }
4232