1f4f5df23SVikas Chaudhary /* 2f4f5df23SVikas Chaudhary * QLogic iSCSI HBA Driver 37d01d069SVikas Chaudhary * Copyright (c) 2003-2010 QLogic Corporation 4f4f5df23SVikas Chaudhary * 5f4f5df23SVikas Chaudhary * See LICENSE.qla4xxx for copyright and licensing details. 6f4f5df23SVikas Chaudhary */ 7f4f5df23SVikas Chaudhary #include <linux/delay.h> 8a6751ccbSJiri Slaby #include <linux/io.h> 9f4f5df23SVikas Chaudhary #include <linux/pci.h> 10f4f5df23SVikas Chaudhary #include "ql4_def.h" 11f4f5df23SVikas Chaudhary #include "ql4_glbl.h" 12f4f5df23SVikas Chaudhary 13797a796aSHitoshi Mitake #include <asm-generic/io-64-nonatomic-lo-hi.h> 14797a796aSHitoshi Mitake 15f4f5df23SVikas Chaudhary #define MASK(n) DMA_BIT_MASK(n) 16f4f5df23SVikas Chaudhary #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff)) 17f4f5df23SVikas Chaudhary #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff)) 18f4f5df23SVikas Chaudhary #define MS_WIN(addr) (addr & 0x0ffc0000) 19f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MN_2M (0) 20f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MS_2M (0x80000) 21f4f5df23SVikas Chaudhary #define QLA82XX_PCI_OCM0_2M (0xc0000) 22f4f5df23SVikas Chaudhary #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800) 23f4f5df23SVikas Chaudhary #define GET_MEM_OFFS_2M(addr) (addr & MASK(18)) 24f4f5df23SVikas Chaudhary 25f4f5df23SVikas Chaudhary /* CRB window related */ 26f4f5df23SVikas Chaudhary #define CRB_BLK(off) ((off >> 20) & 0x3f) 27f4f5df23SVikas Chaudhary #define CRB_SUBBLK(off) ((off >> 16) & 0xf) 28f4f5df23SVikas Chaudhary #define CRB_WINDOW_2M (0x130060) 29f4f5df23SVikas Chaudhary #define CRB_HI(off) ((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \ 30f4f5df23SVikas Chaudhary ((off) & 0xf0000)) 31f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL) 32f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL) 33f4f5df23SVikas Chaudhary #define CRB_INDIRECT_2M (0x1e0000UL) 34f4f5df23SVikas Chaudhary 35f4f5df23SVikas Chaudhary static inline void __iomem * 36f4f5df23SVikas Chaudhary qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off) 37f4f5df23SVikas Chaudhary { 38f4f5df23SVikas Chaudhary if ((off < ha->first_page_group_end) && 39f4f5df23SVikas Chaudhary (off >= ha->first_page_group_start)) 40f4f5df23SVikas Chaudhary return (void __iomem *)(ha->nx_pcibase + off); 41f4f5df23SVikas Chaudhary 42f4f5df23SVikas Chaudhary return NULL; 43f4f5df23SVikas Chaudhary } 44f4f5df23SVikas Chaudhary 45f4f5df23SVikas Chaudhary #define MAX_CRB_XFORM 60 46f4f5df23SVikas Chaudhary static unsigned long crb_addr_xform[MAX_CRB_XFORM]; 47f4f5df23SVikas Chaudhary static int qla4_8xxx_crb_table_initialized; 48f4f5df23SVikas Chaudhary 49f4f5df23SVikas Chaudhary #define qla4_8xxx_crb_addr_transform(name) \ 50f4f5df23SVikas Chaudhary (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \ 51f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20) 52f4f5df23SVikas Chaudhary static void 53f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform_setup(void) 54f4f5df23SVikas Chaudhary { 55f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(XDMA); 56f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(TIMR); 57f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SRE); 58f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQN3); 59f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQN2); 60f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQN1); 61f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQN0); 62f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQS3); 63f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQS2); 64f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQS1); 65f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SQS0); 66f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX7); 67f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX6); 68f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX5); 69f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX4); 70f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX3); 71f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX2); 72f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX1); 73f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(RPMX0); 74f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(ROMUSB); 75f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SN); 76f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(QMN); 77f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(QMS); 78f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGNI); 79f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGND); 80f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGN3); 81f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGN2); 82f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGN1); 83f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGN0); 84f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGSI); 85f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGSD); 86f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGS3); 87f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGS2); 88f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGS1); 89f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PGS0); 90f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PS); 91f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(PH); 92f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(NIU); 93f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(I2Q); 94f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(EG); 95f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(MN); 96f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(MS); 97f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(CAS2); 98f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(CAS1); 99f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(CAS0); 100f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(CAM); 101f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(C2C1); 102f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(C2C0); 103f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(SMB); 104f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(OCM0); 105f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform(I2C0); 106f4f5df23SVikas Chaudhary 107f4f5df23SVikas Chaudhary qla4_8xxx_crb_table_initialized = 1; 108f4f5df23SVikas Chaudhary } 109f4f5df23SVikas Chaudhary 110f4f5df23SVikas Chaudhary static struct crb_128M_2M_block_map crb_128M_2M_map[64] = { 111f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 0: PCI */ 112f4f5df23SVikas Chaudhary {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */ 113f4f5df23SVikas Chaudhary {1, 0x0110000, 0x0120000, 0x130000}, 114f4f5df23SVikas Chaudhary {1, 0x0120000, 0x0122000, 0x124000}, 115f4f5df23SVikas Chaudhary {1, 0x0130000, 0x0132000, 0x126000}, 116f4f5df23SVikas Chaudhary {1, 0x0140000, 0x0142000, 0x128000}, 117f4f5df23SVikas Chaudhary {1, 0x0150000, 0x0152000, 0x12a000}, 118f4f5df23SVikas Chaudhary {1, 0x0160000, 0x0170000, 0x110000}, 119f4f5df23SVikas Chaudhary {1, 0x0170000, 0x0172000, 0x12e000}, 120f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 121f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 122f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 123f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 124f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 125f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 126f4f5df23SVikas Chaudhary {1, 0x01e0000, 0x01e0800, 0x122000}, 127f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000} } }, 128f4f5df23SVikas Chaudhary {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */ 129f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 3: */ 130f4f5df23SVikas Chaudhary {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */ 131f4f5df23SVikas Chaudhary {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */ 132f4f5df23SVikas Chaudhary {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */ 133f4f5df23SVikas Chaudhary {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */ 134f4f5df23SVikas Chaudhary {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */ 135f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 136f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 137f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 138f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 139f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 140f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 141f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 142f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 143f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 144f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 145f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 146f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 147f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 148f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 149f4f5df23SVikas Chaudhary {1, 0x08f0000, 0x08f2000, 0x172000} } }, 150f4f5df23SVikas Chaudhary {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/ 151f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 152f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 153f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 154f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 155f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 156f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 157f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 158f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 159f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 160f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 161f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 162f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 163f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 164f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 165f4f5df23SVikas Chaudhary {1, 0x09f0000, 0x09f2000, 0x176000} } }, 166f4f5df23SVikas Chaudhary {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/ 167f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 168f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 169f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 170f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 171f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 172f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 173f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 174f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 175f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 176f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 177f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 178f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 179f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 180f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 181f4f5df23SVikas Chaudhary {1, 0x0af0000, 0x0af2000, 0x17a000} } }, 182f4f5df23SVikas Chaudhary {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/ 183f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 184f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 185f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 186f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 187f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 188f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 189f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 190f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 191f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 192f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 193f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 194f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 195f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 196f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 197f4f5df23SVikas Chaudhary {1, 0x0bf0000, 0x0bf2000, 0x17e000} } }, 198f4f5df23SVikas Chaudhary {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */ 199f4f5df23SVikas Chaudhary {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */ 200f4f5df23SVikas Chaudhary {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */ 201f4f5df23SVikas Chaudhary {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */ 202f4f5df23SVikas Chaudhary {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */ 203f4f5df23SVikas Chaudhary {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */ 204f4f5df23SVikas Chaudhary {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */ 205f4f5df23SVikas Chaudhary {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */ 206f4f5df23SVikas Chaudhary {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */ 207f4f5df23SVikas Chaudhary {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */ 208f4f5df23SVikas Chaudhary {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */ 209f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 23: */ 210f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 24: */ 211f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 25: */ 212f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 26: */ 213f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 27: */ 214f4f5df23SVikas Chaudhary {{{0, 0, 0, 0} } }, /* 28: */ 215f4f5df23SVikas Chaudhary {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */ 216f4f5df23SVikas Chaudhary {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */ 217f4f5df23SVikas Chaudhary {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */ 218f4f5df23SVikas Chaudhary {{{0} } }, /* 32: PCI */ 219f4f5df23SVikas Chaudhary {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */ 220f4f5df23SVikas Chaudhary {1, 0x2110000, 0x2120000, 0x130000}, 221f4f5df23SVikas Chaudhary {1, 0x2120000, 0x2122000, 0x124000}, 222f4f5df23SVikas Chaudhary {1, 0x2130000, 0x2132000, 0x126000}, 223f4f5df23SVikas Chaudhary {1, 0x2140000, 0x2142000, 0x128000}, 224f4f5df23SVikas Chaudhary {1, 0x2150000, 0x2152000, 0x12a000}, 225f4f5df23SVikas Chaudhary {1, 0x2160000, 0x2170000, 0x110000}, 226f4f5df23SVikas Chaudhary {1, 0x2170000, 0x2172000, 0x12e000}, 227f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 228f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 229f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 230f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 231f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 232f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 233f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000}, 234f4f5df23SVikas Chaudhary {0, 0x0000000, 0x0000000, 0x000000} } }, 235f4f5df23SVikas Chaudhary {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */ 236f4f5df23SVikas Chaudhary {{{0} } }, /* 35: */ 237f4f5df23SVikas Chaudhary {{{0} } }, /* 36: */ 238f4f5df23SVikas Chaudhary {{{0} } }, /* 37: */ 239f4f5df23SVikas Chaudhary {{{0} } }, /* 38: */ 240f4f5df23SVikas Chaudhary {{{0} } }, /* 39: */ 241f4f5df23SVikas Chaudhary {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */ 242f4f5df23SVikas Chaudhary {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */ 243f4f5df23SVikas Chaudhary {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */ 244f4f5df23SVikas Chaudhary {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */ 245f4f5df23SVikas Chaudhary {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */ 246f4f5df23SVikas Chaudhary {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */ 247f4f5df23SVikas Chaudhary {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */ 248f4f5df23SVikas Chaudhary {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */ 249f4f5df23SVikas Chaudhary {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */ 250f4f5df23SVikas Chaudhary {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */ 251f4f5df23SVikas Chaudhary {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */ 252f4f5df23SVikas Chaudhary {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */ 253f4f5df23SVikas Chaudhary {{{0} } }, /* 52: */ 254f4f5df23SVikas Chaudhary {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */ 255f4f5df23SVikas Chaudhary {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */ 256f4f5df23SVikas Chaudhary {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */ 257f4f5df23SVikas Chaudhary {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */ 258f4f5df23SVikas Chaudhary {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */ 259f4f5df23SVikas Chaudhary {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */ 260f4f5df23SVikas Chaudhary {{{0} } }, /* 59: I2C0 */ 261f4f5df23SVikas Chaudhary {{{0} } }, /* 60: I2C1 */ 262f4f5df23SVikas Chaudhary {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */ 263f4f5df23SVikas Chaudhary {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */ 264f4f5df23SVikas Chaudhary {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */ 265f4f5df23SVikas Chaudhary }; 266f4f5df23SVikas Chaudhary 267f4f5df23SVikas Chaudhary /* 268f4f5df23SVikas Chaudhary * top 12 bits of crb internal address (hub, agent) 269f4f5df23SVikas Chaudhary */ 270f4f5df23SVikas Chaudhary static unsigned qla4_8xxx_crb_hub_agt[64] = { 271f4f5df23SVikas Chaudhary 0, 272f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 273f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_MN, 274f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_MS, 275f4f5df23SVikas Chaudhary 0, 276f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SRE, 277f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_NIU, 278f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_QMN, 279f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0, 280f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1, 281f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2, 282f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3, 283f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 284f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 285f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 286f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4, 287f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 288f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0, 289f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1, 290f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2, 291f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3, 292f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGND, 293f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI, 294f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0, 295f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1, 296f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2, 297f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3, 298f4f5df23SVikas Chaudhary 0, 299f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI, 300f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SN, 301f4f5df23SVikas Chaudhary 0, 302f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_EG, 303f4f5df23SVikas Chaudhary 0, 304f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 305f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_CAM, 306f4f5df23SVikas Chaudhary 0, 307f4f5df23SVikas Chaudhary 0, 308f4f5df23SVikas Chaudhary 0, 309f4f5df23SVikas Chaudhary 0, 310f4f5df23SVikas Chaudhary 0, 311f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 312f4f5df23SVikas Chaudhary 0, 313f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1, 314f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2, 315f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3, 316f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4, 317f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5, 318f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6, 319f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7, 320f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 321f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 322f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 323f4f5df23SVikas Chaudhary 0, 324f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0, 325f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8, 326f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9, 327f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0, 328f4f5df23SVikas Chaudhary 0, 329f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_SMB, 330f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0, 331f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1, 332f4f5df23SVikas Chaudhary 0, 333f4f5df23SVikas Chaudhary QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC, 334f4f5df23SVikas Chaudhary 0, 335f4f5df23SVikas Chaudhary }; 336f4f5df23SVikas Chaudhary 337f4f5df23SVikas Chaudhary /* Device states */ 338f4f5df23SVikas Chaudhary static char *qdev_state[] = { 339f4f5df23SVikas Chaudhary "Unknown", 340f4f5df23SVikas Chaudhary "Cold", 341f4f5df23SVikas Chaudhary "Initializing", 342f4f5df23SVikas Chaudhary "Ready", 343f4f5df23SVikas Chaudhary "Need Reset", 344f4f5df23SVikas Chaudhary "Need Quiescent", 345f4f5df23SVikas Chaudhary "Failed", 346f4f5df23SVikas Chaudhary "Quiescent", 347f4f5df23SVikas Chaudhary }; 348f4f5df23SVikas Chaudhary 349f4f5df23SVikas Chaudhary /* 350f4f5df23SVikas Chaudhary * In: 'off' is offset from CRB space in 128M pci map 351f4f5df23SVikas Chaudhary * Out: 'off' is 2M pci map addr 352f4f5df23SVikas Chaudhary * side effect: lock crb window 353f4f5df23SVikas Chaudhary */ 354f4f5df23SVikas Chaudhary static void 355f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off) 356f4f5df23SVikas Chaudhary { 357f4f5df23SVikas Chaudhary u32 win_read; 358f4f5df23SVikas Chaudhary 359f4f5df23SVikas Chaudhary ha->crb_win = CRB_HI(*off); 360f4f5df23SVikas Chaudhary writel(ha->crb_win, 361f4f5df23SVikas Chaudhary (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase)); 362f4f5df23SVikas Chaudhary 363f4f5df23SVikas Chaudhary /* Read back value to make sure write has gone through before trying 364f4f5df23SVikas Chaudhary * to use it. */ 365f4f5df23SVikas Chaudhary win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase)); 366f4f5df23SVikas Chaudhary if (win_read != ha->crb_win) { 367f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, 368f4f5df23SVikas Chaudhary "%s: Written crbwin (0x%x) != Read crbwin (0x%x)," 369f4f5df23SVikas Chaudhary " off=0x%lx\n", __func__, ha->crb_win, win_read, *off)); 370f4f5df23SVikas Chaudhary } 371f4f5df23SVikas Chaudhary *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase; 372f4f5df23SVikas Chaudhary } 373f4f5df23SVikas Chaudhary 374f4f5df23SVikas Chaudhary void 375f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data) 376f4f5df23SVikas Chaudhary { 377f4f5df23SVikas Chaudhary unsigned long flags = 0; 378f4f5df23SVikas Chaudhary int rv; 379f4f5df23SVikas Chaudhary 380f4f5df23SVikas Chaudhary rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off); 381f4f5df23SVikas Chaudhary 382f4f5df23SVikas Chaudhary BUG_ON(rv == -1); 383f4f5df23SVikas Chaudhary 384f4f5df23SVikas Chaudhary if (rv == 1) { 385f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 386f4f5df23SVikas Chaudhary qla4_8xxx_crb_win_lock(ha); 387f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_crbwindow_2M(ha, &off); 388f4f5df23SVikas Chaudhary } 389f4f5df23SVikas Chaudhary 390f4f5df23SVikas Chaudhary writel(data, (void __iomem *)off); 391f4f5df23SVikas Chaudhary 392f4f5df23SVikas Chaudhary if (rv == 1) { 393f4f5df23SVikas Chaudhary qla4_8xxx_crb_win_unlock(ha); 394f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 395f4f5df23SVikas Chaudhary } 396f4f5df23SVikas Chaudhary } 397f4f5df23SVikas Chaudhary 398f4f5df23SVikas Chaudhary int 399f4f5df23SVikas Chaudhary qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off) 400f4f5df23SVikas Chaudhary { 401f4f5df23SVikas Chaudhary unsigned long flags = 0; 402f4f5df23SVikas Chaudhary int rv; 403f4f5df23SVikas Chaudhary u32 data; 404f4f5df23SVikas Chaudhary 405f4f5df23SVikas Chaudhary rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off); 406f4f5df23SVikas Chaudhary 407f4f5df23SVikas Chaudhary BUG_ON(rv == -1); 408f4f5df23SVikas Chaudhary 409f4f5df23SVikas Chaudhary if (rv == 1) { 410f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 411f4f5df23SVikas Chaudhary qla4_8xxx_crb_win_lock(ha); 412f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_crbwindow_2M(ha, &off); 413f4f5df23SVikas Chaudhary } 414f4f5df23SVikas Chaudhary data = readl((void __iomem *)off); 415f4f5df23SVikas Chaudhary 416f4f5df23SVikas Chaudhary if (rv == 1) { 417f4f5df23SVikas Chaudhary qla4_8xxx_crb_win_unlock(ha); 418f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 419f4f5df23SVikas Chaudhary } 420f4f5df23SVikas Chaudhary return data; 421f4f5df23SVikas Chaudhary } 422f4f5df23SVikas Chaudhary 423f4f5df23SVikas Chaudhary #define CRB_WIN_LOCK_TIMEOUT 100000000 424f4f5df23SVikas Chaudhary 425f4f5df23SVikas Chaudhary int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha) 426f4f5df23SVikas Chaudhary { 427f4f5df23SVikas Chaudhary int i; 428f4f5df23SVikas Chaudhary int done = 0, timeout = 0; 429f4f5df23SVikas Chaudhary 430f4f5df23SVikas Chaudhary while (!done) { 431f4f5df23SVikas Chaudhary /* acquire semaphore3 from PCI HW block */ 432f4f5df23SVikas Chaudhary done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK)); 433f4f5df23SVikas Chaudhary if (done == 1) 434f4f5df23SVikas Chaudhary break; 435f4f5df23SVikas Chaudhary if (timeout >= CRB_WIN_LOCK_TIMEOUT) 436f4f5df23SVikas Chaudhary return -1; 437f4f5df23SVikas Chaudhary 438f4f5df23SVikas Chaudhary timeout++; 439f4f5df23SVikas Chaudhary 440f4f5df23SVikas Chaudhary /* Yield CPU */ 441f4f5df23SVikas Chaudhary if (!in_interrupt()) 442f4f5df23SVikas Chaudhary schedule(); 443f4f5df23SVikas Chaudhary else { 444f4f5df23SVikas Chaudhary for (i = 0; i < 20; i++) 445f4f5df23SVikas Chaudhary cpu_relax(); /*This a nop instr on i386*/ 446f4f5df23SVikas Chaudhary } 447f4f5df23SVikas Chaudhary } 448f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num); 449f4f5df23SVikas Chaudhary return 0; 450f4f5df23SVikas Chaudhary } 451f4f5df23SVikas Chaudhary 452f4f5df23SVikas Chaudhary void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha) 453f4f5df23SVikas Chaudhary { 454f4f5df23SVikas Chaudhary qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 455f4f5df23SVikas Chaudhary } 456f4f5df23SVikas Chaudhary 457f4f5df23SVikas Chaudhary #define IDC_LOCK_TIMEOUT 100000000 458f4f5df23SVikas Chaudhary 459f4f5df23SVikas Chaudhary /** 460f4f5df23SVikas Chaudhary * qla4_8xxx_idc_lock - hw_lock 461f4f5df23SVikas Chaudhary * @ha: pointer to adapter structure 462f4f5df23SVikas Chaudhary * 463f4f5df23SVikas Chaudhary * General purpose lock used to synchronize access to 464f4f5df23SVikas Chaudhary * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc. 465f4f5df23SVikas Chaudhary **/ 466f4f5df23SVikas Chaudhary int qla4_8xxx_idc_lock(struct scsi_qla_host *ha) 467f4f5df23SVikas Chaudhary { 468f4f5df23SVikas Chaudhary int i; 469f4f5df23SVikas Chaudhary int done = 0, timeout = 0; 470f4f5df23SVikas Chaudhary 471f4f5df23SVikas Chaudhary while (!done) { 472f4f5df23SVikas Chaudhary /* acquire semaphore5 from PCI HW block */ 473f4f5df23SVikas Chaudhary done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK)); 474f4f5df23SVikas Chaudhary if (done == 1) 475f4f5df23SVikas Chaudhary break; 476f4f5df23SVikas Chaudhary if (timeout >= IDC_LOCK_TIMEOUT) 477f4f5df23SVikas Chaudhary return -1; 478f4f5df23SVikas Chaudhary 479f4f5df23SVikas Chaudhary timeout++; 480f4f5df23SVikas Chaudhary 481f4f5df23SVikas Chaudhary /* Yield CPU */ 482f4f5df23SVikas Chaudhary if (!in_interrupt()) 483f4f5df23SVikas Chaudhary schedule(); 484f4f5df23SVikas Chaudhary else { 485f4f5df23SVikas Chaudhary for (i = 0; i < 20; i++) 486f4f5df23SVikas Chaudhary cpu_relax(); /*This a nop instr on i386*/ 487f4f5df23SVikas Chaudhary } 488f4f5df23SVikas Chaudhary } 489f4f5df23SVikas Chaudhary return 0; 490f4f5df23SVikas Chaudhary } 491f4f5df23SVikas Chaudhary 492f4f5df23SVikas Chaudhary void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha) 493f4f5df23SVikas Chaudhary { 494f4f5df23SVikas Chaudhary qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK)); 495f4f5df23SVikas Chaudhary } 496f4f5df23SVikas Chaudhary 497f4f5df23SVikas Chaudhary int 498f4f5df23SVikas Chaudhary qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off) 499f4f5df23SVikas Chaudhary { 500f4f5df23SVikas Chaudhary struct crb_128M_2M_sub_block_map *m; 501f4f5df23SVikas Chaudhary 502f4f5df23SVikas Chaudhary if (*off >= QLA82XX_CRB_MAX) 503f4f5df23SVikas Chaudhary return -1; 504f4f5df23SVikas Chaudhary 505f4f5df23SVikas Chaudhary if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) { 506f4f5df23SVikas Chaudhary *off = (*off - QLA82XX_PCI_CAMQM) + 507f4f5df23SVikas Chaudhary QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase; 508f4f5df23SVikas Chaudhary return 0; 509f4f5df23SVikas Chaudhary } 510f4f5df23SVikas Chaudhary 511f4f5df23SVikas Chaudhary if (*off < QLA82XX_PCI_CRBSPACE) 512f4f5df23SVikas Chaudhary return -1; 513f4f5df23SVikas Chaudhary 514f4f5df23SVikas Chaudhary *off -= QLA82XX_PCI_CRBSPACE; 515f4f5df23SVikas Chaudhary /* 516f4f5df23SVikas Chaudhary * Try direct map 517f4f5df23SVikas Chaudhary */ 518f4f5df23SVikas Chaudhary 519f4f5df23SVikas Chaudhary m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)]; 520f4f5df23SVikas Chaudhary 521f4f5df23SVikas Chaudhary if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) { 522f4f5df23SVikas Chaudhary *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase; 523f4f5df23SVikas Chaudhary return 0; 524f4f5df23SVikas Chaudhary } 525f4f5df23SVikas Chaudhary 526f4f5df23SVikas Chaudhary /* 527f4f5df23SVikas Chaudhary * Not in direct map, use crb window 528f4f5df23SVikas Chaudhary */ 529f4f5df23SVikas Chaudhary return 1; 530f4f5df23SVikas Chaudhary } 531f4f5df23SVikas Chaudhary 532f4f5df23SVikas Chaudhary /* PCI Windowing for DDR regions. */ 533f4f5df23SVikas Chaudhary #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \ 534f4f5df23SVikas Chaudhary (((addr) <= (high)) && ((addr) >= (low))) 535f4f5df23SVikas Chaudhary 536f4f5df23SVikas Chaudhary /* 537f4f5df23SVikas Chaudhary * check memory access boundary. 538f4f5df23SVikas Chaudhary * used by test agent. support ddr access only for now 539f4f5df23SVikas Chaudhary */ 540f4f5df23SVikas Chaudhary static unsigned long 541f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha, 542f4f5df23SVikas Chaudhary unsigned long long addr, int size) 543f4f5df23SVikas Chaudhary { 544f4f5df23SVikas Chaudhary if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, 545f4f5df23SVikas Chaudhary QLA82XX_ADDR_DDR_NET_MAX) || 546f4f5df23SVikas Chaudhary !QLA82XX_ADDR_IN_RANGE(addr + size - 1, 547f4f5df23SVikas Chaudhary QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) || 548f4f5df23SVikas Chaudhary ((size != 1) && (size != 2) && (size != 4) && (size != 8))) { 549f4f5df23SVikas Chaudhary return 0; 550f4f5df23SVikas Chaudhary } 551f4f5df23SVikas Chaudhary return 1; 552f4f5df23SVikas Chaudhary } 553f4f5df23SVikas Chaudhary 554f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_set_window_warning_count; 555f4f5df23SVikas Chaudhary 556f4f5df23SVikas Chaudhary static unsigned long 557f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr) 558f4f5df23SVikas Chaudhary { 559f4f5df23SVikas Chaudhary int window; 560f4f5df23SVikas Chaudhary u32 win_read; 561f4f5df23SVikas Chaudhary 562f4f5df23SVikas Chaudhary if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, 563f4f5df23SVikas Chaudhary QLA82XX_ADDR_DDR_NET_MAX)) { 564f4f5df23SVikas Chaudhary /* DDR network side */ 565f4f5df23SVikas Chaudhary window = MN_WIN(addr); 566f4f5df23SVikas Chaudhary ha->ddr_mn_window = window; 567f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, ha->mn_win_crb | 568f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE, window); 569f4f5df23SVikas Chaudhary win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb | 570f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE); 571f4f5df23SVikas Chaudhary if ((win_read << 17) != window) { 572f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 573f4f5df23SVikas Chaudhary "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n", 574f4f5df23SVikas Chaudhary __func__, window, win_read); 575f4f5df23SVikas Chaudhary } 576f4f5df23SVikas Chaudhary addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET; 577f4f5df23SVikas Chaudhary } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0, 578f4f5df23SVikas Chaudhary QLA82XX_ADDR_OCM0_MAX)) { 579f4f5df23SVikas Chaudhary unsigned int temp1; 580f4f5df23SVikas Chaudhary /* if bits 19:18&17:11 are on */ 581f4f5df23SVikas Chaudhary if ((addr & 0x00ff800) == 0xff800) { 582f4f5df23SVikas Chaudhary printk("%s: QM access not handled.\n", __func__); 583f4f5df23SVikas Chaudhary addr = -1UL; 584f4f5df23SVikas Chaudhary } 585f4f5df23SVikas Chaudhary 586f4f5df23SVikas Chaudhary window = OCM_WIN(addr); 587f4f5df23SVikas Chaudhary ha->ddr_mn_window = window; 588f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, ha->mn_win_crb | 589f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE, window); 590f4f5df23SVikas Chaudhary win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb | 591f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE); 592f4f5df23SVikas Chaudhary temp1 = ((window & 0x1FF) << 7) | 593f4f5df23SVikas Chaudhary ((window & 0x0FFFE0000) >> 17); 594f4f5df23SVikas Chaudhary if (win_read != temp1) { 595f4f5df23SVikas Chaudhary printk("%s: Written OCMwin (0x%x) != Read" 596f4f5df23SVikas Chaudhary " OCMwin (0x%x)\n", __func__, temp1, win_read); 597f4f5df23SVikas Chaudhary } 598f4f5df23SVikas Chaudhary addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M; 599f4f5df23SVikas Chaudhary 600f4f5df23SVikas Chaudhary } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, 601f4f5df23SVikas Chaudhary QLA82XX_P3_ADDR_QDR_NET_MAX)) { 602f4f5df23SVikas Chaudhary /* QDR network side */ 603f4f5df23SVikas Chaudhary window = MS_WIN(addr); 604f4f5df23SVikas Chaudhary ha->qdr_sn_window = window; 605f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, ha->ms_win_crb | 606f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE, window); 607f4f5df23SVikas Chaudhary win_read = qla4_8xxx_rd_32(ha, 608f4f5df23SVikas Chaudhary ha->ms_win_crb | QLA82XX_PCI_CRBSPACE); 609f4f5df23SVikas Chaudhary if (win_read != window) { 610f4f5df23SVikas Chaudhary printk("%s: Written MSwin (0x%x) != Read " 611f4f5df23SVikas Chaudhary "MSwin (0x%x)\n", __func__, window, win_read); 612f4f5df23SVikas Chaudhary } 613f4f5df23SVikas Chaudhary addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET; 614f4f5df23SVikas Chaudhary 615f4f5df23SVikas Chaudhary } else { 616f4f5df23SVikas Chaudhary /* 617f4f5df23SVikas Chaudhary * peg gdb frequently accesses memory that doesn't exist, 618f4f5df23SVikas Chaudhary * this limits the chit chat so debugging isn't slowed down. 619f4f5df23SVikas Chaudhary */ 620f4f5df23SVikas Chaudhary if ((qla4_8xxx_pci_set_window_warning_count++ < 8) || 621f4f5df23SVikas Chaudhary (qla4_8xxx_pci_set_window_warning_count%64 == 0)) { 622f4f5df23SVikas Chaudhary printk("%s: Warning:%s Unknown address range!\n", 623f4f5df23SVikas Chaudhary __func__, DRIVER_NAME); 624f4f5df23SVikas Chaudhary } 625f4f5df23SVikas Chaudhary addr = -1UL; 626f4f5df23SVikas Chaudhary } 627f4f5df23SVikas Chaudhary return addr; 628f4f5df23SVikas Chaudhary } 629f4f5df23SVikas Chaudhary 630f4f5df23SVikas Chaudhary /* check if address is in the same windows as the previous access */ 631f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha, 632f4f5df23SVikas Chaudhary unsigned long long addr) 633f4f5df23SVikas Chaudhary { 634f4f5df23SVikas Chaudhary int window; 635f4f5df23SVikas Chaudhary unsigned long long qdr_max; 636f4f5df23SVikas Chaudhary 637f4f5df23SVikas Chaudhary qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX; 638f4f5df23SVikas Chaudhary 639f4f5df23SVikas Chaudhary if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, 640f4f5df23SVikas Chaudhary QLA82XX_ADDR_DDR_NET_MAX)) { 641f4f5df23SVikas Chaudhary /* DDR network side */ 642f4f5df23SVikas Chaudhary BUG(); /* MN access can not come here */ 643f4f5df23SVikas Chaudhary } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0, 644f4f5df23SVikas Chaudhary QLA82XX_ADDR_OCM0_MAX)) { 645f4f5df23SVikas Chaudhary return 1; 646f4f5df23SVikas Chaudhary } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1, 647f4f5df23SVikas Chaudhary QLA82XX_ADDR_OCM1_MAX)) { 648f4f5df23SVikas Chaudhary return 1; 649f4f5df23SVikas Chaudhary } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, 650f4f5df23SVikas Chaudhary qdr_max)) { 651f4f5df23SVikas Chaudhary /* QDR network side */ 652f4f5df23SVikas Chaudhary window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f; 653f4f5df23SVikas Chaudhary if (ha->qdr_sn_window == window) 654f4f5df23SVikas Chaudhary return 1; 655f4f5df23SVikas Chaudhary } 656f4f5df23SVikas Chaudhary 657f4f5df23SVikas Chaudhary return 0; 658f4f5df23SVikas Chaudhary } 659f4f5df23SVikas Chaudhary 660f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha, 661f4f5df23SVikas Chaudhary u64 off, void *data, int size) 662f4f5df23SVikas Chaudhary { 663f4f5df23SVikas Chaudhary unsigned long flags; 664f4f5df23SVikas Chaudhary void __iomem *addr; 665f4f5df23SVikas Chaudhary int ret = 0; 666f4f5df23SVikas Chaudhary u64 start; 667f4f5df23SVikas Chaudhary void __iomem *mem_ptr = NULL; 668f4f5df23SVikas Chaudhary unsigned long mem_base; 669f4f5df23SVikas Chaudhary unsigned long mem_page; 670f4f5df23SVikas Chaudhary 671f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 672f4f5df23SVikas Chaudhary 673f4f5df23SVikas Chaudhary /* 674f4f5df23SVikas Chaudhary * If attempting to access unknown address or straddle hw windows, 675f4f5df23SVikas Chaudhary * do not access. 676f4f5df23SVikas Chaudhary */ 677f4f5df23SVikas Chaudhary start = qla4_8xxx_pci_set_window(ha, off); 678f4f5df23SVikas Chaudhary if ((start == -1UL) || 679f4f5df23SVikas Chaudhary (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) { 680f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 681f4f5df23SVikas Chaudhary printk(KERN_ERR"%s out of bound pci memory access. " 682f4f5df23SVikas Chaudhary "offset is 0x%llx\n", DRIVER_NAME, off); 683f4f5df23SVikas Chaudhary return -1; 684f4f5df23SVikas Chaudhary } 685f4f5df23SVikas Chaudhary 686f4f5df23SVikas Chaudhary addr = qla4_8xxx_pci_base_offsetfset(ha, start); 687f4f5df23SVikas Chaudhary if (!addr) { 688f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 689f4f5df23SVikas Chaudhary mem_base = pci_resource_start(ha->pdev, 0); 690f4f5df23SVikas Chaudhary mem_page = start & PAGE_MASK; 691f4f5df23SVikas Chaudhary /* Map two pages whenever user tries to access addresses in two 692f4f5df23SVikas Chaudhary consecutive pages. 693f4f5df23SVikas Chaudhary */ 694f4f5df23SVikas Chaudhary if (mem_page != ((start + size - 1) & PAGE_MASK)) 695f4f5df23SVikas Chaudhary mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2); 696f4f5df23SVikas Chaudhary else 697f4f5df23SVikas Chaudhary mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 698f4f5df23SVikas Chaudhary 699f4f5df23SVikas Chaudhary if (mem_ptr == NULL) { 700f4f5df23SVikas Chaudhary *(u8 *)data = 0; 701f4f5df23SVikas Chaudhary return -1; 702f4f5df23SVikas Chaudhary } 703f4f5df23SVikas Chaudhary addr = mem_ptr; 704f4f5df23SVikas Chaudhary addr += start & (PAGE_SIZE - 1); 705f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 706f4f5df23SVikas Chaudhary } 707f4f5df23SVikas Chaudhary 708f4f5df23SVikas Chaudhary switch (size) { 709f4f5df23SVikas Chaudhary case 1: 710f4f5df23SVikas Chaudhary *(u8 *)data = readb(addr); 711f4f5df23SVikas Chaudhary break; 712f4f5df23SVikas Chaudhary case 2: 713f4f5df23SVikas Chaudhary *(u16 *)data = readw(addr); 714f4f5df23SVikas Chaudhary break; 715f4f5df23SVikas Chaudhary case 4: 716f4f5df23SVikas Chaudhary *(u32 *)data = readl(addr); 717f4f5df23SVikas Chaudhary break; 718f4f5df23SVikas Chaudhary case 8: 719f4f5df23SVikas Chaudhary *(u64 *)data = readq(addr); 720f4f5df23SVikas Chaudhary break; 721f4f5df23SVikas Chaudhary default: 722f4f5df23SVikas Chaudhary ret = -1; 723f4f5df23SVikas Chaudhary break; 724f4f5df23SVikas Chaudhary } 725f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 726f4f5df23SVikas Chaudhary 727f4f5df23SVikas Chaudhary if (mem_ptr) 728f4f5df23SVikas Chaudhary iounmap(mem_ptr); 729f4f5df23SVikas Chaudhary return ret; 730f4f5df23SVikas Chaudhary } 731f4f5df23SVikas Chaudhary 732f4f5df23SVikas Chaudhary static int 733f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off, 734f4f5df23SVikas Chaudhary void *data, int size) 735f4f5df23SVikas Chaudhary { 736f4f5df23SVikas Chaudhary unsigned long flags; 737f4f5df23SVikas Chaudhary void __iomem *addr; 738f4f5df23SVikas Chaudhary int ret = 0; 739f4f5df23SVikas Chaudhary u64 start; 740f4f5df23SVikas Chaudhary void __iomem *mem_ptr = NULL; 741f4f5df23SVikas Chaudhary unsigned long mem_base; 742f4f5df23SVikas Chaudhary unsigned long mem_page; 743f4f5df23SVikas Chaudhary 744f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 745f4f5df23SVikas Chaudhary 746f4f5df23SVikas Chaudhary /* 747f4f5df23SVikas Chaudhary * If attempting to access unknown address or straddle hw windows, 748f4f5df23SVikas Chaudhary * do not access. 749f4f5df23SVikas Chaudhary */ 750f4f5df23SVikas Chaudhary start = qla4_8xxx_pci_set_window(ha, off); 751f4f5df23SVikas Chaudhary if ((start == -1UL) || 752f4f5df23SVikas Chaudhary (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) { 753f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 754f4f5df23SVikas Chaudhary printk(KERN_ERR"%s out of bound pci memory access. " 755f4f5df23SVikas Chaudhary "offset is 0x%llx\n", DRIVER_NAME, off); 756f4f5df23SVikas Chaudhary return -1; 757f4f5df23SVikas Chaudhary } 758f4f5df23SVikas Chaudhary 759f4f5df23SVikas Chaudhary addr = qla4_8xxx_pci_base_offsetfset(ha, start); 760f4f5df23SVikas Chaudhary if (!addr) { 761f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 762f4f5df23SVikas Chaudhary mem_base = pci_resource_start(ha->pdev, 0); 763f4f5df23SVikas Chaudhary mem_page = start & PAGE_MASK; 764f4f5df23SVikas Chaudhary /* Map two pages whenever user tries to access addresses in two 765f4f5df23SVikas Chaudhary consecutive pages. 766f4f5df23SVikas Chaudhary */ 767f4f5df23SVikas Chaudhary if (mem_page != ((start + size - 1) & PAGE_MASK)) 768f4f5df23SVikas Chaudhary mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2); 769f4f5df23SVikas Chaudhary else 770f4f5df23SVikas Chaudhary mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 771f4f5df23SVikas Chaudhary if (mem_ptr == NULL) 772f4f5df23SVikas Chaudhary return -1; 773f4f5df23SVikas Chaudhary 774f4f5df23SVikas Chaudhary addr = mem_ptr; 775f4f5df23SVikas Chaudhary addr += start & (PAGE_SIZE - 1); 776f4f5df23SVikas Chaudhary write_lock_irqsave(&ha->hw_lock, flags); 777f4f5df23SVikas Chaudhary } 778f4f5df23SVikas Chaudhary 779f4f5df23SVikas Chaudhary switch (size) { 780f4f5df23SVikas Chaudhary case 1: 781f4f5df23SVikas Chaudhary writeb(*(u8 *)data, addr); 782f4f5df23SVikas Chaudhary break; 783f4f5df23SVikas Chaudhary case 2: 784f4f5df23SVikas Chaudhary writew(*(u16 *)data, addr); 785f4f5df23SVikas Chaudhary break; 786f4f5df23SVikas Chaudhary case 4: 787f4f5df23SVikas Chaudhary writel(*(u32 *)data, addr); 788f4f5df23SVikas Chaudhary break; 789f4f5df23SVikas Chaudhary case 8: 790f4f5df23SVikas Chaudhary writeq(*(u64 *)data, addr); 791f4f5df23SVikas Chaudhary break; 792f4f5df23SVikas Chaudhary default: 793f4f5df23SVikas Chaudhary ret = -1; 794f4f5df23SVikas Chaudhary break; 795f4f5df23SVikas Chaudhary } 796f4f5df23SVikas Chaudhary write_unlock_irqrestore(&ha->hw_lock, flags); 797f4f5df23SVikas Chaudhary if (mem_ptr) 798f4f5df23SVikas Chaudhary iounmap(mem_ptr); 799f4f5df23SVikas Chaudhary return ret; 800f4f5df23SVikas Chaudhary } 801f4f5df23SVikas Chaudhary 802f4f5df23SVikas Chaudhary #define MTU_FUDGE_FACTOR 100 803f4f5df23SVikas Chaudhary 804f4f5df23SVikas Chaudhary static unsigned long 805f4f5df23SVikas Chaudhary qla4_8xxx_decode_crb_addr(unsigned long addr) 806f4f5df23SVikas Chaudhary { 807f4f5df23SVikas Chaudhary int i; 808f4f5df23SVikas Chaudhary unsigned long base_addr, offset, pci_base; 809f4f5df23SVikas Chaudhary 810f4f5df23SVikas Chaudhary if (!qla4_8xxx_crb_table_initialized) 811f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform_setup(); 812f4f5df23SVikas Chaudhary 813f4f5df23SVikas Chaudhary pci_base = ADDR_ERROR; 814f4f5df23SVikas Chaudhary base_addr = addr & 0xfff00000; 815f4f5df23SVikas Chaudhary offset = addr & 0x000fffff; 816f4f5df23SVikas Chaudhary 817f4f5df23SVikas Chaudhary for (i = 0; i < MAX_CRB_XFORM; i++) { 818f4f5df23SVikas Chaudhary if (crb_addr_xform[i] == base_addr) { 819f4f5df23SVikas Chaudhary pci_base = i << 20; 820f4f5df23SVikas Chaudhary break; 821f4f5df23SVikas Chaudhary } 822f4f5df23SVikas Chaudhary } 823f4f5df23SVikas Chaudhary if (pci_base == ADDR_ERROR) 824f4f5df23SVikas Chaudhary return pci_base; 825f4f5df23SVikas Chaudhary else 826f4f5df23SVikas Chaudhary return pci_base + offset; 827f4f5df23SVikas Chaudhary } 828f4f5df23SVikas Chaudhary 829f4f5df23SVikas Chaudhary static long rom_max_timeout = 100; 830f4f5df23SVikas Chaudhary static long qla4_8xxx_rom_lock_timeout = 100; 831f4f5df23SVikas Chaudhary 832f4f5df23SVikas Chaudhary static int 833f4f5df23SVikas Chaudhary qla4_8xxx_rom_lock(struct scsi_qla_host *ha) 834f4f5df23SVikas Chaudhary { 835f4f5df23SVikas Chaudhary int i; 836f4f5df23SVikas Chaudhary int done = 0, timeout = 0; 837f4f5df23SVikas Chaudhary 838f4f5df23SVikas Chaudhary while (!done) { 839f4f5df23SVikas Chaudhary /* acquire semaphore2 from PCI HW block */ 840f4f5df23SVikas Chaudhary 841f4f5df23SVikas Chaudhary done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK)); 842f4f5df23SVikas Chaudhary if (done == 1) 843f4f5df23SVikas Chaudhary break; 844b25ee66fSShyam Sundar if (timeout >= qla4_8xxx_rom_lock_timeout) { 845b25ee66fSShyam Sundar ql4_printk(KERN_WARNING, ha, 846b25ee66fSShyam Sundar "%s: Failed to acquire rom lock", __func__); 847f4f5df23SVikas Chaudhary return -1; 848b25ee66fSShyam Sundar } 849f4f5df23SVikas Chaudhary 850f4f5df23SVikas Chaudhary timeout++; 851f4f5df23SVikas Chaudhary 852f4f5df23SVikas Chaudhary /* Yield CPU */ 853f4f5df23SVikas Chaudhary if (!in_interrupt()) 854f4f5df23SVikas Chaudhary schedule(); 855f4f5df23SVikas Chaudhary else { 856f4f5df23SVikas Chaudhary for (i = 0; i < 20; i++) 857f4f5df23SVikas Chaudhary cpu_relax(); /*This a nop instr on i386*/ 858f4f5df23SVikas Chaudhary } 859f4f5df23SVikas Chaudhary } 860f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER); 861f4f5df23SVikas Chaudhary return 0; 862f4f5df23SVikas Chaudhary } 863f4f5df23SVikas Chaudhary 864f4f5df23SVikas Chaudhary static void 865f4f5df23SVikas Chaudhary qla4_8xxx_rom_unlock(struct scsi_qla_host *ha) 866f4f5df23SVikas Chaudhary { 867f4f5df23SVikas Chaudhary qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK)); 868f4f5df23SVikas Chaudhary } 869f4f5df23SVikas Chaudhary 870f4f5df23SVikas Chaudhary static int 871f4f5df23SVikas Chaudhary qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha) 872f4f5df23SVikas Chaudhary { 873f4f5df23SVikas Chaudhary long timeout = 0; 874f4f5df23SVikas Chaudhary long done = 0 ; 875f4f5df23SVikas Chaudhary 876f4f5df23SVikas Chaudhary while (done == 0) { 877f4f5df23SVikas Chaudhary done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 878f4f5df23SVikas Chaudhary done &= 2; 879f4f5df23SVikas Chaudhary timeout++; 880f4f5df23SVikas Chaudhary if (timeout >= rom_max_timeout) { 881f4f5df23SVikas Chaudhary printk("%s: Timeout reached waiting for rom done", 882f4f5df23SVikas Chaudhary DRIVER_NAME); 883f4f5df23SVikas Chaudhary return -1; 884f4f5df23SVikas Chaudhary } 885f4f5df23SVikas Chaudhary } 886f4f5df23SVikas Chaudhary return 0; 887f4f5df23SVikas Chaudhary } 888f4f5df23SVikas Chaudhary 889f4f5df23SVikas Chaudhary static int 890f4f5df23SVikas Chaudhary qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp) 891f4f5df23SVikas Chaudhary { 892f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr); 893f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0); 894f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 895f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb); 896f4f5df23SVikas Chaudhary if (qla4_8xxx_wait_rom_done(ha)) { 897f4f5df23SVikas Chaudhary printk("%s: Error waiting for rom done\n", DRIVER_NAME); 898f4f5df23SVikas Chaudhary return -1; 899f4f5df23SVikas Chaudhary } 900f4f5df23SVikas Chaudhary /* reset abyte_cnt and dummy_byte_cnt */ 901f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0); 902f4f5df23SVikas Chaudhary udelay(10); 903f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 904f4f5df23SVikas Chaudhary 905f4f5df23SVikas Chaudhary *valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA); 906f4f5df23SVikas Chaudhary return 0; 907f4f5df23SVikas Chaudhary } 908f4f5df23SVikas Chaudhary 909f4f5df23SVikas Chaudhary static int 910f4f5df23SVikas Chaudhary qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp) 911f4f5df23SVikas Chaudhary { 912f4f5df23SVikas Chaudhary int ret, loops = 0; 913f4f5df23SVikas Chaudhary 914f4f5df23SVikas Chaudhary while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) { 915f4f5df23SVikas Chaudhary udelay(100); 916f4f5df23SVikas Chaudhary loops++; 917f4f5df23SVikas Chaudhary } 918f4f5df23SVikas Chaudhary if (loops >= 50000) { 919f4f5df23SVikas Chaudhary printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME); 920f4f5df23SVikas Chaudhary return -1; 921f4f5df23SVikas Chaudhary } 922f4f5df23SVikas Chaudhary ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp); 923f4f5df23SVikas Chaudhary qla4_8xxx_rom_unlock(ha); 924f4f5df23SVikas Chaudhary return ret; 925f4f5df23SVikas Chaudhary } 926f4f5df23SVikas Chaudhary 927f4f5df23SVikas Chaudhary /** 928f4f5df23SVikas Chaudhary * This routine does CRB initialize sequence 929f4f5df23SVikas Chaudhary * to put the ISP into operational state 930f4f5df23SVikas Chaudhary **/ 931f4f5df23SVikas Chaudhary static int 932f4f5df23SVikas Chaudhary qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose) 933f4f5df23SVikas Chaudhary { 934f4f5df23SVikas Chaudhary int addr, val; 935f4f5df23SVikas Chaudhary int i ; 936f4f5df23SVikas Chaudhary struct crb_addr_pair *buf; 937f4f5df23SVikas Chaudhary unsigned long off; 938f4f5df23SVikas Chaudhary unsigned offset, n; 939f4f5df23SVikas Chaudhary 940f4f5df23SVikas Chaudhary struct crb_addr_pair { 941f4f5df23SVikas Chaudhary long addr; 942f4f5df23SVikas Chaudhary long data; 943f4f5df23SVikas Chaudhary }; 944f4f5df23SVikas Chaudhary 945f4f5df23SVikas Chaudhary /* Halt all the indiviual PEGs and other blocks of the ISP */ 946f4f5df23SVikas Chaudhary qla4_8xxx_rom_lock(ha); 947a1fc26baSSwapnil Nagle 948cb74428eSVikas Chaudhary /* disable all I2Q */ 949cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0); 950cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0); 951cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0); 952cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0); 953cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0); 954cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0); 955cb74428eSVikas Chaudhary 956cb74428eSVikas Chaudhary /* disable all niu interrupts */ 957a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff); 958a1fc26baSSwapnil Nagle /* disable xge rx/tx */ 959a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00); 960a1fc26baSSwapnil Nagle /* disable xg1 rx/tx */ 961a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00); 962cb74428eSVikas Chaudhary /* disable sideband mac */ 963cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00); 964cb74428eSVikas Chaudhary /* disable ap0 mac */ 965cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00); 966cb74428eSVikas Chaudhary /* disable ap1 mac */ 967cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00); 968a1fc26baSSwapnil Nagle 969a1fc26baSSwapnil Nagle /* halt sre */ 970a1fc26baSSwapnil Nagle val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000); 971a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1))); 972a1fc26baSSwapnil Nagle 973a1fc26baSSwapnil Nagle /* halt epg */ 974a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1); 975a1fc26baSSwapnil Nagle 976a1fc26baSSwapnil Nagle /* halt timers */ 977a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0); 978a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0); 979a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0); 980a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0); 981a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0); 982cb74428eSVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0); 983a1fc26baSSwapnil Nagle 984a1fc26baSSwapnil Nagle /* halt pegs */ 985a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1); 986a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1); 987a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1); 988a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1); 989a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1); 990cb74428eSVikas Chaudhary msleep(5); 991a1fc26baSSwapnil Nagle 992a1fc26baSSwapnil Nagle /* big hammer */ 993f4f5df23SVikas Chaudhary if (test_bit(DPC_RESET_HA, &ha->dpc_flags)) 994f4f5df23SVikas Chaudhary /* don't reset CAM block on reset */ 995f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff); 996f4f5df23SVikas Chaudhary else 997f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff); 998f4f5df23SVikas Chaudhary 999a1fc26baSSwapnil Nagle /* reset ms */ 1000a1fc26baSSwapnil Nagle val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4); 1001a1fc26baSSwapnil Nagle val |= (1 << 1); 1002a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val); 1003a1fc26baSSwapnil Nagle 1004a1fc26baSSwapnil Nagle msleep(20); 1005a1fc26baSSwapnil Nagle /* unreset ms */ 1006a1fc26baSSwapnil Nagle val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_QDR_NET + 0xe4); 1007a1fc26baSSwapnil Nagle val &= ~(1 << 1); 1008a1fc26baSSwapnil Nagle qla4_8xxx_wr_32(ha, QLA82XX_CRB_QDR_NET + 0xe4, val); 1009a1fc26baSSwapnil Nagle msleep(20); 1010a1fc26baSSwapnil Nagle 1011f4f5df23SVikas Chaudhary qla4_8xxx_rom_unlock(ha); 1012f4f5df23SVikas Chaudhary 1013f4f5df23SVikas Chaudhary /* Read the signature value from the flash. 1014f4f5df23SVikas Chaudhary * Offset 0: Contain signature (0xcafecafe) 1015f4f5df23SVikas Chaudhary * Offset 4: Offset and number of addr/value pairs 1016f4f5df23SVikas Chaudhary * that present in CRB initialize sequence 1017f4f5df23SVikas Chaudhary */ 1018f4f5df23SVikas Chaudhary if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL || 1019f4f5df23SVikas Chaudhary qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) { 1020f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 1021f4f5df23SVikas Chaudhary "[ERROR] Reading crb_init area: n: %08x\n", n); 1022f4f5df23SVikas Chaudhary return -1; 1023f4f5df23SVikas Chaudhary } 1024f4f5df23SVikas Chaudhary 1025f4f5df23SVikas Chaudhary /* Offset in flash = lower 16 bits 1026f4f5df23SVikas Chaudhary * Number of enteries = upper 16 bits 1027f4f5df23SVikas Chaudhary */ 1028f4f5df23SVikas Chaudhary offset = n & 0xffffU; 1029f4f5df23SVikas Chaudhary n = (n >> 16) & 0xffffU; 1030f4f5df23SVikas Chaudhary 1031f4f5df23SVikas Chaudhary /* number of addr/value pair should not exceed 1024 enteries */ 1032f4f5df23SVikas Chaudhary if (n >= 1024) { 1033f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 1034f4f5df23SVikas Chaudhary "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n", 1035f4f5df23SVikas Chaudhary DRIVER_NAME, __func__, n); 1036f4f5df23SVikas Chaudhary return -1; 1037f4f5df23SVikas Chaudhary } 1038f4f5df23SVikas Chaudhary 1039f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1040f4f5df23SVikas Chaudhary "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n); 1041f4f5df23SVikas Chaudhary 1042f4f5df23SVikas Chaudhary buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL); 1043f4f5df23SVikas Chaudhary if (buf == NULL) { 1044f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 1045f4f5df23SVikas Chaudhary "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME); 1046f4f5df23SVikas Chaudhary return -1; 1047f4f5df23SVikas Chaudhary } 1048f4f5df23SVikas Chaudhary 1049f4f5df23SVikas Chaudhary for (i = 0; i < n; i++) { 1050f4f5df23SVikas Chaudhary if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 || 1051f4f5df23SVikas Chaudhary qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 1052f4f5df23SVikas Chaudhary 0) { 1053f4f5df23SVikas Chaudhary kfree(buf); 1054f4f5df23SVikas Chaudhary return -1; 1055f4f5df23SVikas Chaudhary } 1056f4f5df23SVikas Chaudhary 1057f4f5df23SVikas Chaudhary buf[i].addr = addr; 1058f4f5df23SVikas Chaudhary buf[i].data = val; 1059f4f5df23SVikas Chaudhary } 1060f4f5df23SVikas Chaudhary 1061f4f5df23SVikas Chaudhary for (i = 0; i < n; i++) { 1062f4f5df23SVikas Chaudhary /* Translate internal CRB initialization 1063f4f5df23SVikas Chaudhary * address to PCI bus address 1064f4f5df23SVikas Chaudhary */ 1065f4f5df23SVikas Chaudhary off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) + 1066f4f5df23SVikas Chaudhary QLA82XX_PCI_CRBSPACE; 1067f4f5df23SVikas Chaudhary /* Not all CRB addr/value pair to be written, 1068f4f5df23SVikas Chaudhary * some of them are skipped 1069f4f5df23SVikas Chaudhary */ 1070f4f5df23SVikas Chaudhary 1071f4f5df23SVikas Chaudhary /* skip if LS bit is set*/ 1072f4f5df23SVikas Chaudhary if (off & 0x1) { 1073f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_WARNING, ha, 1074f4f5df23SVikas Chaudhary "Skip CRB init replay for offset = 0x%lx\n", off)); 1075f4f5df23SVikas Chaudhary continue; 1076f4f5df23SVikas Chaudhary } 1077f4f5df23SVikas Chaudhary 1078f4f5df23SVikas Chaudhary /* skipping cold reboot MAGIC */ 1079f4f5df23SVikas Chaudhary if (off == QLA82XX_CAM_RAM(0x1fc)) 1080f4f5df23SVikas Chaudhary continue; 1081f4f5df23SVikas Chaudhary 1082f4f5df23SVikas Chaudhary /* do not reset PCI */ 1083f4f5df23SVikas Chaudhary if (off == (ROMUSB_GLB + 0xbc)) 1084f4f5df23SVikas Chaudhary continue; 1085f4f5df23SVikas Chaudhary 1086f4f5df23SVikas Chaudhary /* skip core clock, so that firmware can increase the clock */ 1087f4f5df23SVikas Chaudhary if (off == (ROMUSB_GLB + 0xc8)) 1088f4f5df23SVikas Chaudhary continue; 1089f4f5df23SVikas Chaudhary 1090f4f5df23SVikas Chaudhary /* skip the function enable register */ 1091f4f5df23SVikas Chaudhary if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION)) 1092f4f5df23SVikas Chaudhary continue; 1093f4f5df23SVikas Chaudhary 1094f4f5df23SVikas Chaudhary if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2)) 1095f4f5df23SVikas Chaudhary continue; 1096f4f5df23SVikas Chaudhary 1097f4f5df23SVikas Chaudhary if ((off & 0x0ff00000) == QLA82XX_CRB_SMB) 1098f4f5df23SVikas Chaudhary continue; 1099f4f5df23SVikas Chaudhary 1100f4f5df23SVikas Chaudhary if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET) 1101f4f5df23SVikas Chaudhary continue; 1102f4f5df23SVikas Chaudhary 1103f4f5df23SVikas Chaudhary if (off == ADDR_ERROR) { 1104f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 1105f4f5df23SVikas Chaudhary "%s: [ERROR] Unknown addr: 0x%08lx\n", 1106f4f5df23SVikas Chaudhary DRIVER_NAME, buf[i].addr); 1107f4f5df23SVikas Chaudhary continue; 1108f4f5df23SVikas Chaudhary } 1109f4f5df23SVikas Chaudhary 1110f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, off, buf[i].data); 1111f4f5df23SVikas Chaudhary 1112f4f5df23SVikas Chaudhary /* ISP requires much bigger delay to settle down, 1113f4f5df23SVikas Chaudhary * else crb_window returns 0xffffffff 1114f4f5df23SVikas Chaudhary */ 1115f4f5df23SVikas Chaudhary if (off == QLA82XX_ROMUSB_GLB_SW_RESET) 1116f4f5df23SVikas Chaudhary msleep(1000); 1117f4f5df23SVikas Chaudhary 1118f4f5df23SVikas Chaudhary /* ISP requires millisec delay between 1119f4f5df23SVikas Chaudhary * successive CRB register updation 1120f4f5df23SVikas Chaudhary */ 1121f4f5df23SVikas Chaudhary msleep(1); 1122f4f5df23SVikas Chaudhary } 1123f4f5df23SVikas Chaudhary 1124f4f5df23SVikas Chaudhary kfree(buf); 1125f4f5df23SVikas Chaudhary 1126f4f5df23SVikas Chaudhary /* Resetting the data and instruction cache */ 1127f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e); 1128f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8); 1129f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8); 1130f4f5df23SVikas Chaudhary 1131f4f5df23SVikas Chaudhary /* Clear all protocol processing engines */ 1132f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0); 1133f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0); 1134f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0); 1135f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0); 1136f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0); 1137f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0); 1138f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0); 1139f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0); 1140f4f5df23SVikas Chaudhary 1141f4f5df23SVikas Chaudhary return 0; 1142f4f5df23SVikas Chaudhary } 1143f4f5df23SVikas Chaudhary 1144f4f5df23SVikas Chaudhary static int 1145f4f5df23SVikas Chaudhary qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start) 1146f4f5df23SVikas Chaudhary { 11474cd83cbeSLalit Chandivade int i, rval = 0; 1148f4f5df23SVikas Chaudhary long size = 0; 1149f4f5df23SVikas Chaudhary long flashaddr, memaddr; 1150f4f5df23SVikas Chaudhary u64 data; 1151f4f5df23SVikas Chaudhary u32 high, low; 1152f4f5df23SVikas Chaudhary 1153f4f5df23SVikas Chaudhary flashaddr = memaddr = ha->hw.flt_region_bootload; 1154f4f5df23SVikas Chaudhary size = (image_start - flashaddr) / 8; 1155f4f5df23SVikas Chaudhary 1156f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n", 1157f4f5df23SVikas Chaudhary ha->host_no, __func__, flashaddr, image_start)); 1158f4f5df23SVikas Chaudhary 1159f4f5df23SVikas Chaudhary for (i = 0; i < size; i++) { 1160f4f5df23SVikas Chaudhary if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) || 1161f4f5df23SVikas Chaudhary (qla4_8xxx_rom_fast_read(ha, flashaddr + 4, 1162f4f5df23SVikas Chaudhary (int *)&high))) { 11634cd83cbeSLalit Chandivade rval = -1; 11644cd83cbeSLalit Chandivade goto exit_load_from_flash; 1165f4f5df23SVikas Chaudhary } 1166f4f5df23SVikas Chaudhary data = ((u64)high << 32) | low ; 11674cd83cbeSLalit Chandivade rval = qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8); 11684cd83cbeSLalit Chandivade if (rval) 11694cd83cbeSLalit Chandivade goto exit_load_from_flash; 11704cd83cbeSLalit Chandivade 1171f4f5df23SVikas Chaudhary flashaddr += 8; 1172f4f5df23SVikas Chaudhary memaddr += 8; 1173f4f5df23SVikas Chaudhary 1174f4f5df23SVikas Chaudhary if (i % 0x1000 == 0) 1175f4f5df23SVikas Chaudhary msleep(1); 1176f4f5df23SVikas Chaudhary 1177f4f5df23SVikas Chaudhary } 1178f4f5df23SVikas Chaudhary 1179f4f5df23SVikas Chaudhary udelay(100); 1180f4f5df23SVikas Chaudhary 1181f4f5df23SVikas Chaudhary read_lock(&ha->hw_lock); 1182f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 1183f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 1184f4f5df23SVikas Chaudhary read_unlock(&ha->hw_lock); 1185f4f5df23SVikas Chaudhary 11864cd83cbeSLalit Chandivade exit_load_from_flash: 11874cd83cbeSLalit Chandivade return rval; 1188f4f5df23SVikas Chaudhary } 1189f4f5df23SVikas Chaudhary 1190f4f5df23SVikas Chaudhary static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start) 1191f4f5df23SVikas Chaudhary { 1192f4f5df23SVikas Chaudhary u32 rst; 1193f4f5df23SVikas Chaudhary 1194f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0); 1195f4f5df23SVikas Chaudhary if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) { 1196f4f5df23SVikas Chaudhary printk(KERN_WARNING "%s: Error during CRB Initialization\n", 1197f4f5df23SVikas Chaudhary __func__); 1198f4f5df23SVikas Chaudhary return QLA_ERROR; 1199f4f5df23SVikas Chaudhary } 1200f4f5df23SVikas Chaudhary 1201f4f5df23SVikas Chaudhary udelay(500); 1202f4f5df23SVikas Chaudhary 1203f4f5df23SVikas Chaudhary /* at this point, QM is in reset. This could be a problem if there are 1204f4f5df23SVikas Chaudhary * incoming d* transition queue messages. QM/PCIE could wedge. 1205f4f5df23SVikas Chaudhary * To get around this, QM is brought out of reset. 1206f4f5df23SVikas Chaudhary */ 1207f4f5df23SVikas Chaudhary 1208f4f5df23SVikas Chaudhary rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET); 1209f4f5df23SVikas Chaudhary /* unreset qm */ 1210f4f5df23SVikas Chaudhary rst &= ~(1 << 28); 1211f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst); 1212f4f5df23SVikas Chaudhary 1213f4f5df23SVikas Chaudhary if (qla4_8xxx_load_from_flash(ha, image_start)) { 1214f4f5df23SVikas Chaudhary printk("%s: Error trying to load fw from flash!\n", __func__); 1215f4f5df23SVikas Chaudhary return QLA_ERROR; 1216f4f5df23SVikas Chaudhary } 1217f4f5df23SVikas Chaudhary 1218f4f5df23SVikas Chaudhary return QLA_SUCCESS; 1219f4f5df23SVikas Chaudhary } 1220f4f5df23SVikas Chaudhary 1221f4f5df23SVikas Chaudhary int 1222f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha, 1223f4f5df23SVikas Chaudhary u64 off, void *data, int size) 1224f4f5df23SVikas Chaudhary { 1225f4f5df23SVikas Chaudhary int i, j = 0, k, start, end, loop, sz[2], off0[2]; 1226f4f5df23SVikas Chaudhary int shift_amount; 1227f4f5df23SVikas Chaudhary uint32_t temp; 1228f4f5df23SVikas Chaudhary uint64_t off8, val, mem_crb, word[2] = {0, 0}; 1229f4f5df23SVikas Chaudhary 1230f4f5df23SVikas Chaudhary /* 1231f4f5df23SVikas Chaudhary * If not MN, go check for MS or invalid. 1232f4f5df23SVikas Chaudhary */ 1233f4f5df23SVikas Chaudhary 1234f4f5df23SVikas Chaudhary if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 1235f4f5df23SVikas Chaudhary mem_crb = QLA82XX_CRB_QDR_NET; 1236f4f5df23SVikas Chaudhary else { 1237f4f5df23SVikas Chaudhary mem_crb = QLA82XX_CRB_DDR_NET; 1238f4f5df23SVikas Chaudhary if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0) 1239f4f5df23SVikas Chaudhary return qla4_8xxx_pci_mem_read_direct(ha, 1240f4f5df23SVikas Chaudhary off, data, size); 1241f4f5df23SVikas Chaudhary } 1242f4f5df23SVikas Chaudhary 1243f4f5df23SVikas Chaudhary 1244f4f5df23SVikas Chaudhary off8 = off & 0xfffffff0; 1245f4f5df23SVikas Chaudhary off0[0] = off & 0xf; 1246f4f5df23SVikas Chaudhary sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]); 1247f4f5df23SVikas Chaudhary shift_amount = 4; 1248f4f5df23SVikas Chaudhary 1249f4f5df23SVikas Chaudhary loop = ((off0[0] + size - 1) >> shift_amount) + 1; 1250f4f5df23SVikas Chaudhary off0[1] = 0; 1251f4f5df23SVikas Chaudhary sz[1] = size - sz[0]; 1252f4f5df23SVikas Chaudhary 1253f4f5df23SVikas Chaudhary for (i = 0; i < loop; i++) { 1254f4f5df23SVikas Chaudhary temp = off8 + (i << shift_amount); 1255f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp); 1256f4f5df23SVikas Chaudhary temp = 0; 1257f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp); 1258f4f5df23SVikas Chaudhary temp = MIU_TA_CTL_ENABLE; 1259f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1260f4f5df23SVikas Chaudhary temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 1261f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1262f4f5df23SVikas Chaudhary 1263f4f5df23SVikas Chaudhary for (j = 0; j < MAX_CTL_CHECK; j++) { 1264f4f5df23SVikas Chaudhary temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 1265f4f5df23SVikas Chaudhary if ((temp & MIU_TA_CTL_BUSY) == 0) 1266f4f5df23SVikas Chaudhary break; 1267f4f5df23SVikas Chaudhary } 1268f4f5df23SVikas Chaudhary 1269f4f5df23SVikas Chaudhary if (j >= MAX_CTL_CHECK) { 1270f4f5df23SVikas Chaudhary if (printk_ratelimit()) 1271f4f5df23SVikas Chaudhary ql4_printk(KERN_ERR, ha, 1272f4f5df23SVikas Chaudhary "failed to read through agent\n"); 1273f4f5df23SVikas Chaudhary break; 1274f4f5df23SVikas Chaudhary } 1275f4f5df23SVikas Chaudhary 1276f4f5df23SVikas Chaudhary start = off0[i] >> 2; 1277f4f5df23SVikas Chaudhary end = (off0[i] + sz[i] - 1) >> 2; 1278f4f5df23SVikas Chaudhary for (k = start; k <= end; k++) { 1279f4f5df23SVikas Chaudhary temp = qla4_8xxx_rd_32(ha, 1280f4f5df23SVikas Chaudhary mem_crb + MIU_TEST_AGT_RDDATA(k)); 1281f4f5df23SVikas Chaudhary word[i] |= ((uint64_t)temp << (32 * (k & 1))); 1282f4f5df23SVikas Chaudhary } 1283f4f5df23SVikas Chaudhary } 1284f4f5df23SVikas Chaudhary 1285f4f5df23SVikas Chaudhary if (j >= MAX_CTL_CHECK) 1286f4f5df23SVikas Chaudhary return -1; 1287f4f5df23SVikas Chaudhary 1288f4f5df23SVikas Chaudhary if ((off0[0] & 7) == 0) { 1289f4f5df23SVikas Chaudhary val = word[0]; 1290f4f5df23SVikas Chaudhary } else { 1291f4f5df23SVikas Chaudhary val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) | 1292f4f5df23SVikas Chaudhary ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8)); 1293f4f5df23SVikas Chaudhary } 1294f4f5df23SVikas Chaudhary 1295f4f5df23SVikas Chaudhary switch (size) { 1296f4f5df23SVikas Chaudhary case 1: 1297f4f5df23SVikas Chaudhary *(uint8_t *)data = val; 1298f4f5df23SVikas Chaudhary break; 1299f4f5df23SVikas Chaudhary case 2: 1300f4f5df23SVikas Chaudhary *(uint16_t *)data = val; 1301f4f5df23SVikas Chaudhary break; 1302f4f5df23SVikas Chaudhary case 4: 1303f4f5df23SVikas Chaudhary *(uint32_t *)data = val; 1304f4f5df23SVikas Chaudhary break; 1305f4f5df23SVikas Chaudhary case 8: 1306f4f5df23SVikas Chaudhary *(uint64_t *)data = val; 1307f4f5df23SVikas Chaudhary break; 1308f4f5df23SVikas Chaudhary } 1309f4f5df23SVikas Chaudhary return 0; 1310f4f5df23SVikas Chaudhary } 1311f4f5df23SVikas Chaudhary 1312f4f5df23SVikas Chaudhary int 1313f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha, 1314f4f5df23SVikas Chaudhary u64 off, void *data, int size) 1315f4f5df23SVikas Chaudhary { 1316f4f5df23SVikas Chaudhary int i, j, ret = 0, loop, sz[2], off0; 1317f4f5df23SVikas Chaudhary int scale, shift_amount, startword; 1318f4f5df23SVikas Chaudhary uint32_t temp; 1319f4f5df23SVikas Chaudhary uint64_t off8, mem_crb, tmpw, word[2] = {0, 0}; 1320f4f5df23SVikas Chaudhary 1321f4f5df23SVikas Chaudhary /* 1322f4f5df23SVikas Chaudhary * If not MN, go check for MS or invalid. 1323f4f5df23SVikas Chaudhary */ 1324f4f5df23SVikas Chaudhary if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 1325f4f5df23SVikas Chaudhary mem_crb = QLA82XX_CRB_QDR_NET; 1326f4f5df23SVikas Chaudhary else { 1327f4f5df23SVikas Chaudhary mem_crb = QLA82XX_CRB_DDR_NET; 1328f4f5df23SVikas Chaudhary if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0) 1329f4f5df23SVikas Chaudhary return qla4_8xxx_pci_mem_write_direct(ha, 1330f4f5df23SVikas Chaudhary off, data, size); 1331f4f5df23SVikas Chaudhary } 1332f4f5df23SVikas Chaudhary 1333f4f5df23SVikas Chaudhary off0 = off & 0x7; 1334f4f5df23SVikas Chaudhary sz[0] = (size < (8 - off0)) ? size : (8 - off0); 1335f4f5df23SVikas Chaudhary sz[1] = size - sz[0]; 1336f4f5df23SVikas Chaudhary 1337f4f5df23SVikas Chaudhary off8 = off & 0xfffffff0; 1338f4f5df23SVikas Chaudhary loop = (((off & 0xf) + size - 1) >> 4) + 1; 1339f4f5df23SVikas Chaudhary shift_amount = 4; 1340f4f5df23SVikas Chaudhary scale = 2; 1341f4f5df23SVikas Chaudhary startword = (off & 0xf)/8; 1342f4f5df23SVikas Chaudhary 1343f4f5df23SVikas Chaudhary for (i = 0; i < loop; i++) { 1344f4f5df23SVikas Chaudhary if (qla4_8xxx_pci_mem_read_2M(ha, off8 + 1345f4f5df23SVikas Chaudhary (i << shift_amount), &word[i * scale], 8)) 1346f4f5df23SVikas Chaudhary return -1; 1347f4f5df23SVikas Chaudhary } 1348f4f5df23SVikas Chaudhary 1349f4f5df23SVikas Chaudhary switch (size) { 1350f4f5df23SVikas Chaudhary case 1: 1351f4f5df23SVikas Chaudhary tmpw = *((uint8_t *)data); 1352f4f5df23SVikas Chaudhary break; 1353f4f5df23SVikas Chaudhary case 2: 1354f4f5df23SVikas Chaudhary tmpw = *((uint16_t *)data); 1355f4f5df23SVikas Chaudhary break; 1356f4f5df23SVikas Chaudhary case 4: 1357f4f5df23SVikas Chaudhary tmpw = *((uint32_t *)data); 1358f4f5df23SVikas Chaudhary break; 1359f4f5df23SVikas Chaudhary case 8: 1360f4f5df23SVikas Chaudhary default: 1361f4f5df23SVikas Chaudhary tmpw = *((uint64_t *)data); 1362f4f5df23SVikas Chaudhary break; 1363f4f5df23SVikas Chaudhary } 1364f4f5df23SVikas Chaudhary 1365f4f5df23SVikas Chaudhary if (sz[0] == 8) 1366f4f5df23SVikas Chaudhary word[startword] = tmpw; 1367f4f5df23SVikas Chaudhary else { 1368f4f5df23SVikas Chaudhary word[startword] &= 1369f4f5df23SVikas Chaudhary ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8)); 1370f4f5df23SVikas Chaudhary word[startword] |= tmpw << (off0 * 8); 1371f4f5df23SVikas Chaudhary } 1372f4f5df23SVikas Chaudhary 1373f4f5df23SVikas Chaudhary if (sz[1] != 0) { 1374f4f5df23SVikas Chaudhary word[startword+1] &= ~(~0ULL << (sz[1] * 8)); 1375f4f5df23SVikas Chaudhary word[startword+1] |= tmpw >> (sz[0] * 8); 1376f4f5df23SVikas Chaudhary } 1377f4f5df23SVikas Chaudhary 1378f4f5df23SVikas Chaudhary for (i = 0; i < loop; i++) { 1379f4f5df23SVikas Chaudhary temp = off8 + (i << shift_amount); 1380f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp); 1381f4f5df23SVikas Chaudhary temp = 0; 1382f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp); 1383f4f5df23SVikas Chaudhary temp = word[i * scale] & 0xffffffff; 1384f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp); 1385f4f5df23SVikas Chaudhary temp = (word[i * scale] >> 32) & 0xffffffff; 1386f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp); 1387f4f5df23SVikas Chaudhary temp = word[i*scale + 1] & 0xffffffff; 1388f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO, 1389f4f5df23SVikas Chaudhary temp); 1390f4f5df23SVikas Chaudhary temp = (word[i*scale + 1] >> 32) & 0xffffffff; 1391f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI, 1392f4f5df23SVikas Chaudhary temp); 1393f4f5df23SVikas Chaudhary 1394f4f5df23SVikas Chaudhary temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 1395f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp); 1396f4f5df23SVikas Chaudhary temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 1397f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp); 1398f4f5df23SVikas Chaudhary 1399f4f5df23SVikas Chaudhary for (j = 0; j < MAX_CTL_CHECK; j++) { 1400f4f5df23SVikas Chaudhary temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 1401f4f5df23SVikas Chaudhary if ((temp & MIU_TA_CTL_BUSY) == 0) 1402f4f5df23SVikas Chaudhary break; 1403f4f5df23SVikas Chaudhary } 1404f4f5df23SVikas Chaudhary 1405f4f5df23SVikas Chaudhary if (j >= MAX_CTL_CHECK) { 1406f4f5df23SVikas Chaudhary if (printk_ratelimit()) 1407f4f5df23SVikas Chaudhary ql4_printk(KERN_ERR, ha, 1408f4f5df23SVikas Chaudhary "failed to write through agent\n"); 1409f4f5df23SVikas Chaudhary ret = -1; 1410f4f5df23SVikas Chaudhary break; 1411f4f5df23SVikas Chaudhary } 1412f4f5df23SVikas Chaudhary } 1413f4f5df23SVikas Chaudhary 1414f4f5df23SVikas Chaudhary return ret; 1415f4f5df23SVikas Chaudhary } 1416f4f5df23SVikas Chaudhary 1417f4f5df23SVikas Chaudhary static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val) 1418f4f5df23SVikas Chaudhary { 1419f4f5df23SVikas Chaudhary u32 val = 0; 1420f4f5df23SVikas Chaudhary int retries = 60; 1421f4f5df23SVikas Chaudhary 1422f4f5df23SVikas Chaudhary if (!pegtune_val) { 1423f4f5df23SVikas Chaudhary do { 1424f4f5df23SVikas Chaudhary val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE); 1425f4f5df23SVikas Chaudhary if ((val == PHAN_INITIALIZE_COMPLETE) || 1426f4f5df23SVikas Chaudhary (val == PHAN_INITIALIZE_ACK)) 1427f4f5df23SVikas Chaudhary return 0; 1428f4f5df23SVikas Chaudhary set_current_state(TASK_UNINTERRUPTIBLE); 1429f4f5df23SVikas Chaudhary schedule_timeout(500); 1430f4f5df23SVikas Chaudhary 1431f4f5df23SVikas Chaudhary } while (--retries); 1432f4f5df23SVikas Chaudhary 1433f4f5df23SVikas Chaudhary if (!retries) { 1434f4f5df23SVikas Chaudhary pegtune_val = qla4_8xxx_rd_32(ha, 1435f4f5df23SVikas Chaudhary QLA82XX_ROMUSB_GLB_PEGTUNE_DONE); 1436f4f5df23SVikas Chaudhary printk(KERN_WARNING "%s: init failed, " 1437f4f5df23SVikas Chaudhary "pegtune_val = %x\n", __func__, pegtune_val); 1438f4f5df23SVikas Chaudhary return -1; 1439f4f5df23SVikas Chaudhary } 1440f4f5df23SVikas Chaudhary } 1441f4f5df23SVikas Chaudhary return 0; 1442f4f5df23SVikas Chaudhary } 1443f4f5df23SVikas Chaudhary 1444f4f5df23SVikas Chaudhary static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha) 1445f4f5df23SVikas Chaudhary { 1446f4f5df23SVikas Chaudhary uint32_t state = 0; 1447f4f5df23SVikas Chaudhary int loops = 0; 1448f4f5df23SVikas Chaudhary 1449f4f5df23SVikas Chaudhary /* Window 1 call */ 1450f4f5df23SVikas Chaudhary read_lock(&ha->hw_lock); 1451f4f5df23SVikas Chaudhary state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE); 1452f4f5df23SVikas Chaudhary read_unlock(&ha->hw_lock); 1453f4f5df23SVikas Chaudhary 1454f4f5df23SVikas Chaudhary while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) { 1455f4f5df23SVikas Chaudhary udelay(100); 1456f4f5df23SVikas Chaudhary /* Window 1 call */ 1457f4f5df23SVikas Chaudhary read_lock(&ha->hw_lock); 1458f4f5df23SVikas Chaudhary state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE); 1459f4f5df23SVikas Chaudhary read_unlock(&ha->hw_lock); 1460f4f5df23SVikas Chaudhary 1461f4f5df23SVikas Chaudhary loops++; 1462f4f5df23SVikas Chaudhary } 1463f4f5df23SVikas Chaudhary 1464f4f5df23SVikas Chaudhary if (loops >= 30000) { 1465f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, 1466f4f5df23SVikas Chaudhary "Receive Peg initialization not complete: 0x%x.\n", state)); 1467f4f5df23SVikas Chaudhary return QLA_ERROR; 1468f4f5df23SVikas Chaudhary } 1469f4f5df23SVikas Chaudhary 1470f4f5df23SVikas Chaudhary return QLA_SUCCESS; 1471f4f5df23SVikas Chaudhary } 1472f4f5df23SVikas Chaudhary 1473626115cdSAndrew Morton void 1474f4f5df23SVikas Chaudhary qla4_8xxx_set_drv_active(struct scsi_qla_host *ha) 1475f4f5df23SVikas Chaudhary { 1476f4f5df23SVikas Chaudhary uint32_t drv_active; 1477f4f5df23SVikas Chaudhary 1478f4f5df23SVikas Chaudhary drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 1479f4f5df23SVikas Chaudhary drv_active |= (1 << (ha->func_num * 4)); 1480f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 1481f4f5df23SVikas Chaudhary } 1482f4f5df23SVikas Chaudhary 1483f4f5df23SVikas Chaudhary void 1484f4f5df23SVikas Chaudhary qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha) 1485f4f5df23SVikas Chaudhary { 1486f4f5df23SVikas Chaudhary uint32_t drv_active; 1487f4f5df23SVikas Chaudhary 1488f4f5df23SVikas Chaudhary drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 1489f4f5df23SVikas Chaudhary drv_active &= ~(1 << (ha->func_num * 4)); 1490f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 1491f4f5df23SVikas Chaudhary } 1492f4f5df23SVikas Chaudhary 1493f4f5df23SVikas Chaudhary static inline int 1494f4f5df23SVikas Chaudhary qla4_8xxx_need_reset(struct scsi_qla_host *ha) 1495f4f5df23SVikas Chaudhary { 14962232be0dSLalit Chandivade uint32_t drv_state, drv_active; 1497f4f5df23SVikas Chaudhary int rval; 1498f4f5df23SVikas Chaudhary 14992232be0dSLalit Chandivade drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 1500f4f5df23SVikas Chaudhary drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1501f4f5df23SVikas Chaudhary rval = drv_state & (1 << (ha->func_num * 4)); 15022232be0dSLalit Chandivade if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active) 15032232be0dSLalit Chandivade rval = 1; 15042232be0dSLalit Chandivade 1505f4f5df23SVikas Chaudhary return rval; 1506f4f5df23SVikas Chaudhary } 1507f4f5df23SVikas Chaudhary 1508f4f5df23SVikas Chaudhary static inline void 1509f4f5df23SVikas Chaudhary qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha) 1510f4f5df23SVikas Chaudhary { 1511f4f5df23SVikas Chaudhary uint32_t drv_state; 1512f4f5df23SVikas Chaudhary 1513f4f5df23SVikas Chaudhary drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1514f4f5df23SVikas Chaudhary drv_state |= (1 << (ha->func_num * 4)); 1515f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 1516f4f5df23SVikas Chaudhary } 1517f4f5df23SVikas Chaudhary 1518f4f5df23SVikas Chaudhary static inline void 1519f4f5df23SVikas Chaudhary qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha) 1520f4f5df23SVikas Chaudhary { 1521f4f5df23SVikas Chaudhary uint32_t drv_state; 1522f4f5df23SVikas Chaudhary 1523f4f5df23SVikas Chaudhary drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1524f4f5df23SVikas Chaudhary drv_state &= ~(1 << (ha->func_num * 4)); 1525f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 1526f4f5df23SVikas Chaudhary } 1527f4f5df23SVikas Chaudhary 1528f4f5df23SVikas Chaudhary static inline void 1529f4f5df23SVikas Chaudhary qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha) 1530f4f5df23SVikas Chaudhary { 1531f4f5df23SVikas Chaudhary uint32_t qsnt_state; 1532f4f5df23SVikas Chaudhary 1533f4f5df23SVikas Chaudhary qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1534f4f5df23SVikas Chaudhary qsnt_state |= (2 << (ha->func_num * 4)); 1535f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 1536f4f5df23SVikas Chaudhary } 1537f4f5df23SVikas Chaudhary 1538f4f5df23SVikas Chaudhary 1539f4f5df23SVikas Chaudhary static int 1540f4f5df23SVikas Chaudhary qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start) 1541f4f5df23SVikas Chaudhary { 1542f4f5df23SVikas Chaudhary int pcie_cap; 1543f4f5df23SVikas Chaudhary uint16_t lnk; 1544f4f5df23SVikas Chaudhary 1545f4f5df23SVikas Chaudhary /* scrub dma mask expansion register */ 1546f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555); 1547f4f5df23SVikas Chaudhary 1548f4f5df23SVikas Chaudhary /* Overwrite stale initialization register values */ 1549f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0); 1550f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0); 1551f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0); 1552f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0); 1553f4f5df23SVikas Chaudhary 1554f4f5df23SVikas Chaudhary if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) { 1555f4f5df23SVikas Chaudhary printk("%s: Error trying to start fw!\n", __func__); 1556f4f5df23SVikas Chaudhary return QLA_ERROR; 1557f4f5df23SVikas Chaudhary } 1558f4f5df23SVikas Chaudhary 1559f4f5df23SVikas Chaudhary /* Handshake with the card before we register the devices. */ 1560f4f5df23SVikas Chaudhary if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) { 1561f4f5df23SVikas Chaudhary printk("%s: Error during card handshake!\n", __func__); 1562f4f5df23SVikas Chaudhary return QLA_ERROR; 1563f4f5df23SVikas Chaudhary } 1564f4f5df23SVikas Chaudhary 1565f4f5df23SVikas Chaudhary /* Negotiated Link width */ 1566f4f5df23SVikas Chaudhary pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP); 1567f4f5df23SVikas Chaudhary pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk); 1568f4f5df23SVikas Chaudhary ha->link_width = (lnk >> 4) & 0x3f; 1569f4f5df23SVikas Chaudhary 1570f4f5df23SVikas Chaudhary /* Synchronize with Receive peg */ 1571f4f5df23SVikas Chaudhary return qla4_8xxx_rcvpeg_ready(ha); 1572f4f5df23SVikas Chaudhary } 1573f4f5df23SVikas Chaudhary 1574f4f5df23SVikas Chaudhary static int 1575f4f5df23SVikas Chaudhary qla4_8xxx_try_start_fw(struct scsi_qla_host *ha) 1576f4f5df23SVikas Chaudhary { 1577f4f5df23SVikas Chaudhary int rval = QLA_ERROR; 1578f4f5df23SVikas Chaudhary 1579f4f5df23SVikas Chaudhary /* 1580f4f5df23SVikas Chaudhary * FW Load priority: 1581f4f5df23SVikas Chaudhary * 1) Operational firmware residing in flash. 1582f4f5df23SVikas Chaudhary * 2) Fail 1583f4f5df23SVikas Chaudhary */ 1584f4f5df23SVikas Chaudhary 1585f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1586f4f5df23SVikas Chaudhary "FW: Retrieving flash offsets from FLT/FDT ...\n"); 1587f4f5df23SVikas Chaudhary rval = qla4_8xxx_get_flash_info(ha); 1588f4f5df23SVikas Chaudhary if (rval != QLA_SUCCESS) 1589f4f5df23SVikas Chaudhary return rval; 1590f4f5df23SVikas Chaudhary 1591f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1592f4f5df23SVikas Chaudhary "FW: Attempting to load firmware from flash...\n"); 1593f4f5df23SVikas Chaudhary rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw); 1594f4f5df23SVikas Chaudhary 1595f581a3f7SVikas Chaudhary if (rval != QLA_SUCCESS) { 1596f581a3f7SVikas Chaudhary ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash" 1597f581a3f7SVikas Chaudhary " FAILED...\n"); 1598f581a3f7SVikas Chaudhary return rval; 1599f581a3f7SVikas Chaudhary } 1600f4f5df23SVikas Chaudhary 1601f4f5df23SVikas Chaudhary return rval; 1602f4f5df23SVikas Chaudhary } 1603f4f5df23SVikas Chaudhary 1604b25ee66fSShyam Sundar static void qla4_8xxx_rom_lock_recovery(struct scsi_qla_host *ha) 1605b25ee66fSShyam Sundar { 1606b25ee66fSShyam Sundar if (qla4_8xxx_rom_lock(ha)) { 1607b25ee66fSShyam Sundar /* Someone else is holding the lock. */ 1608b25ee66fSShyam Sundar dev_info(&ha->pdev->dev, "Resetting rom_lock\n"); 1609b25ee66fSShyam Sundar } 1610b25ee66fSShyam Sundar 1611b25ee66fSShyam Sundar /* 1612b25ee66fSShyam Sundar * Either we got the lock, or someone 1613b25ee66fSShyam Sundar * else died while holding it. 1614b25ee66fSShyam Sundar * In either case, unlock. 1615b25ee66fSShyam Sundar */ 1616b25ee66fSShyam Sundar qla4_8xxx_rom_unlock(ha); 1617b25ee66fSShyam Sundar } 1618b25ee66fSShyam Sundar 1619f4f5df23SVikas Chaudhary /** 1620f4f5df23SVikas Chaudhary * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw 1621f4f5df23SVikas Chaudhary * @ha: pointer to adapter structure 1622f4f5df23SVikas Chaudhary * 1623f4f5df23SVikas Chaudhary * Note: IDC lock must be held upon entry 1624f4f5df23SVikas Chaudhary **/ 1625f4f5df23SVikas Chaudhary static int 1626f4f5df23SVikas Chaudhary qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha) 1627f4f5df23SVikas Chaudhary { 1628b25ee66fSShyam Sundar int rval = QLA_ERROR; 1629b25ee66fSShyam Sundar int i, timeout; 1630f4f5df23SVikas Chaudhary uint32_t old_count, count; 1631b25ee66fSShyam Sundar int need_reset = 0, peg_stuck = 1; 1632f4f5df23SVikas Chaudhary 1633b25ee66fSShyam Sundar need_reset = qla4_8xxx_need_reset(ha); 1634f4f5df23SVikas Chaudhary 1635f4f5df23SVikas Chaudhary old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 1636f4f5df23SVikas Chaudhary 1637f4f5df23SVikas Chaudhary for (i = 0; i < 10; i++) { 1638f4f5df23SVikas Chaudhary timeout = msleep_interruptible(200); 1639f4f5df23SVikas Chaudhary if (timeout) { 1640f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 1641f4f5df23SVikas Chaudhary QLA82XX_DEV_FAILED); 1642b25ee66fSShyam Sundar return rval; 1643f4f5df23SVikas Chaudhary } 1644f4f5df23SVikas Chaudhary 1645f4f5df23SVikas Chaudhary count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 1646f4f5df23SVikas Chaudhary if (count != old_count) 1647b25ee66fSShyam Sundar peg_stuck = 0; 1648b25ee66fSShyam Sundar } 1649b25ee66fSShyam Sundar 1650b25ee66fSShyam Sundar if (need_reset) { 1651b25ee66fSShyam Sundar /* We are trying to perform a recovery here. */ 1652b25ee66fSShyam Sundar if (peg_stuck) 1653b25ee66fSShyam Sundar qla4_8xxx_rom_lock_recovery(ha); 1654b25ee66fSShyam Sundar goto dev_initialize; 1655b25ee66fSShyam Sundar } else { 1656b25ee66fSShyam Sundar /* Start of day for this ha context. */ 1657b25ee66fSShyam Sundar if (peg_stuck) { 1658b25ee66fSShyam Sundar /* Either we are the first or recovery in progress. */ 1659b25ee66fSShyam Sundar qla4_8xxx_rom_lock_recovery(ha); 1660b25ee66fSShyam Sundar goto dev_initialize; 1661b25ee66fSShyam Sundar } else { 1662b25ee66fSShyam Sundar /* Firmware already running. */ 1663b25ee66fSShyam Sundar rval = QLA_SUCCESS; 1664f4f5df23SVikas Chaudhary goto dev_ready; 1665f4f5df23SVikas Chaudhary } 1666b25ee66fSShyam Sundar } 1667f4f5df23SVikas Chaudhary 1668f4f5df23SVikas Chaudhary dev_initialize: 1669f4f5df23SVikas Chaudhary /* set to DEV_INITIALIZING */ 1670f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n"); 1671f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING); 1672f4f5df23SVikas Chaudhary 1673f4f5df23SVikas Chaudhary /* Driver that sets device state to initializating sets IDC version */ 1674f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION); 1675f4f5df23SVikas Chaudhary 1676f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1677f4f5df23SVikas Chaudhary rval = qla4_8xxx_try_start_fw(ha); 1678f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 1679f4f5df23SVikas Chaudhary 1680f4f5df23SVikas Chaudhary if (rval != QLA_SUCCESS) { 1681f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: FAILED\n"); 1682f4f5df23SVikas Chaudhary qla4_8xxx_clear_drv_active(ha); 1683f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED); 1684f4f5df23SVikas Chaudhary return rval; 1685f4f5df23SVikas Chaudhary } 1686f4f5df23SVikas Chaudhary 1687f4f5df23SVikas Chaudhary dev_ready: 1688f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: READY\n"); 1689f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY); 1690f4f5df23SVikas Chaudhary 1691b25ee66fSShyam Sundar return rval; 1692f4f5df23SVikas Chaudhary } 1693f4f5df23SVikas Chaudhary 1694f4f5df23SVikas Chaudhary /** 1695f4f5df23SVikas Chaudhary * qla4_8xxx_need_reset_handler - Code to start reset sequence 1696f4f5df23SVikas Chaudhary * @ha: pointer to adapter structure 1697f4f5df23SVikas Chaudhary * 1698f4f5df23SVikas Chaudhary * Note: IDC lock must be held upon entry 1699f4f5df23SVikas Chaudhary **/ 1700f4f5df23SVikas Chaudhary static void 1701f4f5df23SVikas Chaudhary qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha) 1702f4f5df23SVikas Chaudhary { 1703f4f5df23SVikas Chaudhary uint32_t dev_state, drv_state, drv_active; 1704f4f5df23SVikas Chaudhary unsigned long reset_timeout; 1705f4f5df23SVikas Chaudhary 1706f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1707f4f5df23SVikas Chaudhary "Performing ISP error recovery\n"); 1708f4f5df23SVikas Chaudhary 1709f4f5df23SVikas Chaudhary if (test_and_clear_bit(AF_ONLINE, &ha->flags)) { 1710f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1711f4f5df23SVikas Chaudhary ha->isp_ops->disable_intrs(ha); 1712f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 1713f4f5df23SVikas Chaudhary } 1714f4f5df23SVikas Chaudhary 1715f4f5df23SVikas Chaudhary qla4_8xxx_set_rst_ready(ha); 1716f4f5df23SVikas Chaudhary 1717f4f5df23SVikas Chaudhary /* wait for 10 seconds for reset ack from all functions */ 1718f4f5df23SVikas Chaudhary reset_timeout = jiffies + (ha->nx_reset_timeout * HZ); 1719f4f5df23SVikas Chaudhary 1720f4f5df23SVikas Chaudhary drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1721f4f5df23SVikas Chaudhary drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 1722f4f5df23SVikas Chaudhary 1723f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1724f4f5df23SVikas Chaudhary "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n", 1725f4f5df23SVikas Chaudhary __func__, ha->host_no, drv_state, drv_active); 1726f4f5df23SVikas Chaudhary 1727f4f5df23SVikas Chaudhary while (drv_state != drv_active) { 1728f4f5df23SVikas Chaudhary if (time_after_eq(jiffies, reset_timeout)) { 1729f4f5df23SVikas Chaudhary printk("%s: RESET TIMEOUT!\n", DRIVER_NAME); 1730f4f5df23SVikas Chaudhary break; 1731f4f5df23SVikas Chaudhary } 1732f4f5df23SVikas Chaudhary 1733f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1734f4f5df23SVikas Chaudhary msleep(1000); 1735f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 1736f4f5df23SVikas Chaudhary 1737f4f5df23SVikas Chaudhary drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 1738f4f5df23SVikas Chaudhary drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 1739f4f5df23SVikas Chaudhary } 1740f4f5df23SVikas Chaudhary 1741f4f5df23SVikas Chaudhary dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 1742f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state, 1743f4f5df23SVikas Chaudhary dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown"); 1744f4f5df23SVikas Chaudhary 1745f4f5df23SVikas Chaudhary /* Force to DEV_COLD unless someone else is starting a reset */ 1746f4f5df23SVikas Chaudhary if (dev_state != QLA82XX_DEV_INITIALIZING) { 1747f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n"); 1748f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD); 1749f4f5df23SVikas Chaudhary } 1750f4f5df23SVikas Chaudhary } 1751f4f5df23SVikas Chaudhary 1752f4f5df23SVikas Chaudhary /** 1753f4f5df23SVikas Chaudhary * qla4_8xxx_need_qsnt_handler - Code to start qsnt 1754f4f5df23SVikas Chaudhary * @ha: pointer to adapter structure 1755f4f5df23SVikas Chaudhary **/ 1756f4f5df23SVikas Chaudhary void 1757f4f5df23SVikas Chaudhary qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha) 1758f4f5df23SVikas Chaudhary { 1759f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 1760f4f5df23SVikas Chaudhary qla4_8xxx_set_qsnt_ready(ha); 1761f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1762f4f5df23SVikas Chaudhary } 1763f4f5df23SVikas Chaudhary 1764f4f5df23SVikas Chaudhary /** 1765f4f5df23SVikas Chaudhary * qla4_8xxx_device_state_handler - Adapter state machine 1766f4f5df23SVikas Chaudhary * @ha: pointer to host adapter structure. 1767f4f5df23SVikas Chaudhary * 1768f4f5df23SVikas Chaudhary * Note: IDC lock must be UNLOCKED upon entry 1769f4f5df23SVikas Chaudhary **/ 1770f4f5df23SVikas Chaudhary int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha) 1771f4f5df23SVikas Chaudhary { 1772f4f5df23SVikas Chaudhary uint32_t dev_state; 1773f4f5df23SVikas Chaudhary int rval = QLA_SUCCESS; 1774f4f5df23SVikas Chaudhary unsigned long dev_init_timeout; 1775f4f5df23SVikas Chaudhary 1776e3f37d16SNilesh Javali if (!test_bit(AF_INIT_DONE, &ha->flags)) { 1777e3f37d16SNilesh Javali qla4_8xxx_idc_lock(ha); 1778f4f5df23SVikas Chaudhary qla4_8xxx_set_drv_active(ha); 1779e3f37d16SNilesh Javali qla4_8xxx_idc_unlock(ha); 1780e3f37d16SNilesh Javali } 1781f4f5df23SVikas Chaudhary 1782f4f5df23SVikas Chaudhary dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 1783f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state, 1784f4f5df23SVikas Chaudhary dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown"); 1785f4f5df23SVikas Chaudhary 1786f4f5df23SVikas Chaudhary /* wait for 30 seconds for device to go ready */ 1787f4f5df23SVikas Chaudhary dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ); 1788f4f5df23SVikas Chaudhary 1789f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 1790e3f37d16SNilesh Javali while (1) { 1791f4f5df23SVikas Chaudhary 1792f4f5df23SVikas Chaudhary if (time_after_eq(jiffies, dev_init_timeout)) { 1793f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, "Device init failed!\n"); 1794f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 1795f4f5df23SVikas Chaudhary QLA82XX_DEV_FAILED); 1796f4f5df23SVikas Chaudhary } 1797f4f5df23SVikas Chaudhary 1798f4f5df23SVikas Chaudhary dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 1799f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, 1800f4f5df23SVikas Chaudhary "2:Device state is 0x%x = %s\n", dev_state, 1801f4f5df23SVikas Chaudhary dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown"); 1802f4f5df23SVikas Chaudhary 1803f4f5df23SVikas Chaudhary /* NOTE: Make sure idc unlocked upon exit of switch statement */ 1804f4f5df23SVikas Chaudhary switch (dev_state) { 1805f4f5df23SVikas Chaudhary case QLA82XX_DEV_READY: 1806f4f5df23SVikas Chaudhary goto exit; 1807f4f5df23SVikas Chaudhary case QLA82XX_DEV_COLD: 1808f4f5df23SVikas Chaudhary rval = qla4_8xxx_device_bootstrap(ha); 1809f4f5df23SVikas Chaudhary goto exit; 1810f4f5df23SVikas Chaudhary case QLA82XX_DEV_INITIALIZING: 1811f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1812f4f5df23SVikas Chaudhary msleep(1000); 1813e3f37d16SNilesh Javali qla4_8xxx_idc_lock(ha); 1814f4f5df23SVikas Chaudhary break; 1815f4f5df23SVikas Chaudhary case QLA82XX_DEV_NEED_RESET: 1816f4f5df23SVikas Chaudhary if (!ql4xdontresethba) { 1817f4f5df23SVikas Chaudhary qla4_8xxx_need_reset_handler(ha); 1818f4f5df23SVikas Chaudhary /* Update timeout value after need 1819f4f5df23SVikas Chaudhary * reset handler */ 1820f4f5df23SVikas Chaudhary dev_init_timeout = jiffies + 1821f4f5df23SVikas Chaudhary (ha->nx_dev_init_timeout * HZ); 18229acf7533SMike Hernandez } else { 18239acf7533SMike Hernandez qla4_8xxx_idc_unlock(ha); 18249acf7533SMike Hernandez msleep(1000); 18259acf7533SMike Hernandez qla4_8xxx_idc_lock(ha); 1826f4f5df23SVikas Chaudhary } 1827f4f5df23SVikas Chaudhary break; 1828f4f5df23SVikas Chaudhary case QLA82XX_DEV_NEED_QUIESCENT: 1829f4f5df23SVikas Chaudhary /* idc locked/unlocked in handler */ 1830f4f5df23SVikas Chaudhary qla4_8xxx_need_qsnt_handler(ha); 1831e3f37d16SNilesh Javali break; 1832f4f5df23SVikas Chaudhary case QLA82XX_DEV_QUIESCENT: 1833f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1834f4f5df23SVikas Chaudhary msleep(1000); 1835e3f37d16SNilesh Javali qla4_8xxx_idc_lock(ha); 1836f4f5df23SVikas Chaudhary break; 1837f4f5df23SVikas Chaudhary case QLA82XX_DEV_FAILED: 1838f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1839f4f5df23SVikas Chaudhary qla4xxx_dead_adapter_cleanup(ha); 1840f4f5df23SVikas Chaudhary rval = QLA_ERROR; 1841e3f37d16SNilesh Javali qla4_8xxx_idc_lock(ha); 1842f4f5df23SVikas Chaudhary goto exit; 1843f4f5df23SVikas Chaudhary default: 1844f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 1845f4f5df23SVikas Chaudhary qla4xxx_dead_adapter_cleanup(ha); 1846f4f5df23SVikas Chaudhary rval = QLA_ERROR; 1847e3f37d16SNilesh Javali qla4_8xxx_idc_lock(ha); 1848f4f5df23SVikas Chaudhary goto exit; 1849f4f5df23SVikas Chaudhary } 1850f4f5df23SVikas Chaudhary } 1851f4f5df23SVikas Chaudhary exit: 1852e3f37d16SNilesh Javali qla4_8xxx_idc_unlock(ha); 1853f4f5df23SVikas Chaudhary return rval; 1854f4f5df23SVikas Chaudhary } 1855f4f5df23SVikas Chaudhary 1856f4f5df23SVikas Chaudhary int qla4_8xxx_load_risc(struct scsi_qla_host *ha) 1857f4f5df23SVikas Chaudhary { 1858f4f5df23SVikas Chaudhary int retval; 185978764999SSarang Radke 186078764999SSarang Radke /* clear the interrupt */ 186178764999SSarang Radke writel(0, &ha->qla4_8xxx_reg->host_int); 186278764999SSarang Radke readl(&ha->qla4_8xxx_reg->host_int); 186378764999SSarang Radke 1864f4f5df23SVikas Chaudhary retval = qla4_8xxx_device_state_handler(ha); 1865f4f5df23SVikas Chaudhary 1866f581a3f7SVikas Chaudhary if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags)) 1867f4f5df23SVikas Chaudhary retval = qla4xxx_request_irqs(ha); 1868f581a3f7SVikas Chaudhary 1869f4f5df23SVikas Chaudhary return retval; 1870f4f5df23SVikas Chaudhary } 1871f4f5df23SVikas Chaudhary 1872f4f5df23SVikas Chaudhary /*****************************************************************************/ 1873f4f5df23SVikas Chaudhary /* Flash Manipulation Routines */ 1874f4f5df23SVikas Chaudhary /*****************************************************************************/ 1875f4f5df23SVikas Chaudhary 1876f4f5df23SVikas Chaudhary #define OPTROM_BURST_SIZE 0x1000 1877f4f5df23SVikas Chaudhary #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4) 1878f4f5df23SVikas Chaudhary 1879f4f5df23SVikas Chaudhary #define FARX_DATA_FLAG BIT_31 1880f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_CONF 0x7FFD0000 1881f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_DATA 0x7FF00000 1882f4f5df23SVikas Chaudhary 1883f4f5df23SVikas Chaudhary static inline uint32_t 1884f4f5df23SVikas Chaudhary flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr) 1885f4f5df23SVikas Chaudhary { 1886f4f5df23SVikas Chaudhary return hw->flash_conf_off | faddr; 1887f4f5df23SVikas Chaudhary } 1888f4f5df23SVikas Chaudhary 1889f4f5df23SVikas Chaudhary static inline uint32_t 1890f4f5df23SVikas Chaudhary flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr) 1891f4f5df23SVikas Chaudhary { 1892f4f5df23SVikas Chaudhary return hw->flash_data_off | faddr; 1893f4f5df23SVikas Chaudhary } 1894f4f5df23SVikas Chaudhary 1895f4f5df23SVikas Chaudhary static uint32_t * 1896f4f5df23SVikas Chaudhary qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr, 1897f4f5df23SVikas Chaudhary uint32_t faddr, uint32_t length) 1898f4f5df23SVikas Chaudhary { 1899f4f5df23SVikas Chaudhary uint32_t i; 1900f4f5df23SVikas Chaudhary uint32_t val; 1901f4f5df23SVikas Chaudhary int loops = 0; 1902f4f5df23SVikas Chaudhary while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) { 1903f4f5df23SVikas Chaudhary udelay(100); 1904f4f5df23SVikas Chaudhary cond_resched(); 1905f4f5df23SVikas Chaudhary loops++; 1906f4f5df23SVikas Chaudhary } 1907f4f5df23SVikas Chaudhary if (loops >= 50000) { 1908f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, "ROM lock failed\n"); 1909f4f5df23SVikas Chaudhary return dwptr; 1910f4f5df23SVikas Chaudhary } 1911f4f5df23SVikas Chaudhary 1912f4f5df23SVikas Chaudhary /* Dword reads to flash. */ 1913f4f5df23SVikas Chaudhary for (i = 0; i < length/4; i++, faddr += 4) { 1914f4f5df23SVikas Chaudhary if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) { 1915f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 1916f4f5df23SVikas Chaudhary "Do ROM fast read failed\n"); 1917f4f5df23SVikas Chaudhary goto done_read; 1918f4f5df23SVikas Chaudhary } 1919f4f5df23SVikas Chaudhary dwptr[i] = __constant_cpu_to_le32(val); 1920f4f5df23SVikas Chaudhary } 1921f4f5df23SVikas Chaudhary 1922f4f5df23SVikas Chaudhary done_read: 1923f4f5df23SVikas Chaudhary qla4_8xxx_rom_unlock(ha); 1924f4f5df23SVikas Chaudhary return dwptr; 1925f4f5df23SVikas Chaudhary } 1926f4f5df23SVikas Chaudhary 1927f4f5df23SVikas Chaudhary /** 1928f4f5df23SVikas Chaudhary * Address and length are byte address 1929f4f5df23SVikas Chaudhary **/ 1930f4f5df23SVikas Chaudhary static uint8_t * 1931f4f5df23SVikas Chaudhary qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf, 1932f4f5df23SVikas Chaudhary uint32_t offset, uint32_t length) 1933f4f5df23SVikas Chaudhary { 1934f4f5df23SVikas Chaudhary qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length); 1935f4f5df23SVikas Chaudhary return buf; 1936f4f5df23SVikas Chaudhary } 1937f4f5df23SVikas Chaudhary 1938f4f5df23SVikas Chaudhary static int 1939f4f5df23SVikas Chaudhary qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start) 1940f4f5df23SVikas Chaudhary { 1941f4f5df23SVikas Chaudhary const char *loc, *locations[] = { "DEF", "PCI" }; 1942f4f5df23SVikas Chaudhary 1943f4f5df23SVikas Chaudhary /* 1944f4f5df23SVikas Chaudhary * FLT-location structure resides after the last PCI region. 1945f4f5df23SVikas Chaudhary */ 1946f4f5df23SVikas Chaudhary 1947f4f5df23SVikas Chaudhary /* Begin with sane defaults. */ 1948f4f5df23SVikas Chaudhary loc = locations[0]; 1949f4f5df23SVikas Chaudhary *start = FA_FLASH_LAYOUT_ADDR_82; 1950f4f5df23SVikas Chaudhary 1951f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start)); 1952f4f5df23SVikas Chaudhary return QLA_SUCCESS; 1953f4f5df23SVikas Chaudhary } 1954f4f5df23SVikas Chaudhary 1955f4f5df23SVikas Chaudhary static void 1956f4f5df23SVikas Chaudhary qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr) 1957f4f5df23SVikas Chaudhary { 1958f4f5df23SVikas Chaudhary const char *loc, *locations[] = { "DEF", "FLT" }; 1959f4f5df23SVikas Chaudhary uint16_t *wptr; 1960f4f5df23SVikas Chaudhary uint16_t cnt, chksum; 1961f4f5df23SVikas Chaudhary uint32_t start; 1962f4f5df23SVikas Chaudhary struct qla_flt_header *flt; 1963f4f5df23SVikas Chaudhary struct qla_flt_region *region; 1964f4f5df23SVikas Chaudhary struct ql82xx_hw_data *hw = &ha->hw; 1965f4f5df23SVikas Chaudhary 1966f4f5df23SVikas Chaudhary hw->flt_region_flt = flt_addr; 1967f4f5df23SVikas Chaudhary wptr = (uint16_t *)ha->request_ring; 1968f4f5df23SVikas Chaudhary flt = (struct qla_flt_header *)ha->request_ring; 1969f4f5df23SVikas Chaudhary region = (struct qla_flt_region *)&flt[1]; 1970f4f5df23SVikas Chaudhary qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring, 1971f4f5df23SVikas Chaudhary flt_addr << 2, OPTROM_BURST_SIZE); 1972f4f5df23SVikas Chaudhary if (*wptr == __constant_cpu_to_le16(0xffff)) 1973f4f5df23SVikas Chaudhary goto no_flash_data; 1974f4f5df23SVikas Chaudhary if (flt->version != __constant_cpu_to_le16(1)) { 1975f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: " 1976f4f5df23SVikas Chaudhary "version=0x%x length=0x%x checksum=0x%x.\n", 1977f4f5df23SVikas Chaudhary le16_to_cpu(flt->version), le16_to_cpu(flt->length), 1978f4f5df23SVikas Chaudhary le16_to_cpu(flt->checksum))); 1979f4f5df23SVikas Chaudhary goto no_flash_data; 1980f4f5df23SVikas Chaudhary } 1981f4f5df23SVikas Chaudhary 1982f4f5df23SVikas Chaudhary cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1; 1983f4f5df23SVikas Chaudhary for (chksum = 0; cnt; cnt--) 1984f4f5df23SVikas Chaudhary chksum += le16_to_cpu(*wptr++); 1985f4f5df23SVikas Chaudhary if (chksum) { 1986f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: " 1987f4f5df23SVikas Chaudhary "version=0x%x length=0x%x checksum=0x%x.\n", 1988f4f5df23SVikas Chaudhary le16_to_cpu(flt->version), le16_to_cpu(flt->length), 1989f4f5df23SVikas Chaudhary chksum)); 1990f4f5df23SVikas Chaudhary goto no_flash_data; 1991f4f5df23SVikas Chaudhary } 1992f4f5df23SVikas Chaudhary 1993f4f5df23SVikas Chaudhary loc = locations[1]; 1994f4f5df23SVikas Chaudhary cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region); 1995f4f5df23SVikas Chaudhary for ( ; cnt; cnt--, region++) { 1996f4f5df23SVikas Chaudhary /* Store addresses as DWORD offsets. */ 1997f4f5df23SVikas Chaudhary start = le32_to_cpu(region->start) >> 2; 1998f4f5df23SVikas Chaudhary 1999f4f5df23SVikas Chaudhary DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x " 2000f4f5df23SVikas Chaudhary "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start, 2001f4f5df23SVikas Chaudhary le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size))); 2002f4f5df23SVikas Chaudhary 2003f4f5df23SVikas Chaudhary switch (le32_to_cpu(region->code) & 0xff) { 2004f4f5df23SVikas Chaudhary case FLT_REG_FDT: 2005f4f5df23SVikas Chaudhary hw->flt_region_fdt = start; 2006f4f5df23SVikas Chaudhary break; 2007f4f5df23SVikas Chaudhary case FLT_REG_BOOT_CODE_82: 2008f4f5df23SVikas Chaudhary hw->flt_region_boot = start; 2009f4f5df23SVikas Chaudhary break; 2010f4f5df23SVikas Chaudhary case FLT_REG_FW_82: 201193823956SNilesh Javali case FLT_REG_FW_82_1: 2012f4f5df23SVikas Chaudhary hw->flt_region_fw = start; 2013f4f5df23SVikas Chaudhary break; 2014f4f5df23SVikas Chaudhary case FLT_REG_BOOTLOAD_82: 2015f4f5df23SVikas Chaudhary hw->flt_region_bootload = start; 2016f4f5df23SVikas Chaudhary break; 20172a991c21SManish Rangankar case FLT_REG_ISCSI_PARAM: 20182a991c21SManish Rangankar hw->flt_iscsi_param = start; 20192a991c21SManish Rangankar break; 20204549415aSLalit Chandivade case FLT_REG_ISCSI_CHAP: 20214549415aSLalit Chandivade hw->flt_region_chap = start; 20224549415aSLalit Chandivade hw->flt_chap_size = le32_to_cpu(region->size); 20234549415aSLalit Chandivade break; 2024f4f5df23SVikas Chaudhary } 2025f4f5df23SVikas Chaudhary } 2026f4f5df23SVikas Chaudhary goto done; 2027f4f5df23SVikas Chaudhary 2028f4f5df23SVikas Chaudhary no_flash_data: 2029f4f5df23SVikas Chaudhary /* Use hardcoded defaults. */ 2030f4f5df23SVikas Chaudhary loc = locations[0]; 2031f4f5df23SVikas Chaudhary 2032f4f5df23SVikas Chaudhary hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82; 2033f4f5df23SVikas Chaudhary hw->flt_region_boot = FA_BOOT_CODE_ADDR_82; 2034f4f5df23SVikas Chaudhary hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82; 2035f4f5df23SVikas Chaudhary hw->flt_region_fw = FA_RISC_CODE_ADDR_82; 20364549415aSLalit Chandivade hw->flt_region_chap = FA_FLASH_ISCSI_CHAP; 20374549415aSLalit Chandivade hw->flt_chap_size = FA_FLASH_CHAP_SIZE; 20384549415aSLalit Chandivade 2039f4f5df23SVikas Chaudhary done: 2040f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x " 2041f4f5df23SVikas Chaudhary "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt, 2042f4f5df23SVikas Chaudhary hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload, 2043f4f5df23SVikas Chaudhary hw->flt_region_fw)); 2044f4f5df23SVikas Chaudhary } 2045f4f5df23SVikas Chaudhary 2046f4f5df23SVikas Chaudhary static void 2047f4f5df23SVikas Chaudhary qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha) 2048f4f5df23SVikas Chaudhary { 2049f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_4K 0x1000 2050f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_32K 0x8000 2051f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_64K 0x10000 2052f4f5df23SVikas Chaudhary const char *loc, *locations[] = { "MID", "FDT" }; 2053f4f5df23SVikas Chaudhary uint16_t cnt, chksum; 2054f4f5df23SVikas Chaudhary uint16_t *wptr; 2055f4f5df23SVikas Chaudhary struct qla_fdt_layout *fdt; 20563c3e2108SVikas Chaudhary uint16_t mid = 0; 20573c3e2108SVikas Chaudhary uint16_t fid = 0; 2058f4f5df23SVikas Chaudhary struct ql82xx_hw_data *hw = &ha->hw; 2059f4f5df23SVikas Chaudhary 2060f4f5df23SVikas Chaudhary hw->flash_conf_off = FARX_ACCESS_FLASH_CONF; 2061f4f5df23SVikas Chaudhary hw->flash_data_off = FARX_ACCESS_FLASH_DATA; 2062f4f5df23SVikas Chaudhary 2063f4f5df23SVikas Chaudhary wptr = (uint16_t *)ha->request_ring; 2064f4f5df23SVikas Chaudhary fdt = (struct qla_fdt_layout *)ha->request_ring; 2065f4f5df23SVikas Chaudhary qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring, 2066f4f5df23SVikas Chaudhary hw->flt_region_fdt << 2, OPTROM_BURST_SIZE); 2067f4f5df23SVikas Chaudhary 2068f4f5df23SVikas Chaudhary if (*wptr == __constant_cpu_to_le16(0xffff)) 2069f4f5df23SVikas Chaudhary goto no_flash_data; 2070f4f5df23SVikas Chaudhary 2071f4f5df23SVikas Chaudhary if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' || 2072f4f5df23SVikas Chaudhary fdt->sig[3] != 'D') 2073f4f5df23SVikas Chaudhary goto no_flash_data; 2074f4f5df23SVikas Chaudhary 2075f4f5df23SVikas Chaudhary for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1; 2076f4f5df23SVikas Chaudhary cnt++) 2077f4f5df23SVikas Chaudhary chksum += le16_to_cpu(*wptr++); 2078f4f5df23SVikas Chaudhary 2079f4f5df23SVikas Chaudhary if (chksum) { 2080f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: " 2081f4f5df23SVikas Chaudhary "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0], 2082f4f5df23SVikas Chaudhary le16_to_cpu(fdt->version))); 2083f4f5df23SVikas Chaudhary goto no_flash_data; 2084f4f5df23SVikas Chaudhary } 2085f4f5df23SVikas Chaudhary 2086f4f5df23SVikas Chaudhary loc = locations[1]; 2087f4f5df23SVikas Chaudhary mid = le16_to_cpu(fdt->man_id); 2088f4f5df23SVikas Chaudhary fid = le16_to_cpu(fdt->id); 2089f4f5df23SVikas Chaudhary hw->fdt_wrt_disable = fdt->wrt_disable_bits; 2090f4f5df23SVikas Chaudhary hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd); 2091f4f5df23SVikas Chaudhary hw->fdt_block_size = le32_to_cpu(fdt->block_size); 2092f4f5df23SVikas Chaudhary 2093f4f5df23SVikas Chaudhary if (fdt->unprotect_sec_cmd) { 2094f4f5df23SVikas Chaudhary hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 | 2095f4f5df23SVikas Chaudhary fdt->unprotect_sec_cmd); 2096f4f5df23SVikas Chaudhary hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ? 2097f4f5df23SVikas Chaudhary flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) : 2098f4f5df23SVikas Chaudhary flash_conf_addr(hw, 0x0336); 2099f4f5df23SVikas Chaudhary } 2100f4f5df23SVikas Chaudhary goto done; 2101f4f5df23SVikas Chaudhary 2102f4f5df23SVikas Chaudhary no_flash_data: 2103f4f5df23SVikas Chaudhary loc = locations[0]; 2104f4f5df23SVikas Chaudhary hw->fdt_block_size = FLASH_BLK_SIZE_64K; 2105f4f5df23SVikas Chaudhary done: 2106f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x " 2107f4f5df23SVikas Chaudhary "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid, 2108f4f5df23SVikas Chaudhary hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd, 2109f4f5df23SVikas Chaudhary hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable, 2110f4f5df23SVikas Chaudhary hw->fdt_block_size)); 2111f4f5df23SVikas Chaudhary } 2112f4f5df23SVikas Chaudhary 2113f4f5df23SVikas Chaudhary static void 2114f4f5df23SVikas Chaudhary qla4_8xxx_get_idc_param(struct scsi_qla_host *ha) 2115f4f5df23SVikas Chaudhary { 2116f4f5df23SVikas Chaudhary #define QLA82XX_IDC_PARAM_ADDR 0x003e885c 2117f4f5df23SVikas Chaudhary uint32_t *wptr; 2118f4f5df23SVikas Chaudhary 2119f4f5df23SVikas Chaudhary if (!is_qla8022(ha)) 2120f4f5df23SVikas Chaudhary return; 2121f4f5df23SVikas Chaudhary wptr = (uint32_t *)ha->request_ring; 2122f4f5df23SVikas Chaudhary qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring, 2123f4f5df23SVikas Chaudhary QLA82XX_IDC_PARAM_ADDR , 8); 2124f4f5df23SVikas Chaudhary 2125f4f5df23SVikas Chaudhary if (*wptr == __constant_cpu_to_le32(0xffffffff)) { 2126f4f5df23SVikas Chaudhary ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT; 2127f4f5df23SVikas Chaudhary ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT; 2128f4f5df23SVikas Chaudhary } else { 2129f4f5df23SVikas Chaudhary ha->nx_dev_init_timeout = le32_to_cpu(*wptr++); 2130f4f5df23SVikas Chaudhary ha->nx_reset_timeout = le32_to_cpu(*wptr); 2131f4f5df23SVikas Chaudhary } 2132f4f5df23SVikas Chaudhary 2133f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_DEBUG, ha, 2134f4f5df23SVikas Chaudhary "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout)); 2135f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_DEBUG, ha, 2136f4f5df23SVikas Chaudhary "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout)); 2137f4f5df23SVikas Chaudhary return; 2138f4f5df23SVikas Chaudhary } 2139f4f5df23SVikas Chaudhary 2140f4f5df23SVikas Chaudhary int 2141f4f5df23SVikas Chaudhary qla4_8xxx_get_flash_info(struct scsi_qla_host *ha) 2142f4f5df23SVikas Chaudhary { 2143f4f5df23SVikas Chaudhary int ret; 2144f4f5df23SVikas Chaudhary uint32_t flt_addr; 2145f4f5df23SVikas Chaudhary 2146f4f5df23SVikas Chaudhary ret = qla4_8xxx_find_flt_start(ha, &flt_addr); 2147f4f5df23SVikas Chaudhary if (ret != QLA_SUCCESS) 2148f4f5df23SVikas Chaudhary return ret; 2149f4f5df23SVikas Chaudhary 2150f4f5df23SVikas Chaudhary qla4_8xxx_get_flt_info(ha, flt_addr); 2151f4f5df23SVikas Chaudhary qla4_8xxx_get_fdt_info(ha); 2152f4f5df23SVikas Chaudhary qla4_8xxx_get_idc_param(ha); 2153f4f5df23SVikas Chaudhary 2154f4f5df23SVikas Chaudhary return QLA_SUCCESS; 2155f4f5df23SVikas Chaudhary } 2156f4f5df23SVikas Chaudhary 2157f4f5df23SVikas Chaudhary /** 2158f4f5df23SVikas Chaudhary * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance 2159f4f5df23SVikas Chaudhary * @ha: pointer to host adapter structure. 2160f4f5df23SVikas Chaudhary * 2161f4f5df23SVikas Chaudhary * Remarks: 2162f4f5df23SVikas Chaudhary * For iSCSI, throws away all I/O and AENs into bit bucket, so they will 2163f4f5df23SVikas Chaudhary * not be available after successful return. Driver must cleanup potential 2164f4f5df23SVikas Chaudhary * outstanding I/O's after calling this funcion. 2165f4f5df23SVikas Chaudhary **/ 2166f4f5df23SVikas Chaudhary int 2167f4f5df23SVikas Chaudhary qla4_8xxx_stop_firmware(struct scsi_qla_host *ha) 2168f4f5df23SVikas Chaudhary { 2169f4f5df23SVikas Chaudhary int status; 2170f4f5df23SVikas Chaudhary uint32_t mbox_cmd[MBOX_REG_COUNT]; 2171f4f5df23SVikas Chaudhary uint32_t mbox_sts[MBOX_REG_COUNT]; 2172f4f5df23SVikas Chaudhary 2173f4f5df23SVikas Chaudhary memset(&mbox_cmd, 0, sizeof(mbox_cmd)); 2174f4f5df23SVikas Chaudhary memset(&mbox_sts, 0, sizeof(mbox_sts)); 2175f4f5df23SVikas Chaudhary 2176f4f5df23SVikas Chaudhary mbox_cmd[0] = MBOX_CMD_STOP_FW; 2177f4f5df23SVikas Chaudhary status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, 2178f4f5df23SVikas Chaudhary &mbox_cmd[0], &mbox_sts[0]); 2179f4f5df23SVikas Chaudhary 2180f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no, 2181f4f5df23SVikas Chaudhary __func__, status)); 2182f4f5df23SVikas Chaudhary return status; 2183f4f5df23SVikas Chaudhary } 2184f4f5df23SVikas Chaudhary 2185f4f5df23SVikas Chaudhary /** 2186f4f5df23SVikas Chaudhary * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands. 2187f4f5df23SVikas Chaudhary * @ha: pointer to host adapter structure. 2188f4f5df23SVikas Chaudhary **/ 2189f4f5df23SVikas Chaudhary int 2190f4f5df23SVikas Chaudhary qla4_8xxx_isp_reset(struct scsi_qla_host *ha) 2191f4f5df23SVikas Chaudhary { 2192f4f5df23SVikas Chaudhary int rval; 2193f4f5df23SVikas Chaudhary uint32_t dev_state; 2194f4f5df23SVikas Chaudhary 2195f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 2196f4f5df23SVikas Chaudhary dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 2197f4f5df23SVikas Chaudhary 2198f4f5df23SVikas Chaudhary if (dev_state == QLA82XX_DEV_READY) { 2199f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n"); 2200f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 2201f4f5df23SVikas Chaudhary QLA82XX_DEV_NEED_RESET); 2202f4f5df23SVikas Chaudhary } else 2203f4f5df23SVikas Chaudhary ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n"); 2204f4f5df23SVikas Chaudhary 2205f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 2206f4f5df23SVikas Chaudhary 2207f4f5df23SVikas Chaudhary rval = qla4_8xxx_device_state_handler(ha); 2208f4f5df23SVikas Chaudhary 2209f4f5df23SVikas Chaudhary qla4_8xxx_idc_lock(ha); 2210f4f5df23SVikas Chaudhary qla4_8xxx_clear_rst_ready(ha); 2211f4f5df23SVikas Chaudhary qla4_8xxx_idc_unlock(ha); 2212f4f5df23SVikas Chaudhary 221321033639SNilesh Javali if (rval == QLA_SUCCESS) 221421033639SNilesh Javali clear_bit(AF_FW_RECOVERY, &ha->flags); 221521033639SNilesh Javali 2216f4f5df23SVikas Chaudhary return rval; 2217f4f5df23SVikas Chaudhary } 2218f4f5df23SVikas Chaudhary 2219f4f5df23SVikas Chaudhary /** 2220f4f5df23SVikas Chaudhary * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number 2221f4f5df23SVikas Chaudhary * @ha: pointer to host adapter structure. 2222f4f5df23SVikas Chaudhary * 2223f4f5df23SVikas Chaudhary **/ 2224f4f5df23SVikas Chaudhary int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha) 2225f4f5df23SVikas Chaudhary { 2226f4f5df23SVikas Chaudhary uint32_t mbox_cmd[MBOX_REG_COUNT]; 2227f4f5df23SVikas Chaudhary uint32_t mbox_sts[MBOX_REG_COUNT]; 2228f4f5df23SVikas Chaudhary struct mbx_sys_info *sys_info; 2229f4f5df23SVikas Chaudhary dma_addr_t sys_info_dma; 2230f4f5df23SVikas Chaudhary int status = QLA_ERROR; 2231f4f5df23SVikas Chaudhary 2232f4f5df23SVikas Chaudhary sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info), 2233f4f5df23SVikas Chaudhary &sys_info_dma, GFP_KERNEL); 2234f4f5df23SVikas Chaudhary if (sys_info == NULL) { 2235f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n", 2236f4f5df23SVikas Chaudhary ha->host_no, __func__)); 2237f4f5df23SVikas Chaudhary return status; 2238f4f5df23SVikas Chaudhary } 2239f4f5df23SVikas Chaudhary 2240f4f5df23SVikas Chaudhary memset(sys_info, 0, sizeof(*sys_info)); 2241f4f5df23SVikas Chaudhary memset(&mbox_cmd, 0, sizeof(mbox_cmd)); 2242f4f5df23SVikas Chaudhary memset(&mbox_sts, 0, sizeof(mbox_sts)); 2243f4f5df23SVikas Chaudhary 2244f4f5df23SVikas Chaudhary mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO; 2245f4f5df23SVikas Chaudhary mbox_cmd[1] = LSDW(sys_info_dma); 2246f4f5df23SVikas Chaudhary mbox_cmd[2] = MSDW(sys_info_dma); 2247f4f5df23SVikas Chaudhary mbox_cmd[4] = sizeof(*sys_info); 2248f4f5df23SVikas Chaudhary 2249f4f5df23SVikas Chaudhary if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0], 2250f4f5df23SVikas Chaudhary &mbox_sts[0]) != QLA_SUCCESS) { 2251f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n", 2252f4f5df23SVikas Chaudhary ha->host_no, __func__)); 2253f4f5df23SVikas Chaudhary goto exit_validate_mac82; 2254f4f5df23SVikas Chaudhary } 2255f4f5df23SVikas Chaudhary 22562ccdf0dcSVikas Chaudhary /* Make sure we receive the minimum required data to cache internally */ 22572ccdf0dcSVikas Chaudhary if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) { 2258f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive" 2259f4f5df23SVikas Chaudhary " error (%x)\n", ha->host_no, __func__, mbox_sts[4])); 2260f4f5df23SVikas Chaudhary goto exit_validate_mac82; 2261f4f5df23SVikas Chaudhary 2262f4f5df23SVikas Chaudhary } 2263f4f5df23SVikas Chaudhary 2264f4f5df23SVikas Chaudhary /* Save M.A.C. address & serial_number */ 22652a991c21SManish Rangankar ha->port_num = sys_info->port_num; 2266f4f5df23SVikas Chaudhary memcpy(ha->my_mac, &sys_info->mac_addr[0], 2267f4f5df23SVikas Chaudhary min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr))); 2268f4f5df23SVikas Chaudhary memcpy(ha->serial_number, &sys_info->serial_number, 2269f4f5df23SVikas Chaudhary min(sizeof(ha->serial_number), sizeof(sys_info->serial_number))); 227091ec7cecSVikas Chaudhary memcpy(ha->model_name, &sys_info->board_id_str, 227191ec7cecSVikas Chaudhary min(sizeof(ha->model_name), sizeof(sys_info->board_id_str))); 227291ec7cecSVikas Chaudhary ha->phy_port_cnt = sys_info->phys_port_cnt; 227391ec7cecSVikas Chaudhary ha->phy_port_num = sys_info->port_num; 227491ec7cecSVikas Chaudhary ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt; 2275f4f5df23SVikas Chaudhary 2276f4f5df23SVikas Chaudhary DEBUG2(printk("scsi%ld: %s: " 2277f4f5df23SVikas Chaudhary "mac %02x:%02x:%02x:%02x:%02x:%02x " 2278f4f5df23SVikas Chaudhary "serial %s\n", ha->host_no, __func__, 2279f4f5df23SVikas Chaudhary ha->my_mac[0], ha->my_mac[1], ha->my_mac[2], 2280f4f5df23SVikas Chaudhary ha->my_mac[3], ha->my_mac[4], ha->my_mac[5], 2281f4f5df23SVikas Chaudhary ha->serial_number)); 2282f4f5df23SVikas Chaudhary 2283f4f5df23SVikas Chaudhary status = QLA_SUCCESS; 2284f4f5df23SVikas Chaudhary 2285f4f5df23SVikas Chaudhary exit_validate_mac82: 2286f4f5df23SVikas Chaudhary dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info, 2287f4f5df23SVikas Chaudhary sys_info_dma); 2288f4f5df23SVikas Chaudhary return status; 2289f4f5df23SVikas Chaudhary } 2290f4f5df23SVikas Chaudhary 2291f4f5df23SVikas Chaudhary /* Interrupt handling helpers. */ 2292f4f5df23SVikas Chaudhary 2293f4f5df23SVikas Chaudhary static int 2294f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha) 2295f4f5df23SVikas Chaudhary { 2296f4f5df23SVikas Chaudhary uint32_t mbox_cmd[MBOX_REG_COUNT]; 2297f4f5df23SVikas Chaudhary uint32_t mbox_sts[MBOX_REG_COUNT]; 2298f4f5df23SVikas Chaudhary 2299f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__)); 2300f4f5df23SVikas Chaudhary 2301f4f5df23SVikas Chaudhary memset(&mbox_cmd, 0, sizeof(mbox_cmd)); 2302f4f5df23SVikas Chaudhary memset(&mbox_sts, 0, sizeof(mbox_sts)); 2303f4f5df23SVikas Chaudhary mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS; 2304f4f5df23SVikas Chaudhary mbox_cmd[1] = INTR_ENABLE; 2305f4f5df23SVikas Chaudhary if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0], 2306f4f5df23SVikas Chaudhary &mbox_sts[0]) != QLA_SUCCESS) { 2307f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, 2308f4f5df23SVikas Chaudhary "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n", 2309f4f5df23SVikas Chaudhary __func__, mbox_sts[0])); 2310f4f5df23SVikas Chaudhary return QLA_ERROR; 2311f4f5df23SVikas Chaudhary } 2312f4f5df23SVikas Chaudhary return QLA_SUCCESS; 2313f4f5df23SVikas Chaudhary } 2314f4f5df23SVikas Chaudhary 2315f4f5df23SVikas Chaudhary static int 2316f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha) 2317f4f5df23SVikas Chaudhary { 2318f4f5df23SVikas Chaudhary uint32_t mbox_cmd[MBOX_REG_COUNT]; 2319f4f5df23SVikas Chaudhary uint32_t mbox_sts[MBOX_REG_COUNT]; 2320f4f5df23SVikas Chaudhary 2321f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__)); 2322f4f5df23SVikas Chaudhary 2323f4f5df23SVikas Chaudhary memset(&mbox_cmd, 0, sizeof(mbox_cmd)); 2324f4f5df23SVikas Chaudhary memset(&mbox_sts, 0, sizeof(mbox_sts)); 2325f4f5df23SVikas Chaudhary mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS; 2326f4f5df23SVikas Chaudhary mbox_cmd[1] = INTR_DISABLE; 2327f4f5df23SVikas Chaudhary if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0], 2328f4f5df23SVikas Chaudhary &mbox_sts[0]) != QLA_SUCCESS) { 2329f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, 2330f4f5df23SVikas Chaudhary "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n", 2331f4f5df23SVikas Chaudhary __func__, mbox_sts[0])); 2332f4f5df23SVikas Chaudhary return QLA_ERROR; 2333f4f5df23SVikas Chaudhary } 2334f4f5df23SVikas Chaudhary 2335f4f5df23SVikas Chaudhary return QLA_SUCCESS; 2336f4f5df23SVikas Chaudhary } 2337f4f5df23SVikas Chaudhary 2338f4f5df23SVikas Chaudhary void 2339f4f5df23SVikas Chaudhary qla4_8xxx_enable_intrs(struct scsi_qla_host *ha) 2340f4f5df23SVikas Chaudhary { 2341f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_enable(ha); 2342f4f5df23SVikas Chaudhary 2343f4f5df23SVikas Chaudhary spin_lock_irq(&ha->hardware_lock); 2344f4f5df23SVikas Chaudhary /* BIT 10 - reset */ 2345f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 2346f4f5df23SVikas Chaudhary spin_unlock_irq(&ha->hardware_lock); 2347f4f5df23SVikas Chaudhary set_bit(AF_INTERRUPTS_ON, &ha->flags); 2348f4f5df23SVikas Chaudhary } 2349f4f5df23SVikas Chaudhary 2350f4f5df23SVikas Chaudhary void 2351f4f5df23SVikas Chaudhary qla4_8xxx_disable_intrs(struct scsi_qla_host *ha) 2352f4f5df23SVikas Chaudhary { 23535fa8b573SSarang Radke if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags)) 2354f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_disable(ha); 2355f4f5df23SVikas Chaudhary 2356f4f5df23SVikas Chaudhary spin_lock_irq(&ha->hardware_lock); 2357f4f5df23SVikas Chaudhary /* BIT 10 - set */ 2358f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400); 2359f4f5df23SVikas Chaudhary spin_unlock_irq(&ha->hardware_lock); 2360f4f5df23SVikas Chaudhary } 2361f4f5df23SVikas Chaudhary 2362f4f5df23SVikas Chaudhary struct ql4_init_msix_entry { 2363f4f5df23SVikas Chaudhary uint16_t entry; 2364f4f5df23SVikas Chaudhary uint16_t index; 2365f4f5df23SVikas Chaudhary const char *name; 2366f4f5df23SVikas Chaudhary irq_handler_t handler; 2367f4f5df23SVikas Chaudhary }; 2368f4f5df23SVikas Chaudhary 2369f4f5df23SVikas Chaudhary static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = { 2370f4f5df23SVikas Chaudhary { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT, 2371f4f5df23SVikas Chaudhary "qla4xxx (default)", 2372f4f5df23SVikas Chaudhary (irq_handler_t)qla4_8xxx_default_intr_handler }, 2373f4f5df23SVikas Chaudhary { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q, 2374f4f5df23SVikas Chaudhary "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q }, 2375f4f5df23SVikas Chaudhary }; 2376f4f5df23SVikas Chaudhary 2377f4f5df23SVikas Chaudhary void 2378f4f5df23SVikas Chaudhary qla4_8xxx_disable_msix(struct scsi_qla_host *ha) 2379f4f5df23SVikas Chaudhary { 2380f4f5df23SVikas Chaudhary int i; 2381f4f5df23SVikas Chaudhary struct ql4_msix_entry *qentry; 2382f4f5df23SVikas Chaudhary 2383f4f5df23SVikas Chaudhary for (i = 0; i < QLA_MSIX_ENTRIES; i++) { 2384f4f5df23SVikas Chaudhary qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index]; 2385f4f5df23SVikas Chaudhary if (qentry->have_irq) { 2386f4f5df23SVikas Chaudhary free_irq(qentry->msix_vector, ha); 2387f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n", 2388f4f5df23SVikas Chaudhary __func__, qla4_8xxx_msix_entries[i].name)); 2389f4f5df23SVikas Chaudhary } 2390f4f5df23SVikas Chaudhary } 2391f4f5df23SVikas Chaudhary pci_disable_msix(ha->pdev); 2392f4f5df23SVikas Chaudhary clear_bit(AF_MSIX_ENABLED, &ha->flags); 2393f4f5df23SVikas Chaudhary } 2394f4f5df23SVikas Chaudhary 2395f4f5df23SVikas Chaudhary int 2396f4f5df23SVikas Chaudhary qla4_8xxx_enable_msix(struct scsi_qla_host *ha) 2397f4f5df23SVikas Chaudhary { 2398f4f5df23SVikas Chaudhary int i, ret; 2399f4f5df23SVikas Chaudhary struct msix_entry entries[QLA_MSIX_ENTRIES]; 2400f4f5df23SVikas Chaudhary struct ql4_msix_entry *qentry; 2401f4f5df23SVikas Chaudhary 2402f4f5df23SVikas Chaudhary for (i = 0; i < QLA_MSIX_ENTRIES; i++) 2403f4f5df23SVikas Chaudhary entries[i].entry = qla4_8xxx_msix_entries[i].entry; 2404f4f5df23SVikas Chaudhary 2405f4f5df23SVikas Chaudhary ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries)); 2406f4f5df23SVikas Chaudhary if (ret) { 2407f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 2408f4f5df23SVikas Chaudhary "MSI-X: Failed to enable support -- %d/%d\n", 2409f4f5df23SVikas Chaudhary QLA_MSIX_ENTRIES, ret); 2410f4f5df23SVikas Chaudhary goto msix_out; 2411f4f5df23SVikas Chaudhary } 2412f4f5df23SVikas Chaudhary set_bit(AF_MSIX_ENABLED, &ha->flags); 2413f4f5df23SVikas Chaudhary 2414f4f5df23SVikas Chaudhary for (i = 0; i < QLA_MSIX_ENTRIES; i++) { 2415f4f5df23SVikas Chaudhary qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index]; 2416f4f5df23SVikas Chaudhary qentry->msix_vector = entries[i].vector; 2417f4f5df23SVikas Chaudhary qentry->msix_entry = entries[i].entry; 2418f4f5df23SVikas Chaudhary qentry->have_irq = 0; 2419f4f5df23SVikas Chaudhary ret = request_irq(qentry->msix_vector, 2420f4f5df23SVikas Chaudhary qla4_8xxx_msix_entries[i].handler, 0, 2421f4f5df23SVikas Chaudhary qla4_8xxx_msix_entries[i].name, ha); 2422f4f5df23SVikas Chaudhary if (ret) { 2423f4f5df23SVikas Chaudhary ql4_printk(KERN_WARNING, ha, 2424f4f5df23SVikas Chaudhary "MSI-X: Unable to register handler -- %x/%d.\n", 2425f4f5df23SVikas Chaudhary qla4_8xxx_msix_entries[i].index, ret); 2426f4f5df23SVikas Chaudhary qla4_8xxx_disable_msix(ha); 2427f4f5df23SVikas Chaudhary goto msix_out; 2428f4f5df23SVikas Chaudhary } 2429f4f5df23SVikas Chaudhary qentry->have_irq = 1; 2430f4f5df23SVikas Chaudhary DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n", 2431f4f5df23SVikas Chaudhary __func__, qla4_8xxx_msix_entries[i].name)); 2432f4f5df23SVikas Chaudhary } 2433f4f5df23SVikas Chaudhary msix_out: 2434f4f5df23SVikas Chaudhary return ret; 2435f4f5df23SVikas Chaudhary } 2436