xref: /openbmc/linux/drivers/scsi/qla4xxx/ql4_nx.c (revision 5548bfd0)
1f4f5df23SVikas Chaudhary /*
2f4f5df23SVikas Chaudhary  * QLogic iSCSI HBA Driver
37d01d069SVikas Chaudhary  * Copyright (c)  2003-2010 QLogic Corporation
4f4f5df23SVikas Chaudhary  *
5f4f5df23SVikas Chaudhary  * See LICENSE.qla4xxx for copyright and licensing details.
6f4f5df23SVikas Chaudhary  */
7f4f5df23SVikas Chaudhary #include <linux/delay.h>
8a6751ccbSJiri Slaby #include <linux/io.h>
9f4f5df23SVikas Chaudhary #include <linux/pci.h>
10068237c8STej Parkash #include <linux/ratelimit.h>
11f4f5df23SVikas Chaudhary #include "ql4_def.h"
12f4f5df23SVikas Chaudhary #include "ql4_glbl.h"
13f4f5df23SVikas Chaudhary 
14797a796aSHitoshi Mitake #include <asm-generic/io-64-nonatomic-lo-hi.h>
15797a796aSHitoshi Mitake 
16f4f5df23SVikas Chaudhary #define MASK(n)		DMA_BIT_MASK(n)
17f4f5df23SVikas Chaudhary #define MN_WIN(addr)	(((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
18f4f5df23SVikas Chaudhary #define OCM_WIN(addr)	(((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
19f4f5df23SVikas Chaudhary #define MS_WIN(addr)	(addr & 0x0ffc0000)
20f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MN_2M	(0)
21f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MS_2M	(0x80000)
22f4f5df23SVikas Chaudhary #define QLA82XX_PCI_OCM0_2M	(0xc0000)
23f4f5df23SVikas Chaudhary #define VALID_OCM_ADDR(addr)	(((addr) & 0x3f800) != 0x3f800)
24f4f5df23SVikas Chaudhary #define GET_MEM_OFFS_2M(addr)	(addr & MASK(18))
25f4f5df23SVikas Chaudhary 
26f4f5df23SVikas Chaudhary /* CRB window related */
27f4f5df23SVikas Chaudhary #define CRB_BLK(off)	((off >> 20) & 0x3f)
28f4f5df23SVikas Chaudhary #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
29f4f5df23SVikas Chaudhary #define CRB_WINDOW_2M	(0x130060)
30f4f5df23SVikas Chaudhary #define CRB_HI(off)	((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \
31f4f5df23SVikas Chaudhary 			((off) & 0xf0000))
32f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
33f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
34f4f5df23SVikas Chaudhary #define CRB_INDIRECT_2M			(0x1e0000UL)
35f4f5df23SVikas Chaudhary 
36f4f5df23SVikas Chaudhary static inline void __iomem *
37f4f5df23SVikas Chaudhary qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
38f4f5df23SVikas Chaudhary {
39f4f5df23SVikas Chaudhary 	if ((off < ha->first_page_group_end) &&
40f4f5df23SVikas Chaudhary 	    (off >= ha->first_page_group_start))
41f4f5df23SVikas Chaudhary 		return (void __iomem *)(ha->nx_pcibase + off);
42f4f5df23SVikas Chaudhary 
43f4f5df23SVikas Chaudhary 	return NULL;
44f4f5df23SVikas Chaudhary }
45f4f5df23SVikas Chaudhary 
46f4f5df23SVikas Chaudhary #define MAX_CRB_XFORM 60
47f4f5df23SVikas Chaudhary static unsigned long crb_addr_xform[MAX_CRB_XFORM];
48f4f5df23SVikas Chaudhary static int qla4_8xxx_crb_table_initialized;
49f4f5df23SVikas Chaudhary 
50f4f5df23SVikas Chaudhary #define qla4_8xxx_crb_addr_transform(name) \
51f4f5df23SVikas Chaudhary 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
52f4f5df23SVikas Chaudhary 	 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
53f4f5df23SVikas Chaudhary static void
54f4f5df23SVikas Chaudhary qla4_8xxx_crb_addr_transform_setup(void)
55f4f5df23SVikas Chaudhary {
56f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(XDMA);
57f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(TIMR);
58f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SRE);
59f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN3);
60f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN2);
61f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN1);
62f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN0);
63f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS3);
64f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS2);
65f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS1);
66f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS0);
67f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX7);
68f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX6);
69f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX5);
70f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX4);
71f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX3);
72f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX2);
73f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX1);
74f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX0);
75f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(ROMUSB);
76f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SN);
77f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMN);
78f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMS);
79f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGNI);
80f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGND);
81f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN3);
82f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN2);
83f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN1);
84f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN0);
85f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSI);
86f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSD);
87f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS3);
88f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS2);
89f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS1);
90f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS0);
91f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PS);
92f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PH);
93f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(NIU);
94f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2Q);
95f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(EG);
96f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MN);
97f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MS);
98f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS2);
99f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS1);
100f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS0);
101f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAM);
102f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C1);
103f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C0);
104f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SMB);
105f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(OCM0);
106f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2C0);
107f4f5df23SVikas Chaudhary 
108f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_table_initialized = 1;
109f4f5df23SVikas Chaudhary }
110f4f5df23SVikas Chaudhary 
111f4f5df23SVikas Chaudhary static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
112f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },		/* 0: PCI */
113f4f5df23SVikas Chaudhary 	{{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
114f4f5df23SVikas Chaudhary 		{1, 0x0110000, 0x0120000, 0x130000},
115f4f5df23SVikas Chaudhary 		{1, 0x0120000, 0x0122000, 0x124000},
116f4f5df23SVikas Chaudhary 		{1, 0x0130000, 0x0132000, 0x126000},
117f4f5df23SVikas Chaudhary 		{1, 0x0140000, 0x0142000, 0x128000},
118f4f5df23SVikas Chaudhary 		{1, 0x0150000, 0x0152000, 0x12a000},
119f4f5df23SVikas Chaudhary 		{1, 0x0160000, 0x0170000, 0x110000},
120f4f5df23SVikas Chaudhary 		{1, 0x0170000, 0x0172000, 0x12e000},
121f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
122f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
123f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
124f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
125f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
126f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
127f4f5df23SVikas Chaudhary 		{1, 0x01e0000, 0x01e0800, 0x122000},
128f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
129f4f5df23SVikas Chaudhary 	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
130f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	    /* 3: */
131f4f5df23SVikas Chaudhary 	{{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
132f4f5df23SVikas Chaudhary 	{{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
133f4f5df23SVikas Chaudhary 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
134f4f5df23SVikas Chaudhary 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
135f4f5df23SVikas Chaudhary 	{{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
136f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
137f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
138f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
139f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
140f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
141f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
142f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
143f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
144f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
145f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
146f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
147f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
148f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
149f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
150f4f5df23SVikas Chaudhary 		{1, 0x08f0000, 0x08f2000, 0x172000} } },
151f4f5df23SVikas Chaudhary 	{{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
152f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
153f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
154f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
155f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
156f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
157f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
158f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
159f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
160f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
161f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
162f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
163f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
164f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
165f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
166f4f5df23SVikas Chaudhary 		{1, 0x09f0000, 0x09f2000, 0x176000} } },
167f4f5df23SVikas Chaudhary 	{{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
168f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
169f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
170f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
171f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
172f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
173f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
174f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
175f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
176f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
177f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
178f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
179f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
180f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
181f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
182f4f5df23SVikas Chaudhary 		{1, 0x0af0000, 0x0af2000, 0x17a000} } },
183f4f5df23SVikas Chaudhary 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
184f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
185f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
186f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
187f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
188f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
189f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
190f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
191f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
192f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
193f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
194f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
195f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
196f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
197f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
198f4f5df23SVikas Chaudhary 		{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
199f4f5df23SVikas Chaudhary 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
200f4f5df23SVikas Chaudhary 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
201f4f5df23SVikas Chaudhary 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
202f4f5df23SVikas Chaudhary 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
203f4f5df23SVikas Chaudhary 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
204f4f5df23SVikas Chaudhary 	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
205f4f5df23SVikas Chaudhary 	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
206f4f5df23SVikas Chaudhary 	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
207f4f5df23SVikas Chaudhary 	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
208f4f5df23SVikas Chaudhary 	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
209f4f5df23SVikas Chaudhary 	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
210f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 23: */
211f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 24: */
212f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 25: */
213f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 26: */
214f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 27: */
215f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 28: */
216f4f5df23SVikas Chaudhary 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
217f4f5df23SVikas Chaudhary 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
218f4f5df23SVikas Chaudhary 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
219f4f5df23SVikas Chaudhary 	{{{0} } },				/* 32: PCI */
220f4f5df23SVikas Chaudhary 	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
221f4f5df23SVikas Chaudhary 		{1, 0x2110000, 0x2120000, 0x130000},
222f4f5df23SVikas Chaudhary 		{1, 0x2120000, 0x2122000, 0x124000},
223f4f5df23SVikas Chaudhary 		{1, 0x2130000, 0x2132000, 0x126000},
224f4f5df23SVikas Chaudhary 		{1, 0x2140000, 0x2142000, 0x128000},
225f4f5df23SVikas Chaudhary 		{1, 0x2150000, 0x2152000, 0x12a000},
226f4f5df23SVikas Chaudhary 		{1, 0x2160000, 0x2170000, 0x110000},
227f4f5df23SVikas Chaudhary 		{1, 0x2170000, 0x2172000, 0x12e000},
228f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
229f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
230f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
231f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
232f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
233f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
234f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
235f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
236f4f5df23SVikas Chaudhary 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
237f4f5df23SVikas Chaudhary 	{{{0} } },				/* 35: */
238f4f5df23SVikas Chaudhary 	{{{0} } },				/* 36: */
239f4f5df23SVikas Chaudhary 	{{{0} } },				/* 37: */
240f4f5df23SVikas Chaudhary 	{{{0} } },				/* 38: */
241f4f5df23SVikas Chaudhary 	{{{0} } },				/* 39: */
242f4f5df23SVikas Chaudhary 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
243f4f5df23SVikas Chaudhary 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
244f4f5df23SVikas Chaudhary 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
245f4f5df23SVikas Chaudhary 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
246f4f5df23SVikas Chaudhary 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
247f4f5df23SVikas Chaudhary 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
248f4f5df23SVikas Chaudhary 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
249f4f5df23SVikas Chaudhary 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
250f4f5df23SVikas Chaudhary 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
251f4f5df23SVikas Chaudhary 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
252f4f5df23SVikas Chaudhary 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
253f4f5df23SVikas Chaudhary 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
254f4f5df23SVikas Chaudhary 	{{{0} } },				/* 52: */
255f4f5df23SVikas Chaudhary 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
256f4f5df23SVikas Chaudhary 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
257f4f5df23SVikas Chaudhary 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
258f4f5df23SVikas Chaudhary 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
259f4f5df23SVikas Chaudhary 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
260f4f5df23SVikas Chaudhary 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
261f4f5df23SVikas Chaudhary 	{{{0} } },				/* 59: I2C0 */
262f4f5df23SVikas Chaudhary 	{{{0} } },				/* 60: I2C1 */
263f4f5df23SVikas Chaudhary 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
264f4f5df23SVikas Chaudhary 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
265f4f5df23SVikas Chaudhary 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
266f4f5df23SVikas Chaudhary };
267f4f5df23SVikas Chaudhary 
268f4f5df23SVikas Chaudhary /*
269f4f5df23SVikas Chaudhary  * top 12 bits of crb internal address (hub, agent)
270f4f5df23SVikas Chaudhary  */
271f4f5df23SVikas Chaudhary static unsigned qla4_8xxx_crb_hub_agt[64] = {
272f4f5df23SVikas Chaudhary 	0,
273f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
274f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
275f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
276f4f5df23SVikas Chaudhary 	0,
277f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
278f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
279f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
280f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
281f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
282f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
283f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
284f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
285f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
286f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
287f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
288f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
289f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
290f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
291f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
292f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
293f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
294f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
295f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
296f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
297f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
298f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
299f4f5df23SVikas Chaudhary 	0,
300f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
301f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
302f4f5df23SVikas Chaudhary 	0,
303f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
304f4f5df23SVikas Chaudhary 	0,
305f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
306f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
307f4f5df23SVikas Chaudhary 	0,
308f4f5df23SVikas Chaudhary 	0,
309f4f5df23SVikas Chaudhary 	0,
310f4f5df23SVikas Chaudhary 	0,
311f4f5df23SVikas Chaudhary 	0,
312f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
313f4f5df23SVikas Chaudhary 	0,
314f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
315f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
316f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
317f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
318f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
319f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
320f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
321f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
322f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
323f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
324f4f5df23SVikas Chaudhary 	0,
325f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
326f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
327f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
328f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
329f4f5df23SVikas Chaudhary 	0,
330f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
331f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
332f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
333f4f5df23SVikas Chaudhary 	0,
334f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
335f4f5df23SVikas Chaudhary 	0,
336f4f5df23SVikas Chaudhary };
337f4f5df23SVikas Chaudhary 
338f4f5df23SVikas Chaudhary /* Device states */
339f4f5df23SVikas Chaudhary static char *qdev_state[] = {
340f4f5df23SVikas Chaudhary 	"Unknown",
341f4f5df23SVikas Chaudhary 	"Cold",
342f4f5df23SVikas Chaudhary 	"Initializing",
343f4f5df23SVikas Chaudhary 	"Ready",
344f4f5df23SVikas Chaudhary 	"Need Reset",
345f4f5df23SVikas Chaudhary 	"Need Quiescent",
346f4f5df23SVikas Chaudhary 	"Failed",
347f4f5df23SVikas Chaudhary 	"Quiescent",
348f4f5df23SVikas Chaudhary };
349f4f5df23SVikas Chaudhary 
350f4f5df23SVikas Chaudhary /*
351f4f5df23SVikas Chaudhary  * In: 'off' is offset from CRB space in 128M pci map
352f4f5df23SVikas Chaudhary  * Out: 'off' is 2M pci map addr
353f4f5df23SVikas Chaudhary  * side effect: lock crb window
354f4f5df23SVikas Chaudhary  */
355f4f5df23SVikas Chaudhary static void
356f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
357f4f5df23SVikas Chaudhary {
358f4f5df23SVikas Chaudhary 	u32 win_read;
359f4f5df23SVikas Chaudhary 
360f4f5df23SVikas Chaudhary 	ha->crb_win = CRB_HI(*off);
361f4f5df23SVikas Chaudhary 	writel(ha->crb_win,
362f4f5df23SVikas Chaudhary 		(void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
363f4f5df23SVikas Chaudhary 
364f4f5df23SVikas Chaudhary 	/* Read back value to make sure write has gone through before trying
365f4f5df23SVikas Chaudhary 	* to use it. */
366f4f5df23SVikas Chaudhary 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
367f4f5df23SVikas Chaudhary 	if (win_read != ha->crb_win) {
368f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
369f4f5df23SVikas Chaudhary 		    "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
370f4f5df23SVikas Chaudhary 		    " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
371f4f5df23SVikas Chaudhary 	}
372f4f5df23SVikas Chaudhary 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
373f4f5df23SVikas Chaudhary }
374f4f5df23SVikas Chaudhary 
375f4f5df23SVikas Chaudhary void
376f4f5df23SVikas Chaudhary qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
377f4f5df23SVikas Chaudhary {
378f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
379f4f5df23SVikas Chaudhary 	int rv;
380f4f5df23SVikas Chaudhary 
381f4f5df23SVikas Chaudhary 	rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
382f4f5df23SVikas Chaudhary 
383f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
384f4f5df23SVikas Chaudhary 
385f4f5df23SVikas Chaudhary 	if (rv == 1) {
386f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
387f4f5df23SVikas Chaudhary 		qla4_8xxx_crb_win_lock(ha);
388f4f5df23SVikas Chaudhary 		qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
389f4f5df23SVikas Chaudhary 	}
390f4f5df23SVikas Chaudhary 
391f4f5df23SVikas Chaudhary 	writel(data, (void __iomem *)off);
392f4f5df23SVikas Chaudhary 
393f4f5df23SVikas Chaudhary 	if (rv == 1) {
394f4f5df23SVikas Chaudhary 		qla4_8xxx_crb_win_unlock(ha);
395f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
396f4f5df23SVikas Chaudhary 	}
397f4f5df23SVikas Chaudhary }
398f4f5df23SVikas Chaudhary 
399f4f5df23SVikas Chaudhary int
400f4f5df23SVikas Chaudhary qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off)
401f4f5df23SVikas Chaudhary {
402f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
403f4f5df23SVikas Chaudhary 	int rv;
404f4f5df23SVikas Chaudhary 	u32 data;
405f4f5df23SVikas Chaudhary 
406f4f5df23SVikas Chaudhary 	rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
407f4f5df23SVikas Chaudhary 
408f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
409f4f5df23SVikas Chaudhary 
410f4f5df23SVikas Chaudhary 	if (rv == 1) {
411f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
412f4f5df23SVikas Chaudhary 		qla4_8xxx_crb_win_lock(ha);
413f4f5df23SVikas Chaudhary 		qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
414f4f5df23SVikas Chaudhary 	}
415f4f5df23SVikas Chaudhary 	data = readl((void __iomem *)off);
416f4f5df23SVikas Chaudhary 
417f4f5df23SVikas Chaudhary 	if (rv == 1) {
418f4f5df23SVikas Chaudhary 		qla4_8xxx_crb_win_unlock(ha);
419f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
420f4f5df23SVikas Chaudhary 	}
421f4f5df23SVikas Chaudhary 	return data;
422f4f5df23SVikas Chaudhary }
423f4f5df23SVikas Chaudhary 
424068237c8STej Parkash /* Minidump related functions */
425068237c8STej Parkash static int qla4_8xxx_md_rw_32(struct scsi_qla_host *ha, uint32_t off,
426068237c8STej Parkash 			      u32 data, uint8_t flag)
427068237c8STej Parkash {
428068237c8STej Parkash 	uint32_t win_read, off_value, rval = QLA_SUCCESS;
429068237c8STej Parkash 
430068237c8STej Parkash 	off_value  = off & 0xFFFF0000;
431068237c8STej Parkash 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
432068237c8STej Parkash 
433068237c8STej Parkash 	/* Read back value to make sure write has gone through before trying
434068237c8STej Parkash 	 * to use it.
435068237c8STej Parkash 	 */
436068237c8STej Parkash 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
437068237c8STej Parkash 	if (win_read != off_value) {
438068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
439068237c8STej Parkash 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
440068237c8STej Parkash 				   __func__, off_value, win_read, off));
441068237c8STej Parkash 		return QLA_ERROR;
442068237c8STej Parkash 	}
443068237c8STej Parkash 
444068237c8STej Parkash 	off_value  = off & 0x0000FFFF;
445068237c8STej Parkash 
446068237c8STej Parkash 	if (flag)
447068237c8STej Parkash 		writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
448068237c8STej Parkash 					      ha->nx_pcibase));
449068237c8STej Parkash 	else
450068237c8STej Parkash 		rval = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
451068237c8STej Parkash 					      ha->nx_pcibase));
452068237c8STej Parkash 
453068237c8STej Parkash 	return rval;
454068237c8STej Parkash }
455068237c8STej Parkash 
456f4f5df23SVikas Chaudhary #define CRB_WIN_LOCK_TIMEOUT 100000000
457f4f5df23SVikas Chaudhary 
458f4f5df23SVikas Chaudhary int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha)
459f4f5df23SVikas Chaudhary {
460f4f5df23SVikas Chaudhary 	int i;
461f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
462f4f5df23SVikas Chaudhary 
463f4f5df23SVikas Chaudhary 	while (!done) {
464f4f5df23SVikas Chaudhary 		/* acquire semaphore3 from PCI HW block */
465f4f5df23SVikas Chaudhary 		done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
466f4f5df23SVikas Chaudhary 		if (done == 1)
467f4f5df23SVikas Chaudhary 			break;
468f4f5df23SVikas Chaudhary 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
469f4f5df23SVikas Chaudhary 			return -1;
470f4f5df23SVikas Chaudhary 
471f4f5df23SVikas Chaudhary 		timeout++;
472f4f5df23SVikas Chaudhary 
473f4f5df23SVikas Chaudhary 		/* Yield CPU */
474f4f5df23SVikas Chaudhary 		if (!in_interrupt())
475f4f5df23SVikas Chaudhary 			schedule();
476f4f5df23SVikas Chaudhary 		else {
477f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
478f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
479f4f5df23SVikas Chaudhary 		}
480f4f5df23SVikas Chaudhary 	}
481f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
482f4f5df23SVikas Chaudhary 	return 0;
483f4f5df23SVikas Chaudhary }
484f4f5df23SVikas Chaudhary 
485f4f5df23SVikas Chaudhary void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha)
486f4f5df23SVikas Chaudhary {
487f4f5df23SVikas Chaudhary 	qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
488f4f5df23SVikas Chaudhary }
489f4f5df23SVikas Chaudhary 
490f4f5df23SVikas Chaudhary #define IDC_LOCK_TIMEOUT 100000000
491f4f5df23SVikas Chaudhary 
492f4f5df23SVikas Chaudhary /**
493f4f5df23SVikas Chaudhary  * qla4_8xxx_idc_lock - hw_lock
494f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
495f4f5df23SVikas Chaudhary  *
496f4f5df23SVikas Chaudhary  * General purpose lock used to synchronize access to
497f4f5df23SVikas Chaudhary  * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
498f4f5df23SVikas Chaudhary  **/
499f4f5df23SVikas Chaudhary int qla4_8xxx_idc_lock(struct scsi_qla_host *ha)
500f4f5df23SVikas Chaudhary {
501f4f5df23SVikas Chaudhary 	int i;
502f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
503f4f5df23SVikas Chaudhary 
504f4f5df23SVikas Chaudhary 	while (!done) {
505f4f5df23SVikas Chaudhary 		/* acquire semaphore5 from PCI HW block */
506f4f5df23SVikas Chaudhary 		done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
507f4f5df23SVikas Chaudhary 		if (done == 1)
508f4f5df23SVikas Chaudhary 			break;
509f4f5df23SVikas Chaudhary 		if (timeout >= IDC_LOCK_TIMEOUT)
510f4f5df23SVikas Chaudhary 			return -1;
511f4f5df23SVikas Chaudhary 
512f4f5df23SVikas Chaudhary 		timeout++;
513f4f5df23SVikas Chaudhary 
514f4f5df23SVikas Chaudhary 		/* Yield CPU */
515f4f5df23SVikas Chaudhary 		if (!in_interrupt())
516f4f5df23SVikas Chaudhary 			schedule();
517f4f5df23SVikas Chaudhary 		else {
518f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
519f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
520f4f5df23SVikas Chaudhary 		}
521f4f5df23SVikas Chaudhary 	}
522f4f5df23SVikas Chaudhary 	return 0;
523f4f5df23SVikas Chaudhary }
524f4f5df23SVikas Chaudhary 
525f4f5df23SVikas Chaudhary void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha)
526f4f5df23SVikas Chaudhary {
527f4f5df23SVikas Chaudhary 	qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
528f4f5df23SVikas Chaudhary }
529f4f5df23SVikas Chaudhary 
530f4f5df23SVikas Chaudhary int
531f4f5df23SVikas Chaudhary qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
532f4f5df23SVikas Chaudhary {
533f4f5df23SVikas Chaudhary 	struct crb_128M_2M_sub_block_map *m;
534f4f5df23SVikas Chaudhary 
535f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_CRB_MAX)
536f4f5df23SVikas Chaudhary 		return -1;
537f4f5df23SVikas Chaudhary 
538f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
539f4f5df23SVikas Chaudhary 		*off = (*off - QLA82XX_PCI_CAMQM) +
540f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
541f4f5df23SVikas Chaudhary 		return 0;
542f4f5df23SVikas Chaudhary 	}
543f4f5df23SVikas Chaudhary 
544f4f5df23SVikas Chaudhary 	if (*off < QLA82XX_PCI_CRBSPACE)
545f4f5df23SVikas Chaudhary 		return -1;
546f4f5df23SVikas Chaudhary 
547f4f5df23SVikas Chaudhary 	*off -= QLA82XX_PCI_CRBSPACE;
548f4f5df23SVikas Chaudhary 	/*
549f4f5df23SVikas Chaudhary 	 * Try direct map
550f4f5df23SVikas Chaudhary 	 */
551f4f5df23SVikas Chaudhary 
552f4f5df23SVikas Chaudhary 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
553f4f5df23SVikas Chaudhary 
554f4f5df23SVikas Chaudhary 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
555f4f5df23SVikas Chaudhary 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
556f4f5df23SVikas Chaudhary 		return 0;
557f4f5df23SVikas Chaudhary 	}
558f4f5df23SVikas Chaudhary 
559f4f5df23SVikas Chaudhary 	/*
560f4f5df23SVikas Chaudhary 	 * Not in direct map, use crb window
561f4f5df23SVikas Chaudhary 	 */
562f4f5df23SVikas Chaudhary 	return 1;
563f4f5df23SVikas Chaudhary }
564f4f5df23SVikas Chaudhary 
565f4f5df23SVikas Chaudhary /*  PCI Windowing for DDR regions.  */
566f4f5df23SVikas Chaudhary #define QLA82XX_ADDR_IN_RANGE(addr, low, high)            \
567f4f5df23SVikas Chaudhary 	(((addr) <= (high)) && ((addr) >= (low)))
568f4f5df23SVikas Chaudhary 
569f4f5df23SVikas Chaudhary /*
570f4f5df23SVikas Chaudhary * check memory access boundary.
571f4f5df23SVikas Chaudhary * used by test agent. support ddr access only for now
572f4f5df23SVikas Chaudhary */
573f4f5df23SVikas Chaudhary static unsigned long
574f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha,
575f4f5df23SVikas Chaudhary 		unsigned long long addr, int size)
576f4f5df23SVikas Chaudhary {
577f4f5df23SVikas Chaudhary 	if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
578f4f5df23SVikas Chaudhary 	    QLA82XX_ADDR_DDR_NET_MAX) ||
579f4f5df23SVikas Chaudhary 	    !QLA82XX_ADDR_IN_RANGE(addr + size - 1,
580f4f5df23SVikas Chaudhary 	    QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) ||
581f4f5df23SVikas Chaudhary 	    ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
582f4f5df23SVikas Chaudhary 		return 0;
583f4f5df23SVikas Chaudhary 	}
584f4f5df23SVikas Chaudhary 	return 1;
585f4f5df23SVikas Chaudhary }
586f4f5df23SVikas Chaudhary 
587f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_set_window_warning_count;
588f4f5df23SVikas Chaudhary 
589f4f5df23SVikas Chaudhary static unsigned long
590f4f5df23SVikas Chaudhary qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
591f4f5df23SVikas Chaudhary {
592f4f5df23SVikas Chaudhary 	int window;
593f4f5df23SVikas Chaudhary 	u32 win_read;
594f4f5df23SVikas Chaudhary 
595f4f5df23SVikas Chaudhary 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
596f4f5df23SVikas Chaudhary 	    QLA82XX_ADDR_DDR_NET_MAX)) {
597f4f5df23SVikas Chaudhary 		/* DDR network side */
598f4f5df23SVikas Chaudhary 		window = MN_WIN(addr);
599f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
600f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, ha->mn_win_crb |
601f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
602f4f5df23SVikas Chaudhary 		win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
603f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
604f4f5df23SVikas Chaudhary 		if ((win_read << 17) != window) {
605f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
606f4f5df23SVikas Chaudhary 			"%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
607f4f5df23SVikas Chaudhary 			__func__, window, win_read);
608f4f5df23SVikas Chaudhary 		}
609f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
610f4f5df23SVikas Chaudhary 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
611f4f5df23SVikas Chaudhary 				QLA82XX_ADDR_OCM0_MAX)) {
612f4f5df23SVikas Chaudhary 		unsigned int temp1;
613f4f5df23SVikas Chaudhary 		/* if bits 19:18&17:11 are on */
614f4f5df23SVikas Chaudhary 		if ((addr & 0x00ff800) == 0xff800) {
615f4f5df23SVikas Chaudhary 			printk("%s: QM access not handled.\n", __func__);
616f4f5df23SVikas Chaudhary 			addr = -1UL;
617f4f5df23SVikas Chaudhary 		}
618f4f5df23SVikas Chaudhary 
619f4f5df23SVikas Chaudhary 		window = OCM_WIN(addr);
620f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
621f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, ha->mn_win_crb |
622f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
623f4f5df23SVikas Chaudhary 		win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
624f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
625f4f5df23SVikas Chaudhary 		temp1 = ((window & 0x1FF) << 7) |
626f4f5df23SVikas Chaudhary 		    ((window & 0x0FFFE0000) >> 17);
627f4f5df23SVikas Chaudhary 		if (win_read != temp1) {
628f4f5df23SVikas Chaudhary 			printk("%s: Written OCMwin (0x%x) != Read"
629f4f5df23SVikas Chaudhary 			    " OCMwin (0x%x)\n", __func__, temp1, win_read);
630f4f5df23SVikas Chaudhary 		}
631f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
632f4f5df23SVikas Chaudhary 
633f4f5df23SVikas Chaudhary 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
634f4f5df23SVikas Chaudhary 				QLA82XX_P3_ADDR_QDR_NET_MAX)) {
635f4f5df23SVikas Chaudhary 		/* QDR network side */
636f4f5df23SVikas Chaudhary 		window = MS_WIN(addr);
637f4f5df23SVikas Chaudhary 		ha->qdr_sn_window = window;
638f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, ha->ms_win_crb |
639f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
640f4f5df23SVikas Chaudhary 		win_read = qla4_8xxx_rd_32(ha,
641f4f5df23SVikas Chaudhary 		     ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
642f4f5df23SVikas Chaudhary 		if (win_read != window) {
643f4f5df23SVikas Chaudhary 			printk("%s: Written MSwin (0x%x) != Read "
644f4f5df23SVikas Chaudhary 			    "MSwin (0x%x)\n", __func__, window, win_read);
645f4f5df23SVikas Chaudhary 		}
646f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
647f4f5df23SVikas Chaudhary 
648f4f5df23SVikas Chaudhary 	} else {
649f4f5df23SVikas Chaudhary 		/*
650f4f5df23SVikas Chaudhary 		 * peg gdb frequently accesses memory that doesn't exist,
651f4f5df23SVikas Chaudhary 		 * this limits the chit chat so debugging isn't slowed down.
652f4f5df23SVikas Chaudhary 		 */
653f4f5df23SVikas Chaudhary 		if ((qla4_8xxx_pci_set_window_warning_count++ < 8) ||
654f4f5df23SVikas Chaudhary 		    (qla4_8xxx_pci_set_window_warning_count%64 == 0)) {
655f4f5df23SVikas Chaudhary 			printk("%s: Warning:%s Unknown address range!\n",
656f4f5df23SVikas Chaudhary 			    __func__, DRIVER_NAME);
657f4f5df23SVikas Chaudhary 		}
658f4f5df23SVikas Chaudhary 		addr = -1UL;
659f4f5df23SVikas Chaudhary 	}
660f4f5df23SVikas Chaudhary 	return addr;
661f4f5df23SVikas Chaudhary }
662f4f5df23SVikas Chaudhary 
663f4f5df23SVikas Chaudhary /* check if address is in the same windows as the previous access */
664f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha,
665f4f5df23SVikas Chaudhary 		unsigned long long addr)
666f4f5df23SVikas Chaudhary {
667f4f5df23SVikas Chaudhary 	int window;
668f4f5df23SVikas Chaudhary 	unsigned long long qdr_max;
669f4f5df23SVikas Chaudhary 
670f4f5df23SVikas Chaudhary 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
671f4f5df23SVikas Chaudhary 
672f4f5df23SVikas Chaudhary 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
673f4f5df23SVikas Chaudhary 	    QLA82XX_ADDR_DDR_NET_MAX)) {
674f4f5df23SVikas Chaudhary 		/* DDR network side */
675f4f5df23SVikas Chaudhary 		BUG();	/* MN access can not come here */
676f4f5df23SVikas Chaudhary 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
677f4f5df23SVikas Chaudhary 	     QLA82XX_ADDR_OCM0_MAX)) {
678f4f5df23SVikas Chaudhary 		return 1;
679f4f5df23SVikas Chaudhary 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
680f4f5df23SVikas Chaudhary 	     QLA82XX_ADDR_OCM1_MAX)) {
681f4f5df23SVikas Chaudhary 		return 1;
682f4f5df23SVikas Chaudhary 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
683f4f5df23SVikas Chaudhary 	    qdr_max)) {
684f4f5df23SVikas Chaudhary 		/* QDR network side */
685f4f5df23SVikas Chaudhary 		window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
686f4f5df23SVikas Chaudhary 		if (ha->qdr_sn_window == window)
687f4f5df23SVikas Chaudhary 			return 1;
688f4f5df23SVikas Chaudhary 	}
689f4f5df23SVikas Chaudhary 
690f4f5df23SVikas Chaudhary 	return 0;
691f4f5df23SVikas Chaudhary }
692f4f5df23SVikas Chaudhary 
693f4f5df23SVikas Chaudhary static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha,
694f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
695f4f5df23SVikas Chaudhary {
696f4f5df23SVikas Chaudhary 	unsigned long flags;
697f4f5df23SVikas Chaudhary 	void __iomem *addr;
698f4f5df23SVikas Chaudhary 	int ret = 0;
699f4f5df23SVikas Chaudhary 	u64 start;
700f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
701f4f5df23SVikas Chaudhary 	unsigned long mem_base;
702f4f5df23SVikas Chaudhary 	unsigned long mem_page;
703f4f5df23SVikas Chaudhary 
704f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
705f4f5df23SVikas Chaudhary 
706f4f5df23SVikas Chaudhary 	/*
707f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
708f4f5df23SVikas Chaudhary 	 * do not access.
709f4f5df23SVikas Chaudhary 	 */
710f4f5df23SVikas Chaudhary 	start = qla4_8xxx_pci_set_window(ha, off);
711f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
712f4f5df23SVikas Chaudhary 	    (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
713f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
714f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
715f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
716f4f5df23SVikas Chaudhary 		return -1;
717f4f5df23SVikas Chaudhary 	}
718f4f5df23SVikas Chaudhary 
719f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
720f4f5df23SVikas Chaudhary 	if (!addr) {
721f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
722f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
723f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
724f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
725f4f5df23SVikas Chaudhary 		   consecutive pages.
726f4f5df23SVikas Chaudhary 		 */
727f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
728f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
729f4f5df23SVikas Chaudhary 		else
730f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
731f4f5df23SVikas Chaudhary 
732f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL) {
733f4f5df23SVikas Chaudhary 			*(u8 *)data = 0;
734f4f5df23SVikas Chaudhary 			return -1;
735f4f5df23SVikas Chaudhary 		}
736f4f5df23SVikas Chaudhary 		addr = mem_ptr;
737f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
738f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
739f4f5df23SVikas Chaudhary 	}
740f4f5df23SVikas Chaudhary 
741f4f5df23SVikas Chaudhary 	switch (size) {
742f4f5df23SVikas Chaudhary 	case 1:
743f4f5df23SVikas Chaudhary 		*(u8  *)data = readb(addr);
744f4f5df23SVikas Chaudhary 		break;
745f4f5df23SVikas Chaudhary 	case 2:
746f4f5df23SVikas Chaudhary 		*(u16 *)data = readw(addr);
747f4f5df23SVikas Chaudhary 		break;
748f4f5df23SVikas Chaudhary 	case 4:
749f4f5df23SVikas Chaudhary 		*(u32 *)data = readl(addr);
750f4f5df23SVikas Chaudhary 		break;
751f4f5df23SVikas Chaudhary 	case 8:
752f4f5df23SVikas Chaudhary 		*(u64 *)data = readq(addr);
753f4f5df23SVikas Chaudhary 		break;
754f4f5df23SVikas Chaudhary 	default:
755f4f5df23SVikas Chaudhary 		ret = -1;
756f4f5df23SVikas Chaudhary 		break;
757f4f5df23SVikas Chaudhary 	}
758f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
759f4f5df23SVikas Chaudhary 
760f4f5df23SVikas Chaudhary 	if (mem_ptr)
761f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
762f4f5df23SVikas Chaudhary 	return ret;
763f4f5df23SVikas Chaudhary }
764f4f5df23SVikas Chaudhary 
765f4f5df23SVikas Chaudhary static int
766f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
767f4f5df23SVikas Chaudhary 		void *data, int size)
768f4f5df23SVikas Chaudhary {
769f4f5df23SVikas Chaudhary 	unsigned long flags;
770f4f5df23SVikas Chaudhary 	void __iomem *addr;
771f4f5df23SVikas Chaudhary 	int ret = 0;
772f4f5df23SVikas Chaudhary 	u64 start;
773f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
774f4f5df23SVikas Chaudhary 	unsigned long mem_base;
775f4f5df23SVikas Chaudhary 	unsigned long mem_page;
776f4f5df23SVikas Chaudhary 
777f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
778f4f5df23SVikas Chaudhary 
779f4f5df23SVikas Chaudhary 	/*
780f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
781f4f5df23SVikas Chaudhary 	 * do not access.
782f4f5df23SVikas Chaudhary 	 */
783f4f5df23SVikas Chaudhary 	start = qla4_8xxx_pci_set_window(ha, off);
784f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
785f4f5df23SVikas Chaudhary 	    (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
786f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
787f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
788f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
789f4f5df23SVikas Chaudhary 		return -1;
790f4f5df23SVikas Chaudhary 	}
791f4f5df23SVikas Chaudhary 
792f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
793f4f5df23SVikas Chaudhary 	if (!addr) {
794f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
795f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
796f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
797f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
798f4f5df23SVikas Chaudhary 		   consecutive pages.
799f4f5df23SVikas Chaudhary 		 */
800f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
801f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
802f4f5df23SVikas Chaudhary 		else
803f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
804f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL)
805f4f5df23SVikas Chaudhary 			return -1;
806f4f5df23SVikas Chaudhary 
807f4f5df23SVikas Chaudhary 		addr = mem_ptr;
808f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
809f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
810f4f5df23SVikas Chaudhary 	}
811f4f5df23SVikas Chaudhary 
812f4f5df23SVikas Chaudhary 	switch (size) {
813f4f5df23SVikas Chaudhary 	case 1:
814f4f5df23SVikas Chaudhary 		writeb(*(u8 *)data, addr);
815f4f5df23SVikas Chaudhary 		break;
816f4f5df23SVikas Chaudhary 	case 2:
817f4f5df23SVikas Chaudhary 		writew(*(u16 *)data, addr);
818f4f5df23SVikas Chaudhary 		break;
819f4f5df23SVikas Chaudhary 	case 4:
820f4f5df23SVikas Chaudhary 		writel(*(u32 *)data, addr);
821f4f5df23SVikas Chaudhary 		break;
822f4f5df23SVikas Chaudhary 	case 8:
823f4f5df23SVikas Chaudhary 		writeq(*(u64 *)data, addr);
824f4f5df23SVikas Chaudhary 		break;
825f4f5df23SVikas Chaudhary 	default:
826f4f5df23SVikas Chaudhary 		ret = -1;
827f4f5df23SVikas Chaudhary 		break;
828f4f5df23SVikas Chaudhary 	}
829f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
830f4f5df23SVikas Chaudhary 	if (mem_ptr)
831f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
832f4f5df23SVikas Chaudhary 	return ret;
833f4f5df23SVikas Chaudhary }
834f4f5df23SVikas Chaudhary 
835f4f5df23SVikas Chaudhary #define MTU_FUDGE_FACTOR 100
836f4f5df23SVikas Chaudhary 
837f4f5df23SVikas Chaudhary static unsigned long
838f4f5df23SVikas Chaudhary qla4_8xxx_decode_crb_addr(unsigned long addr)
839f4f5df23SVikas Chaudhary {
840f4f5df23SVikas Chaudhary 	int i;
841f4f5df23SVikas Chaudhary 	unsigned long base_addr, offset, pci_base;
842f4f5df23SVikas Chaudhary 
843f4f5df23SVikas Chaudhary 	if (!qla4_8xxx_crb_table_initialized)
844f4f5df23SVikas Chaudhary 		qla4_8xxx_crb_addr_transform_setup();
845f4f5df23SVikas Chaudhary 
846f4f5df23SVikas Chaudhary 	pci_base = ADDR_ERROR;
847f4f5df23SVikas Chaudhary 	base_addr = addr & 0xfff00000;
848f4f5df23SVikas Chaudhary 	offset = addr & 0x000fffff;
849f4f5df23SVikas Chaudhary 
850f4f5df23SVikas Chaudhary 	for (i = 0; i < MAX_CRB_XFORM; i++) {
851f4f5df23SVikas Chaudhary 		if (crb_addr_xform[i] == base_addr) {
852f4f5df23SVikas Chaudhary 			pci_base = i << 20;
853f4f5df23SVikas Chaudhary 			break;
854f4f5df23SVikas Chaudhary 		}
855f4f5df23SVikas Chaudhary 	}
856f4f5df23SVikas Chaudhary 	if (pci_base == ADDR_ERROR)
857f4f5df23SVikas Chaudhary 		return pci_base;
858f4f5df23SVikas Chaudhary 	else
859f4f5df23SVikas Chaudhary 		return pci_base + offset;
860f4f5df23SVikas Chaudhary }
861f4f5df23SVikas Chaudhary 
862f4f5df23SVikas Chaudhary static long rom_max_timeout = 100;
863f4f5df23SVikas Chaudhary static long qla4_8xxx_rom_lock_timeout = 100;
864f4f5df23SVikas Chaudhary 
865f4f5df23SVikas Chaudhary static int
866f4f5df23SVikas Chaudhary qla4_8xxx_rom_lock(struct scsi_qla_host *ha)
867f4f5df23SVikas Chaudhary {
868f4f5df23SVikas Chaudhary 	int i;
869f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
870f4f5df23SVikas Chaudhary 
871f4f5df23SVikas Chaudhary 	while (!done) {
872f4f5df23SVikas Chaudhary 		/* acquire semaphore2 from PCI HW block */
873f4f5df23SVikas Chaudhary 
874f4f5df23SVikas Chaudhary 		done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
875f4f5df23SVikas Chaudhary 		if (done == 1)
876f4f5df23SVikas Chaudhary 			break;
877badc5b99SLalit Chandivade 		if (timeout >= qla4_8xxx_rom_lock_timeout)
878f4f5df23SVikas Chaudhary 			return -1;
879f4f5df23SVikas Chaudhary 
880f4f5df23SVikas Chaudhary 		timeout++;
881f4f5df23SVikas Chaudhary 
882f4f5df23SVikas Chaudhary 		/* Yield CPU */
883f4f5df23SVikas Chaudhary 		if (!in_interrupt())
884f4f5df23SVikas Chaudhary 			schedule();
885f4f5df23SVikas Chaudhary 		else {
886f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
887f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
888f4f5df23SVikas Chaudhary 		}
889f4f5df23SVikas Chaudhary 	}
890f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
891f4f5df23SVikas Chaudhary 	return 0;
892f4f5df23SVikas Chaudhary }
893f4f5df23SVikas Chaudhary 
894f4f5df23SVikas Chaudhary static void
895f4f5df23SVikas Chaudhary qla4_8xxx_rom_unlock(struct scsi_qla_host *ha)
896f4f5df23SVikas Chaudhary {
897f4f5df23SVikas Chaudhary 	qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
898f4f5df23SVikas Chaudhary }
899f4f5df23SVikas Chaudhary 
900f4f5df23SVikas Chaudhary static int
901f4f5df23SVikas Chaudhary qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha)
902f4f5df23SVikas Chaudhary {
903f4f5df23SVikas Chaudhary 	long timeout = 0;
904f4f5df23SVikas Chaudhary 	long done = 0 ;
905f4f5df23SVikas Chaudhary 
906f4f5df23SVikas Chaudhary 	while (done == 0) {
907f4f5df23SVikas Chaudhary 		done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
908f4f5df23SVikas Chaudhary 		done &= 2;
909f4f5df23SVikas Chaudhary 		timeout++;
910f4f5df23SVikas Chaudhary 		if (timeout >= rom_max_timeout) {
911f4f5df23SVikas Chaudhary 			printk("%s: Timeout reached  waiting for rom done",
912f4f5df23SVikas Chaudhary 					DRIVER_NAME);
913f4f5df23SVikas Chaudhary 			return -1;
914f4f5df23SVikas Chaudhary 		}
915f4f5df23SVikas Chaudhary 	}
916f4f5df23SVikas Chaudhary 	return 0;
917f4f5df23SVikas Chaudhary }
918f4f5df23SVikas Chaudhary 
919f4f5df23SVikas Chaudhary static int
920f4f5df23SVikas Chaudhary qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
921f4f5df23SVikas Chaudhary {
922f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
923f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
924f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
925f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
926f4f5df23SVikas Chaudhary 	if (qla4_8xxx_wait_rom_done(ha)) {
927f4f5df23SVikas Chaudhary 		printk("%s: Error waiting for rom done\n", DRIVER_NAME);
928f4f5df23SVikas Chaudhary 		return -1;
929f4f5df23SVikas Chaudhary 	}
930f4f5df23SVikas Chaudhary 	/* reset abyte_cnt and dummy_byte_cnt */
931f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
932f4f5df23SVikas Chaudhary 	udelay(10);
933f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
934f4f5df23SVikas Chaudhary 
935f4f5df23SVikas Chaudhary 	*valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
936f4f5df23SVikas Chaudhary 	return 0;
937f4f5df23SVikas Chaudhary }
938f4f5df23SVikas Chaudhary 
939f4f5df23SVikas Chaudhary static int
940f4f5df23SVikas Chaudhary qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
941f4f5df23SVikas Chaudhary {
942f4f5df23SVikas Chaudhary 	int ret, loops = 0;
943f4f5df23SVikas Chaudhary 
944f4f5df23SVikas Chaudhary 	while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
945f4f5df23SVikas Chaudhary 		udelay(100);
946f4f5df23SVikas Chaudhary 		loops++;
947f4f5df23SVikas Chaudhary 	}
948f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
949f4f5df23SVikas Chaudhary 		printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME);
950f4f5df23SVikas Chaudhary 		return -1;
951f4f5df23SVikas Chaudhary 	}
952f4f5df23SVikas Chaudhary 	ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp);
953f4f5df23SVikas Chaudhary 	qla4_8xxx_rom_unlock(ha);
954f4f5df23SVikas Chaudhary 	return ret;
955f4f5df23SVikas Chaudhary }
956f4f5df23SVikas Chaudhary 
957f4f5df23SVikas Chaudhary /**
958f4f5df23SVikas Chaudhary  * This routine does CRB initialize sequence
959f4f5df23SVikas Chaudhary  * to put the ISP into operational state
960f4f5df23SVikas Chaudhary  **/
961f4f5df23SVikas Chaudhary static int
962f4f5df23SVikas Chaudhary qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
963f4f5df23SVikas Chaudhary {
964f4f5df23SVikas Chaudhary 	int addr, val;
965f4f5df23SVikas Chaudhary 	int i ;
966f4f5df23SVikas Chaudhary 	struct crb_addr_pair *buf;
967f4f5df23SVikas Chaudhary 	unsigned long off;
968f4f5df23SVikas Chaudhary 	unsigned offset, n;
969f4f5df23SVikas Chaudhary 
970f4f5df23SVikas Chaudhary 	struct crb_addr_pair {
971f4f5df23SVikas Chaudhary 		long addr;
972f4f5df23SVikas Chaudhary 		long data;
973f4f5df23SVikas Chaudhary 	};
974f4f5df23SVikas Chaudhary 
975f4f5df23SVikas Chaudhary 	/* Halt all the indiviual PEGs and other blocks of the ISP */
976f4f5df23SVikas Chaudhary 	qla4_8xxx_rom_lock(ha);
977a1fc26baSSwapnil Nagle 
978cb74428eSVikas Chaudhary 	/* disable all I2Q */
979cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
980cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
981cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
982cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
983cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
984cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
985cb74428eSVikas Chaudhary 
986cb74428eSVikas Chaudhary 	/* disable all niu interrupts */
987a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
988a1fc26baSSwapnil Nagle 	/* disable xge rx/tx */
989a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
990a1fc26baSSwapnil Nagle 	/* disable xg1 rx/tx */
991a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
992cb74428eSVikas Chaudhary 	/* disable sideband mac */
993cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
994cb74428eSVikas Chaudhary 	/* disable ap0 mac */
995cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
996cb74428eSVikas Chaudhary 	/* disable ap1 mac */
997cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
998a1fc26baSSwapnil Nagle 
999a1fc26baSSwapnil Nagle 	/* halt sre */
1000a1fc26baSSwapnil Nagle 	val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1001a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1002a1fc26baSSwapnil Nagle 
1003a1fc26baSSwapnil Nagle 	/* halt epg */
1004a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1005a1fc26baSSwapnil Nagle 
1006a1fc26baSSwapnil Nagle 	/* halt timers */
1007a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1008a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1009a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1010a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1011a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
1012cb74428eSVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1013a1fc26baSSwapnil Nagle 
1014a1fc26baSSwapnil Nagle 	/* halt pegs */
1015a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1016a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1017a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1018a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1019a1fc26baSSwapnil Nagle 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
1020cb74428eSVikas Chaudhary 	msleep(5);
1021a1fc26baSSwapnil Nagle 
1022a1fc26baSSwapnil Nagle 	/* big hammer */
1023f4f5df23SVikas Chaudhary 	if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
1024f4f5df23SVikas Chaudhary 		/* don't reset CAM block on reset */
1025f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1026f4f5df23SVikas Chaudhary 	else
1027f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1028f4f5df23SVikas Chaudhary 
1029f4f5df23SVikas Chaudhary 	qla4_8xxx_rom_unlock(ha);
1030f4f5df23SVikas Chaudhary 
1031f4f5df23SVikas Chaudhary 	/* Read the signature value from the flash.
1032f4f5df23SVikas Chaudhary 	 * Offset 0: Contain signature (0xcafecafe)
1033f4f5df23SVikas Chaudhary 	 * Offset 4: Offset and number of addr/value pairs
1034f4f5df23SVikas Chaudhary 	 * that present in CRB initialize sequence
1035f4f5df23SVikas Chaudhary 	 */
1036f4f5df23SVikas Chaudhary 	if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1037f4f5df23SVikas Chaudhary 	    qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) {
1038f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1039f4f5df23SVikas Chaudhary 			"[ERROR] Reading crb_init area: n: %08x\n", n);
1040f4f5df23SVikas Chaudhary 		return -1;
1041f4f5df23SVikas Chaudhary 	}
1042f4f5df23SVikas Chaudhary 
1043f4f5df23SVikas Chaudhary 	/* Offset in flash = lower 16 bits
1044f4f5df23SVikas Chaudhary 	 * Number of enteries = upper 16 bits
1045f4f5df23SVikas Chaudhary 	 */
1046f4f5df23SVikas Chaudhary 	offset = n & 0xffffU;
1047f4f5df23SVikas Chaudhary 	n = (n >> 16) & 0xffffU;
1048f4f5df23SVikas Chaudhary 
1049f4f5df23SVikas Chaudhary 	/* number of addr/value pair should not exceed 1024 enteries */
1050f4f5df23SVikas Chaudhary 	if (n  >= 1024) {
1051f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1052f4f5df23SVikas Chaudhary 		    "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
1053f4f5df23SVikas Chaudhary 		    DRIVER_NAME, __func__, n);
1054f4f5df23SVikas Chaudhary 		return -1;
1055f4f5df23SVikas Chaudhary 	}
1056f4f5df23SVikas Chaudhary 
1057f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1058f4f5df23SVikas Chaudhary 		"%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
1059f4f5df23SVikas Chaudhary 
1060f4f5df23SVikas Chaudhary 	buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
1061f4f5df23SVikas Chaudhary 	if (buf == NULL) {
1062f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1063f4f5df23SVikas Chaudhary 		    "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
1064f4f5df23SVikas Chaudhary 		return -1;
1065f4f5df23SVikas Chaudhary 	}
1066f4f5df23SVikas Chaudhary 
1067f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1068f4f5df23SVikas Chaudhary 		if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1069f4f5df23SVikas Chaudhary 		    qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
1070f4f5df23SVikas Chaudhary 		    0) {
1071f4f5df23SVikas Chaudhary 			kfree(buf);
1072f4f5df23SVikas Chaudhary 			return -1;
1073f4f5df23SVikas Chaudhary 		}
1074f4f5df23SVikas Chaudhary 
1075f4f5df23SVikas Chaudhary 		buf[i].addr = addr;
1076f4f5df23SVikas Chaudhary 		buf[i].data = val;
1077f4f5df23SVikas Chaudhary 	}
1078f4f5df23SVikas Chaudhary 
1079f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1080f4f5df23SVikas Chaudhary 		/* Translate internal CRB initialization
1081f4f5df23SVikas Chaudhary 		 * address to PCI bus address
1082f4f5df23SVikas Chaudhary 		 */
1083f4f5df23SVikas Chaudhary 		off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) +
1084f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE;
1085f4f5df23SVikas Chaudhary 		/* Not all CRB  addr/value pair to be written,
1086f4f5df23SVikas Chaudhary 		 * some of them are skipped
1087f4f5df23SVikas Chaudhary 		 */
1088f4f5df23SVikas Chaudhary 
1089f4f5df23SVikas Chaudhary 		/* skip if LS bit is set*/
1090f4f5df23SVikas Chaudhary 		if (off & 0x1) {
1091f4f5df23SVikas Chaudhary 			DEBUG2(ql4_printk(KERN_WARNING, ha,
1092f4f5df23SVikas Chaudhary 			    "Skip CRB init replay for offset = 0x%lx\n", off));
1093f4f5df23SVikas Chaudhary 			continue;
1094f4f5df23SVikas Chaudhary 		}
1095f4f5df23SVikas Chaudhary 
1096f4f5df23SVikas Chaudhary 		/* skipping cold reboot MAGIC */
1097f4f5df23SVikas Chaudhary 		if (off == QLA82XX_CAM_RAM(0x1fc))
1098f4f5df23SVikas Chaudhary 			continue;
1099f4f5df23SVikas Chaudhary 
1100f4f5df23SVikas Chaudhary 		/* do not reset PCI */
1101f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xbc))
1102f4f5df23SVikas Chaudhary 			continue;
1103f4f5df23SVikas Chaudhary 
1104f4f5df23SVikas Chaudhary 		/* skip core clock, so that firmware can increase the clock */
1105f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xc8))
1106f4f5df23SVikas Chaudhary 			continue;
1107f4f5df23SVikas Chaudhary 
1108f4f5df23SVikas Chaudhary 		/* skip the function enable register */
1109f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1110f4f5df23SVikas Chaudhary 			continue;
1111f4f5df23SVikas Chaudhary 
1112f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1113f4f5df23SVikas Chaudhary 			continue;
1114f4f5df23SVikas Chaudhary 
1115f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1116f4f5df23SVikas Chaudhary 			continue;
1117f4f5df23SVikas Chaudhary 
1118f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1119f4f5df23SVikas Chaudhary 			continue;
1120f4f5df23SVikas Chaudhary 
1121f4f5df23SVikas Chaudhary 		if (off == ADDR_ERROR) {
1122f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
1123f4f5df23SVikas Chaudhary 			    "%s: [ERROR] Unknown addr: 0x%08lx\n",
1124f4f5df23SVikas Chaudhary 			    DRIVER_NAME, buf[i].addr);
1125f4f5df23SVikas Chaudhary 			continue;
1126f4f5df23SVikas Chaudhary 		}
1127f4f5df23SVikas Chaudhary 
1128f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, off, buf[i].data);
1129f4f5df23SVikas Chaudhary 
1130f4f5df23SVikas Chaudhary 		/* ISP requires much bigger delay to settle down,
1131f4f5df23SVikas Chaudhary 		 * else crb_window returns 0xffffffff
1132f4f5df23SVikas Chaudhary 		 */
1133f4f5df23SVikas Chaudhary 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1134f4f5df23SVikas Chaudhary 			msleep(1000);
1135f4f5df23SVikas Chaudhary 
1136f4f5df23SVikas Chaudhary 		/* ISP requires millisec delay between
1137f4f5df23SVikas Chaudhary 		 * successive CRB register updation
1138f4f5df23SVikas Chaudhary 		 */
1139f4f5df23SVikas Chaudhary 		msleep(1);
1140f4f5df23SVikas Chaudhary 	}
1141f4f5df23SVikas Chaudhary 
1142f4f5df23SVikas Chaudhary 	kfree(buf);
1143f4f5df23SVikas Chaudhary 
1144f4f5df23SVikas Chaudhary 	/* Resetting the data and instruction cache */
1145f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1146f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1147f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1148f4f5df23SVikas Chaudhary 
1149f4f5df23SVikas Chaudhary 	/* Clear all protocol processing engines */
1150f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1151f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1152f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1153f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1154f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1155f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1156f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1157f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1158f4f5df23SVikas Chaudhary 
1159f4f5df23SVikas Chaudhary 	return 0;
1160f4f5df23SVikas Chaudhary }
1161f4f5df23SVikas Chaudhary 
1162f4f5df23SVikas Chaudhary static int
1163f4f5df23SVikas Chaudhary qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
1164f4f5df23SVikas Chaudhary {
11654cd83cbeSLalit Chandivade 	int  i, rval = 0;
1166f4f5df23SVikas Chaudhary 	long size = 0;
1167f4f5df23SVikas Chaudhary 	long flashaddr, memaddr;
1168f4f5df23SVikas Chaudhary 	u64 data;
1169f4f5df23SVikas Chaudhary 	u32 high, low;
1170f4f5df23SVikas Chaudhary 
1171f4f5df23SVikas Chaudhary 	flashaddr = memaddr = ha->hw.flt_region_bootload;
1172f4f5df23SVikas Chaudhary 	size = (image_start - flashaddr) / 8;
1173f4f5df23SVikas Chaudhary 
1174f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
1175f4f5df23SVikas Chaudhary 	    ha->host_no, __func__, flashaddr, image_start));
1176f4f5df23SVikas Chaudhary 
1177f4f5df23SVikas Chaudhary 	for (i = 0; i < size; i++) {
1178f4f5df23SVikas Chaudhary 		if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1179f4f5df23SVikas Chaudhary 		    (qla4_8xxx_rom_fast_read(ha, flashaddr + 4,
1180f4f5df23SVikas Chaudhary 		    (int *)&high))) {
11814cd83cbeSLalit Chandivade 			rval = -1;
11824cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
1183f4f5df23SVikas Chaudhary 		}
1184f4f5df23SVikas Chaudhary 		data = ((u64)high << 32) | low ;
11854cd83cbeSLalit Chandivade 		rval = qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8);
11864cd83cbeSLalit Chandivade 		if (rval)
11874cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
11884cd83cbeSLalit Chandivade 
1189f4f5df23SVikas Chaudhary 		flashaddr += 8;
1190f4f5df23SVikas Chaudhary 		memaddr   += 8;
1191f4f5df23SVikas Chaudhary 
1192f4f5df23SVikas Chaudhary 		if (i % 0x1000 == 0)
1193f4f5df23SVikas Chaudhary 			msleep(1);
1194f4f5df23SVikas Chaudhary 
1195f4f5df23SVikas Chaudhary 	}
1196f4f5df23SVikas Chaudhary 
1197f4f5df23SVikas Chaudhary 	udelay(100);
1198f4f5df23SVikas Chaudhary 
1199f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1200f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1201f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1202f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1203f4f5df23SVikas Chaudhary 
12044cd83cbeSLalit Chandivade exit_load_from_flash:
12054cd83cbeSLalit Chandivade 	return rval;
1206f4f5df23SVikas Chaudhary }
1207f4f5df23SVikas Chaudhary 
1208f4f5df23SVikas Chaudhary static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
1209f4f5df23SVikas Chaudhary {
1210f4f5df23SVikas Chaudhary 	u32 rst;
1211f4f5df23SVikas Chaudhary 
1212f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1213f4f5df23SVikas Chaudhary 	if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
1214f4f5df23SVikas Chaudhary 		printk(KERN_WARNING "%s: Error during CRB Initialization\n",
1215f4f5df23SVikas Chaudhary 		    __func__);
1216f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1217f4f5df23SVikas Chaudhary 	}
1218f4f5df23SVikas Chaudhary 
1219f4f5df23SVikas Chaudhary 	udelay(500);
1220f4f5df23SVikas Chaudhary 
1221f4f5df23SVikas Chaudhary 	/* at this point, QM is in reset. This could be a problem if there are
1222f4f5df23SVikas Chaudhary 	 * incoming d* transition queue messages. QM/PCIE could wedge.
1223f4f5df23SVikas Chaudhary 	 * To get around this, QM is brought out of reset.
1224f4f5df23SVikas Chaudhary 	 */
1225f4f5df23SVikas Chaudhary 
1226f4f5df23SVikas Chaudhary 	rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
1227f4f5df23SVikas Chaudhary 	/* unreset qm */
1228f4f5df23SVikas Chaudhary 	rst &= ~(1 << 28);
1229f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
1230f4f5df23SVikas Chaudhary 
1231f4f5df23SVikas Chaudhary 	if (qla4_8xxx_load_from_flash(ha, image_start)) {
1232f4f5df23SVikas Chaudhary 		printk("%s: Error trying to load fw from flash!\n", __func__);
1233f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1234f4f5df23SVikas Chaudhary 	}
1235f4f5df23SVikas Chaudhary 
1236f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1237f4f5df23SVikas Chaudhary }
1238f4f5df23SVikas Chaudhary 
1239f4f5df23SVikas Chaudhary int
1240f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha,
1241f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1242f4f5df23SVikas Chaudhary {
1243f4f5df23SVikas Chaudhary 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1244f4f5df23SVikas Chaudhary 	int shift_amount;
1245f4f5df23SVikas Chaudhary 	uint32_t temp;
1246f4f5df23SVikas Chaudhary 	uint64_t off8, val, mem_crb, word[2] = {0, 0};
1247f4f5df23SVikas Chaudhary 
1248f4f5df23SVikas Chaudhary 	/*
1249f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1250f4f5df23SVikas Chaudhary 	 */
1251f4f5df23SVikas Chaudhary 
1252f4f5df23SVikas Chaudhary 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1253f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1254f4f5df23SVikas Chaudhary 	else {
1255f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1256f4f5df23SVikas Chaudhary 		if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
1257f4f5df23SVikas Chaudhary 			return qla4_8xxx_pci_mem_read_direct(ha,
1258f4f5df23SVikas Chaudhary 					off, data, size);
1259f4f5df23SVikas Chaudhary 	}
1260f4f5df23SVikas Chaudhary 
1261f4f5df23SVikas Chaudhary 
1262f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1263f4f5df23SVikas Chaudhary 	off0[0] = off & 0xf;
1264f4f5df23SVikas Chaudhary 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1265f4f5df23SVikas Chaudhary 	shift_amount = 4;
1266f4f5df23SVikas Chaudhary 
1267f4f5df23SVikas Chaudhary 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1268f4f5df23SVikas Chaudhary 	off0[1] = 0;
1269f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1270f4f5df23SVikas Chaudhary 
1271f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1272f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1273f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1274f4f5df23SVikas Chaudhary 		temp = 0;
1275f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1276f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_ENABLE;
1277f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1278f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
1279f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1280f4f5df23SVikas Chaudhary 
1281f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1282f4f5df23SVikas Chaudhary 			temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1283f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1284f4f5df23SVikas Chaudhary 				break;
1285f4f5df23SVikas Chaudhary 		}
1286f4f5df23SVikas Chaudhary 
1287f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1288068237c8STej Parkash 			printk_ratelimited(KERN_ERR
1289068237c8STej Parkash 					   "%s: failed to read through agent\n",
1290068237c8STej Parkash 					   __func__);
1291f4f5df23SVikas Chaudhary 			break;
1292f4f5df23SVikas Chaudhary 		}
1293f4f5df23SVikas Chaudhary 
1294f4f5df23SVikas Chaudhary 		start = off0[i] >> 2;
1295f4f5df23SVikas Chaudhary 		end   = (off0[i] + sz[i] - 1) >> 2;
1296f4f5df23SVikas Chaudhary 		for (k = start; k <= end; k++) {
1297f4f5df23SVikas Chaudhary 			temp = qla4_8xxx_rd_32(ha,
1298f4f5df23SVikas Chaudhary 				mem_crb + MIU_TEST_AGT_RDDATA(k));
1299f4f5df23SVikas Chaudhary 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1300f4f5df23SVikas Chaudhary 		}
1301f4f5df23SVikas Chaudhary 	}
1302f4f5df23SVikas Chaudhary 
1303f4f5df23SVikas Chaudhary 	if (j >= MAX_CTL_CHECK)
1304f4f5df23SVikas Chaudhary 		return -1;
1305f4f5df23SVikas Chaudhary 
1306f4f5df23SVikas Chaudhary 	if ((off0[0] & 7) == 0) {
1307f4f5df23SVikas Chaudhary 		val = word[0];
1308f4f5df23SVikas Chaudhary 	} else {
1309f4f5df23SVikas Chaudhary 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1310f4f5df23SVikas Chaudhary 		((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1311f4f5df23SVikas Chaudhary 	}
1312f4f5df23SVikas Chaudhary 
1313f4f5df23SVikas Chaudhary 	switch (size) {
1314f4f5df23SVikas Chaudhary 	case 1:
1315f4f5df23SVikas Chaudhary 		*(uint8_t  *)data = val;
1316f4f5df23SVikas Chaudhary 		break;
1317f4f5df23SVikas Chaudhary 	case 2:
1318f4f5df23SVikas Chaudhary 		*(uint16_t *)data = val;
1319f4f5df23SVikas Chaudhary 		break;
1320f4f5df23SVikas Chaudhary 	case 4:
1321f4f5df23SVikas Chaudhary 		*(uint32_t *)data = val;
1322f4f5df23SVikas Chaudhary 		break;
1323f4f5df23SVikas Chaudhary 	case 8:
1324f4f5df23SVikas Chaudhary 		*(uint64_t *)data = val;
1325f4f5df23SVikas Chaudhary 		break;
1326f4f5df23SVikas Chaudhary 	}
1327f4f5df23SVikas Chaudhary 	return 0;
1328f4f5df23SVikas Chaudhary }
1329f4f5df23SVikas Chaudhary 
1330f4f5df23SVikas Chaudhary int
1331f4f5df23SVikas Chaudhary qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha,
1332f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1333f4f5df23SVikas Chaudhary {
1334f4f5df23SVikas Chaudhary 	int i, j, ret = 0, loop, sz[2], off0;
1335f4f5df23SVikas Chaudhary 	int scale, shift_amount, startword;
1336f4f5df23SVikas Chaudhary 	uint32_t temp;
1337f4f5df23SVikas Chaudhary 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1338f4f5df23SVikas Chaudhary 
1339f4f5df23SVikas Chaudhary 	/*
1340f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1341f4f5df23SVikas Chaudhary 	 */
1342f4f5df23SVikas Chaudhary 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1343f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1344f4f5df23SVikas Chaudhary 	else {
1345f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1346f4f5df23SVikas Chaudhary 		if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
1347f4f5df23SVikas Chaudhary 			return qla4_8xxx_pci_mem_write_direct(ha,
1348f4f5df23SVikas Chaudhary 					off, data, size);
1349f4f5df23SVikas Chaudhary 	}
1350f4f5df23SVikas Chaudhary 
1351f4f5df23SVikas Chaudhary 	off0 = off & 0x7;
1352f4f5df23SVikas Chaudhary 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1353f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1354f4f5df23SVikas Chaudhary 
1355f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1356f4f5df23SVikas Chaudhary 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
1357f4f5df23SVikas Chaudhary 	shift_amount = 4;
1358f4f5df23SVikas Chaudhary 	scale = 2;
1359f4f5df23SVikas Chaudhary 	startword = (off & 0xf)/8;
1360f4f5df23SVikas Chaudhary 
1361f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1362f4f5df23SVikas Chaudhary 		if (qla4_8xxx_pci_mem_read_2M(ha, off8 +
1363f4f5df23SVikas Chaudhary 		    (i << shift_amount), &word[i * scale], 8))
1364f4f5df23SVikas Chaudhary 			return -1;
1365f4f5df23SVikas Chaudhary 	}
1366f4f5df23SVikas Chaudhary 
1367f4f5df23SVikas Chaudhary 	switch (size) {
1368f4f5df23SVikas Chaudhary 	case 1:
1369f4f5df23SVikas Chaudhary 		tmpw = *((uint8_t *)data);
1370f4f5df23SVikas Chaudhary 		break;
1371f4f5df23SVikas Chaudhary 	case 2:
1372f4f5df23SVikas Chaudhary 		tmpw = *((uint16_t *)data);
1373f4f5df23SVikas Chaudhary 		break;
1374f4f5df23SVikas Chaudhary 	case 4:
1375f4f5df23SVikas Chaudhary 		tmpw = *((uint32_t *)data);
1376f4f5df23SVikas Chaudhary 		break;
1377f4f5df23SVikas Chaudhary 	case 8:
1378f4f5df23SVikas Chaudhary 	default:
1379f4f5df23SVikas Chaudhary 		tmpw = *((uint64_t *)data);
1380f4f5df23SVikas Chaudhary 		break;
1381f4f5df23SVikas Chaudhary 	}
1382f4f5df23SVikas Chaudhary 
1383f4f5df23SVikas Chaudhary 	if (sz[0] == 8)
1384f4f5df23SVikas Chaudhary 		word[startword] = tmpw;
1385f4f5df23SVikas Chaudhary 	else {
1386f4f5df23SVikas Chaudhary 		word[startword] &=
1387f4f5df23SVikas Chaudhary 		    ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1388f4f5df23SVikas Chaudhary 		word[startword] |= tmpw << (off0 * 8);
1389f4f5df23SVikas Chaudhary 	}
1390f4f5df23SVikas Chaudhary 
1391f4f5df23SVikas Chaudhary 	if (sz[1] != 0) {
1392f4f5df23SVikas Chaudhary 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
1393f4f5df23SVikas Chaudhary 		word[startword+1] |= tmpw >> (sz[0] * 8);
1394f4f5df23SVikas Chaudhary 	}
1395f4f5df23SVikas Chaudhary 
1396f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1397f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1398f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1399f4f5df23SVikas Chaudhary 		temp = 0;
1400f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1401f4f5df23SVikas Chaudhary 		temp = word[i * scale] & 0xffffffff;
1402f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1403f4f5df23SVikas Chaudhary 		temp = (word[i * scale] >> 32) & 0xffffffff;
1404f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1405f4f5df23SVikas Chaudhary 		temp = word[i*scale + 1] & 0xffffffff;
1406f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
1407f4f5df23SVikas Chaudhary 		    temp);
1408f4f5df23SVikas Chaudhary 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
1409f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
1410f4f5df23SVikas Chaudhary 		    temp);
1411f4f5df23SVikas Chaudhary 
1412f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1413f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1414f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1415f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1416f4f5df23SVikas Chaudhary 
1417f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1418f4f5df23SVikas Chaudhary 			temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1419f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1420f4f5df23SVikas Chaudhary 				break;
1421f4f5df23SVikas Chaudhary 		}
1422f4f5df23SVikas Chaudhary 
1423f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1424f4f5df23SVikas Chaudhary 			if (printk_ratelimit())
1425f4f5df23SVikas Chaudhary 				ql4_printk(KERN_ERR, ha,
1426068237c8STej Parkash 					   "%s: failed to read through agent\n",
1427068237c8STej Parkash 					   __func__);
1428f4f5df23SVikas Chaudhary 			ret = -1;
1429f4f5df23SVikas Chaudhary 			break;
1430f4f5df23SVikas Chaudhary 		}
1431f4f5df23SVikas Chaudhary 	}
1432f4f5df23SVikas Chaudhary 
1433f4f5df23SVikas Chaudhary 	return ret;
1434f4f5df23SVikas Chaudhary }
1435f4f5df23SVikas Chaudhary 
1436f4f5df23SVikas Chaudhary static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
1437f4f5df23SVikas Chaudhary {
1438f4f5df23SVikas Chaudhary 	u32 val = 0;
1439f4f5df23SVikas Chaudhary 	int retries = 60;
1440f4f5df23SVikas Chaudhary 
1441f4f5df23SVikas Chaudhary 	if (!pegtune_val) {
1442f4f5df23SVikas Chaudhary 		do {
1443f4f5df23SVikas Chaudhary 			val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE);
1444f4f5df23SVikas Chaudhary 			if ((val == PHAN_INITIALIZE_COMPLETE) ||
1445f4f5df23SVikas Chaudhary 			    (val == PHAN_INITIALIZE_ACK))
1446f4f5df23SVikas Chaudhary 				return 0;
1447f4f5df23SVikas Chaudhary 			set_current_state(TASK_UNINTERRUPTIBLE);
1448f4f5df23SVikas Chaudhary 			schedule_timeout(500);
1449f4f5df23SVikas Chaudhary 
1450f4f5df23SVikas Chaudhary 		} while (--retries);
1451f4f5df23SVikas Chaudhary 
1452f4f5df23SVikas Chaudhary 		if (!retries) {
1453f4f5df23SVikas Chaudhary 			pegtune_val = qla4_8xxx_rd_32(ha,
1454f4f5df23SVikas Chaudhary 				QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1455f4f5df23SVikas Chaudhary 			printk(KERN_WARNING "%s: init failed, "
1456f4f5df23SVikas Chaudhary 				"pegtune_val = %x\n", __func__, pegtune_val);
1457f4f5df23SVikas Chaudhary 			return -1;
1458f4f5df23SVikas Chaudhary 		}
1459f4f5df23SVikas Chaudhary 	}
1460f4f5df23SVikas Chaudhary 	return 0;
1461f4f5df23SVikas Chaudhary }
1462f4f5df23SVikas Chaudhary 
1463f4f5df23SVikas Chaudhary static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha)
1464f4f5df23SVikas Chaudhary {
1465f4f5df23SVikas Chaudhary 	uint32_t state = 0;
1466f4f5df23SVikas Chaudhary 	int loops = 0;
1467f4f5df23SVikas Chaudhary 
1468f4f5df23SVikas Chaudhary 	/* Window 1 call */
1469f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1470f4f5df23SVikas Chaudhary 	state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
1471f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1472f4f5df23SVikas Chaudhary 
1473f4f5df23SVikas Chaudhary 	while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
1474f4f5df23SVikas Chaudhary 		udelay(100);
1475f4f5df23SVikas Chaudhary 		/* Window 1 call */
1476f4f5df23SVikas Chaudhary 		read_lock(&ha->hw_lock);
1477f4f5df23SVikas Chaudhary 		state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
1478f4f5df23SVikas Chaudhary 		read_unlock(&ha->hw_lock);
1479f4f5df23SVikas Chaudhary 
1480f4f5df23SVikas Chaudhary 		loops++;
1481f4f5df23SVikas Chaudhary 	}
1482f4f5df23SVikas Chaudhary 
1483f4f5df23SVikas Chaudhary 	if (loops >= 30000) {
1484f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
1485f4f5df23SVikas Chaudhary 		    "Receive Peg initialization not complete: 0x%x.\n", state));
1486f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1487f4f5df23SVikas Chaudhary 	}
1488f4f5df23SVikas Chaudhary 
1489f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1490f4f5df23SVikas Chaudhary }
1491f4f5df23SVikas Chaudhary 
1492626115cdSAndrew Morton void
1493f4f5df23SVikas Chaudhary qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
1494f4f5df23SVikas Chaudhary {
1495f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1496f4f5df23SVikas Chaudhary 
1497f4f5df23SVikas Chaudhary 	drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
1498f4f5df23SVikas Chaudhary 	drv_active |= (1 << (ha->func_num * 4));
1499068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1500068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
1501f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
1502f4f5df23SVikas Chaudhary }
1503f4f5df23SVikas Chaudhary 
1504f4f5df23SVikas Chaudhary void
1505f4f5df23SVikas Chaudhary qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
1506f4f5df23SVikas Chaudhary {
1507f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1508f4f5df23SVikas Chaudhary 
1509f4f5df23SVikas Chaudhary 	drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
1510f4f5df23SVikas Chaudhary 	drv_active &= ~(1 << (ha->func_num * 4));
1511068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1512068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
1513f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
1514f4f5df23SVikas Chaudhary }
1515f4f5df23SVikas Chaudhary 
1516f4f5df23SVikas Chaudhary static inline int
1517f4f5df23SVikas Chaudhary qla4_8xxx_need_reset(struct scsi_qla_host *ha)
1518f4f5df23SVikas Chaudhary {
15192232be0dSLalit Chandivade 	uint32_t drv_state, drv_active;
1520f4f5df23SVikas Chaudhary 	int rval;
1521f4f5df23SVikas Chaudhary 
15222232be0dSLalit Chandivade 	drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
1523f4f5df23SVikas Chaudhary 	drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
1524f4f5df23SVikas Chaudhary 	rval = drv_state & (1 << (ha->func_num * 4));
15252232be0dSLalit Chandivade 	if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
15262232be0dSLalit Chandivade 		rval = 1;
15272232be0dSLalit Chandivade 
1528f4f5df23SVikas Chaudhary 	return rval;
1529f4f5df23SVikas Chaudhary }
1530f4f5df23SVikas Chaudhary 
1531f4f5df23SVikas Chaudhary static inline void
1532f4f5df23SVikas Chaudhary qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
1533f4f5df23SVikas Chaudhary {
1534f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1535f4f5df23SVikas Chaudhary 
1536f4f5df23SVikas Chaudhary 	drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
1537f4f5df23SVikas Chaudhary 	drv_state |= (1 << (ha->func_num * 4));
1538068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1539068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
1540f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
1541f4f5df23SVikas Chaudhary }
1542f4f5df23SVikas Chaudhary 
1543f4f5df23SVikas Chaudhary static inline void
1544f4f5df23SVikas Chaudhary qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
1545f4f5df23SVikas Chaudhary {
1546f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1547f4f5df23SVikas Chaudhary 
1548f4f5df23SVikas Chaudhary 	drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
1549f4f5df23SVikas Chaudhary 	drv_state &= ~(1 << (ha->func_num * 4));
1550068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1551068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
1552f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
1553f4f5df23SVikas Chaudhary }
1554f4f5df23SVikas Chaudhary 
1555f4f5df23SVikas Chaudhary static inline void
1556f4f5df23SVikas Chaudhary qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
1557f4f5df23SVikas Chaudhary {
1558f4f5df23SVikas Chaudhary 	uint32_t qsnt_state;
1559f4f5df23SVikas Chaudhary 
1560f4f5df23SVikas Chaudhary 	qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
1561f4f5df23SVikas Chaudhary 	qsnt_state |= (2 << (ha->func_num * 4));
1562f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
1563f4f5df23SVikas Chaudhary }
1564f4f5df23SVikas Chaudhary 
1565f4f5df23SVikas Chaudhary 
1566f4f5df23SVikas Chaudhary static int
1567f4f5df23SVikas Chaudhary qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
1568f4f5df23SVikas Chaudhary {
1569f4f5df23SVikas Chaudhary 	uint16_t lnk;
1570f4f5df23SVikas Chaudhary 
1571f4f5df23SVikas Chaudhary 	/* scrub dma mask expansion register */
1572f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
1573f4f5df23SVikas Chaudhary 
1574f4f5df23SVikas Chaudhary 	/* Overwrite stale initialization register values */
1575f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1576f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0);
1577f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
1578f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
1579f4f5df23SVikas Chaudhary 
1580f4f5df23SVikas Chaudhary 	if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) {
1581f4f5df23SVikas Chaudhary 		printk("%s: Error trying to start fw!\n", __func__);
1582f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1583f4f5df23SVikas Chaudhary 	}
1584f4f5df23SVikas Chaudhary 
1585f4f5df23SVikas Chaudhary 	/* Handshake with the card before we register the devices. */
1586f4f5df23SVikas Chaudhary 	if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
1587f4f5df23SVikas Chaudhary 		printk("%s: Error during card handshake!\n", __func__);
1588f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1589f4f5df23SVikas Chaudhary 	}
1590f4f5df23SVikas Chaudhary 
1591f4f5df23SVikas Chaudhary 	/* Negotiated Link width */
15925548bfd0SJiang Liu 	pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
1593f4f5df23SVikas Chaudhary 	ha->link_width = (lnk >> 4) & 0x3f;
1594f4f5df23SVikas Chaudhary 
1595f4f5df23SVikas Chaudhary 	/* Synchronize with Receive peg */
1596f4f5df23SVikas Chaudhary 	return qla4_8xxx_rcvpeg_ready(ha);
1597f4f5df23SVikas Chaudhary }
1598f4f5df23SVikas Chaudhary 
1599f4f5df23SVikas Chaudhary static int
1600f4f5df23SVikas Chaudhary qla4_8xxx_try_start_fw(struct scsi_qla_host *ha)
1601f4f5df23SVikas Chaudhary {
1602f4f5df23SVikas Chaudhary 	int rval = QLA_ERROR;
1603f4f5df23SVikas Chaudhary 
1604f4f5df23SVikas Chaudhary 	/*
1605f4f5df23SVikas Chaudhary 	 * FW Load priority:
1606f4f5df23SVikas Chaudhary 	 * 1) Operational firmware residing in flash.
1607f4f5df23SVikas Chaudhary 	 * 2) Fail
1608f4f5df23SVikas Chaudhary 	 */
1609f4f5df23SVikas Chaudhary 
1610f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1611f4f5df23SVikas Chaudhary 	    "FW: Retrieving flash offsets from FLT/FDT ...\n");
1612f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_get_flash_info(ha);
1613f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS)
1614f4f5df23SVikas Chaudhary 		return rval;
1615f4f5df23SVikas Chaudhary 
1616f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1617f4f5df23SVikas Chaudhary 	    "FW: Attempting to load firmware from flash...\n");
1618f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw);
1619f4f5df23SVikas Chaudhary 
1620f581a3f7SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
1621f581a3f7SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
1622f581a3f7SVikas Chaudhary 		    " FAILED...\n");
1623f581a3f7SVikas Chaudhary 		return rval;
1624f581a3f7SVikas Chaudhary 	}
1625f4f5df23SVikas Chaudhary 
1626f4f5df23SVikas Chaudhary 	return rval;
1627f4f5df23SVikas Chaudhary }
1628f4f5df23SVikas Chaudhary 
1629b25ee66fSShyam Sundar static void qla4_8xxx_rom_lock_recovery(struct scsi_qla_host *ha)
1630b25ee66fSShyam Sundar {
1631b25ee66fSShyam Sundar 	if (qla4_8xxx_rom_lock(ha)) {
1632b25ee66fSShyam Sundar 		/* Someone else is holding the lock. */
1633b25ee66fSShyam Sundar 		dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
1634b25ee66fSShyam Sundar 	}
1635b25ee66fSShyam Sundar 
1636b25ee66fSShyam Sundar 	/*
1637b25ee66fSShyam Sundar 	 * Either we got the lock, or someone
1638b25ee66fSShyam Sundar 	 * else died while holding it.
1639b25ee66fSShyam Sundar 	 * In either case, unlock.
1640b25ee66fSShyam Sundar 	 */
1641b25ee66fSShyam Sundar 	qla4_8xxx_rom_unlock(ha);
1642b25ee66fSShyam Sundar }
1643b25ee66fSShyam Sundar 
1644068237c8STej Parkash static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
1645068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1646068237c8STej Parkash 				uint32_t **d_ptr)
1647068237c8STej Parkash {
1648068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
1649068237c8STej Parkash 	struct qla82xx_minidump_entry_crb *crb_hdr;
1650068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1651068237c8STej Parkash 
1652068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1653068237c8STej Parkash 	crb_hdr = (struct qla82xx_minidump_entry_crb *)entry_hdr;
1654068237c8STej Parkash 	r_addr = crb_hdr->addr;
1655068237c8STej Parkash 	r_stride = crb_hdr->crb_strd.addr_stride;
1656068237c8STej Parkash 	loop_cnt = crb_hdr->op_count;
1657068237c8STej Parkash 
1658068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
1659068237c8STej Parkash 		r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
1660068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_addr);
1661068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1662068237c8STej Parkash 		r_addr += r_stride;
1663068237c8STej Parkash 	}
1664068237c8STej Parkash 	*d_ptr = data_ptr;
1665068237c8STej Parkash }
1666068237c8STej Parkash 
1667068237c8STej Parkash static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
1668068237c8STej Parkash 				 struct qla82xx_minidump_entry_hdr *entry_hdr,
1669068237c8STej Parkash 				 uint32_t **d_ptr)
1670068237c8STej Parkash {
1671068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
1672068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
1673068237c8STej Parkash 	unsigned long p_wait, w_time, p_mask;
1674068237c8STej Parkash 	uint32_t c_value_w, c_value_r;
1675068237c8STej Parkash 	struct qla82xx_minidump_entry_cache *cache_hdr;
1676068237c8STej Parkash 	int rval = QLA_ERROR;
1677068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1678068237c8STej Parkash 
1679068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1680068237c8STej Parkash 	cache_hdr = (struct qla82xx_minidump_entry_cache *)entry_hdr;
1681068237c8STej Parkash 
1682068237c8STej Parkash 	loop_count = cache_hdr->op_count;
1683068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
1684068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
1685068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
1686068237c8STej Parkash 
1687068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
1688068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
1689068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
1690068237c8STej Parkash 	p_wait = cache_hdr->cache_ctrl.poll_wait;
1691068237c8STej Parkash 	p_mask = cache_hdr->cache_ctrl.poll_mask;
1692068237c8STej Parkash 
1693068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
1694068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, t_r_addr, t_value, 1);
1695068237c8STej Parkash 
1696068237c8STej Parkash 		if (c_value_w)
1697068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, c_addr, c_value_w, 1);
1698068237c8STej Parkash 
1699068237c8STej Parkash 		if (p_mask) {
1700068237c8STej Parkash 			w_time = jiffies + p_wait;
1701068237c8STej Parkash 			do {
1702068237c8STej Parkash 				c_value_r = qla4_8xxx_md_rw_32(ha, c_addr,
1703068237c8STej Parkash 								0, 0);
1704068237c8STej Parkash 				if ((c_value_r & p_mask) == 0) {
1705068237c8STej Parkash 					break;
1706068237c8STej Parkash 				} else if (time_after_eq(jiffies, w_time)) {
1707068237c8STej Parkash 					/* capturing dump failed */
1708068237c8STej Parkash 					return rval;
1709068237c8STej Parkash 				}
1710068237c8STej Parkash 			} while (1);
1711068237c8STej Parkash 		}
1712068237c8STej Parkash 
1713068237c8STej Parkash 		addr = r_addr;
1714068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
1715068237c8STej Parkash 			r_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
1716068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
1717068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
1718068237c8STej Parkash 		}
1719068237c8STej Parkash 
1720068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
1721068237c8STej Parkash 	}
1722068237c8STej Parkash 	*d_ptr = data_ptr;
1723068237c8STej Parkash 	return QLA_SUCCESS;
1724068237c8STej Parkash }
1725068237c8STej Parkash 
1726068237c8STej Parkash static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
1727068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr)
1728068237c8STej Parkash {
1729068237c8STej Parkash 	struct qla82xx_minidump_entry_crb *crb_entry;
1730068237c8STej Parkash 	uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
1731068237c8STej Parkash 	uint32_t crb_addr;
1732068237c8STej Parkash 	unsigned long wtime;
1733068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
1734068237c8STej Parkash 	int i;
1735068237c8STej Parkash 
1736068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1737068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
1738068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
1739068237c8STej Parkash 	crb_entry = (struct qla82xx_minidump_entry_crb *)entry_hdr;
1740068237c8STej Parkash 
1741068237c8STej Parkash 	crb_addr = crb_entry->addr;
1742068237c8STej Parkash 	for (i = 0; i < crb_entry->op_count; i++) {
1743068237c8STej Parkash 		opcode = crb_entry->crb_ctrl.opcode;
1744068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_WR) {
1745068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, crb_addr,
1746068237c8STej Parkash 					   crb_entry->value_1, 1);
1747068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_WR;
1748068237c8STej Parkash 		}
1749068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_RW) {
1750068237c8STej Parkash 			read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
1751068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
1752068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_RW;
1753068237c8STej Parkash 		}
1754068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_AND) {
1755068237c8STej Parkash 			read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
1756068237c8STej Parkash 			read_value &= crb_entry->value_2;
1757068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_AND;
1758068237c8STej Parkash 			if (opcode & QLA82XX_DBG_OPCODE_OR) {
1759068237c8STej Parkash 				read_value |= crb_entry->value_3;
1760068237c8STej Parkash 				opcode &= ~QLA82XX_DBG_OPCODE_OR;
1761068237c8STej Parkash 			}
1762068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
1763068237c8STej Parkash 		}
1764068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_OR) {
1765068237c8STej Parkash 			read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
1766068237c8STej Parkash 			read_value |= crb_entry->value_3;
1767068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
1768068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_OR;
1769068237c8STej Parkash 		}
1770068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_POLL) {
1771068237c8STej Parkash 			poll_time = crb_entry->crb_strd.poll_timeout;
1772068237c8STej Parkash 			wtime = jiffies + poll_time;
1773068237c8STej Parkash 			read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
1774068237c8STej Parkash 
1775068237c8STej Parkash 			do {
1776068237c8STej Parkash 				if ((read_value & crb_entry->value_2) ==
1777068237c8STej Parkash 				    crb_entry->value_1)
1778068237c8STej Parkash 					break;
1779068237c8STej Parkash 				else if (time_after_eq(jiffies, wtime)) {
1780068237c8STej Parkash 					/* capturing dump failed */
1781068237c8STej Parkash 					rval = QLA_ERROR;
1782068237c8STej Parkash 					break;
1783068237c8STej Parkash 				} else
1784068237c8STej Parkash 					read_value = qla4_8xxx_md_rw_32(ha,
1785068237c8STej Parkash 								crb_addr, 0, 0);
1786068237c8STej Parkash 			} while (1);
1787068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_POLL;
1788068237c8STej Parkash 		}
1789068237c8STej Parkash 
1790068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
1791068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
1792068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
1793068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
1794068237c8STej Parkash 			} else {
1795068237c8STej Parkash 				addr = crb_addr;
1796068237c8STej Parkash 			}
1797068237c8STej Parkash 
1798068237c8STej Parkash 			read_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
1799068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
1800068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
1801068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
1802068237c8STej Parkash 		}
1803068237c8STej Parkash 
1804068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
1805068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
1806068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
1807068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
1808068237c8STej Parkash 			} else {
1809068237c8STej Parkash 				addr = crb_addr;
1810068237c8STej Parkash 			}
1811068237c8STej Parkash 
1812068237c8STej Parkash 			if (crb_entry->crb_ctrl.state_index_v) {
1813068237c8STej Parkash 				index = crb_entry->crb_ctrl.state_index_v;
1814068237c8STej Parkash 				read_value =
1815068237c8STej Parkash 					tmplt_hdr->saved_state_array[index];
1816068237c8STej Parkash 			} else {
1817068237c8STej Parkash 				read_value = crb_entry->value_1;
1818068237c8STej Parkash 			}
1819068237c8STej Parkash 
1820068237c8STej Parkash 			qla4_8xxx_md_rw_32(ha, addr, read_value, 1);
1821068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
1822068237c8STej Parkash 		}
1823068237c8STej Parkash 
1824068237c8STej Parkash 		if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
1825068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
1826068237c8STej Parkash 			read_value = tmplt_hdr->saved_state_array[index];
1827068237c8STej Parkash 			read_value <<= crb_entry->crb_ctrl.shl;
1828068237c8STej Parkash 			read_value >>= crb_entry->crb_ctrl.shr;
1829068237c8STej Parkash 			if (crb_entry->value_2)
1830068237c8STej Parkash 				read_value &= crb_entry->value_2;
1831068237c8STej Parkash 			read_value |= crb_entry->value_3;
1832068237c8STej Parkash 			read_value += crb_entry->value_1;
1833068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
1834068237c8STej Parkash 			opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
1835068237c8STej Parkash 		}
1836068237c8STej Parkash 		crb_addr += crb_entry->crb_strd.addr_stride;
1837068237c8STej Parkash 	}
1838068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
1839068237c8STej Parkash 	return rval;
1840068237c8STej Parkash }
1841068237c8STej Parkash 
1842068237c8STej Parkash static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
1843068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1844068237c8STej Parkash 				uint32_t **d_ptr)
1845068237c8STej Parkash {
1846068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
1847068237c8STej Parkash 	struct qla82xx_minidump_entry_rdocm *ocm_hdr;
1848068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1849068237c8STej Parkash 
1850068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1851068237c8STej Parkash 	ocm_hdr = (struct qla82xx_minidump_entry_rdocm *)entry_hdr;
1852068237c8STej Parkash 	r_addr = ocm_hdr->read_addr;
1853068237c8STej Parkash 	r_stride = ocm_hdr->read_addr_stride;
1854068237c8STej Parkash 	loop_cnt = ocm_hdr->op_count;
1855068237c8STej Parkash 
1856068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
1857068237c8STej Parkash 			  "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
1858068237c8STej Parkash 			  __func__, r_addr, r_stride, loop_cnt));
1859068237c8STej Parkash 
1860068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
1861068237c8STej Parkash 		r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
1862068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1863068237c8STej Parkash 		r_addr += r_stride;
1864068237c8STej Parkash 	}
1865068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
1866068237c8STej Parkash 			  __func__, (loop_cnt * sizeof(uint32_t))));
1867068237c8STej Parkash 	*d_ptr = data_ptr;
1868068237c8STej Parkash }
1869068237c8STej Parkash 
1870068237c8STej Parkash static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
1871068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1872068237c8STej Parkash 				uint32_t **d_ptr)
1873068237c8STej Parkash {
1874068237c8STej Parkash 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
1875068237c8STej Parkash 	struct qla82xx_minidump_entry_mux *mux_hdr;
1876068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1877068237c8STej Parkash 
1878068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1879068237c8STej Parkash 	mux_hdr = (struct qla82xx_minidump_entry_mux *)entry_hdr;
1880068237c8STej Parkash 	r_addr = mux_hdr->read_addr;
1881068237c8STej Parkash 	s_addr = mux_hdr->select_addr;
1882068237c8STej Parkash 	s_stride = mux_hdr->select_value_stride;
1883068237c8STej Parkash 	s_value = mux_hdr->select_value;
1884068237c8STej Parkash 	loop_cnt = mux_hdr->op_count;
1885068237c8STej Parkash 
1886068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
1887068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, s_addr, s_value, 1);
1888068237c8STej Parkash 		r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
1889068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(s_value);
1890068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1891068237c8STej Parkash 		s_value += s_stride;
1892068237c8STej Parkash 	}
1893068237c8STej Parkash 	*d_ptr = data_ptr;
1894068237c8STej Parkash }
1895068237c8STej Parkash 
1896068237c8STej Parkash static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
1897068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1898068237c8STej Parkash 				uint32_t **d_ptr)
1899068237c8STej Parkash {
1900068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
1901068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
1902068237c8STej Parkash 	uint32_t c_value_w;
1903068237c8STej Parkash 	struct qla82xx_minidump_entry_cache *cache_hdr;
1904068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1905068237c8STej Parkash 
1906068237c8STej Parkash 	cache_hdr = (struct qla82xx_minidump_entry_cache *)entry_hdr;
1907068237c8STej Parkash 	loop_count = cache_hdr->op_count;
1908068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
1909068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
1910068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
1911068237c8STej Parkash 
1912068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
1913068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
1914068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
1915068237c8STej Parkash 
1916068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
1917068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, t_r_addr, t_value, 1);
1918068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, c_addr, c_value_w, 1);
1919068237c8STej Parkash 		addr = r_addr;
1920068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
1921068237c8STej Parkash 			r_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
1922068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
1923068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
1924068237c8STej Parkash 		}
1925068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
1926068237c8STej Parkash 	}
1927068237c8STej Parkash 	*d_ptr = data_ptr;
1928068237c8STej Parkash }
1929068237c8STej Parkash 
1930068237c8STej Parkash static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
1931068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1932068237c8STej Parkash 				uint32_t **d_ptr)
1933068237c8STej Parkash {
1934068237c8STej Parkash 	uint32_t s_addr, r_addr;
1935068237c8STej Parkash 	uint32_t r_stride, r_value, r_cnt, qid = 0;
1936068237c8STej Parkash 	uint32_t i, k, loop_cnt;
1937068237c8STej Parkash 	struct qla82xx_minidump_entry_queue *q_hdr;
1938068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1939068237c8STej Parkash 
1940068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1941068237c8STej Parkash 	q_hdr = (struct qla82xx_minidump_entry_queue *)entry_hdr;
1942068237c8STej Parkash 	s_addr = q_hdr->select_addr;
1943068237c8STej Parkash 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
1944068237c8STej Parkash 	r_stride = q_hdr->rd_strd.read_addr_stride;
1945068237c8STej Parkash 	loop_cnt = q_hdr->op_count;
1946068237c8STej Parkash 
1947068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
1948068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, s_addr, qid, 1);
1949068237c8STej Parkash 		r_addr = q_hdr->read_addr;
1950068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
1951068237c8STej Parkash 			r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
1952068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
1953068237c8STej Parkash 			r_addr += r_stride;
1954068237c8STej Parkash 		}
1955068237c8STej Parkash 		qid += q_hdr->q_strd.queue_id_stride;
1956068237c8STej Parkash 	}
1957068237c8STej Parkash 	*d_ptr = data_ptr;
1958068237c8STej Parkash }
1959068237c8STej Parkash 
1960068237c8STej Parkash #define MD_DIRECT_ROM_WINDOW		0x42110030
1961068237c8STej Parkash #define MD_DIRECT_ROM_READ_BASE		0x42150000
1962068237c8STej Parkash 
1963068237c8STej Parkash static void qla4_8xxx_minidump_process_rdrom(struct scsi_qla_host *ha,
1964068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1965068237c8STej Parkash 				uint32_t **d_ptr)
1966068237c8STej Parkash {
1967068237c8STej Parkash 	uint32_t r_addr, r_value;
1968068237c8STej Parkash 	uint32_t i, loop_cnt;
1969068237c8STej Parkash 	struct qla82xx_minidump_entry_rdrom *rom_hdr;
1970068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1971068237c8STej Parkash 
1972068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
1973068237c8STej Parkash 	rom_hdr = (struct qla82xx_minidump_entry_rdrom *)entry_hdr;
1974068237c8STej Parkash 	r_addr = rom_hdr->read_addr;
1975068237c8STej Parkash 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
1976068237c8STej Parkash 
1977068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
1978068237c8STej Parkash 			  "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
1979068237c8STej Parkash 			   __func__, r_addr, loop_cnt));
1980068237c8STej Parkash 
1981068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
1982068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
1983068237c8STej Parkash 				   (r_addr & 0xFFFF0000), 1);
1984068237c8STej Parkash 		r_value = qla4_8xxx_md_rw_32(ha,
1985068237c8STej Parkash 					     MD_DIRECT_ROM_READ_BASE +
1986068237c8STej Parkash 					     (r_addr & 0x0000FFFF), 0, 0);
1987068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1988068237c8STej Parkash 		r_addr += sizeof(uint32_t);
1989068237c8STej Parkash 	}
1990068237c8STej Parkash 	*d_ptr = data_ptr;
1991068237c8STej Parkash }
1992068237c8STej Parkash 
1993068237c8STej Parkash #define MD_MIU_TEST_AGT_CTRL		0x41000090
1994068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_LO		0x41000094
1995068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_HI		0x41000098
1996068237c8STej Parkash 
1997068237c8STej Parkash static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
1998068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
1999068237c8STej Parkash 				uint32_t **d_ptr)
2000068237c8STej Parkash {
2001068237c8STej Parkash 	uint32_t r_addr, r_value, r_data;
2002068237c8STej Parkash 	uint32_t i, j, loop_cnt;
2003068237c8STej Parkash 	struct qla82xx_minidump_entry_rdmem *m_hdr;
2004068237c8STej Parkash 	unsigned long flags;
2005068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2006068237c8STej Parkash 
2007068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2008068237c8STej Parkash 	m_hdr = (struct qla82xx_minidump_entry_rdmem *)entry_hdr;
2009068237c8STej Parkash 	r_addr = m_hdr->read_addr;
2010068237c8STej Parkash 	loop_cnt = m_hdr->read_data_size/16;
2011068237c8STej Parkash 
2012068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2013068237c8STej Parkash 			  "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
2014068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size));
2015068237c8STej Parkash 
2016068237c8STej Parkash 	if (r_addr & 0xf) {
2017068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2018068237c8STej Parkash 				  "[%s]: Read addr 0x%x not 16 bytes alligned\n",
2019068237c8STej Parkash 				  __func__, r_addr));
2020068237c8STej Parkash 		return QLA_ERROR;
2021068237c8STej Parkash 	}
2022068237c8STej Parkash 
2023068237c8STej Parkash 	if (m_hdr->read_data_size % 16) {
2024068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2025068237c8STej Parkash 				  "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
2026068237c8STej Parkash 				  __func__, m_hdr->read_data_size));
2027068237c8STej Parkash 		return QLA_ERROR;
2028068237c8STej Parkash 	}
2029068237c8STej Parkash 
2030068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2031068237c8STej Parkash 			  "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
2032068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size, loop_cnt));
2033068237c8STej Parkash 
2034068237c8STej Parkash 	write_lock_irqsave(&ha->hw_lock, flags);
2035068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
2036068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
2037068237c8STej Parkash 		r_value = 0;
2038068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
2039068237c8STej Parkash 		r_value = MIU_TA_CTL_ENABLE;
2040068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
2041068237c8STej Parkash 		r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
2042068237c8STej Parkash 		qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
2043068237c8STej Parkash 
2044068237c8STej Parkash 		for (j = 0; j < MAX_CTL_CHECK; j++) {
2045068237c8STej Parkash 			r_value = qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL,
2046068237c8STej Parkash 						     0, 0);
2047068237c8STej Parkash 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
2048068237c8STej Parkash 				break;
2049068237c8STej Parkash 		}
2050068237c8STej Parkash 
2051068237c8STej Parkash 		if (j >= MAX_CTL_CHECK) {
2052068237c8STej Parkash 			printk_ratelimited(KERN_ERR
2053068237c8STej Parkash 					   "%s: failed to read through agent\n",
2054068237c8STej Parkash 					    __func__);
2055068237c8STej Parkash 			write_unlock_irqrestore(&ha->hw_lock, flags);
2056068237c8STej Parkash 			return QLA_SUCCESS;
2057068237c8STej Parkash 		}
2058068237c8STej Parkash 
2059068237c8STej Parkash 		for (j = 0; j < 4; j++) {
2060068237c8STej Parkash 			r_data = qla4_8xxx_md_rw_32(ha,
2061068237c8STej Parkash 						    MD_MIU_TEST_AGT_RDDATA[j],
2062068237c8STej Parkash 						    0, 0);
2063068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_data);
2064068237c8STej Parkash 		}
2065068237c8STej Parkash 
2066068237c8STej Parkash 		r_addr += 16;
2067068237c8STej Parkash 	}
2068068237c8STej Parkash 	write_unlock_irqrestore(&ha->hw_lock, flags);
2069068237c8STej Parkash 
2070068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
2071068237c8STej Parkash 			  __func__, (loop_cnt * 16)));
2072068237c8STej Parkash 
2073068237c8STej Parkash 	*d_ptr = data_ptr;
2074068237c8STej Parkash 	return QLA_SUCCESS;
2075068237c8STej Parkash }
2076068237c8STej Parkash 
2077068237c8STej Parkash static void ql4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
2078068237c8STej Parkash 				struct qla82xx_minidump_entry_hdr *entry_hdr,
2079068237c8STej Parkash 				int index)
2080068237c8STej Parkash {
2081068237c8STej Parkash 	entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
2082068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2083068237c8STej Parkash 			  "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
2084068237c8STej Parkash 			  ha->host_no, index, entry_hdr->entry_type,
2085068237c8STej Parkash 			  entry_hdr->d_ctrl.entry_capture_mask));
2086068237c8STej Parkash }
2087068237c8STej Parkash 
2088068237c8STej Parkash /**
2089068237c8STej Parkash  * qla82xx_collect_md_data - Retrieve firmware minidump data.
2090068237c8STej Parkash  * @ha: pointer to adapter structure
2091068237c8STej Parkash  **/
2092068237c8STej Parkash static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
2093068237c8STej Parkash {
2094068237c8STej Parkash 	int num_entry_hdr = 0;
2095068237c8STej Parkash 	struct qla82xx_minidump_entry_hdr *entry_hdr;
2096068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
2097068237c8STej Parkash 	uint32_t *data_ptr;
2098068237c8STej Parkash 	uint32_t data_collected = 0;
2099068237c8STej Parkash 	int i, rval = QLA_ERROR;
2100068237c8STej Parkash 	uint64_t now;
2101068237c8STej Parkash 	uint32_t timestamp;
2102068237c8STej Parkash 
2103068237c8STej Parkash 	if (!ha->fw_dump) {
2104068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
2105068237c8STej Parkash 			   __func__, ha->host_no);
2106068237c8STej Parkash 		return rval;
2107068237c8STej Parkash 	}
2108068237c8STej Parkash 
2109068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
2110068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
2111068237c8STej Parkash 	data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
2112068237c8STej Parkash 						ha->fw_dump_tmplt_size);
2113068237c8STej Parkash 	data_collected += ha->fw_dump_tmplt_size;
2114068237c8STej Parkash 
2115068237c8STej Parkash 	num_entry_hdr = tmplt_hdr->num_of_entries;
2116068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
2117068237c8STej Parkash 		   __func__, data_ptr);
2118068237c8STej Parkash 	ql4_printk(KERN_INFO, ha,
2119068237c8STej Parkash 		   "[%s]: no of entry headers in Template: 0x%x\n",
2120068237c8STej Parkash 		   __func__, num_entry_hdr);
2121068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
2122068237c8STej Parkash 		   __func__, ha->fw_dump_capture_mask);
2123068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
2124068237c8STej Parkash 		   __func__, ha->fw_dump_size, ha->fw_dump_size);
2125068237c8STej Parkash 
2126068237c8STej Parkash 	/* Update current timestamp before taking dump */
2127068237c8STej Parkash 	now = get_jiffies_64();
2128068237c8STej Parkash 	timestamp = (u32)(jiffies_to_msecs(now) / 1000);
2129068237c8STej Parkash 	tmplt_hdr->driver_timestamp = timestamp;
2130068237c8STej Parkash 
2131068237c8STej Parkash 	entry_hdr = (struct qla82xx_minidump_entry_hdr *)
2132068237c8STej Parkash 					(((uint8_t *)ha->fw_dump_tmplt_hdr) +
2133068237c8STej Parkash 					 tmplt_hdr->first_entry_offset);
2134068237c8STej Parkash 
2135068237c8STej Parkash 	/* Walk through the entry headers - validate/perform required action */
2136068237c8STej Parkash 	for (i = 0; i < num_entry_hdr; i++) {
2137068237c8STej Parkash 		if (data_collected >= ha->fw_dump_size) {
2138068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
2139068237c8STej Parkash 				   "Data collected: [0x%x], Total Dump size: [0x%x]\n",
2140068237c8STej Parkash 				   data_collected, ha->fw_dump_size);
2141068237c8STej Parkash 			return rval;
2142068237c8STej Parkash 		}
2143068237c8STej Parkash 
2144068237c8STej Parkash 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
2145068237c8STej Parkash 		      ha->fw_dump_capture_mask)) {
2146068237c8STej Parkash 			entry_hdr->d_ctrl.driver_flags |=
2147068237c8STej Parkash 						QLA82XX_DBG_SKIPPED_FLAG;
2148068237c8STej Parkash 			goto skip_nxt_entry;
2149068237c8STej Parkash 		}
2150068237c8STej Parkash 
2151068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2152068237c8STej Parkash 				  "Data collected: [0x%x], Dump size left:[0x%x]\n",
2153068237c8STej Parkash 				  data_collected,
2154068237c8STej Parkash 				  (ha->fw_dump_size - data_collected)));
2155068237c8STej Parkash 
2156068237c8STej Parkash 		/* Decode the entry type and take required action to capture
2157068237c8STej Parkash 		 * debug data
2158068237c8STej Parkash 		 */
2159068237c8STej Parkash 		switch (entry_hdr->entry_type) {
2160068237c8STej Parkash 		case QLA82XX_RDEND:
2161068237c8STej Parkash 			ql4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
2162068237c8STej Parkash 			break;
2163068237c8STej Parkash 		case QLA82XX_CNTRL:
2164068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_control(ha,
2165068237c8STej Parkash 								  entry_hdr);
2166068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
2167068237c8STej Parkash 				ql4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
2168068237c8STej Parkash 				goto md_failed;
2169068237c8STej Parkash 			}
2170068237c8STej Parkash 			break;
2171068237c8STej Parkash 		case QLA82XX_RDCRB:
2172068237c8STej Parkash 			qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
2173068237c8STej Parkash 							 &data_ptr);
2174068237c8STej Parkash 			break;
2175068237c8STej Parkash 		case QLA82XX_RDMEM:
2176068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
2177068237c8STej Parkash 								&data_ptr);
2178068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
2179068237c8STej Parkash 				ql4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
2180068237c8STej Parkash 				goto md_failed;
2181068237c8STej Parkash 			}
2182068237c8STej Parkash 			break;
2183068237c8STej Parkash 		case QLA82XX_BOARD:
2184068237c8STej Parkash 		case QLA82XX_RDROM:
2185068237c8STej Parkash 			qla4_8xxx_minidump_process_rdrom(ha, entry_hdr,
2186068237c8STej Parkash 							 &data_ptr);
2187068237c8STej Parkash 			break;
2188068237c8STej Parkash 		case QLA82XX_L2DTG:
2189068237c8STej Parkash 		case QLA82XX_L2ITG:
2190068237c8STej Parkash 		case QLA82XX_L2DAT:
2191068237c8STej Parkash 		case QLA82XX_L2INS:
2192068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
2193068237c8STej Parkash 								&data_ptr);
2194068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
2195068237c8STej Parkash 				ql4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
2196068237c8STej Parkash 				goto md_failed;
2197068237c8STej Parkash 			}
2198068237c8STej Parkash 			break;
2199068237c8STej Parkash 		case QLA82XX_L1DAT:
2200068237c8STej Parkash 		case QLA82XX_L1INS:
2201068237c8STej Parkash 			qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
2202068237c8STej Parkash 							   &data_ptr);
2203068237c8STej Parkash 			break;
2204068237c8STej Parkash 		case QLA82XX_RDOCM:
2205068237c8STej Parkash 			qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
2206068237c8STej Parkash 							 &data_ptr);
2207068237c8STej Parkash 			break;
2208068237c8STej Parkash 		case QLA82XX_RDMUX:
2209068237c8STej Parkash 			qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
2210068237c8STej Parkash 							 &data_ptr);
2211068237c8STej Parkash 			break;
2212068237c8STej Parkash 		case QLA82XX_QUEUE:
2213068237c8STej Parkash 			qla4_8xxx_minidump_process_queue(ha, entry_hdr,
2214068237c8STej Parkash 							 &data_ptr);
2215068237c8STej Parkash 			break;
2216068237c8STej Parkash 		case QLA82XX_RDNOP:
2217068237c8STej Parkash 		default:
2218068237c8STej Parkash 			ql4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
2219068237c8STej Parkash 			break;
2220068237c8STej Parkash 		}
2221068237c8STej Parkash 
2222068237c8STej Parkash 		data_collected = (uint8_t *)data_ptr -
2223068237c8STej Parkash 				 ((uint8_t *)((uint8_t *)ha->fw_dump +
2224068237c8STej Parkash 						ha->fw_dump_tmplt_size));
2225068237c8STej Parkash skip_nxt_entry:
2226068237c8STej Parkash 		/*  next entry in the template */
2227068237c8STej Parkash 		entry_hdr = (struct qla82xx_minidump_entry_hdr *)
2228068237c8STej Parkash 				(((uint8_t *)entry_hdr) +
2229068237c8STej Parkash 				 entry_hdr->entry_size);
2230068237c8STej Parkash 	}
2231068237c8STej Parkash 
2232068237c8STej Parkash 	if ((data_collected + ha->fw_dump_tmplt_size) != ha->fw_dump_size) {
2233068237c8STej Parkash 		ql4_printk(KERN_INFO, ha,
2234068237c8STej Parkash 			   "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
2235068237c8STej Parkash 			   data_collected, ha->fw_dump_size);
2236068237c8STej Parkash 		goto md_failed;
2237068237c8STej Parkash 	}
2238068237c8STej Parkash 
2239068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
2240068237c8STej Parkash 			  __func__, i));
2241068237c8STej Parkash md_failed:
2242068237c8STej Parkash 	return rval;
2243068237c8STej Parkash }
2244068237c8STej Parkash 
2245068237c8STej Parkash /**
2246068237c8STej Parkash  * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
2247068237c8STej Parkash  * @ha: pointer to adapter structure
2248068237c8STej Parkash  **/
2249068237c8STej Parkash static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
2250068237c8STej Parkash {
2251068237c8STej Parkash 	char event_string[40];
2252068237c8STej Parkash 	char *envp[] = { event_string, NULL };
2253068237c8STej Parkash 
2254068237c8STej Parkash 	switch (code) {
2255068237c8STej Parkash 	case QL4_UEVENT_CODE_FW_DUMP:
2256068237c8STej Parkash 		snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
2257068237c8STej Parkash 			 ha->host_no);
2258068237c8STej Parkash 		break;
2259068237c8STej Parkash 	default:
2260068237c8STej Parkash 		/*do nothing*/
2261068237c8STej Parkash 		break;
2262068237c8STej Parkash 	}
2263068237c8STej Parkash 
2264068237c8STej Parkash 	kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
2265068237c8STej Parkash }
2266068237c8STej Parkash 
2267f4f5df23SVikas Chaudhary /**
2268f4f5df23SVikas Chaudhary  * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
2269f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
2270f4f5df23SVikas Chaudhary  *
2271f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
2272f4f5df23SVikas Chaudhary  **/
2273f4f5df23SVikas Chaudhary static int
2274f4f5df23SVikas Chaudhary qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
2275f4f5df23SVikas Chaudhary {
2276b25ee66fSShyam Sundar 	int rval = QLA_ERROR;
2277b25ee66fSShyam Sundar 	int i, timeout;
2278f4f5df23SVikas Chaudhary 	uint32_t old_count, count;
2279b25ee66fSShyam Sundar 	int need_reset = 0, peg_stuck = 1;
2280f4f5df23SVikas Chaudhary 
2281b25ee66fSShyam Sundar 	need_reset = qla4_8xxx_need_reset(ha);
2282f4f5df23SVikas Chaudhary 
2283f4f5df23SVikas Chaudhary 	old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2284f4f5df23SVikas Chaudhary 
2285f4f5df23SVikas Chaudhary 	for (i = 0; i < 10; i++) {
2286f4f5df23SVikas Chaudhary 		timeout = msleep_interruptible(200);
2287f4f5df23SVikas Chaudhary 		if (timeout) {
2288f4f5df23SVikas Chaudhary 			qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
2289f4f5df23SVikas Chaudhary 			   QLA82XX_DEV_FAILED);
2290b25ee66fSShyam Sundar 			return rval;
2291f4f5df23SVikas Chaudhary 		}
2292f4f5df23SVikas Chaudhary 
2293f4f5df23SVikas Chaudhary 		count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2294f4f5df23SVikas Chaudhary 		if (count != old_count)
2295b25ee66fSShyam Sundar 			peg_stuck = 0;
2296b25ee66fSShyam Sundar 	}
2297b25ee66fSShyam Sundar 
2298b25ee66fSShyam Sundar 	if (need_reset) {
2299b25ee66fSShyam Sundar 		/* We are trying to perform a recovery here. */
2300b25ee66fSShyam Sundar 		if (peg_stuck)
2301b25ee66fSShyam Sundar 			qla4_8xxx_rom_lock_recovery(ha);
2302b25ee66fSShyam Sundar 		goto dev_initialize;
2303b25ee66fSShyam Sundar 	} else  {
2304b25ee66fSShyam Sundar 		/* Start of day for this ha context. */
2305b25ee66fSShyam Sundar 		if (peg_stuck) {
2306b25ee66fSShyam Sundar 			/* Either we are the first or recovery in progress. */
2307b25ee66fSShyam Sundar 			qla4_8xxx_rom_lock_recovery(ha);
2308b25ee66fSShyam Sundar 			goto dev_initialize;
2309b25ee66fSShyam Sundar 		} else {
2310b25ee66fSShyam Sundar 			/* Firmware already running. */
2311b25ee66fSShyam Sundar 			rval = QLA_SUCCESS;
2312f4f5df23SVikas Chaudhary 			goto dev_ready;
2313f4f5df23SVikas Chaudhary 		}
2314b25ee66fSShyam Sundar 	}
2315f4f5df23SVikas Chaudhary 
2316f4f5df23SVikas Chaudhary dev_initialize:
2317f4f5df23SVikas Chaudhary 	/* set to DEV_INITIALIZING */
2318f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
2319f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
2320f4f5df23SVikas Chaudhary 
2321f4f5df23SVikas Chaudhary 	/* Driver that sets device state to initializating sets IDC version */
2322f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
2323f4f5df23SVikas Chaudhary 
2324f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_unlock(ha);
2325068237c8STej Parkash 	if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
2326068237c8STej Parkash 	    !test_and_set_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
2327068237c8STej Parkash 		if (!qla4_8xxx_collect_md_data(ha)) {
2328068237c8STej Parkash 			qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
2329068237c8STej Parkash 		} else {
2330068237c8STej Parkash 			ql4_printk(KERN_INFO, ha, "Unable to collect minidump\n");
2331068237c8STej Parkash 			clear_bit(AF_82XX_FW_DUMPED, &ha->flags);
2332068237c8STej Parkash 		}
2333068237c8STej Parkash 	}
2334f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_try_start_fw(ha);
2335f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_lock(ha);
2336f4f5df23SVikas Chaudhary 
2337f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
2338f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
2339f4f5df23SVikas Chaudhary 		qla4_8xxx_clear_drv_active(ha);
2340f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
2341f4f5df23SVikas Chaudhary 		return rval;
2342f4f5df23SVikas Chaudhary 	}
2343f4f5df23SVikas Chaudhary 
2344f4f5df23SVikas Chaudhary dev_ready:
2345f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: READY\n");
2346f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
2347f4f5df23SVikas Chaudhary 
2348b25ee66fSShyam Sundar 	return rval;
2349f4f5df23SVikas Chaudhary }
2350f4f5df23SVikas Chaudhary 
2351f4f5df23SVikas Chaudhary /**
2352f4f5df23SVikas Chaudhary  * qla4_8xxx_need_reset_handler - Code to start reset sequence
2353f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
2354f4f5df23SVikas Chaudhary  *
2355f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
2356f4f5df23SVikas Chaudhary  **/
2357f4f5df23SVikas Chaudhary static void
2358f4f5df23SVikas Chaudhary qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha)
2359f4f5df23SVikas Chaudhary {
2360f4f5df23SVikas Chaudhary 	uint32_t dev_state, drv_state, drv_active;
2361068237c8STej Parkash 	uint32_t active_mask = 0xFFFFFFFF;
2362f4f5df23SVikas Chaudhary 	unsigned long reset_timeout;
2363f4f5df23SVikas Chaudhary 
2364f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
2365f4f5df23SVikas Chaudhary 		"Performing ISP error recovery\n");
2366f4f5df23SVikas Chaudhary 
2367f4f5df23SVikas Chaudhary 	if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
2368f4f5df23SVikas Chaudhary 		qla4_8xxx_idc_unlock(ha);
2369f4f5df23SVikas Chaudhary 		ha->isp_ops->disable_intrs(ha);
2370f4f5df23SVikas Chaudhary 		qla4_8xxx_idc_lock(ha);
2371f4f5df23SVikas Chaudhary 	}
2372f4f5df23SVikas Chaudhary 
2373068237c8STej Parkash 	if (!test_bit(AF_82XX_RST_OWNER, &ha->flags)) {
2374068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2375068237c8STej Parkash 				  "%s(%ld): reset acknowledged\n",
2376068237c8STej Parkash 				  __func__, ha->host_no));
2377f4f5df23SVikas Chaudhary 		qla4_8xxx_set_rst_ready(ha);
2378068237c8STej Parkash 	} else {
2379068237c8STej Parkash 		active_mask = (~(1 << (ha->func_num * 4)));
2380068237c8STej Parkash 	}
2381f4f5df23SVikas Chaudhary 
2382f4f5df23SVikas Chaudhary 	/* wait for 10 seconds for reset ack from all functions */
2383f4f5df23SVikas Chaudhary 	reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
2384f4f5df23SVikas Chaudhary 
2385f4f5df23SVikas Chaudhary 	drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2386f4f5df23SVikas Chaudhary 	drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2387f4f5df23SVikas Chaudhary 
2388f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
2389f4f5df23SVikas Chaudhary 		"%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
2390f4f5df23SVikas Chaudhary 		__func__, ha->host_no, drv_state, drv_active);
2391f4f5df23SVikas Chaudhary 
2392068237c8STej Parkash 	while (drv_state != (drv_active & active_mask)) {
2393f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, reset_timeout)) {
2394068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
2395068237c8STej Parkash 				   "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
2396068237c8STej Parkash 				   DRIVER_NAME, drv_state, drv_active);
2397f4f5df23SVikas Chaudhary 			break;
2398f4f5df23SVikas Chaudhary 		}
2399f4f5df23SVikas Chaudhary 
2400068237c8STej Parkash 		/*
2401068237c8STej Parkash 		 * When reset_owner times out, check which functions
2402068237c8STej Parkash 		 * acked/did not ack
2403068237c8STej Parkash 		 */
2404068237c8STej Parkash 		if (test_bit(AF_82XX_RST_OWNER, &ha->flags)) {
2405068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
2406068237c8STej Parkash 				   "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
2407068237c8STej Parkash 				   __func__, ha->host_no, drv_state,
2408068237c8STej Parkash 				   drv_active);
2409068237c8STej Parkash 		}
2410f4f5df23SVikas Chaudhary 		qla4_8xxx_idc_unlock(ha);
2411f4f5df23SVikas Chaudhary 		msleep(1000);
2412f4f5df23SVikas Chaudhary 		qla4_8xxx_idc_lock(ha);
2413f4f5df23SVikas Chaudhary 
2414f4f5df23SVikas Chaudhary 		drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2415f4f5df23SVikas Chaudhary 		drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2416f4f5df23SVikas Chaudhary 	}
2417f4f5df23SVikas Chaudhary 
2418068237c8STej Parkash 	/* Clear RESET OWNER as we are not going to use it any further */
2419068237c8STej Parkash 	clear_bit(AF_82XX_RST_OWNER, &ha->flags);
2420068237c8STej Parkash 
2421f4f5df23SVikas Chaudhary 	dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2422068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
2423f4f5df23SVikas Chaudhary 		   dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
2424f4f5df23SVikas Chaudhary 
2425f4f5df23SVikas Chaudhary 	/* Force to DEV_COLD unless someone else is starting a reset */
2426f4f5df23SVikas Chaudhary 	if (dev_state != QLA82XX_DEV_INITIALIZING) {
2427f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
2428f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
2429068237c8STej Parkash 		qla4_8xxx_set_rst_ready(ha);
2430f4f5df23SVikas Chaudhary 	}
2431f4f5df23SVikas Chaudhary }
2432f4f5df23SVikas Chaudhary 
2433f4f5df23SVikas Chaudhary /**
2434f4f5df23SVikas Chaudhary  * qla4_8xxx_need_qsnt_handler - Code to start qsnt
2435f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
2436f4f5df23SVikas Chaudhary  **/
2437f4f5df23SVikas Chaudhary void
2438f4f5df23SVikas Chaudhary qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
2439f4f5df23SVikas Chaudhary {
2440f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_lock(ha);
2441f4f5df23SVikas Chaudhary 	qla4_8xxx_set_qsnt_ready(ha);
2442f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_unlock(ha);
2443f4f5df23SVikas Chaudhary }
2444f4f5df23SVikas Chaudhary 
2445f4f5df23SVikas Chaudhary /**
2446f4f5df23SVikas Chaudhary  * qla4_8xxx_device_state_handler - Adapter state machine
2447f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
2448f4f5df23SVikas Chaudhary  *
2449f4f5df23SVikas Chaudhary  * Note: IDC lock must be UNLOCKED upon entry
2450f4f5df23SVikas Chaudhary  **/
2451f4f5df23SVikas Chaudhary int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
2452f4f5df23SVikas Chaudhary {
2453f4f5df23SVikas Chaudhary 	uint32_t dev_state;
2454f4f5df23SVikas Chaudhary 	int rval = QLA_SUCCESS;
2455f4f5df23SVikas Chaudhary 	unsigned long dev_init_timeout;
2456f4f5df23SVikas Chaudhary 
2457e3f37d16SNilesh Javali 	if (!test_bit(AF_INIT_DONE, &ha->flags)) {
2458e3f37d16SNilesh Javali 		qla4_8xxx_idc_lock(ha);
2459f4f5df23SVikas Chaudhary 		qla4_8xxx_set_drv_active(ha);
2460e3f37d16SNilesh Javali 		qla4_8xxx_idc_unlock(ha);
2461e3f37d16SNilesh Javali 	}
2462f4f5df23SVikas Chaudhary 
2463f4f5df23SVikas Chaudhary 	dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2464068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
2465068237c8STej Parkash 			  dev_state, dev_state < MAX_STATES ?
2466068237c8STej Parkash 			  qdev_state[dev_state] : "Unknown"));
2467f4f5df23SVikas Chaudhary 
2468f4f5df23SVikas Chaudhary 	/* wait for 30 seconds for device to go ready */
2469f4f5df23SVikas Chaudhary 	dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
2470f4f5df23SVikas Chaudhary 
2471f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_lock(ha);
2472e3f37d16SNilesh Javali 	while (1) {
2473f4f5df23SVikas Chaudhary 
2474f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, dev_init_timeout)) {
2475068237c8STej Parkash 			ql4_printk(KERN_WARNING, ha,
2476068237c8STej Parkash 				   "%s: Device Init Failed 0x%x = %s\n",
2477068237c8STej Parkash 				   DRIVER_NAME,
2478068237c8STej Parkash 				   dev_state, dev_state < MAX_STATES ?
2479068237c8STej Parkash 				   qdev_state[dev_state] : "Unknown");
2480f4f5df23SVikas Chaudhary 			qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
2481f4f5df23SVikas Chaudhary 				QLA82XX_DEV_FAILED);
2482f4f5df23SVikas Chaudhary 		}
2483f4f5df23SVikas Chaudhary 
2484f4f5df23SVikas Chaudhary 		dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2485068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
2486068237c8STej Parkash 			   dev_state, dev_state < MAX_STATES ?
2487068237c8STej Parkash 			   qdev_state[dev_state] : "Unknown");
2488f4f5df23SVikas Chaudhary 
2489f4f5df23SVikas Chaudhary 		/* NOTE: Make sure idc unlocked upon exit of switch statement */
2490f4f5df23SVikas Chaudhary 		switch (dev_state) {
2491f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_READY:
2492f4f5df23SVikas Chaudhary 			goto exit;
2493f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_COLD:
2494f4f5df23SVikas Chaudhary 			rval = qla4_8xxx_device_bootstrap(ha);
2495f4f5df23SVikas Chaudhary 			goto exit;
2496f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_INITIALIZING:
2497f4f5df23SVikas Chaudhary 			qla4_8xxx_idc_unlock(ha);
2498f4f5df23SVikas Chaudhary 			msleep(1000);
2499e3f37d16SNilesh Javali 			qla4_8xxx_idc_lock(ha);
2500f4f5df23SVikas Chaudhary 			break;
2501f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_NEED_RESET:
2502f4f5df23SVikas Chaudhary 			if (!ql4xdontresethba) {
2503f4f5df23SVikas Chaudhary 				qla4_8xxx_need_reset_handler(ha);
2504f4f5df23SVikas Chaudhary 				/* Update timeout value after need
2505f4f5df23SVikas Chaudhary 				 * reset handler */
2506f4f5df23SVikas Chaudhary 				dev_init_timeout = jiffies +
2507f4f5df23SVikas Chaudhary 					(ha->nx_dev_init_timeout * HZ);
25089acf7533SMike Hernandez 			} else {
25099acf7533SMike Hernandez 				qla4_8xxx_idc_unlock(ha);
25109acf7533SMike Hernandez 				msleep(1000);
25119acf7533SMike Hernandez 				qla4_8xxx_idc_lock(ha);
2512f4f5df23SVikas Chaudhary 			}
2513f4f5df23SVikas Chaudhary 			break;
2514f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_NEED_QUIESCENT:
2515f4f5df23SVikas Chaudhary 			/* idc locked/unlocked in handler */
2516f4f5df23SVikas Chaudhary 			qla4_8xxx_need_qsnt_handler(ha);
2517e3f37d16SNilesh Javali 			break;
2518f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_QUIESCENT:
2519f4f5df23SVikas Chaudhary 			qla4_8xxx_idc_unlock(ha);
2520f4f5df23SVikas Chaudhary 			msleep(1000);
2521e3f37d16SNilesh Javali 			qla4_8xxx_idc_lock(ha);
2522f4f5df23SVikas Chaudhary 			break;
2523f4f5df23SVikas Chaudhary 		case QLA82XX_DEV_FAILED:
2524f4f5df23SVikas Chaudhary 			qla4_8xxx_idc_unlock(ha);
2525f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
2526f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
2527e3f37d16SNilesh Javali 			qla4_8xxx_idc_lock(ha);
2528f4f5df23SVikas Chaudhary 			goto exit;
2529f4f5df23SVikas Chaudhary 		default:
2530f4f5df23SVikas Chaudhary 			qla4_8xxx_idc_unlock(ha);
2531f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
2532f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
2533e3f37d16SNilesh Javali 			qla4_8xxx_idc_lock(ha);
2534f4f5df23SVikas Chaudhary 			goto exit;
2535f4f5df23SVikas Chaudhary 		}
2536f4f5df23SVikas Chaudhary 	}
2537f4f5df23SVikas Chaudhary exit:
2538e3f37d16SNilesh Javali 	qla4_8xxx_idc_unlock(ha);
2539f4f5df23SVikas Chaudhary 	return rval;
2540f4f5df23SVikas Chaudhary }
2541f4f5df23SVikas Chaudhary 
2542f4f5df23SVikas Chaudhary int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
2543f4f5df23SVikas Chaudhary {
2544f4f5df23SVikas Chaudhary 	int retval;
254578764999SSarang Radke 
254678764999SSarang Radke 	/* clear the interrupt */
254778764999SSarang Radke 	writel(0, &ha->qla4_8xxx_reg->host_int);
254878764999SSarang Radke 	readl(&ha->qla4_8xxx_reg->host_int);
254978764999SSarang Radke 
2550f4f5df23SVikas Chaudhary 	retval = qla4_8xxx_device_state_handler(ha);
2551f4f5df23SVikas Chaudhary 
2552f581a3f7SVikas Chaudhary 	if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
2553f4f5df23SVikas Chaudhary 		retval = qla4xxx_request_irqs(ha);
2554f581a3f7SVikas Chaudhary 
2555f4f5df23SVikas Chaudhary 	return retval;
2556f4f5df23SVikas Chaudhary }
2557f4f5df23SVikas Chaudhary 
2558f4f5df23SVikas Chaudhary /*****************************************************************************/
2559f4f5df23SVikas Chaudhary /* Flash Manipulation Routines                                               */
2560f4f5df23SVikas Chaudhary /*****************************************************************************/
2561f4f5df23SVikas Chaudhary 
2562f4f5df23SVikas Chaudhary #define OPTROM_BURST_SIZE       0x1000
2563f4f5df23SVikas Chaudhary #define OPTROM_BURST_DWORDS     (OPTROM_BURST_SIZE / 4)
2564f4f5df23SVikas Chaudhary 
2565f4f5df23SVikas Chaudhary #define FARX_DATA_FLAG	BIT_31
2566f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_CONF	0x7FFD0000
2567f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_DATA	0x7FF00000
2568f4f5df23SVikas Chaudhary 
2569f4f5df23SVikas Chaudhary static inline uint32_t
2570f4f5df23SVikas Chaudhary flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
2571f4f5df23SVikas Chaudhary {
2572f4f5df23SVikas Chaudhary 	return hw->flash_conf_off | faddr;
2573f4f5df23SVikas Chaudhary }
2574f4f5df23SVikas Chaudhary 
2575f4f5df23SVikas Chaudhary static inline uint32_t
2576f4f5df23SVikas Chaudhary flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
2577f4f5df23SVikas Chaudhary {
2578f4f5df23SVikas Chaudhary 	return hw->flash_data_off | faddr;
2579f4f5df23SVikas Chaudhary }
2580f4f5df23SVikas Chaudhary 
2581f4f5df23SVikas Chaudhary static uint32_t *
2582f4f5df23SVikas Chaudhary qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
2583f4f5df23SVikas Chaudhary     uint32_t faddr, uint32_t length)
2584f4f5df23SVikas Chaudhary {
2585f4f5df23SVikas Chaudhary 	uint32_t i;
2586f4f5df23SVikas Chaudhary 	uint32_t val;
2587f4f5df23SVikas Chaudhary 	int loops = 0;
2588f4f5df23SVikas Chaudhary 	while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
2589f4f5df23SVikas Chaudhary 		udelay(100);
2590f4f5df23SVikas Chaudhary 		cond_resched();
2591f4f5df23SVikas Chaudhary 		loops++;
2592f4f5df23SVikas Chaudhary 	}
2593f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
2594f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
2595f4f5df23SVikas Chaudhary 		return dwptr;
2596f4f5df23SVikas Chaudhary 	}
2597f4f5df23SVikas Chaudhary 
2598f4f5df23SVikas Chaudhary 	/* Dword reads to flash. */
2599f4f5df23SVikas Chaudhary 	for (i = 0; i < length/4; i++, faddr += 4) {
2600f4f5df23SVikas Chaudhary 		if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) {
2601f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
2602f4f5df23SVikas Chaudhary 			    "Do ROM fast read failed\n");
2603f4f5df23SVikas Chaudhary 			goto done_read;
2604f4f5df23SVikas Chaudhary 		}
2605f4f5df23SVikas Chaudhary 		dwptr[i] = __constant_cpu_to_le32(val);
2606f4f5df23SVikas Chaudhary 	}
2607f4f5df23SVikas Chaudhary 
2608f4f5df23SVikas Chaudhary done_read:
2609f4f5df23SVikas Chaudhary 	qla4_8xxx_rom_unlock(ha);
2610f4f5df23SVikas Chaudhary 	return dwptr;
2611f4f5df23SVikas Chaudhary }
2612f4f5df23SVikas Chaudhary 
2613f4f5df23SVikas Chaudhary /**
2614f4f5df23SVikas Chaudhary  * Address and length are byte address
2615f4f5df23SVikas Chaudhary  **/
2616f4f5df23SVikas Chaudhary static uint8_t *
2617f4f5df23SVikas Chaudhary qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
2618f4f5df23SVikas Chaudhary 		uint32_t offset, uint32_t length)
2619f4f5df23SVikas Chaudhary {
2620f4f5df23SVikas Chaudhary 	qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length);
2621f4f5df23SVikas Chaudhary 	return buf;
2622f4f5df23SVikas Chaudhary }
2623f4f5df23SVikas Chaudhary 
2624f4f5df23SVikas Chaudhary static int
2625f4f5df23SVikas Chaudhary qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
2626f4f5df23SVikas Chaudhary {
2627f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "PCI" };
2628f4f5df23SVikas Chaudhary 
2629f4f5df23SVikas Chaudhary 	/*
2630f4f5df23SVikas Chaudhary 	 * FLT-location structure resides after the last PCI region.
2631f4f5df23SVikas Chaudhary 	 */
2632f4f5df23SVikas Chaudhary 
2633f4f5df23SVikas Chaudhary 	/* Begin with sane defaults. */
2634f4f5df23SVikas Chaudhary 	loc = locations[0];
2635f4f5df23SVikas Chaudhary 	*start = FA_FLASH_LAYOUT_ADDR_82;
2636f4f5df23SVikas Chaudhary 
2637f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
2638f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
2639f4f5df23SVikas Chaudhary }
2640f4f5df23SVikas Chaudhary 
2641f4f5df23SVikas Chaudhary static void
2642f4f5df23SVikas Chaudhary qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
2643f4f5df23SVikas Chaudhary {
2644f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "FLT" };
2645f4f5df23SVikas Chaudhary 	uint16_t *wptr;
2646f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
2647f4f5df23SVikas Chaudhary 	uint32_t start;
2648f4f5df23SVikas Chaudhary 	struct qla_flt_header *flt;
2649f4f5df23SVikas Chaudhary 	struct qla_flt_region *region;
2650f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
2651f4f5df23SVikas Chaudhary 
2652f4f5df23SVikas Chaudhary 	hw->flt_region_flt = flt_addr;
2653f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
2654f4f5df23SVikas Chaudhary 	flt = (struct qla_flt_header *)ha->request_ring;
2655f4f5df23SVikas Chaudhary 	region = (struct qla_flt_region *)&flt[1];
2656f4f5df23SVikas Chaudhary 	qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
2657f4f5df23SVikas Chaudhary 			flt_addr << 2, OPTROM_BURST_SIZE);
2658f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
2659f4f5df23SVikas Chaudhary 		goto no_flash_data;
2660f4f5df23SVikas Chaudhary 	if (flt->version != __constant_cpu_to_le16(1)) {
2661f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
2662f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
2663f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
2664f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->checksum)));
2665f4f5df23SVikas Chaudhary 		goto no_flash_data;
2666f4f5df23SVikas Chaudhary 	}
2667f4f5df23SVikas Chaudhary 
2668f4f5df23SVikas Chaudhary 	cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
2669f4f5df23SVikas Chaudhary 	for (chksum = 0; cnt; cnt--)
2670f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
2671f4f5df23SVikas Chaudhary 	if (chksum) {
2672f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
2673f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
2674f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
2675f4f5df23SVikas Chaudhary 			chksum));
2676f4f5df23SVikas Chaudhary 		goto no_flash_data;
2677f4f5df23SVikas Chaudhary 	}
2678f4f5df23SVikas Chaudhary 
2679f4f5df23SVikas Chaudhary 	loc = locations[1];
2680f4f5df23SVikas Chaudhary 	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
2681f4f5df23SVikas Chaudhary 	for ( ; cnt; cnt--, region++) {
2682f4f5df23SVikas Chaudhary 		/* Store addresses as DWORD offsets. */
2683f4f5df23SVikas Chaudhary 		start = le32_to_cpu(region->start) >> 2;
2684f4f5df23SVikas Chaudhary 
2685f4f5df23SVikas Chaudhary 		DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
2686f4f5df23SVikas Chaudhary 		    "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
2687f4f5df23SVikas Chaudhary 		    le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
2688f4f5df23SVikas Chaudhary 
2689f4f5df23SVikas Chaudhary 		switch (le32_to_cpu(region->code) & 0xff) {
2690f4f5df23SVikas Chaudhary 		case FLT_REG_FDT:
2691f4f5df23SVikas Chaudhary 			hw->flt_region_fdt = start;
2692f4f5df23SVikas Chaudhary 			break;
2693f4f5df23SVikas Chaudhary 		case FLT_REG_BOOT_CODE_82:
2694f4f5df23SVikas Chaudhary 			hw->flt_region_boot = start;
2695f4f5df23SVikas Chaudhary 			break;
2696f4f5df23SVikas Chaudhary 		case FLT_REG_FW_82:
269793823956SNilesh Javali 		case FLT_REG_FW_82_1:
2698f4f5df23SVikas Chaudhary 			hw->flt_region_fw = start;
2699f4f5df23SVikas Chaudhary 			break;
2700f4f5df23SVikas Chaudhary 		case FLT_REG_BOOTLOAD_82:
2701f4f5df23SVikas Chaudhary 			hw->flt_region_bootload = start;
2702f4f5df23SVikas Chaudhary 			break;
27032a991c21SManish Rangankar 		case FLT_REG_ISCSI_PARAM:
27042a991c21SManish Rangankar 			hw->flt_iscsi_param =  start;
27052a991c21SManish Rangankar 			break;
27064549415aSLalit Chandivade 		case FLT_REG_ISCSI_CHAP:
27074549415aSLalit Chandivade 			hw->flt_region_chap =  start;
27084549415aSLalit Chandivade 			hw->flt_chap_size =  le32_to_cpu(region->size);
27094549415aSLalit Chandivade 			break;
2710f4f5df23SVikas Chaudhary 		}
2711f4f5df23SVikas Chaudhary 	}
2712f4f5df23SVikas Chaudhary 	goto done;
2713f4f5df23SVikas Chaudhary 
2714f4f5df23SVikas Chaudhary no_flash_data:
2715f4f5df23SVikas Chaudhary 	/* Use hardcoded defaults. */
2716f4f5df23SVikas Chaudhary 	loc = locations[0];
2717f4f5df23SVikas Chaudhary 
2718f4f5df23SVikas Chaudhary 	hw->flt_region_fdt      = FA_FLASH_DESCR_ADDR_82;
2719f4f5df23SVikas Chaudhary 	hw->flt_region_boot     = FA_BOOT_CODE_ADDR_82;
2720f4f5df23SVikas Chaudhary 	hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
2721f4f5df23SVikas Chaudhary 	hw->flt_region_fw       = FA_RISC_CODE_ADDR_82;
27224549415aSLalit Chandivade 	hw->flt_region_chap	= FA_FLASH_ISCSI_CHAP;
27234549415aSLalit Chandivade 	hw->flt_chap_size	= FA_FLASH_CHAP_SIZE;
27244549415aSLalit Chandivade 
2725f4f5df23SVikas Chaudhary done:
2726f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
2727f4f5df23SVikas Chaudhary 	    "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
2728f4f5df23SVikas Chaudhary 	    hw->flt_region_fdt,	hw->flt_region_boot, hw->flt_region_bootload,
2729f4f5df23SVikas Chaudhary 	    hw->flt_region_fw));
2730f4f5df23SVikas Chaudhary }
2731f4f5df23SVikas Chaudhary 
2732f4f5df23SVikas Chaudhary static void
2733f4f5df23SVikas Chaudhary qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha)
2734f4f5df23SVikas Chaudhary {
2735f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_4K       0x1000
2736f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_32K      0x8000
2737f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_64K      0x10000
2738f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "MID", "FDT" };
2739f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
2740f4f5df23SVikas Chaudhary 	uint16_t *wptr;
2741f4f5df23SVikas Chaudhary 	struct qla_fdt_layout *fdt;
27423c3e2108SVikas Chaudhary 	uint16_t mid = 0;
27433c3e2108SVikas Chaudhary 	uint16_t fid = 0;
2744f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
2745f4f5df23SVikas Chaudhary 
2746f4f5df23SVikas Chaudhary 	hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
2747f4f5df23SVikas Chaudhary 	hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
2748f4f5df23SVikas Chaudhary 
2749f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
2750f4f5df23SVikas Chaudhary 	fdt = (struct qla_fdt_layout *)ha->request_ring;
2751f4f5df23SVikas Chaudhary 	qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
2752f4f5df23SVikas Chaudhary 	    hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
2753f4f5df23SVikas Chaudhary 
2754f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
2755f4f5df23SVikas Chaudhary 		goto no_flash_data;
2756f4f5df23SVikas Chaudhary 
2757f4f5df23SVikas Chaudhary 	if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
2758f4f5df23SVikas Chaudhary 	    fdt->sig[3] != 'D')
2759f4f5df23SVikas Chaudhary 		goto no_flash_data;
2760f4f5df23SVikas Chaudhary 
2761f4f5df23SVikas Chaudhary 	for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
2762f4f5df23SVikas Chaudhary 	    cnt++)
2763f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
2764f4f5df23SVikas Chaudhary 
2765f4f5df23SVikas Chaudhary 	if (chksum) {
2766f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
2767f4f5df23SVikas Chaudhary 		    "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
2768f4f5df23SVikas Chaudhary 		    le16_to_cpu(fdt->version)));
2769f4f5df23SVikas Chaudhary 		goto no_flash_data;
2770f4f5df23SVikas Chaudhary 	}
2771f4f5df23SVikas Chaudhary 
2772f4f5df23SVikas Chaudhary 	loc = locations[1];
2773f4f5df23SVikas Chaudhary 	mid = le16_to_cpu(fdt->man_id);
2774f4f5df23SVikas Chaudhary 	fid = le16_to_cpu(fdt->id);
2775f4f5df23SVikas Chaudhary 	hw->fdt_wrt_disable = fdt->wrt_disable_bits;
2776f4f5df23SVikas Chaudhary 	hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
2777f4f5df23SVikas Chaudhary 	hw->fdt_block_size = le32_to_cpu(fdt->block_size);
2778f4f5df23SVikas Chaudhary 
2779f4f5df23SVikas Chaudhary 	if (fdt->unprotect_sec_cmd) {
2780f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
2781f4f5df23SVikas Chaudhary 		    fdt->unprotect_sec_cmd);
2782f4f5df23SVikas Chaudhary 		hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
2783f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
2784f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0336);
2785f4f5df23SVikas Chaudhary 	}
2786f4f5df23SVikas Chaudhary 	goto done;
2787f4f5df23SVikas Chaudhary 
2788f4f5df23SVikas Chaudhary no_flash_data:
2789f4f5df23SVikas Chaudhary 	loc = locations[0];
2790f4f5df23SVikas Chaudhary 	hw->fdt_block_size = FLASH_BLK_SIZE_64K;
2791f4f5df23SVikas Chaudhary done:
2792f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
2793f4f5df23SVikas Chaudhary 		"pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
2794f4f5df23SVikas Chaudhary 		hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
2795f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
2796f4f5df23SVikas Chaudhary 		hw->fdt_block_size));
2797f4f5df23SVikas Chaudhary }
2798f4f5df23SVikas Chaudhary 
2799f4f5df23SVikas Chaudhary static void
2800f4f5df23SVikas Chaudhary qla4_8xxx_get_idc_param(struct scsi_qla_host *ha)
2801f4f5df23SVikas Chaudhary {
2802f4f5df23SVikas Chaudhary #define QLA82XX_IDC_PARAM_ADDR      0x003e885c
2803f4f5df23SVikas Chaudhary 	uint32_t *wptr;
2804f4f5df23SVikas Chaudhary 
2805f4f5df23SVikas Chaudhary 	if (!is_qla8022(ha))
2806f4f5df23SVikas Chaudhary 		return;
2807f4f5df23SVikas Chaudhary 	wptr = (uint32_t *)ha->request_ring;
2808f4f5df23SVikas Chaudhary 	qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
2809f4f5df23SVikas Chaudhary 			QLA82XX_IDC_PARAM_ADDR , 8);
2810f4f5df23SVikas Chaudhary 
2811f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
2812f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
2813f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
2814f4f5df23SVikas Chaudhary 	} else {
2815f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
2816f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = le32_to_cpu(*wptr);
2817f4f5df23SVikas Chaudhary 	}
2818f4f5df23SVikas Chaudhary 
2819f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
2820f4f5df23SVikas Chaudhary 		"ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
2821f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
2822f4f5df23SVikas Chaudhary 		"ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
2823f4f5df23SVikas Chaudhary 	return;
2824f4f5df23SVikas Chaudhary }
2825f4f5df23SVikas Chaudhary 
2826f4f5df23SVikas Chaudhary int
2827f4f5df23SVikas Chaudhary qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
2828f4f5df23SVikas Chaudhary {
2829f4f5df23SVikas Chaudhary 	int ret;
2830f4f5df23SVikas Chaudhary 	uint32_t flt_addr;
2831f4f5df23SVikas Chaudhary 
2832f4f5df23SVikas Chaudhary 	ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
2833f4f5df23SVikas Chaudhary 	if (ret != QLA_SUCCESS)
2834f4f5df23SVikas Chaudhary 		return ret;
2835f4f5df23SVikas Chaudhary 
2836f4f5df23SVikas Chaudhary 	qla4_8xxx_get_flt_info(ha, flt_addr);
2837f4f5df23SVikas Chaudhary 	qla4_8xxx_get_fdt_info(ha);
2838f4f5df23SVikas Chaudhary 	qla4_8xxx_get_idc_param(ha);
2839f4f5df23SVikas Chaudhary 
2840f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
2841f4f5df23SVikas Chaudhary }
2842f4f5df23SVikas Chaudhary 
2843f4f5df23SVikas Chaudhary /**
2844f4f5df23SVikas Chaudhary  * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
2845f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
2846f4f5df23SVikas Chaudhary  *
2847f4f5df23SVikas Chaudhary  * Remarks:
2848f4f5df23SVikas Chaudhary  * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
2849f4f5df23SVikas Chaudhary  * not be available after successful return.  Driver must cleanup potential
2850f4f5df23SVikas Chaudhary  * outstanding I/O's after calling this funcion.
2851f4f5df23SVikas Chaudhary  **/
2852f4f5df23SVikas Chaudhary int
2853f4f5df23SVikas Chaudhary qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
2854f4f5df23SVikas Chaudhary {
2855f4f5df23SVikas Chaudhary 	int status;
2856f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2857f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
2858f4f5df23SVikas Chaudhary 
2859f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2860f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2861f4f5df23SVikas Chaudhary 
2862f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_STOP_FW;
2863f4f5df23SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
2864f4f5df23SVikas Chaudhary 	    &mbox_cmd[0], &mbox_sts[0]);
2865f4f5df23SVikas Chaudhary 
2866f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
2867f4f5df23SVikas Chaudhary 	    __func__, status));
2868f4f5df23SVikas Chaudhary 	return status;
2869f4f5df23SVikas Chaudhary }
2870f4f5df23SVikas Chaudhary 
2871f4f5df23SVikas Chaudhary /**
2872f4f5df23SVikas Chaudhary  * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands.
2873f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
2874f4f5df23SVikas Chaudhary  **/
2875f4f5df23SVikas Chaudhary int
2876f4f5df23SVikas Chaudhary qla4_8xxx_isp_reset(struct scsi_qla_host *ha)
2877f4f5df23SVikas Chaudhary {
2878f4f5df23SVikas Chaudhary 	int rval;
2879f4f5df23SVikas Chaudhary 	uint32_t dev_state;
2880f4f5df23SVikas Chaudhary 
2881f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_lock(ha);
2882f4f5df23SVikas Chaudhary 	dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2883f4f5df23SVikas Chaudhary 
2884f4f5df23SVikas Chaudhary 	if (dev_state == QLA82XX_DEV_READY) {
2885f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
2886f4f5df23SVikas Chaudhary 		qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
2887f4f5df23SVikas Chaudhary 		    QLA82XX_DEV_NEED_RESET);
2888068237c8STej Parkash 		set_bit(AF_82XX_RST_OWNER, &ha->flags);
2889f4f5df23SVikas Chaudhary 	} else
2890f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
2891f4f5df23SVikas Chaudhary 
2892f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_unlock(ha);
2893f4f5df23SVikas Chaudhary 
2894f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_device_state_handler(ha);
2895f4f5df23SVikas Chaudhary 
2896f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_lock(ha);
2897f4f5df23SVikas Chaudhary 	qla4_8xxx_clear_rst_ready(ha);
2898f4f5df23SVikas Chaudhary 	qla4_8xxx_idc_unlock(ha);
2899f4f5df23SVikas Chaudhary 
2900068237c8STej Parkash 	if (rval == QLA_SUCCESS) {
2901068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_8xxx_isp_reset\n");
290221033639SNilesh Javali 		clear_bit(AF_FW_RECOVERY, &ha->flags);
2903068237c8STej Parkash 	}
290421033639SNilesh Javali 
2905f4f5df23SVikas Chaudhary 	return rval;
2906f4f5df23SVikas Chaudhary }
2907f4f5df23SVikas Chaudhary 
2908f4f5df23SVikas Chaudhary /**
2909f4f5df23SVikas Chaudhary  * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
2910f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
2911f4f5df23SVikas Chaudhary  *
2912f4f5df23SVikas Chaudhary  **/
2913f4f5df23SVikas Chaudhary int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
2914f4f5df23SVikas Chaudhary {
2915f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2916f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
2917f4f5df23SVikas Chaudhary 	struct mbx_sys_info *sys_info;
2918f4f5df23SVikas Chaudhary 	dma_addr_t sys_info_dma;
2919f4f5df23SVikas Chaudhary 	int status = QLA_ERROR;
2920f4f5df23SVikas Chaudhary 
2921f4f5df23SVikas Chaudhary 	sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
2922f4f5df23SVikas Chaudhary 				      &sys_info_dma, GFP_KERNEL);
2923f4f5df23SVikas Chaudhary 	if (sys_info == NULL) {
2924f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
2925f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
2926f4f5df23SVikas Chaudhary 		return status;
2927f4f5df23SVikas Chaudhary 	}
2928f4f5df23SVikas Chaudhary 
2929f4f5df23SVikas Chaudhary 	memset(sys_info, 0, sizeof(*sys_info));
2930f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2931f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2932f4f5df23SVikas Chaudhary 
2933f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
2934f4f5df23SVikas Chaudhary 	mbox_cmd[1] = LSDW(sys_info_dma);
2935f4f5df23SVikas Chaudhary 	mbox_cmd[2] = MSDW(sys_info_dma);
2936f4f5df23SVikas Chaudhary 	mbox_cmd[4] = sizeof(*sys_info);
2937f4f5df23SVikas Chaudhary 
2938f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
2939f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
2940f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
2941f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
2942f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
2943f4f5df23SVikas Chaudhary 	}
2944f4f5df23SVikas Chaudhary 
29452ccdf0dcSVikas Chaudhary 	/* Make sure we receive the minimum required data to cache internally */
29462ccdf0dcSVikas Chaudhary 	if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
2947f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
2948f4f5df23SVikas Chaudhary 		    " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
2949f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
2950f4f5df23SVikas Chaudhary 
2951f4f5df23SVikas Chaudhary 	}
2952f4f5df23SVikas Chaudhary 
2953f4f5df23SVikas Chaudhary 	/* Save M.A.C. address & serial_number */
29542a991c21SManish Rangankar 	ha->port_num = sys_info->port_num;
2955f4f5df23SVikas Chaudhary 	memcpy(ha->my_mac, &sys_info->mac_addr[0],
2956f4f5df23SVikas Chaudhary 	    min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
2957f4f5df23SVikas Chaudhary 	memcpy(ha->serial_number, &sys_info->serial_number,
2958f4f5df23SVikas Chaudhary 	    min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
295991ec7cecSVikas Chaudhary 	memcpy(ha->model_name, &sys_info->board_id_str,
296091ec7cecSVikas Chaudhary 	       min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
296191ec7cecSVikas Chaudhary 	ha->phy_port_cnt = sys_info->phys_port_cnt;
296291ec7cecSVikas Chaudhary 	ha->phy_port_num = sys_info->port_num;
296391ec7cecSVikas Chaudhary 	ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
2964f4f5df23SVikas Chaudhary 
2965f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: "
2966f4f5df23SVikas Chaudhary 	    "mac %02x:%02x:%02x:%02x:%02x:%02x "
2967f4f5df23SVikas Chaudhary 	    "serial %s\n", ha->host_no, __func__,
2968f4f5df23SVikas Chaudhary 	    ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
2969f4f5df23SVikas Chaudhary 	    ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
2970f4f5df23SVikas Chaudhary 	    ha->serial_number));
2971f4f5df23SVikas Chaudhary 
2972f4f5df23SVikas Chaudhary 	status = QLA_SUCCESS;
2973f4f5df23SVikas Chaudhary 
2974f4f5df23SVikas Chaudhary exit_validate_mac82:
2975f4f5df23SVikas Chaudhary 	dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
2976f4f5df23SVikas Chaudhary 			  sys_info_dma);
2977f4f5df23SVikas Chaudhary 	return status;
2978f4f5df23SVikas Chaudhary }
2979f4f5df23SVikas Chaudhary 
2980f4f5df23SVikas Chaudhary /* Interrupt handling helpers. */
2981f4f5df23SVikas Chaudhary 
2982f4f5df23SVikas Chaudhary static int
2983f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
2984f4f5df23SVikas Chaudhary {
2985f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2986f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
2987f4f5df23SVikas Chaudhary 
2988f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
2989f4f5df23SVikas Chaudhary 
2990f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2991f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2992f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
2993f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_ENABLE;
2994f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
2995f4f5df23SVikas Chaudhary 		&mbox_sts[0]) != QLA_SUCCESS) {
2996f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
2997f4f5df23SVikas Chaudhary 		    "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
2998f4f5df23SVikas Chaudhary 		    __func__, mbox_sts[0]));
2999f4f5df23SVikas Chaudhary 		return QLA_ERROR;
3000f4f5df23SVikas Chaudhary 	}
3001f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3002f4f5df23SVikas Chaudhary }
3003f4f5df23SVikas Chaudhary 
3004f4f5df23SVikas Chaudhary static int
3005f4f5df23SVikas Chaudhary qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
3006f4f5df23SVikas Chaudhary {
3007f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
3008f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
3009f4f5df23SVikas Chaudhary 
3010f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
3011f4f5df23SVikas Chaudhary 
3012f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
3013f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
3014f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
3015f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_DISABLE;
3016f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
3017f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
3018f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
3019f4f5df23SVikas Chaudhary 			"%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
3020f4f5df23SVikas Chaudhary 			__func__, mbox_sts[0]));
3021f4f5df23SVikas Chaudhary 		return QLA_ERROR;
3022f4f5df23SVikas Chaudhary 	}
3023f4f5df23SVikas Chaudhary 
3024f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3025f4f5df23SVikas Chaudhary }
3026f4f5df23SVikas Chaudhary 
3027f4f5df23SVikas Chaudhary void
3028f4f5df23SVikas Chaudhary qla4_8xxx_enable_intrs(struct scsi_qla_host *ha)
3029f4f5df23SVikas Chaudhary {
3030f4f5df23SVikas Chaudhary 	qla4_8xxx_mbx_intr_enable(ha);
3031f4f5df23SVikas Chaudhary 
3032f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
3033f4f5df23SVikas Chaudhary 	/* BIT 10 - reset */
3034f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
3035f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
3036f4f5df23SVikas Chaudhary 	set_bit(AF_INTERRUPTS_ON, &ha->flags);
3037f4f5df23SVikas Chaudhary }
3038f4f5df23SVikas Chaudhary 
3039f4f5df23SVikas Chaudhary void
3040f4f5df23SVikas Chaudhary qla4_8xxx_disable_intrs(struct scsi_qla_host *ha)
3041f4f5df23SVikas Chaudhary {
30425fa8b573SSarang Radke 	if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
3043f4f5df23SVikas Chaudhary 		qla4_8xxx_mbx_intr_disable(ha);
3044f4f5df23SVikas Chaudhary 
3045f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
3046f4f5df23SVikas Chaudhary 	/* BIT 10 - set */
3047f4f5df23SVikas Chaudhary 	qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
3048f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
3049f4f5df23SVikas Chaudhary }
3050f4f5df23SVikas Chaudhary 
3051f4f5df23SVikas Chaudhary struct ql4_init_msix_entry {
3052f4f5df23SVikas Chaudhary 	uint16_t entry;
3053f4f5df23SVikas Chaudhary 	uint16_t index;
3054f4f5df23SVikas Chaudhary 	const char *name;
3055f4f5df23SVikas Chaudhary 	irq_handler_t handler;
3056f4f5df23SVikas Chaudhary };
3057f4f5df23SVikas Chaudhary 
3058f4f5df23SVikas Chaudhary static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
3059f4f5df23SVikas Chaudhary 	{ QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
3060f4f5df23SVikas Chaudhary 	    "qla4xxx (default)",
3061f4f5df23SVikas Chaudhary 	    (irq_handler_t)qla4_8xxx_default_intr_handler },
3062f4f5df23SVikas Chaudhary 	{ QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
3063f4f5df23SVikas Chaudhary 	    "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
3064f4f5df23SVikas Chaudhary };
3065f4f5df23SVikas Chaudhary 
3066f4f5df23SVikas Chaudhary void
3067f4f5df23SVikas Chaudhary qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
3068f4f5df23SVikas Chaudhary {
3069f4f5df23SVikas Chaudhary 	int i;
3070f4f5df23SVikas Chaudhary 	struct ql4_msix_entry *qentry;
3071f4f5df23SVikas Chaudhary 
3072f4f5df23SVikas Chaudhary 	for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
3073f4f5df23SVikas Chaudhary 		qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
3074f4f5df23SVikas Chaudhary 		if (qentry->have_irq) {
3075f4f5df23SVikas Chaudhary 			free_irq(qentry->msix_vector, ha);
3076f4f5df23SVikas Chaudhary 			DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
3077f4f5df23SVikas Chaudhary 				__func__, qla4_8xxx_msix_entries[i].name));
3078f4f5df23SVikas Chaudhary 		}
3079f4f5df23SVikas Chaudhary 	}
3080f4f5df23SVikas Chaudhary 	pci_disable_msix(ha->pdev);
3081f4f5df23SVikas Chaudhary 	clear_bit(AF_MSIX_ENABLED, &ha->flags);
3082f4f5df23SVikas Chaudhary }
3083f4f5df23SVikas Chaudhary 
3084f4f5df23SVikas Chaudhary int
3085f4f5df23SVikas Chaudhary qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
3086f4f5df23SVikas Chaudhary {
3087f4f5df23SVikas Chaudhary 	int i, ret;
3088f4f5df23SVikas Chaudhary 	struct msix_entry entries[QLA_MSIX_ENTRIES];
3089f4f5df23SVikas Chaudhary 	struct ql4_msix_entry *qentry;
3090f4f5df23SVikas Chaudhary 
3091f4f5df23SVikas Chaudhary 	for (i = 0; i < QLA_MSIX_ENTRIES; i++)
3092f4f5df23SVikas Chaudhary 		entries[i].entry = qla4_8xxx_msix_entries[i].entry;
3093f4f5df23SVikas Chaudhary 
3094f4f5df23SVikas Chaudhary 	ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
3095f4f5df23SVikas Chaudhary 	if (ret) {
3096f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
3097f4f5df23SVikas Chaudhary 		    "MSI-X: Failed to enable support -- %d/%d\n",
3098f4f5df23SVikas Chaudhary 		    QLA_MSIX_ENTRIES, ret);
3099f4f5df23SVikas Chaudhary 		goto msix_out;
3100f4f5df23SVikas Chaudhary 	}
3101f4f5df23SVikas Chaudhary 	set_bit(AF_MSIX_ENABLED, &ha->flags);
3102f4f5df23SVikas Chaudhary 
3103f4f5df23SVikas Chaudhary 	for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
3104f4f5df23SVikas Chaudhary 		qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
3105f4f5df23SVikas Chaudhary 		qentry->msix_vector = entries[i].vector;
3106f4f5df23SVikas Chaudhary 		qentry->msix_entry = entries[i].entry;
3107f4f5df23SVikas Chaudhary 		qentry->have_irq = 0;
3108f4f5df23SVikas Chaudhary 		ret = request_irq(qentry->msix_vector,
3109f4f5df23SVikas Chaudhary 		    qla4_8xxx_msix_entries[i].handler, 0,
3110f4f5df23SVikas Chaudhary 		    qla4_8xxx_msix_entries[i].name, ha);
3111f4f5df23SVikas Chaudhary 		if (ret) {
3112f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
3113f4f5df23SVikas Chaudhary 			    "MSI-X: Unable to register handler -- %x/%d.\n",
3114f4f5df23SVikas Chaudhary 			    qla4_8xxx_msix_entries[i].index, ret);
3115f4f5df23SVikas Chaudhary 			qla4_8xxx_disable_msix(ha);
3116f4f5df23SVikas Chaudhary 			goto msix_out;
3117f4f5df23SVikas Chaudhary 		}
3118f4f5df23SVikas Chaudhary 		qentry->have_irq = 1;
3119f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
3120f4f5df23SVikas Chaudhary 			__func__, qla4_8xxx_msix_entries[i].name));
3121f4f5df23SVikas Chaudhary 	}
3122f4f5df23SVikas Chaudhary msix_out:
3123f4f5df23SVikas Chaudhary 	return ret;
3124f4f5df23SVikas Chaudhary }
3125