xref: /openbmc/linux/drivers/scsi/qla4xxx/ql4_nx.c (revision 3627668c)
1e3976af5SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2f4f5df23SVikas Chaudhary /*
3f4f5df23SVikas Chaudhary  * QLogic iSCSI HBA Driver
44a4f51e9SVikas Chaudhary  * Copyright (c)  2003-2013 QLogic Corporation
5f4f5df23SVikas Chaudhary  */
6f4f5df23SVikas Chaudhary #include <linux/delay.h>
7a6751ccbSJiri Slaby #include <linux/io.h>
8f4f5df23SVikas Chaudhary #include <linux/pci.h>
9068237c8STej Parkash #include <linux/ratelimit.h>
10f4f5df23SVikas Chaudhary #include "ql4_def.h"
11f4f5df23SVikas Chaudhary #include "ql4_glbl.h"
126e7b4292SVikas Chaudhary #include "ql4_inline.h"
13f4f5df23SVikas Chaudhary 
142f8e2c87SChristoph Hellwig #include <linux/io-64-nonatomic-lo-hi.h>
15797a796aSHitoshi Mitake 
16b1829789STej Parkash #define TIMEOUT_100_MS	100
17f4f5df23SVikas Chaudhary #define MASK(n)		DMA_BIT_MASK(n)
18f4f5df23SVikas Chaudhary #define MN_WIN(addr)	(((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
19f4f5df23SVikas Chaudhary #define OCM_WIN(addr)	(((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
20f4f5df23SVikas Chaudhary #define MS_WIN(addr)	(addr & 0x0ffc0000)
21f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MN_2M	(0)
22f4f5df23SVikas Chaudhary #define QLA82XX_PCI_MS_2M	(0x80000)
23f4f5df23SVikas Chaudhary #define QLA82XX_PCI_OCM0_2M	(0xc0000)
24f4f5df23SVikas Chaudhary #define VALID_OCM_ADDR(addr)	(((addr) & 0x3f800) != 0x3f800)
25f4f5df23SVikas Chaudhary #define GET_MEM_OFFS_2M(addr)	(addr & MASK(18))
26f4f5df23SVikas Chaudhary 
27f4f5df23SVikas Chaudhary /* CRB window related */
28f4f5df23SVikas Chaudhary #define CRB_BLK(off)	((off >> 20) & 0x3f)
29f4f5df23SVikas Chaudhary #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
30f4f5df23SVikas Chaudhary #define CRB_WINDOW_2M	(0x130060)
317664a1fdSVikas Chaudhary #define CRB_HI(off)	((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
32f4f5df23SVikas Chaudhary 			((off) & 0xf0000))
33f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
34f4f5df23SVikas Chaudhary #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
35f4f5df23SVikas Chaudhary #define CRB_INDIRECT_2M			(0x1e0000UL)
36f4f5df23SVikas Chaudhary 
37f4f5df23SVikas Chaudhary static inline void __iomem *
38f4f5df23SVikas Chaudhary qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
39f4f5df23SVikas Chaudhary {
40f4f5df23SVikas Chaudhary 	if ((off < ha->first_page_group_end) &&
41f4f5df23SVikas Chaudhary 	    (off >= ha->first_page_group_start))
42f4f5df23SVikas Chaudhary 		return (void __iomem *)(ha->nx_pcibase + off);
43f4f5df23SVikas Chaudhary 
44f4f5df23SVikas Chaudhary 	return NULL;
45f4f5df23SVikas Chaudhary }
46f4f5df23SVikas Chaudhary 
47bb83e59dSBart Van Assche static const int MD_MIU_TEST_AGT_RDDATA[] = { 0x410000A8,
48bb83e59dSBart Van Assche 				0x410000AC, 0x410000B8, 0x410000BC };
49f4f5df23SVikas Chaudhary #define MAX_CRB_XFORM 60
50f4f5df23SVikas Chaudhary static unsigned long crb_addr_xform[MAX_CRB_XFORM];
51f4f5df23SVikas Chaudhary static int qla4_8xxx_crb_table_initialized;
52f4f5df23SVikas Chaudhary 
53f4f5df23SVikas Chaudhary #define qla4_8xxx_crb_addr_transform(name) \
54f4f5df23SVikas Chaudhary 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
55f4f5df23SVikas Chaudhary 	 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
56f4f5df23SVikas Chaudhary static void
57f8086f4fSVikas Chaudhary qla4_82xx_crb_addr_transform_setup(void)
58f4f5df23SVikas Chaudhary {
59f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(XDMA);
60f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(TIMR);
61f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SRE);
62f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN3);
63f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN2);
64f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN1);
65f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQN0);
66f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS3);
67f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS2);
68f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS1);
69f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SQS0);
70f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX7);
71f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX6);
72f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX5);
73f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX4);
74f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX3);
75f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX2);
76f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX1);
77f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(RPMX0);
78f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(ROMUSB);
79f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SN);
80f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMN);
81f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(QMS);
82f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGNI);
83f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGND);
84f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN3);
85f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN2);
86f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN1);
87f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGN0);
88f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSI);
89f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGSD);
90f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS3);
91f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS2);
92f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS1);
93f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PGS0);
94f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PS);
95f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(PH);
96f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(NIU);
97f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2Q);
98f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(EG);
99f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MN);
100f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(MS);
101f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS2);
102f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS1);
103f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAS0);
104f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(CAM);
105f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C1);
106f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(C2C0);
107f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(SMB);
108f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(OCM0);
109f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_addr_transform(I2C0);
110f4f5df23SVikas Chaudhary 
111f4f5df23SVikas Chaudhary 	qla4_8xxx_crb_table_initialized = 1;
112f4f5df23SVikas Chaudhary }
113f4f5df23SVikas Chaudhary 
114f4f5df23SVikas Chaudhary static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
115f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },		/* 0: PCI */
116f4f5df23SVikas Chaudhary 	{{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
117f4f5df23SVikas Chaudhary 		{1, 0x0110000, 0x0120000, 0x130000},
118f4f5df23SVikas Chaudhary 		{1, 0x0120000, 0x0122000, 0x124000},
119f4f5df23SVikas Chaudhary 		{1, 0x0130000, 0x0132000, 0x126000},
120f4f5df23SVikas Chaudhary 		{1, 0x0140000, 0x0142000, 0x128000},
121f4f5df23SVikas Chaudhary 		{1, 0x0150000, 0x0152000, 0x12a000},
122f4f5df23SVikas Chaudhary 		{1, 0x0160000, 0x0170000, 0x110000},
123f4f5df23SVikas Chaudhary 		{1, 0x0170000, 0x0172000, 0x12e000},
124f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
125f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
126f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
127f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
128f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
129f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
130f4f5df23SVikas Chaudhary 		{1, 0x01e0000, 0x01e0800, 0x122000},
131f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
132f4f5df23SVikas Chaudhary 	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
133f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	    /* 3: */
134f4f5df23SVikas Chaudhary 	{{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
135f4f5df23SVikas Chaudhary 	{{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
136f4f5df23SVikas Chaudhary 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
137f4f5df23SVikas Chaudhary 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
138f4f5df23SVikas Chaudhary 	{{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
139f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
140f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
141f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
142f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
143f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
144f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
145f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
146f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
147f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
148f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
149f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
150f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
151f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
152f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
153f4f5df23SVikas Chaudhary 		{1, 0x08f0000, 0x08f2000, 0x172000} } },
154f4f5df23SVikas Chaudhary 	{{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
155f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
156f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
157f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
158f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
159f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
160f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
161f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
162f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
163f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
164f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
165f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
166f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
167f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
168f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
169f4f5df23SVikas Chaudhary 		{1, 0x09f0000, 0x09f2000, 0x176000} } },
170f4f5df23SVikas Chaudhary 	{{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
171f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
172f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
173f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
174f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
175f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
176f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
177f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
178f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
179f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
180f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
181f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
182f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
183f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
184f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
185f4f5df23SVikas Chaudhary 		{1, 0x0af0000, 0x0af2000, 0x17a000} } },
186f4f5df23SVikas Chaudhary 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
187f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
188f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
189f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
190f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
191f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
192f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
193f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
194f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
195f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
196f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
197f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
198f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
199f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
200f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
201f4f5df23SVikas Chaudhary 		{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
202f4f5df23SVikas Chaudhary 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
203f4f5df23SVikas Chaudhary 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
204f4f5df23SVikas Chaudhary 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
205f4f5df23SVikas Chaudhary 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
206f4f5df23SVikas Chaudhary 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
207f4f5df23SVikas Chaudhary 	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
208f4f5df23SVikas Chaudhary 	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
209f4f5df23SVikas Chaudhary 	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
210f4f5df23SVikas Chaudhary 	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
211f4f5df23SVikas Chaudhary 	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
212f4f5df23SVikas Chaudhary 	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
213f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 23: */
214f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 24: */
215f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 25: */
216f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 26: */
217f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 27: */
218f4f5df23SVikas Chaudhary 	{{{0, 0,         0,         0} } },	/* 28: */
219f4f5df23SVikas Chaudhary 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
220f4f5df23SVikas Chaudhary 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
221f4f5df23SVikas Chaudhary 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
222f4f5df23SVikas Chaudhary 	{{{0} } },				/* 32: PCI */
223f4f5df23SVikas Chaudhary 	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
224f4f5df23SVikas Chaudhary 		{1, 0x2110000, 0x2120000, 0x130000},
225f4f5df23SVikas Chaudhary 		{1, 0x2120000, 0x2122000, 0x124000},
226f4f5df23SVikas Chaudhary 		{1, 0x2130000, 0x2132000, 0x126000},
227f4f5df23SVikas Chaudhary 		{1, 0x2140000, 0x2142000, 0x128000},
228f4f5df23SVikas Chaudhary 		{1, 0x2150000, 0x2152000, 0x12a000},
229f4f5df23SVikas Chaudhary 		{1, 0x2160000, 0x2170000, 0x110000},
230f4f5df23SVikas Chaudhary 		{1, 0x2170000, 0x2172000, 0x12e000},
231f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
232f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
233f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
234f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
235f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
236f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
237f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000},
238f4f5df23SVikas Chaudhary 		{0, 0x0000000, 0x0000000, 0x000000} } },
239f4f5df23SVikas Chaudhary 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
240f4f5df23SVikas Chaudhary 	{{{0} } },				/* 35: */
241f4f5df23SVikas Chaudhary 	{{{0} } },				/* 36: */
242f4f5df23SVikas Chaudhary 	{{{0} } },				/* 37: */
243f4f5df23SVikas Chaudhary 	{{{0} } },				/* 38: */
244f4f5df23SVikas Chaudhary 	{{{0} } },				/* 39: */
245f4f5df23SVikas Chaudhary 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
246f4f5df23SVikas Chaudhary 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
247f4f5df23SVikas Chaudhary 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
248f4f5df23SVikas Chaudhary 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
249f4f5df23SVikas Chaudhary 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
250f4f5df23SVikas Chaudhary 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
251f4f5df23SVikas Chaudhary 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
252f4f5df23SVikas Chaudhary 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
253f4f5df23SVikas Chaudhary 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
254f4f5df23SVikas Chaudhary 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
255f4f5df23SVikas Chaudhary 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
256f4f5df23SVikas Chaudhary 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
257f4f5df23SVikas Chaudhary 	{{{0} } },				/* 52: */
258f4f5df23SVikas Chaudhary 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
259f4f5df23SVikas Chaudhary 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
260f4f5df23SVikas Chaudhary 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
261f4f5df23SVikas Chaudhary 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
262f4f5df23SVikas Chaudhary 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
263f4f5df23SVikas Chaudhary 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
264f4f5df23SVikas Chaudhary 	{{{0} } },				/* 59: I2C0 */
265f4f5df23SVikas Chaudhary 	{{{0} } },				/* 60: I2C1 */
266f4f5df23SVikas Chaudhary 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
267f4f5df23SVikas Chaudhary 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
268f4f5df23SVikas Chaudhary 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
269f4f5df23SVikas Chaudhary };
270f4f5df23SVikas Chaudhary 
271f4f5df23SVikas Chaudhary /*
272f4f5df23SVikas Chaudhary  * top 12 bits of crb internal address (hub, agent)
273f4f5df23SVikas Chaudhary  */
2747664a1fdSVikas Chaudhary static unsigned qla4_82xx_crb_hub_agt[64] = {
275f4f5df23SVikas Chaudhary 	0,
276f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
277f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
278f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
279f4f5df23SVikas Chaudhary 	0,
280f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
281f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
282f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
283f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
284f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
285f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
286f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
287f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
288f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
289f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
290f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
291f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
292f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
293f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
294f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
295f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
296f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
297f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
298f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
299f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
300f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
301f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
302f4f5df23SVikas Chaudhary 	0,
303f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
304f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
305f4f5df23SVikas Chaudhary 	0,
306f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
307f4f5df23SVikas Chaudhary 	0,
308f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
309f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
310f4f5df23SVikas Chaudhary 	0,
311f4f5df23SVikas Chaudhary 	0,
312f4f5df23SVikas Chaudhary 	0,
313f4f5df23SVikas Chaudhary 	0,
314f4f5df23SVikas Chaudhary 	0,
315f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
316f4f5df23SVikas Chaudhary 	0,
317f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
318f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
319f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
320f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
321f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
322f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
323f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
324f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
325f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
326f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
327f4f5df23SVikas Chaudhary 	0,
328f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
329f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
330f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
331f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
332f4f5df23SVikas Chaudhary 	0,
333f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
334f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
335f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
336f4f5df23SVikas Chaudhary 	0,
337f4f5df23SVikas Chaudhary 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
338f4f5df23SVikas Chaudhary 	0,
339f4f5df23SVikas Chaudhary };
340f4f5df23SVikas Chaudhary 
341f4f5df23SVikas Chaudhary /* Device states */
342f4f5df23SVikas Chaudhary static char *qdev_state[] = {
343f4f5df23SVikas Chaudhary 	"Unknown",
344f4f5df23SVikas Chaudhary 	"Cold",
345f4f5df23SVikas Chaudhary 	"Initializing",
346f4f5df23SVikas Chaudhary 	"Ready",
347f4f5df23SVikas Chaudhary 	"Need Reset",
348f4f5df23SVikas Chaudhary 	"Need Quiescent",
349f4f5df23SVikas Chaudhary 	"Failed",
350f4f5df23SVikas Chaudhary 	"Quiescent",
351f4f5df23SVikas Chaudhary };
352f4f5df23SVikas Chaudhary 
353f4f5df23SVikas Chaudhary /*
354f4f5df23SVikas Chaudhary  * In: 'off' is offset from CRB space in 128M pci map
355f4f5df23SVikas Chaudhary  * Out: 'off' is 2M pci map addr
356f4f5df23SVikas Chaudhary  * side effect: lock crb window
357f4f5df23SVikas Chaudhary  */
358f4f5df23SVikas Chaudhary static void
359f8086f4fSVikas Chaudhary qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
360f4f5df23SVikas Chaudhary {
361f4f5df23SVikas Chaudhary 	u32 win_read;
362f4f5df23SVikas Chaudhary 
363f4f5df23SVikas Chaudhary 	ha->crb_win = CRB_HI(*off);
364f4f5df23SVikas Chaudhary 	writel(ha->crb_win,
365f4f5df23SVikas Chaudhary 		(void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
366f4f5df23SVikas Chaudhary 
367f4f5df23SVikas Chaudhary 	/* Read back value to make sure write has gone through before trying
368f4f5df23SVikas Chaudhary 	* to use it. */
369f4f5df23SVikas Chaudhary 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
370f4f5df23SVikas Chaudhary 	if (win_read != ha->crb_win) {
371f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
372f4f5df23SVikas Chaudhary 		    "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
373f4f5df23SVikas Chaudhary 		    " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
374f4f5df23SVikas Chaudhary 	}
375f4f5df23SVikas Chaudhary 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
376f4f5df23SVikas Chaudhary }
377f4f5df23SVikas Chaudhary 
378a93c3835SAhmed S. Darwish #define CRB_WIN_LOCK_TIMEOUT 100000000
379a93c3835SAhmed S. Darwish 
380a93c3835SAhmed S. Darwish /*
381a93c3835SAhmed S. Darwish  * Context: atomic
382a93c3835SAhmed S. Darwish  */
383a93c3835SAhmed S. Darwish static int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
384a93c3835SAhmed S. Darwish {
385a93c3835SAhmed S. Darwish 	int done = 0, timeout = 0;
386a93c3835SAhmed S. Darwish 
387a93c3835SAhmed S. Darwish 	while (!done) {
388a93c3835SAhmed S. Darwish 		/* acquire semaphore3 from PCI HW block */
389a93c3835SAhmed S. Darwish 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
390a93c3835SAhmed S. Darwish 		if (done == 1)
391a93c3835SAhmed S. Darwish 			break;
392a93c3835SAhmed S. Darwish 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
393a93c3835SAhmed S. Darwish 			return -1;
394a93c3835SAhmed S. Darwish 
395a93c3835SAhmed S. Darwish 		timeout++;
396a93c3835SAhmed S. Darwish 		udelay(10);
397a93c3835SAhmed S. Darwish 	}
398a93c3835SAhmed S. Darwish 	qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
399a93c3835SAhmed S. Darwish 	return 0;
400a93c3835SAhmed S. Darwish }
401a93c3835SAhmed S. Darwish 
402a93c3835SAhmed S. Darwish void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
403a93c3835SAhmed S. Darwish {
404a93c3835SAhmed S. Darwish 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
405a93c3835SAhmed S. Darwish }
406a93c3835SAhmed S. Darwish 
407f4f5df23SVikas Chaudhary void
408f8086f4fSVikas Chaudhary qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
409f4f5df23SVikas Chaudhary {
410f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
411f4f5df23SVikas Chaudhary 	int rv;
412f4f5df23SVikas Chaudhary 
413f8086f4fSVikas Chaudhary 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
414f4f5df23SVikas Chaudhary 
415f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
416f4f5df23SVikas Chaudhary 
417f4f5df23SVikas Chaudhary 	if (rv == 1) {
418f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
419f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_lock(ha);
420f8086f4fSVikas Chaudhary 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
421f4f5df23SVikas Chaudhary 	}
422f4f5df23SVikas Chaudhary 
423f4f5df23SVikas Chaudhary 	writel(data, (void __iomem *)off);
424f4f5df23SVikas Chaudhary 
425f4f5df23SVikas Chaudhary 	if (rv == 1) {
426f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_unlock(ha);
427f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
428f4f5df23SVikas Chaudhary 	}
429f4f5df23SVikas Chaudhary }
430f4f5df23SVikas Chaudhary 
43133693c7aSVikas Chaudhary uint32_t qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
432f4f5df23SVikas Chaudhary {
433f4f5df23SVikas Chaudhary 	unsigned long flags = 0;
434f4f5df23SVikas Chaudhary 	int rv;
435f4f5df23SVikas Chaudhary 	u32 data;
436f4f5df23SVikas Chaudhary 
437f8086f4fSVikas Chaudhary 	rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
438f4f5df23SVikas Chaudhary 
439f4f5df23SVikas Chaudhary 	BUG_ON(rv == -1);
440f4f5df23SVikas Chaudhary 
441f4f5df23SVikas Chaudhary 	if (rv == 1) {
442f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
443f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_lock(ha);
444f8086f4fSVikas Chaudhary 		qla4_82xx_pci_set_crbwindow_2M(ha, &off);
445f4f5df23SVikas Chaudhary 	}
446f4f5df23SVikas Chaudhary 	data = readl((void __iomem *)off);
447f4f5df23SVikas Chaudhary 
448f4f5df23SVikas Chaudhary 	if (rv == 1) {
449f8086f4fSVikas Chaudhary 		qla4_82xx_crb_win_unlock(ha);
450f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
451f4f5df23SVikas Chaudhary 	}
452f4f5df23SVikas Chaudhary 	return data;
453f4f5df23SVikas Chaudhary }
454f4f5df23SVikas Chaudhary 
455068237c8STej Parkash /* Minidump related functions */
45633693c7aSVikas Chaudhary int qla4_82xx_md_rd_32(struct scsi_qla_host *ha, uint32_t off, uint32_t *data)
457068237c8STej Parkash {
45833693c7aSVikas Chaudhary 	uint32_t win_read, off_value;
45933693c7aSVikas Chaudhary 	int rval = QLA_SUCCESS;
46033693c7aSVikas Chaudhary 
46133693c7aSVikas Chaudhary 	off_value  = off & 0xFFFF0000;
46233693c7aSVikas Chaudhary 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
46333693c7aSVikas Chaudhary 
46433693c7aSVikas Chaudhary 	/*
46533693c7aSVikas Chaudhary 	 * Read back value to make sure write has gone through before trying
46633693c7aSVikas Chaudhary 	 * to use it.
46733693c7aSVikas Chaudhary 	 */
46833693c7aSVikas Chaudhary 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
46933693c7aSVikas Chaudhary 	if (win_read != off_value) {
47033693c7aSVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
47133693c7aSVikas Chaudhary 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
47233693c7aSVikas Chaudhary 				  __func__, off_value, win_read, off));
47333693c7aSVikas Chaudhary 		rval = QLA_ERROR;
47433693c7aSVikas Chaudhary 	} else {
47533693c7aSVikas Chaudhary 		off_value  = off & 0x0000FFFF;
47633693c7aSVikas Chaudhary 		*data = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
47733693c7aSVikas Chaudhary 					       ha->nx_pcibase));
47833693c7aSVikas Chaudhary 	}
47933693c7aSVikas Chaudhary 	return rval;
48033693c7aSVikas Chaudhary }
48133693c7aSVikas Chaudhary 
48233693c7aSVikas Chaudhary int qla4_82xx_md_wr_32(struct scsi_qla_host *ha, uint32_t off, uint32_t data)
48333693c7aSVikas Chaudhary {
48433693c7aSVikas Chaudhary 	uint32_t win_read, off_value;
48533693c7aSVikas Chaudhary 	int rval = QLA_SUCCESS;
486068237c8STej Parkash 
487068237c8STej Parkash 	off_value  = off & 0xFFFF0000;
488068237c8STej Parkash 	writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
489068237c8STej Parkash 
490068237c8STej Parkash 	/* Read back value to make sure write has gone through before trying
491068237c8STej Parkash 	 * to use it.
492068237c8STej Parkash 	 */
493068237c8STej Parkash 	win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
494068237c8STej Parkash 	if (win_read != off_value) {
495068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
496068237c8STej Parkash 				  "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
497068237c8STej Parkash 				  __func__, off_value, win_read, off));
49833693c7aSVikas Chaudhary 		rval = QLA_ERROR;
49933693c7aSVikas Chaudhary 	} else {
500068237c8STej Parkash 		off_value  = off & 0x0000FFFF;
501068237c8STej Parkash 		writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
502068237c8STej Parkash 					      ha->nx_pcibase));
50333693c7aSVikas Chaudhary 	}
504068237c8STej Parkash 	return rval;
505068237c8STej Parkash }
506068237c8STej Parkash 
507f4f5df23SVikas Chaudhary #define IDC_LOCK_TIMEOUT 100000000
508f4f5df23SVikas Chaudhary 
509f4f5df23SVikas Chaudhary /**
510f8086f4fSVikas Chaudhary  * qla4_82xx_idc_lock - hw_lock
511f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
512f4f5df23SVikas Chaudhary  *
513f4f5df23SVikas Chaudhary  * General purpose lock used to synchronize access to
514f4f5df23SVikas Chaudhary  * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
515*3627668cSAhmed S. Darwish  *
516*3627668cSAhmed S. Darwish  * Context: task, can sleep
517f4f5df23SVikas Chaudhary  **/
518f8086f4fSVikas Chaudhary int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
519f4f5df23SVikas Chaudhary {
520f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
521f4f5df23SVikas Chaudhary 
522*3627668cSAhmed S. Darwish 	might_sleep();
523*3627668cSAhmed S. Darwish 
524f4f5df23SVikas Chaudhary 	while (!done) {
525f4f5df23SVikas Chaudhary 		/* acquire semaphore5 from PCI HW block */
526f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
527f4f5df23SVikas Chaudhary 		if (done == 1)
528f4f5df23SVikas Chaudhary 			break;
529f4f5df23SVikas Chaudhary 		if (timeout >= IDC_LOCK_TIMEOUT)
530f4f5df23SVikas Chaudhary 			return -1;
531f4f5df23SVikas Chaudhary 
532f4f5df23SVikas Chaudhary 		timeout++;
533*3627668cSAhmed S. Darwish 		msleep(100);
534f4f5df23SVikas Chaudhary 	}
535f4f5df23SVikas Chaudhary 	return 0;
536f4f5df23SVikas Chaudhary }
537f4f5df23SVikas Chaudhary 
538f8086f4fSVikas Chaudhary void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
539f4f5df23SVikas Chaudhary {
540f8086f4fSVikas Chaudhary 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
541f4f5df23SVikas Chaudhary }
542f4f5df23SVikas Chaudhary 
543f4f5df23SVikas Chaudhary int
544f8086f4fSVikas Chaudhary qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
545f4f5df23SVikas Chaudhary {
546f4f5df23SVikas Chaudhary 	struct crb_128M_2M_sub_block_map *m;
547f4f5df23SVikas Chaudhary 
548f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_CRB_MAX)
549f4f5df23SVikas Chaudhary 		return -1;
550f4f5df23SVikas Chaudhary 
551f4f5df23SVikas Chaudhary 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
552f4f5df23SVikas Chaudhary 		*off = (*off - QLA82XX_PCI_CAMQM) +
553f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
554f4f5df23SVikas Chaudhary 		return 0;
555f4f5df23SVikas Chaudhary 	}
556f4f5df23SVikas Chaudhary 
557f4f5df23SVikas Chaudhary 	if (*off < QLA82XX_PCI_CRBSPACE)
558f4f5df23SVikas Chaudhary 		return -1;
559f4f5df23SVikas Chaudhary 
560f4f5df23SVikas Chaudhary 	*off -= QLA82XX_PCI_CRBSPACE;
561f4f5df23SVikas Chaudhary 	/*
562f4f5df23SVikas Chaudhary 	 * Try direct map
563f4f5df23SVikas Chaudhary 	 */
564f4f5df23SVikas Chaudhary 
565f4f5df23SVikas Chaudhary 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
566f4f5df23SVikas Chaudhary 
567f4f5df23SVikas Chaudhary 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
568f4f5df23SVikas Chaudhary 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
569f4f5df23SVikas Chaudhary 		return 0;
570f4f5df23SVikas Chaudhary 	}
571f4f5df23SVikas Chaudhary 
572f4f5df23SVikas Chaudhary 	/*
573f4f5df23SVikas Chaudhary 	 * Not in direct map, use crb window
574f4f5df23SVikas Chaudhary 	 */
575f4f5df23SVikas Chaudhary 	return 1;
576f4f5df23SVikas Chaudhary }
577f4f5df23SVikas Chaudhary 
578f4f5df23SVikas Chaudhary /*
579f4f5df23SVikas Chaudhary * check memory access boundary.
580f4f5df23SVikas Chaudhary * used by test agent. support ddr access only for now
581f4f5df23SVikas Chaudhary */
582f4f5df23SVikas Chaudhary static unsigned long
583f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
584f4f5df23SVikas Chaudhary 		unsigned long long addr, int size)
585f4f5df23SVikas Chaudhary {
586de8c72daSVikas Chaudhary 	if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
587de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX) ||
588de8c72daSVikas Chaudhary 	    !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
589de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
590f4f5df23SVikas Chaudhary 	    ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
591f4f5df23SVikas Chaudhary 		return 0;
592f4f5df23SVikas Chaudhary 	}
593f4f5df23SVikas Chaudhary 	return 1;
594f4f5df23SVikas Chaudhary }
595f4f5df23SVikas Chaudhary 
5967664a1fdSVikas Chaudhary static int qla4_82xx_pci_set_window_warning_count;
597f4f5df23SVikas Chaudhary 
598f4f5df23SVikas Chaudhary static unsigned long
599f8086f4fSVikas Chaudhary qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
600f4f5df23SVikas Chaudhary {
601f4f5df23SVikas Chaudhary 	int window;
602f4f5df23SVikas Chaudhary 	u32 win_read;
603f4f5df23SVikas Chaudhary 
604de8c72daSVikas Chaudhary 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
605de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
606f4f5df23SVikas Chaudhary 		/* DDR network side */
607f4f5df23SVikas Chaudhary 		window = MN_WIN(addr);
608f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
609f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
610f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
611f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
612f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
613f4f5df23SVikas Chaudhary 		if ((win_read << 17) != window) {
614f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
615f4f5df23SVikas Chaudhary 			"%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
616f4f5df23SVikas Chaudhary 			__func__, window, win_read);
617f4f5df23SVikas Chaudhary 		}
618f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
619de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
620de8c72daSVikas Chaudhary 				QLA8XXX_ADDR_OCM0_MAX)) {
621f4f5df23SVikas Chaudhary 		unsigned int temp1;
622f4f5df23SVikas Chaudhary 		/* if bits 19:18&17:11 are on */
623f4f5df23SVikas Chaudhary 		if ((addr & 0x00ff800) == 0xff800) {
624f4f5df23SVikas Chaudhary 			printk("%s: QM access not handled.\n", __func__);
625f4f5df23SVikas Chaudhary 			addr = -1UL;
626f4f5df23SVikas Chaudhary 		}
627f4f5df23SVikas Chaudhary 
628f4f5df23SVikas Chaudhary 		window = OCM_WIN(addr);
629f4f5df23SVikas Chaudhary 		ha->ddr_mn_window = window;
630f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->mn_win_crb |
631f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
632f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
633f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE);
634f4f5df23SVikas Chaudhary 		temp1 = ((window & 0x1FF) << 7) |
635f4f5df23SVikas Chaudhary 		    ((window & 0x0FFFE0000) >> 17);
636f4f5df23SVikas Chaudhary 		if (win_read != temp1) {
637f4f5df23SVikas Chaudhary 			printk("%s: Written OCMwin (0x%x) != Read"
638f4f5df23SVikas Chaudhary 			    " OCMwin (0x%x)\n", __func__, temp1, win_read);
639f4f5df23SVikas Chaudhary 		}
640f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
641f4f5df23SVikas Chaudhary 
642de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
643f4f5df23SVikas Chaudhary 				QLA82XX_P3_ADDR_QDR_NET_MAX)) {
644f4f5df23SVikas Chaudhary 		/* QDR network side */
645f4f5df23SVikas Chaudhary 		window = MS_WIN(addr);
646f4f5df23SVikas Chaudhary 		ha->qdr_sn_window = window;
647f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->ms_win_crb |
648f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE, window);
649f8086f4fSVikas Chaudhary 		win_read = qla4_82xx_rd_32(ha,
650f4f5df23SVikas Chaudhary 		     ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
651f4f5df23SVikas Chaudhary 		if (win_read != window) {
652f4f5df23SVikas Chaudhary 			printk("%s: Written MSwin (0x%x) != Read "
653f4f5df23SVikas Chaudhary 			    "MSwin (0x%x)\n", __func__, window, win_read);
654f4f5df23SVikas Chaudhary 		}
655f4f5df23SVikas Chaudhary 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
656f4f5df23SVikas Chaudhary 
657f4f5df23SVikas Chaudhary 	} else {
658f4f5df23SVikas Chaudhary 		/*
659f4f5df23SVikas Chaudhary 		 * peg gdb frequently accesses memory that doesn't exist,
660f4f5df23SVikas Chaudhary 		 * this limits the chit chat so debugging isn't slowed down.
661f4f5df23SVikas Chaudhary 		 */
6627664a1fdSVikas Chaudhary 		if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
6637664a1fdSVikas Chaudhary 		    (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
664f4f5df23SVikas Chaudhary 			printk("%s: Warning:%s Unknown address range!\n",
665f4f5df23SVikas Chaudhary 			    __func__, DRIVER_NAME);
666f4f5df23SVikas Chaudhary 		}
667f4f5df23SVikas Chaudhary 		addr = -1UL;
668f4f5df23SVikas Chaudhary 	}
669f4f5df23SVikas Chaudhary 	return addr;
670f4f5df23SVikas Chaudhary }
671f4f5df23SVikas Chaudhary 
672f4f5df23SVikas Chaudhary /* check if address is in the same windows as the previous access */
673f8086f4fSVikas Chaudhary static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
674f4f5df23SVikas Chaudhary 		unsigned long long addr)
675f4f5df23SVikas Chaudhary {
676f4f5df23SVikas Chaudhary 	int window;
677f4f5df23SVikas Chaudhary 	unsigned long long qdr_max;
678f4f5df23SVikas Chaudhary 
679f4f5df23SVikas Chaudhary 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
680f4f5df23SVikas Chaudhary 
681de8c72daSVikas Chaudhary 	if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
682de8c72daSVikas Chaudhary 	    QLA8XXX_ADDR_DDR_NET_MAX)) {
683f4f5df23SVikas Chaudhary 		/* DDR network side */
684f4f5df23SVikas Chaudhary 		BUG();	/* MN access can not come here */
685de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
686de8c72daSVikas Chaudhary 	     QLA8XXX_ADDR_OCM0_MAX)) {
687f4f5df23SVikas Chaudhary 		return 1;
688de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
689de8c72daSVikas Chaudhary 	     QLA8XXX_ADDR_OCM1_MAX)) {
690f4f5df23SVikas Chaudhary 		return 1;
691de8c72daSVikas Chaudhary 	} else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
692f4f5df23SVikas Chaudhary 	    qdr_max)) {
693f4f5df23SVikas Chaudhary 		/* QDR network side */
694de8c72daSVikas Chaudhary 		window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
695f4f5df23SVikas Chaudhary 		if (ha->qdr_sn_window == window)
696f4f5df23SVikas Chaudhary 			return 1;
697f4f5df23SVikas Chaudhary 	}
698f4f5df23SVikas Chaudhary 
699f4f5df23SVikas Chaudhary 	return 0;
700f4f5df23SVikas Chaudhary }
701f4f5df23SVikas Chaudhary 
702f8086f4fSVikas Chaudhary static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
703f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
704f4f5df23SVikas Chaudhary {
705f4f5df23SVikas Chaudhary 	unsigned long flags;
706f4f5df23SVikas Chaudhary 	void __iomem *addr;
707f4f5df23SVikas Chaudhary 	int ret = 0;
708f4f5df23SVikas Chaudhary 	u64 start;
709f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
710f4f5df23SVikas Chaudhary 	unsigned long mem_base;
711f4f5df23SVikas Chaudhary 	unsigned long mem_page;
712f4f5df23SVikas Chaudhary 
713f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
714f4f5df23SVikas Chaudhary 
715f4f5df23SVikas Chaudhary 	/*
716f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
717f4f5df23SVikas Chaudhary 	 * do not access.
718f4f5df23SVikas Chaudhary 	 */
719f8086f4fSVikas Chaudhary 	start = qla4_82xx_pci_set_window(ha, off);
720f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
721f8086f4fSVikas Chaudhary 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
722f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
723f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
724f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
725f4f5df23SVikas Chaudhary 		return -1;
726f4f5df23SVikas Chaudhary 	}
727f4f5df23SVikas Chaudhary 
728f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
729f4f5df23SVikas Chaudhary 	if (!addr) {
730f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
731f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
732f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
733f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
734f4f5df23SVikas Chaudhary 		   consecutive pages.
735f4f5df23SVikas Chaudhary 		 */
736f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
737f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
738f4f5df23SVikas Chaudhary 		else
739f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
740f4f5df23SVikas Chaudhary 
741f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL) {
742f4f5df23SVikas Chaudhary 			*(u8 *)data = 0;
743f4f5df23SVikas Chaudhary 			return -1;
744f4f5df23SVikas Chaudhary 		}
745f4f5df23SVikas Chaudhary 		addr = mem_ptr;
746f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
747f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
748f4f5df23SVikas Chaudhary 	}
749f4f5df23SVikas Chaudhary 
750f4f5df23SVikas Chaudhary 	switch (size) {
751f4f5df23SVikas Chaudhary 	case 1:
752f4f5df23SVikas Chaudhary 		*(u8  *)data = readb(addr);
753f4f5df23SVikas Chaudhary 		break;
754f4f5df23SVikas Chaudhary 	case 2:
755f4f5df23SVikas Chaudhary 		*(u16 *)data = readw(addr);
756f4f5df23SVikas Chaudhary 		break;
757f4f5df23SVikas Chaudhary 	case 4:
758f4f5df23SVikas Chaudhary 		*(u32 *)data = readl(addr);
759f4f5df23SVikas Chaudhary 		break;
760f4f5df23SVikas Chaudhary 	case 8:
761f4f5df23SVikas Chaudhary 		*(u64 *)data = readq(addr);
762f4f5df23SVikas Chaudhary 		break;
763f4f5df23SVikas Chaudhary 	default:
764f4f5df23SVikas Chaudhary 		ret = -1;
765f4f5df23SVikas Chaudhary 		break;
766f4f5df23SVikas Chaudhary 	}
767f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
768f4f5df23SVikas Chaudhary 
769f4f5df23SVikas Chaudhary 	if (mem_ptr)
770f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
771f4f5df23SVikas Chaudhary 	return ret;
772f4f5df23SVikas Chaudhary }
773f4f5df23SVikas Chaudhary 
774f4f5df23SVikas Chaudhary static int
775f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
776f4f5df23SVikas Chaudhary 		void *data, int size)
777f4f5df23SVikas Chaudhary {
778f4f5df23SVikas Chaudhary 	unsigned long flags;
779f4f5df23SVikas Chaudhary 	void __iomem *addr;
780f4f5df23SVikas Chaudhary 	int ret = 0;
781f4f5df23SVikas Chaudhary 	u64 start;
782f4f5df23SVikas Chaudhary 	void __iomem *mem_ptr = NULL;
783f4f5df23SVikas Chaudhary 	unsigned long mem_base;
784f4f5df23SVikas Chaudhary 	unsigned long mem_page;
785f4f5df23SVikas Chaudhary 
786f4f5df23SVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
787f4f5df23SVikas Chaudhary 
788f4f5df23SVikas Chaudhary 	/*
789f4f5df23SVikas Chaudhary 	 * If attempting to access unknown address or straddle hw windows,
790f4f5df23SVikas Chaudhary 	 * do not access.
791f4f5df23SVikas Chaudhary 	 */
792f8086f4fSVikas Chaudhary 	start = qla4_82xx_pci_set_window(ha, off);
793f4f5df23SVikas Chaudhary 	if ((start == -1UL) ||
794f8086f4fSVikas Chaudhary 	    (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
795f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
796f4f5df23SVikas Chaudhary 		printk(KERN_ERR"%s out of bound pci memory access. "
797f4f5df23SVikas Chaudhary 				"offset is 0x%llx\n", DRIVER_NAME, off);
798f4f5df23SVikas Chaudhary 		return -1;
799f4f5df23SVikas Chaudhary 	}
800f4f5df23SVikas Chaudhary 
801f4f5df23SVikas Chaudhary 	addr = qla4_8xxx_pci_base_offsetfset(ha, start);
802f4f5df23SVikas Chaudhary 	if (!addr) {
803f4f5df23SVikas Chaudhary 		write_unlock_irqrestore(&ha->hw_lock, flags);
804f4f5df23SVikas Chaudhary 		mem_base = pci_resource_start(ha->pdev, 0);
805f4f5df23SVikas Chaudhary 		mem_page = start & PAGE_MASK;
806f4f5df23SVikas Chaudhary 		/* Map two pages whenever user tries to access addresses in two
807f4f5df23SVikas Chaudhary 		   consecutive pages.
808f4f5df23SVikas Chaudhary 		 */
809f4f5df23SVikas Chaudhary 		if (mem_page != ((start + size - 1) & PAGE_MASK))
810f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
811f4f5df23SVikas Chaudhary 		else
812f4f5df23SVikas Chaudhary 			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
813f4f5df23SVikas Chaudhary 		if (mem_ptr == NULL)
814f4f5df23SVikas Chaudhary 			return -1;
815f4f5df23SVikas Chaudhary 
816f4f5df23SVikas Chaudhary 		addr = mem_ptr;
817f4f5df23SVikas Chaudhary 		addr += start & (PAGE_SIZE - 1);
818f4f5df23SVikas Chaudhary 		write_lock_irqsave(&ha->hw_lock, flags);
819f4f5df23SVikas Chaudhary 	}
820f4f5df23SVikas Chaudhary 
821f4f5df23SVikas Chaudhary 	switch (size) {
822f4f5df23SVikas Chaudhary 	case 1:
823f4f5df23SVikas Chaudhary 		writeb(*(u8 *)data, addr);
824f4f5df23SVikas Chaudhary 		break;
825f4f5df23SVikas Chaudhary 	case 2:
826f4f5df23SVikas Chaudhary 		writew(*(u16 *)data, addr);
827f4f5df23SVikas Chaudhary 		break;
828f4f5df23SVikas Chaudhary 	case 4:
829f4f5df23SVikas Chaudhary 		writel(*(u32 *)data, addr);
830f4f5df23SVikas Chaudhary 		break;
831f4f5df23SVikas Chaudhary 	case 8:
832f4f5df23SVikas Chaudhary 		writeq(*(u64 *)data, addr);
833f4f5df23SVikas Chaudhary 		break;
834f4f5df23SVikas Chaudhary 	default:
835f4f5df23SVikas Chaudhary 		ret = -1;
836f4f5df23SVikas Chaudhary 		break;
837f4f5df23SVikas Chaudhary 	}
838f4f5df23SVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
839f4f5df23SVikas Chaudhary 	if (mem_ptr)
840f4f5df23SVikas Chaudhary 		iounmap(mem_ptr);
841f4f5df23SVikas Chaudhary 	return ret;
842f4f5df23SVikas Chaudhary }
843f4f5df23SVikas Chaudhary 
844f4f5df23SVikas Chaudhary #define MTU_FUDGE_FACTOR 100
845f4f5df23SVikas Chaudhary 
846f4f5df23SVikas Chaudhary static unsigned long
847f8086f4fSVikas Chaudhary qla4_82xx_decode_crb_addr(unsigned long addr)
848f4f5df23SVikas Chaudhary {
849f4f5df23SVikas Chaudhary 	int i;
850f4f5df23SVikas Chaudhary 	unsigned long base_addr, offset, pci_base;
851f4f5df23SVikas Chaudhary 
852f4f5df23SVikas Chaudhary 	if (!qla4_8xxx_crb_table_initialized)
853f8086f4fSVikas Chaudhary 		qla4_82xx_crb_addr_transform_setup();
854f4f5df23SVikas Chaudhary 
855f4f5df23SVikas Chaudhary 	pci_base = ADDR_ERROR;
856f4f5df23SVikas Chaudhary 	base_addr = addr & 0xfff00000;
857f4f5df23SVikas Chaudhary 	offset = addr & 0x000fffff;
858f4f5df23SVikas Chaudhary 
859f4f5df23SVikas Chaudhary 	for (i = 0; i < MAX_CRB_XFORM; i++) {
860f4f5df23SVikas Chaudhary 		if (crb_addr_xform[i] == base_addr) {
861f4f5df23SVikas Chaudhary 			pci_base = i << 20;
862f4f5df23SVikas Chaudhary 			break;
863f4f5df23SVikas Chaudhary 		}
864f4f5df23SVikas Chaudhary 	}
865f4f5df23SVikas Chaudhary 	if (pci_base == ADDR_ERROR)
866f4f5df23SVikas Chaudhary 		return pci_base;
867f4f5df23SVikas Chaudhary 	else
868f4f5df23SVikas Chaudhary 		return pci_base + offset;
869f4f5df23SVikas Chaudhary }
870f4f5df23SVikas Chaudhary 
871f4f5df23SVikas Chaudhary static long rom_max_timeout = 100;
8727664a1fdSVikas Chaudhary static long qla4_82xx_rom_lock_timeout = 100;
873f4f5df23SVikas Chaudhary 
874f4f5df23SVikas Chaudhary static int
875f8086f4fSVikas Chaudhary qla4_82xx_rom_lock(struct scsi_qla_host *ha)
876f4f5df23SVikas Chaudhary {
877f4f5df23SVikas Chaudhary 	int i;
878f4f5df23SVikas Chaudhary 	int done = 0, timeout = 0;
879f4f5df23SVikas Chaudhary 
880f4f5df23SVikas Chaudhary 	while (!done) {
881f4f5df23SVikas Chaudhary 		/* acquire semaphore2 from PCI HW block */
882f4f5df23SVikas Chaudhary 
883f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
884f4f5df23SVikas Chaudhary 		if (done == 1)
885f4f5df23SVikas Chaudhary 			break;
8867664a1fdSVikas Chaudhary 		if (timeout >= qla4_82xx_rom_lock_timeout)
887f4f5df23SVikas Chaudhary 			return -1;
888f4f5df23SVikas Chaudhary 
889f4f5df23SVikas Chaudhary 		timeout++;
890f4f5df23SVikas Chaudhary 
891f4f5df23SVikas Chaudhary 		/* Yield CPU */
892f4f5df23SVikas Chaudhary 		if (!in_interrupt())
893f4f5df23SVikas Chaudhary 			schedule();
894f4f5df23SVikas Chaudhary 		else {
895f4f5df23SVikas Chaudhary 			for (i = 0; i < 20; i++)
896f4f5df23SVikas Chaudhary 				cpu_relax();    /*This a nop instr on i386*/
897f4f5df23SVikas Chaudhary 		}
898f4f5df23SVikas Chaudhary 	}
899f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
900f4f5df23SVikas Chaudhary 	return 0;
901f4f5df23SVikas Chaudhary }
902f4f5df23SVikas Chaudhary 
903f4f5df23SVikas Chaudhary static void
904f8086f4fSVikas Chaudhary qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
905f4f5df23SVikas Chaudhary {
906f8086f4fSVikas Chaudhary 	qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
907f4f5df23SVikas Chaudhary }
908f4f5df23SVikas Chaudhary 
909f4f5df23SVikas Chaudhary static int
910f8086f4fSVikas Chaudhary qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
911f4f5df23SVikas Chaudhary {
912f4f5df23SVikas Chaudhary 	long timeout = 0;
913f4f5df23SVikas Chaudhary 	long done = 0 ;
914f4f5df23SVikas Chaudhary 
915f4f5df23SVikas Chaudhary 	while (done == 0) {
916f8086f4fSVikas Chaudhary 		done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
917f4f5df23SVikas Chaudhary 		done &= 2;
918f4f5df23SVikas Chaudhary 		timeout++;
919f4f5df23SVikas Chaudhary 		if (timeout >= rom_max_timeout) {
920f4f5df23SVikas Chaudhary 			printk("%s: Timeout reached  waiting for rom done",
921f4f5df23SVikas Chaudhary 					DRIVER_NAME);
922f4f5df23SVikas Chaudhary 			return -1;
923f4f5df23SVikas Chaudhary 		}
924f4f5df23SVikas Chaudhary 	}
925f4f5df23SVikas Chaudhary 	return 0;
926f4f5df23SVikas Chaudhary }
927f4f5df23SVikas Chaudhary 
928f4f5df23SVikas Chaudhary static int
929f8086f4fSVikas Chaudhary qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
930f4f5df23SVikas Chaudhary {
931f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
932f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
933f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
934f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
935f8086f4fSVikas Chaudhary 	if (qla4_82xx_wait_rom_done(ha)) {
936f4f5df23SVikas Chaudhary 		printk("%s: Error waiting for rom done\n", DRIVER_NAME);
937f4f5df23SVikas Chaudhary 		return -1;
938f4f5df23SVikas Chaudhary 	}
939f4f5df23SVikas Chaudhary 	/* reset abyte_cnt and dummy_byte_cnt */
940f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
941f4f5df23SVikas Chaudhary 	udelay(10);
942f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
943f4f5df23SVikas Chaudhary 
944f8086f4fSVikas Chaudhary 	*valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
945f4f5df23SVikas Chaudhary 	return 0;
946f4f5df23SVikas Chaudhary }
947f4f5df23SVikas Chaudhary 
948f4f5df23SVikas Chaudhary static int
949f8086f4fSVikas Chaudhary qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
950f4f5df23SVikas Chaudhary {
951f4f5df23SVikas Chaudhary 	int ret, loops = 0;
952f4f5df23SVikas Chaudhary 
953f8086f4fSVikas Chaudhary 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
954f4f5df23SVikas Chaudhary 		udelay(100);
955f4f5df23SVikas Chaudhary 		loops++;
956f4f5df23SVikas Chaudhary 	}
957f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
958f8086f4fSVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
959f8086f4fSVikas Chaudhary 			   DRIVER_NAME);
960f4f5df23SVikas Chaudhary 		return -1;
961f4f5df23SVikas Chaudhary 	}
962f8086f4fSVikas Chaudhary 	ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
963f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
964f4f5df23SVikas Chaudhary 	return ret;
965f4f5df23SVikas Chaudhary }
966f4f5df23SVikas Chaudhary 
967653557dfSLee Jones /*
968f4f5df23SVikas Chaudhary  * This routine does CRB initialize sequence
969f4f5df23SVikas Chaudhary  * to put the ISP into operational state
970653557dfSLee Jones  */
971f4f5df23SVikas Chaudhary static int
972f8086f4fSVikas Chaudhary qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
973f4f5df23SVikas Chaudhary {
974f4f5df23SVikas Chaudhary 	int addr, val;
975f4f5df23SVikas Chaudhary 	int i ;
976f4f5df23SVikas Chaudhary 	struct crb_addr_pair *buf;
977f4f5df23SVikas Chaudhary 	unsigned long off;
978f4f5df23SVikas Chaudhary 	unsigned offset, n;
979f4f5df23SVikas Chaudhary 
980f4f5df23SVikas Chaudhary 	struct crb_addr_pair {
981f4f5df23SVikas Chaudhary 		long addr;
982f4f5df23SVikas Chaudhary 		long data;
983f4f5df23SVikas Chaudhary 	};
984f4f5df23SVikas Chaudhary 
985f4f5df23SVikas Chaudhary 	/* Halt all the indiviual PEGs and other blocks of the ISP */
986f8086f4fSVikas Chaudhary 	qla4_82xx_rom_lock(ha);
987a1fc26baSSwapnil Nagle 
988cb74428eSVikas Chaudhary 	/* disable all I2Q */
989f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
990f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
991f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
992f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
993f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
994f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
995cb74428eSVikas Chaudhary 
996cb74428eSVikas Chaudhary 	/* disable all niu interrupts */
997f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
998a1fc26baSSwapnil Nagle 	/* disable xge rx/tx */
999f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
1000a1fc26baSSwapnil Nagle 	/* disable xg1 rx/tx */
1001f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
1002cb74428eSVikas Chaudhary 	/* disable sideband mac */
1003f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
1004cb74428eSVikas Chaudhary 	/* disable ap0 mac */
1005f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
1006cb74428eSVikas Chaudhary 	/* disable ap1 mac */
1007f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
1008a1fc26baSSwapnil Nagle 
1009a1fc26baSSwapnil Nagle 	/* halt sre */
1010f8086f4fSVikas Chaudhary 	val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1011f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1012a1fc26baSSwapnil Nagle 
1013a1fc26baSSwapnil Nagle 	/* halt epg */
1014f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1015a1fc26baSSwapnil Nagle 
1016a1fc26baSSwapnil Nagle 	/* halt timers */
1017f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1018f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1019f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1020f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1021f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
1022f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1023a1fc26baSSwapnil Nagle 
1024a1fc26baSSwapnil Nagle 	/* halt pegs */
1025f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1026f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1027f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1028f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1029f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
1030cb74428eSVikas Chaudhary 	msleep(5);
1031a1fc26baSSwapnil Nagle 
1032a1fc26baSSwapnil Nagle 	/* big hammer */
1033f4f5df23SVikas Chaudhary 	if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
1034f4f5df23SVikas Chaudhary 		/* don't reset CAM block on reset */
1035f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1036f4f5df23SVikas Chaudhary 	else
1037f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1038f4f5df23SVikas Chaudhary 
1039f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
1040f4f5df23SVikas Chaudhary 
1041f4f5df23SVikas Chaudhary 	/* Read the signature value from the flash.
1042f4f5df23SVikas Chaudhary 	 * Offset 0: Contain signature (0xcafecafe)
1043f4f5df23SVikas Chaudhary 	 * Offset 4: Offset and number of addr/value pairs
1044f4f5df23SVikas Chaudhary 	 * that present in CRB initialize sequence
1045f4f5df23SVikas Chaudhary 	 */
1046f8086f4fSVikas Chaudhary 	if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1047f8086f4fSVikas Chaudhary 	    qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
1048f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1049f4f5df23SVikas Chaudhary 			"[ERROR] Reading crb_init area: n: %08x\n", n);
1050f4f5df23SVikas Chaudhary 		return -1;
1051f4f5df23SVikas Chaudhary 	}
1052f4f5df23SVikas Chaudhary 
1053f4f5df23SVikas Chaudhary 	/* Offset in flash = lower 16 bits
1054f4f5df23SVikas Chaudhary 	 * Number of enteries = upper 16 bits
1055f4f5df23SVikas Chaudhary 	 */
1056f4f5df23SVikas Chaudhary 	offset = n & 0xffffU;
1057f4f5df23SVikas Chaudhary 	n = (n >> 16) & 0xffffU;
1058f4f5df23SVikas Chaudhary 
1059f4f5df23SVikas Chaudhary 	/* number of addr/value pair should not exceed 1024 enteries */
1060f4f5df23SVikas Chaudhary 	if (n  >= 1024) {
1061f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1062f4f5df23SVikas Chaudhary 		    "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
1063f4f5df23SVikas Chaudhary 		    DRIVER_NAME, __func__, n);
1064f4f5df23SVikas Chaudhary 		return -1;
1065f4f5df23SVikas Chaudhary 	}
1066f4f5df23SVikas Chaudhary 
1067f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1068f4f5df23SVikas Chaudhary 		"%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
1069f4f5df23SVikas Chaudhary 
10706da2ec56SKees Cook 	buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
1071f4f5df23SVikas Chaudhary 	if (buf == NULL) {
1072f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
1073f4f5df23SVikas Chaudhary 		    "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
1074f4f5df23SVikas Chaudhary 		return -1;
1075f4f5df23SVikas Chaudhary 	}
1076f4f5df23SVikas Chaudhary 
1077f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1078f8086f4fSVikas Chaudhary 		if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1079f8086f4fSVikas Chaudhary 		    qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
1080f4f5df23SVikas Chaudhary 		    0) {
1081f4f5df23SVikas Chaudhary 			kfree(buf);
1082f4f5df23SVikas Chaudhary 			return -1;
1083f4f5df23SVikas Chaudhary 		}
1084f4f5df23SVikas Chaudhary 
1085f4f5df23SVikas Chaudhary 		buf[i].addr = addr;
1086f4f5df23SVikas Chaudhary 		buf[i].data = val;
1087f4f5df23SVikas Chaudhary 	}
1088f4f5df23SVikas Chaudhary 
1089f4f5df23SVikas Chaudhary 	for (i = 0; i < n; i++) {
1090f4f5df23SVikas Chaudhary 		/* Translate internal CRB initialization
1091f4f5df23SVikas Chaudhary 		 * address to PCI bus address
1092f4f5df23SVikas Chaudhary 		 */
1093f8086f4fSVikas Chaudhary 		off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
1094f4f5df23SVikas Chaudhary 		    QLA82XX_PCI_CRBSPACE;
1095f4f5df23SVikas Chaudhary 		/* Not all CRB  addr/value pair to be written,
1096f4f5df23SVikas Chaudhary 		 * some of them are skipped
1097f4f5df23SVikas Chaudhary 		 */
1098f4f5df23SVikas Chaudhary 
1099f4f5df23SVikas Chaudhary 		/* skip if LS bit is set*/
1100f4f5df23SVikas Chaudhary 		if (off & 0x1) {
1101f4f5df23SVikas Chaudhary 			DEBUG2(ql4_printk(KERN_WARNING, ha,
1102f4f5df23SVikas Chaudhary 			    "Skip CRB init replay for offset = 0x%lx\n", off));
1103f4f5df23SVikas Chaudhary 			continue;
1104f4f5df23SVikas Chaudhary 		}
1105f4f5df23SVikas Chaudhary 
1106f4f5df23SVikas Chaudhary 		/* skipping cold reboot MAGIC */
1107f4f5df23SVikas Chaudhary 		if (off == QLA82XX_CAM_RAM(0x1fc))
1108f4f5df23SVikas Chaudhary 			continue;
1109f4f5df23SVikas Chaudhary 
1110f4f5df23SVikas Chaudhary 		/* do not reset PCI */
1111f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xbc))
1112f4f5df23SVikas Chaudhary 			continue;
1113f4f5df23SVikas Chaudhary 
1114f4f5df23SVikas Chaudhary 		/* skip core clock, so that firmware can increase the clock */
1115f4f5df23SVikas Chaudhary 		if (off == (ROMUSB_GLB + 0xc8))
1116f4f5df23SVikas Chaudhary 			continue;
1117f4f5df23SVikas Chaudhary 
1118f4f5df23SVikas Chaudhary 		/* skip the function enable register */
1119f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1120f4f5df23SVikas Chaudhary 			continue;
1121f4f5df23SVikas Chaudhary 
1122f4f5df23SVikas Chaudhary 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1123f4f5df23SVikas Chaudhary 			continue;
1124f4f5df23SVikas Chaudhary 
1125f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1126f4f5df23SVikas Chaudhary 			continue;
1127f4f5df23SVikas Chaudhary 
1128f4f5df23SVikas Chaudhary 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1129f4f5df23SVikas Chaudhary 			continue;
1130f4f5df23SVikas Chaudhary 
1131f4f5df23SVikas Chaudhary 		if (off == ADDR_ERROR) {
1132f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
1133f4f5df23SVikas Chaudhary 			    "%s: [ERROR] Unknown addr: 0x%08lx\n",
1134f4f5df23SVikas Chaudhary 			    DRIVER_NAME, buf[i].addr);
1135f4f5df23SVikas Chaudhary 			continue;
1136f4f5df23SVikas Chaudhary 		}
1137f4f5df23SVikas Chaudhary 
1138f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, off, buf[i].data);
1139f4f5df23SVikas Chaudhary 
1140f4f5df23SVikas Chaudhary 		/* ISP requires much bigger delay to settle down,
1141f4f5df23SVikas Chaudhary 		 * else crb_window returns 0xffffffff
1142f4f5df23SVikas Chaudhary 		 */
1143f4f5df23SVikas Chaudhary 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1144f4f5df23SVikas Chaudhary 			msleep(1000);
1145f4f5df23SVikas Chaudhary 
1146f4f5df23SVikas Chaudhary 		/* ISP requires millisec delay between
1147f4f5df23SVikas Chaudhary 		 * successive CRB register updation
1148f4f5df23SVikas Chaudhary 		 */
1149f4f5df23SVikas Chaudhary 		msleep(1);
1150f4f5df23SVikas Chaudhary 	}
1151f4f5df23SVikas Chaudhary 
1152f4f5df23SVikas Chaudhary 	kfree(buf);
1153f4f5df23SVikas Chaudhary 
1154f4f5df23SVikas Chaudhary 	/* Resetting the data and instruction cache */
1155f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1156f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1157f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1158f4f5df23SVikas Chaudhary 
1159f4f5df23SVikas Chaudhary 	/* Clear all protocol processing engines */
1160f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1161f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1162f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1163f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1164f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1165f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1166f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1167f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1168f4f5df23SVikas Chaudhary 
1169f4f5df23SVikas Chaudhary 	return 0;
1170f4f5df23SVikas Chaudhary }
1171f4f5df23SVikas Chaudhary 
1172dd3b854eSVikas Chaudhary /**
1173dd3b854eSVikas Chaudhary  * qla4_8xxx_ms_mem_write_128b - Writes data to MS/off-chip memory
1174dd3b854eSVikas Chaudhary  * @ha: Pointer to adapter structure
1175dd3b854eSVikas Chaudhary  * @addr: Flash address to write to
1176dd3b854eSVikas Chaudhary  * @data: Data to be written
1177dd3b854eSVikas Chaudhary  * @count: word_count to be written
1178dd3b854eSVikas Chaudhary  *
1179dd3b854eSVikas Chaudhary  * Return: On success return QLA_SUCCESS
1180dd3b854eSVikas Chaudhary  *         On error return QLA_ERROR
1181dd3b854eSVikas Chaudhary  **/
1182dd3b854eSVikas Chaudhary int qla4_8xxx_ms_mem_write_128b(struct scsi_qla_host *ha, uint64_t addr,
1183dd3b854eSVikas Chaudhary 				uint32_t *data, uint32_t count)
1184dd3b854eSVikas Chaudhary {
1185dd3b854eSVikas Chaudhary 	int i, j;
1186dd3b854eSVikas Chaudhary 	uint32_t agt_ctrl;
1187dd3b854eSVikas Chaudhary 	unsigned long flags;
1188dd3b854eSVikas Chaudhary 	int ret_val = QLA_SUCCESS;
1189dd3b854eSVikas Chaudhary 
1190dd3b854eSVikas Chaudhary 	/* Only 128-bit aligned access */
1191dd3b854eSVikas Chaudhary 	if (addr & 0xF) {
1192dd3b854eSVikas Chaudhary 		ret_val = QLA_ERROR;
1193dd3b854eSVikas Chaudhary 		goto exit_ms_mem_write;
1194dd3b854eSVikas Chaudhary 	}
1195dd3b854eSVikas Chaudhary 
1196dd3b854eSVikas Chaudhary 	write_lock_irqsave(&ha->hw_lock, flags);
1197dd3b854eSVikas Chaudhary 
1198dd3b854eSVikas Chaudhary 	/* Write address */
1199dd3b854eSVikas Chaudhary 	ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI, 0);
1200dd3b854eSVikas Chaudhary 	if (ret_val == QLA_ERROR) {
1201dd3b854eSVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: write to AGT_ADDR_HI failed\n",
1202dd3b854eSVikas Chaudhary 			   __func__);
1203dd3b854eSVikas Chaudhary 		goto exit_ms_mem_write_unlock;
1204dd3b854eSVikas Chaudhary 	}
1205dd3b854eSVikas Chaudhary 
1206dd3b854eSVikas Chaudhary 	for (i = 0; i < count; i++, addr += 16) {
1207dd3b854eSVikas Chaudhary 		if (!((QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
1208dd3b854eSVikas Chaudhary 					     QLA8XXX_ADDR_QDR_NET_MAX)) ||
1209dd3b854eSVikas Chaudhary 		      (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
1210dd3b854eSVikas Chaudhary 					     QLA8XXX_ADDR_DDR_NET_MAX)))) {
1211dd3b854eSVikas Chaudhary 			ret_val = QLA_ERROR;
1212dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1213dd3b854eSVikas Chaudhary 		}
1214dd3b854eSVikas Chaudhary 
1215dd3b854eSVikas Chaudhary 		ret_val = ha->isp_ops->wr_reg_indirect(ha,
1216dd3b854eSVikas Chaudhary 						       MD_MIU_TEST_AGT_ADDR_LO,
1217dd3b854eSVikas Chaudhary 						       addr);
1218dd3b854eSVikas Chaudhary 		/* Write data */
1219dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1220dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_LO,
1221dd3b854eSVikas Chaudhary 						*data++);
1222dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1223dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_HI,
1224dd3b854eSVikas Chaudhary 						*data++);
1225dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1226dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_ULO,
1227dd3b854eSVikas Chaudhary 						*data++);
1228dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1229dd3b854eSVikas Chaudhary 						MD_MIU_TEST_AGT_WRDATA_UHI,
1230dd3b854eSVikas Chaudhary 						*data++);
1231dd3b854eSVikas Chaudhary 		if (ret_val == QLA_ERROR) {
1232dd3b854eSVikas Chaudhary 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_WRDATA failed\n",
1233dd3b854eSVikas Chaudhary 				   __func__);
1234dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1235dd3b854eSVikas Chaudhary 		}
1236dd3b854eSVikas Chaudhary 
1237dd3b854eSVikas Chaudhary 		/* Check write status */
1238dd3b854eSVikas Chaudhary 		ret_val = ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
1239dd3b854eSVikas Chaudhary 						       MIU_TA_CTL_WRITE_ENABLE);
1240dd3b854eSVikas Chaudhary 		ret_val |= ha->isp_ops->wr_reg_indirect(ha,
1241dd3b854eSVikas Chaudhary 							MD_MIU_TEST_AGT_CTRL,
1242dd3b854eSVikas Chaudhary 							MIU_TA_CTL_WRITE_START);
1243dd3b854eSVikas Chaudhary 		if (ret_val == QLA_ERROR) {
1244dd3b854eSVikas Chaudhary 			ql4_printk(KERN_ERR, ha, "%s: write to AGT_CTRL failed\n",
1245dd3b854eSVikas Chaudhary 				   __func__);
1246dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1247dd3b854eSVikas Chaudhary 		}
1248dd3b854eSVikas Chaudhary 
1249dd3b854eSVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1250dd3b854eSVikas Chaudhary 			ret_val = ha->isp_ops->rd_reg_indirect(ha,
1251dd3b854eSVikas Chaudhary 							MD_MIU_TEST_AGT_CTRL,
1252dd3b854eSVikas Chaudhary 							&agt_ctrl);
1253dd3b854eSVikas Chaudhary 			if (ret_val == QLA_ERROR) {
1254dd3b854eSVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: failed to read MD_MIU_TEST_AGT_CTRL\n",
1255dd3b854eSVikas Chaudhary 					   __func__);
1256dd3b854eSVikas Chaudhary 				goto exit_ms_mem_write_unlock;
1257dd3b854eSVikas Chaudhary 			}
1258dd3b854eSVikas Chaudhary 			if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
1259dd3b854eSVikas Chaudhary 				break;
1260dd3b854eSVikas Chaudhary 		}
1261dd3b854eSVikas Chaudhary 
1262dd3b854eSVikas Chaudhary 		/* Status check failed */
1263dd3b854eSVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1264dd3b854eSVikas Chaudhary 			printk_ratelimited(KERN_ERR "%s: MS memory write failed!\n",
1265dd3b854eSVikas Chaudhary 					   __func__);
1266dd3b854eSVikas Chaudhary 			ret_val = QLA_ERROR;
1267dd3b854eSVikas Chaudhary 			goto exit_ms_mem_write_unlock;
1268dd3b854eSVikas Chaudhary 		}
1269dd3b854eSVikas Chaudhary 	}
1270dd3b854eSVikas Chaudhary 
1271dd3b854eSVikas Chaudhary exit_ms_mem_write_unlock:
1272dd3b854eSVikas Chaudhary 	write_unlock_irqrestore(&ha->hw_lock, flags);
1273dd3b854eSVikas Chaudhary 
1274dd3b854eSVikas Chaudhary exit_ms_mem_write:
1275dd3b854eSVikas Chaudhary 	return ret_val;
1276dd3b854eSVikas Chaudhary }
1277dd3b854eSVikas Chaudhary 
1278f4f5df23SVikas Chaudhary static int
1279f8086f4fSVikas Chaudhary qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
1280f4f5df23SVikas Chaudhary {
12814cd83cbeSLalit Chandivade 	int  i, rval = 0;
1282f4f5df23SVikas Chaudhary 	long size = 0;
1283f4f5df23SVikas Chaudhary 	long flashaddr, memaddr;
1284f4f5df23SVikas Chaudhary 	u64 data;
1285f4f5df23SVikas Chaudhary 	u32 high, low;
1286f4f5df23SVikas Chaudhary 
1287f4f5df23SVikas Chaudhary 	flashaddr = memaddr = ha->hw.flt_region_bootload;
1288f4f5df23SVikas Chaudhary 	size = (image_start - flashaddr) / 8;
1289f4f5df23SVikas Chaudhary 
1290f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
1291f4f5df23SVikas Chaudhary 	    ha->host_no, __func__, flashaddr, image_start));
1292f4f5df23SVikas Chaudhary 
1293f4f5df23SVikas Chaudhary 	for (i = 0; i < size; i++) {
1294f8086f4fSVikas Chaudhary 		if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1295f8086f4fSVikas Chaudhary 		    (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
1296f4f5df23SVikas Chaudhary 		    (int *)&high))) {
12974cd83cbeSLalit Chandivade 			rval = -1;
12984cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
1299f4f5df23SVikas Chaudhary 		}
1300f4f5df23SVikas Chaudhary 		data = ((u64)high << 32) | low ;
1301f8086f4fSVikas Chaudhary 		rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
13024cd83cbeSLalit Chandivade 		if (rval)
13034cd83cbeSLalit Chandivade 			goto exit_load_from_flash;
13044cd83cbeSLalit Chandivade 
1305f4f5df23SVikas Chaudhary 		flashaddr += 8;
1306f4f5df23SVikas Chaudhary 		memaddr   += 8;
1307f4f5df23SVikas Chaudhary 
1308f4f5df23SVikas Chaudhary 		if (i % 0x1000 == 0)
1309f4f5df23SVikas Chaudhary 			msleep(1);
1310f4f5df23SVikas Chaudhary 
1311f4f5df23SVikas Chaudhary 	}
1312f4f5df23SVikas Chaudhary 
1313f4f5df23SVikas Chaudhary 	udelay(100);
1314f4f5df23SVikas Chaudhary 
1315f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1316f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1317f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1318f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1319f4f5df23SVikas Chaudhary 
13204cd83cbeSLalit Chandivade exit_load_from_flash:
13214cd83cbeSLalit Chandivade 	return rval;
1322f4f5df23SVikas Chaudhary }
1323f4f5df23SVikas Chaudhary 
1324f8086f4fSVikas Chaudhary static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
1325f4f5df23SVikas Chaudhary {
1326f4f5df23SVikas Chaudhary 	u32 rst;
1327f4f5df23SVikas Chaudhary 
1328f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1329f8086f4fSVikas Chaudhary 	if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
1330f4f5df23SVikas Chaudhary 		printk(KERN_WARNING "%s: Error during CRB Initialization\n",
1331f4f5df23SVikas Chaudhary 		    __func__);
1332f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1333f4f5df23SVikas Chaudhary 	}
1334f4f5df23SVikas Chaudhary 
1335f4f5df23SVikas Chaudhary 	udelay(500);
1336f4f5df23SVikas Chaudhary 
1337f4f5df23SVikas Chaudhary 	/* at this point, QM is in reset. This could be a problem if there are
1338f4f5df23SVikas Chaudhary 	 * incoming d* transition queue messages. QM/PCIE could wedge.
1339f4f5df23SVikas Chaudhary 	 * To get around this, QM is brought out of reset.
1340f4f5df23SVikas Chaudhary 	 */
1341f4f5df23SVikas Chaudhary 
1342f8086f4fSVikas Chaudhary 	rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
1343f4f5df23SVikas Chaudhary 	/* unreset qm */
1344f4f5df23SVikas Chaudhary 	rst &= ~(1 << 28);
1345f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
1346f4f5df23SVikas Chaudhary 
1347f8086f4fSVikas Chaudhary 	if (qla4_82xx_load_from_flash(ha, image_start)) {
1348f4f5df23SVikas Chaudhary 		printk("%s: Error trying to load fw from flash!\n", __func__);
1349f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1350f4f5df23SVikas Chaudhary 	}
1351f4f5df23SVikas Chaudhary 
1352f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1353f4f5df23SVikas Chaudhary }
1354f4f5df23SVikas Chaudhary 
1355f4f5df23SVikas Chaudhary int
1356f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
1357f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1358f4f5df23SVikas Chaudhary {
1359f4f5df23SVikas Chaudhary 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1360f4f5df23SVikas Chaudhary 	int shift_amount;
1361f4f5df23SVikas Chaudhary 	uint32_t temp;
1362f4f5df23SVikas Chaudhary 	uint64_t off8, val, mem_crb, word[2] = {0, 0};
1363f4f5df23SVikas Chaudhary 
1364f4f5df23SVikas Chaudhary 	/*
1365f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1366f4f5df23SVikas Chaudhary 	 */
1367f4f5df23SVikas Chaudhary 
1368de8c72daSVikas Chaudhary 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1369f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1370f4f5df23SVikas Chaudhary 	else {
1371f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1372f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1373f8086f4fSVikas Chaudhary 			return qla4_82xx_pci_mem_read_direct(ha,
1374f4f5df23SVikas Chaudhary 					off, data, size);
1375f4f5df23SVikas Chaudhary 	}
1376f4f5df23SVikas Chaudhary 
1377f4f5df23SVikas Chaudhary 
1378f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1379f4f5df23SVikas Chaudhary 	off0[0] = off & 0xf;
1380f4f5df23SVikas Chaudhary 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1381f4f5df23SVikas Chaudhary 	shift_amount = 4;
1382f4f5df23SVikas Chaudhary 
1383f4f5df23SVikas Chaudhary 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1384f4f5df23SVikas Chaudhary 	off0[1] = 0;
1385f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1386f4f5df23SVikas Chaudhary 
1387f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1388f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1389f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1390f4f5df23SVikas Chaudhary 		temp = 0;
1391f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1392f4f5df23SVikas Chaudhary 		temp = MIU_TA_CTL_ENABLE;
1393f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1394c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_START_ENABLE;
1395f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1396f4f5df23SVikas Chaudhary 
1397f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1398f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1399f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1400f4f5df23SVikas Chaudhary 				break;
1401f4f5df23SVikas Chaudhary 		}
1402f4f5df23SVikas Chaudhary 
1403f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1404068237c8STej Parkash 			printk_ratelimited(KERN_ERR
1405068237c8STej Parkash 					   "%s: failed to read through agent\n",
1406068237c8STej Parkash 					   __func__);
1407f4f5df23SVikas Chaudhary 			break;
1408f4f5df23SVikas Chaudhary 		}
1409f4f5df23SVikas Chaudhary 
1410f4f5df23SVikas Chaudhary 		start = off0[i] >> 2;
1411f4f5df23SVikas Chaudhary 		end   = (off0[i] + sz[i] - 1) >> 2;
1412f4f5df23SVikas Chaudhary 		for (k = start; k <= end; k++) {
1413f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha,
1414f4f5df23SVikas Chaudhary 				mem_crb + MIU_TEST_AGT_RDDATA(k));
1415f4f5df23SVikas Chaudhary 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1416f4f5df23SVikas Chaudhary 		}
1417f4f5df23SVikas Chaudhary 	}
1418f4f5df23SVikas Chaudhary 
1419f4f5df23SVikas Chaudhary 	if (j >= MAX_CTL_CHECK)
1420f4f5df23SVikas Chaudhary 		return -1;
1421f4f5df23SVikas Chaudhary 
1422f4f5df23SVikas Chaudhary 	if ((off0[0] & 7) == 0) {
1423f4f5df23SVikas Chaudhary 		val = word[0];
1424f4f5df23SVikas Chaudhary 	} else {
1425f4f5df23SVikas Chaudhary 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1426f4f5df23SVikas Chaudhary 		((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1427f4f5df23SVikas Chaudhary 	}
1428f4f5df23SVikas Chaudhary 
1429f4f5df23SVikas Chaudhary 	switch (size) {
1430f4f5df23SVikas Chaudhary 	case 1:
1431f4f5df23SVikas Chaudhary 		*(uint8_t  *)data = val;
1432f4f5df23SVikas Chaudhary 		break;
1433f4f5df23SVikas Chaudhary 	case 2:
1434f4f5df23SVikas Chaudhary 		*(uint16_t *)data = val;
1435f4f5df23SVikas Chaudhary 		break;
1436f4f5df23SVikas Chaudhary 	case 4:
1437f4f5df23SVikas Chaudhary 		*(uint32_t *)data = val;
1438f4f5df23SVikas Chaudhary 		break;
1439f4f5df23SVikas Chaudhary 	case 8:
1440f4f5df23SVikas Chaudhary 		*(uint64_t *)data = val;
1441f4f5df23SVikas Chaudhary 		break;
1442f4f5df23SVikas Chaudhary 	}
1443f4f5df23SVikas Chaudhary 	return 0;
1444f4f5df23SVikas Chaudhary }
1445f4f5df23SVikas Chaudhary 
1446f4f5df23SVikas Chaudhary int
1447f8086f4fSVikas Chaudhary qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
1448f4f5df23SVikas Chaudhary 		u64 off, void *data, int size)
1449f4f5df23SVikas Chaudhary {
1450f4f5df23SVikas Chaudhary 	int i, j, ret = 0, loop, sz[2], off0;
1451f4f5df23SVikas Chaudhary 	int scale, shift_amount, startword;
1452f4f5df23SVikas Chaudhary 	uint32_t temp;
1453f4f5df23SVikas Chaudhary 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1454f4f5df23SVikas Chaudhary 
1455f4f5df23SVikas Chaudhary 	/*
1456f4f5df23SVikas Chaudhary 	 * If not MN, go check for MS or invalid.
1457f4f5df23SVikas Chaudhary 	 */
1458de8c72daSVikas Chaudhary 	if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1459f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_QDR_NET;
1460f4f5df23SVikas Chaudhary 	else {
1461f4f5df23SVikas Chaudhary 		mem_crb = QLA82XX_CRB_DDR_NET;
1462f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
1463f8086f4fSVikas Chaudhary 			return qla4_82xx_pci_mem_write_direct(ha,
1464f4f5df23SVikas Chaudhary 					off, data, size);
1465f4f5df23SVikas Chaudhary 	}
1466f4f5df23SVikas Chaudhary 
1467f4f5df23SVikas Chaudhary 	off0 = off & 0x7;
1468f4f5df23SVikas Chaudhary 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1469f4f5df23SVikas Chaudhary 	sz[1] = size - sz[0];
1470f4f5df23SVikas Chaudhary 
1471f4f5df23SVikas Chaudhary 	off8 = off & 0xfffffff0;
1472f4f5df23SVikas Chaudhary 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
1473f4f5df23SVikas Chaudhary 	shift_amount = 4;
1474f4f5df23SVikas Chaudhary 	scale = 2;
1475f4f5df23SVikas Chaudhary 	startword = (off & 0xf)/8;
1476f4f5df23SVikas Chaudhary 
1477f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1478f8086f4fSVikas Chaudhary 		if (qla4_82xx_pci_mem_read_2M(ha, off8 +
1479f4f5df23SVikas Chaudhary 		    (i << shift_amount), &word[i * scale], 8))
1480f4f5df23SVikas Chaudhary 			return -1;
1481f4f5df23SVikas Chaudhary 	}
1482f4f5df23SVikas Chaudhary 
1483f4f5df23SVikas Chaudhary 	switch (size) {
1484f4f5df23SVikas Chaudhary 	case 1:
1485f4f5df23SVikas Chaudhary 		tmpw = *((uint8_t *)data);
1486f4f5df23SVikas Chaudhary 		break;
1487f4f5df23SVikas Chaudhary 	case 2:
1488f4f5df23SVikas Chaudhary 		tmpw = *((uint16_t *)data);
1489f4f5df23SVikas Chaudhary 		break;
1490f4f5df23SVikas Chaudhary 	case 4:
1491f4f5df23SVikas Chaudhary 		tmpw = *((uint32_t *)data);
1492f4f5df23SVikas Chaudhary 		break;
1493f4f5df23SVikas Chaudhary 	case 8:
1494f4f5df23SVikas Chaudhary 	default:
1495f4f5df23SVikas Chaudhary 		tmpw = *((uint64_t *)data);
1496f4f5df23SVikas Chaudhary 		break;
1497f4f5df23SVikas Chaudhary 	}
1498f4f5df23SVikas Chaudhary 
1499f4f5df23SVikas Chaudhary 	if (sz[0] == 8)
1500f4f5df23SVikas Chaudhary 		word[startword] = tmpw;
1501f4f5df23SVikas Chaudhary 	else {
1502f4f5df23SVikas Chaudhary 		word[startword] &=
1503f4f5df23SVikas Chaudhary 		    ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1504f4f5df23SVikas Chaudhary 		word[startword] |= tmpw << (off0 * 8);
1505f4f5df23SVikas Chaudhary 	}
1506f4f5df23SVikas Chaudhary 
1507f4f5df23SVikas Chaudhary 	if (sz[1] != 0) {
1508f4f5df23SVikas Chaudhary 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
1509f4f5df23SVikas Chaudhary 		word[startword+1] |= tmpw >> (sz[0] * 8);
1510f4f5df23SVikas Chaudhary 	}
1511f4f5df23SVikas Chaudhary 
1512f4f5df23SVikas Chaudhary 	for (i = 0; i < loop; i++) {
1513f4f5df23SVikas Chaudhary 		temp = off8 + (i << shift_amount);
1514f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1515f4f5df23SVikas Chaudhary 		temp = 0;
1516f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1517f4f5df23SVikas Chaudhary 		temp = word[i * scale] & 0xffffffff;
1518f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1519f4f5df23SVikas Chaudhary 		temp = (word[i * scale] >> 32) & 0xffffffff;
1520f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1521f4f5df23SVikas Chaudhary 		temp = word[i*scale + 1] & 0xffffffff;
1522f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
1523f4f5df23SVikas Chaudhary 		    temp);
1524f4f5df23SVikas Chaudhary 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
1525f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
1526f4f5df23SVikas Chaudhary 		    temp);
1527f4f5df23SVikas Chaudhary 
1528c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_WRITE_ENABLE;
1529f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1530c38fa3abSVikas Chaudhary 		temp = MIU_TA_CTL_WRITE_START;
1531f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
1532f4f5df23SVikas Chaudhary 
1533f4f5df23SVikas Chaudhary 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1534f8086f4fSVikas Chaudhary 			temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1535f4f5df23SVikas Chaudhary 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1536f4f5df23SVikas Chaudhary 				break;
1537f4f5df23SVikas Chaudhary 		}
1538f4f5df23SVikas Chaudhary 
1539f4f5df23SVikas Chaudhary 		if (j >= MAX_CTL_CHECK) {
1540f4f5df23SVikas Chaudhary 			if (printk_ratelimit())
1541f4f5df23SVikas Chaudhary 				ql4_printk(KERN_ERR, ha,
1542068237c8STej Parkash 					   "%s: failed to read through agent\n",
1543068237c8STej Parkash 					   __func__);
1544f4f5df23SVikas Chaudhary 			ret = -1;
1545f4f5df23SVikas Chaudhary 			break;
1546f4f5df23SVikas Chaudhary 		}
1547f4f5df23SVikas Chaudhary 	}
1548f4f5df23SVikas Chaudhary 
1549f4f5df23SVikas Chaudhary 	return ret;
1550f4f5df23SVikas Chaudhary }
1551f4f5df23SVikas Chaudhary 
1552f8086f4fSVikas Chaudhary static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
1553f4f5df23SVikas Chaudhary {
1554f4f5df23SVikas Chaudhary 	u32 val = 0;
1555f4f5df23SVikas Chaudhary 	int retries = 60;
1556f4f5df23SVikas Chaudhary 
1557f4f5df23SVikas Chaudhary 	if (!pegtune_val) {
1558f4f5df23SVikas Chaudhary 		do {
1559f8086f4fSVikas Chaudhary 			val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
1560f4f5df23SVikas Chaudhary 			if ((val == PHAN_INITIALIZE_COMPLETE) ||
1561f4f5df23SVikas Chaudhary 			    (val == PHAN_INITIALIZE_ACK))
1562f4f5df23SVikas Chaudhary 				return 0;
1563f4f5df23SVikas Chaudhary 			set_current_state(TASK_UNINTERRUPTIBLE);
1564f4f5df23SVikas Chaudhary 			schedule_timeout(500);
1565f4f5df23SVikas Chaudhary 
1566f4f5df23SVikas Chaudhary 		} while (--retries);
1567f4f5df23SVikas Chaudhary 
1568f4f5df23SVikas Chaudhary 		if (!retries) {
1569f8086f4fSVikas Chaudhary 			pegtune_val = qla4_82xx_rd_32(ha,
1570f4f5df23SVikas Chaudhary 				QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1571f4f5df23SVikas Chaudhary 			printk(KERN_WARNING "%s: init failed, "
1572f4f5df23SVikas Chaudhary 				"pegtune_val = %x\n", __func__, pegtune_val);
1573f4f5df23SVikas Chaudhary 			return -1;
1574f4f5df23SVikas Chaudhary 		}
1575f4f5df23SVikas Chaudhary 	}
1576f4f5df23SVikas Chaudhary 	return 0;
1577f4f5df23SVikas Chaudhary }
1578f4f5df23SVikas Chaudhary 
1579f8086f4fSVikas Chaudhary static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
1580f4f5df23SVikas Chaudhary {
1581f4f5df23SVikas Chaudhary 	uint32_t state = 0;
1582f4f5df23SVikas Chaudhary 	int loops = 0;
1583f4f5df23SVikas Chaudhary 
1584f4f5df23SVikas Chaudhary 	/* Window 1 call */
1585f4f5df23SVikas Chaudhary 	read_lock(&ha->hw_lock);
1586f8086f4fSVikas Chaudhary 	state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1587f4f5df23SVikas Chaudhary 	read_unlock(&ha->hw_lock);
1588f4f5df23SVikas Chaudhary 
1589f4f5df23SVikas Chaudhary 	while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
1590f4f5df23SVikas Chaudhary 		udelay(100);
1591f4f5df23SVikas Chaudhary 		/* Window 1 call */
1592f4f5df23SVikas Chaudhary 		read_lock(&ha->hw_lock);
1593f8086f4fSVikas Chaudhary 		state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
1594f4f5df23SVikas Chaudhary 		read_unlock(&ha->hw_lock);
1595f4f5df23SVikas Chaudhary 
1596f4f5df23SVikas Chaudhary 		loops++;
1597f4f5df23SVikas Chaudhary 	}
1598f4f5df23SVikas Chaudhary 
1599f4f5df23SVikas Chaudhary 	if (loops >= 30000) {
1600f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
1601f4f5df23SVikas Chaudhary 		    "Receive Peg initialization not complete: 0x%x.\n", state));
1602f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1603f4f5df23SVikas Chaudhary 	}
1604f4f5df23SVikas Chaudhary 
1605f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
1606f4f5df23SVikas Chaudhary }
1607f4f5df23SVikas Chaudhary 
1608626115cdSAndrew Morton void
1609f4f5df23SVikas Chaudhary qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
1610f4f5df23SVikas Chaudhary {
1611f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1612f4f5df23SVikas Chaudhary 
161333693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
16146e7b4292SVikas Chaudhary 
16156e7b4292SVikas Chaudhary 	/*
1616b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16176e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16186e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16196e7b4292SVikas Chaudhary 	 */
1620b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16216e7b4292SVikas Chaudhary 		drv_active |= (1 << ha->func_num);
16226e7b4292SVikas Chaudhary 	else
1623f4f5df23SVikas Chaudhary 		drv_active |= (1 << (ha->func_num * 4));
16246e7b4292SVikas Chaudhary 
1625068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1626068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
162733693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1628f4f5df23SVikas Chaudhary }
1629f4f5df23SVikas Chaudhary 
1630f4f5df23SVikas Chaudhary void
1631f4f5df23SVikas Chaudhary qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
1632f4f5df23SVikas Chaudhary {
1633f4f5df23SVikas Chaudhary 	uint32_t drv_active;
1634f4f5df23SVikas Chaudhary 
163533693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
16366e7b4292SVikas Chaudhary 
16376e7b4292SVikas Chaudhary 	/*
1638b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16396e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16406e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16416e7b4292SVikas Chaudhary 	 */
1642b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16436e7b4292SVikas Chaudhary 		drv_active &= ~(1 << (ha->func_num));
16446e7b4292SVikas Chaudhary 	else
1645f4f5df23SVikas Chaudhary 		drv_active &= ~(1 << (ha->func_num * 4));
16466e7b4292SVikas Chaudhary 
1647068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
1648068237c8STej Parkash 		   __func__, ha->host_no, drv_active);
164933693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
1650f4f5df23SVikas Chaudhary }
1651f4f5df23SVikas Chaudhary 
165233693c7aSVikas Chaudhary inline int qla4_8xxx_need_reset(struct scsi_qla_host *ha)
1653f4f5df23SVikas Chaudhary {
16542232be0dSLalit Chandivade 	uint32_t drv_state, drv_active;
1655f4f5df23SVikas Chaudhary 	int rval;
1656f4f5df23SVikas Chaudhary 
165733693c7aSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
165833693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
16596e7b4292SVikas Chaudhary 
16606e7b4292SVikas Chaudhary 	/*
1661b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16626e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16636e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16646e7b4292SVikas Chaudhary 	 */
1665b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16666e7b4292SVikas Chaudhary 		rval = drv_state & (1 << ha->func_num);
16676e7b4292SVikas Chaudhary 	else
1668f4f5df23SVikas Chaudhary 		rval = drv_state & (1 << (ha->func_num * 4));
16696e7b4292SVikas Chaudhary 
16702232be0dSLalit Chandivade 	if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
16712232be0dSLalit Chandivade 		rval = 1;
16722232be0dSLalit Chandivade 
1673f4f5df23SVikas Chaudhary 	return rval;
1674f4f5df23SVikas Chaudhary }
1675f4f5df23SVikas Chaudhary 
16766e7b4292SVikas Chaudhary void qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
1677f4f5df23SVikas Chaudhary {
1678f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1679f4f5df23SVikas Chaudhary 
168033693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
16816e7b4292SVikas Chaudhary 
16826e7b4292SVikas Chaudhary 	/*
1683b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
16846e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
16856e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
16866e7b4292SVikas Chaudhary 	 */
1687b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
16886e7b4292SVikas Chaudhary 		drv_state |= (1 << ha->func_num);
16896e7b4292SVikas Chaudhary 	else
1690f4f5df23SVikas Chaudhary 		drv_state |= (1 << (ha->func_num * 4));
16916e7b4292SVikas Chaudhary 
1692068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1693068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
169433693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1695f4f5df23SVikas Chaudhary }
1696f4f5df23SVikas Chaudhary 
16976e7b4292SVikas Chaudhary void qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
1698f4f5df23SVikas Chaudhary {
1699f4f5df23SVikas Chaudhary 	uint32_t drv_state;
1700f4f5df23SVikas Chaudhary 
170133693c7aSVikas Chaudhary 	drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
17026e7b4292SVikas Chaudhary 
17036e7b4292SVikas Chaudhary 	/*
1704b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
17056e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
17066e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function
17076e7b4292SVikas Chaudhary 	 */
1708b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
17096e7b4292SVikas Chaudhary 		drv_state &= ~(1 << ha->func_num);
17106e7b4292SVikas Chaudhary 	else
1711f4f5df23SVikas Chaudhary 		drv_state &= ~(1 << (ha->func_num * 4));
17126e7b4292SVikas Chaudhary 
1713068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
1714068237c8STej Parkash 		   __func__, ha->host_no, drv_state);
171533693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
1716f4f5df23SVikas Chaudhary }
1717f4f5df23SVikas Chaudhary 
1718f4f5df23SVikas Chaudhary static inline void
1719f4f5df23SVikas Chaudhary qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
1720f4f5df23SVikas Chaudhary {
1721f4f5df23SVikas Chaudhary 	uint32_t qsnt_state;
1722f4f5df23SVikas Chaudhary 
172333693c7aSVikas Chaudhary 	qsnt_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
17246e7b4292SVikas Chaudhary 
17256e7b4292SVikas Chaudhary 	/*
1726b37ca418SVikas Chaudhary 	 * For ISP8324 and ISP8042, drv_active register has 1 bit per function,
17276e7b4292SVikas Chaudhary 	 * shift 1 by func_num to set a bit for the function.
17286e7b4292SVikas Chaudhary 	 * For ISP8022, drv_active has 4 bits per function.
17296e7b4292SVikas Chaudhary 	 */
1730b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
17316e7b4292SVikas Chaudhary 		qsnt_state |= (1 << ha->func_num);
17326e7b4292SVikas Chaudhary 	else
1733f4f5df23SVikas Chaudhary 		qsnt_state |= (2 << (ha->func_num * 4));
17346e7b4292SVikas Chaudhary 
173533693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, qsnt_state);
1736f4f5df23SVikas Chaudhary }
1737f4f5df23SVikas Chaudhary 
1738f4f5df23SVikas Chaudhary 
1739f4f5df23SVikas Chaudhary static int
1740f8086f4fSVikas Chaudhary qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
1741f4f5df23SVikas Chaudhary {
1742f4f5df23SVikas Chaudhary 	uint16_t lnk;
1743f4f5df23SVikas Chaudhary 
1744f4f5df23SVikas Chaudhary 	/* scrub dma mask expansion register */
1745f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
1746f4f5df23SVikas Chaudhary 
1747f4f5df23SVikas Chaudhary 	/* Overwrite stale initialization register values */
1748f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
1749f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
1750f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
1751f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
1752f4f5df23SVikas Chaudhary 
1753f8086f4fSVikas Chaudhary 	if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
1754f4f5df23SVikas Chaudhary 		printk("%s: Error trying to start fw!\n", __func__);
1755f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1756f4f5df23SVikas Chaudhary 	}
1757f4f5df23SVikas Chaudhary 
1758f4f5df23SVikas Chaudhary 	/* Handshake with the card before we register the devices. */
1759f8086f4fSVikas Chaudhary 	if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
1760f4f5df23SVikas Chaudhary 		printk("%s: Error during card handshake!\n", __func__);
1761f4f5df23SVikas Chaudhary 		return QLA_ERROR;
1762f4f5df23SVikas Chaudhary 	}
1763f4f5df23SVikas Chaudhary 
1764f4f5df23SVikas Chaudhary 	/* Negotiated Link width */
17655548bfd0SJiang Liu 	pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
1766f4f5df23SVikas Chaudhary 	ha->link_width = (lnk >> 4) & 0x3f;
1767f4f5df23SVikas Chaudhary 
1768f4f5df23SVikas Chaudhary 	/* Synchronize with Receive peg */
1769f8086f4fSVikas Chaudhary 	return qla4_82xx_rcvpeg_ready(ha);
1770f4f5df23SVikas Chaudhary }
1771f4f5df23SVikas Chaudhary 
177233693c7aSVikas Chaudhary int qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
1773f4f5df23SVikas Chaudhary {
1774f4f5df23SVikas Chaudhary 	int rval = QLA_ERROR;
1775f4f5df23SVikas Chaudhary 
1776f4f5df23SVikas Chaudhary 	/*
1777f4f5df23SVikas Chaudhary 	 * FW Load priority:
1778f4f5df23SVikas Chaudhary 	 * 1) Operational firmware residing in flash.
1779f4f5df23SVikas Chaudhary 	 * 2) Fail
1780f4f5df23SVikas Chaudhary 	 */
1781f4f5df23SVikas Chaudhary 
1782f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1783f4f5df23SVikas Chaudhary 	    "FW: Retrieving flash offsets from FLT/FDT ...\n");
1784f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_get_flash_info(ha);
1785f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS)
1786f4f5df23SVikas Chaudhary 		return rval;
1787f4f5df23SVikas Chaudhary 
1788f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
1789f4f5df23SVikas Chaudhary 	    "FW: Attempting to load firmware from flash...\n");
1790f8086f4fSVikas Chaudhary 	rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
1791f4f5df23SVikas Chaudhary 
1792f581a3f7SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
1793f581a3f7SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
1794f581a3f7SVikas Chaudhary 		    " FAILED...\n");
1795f581a3f7SVikas Chaudhary 		return rval;
1796f581a3f7SVikas Chaudhary 	}
1797f4f5df23SVikas Chaudhary 
1798f4f5df23SVikas Chaudhary 	return rval;
1799f4f5df23SVikas Chaudhary }
1800f4f5df23SVikas Chaudhary 
180133693c7aSVikas Chaudhary void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
1802b25ee66fSShyam Sundar {
1803f8086f4fSVikas Chaudhary 	if (qla4_82xx_rom_lock(ha)) {
1804b25ee66fSShyam Sundar 		/* Someone else is holding the lock. */
1805b25ee66fSShyam Sundar 		dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
1806b25ee66fSShyam Sundar 	}
1807b25ee66fSShyam Sundar 
1808b25ee66fSShyam Sundar 	/*
1809b25ee66fSShyam Sundar 	 * Either we got the lock, or someone
1810b25ee66fSShyam Sundar 	 * else died while holding it.
1811b25ee66fSShyam Sundar 	 * In either case, unlock.
1812b25ee66fSShyam Sundar 	 */
1813f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
1814b25ee66fSShyam Sundar }
1815b25ee66fSShyam Sundar 
1816b1829789STej Parkash static uint32_t ql4_84xx_poll_wait_for_ready(struct scsi_qla_host *ha,
1817b1829789STej Parkash 					     uint32_t addr1, uint32_t mask)
1818b1829789STej Parkash {
1819b1829789STej Parkash 	unsigned long timeout;
1820b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
1821b1829789STej Parkash 	uint32_t temp;
1822b1829789STej Parkash 
1823b1829789STej Parkash 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1824b1829789STej Parkash 	do {
1825b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
1826b1829789STej Parkash 		if ((temp & mask) != 0)
1827b1829789STej Parkash 			break;
1828b1829789STej Parkash 
1829b1829789STej Parkash 		if (time_after_eq(jiffies, timeout)) {
1830b1829789STej Parkash 			ql4_printk(KERN_INFO, ha, "Error in processing rdmdio entry\n");
1831b1829789STej Parkash 			return QLA_ERROR;
1832b1829789STej Parkash 		}
1833b1829789STej Parkash 	} while (1);
1834b1829789STej Parkash 
1835b1829789STej Parkash 	return rval;
1836b1829789STej Parkash }
1837b1829789STej Parkash 
183802ccda2aSBaoyou Xie static uint32_t ql4_84xx_ipmdio_rd_reg(struct scsi_qla_host *ha, uint32_t addr1,
1839b1829789STej Parkash 				uint32_t addr3, uint32_t mask, uint32_t addr,
1840b1829789STej Parkash 				uint32_t *data_ptr)
1841b1829789STej Parkash {
1842b1829789STej Parkash 	int rval = QLA_SUCCESS;
1843b1829789STej Parkash 	uint32_t temp;
1844b1829789STej Parkash 	uint32_t data;
1845b1829789STej Parkash 
1846b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1847b1829789STej Parkash 	if (rval)
1848b1829789STej Parkash 		goto exit_ipmdio_rd_reg;
1849b1829789STej Parkash 
1850b1829789STej Parkash 	temp = (0x40000000 | addr);
1851b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, temp);
1852b1829789STej Parkash 
1853b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1854b1829789STej Parkash 	if (rval)
1855b1829789STej Parkash 		goto exit_ipmdio_rd_reg;
1856b1829789STej Parkash 
1857b1829789STej Parkash 	ha->isp_ops->rd_reg_indirect(ha, addr3, &data);
1858b1829789STej Parkash 	*data_ptr = data;
1859b1829789STej Parkash 
1860b1829789STej Parkash exit_ipmdio_rd_reg:
1861b1829789STej Parkash 	return rval;
1862b1829789STej Parkash }
1863b1829789STej Parkash 
1864b1829789STej Parkash 
1865b1829789STej Parkash static uint32_t ql4_84xx_poll_wait_ipmdio_bus_idle(struct scsi_qla_host *ha,
1866b1829789STej Parkash 						    uint32_t addr1,
1867b1829789STej Parkash 						    uint32_t addr2,
1868b1829789STej Parkash 						    uint32_t addr3,
1869b1829789STej Parkash 						    uint32_t mask)
1870b1829789STej Parkash {
1871b1829789STej Parkash 	unsigned long timeout;
1872b1829789STej Parkash 	uint32_t temp;
1873b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
1874b1829789STej Parkash 
1875b1829789STej Parkash 	timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
1876b1829789STej Parkash 	do {
1877b1829789STej Parkash 		ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3, mask, addr2, &temp);
1878b1829789STej Parkash 		if ((temp & 0x1) != 1)
1879b1829789STej Parkash 			break;
1880b1829789STej Parkash 		if (time_after_eq(jiffies, timeout)) {
1881b1829789STej Parkash 			ql4_printk(KERN_INFO, ha, "Error in processing mdiobus idle\n");
1882b1829789STej Parkash 			return QLA_ERROR;
1883b1829789STej Parkash 		}
1884b1829789STej Parkash 	} while (1);
1885b1829789STej Parkash 
1886b1829789STej Parkash 	return rval;
1887b1829789STej Parkash }
1888b1829789STej Parkash 
1889b1829789STej Parkash static int ql4_84xx_ipmdio_wr_reg(struct scsi_qla_host *ha,
1890b1829789STej Parkash 				  uint32_t addr1, uint32_t addr3,
1891b1829789STej Parkash 				  uint32_t mask, uint32_t addr,
1892b1829789STej Parkash 				  uint32_t value)
1893b1829789STej Parkash {
1894b1829789STej Parkash 	int rval = QLA_SUCCESS;
1895b1829789STej Parkash 
1896b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1897b1829789STej Parkash 	if (rval)
1898b1829789STej Parkash 		goto exit_ipmdio_wr_reg;
1899b1829789STej Parkash 
1900b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr3, value);
1901b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, addr);
1902b1829789STej Parkash 
1903b1829789STej Parkash 	rval = ql4_84xx_poll_wait_for_ready(ha, addr1, mask);
1904b1829789STej Parkash 	if (rval)
1905b1829789STej Parkash 		goto exit_ipmdio_wr_reg;
1906b1829789STej Parkash 
1907b1829789STej Parkash exit_ipmdio_wr_reg:
1908b1829789STej Parkash 	return rval;
1909b1829789STej Parkash }
1910b1829789STej Parkash 
1911068237c8STej Parkash static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
19127664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
1913068237c8STej Parkash 				uint32_t **d_ptr)
1914068237c8STej Parkash {
1915068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
19167664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_crb *crb_hdr;
1917068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
1918068237c8STej Parkash 
1919068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
19207664a1fdSVikas Chaudhary 	crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
1921068237c8STej Parkash 	r_addr = crb_hdr->addr;
1922068237c8STej Parkash 	r_stride = crb_hdr->crb_strd.addr_stride;
1923068237c8STej Parkash 	loop_cnt = crb_hdr->op_count;
1924068237c8STej Parkash 
1925068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
192633693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
1927068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_addr);
1928068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
1929068237c8STej Parkash 		r_addr += r_stride;
1930068237c8STej Parkash 	}
1931068237c8STej Parkash 	*d_ptr = data_ptr;
1932068237c8STej Parkash }
1933068237c8STej Parkash 
193441f79bdeSSantosh Vernekar static int qla4_83xx_check_dma_engine_state(struct scsi_qla_host *ha)
193541f79bdeSSantosh Vernekar {
193641f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
193741f79bdeSSantosh Vernekar 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
193841f79bdeSSantosh Vernekar 	uint64_t dma_base_addr = 0;
193941f79bdeSSantosh Vernekar 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
194041f79bdeSSantosh Vernekar 
194141f79bdeSSantosh Vernekar 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
194241f79bdeSSantosh Vernekar 							ha->fw_dump_tmplt_hdr;
194341f79bdeSSantosh Vernekar 	dma_eng_num =
194441f79bdeSSantosh Vernekar 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
194541f79bdeSSantosh Vernekar 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
194641f79bdeSSantosh Vernekar 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
194741f79bdeSSantosh Vernekar 
194841f79bdeSSantosh Vernekar 	/* Read the pex-dma's command-status-and-control register. */
194941f79bdeSSantosh Vernekar 	rval = ha->isp_ops->rd_reg_indirect(ha,
195041f79bdeSSantosh Vernekar 			(dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
195141f79bdeSSantosh Vernekar 			&cmd_sts_and_cntrl);
195241f79bdeSSantosh Vernekar 
195341f79bdeSSantosh Vernekar 	if (rval)
195441f79bdeSSantosh Vernekar 		return QLA_ERROR;
195541f79bdeSSantosh Vernekar 
195641f79bdeSSantosh Vernekar 	/* Check if requested pex-dma engine is available. */
195741f79bdeSSantosh Vernekar 	if (cmd_sts_and_cntrl & BIT_31)
195841f79bdeSSantosh Vernekar 		return QLA_SUCCESS;
195941f79bdeSSantosh Vernekar 	else
196041f79bdeSSantosh Vernekar 		return QLA_ERROR;
196141f79bdeSSantosh Vernekar }
196241f79bdeSSantosh Vernekar 
196341f79bdeSSantosh Vernekar static int qla4_83xx_start_pex_dma(struct scsi_qla_host *ha,
196441f79bdeSSantosh Vernekar 			   struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr)
196541f79bdeSSantosh Vernekar {
196641f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS, wait = 0;
196741f79bdeSSantosh Vernekar 	uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
196841f79bdeSSantosh Vernekar 	uint64_t dma_base_addr = 0;
196941f79bdeSSantosh Vernekar 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr = NULL;
197041f79bdeSSantosh Vernekar 
197141f79bdeSSantosh Vernekar 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
197241f79bdeSSantosh Vernekar 							ha->fw_dump_tmplt_hdr;
197341f79bdeSSantosh Vernekar 	dma_eng_num =
197441f79bdeSSantosh Vernekar 		tmplt_hdr->saved_state_array[QLA83XX_PEX_DMA_ENGINE_INDEX];
197541f79bdeSSantosh Vernekar 	dma_base_addr = QLA83XX_PEX_DMA_BASE_ADDRESS +
197641f79bdeSSantosh Vernekar 				(dma_eng_num * QLA83XX_PEX_DMA_NUM_OFFSET);
197741f79bdeSSantosh Vernekar 
197841f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
197941f79bdeSSantosh Vernekar 				dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_LOW,
198041f79bdeSSantosh Vernekar 				m_hdr->desc_card_addr);
198141f79bdeSSantosh Vernekar 	if (rval)
198241f79bdeSSantosh Vernekar 		goto error_exit;
198341f79bdeSSantosh Vernekar 
198441f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
198541f79bdeSSantosh Vernekar 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_ADDR_HIGH, 0);
198641f79bdeSSantosh Vernekar 	if (rval)
198741f79bdeSSantosh Vernekar 		goto error_exit;
198841f79bdeSSantosh Vernekar 
198941f79bdeSSantosh Vernekar 	rval = ha->isp_ops->wr_reg_indirect(ha,
199041f79bdeSSantosh Vernekar 			      dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL,
199141f79bdeSSantosh Vernekar 			      m_hdr->start_dma_cmd);
199241f79bdeSSantosh Vernekar 	if (rval)
199341f79bdeSSantosh Vernekar 		goto error_exit;
199441f79bdeSSantosh Vernekar 
199541f79bdeSSantosh Vernekar 	/* Wait for dma operation to complete. */
199641f79bdeSSantosh Vernekar 	for (wait = 0; wait < QLA83XX_PEX_DMA_MAX_WAIT; wait++) {
199741f79bdeSSantosh Vernekar 		rval = ha->isp_ops->rd_reg_indirect(ha,
199841f79bdeSSantosh Vernekar 			    (dma_base_addr + QLA83XX_PEX_DMA_CMD_STS_AND_CNTRL),
199941f79bdeSSantosh Vernekar 			    &cmd_sts_and_cntrl);
200041f79bdeSSantosh Vernekar 		if (rval)
200141f79bdeSSantosh Vernekar 			goto error_exit;
200241f79bdeSSantosh Vernekar 
200341f79bdeSSantosh Vernekar 		if ((cmd_sts_and_cntrl & BIT_1) == 0)
200441f79bdeSSantosh Vernekar 			break;
200541f79bdeSSantosh Vernekar 		else
200641f79bdeSSantosh Vernekar 			udelay(10);
200741f79bdeSSantosh Vernekar 	}
200841f79bdeSSantosh Vernekar 
200941f79bdeSSantosh Vernekar 	/* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
201041f79bdeSSantosh Vernekar 	if (wait >= QLA83XX_PEX_DMA_MAX_WAIT) {
201141f79bdeSSantosh Vernekar 		rval = QLA_ERROR;
201241f79bdeSSantosh Vernekar 		goto error_exit;
201341f79bdeSSantosh Vernekar 	}
201441f79bdeSSantosh Vernekar 
201541f79bdeSSantosh Vernekar error_exit:
201641f79bdeSSantosh Vernekar 	return rval;
201741f79bdeSSantosh Vernekar }
201841f79bdeSSantosh Vernekar 
20193c3cab17STej Parkash static int qla4_8xxx_minidump_pex_dma_read(struct scsi_qla_host *ha,
202041f79bdeSSantosh Vernekar 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
202141f79bdeSSantosh Vernekar 				uint32_t **d_ptr)
202241f79bdeSSantosh Vernekar {
202341f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
202441f79bdeSSantosh Vernekar 	struct qla4_83xx_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
202541f79bdeSSantosh Vernekar 	uint32_t size, read_size;
202641f79bdeSSantosh Vernekar 	uint8_t *data_ptr = (uint8_t *)*d_ptr;
202741f79bdeSSantosh Vernekar 	void *rdmem_buffer = NULL;
202841f79bdeSSantosh Vernekar 	dma_addr_t rdmem_dma;
202941f79bdeSSantosh Vernekar 	struct qla4_83xx_pex_dma_descriptor dma_desc;
203041f79bdeSSantosh Vernekar 
203141f79bdeSSantosh Vernekar 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
203241f79bdeSSantosh Vernekar 
203341f79bdeSSantosh Vernekar 	rval = qla4_83xx_check_dma_engine_state(ha);
203441f79bdeSSantosh Vernekar 	if (rval != QLA_SUCCESS) {
203541f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
203641f79bdeSSantosh Vernekar 				  "%s: DMA engine not available. Fallback to rdmem-read.\n",
203741f79bdeSSantosh Vernekar 				  __func__));
203841f79bdeSSantosh Vernekar 		return QLA_ERROR;
203941f79bdeSSantosh Vernekar 	}
204041f79bdeSSantosh Vernekar 
204141f79bdeSSantosh Vernekar 	m_hdr = (struct qla4_83xx_minidump_entry_rdmem_pex_dma *)entry_hdr;
204241f79bdeSSantosh Vernekar 	rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
204341f79bdeSSantosh Vernekar 					  QLA83XX_PEX_DMA_READ_SIZE,
204441f79bdeSSantosh Vernekar 					  &rdmem_dma, GFP_KERNEL);
204541f79bdeSSantosh Vernekar 	if (!rdmem_buffer) {
204641f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
204741f79bdeSSantosh Vernekar 				  "%s: Unable to allocate rdmem dma buffer\n",
204841f79bdeSSantosh Vernekar 				  __func__));
204941f79bdeSSantosh Vernekar 		return QLA_ERROR;
205041f79bdeSSantosh Vernekar 	}
205141f79bdeSSantosh Vernekar 
205241f79bdeSSantosh Vernekar 	/* Prepare pex-dma descriptor to be written to MS memory. */
205341f79bdeSSantosh Vernekar 	/* dma-desc-cmd layout:
205441f79bdeSSantosh Vernekar 	 *              0-3: dma-desc-cmd 0-3
205541f79bdeSSantosh Vernekar 	 *              4-7: pcid function number
205641f79bdeSSantosh Vernekar 	 *              8-15: dma-desc-cmd 8-15
205741f79bdeSSantosh Vernekar 	 */
205841f79bdeSSantosh Vernekar 	dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
205941f79bdeSSantosh Vernekar 	dma_desc.cmd.dma_desc_cmd |= ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
206041f79bdeSSantosh Vernekar 	dma_desc.dma_bus_addr = rdmem_dma;
206141f79bdeSSantosh Vernekar 
206241f79bdeSSantosh Vernekar 	size = 0;
206341f79bdeSSantosh Vernekar 	read_size = 0;
206441f79bdeSSantosh Vernekar 	/*
206541f79bdeSSantosh Vernekar 	 * Perform rdmem operation using pex-dma.
206641f79bdeSSantosh Vernekar 	 * Prepare dma in chunks of QLA83XX_PEX_DMA_READ_SIZE.
206741f79bdeSSantosh Vernekar 	 */
206841f79bdeSSantosh Vernekar 	while (read_size < m_hdr->read_data_size) {
206941f79bdeSSantosh Vernekar 		if (m_hdr->read_data_size - read_size >=
207041f79bdeSSantosh Vernekar 		    QLA83XX_PEX_DMA_READ_SIZE)
207141f79bdeSSantosh Vernekar 			size = QLA83XX_PEX_DMA_READ_SIZE;
207241f79bdeSSantosh Vernekar 		else {
207341f79bdeSSantosh Vernekar 			size = (m_hdr->read_data_size - read_size);
207441f79bdeSSantosh Vernekar 
207541f79bdeSSantosh Vernekar 			if (rdmem_buffer)
207641f79bdeSSantosh Vernekar 				dma_free_coherent(&ha->pdev->dev,
207741f79bdeSSantosh Vernekar 						  QLA83XX_PEX_DMA_READ_SIZE,
207841f79bdeSSantosh Vernekar 						  rdmem_buffer, rdmem_dma);
207941f79bdeSSantosh Vernekar 
208041f79bdeSSantosh Vernekar 			rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev, size,
208141f79bdeSSantosh Vernekar 							  &rdmem_dma,
208241f79bdeSSantosh Vernekar 							  GFP_KERNEL);
208341f79bdeSSantosh Vernekar 			if (!rdmem_buffer) {
208441f79bdeSSantosh Vernekar 				DEBUG2(ql4_printk(KERN_INFO, ha,
208541f79bdeSSantosh Vernekar 						  "%s: Unable to allocate rdmem dma buffer\n",
208641f79bdeSSantosh Vernekar 						  __func__));
208741f79bdeSSantosh Vernekar 				return QLA_ERROR;
208841f79bdeSSantosh Vernekar 			}
208941f79bdeSSantosh Vernekar 			dma_desc.dma_bus_addr = rdmem_dma;
209041f79bdeSSantosh Vernekar 		}
209141f79bdeSSantosh Vernekar 
209241f79bdeSSantosh Vernekar 		dma_desc.src_addr = m_hdr->read_addr + read_size;
209341f79bdeSSantosh Vernekar 		dma_desc.cmd.read_data_size = size;
209441f79bdeSSantosh Vernekar 
209541f79bdeSSantosh Vernekar 		/* Prepare: Write pex-dma descriptor to MS memory. */
20963c3cab17STej Parkash 		rval = qla4_8xxx_ms_mem_write_128b(ha,
209741f79bdeSSantosh Vernekar 			      (uint64_t)m_hdr->desc_card_addr,
209841f79bdeSSantosh Vernekar 			      (uint32_t *)&dma_desc,
209941f79bdeSSantosh Vernekar 			      (sizeof(struct qla4_83xx_pex_dma_descriptor)/16));
21009c4f8d92SVikas Chaudhary 		if (rval != QLA_SUCCESS) {
210141f79bdeSSantosh Vernekar 			ql4_printk(KERN_INFO, ha,
210241f79bdeSSantosh Vernekar 				   "%s: Error writing rdmem-dma-init to MS !!!\n",
210341f79bdeSSantosh Vernekar 				   __func__);
210441f79bdeSSantosh Vernekar 			goto error_exit;
210541f79bdeSSantosh Vernekar 		}
210641f79bdeSSantosh Vernekar 
210741f79bdeSSantosh Vernekar 		DEBUG2(ql4_printk(KERN_INFO, ha,
210841f79bdeSSantosh Vernekar 				  "%s: Dma-desc: Instruct for rdmem dma (size 0x%x).\n",
210941f79bdeSSantosh Vernekar 				  __func__, size));
211041f79bdeSSantosh Vernekar 		/* Execute: Start pex-dma operation. */
211141f79bdeSSantosh Vernekar 		rval = qla4_83xx_start_pex_dma(ha, m_hdr);
211241f79bdeSSantosh Vernekar 		if (rval != QLA_SUCCESS) {
211341f79bdeSSantosh Vernekar 			DEBUG2(ql4_printk(KERN_INFO, ha,
211441f79bdeSSantosh Vernekar 					  "scsi(%ld): start-pex-dma failed rval=0x%x\n",
211541f79bdeSSantosh Vernekar 					  ha->host_no, rval));
211641f79bdeSSantosh Vernekar 			goto error_exit;
211741f79bdeSSantosh Vernekar 		}
211841f79bdeSSantosh Vernekar 
211941f79bdeSSantosh Vernekar 		memcpy(data_ptr, rdmem_buffer, size);
212041f79bdeSSantosh Vernekar 		data_ptr += size;
212141f79bdeSSantosh Vernekar 		read_size += size;
212241f79bdeSSantosh Vernekar 	}
212341f79bdeSSantosh Vernekar 
212441f79bdeSSantosh Vernekar 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
212541f79bdeSSantosh Vernekar 
212641f79bdeSSantosh Vernekar 	*d_ptr = (uint32_t *)data_ptr;
212741f79bdeSSantosh Vernekar 
212841f79bdeSSantosh Vernekar error_exit:
212941f79bdeSSantosh Vernekar 	if (rdmem_buffer)
213041f79bdeSSantosh Vernekar 		dma_free_coherent(&ha->pdev->dev, size, rdmem_buffer,
213141f79bdeSSantosh Vernekar 				  rdmem_dma);
213241f79bdeSSantosh Vernekar 
213341f79bdeSSantosh Vernekar 	return rval;
213441f79bdeSSantosh Vernekar }
213541f79bdeSSantosh Vernekar 
2136068237c8STej Parkash static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
21377664a1fdSVikas Chaudhary 				 struct qla8xxx_minidump_entry_hdr *entry_hdr,
2138068237c8STej Parkash 				 uint32_t **d_ptr)
2139068237c8STej Parkash {
2140068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
2141068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2142068237c8STej Parkash 	unsigned long p_wait, w_time, p_mask;
2143068237c8STej Parkash 	uint32_t c_value_w, c_value_r;
21447664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2145068237c8STej Parkash 	int rval = QLA_ERROR;
2146068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2147068237c8STej Parkash 
2148068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
21497664a1fdSVikas Chaudhary 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2150068237c8STej Parkash 
2151068237c8STej Parkash 	loop_count = cache_hdr->op_count;
2152068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
2153068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
2154068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
2155068237c8STej Parkash 
2156068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
2157068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2158068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2159068237c8STej Parkash 	p_wait = cache_hdr->cache_ctrl.poll_wait;
2160068237c8STej Parkash 	p_mask = cache_hdr->cache_ctrl.poll_mask;
2161068237c8STej Parkash 
2162068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
216333693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
2164068237c8STej Parkash 
2165068237c8STej Parkash 		if (c_value_w)
216633693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2167068237c8STej Parkash 
2168068237c8STej Parkash 		if (p_mask) {
2169068237c8STej Parkash 			w_time = jiffies + p_wait;
2170068237c8STej Parkash 			do {
217133693c7aSVikas Chaudhary 				ha->isp_ops->rd_reg_indirect(ha, c_addr,
217233693c7aSVikas Chaudhary 							     &c_value_r);
2173068237c8STej Parkash 				if ((c_value_r & p_mask) == 0) {
2174068237c8STej Parkash 					break;
2175068237c8STej Parkash 				} else if (time_after_eq(jiffies, w_time)) {
2176068237c8STej Parkash 					/* capturing dump failed */
2177068237c8STej Parkash 					return rval;
2178068237c8STej Parkash 				}
2179068237c8STej Parkash 			} while (1);
2180068237c8STej Parkash 		}
2181068237c8STej Parkash 
2182068237c8STej Parkash 		addr = r_addr;
2183068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
218433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2185068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2186068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
2187068237c8STej Parkash 		}
2188068237c8STej Parkash 
2189068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2190068237c8STej Parkash 	}
2191068237c8STej Parkash 	*d_ptr = data_ptr;
2192068237c8STej Parkash 	return QLA_SUCCESS;
2193068237c8STej Parkash }
2194068237c8STej Parkash 
2195068237c8STej Parkash static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
21967664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr)
2197068237c8STej Parkash {
21987664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_crb *crb_entry;
2199068237c8STej Parkash 	uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
2200068237c8STej Parkash 	uint32_t crb_addr;
2201068237c8STej Parkash 	unsigned long wtime;
2202068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
2203068237c8STej Parkash 	int i;
2204068237c8STej Parkash 
2205068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
2206068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
2207068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
22087664a1fdSVikas Chaudhary 	crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
2209068237c8STej Parkash 
2210068237c8STej Parkash 	crb_addr = crb_entry->addr;
2211068237c8STej Parkash 	for (i = 0; i < crb_entry->op_count; i++) {
2212068237c8STej Parkash 		opcode = crb_entry->crb_ctrl.opcode;
2213de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_WR) {
221433693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr,
221533693c7aSVikas Chaudhary 						     crb_entry->value_1);
2216de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_WR;
2217068237c8STej Parkash 		}
2218de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_RW) {
221933693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
222033693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2221de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_RW;
2222068237c8STej Parkash 		}
2223de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_AND) {
222433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2225068237c8STej Parkash 			read_value &= crb_entry->value_2;
2226de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_AND;
2227de8c72daSVikas Chaudhary 			if (opcode & QLA8XXX_DBG_OPCODE_OR) {
2228068237c8STej Parkash 				read_value |= crb_entry->value_3;
2229de8c72daSVikas Chaudhary 				opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2230068237c8STej Parkash 			}
223133693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2232068237c8STej Parkash 		}
2233de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_OR) {
223433693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2235068237c8STej Parkash 			read_value |= crb_entry->value_3;
223633693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
2237de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_OR;
2238068237c8STej Parkash 		}
2239de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
2240068237c8STej Parkash 			poll_time = crb_entry->crb_strd.poll_timeout;
2241068237c8STej Parkash 			wtime = jiffies + poll_time;
224233693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
2243068237c8STej Parkash 
2244068237c8STej Parkash 			do {
2245068237c8STej Parkash 				if ((read_value & crb_entry->value_2) ==
224633693c7aSVikas Chaudhary 				    crb_entry->value_1) {
2247068237c8STej Parkash 					break;
224833693c7aSVikas Chaudhary 				} else if (time_after_eq(jiffies, wtime)) {
2249068237c8STej Parkash 					/* capturing dump failed */
2250068237c8STej Parkash 					rval = QLA_ERROR;
2251068237c8STej Parkash 					break;
225233693c7aSVikas Chaudhary 				} else {
225333693c7aSVikas Chaudhary 					ha->isp_ops->rd_reg_indirect(ha,
225433693c7aSVikas Chaudhary 							crb_addr, &read_value);
225533693c7aSVikas Chaudhary 				}
2256068237c8STej Parkash 			} while (1);
2257de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
2258068237c8STej Parkash 		}
2259068237c8STej Parkash 
2260de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
2261068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
2262068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
2263068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
2264068237c8STej Parkash 			} else {
2265068237c8STej Parkash 				addr = crb_addr;
2266068237c8STej Parkash 			}
2267068237c8STej Parkash 
226833693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &read_value);
2269068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
2270068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
2271de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
2272068237c8STej Parkash 		}
2273068237c8STej Parkash 
2274de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
2275068237c8STej Parkash 			if (crb_entry->crb_strd.state_index_a) {
2276068237c8STej Parkash 				index = crb_entry->crb_strd.state_index_a;
2277068237c8STej Parkash 				addr = tmplt_hdr->saved_state_array[index];
2278068237c8STej Parkash 			} else {
2279068237c8STej Parkash 				addr = crb_addr;
2280068237c8STej Parkash 			}
2281068237c8STej Parkash 
2282068237c8STej Parkash 			if (crb_entry->crb_ctrl.state_index_v) {
2283068237c8STej Parkash 				index = crb_entry->crb_ctrl.state_index_v;
2284068237c8STej Parkash 				read_value =
2285068237c8STej Parkash 					tmplt_hdr->saved_state_array[index];
2286068237c8STej Parkash 			} else {
2287068237c8STej Parkash 				read_value = crb_entry->value_1;
2288068237c8STej Parkash 			}
2289068237c8STej Parkash 
229033693c7aSVikas Chaudhary 			ha->isp_ops->wr_reg_indirect(ha, addr, read_value);
2291de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
2292068237c8STej Parkash 		}
2293068237c8STej Parkash 
2294de8c72daSVikas Chaudhary 		if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
2295068237c8STej Parkash 			index = crb_entry->crb_ctrl.state_index_v;
2296068237c8STej Parkash 			read_value = tmplt_hdr->saved_state_array[index];
2297068237c8STej Parkash 			read_value <<= crb_entry->crb_ctrl.shl;
2298068237c8STej Parkash 			read_value >>= crb_entry->crb_ctrl.shr;
2299068237c8STej Parkash 			if (crb_entry->value_2)
2300068237c8STej Parkash 				read_value &= crb_entry->value_2;
2301068237c8STej Parkash 			read_value |= crb_entry->value_3;
2302068237c8STej Parkash 			read_value += crb_entry->value_1;
2303068237c8STej Parkash 			tmplt_hdr->saved_state_array[index] = read_value;
2304de8c72daSVikas Chaudhary 			opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
2305068237c8STej Parkash 		}
2306068237c8STej Parkash 		crb_addr += crb_entry->crb_strd.addr_stride;
2307068237c8STej Parkash 	}
2308068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
2309068237c8STej Parkash 	return rval;
2310068237c8STej Parkash }
2311068237c8STej Parkash 
2312068237c8STej Parkash static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
23137664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2314068237c8STej Parkash 				uint32_t **d_ptr)
2315068237c8STej Parkash {
2316068237c8STej Parkash 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
23177664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
2318068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2319068237c8STej Parkash 
2320068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
23217664a1fdSVikas Chaudhary 	ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
2322068237c8STej Parkash 	r_addr = ocm_hdr->read_addr;
2323068237c8STej Parkash 	r_stride = ocm_hdr->read_addr_stride;
2324068237c8STej Parkash 	loop_cnt = ocm_hdr->op_count;
2325068237c8STej Parkash 
2326068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2327068237c8STej Parkash 			  "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
2328068237c8STej Parkash 			  __func__, r_addr, r_stride, loop_cnt));
2329068237c8STej Parkash 
2330068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
2331068237c8STej Parkash 		r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
2332068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2333068237c8STej Parkash 		r_addr += r_stride;
2334068237c8STej Parkash 	}
2335068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
233626fdf922SVikas Chaudhary 		__func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
2337068237c8STej Parkash 	*d_ptr = data_ptr;
2338068237c8STej Parkash }
2339068237c8STej Parkash 
2340068237c8STej Parkash static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
23417664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2342068237c8STej Parkash 				uint32_t **d_ptr)
2343068237c8STej Parkash {
2344068237c8STej Parkash 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
23457664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_mux *mux_hdr;
2346068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2347068237c8STej Parkash 
2348068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
23497664a1fdSVikas Chaudhary 	mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
2350068237c8STej Parkash 	r_addr = mux_hdr->read_addr;
2351068237c8STej Parkash 	s_addr = mux_hdr->select_addr;
2352068237c8STej Parkash 	s_stride = mux_hdr->select_value_stride;
2353068237c8STej Parkash 	s_value = mux_hdr->select_value;
2354068237c8STej Parkash 	loop_cnt = mux_hdr->op_count;
2355068237c8STej Parkash 
2356068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
235733693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
235833693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2359068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(s_value);
2360068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2361068237c8STej Parkash 		s_value += s_stride;
2362068237c8STej Parkash 	}
2363068237c8STej Parkash 	*d_ptr = data_ptr;
2364068237c8STej Parkash }
2365068237c8STej Parkash 
2366068237c8STej Parkash static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
23677664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2368068237c8STej Parkash 				uint32_t **d_ptr)
2369068237c8STej Parkash {
2370068237c8STej Parkash 	uint32_t addr, r_addr, c_addr, t_r_addr;
2371068237c8STej Parkash 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
2372068237c8STej Parkash 	uint32_t c_value_w;
23737664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_cache *cache_hdr;
2374068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2375068237c8STej Parkash 
23767664a1fdSVikas Chaudhary 	cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
2377068237c8STej Parkash 	loop_count = cache_hdr->op_count;
2378068237c8STej Parkash 	r_addr = cache_hdr->read_addr;
2379068237c8STej Parkash 	c_addr = cache_hdr->control_addr;
2380068237c8STej Parkash 	c_value_w = cache_hdr->cache_ctrl.write_value;
2381068237c8STej Parkash 
2382068237c8STej Parkash 	t_r_addr = cache_hdr->tag_reg_addr;
2383068237c8STej Parkash 	t_value = cache_hdr->addr_ctrl.init_tag_value;
2384068237c8STej Parkash 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
2385068237c8STej Parkash 
2386068237c8STej Parkash 	for (i = 0; i < loop_count; i++) {
238733693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
238833693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
2389068237c8STej Parkash 		addr = r_addr;
2390068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
239133693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
2392068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2393068237c8STej Parkash 			addr += cache_hdr->read_ctrl.read_addr_stride;
2394068237c8STej Parkash 		}
2395068237c8STej Parkash 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
2396068237c8STej Parkash 	}
2397068237c8STej Parkash 	*d_ptr = data_ptr;
2398068237c8STej Parkash }
2399068237c8STej Parkash 
2400068237c8STej Parkash static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
24017664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2402068237c8STej Parkash 				uint32_t **d_ptr)
2403068237c8STej Parkash {
2404068237c8STej Parkash 	uint32_t s_addr, r_addr;
2405068237c8STej Parkash 	uint32_t r_stride, r_value, r_cnt, qid = 0;
2406068237c8STej Parkash 	uint32_t i, k, loop_cnt;
24077664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_queue *q_hdr;
2408068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2409068237c8STej Parkash 
2410068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24117664a1fdSVikas Chaudhary 	q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
2412068237c8STej Parkash 	s_addr = q_hdr->select_addr;
2413068237c8STej Parkash 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
2414068237c8STej Parkash 	r_stride = q_hdr->rd_strd.read_addr_stride;
2415068237c8STej Parkash 	loop_cnt = q_hdr->op_count;
2416068237c8STej Parkash 
2417068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
241833693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, qid);
2419068237c8STej Parkash 		r_addr = q_hdr->read_addr;
2420068237c8STej Parkash 		for (k = 0; k < r_cnt; k++) {
242133693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
2422068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_value);
2423068237c8STej Parkash 			r_addr += r_stride;
2424068237c8STej Parkash 		}
2425068237c8STej Parkash 		qid += q_hdr->q_strd.queue_id_stride;
2426068237c8STej Parkash 	}
2427068237c8STej Parkash 	*d_ptr = data_ptr;
2428068237c8STej Parkash }
2429068237c8STej Parkash 
2430068237c8STej Parkash #define MD_DIRECT_ROM_WINDOW		0x42110030
2431068237c8STej Parkash #define MD_DIRECT_ROM_READ_BASE		0x42150000
2432068237c8STej Parkash 
2433f8086f4fSVikas Chaudhary static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
24347664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2435068237c8STej Parkash 				uint32_t **d_ptr)
2436068237c8STej Parkash {
2437068237c8STej Parkash 	uint32_t r_addr, r_value;
2438068237c8STej Parkash 	uint32_t i, loop_cnt;
24397664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
2440068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2441068237c8STej Parkash 
2442068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24437664a1fdSVikas Chaudhary 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
2444068237c8STej Parkash 	r_addr = rom_hdr->read_addr;
2445068237c8STej Parkash 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
2446068237c8STej Parkash 
2447068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2448068237c8STej Parkash 			  "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
2449068237c8STej Parkash 			   __func__, r_addr, loop_cnt));
2450068237c8STej Parkash 
2451068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
245233693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_DIRECT_ROM_WINDOW,
245333693c7aSVikas Chaudhary 					     (r_addr & 0xFFFF0000));
245433693c7aSVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha,
245533693c7aSVikas Chaudhary 				MD_DIRECT_ROM_READ_BASE + (r_addr & 0x0000FFFF),
245633693c7aSVikas Chaudhary 				&r_value);
2457068237c8STej Parkash 		*data_ptr++ = cpu_to_le32(r_value);
2458068237c8STej Parkash 		r_addr += sizeof(uint32_t);
2459068237c8STej Parkash 	}
2460068237c8STej Parkash 	*d_ptr = data_ptr;
2461068237c8STej Parkash }
2462068237c8STej Parkash 
2463068237c8STej Parkash #define MD_MIU_TEST_AGT_CTRL		0x41000090
2464068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_LO		0x41000094
2465068237c8STej Parkash #define MD_MIU_TEST_AGT_ADDR_HI		0x41000098
2466068237c8STej Parkash 
246741f79bdeSSantosh Vernekar static int __qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
24687664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2469068237c8STej Parkash 				uint32_t **d_ptr)
2470068237c8STej Parkash {
2471068237c8STej Parkash 	uint32_t r_addr, r_value, r_data;
2472068237c8STej Parkash 	uint32_t i, j, loop_cnt;
24737664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_rdmem *m_hdr;
2474068237c8STej Parkash 	unsigned long flags;
2475068237c8STej Parkash 	uint32_t *data_ptr = *d_ptr;
2476068237c8STej Parkash 
2477068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
24787664a1fdSVikas Chaudhary 	m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
2479068237c8STej Parkash 	r_addr = m_hdr->read_addr;
2480068237c8STej Parkash 	loop_cnt = m_hdr->read_data_size/16;
2481068237c8STej Parkash 
2482068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2483068237c8STej Parkash 			  "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
2484068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size));
2485068237c8STej Parkash 
2486068237c8STej Parkash 	if (r_addr & 0xf) {
2487068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2488cf2fbdd2SMasanari Iida 				  "[%s]: Read addr 0x%x not 16 bytes aligned\n",
2489068237c8STej Parkash 				  __func__, r_addr));
2490068237c8STej Parkash 		return QLA_ERROR;
2491068237c8STej Parkash 	}
2492068237c8STej Parkash 
2493068237c8STej Parkash 	if (m_hdr->read_data_size % 16) {
2494068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
2495068237c8STej Parkash 				  "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
2496068237c8STej Parkash 				  __func__, m_hdr->read_data_size));
2497068237c8STej Parkash 		return QLA_ERROR;
2498068237c8STej Parkash 	}
2499068237c8STej Parkash 
2500068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2501068237c8STej Parkash 			  "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
2502068237c8STej Parkash 			  __func__, r_addr, m_hdr->read_data_size, loop_cnt));
2503068237c8STej Parkash 
2504068237c8STej Parkash 	write_lock_irqsave(&ha->hw_lock, flags);
2505068237c8STej Parkash 	for (i = 0; i < loop_cnt; i++) {
250633693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_LO,
250733693c7aSVikas Chaudhary 					     r_addr);
2508068237c8STej Parkash 		r_value = 0;
250933693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI,
251033693c7aSVikas Chaudhary 					     r_value);
2511068237c8STej Parkash 		r_value = MIU_TA_CTL_ENABLE;
251233693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2513c38fa3abSVikas Chaudhary 		r_value = MIU_TA_CTL_START_ENABLE;
251433693c7aSVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
2515068237c8STej Parkash 
2516068237c8STej Parkash 		for (j = 0; j < MAX_CTL_CHECK; j++) {
251733693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
251833693c7aSVikas Chaudhary 						     &r_value);
2519068237c8STej Parkash 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
2520068237c8STej Parkash 				break;
2521068237c8STej Parkash 		}
2522068237c8STej Parkash 
2523068237c8STej Parkash 		if (j >= MAX_CTL_CHECK) {
2524068237c8STej Parkash 			printk_ratelimited(KERN_ERR
2525068237c8STej Parkash 					   "%s: failed to read through agent\n",
2526068237c8STej Parkash 					    __func__);
2527068237c8STej Parkash 			write_unlock_irqrestore(&ha->hw_lock, flags);
2528068237c8STej Parkash 			return QLA_SUCCESS;
2529068237c8STej Parkash 		}
2530068237c8STej Parkash 
2531068237c8STej Parkash 		for (j = 0; j < 4; j++) {
253233693c7aSVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha,
2533068237c8STej Parkash 						     MD_MIU_TEST_AGT_RDDATA[j],
253433693c7aSVikas Chaudhary 						     &r_data);
2535068237c8STej Parkash 			*data_ptr++ = cpu_to_le32(r_data);
2536068237c8STej Parkash 		}
2537068237c8STej Parkash 
2538068237c8STej Parkash 		r_addr += 16;
2539068237c8STej Parkash 	}
2540068237c8STej Parkash 	write_unlock_irqrestore(&ha->hw_lock, flags);
2541068237c8STej Parkash 
2542068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
2543068237c8STej Parkash 			  __func__, (loop_cnt * 16)));
2544068237c8STej Parkash 
2545068237c8STej Parkash 	*d_ptr = data_ptr;
2546068237c8STej Parkash 	return QLA_SUCCESS;
2547068237c8STej Parkash }
2548068237c8STej Parkash 
254941f79bdeSSantosh Vernekar static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
255041f79bdeSSantosh Vernekar 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
255141f79bdeSSantosh Vernekar 				uint32_t **d_ptr)
255241f79bdeSSantosh Vernekar {
255341f79bdeSSantosh Vernekar 	uint32_t *data_ptr = *d_ptr;
255441f79bdeSSantosh Vernekar 	int rval = QLA_SUCCESS;
255541f79bdeSSantosh Vernekar 
25563c3cab17STej Parkash 	rval = qla4_8xxx_minidump_pex_dma_read(ha, entry_hdr, &data_ptr);
25573c3cab17STej Parkash 	if (rval != QLA_SUCCESS)
255841f79bdeSSantosh Vernekar 		rval = __qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
255941f79bdeSSantosh Vernekar 							  &data_ptr);
256041f79bdeSSantosh Vernekar 	*d_ptr = data_ptr;
256141f79bdeSSantosh Vernekar 	return rval;
256241f79bdeSSantosh Vernekar }
256341f79bdeSSantosh Vernekar 
25645e9bcec7SVikas Chaudhary static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
25657664a1fdSVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2566068237c8STej Parkash 				int index)
2567068237c8STej Parkash {
2568de8c72daSVikas Chaudhary 	entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
2569068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha,
2570068237c8STej Parkash 			  "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
2571068237c8STej Parkash 			  ha->host_no, index, entry_hdr->entry_type,
2572068237c8STej Parkash 			  entry_hdr->d_ctrl.entry_capture_mask));
257358e2bbe9STej Parkash 	/* If driver encounters a new entry type that it cannot process,
257458e2bbe9STej Parkash 	 * it should just skip the entry and adjust the total buffer size by
257558e2bbe9STej Parkash 	 * from subtracting the skipped bytes from it
257658e2bbe9STej Parkash 	 */
257758e2bbe9STej Parkash 	ha->fw_dump_skip_size += entry_hdr->entry_capture_size;
2578068237c8STej Parkash }
2579068237c8STej Parkash 
25806e7b4292SVikas Chaudhary /* ISP83xx functions to process new minidump entries... */
25816e7b4292SVikas Chaudhary static uint32_t qla83xx_minidump_process_pollrd(struct scsi_qla_host *ha,
25826e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
25836e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
25846e7b4292SVikas Chaudhary {
25856e7b4292SVikas Chaudhary 	uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
25866e7b4292SVikas Chaudhary 	uint16_t s_stride, i;
25876e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
25886e7b4292SVikas Chaudhary 	uint32_t rval = QLA_SUCCESS;
25896e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_pollrd *pollrd_hdr;
25906e7b4292SVikas Chaudhary 
25916e7b4292SVikas Chaudhary 	pollrd_hdr = (struct qla83xx_minidump_entry_pollrd *)entry_hdr;
25926e7b4292SVikas Chaudhary 	s_addr = le32_to_cpu(pollrd_hdr->select_addr);
25936e7b4292SVikas Chaudhary 	r_addr = le32_to_cpu(pollrd_hdr->read_addr);
25946e7b4292SVikas Chaudhary 	s_value = le32_to_cpu(pollrd_hdr->select_value);
25956e7b4292SVikas Chaudhary 	s_stride = le32_to_cpu(pollrd_hdr->select_value_stride);
25966e7b4292SVikas Chaudhary 
25976e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
25986e7b4292SVikas Chaudhary 	poll_mask = le32_to_cpu(pollrd_hdr->poll_mask);
25996e7b4292SVikas Chaudhary 
26006e7b4292SVikas Chaudhary 	for (i = 0; i < le32_to_cpu(pollrd_hdr->op_count); i++) {
26016e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
26026e7b4292SVikas Chaudhary 		poll_wait = le32_to_cpu(pollrd_hdr->poll_wait);
26036e7b4292SVikas Chaudhary 		while (1) {
26046e7b4292SVikas Chaudhary 			ha->isp_ops->rd_reg_indirect(ha, s_addr, &r_value);
26056e7b4292SVikas Chaudhary 
26066e7b4292SVikas Chaudhary 			if ((r_value & poll_mask) != 0) {
26076e7b4292SVikas Chaudhary 				break;
26086e7b4292SVikas Chaudhary 			} else {
26096e7b4292SVikas Chaudhary 				msleep(1);
26106e7b4292SVikas Chaudhary 				if (--poll_wait == 0) {
26116e7b4292SVikas Chaudhary 					ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
26126e7b4292SVikas Chaudhary 						   __func__);
26136e7b4292SVikas Chaudhary 					rval = QLA_ERROR;
26146e7b4292SVikas Chaudhary 					goto exit_process_pollrd;
26156e7b4292SVikas Chaudhary 				}
26166e7b4292SVikas Chaudhary 			}
26176e7b4292SVikas Chaudhary 		}
26186e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
26196e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(s_value);
26206e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(r_value);
26216e7b4292SVikas Chaudhary 		s_value += s_stride;
26226e7b4292SVikas Chaudhary 	}
26236e7b4292SVikas Chaudhary 
26246e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
26256e7b4292SVikas Chaudhary 
26266e7b4292SVikas Chaudhary exit_process_pollrd:
26276e7b4292SVikas Chaudhary 	return rval;
26286e7b4292SVikas Chaudhary }
26296e7b4292SVikas Chaudhary 
2630b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_rddfe(struct scsi_qla_host *ha,
2631b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2632b1829789STej Parkash 				uint32_t **d_ptr)
2633b1829789STej Parkash {
2634b1829789STej Parkash 	int loop_cnt;
2635b1829789STej Parkash 	uint32_t addr1, addr2, value, data, temp, wrval;
2636b1829789STej Parkash 	uint8_t stride, stride2;
2637b1829789STej Parkash 	uint16_t count;
2638f67e8164SLee Jones 	uint32_t poll, mask, modify_mask;
2639b1829789STej Parkash 	uint32_t wait_count = 0;
2640b1829789STej Parkash 	uint32_t *data_ptr = *d_ptr;
2641b1829789STej Parkash 	struct qla8044_minidump_entry_rddfe *rddfe;
2642b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
2643b1829789STej Parkash 
2644b1829789STej Parkash 	rddfe = (struct qla8044_minidump_entry_rddfe *)entry_hdr;
2645b1829789STej Parkash 	addr1 = le32_to_cpu(rddfe->addr_1);
2646b1829789STej Parkash 	value = le32_to_cpu(rddfe->value);
2647b1829789STej Parkash 	stride = le32_to_cpu(rddfe->stride);
2648b1829789STej Parkash 	stride2 = le32_to_cpu(rddfe->stride2);
2649b1829789STej Parkash 	count = le32_to_cpu(rddfe->count);
2650b1829789STej Parkash 
2651b1829789STej Parkash 	poll = le32_to_cpu(rddfe->poll);
2652b1829789STej Parkash 	mask = le32_to_cpu(rddfe->mask);
2653b1829789STej Parkash 	modify_mask = le32_to_cpu(rddfe->modify_mask);
2654b1829789STej Parkash 
2655b1829789STej Parkash 	addr2 = addr1 + stride;
2656b1829789STej Parkash 
2657b1829789STej Parkash 	for (loop_cnt = 0x0; loop_cnt < count; loop_cnt++) {
2658b1829789STej Parkash 		ha->isp_ops->wr_reg_indirect(ha, addr1, (0x40000000 | value));
2659b1829789STej Parkash 
2660b1829789STej Parkash 		wait_count = 0;
2661b1829789STej Parkash 		while (wait_count < poll) {
2662b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2663b1829789STej Parkash 			if ((temp & mask) != 0)
2664b1829789STej Parkash 				break;
2665b1829789STej Parkash 			wait_count++;
2666b1829789STej Parkash 		}
2667b1829789STej Parkash 
2668b1829789STej Parkash 		if (wait_count == poll) {
2669b1829789STej Parkash 			ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2670b1829789STej Parkash 			rval = QLA_ERROR;
2671b1829789STej Parkash 			goto exit_process_rddfe;
2672b1829789STej Parkash 		} else {
2673b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr2, &temp);
2674b1829789STej Parkash 			temp = temp & modify_mask;
2675b1829789STej Parkash 			temp = (temp | ((loop_cnt << 16) | loop_cnt));
2676b1829789STej Parkash 			wrval = ((temp << 16) | temp);
2677b1829789STej Parkash 
2678b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr2, wrval);
2679b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr1, value);
2680b1829789STej Parkash 
2681b1829789STej Parkash 			wait_count = 0;
2682b1829789STej Parkash 			while (wait_count < poll) {
2683b1829789STej Parkash 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2684b1829789STej Parkash 				if ((temp & mask) != 0)
2685b1829789STej Parkash 					break;
2686b1829789STej Parkash 				wait_count++;
2687b1829789STej Parkash 			}
2688b1829789STej Parkash 			if (wait_count == poll) {
2689b1829789STej Parkash 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2690b1829789STej Parkash 					   __func__);
2691b1829789STej Parkash 				rval = QLA_ERROR;
2692b1829789STej Parkash 				goto exit_process_rddfe;
2693b1829789STej Parkash 			}
2694b1829789STej Parkash 
2695b1829789STej Parkash 			ha->isp_ops->wr_reg_indirect(ha, addr1,
2696b1829789STej Parkash 						     ((0x40000000 | value) +
2697b1829789STej Parkash 						     stride2));
2698b1829789STej Parkash 			wait_count = 0;
2699b1829789STej Parkash 			while (wait_count < poll) {
2700b1829789STej Parkash 				ha->isp_ops->rd_reg_indirect(ha, addr1, &temp);
2701b1829789STej Parkash 				if ((temp & mask) != 0)
2702b1829789STej Parkash 					break;
2703b1829789STej Parkash 				wait_count++;
2704b1829789STej Parkash 			}
2705b1829789STej Parkash 
2706b1829789STej Parkash 			if (wait_count == poll) {
2707b1829789STej Parkash 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n",
2708b1829789STej Parkash 					   __func__);
2709b1829789STej Parkash 				rval = QLA_ERROR;
2710b1829789STej Parkash 				goto exit_process_rddfe;
2711b1829789STej Parkash 			}
2712b1829789STej Parkash 
2713b1829789STej Parkash 			ha->isp_ops->rd_reg_indirect(ha, addr2, &data);
2714b1829789STej Parkash 
2715b1829789STej Parkash 			*data_ptr++ = cpu_to_le32(wrval);
2716b1829789STej Parkash 			*data_ptr++ = cpu_to_le32(data);
2717b1829789STej Parkash 		}
2718b1829789STej Parkash 	}
2719b1829789STej Parkash 
2720b1829789STej Parkash 	*d_ptr = data_ptr;
2721b1829789STej Parkash exit_process_rddfe:
2722b1829789STej Parkash 	return rval;
2723b1829789STej Parkash }
2724b1829789STej Parkash 
2725b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_rdmdio(struct scsi_qla_host *ha,
2726b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2727b1829789STej Parkash 				uint32_t **d_ptr)
2728b1829789STej Parkash {
2729b1829789STej Parkash 	int rval = QLA_SUCCESS;
2730b1829789STej Parkash 	uint32_t addr1, addr2, value1, value2, data, selval;
2731b1829789STej Parkash 	uint8_t stride1, stride2;
2732b1829789STej Parkash 	uint32_t addr3, addr4, addr5, addr6, addr7;
2733b1829789STej Parkash 	uint16_t count, loop_cnt;
2734f67e8164SLee Jones 	uint32_t mask;
2735b1829789STej Parkash 	uint32_t *data_ptr = *d_ptr;
2736b1829789STej Parkash 	struct qla8044_minidump_entry_rdmdio *rdmdio;
2737b1829789STej Parkash 
2738b1829789STej Parkash 	rdmdio = (struct qla8044_minidump_entry_rdmdio *)entry_hdr;
2739b1829789STej Parkash 	addr1 = le32_to_cpu(rdmdio->addr_1);
2740b1829789STej Parkash 	addr2 = le32_to_cpu(rdmdio->addr_2);
2741b1829789STej Parkash 	value1 = le32_to_cpu(rdmdio->value_1);
2742b1829789STej Parkash 	stride1 = le32_to_cpu(rdmdio->stride_1);
2743b1829789STej Parkash 	stride2 = le32_to_cpu(rdmdio->stride_2);
2744b1829789STej Parkash 	count = le32_to_cpu(rdmdio->count);
2745b1829789STej Parkash 
2746b1829789STej Parkash 	mask = le32_to_cpu(rdmdio->mask);
2747b1829789STej Parkash 	value2 = le32_to_cpu(rdmdio->value_2);
2748b1829789STej Parkash 
2749b1829789STej Parkash 	addr3 = addr1 + stride1;
2750b1829789STej Parkash 
2751b1829789STej Parkash 	for (loop_cnt = 0; loop_cnt < count; loop_cnt++) {
2752b1829789STej Parkash 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2753b1829789STej Parkash 							 addr3, mask);
2754b1829789STej Parkash 		if (rval)
2755b1829789STej Parkash 			goto exit_process_rdmdio;
2756b1829789STej Parkash 
2757b1829789STej Parkash 		addr4 = addr2 - stride1;
2758b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr4,
2759b1829789STej Parkash 					     value2);
2760b1829789STej Parkash 		if (rval)
2761b1829789STej Parkash 			goto exit_process_rdmdio;
2762b1829789STej Parkash 
2763b1829789STej Parkash 		addr5 = addr2 - (2 * stride1);
2764b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask, addr5,
2765b1829789STej Parkash 					     value1);
2766b1829789STej Parkash 		if (rval)
2767b1829789STej Parkash 			goto exit_process_rdmdio;
2768b1829789STej Parkash 
2769b1829789STej Parkash 		addr6 = addr2 - (3 * stride1);
2770b1829789STej Parkash 		rval = ql4_84xx_ipmdio_wr_reg(ha, addr1, addr3, mask,
2771b1829789STej Parkash 					     addr6, 0x2);
2772b1829789STej Parkash 		if (rval)
2773b1829789STej Parkash 			goto exit_process_rdmdio;
2774b1829789STej Parkash 
2775b1829789STej Parkash 		rval = ql4_84xx_poll_wait_ipmdio_bus_idle(ha, addr1, addr2,
2776b1829789STej Parkash 							 addr3, mask);
2777b1829789STej Parkash 		if (rval)
2778b1829789STej Parkash 			goto exit_process_rdmdio;
2779b1829789STej Parkash 
2780b1829789STej Parkash 		addr7 = addr2 - (4 * stride1);
2781b1829789STej Parkash 		rval = ql4_84xx_ipmdio_rd_reg(ha, addr1, addr3,
2782b1829789STej Parkash 						      mask, addr7, &data);
2783b1829789STej Parkash 		if (rval)
2784b1829789STej Parkash 			goto exit_process_rdmdio;
2785b1829789STej Parkash 
2786b1829789STej Parkash 		selval = (value2 << 18) | (value1 << 2) | 2;
2787b1829789STej Parkash 
2788b1829789STej Parkash 		stride2 = le32_to_cpu(rdmdio->stride_2);
2789b1829789STej Parkash 		*data_ptr++ = cpu_to_le32(selval);
2790b1829789STej Parkash 		*data_ptr++ = cpu_to_le32(data);
2791b1829789STej Parkash 
2792b1829789STej Parkash 		value1 = value1 + stride2;
2793b1829789STej Parkash 		*d_ptr = data_ptr;
2794b1829789STej Parkash 	}
2795b1829789STej Parkash 
2796b1829789STej Parkash exit_process_rdmdio:
2797b1829789STej Parkash 	return rval;
2798b1829789STej Parkash }
2799b1829789STej Parkash 
2800b1829789STej Parkash static uint32_t qla4_84xx_minidump_process_pollwr(struct scsi_qla_host *ha,
2801b1829789STej Parkash 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
2802b1829789STej Parkash 				uint32_t **d_ptr)
2803b1829789STej Parkash {
2804f67e8164SLee Jones 	uint32_t addr1, addr2, value1, value2, poll, r_value;
2805b1829789STej Parkash 	struct qla8044_minidump_entry_pollwr *pollwr_hdr;
2806b1829789STej Parkash 	uint32_t wait_count = 0;
2807b1829789STej Parkash 	uint32_t rval = QLA_SUCCESS;
2808b1829789STej Parkash 
2809b1829789STej Parkash 	pollwr_hdr = (struct qla8044_minidump_entry_pollwr *)entry_hdr;
2810b1829789STej Parkash 	addr1 = le32_to_cpu(pollwr_hdr->addr_1);
2811b1829789STej Parkash 	addr2 = le32_to_cpu(pollwr_hdr->addr_2);
2812b1829789STej Parkash 	value1 = le32_to_cpu(pollwr_hdr->value_1);
2813b1829789STej Parkash 	value2 = le32_to_cpu(pollwr_hdr->value_2);
2814b1829789STej Parkash 
2815b1829789STej Parkash 	poll = le32_to_cpu(pollwr_hdr->poll);
2816b1829789STej Parkash 
2817b1829789STej Parkash 	while (wait_count < poll) {
2818b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2819b1829789STej Parkash 
2820b1829789STej Parkash 		if ((r_value & poll) != 0)
2821b1829789STej Parkash 			break;
2822b1829789STej Parkash 
2823b1829789STej Parkash 		wait_count++;
2824b1829789STej Parkash 	}
2825b1829789STej Parkash 
2826b1829789STej Parkash 	if (wait_count == poll) {
2827b1829789STej Parkash 		ql4_printk(KERN_ERR, ha, "%s: TIMEOUT\n", __func__);
2828b1829789STej Parkash 		rval = QLA_ERROR;
2829b1829789STej Parkash 		goto exit_process_pollwr;
2830b1829789STej Parkash 	}
2831b1829789STej Parkash 
2832b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr2, value2);
2833b1829789STej Parkash 	ha->isp_ops->wr_reg_indirect(ha, addr1, value1);
2834b1829789STej Parkash 
2835b1829789STej Parkash 	wait_count = 0;
2836b1829789STej Parkash 	while (wait_count < poll) {
2837b1829789STej Parkash 		ha->isp_ops->rd_reg_indirect(ha, addr1, &r_value);
2838b1829789STej Parkash 
2839b1829789STej Parkash 		if ((r_value & poll) != 0)
2840b1829789STej Parkash 			break;
2841b1829789STej Parkash 		wait_count++;
2842b1829789STej Parkash 	}
2843b1829789STej Parkash 
2844b1829789STej Parkash exit_process_pollwr:
2845b1829789STej Parkash 	return rval;
2846b1829789STej Parkash }
2847b1829789STej Parkash 
28486e7b4292SVikas Chaudhary static void qla83xx_minidump_process_rdmux2(struct scsi_qla_host *ha,
28496e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
28506e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
28516e7b4292SVikas Chaudhary {
28526e7b4292SVikas Chaudhary 	uint32_t sel_val1, sel_val2, t_sel_val, data, i;
28536e7b4292SVikas Chaudhary 	uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
28546e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_rdmux2 *rdmux2_hdr;
28556e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
28566e7b4292SVikas Chaudhary 
28576e7b4292SVikas Chaudhary 	rdmux2_hdr = (struct qla83xx_minidump_entry_rdmux2 *)entry_hdr;
28586e7b4292SVikas Chaudhary 	sel_val1 = le32_to_cpu(rdmux2_hdr->select_value_1);
28596e7b4292SVikas Chaudhary 	sel_val2 = le32_to_cpu(rdmux2_hdr->select_value_2);
28606e7b4292SVikas Chaudhary 	sel_addr1 = le32_to_cpu(rdmux2_hdr->select_addr_1);
28616e7b4292SVikas Chaudhary 	sel_addr2 = le32_to_cpu(rdmux2_hdr->select_addr_2);
28626e7b4292SVikas Chaudhary 	sel_val_mask = le32_to_cpu(rdmux2_hdr->select_value_mask);
28636e7b4292SVikas Chaudhary 	read_addr = le32_to_cpu(rdmux2_hdr->read_addr);
28646e7b4292SVikas Chaudhary 
28656e7b4292SVikas Chaudhary 	for (i = 0; i < rdmux2_hdr->op_count; i++) {
28666e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val1);
28676e7b4292SVikas Chaudhary 		t_sel_val = sel_val1 & sel_val_mask;
28686e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(t_sel_val);
28696e7b4292SVikas Chaudhary 
28706e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
28716e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
28726e7b4292SVikas Chaudhary 
28736e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(data);
28746e7b4292SVikas Chaudhary 
28756e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr1, sel_val2);
28766e7b4292SVikas Chaudhary 		t_sel_val = sel_val2 & sel_val_mask;
28776e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(t_sel_val);
28786e7b4292SVikas Chaudhary 
28796e7b4292SVikas Chaudhary 		ha->isp_ops->wr_reg_indirect(ha, sel_addr2, t_sel_val);
28806e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, read_addr, &data);
28816e7b4292SVikas Chaudhary 
28826e7b4292SVikas Chaudhary 		*data_ptr++ = cpu_to_le32(data);
28836e7b4292SVikas Chaudhary 
28846e7b4292SVikas Chaudhary 		sel_val1 += rdmux2_hdr->select_value_stride;
28856e7b4292SVikas Chaudhary 		sel_val2 += rdmux2_hdr->select_value_stride;
28866e7b4292SVikas Chaudhary 	}
28876e7b4292SVikas Chaudhary 
28886e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
28896e7b4292SVikas Chaudhary }
28906e7b4292SVikas Chaudhary 
28916e7b4292SVikas Chaudhary static uint32_t qla83xx_minidump_process_pollrdmwr(struct scsi_qla_host *ha,
28926e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
28936e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
28946e7b4292SVikas Chaudhary {
28956e7b4292SVikas Chaudhary 	uint32_t poll_wait, poll_mask, r_value, data;
28966e7b4292SVikas Chaudhary 	uint32_t addr_1, addr_2, value_1, value_2;
28976e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
28986e7b4292SVikas Chaudhary 	uint32_t rval = QLA_SUCCESS;
28996e7b4292SVikas Chaudhary 	struct qla83xx_minidump_entry_pollrdmwr *poll_hdr;
29006e7b4292SVikas Chaudhary 
29016e7b4292SVikas Chaudhary 	poll_hdr = (struct qla83xx_minidump_entry_pollrdmwr *)entry_hdr;
29026e7b4292SVikas Chaudhary 	addr_1 = le32_to_cpu(poll_hdr->addr_1);
29036e7b4292SVikas Chaudhary 	addr_2 = le32_to_cpu(poll_hdr->addr_2);
29046e7b4292SVikas Chaudhary 	value_1 = le32_to_cpu(poll_hdr->value_1);
29056e7b4292SVikas Chaudhary 	value_2 = le32_to_cpu(poll_hdr->value_2);
29066e7b4292SVikas Chaudhary 	poll_mask = le32_to_cpu(poll_hdr->poll_mask);
29076e7b4292SVikas Chaudhary 
29086e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_1);
29096e7b4292SVikas Chaudhary 
29106e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
29116e7b4292SVikas Chaudhary 	while (1) {
29126e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
29136e7b4292SVikas Chaudhary 
29146e7b4292SVikas Chaudhary 		if ((r_value & poll_mask) != 0) {
29156e7b4292SVikas Chaudhary 			break;
29166e7b4292SVikas Chaudhary 		} else {
29176e7b4292SVikas Chaudhary 			msleep(1);
29186e7b4292SVikas Chaudhary 			if (--poll_wait == 0) {
29196e7b4292SVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_1\n",
29206e7b4292SVikas Chaudhary 					   __func__);
29216e7b4292SVikas Chaudhary 				rval = QLA_ERROR;
29226e7b4292SVikas Chaudhary 				goto exit_process_pollrdmwr;
29236e7b4292SVikas Chaudhary 			}
29246e7b4292SVikas Chaudhary 		}
29256e7b4292SVikas Chaudhary 	}
29266e7b4292SVikas Chaudhary 
29276e7b4292SVikas Chaudhary 	ha->isp_ops->rd_reg_indirect(ha, addr_2, &data);
29286e7b4292SVikas Chaudhary 	data &= le32_to_cpu(poll_hdr->modify_mask);
29296e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_2, data);
29306e7b4292SVikas Chaudhary 	ha->isp_ops->wr_reg_indirect(ha, addr_1, value_2);
29316e7b4292SVikas Chaudhary 
29326e7b4292SVikas Chaudhary 	poll_wait = le32_to_cpu(poll_hdr->poll_wait);
29336e7b4292SVikas Chaudhary 	while (1) {
29346e7b4292SVikas Chaudhary 		ha->isp_ops->rd_reg_indirect(ha, addr_1, &r_value);
29356e7b4292SVikas Chaudhary 
29366e7b4292SVikas Chaudhary 		if ((r_value & poll_mask) != 0) {
29376e7b4292SVikas Chaudhary 			break;
29386e7b4292SVikas Chaudhary 		} else {
29396e7b4292SVikas Chaudhary 			msleep(1);
29406e7b4292SVikas Chaudhary 			if (--poll_wait == 0) {
29416e7b4292SVikas Chaudhary 				ql4_printk(KERN_ERR, ha, "%s: TIMEOUT_2\n",
29426e7b4292SVikas Chaudhary 					   __func__);
29436e7b4292SVikas Chaudhary 				rval = QLA_ERROR;
29446e7b4292SVikas Chaudhary 				goto exit_process_pollrdmwr;
29456e7b4292SVikas Chaudhary 			}
29466e7b4292SVikas Chaudhary 		}
29476e7b4292SVikas Chaudhary 	}
29486e7b4292SVikas Chaudhary 
29496e7b4292SVikas Chaudhary 	*data_ptr++ = cpu_to_le32(addr_2);
29506e7b4292SVikas Chaudhary 	*data_ptr++ = cpu_to_le32(data);
29516e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
29526e7b4292SVikas Chaudhary 
29536e7b4292SVikas Chaudhary exit_process_pollrdmwr:
29546e7b4292SVikas Chaudhary 	return rval;
29556e7b4292SVikas Chaudhary }
29566e7b4292SVikas Chaudhary 
29576e7b4292SVikas Chaudhary static uint32_t qla4_83xx_minidump_process_rdrom(struct scsi_qla_host *ha,
29586e7b4292SVikas Chaudhary 				struct qla8xxx_minidump_entry_hdr *entry_hdr,
29596e7b4292SVikas Chaudhary 				uint32_t **d_ptr)
29606e7b4292SVikas Chaudhary {
29616e7b4292SVikas Chaudhary 	uint32_t fl_addr, u32_count, rval;
29626e7b4292SVikas Chaudhary 	struct qla8xxx_minidump_entry_rdrom *rom_hdr;
29636e7b4292SVikas Chaudhary 	uint32_t *data_ptr = *d_ptr;
29646e7b4292SVikas Chaudhary 
29656e7b4292SVikas Chaudhary 	rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
29666e7b4292SVikas Chaudhary 	fl_addr = le32_to_cpu(rom_hdr->read_addr);
29676e7b4292SVikas Chaudhary 	u32_count = le32_to_cpu(rom_hdr->read_data_size)/sizeof(uint32_t);
29686e7b4292SVikas Chaudhary 
29696e7b4292SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
29706e7b4292SVikas Chaudhary 			  __func__, fl_addr, u32_count));
29716e7b4292SVikas Chaudhary 
29726e7b4292SVikas Chaudhary 	rval = qla4_83xx_lockless_flash_read_u32(ha, fl_addr,
29736e7b4292SVikas Chaudhary 						 (u8 *)(data_ptr), u32_count);
29746e7b4292SVikas Chaudhary 
29756e7b4292SVikas Chaudhary 	if (rval == QLA_ERROR) {
29766e7b4292SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: Flash Read Error,Count=%d\n",
29776e7b4292SVikas Chaudhary 			   __func__, u32_count);
29786e7b4292SVikas Chaudhary 		goto exit_process_rdrom;
29796e7b4292SVikas Chaudhary 	}
29806e7b4292SVikas Chaudhary 
29816e7b4292SVikas Chaudhary 	data_ptr += u32_count;
29826e7b4292SVikas Chaudhary 	*d_ptr = data_ptr;
29836e7b4292SVikas Chaudhary 
29846e7b4292SVikas Chaudhary exit_process_rdrom:
29856e7b4292SVikas Chaudhary 	return rval;
29866e7b4292SVikas Chaudhary }
29876e7b4292SVikas Chaudhary 
2988068237c8STej Parkash /**
2989f8086f4fSVikas Chaudhary  * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
2990068237c8STej Parkash  * @ha: pointer to adapter structure
2991068237c8STej Parkash  **/
2992068237c8STej Parkash static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
2993068237c8STej Parkash {
2994068237c8STej Parkash 	int num_entry_hdr = 0;
29957664a1fdSVikas Chaudhary 	struct qla8xxx_minidump_entry_hdr *entry_hdr;
2996068237c8STej Parkash 	struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
2997068237c8STej Parkash 	uint32_t *data_ptr;
2998068237c8STej Parkash 	uint32_t data_collected = 0;
2999068237c8STej Parkash 	int i, rval = QLA_ERROR;
3000068237c8STej Parkash 	uint64_t now;
3001068237c8STej Parkash 	uint32_t timestamp;
3002068237c8STej Parkash 
300358e2bbe9STej Parkash 	ha->fw_dump_skip_size = 0;
3004068237c8STej Parkash 	if (!ha->fw_dump) {
3005068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
3006068237c8STej Parkash 			   __func__, ha->host_no);
3007068237c8STej Parkash 		return rval;
3008068237c8STej Parkash 	}
3009068237c8STej Parkash 
3010068237c8STej Parkash 	tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
3011068237c8STej Parkash 						ha->fw_dump_tmplt_hdr;
3012068237c8STej Parkash 	data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
3013068237c8STej Parkash 						ha->fw_dump_tmplt_size);
3014068237c8STej Parkash 	data_collected += ha->fw_dump_tmplt_size;
3015068237c8STej Parkash 
3016068237c8STej Parkash 	num_entry_hdr = tmplt_hdr->num_of_entries;
3017068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
3018068237c8STej Parkash 		   __func__, data_ptr);
3019068237c8STej Parkash 	ql4_printk(KERN_INFO, ha,
3020068237c8STej Parkash 		   "[%s]: no of entry headers in Template: 0x%x\n",
3021068237c8STej Parkash 		   __func__, num_entry_hdr);
3022068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
3023068237c8STej Parkash 		   __func__, ha->fw_dump_capture_mask);
3024068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
3025068237c8STej Parkash 		   __func__, ha->fw_dump_size, ha->fw_dump_size);
3026068237c8STej Parkash 
3027068237c8STej Parkash 	/* Update current timestamp before taking dump */
3028068237c8STej Parkash 	now = get_jiffies_64();
3029068237c8STej Parkash 	timestamp = (u32)(jiffies_to_msecs(now) / 1000);
3030068237c8STej Parkash 	tmplt_hdr->driver_timestamp = timestamp;
3031068237c8STej Parkash 
30327664a1fdSVikas Chaudhary 	entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3033068237c8STej Parkash 					(((uint8_t *)ha->fw_dump_tmplt_hdr) +
3034068237c8STej Parkash 					 tmplt_hdr->first_entry_offset);
3035068237c8STej Parkash 
3036b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha))
30376e7b4292SVikas Chaudhary 		tmplt_hdr->saved_state_array[QLA83XX_SS_OCM_WNDREG_INDEX] =
30386e7b4292SVikas Chaudhary 					tmplt_hdr->ocm_window_reg[ha->func_num];
30396e7b4292SVikas Chaudhary 
3040068237c8STej Parkash 	/* Walk through the entry headers - validate/perform required action */
3041068237c8STej Parkash 	for (i = 0; i < num_entry_hdr; i++) {
30424812d070SSantosh Vernekar 		if (data_collected > ha->fw_dump_size) {
3043068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3044068237c8STej Parkash 				   "Data collected: [0x%x], Total Dump size: [0x%x]\n",
3045068237c8STej Parkash 				   data_collected, ha->fw_dump_size);
3046068237c8STej Parkash 			return rval;
3047068237c8STej Parkash 		}
3048068237c8STej Parkash 
3049068237c8STej Parkash 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
3050068237c8STej Parkash 		      ha->fw_dump_capture_mask)) {
3051068237c8STej Parkash 			entry_hdr->d_ctrl.driver_flags |=
3052de8c72daSVikas Chaudhary 						QLA8XXX_DBG_SKIPPED_FLAG;
3053068237c8STej Parkash 			goto skip_nxt_entry;
3054068237c8STej Parkash 		}
3055068237c8STej Parkash 
3056068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
3057068237c8STej Parkash 				  "Data collected: [0x%x], Dump size left:[0x%x]\n",
3058068237c8STej Parkash 				  data_collected,
3059068237c8STej Parkash 				  (ha->fw_dump_size - data_collected)));
3060068237c8STej Parkash 
3061068237c8STej Parkash 		/* Decode the entry type and take required action to capture
3062068237c8STej Parkash 		 * debug data
3063068237c8STej Parkash 		 */
3064068237c8STej Parkash 		switch (entry_hdr->entry_type) {
3065de8c72daSVikas Chaudhary 		case QLA8XXX_RDEND:
30665e9bcec7SVikas Chaudhary 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3067068237c8STej Parkash 			break;
3068de8c72daSVikas Chaudhary 		case QLA8XXX_CNTRL:
3069068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_control(ha,
3070068237c8STej Parkash 								  entry_hdr);
3071068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
30725e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3073068237c8STej Parkash 				goto md_failed;
3074068237c8STej Parkash 			}
3075068237c8STej Parkash 			break;
3076de8c72daSVikas Chaudhary 		case QLA8XXX_RDCRB:
3077068237c8STej Parkash 			qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
3078068237c8STej Parkash 							 &data_ptr);
3079068237c8STej Parkash 			break;
3080de8c72daSVikas Chaudhary 		case QLA8XXX_RDMEM:
3081068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
3082068237c8STej Parkash 								&data_ptr);
3083068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
30845e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3085068237c8STej Parkash 				goto md_failed;
3086068237c8STej Parkash 			}
3087068237c8STej Parkash 			break;
3088de8c72daSVikas Chaudhary 		case QLA8XXX_BOARD:
3089de8c72daSVikas Chaudhary 		case QLA8XXX_RDROM:
30906e7b4292SVikas Chaudhary 			if (is_qla8022(ha)) {
3091f8086f4fSVikas Chaudhary 				qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
3092068237c8STej Parkash 								 &data_ptr);
3093b37ca418SVikas Chaudhary 			} else if (is_qla8032(ha) || is_qla8042(ha)) {
30946e7b4292SVikas Chaudhary 				rval = qla4_83xx_minidump_process_rdrom(ha,
30956e7b4292SVikas Chaudhary 								    entry_hdr,
30966e7b4292SVikas Chaudhary 								    &data_ptr);
30976e7b4292SVikas Chaudhary 				if (rval != QLA_SUCCESS)
30986e7b4292SVikas Chaudhary 					qla4_8xxx_mark_entry_skipped(ha,
30996e7b4292SVikas Chaudhary 								     entry_hdr,
31006e7b4292SVikas Chaudhary 								     i);
31016e7b4292SVikas Chaudhary 			}
3102068237c8STej Parkash 			break;
3103de8c72daSVikas Chaudhary 		case QLA8XXX_L2DTG:
3104de8c72daSVikas Chaudhary 		case QLA8XXX_L2ITG:
3105de8c72daSVikas Chaudhary 		case QLA8XXX_L2DAT:
3106de8c72daSVikas Chaudhary 		case QLA8XXX_L2INS:
3107068237c8STej Parkash 			rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
3108068237c8STej Parkash 								&data_ptr);
3109068237c8STej Parkash 			if (rval != QLA_SUCCESS) {
31105e9bcec7SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3111068237c8STej Parkash 				goto md_failed;
3112068237c8STej Parkash 			}
3113068237c8STej Parkash 			break;
31146e7b4292SVikas Chaudhary 		case QLA8XXX_L1DTG:
31156e7b4292SVikas Chaudhary 		case QLA8XXX_L1ITG:
3116de8c72daSVikas Chaudhary 		case QLA8XXX_L1DAT:
3117de8c72daSVikas Chaudhary 		case QLA8XXX_L1INS:
3118068237c8STej Parkash 			qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
3119068237c8STej Parkash 							   &data_ptr);
3120068237c8STej Parkash 			break;
3121de8c72daSVikas Chaudhary 		case QLA8XXX_RDOCM:
3122068237c8STej Parkash 			qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
3123068237c8STej Parkash 							 &data_ptr);
3124068237c8STej Parkash 			break;
3125de8c72daSVikas Chaudhary 		case QLA8XXX_RDMUX:
3126068237c8STej Parkash 			qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
3127068237c8STej Parkash 							 &data_ptr);
3128068237c8STej Parkash 			break;
3129de8c72daSVikas Chaudhary 		case QLA8XXX_QUEUE:
3130068237c8STej Parkash 			qla4_8xxx_minidump_process_queue(ha, entry_hdr,
3131068237c8STej Parkash 							 &data_ptr);
3132068237c8STej Parkash 			break;
31336e7b4292SVikas Chaudhary 		case QLA83XX_POLLRD:
3134b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31356e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31366e7b4292SVikas Chaudhary 				break;
31376e7b4292SVikas Chaudhary 			}
31386e7b4292SVikas Chaudhary 			rval = qla83xx_minidump_process_pollrd(ha, entry_hdr,
31396e7b4292SVikas Chaudhary 							       &data_ptr);
31406e7b4292SVikas Chaudhary 			if (rval != QLA_SUCCESS)
31416e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31426e7b4292SVikas Chaudhary 			break;
31436e7b4292SVikas Chaudhary 		case QLA83XX_RDMUX2:
3144b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31456e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31466e7b4292SVikas Chaudhary 				break;
31476e7b4292SVikas Chaudhary 			}
31486e7b4292SVikas Chaudhary 			qla83xx_minidump_process_rdmux2(ha, entry_hdr,
31496e7b4292SVikas Chaudhary 							&data_ptr);
31506e7b4292SVikas Chaudhary 			break;
31516e7b4292SVikas Chaudhary 		case QLA83XX_POLLRDMWR:
3152b37ca418SVikas Chaudhary 			if (is_qla8022(ha)) {
31536e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31546e7b4292SVikas Chaudhary 				break;
31556e7b4292SVikas Chaudhary 			}
31566e7b4292SVikas Chaudhary 			rval = qla83xx_minidump_process_pollrdmwr(ha, entry_hdr,
31576e7b4292SVikas Chaudhary 								  &data_ptr);
31586e7b4292SVikas Chaudhary 			if (rval != QLA_SUCCESS)
31596e7b4292SVikas Chaudhary 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
31606e7b4292SVikas Chaudhary 			break;
3161b1829789STej Parkash 		case QLA8044_RDDFE:
3162b1829789STej Parkash 			rval = qla4_84xx_minidump_process_rddfe(ha, entry_hdr,
3163b1829789STej Parkash 								&data_ptr);
3164b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3165b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3166b1829789STej Parkash 			break;
3167b1829789STej Parkash 		case QLA8044_RDMDIO:
3168b1829789STej Parkash 			rval = qla4_84xx_minidump_process_rdmdio(ha, entry_hdr,
3169b1829789STej Parkash 								 &data_ptr);
3170b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3171b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3172b1829789STej Parkash 			break;
3173b1829789STej Parkash 		case QLA8044_POLLWR:
3174b1829789STej Parkash 			rval = qla4_84xx_minidump_process_pollwr(ha, entry_hdr,
3175b1829789STej Parkash 								 &data_ptr);
3176b1829789STej Parkash 			if (rval != QLA_SUCCESS)
3177b1829789STej Parkash 				qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3178b1829789STej Parkash 			break;
3179de8c72daSVikas Chaudhary 		case QLA8XXX_RDNOP:
3180068237c8STej Parkash 		default:
31815e9bcec7SVikas Chaudhary 			qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
3182068237c8STej Parkash 			break;
3183068237c8STej Parkash 		}
3184068237c8STej Parkash 
31854812d070SSantosh Vernekar 		data_collected = (uint8_t *)data_ptr - (uint8_t *)ha->fw_dump;
3186068237c8STej Parkash skip_nxt_entry:
3187068237c8STej Parkash 		/*  next entry in the template */
31887664a1fdSVikas Chaudhary 		entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
3189068237c8STej Parkash 				(((uint8_t *)entry_hdr) +
3190068237c8STej Parkash 				 entry_hdr->entry_size);
3191068237c8STej Parkash 	}
3192068237c8STej Parkash 
319358e2bbe9STej Parkash 	if ((data_collected + ha->fw_dump_skip_size) != ha->fw_dump_size) {
3194068237c8STej Parkash 		ql4_printk(KERN_INFO, ha,
3195068237c8STej Parkash 			   "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
3196068237c8STej Parkash 			   data_collected, ha->fw_dump_size);
319735a9c2abSVikas Chaudhary 		rval = QLA_ERROR;
3198068237c8STej Parkash 		goto md_failed;
3199068237c8STej Parkash 	}
3200068237c8STej Parkash 
3201068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
3202068237c8STej Parkash 			  __func__, i));
3203068237c8STej Parkash md_failed:
3204068237c8STej Parkash 	return rval;
3205068237c8STej Parkash }
3206068237c8STej Parkash 
3207068237c8STej Parkash /**
3208068237c8STej Parkash  * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
3209068237c8STej Parkash  * @ha: pointer to adapter structure
3210653557dfSLee Jones  * @code: uevent code to act upon
3211068237c8STej Parkash  **/
3212068237c8STej Parkash static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
3213068237c8STej Parkash {
3214068237c8STej Parkash 	char event_string[40];
3215068237c8STej Parkash 	char *envp[] = { event_string, NULL };
3216068237c8STej Parkash 
3217068237c8STej Parkash 	switch (code) {
3218068237c8STej Parkash 	case QL4_UEVENT_CODE_FW_DUMP:
32195ccdd101SYe Bin 		snprintf(event_string, sizeof(event_string), "FW_DUMP=%lu",
3220068237c8STej Parkash 			 ha->host_no);
3221068237c8STej Parkash 		break;
3222068237c8STej Parkash 	default:
3223068237c8STej Parkash 		/*do nothing*/
3224068237c8STej Parkash 		break;
3225068237c8STej Parkash 	}
3226068237c8STej Parkash 
3227068237c8STej Parkash 	kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
3228068237c8STej Parkash }
3229068237c8STej Parkash 
32306e7b4292SVikas Chaudhary void qla4_8xxx_get_minidump(struct scsi_qla_host *ha)
3231aec07caeSVikas Chaudhary {
3232aec07caeSVikas Chaudhary 	if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
3233aec07caeSVikas Chaudhary 	    !test_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
3234aec07caeSVikas Chaudhary 		if (!qla4_8xxx_collect_md_data(ha)) {
3235aec07caeSVikas Chaudhary 			qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
3236aec07caeSVikas Chaudhary 			set_bit(AF_82XX_FW_DUMPED, &ha->flags);
3237aec07caeSVikas Chaudhary 		} else {
3238aec07caeSVikas Chaudhary 			ql4_printk(KERN_INFO, ha, "%s: Unable to collect minidump\n",
3239aec07caeSVikas Chaudhary 				   __func__);
3240aec07caeSVikas Chaudhary 		}
3241aec07caeSVikas Chaudhary 	}
3242aec07caeSVikas Chaudhary }
3243aec07caeSVikas Chaudhary 
3244f4f5df23SVikas Chaudhary /**
3245f4f5df23SVikas Chaudhary  * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
3246f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3247f4f5df23SVikas Chaudhary  *
3248f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
3249f4f5df23SVikas Chaudhary  **/
32506e7b4292SVikas Chaudhary int qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
3251f4f5df23SVikas Chaudhary {
3252b25ee66fSShyam Sundar 	int rval = QLA_ERROR;
325332436aaaSVikas Chaudhary 	int i;
325480645dc0SVikas Chaudhary 	uint32_t old_count, count;
32554ebbb5cfSVikas Chaudhary 	int need_reset = 0;
3256f4f5df23SVikas Chaudhary 
325733693c7aSVikas Chaudhary 	need_reset = ha->isp_ops->need_reset(ha);
3258b25ee66fSShyam Sundar 
3259b25ee66fSShyam Sundar 	if (need_reset) {
3260b25ee66fSShyam Sundar 		/* We are trying to perform a recovery here. */
32614ebbb5cfSVikas Chaudhary 		if (test_bit(AF_FW_RECOVERY, &ha->flags))
326233693c7aSVikas Chaudhary 			ha->isp_ops->rom_lock_recovery(ha);
3263b25ee66fSShyam Sundar 	} else  {
32644ebbb5cfSVikas Chaudhary 		old_count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
32654ebbb5cfSVikas Chaudhary 		for (i = 0; i < 10; i++) {
32664ebbb5cfSVikas Chaudhary 			msleep(200);
32674ebbb5cfSVikas Chaudhary 			count = qla4_8xxx_rd_direct(ha,
32684ebbb5cfSVikas Chaudhary 						    QLA8XXX_PEG_ALIVE_COUNTER);
32694ebbb5cfSVikas Chaudhary 			if (count != old_count) {
3270b25ee66fSShyam Sundar 				rval = QLA_SUCCESS;
3271f4f5df23SVikas Chaudhary 				goto dev_ready;
3272f4f5df23SVikas Chaudhary 			}
3273b25ee66fSShyam Sundar 		}
32744ebbb5cfSVikas Chaudhary 		ha->isp_ops->rom_lock_recovery(ha);
32754ebbb5cfSVikas Chaudhary 	}
3276f4f5df23SVikas Chaudhary 
3277f4f5df23SVikas Chaudhary 	/* set to DEV_INITIALIZING */
3278f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
327933693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
328033693c7aSVikas Chaudhary 			    QLA8XXX_DEV_INITIALIZING);
3281f4f5df23SVikas Chaudhary 
328233693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
32836e7b4292SVikas Chaudhary 
32846e7b4292SVikas Chaudhary 	if (is_qla8022(ha))
3285aec07caeSVikas Chaudhary 		qla4_8xxx_get_minidump(ha);
32866e7b4292SVikas Chaudhary 
328733693c7aSVikas Chaudhary 	rval = ha->isp_ops->restart_firmware(ha);
328833693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3289f4f5df23SVikas Chaudhary 
3290f4f5df23SVikas Chaudhary 	if (rval != QLA_SUCCESS) {
3291f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
3292f4f5df23SVikas Chaudhary 		qla4_8xxx_clear_drv_active(ha);
329333693c7aSVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
329433693c7aSVikas Chaudhary 				    QLA8XXX_DEV_FAILED);
3295f4f5df23SVikas Chaudhary 		return rval;
3296f4f5df23SVikas Chaudhary 	}
3297f4f5df23SVikas Chaudhary 
3298f4f5df23SVikas Chaudhary dev_ready:
3299f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha, "HW State: READY\n");
330033693c7aSVikas Chaudhary 	qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
3301f4f5df23SVikas Chaudhary 
3302b25ee66fSShyam Sundar 	return rval;
3303f4f5df23SVikas Chaudhary }
3304f4f5df23SVikas Chaudhary 
3305f4f5df23SVikas Chaudhary /**
3306f8086f4fSVikas Chaudhary  * qla4_82xx_need_reset_handler - Code to start reset sequence
3307f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3308f4f5df23SVikas Chaudhary  *
3309f4f5df23SVikas Chaudhary  * Note: IDC lock must be held upon entry
3310f4f5df23SVikas Chaudhary  **/
3311f4f5df23SVikas Chaudhary static void
3312f8086f4fSVikas Chaudhary qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
3313f4f5df23SVikas Chaudhary {
3314f4f5df23SVikas Chaudhary 	uint32_t dev_state, drv_state, drv_active;
3315068237c8STej Parkash 	uint32_t active_mask = 0xFFFFFFFF;
3316f4f5df23SVikas Chaudhary 	unsigned long reset_timeout;
3317f4f5df23SVikas Chaudhary 
3318f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
3319f4f5df23SVikas Chaudhary 		"Performing ISP error recovery\n");
3320f4f5df23SVikas Chaudhary 
3321f4f5df23SVikas Chaudhary 	if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
3322f8086f4fSVikas Chaudhary 		qla4_82xx_idc_unlock(ha);
3323f4f5df23SVikas Chaudhary 		ha->isp_ops->disable_intrs(ha);
3324f8086f4fSVikas Chaudhary 		qla4_82xx_idc_lock(ha);
3325f4f5df23SVikas Chaudhary 	}
3326f4f5df23SVikas Chaudhary 
3327de8c72daSVikas Chaudhary 	if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3328068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
3329068237c8STej Parkash 				  "%s(%ld): reset acknowledged\n",
3330068237c8STej Parkash 				  __func__, ha->host_no));
3331f4f5df23SVikas Chaudhary 		qla4_8xxx_set_rst_ready(ha);
3332068237c8STej Parkash 	} else {
3333068237c8STej Parkash 		active_mask = (~(1 << (ha->func_num * 4)));
3334068237c8STej Parkash 	}
3335f4f5df23SVikas Chaudhary 
3336f4f5df23SVikas Chaudhary 	/* wait for 10 seconds for reset ack from all functions */
3337f4f5df23SVikas Chaudhary 	reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
3338f4f5df23SVikas Chaudhary 
3339f8086f4fSVikas Chaudhary 	drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3340f8086f4fSVikas Chaudhary 	drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3341f4f5df23SVikas Chaudhary 
3342f4f5df23SVikas Chaudhary 	ql4_printk(KERN_INFO, ha,
3343f4f5df23SVikas Chaudhary 		"%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3344f4f5df23SVikas Chaudhary 		__func__, ha->host_no, drv_state, drv_active);
3345f4f5df23SVikas Chaudhary 
3346068237c8STej Parkash 	while (drv_state != (drv_active & active_mask)) {
3347f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, reset_timeout)) {
3348068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3349068237c8STej Parkash 				   "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
3350068237c8STej Parkash 				   DRIVER_NAME, drv_state, drv_active);
3351f4f5df23SVikas Chaudhary 			break;
3352f4f5df23SVikas Chaudhary 		}
3353f4f5df23SVikas Chaudhary 
3354068237c8STej Parkash 		/*
3355068237c8STej Parkash 		 * When reset_owner times out, check which functions
3356068237c8STej Parkash 		 * acked/did not ack
3357068237c8STej Parkash 		 */
3358de8c72daSVikas Chaudhary 		if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
3359068237c8STej Parkash 			ql4_printk(KERN_INFO, ha,
3360068237c8STej Parkash 				   "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
3361068237c8STej Parkash 				   __func__, ha->host_no, drv_state,
3362068237c8STej Parkash 				   drv_active);
3363068237c8STej Parkash 		}
3364f8086f4fSVikas Chaudhary 		qla4_82xx_idc_unlock(ha);
3365f4f5df23SVikas Chaudhary 		msleep(1000);
3366f8086f4fSVikas Chaudhary 		qla4_82xx_idc_lock(ha);
3367f4f5df23SVikas Chaudhary 
3368f8086f4fSVikas Chaudhary 		drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3369f8086f4fSVikas Chaudhary 		drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
3370f4f5df23SVikas Chaudhary 	}
3371f4f5df23SVikas Chaudhary 
3372068237c8STej Parkash 	/* Clear RESET OWNER as we are not going to use it any further */
3373de8c72daSVikas Chaudhary 	clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
3374068237c8STej Parkash 
3375f8086f4fSVikas Chaudhary 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3376068237c8STej Parkash 	ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
3377f4f5df23SVikas Chaudhary 		   dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
3378f4f5df23SVikas Chaudhary 
3379f4f5df23SVikas Chaudhary 	/* Force to DEV_COLD unless someone else is starting a reset */
3380de8c72daSVikas Chaudhary 	if (dev_state != QLA8XXX_DEV_INITIALIZING) {
3381f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
3382de8c72daSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
3383068237c8STej Parkash 		qla4_8xxx_set_rst_ready(ha);
3384f4f5df23SVikas Chaudhary 	}
3385f4f5df23SVikas Chaudhary }
3386f4f5df23SVikas Chaudhary 
3387f4f5df23SVikas Chaudhary /**
3388f4f5df23SVikas Chaudhary  * qla4_8xxx_need_qsnt_handler - Code to start qsnt
3389f4f5df23SVikas Chaudhary  * @ha: pointer to adapter structure
3390f4f5df23SVikas Chaudhary  **/
3391f4f5df23SVikas Chaudhary void
3392f4f5df23SVikas Chaudhary qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
3393f4f5df23SVikas Chaudhary {
339433693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3395f4f5df23SVikas Chaudhary 	qla4_8xxx_set_qsnt_ready(ha);
339633693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
3397f4f5df23SVikas Chaudhary }
3398f4f5df23SVikas Chaudhary 
339983dbdf6fSVikas Chaudhary static void qla4_82xx_set_idc_ver(struct scsi_qla_host *ha)
340083dbdf6fSVikas Chaudhary {
340183dbdf6fSVikas Chaudhary 	int idc_ver;
340283dbdf6fSVikas Chaudhary 	uint32_t drv_active;
340383dbdf6fSVikas Chaudhary 
340483dbdf6fSVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
340583dbdf6fSVikas Chaudhary 	if (drv_active == (1 << (ha->func_num * 4))) {
340683dbdf6fSVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION,
340783dbdf6fSVikas Chaudhary 				    QLA82XX_IDC_VERSION);
340883dbdf6fSVikas Chaudhary 		ql4_printk(KERN_INFO, ha,
340983dbdf6fSVikas Chaudhary 			   "%s: IDC version updated to %d\n", __func__,
341083dbdf6fSVikas Chaudhary 			   QLA82XX_IDC_VERSION);
341183dbdf6fSVikas Chaudhary 	} else {
341283dbdf6fSVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
341383dbdf6fSVikas Chaudhary 		if (QLA82XX_IDC_VERSION != idc_ver) {
341483dbdf6fSVikas Chaudhary 			ql4_printk(KERN_INFO, ha,
341583dbdf6fSVikas Chaudhary 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
341683dbdf6fSVikas Chaudhary 				   __func__, QLA82XX_IDC_VERSION, idc_ver);
341783dbdf6fSVikas Chaudhary 		}
341883dbdf6fSVikas Chaudhary 	}
341983dbdf6fSVikas Chaudhary }
342083dbdf6fSVikas Chaudhary 
34216e7b4292SVikas Chaudhary static int qla4_83xx_set_idc_ver(struct scsi_qla_host *ha)
342283dbdf6fSVikas Chaudhary {
34236e7b4292SVikas Chaudhary 	int idc_ver;
34246e7b4292SVikas Chaudhary 	uint32_t drv_active;
34256e7b4292SVikas Chaudhary 	int rval = QLA_SUCCESS;
34266e7b4292SVikas Chaudhary 
34276e7b4292SVikas Chaudhary 	drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
34286e7b4292SVikas Chaudhary 	if (drv_active == (1 << ha->func_num)) {
34296e7b4292SVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
34306e7b4292SVikas Chaudhary 		idc_ver &= (~0xFF);
34316e7b4292SVikas Chaudhary 		idc_ver |= QLA83XX_IDC_VER_MAJ_VALUE;
34326e7b4292SVikas Chaudhary 		qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION, idc_ver);
34336e7b4292SVikas Chaudhary 		ql4_printk(KERN_INFO, ha,
34346e7b4292SVikas Chaudhary 			   "%s: IDC version updated to %d\n", __func__,
3435ecca5120SVikas Chaudhary 			   idc_ver);
34366e7b4292SVikas Chaudhary 	} else {
34376e7b4292SVikas Chaudhary 		idc_ver = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION);
34386e7b4292SVikas Chaudhary 		idc_ver &= 0xFF;
34396e7b4292SVikas Chaudhary 		if (QLA83XX_IDC_VER_MAJ_VALUE != idc_ver) {
34406e7b4292SVikas Chaudhary 			ql4_printk(KERN_INFO, ha,
34416e7b4292SVikas Chaudhary 				   "%s: qla4xxx driver IDC version %d is not compatible with IDC version %d of other drivers!\n",
34426e7b4292SVikas Chaudhary 				   __func__, QLA83XX_IDC_VER_MAJ_VALUE,
34436e7b4292SVikas Chaudhary 				   idc_ver);
34446e7b4292SVikas Chaudhary 			rval = QLA_ERROR;
34456e7b4292SVikas Chaudhary 			goto exit_set_idc_ver;
34466e7b4292SVikas Chaudhary 		}
34476e7b4292SVikas Chaudhary 	}
34486e7b4292SVikas Chaudhary 
34496e7b4292SVikas Chaudhary 	/* Update IDC_MINOR_VERSION */
34506e7b4292SVikas Chaudhary 	idc_ver = qla4_83xx_rd_reg(ha, QLA83XX_CRB_IDC_VER_MINOR);
34516e7b4292SVikas Chaudhary 	idc_ver &= ~(0x03 << (ha->func_num * 2));
34526e7b4292SVikas Chaudhary 	idc_ver |= (QLA83XX_IDC_VER_MIN_VALUE << (ha->func_num * 2));
34536e7b4292SVikas Chaudhary 	qla4_83xx_wr_reg(ha, QLA83XX_CRB_IDC_VER_MINOR, idc_ver);
34546e7b4292SVikas Chaudhary 
34556e7b4292SVikas Chaudhary exit_set_idc_ver:
34566e7b4292SVikas Chaudhary 	return rval;
34576e7b4292SVikas Chaudhary }
34586e7b4292SVikas Chaudhary 
345939c95826SVikas Chaudhary int qla4_8xxx_update_idc_reg(struct scsi_qla_host *ha)
34606e7b4292SVikas Chaudhary {
34616e7b4292SVikas Chaudhary 	uint32_t drv_active;
34626e7b4292SVikas Chaudhary 	int rval = QLA_SUCCESS;
34636e7b4292SVikas Chaudhary 
34646e7b4292SVikas Chaudhary 	if (test_bit(AF_INIT_DONE, &ha->flags))
34656e7b4292SVikas Chaudhary 		goto exit_update_idc_reg;
34666e7b4292SVikas Chaudhary 
346783dbdf6fSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
346883dbdf6fSVikas Chaudhary 	qla4_8xxx_set_drv_active(ha);
34696e7b4292SVikas Chaudhary 
34706e7b4292SVikas Chaudhary 	/*
34716e7b4292SVikas Chaudhary 	 * If we are the first driver to load and
34726e7b4292SVikas Chaudhary 	 * ql4xdontresethba is not set, clear IDC_CTRL BIT0.
34736e7b4292SVikas Chaudhary 	 */
3474b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha)) {
34756e7b4292SVikas Chaudhary 		drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
34766e7b4292SVikas Chaudhary 		if ((drv_active == (1 << ha->func_num)) && !ql4xdontresethba)
34776e7b4292SVikas Chaudhary 			qla4_83xx_clear_idc_dontreset(ha);
347883dbdf6fSVikas Chaudhary 	}
34796e7b4292SVikas Chaudhary 
34806e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
34816e7b4292SVikas Chaudhary 		qla4_82xx_set_idc_ver(ha);
3482b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
34836e7b4292SVikas Chaudhary 		rval = qla4_83xx_set_idc_ver(ha);
34846e7b4292SVikas Chaudhary 		if (rval == QLA_ERROR)
34856e7b4292SVikas Chaudhary 			qla4_8xxx_clear_drv_active(ha);
34866e7b4292SVikas Chaudhary 	}
34876e7b4292SVikas Chaudhary 
34886e7b4292SVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
34896e7b4292SVikas Chaudhary 
34906e7b4292SVikas Chaudhary exit_update_idc_reg:
34916e7b4292SVikas Chaudhary 	return rval;
3492f4f5df23SVikas Chaudhary }
3493f4f5df23SVikas Chaudhary 
3494f4f5df23SVikas Chaudhary /**
3495f4f5df23SVikas Chaudhary  * qla4_8xxx_device_state_handler - Adapter state machine
3496f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
3497f4f5df23SVikas Chaudhary  *
3498f4f5df23SVikas Chaudhary  * Note: IDC lock must be UNLOCKED upon entry
3499f4f5df23SVikas Chaudhary  **/
3500f4f5df23SVikas Chaudhary int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
3501f4f5df23SVikas Chaudhary {
3502f4f5df23SVikas Chaudhary 	uint32_t dev_state;
3503f4f5df23SVikas Chaudhary 	int rval = QLA_SUCCESS;
3504f4f5df23SVikas Chaudhary 	unsigned long dev_init_timeout;
3505f4f5df23SVikas Chaudhary 
35066e7b4292SVikas Chaudhary 	rval = qla4_8xxx_update_idc_reg(ha);
35076e7b4292SVikas Chaudhary 	if (rval == QLA_ERROR)
35086e7b4292SVikas Chaudhary 		goto exit_state_handler;
3509f4f5df23SVikas Chaudhary 
351033693c7aSVikas Chaudhary 	dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3511068237c8STej Parkash 	DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3512068237c8STej Parkash 			  dev_state, dev_state < MAX_STATES ?
3513068237c8STej Parkash 			  qdev_state[dev_state] : "Unknown"));
3514f4f5df23SVikas Chaudhary 
3515f4f5df23SVikas Chaudhary 	/* wait for 30 seconds for device to go ready */
3516f4f5df23SVikas Chaudhary 	dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
3517f4f5df23SVikas Chaudhary 
351833693c7aSVikas Chaudhary 	ha->isp_ops->idc_lock(ha);
3519e3f37d16SNilesh Javali 	while (1) {
3520f4f5df23SVikas Chaudhary 
3521f4f5df23SVikas Chaudhary 		if (time_after_eq(jiffies, dev_init_timeout)) {
3522068237c8STej Parkash 			ql4_printk(KERN_WARNING, ha,
3523068237c8STej Parkash 				   "%s: Device Init Failed 0x%x = %s\n",
3524068237c8STej Parkash 				   DRIVER_NAME,
3525068237c8STej Parkash 				   dev_state, dev_state < MAX_STATES ?
3526068237c8STej Parkash 				   qdev_state[dev_state] : "Unknown");
352733693c7aSVikas Chaudhary 			qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
3528de8c72daSVikas Chaudhary 					    QLA8XXX_DEV_FAILED);
3529f4f5df23SVikas Chaudhary 		}
3530f4f5df23SVikas Chaudhary 
353133693c7aSVikas Chaudhary 		dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
3532068237c8STej Parkash 		ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
3533068237c8STej Parkash 			   dev_state, dev_state < MAX_STATES ?
3534068237c8STej Parkash 			   qdev_state[dev_state] : "Unknown");
3535f4f5df23SVikas Chaudhary 
3536f4f5df23SVikas Chaudhary 		/* NOTE: Make sure idc unlocked upon exit of switch statement */
3537f4f5df23SVikas Chaudhary 		switch (dev_state) {
3538de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_READY:
3539f4f5df23SVikas Chaudhary 			goto exit;
3540de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_COLD:
3541f4f5df23SVikas Chaudhary 			rval = qla4_8xxx_device_bootstrap(ha);
3542f4f5df23SVikas Chaudhary 			goto exit;
3543de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_INITIALIZING:
354433693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3545f4f5df23SVikas Chaudhary 			msleep(1000);
354633693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3547f4f5df23SVikas Chaudhary 			break;
3548de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_NEED_RESET:
35496e7b4292SVikas Chaudhary 			/*
3550b37ca418SVikas Chaudhary 			 * For ISP8324 and ISP8042, if NEED_RESET is set by any
3551b37ca418SVikas Chaudhary 			 * driver, it should be honored, irrespective of
3552b37ca418SVikas Chaudhary 			 * IDC_CTRL DONTRESET_BIT0
35536e7b4292SVikas Chaudhary 			 */
3554b37ca418SVikas Chaudhary 			if (is_qla8032(ha) || is_qla8042(ha)) {
35556e7b4292SVikas Chaudhary 				qla4_83xx_need_reset_handler(ha);
35566e7b4292SVikas Chaudhary 			} else if (is_qla8022(ha)) {
3557f4f5df23SVikas Chaudhary 				if (!ql4xdontresethba) {
3558f8086f4fSVikas Chaudhary 					qla4_82xx_need_reset_handler(ha);
3559f4f5df23SVikas Chaudhary 					/* Update timeout value after need
3560f4f5df23SVikas Chaudhary 					 * reset handler */
3561f4f5df23SVikas Chaudhary 					dev_init_timeout = jiffies +
3562f4f5df23SVikas Chaudhary 						(ha->nx_dev_init_timeout * HZ);
35639acf7533SMike Hernandez 				} else {
356433693c7aSVikas Chaudhary 					ha->isp_ops->idc_unlock(ha);
35659acf7533SMike Hernandez 					msleep(1000);
356633693c7aSVikas Chaudhary 					ha->isp_ops->idc_lock(ha);
3567f4f5df23SVikas Chaudhary 				}
3568f4f5df23SVikas Chaudhary 			}
3569f4f5df23SVikas Chaudhary 			break;
3570de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_NEED_QUIESCENT:
3571f4f5df23SVikas Chaudhary 			/* idc locked/unlocked in handler */
3572f4f5df23SVikas Chaudhary 			qla4_8xxx_need_qsnt_handler(ha);
3573e3f37d16SNilesh Javali 			break;
3574de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_QUIESCENT:
357533693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3576f4f5df23SVikas Chaudhary 			msleep(1000);
357733693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3578f4f5df23SVikas Chaudhary 			break;
3579de8c72daSVikas Chaudhary 		case QLA8XXX_DEV_FAILED:
358033693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3581f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
3582f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
358333693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3584f4f5df23SVikas Chaudhary 			goto exit;
3585f4f5df23SVikas Chaudhary 		default:
358633693c7aSVikas Chaudhary 			ha->isp_ops->idc_unlock(ha);
3587f4f5df23SVikas Chaudhary 			qla4xxx_dead_adapter_cleanup(ha);
3588f4f5df23SVikas Chaudhary 			rval = QLA_ERROR;
358933693c7aSVikas Chaudhary 			ha->isp_ops->idc_lock(ha);
3590f4f5df23SVikas Chaudhary 			goto exit;
3591f4f5df23SVikas Chaudhary 		}
3592f4f5df23SVikas Chaudhary 	}
3593f4f5df23SVikas Chaudhary exit:
359433693c7aSVikas Chaudhary 	ha->isp_ops->idc_unlock(ha);
35956e7b4292SVikas Chaudhary exit_state_handler:
3596f4f5df23SVikas Chaudhary 	return rval;
3597f4f5df23SVikas Chaudhary }
3598f4f5df23SVikas Chaudhary 
3599f4f5df23SVikas Chaudhary int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
3600f4f5df23SVikas Chaudhary {
3601f4f5df23SVikas Chaudhary 	int retval;
360278764999SSarang Radke 
360378764999SSarang Radke 	/* clear the interrupt */
3604b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha)) {
36056e7b4292SVikas Chaudhary 		writel(0, &ha->qla4_83xx_reg->risc_intr);
36066e7b4292SVikas Chaudhary 		readl(&ha->qla4_83xx_reg->risc_intr);
36076e7b4292SVikas Chaudhary 	} else if (is_qla8022(ha)) {
36087664a1fdSVikas Chaudhary 		writel(0, &ha->qla4_82xx_reg->host_int);
36097664a1fdSVikas Chaudhary 		readl(&ha->qla4_82xx_reg->host_int);
36106e7b4292SVikas Chaudhary 	}
361178764999SSarang Radke 
3612f4f5df23SVikas Chaudhary 	retval = qla4_8xxx_device_state_handler(ha);
3613f4f5df23SVikas Chaudhary 
36141b3d399cSTej Parkash 	/* Initialize request and response queues. */
36151b3d399cSTej Parkash 	if (retval == QLA_SUCCESS)
36161b3d399cSTej Parkash 		qla4xxx_init_rings(ha);
36171b3d399cSTej Parkash 
3618137257daSPoornima Vonti 	if (retval == QLA_SUCCESS && !test_bit(AF_IRQ_ATTACHED, &ha->flags))
3619f4f5df23SVikas Chaudhary 		retval = qla4xxx_request_irqs(ha);
3620f581a3f7SVikas Chaudhary 
3621f4f5df23SVikas Chaudhary 	return retval;
3622f4f5df23SVikas Chaudhary }
3623f4f5df23SVikas Chaudhary 
3624f4f5df23SVikas Chaudhary /*****************************************************************************/
3625f4f5df23SVikas Chaudhary /* Flash Manipulation Routines                                               */
3626f4f5df23SVikas Chaudhary /*****************************************************************************/
3627f4f5df23SVikas Chaudhary 
3628f4f5df23SVikas Chaudhary #define OPTROM_BURST_SIZE       0x1000
3629f4f5df23SVikas Chaudhary #define OPTROM_BURST_DWORDS     (OPTROM_BURST_SIZE / 4)
3630f4f5df23SVikas Chaudhary 
3631f4f5df23SVikas Chaudhary #define FARX_DATA_FLAG	BIT_31
3632f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_CONF	0x7FFD0000
3633f4f5df23SVikas Chaudhary #define FARX_ACCESS_FLASH_DATA	0x7FF00000
3634f4f5df23SVikas Chaudhary 
3635f4f5df23SVikas Chaudhary static inline uint32_t
3636f4f5df23SVikas Chaudhary flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3637f4f5df23SVikas Chaudhary {
3638f4f5df23SVikas Chaudhary 	return hw->flash_conf_off | faddr;
3639f4f5df23SVikas Chaudhary }
3640f4f5df23SVikas Chaudhary 
3641f4f5df23SVikas Chaudhary static inline uint32_t
3642f4f5df23SVikas Chaudhary flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
3643f4f5df23SVikas Chaudhary {
3644f4f5df23SVikas Chaudhary 	return hw->flash_data_off | faddr;
3645f4f5df23SVikas Chaudhary }
3646f4f5df23SVikas Chaudhary 
3647f4f5df23SVikas Chaudhary static uint32_t *
3648f8086f4fSVikas Chaudhary qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
3649f4f5df23SVikas Chaudhary     uint32_t faddr, uint32_t length)
3650f4f5df23SVikas Chaudhary {
3651f4f5df23SVikas Chaudhary 	uint32_t i;
3652f4f5df23SVikas Chaudhary 	uint32_t val;
3653f4f5df23SVikas Chaudhary 	int loops = 0;
3654f8086f4fSVikas Chaudhary 	while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
3655f4f5df23SVikas Chaudhary 		udelay(100);
3656f4f5df23SVikas Chaudhary 		cond_resched();
3657f4f5df23SVikas Chaudhary 		loops++;
3658f4f5df23SVikas Chaudhary 	}
3659f4f5df23SVikas Chaudhary 	if (loops >= 50000) {
3660f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
3661f4f5df23SVikas Chaudhary 		return dwptr;
3662f4f5df23SVikas Chaudhary 	}
3663f4f5df23SVikas Chaudhary 
3664f4f5df23SVikas Chaudhary 	/* Dword reads to flash. */
3665f4f5df23SVikas Chaudhary 	for (i = 0; i < length/4; i++, faddr += 4) {
3666f8086f4fSVikas Chaudhary 		if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
3667f4f5df23SVikas Chaudhary 			ql4_printk(KERN_WARNING, ha,
3668f4f5df23SVikas Chaudhary 			    "Do ROM fast read failed\n");
3669f4f5df23SVikas Chaudhary 			goto done_read;
3670f4f5df23SVikas Chaudhary 		}
3671f4f5df23SVikas Chaudhary 		dwptr[i] = __constant_cpu_to_le32(val);
3672f4f5df23SVikas Chaudhary 	}
3673f4f5df23SVikas Chaudhary 
3674f4f5df23SVikas Chaudhary done_read:
3675f8086f4fSVikas Chaudhary 	qla4_82xx_rom_unlock(ha);
3676f4f5df23SVikas Chaudhary 	return dwptr;
3677f4f5df23SVikas Chaudhary }
3678f4f5df23SVikas Chaudhary 
3679653557dfSLee Jones /*
3680f4f5df23SVikas Chaudhary  * Address and length are byte address
3681653557dfSLee Jones  */
3682f4f5df23SVikas Chaudhary static uint8_t *
3683f8086f4fSVikas Chaudhary qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
3684f4f5df23SVikas Chaudhary 		uint32_t offset, uint32_t length)
3685f4f5df23SVikas Chaudhary {
3686f8086f4fSVikas Chaudhary 	qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
3687f4f5df23SVikas Chaudhary 	return buf;
3688f4f5df23SVikas Chaudhary }
3689f4f5df23SVikas Chaudhary 
3690f4f5df23SVikas Chaudhary static int
3691f4f5df23SVikas Chaudhary qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
3692f4f5df23SVikas Chaudhary {
3693f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "PCI" };
3694f4f5df23SVikas Chaudhary 
3695f4f5df23SVikas Chaudhary 	/*
3696f4f5df23SVikas Chaudhary 	 * FLT-location structure resides after the last PCI region.
3697f4f5df23SVikas Chaudhary 	 */
3698f4f5df23SVikas Chaudhary 
3699f4f5df23SVikas Chaudhary 	/* Begin with sane defaults. */
3700f4f5df23SVikas Chaudhary 	loc = locations[0];
3701f4f5df23SVikas Chaudhary 	*start = FA_FLASH_LAYOUT_ADDR_82;
3702f4f5df23SVikas Chaudhary 
3703f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
3704f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3705f4f5df23SVikas Chaudhary }
3706f4f5df23SVikas Chaudhary 
3707f4f5df23SVikas Chaudhary static void
3708f4f5df23SVikas Chaudhary qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
3709f4f5df23SVikas Chaudhary {
3710f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "DEF", "FLT" };
3711f4f5df23SVikas Chaudhary 	uint16_t *wptr;
3712f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
37136e7b4292SVikas Chaudhary 	uint32_t start, status;
3714f4f5df23SVikas Chaudhary 	struct qla_flt_header *flt;
3715f4f5df23SVikas Chaudhary 	struct qla_flt_region *region;
3716f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
3717f4f5df23SVikas Chaudhary 
3718f4f5df23SVikas Chaudhary 	hw->flt_region_flt = flt_addr;
3719f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
3720f4f5df23SVikas Chaudhary 	flt = (struct qla_flt_header *)ha->request_ring;
3721f4f5df23SVikas Chaudhary 	region = (struct qla_flt_region *)&flt[1];
37226e7b4292SVikas Chaudhary 
37236e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
3724f8086f4fSVikas Chaudhary 		qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3725f4f5df23SVikas Chaudhary 					   flt_addr << 2, OPTROM_BURST_SIZE);
3726b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
37276e7b4292SVikas Chaudhary 		status = qla4_83xx_flash_read_u32(ha, flt_addr << 2,
37286e7b4292SVikas Chaudhary 						  (uint8_t *)ha->request_ring,
37296e7b4292SVikas Chaudhary 						  0x400);
37306e7b4292SVikas Chaudhary 		if (status != QLA_SUCCESS)
37316e7b4292SVikas Chaudhary 			goto no_flash_data;
37326e7b4292SVikas Chaudhary 	}
37336e7b4292SVikas Chaudhary 
3734f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
3735f4f5df23SVikas Chaudhary 		goto no_flash_data;
3736f4f5df23SVikas Chaudhary 	if (flt->version != __constant_cpu_to_le16(1)) {
3737f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
3738f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
3739f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3740f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->checksum)));
3741f4f5df23SVikas Chaudhary 		goto no_flash_data;
3742f4f5df23SVikas Chaudhary 	}
3743f4f5df23SVikas Chaudhary 
3744f4f5df23SVikas Chaudhary 	cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
3745f4f5df23SVikas Chaudhary 	for (chksum = 0; cnt; cnt--)
3746f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
3747f4f5df23SVikas Chaudhary 	if (chksum) {
3748f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
3749f4f5df23SVikas Chaudhary 			"version=0x%x length=0x%x checksum=0x%x.\n",
3750f4f5df23SVikas Chaudhary 			le16_to_cpu(flt->version), le16_to_cpu(flt->length),
3751f4f5df23SVikas Chaudhary 			chksum));
3752f4f5df23SVikas Chaudhary 		goto no_flash_data;
3753f4f5df23SVikas Chaudhary 	}
3754f4f5df23SVikas Chaudhary 
3755f4f5df23SVikas Chaudhary 	loc = locations[1];
3756f4f5df23SVikas Chaudhary 	cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
3757f4f5df23SVikas Chaudhary 	for ( ; cnt; cnt--, region++) {
3758f4f5df23SVikas Chaudhary 		/* Store addresses as DWORD offsets. */
3759f4f5df23SVikas Chaudhary 		start = le32_to_cpu(region->start) >> 2;
3760f4f5df23SVikas Chaudhary 
3761f4f5df23SVikas Chaudhary 		DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
3762f4f5df23SVikas Chaudhary 		    "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
3763f4f5df23SVikas Chaudhary 		    le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
3764f4f5df23SVikas Chaudhary 
3765f4f5df23SVikas Chaudhary 		switch (le32_to_cpu(region->code) & 0xff) {
3766f4f5df23SVikas Chaudhary 		case FLT_REG_FDT:
3767f4f5df23SVikas Chaudhary 			hw->flt_region_fdt = start;
3768f4f5df23SVikas Chaudhary 			break;
3769f4f5df23SVikas Chaudhary 		case FLT_REG_BOOT_CODE_82:
3770f4f5df23SVikas Chaudhary 			hw->flt_region_boot = start;
3771f4f5df23SVikas Chaudhary 			break;
3772f4f5df23SVikas Chaudhary 		case FLT_REG_FW_82:
377393823956SNilesh Javali 		case FLT_REG_FW_82_1:
3774f4f5df23SVikas Chaudhary 			hw->flt_region_fw = start;
3775f4f5df23SVikas Chaudhary 			break;
3776f4f5df23SVikas Chaudhary 		case FLT_REG_BOOTLOAD_82:
3777f4f5df23SVikas Chaudhary 			hw->flt_region_bootload = start;
3778f4f5df23SVikas Chaudhary 			break;
37792a991c21SManish Rangankar 		case FLT_REG_ISCSI_PARAM:
37802a991c21SManish Rangankar 			hw->flt_iscsi_param =  start;
37812a991c21SManish Rangankar 			break;
37824549415aSLalit Chandivade 		case FLT_REG_ISCSI_CHAP:
37834549415aSLalit Chandivade 			hw->flt_region_chap =  start;
37844549415aSLalit Chandivade 			hw->flt_chap_size =  le32_to_cpu(region->size);
37854549415aSLalit Chandivade 			break;
37861e9e2be3SAdheer Chandravanshi 		case FLT_REG_ISCSI_DDB:
37871e9e2be3SAdheer Chandravanshi 			hw->flt_region_ddb =  start;
37881e9e2be3SAdheer Chandravanshi 			hw->flt_ddb_size =  le32_to_cpu(region->size);
37891e9e2be3SAdheer Chandravanshi 			break;
3790f4f5df23SVikas Chaudhary 		}
3791f4f5df23SVikas Chaudhary 	}
3792f4f5df23SVikas Chaudhary 	goto done;
3793f4f5df23SVikas Chaudhary 
3794f4f5df23SVikas Chaudhary no_flash_data:
3795f4f5df23SVikas Chaudhary 	/* Use hardcoded defaults. */
3796f4f5df23SVikas Chaudhary 	loc = locations[0];
3797f4f5df23SVikas Chaudhary 
3798f4f5df23SVikas Chaudhary 	hw->flt_region_fdt      = FA_FLASH_DESCR_ADDR_82;
3799f4f5df23SVikas Chaudhary 	hw->flt_region_boot     = FA_BOOT_CODE_ADDR_82;
3800f4f5df23SVikas Chaudhary 	hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
3801f4f5df23SVikas Chaudhary 	hw->flt_region_fw       = FA_RISC_CODE_ADDR_82;
38029a16f65bSVikas Chaudhary 	hw->flt_region_chap	= FA_FLASH_ISCSI_CHAP >> 2;
38034549415aSLalit Chandivade 	hw->flt_chap_size	= FA_FLASH_CHAP_SIZE;
38041e9e2be3SAdheer Chandravanshi 	hw->flt_region_ddb	= FA_FLASH_ISCSI_DDB >> 2;
38051e9e2be3SAdheer Chandravanshi 	hw->flt_ddb_size	= FA_FLASH_DDB_SIZE;
38064549415aSLalit Chandivade 
3807f4f5df23SVikas Chaudhary done:
38089a16f65bSVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha,
38091e9e2be3SAdheer Chandravanshi 			  "FLT[%s]: flt=0x%x fdt=0x%x boot=0x%x bootload=0x%x fw=0x%x chap=0x%x chap_size=0x%x ddb=0x%x  ddb_size=0x%x\n",
38109a16f65bSVikas Chaudhary 			  loc, hw->flt_region_flt, hw->flt_region_fdt,
38119a16f65bSVikas Chaudhary 			  hw->flt_region_boot, hw->flt_region_bootload,
38121e9e2be3SAdheer Chandravanshi 			  hw->flt_region_fw, hw->flt_region_chap,
38131e9e2be3SAdheer Chandravanshi 			  hw->flt_chap_size, hw->flt_region_ddb,
38141e9e2be3SAdheer Chandravanshi 			  hw->flt_ddb_size));
3815f4f5df23SVikas Chaudhary }
3816f4f5df23SVikas Chaudhary 
3817f4f5df23SVikas Chaudhary static void
3818f8086f4fSVikas Chaudhary qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
3819f4f5df23SVikas Chaudhary {
3820f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_4K       0x1000
3821f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_32K      0x8000
3822f4f5df23SVikas Chaudhary #define FLASH_BLK_SIZE_64K      0x10000
3823f4f5df23SVikas Chaudhary 	const char *loc, *locations[] = { "MID", "FDT" };
3824f4f5df23SVikas Chaudhary 	uint16_t cnt, chksum;
3825f4f5df23SVikas Chaudhary 	uint16_t *wptr;
3826f4f5df23SVikas Chaudhary 	struct qla_fdt_layout *fdt;
38273c3e2108SVikas Chaudhary 	uint16_t mid = 0;
38283c3e2108SVikas Chaudhary 	uint16_t fid = 0;
3829f4f5df23SVikas Chaudhary 	struct ql82xx_hw_data *hw = &ha->hw;
3830f4f5df23SVikas Chaudhary 
3831f4f5df23SVikas Chaudhary 	hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
3832f4f5df23SVikas Chaudhary 	hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
3833f4f5df23SVikas Chaudhary 
3834f4f5df23SVikas Chaudhary 	wptr = (uint16_t *)ha->request_ring;
3835f4f5df23SVikas Chaudhary 	fdt = (struct qla_fdt_layout *)ha->request_ring;
3836f8086f4fSVikas Chaudhary 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3837f4f5df23SVikas Chaudhary 	    hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
3838f4f5df23SVikas Chaudhary 
3839f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le16(0xffff))
3840f4f5df23SVikas Chaudhary 		goto no_flash_data;
3841f4f5df23SVikas Chaudhary 
3842f4f5df23SVikas Chaudhary 	if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
3843f4f5df23SVikas Chaudhary 	    fdt->sig[3] != 'D')
3844f4f5df23SVikas Chaudhary 		goto no_flash_data;
3845f4f5df23SVikas Chaudhary 
3846f4f5df23SVikas Chaudhary 	for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
3847f4f5df23SVikas Chaudhary 	    cnt++)
3848f4f5df23SVikas Chaudhary 		chksum += le16_to_cpu(*wptr++);
3849f4f5df23SVikas Chaudhary 
3850f4f5df23SVikas Chaudhary 	if (chksum) {
3851f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
3852f4f5df23SVikas Chaudhary 		    "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
3853f4f5df23SVikas Chaudhary 		    le16_to_cpu(fdt->version)));
3854f4f5df23SVikas Chaudhary 		goto no_flash_data;
3855f4f5df23SVikas Chaudhary 	}
3856f4f5df23SVikas Chaudhary 
3857f4f5df23SVikas Chaudhary 	loc = locations[1];
3858f4f5df23SVikas Chaudhary 	mid = le16_to_cpu(fdt->man_id);
3859f4f5df23SVikas Chaudhary 	fid = le16_to_cpu(fdt->id);
3860f4f5df23SVikas Chaudhary 	hw->fdt_wrt_disable = fdt->wrt_disable_bits;
3861f4f5df23SVikas Chaudhary 	hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
3862f4f5df23SVikas Chaudhary 	hw->fdt_block_size = le32_to_cpu(fdt->block_size);
3863f4f5df23SVikas Chaudhary 
3864f4f5df23SVikas Chaudhary 	if (fdt->unprotect_sec_cmd) {
3865f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
3866f4f5df23SVikas Chaudhary 		    fdt->unprotect_sec_cmd);
3867f4f5df23SVikas Chaudhary 		hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
3868f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
3869f4f5df23SVikas Chaudhary 		    flash_conf_addr(hw, 0x0336);
3870f4f5df23SVikas Chaudhary 	}
3871f4f5df23SVikas Chaudhary 	goto done;
3872f4f5df23SVikas Chaudhary 
3873f4f5df23SVikas Chaudhary no_flash_data:
3874f4f5df23SVikas Chaudhary 	loc = locations[0];
3875f4f5df23SVikas Chaudhary 	hw->fdt_block_size = FLASH_BLK_SIZE_64K;
3876f4f5df23SVikas Chaudhary done:
3877f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
3878f4f5df23SVikas Chaudhary 		"pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
3879f4f5df23SVikas Chaudhary 		hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
3880f4f5df23SVikas Chaudhary 		hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
3881f4f5df23SVikas Chaudhary 		hw->fdt_block_size));
3882f4f5df23SVikas Chaudhary }
3883f4f5df23SVikas Chaudhary 
3884f4f5df23SVikas Chaudhary static void
3885f8086f4fSVikas Chaudhary qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
3886f4f5df23SVikas Chaudhary {
3887f4f5df23SVikas Chaudhary #define QLA82XX_IDC_PARAM_ADDR      0x003e885c
3888f4f5df23SVikas Chaudhary 	uint32_t *wptr;
3889f4f5df23SVikas Chaudhary 
3890f4f5df23SVikas Chaudhary 	if (!is_qla8022(ha))
3891f4f5df23SVikas Chaudhary 		return;
3892f4f5df23SVikas Chaudhary 	wptr = (uint32_t *)ha->request_ring;
3893f8086f4fSVikas Chaudhary 	qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
3894f4f5df23SVikas Chaudhary 			QLA82XX_IDC_PARAM_ADDR , 8);
3895f4f5df23SVikas Chaudhary 
3896f4f5df23SVikas Chaudhary 	if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
3897f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
3898f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
3899f4f5df23SVikas Chaudhary 	} else {
3900f4f5df23SVikas Chaudhary 		ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
3901f4f5df23SVikas Chaudhary 		ha->nx_reset_timeout = le32_to_cpu(*wptr);
3902f4f5df23SVikas Chaudhary 	}
3903f4f5df23SVikas Chaudhary 
3904f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3905f4f5df23SVikas Chaudhary 		"ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
3906f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_DEBUG, ha,
3907f4f5df23SVikas Chaudhary 		"ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
3908f4f5df23SVikas Chaudhary 	return;
3909f4f5df23SVikas Chaudhary }
3910f4f5df23SVikas Chaudhary 
391133693c7aSVikas Chaudhary void qla4_82xx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
391233693c7aSVikas Chaudhary 			      int in_count)
391333693c7aSVikas Chaudhary {
391433693c7aSVikas Chaudhary 	int i;
391533693c7aSVikas Chaudhary 
391633693c7aSVikas Chaudhary 	/* Load all mailbox registers, except mailbox 0. */
391733693c7aSVikas Chaudhary 	for (i = 1; i < in_count; i++)
391833693c7aSVikas Chaudhary 		writel(mbx_cmd[i], &ha->qla4_82xx_reg->mailbox_in[i]);
391933693c7aSVikas Chaudhary 
392033693c7aSVikas Chaudhary 	/* Wakeup firmware  */
392133693c7aSVikas Chaudhary 	writel(mbx_cmd[0], &ha->qla4_82xx_reg->mailbox_in[0]);
392233693c7aSVikas Chaudhary 	readl(&ha->qla4_82xx_reg->mailbox_in[0]);
392333693c7aSVikas Chaudhary 	writel(HINT_MBX_INT_PENDING, &ha->qla4_82xx_reg->hint);
392433693c7aSVikas Chaudhary 	readl(&ha->qla4_82xx_reg->hint);
392533693c7aSVikas Chaudhary }
392633693c7aSVikas Chaudhary 
392733693c7aSVikas Chaudhary void qla4_82xx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
392833693c7aSVikas Chaudhary {
392933693c7aSVikas Chaudhary 	int intr_status;
393033693c7aSVikas Chaudhary 
393133693c7aSVikas Chaudhary 	intr_status = readl(&ha->qla4_82xx_reg->host_int);
393233693c7aSVikas Chaudhary 	if (intr_status & ISRX_82XX_RISC_INT) {
393333693c7aSVikas Chaudhary 		ha->mbox_status_count = out_count;
393433693c7aSVikas Chaudhary 		intr_status = readl(&ha->qla4_82xx_reg->host_status);
393533693c7aSVikas Chaudhary 		ha->isp_ops->interrupt_service_routine(ha, intr_status);
393633693c7aSVikas Chaudhary 
393733693c7aSVikas Chaudhary 		if (test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
3938f5b893c9SChristoph Hellwig 		    (!ha->pdev->msi_enabled && !ha->pdev->msix_enabled))
393933693c7aSVikas Chaudhary 			qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg,
394033693c7aSVikas Chaudhary 					0xfbff);
394133693c7aSVikas Chaudhary 	}
394233693c7aSVikas Chaudhary }
394333693c7aSVikas Chaudhary 
3944f4f5df23SVikas Chaudhary int
3945f4f5df23SVikas Chaudhary qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
3946f4f5df23SVikas Chaudhary {
3947f4f5df23SVikas Chaudhary 	int ret;
3948f4f5df23SVikas Chaudhary 	uint32_t flt_addr;
3949f4f5df23SVikas Chaudhary 
3950f4f5df23SVikas Chaudhary 	ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
3951f4f5df23SVikas Chaudhary 	if (ret != QLA_SUCCESS)
3952f4f5df23SVikas Chaudhary 		return ret;
3953f4f5df23SVikas Chaudhary 
3954f4f5df23SVikas Chaudhary 	qla4_8xxx_get_flt_info(ha, flt_addr);
39556e7b4292SVikas Chaudhary 	if (is_qla8022(ha)) {
3956f8086f4fSVikas Chaudhary 		qla4_82xx_get_fdt_info(ha);
3957f8086f4fSVikas Chaudhary 		qla4_82xx_get_idc_param(ha);
3958b37ca418SVikas Chaudhary 	} else if (is_qla8032(ha) || is_qla8042(ha)) {
39596e7b4292SVikas Chaudhary 		qla4_83xx_get_idc_param(ha);
39606e7b4292SVikas Chaudhary 	}
3961f4f5df23SVikas Chaudhary 
3962f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
3963f4f5df23SVikas Chaudhary }
3964f4f5df23SVikas Chaudhary 
3965f4f5df23SVikas Chaudhary /**
3966f4f5df23SVikas Chaudhary  * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
3967f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
3968f4f5df23SVikas Chaudhary  *
3969f4f5df23SVikas Chaudhary  * Remarks:
3970f4f5df23SVikas Chaudhary  * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
3971f4f5df23SVikas Chaudhary  * not be available after successful return.  Driver must cleanup potential
3972f4f5df23SVikas Chaudhary  * outstanding I/O's after calling this funcion.
3973f4f5df23SVikas Chaudhary  **/
3974f4f5df23SVikas Chaudhary int
3975f4f5df23SVikas Chaudhary qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
3976f4f5df23SVikas Chaudhary {
3977f4f5df23SVikas Chaudhary 	int status;
3978f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
3979f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
3980f4f5df23SVikas Chaudhary 
3981f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
3982f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
3983f4f5df23SVikas Chaudhary 
3984f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_STOP_FW;
3985f4f5df23SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
3986f4f5df23SVikas Chaudhary 	    &mbox_cmd[0], &mbox_sts[0]);
3987f4f5df23SVikas Chaudhary 
3988f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
3989f4f5df23SVikas Chaudhary 	    __func__, status));
3990f4f5df23SVikas Chaudhary 	return status;
3991f4f5df23SVikas Chaudhary }
3992f4f5df23SVikas Chaudhary 
3993f4f5df23SVikas Chaudhary /**
3994f8086f4fSVikas Chaudhary  * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
3995f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
3996f4f5df23SVikas Chaudhary  **/
3997f4f5df23SVikas Chaudhary int
3998f8086f4fSVikas Chaudhary qla4_82xx_isp_reset(struct scsi_qla_host *ha)
3999f4f5df23SVikas Chaudhary {
4000f4f5df23SVikas Chaudhary 	int rval;
4001f4f5df23SVikas Chaudhary 	uint32_t dev_state;
4002f4f5df23SVikas Chaudhary 
4003f8086f4fSVikas Chaudhary 	qla4_82xx_idc_lock(ha);
4004f8086f4fSVikas Chaudhary 	dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
4005f4f5df23SVikas Chaudhary 
4006de8c72daSVikas Chaudhary 	if (dev_state == QLA8XXX_DEV_READY) {
4007f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
4008f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
4009de8c72daSVikas Chaudhary 		    QLA8XXX_DEV_NEED_RESET);
4010de8c72daSVikas Chaudhary 		set_bit(AF_8XXX_RST_OWNER, &ha->flags);
4011f4f5df23SVikas Chaudhary 	} else
4012f4f5df23SVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
4013f4f5df23SVikas Chaudhary 
4014f8086f4fSVikas Chaudhary 	qla4_82xx_idc_unlock(ha);
4015f4f5df23SVikas Chaudhary 
4016f4f5df23SVikas Chaudhary 	rval = qla4_8xxx_device_state_handler(ha);
4017f4f5df23SVikas Chaudhary 
4018f8086f4fSVikas Chaudhary 	qla4_82xx_idc_lock(ha);
4019f4f5df23SVikas Chaudhary 	qla4_8xxx_clear_rst_ready(ha);
4020f8086f4fSVikas Chaudhary 	qla4_82xx_idc_unlock(ha);
4021f4f5df23SVikas Chaudhary 
4022068237c8STej Parkash 	if (rval == QLA_SUCCESS) {
4023f8086f4fSVikas Chaudhary 		ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
402421033639SNilesh Javali 		clear_bit(AF_FW_RECOVERY, &ha->flags);
4025068237c8STej Parkash 	}
402621033639SNilesh Javali 
4027f4f5df23SVikas Chaudhary 	return rval;
4028f4f5df23SVikas Chaudhary }
4029f4f5df23SVikas Chaudhary 
4030f4f5df23SVikas Chaudhary /**
4031f4f5df23SVikas Chaudhary  * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
4032f4f5df23SVikas Chaudhary  * @ha: pointer to host adapter structure.
4033f4f5df23SVikas Chaudhary  *
4034f4f5df23SVikas Chaudhary  **/
4035f4f5df23SVikas Chaudhary int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
4036f4f5df23SVikas Chaudhary {
4037f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4038f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4039f4f5df23SVikas Chaudhary 	struct mbx_sys_info *sys_info;
4040f4f5df23SVikas Chaudhary 	dma_addr_t sys_info_dma;
4041f4f5df23SVikas Chaudhary 	int status = QLA_ERROR;
4042f4f5df23SVikas Chaudhary 
4043750afb08SLuis Chamberlain 	sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
4044f4f5df23SVikas Chaudhary 				      &sys_info_dma, GFP_KERNEL);
4045f4f5df23SVikas Chaudhary 	if (sys_info == NULL) {
4046f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
4047f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
4048f4f5df23SVikas Chaudhary 		return status;
4049f4f5df23SVikas Chaudhary 	}
4050f4f5df23SVikas Chaudhary 
4051f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4052f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4053f4f5df23SVikas Chaudhary 
4054f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
4055f4f5df23SVikas Chaudhary 	mbox_cmd[1] = LSDW(sys_info_dma);
4056f4f5df23SVikas Chaudhary 	mbox_cmd[2] = MSDW(sys_info_dma);
4057f4f5df23SVikas Chaudhary 	mbox_cmd[4] = sizeof(*sys_info);
4058f4f5df23SVikas Chaudhary 
4059f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
4060f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
4061f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
4062f4f5df23SVikas Chaudhary 		    ha->host_no, __func__));
4063f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
4064f4f5df23SVikas Chaudhary 	}
4065f4f5df23SVikas Chaudhary 
40662ccdf0dcSVikas Chaudhary 	/* Make sure we receive the minimum required data to cache internally */
4067b37ca418SVikas Chaudhary 	if (((is_qla8032(ha) || is_qla8042(ha)) ? mbox_sts[3] : mbox_sts[4]) <
4068e19dd66fSNilesh Javali 	    offsetof(struct mbx_sys_info, reserved)) {
4069f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
4070f4f5df23SVikas Chaudhary 		    " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
4071f4f5df23SVikas Chaudhary 		goto exit_validate_mac82;
4072f4f5df23SVikas Chaudhary 	}
4073f4f5df23SVikas Chaudhary 
4074f4f5df23SVikas Chaudhary 	/* Save M.A.C. address & serial_number */
40752a991c21SManish Rangankar 	ha->port_num = sys_info->port_num;
4076f4f5df23SVikas Chaudhary 	memcpy(ha->my_mac, &sys_info->mac_addr[0],
4077f4f5df23SVikas Chaudhary 	    min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
4078f4f5df23SVikas Chaudhary 	memcpy(ha->serial_number, &sys_info->serial_number,
4079f4f5df23SVikas Chaudhary 	    min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
408091ec7cecSVikas Chaudhary 	memcpy(ha->model_name, &sys_info->board_id_str,
408191ec7cecSVikas Chaudhary 	       min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
408291ec7cecSVikas Chaudhary 	ha->phy_port_cnt = sys_info->phys_port_cnt;
408391ec7cecSVikas Chaudhary 	ha->phy_port_num = sys_info->port_num;
408491ec7cecSVikas Chaudhary 	ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
4085f4f5df23SVikas Chaudhary 
4086d1d81bd0SOleksandr Khoshaba 	DEBUG2(printk("scsi%ld: %s: mac %pM serial %s\n",
4087d1d81bd0SOleksandr Khoshaba 	    ha->host_no, __func__, ha->my_mac, ha->serial_number));
4088f4f5df23SVikas Chaudhary 
4089f4f5df23SVikas Chaudhary 	status = QLA_SUCCESS;
4090f4f5df23SVikas Chaudhary 
4091f4f5df23SVikas Chaudhary exit_validate_mac82:
4092f4f5df23SVikas Chaudhary 	dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
4093f4f5df23SVikas Chaudhary 			  sys_info_dma);
4094f4f5df23SVikas Chaudhary 	return status;
4095f4f5df23SVikas Chaudhary }
4096f4f5df23SVikas Chaudhary 
4097f4f5df23SVikas Chaudhary /* Interrupt handling helpers. */
4098f4f5df23SVikas Chaudhary 
40995c19b92aSVikas Chaudhary int qla4_8xxx_intr_enable(struct scsi_qla_host *ha)
4100f4f5df23SVikas Chaudhary {
4101f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4102f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4103f4f5df23SVikas Chaudhary 
4104f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4105f4f5df23SVikas Chaudhary 
4106f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4107f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4108f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4109f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_ENABLE;
4110f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4111f4f5df23SVikas Chaudhary 		&mbox_sts[0]) != QLA_SUCCESS) {
4112f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
4113f4f5df23SVikas Chaudhary 		    "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4114f4f5df23SVikas Chaudhary 		    __func__, mbox_sts[0]));
4115f4f5df23SVikas Chaudhary 		return QLA_ERROR;
4116f4f5df23SVikas Chaudhary 	}
4117f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
4118f4f5df23SVikas Chaudhary }
4119f4f5df23SVikas Chaudhary 
41205c19b92aSVikas Chaudhary int qla4_8xxx_intr_disable(struct scsi_qla_host *ha)
4121f4f5df23SVikas Chaudhary {
4122f4f5df23SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
4123f4f5df23SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
4124f4f5df23SVikas Chaudhary 
4125f4f5df23SVikas Chaudhary 	DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
4126f4f5df23SVikas Chaudhary 
4127f4f5df23SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
4128f4f5df23SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
4129f4f5df23SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
4130f4f5df23SVikas Chaudhary 	mbox_cmd[1] = INTR_DISABLE;
4131f4f5df23SVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
4132f4f5df23SVikas Chaudhary 	    &mbox_sts[0]) != QLA_SUCCESS) {
4133f4f5df23SVikas Chaudhary 		DEBUG2(ql4_printk(KERN_INFO, ha,
4134f4f5df23SVikas Chaudhary 			"%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
4135f4f5df23SVikas Chaudhary 			__func__, mbox_sts[0]));
4136f4f5df23SVikas Chaudhary 		return QLA_ERROR;
4137f4f5df23SVikas Chaudhary 	}
4138f4f5df23SVikas Chaudhary 
4139f4f5df23SVikas Chaudhary 	return QLA_SUCCESS;
4140f4f5df23SVikas Chaudhary }
4141f4f5df23SVikas Chaudhary 
4142f4f5df23SVikas Chaudhary void
4143f8086f4fSVikas Chaudhary qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
4144f4f5df23SVikas Chaudhary {
41455c19b92aSVikas Chaudhary 	qla4_8xxx_intr_enable(ha);
4146f4f5df23SVikas Chaudhary 
4147f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
4148f4f5df23SVikas Chaudhary 	/* BIT 10 - reset */
4149f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
4150f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
4151f4f5df23SVikas Chaudhary 	set_bit(AF_INTERRUPTS_ON, &ha->flags);
4152f4f5df23SVikas Chaudhary }
4153f4f5df23SVikas Chaudhary 
4154f4f5df23SVikas Chaudhary void
4155f8086f4fSVikas Chaudhary qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
4156f4f5df23SVikas Chaudhary {
41575fa8b573SSarang Radke 	if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
41585c19b92aSVikas Chaudhary 		qla4_8xxx_intr_disable(ha);
4159f4f5df23SVikas Chaudhary 
4160f4f5df23SVikas Chaudhary 	spin_lock_irq(&ha->hardware_lock);
4161f4f5df23SVikas Chaudhary 	/* BIT 10 - set */
4162f8086f4fSVikas Chaudhary 	qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
4163f4f5df23SVikas Chaudhary 	spin_unlock_irq(&ha->hardware_lock);
4164f4f5df23SVikas Chaudhary }
4165f4f5df23SVikas Chaudhary 
4166f4f5df23SVikas Chaudhary int
4167f4f5df23SVikas Chaudhary qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
4168f4f5df23SVikas Chaudhary {
4169f5b893c9SChristoph Hellwig 	int ret;
4170f4f5df23SVikas Chaudhary 
4171f5b893c9SChristoph Hellwig 	ret = pci_alloc_irq_vectors(ha->pdev, QLA_MSIX_ENTRIES,
4172f5b893c9SChristoph Hellwig 			QLA_MSIX_ENTRIES, PCI_IRQ_MSIX);
4173f5b893c9SChristoph Hellwig 	if (ret < 0) {
4174f4f5df23SVikas Chaudhary 		ql4_printk(KERN_WARNING, ha,
4175f4f5df23SVikas Chaudhary 		    "MSI-X: Failed to enable support -- %d/%d\n",
4176f4f5df23SVikas Chaudhary 		    QLA_MSIX_ENTRIES, ret);
4177f5b893c9SChristoph Hellwig 		return ret;
4178f4f5df23SVikas Chaudhary 	}
4179f4f5df23SVikas Chaudhary 
4180f5b893c9SChristoph Hellwig 	ret = request_irq(pci_irq_vector(ha->pdev, 0),
4181f5b893c9SChristoph Hellwig 			qla4_8xxx_default_intr_handler, 0, "qla4xxx (default)",
4182f5b893c9SChristoph Hellwig 			ha);
4183f5b893c9SChristoph Hellwig 	if (ret)
4184f5b893c9SChristoph Hellwig 		goto out_free_vectors;
4185f5b893c9SChristoph Hellwig 
4186f5b893c9SChristoph Hellwig 	ret = request_irq(pci_irq_vector(ha->pdev, 1),
4187f5b893c9SChristoph Hellwig 			qla4_8xxx_msix_rsp_q, 0, "qla4xxx (rsp_q)", ha);
4188f5b893c9SChristoph Hellwig 	if (ret)
4189f5b893c9SChristoph Hellwig 		goto out_free_default_irq;
4190f5b893c9SChristoph Hellwig 
4191f5b893c9SChristoph Hellwig 	return 0;
4192f5b893c9SChristoph Hellwig 
4193f5b893c9SChristoph Hellwig out_free_default_irq:
4194f5b893c9SChristoph Hellwig 	free_irq(pci_irq_vector(ha->pdev, 0), ha);
4195f5b893c9SChristoph Hellwig out_free_vectors:
4196f5b893c9SChristoph Hellwig 	pci_free_irq_vectors(ha->pdev);
4197f4f5df23SVikas Chaudhary 	return ret;
4198f4f5df23SVikas Chaudhary }
419937418cc6SNilesh Javali 
420037418cc6SNilesh Javali int qla4_8xxx_check_init_adapter_retry(struct scsi_qla_host *ha)
420137418cc6SNilesh Javali {
420237418cc6SNilesh Javali 	int status = QLA_SUCCESS;
420337418cc6SNilesh Javali 
420437418cc6SNilesh Javali 	/* Dont retry adapter initialization if IRQ allocation failed */
420537418cc6SNilesh Javali 	if (!test_bit(AF_IRQ_ATTACHED, &ha->flags)) {
420637418cc6SNilesh Javali 		ql4_printk(KERN_WARNING, ha, "%s: Skipping retry of adapter initialization as IRQs are not attached\n",
420737418cc6SNilesh Javali 			   __func__);
420837418cc6SNilesh Javali 		status = QLA_ERROR;
420937418cc6SNilesh Javali 		goto exit_init_adapter_failure;
421037418cc6SNilesh Javali 	}
421137418cc6SNilesh Javali 
421237418cc6SNilesh Javali 	/* Since interrupts are registered in start_firmware for
421337418cc6SNilesh Javali 	 * 8xxx, release them here if initialize_adapter fails
421437418cc6SNilesh Javali 	 * and retry adapter initialization */
421537418cc6SNilesh Javali 	qla4xxx_free_irqs(ha);
421637418cc6SNilesh Javali 
421737418cc6SNilesh Javali exit_init_adapter_failure:
421837418cc6SNilesh Javali 	return status;
421937418cc6SNilesh Javali }
4220