1 /* 2 * QLogic Fibre Channel HBA Driver 3 * Copyright (c) 2003-2014 QLogic Corporation 4 * 5 * See LICENSE.qla2xxx for copyright and licensing details. 6 */ 7 #include "qla_def.h" 8 #include <linux/delay.h> 9 #include <linux/pci.h> 10 #include <linux/ratelimit.h> 11 #include <linux/vmalloc.h> 12 #include <scsi/scsi_tcq.h> 13 14 #define MASK(n) ((1ULL<<(n))-1) 15 #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \ 16 ((addr >> 25) & 0x3ff)) 17 #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \ 18 ((addr >> 25) & 0x3ff)) 19 #define MS_WIN(addr) (addr & 0x0ffc0000) 20 #define QLA82XX_PCI_MN_2M (0) 21 #define QLA82XX_PCI_MS_2M (0x80000) 22 #define QLA82XX_PCI_OCM0_2M (0xc0000) 23 #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800) 24 #define GET_MEM_OFFS_2M(addr) (addr & MASK(18)) 25 #define BLOCK_PROTECT_BITS 0x0F 26 27 /* CRB window related */ 28 #define CRB_BLK(off) ((off >> 20) & 0x3f) 29 #define CRB_SUBBLK(off) ((off >> 16) & 0xf) 30 #define CRB_WINDOW_2M (0x130060) 31 #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL) 32 #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \ 33 ((off) & 0xf0000)) 34 #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL) 35 #define CRB_INDIRECT_2M (0x1e0000UL) 36 37 #define MAX_CRB_XFORM 60 38 static unsigned long crb_addr_xform[MAX_CRB_XFORM]; 39 static int qla82xx_crb_table_initialized; 40 41 #define qla82xx_crb_addr_transform(name) \ 42 (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \ 43 QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20) 44 45 const int MD_MIU_TEST_AGT_RDDATA[] = { 46 0x410000A8, 0x410000AC, 47 0x410000B8, 0x410000BC 48 }; 49 50 static void qla82xx_crb_addr_transform_setup(void) 51 { 52 qla82xx_crb_addr_transform(XDMA); 53 qla82xx_crb_addr_transform(TIMR); 54 qla82xx_crb_addr_transform(SRE); 55 qla82xx_crb_addr_transform(SQN3); 56 qla82xx_crb_addr_transform(SQN2); 57 qla82xx_crb_addr_transform(SQN1); 58 qla82xx_crb_addr_transform(SQN0); 59 qla82xx_crb_addr_transform(SQS3); 60 qla82xx_crb_addr_transform(SQS2); 61 qla82xx_crb_addr_transform(SQS1); 62 qla82xx_crb_addr_transform(SQS0); 63 qla82xx_crb_addr_transform(RPMX7); 64 qla82xx_crb_addr_transform(RPMX6); 65 qla82xx_crb_addr_transform(RPMX5); 66 qla82xx_crb_addr_transform(RPMX4); 67 qla82xx_crb_addr_transform(RPMX3); 68 qla82xx_crb_addr_transform(RPMX2); 69 qla82xx_crb_addr_transform(RPMX1); 70 qla82xx_crb_addr_transform(RPMX0); 71 qla82xx_crb_addr_transform(ROMUSB); 72 qla82xx_crb_addr_transform(SN); 73 qla82xx_crb_addr_transform(QMN); 74 qla82xx_crb_addr_transform(QMS); 75 qla82xx_crb_addr_transform(PGNI); 76 qla82xx_crb_addr_transform(PGND); 77 qla82xx_crb_addr_transform(PGN3); 78 qla82xx_crb_addr_transform(PGN2); 79 qla82xx_crb_addr_transform(PGN1); 80 qla82xx_crb_addr_transform(PGN0); 81 qla82xx_crb_addr_transform(PGSI); 82 qla82xx_crb_addr_transform(PGSD); 83 qla82xx_crb_addr_transform(PGS3); 84 qla82xx_crb_addr_transform(PGS2); 85 qla82xx_crb_addr_transform(PGS1); 86 qla82xx_crb_addr_transform(PGS0); 87 qla82xx_crb_addr_transform(PS); 88 qla82xx_crb_addr_transform(PH); 89 qla82xx_crb_addr_transform(NIU); 90 qla82xx_crb_addr_transform(I2Q); 91 qla82xx_crb_addr_transform(EG); 92 qla82xx_crb_addr_transform(MN); 93 qla82xx_crb_addr_transform(MS); 94 qla82xx_crb_addr_transform(CAS2); 95 qla82xx_crb_addr_transform(CAS1); 96 qla82xx_crb_addr_transform(CAS0); 97 qla82xx_crb_addr_transform(CAM); 98 qla82xx_crb_addr_transform(C2C1); 99 qla82xx_crb_addr_transform(C2C0); 100 qla82xx_crb_addr_transform(SMB); 101 qla82xx_crb_addr_transform(OCM0); 102 /* 103 * Used only in P3 just define it for P2 also. 104 */ 105 qla82xx_crb_addr_transform(I2C0); 106 107 qla82xx_crb_table_initialized = 1; 108 } 109 110 static struct crb_128M_2M_block_map crb_128M_2M_map[64] = { 111 {{{0, 0, 0, 0} } }, 112 {{{1, 0x0100000, 0x0102000, 0x120000}, 113 {1, 0x0110000, 0x0120000, 0x130000}, 114 {1, 0x0120000, 0x0122000, 0x124000}, 115 {1, 0x0130000, 0x0132000, 0x126000}, 116 {1, 0x0140000, 0x0142000, 0x128000}, 117 {1, 0x0150000, 0x0152000, 0x12a000}, 118 {1, 0x0160000, 0x0170000, 0x110000}, 119 {1, 0x0170000, 0x0172000, 0x12e000}, 120 {0, 0x0000000, 0x0000000, 0x000000}, 121 {0, 0x0000000, 0x0000000, 0x000000}, 122 {0, 0x0000000, 0x0000000, 0x000000}, 123 {0, 0x0000000, 0x0000000, 0x000000}, 124 {0, 0x0000000, 0x0000000, 0x000000}, 125 {0, 0x0000000, 0x0000000, 0x000000}, 126 {1, 0x01e0000, 0x01e0800, 0x122000}, 127 {0, 0x0000000, 0x0000000, 0x000000} } } , 128 {{{1, 0x0200000, 0x0210000, 0x180000} } }, 129 {{{0, 0, 0, 0} } }, 130 {{{1, 0x0400000, 0x0401000, 0x169000} } }, 131 {{{1, 0x0500000, 0x0510000, 0x140000} } }, 132 {{{1, 0x0600000, 0x0610000, 0x1c0000} } }, 133 {{{1, 0x0700000, 0x0704000, 0x1b8000} } }, 134 {{{1, 0x0800000, 0x0802000, 0x170000}, 135 {0, 0x0000000, 0x0000000, 0x000000}, 136 {0, 0x0000000, 0x0000000, 0x000000}, 137 {0, 0x0000000, 0x0000000, 0x000000}, 138 {0, 0x0000000, 0x0000000, 0x000000}, 139 {0, 0x0000000, 0x0000000, 0x000000}, 140 {0, 0x0000000, 0x0000000, 0x000000}, 141 {0, 0x0000000, 0x0000000, 0x000000}, 142 {0, 0x0000000, 0x0000000, 0x000000}, 143 {0, 0x0000000, 0x0000000, 0x000000}, 144 {0, 0x0000000, 0x0000000, 0x000000}, 145 {0, 0x0000000, 0x0000000, 0x000000}, 146 {0, 0x0000000, 0x0000000, 0x000000}, 147 {0, 0x0000000, 0x0000000, 0x000000}, 148 {0, 0x0000000, 0x0000000, 0x000000}, 149 {1, 0x08f0000, 0x08f2000, 0x172000} } }, 150 {{{1, 0x0900000, 0x0902000, 0x174000}, 151 {0, 0x0000000, 0x0000000, 0x000000}, 152 {0, 0x0000000, 0x0000000, 0x000000}, 153 {0, 0x0000000, 0x0000000, 0x000000}, 154 {0, 0x0000000, 0x0000000, 0x000000}, 155 {0, 0x0000000, 0x0000000, 0x000000}, 156 {0, 0x0000000, 0x0000000, 0x000000}, 157 {0, 0x0000000, 0x0000000, 0x000000}, 158 {0, 0x0000000, 0x0000000, 0x000000}, 159 {0, 0x0000000, 0x0000000, 0x000000}, 160 {0, 0x0000000, 0x0000000, 0x000000}, 161 {0, 0x0000000, 0x0000000, 0x000000}, 162 {0, 0x0000000, 0x0000000, 0x000000}, 163 {0, 0x0000000, 0x0000000, 0x000000}, 164 {0, 0x0000000, 0x0000000, 0x000000}, 165 {1, 0x09f0000, 0x09f2000, 0x176000} } }, 166 {{{0, 0x0a00000, 0x0a02000, 0x178000}, 167 {0, 0x0000000, 0x0000000, 0x000000}, 168 {0, 0x0000000, 0x0000000, 0x000000}, 169 {0, 0x0000000, 0x0000000, 0x000000}, 170 {0, 0x0000000, 0x0000000, 0x000000}, 171 {0, 0x0000000, 0x0000000, 0x000000}, 172 {0, 0x0000000, 0x0000000, 0x000000}, 173 {0, 0x0000000, 0x0000000, 0x000000}, 174 {0, 0x0000000, 0x0000000, 0x000000}, 175 {0, 0x0000000, 0x0000000, 0x000000}, 176 {0, 0x0000000, 0x0000000, 0x000000}, 177 {0, 0x0000000, 0x0000000, 0x000000}, 178 {0, 0x0000000, 0x0000000, 0x000000}, 179 {0, 0x0000000, 0x0000000, 0x000000}, 180 {0, 0x0000000, 0x0000000, 0x000000}, 181 {1, 0x0af0000, 0x0af2000, 0x17a000} } }, 182 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, 183 {0, 0x0000000, 0x0000000, 0x000000}, 184 {0, 0x0000000, 0x0000000, 0x000000}, 185 {0, 0x0000000, 0x0000000, 0x000000}, 186 {0, 0x0000000, 0x0000000, 0x000000}, 187 {0, 0x0000000, 0x0000000, 0x000000}, 188 {0, 0x0000000, 0x0000000, 0x000000}, 189 {0, 0x0000000, 0x0000000, 0x000000}, 190 {0, 0x0000000, 0x0000000, 0x000000}, 191 {0, 0x0000000, 0x0000000, 0x000000}, 192 {0, 0x0000000, 0x0000000, 0x000000}, 193 {0, 0x0000000, 0x0000000, 0x000000}, 194 {0, 0x0000000, 0x0000000, 0x000000}, 195 {0, 0x0000000, 0x0000000, 0x000000}, 196 {0, 0x0000000, 0x0000000, 0x000000}, 197 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } }, 198 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } }, 199 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } }, 200 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } }, 201 {{{1, 0x0f00000, 0x0f01000, 0x164000} } }, 202 {{{0, 0x1000000, 0x1004000, 0x1a8000} } }, 203 {{{1, 0x1100000, 0x1101000, 0x160000} } }, 204 {{{1, 0x1200000, 0x1201000, 0x161000} } }, 205 {{{1, 0x1300000, 0x1301000, 0x162000} } }, 206 {{{1, 0x1400000, 0x1401000, 0x163000} } }, 207 {{{1, 0x1500000, 0x1501000, 0x165000} } }, 208 {{{1, 0x1600000, 0x1601000, 0x166000} } }, 209 {{{0, 0, 0, 0} } }, 210 {{{0, 0, 0, 0} } }, 211 {{{0, 0, 0, 0} } }, 212 {{{0, 0, 0, 0} } }, 213 {{{0, 0, 0, 0} } }, 214 {{{0, 0, 0, 0} } }, 215 {{{1, 0x1d00000, 0x1d10000, 0x190000} } }, 216 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } }, 217 {{{1, 0x1f00000, 0x1f10000, 0x150000} } }, 218 {{{0} } }, 219 {{{1, 0x2100000, 0x2102000, 0x120000}, 220 {1, 0x2110000, 0x2120000, 0x130000}, 221 {1, 0x2120000, 0x2122000, 0x124000}, 222 {1, 0x2130000, 0x2132000, 0x126000}, 223 {1, 0x2140000, 0x2142000, 0x128000}, 224 {1, 0x2150000, 0x2152000, 0x12a000}, 225 {1, 0x2160000, 0x2170000, 0x110000}, 226 {1, 0x2170000, 0x2172000, 0x12e000}, 227 {0, 0x0000000, 0x0000000, 0x000000}, 228 {0, 0x0000000, 0x0000000, 0x000000}, 229 {0, 0x0000000, 0x0000000, 0x000000}, 230 {0, 0x0000000, 0x0000000, 0x000000}, 231 {0, 0x0000000, 0x0000000, 0x000000}, 232 {0, 0x0000000, 0x0000000, 0x000000}, 233 {0, 0x0000000, 0x0000000, 0x000000}, 234 {0, 0x0000000, 0x0000000, 0x000000} } }, 235 {{{1, 0x2200000, 0x2204000, 0x1b0000} } }, 236 {{{0} } }, 237 {{{0} } }, 238 {{{0} } }, 239 {{{0} } }, 240 {{{0} } }, 241 {{{1, 0x2800000, 0x2804000, 0x1a4000} } }, 242 {{{1, 0x2900000, 0x2901000, 0x16b000} } }, 243 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } }, 244 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } }, 245 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } }, 246 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } }, 247 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } }, 248 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } }, 249 {{{1, 0x3000000, 0x3000400, 0x1adc00} } }, 250 {{{0, 0x3100000, 0x3104000, 0x1a8000} } }, 251 {{{1, 0x3200000, 0x3204000, 0x1d4000} } }, 252 {{{1, 0x3300000, 0x3304000, 0x1a0000} } }, 253 {{{0} } }, 254 {{{1, 0x3500000, 0x3500400, 0x1ac000} } }, 255 {{{1, 0x3600000, 0x3600400, 0x1ae000} } }, 256 {{{1, 0x3700000, 0x3700400, 0x1ae400} } }, 257 {{{1, 0x3800000, 0x3804000, 0x1d0000} } }, 258 {{{1, 0x3900000, 0x3904000, 0x1b4000} } }, 259 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } }, 260 {{{0} } }, 261 {{{0} } }, 262 {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } }, 263 {{{1, 0x3e00000, 0x3e01000, 0x167000} } }, 264 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } 265 }; 266 267 /* 268 * top 12 bits of crb internal address (hub, agent) 269 */ 270 static unsigned qla82xx_crb_hub_agt[64] = { 271 0, 272 QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 273 QLA82XX_HW_CRB_HUB_AGT_ADR_MN, 274 QLA82XX_HW_CRB_HUB_AGT_ADR_MS, 275 0, 276 QLA82XX_HW_CRB_HUB_AGT_ADR_SRE, 277 QLA82XX_HW_CRB_HUB_AGT_ADR_NIU, 278 QLA82XX_HW_CRB_HUB_AGT_ADR_QMN, 279 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0, 280 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1, 281 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2, 282 QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3, 283 QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 284 QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 285 QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 286 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4, 287 QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 288 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0, 289 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1, 290 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2, 291 QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3, 292 QLA82XX_HW_CRB_HUB_AGT_ADR_PGND, 293 QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI, 294 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0, 295 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1, 296 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2, 297 QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3, 298 0, 299 QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI, 300 QLA82XX_HW_CRB_HUB_AGT_ADR_SN, 301 0, 302 QLA82XX_HW_CRB_HUB_AGT_ADR_EG, 303 0, 304 QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 305 QLA82XX_HW_CRB_HUB_AGT_ADR_CAM, 306 0, 307 0, 308 0, 309 0, 310 0, 311 QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 312 0, 313 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1, 314 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2, 315 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3, 316 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4, 317 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5, 318 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6, 319 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7, 320 QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 321 QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 322 QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 323 0, 324 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0, 325 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8, 326 QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9, 327 QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0, 328 0, 329 QLA82XX_HW_CRB_HUB_AGT_ADR_SMB, 330 QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0, 331 QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1, 332 0, 333 QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC, 334 0, 335 }; 336 337 /* Device states */ 338 static char *q_dev_state[] = { 339 "Unknown", 340 "Cold", 341 "Initializing", 342 "Ready", 343 "Need Reset", 344 "Need Quiescent", 345 "Failed", 346 "Quiescent", 347 }; 348 349 char *qdev_state(uint32_t dev_state) 350 { 351 return q_dev_state[dev_state]; 352 } 353 354 /* 355 * In: 'off_in' is offset from CRB space in 128M pci map 356 * Out: 'off_out' is 2M pci map addr 357 * side effect: lock crb window 358 */ 359 static void 360 qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in, 361 void __iomem **off_out) 362 { 363 u32 win_read; 364 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 365 366 ha->crb_win = CRB_HI(off_in); 367 writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase); 368 369 /* Read back value to make sure write has gone through before trying 370 * to use it. 371 */ 372 win_read = RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase); 373 if (win_read != ha->crb_win) { 374 ql_dbg(ql_dbg_p3p, vha, 0xb000, 375 "%s: Written crbwin (0x%x) " 376 "!= Read crbwin (0x%x), off=0x%lx.\n", 377 __func__, ha->crb_win, win_read, off_in); 378 } 379 *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase; 380 } 381 382 static inline unsigned long 383 qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off) 384 { 385 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 386 /* See if we are currently pointing to the region we want to use next */ 387 if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) { 388 /* No need to change window. PCIX and PCIEregs are in both 389 * regs are in both windows. 390 */ 391 return off; 392 } 393 394 if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) { 395 /* We are in first CRB window */ 396 if (ha->curr_window != 0) 397 WARN_ON(1); 398 return off; 399 } 400 401 if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) { 402 /* We are in second CRB window */ 403 off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST; 404 405 if (ha->curr_window != 1) 406 return off; 407 408 /* We are in the QM or direct access 409 * register region - do nothing 410 */ 411 if ((off >= QLA82XX_PCI_DIRECT_CRB) && 412 (off < QLA82XX_PCI_CAMQM_MAX)) 413 return off; 414 } 415 /* strange address given */ 416 ql_dbg(ql_dbg_p3p, vha, 0xb001, 417 "%s: Warning: unm_nic_pci_set_crbwindow " 418 "called with an unknown address(%llx).\n", 419 QLA2XXX_DRIVER_NAME, off); 420 return off; 421 } 422 423 static int 424 qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in, 425 void __iomem **off_out) 426 { 427 struct crb_128M_2M_sub_block_map *m; 428 429 if (off_in >= QLA82XX_CRB_MAX) 430 return -1; 431 432 if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) { 433 *off_out = (off_in - QLA82XX_PCI_CAMQM) + 434 QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase; 435 return 0; 436 } 437 438 if (off_in < QLA82XX_PCI_CRBSPACE) 439 return -1; 440 441 off_in -= QLA82XX_PCI_CRBSPACE; 442 443 /* Try direct map */ 444 m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)]; 445 446 if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) { 447 *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase; 448 return 0; 449 } 450 /* Not in direct map, use crb window */ 451 *off_out = (void __iomem *)off_in; 452 return 1; 453 } 454 455 #define CRB_WIN_LOCK_TIMEOUT 100000000 456 static int qla82xx_crb_win_lock(struct qla_hw_data *ha) 457 { 458 int done = 0, timeout = 0; 459 460 while (!done) { 461 /* acquire semaphore3 from PCI HW block */ 462 done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK)); 463 if (done == 1) 464 break; 465 if (timeout >= CRB_WIN_LOCK_TIMEOUT) 466 return -1; 467 timeout++; 468 } 469 qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum); 470 return 0; 471 } 472 473 int 474 qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data) 475 { 476 void __iomem *off; 477 unsigned long flags = 0; 478 int rv; 479 480 rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 481 482 BUG_ON(rv == -1); 483 484 if (rv == 1) { 485 #ifndef __CHECKER__ 486 write_lock_irqsave(&ha->hw_lock, flags); 487 #endif 488 qla82xx_crb_win_lock(ha); 489 qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 490 } 491 492 writel(data, (void __iomem *)off); 493 494 if (rv == 1) { 495 qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 496 #ifndef __CHECKER__ 497 write_unlock_irqrestore(&ha->hw_lock, flags); 498 #endif 499 } 500 return 0; 501 } 502 503 int 504 qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in) 505 { 506 void __iomem *off; 507 unsigned long flags = 0; 508 int rv; 509 u32 data; 510 511 rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 512 513 BUG_ON(rv == -1); 514 515 if (rv == 1) { 516 #ifndef __CHECKER__ 517 write_lock_irqsave(&ha->hw_lock, flags); 518 #endif 519 qla82xx_crb_win_lock(ha); 520 qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 521 } 522 data = RD_REG_DWORD(off); 523 524 if (rv == 1) { 525 qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 526 #ifndef __CHECKER__ 527 write_unlock_irqrestore(&ha->hw_lock, flags); 528 #endif 529 } 530 return data; 531 } 532 533 #define IDC_LOCK_TIMEOUT 100000000 534 int qla82xx_idc_lock(struct qla_hw_data *ha) 535 { 536 int i; 537 int done = 0, timeout = 0; 538 539 while (!done) { 540 /* acquire semaphore5 from PCI HW block */ 541 done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK)); 542 if (done == 1) 543 break; 544 if (timeout >= IDC_LOCK_TIMEOUT) 545 return -1; 546 547 timeout++; 548 549 /* Yield CPU */ 550 if (!in_interrupt()) 551 schedule(); 552 else { 553 for (i = 0; i < 20; i++) 554 cpu_relax(); 555 } 556 } 557 558 return 0; 559 } 560 561 void qla82xx_idc_unlock(struct qla_hw_data *ha) 562 { 563 qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK)); 564 } 565 566 /* 567 * check memory access boundary. 568 * used by test agent. support ddr access only for now 569 */ 570 static unsigned long 571 qla82xx_pci_mem_bound_check(struct qla_hw_data *ha, 572 unsigned long long addr, int size) 573 { 574 if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 575 QLA82XX_ADDR_DDR_NET_MAX) || 576 !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET, 577 QLA82XX_ADDR_DDR_NET_MAX) || 578 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) 579 return 0; 580 else 581 return 1; 582 } 583 584 static int qla82xx_pci_set_window_warning_count; 585 586 static unsigned long 587 qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr) 588 { 589 int window; 590 u32 win_read; 591 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 592 593 if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 594 QLA82XX_ADDR_DDR_NET_MAX)) { 595 /* DDR network side */ 596 window = MN_WIN(addr); 597 ha->ddr_mn_window = window; 598 qla82xx_wr_32(ha, 599 ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 600 win_read = qla82xx_rd_32(ha, 601 ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 602 if ((win_read << 17) != window) { 603 ql_dbg(ql_dbg_p3p, vha, 0xb003, 604 "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n", 605 __func__, window, win_read); 606 } 607 addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET; 608 } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 609 QLA82XX_ADDR_OCM0_MAX)) { 610 unsigned int temp1; 611 if ((addr & 0x00ff800) == 0xff800) { 612 ql_log(ql_log_warn, vha, 0xb004, 613 "%s: QM access not handled.\n", __func__); 614 addr = -1UL; 615 } 616 window = OCM_WIN(addr); 617 ha->ddr_mn_window = window; 618 qla82xx_wr_32(ha, 619 ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 620 win_read = qla82xx_rd_32(ha, 621 ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 622 temp1 = ((window & 0x1FF) << 7) | 623 ((window & 0x0FFFE0000) >> 17); 624 if (win_read != temp1) { 625 ql_log(ql_log_warn, vha, 0xb005, 626 "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n", 627 __func__, temp1, win_read); 628 } 629 addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M; 630 631 } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, 632 QLA82XX_P3_ADDR_QDR_NET_MAX)) { 633 /* QDR network side */ 634 window = MS_WIN(addr); 635 ha->qdr_sn_window = window; 636 qla82xx_wr_32(ha, 637 ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window); 638 win_read = qla82xx_rd_32(ha, 639 ha->ms_win_crb | QLA82XX_PCI_CRBSPACE); 640 if (win_read != window) { 641 ql_log(ql_log_warn, vha, 0xb006, 642 "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n", 643 __func__, window, win_read); 644 } 645 addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET; 646 } else { 647 /* 648 * peg gdb frequently accesses memory that doesn't exist, 649 * this limits the chit chat so debugging isn't slowed down. 650 */ 651 if ((qla82xx_pci_set_window_warning_count++ < 8) || 652 (qla82xx_pci_set_window_warning_count%64 == 0)) { 653 ql_log(ql_log_warn, vha, 0xb007, 654 "%s: Warning:%s Unknown address range!.\n", 655 __func__, QLA2XXX_DRIVER_NAME); 656 } 657 addr = -1UL; 658 } 659 return addr; 660 } 661 662 /* check if address is in the same windows as the previous access */ 663 static int qla82xx_pci_is_same_window(struct qla_hw_data *ha, 664 unsigned long long addr) 665 { 666 int window; 667 unsigned long long qdr_max; 668 669 qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX; 670 671 /* DDR network side */ 672 if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 673 QLA82XX_ADDR_DDR_NET_MAX)) 674 BUG(); 675 else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 676 QLA82XX_ADDR_OCM0_MAX)) 677 return 1; 678 else if (addr_in_range(addr, QLA82XX_ADDR_OCM1, 679 QLA82XX_ADDR_OCM1_MAX)) 680 return 1; 681 else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) { 682 /* QDR network side */ 683 window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f; 684 if (ha->qdr_sn_window == window) 685 return 1; 686 } 687 return 0; 688 } 689 690 static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha, 691 u64 off, void *data, int size) 692 { 693 unsigned long flags; 694 void __iomem *addr = NULL; 695 int ret = 0; 696 u64 start; 697 uint8_t __iomem *mem_ptr = NULL; 698 unsigned long mem_base; 699 unsigned long mem_page; 700 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 701 702 write_lock_irqsave(&ha->hw_lock, flags); 703 704 /* 705 * If attempting to access unknown address or straddle hw windows, 706 * do not access. 707 */ 708 start = qla82xx_pci_set_window(ha, off); 709 if ((start == -1UL) || 710 (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 711 write_unlock_irqrestore(&ha->hw_lock, flags); 712 ql_log(ql_log_fatal, vha, 0xb008, 713 "%s out of bound pci memory " 714 "access, offset is 0x%llx.\n", 715 QLA2XXX_DRIVER_NAME, off); 716 return -1; 717 } 718 719 write_unlock_irqrestore(&ha->hw_lock, flags); 720 mem_base = pci_resource_start(ha->pdev, 0); 721 mem_page = start & PAGE_MASK; 722 /* Map two pages whenever user tries to access addresses in two 723 * consecutive pages. 724 */ 725 if (mem_page != ((start + size - 1) & PAGE_MASK)) 726 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2); 727 else 728 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 729 if (mem_ptr == NULL) { 730 *(u8 *)data = 0; 731 return -1; 732 } 733 addr = mem_ptr; 734 addr += start & (PAGE_SIZE - 1); 735 write_lock_irqsave(&ha->hw_lock, flags); 736 737 switch (size) { 738 case 1: 739 *(u8 *)data = readb(addr); 740 break; 741 case 2: 742 *(u16 *)data = readw(addr); 743 break; 744 case 4: 745 *(u32 *)data = readl(addr); 746 break; 747 case 8: 748 *(u64 *)data = readq(addr); 749 break; 750 default: 751 ret = -1; 752 break; 753 } 754 write_unlock_irqrestore(&ha->hw_lock, flags); 755 756 if (mem_ptr) 757 iounmap(mem_ptr); 758 return ret; 759 } 760 761 static int 762 qla82xx_pci_mem_write_direct(struct qla_hw_data *ha, 763 u64 off, void *data, int size) 764 { 765 unsigned long flags; 766 void __iomem *addr = NULL; 767 int ret = 0; 768 u64 start; 769 uint8_t __iomem *mem_ptr = NULL; 770 unsigned long mem_base; 771 unsigned long mem_page; 772 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 773 774 write_lock_irqsave(&ha->hw_lock, flags); 775 776 /* 777 * If attempting to access unknown address or straddle hw windows, 778 * do not access. 779 */ 780 start = qla82xx_pci_set_window(ha, off); 781 if ((start == -1UL) || 782 (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 783 write_unlock_irqrestore(&ha->hw_lock, flags); 784 ql_log(ql_log_fatal, vha, 0xb009, 785 "%s out of bound memory " 786 "access, offset is 0x%llx.\n", 787 QLA2XXX_DRIVER_NAME, off); 788 return -1; 789 } 790 791 write_unlock_irqrestore(&ha->hw_lock, flags); 792 mem_base = pci_resource_start(ha->pdev, 0); 793 mem_page = start & PAGE_MASK; 794 /* Map two pages whenever user tries to access addresses in two 795 * consecutive pages. 796 */ 797 if (mem_page != ((start + size - 1) & PAGE_MASK)) 798 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2); 799 else 800 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 801 if (mem_ptr == NULL) 802 return -1; 803 804 addr = mem_ptr; 805 addr += start & (PAGE_SIZE - 1); 806 write_lock_irqsave(&ha->hw_lock, flags); 807 808 switch (size) { 809 case 1: 810 writeb(*(u8 *)data, addr); 811 break; 812 case 2: 813 writew(*(u16 *)data, addr); 814 break; 815 case 4: 816 writel(*(u32 *)data, addr); 817 break; 818 case 8: 819 writeq(*(u64 *)data, addr); 820 break; 821 default: 822 ret = -1; 823 break; 824 } 825 write_unlock_irqrestore(&ha->hw_lock, flags); 826 if (mem_ptr) 827 iounmap(mem_ptr); 828 return ret; 829 } 830 831 #define MTU_FUDGE_FACTOR 100 832 static unsigned long 833 qla82xx_decode_crb_addr(unsigned long addr) 834 { 835 int i; 836 unsigned long base_addr, offset, pci_base; 837 838 if (!qla82xx_crb_table_initialized) 839 qla82xx_crb_addr_transform_setup(); 840 841 pci_base = ADDR_ERROR; 842 base_addr = addr & 0xfff00000; 843 offset = addr & 0x000fffff; 844 845 for (i = 0; i < MAX_CRB_XFORM; i++) { 846 if (crb_addr_xform[i] == base_addr) { 847 pci_base = i << 20; 848 break; 849 } 850 } 851 if (pci_base == ADDR_ERROR) 852 return pci_base; 853 return pci_base + offset; 854 } 855 856 static long rom_max_timeout = 100; 857 static long qla82xx_rom_lock_timeout = 100; 858 859 static int 860 qla82xx_rom_lock(struct qla_hw_data *ha) 861 { 862 int done = 0, timeout = 0; 863 uint32_t lock_owner = 0; 864 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 865 866 while (!done) { 867 /* acquire semaphore2 from PCI HW block */ 868 done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK)); 869 if (done == 1) 870 break; 871 if (timeout >= qla82xx_rom_lock_timeout) { 872 lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 873 ql_dbg(ql_dbg_p3p, vha, 0xb157, 874 "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d", 875 __func__, ha->portnum, lock_owner); 876 return -1; 877 } 878 timeout++; 879 } 880 qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum); 881 return 0; 882 } 883 884 static void 885 qla82xx_rom_unlock(struct qla_hw_data *ha) 886 { 887 qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff); 888 qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK)); 889 } 890 891 static int 892 qla82xx_wait_rom_busy(struct qla_hw_data *ha) 893 { 894 long timeout = 0; 895 long done = 0 ; 896 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 897 898 while (done == 0) { 899 done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 900 done &= 4; 901 timeout++; 902 if (timeout >= rom_max_timeout) { 903 ql_dbg(ql_dbg_p3p, vha, 0xb00a, 904 "%s: Timeout reached waiting for rom busy.\n", 905 QLA2XXX_DRIVER_NAME); 906 return -1; 907 } 908 } 909 return 0; 910 } 911 912 static int 913 qla82xx_wait_rom_done(struct qla_hw_data *ha) 914 { 915 long timeout = 0; 916 long done = 0 ; 917 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 918 919 while (done == 0) { 920 done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 921 done &= 2; 922 timeout++; 923 if (timeout >= rom_max_timeout) { 924 ql_dbg(ql_dbg_p3p, vha, 0xb00b, 925 "%s: Timeout reached waiting for rom done.\n", 926 QLA2XXX_DRIVER_NAME); 927 return -1; 928 } 929 } 930 return 0; 931 } 932 933 static int 934 qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag) 935 { 936 uint32_t off_value, rval = 0; 937 938 WRT_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000); 939 940 /* Read back value to make sure write has gone through */ 941 RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase); 942 off_value = (off & 0x0000FFFF); 943 944 if (flag) 945 WRT_REG_DWORD(off_value + CRB_INDIRECT_2M + ha->nx_pcibase, 946 data); 947 else 948 rval = RD_REG_DWORD(off_value + CRB_INDIRECT_2M + 949 ha->nx_pcibase); 950 951 return rval; 952 } 953 954 static int 955 qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 956 { 957 /* Dword reads to flash. */ 958 qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1); 959 *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE + 960 (addr & 0x0000FFFF), 0, 0); 961 962 return 0; 963 } 964 965 static int 966 qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 967 { 968 int ret, loops = 0; 969 uint32_t lock_owner = 0; 970 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 971 972 while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 973 udelay(100); 974 schedule(); 975 loops++; 976 } 977 if (loops >= 50000) { 978 lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 979 ql_log(ql_log_fatal, vha, 0x00b9, 980 "Failed to acquire SEM2 lock, Lock Owner %u.\n", 981 lock_owner); 982 return -1; 983 } 984 ret = qla82xx_do_rom_fast_read(ha, addr, valp); 985 qla82xx_rom_unlock(ha); 986 return ret; 987 } 988 989 static int 990 qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val) 991 { 992 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 993 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR); 994 qla82xx_wait_rom_busy(ha); 995 if (qla82xx_wait_rom_done(ha)) { 996 ql_log(ql_log_warn, vha, 0xb00c, 997 "Error waiting for rom done.\n"); 998 return -1; 999 } 1000 *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA); 1001 return 0; 1002 } 1003 1004 static int 1005 qla82xx_flash_wait_write_finish(struct qla_hw_data *ha) 1006 { 1007 long timeout = 0; 1008 uint32_t done = 1 ; 1009 uint32_t val; 1010 int ret = 0; 1011 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1012 1013 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 1014 while ((done != 0) && (ret == 0)) { 1015 ret = qla82xx_read_status_reg(ha, &val); 1016 done = val & 1; 1017 timeout++; 1018 udelay(10); 1019 cond_resched(); 1020 if (timeout >= 50000) { 1021 ql_log(ql_log_warn, vha, 0xb00d, 1022 "Timeout reached waiting for write finish.\n"); 1023 return -1; 1024 } 1025 } 1026 return ret; 1027 } 1028 1029 static int 1030 qla82xx_flash_set_write_enable(struct qla_hw_data *ha) 1031 { 1032 uint32_t val; 1033 qla82xx_wait_rom_busy(ha); 1034 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 1035 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN); 1036 qla82xx_wait_rom_busy(ha); 1037 if (qla82xx_wait_rom_done(ha)) 1038 return -1; 1039 if (qla82xx_read_status_reg(ha, &val) != 0) 1040 return -1; 1041 if ((val & 2) != 2) 1042 return -1; 1043 return 0; 1044 } 1045 1046 static int 1047 qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val) 1048 { 1049 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1050 if (qla82xx_flash_set_write_enable(ha)) 1051 return -1; 1052 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val); 1053 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1); 1054 if (qla82xx_wait_rom_done(ha)) { 1055 ql_log(ql_log_warn, vha, 0xb00e, 1056 "Error waiting for rom done.\n"); 1057 return -1; 1058 } 1059 return qla82xx_flash_wait_write_finish(ha); 1060 } 1061 1062 static int 1063 qla82xx_write_disable_flash(struct qla_hw_data *ha) 1064 { 1065 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1066 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI); 1067 if (qla82xx_wait_rom_done(ha)) { 1068 ql_log(ql_log_warn, vha, 0xb00f, 1069 "Error waiting for rom done.\n"); 1070 return -1; 1071 } 1072 return 0; 1073 } 1074 1075 static int 1076 ql82xx_rom_lock_d(struct qla_hw_data *ha) 1077 { 1078 int loops = 0; 1079 uint32_t lock_owner = 0; 1080 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1081 1082 while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 1083 udelay(100); 1084 cond_resched(); 1085 loops++; 1086 } 1087 if (loops >= 50000) { 1088 lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 1089 ql_log(ql_log_warn, vha, 0xb010, 1090 "ROM lock failed, Lock Owner %u.\n", lock_owner); 1091 return -1; 1092 } 1093 return 0; 1094 } 1095 1096 static int 1097 qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr, 1098 uint32_t data) 1099 { 1100 int ret = 0; 1101 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1102 1103 ret = ql82xx_rom_lock_d(ha); 1104 if (ret < 0) { 1105 ql_log(ql_log_warn, vha, 0xb011, 1106 "ROM lock failed.\n"); 1107 return ret; 1108 } 1109 1110 if (qla82xx_flash_set_write_enable(ha)) 1111 goto done_write; 1112 1113 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data); 1114 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr); 1115 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 1116 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP); 1117 qla82xx_wait_rom_busy(ha); 1118 if (qla82xx_wait_rom_done(ha)) { 1119 ql_log(ql_log_warn, vha, 0xb012, 1120 "Error waiting for rom done.\n"); 1121 ret = -1; 1122 goto done_write; 1123 } 1124 1125 ret = qla82xx_flash_wait_write_finish(ha); 1126 1127 done_write: 1128 qla82xx_rom_unlock(ha); 1129 return ret; 1130 } 1131 1132 /* This routine does CRB initialize sequence 1133 * to put the ISP into operational state 1134 */ 1135 static int 1136 qla82xx_pinit_from_rom(scsi_qla_host_t *vha) 1137 { 1138 int addr, val; 1139 int i ; 1140 struct crb_addr_pair *buf; 1141 unsigned long off; 1142 unsigned offset, n; 1143 struct qla_hw_data *ha = vha->hw; 1144 1145 struct crb_addr_pair { 1146 long addr; 1147 long data; 1148 }; 1149 1150 /* Halt all the individual PEGs and other blocks of the ISP */ 1151 qla82xx_rom_lock(ha); 1152 1153 /* disable all I2Q */ 1154 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0); 1155 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0); 1156 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0); 1157 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0); 1158 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0); 1159 qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0); 1160 1161 /* disable all niu interrupts */ 1162 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff); 1163 /* disable xge rx/tx */ 1164 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00); 1165 /* disable xg1 rx/tx */ 1166 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00); 1167 /* disable sideband mac */ 1168 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00); 1169 /* disable ap0 mac */ 1170 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00); 1171 /* disable ap1 mac */ 1172 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00); 1173 1174 /* halt sre */ 1175 val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000); 1176 qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1))); 1177 1178 /* halt epg */ 1179 qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1); 1180 1181 /* halt timers */ 1182 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0); 1183 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0); 1184 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0); 1185 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0); 1186 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0); 1187 qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0); 1188 1189 /* halt pegs */ 1190 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1); 1191 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1); 1192 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1); 1193 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1); 1194 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1); 1195 msleep(20); 1196 1197 /* big hammer */ 1198 if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 1199 /* don't reset CAM block on reset */ 1200 qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff); 1201 else 1202 qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff); 1203 qla82xx_rom_unlock(ha); 1204 1205 /* Read the signature value from the flash. 1206 * Offset 0: Contain signature (0xcafecafe) 1207 * Offset 4: Offset and number of addr/value pairs 1208 * that present in CRB initialize sequence 1209 */ 1210 if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL || 1211 qla82xx_rom_fast_read(ha, 4, &n) != 0) { 1212 ql_log(ql_log_fatal, vha, 0x006e, 1213 "Error Reading crb_init area: n: %08x.\n", n); 1214 return -1; 1215 } 1216 1217 /* Offset in flash = lower 16 bits 1218 * Number of entries = upper 16 bits 1219 */ 1220 offset = n & 0xffffU; 1221 n = (n >> 16) & 0xffffU; 1222 1223 /* number of addr/value pair should not exceed 1024 entries */ 1224 if (n >= 1024) { 1225 ql_log(ql_log_fatal, vha, 0x0071, 1226 "Card flash not initialized:n=0x%x.\n", n); 1227 return -1; 1228 } 1229 1230 ql_log(ql_log_info, vha, 0x0072, 1231 "%d CRB init values found in ROM.\n", n); 1232 1233 buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL); 1234 if (buf == NULL) { 1235 ql_log(ql_log_fatal, vha, 0x010c, 1236 "Unable to allocate memory.\n"); 1237 return -ENOMEM; 1238 } 1239 1240 for (i = 0; i < n; i++) { 1241 if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 || 1242 qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) { 1243 kfree(buf); 1244 return -1; 1245 } 1246 1247 buf[i].addr = addr; 1248 buf[i].data = val; 1249 } 1250 1251 for (i = 0; i < n; i++) { 1252 /* Translate internal CRB initialization 1253 * address to PCI bus address 1254 */ 1255 off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) + 1256 QLA82XX_PCI_CRBSPACE; 1257 /* Not all CRB addr/value pair to be written, 1258 * some of them are skipped 1259 */ 1260 1261 /* skipping cold reboot MAGIC */ 1262 if (off == QLA82XX_CAM_RAM(0x1fc)) 1263 continue; 1264 1265 /* do not reset PCI */ 1266 if (off == (ROMUSB_GLB + 0xbc)) 1267 continue; 1268 1269 /* skip core clock, so that firmware can increase the clock */ 1270 if (off == (ROMUSB_GLB + 0xc8)) 1271 continue; 1272 1273 /* skip the function enable register */ 1274 if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION)) 1275 continue; 1276 1277 if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2)) 1278 continue; 1279 1280 if ((off & 0x0ff00000) == QLA82XX_CRB_SMB) 1281 continue; 1282 1283 if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET) 1284 continue; 1285 1286 if (off == ADDR_ERROR) { 1287 ql_log(ql_log_fatal, vha, 0x0116, 1288 "Unknown addr: 0x%08lx.\n", buf[i].addr); 1289 continue; 1290 } 1291 1292 qla82xx_wr_32(ha, off, buf[i].data); 1293 1294 /* ISP requires much bigger delay to settle down, 1295 * else crb_window returns 0xffffffff 1296 */ 1297 if (off == QLA82XX_ROMUSB_GLB_SW_RESET) 1298 msleep(1000); 1299 1300 /* ISP requires millisec delay between 1301 * successive CRB register updation 1302 */ 1303 msleep(1); 1304 } 1305 1306 kfree(buf); 1307 1308 /* Resetting the data and instruction cache */ 1309 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e); 1310 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8); 1311 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8); 1312 1313 /* Clear all protocol processing engines */ 1314 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0); 1315 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0); 1316 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0); 1317 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0); 1318 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0); 1319 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0); 1320 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0); 1321 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0); 1322 return 0; 1323 } 1324 1325 static int 1326 qla82xx_pci_mem_write_2M(struct qla_hw_data *ha, 1327 u64 off, void *data, int size) 1328 { 1329 int i, j, ret = 0, loop, sz[2], off0; 1330 int scale, shift_amount, startword; 1331 uint32_t temp; 1332 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0}; 1333 1334 /* 1335 * If not MN, go check for MS or invalid. 1336 */ 1337 if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 1338 mem_crb = QLA82XX_CRB_QDR_NET; 1339 else { 1340 mem_crb = QLA82XX_CRB_DDR_NET; 1341 if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 1342 return qla82xx_pci_mem_write_direct(ha, 1343 off, data, size); 1344 } 1345 1346 off0 = off & 0x7; 1347 sz[0] = (size < (8 - off0)) ? size : (8 - off0); 1348 sz[1] = size - sz[0]; 1349 1350 off8 = off & 0xfffffff0; 1351 loop = (((off & 0xf) + size - 1) >> 4) + 1; 1352 shift_amount = 4; 1353 scale = 2; 1354 startword = (off & 0xf)/8; 1355 1356 for (i = 0; i < loop; i++) { 1357 if (qla82xx_pci_mem_read_2M(ha, off8 + 1358 (i << shift_amount), &word[i * scale], 8)) 1359 return -1; 1360 } 1361 1362 switch (size) { 1363 case 1: 1364 tmpw = *((uint8_t *)data); 1365 break; 1366 case 2: 1367 tmpw = *((uint16_t *)data); 1368 break; 1369 case 4: 1370 tmpw = *((uint32_t *)data); 1371 break; 1372 case 8: 1373 default: 1374 tmpw = *((uint64_t *)data); 1375 break; 1376 } 1377 1378 if (sz[0] == 8) { 1379 word[startword] = tmpw; 1380 } else { 1381 word[startword] &= 1382 ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8)); 1383 word[startword] |= tmpw << (off0 * 8); 1384 } 1385 if (sz[1] != 0) { 1386 word[startword+1] &= ~(~0ULL << (sz[1] * 8)); 1387 word[startword+1] |= tmpw >> (sz[0] * 8); 1388 } 1389 1390 for (i = 0; i < loop; i++) { 1391 temp = off8 + (i << shift_amount); 1392 qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp); 1393 temp = 0; 1394 qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp); 1395 temp = word[i * scale] & 0xffffffff; 1396 qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp); 1397 temp = (word[i * scale] >> 32) & 0xffffffff; 1398 qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp); 1399 temp = word[i*scale + 1] & 0xffffffff; 1400 qla82xx_wr_32(ha, mem_crb + 1401 MIU_TEST_AGT_WRDATA_UPPER_LO, temp); 1402 temp = (word[i*scale + 1] >> 32) & 0xffffffff; 1403 qla82xx_wr_32(ha, mem_crb + 1404 MIU_TEST_AGT_WRDATA_UPPER_HI, temp); 1405 1406 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 1407 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1408 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 1409 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1410 1411 for (j = 0; j < MAX_CTL_CHECK; j++) { 1412 temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 1413 if ((temp & MIU_TA_CTL_BUSY) == 0) 1414 break; 1415 } 1416 1417 if (j >= MAX_CTL_CHECK) { 1418 if (printk_ratelimit()) 1419 dev_err(&ha->pdev->dev, 1420 "failed to write through agent.\n"); 1421 ret = -1; 1422 break; 1423 } 1424 } 1425 1426 return ret; 1427 } 1428 1429 static int 1430 qla82xx_fw_load_from_flash(struct qla_hw_data *ha) 1431 { 1432 int i; 1433 long size = 0; 1434 long flashaddr = ha->flt_region_bootload << 2; 1435 long memaddr = BOOTLD_START; 1436 u64 data; 1437 u32 high, low; 1438 size = (IMAGE_START - BOOTLD_START) / 8; 1439 1440 for (i = 0; i < size; i++) { 1441 if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) || 1442 (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) { 1443 return -1; 1444 } 1445 data = ((u64)high << 32) | low ; 1446 qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8); 1447 flashaddr += 8; 1448 memaddr += 8; 1449 1450 if (i % 0x1000 == 0) 1451 msleep(1); 1452 } 1453 udelay(100); 1454 read_lock(&ha->hw_lock); 1455 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 1456 qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 1457 read_unlock(&ha->hw_lock); 1458 return 0; 1459 } 1460 1461 int 1462 qla82xx_pci_mem_read_2M(struct qla_hw_data *ha, 1463 u64 off, void *data, int size) 1464 { 1465 int i, j = 0, k, start, end, loop, sz[2], off0[2]; 1466 int shift_amount; 1467 uint32_t temp; 1468 uint64_t off8, val, mem_crb, word[2] = {0, 0}; 1469 1470 /* 1471 * If not MN, go check for MS or invalid. 1472 */ 1473 1474 if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 1475 mem_crb = QLA82XX_CRB_QDR_NET; 1476 else { 1477 mem_crb = QLA82XX_CRB_DDR_NET; 1478 if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 1479 return qla82xx_pci_mem_read_direct(ha, 1480 off, data, size); 1481 } 1482 1483 off8 = off & 0xfffffff0; 1484 off0[0] = off & 0xf; 1485 sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]); 1486 shift_amount = 4; 1487 loop = ((off0[0] + size - 1) >> shift_amount) + 1; 1488 off0[1] = 0; 1489 sz[1] = size - sz[0]; 1490 1491 for (i = 0; i < loop; i++) { 1492 temp = off8 + (i << shift_amount); 1493 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp); 1494 temp = 0; 1495 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp); 1496 temp = MIU_TA_CTL_ENABLE; 1497 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1498 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 1499 qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1500 1501 for (j = 0; j < MAX_CTL_CHECK; j++) { 1502 temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 1503 if ((temp & MIU_TA_CTL_BUSY) == 0) 1504 break; 1505 } 1506 1507 if (j >= MAX_CTL_CHECK) { 1508 if (printk_ratelimit()) 1509 dev_err(&ha->pdev->dev, 1510 "failed to read through agent.\n"); 1511 break; 1512 } 1513 1514 start = off0[i] >> 2; 1515 end = (off0[i] + sz[i] - 1) >> 2; 1516 for (k = start; k <= end; k++) { 1517 temp = qla82xx_rd_32(ha, 1518 mem_crb + MIU_TEST_AGT_RDDATA(k)); 1519 word[i] |= ((uint64_t)temp << (32 * (k & 1))); 1520 } 1521 } 1522 1523 if (j >= MAX_CTL_CHECK) 1524 return -1; 1525 1526 if ((off0[0] & 7) == 0) { 1527 val = word[0]; 1528 } else { 1529 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) | 1530 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8)); 1531 } 1532 1533 switch (size) { 1534 case 1: 1535 *(uint8_t *)data = val; 1536 break; 1537 case 2: 1538 *(uint16_t *)data = val; 1539 break; 1540 case 4: 1541 *(uint32_t *)data = val; 1542 break; 1543 case 8: 1544 *(uint64_t *)data = val; 1545 break; 1546 } 1547 return 0; 1548 } 1549 1550 1551 static struct qla82xx_uri_table_desc * 1552 qla82xx_get_table_desc(const u8 *unirom, int section) 1553 { 1554 uint32_t i; 1555 struct qla82xx_uri_table_desc *directory = 1556 (struct qla82xx_uri_table_desc *)&unirom[0]; 1557 __le32 offset; 1558 __le32 tab_type; 1559 __le32 entries = cpu_to_le32(directory->num_entries); 1560 1561 for (i = 0; i < entries; i++) { 1562 offset = cpu_to_le32(directory->findex) + 1563 (i * cpu_to_le32(directory->entry_size)); 1564 tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8)); 1565 1566 if (tab_type == section) 1567 return (struct qla82xx_uri_table_desc *)&unirom[offset]; 1568 } 1569 1570 return NULL; 1571 } 1572 1573 static struct qla82xx_uri_data_desc * 1574 qla82xx_get_data_desc(struct qla_hw_data *ha, 1575 u32 section, u32 idx_offset) 1576 { 1577 const u8 *unirom = ha->hablob->fw->data; 1578 int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset)); 1579 struct qla82xx_uri_table_desc *tab_desc = NULL; 1580 __le32 offset; 1581 1582 tab_desc = qla82xx_get_table_desc(unirom, section); 1583 if (!tab_desc) 1584 return NULL; 1585 1586 offset = cpu_to_le32(tab_desc->findex) + 1587 (cpu_to_le32(tab_desc->entry_size) * idx); 1588 1589 return (struct qla82xx_uri_data_desc *)&unirom[offset]; 1590 } 1591 1592 static u8 * 1593 qla82xx_get_bootld_offset(struct qla_hw_data *ha) 1594 { 1595 u32 offset = BOOTLD_START; 1596 struct qla82xx_uri_data_desc *uri_desc = NULL; 1597 1598 if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 1599 uri_desc = qla82xx_get_data_desc(ha, 1600 QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF); 1601 if (uri_desc) 1602 offset = cpu_to_le32(uri_desc->findex); 1603 } 1604 1605 return (u8 *)&ha->hablob->fw->data[offset]; 1606 } 1607 1608 static __le32 1609 qla82xx_get_fw_size(struct qla_hw_data *ha) 1610 { 1611 struct qla82xx_uri_data_desc *uri_desc = NULL; 1612 1613 if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 1614 uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 1615 QLA82XX_URI_FIRMWARE_IDX_OFF); 1616 if (uri_desc) 1617 return cpu_to_le32(uri_desc->size); 1618 } 1619 1620 return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]); 1621 } 1622 1623 static u8 * 1624 qla82xx_get_fw_offs(struct qla_hw_data *ha) 1625 { 1626 u32 offset = IMAGE_START; 1627 struct qla82xx_uri_data_desc *uri_desc = NULL; 1628 1629 if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 1630 uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 1631 QLA82XX_URI_FIRMWARE_IDX_OFF); 1632 if (uri_desc) 1633 offset = cpu_to_le32(uri_desc->findex); 1634 } 1635 1636 return (u8 *)&ha->hablob->fw->data[offset]; 1637 } 1638 1639 /* PCI related functions */ 1640 int qla82xx_pci_region_offset(struct pci_dev *pdev, int region) 1641 { 1642 unsigned long val = 0; 1643 u32 control; 1644 1645 switch (region) { 1646 case 0: 1647 val = 0; 1648 break; 1649 case 1: 1650 pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control); 1651 val = control + QLA82XX_MSIX_TBL_SPACE; 1652 break; 1653 } 1654 return val; 1655 } 1656 1657 1658 int 1659 qla82xx_iospace_config(struct qla_hw_data *ha) 1660 { 1661 uint32_t len = 0; 1662 1663 if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) { 1664 ql_log_pci(ql_log_fatal, ha->pdev, 0x000c, 1665 "Failed to reserver selected regions.\n"); 1666 goto iospace_error_exit; 1667 } 1668 1669 /* Use MMIO operations for all accesses. */ 1670 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) { 1671 ql_log_pci(ql_log_fatal, ha->pdev, 0x000d, 1672 "Region #0 not an MMIO resource, aborting.\n"); 1673 goto iospace_error_exit; 1674 } 1675 1676 len = pci_resource_len(ha->pdev, 0); 1677 ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len); 1678 if (!ha->nx_pcibase) { 1679 ql_log_pci(ql_log_fatal, ha->pdev, 0x000e, 1680 "Cannot remap pcibase MMIO, aborting.\n"); 1681 goto iospace_error_exit; 1682 } 1683 1684 /* Mapping of IO base pointer */ 1685 if (IS_QLA8044(ha)) { 1686 ha->iobase = ha->nx_pcibase; 1687 } else if (IS_QLA82XX(ha)) { 1688 ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11); 1689 } 1690 1691 if (!ql2xdbwr) { 1692 ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) + 1693 (ha->pdev->devfn << 12)), 4); 1694 if (!ha->nxdb_wr_ptr) { 1695 ql_log_pci(ql_log_fatal, ha->pdev, 0x000f, 1696 "Cannot remap MMIO, aborting.\n"); 1697 goto iospace_error_exit; 1698 } 1699 1700 /* Mapping of IO base pointer, 1701 * door bell read and write pointer 1702 */ 1703 ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) + 1704 (ha->pdev->devfn * 8); 1705 } else { 1706 ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ? 1707 QLA82XX_CAMRAM_DB1 : 1708 QLA82XX_CAMRAM_DB2); 1709 } 1710 1711 ha->max_req_queues = ha->max_rsp_queues = 1; 1712 ha->msix_count = ha->max_rsp_queues + 1; 1713 ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006, 1714 "nx_pci_base=%p iobase=%p " 1715 "max_req_queues=%d msix_count=%d.\n", 1716 ha->nx_pcibase, ha->iobase, 1717 ha->max_req_queues, ha->msix_count); 1718 ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010, 1719 "nx_pci_base=%p iobase=%p " 1720 "max_req_queues=%d msix_count=%d.\n", 1721 ha->nx_pcibase, ha->iobase, 1722 ha->max_req_queues, ha->msix_count); 1723 return 0; 1724 1725 iospace_error_exit: 1726 return -ENOMEM; 1727 } 1728 1729 /* GS related functions */ 1730 1731 /* Initialization related functions */ 1732 1733 /** 1734 * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers. 1735 * @ha: HA context 1736 * 1737 * Returns 0 on success. 1738 */ 1739 int 1740 qla82xx_pci_config(scsi_qla_host_t *vha) 1741 { 1742 struct qla_hw_data *ha = vha->hw; 1743 int ret; 1744 1745 pci_set_master(ha->pdev); 1746 ret = pci_set_mwi(ha->pdev); 1747 ha->chip_revision = ha->pdev->revision; 1748 ql_dbg(ql_dbg_init, vha, 0x0043, 1749 "Chip revision:%d; pci_set_mwi() returned %d.\n", 1750 ha->chip_revision, ret); 1751 return 0; 1752 } 1753 1754 /** 1755 * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers. 1756 * @ha: HA context 1757 * 1758 * Returns 0 on success. 1759 */ 1760 void 1761 qla82xx_reset_chip(scsi_qla_host_t *vha) 1762 { 1763 struct qla_hw_data *ha = vha->hw; 1764 ha->isp_ops->disable_intrs(ha); 1765 } 1766 1767 void qla82xx_config_rings(struct scsi_qla_host *vha) 1768 { 1769 struct qla_hw_data *ha = vha->hw; 1770 struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 1771 struct init_cb_81xx *icb; 1772 struct req_que *req = ha->req_q_map[0]; 1773 struct rsp_que *rsp = ha->rsp_q_map[0]; 1774 1775 /* Setup ring parameters in initialization control block. */ 1776 icb = (struct init_cb_81xx *)ha->init_cb; 1777 icb->request_q_outpointer = cpu_to_le16(0); 1778 icb->response_q_inpointer = cpu_to_le16(0); 1779 icb->request_q_length = cpu_to_le16(req->length); 1780 icb->response_q_length = cpu_to_le16(rsp->length); 1781 icb->request_q_address[0] = cpu_to_le32(LSD(req->dma)); 1782 icb->request_q_address[1] = cpu_to_le32(MSD(req->dma)); 1783 icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma)); 1784 icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma)); 1785 1786 WRT_REG_DWORD(®->req_q_out[0], 0); 1787 WRT_REG_DWORD(®->rsp_q_in[0], 0); 1788 WRT_REG_DWORD(®->rsp_q_out[0], 0); 1789 } 1790 1791 static int 1792 qla82xx_fw_load_from_blob(struct qla_hw_data *ha) 1793 { 1794 u64 *ptr64; 1795 u32 i, flashaddr, size; 1796 __le64 data; 1797 1798 size = (IMAGE_START - BOOTLD_START) / 8; 1799 1800 ptr64 = (u64 *)qla82xx_get_bootld_offset(ha); 1801 flashaddr = BOOTLD_START; 1802 1803 for (i = 0; i < size; i++) { 1804 data = cpu_to_le64(ptr64[i]); 1805 if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 1806 return -EIO; 1807 flashaddr += 8; 1808 } 1809 1810 flashaddr = FLASH_ADDR_START; 1811 size = (__force u32)qla82xx_get_fw_size(ha) / 8; 1812 ptr64 = (u64 *)qla82xx_get_fw_offs(ha); 1813 1814 for (i = 0; i < size; i++) { 1815 data = cpu_to_le64(ptr64[i]); 1816 1817 if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 1818 return -EIO; 1819 flashaddr += 8; 1820 } 1821 udelay(100); 1822 1823 /* Write a magic value to CAMRAM register 1824 * at a specified offset to indicate 1825 * that all data is written and 1826 * ready for firmware to initialize. 1827 */ 1828 qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC); 1829 1830 read_lock(&ha->hw_lock); 1831 qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 1832 qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 1833 read_unlock(&ha->hw_lock); 1834 return 0; 1835 } 1836 1837 static int 1838 qla82xx_set_product_offset(struct qla_hw_data *ha) 1839 { 1840 struct qla82xx_uri_table_desc *ptab_desc = NULL; 1841 const uint8_t *unirom = ha->hablob->fw->data; 1842 uint32_t i; 1843 __le32 entries; 1844 __le32 flags, file_chiprev, offset; 1845 uint8_t chiprev = ha->chip_revision; 1846 /* Hardcoding mn_present flag for P3P */ 1847 int mn_present = 0; 1848 uint32_t flagbit; 1849 1850 ptab_desc = qla82xx_get_table_desc(unirom, 1851 QLA82XX_URI_DIR_SECT_PRODUCT_TBL); 1852 if (!ptab_desc) 1853 return -1; 1854 1855 entries = cpu_to_le32(ptab_desc->num_entries); 1856 1857 for (i = 0; i < entries; i++) { 1858 offset = cpu_to_le32(ptab_desc->findex) + 1859 (i * cpu_to_le32(ptab_desc->entry_size)); 1860 flags = cpu_to_le32(*((int *)&unirom[offset] + 1861 QLA82XX_URI_FLAGS_OFF)); 1862 file_chiprev = cpu_to_le32(*((int *)&unirom[offset] + 1863 QLA82XX_URI_CHIP_REV_OFF)); 1864 1865 flagbit = mn_present ? 1 : 2; 1866 1867 if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) { 1868 ha->file_prd_off = offset; 1869 return 0; 1870 } 1871 } 1872 return -1; 1873 } 1874 1875 static int 1876 qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type) 1877 { 1878 __le32 val; 1879 uint32_t min_size; 1880 struct qla_hw_data *ha = vha->hw; 1881 const struct firmware *fw = ha->hablob->fw; 1882 1883 ha->fw_type = fw_type; 1884 1885 if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 1886 if (qla82xx_set_product_offset(ha)) 1887 return -EINVAL; 1888 1889 min_size = QLA82XX_URI_FW_MIN_SIZE; 1890 } else { 1891 val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]); 1892 if ((__force u32)val != QLA82XX_BDINFO_MAGIC) 1893 return -EINVAL; 1894 1895 min_size = QLA82XX_FW_MIN_SIZE; 1896 } 1897 1898 if (fw->size < min_size) 1899 return -EINVAL; 1900 return 0; 1901 } 1902 1903 static int 1904 qla82xx_check_cmdpeg_state(struct qla_hw_data *ha) 1905 { 1906 u32 val = 0; 1907 int retries = 60; 1908 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1909 1910 do { 1911 read_lock(&ha->hw_lock); 1912 val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE); 1913 read_unlock(&ha->hw_lock); 1914 1915 switch (val) { 1916 case PHAN_INITIALIZE_COMPLETE: 1917 case PHAN_INITIALIZE_ACK: 1918 return QLA_SUCCESS; 1919 case PHAN_INITIALIZE_FAILED: 1920 break; 1921 default: 1922 break; 1923 } 1924 ql_log(ql_log_info, vha, 0x00a8, 1925 "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n", 1926 val, retries); 1927 1928 msleep(500); 1929 1930 } while (--retries); 1931 1932 ql_log(ql_log_fatal, vha, 0x00a9, 1933 "Cmd Peg initialization failed: 0x%x.\n", val); 1934 1935 val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE); 1936 read_lock(&ha->hw_lock); 1937 qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED); 1938 read_unlock(&ha->hw_lock); 1939 return QLA_FUNCTION_FAILED; 1940 } 1941 1942 static int 1943 qla82xx_check_rcvpeg_state(struct qla_hw_data *ha) 1944 { 1945 u32 val = 0; 1946 int retries = 60; 1947 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1948 1949 do { 1950 read_lock(&ha->hw_lock); 1951 val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE); 1952 read_unlock(&ha->hw_lock); 1953 1954 switch (val) { 1955 case PHAN_INITIALIZE_COMPLETE: 1956 case PHAN_INITIALIZE_ACK: 1957 return QLA_SUCCESS; 1958 case PHAN_INITIALIZE_FAILED: 1959 break; 1960 default: 1961 break; 1962 } 1963 ql_log(ql_log_info, vha, 0x00ab, 1964 "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n", 1965 val, retries); 1966 1967 msleep(500); 1968 1969 } while (--retries); 1970 1971 ql_log(ql_log_fatal, vha, 0x00ac, 1972 "Rcv Peg initializatin failed: 0x%x.\n", val); 1973 read_lock(&ha->hw_lock); 1974 qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED); 1975 read_unlock(&ha->hw_lock); 1976 return QLA_FUNCTION_FAILED; 1977 } 1978 1979 /* ISR related functions */ 1980 static struct qla82xx_legacy_intr_set legacy_intr[] = \ 1981 QLA82XX_LEGACY_INTR_CONFIG; 1982 1983 /* 1984 * qla82xx_mbx_completion() - Process mailbox command completions. 1985 * @ha: SCSI driver HA context 1986 * @mb0: Mailbox0 register 1987 */ 1988 void 1989 qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0) 1990 { 1991 uint16_t cnt; 1992 uint16_t __iomem *wptr; 1993 struct qla_hw_data *ha = vha->hw; 1994 struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 1995 wptr = (uint16_t __iomem *)®->mailbox_out[1]; 1996 1997 /* Load return mailbox registers. */ 1998 ha->flags.mbox_int = 1; 1999 ha->mailbox_out[0] = mb0; 2000 2001 for (cnt = 1; cnt < ha->mbx_count; cnt++) { 2002 ha->mailbox_out[cnt] = RD_REG_WORD(wptr); 2003 wptr++; 2004 } 2005 2006 if (!ha->mcp) 2007 ql_dbg(ql_dbg_async, vha, 0x5053, 2008 "MBX pointer ERROR.\n"); 2009 } 2010 2011 /* 2012 * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx. 2013 * @irq: 2014 * @dev_id: SCSI driver HA context 2015 * @regs: 2016 * 2017 * Called by system whenever the host adapter generates an interrupt. 2018 * 2019 * Returns handled flag. 2020 */ 2021 irqreturn_t 2022 qla82xx_intr_handler(int irq, void *dev_id) 2023 { 2024 scsi_qla_host_t *vha; 2025 struct qla_hw_data *ha; 2026 struct rsp_que *rsp; 2027 struct device_reg_82xx __iomem *reg; 2028 int status = 0, status1 = 0; 2029 unsigned long flags; 2030 unsigned long iter; 2031 uint32_t stat = 0; 2032 uint16_t mb[4]; 2033 2034 rsp = (struct rsp_que *) dev_id; 2035 if (!rsp) { 2036 ql_log(ql_log_info, NULL, 0xb053, 2037 "%s: NULL response queue pointer.\n", __func__); 2038 return IRQ_NONE; 2039 } 2040 ha = rsp->hw; 2041 2042 if (!ha->flags.msi_enabled) { 2043 status = qla82xx_rd_32(ha, ISR_INT_VECTOR); 2044 if (!(status & ha->nx_legacy_intr.int_vec_bit)) 2045 return IRQ_NONE; 2046 2047 status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG); 2048 if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1)) 2049 return IRQ_NONE; 2050 } 2051 2052 /* clear the interrupt */ 2053 qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff); 2054 2055 /* read twice to ensure write is flushed */ 2056 qla82xx_rd_32(ha, ISR_INT_VECTOR); 2057 qla82xx_rd_32(ha, ISR_INT_VECTOR); 2058 2059 reg = &ha->iobase->isp82; 2060 2061 spin_lock_irqsave(&ha->hardware_lock, flags); 2062 vha = pci_get_drvdata(ha->pdev); 2063 for (iter = 1; iter--; ) { 2064 2065 if (RD_REG_DWORD(®->host_int)) { 2066 stat = RD_REG_DWORD(®->host_status); 2067 2068 switch (stat & 0xff) { 2069 case 0x1: 2070 case 0x2: 2071 case 0x10: 2072 case 0x11: 2073 qla82xx_mbx_completion(vha, MSW(stat)); 2074 status |= MBX_INTERRUPT; 2075 break; 2076 case 0x12: 2077 mb[0] = MSW(stat); 2078 mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2079 mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2080 mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2081 qla2x00_async_event(vha, rsp, mb); 2082 break; 2083 case 0x13: 2084 qla24xx_process_response_queue(vha, rsp); 2085 break; 2086 default: 2087 ql_dbg(ql_dbg_async, vha, 0x5054, 2088 "Unrecognized interrupt type (%d).\n", 2089 stat & 0xff); 2090 break; 2091 } 2092 } 2093 WRT_REG_DWORD(®->host_int, 0); 2094 } 2095 2096 qla2x00_handle_mbx_completion(ha, status); 2097 spin_unlock_irqrestore(&ha->hardware_lock, flags); 2098 2099 if (!ha->flags.msi_enabled) 2100 qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 2101 2102 return IRQ_HANDLED; 2103 } 2104 2105 irqreturn_t 2106 qla82xx_msix_default(int irq, void *dev_id) 2107 { 2108 scsi_qla_host_t *vha; 2109 struct qla_hw_data *ha; 2110 struct rsp_que *rsp; 2111 struct device_reg_82xx __iomem *reg; 2112 int status = 0; 2113 unsigned long flags; 2114 uint32_t stat = 0; 2115 uint32_t host_int = 0; 2116 uint16_t mb[4]; 2117 2118 rsp = (struct rsp_que *) dev_id; 2119 if (!rsp) { 2120 printk(KERN_INFO 2121 "%s(): NULL response queue pointer.\n", __func__); 2122 return IRQ_NONE; 2123 } 2124 ha = rsp->hw; 2125 2126 reg = &ha->iobase->isp82; 2127 2128 spin_lock_irqsave(&ha->hardware_lock, flags); 2129 vha = pci_get_drvdata(ha->pdev); 2130 do { 2131 host_int = RD_REG_DWORD(®->host_int); 2132 if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2133 break; 2134 if (host_int) { 2135 stat = RD_REG_DWORD(®->host_status); 2136 2137 switch (stat & 0xff) { 2138 case 0x1: 2139 case 0x2: 2140 case 0x10: 2141 case 0x11: 2142 qla82xx_mbx_completion(vha, MSW(stat)); 2143 status |= MBX_INTERRUPT; 2144 break; 2145 case 0x12: 2146 mb[0] = MSW(stat); 2147 mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2148 mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2149 mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2150 qla2x00_async_event(vha, rsp, mb); 2151 break; 2152 case 0x13: 2153 qla24xx_process_response_queue(vha, rsp); 2154 break; 2155 default: 2156 ql_dbg(ql_dbg_async, vha, 0x5041, 2157 "Unrecognized interrupt type (%d).\n", 2158 stat & 0xff); 2159 break; 2160 } 2161 } 2162 WRT_REG_DWORD(®->host_int, 0); 2163 } while (0); 2164 2165 qla2x00_handle_mbx_completion(ha, status); 2166 spin_unlock_irqrestore(&ha->hardware_lock, flags); 2167 2168 return IRQ_HANDLED; 2169 } 2170 2171 irqreturn_t 2172 qla82xx_msix_rsp_q(int irq, void *dev_id) 2173 { 2174 scsi_qla_host_t *vha; 2175 struct qla_hw_data *ha; 2176 struct rsp_que *rsp; 2177 struct device_reg_82xx __iomem *reg; 2178 unsigned long flags; 2179 uint32_t host_int = 0; 2180 2181 rsp = (struct rsp_que *) dev_id; 2182 if (!rsp) { 2183 printk(KERN_INFO 2184 "%s(): NULL response queue pointer.\n", __func__); 2185 return IRQ_NONE; 2186 } 2187 2188 ha = rsp->hw; 2189 reg = &ha->iobase->isp82; 2190 spin_lock_irqsave(&ha->hardware_lock, flags); 2191 vha = pci_get_drvdata(ha->pdev); 2192 host_int = RD_REG_DWORD(®->host_int); 2193 if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2194 goto out; 2195 qla24xx_process_response_queue(vha, rsp); 2196 WRT_REG_DWORD(®->host_int, 0); 2197 out: 2198 spin_unlock_irqrestore(&ha->hardware_lock, flags); 2199 return IRQ_HANDLED; 2200 } 2201 2202 void 2203 qla82xx_poll(int irq, void *dev_id) 2204 { 2205 scsi_qla_host_t *vha; 2206 struct qla_hw_data *ha; 2207 struct rsp_que *rsp; 2208 struct device_reg_82xx __iomem *reg; 2209 int status = 0; 2210 uint32_t stat; 2211 uint32_t host_int = 0; 2212 uint16_t mb[4]; 2213 unsigned long flags; 2214 2215 rsp = (struct rsp_que *) dev_id; 2216 if (!rsp) { 2217 printk(KERN_INFO 2218 "%s(): NULL response queue pointer.\n", __func__); 2219 return; 2220 } 2221 ha = rsp->hw; 2222 2223 reg = &ha->iobase->isp82; 2224 spin_lock_irqsave(&ha->hardware_lock, flags); 2225 vha = pci_get_drvdata(ha->pdev); 2226 2227 host_int = RD_REG_DWORD(®->host_int); 2228 if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2229 goto out; 2230 if (host_int) { 2231 stat = RD_REG_DWORD(®->host_status); 2232 switch (stat & 0xff) { 2233 case 0x1: 2234 case 0x2: 2235 case 0x10: 2236 case 0x11: 2237 qla82xx_mbx_completion(vha, MSW(stat)); 2238 status |= MBX_INTERRUPT; 2239 break; 2240 case 0x12: 2241 mb[0] = MSW(stat); 2242 mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2243 mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2244 mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2245 qla2x00_async_event(vha, rsp, mb); 2246 break; 2247 case 0x13: 2248 qla24xx_process_response_queue(vha, rsp); 2249 break; 2250 default: 2251 ql_dbg(ql_dbg_p3p, vha, 0xb013, 2252 "Unrecognized interrupt type (%d).\n", 2253 stat * 0xff); 2254 break; 2255 } 2256 WRT_REG_DWORD(®->host_int, 0); 2257 } 2258 out: 2259 spin_unlock_irqrestore(&ha->hardware_lock, flags); 2260 } 2261 2262 void 2263 qla82xx_enable_intrs(struct qla_hw_data *ha) 2264 { 2265 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2266 qla82xx_mbx_intr_enable(vha); 2267 spin_lock_irq(&ha->hardware_lock); 2268 if (IS_QLA8044(ha)) 2269 qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0); 2270 else 2271 qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 2272 spin_unlock_irq(&ha->hardware_lock); 2273 ha->interrupts_on = 1; 2274 } 2275 2276 void 2277 qla82xx_disable_intrs(struct qla_hw_data *ha) 2278 { 2279 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2280 qla82xx_mbx_intr_disable(vha); 2281 spin_lock_irq(&ha->hardware_lock); 2282 if (IS_QLA8044(ha)) 2283 qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1); 2284 else 2285 qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400); 2286 spin_unlock_irq(&ha->hardware_lock); 2287 ha->interrupts_on = 0; 2288 } 2289 2290 void qla82xx_init_flags(struct qla_hw_data *ha) 2291 { 2292 struct qla82xx_legacy_intr_set *nx_legacy_intr; 2293 2294 /* ISP 8021 initializations */ 2295 rwlock_init(&ha->hw_lock); 2296 ha->qdr_sn_window = -1; 2297 ha->ddr_mn_window = -1; 2298 ha->curr_window = 255; 2299 ha->portnum = PCI_FUNC(ha->pdev->devfn); 2300 nx_legacy_intr = &legacy_intr[ha->portnum]; 2301 ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit; 2302 ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg; 2303 ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg; 2304 ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg; 2305 } 2306 2307 static inline void 2308 qla82xx_set_idc_version(scsi_qla_host_t *vha) 2309 { 2310 int idc_ver; 2311 uint32_t drv_active; 2312 struct qla_hw_data *ha = vha->hw; 2313 2314 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2315 if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) { 2316 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, 2317 QLA82XX_IDC_VERSION); 2318 ql_log(ql_log_info, vha, 0xb082, 2319 "IDC version updated to %d\n", QLA82XX_IDC_VERSION); 2320 } else { 2321 idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION); 2322 if (idc_ver != QLA82XX_IDC_VERSION) 2323 ql_log(ql_log_info, vha, 0xb083, 2324 "qla2xxx driver IDC version %d is not compatible " 2325 "with IDC version %d of the other drivers\n", 2326 QLA82XX_IDC_VERSION, idc_ver); 2327 } 2328 } 2329 2330 inline void 2331 qla82xx_set_drv_active(scsi_qla_host_t *vha) 2332 { 2333 uint32_t drv_active; 2334 struct qla_hw_data *ha = vha->hw; 2335 2336 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2337 2338 /* If reset value is all FF's, initialize DRV_ACTIVE */ 2339 if (drv_active == 0xffffffff) { 2340 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 2341 QLA82XX_DRV_NOT_ACTIVE); 2342 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2343 } 2344 drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 2345 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 2346 } 2347 2348 inline void 2349 qla82xx_clear_drv_active(struct qla_hw_data *ha) 2350 { 2351 uint32_t drv_active; 2352 2353 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2354 drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 2355 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 2356 } 2357 2358 static inline int 2359 qla82xx_need_reset(struct qla_hw_data *ha) 2360 { 2361 uint32_t drv_state; 2362 int rval; 2363 2364 if (ha->flags.nic_core_reset_owner) 2365 return 1; 2366 else { 2367 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2368 rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 2369 return rval; 2370 } 2371 } 2372 2373 static inline void 2374 qla82xx_set_rst_ready(struct qla_hw_data *ha) 2375 { 2376 uint32_t drv_state; 2377 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2378 2379 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2380 2381 /* If reset value is all FF's, initialize DRV_STATE */ 2382 if (drv_state == 0xffffffff) { 2383 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY); 2384 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2385 } 2386 drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 2387 ql_dbg(ql_dbg_init, vha, 0x00bb, 2388 "drv_state = 0x%08x.\n", drv_state); 2389 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 2390 } 2391 2392 static inline void 2393 qla82xx_clear_rst_ready(struct qla_hw_data *ha) 2394 { 2395 uint32_t drv_state; 2396 2397 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2398 drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 2399 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 2400 } 2401 2402 static inline void 2403 qla82xx_set_qsnt_ready(struct qla_hw_data *ha) 2404 { 2405 uint32_t qsnt_state; 2406 2407 qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2408 qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 2409 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 2410 } 2411 2412 void 2413 qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha) 2414 { 2415 struct qla_hw_data *ha = vha->hw; 2416 uint32_t qsnt_state; 2417 2418 qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2419 qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 2420 qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 2421 } 2422 2423 static int 2424 qla82xx_load_fw(scsi_qla_host_t *vha) 2425 { 2426 int rst; 2427 struct fw_blob *blob; 2428 struct qla_hw_data *ha = vha->hw; 2429 2430 if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) { 2431 ql_log(ql_log_fatal, vha, 0x009f, 2432 "Error during CRB initialization.\n"); 2433 return QLA_FUNCTION_FAILED; 2434 } 2435 udelay(500); 2436 2437 /* Bring QM and CAMRAM out of reset */ 2438 rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET); 2439 rst &= ~((1 << 28) | (1 << 24)); 2440 qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst); 2441 2442 /* 2443 * FW Load priority: 2444 * 1) Operational firmware residing in flash. 2445 * 2) Firmware via request-firmware interface (.bin file). 2446 */ 2447 if (ql2xfwloadbin == 2) 2448 goto try_blob_fw; 2449 2450 ql_log(ql_log_info, vha, 0x00a0, 2451 "Attempting to load firmware from flash.\n"); 2452 2453 if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) { 2454 ql_log(ql_log_info, vha, 0x00a1, 2455 "Firmware loaded successfully from flash.\n"); 2456 return QLA_SUCCESS; 2457 } else { 2458 ql_log(ql_log_warn, vha, 0x0108, 2459 "Firmware load from flash failed.\n"); 2460 } 2461 2462 try_blob_fw: 2463 ql_log(ql_log_info, vha, 0x00a2, 2464 "Attempting to load firmware from blob.\n"); 2465 2466 /* Load firmware blob. */ 2467 blob = ha->hablob = qla2x00_request_firmware(vha); 2468 if (!blob) { 2469 ql_log(ql_log_fatal, vha, 0x00a3, 2470 "Firmware image not present.\n"); 2471 goto fw_load_failed; 2472 } 2473 2474 /* Validating firmware blob */ 2475 if (qla82xx_validate_firmware_blob(vha, 2476 QLA82XX_FLASH_ROMIMAGE)) { 2477 /* Fallback to URI format */ 2478 if (qla82xx_validate_firmware_blob(vha, 2479 QLA82XX_UNIFIED_ROMIMAGE)) { 2480 ql_log(ql_log_fatal, vha, 0x00a4, 2481 "No valid firmware image found.\n"); 2482 return QLA_FUNCTION_FAILED; 2483 } 2484 } 2485 2486 if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) { 2487 ql_log(ql_log_info, vha, 0x00a5, 2488 "Firmware loaded successfully from binary blob.\n"); 2489 return QLA_SUCCESS; 2490 } 2491 2492 ql_log(ql_log_fatal, vha, 0x00a6, 2493 "Firmware load failed for binary blob.\n"); 2494 blob->fw = NULL; 2495 blob = NULL; 2496 2497 fw_load_failed: 2498 return QLA_FUNCTION_FAILED; 2499 } 2500 2501 int 2502 qla82xx_start_firmware(scsi_qla_host_t *vha) 2503 { 2504 uint16_t lnk; 2505 struct qla_hw_data *ha = vha->hw; 2506 2507 /* scrub dma mask expansion register */ 2508 qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE); 2509 2510 /* Put both the PEG CMD and RCV PEG to default state 2511 * of 0 before resetting the hardware 2512 */ 2513 qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0); 2514 qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0); 2515 2516 /* Overwrite stale initialization register values */ 2517 qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0); 2518 qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0); 2519 2520 if (qla82xx_load_fw(vha) != QLA_SUCCESS) { 2521 ql_log(ql_log_fatal, vha, 0x00a7, 2522 "Error trying to start fw.\n"); 2523 return QLA_FUNCTION_FAILED; 2524 } 2525 2526 /* Handshake with the card before we register the devices. */ 2527 if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) { 2528 ql_log(ql_log_fatal, vha, 0x00aa, 2529 "Error during card handshake.\n"); 2530 return QLA_FUNCTION_FAILED; 2531 } 2532 2533 /* Negotiated Link width */ 2534 pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk); 2535 ha->link_width = (lnk >> 4) & 0x3f; 2536 2537 /* Synchronize with Receive peg */ 2538 return qla82xx_check_rcvpeg_state(ha); 2539 } 2540 2541 static uint32_t * 2542 qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr, 2543 uint32_t length) 2544 { 2545 uint32_t i; 2546 uint32_t val; 2547 struct qla_hw_data *ha = vha->hw; 2548 2549 /* Dword reads to flash. */ 2550 for (i = 0; i < length/4; i++, faddr += 4) { 2551 if (qla82xx_rom_fast_read(ha, faddr, &val)) { 2552 ql_log(ql_log_warn, vha, 0x0106, 2553 "Do ROM fast read failed.\n"); 2554 goto done_read; 2555 } 2556 dwptr[i] = cpu_to_le32(val); 2557 } 2558 done_read: 2559 return dwptr; 2560 } 2561 2562 static int 2563 qla82xx_unprotect_flash(struct qla_hw_data *ha) 2564 { 2565 int ret; 2566 uint32_t val; 2567 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2568 2569 ret = ql82xx_rom_lock_d(ha); 2570 if (ret < 0) { 2571 ql_log(ql_log_warn, vha, 0xb014, 2572 "ROM Lock failed.\n"); 2573 return ret; 2574 } 2575 2576 ret = qla82xx_read_status_reg(ha, &val); 2577 if (ret < 0) 2578 goto done_unprotect; 2579 2580 val &= ~(BLOCK_PROTECT_BITS << 2); 2581 ret = qla82xx_write_status_reg(ha, val); 2582 if (ret < 0) { 2583 val |= (BLOCK_PROTECT_BITS << 2); 2584 qla82xx_write_status_reg(ha, val); 2585 } 2586 2587 if (qla82xx_write_disable_flash(ha) != 0) 2588 ql_log(ql_log_warn, vha, 0xb015, 2589 "Write disable failed.\n"); 2590 2591 done_unprotect: 2592 qla82xx_rom_unlock(ha); 2593 return ret; 2594 } 2595 2596 static int 2597 qla82xx_protect_flash(struct qla_hw_data *ha) 2598 { 2599 int ret; 2600 uint32_t val; 2601 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2602 2603 ret = ql82xx_rom_lock_d(ha); 2604 if (ret < 0) { 2605 ql_log(ql_log_warn, vha, 0xb016, 2606 "ROM Lock failed.\n"); 2607 return ret; 2608 } 2609 2610 ret = qla82xx_read_status_reg(ha, &val); 2611 if (ret < 0) 2612 goto done_protect; 2613 2614 val |= (BLOCK_PROTECT_BITS << 2); 2615 /* LOCK all sectors */ 2616 ret = qla82xx_write_status_reg(ha, val); 2617 if (ret < 0) 2618 ql_log(ql_log_warn, vha, 0xb017, 2619 "Write status register failed.\n"); 2620 2621 if (qla82xx_write_disable_flash(ha) != 0) 2622 ql_log(ql_log_warn, vha, 0xb018, 2623 "Write disable failed.\n"); 2624 done_protect: 2625 qla82xx_rom_unlock(ha); 2626 return ret; 2627 } 2628 2629 static int 2630 qla82xx_erase_sector(struct qla_hw_data *ha, int addr) 2631 { 2632 int ret = 0; 2633 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2634 2635 ret = ql82xx_rom_lock_d(ha); 2636 if (ret < 0) { 2637 ql_log(ql_log_warn, vha, 0xb019, 2638 "ROM Lock failed.\n"); 2639 return ret; 2640 } 2641 2642 qla82xx_flash_set_write_enable(ha); 2643 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr); 2644 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 2645 qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE); 2646 2647 if (qla82xx_wait_rom_done(ha)) { 2648 ql_log(ql_log_warn, vha, 0xb01a, 2649 "Error waiting for rom done.\n"); 2650 ret = -1; 2651 goto done; 2652 } 2653 ret = qla82xx_flash_wait_write_finish(ha); 2654 done: 2655 qla82xx_rom_unlock(ha); 2656 return ret; 2657 } 2658 2659 /* 2660 * Address and length are byte address 2661 */ 2662 uint8_t * 2663 qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, 2664 uint32_t offset, uint32_t length) 2665 { 2666 scsi_block_requests(vha->host); 2667 qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length); 2668 scsi_unblock_requests(vha->host); 2669 return buf; 2670 } 2671 2672 static int 2673 qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr, 2674 uint32_t faddr, uint32_t dwords) 2675 { 2676 int ret; 2677 uint32_t liter; 2678 uint32_t rest_addr; 2679 dma_addr_t optrom_dma; 2680 void *optrom = NULL; 2681 int page_mode = 0; 2682 struct qla_hw_data *ha = vha->hw; 2683 2684 ret = -1; 2685 2686 /* Prepare burst-capable write on supported ISPs. */ 2687 if (page_mode && !(faddr & 0xfff) && 2688 dwords > OPTROM_BURST_DWORDS) { 2689 optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, 2690 &optrom_dma, GFP_KERNEL); 2691 if (!optrom) { 2692 ql_log(ql_log_warn, vha, 0xb01b, 2693 "Unable to allocate memory " 2694 "for optrom burst write (%x KB).\n", 2695 OPTROM_BURST_SIZE / 1024); 2696 } 2697 } 2698 2699 rest_addr = ha->fdt_block_size - 1; 2700 2701 ret = qla82xx_unprotect_flash(ha); 2702 if (ret) { 2703 ql_log(ql_log_warn, vha, 0xb01c, 2704 "Unable to unprotect flash for update.\n"); 2705 goto write_done; 2706 } 2707 2708 for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) { 2709 /* Are we at the beginning of a sector? */ 2710 if ((faddr & rest_addr) == 0) { 2711 2712 ret = qla82xx_erase_sector(ha, faddr); 2713 if (ret) { 2714 ql_log(ql_log_warn, vha, 0xb01d, 2715 "Unable to erase sector: address=%x.\n", 2716 faddr); 2717 break; 2718 } 2719 } 2720 2721 /* Go with burst-write. */ 2722 if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) { 2723 /* Copy data to DMA'ble buffer. */ 2724 memcpy(optrom, dwptr, OPTROM_BURST_SIZE); 2725 2726 ret = qla2x00_load_ram(vha, optrom_dma, 2727 (ha->flash_data_off | faddr), 2728 OPTROM_BURST_DWORDS); 2729 if (ret != QLA_SUCCESS) { 2730 ql_log(ql_log_warn, vha, 0xb01e, 2731 "Unable to burst-write optrom segment " 2732 "(%x/%x/%llx).\n", ret, 2733 (ha->flash_data_off | faddr), 2734 (unsigned long long)optrom_dma); 2735 ql_log(ql_log_warn, vha, 0xb01f, 2736 "Reverting to slow-write.\n"); 2737 2738 dma_free_coherent(&ha->pdev->dev, 2739 OPTROM_BURST_SIZE, optrom, optrom_dma); 2740 optrom = NULL; 2741 } else { 2742 liter += OPTROM_BURST_DWORDS - 1; 2743 faddr += OPTROM_BURST_DWORDS - 1; 2744 dwptr += OPTROM_BURST_DWORDS - 1; 2745 continue; 2746 } 2747 } 2748 2749 ret = qla82xx_write_flash_dword(ha, faddr, 2750 cpu_to_le32(*dwptr)); 2751 if (ret) { 2752 ql_dbg(ql_dbg_p3p, vha, 0xb020, 2753 "Unable to program flash address=%x data=%x.\n", 2754 faddr, *dwptr); 2755 break; 2756 } 2757 } 2758 2759 ret = qla82xx_protect_flash(ha); 2760 if (ret) 2761 ql_log(ql_log_warn, vha, 0xb021, 2762 "Unable to protect flash after update.\n"); 2763 write_done: 2764 if (optrom) 2765 dma_free_coherent(&ha->pdev->dev, 2766 OPTROM_BURST_SIZE, optrom, optrom_dma); 2767 return ret; 2768 } 2769 2770 int 2771 qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, 2772 uint32_t offset, uint32_t length) 2773 { 2774 int rval; 2775 2776 /* Suspend HBA. */ 2777 scsi_block_requests(vha->host); 2778 rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset, 2779 length >> 2); 2780 scsi_unblock_requests(vha->host); 2781 2782 /* Convert return ISP82xx to generic */ 2783 if (rval) 2784 rval = QLA_FUNCTION_FAILED; 2785 else 2786 rval = QLA_SUCCESS; 2787 return rval; 2788 } 2789 2790 void 2791 qla82xx_start_iocbs(scsi_qla_host_t *vha) 2792 { 2793 struct qla_hw_data *ha = vha->hw; 2794 struct req_que *req = ha->req_q_map[0]; 2795 uint32_t dbval; 2796 2797 /* Adjust ring index. */ 2798 req->ring_index++; 2799 if (req->ring_index == req->length) { 2800 req->ring_index = 0; 2801 req->ring_ptr = req->ring; 2802 } else 2803 req->ring_ptr++; 2804 2805 dbval = 0x04 | (ha->portnum << 5); 2806 2807 dbval = dbval | (req->id << 8) | (req->ring_index << 16); 2808 if (ql2xdbwr) 2809 qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval); 2810 else { 2811 WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval); 2812 wmb(); 2813 while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) { 2814 WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval); 2815 wmb(); 2816 } 2817 } 2818 } 2819 2820 static void 2821 qla82xx_rom_lock_recovery(struct qla_hw_data *ha) 2822 { 2823 scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2824 uint32_t lock_owner = 0; 2825 2826 if (qla82xx_rom_lock(ha)) { 2827 lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 2828 /* Someone else is holding the lock. */ 2829 ql_log(ql_log_info, vha, 0xb022, 2830 "Resetting rom_lock, Lock Owner %u.\n", lock_owner); 2831 } 2832 /* 2833 * Either we got the lock, or someone 2834 * else died while holding it. 2835 * In either case, unlock. 2836 */ 2837 qla82xx_rom_unlock(ha); 2838 } 2839 2840 /* 2841 * qla82xx_device_bootstrap 2842 * Initialize device, set DEV_READY, start fw 2843 * 2844 * Note: 2845 * IDC lock must be held upon entry 2846 * 2847 * Return: 2848 * Success : 0 2849 * Failed : 1 2850 */ 2851 static int 2852 qla82xx_device_bootstrap(scsi_qla_host_t *vha) 2853 { 2854 int rval = QLA_SUCCESS; 2855 int i; 2856 uint32_t old_count, count; 2857 struct qla_hw_data *ha = vha->hw; 2858 int need_reset = 0; 2859 2860 need_reset = qla82xx_need_reset(ha); 2861 2862 if (need_reset) { 2863 /* We are trying to perform a recovery here. */ 2864 if (ha->flags.isp82xx_fw_hung) 2865 qla82xx_rom_lock_recovery(ha); 2866 } else { 2867 old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 2868 for (i = 0; i < 10; i++) { 2869 msleep(200); 2870 count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 2871 if (count != old_count) { 2872 rval = QLA_SUCCESS; 2873 goto dev_ready; 2874 } 2875 } 2876 qla82xx_rom_lock_recovery(ha); 2877 } 2878 2879 /* set to DEV_INITIALIZING */ 2880 ql_log(ql_log_info, vha, 0x009e, 2881 "HW State: INITIALIZING.\n"); 2882 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING); 2883 2884 qla82xx_idc_unlock(ha); 2885 rval = qla82xx_start_firmware(vha); 2886 qla82xx_idc_lock(ha); 2887 2888 if (rval != QLA_SUCCESS) { 2889 ql_log(ql_log_fatal, vha, 0x00ad, 2890 "HW State: FAILED.\n"); 2891 qla82xx_clear_drv_active(ha); 2892 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED); 2893 return rval; 2894 } 2895 2896 dev_ready: 2897 ql_log(ql_log_info, vha, 0x00ae, 2898 "HW State: READY.\n"); 2899 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY); 2900 2901 return QLA_SUCCESS; 2902 } 2903 2904 /* 2905 * qla82xx_need_qsnt_handler 2906 * Code to start quiescence sequence 2907 * 2908 * Note: 2909 * IDC lock must be held upon entry 2910 * 2911 * Return: void 2912 */ 2913 2914 static void 2915 qla82xx_need_qsnt_handler(scsi_qla_host_t *vha) 2916 { 2917 struct qla_hw_data *ha = vha->hw; 2918 uint32_t dev_state, drv_state, drv_active; 2919 unsigned long reset_timeout; 2920 2921 if (vha->flags.online) { 2922 /*Block any further I/O and wait for pending cmnds to complete*/ 2923 qla2x00_quiesce_io(vha); 2924 } 2925 2926 /* Set the quiescence ready bit */ 2927 qla82xx_set_qsnt_ready(ha); 2928 2929 /*wait for 30 secs for other functions to ack */ 2930 reset_timeout = jiffies + (30 * HZ); 2931 2932 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2933 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2934 /* Its 2 that is written when qsnt is acked, moving one bit */ 2935 drv_active = drv_active << 0x01; 2936 2937 while (drv_state != drv_active) { 2938 2939 if (time_after_eq(jiffies, reset_timeout)) { 2940 /* quiescence timeout, other functions didn't ack 2941 * changing the state to DEV_READY 2942 */ 2943 ql_log(ql_log_info, vha, 0xb023, 2944 "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d " 2945 "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME, 2946 drv_active, drv_state); 2947 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 2948 QLA8XXX_DEV_READY); 2949 ql_log(ql_log_info, vha, 0xb025, 2950 "HW State: DEV_READY.\n"); 2951 qla82xx_idc_unlock(ha); 2952 qla2x00_perform_loop_resync(vha); 2953 qla82xx_idc_lock(ha); 2954 2955 qla82xx_clear_qsnt_ready(vha); 2956 return; 2957 } 2958 2959 qla82xx_idc_unlock(ha); 2960 msleep(1000); 2961 qla82xx_idc_lock(ha); 2962 2963 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2964 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2965 drv_active = drv_active << 0x01; 2966 } 2967 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 2968 /* everyone acked so set the state to DEV_QUIESCENCE */ 2969 if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) { 2970 ql_log(ql_log_info, vha, 0xb026, 2971 "HW State: DEV_QUIESCENT.\n"); 2972 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT); 2973 } 2974 } 2975 2976 /* 2977 * qla82xx_wait_for_state_change 2978 * Wait for device state to change from given current state 2979 * 2980 * Note: 2981 * IDC lock must not be held upon entry 2982 * 2983 * Return: 2984 * Changed device state. 2985 */ 2986 uint32_t 2987 qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state) 2988 { 2989 struct qla_hw_data *ha = vha->hw; 2990 uint32_t dev_state; 2991 2992 do { 2993 msleep(1000); 2994 qla82xx_idc_lock(ha); 2995 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 2996 qla82xx_idc_unlock(ha); 2997 } while (dev_state == curr_state); 2998 2999 return dev_state; 3000 } 3001 3002 void 3003 qla8xxx_dev_failed_handler(scsi_qla_host_t *vha) 3004 { 3005 struct qla_hw_data *ha = vha->hw; 3006 3007 /* Disable the board */ 3008 ql_log(ql_log_fatal, vha, 0x00b8, 3009 "Disabling the board.\n"); 3010 3011 if (IS_QLA82XX(ha)) { 3012 qla82xx_clear_drv_active(ha); 3013 qla82xx_idc_unlock(ha); 3014 } else if (IS_QLA8044(ha)) { 3015 qla8044_clear_drv_active(ha); 3016 qla8044_idc_unlock(ha); 3017 } 3018 3019 /* Set DEV_FAILED flag to disable timer */ 3020 vha->device_flags |= DFLG_DEV_FAILED; 3021 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16); 3022 qla2x00_mark_all_devices_lost(vha, 0); 3023 vha->flags.online = 0; 3024 vha->flags.init_done = 0; 3025 } 3026 3027 /* 3028 * qla82xx_need_reset_handler 3029 * Code to start reset sequence 3030 * 3031 * Note: 3032 * IDC lock must be held upon entry 3033 * 3034 * Return: 3035 * Success : 0 3036 * Failed : 1 3037 */ 3038 static void 3039 qla82xx_need_reset_handler(scsi_qla_host_t *vha) 3040 { 3041 uint32_t dev_state, drv_state, drv_active; 3042 uint32_t active_mask = 0; 3043 unsigned long reset_timeout; 3044 struct qla_hw_data *ha = vha->hw; 3045 struct req_que *req = ha->req_q_map[0]; 3046 3047 if (vha->flags.online) { 3048 qla82xx_idc_unlock(ha); 3049 qla2x00_abort_isp_cleanup(vha); 3050 ha->isp_ops->get_flash_version(vha, req->ring); 3051 ha->isp_ops->nvram_config(vha); 3052 qla82xx_idc_lock(ha); 3053 } 3054 3055 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 3056 if (!ha->flags.nic_core_reset_owner) { 3057 ql_dbg(ql_dbg_p3p, vha, 0xb028, 3058 "reset_acknowledged by 0x%x\n", ha->portnum); 3059 qla82xx_set_rst_ready(ha); 3060 } else { 3061 active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 3062 drv_active &= active_mask; 3063 ql_dbg(ql_dbg_p3p, vha, 0xb029, 3064 "active_mask: 0x%08x\n", active_mask); 3065 } 3066 3067 /* wait for 10 seconds for reset ack from all functions */ 3068 reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ); 3069 3070 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 3071 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 3072 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3073 3074 ql_dbg(ql_dbg_p3p, vha, 0xb02a, 3075 "drv_state: 0x%08x, drv_active: 0x%08x, " 3076 "dev_state: 0x%08x, active_mask: 0x%08x\n", 3077 drv_state, drv_active, dev_state, active_mask); 3078 3079 while (drv_state != drv_active && 3080 dev_state != QLA8XXX_DEV_INITIALIZING) { 3081 if (time_after_eq(jiffies, reset_timeout)) { 3082 ql_log(ql_log_warn, vha, 0x00b5, 3083 "Reset timeout.\n"); 3084 break; 3085 } 3086 qla82xx_idc_unlock(ha); 3087 msleep(1000); 3088 qla82xx_idc_lock(ha); 3089 drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 3090 drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 3091 if (ha->flags.nic_core_reset_owner) 3092 drv_active &= active_mask; 3093 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3094 } 3095 3096 ql_dbg(ql_dbg_p3p, vha, 0xb02b, 3097 "drv_state: 0x%08x, drv_active: 0x%08x, " 3098 "dev_state: 0x%08x, active_mask: 0x%08x\n", 3099 drv_state, drv_active, dev_state, active_mask); 3100 3101 ql_log(ql_log_info, vha, 0x00b6, 3102 "Device state is 0x%x = %s.\n", 3103 dev_state, 3104 dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 3105 3106 /* Force to DEV_COLD unless someone else is starting a reset */ 3107 if (dev_state != QLA8XXX_DEV_INITIALIZING && 3108 dev_state != QLA8XXX_DEV_COLD) { 3109 ql_log(ql_log_info, vha, 0x00b7, 3110 "HW State: COLD/RE-INIT.\n"); 3111 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD); 3112 qla82xx_set_rst_ready(ha); 3113 if (ql2xmdenable) { 3114 if (qla82xx_md_collect(vha)) 3115 ql_log(ql_log_warn, vha, 0xb02c, 3116 "Minidump not collected.\n"); 3117 } else 3118 ql_log(ql_log_warn, vha, 0xb04f, 3119 "Minidump disabled.\n"); 3120 } 3121 } 3122 3123 int 3124 qla82xx_check_md_needed(scsi_qla_host_t *vha) 3125 { 3126 struct qla_hw_data *ha = vha->hw; 3127 uint16_t fw_major_version, fw_minor_version, fw_subminor_version; 3128 int rval = QLA_SUCCESS; 3129 3130 fw_major_version = ha->fw_major_version; 3131 fw_minor_version = ha->fw_minor_version; 3132 fw_subminor_version = ha->fw_subminor_version; 3133 3134 rval = qla2x00_get_fw_version(vha); 3135 if (rval != QLA_SUCCESS) 3136 return rval; 3137 3138 if (ql2xmdenable) { 3139 if (!ha->fw_dumped) { 3140 if ((fw_major_version != ha->fw_major_version || 3141 fw_minor_version != ha->fw_minor_version || 3142 fw_subminor_version != ha->fw_subminor_version) || 3143 (ha->prev_minidump_failed)) { 3144 ql_dbg(ql_dbg_p3p, vha, 0xb02d, 3145 "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n", 3146 fw_major_version, fw_minor_version, 3147 fw_subminor_version, 3148 ha->fw_major_version, 3149 ha->fw_minor_version, 3150 ha->fw_subminor_version, 3151 ha->prev_minidump_failed); 3152 /* Release MiniDump resources */ 3153 qla82xx_md_free(vha); 3154 /* ALlocate MiniDump resources */ 3155 qla82xx_md_prep(vha); 3156 } 3157 } else 3158 ql_log(ql_log_info, vha, 0xb02e, 3159 "Firmware dump available to retrieve\n"); 3160 } 3161 return rval; 3162 } 3163 3164 3165 static int 3166 qla82xx_check_fw_alive(scsi_qla_host_t *vha) 3167 { 3168 uint32_t fw_heartbeat_counter; 3169 int status = 0; 3170 3171 fw_heartbeat_counter = qla82xx_rd_32(vha->hw, 3172 QLA82XX_PEG_ALIVE_COUNTER); 3173 /* all 0xff, assume AER/EEH in progress, ignore */ 3174 if (fw_heartbeat_counter == 0xffffffff) { 3175 ql_dbg(ql_dbg_timer, vha, 0x6003, 3176 "FW heartbeat counter is 0xffffffff, " 3177 "returning status=%d.\n", status); 3178 return status; 3179 } 3180 if (vha->fw_heartbeat_counter == fw_heartbeat_counter) { 3181 vha->seconds_since_last_heartbeat++; 3182 /* FW not alive after 2 seconds */ 3183 if (vha->seconds_since_last_heartbeat == 2) { 3184 vha->seconds_since_last_heartbeat = 0; 3185 status = 1; 3186 } 3187 } else 3188 vha->seconds_since_last_heartbeat = 0; 3189 vha->fw_heartbeat_counter = fw_heartbeat_counter; 3190 if (status) 3191 ql_dbg(ql_dbg_timer, vha, 0x6004, 3192 "Returning status=%d.\n", status); 3193 return status; 3194 } 3195 3196 /* 3197 * qla82xx_device_state_handler 3198 * Main state handler 3199 * 3200 * Note: 3201 * IDC lock must be held upon entry 3202 * 3203 * Return: 3204 * Success : 0 3205 * Failed : 1 3206 */ 3207 int 3208 qla82xx_device_state_handler(scsi_qla_host_t *vha) 3209 { 3210 uint32_t dev_state; 3211 uint32_t old_dev_state; 3212 int rval = QLA_SUCCESS; 3213 unsigned long dev_init_timeout; 3214 struct qla_hw_data *ha = vha->hw; 3215 int loopcount = 0; 3216 3217 qla82xx_idc_lock(ha); 3218 if (!vha->flags.init_done) { 3219 qla82xx_set_drv_active(vha); 3220 qla82xx_set_idc_version(vha); 3221 } 3222 3223 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3224 old_dev_state = dev_state; 3225 ql_log(ql_log_info, vha, 0x009b, 3226 "Device state is 0x%x = %s.\n", 3227 dev_state, 3228 dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 3229 3230 /* wait for 30 seconds for device to go ready */ 3231 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ); 3232 3233 while (1) { 3234 3235 if (time_after_eq(jiffies, dev_init_timeout)) { 3236 ql_log(ql_log_fatal, vha, 0x009c, 3237 "Device init failed.\n"); 3238 rval = QLA_FUNCTION_FAILED; 3239 break; 3240 } 3241 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3242 if (old_dev_state != dev_state) { 3243 loopcount = 0; 3244 old_dev_state = dev_state; 3245 } 3246 if (loopcount < 5) { 3247 ql_log(ql_log_info, vha, 0x009d, 3248 "Device state is 0x%x = %s.\n", 3249 dev_state, 3250 dev_state < MAX_STATES ? qdev_state(dev_state) : 3251 "Unknown"); 3252 } 3253 3254 switch (dev_state) { 3255 case QLA8XXX_DEV_READY: 3256 ha->flags.nic_core_reset_owner = 0; 3257 goto rel_lock; 3258 case QLA8XXX_DEV_COLD: 3259 rval = qla82xx_device_bootstrap(vha); 3260 break; 3261 case QLA8XXX_DEV_INITIALIZING: 3262 qla82xx_idc_unlock(ha); 3263 msleep(1000); 3264 qla82xx_idc_lock(ha); 3265 break; 3266 case QLA8XXX_DEV_NEED_RESET: 3267 if (!ql2xdontresethba) 3268 qla82xx_need_reset_handler(vha); 3269 else { 3270 qla82xx_idc_unlock(ha); 3271 msleep(1000); 3272 qla82xx_idc_lock(ha); 3273 } 3274 dev_init_timeout = jiffies + 3275 (ha->fcoe_dev_init_timeout * HZ); 3276 break; 3277 case QLA8XXX_DEV_NEED_QUIESCENT: 3278 qla82xx_need_qsnt_handler(vha); 3279 /* Reset timeout value after quiescence handler */ 3280 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\ 3281 * HZ); 3282 break; 3283 case QLA8XXX_DEV_QUIESCENT: 3284 /* Owner will exit and other will wait for the state 3285 * to get changed 3286 */ 3287 if (ha->flags.quiesce_owner) 3288 goto rel_lock; 3289 3290 qla82xx_idc_unlock(ha); 3291 msleep(1000); 3292 qla82xx_idc_lock(ha); 3293 3294 /* Reset timeout value after quiescence handler */ 3295 dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\ 3296 * HZ); 3297 break; 3298 case QLA8XXX_DEV_FAILED: 3299 qla8xxx_dev_failed_handler(vha); 3300 rval = QLA_FUNCTION_FAILED; 3301 goto exit; 3302 default: 3303 qla82xx_idc_unlock(ha); 3304 msleep(1000); 3305 qla82xx_idc_lock(ha); 3306 } 3307 loopcount++; 3308 } 3309 rel_lock: 3310 qla82xx_idc_unlock(ha); 3311 exit: 3312 return rval; 3313 } 3314 3315 static int qla82xx_check_temp(scsi_qla_host_t *vha) 3316 { 3317 uint32_t temp, temp_state, temp_val; 3318 struct qla_hw_data *ha = vha->hw; 3319 3320 temp = qla82xx_rd_32(ha, CRB_TEMP_STATE); 3321 temp_state = qla82xx_get_temp_state(temp); 3322 temp_val = qla82xx_get_temp_val(temp); 3323 3324 if (temp_state == QLA82XX_TEMP_PANIC) { 3325 ql_log(ql_log_warn, vha, 0x600e, 3326 "Device temperature %d degrees C exceeds " 3327 " maximum allowed. Hardware has been shut down.\n", 3328 temp_val); 3329 return 1; 3330 } else if (temp_state == QLA82XX_TEMP_WARN) { 3331 ql_log(ql_log_warn, vha, 0x600f, 3332 "Device temperature %d degrees C exceeds " 3333 "operating range. Immediate action needed.\n", 3334 temp_val); 3335 } 3336 return 0; 3337 } 3338 3339 int qla82xx_read_temperature(scsi_qla_host_t *vha) 3340 { 3341 uint32_t temp; 3342 3343 temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE); 3344 return qla82xx_get_temp_val(temp); 3345 } 3346 3347 void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha) 3348 { 3349 struct qla_hw_data *ha = vha->hw; 3350 3351 if (ha->flags.mbox_busy) { 3352 ha->flags.mbox_int = 1; 3353 ha->flags.mbox_busy = 0; 3354 ql_log(ql_log_warn, vha, 0x6010, 3355 "Doing premature completion of mbx command.\n"); 3356 if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags)) 3357 complete(&ha->mbx_intr_comp); 3358 } 3359 } 3360 3361 void qla82xx_watchdog(scsi_qla_host_t *vha) 3362 { 3363 uint32_t dev_state, halt_status; 3364 struct qla_hw_data *ha = vha->hw; 3365 3366 /* don't poll if reset is going on */ 3367 if (!ha->flags.nic_core_reset_hdlr_active) { 3368 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3369 if (qla82xx_check_temp(vha)) { 3370 set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 3371 ha->flags.isp82xx_fw_hung = 1; 3372 qla82xx_clear_pending_mbx(vha); 3373 } else if (dev_state == QLA8XXX_DEV_NEED_RESET && 3374 !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) { 3375 ql_log(ql_log_warn, vha, 0x6001, 3376 "Adapter reset needed.\n"); 3377 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags); 3378 } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT && 3379 !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) { 3380 ql_log(ql_log_warn, vha, 0x6002, 3381 "Quiescent needed.\n"); 3382 set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags); 3383 } else if (dev_state == QLA8XXX_DEV_FAILED && 3384 !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) && 3385 vha->flags.online == 1) { 3386 ql_log(ql_log_warn, vha, 0xb055, 3387 "Adapter state is failed. Offlining.\n"); 3388 set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 3389 ha->flags.isp82xx_fw_hung = 1; 3390 qla82xx_clear_pending_mbx(vha); 3391 } else { 3392 if (qla82xx_check_fw_alive(vha)) { 3393 ql_dbg(ql_dbg_timer, vha, 0x6011, 3394 "disabling pause transmit on port 0 & 1.\n"); 3395 qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98, 3396 CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1); 3397 halt_status = qla82xx_rd_32(ha, 3398 QLA82XX_PEG_HALT_STATUS1); 3399 ql_log(ql_log_info, vha, 0x6005, 3400 "dumping hw/fw registers:.\n " 3401 " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n " 3402 " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n " 3403 " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n " 3404 " PEG_NET_4_PC: 0x%x.\n", halt_status, 3405 qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2), 3406 qla82xx_rd_32(ha, 3407 QLA82XX_CRB_PEG_NET_0 + 0x3c), 3408 qla82xx_rd_32(ha, 3409 QLA82XX_CRB_PEG_NET_1 + 0x3c), 3410 qla82xx_rd_32(ha, 3411 QLA82XX_CRB_PEG_NET_2 + 0x3c), 3412 qla82xx_rd_32(ha, 3413 QLA82XX_CRB_PEG_NET_3 + 0x3c), 3414 qla82xx_rd_32(ha, 3415 QLA82XX_CRB_PEG_NET_4 + 0x3c)); 3416 if (((halt_status & 0x1fffff00) >> 8) == 0x67) 3417 ql_log(ql_log_warn, vha, 0xb052, 3418 "Firmware aborted with " 3419 "error code 0x00006700. Device is " 3420 "being reset.\n"); 3421 if (halt_status & HALT_STATUS_UNRECOVERABLE) { 3422 set_bit(ISP_UNRECOVERABLE, 3423 &vha->dpc_flags); 3424 } else { 3425 ql_log(ql_log_info, vha, 0x6006, 3426 "Detect abort needed.\n"); 3427 set_bit(ISP_ABORT_NEEDED, 3428 &vha->dpc_flags); 3429 } 3430 ha->flags.isp82xx_fw_hung = 1; 3431 ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n"); 3432 qla82xx_clear_pending_mbx(vha); 3433 } 3434 } 3435 } 3436 } 3437 3438 int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr) 3439 { 3440 int rval = -1; 3441 struct qla_hw_data *ha = vha->hw; 3442 3443 if (IS_QLA82XX(ha)) 3444 rval = qla82xx_device_state_handler(vha); 3445 else if (IS_QLA8044(ha)) { 3446 qla8044_idc_lock(ha); 3447 /* Decide the reset ownership */ 3448 qla83xx_reset_ownership(vha); 3449 qla8044_idc_unlock(ha); 3450 rval = qla8044_device_state_handler(vha); 3451 } 3452 return rval; 3453 } 3454 3455 void 3456 qla82xx_set_reset_owner(scsi_qla_host_t *vha) 3457 { 3458 struct qla_hw_data *ha = vha->hw; 3459 uint32_t dev_state = 0; 3460 3461 if (IS_QLA82XX(ha)) 3462 dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3463 else if (IS_QLA8044(ha)) 3464 dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX); 3465 3466 if (dev_state == QLA8XXX_DEV_READY) { 3467 ql_log(ql_log_info, vha, 0xb02f, 3468 "HW State: NEED RESET\n"); 3469 if (IS_QLA82XX(ha)) { 3470 qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 3471 QLA8XXX_DEV_NEED_RESET); 3472 ha->flags.nic_core_reset_owner = 1; 3473 ql_dbg(ql_dbg_p3p, vha, 0xb030, 3474 "reset_owner is 0x%x\n", ha->portnum); 3475 } else if (IS_QLA8044(ha)) 3476 qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, 3477 QLA8XXX_DEV_NEED_RESET); 3478 } else 3479 ql_log(ql_log_info, vha, 0xb031, 3480 "Device state is 0x%x = %s.\n", 3481 dev_state, 3482 dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 3483 } 3484 3485 /* 3486 * qla82xx_abort_isp 3487 * Resets ISP and aborts all outstanding commands. 3488 * 3489 * Input: 3490 * ha = adapter block pointer. 3491 * 3492 * Returns: 3493 * 0 = success 3494 */ 3495 int 3496 qla82xx_abort_isp(scsi_qla_host_t *vha) 3497 { 3498 int rval = -1; 3499 struct qla_hw_data *ha = vha->hw; 3500 3501 if (vha->device_flags & DFLG_DEV_FAILED) { 3502 ql_log(ql_log_warn, vha, 0x8024, 3503 "Device in failed state, exiting.\n"); 3504 return QLA_SUCCESS; 3505 } 3506 ha->flags.nic_core_reset_hdlr_active = 1; 3507 3508 qla82xx_idc_lock(ha); 3509 qla82xx_set_reset_owner(vha); 3510 qla82xx_idc_unlock(ha); 3511 3512 if (IS_QLA82XX(ha)) 3513 rval = qla82xx_device_state_handler(vha); 3514 else if (IS_QLA8044(ha)) { 3515 qla8044_idc_lock(ha); 3516 /* Decide the reset ownership */ 3517 qla83xx_reset_ownership(vha); 3518 qla8044_idc_unlock(ha); 3519 rval = qla8044_device_state_handler(vha); 3520 } 3521 3522 qla82xx_idc_lock(ha); 3523 qla82xx_clear_rst_ready(ha); 3524 qla82xx_idc_unlock(ha); 3525 3526 if (rval == QLA_SUCCESS) { 3527 ha->flags.isp82xx_fw_hung = 0; 3528 ha->flags.nic_core_reset_hdlr_active = 0; 3529 qla82xx_restart_isp(vha); 3530 } 3531 3532 if (rval) { 3533 vha->flags.online = 1; 3534 if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) { 3535 if (ha->isp_abort_cnt == 0) { 3536 ql_log(ql_log_warn, vha, 0x8027, 3537 "ISP error recover failed - board " 3538 "disabled.\n"); 3539 /* 3540 * The next call disables the board 3541 * completely. 3542 */ 3543 ha->isp_ops->reset_adapter(vha); 3544 vha->flags.online = 0; 3545 clear_bit(ISP_ABORT_RETRY, 3546 &vha->dpc_flags); 3547 rval = QLA_SUCCESS; 3548 } else { /* schedule another ISP abort */ 3549 ha->isp_abort_cnt--; 3550 ql_log(ql_log_warn, vha, 0x8036, 3551 "ISP abort - retry remaining %d.\n", 3552 ha->isp_abort_cnt); 3553 rval = QLA_FUNCTION_FAILED; 3554 } 3555 } else { 3556 ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT; 3557 ql_dbg(ql_dbg_taskm, vha, 0x8029, 3558 "ISP error recovery - retrying (%d) more times.\n", 3559 ha->isp_abort_cnt); 3560 set_bit(ISP_ABORT_RETRY, &vha->dpc_flags); 3561 rval = QLA_FUNCTION_FAILED; 3562 } 3563 } 3564 return rval; 3565 } 3566 3567 /* 3568 * qla82xx_fcoe_ctx_reset 3569 * Perform a quick reset and aborts all outstanding commands. 3570 * This will only perform an FCoE context reset and avoids a full blown 3571 * chip reset. 3572 * 3573 * Input: 3574 * ha = adapter block pointer. 3575 * is_reset_path = flag for identifying the reset path. 3576 * 3577 * Returns: 3578 * 0 = success 3579 */ 3580 int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha) 3581 { 3582 int rval = QLA_FUNCTION_FAILED; 3583 3584 if (vha->flags.online) { 3585 /* Abort all outstanding commands, so as to be requeued later */ 3586 qla2x00_abort_isp_cleanup(vha); 3587 } 3588 3589 /* Stop currently executing firmware. 3590 * This will destroy existing FCoE context at the F/W end. 3591 */ 3592 qla2x00_try_to_stop_firmware(vha); 3593 3594 /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */ 3595 rval = qla82xx_restart_isp(vha); 3596 3597 return rval; 3598 } 3599 3600 /* 3601 * qla2x00_wait_for_fcoe_ctx_reset 3602 * Wait till the FCoE context is reset. 3603 * 3604 * Note: 3605 * Does context switching here. 3606 * Release SPIN_LOCK (if any) before calling this routine. 3607 * 3608 * Return: 3609 * Success (fcoe_ctx reset is done) : 0 3610 * Failed (fcoe_ctx reset not completed within max loop timout ) : 1 3611 */ 3612 int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha) 3613 { 3614 int status = QLA_FUNCTION_FAILED; 3615 unsigned long wait_reset; 3616 3617 wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ); 3618 while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) || 3619 test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 3620 && time_before(jiffies, wait_reset)) { 3621 3622 set_current_state(TASK_UNINTERRUPTIBLE); 3623 schedule_timeout(HZ); 3624 3625 if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) && 3626 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) { 3627 status = QLA_SUCCESS; 3628 break; 3629 } 3630 } 3631 ql_dbg(ql_dbg_p3p, vha, 0xb027, 3632 "%s: status=%d.\n", __func__, status); 3633 3634 return status; 3635 } 3636 3637 void 3638 qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha) 3639 { 3640 int i, fw_state = 0; 3641 unsigned long flags; 3642 struct qla_hw_data *ha = vha->hw; 3643 3644 /* Check if 82XX firmware is alive or not 3645 * We may have arrived here from NEED_RESET 3646 * detection only 3647 */ 3648 if (!ha->flags.isp82xx_fw_hung) { 3649 for (i = 0; i < 2; i++) { 3650 msleep(1000); 3651 if (IS_QLA82XX(ha)) 3652 fw_state = qla82xx_check_fw_alive(vha); 3653 else if (IS_QLA8044(ha)) 3654 fw_state = qla8044_check_fw_alive(vha); 3655 if (fw_state) { 3656 ha->flags.isp82xx_fw_hung = 1; 3657 qla82xx_clear_pending_mbx(vha); 3658 break; 3659 } 3660 } 3661 } 3662 ql_dbg(ql_dbg_init, vha, 0x00b0, 3663 "Entered %s fw_hung=%d.\n", 3664 __func__, ha->flags.isp82xx_fw_hung); 3665 3666 /* Abort all commands gracefully if fw NOT hung */ 3667 if (!ha->flags.isp82xx_fw_hung) { 3668 int cnt, que; 3669 srb_t *sp; 3670 struct req_que *req; 3671 3672 spin_lock_irqsave(&ha->hardware_lock, flags); 3673 for (que = 0; que < ha->max_req_queues; que++) { 3674 req = ha->req_q_map[que]; 3675 if (!req) 3676 continue; 3677 for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) { 3678 sp = req->outstanding_cmds[cnt]; 3679 if (sp) { 3680 if ((!sp->u.scmd.ctx || 3681 (sp->flags & 3682 SRB_FCP_CMND_DMA_VALID)) && 3683 !ha->flags.isp82xx_fw_hung) { 3684 spin_unlock_irqrestore( 3685 &ha->hardware_lock, flags); 3686 if (ha->isp_ops->abort_command(sp)) { 3687 ql_log(ql_log_info, vha, 3688 0x00b1, 3689 "mbx abort failed.\n"); 3690 } else { 3691 ql_log(ql_log_info, vha, 3692 0x00b2, 3693 "mbx abort success.\n"); 3694 } 3695 spin_lock_irqsave(&ha->hardware_lock, flags); 3696 } 3697 } 3698 } 3699 } 3700 spin_unlock_irqrestore(&ha->hardware_lock, flags); 3701 3702 /* Wait for pending cmds (physical and virtual) to complete */ 3703 if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0, 3704 WAIT_HOST) == QLA_SUCCESS) { 3705 ql_dbg(ql_dbg_init, vha, 0x00b3, 3706 "Done wait for " 3707 "pending commands.\n"); 3708 } 3709 } 3710 } 3711 3712 /* Minidump related functions */ 3713 static int 3714 qla82xx_minidump_process_control(scsi_qla_host_t *vha, 3715 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3716 { 3717 struct qla_hw_data *ha = vha->hw; 3718 struct qla82xx_md_entry_crb *crb_entry; 3719 uint32_t read_value, opcode, poll_time; 3720 uint32_t addr, index, crb_addr; 3721 unsigned long wtime; 3722 struct qla82xx_md_template_hdr *tmplt_hdr; 3723 uint32_t rval = QLA_SUCCESS; 3724 int i; 3725 3726 tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 3727 crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr; 3728 crb_addr = crb_entry->addr; 3729 3730 for (i = 0; i < crb_entry->op_count; i++) { 3731 opcode = crb_entry->crb_ctrl.opcode; 3732 if (opcode & QLA82XX_DBG_OPCODE_WR) { 3733 qla82xx_md_rw_32(ha, crb_addr, 3734 crb_entry->value_1, 1); 3735 opcode &= ~QLA82XX_DBG_OPCODE_WR; 3736 } 3737 3738 if (opcode & QLA82XX_DBG_OPCODE_RW) { 3739 read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 3740 qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 3741 opcode &= ~QLA82XX_DBG_OPCODE_RW; 3742 } 3743 3744 if (opcode & QLA82XX_DBG_OPCODE_AND) { 3745 read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 3746 read_value &= crb_entry->value_2; 3747 opcode &= ~QLA82XX_DBG_OPCODE_AND; 3748 if (opcode & QLA82XX_DBG_OPCODE_OR) { 3749 read_value |= crb_entry->value_3; 3750 opcode &= ~QLA82XX_DBG_OPCODE_OR; 3751 } 3752 qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 3753 } 3754 3755 if (opcode & QLA82XX_DBG_OPCODE_OR) { 3756 read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 3757 read_value |= crb_entry->value_3; 3758 qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 3759 opcode &= ~QLA82XX_DBG_OPCODE_OR; 3760 } 3761 3762 if (opcode & QLA82XX_DBG_OPCODE_POLL) { 3763 poll_time = crb_entry->crb_strd.poll_timeout; 3764 wtime = jiffies + poll_time; 3765 read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 3766 3767 do { 3768 if ((read_value & crb_entry->value_2) 3769 == crb_entry->value_1) 3770 break; 3771 else if (time_after_eq(jiffies, wtime)) { 3772 /* capturing dump failed */ 3773 rval = QLA_FUNCTION_FAILED; 3774 break; 3775 } else 3776 read_value = qla82xx_md_rw_32(ha, 3777 crb_addr, 0, 0); 3778 } while (1); 3779 opcode &= ~QLA82XX_DBG_OPCODE_POLL; 3780 } 3781 3782 if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) { 3783 if (crb_entry->crb_strd.state_index_a) { 3784 index = crb_entry->crb_strd.state_index_a; 3785 addr = tmplt_hdr->saved_state_array[index]; 3786 } else 3787 addr = crb_addr; 3788 3789 read_value = qla82xx_md_rw_32(ha, addr, 0, 0); 3790 index = crb_entry->crb_ctrl.state_index_v; 3791 tmplt_hdr->saved_state_array[index] = read_value; 3792 opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE; 3793 } 3794 3795 if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) { 3796 if (crb_entry->crb_strd.state_index_a) { 3797 index = crb_entry->crb_strd.state_index_a; 3798 addr = tmplt_hdr->saved_state_array[index]; 3799 } else 3800 addr = crb_addr; 3801 3802 if (crb_entry->crb_ctrl.state_index_v) { 3803 index = crb_entry->crb_ctrl.state_index_v; 3804 read_value = 3805 tmplt_hdr->saved_state_array[index]; 3806 } else 3807 read_value = crb_entry->value_1; 3808 3809 qla82xx_md_rw_32(ha, addr, read_value, 1); 3810 opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE; 3811 } 3812 3813 if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) { 3814 index = crb_entry->crb_ctrl.state_index_v; 3815 read_value = tmplt_hdr->saved_state_array[index]; 3816 read_value <<= crb_entry->crb_ctrl.shl; 3817 read_value >>= crb_entry->crb_ctrl.shr; 3818 if (crb_entry->value_2) 3819 read_value &= crb_entry->value_2; 3820 read_value |= crb_entry->value_3; 3821 read_value += crb_entry->value_1; 3822 tmplt_hdr->saved_state_array[index] = read_value; 3823 opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE; 3824 } 3825 crb_addr += crb_entry->crb_strd.addr_stride; 3826 } 3827 return rval; 3828 } 3829 3830 static void 3831 qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha, 3832 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3833 { 3834 struct qla_hw_data *ha = vha->hw; 3835 uint32_t r_addr, r_stride, loop_cnt, i, r_value; 3836 struct qla82xx_md_entry_rdocm *ocm_hdr; 3837 uint32_t *data_ptr = *d_ptr; 3838 3839 ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr; 3840 r_addr = ocm_hdr->read_addr; 3841 r_stride = ocm_hdr->read_addr_stride; 3842 loop_cnt = ocm_hdr->op_count; 3843 3844 for (i = 0; i < loop_cnt; i++) { 3845 r_value = RD_REG_DWORD(r_addr + ha->nx_pcibase); 3846 *data_ptr++ = cpu_to_le32(r_value); 3847 r_addr += r_stride; 3848 } 3849 *d_ptr = data_ptr; 3850 } 3851 3852 static void 3853 qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha, 3854 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3855 { 3856 struct qla_hw_data *ha = vha->hw; 3857 uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value; 3858 struct qla82xx_md_entry_mux *mux_hdr; 3859 uint32_t *data_ptr = *d_ptr; 3860 3861 mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr; 3862 r_addr = mux_hdr->read_addr; 3863 s_addr = mux_hdr->select_addr; 3864 s_stride = mux_hdr->select_value_stride; 3865 s_value = mux_hdr->select_value; 3866 loop_cnt = mux_hdr->op_count; 3867 3868 for (i = 0; i < loop_cnt; i++) { 3869 qla82xx_md_rw_32(ha, s_addr, s_value, 1); 3870 r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 3871 *data_ptr++ = cpu_to_le32(s_value); 3872 *data_ptr++ = cpu_to_le32(r_value); 3873 s_value += s_stride; 3874 } 3875 *d_ptr = data_ptr; 3876 } 3877 3878 static void 3879 qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha, 3880 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3881 { 3882 struct qla_hw_data *ha = vha->hw; 3883 uint32_t r_addr, r_stride, loop_cnt, i, r_value; 3884 struct qla82xx_md_entry_crb *crb_hdr; 3885 uint32_t *data_ptr = *d_ptr; 3886 3887 crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr; 3888 r_addr = crb_hdr->addr; 3889 r_stride = crb_hdr->crb_strd.addr_stride; 3890 loop_cnt = crb_hdr->op_count; 3891 3892 for (i = 0; i < loop_cnt; i++) { 3893 r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 3894 *data_ptr++ = cpu_to_le32(r_addr); 3895 *data_ptr++ = cpu_to_le32(r_value); 3896 r_addr += r_stride; 3897 } 3898 *d_ptr = data_ptr; 3899 } 3900 3901 static int 3902 qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha, 3903 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3904 { 3905 struct qla_hw_data *ha = vha->hw; 3906 uint32_t addr, r_addr, c_addr, t_r_addr; 3907 uint32_t i, k, loop_count, t_value, r_cnt, r_value; 3908 unsigned long p_wait, w_time, p_mask; 3909 uint32_t c_value_w, c_value_r; 3910 struct qla82xx_md_entry_cache *cache_hdr; 3911 int rval = QLA_FUNCTION_FAILED; 3912 uint32_t *data_ptr = *d_ptr; 3913 3914 cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 3915 loop_count = cache_hdr->op_count; 3916 r_addr = cache_hdr->read_addr; 3917 c_addr = cache_hdr->control_addr; 3918 c_value_w = cache_hdr->cache_ctrl.write_value; 3919 3920 t_r_addr = cache_hdr->tag_reg_addr; 3921 t_value = cache_hdr->addr_ctrl.init_tag_value; 3922 r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 3923 p_wait = cache_hdr->cache_ctrl.poll_wait; 3924 p_mask = cache_hdr->cache_ctrl.poll_mask; 3925 3926 for (i = 0; i < loop_count; i++) { 3927 qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 3928 if (c_value_w) 3929 qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 3930 3931 if (p_mask) { 3932 w_time = jiffies + p_wait; 3933 do { 3934 c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0); 3935 if ((c_value_r & p_mask) == 0) 3936 break; 3937 else if (time_after_eq(jiffies, w_time)) { 3938 /* capturing dump failed */ 3939 ql_dbg(ql_dbg_p3p, vha, 0xb032, 3940 "c_value_r: 0x%x, poll_mask: 0x%lx, " 3941 "w_time: 0x%lx\n", 3942 c_value_r, p_mask, w_time); 3943 return rval; 3944 } 3945 } while (1); 3946 } 3947 3948 addr = r_addr; 3949 for (k = 0; k < r_cnt; k++) { 3950 r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 3951 *data_ptr++ = cpu_to_le32(r_value); 3952 addr += cache_hdr->read_ctrl.read_addr_stride; 3953 } 3954 t_value += cache_hdr->addr_ctrl.tag_value_stride; 3955 } 3956 *d_ptr = data_ptr; 3957 return QLA_SUCCESS; 3958 } 3959 3960 static void 3961 qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha, 3962 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3963 { 3964 struct qla_hw_data *ha = vha->hw; 3965 uint32_t addr, r_addr, c_addr, t_r_addr; 3966 uint32_t i, k, loop_count, t_value, r_cnt, r_value; 3967 uint32_t c_value_w; 3968 struct qla82xx_md_entry_cache *cache_hdr; 3969 uint32_t *data_ptr = *d_ptr; 3970 3971 cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 3972 loop_count = cache_hdr->op_count; 3973 r_addr = cache_hdr->read_addr; 3974 c_addr = cache_hdr->control_addr; 3975 c_value_w = cache_hdr->cache_ctrl.write_value; 3976 3977 t_r_addr = cache_hdr->tag_reg_addr; 3978 t_value = cache_hdr->addr_ctrl.init_tag_value; 3979 r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 3980 3981 for (i = 0; i < loop_count; i++) { 3982 qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 3983 qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 3984 addr = r_addr; 3985 for (k = 0; k < r_cnt; k++) { 3986 r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 3987 *data_ptr++ = cpu_to_le32(r_value); 3988 addr += cache_hdr->read_ctrl.read_addr_stride; 3989 } 3990 t_value += cache_hdr->addr_ctrl.tag_value_stride; 3991 } 3992 *d_ptr = data_ptr; 3993 } 3994 3995 static void 3996 qla82xx_minidump_process_queue(scsi_qla_host_t *vha, 3997 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 3998 { 3999 struct qla_hw_data *ha = vha->hw; 4000 uint32_t s_addr, r_addr; 4001 uint32_t r_stride, r_value, r_cnt, qid = 0; 4002 uint32_t i, k, loop_cnt; 4003 struct qla82xx_md_entry_queue *q_hdr; 4004 uint32_t *data_ptr = *d_ptr; 4005 4006 q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr; 4007 s_addr = q_hdr->select_addr; 4008 r_cnt = q_hdr->rd_strd.read_addr_cnt; 4009 r_stride = q_hdr->rd_strd.read_addr_stride; 4010 loop_cnt = q_hdr->op_count; 4011 4012 for (i = 0; i < loop_cnt; i++) { 4013 qla82xx_md_rw_32(ha, s_addr, qid, 1); 4014 r_addr = q_hdr->read_addr; 4015 for (k = 0; k < r_cnt; k++) { 4016 r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 4017 *data_ptr++ = cpu_to_le32(r_value); 4018 r_addr += r_stride; 4019 } 4020 qid += q_hdr->q_strd.queue_id_stride; 4021 } 4022 *d_ptr = data_ptr; 4023 } 4024 4025 static void 4026 qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha, 4027 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 4028 { 4029 struct qla_hw_data *ha = vha->hw; 4030 uint32_t r_addr, r_value; 4031 uint32_t i, loop_cnt; 4032 struct qla82xx_md_entry_rdrom *rom_hdr; 4033 uint32_t *data_ptr = *d_ptr; 4034 4035 rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr; 4036 r_addr = rom_hdr->read_addr; 4037 loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t); 4038 4039 for (i = 0; i < loop_cnt; i++) { 4040 qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, 4041 (r_addr & 0xFFFF0000), 1); 4042 r_value = qla82xx_md_rw_32(ha, 4043 MD_DIRECT_ROM_READ_BASE + 4044 (r_addr & 0x0000FFFF), 0, 0); 4045 *data_ptr++ = cpu_to_le32(r_value); 4046 r_addr += sizeof(uint32_t); 4047 } 4048 *d_ptr = data_ptr; 4049 } 4050 4051 static int 4052 qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha, 4053 qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 4054 { 4055 struct qla_hw_data *ha = vha->hw; 4056 uint32_t r_addr, r_value, r_data; 4057 uint32_t i, j, loop_cnt; 4058 struct qla82xx_md_entry_rdmem *m_hdr; 4059 unsigned long flags; 4060 int rval = QLA_FUNCTION_FAILED; 4061 uint32_t *data_ptr = *d_ptr; 4062 4063 m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr; 4064 r_addr = m_hdr->read_addr; 4065 loop_cnt = m_hdr->read_data_size/16; 4066 4067 if (r_addr & 0xf) { 4068 ql_log(ql_log_warn, vha, 0xb033, 4069 "Read addr 0x%x not 16 bytes aligned\n", r_addr); 4070 return rval; 4071 } 4072 4073 if (m_hdr->read_data_size % 16) { 4074 ql_log(ql_log_warn, vha, 0xb034, 4075 "Read data[0x%x] not multiple of 16 bytes\n", 4076 m_hdr->read_data_size); 4077 return rval; 4078 } 4079 4080 ql_dbg(ql_dbg_p3p, vha, 0xb035, 4081 "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n", 4082 __func__, r_addr, m_hdr->read_data_size, loop_cnt); 4083 4084 write_lock_irqsave(&ha->hw_lock, flags); 4085 for (i = 0; i < loop_cnt; i++) { 4086 qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1); 4087 r_value = 0; 4088 qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1); 4089 r_value = MIU_TA_CTL_ENABLE; 4090 qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 4091 r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 4092 qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 4093 4094 for (j = 0; j < MAX_CTL_CHECK; j++) { 4095 r_value = qla82xx_md_rw_32(ha, 4096 MD_MIU_TEST_AGT_CTRL, 0, 0); 4097 if ((r_value & MIU_TA_CTL_BUSY) == 0) 4098 break; 4099 } 4100 4101 if (j >= MAX_CTL_CHECK) { 4102 printk_ratelimited(KERN_ERR 4103 "failed to read through agent\n"); 4104 write_unlock_irqrestore(&ha->hw_lock, flags); 4105 return rval; 4106 } 4107 4108 for (j = 0; j < 4; j++) { 4109 r_data = qla82xx_md_rw_32(ha, 4110 MD_MIU_TEST_AGT_RDDATA[j], 0, 0); 4111 *data_ptr++ = cpu_to_le32(r_data); 4112 } 4113 r_addr += 16; 4114 } 4115 write_unlock_irqrestore(&ha->hw_lock, flags); 4116 *d_ptr = data_ptr; 4117 return QLA_SUCCESS; 4118 } 4119 4120 int 4121 qla82xx_validate_template_chksum(scsi_qla_host_t *vha) 4122 { 4123 struct qla_hw_data *ha = vha->hw; 4124 uint64_t chksum = 0; 4125 uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr; 4126 int count = ha->md_template_size/sizeof(uint32_t); 4127 4128 while (count-- > 0) 4129 chksum += *d_ptr++; 4130 while (chksum >> 32) 4131 chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32); 4132 return ~chksum; 4133 } 4134 4135 static void 4136 qla82xx_mark_entry_skipped(scsi_qla_host_t *vha, 4137 qla82xx_md_entry_hdr_t *entry_hdr, int index) 4138 { 4139 entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG; 4140 ql_dbg(ql_dbg_p3p, vha, 0xb036, 4141 "Skipping entry[%d]: " 4142 "ETYPE[0x%x]-ELEVEL[0x%x]\n", 4143 index, entry_hdr->entry_type, 4144 entry_hdr->d_ctrl.entry_capture_mask); 4145 } 4146 4147 int 4148 qla82xx_md_collect(scsi_qla_host_t *vha) 4149 { 4150 struct qla_hw_data *ha = vha->hw; 4151 int no_entry_hdr = 0; 4152 qla82xx_md_entry_hdr_t *entry_hdr; 4153 struct qla82xx_md_template_hdr *tmplt_hdr; 4154 uint32_t *data_ptr; 4155 uint32_t total_data_size = 0, f_capture_mask, data_collected = 0; 4156 int i = 0, rval = QLA_FUNCTION_FAILED; 4157 4158 tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 4159 data_ptr = (uint32_t *)ha->md_dump; 4160 4161 if (ha->fw_dumped) { 4162 ql_log(ql_log_warn, vha, 0xb037, 4163 "Firmware has been previously dumped (%p) " 4164 "-- ignoring request.\n", ha->fw_dump); 4165 goto md_failed; 4166 } 4167 4168 ha->fw_dumped = 0; 4169 4170 if (!ha->md_tmplt_hdr || !ha->md_dump) { 4171 ql_log(ql_log_warn, vha, 0xb038, 4172 "Memory not allocated for minidump capture\n"); 4173 goto md_failed; 4174 } 4175 4176 if (ha->flags.isp82xx_no_md_cap) { 4177 ql_log(ql_log_warn, vha, 0xb054, 4178 "Forced reset from application, " 4179 "ignore minidump capture\n"); 4180 ha->flags.isp82xx_no_md_cap = 0; 4181 goto md_failed; 4182 } 4183 4184 if (qla82xx_validate_template_chksum(vha)) { 4185 ql_log(ql_log_info, vha, 0xb039, 4186 "Template checksum validation error\n"); 4187 goto md_failed; 4188 } 4189 4190 no_entry_hdr = tmplt_hdr->num_of_entries; 4191 ql_dbg(ql_dbg_p3p, vha, 0xb03a, 4192 "No of entry headers in Template: 0x%x\n", no_entry_hdr); 4193 4194 ql_dbg(ql_dbg_p3p, vha, 0xb03b, 4195 "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level); 4196 4197 f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF; 4198 4199 /* Validate whether required debug level is set */ 4200 if ((f_capture_mask & 0x3) != 0x3) { 4201 ql_log(ql_log_warn, vha, 0xb03c, 4202 "Minimum required capture mask[0x%x] level not set\n", 4203 f_capture_mask); 4204 goto md_failed; 4205 } 4206 tmplt_hdr->driver_capture_mask = ql2xmdcapmask; 4207 4208 tmplt_hdr->driver_info[0] = vha->host_no; 4209 tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) | 4210 (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) | 4211 QLA_DRIVER_BETA_VER; 4212 4213 total_data_size = ha->md_dump_size; 4214 4215 ql_dbg(ql_dbg_p3p, vha, 0xb03d, 4216 "Total minidump data_size 0x%x to be captured\n", total_data_size); 4217 4218 /* Check whether template obtained is valid */ 4219 if (tmplt_hdr->entry_type != QLA82XX_TLHDR) { 4220 ql_log(ql_log_warn, vha, 0xb04e, 4221 "Bad template header entry type: 0x%x obtained\n", 4222 tmplt_hdr->entry_type); 4223 goto md_failed; 4224 } 4225 4226 entry_hdr = (qla82xx_md_entry_hdr_t *) \ 4227 (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset); 4228 4229 /* Walk through the entry headers */ 4230 for (i = 0; i < no_entry_hdr; i++) { 4231 4232 if (data_collected > total_data_size) { 4233 ql_log(ql_log_warn, vha, 0xb03e, 4234 "More MiniDump data collected: [0x%x]\n", 4235 data_collected); 4236 goto md_failed; 4237 } 4238 4239 if (!(entry_hdr->d_ctrl.entry_capture_mask & 4240 ql2xmdcapmask)) { 4241 entry_hdr->d_ctrl.driver_flags |= 4242 QLA82XX_DBG_SKIPPED_FLAG; 4243 ql_dbg(ql_dbg_p3p, vha, 0xb03f, 4244 "Skipping entry[%d]: " 4245 "ETYPE[0x%x]-ELEVEL[0x%x]\n", 4246 i, entry_hdr->entry_type, 4247 entry_hdr->d_ctrl.entry_capture_mask); 4248 goto skip_nxt_entry; 4249 } 4250 4251 ql_dbg(ql_dbg_p3p, vha, 0xb040, 4252 "[%s]: data ptr[%d]: %p, entry_hdr: %p\n" 4253 "entry_type: 0x%x, capture_mask: 0x%x\n", 4254 __func__, i, data_ptr, entry_hdr, 4255 entry_hdr->entry_type, 4256 entry_hdr->d_ctrl.entry_capture_mask); 4257 4258 ql_dbg(ql_dbg_p3p, vha, 0xb041, 4259 "Data collected: [0x%x], Dump size left:[0x%x]\n", 4260 data_collected, (ha->md_dump_size - data_collected)); 4261 4262 /* Decode the entry type and take 4263 * required action to capture debug data */ 4264 switch (entry_hdr->entry_type) { 4265 case QLA82XX_RDEND: 4266 qla82xx_mark_entry_skipped(vha, entry_hdr, i); 4267 break; 4268 case QLA82XX_CNTRL: 4269 rval = qla82xx_minidump_process_control(vha, 4270 entry_hdr, &data_ptr); 4271 if (rval != QLA_SUCCESS) { 4272 qla82xx_mark_entry_skipped(vha, entry_hdr, i); 4273 goto md_failed; 4274 } 4275 break; 4276 case QLA82XX_RDCRB: 4277 qla82xx_minidump_process_rdcrb(vha, 4278 entry_hdr, &data_ptr); 4279 break; 4280 case QLA82XX_RDMEM: 4281 rval = qla82xx_minidump_process_rdmem(vha, 4282 entry_hdr, &data_ptr); 4283 if (rval != QLA_SUCCESS) { 4284 qla82xx_mark_entry_skipped(vha, entry_hdr, i); 4285 goto md_failed; 4286 } 4287 break; 4288 case QLA82XX_BOARD: 4289 case QLA82XX_RDROM: 4290 qla82xx_minidump_process_rdrom(vha, 4291 entry_hdr, &data_ptr); 4292 break; 4293 case QLA82XX_L2DTG: 4294 case QLA82XX_L2ITG: 4295 case QLA82XX_L2DAT: 4296 case QLA82XX_L2INS: 4297 rval = qla82xx_minidump_process_l2tag(vha, 4298 entry_hdr, &data_ptr); 4299 if (rval != QLA_SUCCESS) { 4300 qla82xx_mark_entry_skipped(vha, entry_hdr, i); 4301 goto md_failed; 4302 } 4303 break; 4304 case QLA82XX_L1DAT: 4305 case QLA82XX_L1INS: 4306 qla82xx_minidump_process_l1cache(vha, 4307 entry_hdr, &data_ptr); 4308 break; 4309 case QLA82XX_RDOCM: 4310 qla82xx_minidump_process_rdocm(vha, 4311 entry_hdr, &data_ptr); 4312 break; 4313 case QLA82XX_RDMUX: 4314 qla82xx_minidump_process_rdmux(vha, 4315 entry_hdr, &data_ptr); 4316 break; 4317 case QLA82XX_QUEUE: 4318 qla82xx_minidump_process_queue(vha, 4319 entry_hdr, &data_ptr); 4320 break; 4321 case QLA82XX_RDNOP: 4322 default: 4323 qla82xx_mark_entry_skipped(vha, entry_hdr, i); 4324 break; 4325 } 4326 4327 ql_dbg(ql_dbg_p3p, vha, 0xb042, 4328 "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr); 4329 4330 data_collected = (uint8_t *)data_ptr - 4331 (uint8_t *)ha->md_dump; 4332 skip_nxt_entry: 4333 entry_hdr = (qla82xx_md_entry_hdr_t *) \ 4334 (((uint8_t *)entry_hdr) + entry_hdr->entry_size); 4335 } 4336 4337 if (data_collected != total_data_size) { 4338 ql_dbg(ql_dbg_p3p, vha, 0xb043, 4339 "MiniDump data mismatch: Data collected: [0x%x]," 4340 "total_data_size:[0x%x]\n", 4341 data_collected, total_data_size); 4342 goto md_failed; 4343 } 4344 4345 ql_log(ql_log_info, vha, 0xb044, 4346 "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n", 4347 vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump); 4348 ha->fw_dumped = 1; 4349 qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP); 4350 4351 md_failed: 4352 return rval; 4353 } 4354 4355 int 4356 qla82xx_md_alloc(scsi_qla_host_t *vha) 4357 { 4358 struct qla_hw_data *ha = vha->hw; 4359 int i, k; 4360 struct qla82xx_md_template_hdr *tmplt_hdr; 4361 4362 tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 4363 4364 if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) { 4365 ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF; 4366 ql_log(ql_log_info, vha, 0xb045, 4367 "Forcing driver capture mask to firmware default capture mask: 0x%x.\n", 4368 ql2xmdcapmask); 4369 } 4370 4371 for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) { 4372 if (i & ql2xmdcapmask) 4373 ha->md_dump_size += tmplt_hdr->capture_size_array[k]; 4374 } 4375 4376 if (ha->md_dump) { 4377 ql_log(ql_log_warn, vha, 0xb046, 4378 "Firmware dump previously allocated.\n"); 4379 return 1; 4380 } 4381 4382 ha->md_dump = vmalloc(ha->md_dump_size); 4383 if (ha->md_dump == NULL) { 4384 ql_log(ql_log_warn, vha, 0xb047, 4385 "Unable to allocate memory for Minidump size " 4386 "(0x%x).\n", ha->md_dump_size); 4387 return 1; 4388 } 4389 return 0; 4390 } 4391 4392 void 4393 qla82xx_md_free(scsi_qla_host_t *vha) 4394 { 4395 struct qla_hw_data *ha = vha->hw; 4396 4397 /* Release the template header allocated */ 4398 if (ha->md_tmplt_hdr) { 4399 ql_log(ql_log_info, vha, 0xb048, 4400 "Free MiniDump template: %p, size (%d KB)\n", 4401 ha->md_tmplt_hdr, ha->md_template_size / 1024); 4402 dma_free_coherent(&ha->pdev->dev, ha->md_template_size, 4403 ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 4404 ha->md_tmplt_hdr = NULL; 4405 } 4406 4407 /* Release the template data buffer allocated */ 4408 if (ha->md_dump) { 4409 ql_log(ql_log_info, vha, 0xb049, 4410 "Free MiniDump memory: %p, size (%d KB)\n", 4411 ha->md_dump, ha->md_dump_size / 1024); 4412 vfree(ha->md_dump); 4413 ha->md_dump_size = 0; 4414 ha->md_dump = NULL; 4415 } 4416 } 4417 4418 void 4419 qla82xx_md_prep(scsi_qla_host_t *vha) 4420 { 4421 struct qla_hw_data *ha = vha->hw; 4422 int rval; 4423 4424 /* Get Minidump template size */ 4425 rval = qla82xx_md_get_template_size(vha); 4426 if (rval == QLA_SUCCESS) { 4427 ql_log(ql_log_info, vha, 0xb04a, 4428 "MiniDump Template size obtained (%d KB)\n", 4429 ha->md_template_size / 1024); 4430 4431 /* Get Minidump template */ 4432 if (IS_QLA8044(ha)) 4433 rval = qla8044_md_get_template(vha); 4434 else 4435 rval = qla82xx_md_get_template(vha); 4436 4437 if (rval == QLA_SUCCESS) { 4438 ql_dbg(ql_dbg_p3p, vha, 0xb04b, 4439 "MiniDump Template obtained\n"); 4440 4441 /* Allocate memory for minidump */ 4442 rval = qla82xx_md_alloc(vha); 4443 if (rval == QLA_SUCCESS) 4444 ql_log(ql_log_info, vha, 0xb04c, 4445 "MiniDump memory allocated (%d KB)\n", 4446 ha->md_dump_size / 1024); 4447 else { 4448 ql_log(ql_log_info, vha, 0xb04d, 4449 "Free MiniDump template: %p, size: (%d KB)\n", 4450 ha->md_tmplt_hdr, 4451 ha->md_template_size / 1024); 4452 dma_free_coherent(&ha->pdev->dev, 4453 ha->md_template_size, 4454 ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 4455 ha->md_tmplt_hdr = NULL; 4456 } 4457 4458 } 4459 } 4460 } 4461 4462 int 4463 qla82xx_beacon_on(struct scsi_qla_host *vha) 4464 { 4465 4466 int rval; 4467 struct qla_hw_data *ha = vha->hw; 4468 qla82xx_idc_lock(ha); 4469 rval = qla82xx_mbx_beacon_ctl(vha, 1); 4470 4471 if (rval) { 4472 ql_log(ql_log_warn, vha, 0xb050, 4473 "mbx set led config failed in %s\n", __func__); 4474 goto exit; 4475 } 4476 ha->beacon_blink_led = 1; 4477 exit: 4478 qla82xx_idc_unlock(ha); 4479 return rval; 4480 } 4481 4482 int 4483 qla82xx_beacon_off(struct scsi_qla_host *vha) 4484 { 4485 4486 int rval; 4487 struct qla_hw_data *ha = vha->hw; 4488 qla82xx_idc_lock(ha); 4489 rval = qla82xx_mbx_beacon_ctl(vha, 0); 4490 4491 if (rval) { 4492 ql_log(ql_log_warn, vha, 0xb051, 4493 "mbx set led config failed in %s\n", __func__); 4494 goto exit; 4495 } 4496 ha->beacon_blink_led = 0; 4497 exit: 4498 qla82xx_idc_unlock(ha); 4499 return rval; 4500 } 4501 4502 void 4503 qla82xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked) 4504 { 4505 struct qla_hw_data *ha = vha->hw; 4506 4507 if (!ha->allow_cna_fw_dump) 4508 return; 4509 4510 scsi_block_requests(vha->host); 4511 ha->flags.isp82xx_no_md_cap = 1; 4512 qla82xx_idc_lock(ha); 4513 qla82xx_set_reset_owner(vha); 4514 qla82xx_idc_unlock(ha); 4515 qla2x00_wait_for_chip_reset(vha); 4516 scsi_unblock_requests(vha->host); 4517 } 4518