xref: /openbmc/linux/drivers/scsi/qla2xxx/qla_nx.c (revision 1459c0e1)
1a9083016SGiridhar Malavali /*
2a9083016SGiridhar Malavali  * QLogic Fibre Channel HBA Driver
346152cebSChad Dupuis  * Copyright (c)  2003-2012 QLogic Corporation
4a9083016SGiridhar Malavali  *
5a9083016SGiridhar Malavali  * See LICENSE.qla2xxx for copyright and licensing details.
6a9083016SGiridhar Malavali  */
7a9083016SGiridhar Malavali #include "qla_def.h"
8a9083016SGiridhar Malavali #include <linux/delay.h>
9a9083016SGiridhar Malavali #include <linux/pci.h>
1008de2844SGiridhar Malavali #include <linux/ratelimit.h>
1108de2844SGiridhar Malavali #include <linux/vmalloc.h>
12ff2fc42eSAndrew Vasquez #include <scsi/scsi_tcq.h>
13a9083016SGiridhar Malavali 
14a9083016SGiridhar Malavali #define MASK(n)			((1ULL<<(n))-1)
15a9083016SGiridhar Malavali #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
16a9083016SGiridhar Malavali 	((addr >> 25) & 0x3ff))
17a9083016SGiridhar Malavali #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
18a9083016SGiridhar Malavali 	((addr >> 25) & 0x3ff))
19a9083016SGiridhar Malavali #define MS_WIN(addr) (addr & 0x0ffc0000)
20a9083016SGiridhar Malavali #define QLA82XX_PCI_MN_2M   (0)
21a9083016SGiridhar Malavali #define QLA82XX_PCI_MS_2M   (0x80000)
22a9083016SGiridhar Malavali #define QLA82XX_PCI_OCM0_2M (0xc0000)
23a9083016SGiridhar Malavali #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
24a9083016SGiridhar Malavali #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
250547fb37SLalit Chandivade #define BLOCK_PROTECT_BITS 0x0F
26a9083016SGiridhar Malavali 
27a9083016SGiridhar Malavali /* CRB window related */
28a9083016SGiridhar Malavali #define CRB_BLK(off)	((off >> 20) & 0x3f)
29a9083016SGiridhar Malavali #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
30a9083016SGiridhar Malavali #define CRB_WINDOW_2M	(0x130060)
31a9083016SGiridhar Malavali #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL)
32a9083016SGiridhar Malavali #define CRB_HI(off)	((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
33a9083016SGiridhar Malavali 			((off) & 0xf0000))
34a9083016SGiridhar Malavali #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL)
35a9083016SGiridhar Malavali #define CRB_INDIRECT_2M	(0x1e0000UL)
36a9083016SGiridhar Malavali 
37a9083016SGiridhar Malavali #define MAX_CRB_XFORM 60
38a9083016SGiridhar Malavali static unsigned long crb_addr_xform[MAX_CRB_XFORM];
39a9083016SGiridhar Malavali int qla82xx_crb_table_initialized;
40a9083016SGiridhar Malavali 
41a9083016SGiridhar Malavali #define qla82xx_crb_addr_transform(name) \
42a9083016SGiridhar Malavali 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
43a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
44a9083016SGiridhar Malavali 
45a9083016SGiridhar Malavali static void qla82xx_crb_addr_transform_setup(void)
46a9083016SGiridhar Malavali {
47a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(XDMA);
48a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(TIMR);
49a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SRE);
50a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQN3);
51a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQN2);
52a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQN1);
53a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQN0);
54a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQS3);
55a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQS2);
56a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQS1);
57a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SQS0);
58a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX7);
59a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX6);
60a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX5);
61a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX4);
62a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX3);
63a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX2);
64a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX1);
65a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(RPMX0);
66a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(ROMUSB);
67a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SN);
68a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(QMN);
69a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(QMS);
70a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGNI);
71a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGND);
72a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGN3);
73a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGN2);
74a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGN1);
75a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGN0);
76a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGSI);
77a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGSD);
78a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGS3);
79a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGS2);
80a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGS1);
81a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PGS0);
82a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PS);
83a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(PH);
84a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(NIU);
85a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(I2Q);
86a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(EG);
87a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(MN);
88a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(MS);
89a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(CAS2);
90a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(CAS1);
91a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(CAS0);
92a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(CAM);
93a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(C2C1);
94a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(C2C0);
95a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(SMB);
96a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(OCM0);
97a9083016SGiridhar Malavali 	/*
98a9083016SGiridhar Malavali 	 * Used only in P3 just define it for P2 also.
99a9083016SGiridhar Malavali 	 */
100a9083016SGiridhar Malavali 	qla82xx_crb_addr_transform(I2C0);
101a9083016SGiridhar Malavali 
102a9083016SGiridhar Malavali 	qla82xx_crb_table_initialized = 1;
103a9083016SGiridhar Malavali }
104a9083016SGiridhar Malavali 
105a9083016SGiridhar Malavali struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
106a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
107a9083016SGiridhar Malavali 	{{{1, 0x0100000, 0x0102000, 0x120000},
108a9083016SGiridhar Malavali 	{1, 0x0110000, 0x0120000, 0x130000},
109a9083016SGiridhar Malavali 	{1, 0x0120000, 0x0122000, 0x124000},
110a9083016SGiridhar Malavali 	{1, 0x0130000, 0x0132000, 0x126000},
111a9083016SGiridhar Malavali 	{1, 0x0140000, 0x0142000, 0x128000},
112a9083016SGiridhar Malavali 	{1, 0x0150000, 0x0152000, 0x12a000},
113a9083016SGiridhar Malavali 	{1, 0x0160000, 0x0170000, 0x110000},
114a9083016SGiridhar Malavali 	{1, 0x0170000, 0x0172000, 0x12e000},
115a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
116a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
117a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
118a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
119a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
120a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
121a9083016SGiridhar Malavali 	{1, 0x01e0000, 0x01e0800, 0x122000},
122a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000} } } ,
123a9083016SGiridhar Malavali 	{{{1, 0x0200000, 0x0210000, 0x180000} } },
124a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
125a9083016SGiridhar Malavali 	{{{1, 0x0400000, 0x0401000, 0x169000} } },
126a9083016SGiridhar Malavali 	{{{1, 0x0500000, 0x0510000, 0x140000} } },
127a9083016SGiridhar Malavali 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } },
128a9083016SGiridhar Malavali 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } },
129a9083016SGiridhar Malavali 	{{{1, 0x0800000, 0x0802000, 0x170000},
130a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
131a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
132a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
133a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
134a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
135a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
136a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
137a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
138a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
139a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
140a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
141a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
142a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
143a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
144a9083016SGiridhar Malavali 	{1, 0x08f0000, 0x08f2000, 0x172000} } },
145a9083016SGiridhar Malavali 	{{{1, 0x0900000, 0x0902000, 0x174000},
146a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
147a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
148a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
149a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
150a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
151a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
152a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
153a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
154a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
155a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
156a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
157a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
158a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
159a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
160a9083016SGiridhar Malavali 	{1, 0x09f0000, 0x09f2000, 0x176000} } },
161a9083016SGiridhar Malavali 	{{{0, 0x0a00000, 0x0a02000, 0x178000},
162a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
163a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
164a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
165a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
166a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
167a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
168a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
169a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
170a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
171a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
172a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
173a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
174a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
175a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
176a9083016SGiridhar Malavali 	{1, 0x0af0000, 0x0af2000, 0x17a000} } },
177a9083016SGiridhar Malavali 	{{{0, 0x0b00000, 0x0b02000, 0x17c000},
178a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
179a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
180a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
181a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
182a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
183a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
184a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
185a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
186a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
187a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
188a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
189a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
190a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
191a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
192a9083016SGiridhar Malavali 	{1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
193a9083016SGiridhar Malavali 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
194a9083016SGiridhar Malavali 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
195a9083016SGiridhar Malavali 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
196a9083016SGiridhar Malavali 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },
197a9083016SGiridhar Malavali 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },
198a9083016SGiridhar Malavali 	{{{1, 0x1100000, 0x1101000, 0x160000} } },
199a9083016SGiridhar Malavali 	{{{1, 0x1200000, 0x1201000, 0x161000} } },
200a9083016SGiridhar Malavali 	{{{1, 0x1300000, 0x1301000, 0x162000} } },
201a9083016SGiridhar Malavali 	{{{1, 0x1400000, 0x1401000, 0x163000} } },
202a9083016SGiridhar Malavali 	{{{1, 0x1500000, 0x1501000, 0x165000} } },
203a9083016SGiridhar Malavali 	{{{1, 0x1600000, 0x1601000, 0x166000} } },
204a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
205a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
206a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
207a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
208a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
209a9083016SGiridhar Malavali 	{{{0, 0,         0,         0} } },
210a9083016SGiridhar Malavali 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },
211a9083016SGiridhar Malavali 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
212a9083016SGiridhar Malavali 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } },
213a9083016SGiridhar Malavali 	{{{0} } },
214a9083016SGiridhar Malavali 	{{{1, 0x2100000, 0x2102000, 0x120000},
215a9083016SGiridhar Malavali 	{1, 0x2110000, 0x2120000, 0x130000},
216a9083016SGiridhar Malavali 	{1, 0x2120000, 0x2122000, 0x124000},
217a9083016SGiridhar Malavali 	{1, 0x2130000, 0x2132000, 0x126000},
218a9083016SGiridhar Malavali 	{1, 0x2140000, 0x2142000, 0x128000},
219a9083016SGiridhar Malavali 	{1, 0x2150000, 0x2152000, 0x12a000},
220a9083016SGiridhar Malavali 	{1, 0x2160000, 0x2170000, 0x110000},
221a9083016SGiridhar Malavali 	{1, 0x2170000, 0x2172000, 0x12e000},
222a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
223a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
224a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
225a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
226a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
227a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
228a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000},
229a9083016SGiridhar Malavali 	{0, 0x0000000, 0x0000000, 0x000000} } },
230a9083016SGiridhar Malavali 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },
231a9083016SGiridhar Malavali 	{{{0} } },
232a9083016SGiridhar Malavali 	{{{0} } },
233a9083016SGiridhar Malavali 	{{{0} } },
234a9083016SGiridhar Malavali 	{{{0} } },
235a9083016SGiridhar Malavali 	{{{0} } },
236a9083016SGiridhar Malavali 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },
237a9083016SGiridhar Malavali 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },
238a9083016SGiridhar Malavali 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
239a9083016SGiridhar Malavali 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
240a9083016SGiridhar Malavali 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
241a9083016SGiridhar Malavali 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
242a9083016SGiridhar Malavali 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
243a9083016SGiridhar Malavali 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
244a9083016SGiridhar Malavali 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },
245a9083016SGiridhar Malavali 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },
246a9083016SGiridhar Malavali 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },
247a9083016SGiridhar Malavali 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },
248a9083016SGiridhar Malavali 	{{{0} } },
249a9083016SGiridhar Malavali 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },
250a9083016SGiridhar Malavali 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },
251a9083016SGiridhar Malavali 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },
252a9083016SGiridhar Malavali 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },
253a9083016SGiridhar Malavali 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },
254a9083016SGiridhar Malavali 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
255a9083016SGiridhar Malavali 	{{{0} } },
256a9083016SGiridhar Malavali 	{{{0} } },
257a9083016SGiridhar Malavali 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
258a9083016SGiridhar Malavali 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },
259a9083016SGiridhar Malavali 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }
260a9083016SGiridhar Malavali };
261a9083016SGiridhar Malavali 
262a9083016SGiridhar Malavali /*
263a9083016SGiridhar Malavali  * top 12 bits of crb internal address (hub, agent)
264a9083016SGiridhar Malavali  */
265a9083016SGiridhar Malavali unsigned qla82xx_crb_hub_agt[64] = {
266a9083016SGiridhar Malavali 	0,
267a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
268a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
269a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
270a9083016SGiridhar Malavali 	0,
271a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
272a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
273a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
274a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
275a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
276a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
277a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
278a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
279a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
280a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
281a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
282a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
283a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
284a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
285a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
286a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
287a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
288a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
289a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
290a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
291a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
292a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
293a9083016SGiridhar Malavali 	0,
294a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
295a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
296a9083016SGiridhar Malavali 	0,
297a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
298a9083016SGiridhar Malavali 	0,
299a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
300a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
301a9083016SGiridhar Malavali 	0,
302a9083016SGiridhar Malavali 	0,
303a9083016SGiridhar Malavali 	0,
304a9083016SGiridhar Malavali 	0,
305a9083016SGiridhar Malavali 	0,
306a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
307a9083016SGiridhar Malavali 	0,
308a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
309a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
310a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
311a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
312a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
313a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
314a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
315a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
316a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
317a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
318a9083016SGiridhar Malavali 	0,
319a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
320a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
321a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
322a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
323a9083016SGiridhar Malavali 	0,
324a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
325a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
326a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
327a9083016SGiridhar Malavali 	0,
328a9083016SGiridhar Malavali 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
329a9083016SGiridhar Malavali 	0,
330a9083016SGiridhar Malavali };
331a9083016SGiridhar Malavali 
332f1af6208SGiridhar Malavali /* Device states */
33308de2844SGiridhar Malavali char *q_dev_state[] = {
334f1af6208SGiridhar Malavali 	 "Unknown",
335f1af6208SGiridhar Malavali 	"Cold",
336f1af6208SGiridhar Malavali 	"Initializing",
337f1af6208SGiridhar Malavali 	"Ready",
338f1af6208SGiridhar Malavali 	"Need Reset",
339f1af6208SGiridhar Malavali 	"Need Quiescent",
340f1af6208SGiridhar Malavali 	"Failed",
341f1af6208SGiridhar Malavali 	"Quiescent",
342f1af6208SGiridhar Malavali };
343f1af6208SGiridhar Malavali 
34408de2844SGiridhar Malavali char *qdev_state(uint32_t dev_state)
34508de2844SGiridhar Malavali {
34608de2844SGiridhar Malavali 	return q_dev_state[dev_state];
34708de2844SGiridhar Malavali }
34808de2844SGiridhar Malavali 
349a9083016SGiridhar Malavali /*
350a9083016SGiridhar Malavali  * In: 'off' is offset from CRB space in 128M pci map
351a9083016SGiridhar Malavali  * Out: 'off' is 2M pci map addr
352a9083016SGiridhar Malavali  * side effect: lock crb window
353a9083016SGiridhar Malavali  */
354a9083016SGiridhar Malavali static void
355a9083016SGiridhar Malavali qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
356a9083016SGiridhar Malavali {
357a9083016SGiridhar Malavali 	u32 win_read;
3587c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
359a9083016SGiridhar Malavali 
360a9083016SGiridhar Malavali 	ha->crb_win = CRB_HI(*off);
361a9083016SGiridhar Malavali 	writel(ha->crb_win,
362a9083016SGiridhar Malavali 		(void *)(CRB_WINDOW_2M + ha->nx_pcibase));
363a9083016SGiridhar Malavali 
364a9083016SGiridhar Malavali 	/* Read back value to make sure write has gone through before trying
365a9083016SGiridhar Malavali 	 * to use it.
366a9083016SGiridhar Malavali 	 */
367a9083016SGiridhar Malavali 	win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
368a9083016SGiridhar Malavali 	if (win_read != ha->crb_win) {
3697c3df132SSaurav Kashyap 		ql_dbg(ql_dbg_p3p, vha, 0xb000,
3707c3df132SSaurav Kashyap 		    "%s: Written crbwin (0x%x) "
3717c3df132SSaurav Kashyap 		    "!= Read crbwin (0x%x), off=0x%lx.\n",
372d8424f68SJoe Perches 		    __func__, ha->crb_win, win_read, *off);
373a9083016SGiridhar Malavali 	}
374a9083016SGiridhar Malavali 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
375a9083016SGiridhar Malavali }
376a9083016SGiridhar Malavali 
377a9083016SGiridhar Malavali static inline unsigned long
378a9083016SGiridhar Malavali qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
379a9083016SGiridhar Malavali {
3807c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
381a9083016SGiridhar Malavali 	/* See if we are currently pointing to the region we want to use next */
382a9083016SGiridhar Malavali 	if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
383a9083016SGiridhar Malavali 		/* No need to change window. PCIX and PCIEregs are in both
384a9083016SGiridhar Malavali 		 * regs are in both windows.
385a9083016SGiridhar Malavali 		 */
386a9083016SGiridhar Malavali 		return off;
387a9083016SGiridhar Malavali 	}
388a9083016SGiridhar Malavali 
389a9083016SGiridhar Malavali 	if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
390a9083016SGiridhar Malavali 		/* We are in first CRB window */
391a9083016SGiridhar Malavali 		if (ha->curr_window != 0)
392a9083016SGiridhar Malavali 			WARN_ON(1);
393a9083016SGiridhar Malavali 		return off;
394a9083016SGiridhar Malavali 	}
395a9083016SGiridhar Malavali 
396a9083016SGiridhar Malavali 	if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
397a9083016SGiridhar Malavali 		/* We are in second CRB window */
398a9083016SGiridhar Malavali 		off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
399a9083016SGiridhar Malavali 
400a9083016SGiridhar Malavali 		if (ha->curr_window != 1)
401a9083016SGiridhar Malavali 			return off;
402a9083016SGiridhar Malavali 
403a9083016SGiridhar Malavali 		/* We are in the QM or direct access
404a9083016SGiridhar Malavali 		 * register region - do nothing
405a9083016SGiridhar Malavali 		 */
406a9083016SGiridhar Malavali 		if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
407a9083016SGiridhar Malavali 			(off < QLA82XX_PCI_CAMQM_MAX))
408a9083016SGiridhar Malavali 			return off;
409a9083016SGiridhar Malavali 	}
410a9083016SGiridhar Malavali 	/* strange address given */
4117c3df132SSaurav Kashyap 	ql_dbg(ql_dbg_p3p, vha, 0xb001,
412d8424f68SJoe Perches 	    "%s: Warning: unm_nic_pci_set_crbwindow "
4137c3df132SSaurav Kashyap 	    "called with an unknown address(%llx).\n",
4147c3df132SSaurav Kashyap 	    QLA2XXX_DRIVER_NAME, off);
415a9083016SGiridhar Malavali 	return off;
416a9083016SGiridhar Malavali }
417a9083016SGiridhar Malavali 
41877e334d2SGiridhar Malavali static int
41977e334d2SGiridhar Malavali qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
42077e334d2SGiridhar Malavali {
42177e334d2SGiridhar Malavali 	struct crb_128M_2M_sub_block_map *m;
42277e334d2SGiridhar Malavali 
42377e334d2SGiridhar Malavali 	if (*off >= QLA82XX_CRB_MAX)
42477e334d2SGiridhar Malavali 		return -1;
42577e334d2SGiridhar Malavali 
42677e334d2SGiridhar Malavali 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
42777e334d2SGiridhar Malavali 		*off = (*off - QLA82XX_PCI_CAMQM) +
42877e334d2SGiridhar Malavali 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
42977e334d2SGiridhar Malavali 		return 0;
43077e334d2SGiridhar Malavali 	}
43177e334d2SGiridhar Malavali 
43277e334d2SGiridhar Malavali 	if (*off < QLA82XX_PCI_CRBSPACE)
43377e334d2SGiridhar Malavali 		return -1;
43477e334d2SGiridhar Malavali 
43577e334d2SGiridhar Malavali 	*off -= QLA82XX_PCI_CRBSPACE;
43677e334d2SGiridhar Malavali 
43777e334d2SGiridhar Malavali 	/* Try direct map */
43877e334d2SGiridhar Malavali 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
43977e334d2SGiridhar Malavali 
44077e334d2SGiridhar Malavali 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
44177e334d2SGiridhar Malavali 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
44277e334d2SGiridhar Malavali 		return 0;
44377e334d2SGiridhar Malavali 	}
44477e334d2SGiridhar Malavali 	/* Not in direct map, use crb window */
44577e334d2SGiridhar Malavali 	return 1;
44677e334d2SGiridhar Malavali }
44777e334d2SGiridhar Malavali 
44877e334d2SGiridhar Malavali #define CRB_WIN_LOCK_TIMEOUT 100000000
44977e334d2SGiridhar Malavali static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
45077e334d2SGiridhar Malavali {
45177e334d2SGiridhar Malavali 	int done = 0, timeout = 0;
45277e334d2SGiridhar Malavali 
45377e334d2SGiridhar Malavali 	while (!done) {
45477e334d2SGiridhar Malavali 		/* acquire semaphore3 from PCI HW block */
45577e334d2SGiridhar Malavali 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
45677e334d2SGiridhar Malavali 		if (done == 1)
45777e334d2SGiridhar Malavali 			break;
45877e334d2SGiridhar Malavali 		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
45977e334d2SGiridhar Malavali 			return -1;
46077e334d2SGiridhar Malavali 		timeout++;
46177e334d2SGiridhar Malavali 	}
46277e334d2SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
46377e334d2SGiridhar Malavali 	return 0;
46477e334d2SGiridhar Malavali }
46577e334d2SGiridhar Malavali 
466a9083016SGiridhar Malavali int
467a9083016SGiridhar Malavali qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
468a9083016SGiridhar Malavali {
469a9083016SGiridhar Malavali 	unsigned long flags = 0;
470a9083016SGiridhar Malavali 	int rv;
471a9083016SGiridhar Malavali 
472a9083016SGiridhar Malavali 	rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
473a9083016SGiridhar Malavali 
474a9083016SGiridhar Malavali 	BUG_ON(rv == -1);
475a9083016SGiridhar Malavali 
476a9083016SGiridhar Malavali 	if (rv == 1) {
477a9083016SGiridhar Malavali 		write_lock_irqsave(&ha->hw_lock, flags);
478a9083016SGiridhar Malavali 		qla82xx_crb_win_lock(ha);
479a9083016SGiridhar Malavali 		qla82xx_pci_set_crbwindow_2M(ha, &off);
480a9083016SGiridhar Malavali 	}
481a9083016SGiridhar Malavali 
482a9083016SGiridhar Malavali 	writel(data, (void __iomem *)off);
483a9083016SGiridhar Malavali 
484a9083016SGiridhar Malavali 	if (rv == 1) {
485a9083016SGiridhar Malavali 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
486a9083016SGiridhar Malavali 		write_unlock_irqrestore(&ha->hw_lock, flags);
487a9083016SGiridhar Malavali 	}
488a9083016SGiridhar Malavali 	return 0;
489a9083016SGiridhar Malavali }
490a9083016SGiridhar Malavali 
491a9083016SGiridhar Malavali int
492a9083016SGiridhar Malavali qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
493a9083016SGiridhar Malavali {
494a9083016SGiridhar Malavali 	unsigned long flags = 0;
495a9083016SGiridhar Malavali 	int rv;
496a9083016SGiridhar Malavali 	u32 data;
497a9083016SGiridhar Malavali 
498a9083016SGiridhar Malavali 	rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
499a9083016SGiridhar Malavali 
500a9083016SGiridhar Malavali 	BUG_ON(rv == -1);
501a9083016SGiridhar Malavali 
502a9083016SGiridhar Malavali 	if (rv == 1) {
503a9083016SGiridhar Malavali 		write_lock_irqsave(&ha->hw_lock, flags);
504a9083016SGiridhar Malavali 		qla82xx_crb_win_lock(ha);
505a9083016SGiridhar Malavali 		qla82xx_pci_set_crbwindow_2M(ha, &off);
506a9083016SGiridhar Malavali 	}
507a9083016SGiridhar Malavali 	data = RD_REG_DWORD((void __iomem *)off);
508a9083016SGiridhar Malavali 
509a9083016SGiridhar Malavali 	if (rv == 1) {
510a9083016SGiridhar Malavali 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
511a9083016SGiridhar Malavali 		write_unlock_irqrestore(&ha->hw_lock, flags);
512a9083016SGiridhar Malavali 	}
513a9083016SGiridhar Malavali 	return data;
514a9083016SGiridhar Malavali }
515a9083016SGiridhar Malavali 
516a9083016SGiridhar Malavali #define IDC_LOCK_TIMEOUT 100000000
517a9083016SGiridhar Malavali int qla82xx_idc_lock(struct qla_hw_data *ha)
518a9083016SGiridhar Malavali {
519a9083016SGiridhar Malavali 	int i;
520a9083016SGiridhar Malavali 	int done = 0, timeout = 0;
521a9083016SGiridhar Malavali 
522a9083016SGiridhar Malavali 	while (!done) {
523a9083016SGiridhar Malavali 		/* acquire semaphore5 from PCI HW block */
524a9083016SGiridhar Malavali 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
525a9083016SGiridhar Malavali 		if (done == 1)
526a9083016SGiridhar Malavali 			break;
527a9083016SGiridhar Malavali 		if (timeout >= IDC_LOCK_TIMEOUT)
528a9083016SGiridhar Malavali 			return -1;
529a9083016SGiridhar Malavali 
530a9083016SGiridhar Malavali 		timeout++;
531a9083016SGiridhar Malavali 
532a9083016SGiridhar Malavali 		/* Yield CPU */
533a9083016SGiridhar Malavali 		if (!in_interrupt())
534a9083016SGiridhar Malavali 			schedule();
535a9083016SGiridhar Malavali 		else {
536a9083016SGiridhar Malavali 			for (i = 0; i < 20; i++)
537a9083016SGiridhar Malavali 				cpu_relax();
538a9083016SGiridhar Malavali 		}
539a9083016SGiridhar Malavali 	}
540a9083016SGiridhar Malavali 
541a9083016SGiridhar Malavali 	return 0;
542a9083016SGiridhar Malavali }
543a9083016SGiridhar Malavali 
544a9083016SGiridhar Malavali void qla82xx_idc_unlock(struct qla_hw_data *ha)
545a9083016SGiridhar Malavali {
546a9083016SGiridhar Malavali 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
547a9083016SGiridhar Malavali }
548a9083016SGiridhar Malavali 
549a9083016SGiridhar Malavali /*  PCI Windowing for DDR regions.  */
550a9083016SGiridhar Malavali #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
551a9083016SGiridhar Malavali 	(((addr) <= (high)) && ((addr) >= (low)))
552a9083016SGiridhar Malavali /*
553a9083016SGiridhar Malavali  * check memory access boundary.
554a9083016SGiridhar Malavali  * used by test agent. support ddr access only for now
555a9083016SGiridhar Malavali  */
556a9083016SGiridhar Malavali static unsigned long
557a9083016SGiridhar Malavali qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
558a9083016SGiridhar Malavali 	unsigned long long addr, int size)
559a9083016SGiridhar Malavali {
560a9083016SGiridhar Malavali 	if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
561a9083016SGiridhar Malavali 		QLA82XX_ADDR_DDR_NET_MAX) ||
562a9083016SGiridhar Malavali 		!QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
563a9083016SGiridhar Malavali 		QLA82XX_ADDR_DDR_NET_MAX) ||
564a9083016SGiridhar Malavali 		((size != 1) && (size != 2) && (size != 4) && (size != 8)))
565a9083016SGiridhar Malavali 			return 0;
566a9083016SGiridhar Malavali 	else
567a9083016SGiridhar Malavali 		return 1;
568a9083016SGiridhar Malavali }
569a9083016SGiridhar Malavali 
570a9083016SGiridhar Malavali int qla82xx_pci_set_window_warning_count;
571a9083016SGiridhar Malavali 
57277e334d2SGiridhar Malavali static unsigned long
573a9083016SGiridhar Malavali qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
574a9083016SGiridhar Malavali {
575a9083016SGiridhar Malavali 	int window;
576a9083016SGiridhar Malavali 	u32 win_read;
5777c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
578a9083016SGiridhar Malavali 
579a9083016SGiridhar Malavali 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
580a9083016SGiridhar Malavali 		QLA82XX_ADDR_DDR_NET_MAX)) {
581a9083016SGiridhar Malavali 		/* DDR network side */
582a9083016SGiridhar Malavali 		window = MN_WIN(addr);
583a9083016SGiridhar Malavali 		ha->ddr_mn_window = window;
584a9083016SGiridhar Malavali 		qla82xx_wr_32(ha,
585a9083016SGiridhar Malavali 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
586a9083016SGiridhar Malavali 		win_read = qla82xx_rd_32(ha,
587a9083016SGiridhar Malavali 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
588a9083016SGiridhar Malavali 		if ((win_read << 17) != window) {
5897c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_p3p, vha, 0xb003,
5907c3df132SSaurav Kashyap 			    "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
591a9083016SGiridhar Malavali 			    __func__, window, win_read);
592a9083016SGiridhar Malavali 		}
593a9083016SGiridhar Malavali 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
594a9083016SGiridhar Malavali 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
595a9083016SGiridhar Malavali 		QLA82XX_ADDR_OCM0_MAX)) {
596a9083016SGiridhar Malavali 		unsigned int temp1;
597a9083016SGiridhar Malavali 		if ((addr & 0x00ff800) == 0xff800) {
5987c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb004,
599a9083016SGiridhar Malavali 			    "%s: QM access not handled.\n", __func__);
600a9083016SGiridhar Malavali 			addr = -1UL;
601a9083016SGiridhar Malavali 		}
602a9083016SGiridhar Malavali 		window = OCM_WIN(addr);
603a9083016SGiridhar Malavali 		ha->ddr_mn_window = window;
604a9083016SGiridhar Malavali 		qla82xx_wr_32(ha,
605a9083016SGiridhar Malavali 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
606a9083016SGiridhar Malavali 		win_read = qla82xx_rd_32(ha,
607a9083016SGiridhar Malavali 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
608a9083016SGiridhar Malavali 		temp1 = ((window & 0x1FF) << 7) |
609a9083016SGiridhar Malavali 		    ((window & 0x0FFFE0000) >> 17);
610a9083016SGiridhar Malavali 		if (win_read != temp1) {
6117c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb005,
6127c3df132SSaurav Kashyap 			    "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
613a9083016SGiridhar Malavali 			    __func__, temp1, win_read);
614a9083016SGiridhar Malavali 		}
615a9083016SGiridhar Malavali 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
616a9083016SGiridhar Malavali 
617a9083016SGiridhar Malavali 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
618a9083016SGiridhar Malavali 		QLA82XX_P3_ADDR_QDR_NET_MAX)) {
619a9083016SGiridhar Malavali 		/* QDR network side */
620a9083016SGiridhar Malavali 		window = MS_WIN(addr);
621a9083016SGiridhar Malavali 		ha->qdr_sn_window = window;
622a9083016SGiridhar Malavali 		qla82xx_wr_32(ha,
623a9083016SGiridhar Malavali 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
624a9083016SGiridhar Malavali 		win_read = qla82xx_rd_32(ha,
625a9083016SGiridhar Malavali 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
626a9083016SGiridhar Malavali 		if (win_read != window) {
6277c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb006,
6287c3df132SSaurav Kashyap 			    "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
629a9083016SGiridhar Malavali 			    __func__, window, win_read);
630a9083016SGiridhar Malavali 		}
631a9083016SGiridhar Malavali 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
632a9083016SGiridhar Malavali 	} else {
633a9083016SGiridhar Malavali 		/*
634a9083016SGiridhar Malavali 		 * peg gdb frequently accesses memory that doesn't exist,
635a9083016SGiridhar Malavali 		 * this limits the chit chat so debugging isn't slowed down.
636a9083016SGiridhar Malavali 		 */
637a9083016SGiridhar Malavali 		if ((qla82xx_pci_set_window_warning_count++ < 8) ||
638a9083016SGiridhar Malavali 		    (qla82xx_pci_set_window_warning_count%64 == 0)) {
6397c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb007,
6407c3df132SSaurav Kashyap 			    "%s: Warning:%s Unknown address range!.\n",
6417c3df132SSaurav Kashyap 			    __func__, QLA2XXX_DRIVER_NAME);
642a9083016SGiridhar Malavali 		}
643a9083016SGiridhar Malavali 		addr = -1UL;
644a9083016SGiridhar Malavali 	}
645a9083016SGiridhar Malavali 	return addr;
646a9083016SGiridhar Malavali }
647a9083016SGiridhar Malavali 
648a9083016SGiridhar Malavali /* check if address is in the same windows as the previous access */
649a9083016SGiridhar Malavali static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
650a9083016SGiridhar Malavali 	unsigned long long addr)
651a9083016SGiridhar Malavali {
652a9083016SGiridhar Malavali 	int			window;
653a9083016SGiridhar Malavali 	unsigned long long	qdr_max;
654a9083016SGiridhar Malavali 
655a9083016SGiridhar Malavali 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
656a9083016SGiridhar Malavali 
657a9083016SGiridhar Malavali 	/* DDR network side */
658a9083016SGiridhar Malavali 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
659a9083016SGiridhar Malavali 		QLA82XX_ADDR_DDR_NET_MAX))
660a9083016SGiridhar Malavali 		BUG();
661a9083016SGiridhar Malavali 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
662a9083016SGiridhar Malavali 		QLA82XX_ADDR_OCM0_MAX))
663a9083016SGiridhar Malavali 		return 1;
664a9083016SGiridhar Malavali 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
665a9083016SGiridhar Malavali 		QLA82XX_ADDR_OCM1_MAX))
666a9083016SGiridhar Malavali 		return 1;
667a9083016SGiridhar Malavali 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
668a9083016SGiridhar Malavali 		/* QDR network side */
669a9083016SGiridhar Malavali 		window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
670a9083016SGiridhar Malavali 		if (ha->qdr_sn_window == window)
671a9083016SGiridhar Malavali 			return 1;
672a9083016SGiridhar Malavali 	}
673a9083016SGiridhar Malavali 	return 0;
674a9083016SGiridhar Malavali }
675a9083016SGiridhar Malavali 
676a9083016SGiridhar Malavali static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
677a9083016SGiridhar Malavali 	u64 off, void *data, int size)
678a9083016SGiridhar Malavali {
679a9083016SGiridhar Malavali 	unsigned long   flags;
680f1af6208SGiridhar Malavali 	void           *addr = NULL;
681a9083016SGiridhar Malavali 	int             ret = 0;
682a9083016SGiridhar Malavali 	u64             start;
683a9083016SGiridhar Malavali 	uint8_t         *mem_ptr = NULL;
684a9083016SGiridhar Malavali 	unsigned long   mem_base;
685a9083016SGiridhar Malavali 	unsigned long   mem_page;
6867c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
687a9083016SGiridhar Malavali 
688a9083016SGiridhar Malavali 	write_lock_irqsave(&ha->hw_lock, flags);
689a9083016SGiridhar Malavali 
690a9083016SGiridhar Malavali 	/*
691a9083016SGiridhar Malavali 	 * If attempting to access unknown address or straddle hw windows,
692a9083016SGiridhar Malavali 	 * do not access.
693a9083016SGiridhar Malavali 	 */
694a9083016SGiridhar Malavali 	start = qla82xx_pci_set_window(ha, off);
695a9083016SGiridhar Malavali 	if ((start == -1UL) ||
696a9083016SGiridhar Malavali 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
697a9083016SGiridhar Malavali 		write_unlock_irqrestore(&ha->hw_lock, flags);
6987c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0xb008,
6997c3df132SSaurav Kashyap 		    "%s out of bound pci memory "
7007c3df132SSaurav Kashyap 		    "access, offset is 0x%llx.\n",
7017c3df132SSaurav Kashyap 		    QLA2XXX_DRIVER_NAME, off);
702a9083016SGiridhar Malavali 		return -1;
703a9083016SGiridhar Malavali 	}
704a9083016SGiridhar Malavali 
705a9083016SGiridhar Malavali 	write_unlock_irqrestore(&ha->hw_lock, flags);
706a9083016SGiridhar Malavali 	mem_base = pci_resource_start(ha->pdev, 0);
707a9083016SGiridhar Malavali 	mem_page = start & PAGE_MASK;
708a9083016SGiridhar Malavali 	/* Map two pages whenever user tries to access addresses in two
709a9083016SGiridhar Malavali 	* consecutive pages.
710a9083016SGiridhar Malavali 	*/
711a9083016SGiridhar Malavali 	if (mem_page != ((start + size - 1) & PAGE_MASK))
712a9083016SGiridhar Malavali 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
713a9083016SGiridhar Malavali 	else
714a9083016SGiridhar Malavali 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
715a9083016SGiridhar Malavali 	if (mem_ptr == 0UL) {
716a9083016SGiridhar Malavali 		*(u8  *)data = 0;
717a9083016SGiridhar Malavali 		return -1;
718a9083016SGiridhar Malavali 	}
719a9083016SGiridhar Malavali 	addr = mem_ptr;
720a9083016SGiridhar Malavali 	addr += start & (PAGE_SIZE - 1);
721a9083016SGiridhar Malavali 	write_lock_irqsave(&ha->hw_lock, flags);
722a9083016SGiridhar Malavali 
723a9083016SGiridhar Malavali 	switch (size) {
724a9083016SGiridhar Malavali 	case 1:
725a9083016SGiridhar Malavali 		*(u8  *)data = readb(addr);
726a9083016SGiridhar Malavali 		break;
727a9083016SGiridhar Malavali 	case 2:
728a9083016SGiridhar Malavali 		*(u16 *)data = readw(addr);
729a9083016SGiridhar Malavali 		break;
730a9083016SGiridhar Malavali 	case 4:
731a9083016SGiridhar Malavali 		*(u32 *)data = readl(addr);
732a9083016SGiridhar Malavali 		break;
733a9083016SGiridhar Malavali 	case 8:
734a9083016SGiridhar Malavali 		*(u64 *)data = readq(addr);
735a9083016SGiridhar Malavali 		break;
736a9083016SGiridhar Malavali 	default:
737a9083016SGiridhar Malavali 		ret = -1;
738a9083016SGiridhar Malavali 		break;
739a9083016SGiridhar Malavali 	}
740a9083016SGiridhar Malavali 	write_unlock_irqrestore(&ha->hw_lock, flags);
741a9083016SGiridhar Malavali 
742a9083016SGiridhar Malavali 	if (mem_ptr)
743a9083016SGiridhar Malavali 		iounmap(mem_ptr);
744a9083016SGiridhar Malavali 	return ret;
745a9083016SGiridhar Malavali }
746a9083016SGiridhar Malavali 
747a9083016SGiridhar Malavali static int
748a9083016SGiridhar Malavali qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
749a9083016SGiridhar Malavali 	u64 off, void *data, int size)
750a9083016SGiridhar Malavali {
751a9083016SGiridhar Malavali 	unsigned long   flags;
752f1af6208SGiridhar Malavali 	void           *addr = NULL;
753a9083016SGiridhar Malavali 	int             ret = 0;
754a9083016SGiridhar Malavali 	u64             start;
755a9083016SGiridhar Malavali 	uint8_t         *mem_ptr = NULL;
756a9083016SGiridhar Malavali 	unsigned long   mem_base;
757a9083016SGiridhar Malavali 	unsigned long   mem_page;
7587c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
759a9083016SGiridhar Malavali 
760a9083016SGiridhar Malavali 	write_lock_irqsave(&ha->hw_lock, flags);
761a9083016SGiridhar Malavali 
762a9083016SGiridhar Malavali 	/*
763a9083016SGiridhar Malavali 	 * If attempting to access unknown address or straddle hw windows,
764a9083016SGiridhar Malavali 	 * do not access.
765a9083016SGiridhar Malavali 	 */
766a9083016SGiridhar Malavali 	start = qla82xx_pci_set_window(ha, off);
767a9083016SGiridhar Malavali 	if ((start == -1UL) ||
768a9083016SGiridhar Malavali 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
769a9083016SGiridhar Malavali 		write_unlock_irqrestore(&ha->hw_lock, flags);
7707c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0xb009,
7717c3df132SSaurav Kashyap 		    "%s out of bount memory "
7727c3df132SSaurav Kashyap 		    "access, offset is 0x%llx.\n",
7737c3df132SSaurav Kashyap 		    QLA2XXX_DRIVER_NAME, off);
774a9083016SGiridhar Malavali 		return -1;
775a9083016SGiridhar Malavali 	}
776a9083016SGiridhar Malavali 
777a9083016SGiridhar Malavali 	write_unlock_irqrestore(&ha->hw_lock, flags);
778a9083016SGiridhar Malavali 	mem_base = pci_resource_start(ha->pdev, 0);
779a9083016SGiridhar Malavali 	mem_page = start & PAGE_MASK;
780a9083016SGiridhar Malavali 	/* Map two pages whenever user tries to access addresses in two
781a9083016SGiridhar Malavali 	 * consecutive pages.
782a9083016SGiridhar Malavali 	 */
783a9083016SGiridhar Malavali 	if (mem_page != ((start + size - 1) & PAGE_MASK))
784a9083016SGiridhar Malavali 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
785a9083016SGiridhar Malavali 	else
786a9083016SGiridhar Malavali 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
787a9083016SGiridhar Malavali 	if (mem_ptr == 0UL)
788a9083016SGiridhar Malavali 		return -1;
789a9083016SGiridhar Malavali 
790a9083016SGiridhar Malavali 	addr = mem_ptr;
791a9083016SGiridhar Malavali 	addr += start & (PAGE_SIZE - 1);
792a9083016SGiridhar Malavali 	write_lock_irqsave(&ha->hw_lock, flags);
793a9083016SGiridhar Malavali 
794a9083016SGiridhar Malavali 	switch (size) {
795a9083016SGiridhar Malavali 	case 1:
796a9083016SGiridhar Malavali 		writeb(*(u8  *)data, addr);
797a9083016SGiridhar Malavali 		break;
798a9083016SGiridhar Malavali 	case 2:
799a9083016SGiridhar Malavali 		writew(*(u16 *)data, addr);
800a9083016SGiridhar Malavali 		break;
801a9083016SGiridhar Malavali 	case 4:
802a9083016SGiridhar Malavali 		writel(*(u32 *)data, addr);
803a9083016SGiridhar Malavali 		break;
804a9083016SGiridhar Malavali 	case 8:
805a9083016SGiridhar Malavali 		writeq(*(u64 *)data, addr);
806a9083016SGiridhar Malavali 		break;
807a9083016SGiridhar Malavali 	default:
808a9083016SGiridhar Malavali 		ret = -1;
809a9083016SGiridhar Malavali 		break;
810a9083016SGiridhar Malavali 	}
811a9083016SGiridhar Malavali 	write_unlock_irqrestore(&ha->hw_lock, flags);
812a9083016SGiridhar Malavali 	if (mem_ptr)
813a9083016SGiridhar Malavali 		iounmap(mem_ptr);
814a9083016SGiridhar Malavali 	return ret;
815a9083016SGiridhar Malavali }
816a9083016SGiridhar Malavali 
817a9083016SGiridhar Malavali #define MTU_FUDGE_FACTOR 100
81877e334d2SGiridhar Malavali static unsigned long
81977e334d2SGiridhar Malavali qla82xx_decode_crb_addr(unsigned long addr)
820a9083016SGiridhar Malavali {
821a9083016SGiridhar Malavali 	int i;
822a9083016SGiridhar Malavali 	unsigned long base_addr, offset, pci_base;
823a9083016SGiridhar Malavali 
824a9083016SGiridhar Malavali 	if (!qla82xx_crb_table_initialized)
825a9083016SGiridhar Malavali 		qla82xx_crb_addr_transform_setup();
826a9083016SGiridhar Malavali 
827a9083016SGiridhar Malavali 	pci_base = ADDR_ERROR;
828a9083016SGiridhar Malavali 	base_addr = addr & 0xfff00000;
829a9083016SGiridhar Malavali 	offset = addr & 0x000fffff;
830a9083016SGiridhar Malavali 
831a9083016SGiridhar Malavali 	for (i = 0; i < MAX_CRB_XFORM; i++) {
832a9083016SGiridhar Malavali 		if (crb_addr_xform[i] == base_addr) {
833a9083016SGiridhar Malavali 			pci_base = i << 20;
834a9083016SGiridhar Malavali 			break;
835a9083016SGiridhar Malavali 		}
836a9083016SGiridhar Malavali 	}
837a9083016SGiridhar Malavali 	if (pci_base == ADDR_ERROR)
838a9083016SGiridhar Malavali 		return pci_base;
839a9083016SGiridhar Malavali 	return pci_base + offset;
840a9083016SGiridhar Malavali }
841a9083016SGiridhar Malavali 
842a9083016SGiridhar Malavali static long rom_max_timeout = 100;
843a9083016SGiridhar Malavali static long qla82xx_rom_lock_timeout = 100;
844a9083016SGiridhar Malavali 
84577e334d2SGiridhar Malavali static int
846a9083016SGiridhar Malavali qla82xx_rom_lock(struct qla_hw_data *ha)
847a9083016SGiridhar Malavali {
848a9083016SGiridhar Malavali 	int done = 0, timeout = 0;
849a9083016SGiridhar Malavali 
850a9083016SGiridhar Malavali 	while (!done) {
851a9083016SGiridhar Malavali 		/* acquire semaphore2 from PCI HW block */
852a9083016SGiridhar Malavali 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
853a9083016SGiridhar Malavali 		if (done == 1)
854a9083016SGiridhar Malavali 			break;
855a9083016SGiridhar Malavali 		if (timeout >= qla82xx_rom_lock_timeout)
856a9083016SGiridhar Malavali 			return -1;
857a9083016SGiridhar Malavali 		timeout++;
858a9083016SGiridhar Malavali 	}
859a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
860a9083016SGiridhar Malavali 	return 0;
861a9083016SGiridhar Malavali }
862a9083016SGiridhar Malavali 
863d652e093SChad Dupuis static void
864d652e093SChad Dupuis qla82xx_rom_unlock(struct qla_hw_data *ha)
865d652e093SChad Dupuis {
866d652e093SChad Dupuis 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
867d652e093SChad Dupuis }
868d652e093SChad Dupuis 
86977e334d2SGiridhar Malavali static int
870a9083016SGiridhar Malavali qla82xx_wait_rom_busy(struct qla_hw_data *ha)
871a9083016SGiridhar Malavali {
872a9083016SGiridhar Malavali 	long timeout = 0;
873a9083016SGiridhar Malavali 	long done = 0 ;
8747c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
875a9083016SGiridhar Malavali 
876a9083016SGiridhar Malavali 	while (done == 0) {
877a9083016SGiridhar Malavali 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
878a9083016SGiridhar Malavali 		done &= 4;
879a9083016SGiridhar Malavali 		timeout++;
880a9083016SGiridhar Malavali 		if (timeout >= rom_max_timeout) {
8817c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_p3p, vha, 0xb00a,
8827c3df132SSaurav Kashyap 			    "%s: Timeout reached waiting for rom busy.\n",
8837c3df132SSaurav Kashyap 			    QLA2XXX_DRIVER_NAME);
884a9083016SGiridhar Malavali 			return -1;
885a9083016SGiridhar Malavali 		}
886a9083016SGiridhar Malavali 	}
887a9083016SGiridhar Malavali 	return 0;
888a9083016SGiridhar Malavali }
889a9083016SGiridhar Malavali 
89077e334d2SGiridhar Malavali static int
891a9083016SGiridhar Malavali qla82xx_wait_rom_done(struct qla_hw_data *ha)
892a9083016SGiridhar Malavali {
893a9083016SGiridhar Malavali 	long timeout = 0;
894a9083016SGiridhar Malavali 	long done = 0 ;
8957c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
896a9083016SGiridhar Malavali 
897a9083016SGiridhar Malavali 	while (done == 0) {
898a9083016SGiridhar Malavali 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
899a9083016SGiridhar Malavali 		done &= 2;
900a9083016SGiridhar Malavali 		timeout++;
901a9083016SGiridhar Malavali 		if (timeout >= rom_max_timeout) {
9027c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_p3p, vha, 0xb00b,
9037c3df132SSaurav Kashyap 			    "%s: Timeout reached waiting for rom done.\n",
9047c3df132SSaurav Kashyap 			    QLA2XXX_DRIVER_NAME);
905a9083016SGiridhar Malavali 			return -1;
906a9083016SGiridhar Malavali 		}
907a9083016SGiridhar Malavali 	}
908a9083016SGiridhar Malavali 	return 0;
909a9083016SGiridhar Malavali }
910a9083016SGiridhar Malavali 
9112b29d96dSChad Dupuis int
9122b29d96dSChad Dupuis qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
9132b29d96dSChad Dupuis {
9142b29d96dSChad Dupuis 	uint32_t  off_value, rval = 0;
9152b29d96dSChad Dupuis 
9162b29d96dSChad Dupuis 	WRT_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase),
9172b29d96dSChad Dupuis 	    (off & 0xFFFF0000));
9182b29d96dSChad Dupuis 
9192b29d96dSChad Dupuis 	/* Read back value to make sure write has gone through */
9202b29d96dSChad Dupuis 	RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
9212b29d96dSChad Dupuis 	off_value  = (off & 0x0000FFFF);
9222b29d96dSChad Dupuis 
9232b29d96dSChad Dupuis 	if (flag)
9242b29d96dSChad Dupuis 		WRT_REG_DWORD((void *)
9252b29d96dSChad Dupuis 		    (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
9262b29d96dSChad Dupuis 		    data);
9272b29d96dSChad Dupuis 	else
9282b29d96dSChad Dupuis 		rval = RD_REG_DWORD((void *)
9292b29d96dSChad Dupuis 		    (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
9302b29d96dSChad Dupuis 
9312b29d96dSChad Dupuis 	return rval;
9322b29d96dSChad Dupuis }
9332b29d96dSChad Dupuis 
93477e334d2SGiridhar Malavali static int
935a9083016SGiridhar Malavali qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
936a9083016SGiridhar Malavali {
9372b29d96dSChad Dupuis 	/* Dword reads to flash. */
9382b29d96dSChad Dupuis 	qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
9392b29d96dSChad Dupuis 	*valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
9402b29d96dSChad Dupuis 	    (addr & 0x0000FFFF), 0, 0);
9417c3df132SSaurav Kashyap 
942a9083016SGiridhar Malavali 	return 0;
943a9083016SGiridhar Malavali }
944a9083016SGiridhar Malavali 
94577e334d2SGiridhar Malavali static int
946a9083016SGiridhar Malavali qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
947a9083016SGiridhar Malavali {
948a9083016SGiridhar Malavali 	int ret, loops = 0;
9497c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
950a9083016SGiridhar Malavali 
951a9083016SGiridhar Malavali 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
952a9083016SGiridhar Malavali 		udelay(100);
953a9083016SGiridhar Malavali 		schedule();
954a9083016SGiridhar Malavali 		loops++;
955a9083016SGiridhar Malavali 	}
956a9083016SGiridhar Malavali 	if (loops >= 50000) {
9577c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00b9,
9587c3df132SSaurav Kashyap 		    "Failed to aquire SEM2 lock.\n");
959a9083016SGiridhar Malavali 		return -1;
960a9083016SGiridhar Malavali 	}
961a9083016SGiridhar Malavali 	ret = qla82xx_do_rom_fast_read(ha, addr, valp);
962d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
963a9083016SGiridhar Malavali 	return ret;
964a9083016SGiridhar Malavali }
965a9083016SGiridhar Malavali 
96677e334d2SGiridhar Malavali static int
967a9083016SGiridhar Malavali qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
968a9083016SGiridhar Malavali {
9697c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
970a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
971a9083016SGiridhar Malavali 	qla82xx_wait_rom_busy(ha);
972a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha)) {
9737c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb00c,
9747c3df132SSaurav Kashyap 		    "Error waiting for rom done.\n");
975a9083016SGiridhar Malavali 		return -1;
976a9083016SGiridhar Malavali 	}
977a9083016SGiridhar Malavali 	*val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
978a9083016SGiridhar Malavali 	return 0;
979a9083016SGiridhar Malavali }
980a9083016SGiridhar Malavali 
98177e334d2SGiridhar Malavali static int
982a9083016SGiridhar Malavali qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
983a9083016SGiridhar Malavali {
984a9083016SGiridhar Malavali 	long timeout = 0;
985a9083016SGiridhar Malavali 	uint32_t done = 1 ;
986a9083016SGiridhar Malavali 	uint32_t val;
987a9083016SGiridhar Malavali 	int ret = 0;
9887c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
989a9083016SGiridhar Malavali 
990a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
991a9083016SGiridhar Malavali 	while ((done != 0) && (ret == 0)) {
992a9083016SGiridhar Malavali 		ret = qla82xx_read_status_reg(ha, &val);
993a9083016SGiridhar Malavali 		done = val & 1;
994a9083016SGiridhar Malavali 		timeout++;
995a9083016SGiridhar Malavali 		udelay(10);
996a9083016SGiridhar Malavali 		cond_resched();
997a9083016SGiridhar Malavali 		if (timeout >= 50000) {
9987c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb00d,
9997c3df132SSaurav Kashyap 			    "Timeout reached waiting for write finish.\n");
1000a9083016SGiridhar Malavali 			return -1;
1001a9083016SGiridhar Malavali 		}
1002a9083016SGiridhar Malavali 	}
1003a9083016SGiridhar Malavali 	return ret;
1004a9083016SGiridhar Malavali }
1005a9083016SGiridhar Malavali 
100677e334d2SGiridhar Malavali static int
1007a9083016SGiridhar Malavali qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
1008a9083016SGiridhar Malavali {
1009a9083016SGiridhar Malavali 	uint32_t val;
1010a9083016SGiridhar Malavali 	qla82xx_wait_rom_busy(ha);
1011a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
1012a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
1013a9083016SGiridhar Malavali 	qla82xx_wait_rom_busy(ha);
1014a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha))
1015a9083016SGiridhar Malavali 		return -1;
1016a9083016SGiridhar Malavali 	if (qla82xx_read_status_reg(ha, &val) != 0)
1017a9083016SGiridhar Malavali 		return -1;
1018a9083016SGiridhar Malavali 	if ((val & 2) != 2)
1019a9083016SGiridhar Malavali 		return -1;
1020a9083016SGiridhar Malavali 	return 0;
1021a9083016SGiridhar Malavali }
1022a9083016SGiridhar Malavali 
102377e334d2SGiridhar Malavali static int
1024a9083016SGiridhar Malavali qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
1025a9083016SGiridhar Malavali {
10267c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1027a9083016SGiridhar Malavali 	if (qla82xx_flash_set_write_enable(ha))
1028a9083016SGiridhar Malavali 		return -1;
1029a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
1030a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
1031a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha)) {
10327c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb00e,
10337c3df132SSaurav Kashyap 		    "Error waiting for rom done.\n");
1034a9083016SGiridhar Malavali 		return -1;
1035a9083016SGiridhar Malavali 	}
1036a9083016SGiridhar Malavali 	return qla82xx_flash_wait_write_finish(ha);
1037a9083016SGiridhar Malavali }
1038a9083016SGiridhar Malavali 
103977e334d2SGiridhar Malavali static int
1040a9083016SGiridhar Malavali qla82xx_write_disable_flash(struct qla_hw_data *ha)
1041a9083016SGiridhar Malavali {
10427c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1043a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
1044a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha)) {
10457c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb00f,
10467c3df132SSaurav Kashyap 		    "Error waiting for rom done.\n");
1047a9083016SGiridhar Malavali 		return -1;
1048a9083016SGiridhar Malavali 	}
1049a9083016SGiridhar Malavali 	return 0;
1050a9083016SGiridhar Malavali }
1051a9083016SGiridhar Malavali 
105277e334d2SGiridhar Malavali static int
1053a9083016SGiridhar Malavali ql82xx_rom_lock_d(struct qla_hw_data *ha)
1054a9083016SGiridhar Malavali {
1055a9083016SGiridhar Malavali 	int loops = 0;
10567c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
10577c3df132SSaurav Kashyap 
1058a9083016SGiridhar Malavali 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
1059a9083016SGiridhar Malavali 		udelay(100);
1060a9083016SGiridhar Malavali 		cond_resched();
1061a9083016SGiridhar Malavali 		loops++;
1062a9083016SGiridhar Malavali 	}
1063a9083016SGiridhar Malavali 	if (loops >= 50000) {
10647c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb010,
10657c3df132SSaurav Kashyap 		    "ROM lock failed.\n");
1066a9083016SGiridhar Malavali 		return -1;
1067a9083016SGiridhar Malavali 	}
1068cd6dbb03SJesper Juhl 	return 0;
1069a9083016SGiridhar Malavali }
1070a9083016SGiridhar Malavali 
107177e334d2SGiridhar Malavali static int
1072a9083016SGiridhar Malavali qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
1073a9083016SGiridhar Malavali 	uint32_t data)
1074a9083016SGiridhar Malavali {
1075a9083016SGiridhar Malavali 	int ret = 0;
10767c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1077a9083016SGiridhar Malavali 
1078a9083016SGiridhar Malavali 	ret = ql82xx_rom_lock_d(ha);
1079a9083016SGiridhar Malavali 	if (ret < 0) {
10807c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb011,
10817c3df132SSaurav Kashyap 		    "ROM lock failed.\n");
1082a9083016SGiridhar Malavali 		return ret;
1083a9083016SGiridhar Malavali 	}
1084a9083016SGiridhar Malavali 
1085a9083016SGiridhar Malavali 	if (qla82xx_flash_set_write_enable(ha))
1086a9083016SGiridhar Malavali 		goto done_write;
1087a9083016SGiridhar Malavali 
1088a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
1089a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
1090a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
1091a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
1092a9083016SGiridhar Malavali 	qla82xx_wait_rom_busy(ha);
1093a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha)) {
10947c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb012,
10957c3df132SSaurav Kashyap 		    "Error waiting for rom done.\n");
1096a9083016SGiridhar Malavali 		ret = -1;
1097a9083016SGiridhar Malavali 		goto done_write;
1098a9083016SGiridhar Malavali 	}
1099a9083016SGiridhar Malavali 
1100a9083016SGiridhar Malavali 	ret = qla82xx_flash_wait_write_finish(ha);
1101a9083016SGiridhar Malavali 
1102a9083016SGiridhar Malavali done_write:
1103d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
1104a9083016SGiridhar Malavali 	return ret;
1105a9083016SGiridhar Malavali }
1106a9083016SGiridhar Malavali 
1107a9083016SGiridhar Malavali /* This routine does CRB initialize sequence
1108a9083016SGiridhar Malavali  *  to put the ISP into operational state
1109a9083016SGiridhar Malavali  */
111077e334d2SGiridhar Malavali static int
111177e334d2SGiridhar Malavali qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
1112a9083016SGiridhar Malavali {
1113a9083016SGiridhar Malavali 	int addr, val;
1114a9083016SGiridhar Malavali 	int i ;
1115a9083016SGiridhar Malavali 	struct crb_addr_pair *buf;
1116a9083016SGiridhar Malavali 	unsigned long off;
1117a9083016SGiridhar Malavali 	unsigned offset, n;
1118a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1119a9083016SGiridhar Malavali 
1120a9083016SGiridhar Malavali 	struct crb_addr_pair {
1121a9083016SGiridhar Malavali 		long addr;
1122a9083016SGiridhar Malavali 		long data;
1123a9083016SGiridhar Malavali 	};
1124a9083016SGiridhar Malavali 
1125a9083016SGiridhar Malavali 	/* Halt all the indiviual PEGs and other blocks of the ISP */
1126a9083016SGiridhar Malavali 	qla82xx_rom_lock(ha);
1127c9e8fd5cSMadhuranath Iyengar 
112802be2215SGiridhar Malavali 	/* disable all I2Q */
112902be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
113002be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
113102be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
113202be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
113302be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
113402be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
113502be2215SGiridhar Malavali 
113602be2215SGiridhar Malavali 	/* disable all niu interrupts */
1137c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
1138c9e8fd5cSMadhuranath Iyengar 	/* disable xge rx/tx */
1139c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
1140c9e8fd5cSMadhuranath Iyengar 	/* disable xg1 rx/tx */
1141c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
114202be2215SGiridhar Malavali 	/* disable sideband mac */
114302be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
114402be2215SGiridhar Malavali 	/* disable ap0 mac */
114502be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
114602be2215SGiridhar Malavali 	/* disable ap1 mac */
114702be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
1148c9e8fd5cSMadhuranath Iyengar 
1149c9e8fd5cSMadhuranath Iyengar 	/* halt sre */
1150c9e8fd5cSMadhuranath Iyengar 	val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
1151c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
1152c9e8fd5cSMadhuranath Iyengar 
1153c9e8fd5cSMadhuranath Iyengar 	/* halt epg */
1154c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
1155c9e8fd5cSMadhuranath Iyengar 
1156c9e8fd5cSMadhuranath Iyengar 	/* halt timers */
1157c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
1158c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
1159c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
1160c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
1161c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
116202be2215SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
1163c9e8fd5cSMadhuranath Iyengar 
1164c9e8fd5cSMadhuranath Iyengar 	/* halt pegs */
1165c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
1166c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
1167c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
1168c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
1169c9e8fd5cSMadhuranath Iyengar 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
117002be2215SGiridhar Malavali 	msleep(20);
1171c9e8fd5cSMadhuranath Iyengar 
1172c9e8fd5cSMadhuranath Iyengar 	/* big hammer */
1173a9083016SGiridhar Malavali 	if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
1174a9083016SGiridhar Malavali 		/* don't reset CAM block on reset */
1175a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
1176a9083016SGiridhar Malavali 	else
1177a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
1178d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
1179a9083016SGiridhar Malavali 
1180a9083016SGiridhar Malavali 	/* Read the signature value from the flash.
1181a9083016SGiridhar Malavali 	 * Offset 0: Contain signature (0xcafecafe)
1182a9083016SGiridhar Malavali 	 * Offset 4: Offset and number of addr/value pairs
1183a9083016SGiridhar Malavali 	 * that present in CRB initialize sequence
1184a9083016SGiridhar Malavali 	 */
1185a9083016SGiridhar Malavali 	if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
1186a9083016SGiridhar Malavali 	    qla82xx_rom_fast_read(ha, 4, &n) != 0) {
11877c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x006e,
11887c3df132SSaurav Kashyap 		    "Error Reading crb_init area: n: %08x.\n", n);
1189a9083016SGiridhar Malavali 		return -1;
1190a9083016SGiridhar Malavali 	}
1191a9083016SGiridhar Malavali 
1192a9083016SGiridhar Malavali 	/* Offset in flash = lower 16 bits
119300adc9a0SSaurav Kashyap 	 * Number of entries = upper 16 bits
1194a9083016SGiridhar Malavali 	 */
1195a9083016SGiridhar Malavali 	offset = n & 0xffffU;
1196a9083016SGiridhar Malavali 	n = (n >> 16) & 0xffffU;
1197a9083016SGiridhar Malavali 
119800adc9a0SSaurav Kashyap 	/* number of addr/value pair should not exceed 1024 entries */
1199a9083016SGiridhar Malavali 	if (n  >= 1024) {
12007c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x0071,
12017c3df132SSaurav Kashyap 		    "Card flash not initialized:n=0x%x.\n", n);
1202a9083016SGiridhar Malavali 		return -1;
1203a9083016SGiridhar Malavali 	}
1204a9083016SGiridhar Malavali 
12057c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x0072,
12067c3df132SSaurav Kashyap 	    "%d CRB init values found in ROM.\n", n);
1207a9083016SGiridhar Malavali 
1208a9083016SGiridhar Malavali 	buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
1209a9083016SGiridhar Malavali 	if (buf == NULL) {
12107c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x010c,
12117c3df132SSaurav Kashyap 		    "Unable to allocate memory.\n");
1212a9083016SGiridhar Malavali 		return -1;
1213a9083016SGiridhar Malavali 	}
1214a9083016SGiridhar Malavali 
1215a9083016SGiridhar Malavali 	for (i = 0; i < n; i++) {
1216a9083016SGiridhar Malavali 		if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
1217a9083016SGiridhar Malavali 		    qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
1218a9083016SGiridhar Malavali 			kfree(buf);
1219a9083016SGiridhar Malavali 			return -1;
1220a9083016SGiridhar Malavali 		}
1221a9083016SGiridhar Malavali 
1222a9083016SGiridhar Malavali 		buf[i].addr = addr;
1223a9083016SGiridhar Malavali 		buf[i].data = val;
1224a9083016SGiridhar Malavali 	}
1225a9083016SGiridhar Malavali 
1226a9083016SGiridhar Malavali 	for (i = 0; i < n; i++) {
1227a9083016SGiridhar Malavali 		/* Translate internal CRB initialization
1228a9083016SGiridhar Malavali 		 * address to PCI bus address
1229a9083016SGiridhar Malavali 		 */
1230a9083016SGiridhar Malavali 		off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
1231a9083016SGiridhar Malavali 		    QLA82XX_PCI_CRBSPACE;
1232a9083016SGiridhar Malavali 		/* Not all CRB  addr/value pair to be written,
1233a9083016SGiridhar Malavali 		 * some of them are skipped
1234a9083016SGiridhar Malavali 		 */
1235a9083016SGiridhar Malavali 
1236a9083016SGiridhar Malavali 		/* skipping cold reboot MAGIC */
1237a9083016SGiridhar Malavali 		if (off == QLA82XX_CAM_RAM(0x1fc))
1238a9083016SGiridhar Malavali 			continue;
1239a9083016SGiridhar Malavali 
1240a9083016SGiridhar Malavali 		/* do not reset PCI */
1241a9083016SGiridhar Malavali 		if (off == (ROMUSB_GLB + 0xbc))
1242a9083016SGiridhar Malavali 			continue;
1243a9083016SGiridhar Malavali 
1244a9083016SGiridhar Malavali 		/* skip core clock, so that firmware can increase the clock */
1245a9083016SGiridhar Malavali 		if (off == (ROMUSB_GLB + 0xc8))
1246a9083016SGiridhar Malavali 			continue;
1247a9083016SGiridhar Malavali 
1248a9083016SGiridhar Malavali 		/* skip the function enable register */
1249a9083016SGiridhar Malavali 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
1250a9083016SGiridhar Malavali 			continue;
1251a9083016SGiridhar Malavali 
1252a9083016SGiridhar Malavali 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
1253a9083016SGiridhar Malavali 			continue;
1254a9083016SGiridhar Malavali 
1255a9083016SGiridhar Malavali 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
1256a9083016SGiridhar Malavali 			continue;
1257a9083016SGiridhar Malavali 
1258a9083016SGiridhar Malavali 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
1259a9083016SGiridhar Malavali 			continue;
1260a9083016SGiridhar Malavali 
1261a9083016SGiridhar Malavali 		if (off == ADDR_ERROR) {
12627c3df132SSaurav Kashyap 			ql_log(ql_log_fatal, vha, 0x0116,
12637c3df132SSaurav Kashyap 			    "Unknow addr: 0x%08lx.\n", buf[i].addr);
1264a9083016SGiridhar Malavali 			continue;
1265a9083016SGiridhar Malavali 		}
1266a9083016SGiridhar Malavali 
1267a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, off, buf[i].data);
1268a9083016SGiridhar Malavali 
1269a9083016SGiridhar Malavali 		/* ISP requires much bigger delay to settle down,
1270a9083016SGiridhar Malavali 		 * else crb_window returns 0xffffffff
1271a9083016SGiridhar Malavali 		 */
1272a9083016SGiridhar Malavali 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
1273a9083016SGiridhar Malavali 			msleep(1000);
1274a9083016SGiridhar Malavali 
1275a9083016SGiridhar Malavali 		/* ISP requires millisec delay between
1276a9083016SGiridhar Malavali 		 * successive CRB register updation
1277a9083016SGiridhar Malavali 		 */
1278a9083016SGiridhar Malavali 		msleep(1);
1279a9083016SGiridhar Malavali 	}
1280a9083016SGiridhar Malavali 
1281a9083016SGiridhar Malavali 	kfree(buf);
1282a9083016SGiridhar Malavali 
1283a9083016SGiridhar Malavali 	/* Resetting the data and instruction cache */
1284a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
1285a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
1286a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
1287a9083016SGiridhar Malavali 
1288a9083016SGiridhar Malavali 	/* Clear all protocol processing engines */
1289a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
1290a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
1291a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
1292a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
1293a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
1294a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
1295a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
1296a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
1297a9083016SGiridhar Malavali 	return 0;
1298a9083016SGiridhar Malavali }
1299a9083016SGiridhar Malavali 
130077e334d2SGiridhar Malavali static int
130177e334d2SGiridhar Malavali qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
130277e334d2SGiridhar Malavali 		u64 off, void *data, int size)
130377e334d2SGiridhar Malavali {
130477e334d2SGiridhar Malavali 	int i, j, ret = 0, loop, sz[2], off0;
130577e334d2SGiridhar Malavali 	int scale, shift_amount, startword;
130677e334d2SGiridhar Malavali 	uint32_t temp;
130777e334d2SGiridhar Malavali 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
130877e334d2SGiridhar Malavali 
130977e334d2SGiridhar Malavali 	/*
131077e334d2SGiridhar Malavali 	 * If not MN, go check for MS or invalid.
131177e334d2SGiridhar Malavali 	 */
131277e334d2SGiridhar Malavali 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
131377e334d2SGiridhar Malavali 		mem_crb = QLA82XX_CRB_QDR_NET;
131477e334d2SGiridhar Malavali 	else {
131577e334d2SGiridhar Malavali 		mem_crb = QLA82XX_CRB_DDR_NET;
131677e334d2SGiridhar Malavali 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
131777e334d2SGiridhar Malavali 			return qla82xx_pci_mem_write_direct(ha,
131877e334d2SGiridhar Malavali 			    off, data, size);
131977e334d2SGiridhar Malavali 	}
132077e334d2SGiridhar Malavali 
132177e334d2SGiridhar Malavali 	off0 = off & 0x7;
132277e334d2SGiridhar Malavali 	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
132377e334d2SGiridhar Malavali 	sz[1] = size - sz[0];
132477e334d2SGiridhar Malavali 
132577e334d2SGiridhar Malavali 	off8 = off & 0xfffffff0;
132677e334d2SGiridhar Malavali 	loop = (((off & 0xf) + size - 1) >> 4) + 1;
132777e334d2SGiridhar Malavali 	shift_amount = 4;
132877e334d2SGiridhar Malavali 	scale = 2;
132977e334d2SGiridhar Malavali 	startword = (off & 0xf)/8;
133077e334d2SGiridhar Malavali 
133177e334d2SGiridhar Malavali 	for (i = 0; i < loop; i++) {
133277e334d2SGiridhar Malavali 		if (qla82xx_pci_mem_read_2M(ha, off8 +
133377e334d2SGiridhar Malavali 		    (i << shift_amount), &word[i * scale], 8))
133477e334d2SGiridhar Malavali 			return -1;
133577e334d2SGiridhar Malavali 	}
133677e334d2SGiridhar Malavali 
133777e334d2SGiridhar Malavali 	switch (size) {
133877e334d2SGiridhar Malavali 	case 1:
133977e334d2SGiridhar Malavali 		tmpw = *((uint8_t *)data);
134077e334d2SGiridhar Malavali 		break;
134177e334d2SGiridhar Malavali 	case 2:
134277e334d2SGiridhar Malavali 		tmpw = *((uint16_t *)data);
134377e334d2SGiridhar Malavali 		break;
134477e334d2SGiridhar Malavali 	case 4:
134577e334d2SGiridhar Malavali 		tmpw = *((uint32_t *)data);
134677e334d2SGiridhar Malavali 		break;
134777e334d2SGiridhar Malavali 	case 8:
134877e334d2SGiridhar Malavali 	default:
134977e334d2SGiridhar Malavali 		tmpw = *((uint64_t *)data);
135077e334d2SGiridhar Malavali 		break;
135177e334d2SGiridhar Malavali 	}
135277e334d2SGiridhar Malavali 
135377e334d2SGiridhar Malavali 	if (sz[0] == 8) {
135477e334d2SGiridhar Malavali 		word[startword] = tmpw;
135577e334d2SGiridhar Malavali 	} else {
135677e334d2SGiridhar Malavali 		word[startword] &=
135777e334d2SGiridhar Malavali 			~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
135877e334d2SGiridhar Malavali 		word[startword] |= tmpw << (off0 * 8);
135977e334d2SGiridhar Malavali 	}
136077e334d2SGiridhar Malavali 	if (sz[1] != 0) {
136177e334d2SGiridhar Malavali 		word[startword+1] &= ~(~0ULL << (sz[1] * 8));
136277e334d2SGiridhar Malavali 		word[startword+1] |= tmpw >> (sz[0] * 8);
136377e334d2SGiridhar Malavali 	}
136477e334d2SGiridhar Malavali 
136577e334d2SGiridhar Malavali 	for (i = 0; i < loop; i++) {
136677e334d2SGiridhar Malavali 		temp = off8 + (i << shift_amount);
136777e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
136877e334d2SGiridhar Malavali 		temp = 0;
136977e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
137077e334d2SGiridhar Malavali 		temp = word[i * scale] & 0xffffffff;
137177e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
137277e334d2SGiridhar Malavali 		temp = (word[i * scale] >> 32) & 0xffffffff;
137377e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
137477e334d2SGiridhar Malavali 		temp = word[i*scale + 1] & 0xffffffff;
137577e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb +
137677e334d2SGiridhar Malavali 		    MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
137777e334d2SGiridhar Malavali 		temp = (word[i*scale + 1] >> 32) & 0xffffffff;
137877e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb +
137977e334d2SGiridhar Malavali 		    MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
138077e334d2SGiridhar Malavali 
138177e334d2SGiridhar Malavali 		temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
138277e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
138377e334d2SGiridhar Malavali 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
138477e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
138577e334d2SGiridhar Malavali 
138677e334d2SGiridhar Malavali 		for (j = 0; j < MAX_CTL_CHECK; j++) {
138777e334d2SGiridhar Malavali 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
138877e334d2SGiridhar Malavali 			if ((temp & MIU_TA_CTL_BUSY) == 0)
138977e334d2SGiridhar Malavali 				break;
139077e334d2SGiridhar Malavali 		}
139177e334d2SGiridhar Malavali 
139277e334d2SGiridhar Malavali 		if (j >= MAX_CTL_CHECK) {
139377e334d2SGiridhar Malavali 			if (printk_ratelimit())
139477e334d2SGiridhar Malavali 				dev_err(&ha->pdev->dev,
13957c3df132SSaurav Kashyap 				    "failed to write through agent.\n");
139677e334d2SGiridhar Malavali 			ret = -1;
139777e334d2SGiridhar Malavali 			break;
139877e334d2SGiridhar Malavali 		}
139977e334d2SGiridhar Malavali 	}
140077e334d2SGiridhar Malavali 
140177e334d2SGiridhar Malavali 	return ret;
140277e334d2SGiridhar Malavali }
140377e334d2SGiridhar Malavali 
140477e334d2SGiridhar Malavali static int
1405a9083016SGiridhar Malavali qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
1406a9083016SGiridhar Malavali {
1407a9083016SGiridhar Malavali 	int  i;
1408a9083016SGiridhar Malavali 	long size = 0;
14099c2b2975SHarish Zunjarrao 	long flashaddr = ha->flt_region_bootload << 2;
14109c2b2975SHarish Zunjarrao 	long memaddr = BOOTLD_START;
1411a9083016SGiridhar Malavali 	u64 data;
1412a9083016SGiridhar Malavali 	u32 high, low;
1413a9083016SGiridhar Malavali 	size = (IMAGE_START - BOOTLD_START) / 8;
1414a9083016SGiridhar Malavali 
1415a9083016SGiridhar Malavali 	for (i = 0; i < size; i++) {
1416a9083016SGiridhar Malavali 		if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
1417a9083016SGiridhar Malavali 		    (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
1418a9083016SGiridhar Malavali 			return -1;
1419a9083016SGiridhar Malavali 		}
1420a9083016SGiridhar Malavali 		data = ((u64)high << 32) | low ;
1421a9083016SGiridhar Malavali 		qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
1422a9083016SGiridhar Malavali 		flashaddr += 8;
1423a9083016SGiridhar Malavali 		memaddr += 8;
1424a9083016SGiridhar Malavali 
1425a9083016SGiridhar Malavali 		if (i % 0x1000 == 0)
1426a9083016SGiridhar Malavali 			msleep(1);
1427a9083016SGiridhar Malavali 	}
1428a9083016SGiridhar Malavali 	udelay(100);
1429a9083016SGiridhar Malavali 	read_lock(&ha->hw_lock);
1430a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1431a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
1432a9083016SGiridhar Malavali 	read_unlock(&ha->hw_lock);
1433a9083016SGiridhar Malavali 	return 0;
1434a9083016SGiridhar Malavali }
1435a9083016SGiridhar Malavali 
1436a9083016SGiridhar Malavali int
1437a9083016SGiridhar Malavali qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
1438a9083016SGiridhar Malavali 		u64 off, void *data, int size)
1439a9083016SGiridhar Malavali {
1440a9083016SGiridhar Malavali 	int i, j = 0, k, start, end, loop, sz[2], off0[2];
1441a9083016SGiridhar Malavali 	int	      shift_amount;
1442a9083016SGiridhar Malavali 	uint32_t      temp;
1443a9083016SGiridhar Malavali 	uint64_t      off8, val, mem_crb, word[2] = {0, 0};
1444a9083016SGiridhar Malavali 
1445a9083016SGiridhar Malavali 	/*
1446a9083016SGiridhar Malavali 	 * If not MN, go check for MS or invalid.
1447a9083016SGiridhar Malavali 	 */
1448a9083016SGiridhar Malavali 
1449a9083016SGiridhar Malavali 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
1450a9083016SGiridhar Malavali 		mem_crb = QLA82XX_CRB_QDR_NET;
1451a9083016SGiridhar Malavali 	else {
1452a9083016SGiridhar Malavali 		mem_crb = QLA82XX_CRB_DDR_NET;
1453a9083016SGiridhar Malavali 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
1454a9083016SGiridhar Malavali 			return qla82xx_pci_mem_read_direct(ha,
1455a9083016SGiridhar Malavali 			    off, data, size);
1456a9083016SGiridhar Malavali 	}
1457a9083016SGiridhar Malavali 
1458a9083016SGiridhar Malavali 	off8 = off & 0xfffffff0;
1459a9083016SGiridhar Malavali 	off0[0] = off & 0xf;
1460a9083016SGiridhar Malavali 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
1461a9083016SGiridhar Malavali 	shift_amount = 4;
1462a9083016SGiridhar Malavali 	loop = ((off0[0] + size - 1) >> shift_amount) + 1;
1463a9083016SGiridhar Malavali 	off0[1] = 0;
1464a9083016SGiridhar Malavali 	sz[1] = size - sz[0];
1465a9083016SGiridhar Malavali 
1466a9083016SGiridhar Malavali 	for (i = 0; i < loop; i++) {
1467a9083016SGiridhar Malavali 		temp = off8 + (i << shift_amount);
1468a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1469a9083016SGiridhar Malavali 		temp = 0;
1470a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1471a9083016SGiridhar Malavali 		temp = MIU_TA_CTL_ENABLE;
1472a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1473a9083016SGiridhar Malavali 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
1474a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
1475a9083016SGiridhar Malavali 
1476a9083016SGiridhar Malavali 		for (j = 0; j < MAX_CTL_CHECK; j++) {
1477a9083016SGiridhar Malavali 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
1478a9083016SGiridhar Malavali 			if ((temp & MIU_TA_CTL_BUSY) == 0)
1479a9083016SGiridhar Malavali 				break;
1480a9083016SGiridhar Malavali 		}
1481a9083016SGiridhar Malavali 
1482a9083016SGiridhar Malavali 		if (j >= MAX_CTL_CHECK) {
1483a9083016SGiridhar Malavali 			if (printk_ratelimit())
1484a9083016SGiridhar Malavali 				dev_err(&ha->pdev->dev,
14857c3df132SSaurav Kashyap 				    "failed to read through agent.\n");
1486a9083016SGiridhar Malavali 			break;
1487a9083016SGiridhar Malavali 		}
1488a9083016SGiridhar Malavali 
1489a9083016SGiridhar Malavali 		start = off0[i] >> 2;
1490a9083016SGiridhar Malavali 		end   = (off0[i] + sz[i] - 1) >> 2;
1491a9083016SGiridhar Malavali 		for (k = start; k <= end; k++) {
1492a9083016SGiridhar Malavali 			temp = qla82xx_rd_32(ha,
1493a9083016SGiridhar Malavali 					mem_crb + MIU_TEST_AGT_RDDATA(k));
1494a9083016SGiridhar Malavali 			word[i] |= ((uint64_t)temp << (32 * (k & 1)));
1495a9083016SGiridhar Malavali 		}
1496a9083016SGiridhar Malavali 	}
1497a9083016SGiridhar Malavali 
1498a9083016SGiridhar Malavali 	if (j >= MAX_CTL_CHECK)
1499a9083016SGiridhar Malavali 		return -1;
1500a9083016SGiridhar Malavali 
1501a9083016SGiridhar Malavali 	if ((off0[0] & 7) == 0) {
1502a9083016SGiridhar Malavali 		val = word[0];
1503a9083016SGiridhar Malavali 	} else {
1504a9083016SGiridhar Malavali 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1505a9083016SGiridhar Malavali 			((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1506a9083016SGiridhar Malavali 	}
1507a9083016SGiridhar Malavali 
1508a9083016SGiridhar Malavali 	switch (size) {
1509a9083016SGiridhar Malavali 	case 1:
1510a9083016SGiridhar Malavali 		*(uint8_t  *)data = val;
1511a9083016SGiridhar Malavali 		break;
1512a9083016SGiridhar Malavali 	case 2:
1513a9083016SGiridhar Malavali 		*(uint16_t *)data = val;
1514a9083016SGiridhar Malavali 		break;
1515a9083016SGiridhar Malavali 	case 4:
1516a9083016SGiridhar Malavali 		*(uint32_t *)data = val;
1517a9083016SGiridhar Malavali 		break;
1518a9083016SGiridhar Malavali 	case 8:
1519a9083016SGiridhar Malavali 		*(uint64_t *)data = val;
1520a9083016SGiridhar Malavali 		break;
1521a9083016SGiridhar Malavali 	}
1522a9083016SGiridhar Malavali 	return 0;
1523a9083016SGiridhar Malavali }
1524a9083016SGiridhar Malavali 
1525a9083016SGiridhar Malavali 
15269c2b2975SHarish Zunjarrao static struct qla82xx_uri_table_desc *
15279c2b2975SHarish Zunjarrao qla82xx_get_table_desc(const u8 *unirom, int section)
15289c2b2975SHarish Zunjarrao {
15299c2b2975SHarish Zunjarrao 	uint32_t i;
15309c2b2975SHarish Zunjarrao 	struct qla82xx_uri_table_desc *directory =
15319c2b2975SHarish Zunjarrao 		(struct qla82xx_uri_table_desc *)&unirom[0];
15329c2b2975SHarish Zunjarrao 	__le32 offset;
15339c2b2975SHarish Zunjarrao 	__le32 tab_type;
15349c2b2975SHarish Zunjarrao 	__le32 entries = cpu_to_le32(directory->num_entries);
15359c2b2975SHarish Zunjarrao 
15369c2b2975SHarish Zunjarrao 	for (i = 0; i < entries; i++) {
15379c2b2975SHarish Zunjarrao 		offset = cpu_to_le32(directory->findex) +
15389c2b2975SHarish Zunjarrao 		    (i * cpu_to_le32(directory->entry_size));
15399c2b2975SHarish Zunjarrao 		tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
15409c2b2975SHarish Zunjarrao 
15419c2b2975SHarish Zunjarrao 		if (tab_type == section)
15429c2b2975SHarish Zunjarrao 			return (struct qla82xx_uri_table_desc *)&unirom[offset];
15439c2b2975SHarish Zunjarrao 	}
15449c2b2975SHarish Zunjarrao 
15459c2b2975SHarish Zunjarrao 	return NULL;
15469c2b2975SHarish Zunjarrao }
15479c2b2975SHarish Zunjarrao 
15489c2b2975SHarish Zunjarrao static struct qla82xx_uri_data_desc *
15499c2b2975SHarish Zunjarrao qla82xx_get_data_desc(struct qla_hw_data *ha,
15509c2b2975SHarish Zunjarrao 	u32 section, u32 idx_offset)
15519c2b2975SHarish Zunjarrao {
15529c2b2975SHarish Zunjarrao 	const u8 *unirom = ha->hablob->fw->data;
15539c2b2975SHarish Zunjarrao 	int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
15549c2b2975SHarish Zunjarrao 	struct qla82xx_uri_table_desc *tab_desc = NULL;
15559c2b2975SHarish Zunjarrao 	__le32 offset;
15569c2b2975SHarish Zunjarrao 
15579c2b2975SHarish Zunjarrao 	tab_desc = qla82xx_get_table_desc(unirom, section);
15589c2b2975SHarish Zunjarrao 	if (!tab_desc)
15599c2b2975SHarish Zunjarrao 		return NULL;
15609c2b2975SHarish Zunjarrao 
15619c2b2975SHarish Zunjarrao 	offset = cpu_to_le32(tab_desc->findex) +
15629c2b2975SHarish Zunjarrao 	    (cpu_to_le32(tab_desc->entry_size) * idx);
15639c2b2975SHarish Zunjarrao 
15649c2b2975SHarish Zunjarrao 	return (struct qla82xx_uri_data_desc *)&unirom[offset];
15659c2b2975SHarish Zunjarrao }
15669c2b2975SHarish Zunjarrao 
15679c2b2975SHarish Zunjarrao static u8 *
15689c2b2975SHarish Zunjarrao qla82xx_get_bootld_offset(struct qla_hw_data *ha)
15699c2b2975SHarish Zunjarrao {
15709c2b2975SHarish Zunjarrao 	u32 offset = BOOTLD_START;
15719c2b2975SHarish Zunjarrao 	struct qla82xx_uri_data_desc *uri_desc = NULL;
15729c2b2975SHarish Zunjarrao 
15739c2b2975SHarish Zunjarrao 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
15749c2b2975SHarish Zunjarrao 		uri_desc = qla82xx_get_data_desc(ha,
15759c2b2975SHarish Zunjarrao 		    QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
15769c2b2975SHarish Zunjarrao 		if (uri_desc)
15779c2b2975SHarish Zunjarrao 			offset = cpu_to_le32(uri_desc->findex);
15789c2b2975SHarish Zunjarrao 	}
15799c2b2975SHarish Zunjarrao 
15809c2b2975SHarish Zunjarrao 	return (u8 *)&ha->hablob->fw->data[offset];
15819c2b2975SHarish Zunjarrao }
15829c2b2975SHarish Zunjarrao 
15839c2b2975SHarish Zunjarrao static __le32
15849c2b2975SHarish Zunjarrao qla82xx_get_fw_size(struct qla_hw_data *ha)
15859c2b2975SHarish Zunjarrao {
15869c2b2975SHarish Zunjarrao 	struct qla82xx_uri_data_desc *uri_desc = NULL;
15879c2b2975SHarish Zunjarrao 
15889c2b2975SHarish Zunjarrao 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
15899c2b2975SHarish Zunjarrao 		uri_desc =  qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
15909c2b2975SHarish Zunjarrao 		    QLA82XX_URI_FIRMWARE_IDX_OFF);
15919c2b2975SHarish Zunjarrao 		if (uri_desc)
15929c2b2975SHarish Zunjarrao 			return cpu_to_le32(uri_desc->size);
15939c2b2975SHarish Zunjarrao 	}
15949c2b2975SHarish Zunjarrao 
15959c2b2975SHarish Zunjarrao 	return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
15969c2b2975SHarish Zunjarrao }
15979c2b2975SHarish Zunjarrao 
15989c2b2975SHarish Zunjarrao static u8 *
15999c2b2975SHarish Zunjarrao qla82xx_get_fw_offs(struct qla_hw_data *ha)
16009c2b2975SHarish Zunjarrao {
16019c2b2975SHarish Zunjarrao 	u32 offset = IMAGE_START;
16029c2b2975SHarish Zunjarrao 	struct qla82xx_uri_data_desc *uri_desc = NULL;
16039c2b2975SHarish Zunjarrao 
16049c2b2975SHarish Zunjarrao 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
16059c2b2975SHarish Zunjarrao 		uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
16069c2b2975SHarish Zunjarrao 			QLA82XX_URI_FIRMWARE_IDX_OFF);
16079c2b2975SHarish Zunjarrao 		if (uri_desc)
16089c2b2975SHarish Zunjarrao 			offset = cpu_to_le32(uri_desc->findex);
16099c2b2975SHarish Zunjarrao 	}
16109c2b2975SHarish Zunjarrao 
16119c2b2975SHarish Zunjarrao 	return (u8 *)&ha->hablob->fw->data[offset];
16129c2b2975SHarish Zunjarrao }
16139c2b2975SHarish Zunjarrao 
1614a9083016SGiridhar Malavali /* PCI related functions */
1615a9083016SGiridhar Malavali int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
1616a9083016SGiridhar Malavali {
1617a9083016SGiridhar Malavali 	unsigned long val = 0;
1618a9083016SGiridhar Malavali 	u32 control;
1619a9083016SGiridhar Malavali 
1620a9083016SGiridhar Malavali 	switch (region) {
1621a9083016SGiridhar Malavali 	case 0:
1622a9083016SGiridhar Malavali 		val = 0;
1623a9083016SGiridhar Malavali 		break;
1624a9083016SGiridhar Malavali 	case 1:
1625a9083016SGiridhar Malavali 		pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
1626a9083016SGiridhar Malavali 		val = control + QLA82XX_MSIX_TBL_SPACE;
1627a9083016SGiridhar Malavali 		break;
1628a9083016SGiridhar Malavali 	}
1629a9083016SGiridhar Malavali 	return val;
1630a9083016SGiridhar Malavali }
1631a9083016SGiridhar Malavali 
1632a9083016SGiridhar Malavali 
1633a9083016SGiridhar Malavali int
1634a9083016SGiridhar Malavali qla82xx_iospace_config(struct qla_hw_data *ha)
1635a9083016SGiridhar Malavali {
1636a9083016SGiridhar Malavali 	uint32_t len = 0;
1637a9083016SGiridhar Malavali 
1638a9083016SGiridhar Malavali 	if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
16397c3df132SSaurav Kashyap 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
16407c3df132SSaurav Kashyap 		    "Failed to reserver selected regions.\n");
1641a9083016SGiridhar Malavali 		goto iospace_error_exit;
1642a9083016SGiridhar Malavali 	}
1643a9083016SGiridhar Malavali 
1644a9083016SGiridhar Malavali 	/* Use MMIO operations for all accesses. */
1645a9083016SGiridhar Malavali 	if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
16467c3df132SSaurav Kashyap 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
16477c3df132SSaurav Kashyap 		    "Region #0 not an MMIO resource, aborting.\n");
1648a9083016SGiridhar Malavali 		goto iospace_error_exit;
1649a9083016SGiridhar Malavali 	}
1650a9083016SGiridhar Malavali 
1651a9083016SGiridhar Malavali 	len = pci_resource_len(ha->pdev, 0);
1652a9083016SGiridhar Malavali 	ha->nx_pcibase =
1653a9083016SGiridhar Malavali 	    (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
1654a9083016SGiridhar Malavali 	if (!ha->nx_pcibase) {
16557c3df132SSaurav Kashyap 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
16567c3df132SSaurav Kashyap 		    "Cannot remap pcibase MMIO, aborting.\n");
1657a9083016SGiridhar Malavali 		pci_release_regions(ha->pdev);
1658a9083016SGiridhar Malavali 		goto iospace_error_exit;
1659a9083016SGiridhar Malavali 	}
1660a9083016SGiridhar Malavali 
1661a9083016SGiridhar Malavali 	/* Mapping of IO base pointer */
1662a9083016SGiridhar Malavali 	ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
1663a9083016SGiridhar Malavali 	    0xbc000 + (ha->pdev->devfn << 11));
1664a9083016SGiridhar Malavali 
1665a9083016SGiridhar Malavali 	if (!ql2xdbwr) {
1666a9083016SGiridhar Malavali 		ha->nxdb_wr_ptr =
1667a9083016SGiridhar Malavali 		    (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
1668a9083016SGiridhar Malavali 		    (ha->pdev->devfn << 12)), 4);
1669a9083016SGiridhar Malavali 		if (!ha->nxdb_wr_ptr) {
16707c3df132SSaurav Kashyap 			ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
16717c3df132SSaurav Kashyap 			    "Cannot remap MMIO, aborting.\n");
1672a9083016SGiridhar Malavali 			pci_release_regions(ha->pdev);
1673a9083016SGiridhar Malavali 			goto iospace_error_exit;
1674a9083016SGiridhar Malavali 		}
1675a9083016SGiridhar Malavali 
1676a9083016SGiridhar Malavali 		/* Mapping of IO base pointer,
1677a9083016SGiridhar Malavali 		 * door bell read and write pointer
1678a9083016SGiridhar Malavali 		 */
1679a9083016SGiridhar Malavali 		ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
1680a9083016SGiridhar Malavali 		    (ha->pdev->devfn * 8);
1681a9083016SGiridhar Malavali 	} else {
1682a9083016SGiridhar Malavali 		ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
1683a9083016SGiridhar Malavali 			QLA82XX_CAMRAM_DB1 :
1684a9083016SGiridhar Malavali 			QLA82XX_CAMRAM_DB2);
1685a9083016SGiridhar Malavali 	}
1686a9083016SGiridhar Malavali 
1687a9083016SGiridhar Malavali 	ha->max_req_queues = ha->max_rsp_queues = 1;
1688a9083016SGiridhar Malavali 	ha->msix_count = ha->max_rsp_queues + 1;
16897c3df132SSaurav Kashyap 	ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
16907c3df132SSaurav Kashyap 	    "nx_pci_base=%p iobase=%p "
16917c3df132SSaurav Kashyap 	    "max_req_queues=%d msix_count=%d.\n",
1692d8424f68SJoe Perches 	    (void *)ha->nx_pcibase, ha->iobase,
16937c3df132SSaurav Kashyap 	    ha->max_req_queues, ha->msix_count);
16947c3df132SSaurav Kashyap 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
16957c3df132SSaurav Kashyap 	    "nx_pci_base=%p iobase=%p "
16967c3df132SSaurav Kashyap 	    "max_req_queues=%d msix_count=%d.\n",
1697d8424f68SJoe Perches 	    (void *)ha->nx_pcibase, ha->iobase,
16987c3df132SSaurav Kashyap 	    ha->max_req_queues, ha->msix_count);
1699a9083016SGiridhar Malavali 	return 0;
1700a9083016SGiridhar Malavali 
1701a9083016SGiridhar Malavali iospace_error_exit:
1702a9083016SGiridhar Malavali 	return -ENOMEM;
1703a9083016SGiridhar Malavali }
1704a9083016SGiridhar Malavali 
1705a9083016SGiridhar Malavali /* GS related functions */
1706a9083016SGiridhar Malavali 
1707a9083016SGiridhar Malavali /* Initialization related functions */
1708a9083016SGiridhar Malavali 
1709a9083016SGiridhar Malavali /**
1710a9083016SGiridhar Malavali  * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
1711a9083016SGiridhar Malavali  * @ha: HA context
1712a9083016SGiridhar Malavali  *
1713a9083016SGiridhar Malavali  * Returns 0 on success.
1714a9083016SGiridhar Malavali */
1715a9083016SGiridhar Malavali int
1716a9083016SGiridhar Malavali qla82xx_pci_config(scsi_qla_host_t *vha)
1717a9083016SGiridhar Malavali {
1718a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1719a9083016SGiridhar Malavali 	int ret;
1720a9083016SGiridhar Malavali 
1721a9083016SGiridhar Malavali 	pci_set_master(ha->pdev);
1722a9083016SGiridhar Malavali 	ret = pci_set_mwi(ha->pdev);
1723a9083016SGiridhar Malavali 	ha->chip_revision = ha->pdev->revision;
17247c3df132SSaurav Kashyap 	ql_dbg(ql_dbg_init, vha, 0x0043,
1725d8424f68SJoe Perches 	    "Chip revision:%d.\n",
17267c3df132SSaurav Kashyap 	    ha->chip_revision);
1727a9083016SGiridhar Malavali 	return 0;
1728a9083016SGiridhar Malavali }
1729a9083016SGiridhar Malavali 
1730a9083016SGiridhar Malavali /**
1731a9083016SGiridhar Malavali  * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
1732a9083016SGiridhar Malavali  * @ha: HA context
1733a9083016SGiridhar Malavali  *
1734a9083016SGiridhar Malavali  * Returns 0 on success.
1735a9083016SGiridhar Malavali  */
1736a9083016SGiridhar Malavali void
1737a9083016SGiridhar Malavali qla82xx_reset_chip(scsi_qla_host_t *vha)
1738a9083016SGiridhar Malavali {
1739a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1740a9083016SGiridhar Malavali 	ha->isp_ops->disable_intrs(ha);
1741a9083016SGiridhar Malavali }
1742a9083016SGiridhar Malavali 
1743a9083016SGiridhar Malavali void qla82xx_config_rings(struct scsi_qla_host *vha)
1744a9083016SGiridhar Malavali {
1745a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1746a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
1747a9083016SGiridhar Malavali 	struct init_cb_81xx *icb;
1748a9083016SGiridhar Malavali 	struct req_que *req = ha->req_q_map[0];
1749a9083016SGiridhar Malavali 	struct rsp_que *rsp = ha->rsp_q_map[0];
1750a9083016SGiridhar Malavali 
1751a9083016SGiridhar Malavali 	/* Setup ring parameters in initialization control block. */
1752a9083016SGiridhar Malavali 	icb = (struct init_cb_81xx *)ha->init_cb;
1753a9083016SGiridhar Malavali 	icb->request_q_outpointer = __constant_cpu_to_le16(0);
1754a9083016SGiridhar Malavali 	icb->response_q_inpointer = __constant_cpu_to_le16(0);
1755a9083016SGiridhar Malavali 	icb->request_q_length = cpu_to_le16(req->length);
1756a9083016SGiridhar Malavali 	icb->response_q_length = cpu_to_le16(rsp->length);
1757a9083016SGiridhar Malavali 	icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
1758a9083016SGiridhar Malavali 	icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
1759a9083016SGiridhar Malavali 	icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
1760a9083016SGiridhar Malavali 	icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
1761a9083016SGiridhar Malavali 
1762a9083016SGiridhar Malavali 	WRT_REG_DWORD((unsigned long  __iomem *)&reg->req_q_out[0], 0);
1763a9083016SGiridhar Malavali 	WRT_REG_DWORD((unsigned long  __iomem *)&reg->rsp_q_in[0], 0);
1764a9083016SGiridhar Malavali 	WRT_REG_DWORD((unsigned long  __iomem *)&reg->rsp_q_out[0], 0);
1765a9083016SGiridhar Malavali }
1766a9083016SGiridhar Malavali 
1767f1af6208SGiridhar Malavali void qla82xx_reset_adapter(struct scsi_qla_host *vha)
1768f1af6208SGiridhar Malavali {
1769f1af6208SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1770f1af6208SGiridhar Malavali 	vha->flags.online = 0;
1771f1af6208SGiridhar Malavali 	qla2x00_try_to_stop_firmware(vha);
1772f1af6208SGiridhar Malavali 	ha->isp_ops->disable_intrs(ha);
1773f1af6208SGiridhar Malavali }
1774f1af6208SGiridhar Malavali 
177577e334d2SGiridhar Malavali static int
177677e334d2SGiridhar Malavali qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
1777a9083016SGiridhar Malavali {
1778a9083016SGiridhar Malavali 	u64 *ptr64;
1779a9083016SGiridhar Malavali 	u32 i, flashaddr, size;
1780a9083016SGiridhar Malavali 	__le64 data;
1781a9083016SGiridhar Malavali 
1782a9083016SGiridhar Malavali 	size = (IMAGE_START - BOOTLD_START) / 8;
1783a9083016SGiridhar Malavali 
17849c2b2975SHarish Zunjarrao 	ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
1785a9083016SGiridhar Malavali 	flashaddr = BOOTLD_START;
1786a9083016SGiridhar Malavali 
1787a9083016SGiridhar Malavali 	for (i = 0; i < size; i++) {
1788a9083016SGiridhar Malavali 		data = cpu_to_le64(ptr64[i]);
17899c2b2975SHarish Zunjarrao 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
17909c2b2975SHarish Zunjarrao 			return -EIO;
1791a9083016SGiridhar Malavali 		flashaddr += 8;
1792a9083016SGiridhar Malavali 	}
1793a9083016SGiridhar Malavali 
1794a9083016SGiridhar Malavali 	flashaddr = FLASH_ADDR_START;
17959c2b2975SHarish Zunjarrao 	size = (__force u32)qla82xx_get_fw_size(ha) / 8;
17969c2b2975SHarish Zunjarrao 	ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
1797a9083016SGiridhar Malavali 
1798a9083016SGiridhar Malavali 	for (i = 0; i < size; i++) {
1799a9083016SGiridhar Malavali 		data = cpu_to_le64(ptr64[i]);
1800a9083016SGiridhar Malavali 
1801a9083016SGiridhar Malavali 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
1802a9083016SGiridhar Malavali 			return -EIO;
1803a9083016SGiridhar Malavali 		flashaddr += 8;
1804a9083016SGiridhar Malavali 	}
18059c2b2975SHarish Zunjarrao 	udelay(100);
1806a9083016SGiridhar Malavali 
1807a9083016SGiridhar Malavali 	/* Write a magic value to CAMRAM register
1808a9083016SGiridhar Malavali 	 * at a specified offset to indicate
1809a9083016SGiridhar Malavali 	 * that all data is written and
1810a9083016SGiridhar Malavali 	 * ready for firmware to initialize.
1811a9083016SGiridhar Malavali 	 */
18129c2b2975SHarish Zunjarrao 	qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
1813a9083016SGiridhar Malavali 
18149c2b2975SHarish Zunjarrao 	read_lock(&ha->hw_lock);
1815a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
1816a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
18179c2b2975SHarish Zunjarrao 	read_unlock(&ha->hw_lock);
18189c2b2975SHarish Zunjarrao 	return 0;
18199c2b2975SHarish Zunjarrao }
18209c2b2975SHarish Zunjarrao 
18219c2b2975SHarish Zunjarrao static int
18229c2b2975SHarish Zunjarrao qla82xx_set_product_offset(struct qla_hw_data *ha)
18239c2b2975SHarish Zunjarrao {
18249c2b2975SHarish Zunjarrao 	struct qla82xx_uri_table_desc *ptab_desc = NULL;
18259c2b2975SHarish Zunjarrao 	const uint8_t *unirom = ha->hablob->fw->data;
18269c2b2975SHarish Zunjarrao 	uint32_t i;
18279c2b2975SHarish Zunjarrao 	__le32 entries;
18289c2b2975SHarish Zunjarrao 	__le32 flags, file_chiprev, offset;
18299c2b2975SHarish Zunjarrao 	uint8_t chiprev = ha->chip_revision;
18309c2b2975SHarish Zunjarrao 	/* Hardcoding mn_present flag for P3P */
18319c2b2975SHarish Zunjarrao 	int mn_present = 0;
18329c2b2975SHarish Zunjarrao 	uint32_t flagbit;
18339c2b2975SHarish Zunjarrao 
18349c2b2975SHarish Zunjarrao 	ptab_desc = qla82xx_get_table_desc(unirom,
18359c2b2975SHarish Zunjarrao 		 QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
18369c2b2975SHarish Zunjarrao        if (!ptab_desc)
18379c2b2975SHarish Zunjarrao 		return -1;
18389c2b2975SHarish Zunjarrao 
18399c2b2975SHarish Zunjarrao 	entries = cpu_to_le32(ptab_desc->num_entries);
18409c2b2975SHarish Zunjarrao 
18419c2b2975SHarish Zunjarrao 	for (i = 0; i < entries; i++) {
18429c2b2975SHarish Zunjarrao 		offset = cpu_to_le32(ptab_desc->findex) +
18439c2b2975SHarish Zunjarrao 			(i * cpu_to_le32(ptab_desc->entry_size));
18449c2b2975SHarish Zunjarrao 		flags = cpu_to_le32(*((int *)&unirom[offset] +
18459c2b2975SHarish Zunjarrao 			QLA82XX_URI_FLAGS_OFF));
18469c2b2975SHarish Zunjarrao 		file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
18479c2b2975SHarish Zunjarrao 			QLA82XX_URI_CHIP_REV_OFF));
18489c2b2975SHarish Zunjarrao 
18499c2b2975SHarish Zunjarrao 		flagbit = mn_present ? 1 : 2;
18509c2b2975SHarish Zunjarrao 
18519c2b2975SHarish Zunjarrao 		if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
18529c2b2975SHarish Zunjarrao 			ha->file_prd_off = offset;
18539c2b2975SHarish Zunjarrao 			return 0;
18549c2b2975SHarish Zunjarrao 		}
18559c2b2975SHarish Zunjarrao 	}
18569c2b2975SHarish Zunjarrao 	return -1;
18579c2b2975SHarish Zunjarrao }
18589c2b2975SHarish Zunjarrao 
18599c2b2975SHarish Zunjarrao int
18609c2b2975SHarish Zunjarrao qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
18619c2b2975SHarish Zunjarrao {
18629c2b2975SHarish Zunjarrao 	__le32 val;
18639c2b2975SHarish Zunjarrao 	uint32_t min_size;
18649c2b2975SHarish Zunjarrao 	struct qla_hw_data *ha = vha->hw;
18659c2b2975SHarish Zunjarrao 	const struct firmware *fw = ha->hablob->fw;
18669c2b2975SHarish Zunjarrao 
18679c2b2975SHarish Zunjarrao 	ha->fw_type = fw_type;
18689c2b2975SHarish Zunjarrao 
18699c2b2975SHarish Zunjarrao 	if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
18709c2b2975SHarish Zunjarrao 		if (qla82xx_set_product_offset(ha))
18719c2b2975SHarish Zunjarrao 			return -EINVAL;
18729c2b2975SHarish Zunjarrao 
18739c2b2975SHarish Zunjarrao 		min_size = QLA82XX_URI_FW_MIN_SIZE;
18749c2b2975SHarish Zunjarrao 	} else {
18759c2b2975SHarish Zunjarrao 		val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
18769c2b2975SHarish Zunjarrao 		if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
18779c2b2975SHarish Zunjarrao 			return -EINVAL;
18789c2b2975SHarish Zunjarrao 
18799c2b2975SHarish Zunjarrao 		min_size = QLA82XX_FW_MIN_SIZE;
18809c2b2975SHarish Zunjarrao 	}
18819c2b2975SHarish Zunjarrao 
18829c2b2975SHarish Zunjarrao 	if (fw->size < min_size)
18839c2b2975SHarish Zunjarrao 		return -EINVAL;
1884a9083016SGiridhar Malavali 	return 0;
1885a9083016SGiridhar Malavali }
1886a9083016SGiridhar Malavali 
188777e334d2SGiridhar Malavali static int
188877e334d2SGiridhar Malavali qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
1889a9083016SGiridhar Malavali {
1890a9083016SGiridhar Malavali 	u32 val = 0;
1891a9083016SGiridhar Malavali 	int retries = 60;
18927c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1893a9083016SGiridhar Malavali 
1894a9083016SGiridhar Malavali 	do {
1895a9083016SGiridhar Malavali 		read_lock(&ha->hw_lock);
1896a9083016SGiridhar Malavali 		val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
1897a9083016SGiridhar Malavali 		read_unlock(&ha->hw_lock);
1898a9083016SGiridhar Malavali 
1899a9083016SGiridhar Malavali 		switch (val) {
1900a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_COMPLETE:
1901a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_ACK:
1902a9083016SGiridhar Malavali 			return QLA_SUCCESS;
1903a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_FAILED:
1904a9083016SGiridhar Malavali 			break;
1905a9083016SGiridhar Malavali 		default:
1906a9083016SGiridhar Malavali 			break;
1907a9083016SGiridhar Malavali 		}
19087c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0x00a8,
19097c3df132SSaurav Kashyap 		    "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
1910a9083016SGiridhar Malavali 		    val, retries);
1911a9083016SGiridhar Malavali 
1912a9083016SGiridhar Malavali 		msleep(500);
1913a9083016SGiridhar Malavali 
1914a9083016SGiridhar Malavali 	} while (--retries);
1915a9083016SGiridhar Malavali 
19167c3df132SSaurav Kashyap 	ql_log(ql_log_fatal, vha, 0x00a9,
1917a9083016SGiridhar Malavali 	    "Cmd Peg initialization failed: 0x%x.\n", val);
1918a9083016SGiridhar Malavali 
1919a9083016SGiridhar Malavali 	val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
1920a9083016SGiridhar Malavali 	read_lock(&ha->hw_lock);
1921a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
1922a9083016SGiridhar Malavali 	read_unlock(&ha->hw_lock);
1923a9083016SGiridhar Malavali 	return QLA_FUNCTION_FAILED;
1924a9083016SGiridhar Malavali }
1925a9083016SGiridhar Malavali 
192677e334d2SGiridhar Malavali static int
192777e334d2SGiridhar Malavali qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
1928a9083016SGiridhar Malavali {
1929a9083016SGiridhar Malavali 	u32 val = 0;
1930a9083016SGiridhar Malavali 	int retries = 60;
19317c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
1932a9083016SGiridhar Malavali 
1933a9083016SGiridhar Malavali 	do {
1934a9083016SGiridhar Malavali 		read_lock(&ha->hw_lock);
1935a9083016SGiridhar Malavali 		val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
1936a9083016SGiridhar Malavali 		read_unlock(&ha->hw_lock);
1937a9083016SGiridhar Malavali 
1938a9083016SGiridhar Malavali 		switch (val) {
1939a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_COMPLETE:
1940a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_ACK:
1941a9083016SGiridhar Malavali 			return QLA_SUCCESS;
1942a9083016SGiridhar Malavali 		case PHAN_INITIALIZE_FAILED:
1943a9083016SGiridhar Malavali 			break;
1944a9083016SGiridhar Malavali 		default:
1945a9083016SGiridhar Malavali 			break;
1946a9083016SGiridhar Malavali 		}
19477c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0x00ab,
19487c3df132SSaurav Kashyap 		    "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
1949a9083016SGiridhar Malavali 		    val, retries);
1950a9083016SGiridhar Malavali 
1951a9083016SGiridhar Malavali 		msleep(500);
1952a9083016SGiridhar Malavali 
1953a9083016SGiridhar Malavali 	} while (--retries);
1954a9083016SGiridhar Malavali 
19557c3df132SSaurav Kashyap 	ql_log(ql_log_fatal, vha, 0x00ac,
19567c3df132SSaurav Kashyap 	    "Rcv Peg initializatin failed: 0x%x.\n", val);
1957a9083016SGiridhar Malavali 	read_lock(&ha->hw_lock);
1958a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
1959a9083016SGiridhar Malavali 	read_unlock(&ha->hw_lock);
1960a9083016SGiridhar Malavali 	return QLA_FUNCTION_FAILED;
1961a9083016SGiridhar Malavali }
1962a9083016SGiridhar Malavali 
1963a9083016SGiridhar Malavali /* ISR related functions */
1964a9083016SGiridhar Malavali uint32_t qla82xx_isr_int_target_mask_enable[8] = {
1965a9083016SGiridhar Malavali 	ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
1966a9083016SGiridhar Malavali 	ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
1967a9083016SGiridhar Malavali 	ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
1968a9083016SGiridhar Malavali 	ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
1969a9083016SGiridhar Malavali };
1970a9083016SGiridhar Malavali 
1971a9083016SGiridhar Malavali uint32_t qla82xx_isr_int_target_status[8] = {
1972a9083016SGiridhar Malavali 	ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
1973a9083016SGiridhar Malavali 	ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
1974a9083016SGiridhar Malavali 	ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
1975a9083016SGiridhar Malavali 	ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
1976a9083016SGiridhar Malavali };
1977a9083016SGiridhar Malavali 
1978a9083016SGiridhar Malavali static struct qla82xx_legacy_intr_set legacy_intr[] = \
1979a9083016SGiridhar Malavali 	QLA82XX_LEGACY_INTR_CONFIG;
1980a9083016SGiridhar Malavali 
1981a9083016SGiridhar Malavali /*
1982a9083016SGiridhar Malavali  * qla82xx_mbx_completion() - Process mailbox command completions.
1983a9083016SGiridhar Malavali  * @ha: SCSI driver HA context
1984a9083016SGiridhar Malavali  * @mb0: Mailbox0 register
1985a9083016SGiridhar Malavali  */
198677e334d2SGiridhar Malavali static void
1987a9083016SGiridhar Malavali qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
1988a9083016SGiridhar Malavali {
1989a9083016SGiridhar Malavali 	uint16_t	cnt;
1990a9083016SGiridhar Malavali 	uint16_t __iomem *wptr;
1991a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
1992a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
1993a9083016SGiridhar Malavali 	wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
1994a9083016SGiridhar Malavali 
1995a9083016SGiridhar Malavali 	/* Load return mailbox registers. */
1996a9083016SGiridhar Malavali 	ha->flags.mbox_int = 1;
1997a9083016SGiridhar Malavali 	ha->mailbox_out[0] = mb0;
1998a9083016SGiridhar Malavali 
1999a9083016SGiridhar Malavali 	for (cnt = 1; cnt < ha->mbx_count; cnt++) {
2000a9083016SGiridhar Malavali 		ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
2001a9083016SGiridhar Malavali 		wptr++;
2002a9083016SGiridhar Malavali 	}
2003a9083016SGiridhar Malavali 
2004cfb0919cSChad Dupuis 	if (!ha->mcp)
20057c3df132SSaurav Kashyap 		ql_dbg(ql_dbg_async, vha, 0x5053,
20067c3df132SSaurav Kashyap 		    "MBX pointer ERROR.\n");
2007a9083016SGiridhar Malavali }
2008a9083016SGiridhar Malavali 
2009a9083016SGiridhar Malavali /*
2010a9083016SGiridhar Malavali  * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
2011a9083016SGiridhar Malavali  * @irq:
2012a9083016SGiridhar Malavali  * @dev_id: SCSI driver HA context
2013a9083016SGiridhar Malavali  * @regs:
2014a9083016SGiridhar Malavali  *
2015a9083016SGiridhar Malavali  * Called by system whenever the host adapter generates an interrupt.
2016a9083016SGiridhar Malavali  *
2017a9083016SGiridhar Malavali  * Returns handled flag.
2018a9083016SGiridhar Malavali  */
2019a9083016SGiridhar Malavali irqreturn_t
2020a9083016SGiridhar Malavali qla82xx_intr_handler(int irq, void *dev_id)
2021a9083016SGiridhar Malavali {
2022a9083016SGiridhar Malavali 	scsi_qla_host_t	*vha;
2023a9083016SGiridhar Malavali 	struct qla_hw_data *ha;
2024a9083016SGiridhar Malavali 	struct rsp_que *rsp;
2025a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg;
2026a9083016SGiridhar Malavali 	int status = 0, status1 = 0;
2027a9083016SGiridhar Malavali 	unsigned long	flags;
2028a9083016SGiridhar Malavali 	unsigned long	iter;
20297c3df132SSaurav Kashyap 	uint32_t	stat = 0;
2030a9083016SGiridhar Malavali 	uint16_t	mb[4];
2031a9083016SGiridhar Malavali 
2032a9083016SGiridhar Malavali 	rsp = (struct rsp_que *) dev_id;
2033a9083016SGiridhar Malavali 	if (!rsp) {
2034b6d0d9d5SGiridhar Malavali 		ql_log(ql_log_info, NULL, 0xb053,
20353256b435SChad Dupuis 		    "%s: NULL response queue pointer.\n", __func__);
2036a9083016SGiridhar Malavali 		return IRQ_NONE;
2037a9083016SGiridhar Malavali 	}
2038a9083016SGiridhar Malavali 	ha = rsp->hw;
2039a9083016SGiridhar Malavali 
2040a9083016SGiridhar Malavali 	if (!ha->flags.msi_enabled) {
2041a9083016SGiridhar Malavali 		status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
2042a9083016SGiridhar Malavali 		if (!(status & ha->nx_legacy_intr.int_vec_bit))
2043a9083016SGiridhar Malavali 			return IRQ_NONE;
2044a9083016SGiridhar Malavali 
2045a9083016SGiridhar Malavali 		status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
2046a9083016SGiridhar Malavali 		if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
2047a9083016SGiridhar Malavali 			return IRQ_NONE;
2048a9083016SGiridhar Malavali 	}
2049a9083016SGiridhar Malavali 
2050a9083016SGiridhar Malavali 	/* clear the interrupt */
2051a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
2052a9083016SGiridhar Malavali 
2053a9083016SGiridhar Malavali 	/* read twice to ensure write is flushed */
2054a9083016SGiridhar Malavali 	qla82xx_rd_32(ha, ISR_INT_VECTOR);
2055a9083016SGiridhar Malavali 	qla82xx_rd_32(ha, ISR_INT_VECTOR);
2056a9083016SGiridhar Malavali 
2057a9083016SGiridhar Malavali 	reg = &ha->iobase->isp82;
2058a9083016SGiridhar Malavali 
2059a9083016SGiridhar Malavali 	spin_lock_irqsave(&ha->hardware_lock, flags);
2060a9083016SGiridhar Malavali 	vha = pci_get_drvdata(ha->pdev);
2061a9083016SGiridhar Malavali 	for (iter = 1; iter--; ) {
2062a9083016SGiridhar Malavali 
2063a9083016SGiridhar Malavali 		if (RD_REG_DWORD(&reg->host_int)) {
2064a9083016SGiridhar Malavali 			stat = RD_REG_DWORD(&reg->host_status);
2065a9083016SGiridhar Malavali 
2066a9083016SGiridhar Malavali 			switch (stat & 0xff) {
2067a9083016SGiridhar Malavali 			case 0x1:
2068a9083016SGiridhar Malavali 			case 0x2:
2069a9083016SGiridhar Malavali 			case 0x10:
2070a9083016SGiridhar Malavali 			case 0x11:
2071a9083016SGiridhar Malavali 				qla82xx_mbx_completion(vha, MSW(stat));
2072a9083016SGiridhar Malavali 				status |= MBX_INTERRUPT;
2073a9083016SGiridhar Malavali 				break;
2074a9083016SGiridhar Malavali 			case 0x12:
2075a9083016SGiridhar Malavali 				mb[0] = MSW(stat);
2076a9083016SGiridhar Malavali 				mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
2077a9083016SGiridhar Malavali 				mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
2078a9083016SGiridhar Malavali 				mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
2079a9083016SGiridhar Malavali 				qla2x00_async_event(vha, rsp, mb);
2080a9083016SGiridhar Malavali 				break;
2081a9083016SGiridhar Malavali 			case 0x13:
2082a9083016SGiridhar Malavali 				qla24xx_process_response_queue(vha, rsp);
2083a9083016SGiridhar Malavali 				break;
2084a9083016SGiridhar Malavali 			default:
20857c3df132SSaurav Kashyap 				ql_dbg(ql_dbg_async, vha, 0x5054,
2086a9083016SGiridhar Malavali 				    "Unrecognized interrupt type (%d).\n",
20877c3df132SSaurav Kashyap 				    stat & 0xff);
2088a9083016SGiridhar Malavali 				break;
2089a9083016SGiridhar Malavali 			}
2090a9083016SGiridhar Malavali 		}
2091a9083016SGiridhar Malavali 		WRT_REG_DWORD(&reg->host_int, 0);
2092a9083016SGiridhar Malavali 	}
2093a9083016SGiridhar Malavali 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2094a9083016SGiridhar Malavali 	if (!ha->flags.msi_enabled)
2095a9083016SGiridhar Malavali 		qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
2096a9083016SGiridhar Malavali 
2097a9083016SGiridhar Malavali #ifdef QL_DEBUG_LEVEL_17
2098a9083016SGiridhar Malavali 	if (!irq && ha->flags.eeh_busy)
20997c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0x503d,
21007c3df132SSaurav Kashyap 		    "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
2101a9083016SGiridhar Malavali 		    status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
2102a9083016SGiridhar Malavali #endif
2103a9083016SGiridhar Malavali 
2104a9083016SGiridhar Malavali 	if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
2105a9083016SGiridhar Malavali 	    (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
2106a9083016SGiridhar Malavali 		set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
2107a9083016SGiridhar Malavali 		complete(&ha->mbx_intr_comp);
2108a9083016SGiridhar Malavali 	}
2109a9083016SGiridhar Malavali 	return IRQ_HANDLED;
2110a9083016SGiridhar Malavali }
2111a9083016SGiridhar Malavali 
2112a9083016SGiridhar Malavali irqreturn_t
2113a9083016SGiridhar Malavali qla82xx_msix_default(int irq, void *dev_id)
2114a9083016SGiridhar Malavali {
2115a9083016SGiridhar Malavali 	scsi_qla_host_t	*vha;
2116a9083016SGiridhar Malavali 	struct qla_hw_data *ha;
2117a9083016SGiridhar Malavali 	struct rsp_que *rsp;
2118a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg;
2119a9083016SGiridhar Malavali 	int status = 0;
2120a9083016SGiridhar Malavali 	unsigned long flags;
21217c3df132SSaurav Kashyap 	uint32_t stat = 0;
2122a9083016SGiridhar Malavali 	uint16_t mb[4];
2123a9083016SGiridhar Malavali 
2124a9083016SGiridhar Malavali 	rsp = (struct rsp_que *) dev_id;
2125a9083016SGiridhar Malavali 	if (!rsp) {
2126a9083016SGiridhar Malavali 		printk(KERN_INFO
21277c3df132SSaurav Kashyap 			"%s(): NULL response queue pointer.\n", __func__);
2128a9083016SGiridhar Malavali 		return IRQ_NONE;
2129a9083016SGiridhar Malavali 	}
2130a9083016SGiridhar Malavali 	ha = rsp->hw;
2131a9083016SGiridhar Malavali 
2132a9083016SGiridhar Malavali 	reg = &ha->iobase->isp82;
2133a9083016SGiridhar Malavali 
2134a9083016SGiridhar Malavali 	spin_lock_irqsave(&ha->hardware_lock, flags);
2135a9083016SGiridhar Malavali 	vha = pci_get_drvdata(ha->pdev);
2136a9083016SGiridhar Malavali 	do {
2137a9083016SGiridhar Malavali 		if (RD_REG_DWORD(&reg->host_int)) {
2138a9083016SGiridhar Malavali 			stat = RD_REG_DWORD(&reg->host_status);
2139a9083016SGiridhar Malavali 
2140a9083016SGiridhar Malavali 			switch (stat & 0xff) {
2141a9083016SGiridhar Malavali 			case 0x1:
2142a9083016SGiridhar Malavali 			case 0x2:
2143a9083016SGiridhar Malavali 			case 0x10:
2144a9083016SGiridhar Malavali 			case 0x11:
2145a9083016SGiridhar Malavali 				qla82xx_mbx_completion(vha, MSW(stat));
2146a9083016SGiridhar Malavali 				status |= MBX_INTERRUPT;
2147a9083016SGiridhar Malavali 				break;
2148a9083016SGiridhar Malavali 			case 0x12:
2149a9083016SGiridhar Malavali 				mb[0] = MSW(stat);
2150a9083016SGiridhar Malavali 				mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
2151a9083016SGiridhar Malavali 				mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
2152a9083016SGiridhar Malavali 				mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
2153a9083016SGiridhar Malavali 				qla2x00_async_event(vha, rsp, mb);
2154a9083016SGiridhar Malavali 				break;
2155a9083016SGiridhar Malavali 			case 0x13:
2156a9083016SGiridhar Malavali 				qla24xx_process_response_queue(vha, rsp);
2157a9083016SGiridhar Malavali 				break;
2158a9083016SGiridhar Malavali 			default:
21597c3df132SSaurav Kashyap 				ql_dbg(ql_dbg_async, vha, 0x5041,
2160a9083016SGiridhar Malavali 				    "Unrecognized interrupt type (%d).\n",
21617c3df132SSaurav Kashyap 				    stat & 0xff);
2162a9083016SGiridhar Malavali 				break;
2163a9083016SGiridhar Malavali 			}
2164a9083016SGiridhar Malavali 		}
2165a9083016SGiridhar Malavali 		WRT_REG_DWORD(&reg->host_int, 0);
2166a9083016SGiridhar Malavali 	} while (0);
2167a9083016SGiridhar Malavali 
2168a9083016SGiridhar Malavali 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2169a9083016SGiridhar Malavali 
2170a9083016SGiridhar Malavali #ifdef QL_DEBUG_LEVEL_17
2171a9083016SGiridhar Malavali 	if (!irq && ha->flags.eeh_busy)
21727c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0x5044,
21737c3df132SSaurav Kashyap 		    "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
2174a9083016SGiridhar Malavali 		    status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
2175a9083016SGiridhar Malavali #endif
2176a9083016SGiridhar Malavali 
2177a9083016SGiridhar Malavali 	if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
2178a9083016SGiridhar Malavali 		(status & MBX_INTERRUPT) && ha->flags.mbox_int) {
2179a9083016SGiridhar Malavali 			set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
2180a9083016SGiridhar Malavali 			complete(&ha->mbx_intr_comp);
2181a9083016SGiridhar Malavali 	}
2182a9083016SGiridhar Malavali 	return IRQ_HANDLED;
2183a9083016SGiridhar Malavali }
2184a9083016SGiridhar Malavali 
2185a9083016SGiridhar Malavali irqreturn_t
2186a9083016SGiridhar Malavali qla82xx_msix_rsp_q(int irq, void *dev_id)
2187a9083016SGiridhar Malavali {
2188a9083016SGiridhar Malavali 	scsi_qla_host_t	*vha;
2189a9083016SGiridhar Malavali 	struct qla_hw_data *ha;
2190a9083016SGiridhar Malavali 	struct rsp_que *rsp;
2191a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg;
21923553d343SSaurav Kashyap 	unsigned long flags;
2193a9083016SGiridhar Malavali 
2194a9083016SGiridhar Malavali 	rsp = (struct rsp_que *) dev_id;
2195a9083016SGiridhar Malavali 	if (!rsp) {
2196a9083016SGiridhar Malavali 		printk(KERN_INFO
21977c3df132SSaurav Kashyap 			"%s(): NULL response queue pointer.\n", __func__);
2198a9083016SGiridhar Malavali 		return IRQ_NONE;
2199a9083016SGiridhar Malavali 	}
2200a9083016SGiridhar Malavali 
2201a9083016SGiridhar Malavali 	ha = rsp->hw;
2202a9083016SGiridhar Malavali 	reg = &ha->iobase->isp82;
22033553d343SSaurav Kashyap 	spin_lock_irqsave(&ha->hardware_lock, flags);
2204a9083016SGiridhar Malavali 	vha = pci_get_drvdata(ha->pdev);
2205a9083016SGiridhar Malavali 	qla24xx_process_response_queue(vha, rsp);
2206a9083016SGiridhar Malavali 	WRT_REG_DWORD(&reg->host_int, 0);
22073553d343SSaurav Kashyap 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2208a9083016SGiridhar Malavali 	return IRQ_HANDLED;
2209a9083016SGiridhar Malavali }
2210a9083016SGiridhar Malavali 
2211a9083016SGiridhar Malavali void
2212a9083016SGiridhar Malavali qla82xx_poll(int irq, void *dev_id)
2213a9083016SGiridhar Malavali {
2214a9083016SGiridhar Malavali 	scsi_qla_host_t	*vha;
2215a9083016SGiridhar Malavali 	struct qla_hw_data *ha;
2216a9083016SGiridhar Malavali 	struct rsp_que *rsp;
2217a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg;
2218a9083016SGiridhar Malavali 	int status = 0;
2219a9083016SGiridhar Malavali 	uint32_t stat;
2220a9083016SGiridhar Malavali 	uint16_t mb[4];
2221a9083016SGiridhar Malavali 	unsigned long flags;
2222a9083016SGiridhar Malavali 
2223a9083016SGiridhar Malavali 	rsp = (struct rsp_que *) dev_id;
2224a9083016SGiridhar Malavali 	if (!rsp) {
2225a9083016SGiridhar Malavali 		printk(KERN_INFO
22267c3df132SSaurav Kashyap 			"%s(): NULL response queue pointer.\n", __func__);
2227a9083016SGiridhar Malavali 		return;
2228a9083016SGiridhar Malavali 	}
2229a9083016SGiridhar Malavali 	ha = rsp->hw;
2230a9083016SGiridhar Malavali 
2231a9083016SGiridhar Malavali 	reg = &ha->iobase->isp82;
2232a9083016SGiridhar Malavali 	spin_lock_irqsave(&ha->hardware_lock, flags);
2233a9083016SGiridhar Malavali 	vha = pci_get_drvdata(ha->pdev);
2234a9083016SGiridhar Malavali 
2235a9083016SGiridhar Malavali 	if (RD_REG_DWORD(&reg->host_int)) {
2236a9083016SGiridhar Malavali 		stat = RD_REG_DWORD(&reg->host_status);
2237a9083016SGiridhar Malavali 		switch (stat & 0xff) {
2238a9083016SGiridhar Malavali 		case 0x1:
2239a9083016SGiridhar Malavali 		case 0x2:
2240a9083016SGiridhar Malavali 		case 0x10:
2241a9083016SGiridhar Malavali 		case 0x11:
2242a9083016SGiridhar Malavali 			qla82xx_mbx_completion(vha, MSW(stat));
2243a9083016SGiridhar Malavali 			status |= MBX_INTERRUPT;
2244a9083016SGiridhar Malavali 			break;
2245a9083016SGiridhar Malavali 		case 0x12:
2246a9083016SGiridhar Malavali 			mb[0] = MSW(stat);
2247a9083016SGiridhar Malavali 			mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
2248a9083016SGiridhar Malavali 			mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
2249a9083016SGiridhar Malavali 			mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
2250a9083016SGiridhar Malavali 			qla2x00_async_event(vha, rsp, mb);
2251a9083016SGiridhar Malavali 			break;
2252a9083016SGiridhar Malavali 		case 0x13:
2253a9083016SGiridhar Malavali 			qla24xx_process_response_queue(vha, rsp);
2254a9083016SGiridhar Malavali 			break;
2255a9083016SGiridhar Malavali 		default:
22567c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_p3p, vha, 0xb013,
22577c3df132SSaurav Kashyap 			    "Unrecognized interrupt type (%d).\n",
22587c3df132SSaurav Kashyap 			    stat * 0xff);
2259a9083016SGiridhar Malavali 			break;
2260a9083016SGiridhar Malavali 		}
2261a9083016SGiridhar Malavali 	}
2262a9083016SGiridhar Malavali 	WRT_REG_DWORD(&reg->host_int, 0);
2263a9083016SGiridhar Malavali 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
2264a9083016SGiridhar Malavali }
2265a9083016SGiridhar Malavali 
2266a9083016SGiridhar Malavali void
2267a9083016SGiridhar Malavali qla82xx_enable_intrs(struct qla_hw_data *ha)
2268a9083016SGiridhar Malavali {
2269a9083016SGiridhar Malavali 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2270a9083016SGiridhar Malavali 	qla82xx_mbx_intr_enable(vha);
2271a9083016SGiridhar Malavali 	spin_lock_irq(&ha->hardware_lock);
2272a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
2273a9083016SGiridhar Malavali 	spin_unlock_irq(&ha->hardware_lock);
2274a9083016SGiridhar Malavali 	ha->interrupts_on = 1;
2275a9083016SGiridhar Malavali }
2276a9083016SGiridhar Malavali 
2277a9083016SGiridhar Malavali void
2278a9083016SGiridhar Malavali qla82xx_disable_intrs(struct qla_hw_data *ha)
2279a9083016SGiridhar Malavali {
2280a9083016SGiridhar Malavali 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2281a9083016SGiridhar Malavali 	qla82xx_mbx_intr_disable(vha);
2282a9083016SGiridhar Malavali 	spin_lock_irq(&ha->hardware_lock);
2283a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
2284a9083016SGiridhar Malavali 	spin_unlock_irq(&ha->hardware_lock);
2285a9083016SGiridhar Malavali 	ha->interrupts_on = 0;
2286a9083016SGiridhar Malavali }
2287a9083016SGiridhar Malavali 
2288a9083016SGiridhar Malavali void qla82xx_init_flags(struct qla_hw_data *ha)
2289a9083016SGiridhar Malavali {
2290a9083016SGiridhar Malavali 	struct qla82xx_legacy_intr_set *nx_legacy_intr;
2291a9083016SGiridhar Malavali 
2292a9083016SGiridhar Malavali 	/* ISP 8021 initializations */
2293a9083016SGiridhar Malavali 	rwlock_init(&ha->hw_lock);
2294a9083016SGiridhar Malavali 	ha->qdr_sn_window = -1;
2295a9083016SGiridhar Malavali 	ha->ddr_mn_window = -1;
2296a9083016SGiridhar Malavali 	ha->curr_window = 255;
2297a9083016SGiridhar Malavali 	ha->portnum = PCI_FUNC(ha->pdev->devfn);
2298a9083016SGiridhar Malavali 	nx_legacy_intr = &legacy_intr[ha->portnum];
2299a9083016SGiridhar Malavali 	ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
2300a9083016SGiridhar Malavali 	ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
2301a9083016SGiridhar Malavali 	ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
2302a9083016SGiridhar Malavali 	ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
2303a9083016SGiridhar Malavali }
2304a9083016SGiridhar Malavali 
2305a5b36321SLalit Chandivade inline void
23060251ce8cSSaurav Kashyap qla82xx_set_idc_version(scsi_qla_host_t *vha)
23070251ce8cSSaurav Kashyap {
23080251ce8cSSaurav Kashyap 	int idc_ver;
23090251ce8cSSaurav Kashyap 	uint32_t drv_active;
23100251ce8cSSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
23110251ce8cSSaurav Kashyap 
23120251ce8cSSaurav Kashyap 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
23130251ce8cSSaurav Kashyap 	if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
23140251ce8cSSaurav Kashyap 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
23150251ce8cSSaurav Kashyap 		    QLA82XX_IDC_VERSION);
23160251ce8cSSaurav Kashyap 		ql_log(ql_log_info, vha, 0xb082,
23170251ce8cSSaurav Kashyap 		    "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
23180251ce8cSSaurav Kashyap 	} else {
23190251ce8cSSaurav Kashyap 		idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
23200251ce8cSSaurav Kashyap 		if (idc_ver != QLA82XX_IDC_VERSION)
23210251ce8cSSaurav Kashyap 			ql_log(ql_log_info, vha, 0xb083,
23220251ce8cSSaurav Kashyap 			    "qla2xxx driver IDC version %d is not compatible "
23230251ce8cSSaurav Kashyap 			    "with IDC version %d of the other drivers\n",
23240251ce8cSSaurav Kashyap 			    QLA82XX_IDC_VERSION, idc_ver);
23250251ce8cSSaurav Kashyap 	}
23260251ce8cSSaurav Kashyap }
23270251ce8cSSaurav Kashyap 
23280251ce8cSSaurav Kashyap inline void
2329a9083016SGiridhar Malavali qla82xx_set_drv_active(scsi_qla_host_t *vha)
2330a9083016SGiridhar Malavali {
2331a9083016SGiridhar Malavali 	uint32_t drv_active;
2332a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2333a9083016SGiridhar Malavali 
2334a9083016SGiridhar Malavali 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2335a9083016SGiridhar Malavali 
2336a9083016SGiridhar Malavali 	/* If reset value is all FF's, initialize DRV_ACTIVE */
2337a9083016SGiridhar Malavali 	if (drv_active == 0xffffffff) {
233877e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
233977e334d2SGiridhar Malavali 			QLA82XX_DRV_NOT_ACTIVE);
2340a9083016SGiridhar Malavali 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2341a9083016SGiridhar Malavali 	}
234277e334d2SGiridhar Malavali 	drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
2343a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
2344a9083016SGiridhar Malavali }
2345a9083016SGiridhar Malavali 
2346a9083016SGiridhar Malavali inline void
2347a9083016SGiridhar Malavali qla82xx_clear_drv_active(struct qla_hw_data *ha)
2348a9083016SGiridhar Malavali {
2349a9083016SGiridhar Malavali 	uint32_t drv_active;
2350a9083016SGiridhar Malavali 
2351a9083016SGiridhar Malavali 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
235277e334d2SGiridhar Malavali 	drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
2353a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
2354a9083016SGiridhar Malavali }
2355a9083016SGiridhar Malavali 
2356a9083016SGiridhar Malavali static inline int
2357a9083016SGiridhar Malavali qla82xx_need_reset(struct qla_hw_data *ha)
2358a9083016SGiridhar Malavali {
2359a9083016SGiridhar Malavali 	uint32_t drv_state;
2360a9083016SGiridhar Malavali 	int rval;
2361a9083016SGiridhar Malavali 
23627d613ac6SSantosh Vernekar 	if (ha->flags.nic_core_reset_owner)
236308de2844SGiridhar Malavali 		return 1;
236408de2844SGiridhar Malavali 	else {
2365a9083016SGiridhar Malavali 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
236677e334d2SGiridhar Malavali 		rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
2367a9083016SGiridhar Malavali 		return rval;
2368a9083016SGiridhar Malavali 	}
236908de2844SGiridhar Malavali }
2370a9083016SGiridhar Malavali 
2371a9083016SGiridhar Malavali static inline void
2372a9083016SGiridhar Malavali qla82xx_set_rst_ready(struct qla_hw_data *ha)
2373a9083016SGiridhar Malavali {
2374a9083016SGiridhar Malavali 	uint32_t drv_state;
2375a9083016SGiridhar Malavali 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2376a9083016SGiridhar Malavali 
2377a9083016SGiridhar Malavali 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2378a9083016SGiridhar Malavali 
2379a9083016SGiridhar Malavali 	/* If reset value is all FF's, initialize DRV_STATE */
2380a9083016SGiridhar Malavali 	if (drv_state == 0xffffffff) {
238177e334d2SGiridhar Malavali 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
2382a9083016SGiridhar Malavali 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2383a9083016SGiridhar Malavali 	}
2384a9083016SGiridhar Malavali 	drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
238508de2844SGiridhar Malavali 	ql_dbg(ql_dbg_init, vha, 0x00bb,
238608de2844SGiridhar Malavali 	    "drv_state = 0x%08x.\n", drv_state);
2387a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
2388a9083016SGiridhar Malavali }
2389a9083016SGiridhar Malavali 
2390a9083016SGiridhar Malavali static inline void
2391a9083016SGiridhar Malavali qla82xx_clear_rst_ready(struct qla_hw_data *ha)
2392a9083016SGiridhar Malavali {
2393a9083016SGiridhar Malavali 	uint32_t drv_state;
2394a9083016SGiridhar Malavali 
2395a9083016SGiridhar Malavali 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2396a9083016SGiridhar Malavali 	drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
2397a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
2398a9083016SGiridhar Malavali }
2399a9083016SGiridhar Malavali 
2400a9083016SGiridhar Malavali static inline void
2401a9083016SGiridhar Malavali qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
2402a9083016SGiridhar Malavali {
2403a9083016SGiridhar Malavali 	uint32_t qsnt_state;
2404a9083016SGiridhar Malavali 
2405a9083016SGiridhar Malavali 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2406a9083016SGiridhar Malavali 	qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
2407a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
2408a9083016SGiridhar Malavali }
2409a9083016SGiridhar Malavali 
2410579d12b5SSaurav Kashyap void
2411579d12b5SSaurav Kashyap qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
2412579d12b5SSaurav Kashyap {
2413579d12b5SSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
2414579d12b5SSaurav Kashyap 	uint32_t qsnt_state;
2415579d12b5SSaurav Kashyap 
2416579d12b5SSaurav Kashyap 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2417579d12b5SSaurav Kashyap 	qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
2418579d12b5SSaurav Kashyap 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
2419579d12b5SSaurav Kashyap }
2420579d12b5SSaurav Kashyap 
242177e334d2SGiridhar Malavali static int
242277e334d2SGiridhar Malavali qla82xx_load_fw(scsi_qla_host_t *vha)
2423a9083016SGiridhar Malavali {
2424a9083016SGiridhar Malavali 	int rst;
2425a9083016SGiridhar Malavali 	struct fw_blob *blob;
2426a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2427a9083016SGiridhar Malavali 
2428a9083016SGiridhar Malavali 	if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
24297c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x009f,
24307c3df132SSaurav Kashyap 		    "Error during CRB initialization.\n");
2431a9083016SGiridhar Malavali 		return QLA_FUNCTION_FAILED;
2432a9083016SGiridhar Malavali 	}
2433a9083016SGiridhar Malavali 	udelay(500);
2434a9083016SGiridhar Malavali 
2435a9083016SGiridhar Malavali 	/* Bring QM and CAMRAM out of reset */
2436a9083016SGiridhar Malavali 	rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
2437a9083016SGiridhar Malavali 	rst &= ~((1 << 28) | (1 << 24));
2438a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
2439a9083016SGiridhar Malavali 
2440a9083016SGiridhar Malavali 	/*
2441a9083016SGiridhar Malavali 	 * FW Load priority:
2442a9083016SGiridhar Malavali 	 * 1) Operational firmware residing in flash.
2443a9083016SGiridhar Malavali 	 * 2) Firmware via request-firmware interface (.bin file).
2444a9083016SGiridhar Malavali 	 */
2445a9083016SGiridhar Malavali 	if (ql2xfwloadbin == 2)
2446a9083016SGiridhar Malavali 		goto try_blob_fw;
2447a9083016SGiridhar Malavali 
24487c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x00a0,
24497c3df132SSaurav Kashyap 	    "Attempting to load firmware from flash.\n");
2450a9083016SGiridhar Malavali 
2451a9083016SGiridhar Malavali 	if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
24527c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0x00a1,
245300adc9a0SSaurav Kashyap 		    "Firmware loaded successfully from flash.\n");
2454a9083016SGiridhar Malavali 		return QLA_SUCCESS;
2455875efad7SChad Dupuis 	} else {
24567c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0x0108,
24577c3df132SSaurav Kashyap 		    "Firmware load from flash failed.\n");
2458a9083016SGiridhar Malavali 	}
2459875efad7SChad Dupuis 
2460a9083016SGiridhar Malavali try_blob_fw:
24617c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x00a2,
24627c3df132SSaurav Kashyap 	    "Attempting to load firmware from blob.\n");
2463a9083016SGiridhar Malavali 
2464a9083016SGiridhar Malavali 	/* Load firmware blob. */
2465a9083016SGiridhar Malavali 	blob = ha->hablob = qla2x00_request_firmware(vha);
2466a9083016SGiridhar Malavali 	if (!blob) {
24677c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00a3,
246800adc9a0SSaurav Kashyap 		    "Firmware image not present.\n");
2469a9083016SGiridhar Malavali 		goto fw_load_failed;
2470a9083016SGiridhar Malavali 	}
2471a9083016SGiridhar Malavali 
24729c2b2975SHarish Zunjarrao 	/* Validating firmware blob */
24739c2b2975SHarish Zunjarrao 	if (qla82xx_validate_firmware_blob(vha,
24749c2b2975SHarish Zunjarrao 		QLA82XX_FLASH_ROMIMAGE)) {
24759c2b2975SHarish Zunjarrao 		/* Fallback to URI format */
24769c2b2975SHarish Zunjarrao 		if (qla82xx_validate_firmware_blob(vha,
24779c2b2975SHarish Zunjarrao 			QLA82XX_UNIFIED_ROMIMAGE)) {
24787c3df132SSaurav Kashyap 			ql_log(ql_log_fatal, vha, 0x00a4,
24797c3df132SSaurav Kashyap 			    "No valid firmware image found.\n");
24809c2b2975SHarish Zunjarrao 			return QLA_FUNCTION_FAILED;
24819c2b2975SHarish Zunjarrao 		}
24829c2b2975SHarish Zunjarrao 	}
24839c2b2975SHarish Zunjarrao 
2484a9083016SGiridhar Malavali 	if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
24857c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0x00a5,
24867c3df132SSaurav Kashyap 		    "Firmware loaded successfully from binary blob.\n");
2487a9083016SGiridhar Malavali 		return QLA_SUCCESS;
2488a9083016SGiridhar Malavali 	} else {
24897c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00a6,
24907c3df132SSaurav Kashyap 		    "Firmware load failed for binary blob.\n");
2491a9083016SGiridhar Malavali 		blob->fw = NULL;
2492a9083016SGiridhar Malavali 		blob = NULL;
2493a9083016SGiridhar Malavali 		goto fw_load_failed;
2494a9083016SGiridhar Malavali 	}
2495a9083016SGiridhar Malavali 	return QLA_SUCCESS;
2496a9083016SGiridhar Malavali 
2497a9083016SGiridhar Malavali fw_load_failed:
2498a9083016SGiridhar Malavali 	return QLA_FUNCTION_FAILED;
2499a9083016SGiridhar Malavali }
2500a9083016SGiridhar Malavali 
2501a5b36321SLalit Chandivade int
2502a9083016SGiridhar Malavali qla82xx_start_firmware(scsi_qla_host_t *vha)
2503a9083016SGiridhar Malavali {
2504a9083016SGiridhar Malavali 	int           pcie_cap;
2505a9083016SGiridhar Malavali 	uint16_t      lnk;
2506a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2507a9083016SGiridhar Malavali 
2508a9083016SGiridhar Malavali 	/* scrub dma mask expansion register */
250977e334d2SGiridhar Malavali 	qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
2510a9083016SGiridhar Malavali 
25113711333dSGiridhar Malavali 	/* Put both the PEG CMD and RCV PEG to default state
25123711333dSGiridhar Malavali 	 * of 0 before resetting the hardware
25133711333dSGiridhar Malavali 	 */
25143711333dSGiridhar Malavali 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
25153711333dSGiridhar Malavali 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
25163711333dSGiridhar Malavali 
2517a9083016SGiridhar Malavali 	/* Overwrite stale initialization register values */
2518a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
2519a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
2520a9083016SGiridhar Malavali 
2521a9083016SGiridhar Malavali 	if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
25227c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00a7,
25237c3df132SSaurav Kashyap 		    "Error trying to start fw.\n");
2524a9083016SGiridhar Malavali 		return QLA_FUNCTION_FAILED;
2525a9083016SGiridhar Malavali 	}
2526a9083016SGiridhar Malavali 
2527a9083016SGiridhar Malavali 	/* Handshake with the card before we register the devices. */
2528a9083016SGiridhar Malavali 	if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
25297c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00aa,
25307c3df132SSaurav Kashyap 		    "Error during card handshake.\n");
2531a9083016SGiridhar Malavali 		return QLA_FUNCTION_FAILED;
2532a9083016SGiridhar Malavali 	}
2533a9083016SGiridhar Malavali 
2534a9083016SGiridhar Malavali 	/* Negotiated Link width */
2535e67f1321SJon Mason 	pcie_cap = pci_pcie_cap(ha->pdev);
2536a9083016SGiridhar Malavali 	pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
2537a9083016SGiridhar Malavali 	ha->link_width = (lnk >> 4) & 0x3f;
2538a9083016SGiridhar Malavali 
2539a9083016SGiridhar Malavali 	/* Synchronize with Receive peg */
2540a9083016SGiridhar Malavali 	return qla82xx_check_rcvpeg_state(ha);
2541a9083016SGiridhar Malavali }
2542a9083016SGiridhar Malavali 
254377e334d2SGiridhar Malavali static uint32_t *
2544a9083016SGiridhar Malavali qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
2545a9083016SGiridhar Malavali 	uint32_t length)
2546a9083016SGiridhar Malavali {
2547a9083016SGiridhar Malavali 	uint32_t i;
2548a9083016SGiridhar Malavali 	uint32_t val;
2549a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2550a9083016SGiridhar Malavali 
2551a9083016SGiridhar Malavali 	/* Dword reads to flash. */
2552a9083016SGiridhar Malavali 	for (i = 0; i < length/4; i++, faddr += 4) {
2553a9083016SGiridhar Malavali 		if (qla82xx_rom_fast_read(ha, faddr, &val)) {
25547c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0x0106,
25557c3df132SSaurav Kashyap 			    "Do ROM fast read failed.\n");
2556a9083016SGiridhar Malavali 			goto done_read;
2557a9083016SGiridhar Malavali 		}
2558a9083016SGiridhar Malavali 		dwptr[i] = __constant_cpu_to_le32(val);
2559a9083016SGiridhar Malavali 	}
2560a9083016SGiridhar Malavali done_read:
2561a9083016SGiridhar Malavali 	return dwptr;
2562a9083016SGiridhar Malavali }
2563a9083016SGiridhar Malavali 
256477e334d2SGiridhar Malavali static int
2565a9083016SGiridhar Malavali qla82xx_unprotect_flash(struct qla_hw_data *ha)
2566a9083016SGiridhar Malavali {
2567a9083016SGiridhar Malavali 	int ret;
2568a9083016SGiridhar Malavali 	uint32_t val;
25697c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2570a9083016SGiridhar Malavali 
2571a9083016SGiridhar Malavali 	ret = ql82xx_rom_lock_d(ha);
2572a9083016SGiridhar Malavali 	if (ret < 0) {
25737c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb014,
25747c3df132SSaurav Kashyap 		    "ROM Lock failed.\n");
2575a9083016SGiridhar Malavali 		return ret;
2576a9083016SGiridhar Malavali 	}
2577a9083016SGiridhar Malavali 
2578a9083016SGiridhar Malavali 	ret = qla82xx_read_status_reg(ha, &val);
2579a9083016SGiridhar Malavali 	if (ret < 0)
2580a9083016SGiridhar Malavali 		goto done_unprotect;
2581a9083016SGiridhar Malavali 
25820547fb37SLalit Chandivade 	val &= ~(BLOCK_PROTECT_BITS << 2);
2583a9083016SGiridhar Malavali 	ret = qla82xx_write_status_reg(ha, val);
2584a9083016SGiridhar Malavali 	if (ret < 0) {
25850547fb37SLalit Chandivade 		val |= (BLOCK_PROTECT_BITS << 2);
2586a9083016SGiridhar Malavali 		qla82xx_write_status_reg(ha, val);
2587a9083016SGiridhar Malavali 	}
2588a9083016SGiridhar Malavali 
2589a9083016SGiridhar Malavali 	if (qla82xx_write_disable_flash(ha) != 0)
25907c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb015,
25917c3df132SSaurav Kashyap 		    "Write disable failed.\n");
2592a9083016SGiridhar Malavali 
2593a9083016SGiridhar Malavali done_unprotect:
2594d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
2595a9083016SGiridhar Malavali 	return ret;
2596a9083016SGiridhar Malavali }
2597a9083016SGiridhar Malavali 
259877e334d2SGiridhar Malavali static int
2599a9083016SGiridhar Malavali qla82xx_protect_flash(struct qla_hw_data *ha)
2600a9083016SGiridhar Malavali {
2601a9083016SGiridhar Malavali 	int ret;
2602a9083016SGiridhar Malavali 	uint32_t val;
26037c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2604a9083016SGiridhar Malavali 
2605a9083016SGiridhar Malavali 	ret = ql82xx_rom_lock_d(ha);
2606a9083016SGiridhar Malavali 	if (ret < 0) {
26077c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb016,
26087c3df132SSaurav Kashyap 		    "ROM Lock failed.\n");
2609a9083016SGiridhar Malavali 		return ret;
2610a9083016SGiridhar Malavali 	}
2611a9083016SGiridhar Malavali 
2612a9083016SGiridhar Malavali 	ret = qla82xx_read_status_reg(ha, &val);
2613a9083016SGiridhar Malavali 	if (ret < 0)
2614a9083016SGiridhar Malavali 		goto done_protect;
2615a9083016SGiridhar Malavali 
26160547fb37SLalit Chandivade 	val |= (BLOCK_PROTECT_BITS << 2);
2617a9083016SGiridhar Malavali 	/* LOCK all sectors */
2618a9083016SGiridhar Malavali 	ret = qla82xx_write_status_reg(ha, val);
2619a9083016SGiridhar Malavali 	if (ret < 0)
26207c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb017,
26217c3df132SSaurav Kashyap 		    "Write status register failed.\n");
2622a9083016SGiridhar Malavali 
2623a9083016SGiridhar Malavali 	if (qla82xx_write_disable_flash(ha) != 0)
26247c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb018,
26257c3df132SSaurav Kashyap 		    "Write disable failed.\n");
2626a9083016SGiridhar Malavali done_protect:
2627d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
2628a9083016SGiridhar Malavali 	return ret;
2629a9083016SGiridhar Malavali }
2630a9083016SGiridhar Malavali 
263177e334d2SGiridhar Malavali static int
2632a9083016SGiridhar Malavali qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
2633a9083016SGiridhar Malavali {
2634a9083016SGiridhar Malavali 	int ret = 0;
26357c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
2636a9083016SGiridhar Malavali 
2637a9083016SGiridhar Malavali 	ret = ql82xx_rom_lock_d(ha);
2638a9083016SGiridhar Malavali 	if (ret < 0) {
26397c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb019,
26407c3df132SSaurav Kashyap 		    "ROM Lock failed.\n");
2641a9083016SGiridhar Malavali 		return ret;
2642a9083016SGiridhar Malavali 	}
2643a9083016SGiridhar Malavali 
2644a9083016SGiridhar Malavali 	qla82xx_flash_set_write_enable(ha);
2645a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
2646a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
2647a9083016SGiridhar Malavali 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
2648a9083016SGiridhar Malavali 
2649a9083016SGiridhar Malavali 	if (qla82xx_wait_rom_done(ha)) {
26507c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb01a,
26517c3df132SSaurav Kashyap 		    "Error waiting for rom done.\n");
2652a9083016SGiridhar Malavali 		ret = -1;
2653a9083016SGiridhar Malavali 		goto done;
2654a9083016SGiridhar Malavali 	}
2655a9083016SGiridhar Malavali 	ret = qla82xx_flash_wait_write_finish(ha);
2656a9083016SGiridhar Malavali done:
2657d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
2658a9083016SGiridhar Malavali 	return ret;
2659a9083016SGiridhar Malavali }
2660a9083016SGiridhar Malavali 
2661a9083016SGiridhar Malavali /*
2662a9083016SGiridhar Malavali  * Address and length are byte address
2663a9083016SGiridhar Malavali  */
2664a9083016SGiridhar Malavali uint8_t *
2665a9083016SGiridhar Malavali qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
2666a9083016SGiridhar Malavali 	uint32_t offset, uint32_t length)
2667a9083016SGiridhar Malavali {
2668a9083016SGiridhar Malavali 	scsi_block_requests(vha->host);
2669a9083016SGiridhar Malavali 	qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
2670a9083016SGiridhar Malavali 	scsi_unblock_requests(vha->host);
2671a9083016SGiridhar Malavali 	return buf;
2672a9083016SGiridhar Malavali }
2673a9083016SGiridhar Malavali 
2674a9083016SGiridhar Malavali static int
2675a9083016SGiridhar Malavali qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
2676a9083016SGiridhar Malavali 	uint32_t faddr, uint32_t dwords)
2677a9083016SGiridhar Malavali {
2678a9083016SGiridhar Malavali 	int ret;
2679a9083016SGiridhar Malavali 	uint32_t liter;
2680a9083016SGiridhar Malavali 	uint32_t sec_mask, rest_addr;
2681a9083016SGiridhar Malavali 	dma_addr_t optrom_dma;
2682a9083016SGiridhar Malavali 	void *optrom = NULL;
2683a9083016SGiridhar Malavali 	int page_mode = 0;
2684a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2685a9083016SGiridhar Malavali 
2686a9083016SGiridhar Malavali 	ret = -1;
2687a9083016SGiridhar Malavali 
2688a9083016SGiridhar Malavali 	/* Prepare burst-capable write on supported ISPs. */
2689a9083016SGiridhar Malavali 	if (page_mode && !(faddr & 0xfff) &&
2690a9083016SGiridhar Malavali 	    dwords > OPTROM_BURST_DWORDS) {
2691a9083016SGiridhar Malavali 		optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
2692a9083016SGiridhar Malavali 		    &optrom_dma, GFP_KERNEL);
2693a9083016SGiridhar Malavali 		if (!optrom) {
26947c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0xb01b,
26957c3df132SSaurav Kashyap 			    "Unable to allocate memory "
269600adc9a0SSaurav Kashyap 			    "for optrom burst write (%x KB).\n",
2697a9083016SGiridhar Malavali 			    OPTROM_BURST_SIZE / 1024);
2698a9083016SGiridhar Malavali 		}
2699a9083016SGiridhar Malavali 	}
2700a9083016SGiridhar Malavali 
2701a9083016SGiridhar Malavali 	rest_addr = ha->fdt_block_size - 1;
2702a9083016SGiridhar Malavali 	sec_mask = ~rest_addr;
2703a9083016SGiridhar Malavali 
2704a9083016SGiridhar Malavali 	ret = qla82xx_unprotect_flash(ha);
2705a9083016SGiridhar Malavali 	if (ret) {
27067c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb01c,
2707a9083016SGiridhar Malavali 		    "Unable to unprotect flash for update.\n");
2708a9083016SGiridhar Malavali 		goto write_done;
2709a9083016SGiridhar Malavali 	}
2710a9083016SGiridhar Malavali 
2711a9083016SGiridhar Malavali 	for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
2712a9083016SGiridhar Malavali 		/* Are we at the beginning of a sector? */
2713a9083016SGiridhar Malavali 		if ((faddr & rest_addr) == 0) {
2714a9083016SGiridhar Malavali 
2715a9083016SGiridhar Malavali 			ret = qla82xx_erase_sector(ha, faddr);
2716a9083016SGiridhar Malavali 			if (ret) {
27177c3df132SSaurav Kashyap 				ql_log(ql_log_warn, vha, 0xb01d,
27187c3df132SSaurav Kashyap 				    "Unable to erase sector: address=%x.\n",
27197c3df132SSaurav Kashyap 				    faddr);
2720a9083016SGiridhar Malavali 				break;
2721a9083016SGiridhar Malavali 			}
2722a9083016SGiridhar Malavali 		}
2723a9083016SGiridhar Malavali 
2724a9083016SGiridhar Malavali 		/* Go with burst-write. */
2725a9083016SGiridhar Malavali 		if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
2726a9083016SGiridhar Malavali 			/* Copy data to DMA'ble buffer. */
2727a9083016SGiridhar Malavali 			memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
2728a9083016SGiridhar Malavali 
2729a9083016SGiridhar Malavali 			ret = qla2x00_load_ram(vha, optrom_dma,
2730a9083016SGiridhar Malavali 			    (ha->flash_data_off | faddr),
2731a9083016SGiridhar Malavali 			    OPTROM_BURST_DWORDS);
2732a9083016SGiridhar Malavali 			if (ret != QLA_SUCCESS) {
27337c3df132SSaurav Kashyap 				ql_log(ql_log_warn, vha, 0xb01e,
2734a9083016SGiridhar Malavali 				    "Unable to burst-write optrom segment "
2735a9083016SGiridhar Malavali 				    "(%x/%x/%llx).\n", ret,
2736a9083016SGiridhar Malavali 				    (ha->flash_data_off | faddr),
2737a9083016SGiridhar Malavali 				    (unsigned long long)optrom_dma);
27387c3df132SSaurav Kashyap 				ql_log(ql_log_warn, vha, 0xb01f,
2739a9083016SGiridhar Malavali 				    "Reverting to slow-write.\n");
2740a9083016SGiridhar Malavali 
2741a9083016SGiridhar Malavali 				dma_free_coherent(&ha->pdev->dev,
2742a9083016SGiridhar Malavali 				    OPTROM_BURST_SIZE, optrom, optrom_dma);
2743a9083016SGiridhar Malavali 				optrom = NULL;
2744a9083016SGiridhar Malavali 			} else {
2745a9083016SGiridhar Malavali 				liter += OPTROM_BURST_DWORDS - 1;
2746a9083016SGiridhar Malavali 				faddr += OPTROM_BURST_DWORDS - 1;
2747a9083016SGiridhar Malavali 				dwptr += OPTROM_BURST_DWORDS - 1;
2748a9083016SGiridhar Malavali 				continue;
2749a9083016SGiridhar Malavali 			}
2750a9083016SGiridhar Malavali 		}
2751a9083016SGiridhar Malavali 
2752a9083016SGiridhar Malavali 		ret = qla82xx_write_flash_dword(ha, faddr,
2753a9083016SGiridhar Malavali 		    cpu_to_le32(*dwptr));
2754a9083016SGiridhar Malavali 		if (ret) {
27557c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_p3p, vha, 0xb020,
27567c3df132SSaurav Kashyap 			    "Unable to program flash address=%x data=%x.\n",
27577c3df132SSaurav Kashyap 			    faddr, *dwptr);
2758a9083016SGiridhar Malavali 			break;
2759a9083016SGiridhar Malavali 		}
2760a9083016SGiridhar Malavali 	}
2761a9083016SGiridhar Malavali 
2762a9083016SGiridhar Malavali 	ret = qla82xx_protect_flash(ha);
2763a9083016SGiridhar Malavali 	if (ret)
27647c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb021,
2765a9083016SGiridhar Malavali 		    "Unable to protect flash after update.\n");
2766a9083016SGiridhar Malavali write_done:
2767a9083016SGiridhar Malavali 	if (optrom)
2768a9083016SGiridhar Malavali 		dma_free_coherent(&ha->pdev->dev,
2769a9083016SGiridhar Malavali 		    OPTROM_BURST_SIZE, optrom, optrom_dma);
2770a9083016SGiridhar Malavali 	return ret;
2771a9083016SGiridhar Malavali }
2772a9083016SGiridhar Malavali 
2773a9083016SGiridhar Malavali int
2774a9083016SGiridhar Malavali qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
2775a9083016SGiridhar Malavali 	uint32_t offset, uint32_t length)
2776a9083016SGiridhar Malavali {
2777a9083016SGiridhar Malavali 	int rval;
2778a9083016SGiridhar Malavali 
2779a9083016SGiridhar Malavali 	/* Suspend HBA. */
2780a9083016SGiridhar Malavali 	scsi_block_requests(vha->host);
2781a9083016SGiridhar Malavali 	rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
2782a9083016SGiridhar Malavali 		length >> 2);
2783a9083016SGiridhar Malavali 	scsi_unblock_requests(vha->host);
2784a9083016SGiridhar Malavali 
2785a9083016SGiridhar Malavali 	/* Convert return ISP82xx to generic */
2786a9083016SGiridhar Malavali 	if (rval)
2787a9083016SGiridhar Malavali 		rval = QLA_FUNCTION_FAILED;
2788a9083016SGiridhar Malavali 	else
2789a9083016SGiridhar Malavali 		rval = QLA_SUCCESS;
2790a9083016SGiridhar Malavali 	return rval;
2791a9083016SGiridhar Malavali }
2792a9083016SGiridhar Malavali 
2793a9083016SGiridhar Malavali void
27945162cf0cSGiridhar Malavali qla82xx_start_iocbs(scsi_qla_host_t *vha)
2795a9083016SGiridhar Malavali {
27965162cf0cSGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2797a9083016SGiridhar Malavali 	struct req_que *req = ha->req_q_map[0];
2798a9083016SGiridhar Malavali 	struct device_reg_82xx __iomem *reg;
2799a9083016SGiridhar Malavali 	uint32_t dbval;
2800a9083016SGiridhar Malavali 
2801a9083016SGiridhar Malavali 	/* Adjust ring index. */
2802a9083016SGiridhar Malavali 	req->ring_index++;
2803a9083016SGiridhar Malavali 	if (req->ring_index == req->length) {
2804a9083016SGiridhar Malavali 		req->ring_index = 0;
2805a9083016SGiridhar Malavali 		req->ring_ptr = req->ring;
2806a9083016SGiridhar Malavali 	} else
2807a9083016SGiridhar Malavali 		req->ring_ptr++;
2808a9083016SGiridhar Malavali 
2809a9083016SGiridhar Malavali 	reg = &ha->iobase->isp82;
2810a9083016SGiridhar Malavali 	dbval = 0x04 | (ha->portnum << 5);
2811a9083016SGiridhar Malavali 
2812a9083016SGiridhar Malavali 	dbval = dbval | (req->id << 8) | (req->ring_index << 16);
28136907869dSGiridhar Malavali 	if (ql2xdbwr)
28146907869dSGiridhar Malavali 		qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
28156907869dSGiridhar Malavali 	else {
2816a9083016SGiridhar Malavali 		WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
2817a9083016SGiridhar Malavali 		wmb();
2818a9083016SGiridhar Malavali 		while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
28196907869dSGiridhar Malavali 			WRT_REG_DWORD((unsigned long  __iomem *)ha->nxdb_wr_ptr,
28206907869dSGiridhar Malavali 				dbval);
2821a9083016SGiridhar Malavali 			wmb();
2822a9083016SGiridhar Malavali 		}
2823a9083016SGiridhar Malavali 	}
28246907869dSGiridhar Malavali }
2825a9083016SGiridhar Malavali 
2826e6a4202aSShyam Sundar void qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
2827e6a4202aSShyam Sundar {
28287c3df132SSaurav Kashyap 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
28297c3df132SSaurav Kashyap 
2830e6a4202aSShyam Sundar 	if (qla82xx_rom_lock(ha))
2831e6a4202aSShyam Sundar 		/* Someone else is holding the lock. */
28327c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0xb022,
28337c3df132SSaurav Kashyap 		    "Resetting rom_lock.\n");
2834e6a4202aSShyam Sundar 
2835e6a4202aSShyam Sundar 	/*
2836e6a4202aSShyam Sundar 	 * Either we got the lock, or someone
2837e6a4202aSShyam Sundar 	 * else died while holding it.
2838e6a4202aSShyam Sundar 	 * In either case, unlock.
2839e6a4202aSShyam Sundar 	 */
2840d652e093SChad Dupuis 	qla82xx_rom_unlock(ha);
2841e6a4202aSShyam Sundar }
2842e6a4202aSShyam Sundar 
2843a9083016SGiridhar Malavali /*
2844a9083016SGiridhar Malavali  * qla82xx_device_bootstrap
2845a9083016SGiridhar Malavali  *    Initialize device, set DEV_READY, start fw
2846a9083016SGiridhar Malavali  *
2847a9083016SGiridhar Malavali  * Note:
2848a9083016SGiridhar Malavali  *      IDC lock must be held upon entry
2849a9083016SGiridhar Malavali  *
2850a9083016SGiridhar Malavali  * Return:
2851a9083016SGiridhar Malavali  *    Success : 0
2852a9083016SGiridhar Malavali  *    Failed  : 1
2853a9083016SGiridhar Malavali  */
2854a9083016SGiridhar Malavali static int
2855a9083016SGiridhar Malavali qla82xx_device_bootstrap(scsi_qla_host_t *vha)
2856a9083016SGiridhar Malavali {
2857e6a4202aSShyam Sundar 	int rval = QLA_SUCCESS;
2858e6a4202aSShyam Sundar 	int i, timeout;
2859a9083016SGiridhar Malavali 	uint32_t old_count, count;
2860a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
2861e6a4202aSShyam Sundar 	int need_reset = 0, peg_stuck = 1;
2862a9083016SGiridhar Malavali 
2863e6a4202aSShyam Sundar 	need_reset = qla82xx_need_reset(ha);
2864a9083016SGiridhar Malavali 
2865a9083016SGiridhar Malavali 	old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2866a9083016SGiridhar Malavali 
2867a9083016SGiridhar Malavali 	for (i = 0; i < 10; i++) {
2868a9083016SGiridhar Malavali 		timeout = msleep_interruptible(200);
2869a9083016SGiridhar Malavali 		if (timeout) {
2870a9083016SGiridhar Malavali 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
28717d613ac6SSantosh Vernekar 				QLA8XXX_DEV_FAILED);
2872a9083016SGiridhar Malavali 			return QLA_FUNCTION_FAILED;
2873a9083016SGiridhar Malavali 		}
2874a9083016SGiridhar Malavali 
2875a9083016SGiridhar Malavali 		count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
2876a9083016SGiridhar Malavali 		if (count != old_count)
2877e6a4202aSShyam Sundar 			peg_stuck = 0;
2878e6a4202aSShyam Sundar 	}
2879e6a4202aSShyam Sundar 
2880e6a4202aSShyam Sundar 	if (need_reset) {
2881e6a4202aSShyam Sundar 		/* We are trying to perform a recovery here. */
2882e6a4202aSShyam Sundar 		if (peg_stuck)
2883e6a4202aSShyam Sundar 			qla82xx_rom_lock_recovery(ha);
2884e6a4202aSShyam Sundar 		goto dev_initialize;
2885e6a4202aSShyam Sundar 	} else  {
2886e6a4202aSShyam Sundar 		/* Start of day for this ha context. */
2887e6a4202aSShyam Sundar 		if (peg_stuck) {
2888e6a4202aSShyam Sundar 			/* Either we are the first or recovery in progress. */
2889e6a4202aSShyam Sundar 			qla82xx_rom_lock_recovery(ha);
2890e6a4202aSShyam Sundar 			goto dev_initialize;
2891e6a4202aSShyam Sundar 		} else
2892e6a4202aSShyam Sundar 			/* Firmware already running. */
2893a9083016SGiridhar Malavali 			goto dev_ready;
2894a9083016SGiridhar Malavali 	}
2895a9083016SGiridhar Malavali 
2896e6a4202aSShyam Sundar 	return rval;
2897e6a4202aSShyam Sundar 
2898a9083016SGiridhar Malavali dev_initialize:
2899a9083016SGiridhar Malavali 	/* set to DEV_INITIALIZING */
29007c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x009e,
29017c3df132SSaurav Kashyap 	    "HW State: INITIALIZING.\n");
29027d613ac6SSantosh Vernekar 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
2903a9083016SGiridhar Malavali 
2904a9083016SGiridhar Malavali 	qla82xx_idc_unlock(ha);
2905a9083016SGiridhar Malavali 	rval = qla82xx_start_firmware(vha);
2906a9083016SGiridhar Malavali 	qla82xx_idc_lock(ha);
2907a9083016SGiridhar Malavali 
2908a9083016SGiridhar Malavali 	if (rval != QLA_SUCCESS) {
29097c3df132SSaurav Kashyap 		ql_log(ql_log_fatal, vha, 0x00ad,
29107c3df132SSaurav Kashyap 		    "HW State: FAILED.\n");
2911a9083016SGiridhar Malavali 		qla82xx_clear_drv_active(ha);
29127d613ac6SSantosh Vernekar 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
2913a9083016SGiridhar Malavali 		return rval;
2914a9083016SGiridhar Malavali 	}
2915a9083016SGiridhar Malavali 
2916a9083016SGiridhar Malavali dev_ready:
29177c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x00ae,
29187c3df132SSaurav Kashyap 	    "HW State: READY.\n");
29197d613ac6SSantosh Vernekar 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
2920a9083016SGiridhar Malavali 
2921a9083016SGiridhar Malavali 	return QLA_SUCCESS;
2922a9083016SGiridhar Malavali }
2923a9083016SGiridhar Malavali 
2924579d12b5SSaurav Kashyap /*
2925579d12b5SSaurav Kashyap * qla82xx_need_qsnt_handler
2926579d12b5SSaurav Kashyap *    Code to start quiescence sequence
2927579d12b5SSaurav Kashyap *
2928579d12b5SSaurav Kashyap * Note:
2929579d12b5SSaurav Kashyap *      IDC lock must be held upon entry
2930579d12b5SSaurav Kashyap *
2931579d12b5SSaurav Kashyap * Return: void
2932579d12b5SSaurav Kashyap */
2933579d12b5SSaurav Kashyap 
2934579d12b5SSaurav Kashyap static void
2935579d12b5SSaurav Kashyap qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
2936579d12b5SSaurav Kashyap {
2937579d12b5SSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
2938579d12b5SSaurav Kashyap 	uint32_t dev_state, drv_state, drv_active;
2939579d12b5SSaurav Kashyap 	unsigned long reset_timeout;
2940579d12b5SSaurav Kashyap 
2941579d12b5SSaurav Kashyap 	if (vha->flags.online) {
2942579d12b5SSaurav Kashyap 		/*Block any further I/O and wait for pending cmnds to complete*/
29438fcd6b8bSChad Dupuis 		qla2x00_quiesce_io(vha);
2944579d12b5SSaurav Kashyap 	}
2945579d12b5SSaurav Kashyap 
2946579d12b5SSaurav Kashyap 	/* Set the quiescence ready bit */
2947579d12b5SSaurav Kashyap 	qla82xx_set_qsnt_ready(ha);
2948579d12b5SSaurav Kashyap 
2949579d12b5SSaurav Kashyap 	/*wait for 30 secs for other functions to ack */
2950579d12b5SSaurav Kashyap 	reset_timeout = jiffies + (30 * HZ);
2951579d12b5SSaurav Kashyap 
2952579d12b5SSaurav Kashyap 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2953579d12b5SSaurav Kashyap 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2954579d12b5SSaurav Kashyap 	/* Its 2 that is written when qsnt is acked, moving one bit */
2955579d12b5SSaurav Kashyap 	drv_active = drv_active << 0x01;
2956579d12b5SSaurav Kashyap 
2957579d12b5SSaurav Kashyap 	while (drv_state != drv_active) {
2958579d12b5SSaurav Kashyap 
2959579d12b5SSaurav Kashyap 		if (time_after_eq(jiffies, reset_timeout)) {
2960579d12b5SSaurav Kashyap 			/* quiescence timeout, other functions didn't ack
2961579d12b5SSaurav Kashyap 			 * changing the state to DEV_READY
2962579d12b5SSaurav Kashyap 			 */
29637c3df132SSaurav Kashyap 			ql_log(ql_log_info, vha, 0xb023,
29645f28d2d7SSaurav Kashyap 			    "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
29655f28d2d7SSaurav Kashyap 			    "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
29667c3df132SSaurav Kashyap 			    drv_active, drv_state);
2967579d12b5SSaurav Kashyap 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
29687d613ac6SSantosh Vernekar 			    QLA8XXX_DEV_READY);
29697c3df132SSaurav Kashyap 			ql_log(ql_log_info, vha, 0xb025,
29707c3df132SSaurav Kashyap 			    "HW State: DEV_READY.\n");
2971579d12b5SSaurav Kashyap 			qla82xx_idc_unlock(ha);
2972579d12b5SSaurav Kashyap 			qla2x00_perform_loop_resync(vha);
2973579d12b5SSaurav Kashyap 			qla82xx_idc_lock(ha);
2974579d12b5SSaurav Kashyap 
2975579d12b5SSaurav Kashyap 			qla82xx_clear_qsnt_ready(vha);
2976579d12b5SSaurav Kashyap 			return;
2977579d12b5SSaurav Kashyap 		}
2978579d12b5SSaurav Kashyap 
2979579d12b5SSaurav Kashyap 		qla82xx_idc_unlock(ha);
2980579d12b5SSaurav Kashyap 		msleep(1000);
2981579d12b5SSaurav Kashyap 		qla82xx_idc_lock(ha);
2982579d12b5SSaurav Kashyap 
2983579d12b5SSaurav Kashyap 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
2984579d12b5SSaurav Kashyap 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
2985579d12b5SSaurav Kashyap 		drv_active = drv_active << 0x01;
2986579d12b5SSaurav Kashyap 	}
2987579d12b5SSaurav Kashyap 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
2988579d12b5SSaurav Kashyap 	/* everyone acked so set the state to DEV_QUIESCENCE */
29897d613ac6SSantosh Vernekar 	if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
29907c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0xb026,
29917c3df132SSaurav Kashyap 		    "HW State: DEV_QUIESCENT.\n");
29927d613ac6SSantosh Vernekar 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
2993579d12b5SSaurav Kashyap 	}
2994579d12b5SSaurav Kashyap }
2995579d12b5SSaurav Kashyap 
2996579d12b5SSaurav Kashyap /*
2997579d12b5SSaurav Kashyap * qla82xx_wait_for_state_change
2998579d12b5SSaurav Kashyap *    Wait for device state to change from given current state
2999579d12b5SSaurav Kashyap *
3000579d12b5SSaurav Kashyap * Note:
3001579d12b5SSaurav Kashyap *     IDC lock must not be held upon entry
3002579d12b5SSaurav Kashyap *
3003579d12b5SSaurav Kashyap * Return:
3004579d12b5SSaurav Kashyap *    Changed device state.
3005579d12b5SSaurav Kashyap */
3006579d12b5SSaurav Kashyap uint32_t
3007579d12b5SSaurav Kashyap qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
3008579d12b5SSaurav Kashyap {
3009579d12b5SSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
3010579d12b5SSaurav Kashyap 	uint32_t dev_state;
3011579d12b5SSaurav Kashyap 
3012579d12b5SSaurav Kashyap 	do {
3013579d12b5SSaurav Kashyap 		msleep(1000);
3014579d12b5SSaurav Kashyap 		qla82xx_idc_lock(ha);
3015579d12b5SSaurav Kashyap 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3016579d12b5SSaurav Kashyap 		qla82xx_idc_unlock(ha);
3017579d12b5SSaurav Kashyap 	} while (dev_state == curr_state);
3018579d12b5SSaurav Kashyap 
3019579d12b5SSaurav Kashyap 	return dev_state;
3020579d12b5SSaurav Kashyap }
3021579d12b5SSaurav Kashyap 
30227d613ac6SSantosh Vernekar void
30237d613ac6SSantosh Vernekar qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
3024a9083016SGiridhar Malavali {
3025a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
3026a9083016SGiridhar Malavali 
3027a9083016SGiridhar Malavali 	/* Disable the board */
30287c3df132SSaurav Kashyap 	ql_log(ql_log_fatal, vha, 0x00b8,
30297c3df132SSaurav Kashyap 	    "Disabling the board.\n");
3030a9083016SGiridhar Malavali 
30311459c0e1SSaurav Kashyap 	if (IS_QLA82XX(ha)) {
3032b963752fSGiridhar Malavali 		qla82xx_clear_drv_active(ha);
3033b963752fSGiridhar Malavali 		qla82xx_idc_unlock(ha);
30341459c0e1SSaurav Kashyap 	}
3035b963752fSGiridhar Malavali 
3036a9083016SGiridhar Malavali 	/* Set DEV_FAILED flag to disable timer */
3037a9083016SGiridhar Malavali 	vha->device_flags |= DFLG_DEV_FAILED;
3038a9083016SGiridhar Malavali 	qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
3039a9083016SGiridhar Malavali 	qla2x00_mark_all_devices_lost(vha, 0);
3040a9083016SGiridhar Malavali 	vha->flags.online = 0;
3041a9083016SGiridhar Malavali 	vha->flags.init_done = 0;
3042a9083016SGiridhar Malavali }
3043a9083016SGiridhar Malavali 
3044a9083016SGiridhar Malavali /*
3045a9083016SGiridhar Malavali  * qla82xx_need_reset_handler
3046a9083016SGiridhar Malavali  *    Code to start reset sequence
3047a9083016SGiridhar Malavali  *
3048a9083016SGiridhar Malavali  * Note:
3049a9083016SGiridhar Malavali  *      IDC lock must be held upon entry
3050a9083016SGiridhar Malavali  *
3051a9083016SGiridhar Malavali  * Return:
3052a9083016SGiridhar Malavali  *    Success : 0
3053a9083016SGiridhar Malavali  *    Failed  : 1
3054a9083016SGiridhar Malavali  */
3055a9083016SGiridhar Malavali static void
3056a9083016SGiridhar Malavali qla82xx_need_reset_handler(scsi_qla_host_t *vha)
3057a9083016SGiridhar Malavali {
3058e5fdae55SChad Dupuis 	uint32_t dev_state, drv_state, drv_active;
3059e5fdae55SChad Dupuis 	uint32_t active_mask = 0;
3060a9083016SGiridhar Malavali 	unsigned long reset_timeout;
3061a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
3062a9083016SGiridhar Malavali 	struct req_que *req = ha->req_q_map[0];
3063a9083016SGiridhar Malavali 
3064a9083016SGiridhar Malavali 	if (vha->flags.online) {
3065a9083016SGiridhar Malavali 		qla82xx_idc_unlock(ha);
3066a9083016SGiridhar Malavali 		qla2x00_abort_isp_cleanup(vha);
3067a9083016SGiridhar Malavali 		ha->isp_ops->get_flash_version(vha, req->ring);
3068a9083016SGiridhar Malavali 		ha->isp_ops->nvram_config(vha);
3069a9083016SGiridhar Malavali 		qla82xx_idc_lock(ha);
3070a9083016SGiridhar Malavali 	}
3071a9083016SGiridhar Malavali 
307208de2844SGiridhar Malavali 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
30737d613ac6SSantosh Vernekar 	if (!ha->flags.nic_core_reset_owner) {
307408de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb028,
307508de2844SGiridhar Malavali 		    "reset_acknowledged by 0x%x\n", ha->portnum);
3076a9083016SGiridhar Malavali 		qla82xx_set_rst_ready(ha);
307708de2844SGiridhar Malavali 	} else {
307808de2844SGiridhar Malavali 		active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
307908de2844SGiridhar Malavali 		drv_active &= active_mask;
308008de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb029,
308108de2844SGiridhar Malavali 		    "active_mask: 0x%08x\n", active_mask);
308208de2844SGiridhar Malavali 	}
3083a9083016SGiridhar Malavali 
3084a9083016SGiridhar Malavali 	/* wait for 10 seconds for reset ack from all functions */
30857d613ac6SSantosh Vernekar 	reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
3086a9083016SGiridhar Malavali 
3087a9083016SGiridhar Malavali 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3088a9083016SGiridhar Malavali 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
308908de2844SGiridhar Malavali 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3090a9083016SGiridhar Malavali 
309108de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb02a,
309208de2844SGiridhar Malavali 	    "drv_state: 0x%08x, drv_active: 0x%08x, "
309308de2844SGiridhar Malavali 	    "dev_state: 0x%08x, active_mask: 0x%08x\n",
309408de2844SGiridhar Malavali 	    drv_state, drv_active, dev_state, active_mask);
309508de2844SGiridhar Malavali 
309608de2844SGiridhar Malavali 	while (drv_state != drv_active &&
30977d613ac6SSantosh Vernekar 	    dev_state != QLA8XXX_DEV_INITIALIZING) {
3098a9083016SGiridhar Malavali 		if (time_after_eq(jiffies, reset_timeout)) {
30997c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0x00b5,
31007c3df132SSaurav Kashyap 			    "Reset timeout.\n");
3101a9083016SGiridhar Malavali 			break;
3102a9083016SGiridhar Malavali 		}
3103a9083016SGiridhar Malavali 		qla82xx_idc_unlock(ha);
3104a9083016SGiridhar Malavali 		msleep(1000);
3105a9083016SGiridhar Malavali 		qla82xx_idc_lock(ha);
3106a9083016SGiridhar Malavali 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
3107a9083016SGiridhar Malavali 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
31087d613ac6SSantosh Vernekar 		if (ha->flags.nic_core_reset_owner)
310908de2844SGiridhar Malavali 			drv_active &= active_mask;
311008de2844SGiridhar Malavali 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
3111a9083016SGiridhar Malavali 	}
3112a9083016SGiridhar Malavali 
311308de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb02b,
311408de2844SGiridhar Malavali 	    "drv_state: 0x%08x, drv_active: 0x%08x, "
311508de2844SGiridhar Malavali 	    "dev_state: 0x%08x, active_mask: 0x%08x\n",
311608de2844SGiridhar Malavali 	    drv_state, drv_active, dev_state, active_mask);
311708de2844SGiridhar Malavali 
31187c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x00b6,
31197c3df132SSaurav Kashyap 	    "Device state is 0x%x = %s.\n",
31207c3df132SSaurav Kashyap 	    dev_state,
312108de2844SGiridhar Malavali 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
3122f1af6208SGiridhar Malavali 
3123a9083016SGiridhar Malavali 	/* Force to DEV_COLD unless someone else is starting a reset */
31247d613ac6SSantosh Vernekar 	if (dev_state != QLA8XXX_DEV_INITIALIZING &&
31257d613ac6SSantosh Vernekar 	    dev_state != QLA8XXX_DEV_COLD) {
31267c3df132SSaurav Kashyap 		ql_log(ql_log_info, vha, 0x00b7,
31277c3df132SSaurav Kashyap 		    "HW State: COLD/RE-INIT.\n");
31287d613ac6SSantosh Vernekar 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
3129f4e1648aSVikas Chaudhary 		qla82xx_set_rst_ready(ha);
313008de2844SGiridhar Malavali 		if (ql2xmdenable) {
313108de2844SGiridhar Malavali 			if (qla82xx_md_collect(vha))
313208de2844SGiridhar Malavali 				ql_log(ql_log_warn, vha, 0xb02c,
3133b6d0d9d5SGiridhar Malavali 				    "Minidump not collected.\n");
313408de2844SGiridhar Malavali 		} else
313508de2844SGiridhar Malavali 			ql_log(ql_log_warn, vha, 0xb04f,
313608de2844SGiridhar Malavali 			    "Minidump disabled.\n");
3137a9083016SGiridhar Malavali 	}
3138a9083016SGiridhar Malavali }
3139a9083016SGiridhar Malavali 
31403173167fSGiridhar Malavali int
314108de2844SGiridhar Malavali qla82xx_check_md_needed(scsi_qla_host_t *vha)
314208de2844SGiridhar Malavali {
314308de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
314408de2844SGiridhar Malavali 	uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
31453173167fSGiridhar Malavali 	int rval = QLA_SUCCESS;
314608de2844SGiridhar Malavali 
31473173167fSGiridhar Malavali 	fw_major_version = ha->fw_major_version;
31483173167fSGiridhar Malavali 	fw_minor_version = ha->fw_minor_version;
31493173167fSGiridhar Malavali 	fw_subminor_version = ha->fw_subminor_version;
31503173167fSGiridhar Malavali 
31516246b8a1SGiridhar Malavali 	rval = qla2x00_get_fw_version(vha);
31523173167fSGiridhar Malavali 	if (rval != QLA_SUCCESS)
31533173167fSGiridhar Malavali 		return rval;
31543173167fSGiridhar Malavali 
31553173167fSGiridhar Malavali 	if (ql2xmdenable) {
315608de2844SGiridhar Malavali 		if (!ha->fw_dumped) {
315708de2844SGiridhar Malavali 			if (fw_major_version != ha->fw_major_version ||
315808de2844SGiridhar Malavali 			    fw_minor_version != ha->fw_minor_version ||
315908de2844SGiridhar Malavali 			    fw_subminor_version != ha->fw_subminor_version) {
316008de2844SGiridhar Malavali 				ql_log(ql_log_info, vha, 0xb02d,
316108de2844SGiridhar Malavali 				    "Firmware version differs "
316208de2844SGiridhar Malavali 				    "Previous version: %d:%d:%d - "
316308de2844SGiridhar Malavali 				    "New version: %d:%d:%d\n",
31649bc3bf27SGiridhar Malavali 				    fw_major_version, fw_minor_version,
31659bc3bf27SGiridhar Malavali 				    fw_subminor_version,
316608de2844SGiridhar Malavali 				    ha->fw_major_version,
31673173167fSGiridhar Malavali 				    ha->fw_minor_version,
31689bc3bf27SGiridhar Malavali 				    ha->fw_subminor_version);
316908de2844SGiridhar Malavali 				/* Release MiniDump resources */
317008de2844SGiridhar Malavali 				qla82xx_md_free(vha);
317108de2844SGiridhar Malavali 				/* ALlocate MiniDump resources */
317208de2844SGiridhar Malavali 				qla82xx_md_prep(vha);
31732e264269SGiridhar Malavali 			}
317408de2844SGiridhar Malavali 		} else
317508de2844SGiridhar Malavali 			ql_log(ql_log_info, vha, 0xb02e,
3176d8424f68SJoe Perches 			    "Firmware dump available to retrieve\n");
317708de2844SGiridhar Malavali 	}
31783173167fSGiridhar Malavali 	return rval;
31793173167fSGiridhar Malavali }
318008de2844SGiridhar Malavali 
318108de2844SGiridhar Malavali 
31827190575fSGiridhar Malavali int
3183a9083016SGiridhar Malavali qla82xx_check_fw_alive(scsi_qla_host_t *vha)
3184a9083016SGiridhar Malavali {
31857190575fSGiridhar Malavali 	uint32_t fw_heartbeat_counter;
31867190575fSGiridhar Malavali 	int status = 0;
3187a9083016SGiridhar Malavali 
31887190575fSGiridhar Malavali 	fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
31897190575fSGiridhar Malavali 		QLA82XX_PEG_ALIVE_COUNTER);
3190a5b36321SLalit Chandivade 	/* all 0xff, assume AER/EEH in progress, ignore */
31917c3df132SSaurav Kashyap 	if (fw_heartbeat_counter == 0xffffffff) {
31927c3df132SSaurav Kashyap 		ql_dbg(ql_dbg_timer, vha, 0x6003,
31937c3df132SSaurav Kashyap 		    "FW heartbeat counter is 0xffffffff, "
31947c3df132SSaurav Kashyap 		    "returning status=%d.\n", status);
31957190575fSGiridhar Malavali 		return status;
31967c3df132SSaurav Kashyap 	}
3197a9083016SGiridhar Malavali 	if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
3198a9083016SGiridhar Malavali 		vha->seconds_since_last_heartbeat++;
3199a9083016SGiridhar Malavali 		/* FW not alive after 2 seconds */
3200a9083016SGiridhar Malavali 		if (vha->seconds_since_last_heartbeat == 2) {
3201a9083016SGiridhar Malavali 			vha->seconds_since_last_heartbeat = 0;
32027190575fSGiridhar Malavali 			status = 1;
3203a9083016SGiridhar Malavali 		}
3204efa786ccSLalit Chandivade 	} else
3205efa786ccSLalit Chandivade 		vha->seconds_since_last_heartbeat = 0;
3206a9083016SGiridhar Malavali 	vha->fw_heartbeat_counter = fw_heartbeat_counter;
32077c3df132SSaurav Kashyap 	if (status)
32087c3df132SSaurav Kashyap 		ql_dbg(ql_dbg_timer, vha, 0x6004,
32097c3df132SSaurav Kashyap 		    "Returning status=%d.\n", status);
32107190575fSGiridhar Malavali 	return status;
3211a9083016SGiridhar Malavali }
3212a9083016SGiridhar Malavali 
3213a9083016SGiridhar Malavali /*
3214a9083016SGiridhar Malavali  * qla82xx_device_state_handler
3215a9083016SGiridhar Malavali  *	Main state handler
3216a9083016SGiridhar Malavali  *
3217a9083016SGiridhar Malavali  * Note:
3218a9083016SGiridhar Malavali  *      IDC lock must be held upon entry
3219a9083016SGiridhar Malavali  *
3220a9083016SGiridhar Malavali  * Return:
3221a9083016SGiridhar Malavali  *    Success : 0
3222a9083016SGiridhar Malavali  *    Failed  : 1
3223a9083016SGiridhar Malavali  */
3224a9083016SGiridhar Malavali int
3225a9083016SGiridhar Malavali qla82xx_device_state_handler(scsi_qla_host_t *vha)
3226a9083016SGiridhar Malavali {
3227a9083016SGiridhar Malavali 	uint32_t dev_state;
322892dbf273SGiridhar Malavali 	uint32_t old_dev_state;
3229a9083016SGiridhar Malavali 	int rval = QLA_SUCCESS;
3230a9083016SGiridhar Malavali 	unsigned long dev_init_timeout;
3231a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
323292dbf273SGiridhar Malavali 	int loopcount = 0;
3233a9083016SGiridhar Malavali 
3234a9083016SGiridhar Malavali 	qla82xx_idc_lock(ha);
32350251ce8cSSaurav Kashyap 	if (!vha->flags.init_done) {
3236a9083016SGiridhar Malavali 		qla82xx_set_drv_active(vha);
32370251ce8cSSaurav Kashyap 		qla82xx_set_idc_version(vha);
32380251ce8cSSaurav Kashyap 	}
3239a9083016SGiridhar Malavali 
3240a9083016SGiridhar Malavali 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
324192dbf273SGiridhar Malavali 	old_dev_state = dev_state;
32427c3df132SSaurav Kashyap 	ql_log(ql_log_info, vha, 0x009b,
32437c3df132SSaurav Kashyap 	    "Device state is 0x%x = %s.\n",
32447c3df132SSaurav Kashyap 	    dev_state,
324508de2844SGiridhar Malavali 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
3246a9083016SGiridhar Malavali 
3247a9083016SGiridhar Malavali 	/* wait for 30 seconds for device to go ready */
32487d613ac6SSantosh Vernekar 	dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
3249a9083016SGiridhar Malavali 
3250a9083016SGiridhar Malavali 	while (1) {
3251a9083016SGiridhar Malavali 
3252a9083016SGiridhar Malavali 		if (time_after_eq(jiffies, dev_init_timeout)) {
32537c3df132SSaurav Kashyap 			ql_log(ql_log_fatal, vha, 0x009c,
32547c3df132SSaurav Kashyap 			    "Device init failed.\n");
3255a9083016SGiridhar Malavali 			rval = QLA_FUNCTION_FAILED;
3256a9083016SGiridhar Malavali 			break;
3257a9083016SGiridhar Malavali 		}
3258a9083016SGiridhar Malavali 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
325992dbf273SGiridhar Malavali 		if (old_dev_state != dev_state) {
326092dbf273SGiridhar Malavali 			loopcount = 0;
326192dbf273SGiridhar Malavali 			old_dev_state = dev_state;
326292dbf273SGiridhar Malavali 		}
326392dbf273SGiridhar Malavali 		if (loopcount < 5) {
32647c3df132SSaurav Kashyap 			ql_log(ql_log_info, vha, 0x009d,
32657c3df132SSaurav Kashyap 			    "Device state is 0x%x = %s.\n",
32667c3df132SSaurav Kashyap 			    dev_state,
326708de2844SGiridhar Malavali 			    dev_state < MAX_STATES ? qdev_state(dev_state) :
32687c3df132SSaurav Kashyap 			    "Unknown");
326992dbf273SGiridhar Malavali 		}
3270f1af6208SGiridhar Malavali 
3271a9083016SGiridhar Malavali 		switch (dev_state) {
32727d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_READY:
32737d613ac6SSantosh Vernekar 			ha->flags.nic_core_reset_owner = 0;
32747916bb90SChad Dupuis 			goto rel_lock;
32757d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_COLD:
3276a9083016SGiridhar Malavali 			rval = qla82xx_device_bootstrap(vha);
327708de2844SGiridhar Malavali 			break;
32787d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_INITIALIZING:
3279a9083016SGiridhar Malavali 			qla82xx_idc_unlock(ha);
3280a9083016SGiridhar Malavali 			msleep(1000);
3281a9083016SGiridhar Malavali 			qla82xx_idc_lock(ha);
3282a9083016SGiridhar Malavali 			break;
32837d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_NEED_RESET:
3284ed0de87cSGiridhar Malavali 			if (!ql2xdontresethba)
3285a9083016SGiridhar Malavali 				qla82xx_need_reset_handler(vha);
3286c8582ad9SSaurav Kashyap 			else {
3287c8582ad9SSaurav Kashyap 				qla82xx_idc_unlock(ha);
3288c8582ad9SSaurav Kashyap 				msleep(1000);
3289c8582ad9SSaurav Kashyap 				qla82xx_idc_lock(ha);
3290c8582ad9SSaurav Kashyap 			}
32910060ddf8SGiridhar Malavali 			dev_init_timeout = jiffies +
32927d613ac6SSantosh Vernekar 			    (ha->fcoe_dev_init_timeout * HZ);
3293a9083016SGiridhar Malavali 			break;
32947d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_NEED_QUIESCENT:
3295579d12b5SSaurav Kashyap 			qla82xx_need_qsnt_handler(vha);
3296579d12b5SSaurav Kashyap 			/* Reset timeout value after quiescence handler */
32977d613ac6SSantosh Vernekar 			dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
3298579d12b5SSaurav Kashyap 							 * HZ);
3299579d12b5SSaurav Kashyap 			break;
33007d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_QUIESCENT:
3301579d12b5SSaurav Kashyap 			/* Owner will exit and other will wait for the state
3302579d12b5SSaurav Kashyap 			 * to get changed
3303579d12b5SSaurav Kashyap 			 */
3304579d12b5SSaurav Kashyap 			if (ha->flags.quiesce_owner)
33057916bb90SChad Dupuis 				goto rel_lock;
3306579d12b5SSaurav Kashyap 
3307a9083016SGiridhar Malavali 			qla82xx_idc_unlock(ha);
3308a9083016SGiridhar Malavali 			msleep(1000);
3309a9083016SGiridhar Malavali 			qla82xx_idc_lock(ha);
3310579d12b5SSaurav Kashyap 
3311579d12b5SSaurav Kashyap 			/* Reset timeout value after quiescence handler */
33127d613ac6SSantosh Vernekar 			dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
3313579d12b5SSaurav Kashyap 							 * HZ);
3314a9083016SGiridhar Malavali 			break;
33157d613ac6SSantosh Vernekar 		case QLA8XXX_DEV_FAILED:
33167d613ac6SSantosh Vernekar 			qla8xxx_dev_failed_handler(vha);
3317a9083016SGiridhar Malavali 			rval = QLA_FUNCTION_FAILED;
3318a9083016SGiridhar Malavali 			goto exit;
3319a9083016SGiridhar Malavali 		default:
3320a9083016SGiridhar Malavali 			qla82xx_idc_unlock(ha);
3321a9083016SGiridhar Malavali 			msleep(1000);
3322a9083016SGiridhar Malavali 			qla82xx_idc_lock(ha);
3323a9083016SGiridhar Malavali 		}
332492dbf273SGiridhar Malavali 		loopcount++;
3325a9083016SGiridhar Malavali 	}
33267916bb90SChad Dupuis rel_lock:
3327a9083016SGiridhar Malavali 	qla82xx_idc_unlock(ha);
33287916bb90SChad Dupuis exit:
3329a9083016SGiridhar Malavali 	return rval;
3330a9083016SGiridhar Malavali }
3331a9083016SGiridhar Malavali 
33325988aeb2SGiridhar Malavali static int qla82xx_check_temp(scsi_qla_host_t *vha)
33335988aeb2SGiridhar Malavali {
33345988aeb2SGiridhar Malavali 	uint32_t temp, temp_state, temp_val;
33355988aeb2SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
33365988aeb2SGiridhar Malavali 
33375988aeb2SGiridhar Malavali 	temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
33385988aeb2SGiridhar Malavali 	temp_state = qla82xx_get_temp_state(temp);
33395988aeb2SGiridhar Malavali 	temp_val = qla82xx_get_temp_val(temp);
33405988aeb2SGiridhar Malavali 
33415988aeb2SGiridhar Malavali 	if (temp_state == QLA82XX_TEMP_PANIC) {
33425988aeb2SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0x600e,
33435988aeb2SGiridhar Malavali 		    "Device temperature %d degrees C exceeds "
33445988aeb2SGiridhar Malavali 		    " maximum allowed. Hardware has been shut down.\n",
33455988aeb2SGiridhar Malavali 		    temp_val);
33465988aeb2SGiridhar Malavali 		return 1;
33475988aeb2SGiridhar Malavali 	} else if (temp_state == QLA82XX_TEMP_WARN) {
33485988aeb2SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0x600f,
33495988aeb2SGiridhar Malavali 		    "Device temperature %d degrees C exceeds "
33505988aeb2SGiridhar Malavali 		    "operating range. Immediate action needed.\n",
33515988aeb2SGiridhar Malavali 		    temp_val);
33525988aeb2SGiridhar Malavali 	}
33535988aeb2SGiridhar Malavali 	return 0;
33545988aeb2SGiridhar Malavali }
33555988aeb2SGiridhar Malavali 
3356c8f6544eSChad Dupuis void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
3357c8f6544eSChad Dupuis {
3358c8f6544eSChad Dupuis 	struct qla_hw_data *ha = vha->hw;
3359c8f6544eSChad Dupuis 
3360c8f6544eSChad Dupuis 	if (ha->flags.mbox_busy) {
3361c8f6544eSChad Dupuis 		ha->flags.mbox_int = 1;
33628937f2f1SGiridhar Malavali 		ha->flags.mbox_busy = 0;
3363c8f6544eSChad Dupuis 		ql_log(ql_log_warn, vha, 0x6010,
3364c8f6544eSChad Dupuis 		    "Doing premature completion of mbx command.\n");
3365c8f6544eSChad Dupuis 		if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
3366c8f6544eSChad Dupuis 			complete(&ha->mbx_intr_comp);
3367c8f6544eSChad Dupuis 	}
3368c8f6544eSChad Dupuis }
3369c8f6544eSChad Dupuis 
3370a9083016SGiridhar Malavali void qla82xx_watchdog(scsi_qla_host_t *vha)
3371a9083016SGiridhar Malavali {
33727190575fSGiridhar Malavali 	uint32_t dev_state, halt_status;
3373a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
3374a9083016SGiridhar Malavali 
3375a9083016SGiridhar Malavali 	/* don't poll if reset is going on */
33767d613ac6SSantosh Vernekar 	if (!ha->flags.nic_core_reset_hdlr_active) {
33777190575fSGiridhar Malavali 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
33785988aeb2SGiridhar Malavali 		if (qla82xx_check_temp(vha)) {
33795988aeb2SGiridhar Malavali 			set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
33805988aeb2SGiridhar Malavali 			ha->flags.isp82xx_fw_hung = 1;
33815988aeb2SGiridhar Malavali 			qla82xx_clear_pending_mbx(vha);
33827d613ac6SSantosh Vernekar 		} else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
33837190575fSGiridhar Malavali 		    !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
33847c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0x6001,
33857c3df132SSaurav Kashyap 			    "Adapter reset needed.\n");
3386a9083016SGiridhar Malavali 			set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
33877d613ac6SSantosh Vernekar 		} else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
3388579d12b5SSaurav Kashyap 			!test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
33897c3df132SSaurav Kashyap 			ql_log(ql_log_warn, vha, 0x6002,
33907c3df132SSaurav Kashyap 			    "Quiescent needed.\n");
3391579d12b5SSaurav Kashyap 			set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
33927d613ac6SSantosh Vernekar 		} else if (dev_state == QLA8XXX_DEV_FAILED &&
33937916bb90SChad Dupuis 			!test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
33947916bb90SChad Dupuis 			vha->flags.online == 1) {
33957916bb90SChad Dupuis 			ql_log(ql_log_warn, vha, 0xb055,
33967916bb90SChad Dupuis 			    "Adapter state is failed. Offlining.\n");
33977916bb90SChad Dupuis 			set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
33987916bb90SChad Dupuis 			ha->flags.isp82xx_fw_hung = 1;
33997916bb90SChad Dupuis 			qla82xx_clear_pending_mbx(vha);
3400a9083016SGiridhar Malavali 		} else {
34017190575fSGiridhar Malavali 			if (qla82xx_check_fw_alive(vha)) {
340263154916SGiridhar Malavali 				ql_dbg(ql_dbg_timer, vha, 0x6011,
340363154916SGiridhar Malavali 				    "disabling pause transmit on port 0 & 1.\n");
340463154916SGiridhar Malavali 				qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
340563154916SGiridhar Malavali 				    CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
34067190575fSGiridhar Malavali 				halt_status = qla82xx_rd_32(ha,
34077190575fSGiridhar Malavali 				    QLA82XX_PEG_HALT_STATUS1);
340863154916SGiridhar Malavali 				ql_log(ql_log_info, vha, 0x6005,
34097c3df132SSaurav Kashyap 				    "dumping hw/fw registers:.\n "
34107c3df132SSaurav Kashyap 				    " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
34117c3df132SSaurav Kashyap 				    " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
34127c3df132SSaurav Kashyap 				    " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
34137c3df132SSaurav Kashyap 				    " PEG_NET_4_PC: 0x%x.\n", halt_status,
34140e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
34150e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha,
34160e8edb03SGiridhar Malavali 					    QLA82XX_CRB_PEG_NET_0 + 0x3c),
34170e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha,
34180e8edb03SGiridhar Malavali 					    QLA82XX_CRB_PEG_NET_1 + 0x3c),
34190e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha,
34200e8edb03SGiridhar Malavali 					    QLA82XX_CRB_PEG_NET_2 + 0x3c),
34210e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha,
34220e8edb03SGiridhar Malavali 					    QLA82XX_CRB_PEG_NET_3 + 0x3c),
34230e8edb03SGiridhar Malavali 				    qla82xx_rd_32(ha,
34240e8edb03SGiridhar Malavali 					    QLA82XX_CRB_PEG_NET_4 + 0x3c));
34252cc97965SGiridhar Malavali 				if (((halt_status & 0x1fffff00) >> 8) == 0x67)
342610a340e6SChad Dupuis 					ql_log(ql_log_warn, vha, 0xb052,
342710a340e6SChad Dupuis 					    "Firmware aborted with "
342810a340e6SChad Dupuis 					    "error code 0x00006700. Device is "
342910a340e6SChad Dupuis 					    "being reset.\n");
34307190575fSGiridhar Malavali 				if (halt_status & HALT_STATUS_UNRECOVERABLE) {
34317190575fSGiridhar Malavali 					set_bit(ISP_UNRECOVERABLE,
34327190575fSGiridhar Malavali 					    &vha->dpc_flags);
34337190575fSGiridhar Malavali 				} else {
34347c3df132SSaurav Kashyap 					ql_log(ql_log_info, vha, 0x6006,
34357c3df132SSaurav Kashyap 					    "Detect abort  needed.\n");
34367190575fSGiridhar Malavali 					set_bit(ISP_ABORT_NEEDED,
34377190575fSGiridhar Malavali 					    &vha->dpc_flags);
34387190575fSGiridhar Malavali 				}
34397190575fSGiridhar Malavali 				ha->flags.isp82xx_fw_hung = 1;
3440c8f6544eSChad Dupuis 				ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
3441c8f6544eSChad Dupuis 				qla82xx_clear_pending_mbx(vha);
34427190575fSGiridhar Malavali 			}
3443a9083016SGiridhar Malavali 		}
3444a9083016SGiridhar Malavali 	}
3445a9083016SGiridhar Malavali }
3446a9083016SGiridhar Malavali 
3447a9083016SGiridhar Malavali int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
3448a9083016SGiridhar Malavali {
3449a9083016SGiridhar Malavali 	int rval;
3450a9083016SGiridhar Malavali 	rval = qla82xx_device_state_handler(vha);
3451a9083016SGiridhar Malavali 	return rval;
3452a9083016SGiridhar Malavali }
3453a9083016SGiridhar Malavali 
345408de2844SGiridhar Malavali void
345508de2844SGiridhar Malavali qla82xx_set_reset_owner(scsi_qla_host_t *vha)
345608de2844SGiridhar Malavali {
345708de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
345808de2844SGiridhar Malavali 	uint32_t dev_state;
345908de2844SGiridhar Malavali 
346008de2844SGiridhar Malavali 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
34617d613ac6SSantosh Vernekar 	if (dev_state == QLA8XXX_DEV_READY) {
346208de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb02f,
346308de2844SGiridhar Malavali 		    "HW State: NEED RESET\n");
346408de2844SGiridhar Malavali 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
34657d613ac6SSantosh Vernekar 			QLA8XXX_DEV_NEED_RESET);
34667d613ac6SSantosh Vernekar 		ha->flags.nic_core_reset_owner = 1;
346708de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb030,
346808de2844SGiridhar Malavali 		    "reset_owner is 0x%x\n", ha->portnum);
346908de2844SGiridhar Malavali 	} else
347008de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb031,
347108de2844SGiridhar Malavali 		    "Device state is 0x%x = %s.\n",
347208de2844SGiridhar Malavali 		    dev_state,
347308de2844SGiridhar Malavali 		    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
347408de2844SGiridhar Malavali }
347508de2844SGiridhar Malavali 
3476a9083016SGiridhar Malavali /*
3477a9083016SGiridhar Malavali  *  qla82xx_abort_isp
3478a9083016SGiridhar Malavali  *      Resets ISP and aborts all outstanding commands.
3479a9083016SGiridhar Malavali  *
3480a9083016SGiridhar Malavali  * Input:
3481a9083016SGiridhar Malavali  *      ha           = adapter block pointer.
3482a9083016SGiridhar Malavali  *
3483a9083016SGiridhar Malavali  * Returns:
3484a9083016SGiridhar Malavali  *      0 = success
3485a9083016SGiridhar Malavali  */
3486a9083016SGiridhar Malavali int
3487a9083016SGiridhar Malavali qla82xx_abort_isp(scsi_qla_host_t *vha)
3488a9083016SGiridhar Malavali {
3489a9083016SGiridhar Malavali 	int rval;
3490a9083016SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
3491a9083016SGiridhar Malavali 
3492a9083016SGiridhar Malavali 	if (vha->device_flags & DFLG_DEV_FAILED) {
34937c3df132SSaurav Kashyap 		ql_log(ql_log_warn, vha, 0x8024,
34947c3df132SSaurav Kashyap 		    "Device in failed state, exiting.\n");
3495a9083016SGiridhar Malavali 		return QLA_SUCCESS;
3496a9083016SGiridhar Malavali 	}
34977d613ac6SSantosh Vernekar 	ha->flags.nic_core_reset_hdlr_active = 1;
3498a9083016SGiridhar Malavali 
3499a9083016SGiridhar Malavali 	qla82xx_idc_lock(ha);
350008de2844SGiridhar Malavali 	qla82xx_set_reset_owner(vha);
3501a9083016SGiridhar Malavali 	qla82xx_idc_unlock(ha);
3502a9083016SGiridhar Malavali 
3503a9083016SGiridhar Malavali 	rval = qla82xx_device_state_handler(vha);
3504a9083016SGiridhar Malavali 
3505a9083016SGiridhar Malavali 	qla82xx_idc_lock(ha);
3506a9083016SGiridhar Malavali 	qla82xx_clear_rst_ready(ha);
3507a9083016SGiridhar Malavali 	qla82xx_idc_unlock(ha);
3508a9083016SGiridhar Malavali 
3509cdbb0a4fSSantosh Vernekar 	if (rval == QLA_SUCCESS) {
35107190575fSGiridhar Malavali 		ha->flags.isp82xx_fw_hung = 0;
35117d613ac6SSantosh Vernekar 		ha->flags.nic_core_reset_hdlr_active = 0;
3512a9083016SGiridhar Malavali 		qla82xx_restart_isp(vha);
3513cdbb0a4fSSantosh Vernekar 	}
3514f1af6208SGiridhar Malavali 
3515f1af6208SGiridhar Malavali 	if (rval) {
3516f1af6208SGiridhar Malavali 		vha->flags.online = 1;
3517f1af6208SGiridhar Malavali 		if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
3518f1af6208SGiridhar Malavali 			if (ha->isp_abort_cnt == 0) {
35197c3df132SSaurav Kashyap 				ql_log(ql_log_warn, vha, 0x8027,
35207c3df132SSaurav Kashyap 				    "ISP error recover failed - board "
35217c3df132SSaurav Kashyap 				    "disabled.\n");
3522f1af6208SGiridhar Malavali 				/*
3523f1af6208SGiridhar Malavali 				 * The next call disables the board
3524f1af6208SGiridhar Malavali 				 * completely.
3525f1af6208SGiridhar Malavali 				 */
3526f1af6208SGiridhar Malavali 				ha->isp_ops->reset_adapter(vha);
3527f1af6208SGiridhar Malavali 				vha->flags.online = 0;
3528f1af6208SGiridhar Malavali 				clear_bit(ISP_ABORT_RETRY,
3529f1af6208SGiridhar Malavali 				    &vha->dpc_flags);
3530f1af6208SGiridhar Malavali 				rval = QLA_SUCCESS;
3531f1af6208SGiridhar Malavali 			} else { /* schedule another ISP abort */
3532f1af6208SGiridhar Malavali 				ha->isp_abort_cnt--;
35337c3df132SSaurav Kashyap 				ql_log(ql_log_warn, vha, 0x8036,
35347c3df132SSaurav Kashyap 				    "ISP abort - retry remaining %d.\n",
35357c3df132SSaurav Kashyap 				    ha->isp_abort_cnt);
3536f1af6208SGiridhar Malavali 				rval = QLA_FUNCTION_FAILED;
3537f1af6208SGiridhar Malavali 			}
3538f1af6208SGiridhar Malavali 		} else {
3539f1af6208SGiridhar Malavali 			ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
35407c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_taskm, vha, 0x8029,
35417c3df132SSaurav Kashyap 			    "ISP error recovery - retrying (%d) more times.\n",
35427c3df132SSaurav Kashyap 			    ha->isp_abort_cnt);
3543f1af6208SGiridhar Malavali 			set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
3544f1af6208SGiridhar Malavali 			rval = QLA_FUNCTION_FAILED;
3545f1af6208SGiridhar Malavali 		}
3546f1af6208SGiridhar Malavali 	}
3547a9083016SGiridhar Malavali 	return rval;
3548a9083016SGiridhar Malavali }
3549a9083016SGiridhar Malavali 
3550a9083016SGiridhar Malavali /*
3551a9083016SGiridhar Malavali  *  qla82xx_fcoe_ctx_reset
3552a9083016SGiridhar Malavali  *      Perform a quick reset and aborts all outstanding commands.
3553a9083016SGiridhar Malavali  *      This will only perform an FCoE context reset and avoids a full blown
3554a9083016SGiridhar Malavali  *      chip reset.
3555a9083016SGiridhar Malavali  *
3556a9083016SGiridhar Malavali  * Input:
3557a9083016SGiridhar Malavali  *      ha = adapter block pointer.
3558a9083016SGiridhar Malavali  *      is_reset_path = flag for identifying the reset path.
3559a9083016SGiridhar Malavali  *
3560a9083016SGiridhar Malavali  * Returns:
3561a9083016SGiridhar Malavali  *      0 = success
3562a9083016SGiridhar Malavali  */
3563a9083016SGiridhar Malavali int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
3564a9083016SGiridhar Malavali {
3565a9083016SGiridhar Malavali 	int rval = QLA_FUNCTION_FAILED;
3566a9083016SGiridhar Malavali 
3567a9083016SGiridhar Malavali 	if (vha->flags.online) {
3568a9083016SGiridhar Malavali 		/* Abort all outstanding commands, so as to be requeued later */
3569a9083016SGiridhar Malavali 		qla2x00_abort_isp_cleanup(vha);
3570a9083016SGiridhar Malavali 	}
3571a9083016SGiridhar Malavali 
3572a9083016SGiridhar Malavali 	/* Stop currently executing firmware.
3573a9083016SGiridhar Malavali 	 * This will destroy existing FCoE context at the F/W end.
3574a9083016SGiridhar Malavali 	 */
3575a9083016SGiridhar Malavali 	qla2x00_try_to_stop_firmware(vha);
3576a9083016SGiridhar Malavali 
3577a9083016SGiridhar Malavali 	/* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
3578a9083016SGiridhar Malavali 	rval = qla82xx_restart_isp(vha);
3579a9083016SGiridhar Malavali 
3580a9083016SGiridhar Malavali 	return rval;
3581a9083016SGiridhar Malavali }
3582a9083016SGiridhar Malavali 
3583a9083016SGiridhar Malavali /*
3584a9083016SGiridhar Malavali  * qla2x00_wait_for_fcoe_ctx_reset
3585a9083016SGiridhar Malavali  *    Wait till the FCoE context is reset.
3586a9083016SGiridhar Malavali  *
3587a9083016SGiridhar Malavali  * Note:
3588a9083016SGiridhar Malavali  *    Does context switching here.
3589a9083016SGiridhar Malavali  *    Release SPIN_LOCK (if any) before calling this routine.
3590a9083016SGiridhar Malavali  *
3591a9083016SGiridhar Malavali  * Return:
3592a9083016SGiridhar Malavali  *    Success (fcoe_ctx reset is done) : 0
3593a9083016SGiridhar Malavali  *    Failed  (fcoe_ctx reset not completed within max loop timout ) : 1
3594a9083016SGiridhar Malavali  */
3595a9083016SGiridhar Malavali int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
3596a9083016SGiridhar Malavali {
3597a9083016SGiridhar Malavali 	int status = QLA_FUNCTION_FAILED;
3598a9083016SGiridhar Malavali 	unsigned long wait_reset;
3599a9083016SGiridhar Malavali 
3600a9083016SGiridhar Malavali 	wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
3601a9083016SGiridhar Malavali 	while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
3602a9083016SGiridhar Malavali 	    test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
3603a9083016SGiridhar Malavali 	    && time_before(jiffies, wait_reset)) {
3604a9083016SGiridhar Malavali 
3605a9083016SGiridhar Malavali 		set_current_state(TASK_UNINTERRUPTIBLE);
3606a9083016SGiridhar Malavali 		schedule_timeout(HZ);
3607a9083016SGiridhar Malavali 
3608a9083016SGiridhar Malavali 		if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
3609a9083016SGiridhar Malavali 		    !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
3610a9083016SGiridhar Malavali 			status = QLA_SUCCESS;
3611a9083016SGiridhar Malavali 			break;
3612a9083016SGiridhar Malavali 		}
3613a9083016SGiridhar Malavali 	}
36147c3df132SSaurav Kashyap 	ql_dbg(ql_dbg_p3p, vha, 0xb027,
3615d8424f68SJoe Perches 	       "%s: status=%d.\n", __func__, status);
3616a9083016SGiridhar Malavali 
3617a9083016SGiridhar Malavali 	return status;
3618a9083016SGiridhar Malavali }
36197190575fSGiridhar Malavali 
36207190575fSGiridhar Malavali void
36217190575fSGiridhar Malavali qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
36227190575fSGiridhar Malavali {
36237190575fSGiridhar Malavali 	int i;
36247190575fSGiridhar Malavali 	unsigned long flags;
36257190575fSGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
36267190575fSGiridhar Malavali 
36277190575fSGiridhar Malavali 	/* Check if 82XX firmware is alive or not
36287190575fSGiridhar Malavali 	 * We may have arrived here from NEED_RESET
36297190575fSGiridhar Malavali 	 * detection only
36307190575fSGiridhar Malavali 	 */
36317190575fSGiridhar Malavali 	if (!ha->flags.isp82xx_fw_hung) {
36327190575fSGiridhar Malavali 		for (i = 0; i < 2; i++) {
36337190575fSGiridhar Malavali 			msleep(1000);
36347190575fSGiridhar Malavali 			if (qla82xx_check_fw_alive(vha)) {
36357190575fSGiridhar Malavali 				ha->flags.isp82xx_fw_hung = 1;
3636c8f6544eSChad Dupuis 				qla82xx_clear_pending_mbx(vha);
36377190575fSGiridhar Malavali 				break;
36387190575fSGiridhar Malavali 			}
36397190575fSGiridhar Malavali 		}
36407190575fSGiridhar Malavali 	}
36417c3df132SSaurav Kashyap 	ql_dbg(ql_dbg_init, vha, 0x00b0,
36427c3df132SSaurav Kashyap 	    "Entered %s fw_hung=%d.\n",
36437c3df132SSaurav Kashyap 	    __func__, ha->flags.isp82xx_fw_hung);
36447190575fSGiridhar Malavali 
36457190575fSGiridhar Malavali 	/* Abort all commands gracefully if fw NOT hung */
36467190575fSGiridhar Malavali 	if (!ha->flags.isp82xx_fw_hung) {
36477190575fSGiridhar Malavali 		int cnt, que;
36487190575fSGiridhar Malavali 		srb_t *sp;
36497190575fSGiridhar Malavali 		struct req_que *req;
36507190575fSGiridhar Malavali 
36517190575fSGiridhar Malavali 		spin_lock_irqsave(&ha->hardware_lock, flags);
36527190575fSGiridhar Malavali 		for (que = 0; que < ha->max_req_queues; que++) {
36537190575fSGiridhar Malavali 			req = ha->req_q_map[que];
36547190575fSGiridhar Malavali 			if (!req)
36557190575fSGiridhar Malavali 				continue;
36567190575fSGiridhar Malavali 			for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
36577190575fSGiridhar Malavali 				sp = req->outstanding_cmds[cnt];
36587190575fSGiridhar Malavali 				if (sp) {
36599ba56b95SGiridhar Malavali 					if (!sp->u.scmd.ctx ||
36607190575fSGiridhar Malavali 					    (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
36617190575fSGiridhar Malavali 						spin_unlock_irqrestore(
36627190575fSGiridhar Malavali 						    &ha->hardware_lock, flags);
36637190575fSGiridhar Malavali 						if (ha->isp_ops->abort_command(sp)) {
36647c3df132SSaurav Kashyap 							ql_log(ql_log_info, vha,
36657c3df132SSaurav Kashyap 							    0x00b1,
36667c3df132SSaurav Kashyap 							    "mbx abort failed.\n");
36677190575fSGiridhar Malavali 						} else {
36687c3df132SSaurav Kashyap 							ql_log(ql_log_info, vha,
36697c3df132SSaurav Kashyap 							    0x00b2,
36707c3df132SSaurav Kashyap 							    "mbx abort success.\n");
36717190575fSGiridhar Malavali 						}
36727190575fSGiridhar Malavali 						spin_lock_irqsave(&ha->hardware_lock, flags);
36737190575fSGiridhar Malavali 					}
36747190575fSGiridhar Malavali 				}
36757190575fSGiridhar Malavali 			}
36767190575fSGiridhar Malavali 		}
36777190575fSGiridhar Malavali 		spin_unlock_irqrestore(&ha->hardware_lock, flags);
36787190575fSGiridhar Malavali 
36797190575fSGiridhar Malavali 		/* Wait for pending cmds (physical and virtual) to complete */
36807190575fSGiridhar Malavali 		if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
36817190575fSGiridhar Malavali 		    WAIT_HOST) == QLA_SUCCESS) {
36827c3df132SSaurav Kashyap 			ql_dbg(ql_dbg_init, vha, 0x00b3,
36837c3df132SSaurav Kashyap 			    "Done wait for "
36847c3df132SSaurav Kashyap 			    "pending commands.\n");
36857190575fSGiridhar Malavali 		}
36867190575fSGiridhar Malavali 	}
36877190575fSGiridhar Malavali }
368808de2844SGiridhar Malavali 
368908de2844SGiridhar Malavali /* Minidump related functions */
369008de2844SGiridhar Malavali static int
369108de2844SGiridhar Malavali qla82xx_minidump_process_control(scsi_qla_host_t *vha,
369208de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
369308de2844SGiridhar Malavali {
369408de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
369508de2844SGiridhar Malavali 	struct qla82xx_md_entry_crb *crb_entry;
369608de2844SGiridhar Malavali 	uint32_t read_value, opcode, poll_time;
369708de2844SGiridhar Malavali 	uint32_t addr, index, crb_addr;
369808de2844SGiridhar Malavali 	unsigned long wtime;
369908de2844SGiridhar Malavali 	struct qla82xx_md_template_hdr *tmplt_hdr;
370008de2844SGiridhar Malavali 	uint32_t rval = QLA_SUCCESS;
370108de2844SGiridhar Malavali 	int i;
370208de2844SGiridhar Malavali 
370308de2844SGiridhar Malavali 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
370408de2844SGiridhar Malavali 	crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
370508de2844SGiridhar Malavali 	crb_addr = crb_entry->addr;
370608de2844SGiridhar Malavali 
370708de2844SGiridhar Malavali 	for (i = 0; i < crb_entry->op_count; i++) {
370808de2844SGiridhar Malavali 		opcode = crb_entry->crb_ctrl.opcode;
370908de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_WR) {
371008de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, crb_addr,
371108de2844SGiridhar Malavali 			    crb_entry->value_1, 1);
371208de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_WR;
371308de2844SGiridhar Malavali 		}
371408de2844SGiridhar Malavali 
371508de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_RW) {
371608de2844SGiridhar Malavali 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
371708de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
371808de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_RW;
371908de2844SGiridhar Malavali 		}
372008de2844SGiridhar Malavali 
372108de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_AND) {
372208de2844SGiridhar Malavali 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
372308de2844SGiridhar Malavali 			read_value &= crb_entry->value_2;
372408de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_AND;
372508de2844SGiridhar Malavali 			if (opcode & QLA82XX_DBG_OPCODE_OR) {
372608de2844SGiridhar Malavali 				read_value |= crb_entry->value_3;
372708de2844SGiridhar Malavali 				opcode &= ~QLA82XX_DBG_OPCODE_OR;
372808de2844SGiridhar Malavali 			}
372908de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
373008de2844SGiridhar Malavali 		}
373108de2844SGiridhar Malavali 
373208de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_OR) {
373308de2844SGiridhar Malavali 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
373408de2844SGiridhar Malavali 			read_value |= crb_entry->value_3;
373508de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
373608de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_OR;
373708de2844SGiridhar Malavali 		}
373808de2844SGiridhar Malavali 
373908de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_POLL) {
374008de2844SGiridhar Malavali 			poll_time = crb_entry->crb_strd.poll_timeout;
374108de2844SGiridhar Malavali 			wtime = jiffies + poll_time;
374208de2844SGiridhar Malavali 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
374308de2844SGiridhar Malavali 
374408de2844SGiridhar Malavali 			do {
374508de2844SGiridhar Malavali 				if ((read_value & crb_entry->value_2)
374608de2844SGiridhar Malavali 				    == crb_entry->value_1)
374708de2844SGiridhar Malavali 					break;
374808de2844SGiridhar Malavali 				else if (time_after_eq(jiffies, wtime)) {
374908de2844SGiridhar Malavali 					/* capturing dump failed */
375008de2844SGiridhar Malavali 					rval = QLA_FUNCTION_FAILED;
375108de2844SGiridhar Malavali 					break;
375208de2844SGiridhar Malavali 				} else
375308de2844SGiridhar Malavali 					read_value = qla82xx_md_rw_32(ha,
375408de2844SGiridhar Malavali 					    crb_addr, 0, 0);
375508de2844SGiridhar Malavali 			} while (1);
375608de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_POLL;
375708de2844SGiridhar Malavali 		}
375808de2844SGiridhar Malavali 
375908de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
376008de2844SGiridhar Malavali 			if (crb_entry->crb_strd.state_index_a) {
376108de2844SGiridhar Malavali 				index = crb_entry->crb_strd.state_index_a;
376208de2844SGiridhar Malavali 				addr = tmplt_hdr->saved_state_array[index];
376308de2844SGiridhar Malavali 			} else
376408de2844SGiridhar Malavali 				addr = crb_addr;
376508de2844SGiridhar Malavali 
376608de2844SGiridhar Malavali 			read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
376708de2844SGiridhar Malavali 			index = crb_entry->crb_ctrl.state_index_v;
376808de2844SGiridhar Malavali 			tmplt_hdr->saved_state_array[index] = read_value;
376908de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
377008de2844SGiridhar Malavali 		}
377108de2844SGiridhar Malavali 
377208de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
377308de2844SGiridhar Malavali 			if (crb_entry->crb_strd.state_index_a) {
377408de2844SGiridhar Malavali 				index = crb_entry->crb_strd.state_index_a;
377508de2844SGiridhar Malavali 				addr = tmplt_hdr->saved_state_array[index];
377608de2844SGiridhar Malavali 			} else
377708de2844SGiridhar Malavali 				addr = crb_addr;
377808de2844SGiridhar Malavali 
377908de2844SGiridhar Malavali 			if (crb_entry->crb_ctrl.state_index_v) {
378008de2844SGiridhar Malavali 				index = crb_entry->crb_ctrl.state_index_v;
378108de2844SGiridhar Malavali 				read_value =
378208de2844SGiridhar Malavali 				    tmplt_hdr->saved_state_array[index];
378308de2844SGiridhar Malavali 			} else
378408de2844SGiridhar Malavali 				read_value = crb_entry->value_1;
378508de2844SGiridhar Malavali 
378608de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, addr, read_value, 1);
378708de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
378808de2844SGiridhar Malavali 		}
378908de2844SGiridhar Malavali 
379008de2844SGiridhar Malavali 		if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
379108de2844SGiridhar Malavali 			index = crb_entry->crb_ctrl.state_index_v;
379208de2844SGiridhar Malavali 			read_value = tmplt_hdr->saved_state_array[index];
379308de2844SGiridhar Malavali 			read_value <<= crb_entry->crb_ctrl.shl;
379408de2844SGiridhar Malavali 			read_value >>= crb_entry->crb_ctrl.shr;
379508de2844SGiridhar Malavali 			if (crb_entry->value_2)
379608de2844SGiridhar Malavali 				read_value &= crb_entry->value_2;
379708de2844SGiridhar Malavali 			read_value |= crb_entry->value_3;
379808de2844SGiridhar Malavali 			read_value += crb_entry->value_1;
379908de2844SGiridhar Malavali 			tmplt_hdr->saved_state_array[index] = read_value;
380008de2844SGiridhar Malavali 			opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
380108de2844SGiridhar Malavali 		}
380208de2844SGiridhar Malavali 		crb_addr += crb_entry->crb_strd.addr_stride;
380308de2844SGiridhar Malavali 	}
380408de2844SGiridhar Malavali 	return rval;
380508de2844SGiridhar Malavali }
380608de2844SGiridhar Malavali 
380708de2844SGiridhar Malavali static void
380808de2844SGiridhar Malavali qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
380908de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
381008de2844SGiridhar Malavali {
381108de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
381208de2844SGiridhar Malavali 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
381308de2844SGiridhar Malavali 	struct qla82xx_md_entry_rdocm *ocm_hdr;
381408de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
381508de2844SGiridhar Malavali 
381608de2844SGiridhar Malavali 	ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
381708de2844SGiridhar Malavali 	r_addr = ocm_hdr->read_addr;
381808de2844SGiridhar Malavali 	r_stride = ocm_hdr->read_addr_stride;
381908de2844SGiridhar Malavali 	loop_cnt = ocm_hdr->op_count;
382008de2844SGiridhar Malavali 
382108de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
382208de2844SGiridhar Malavali 		r_value = RD_REG_DWORD((void *)(r_addr + ha->nx_pcibase));
382308de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(r_value);
382408de2844SGiridhar Malavali 		r_addr += r_stride;
382508de2844SGiridhar Malavali 	}
382608de2844SGiridhar Malavali 	*d_ptr = data_ptr;
382708de2844SGiridhar Malavali }
382808de2844SGiridhar Malavali 
382908de2844SGiridhar Malavali static void
383008de2844SGiridhar Malavali qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
383108de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
383208de2844SGiridhar Malavali {
383308de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
383408de2844SGiridhar Malavali 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
383508de2844SGiridhar Malavali 	struct qla82xx_md_entry_mux *mux_hdr;
383608de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
383708de2844SGiridhar Malavali 
383808de2844SGiridhar Malavali 	mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
383908de2844SGiridhar Malavali 	r_addr = mux_hdr->read_addr;
384008de2844SGiridhar Malavali 	s_addr = mux_hdr->select_addr;
384108de2844SGiridhar Malavali 	s_stride = mux_hdr->select_value_stride;
384208de2844SGiridhar Malavali 	s_value = mux_hdr->select_value;
384308de2844SGiridhar Malavali 	loop_cnt = mux_hdr->op_count;
384408de2844SGiridhar Malavali 
384508de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
384608de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, s_addr, s_value, 1);
384708de2844SGiridhar Malavali 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
384808de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(s_value);
384908de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(r_value);
385008de2844SGiridhar Malavali 		s_value += s_stride;
385108de2844SGiridhar Malavali 	}
385208de2844SGiridhar Malavali 	*d_ptr = data_ptr;
385308de2844SGiridhar Malavali }
385408de2844SGiridhar Malavali 
385508de2844SGiridhar Malavali static void
385608de2844SGiridhar Malavali qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
385708de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
385808de2844SGiridhar Malavali {
385908de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
386008de2844SGiridhar Malavali 	uint32_t r_addr, r_stride, loop_cnt, i, r_value;
386108de2844SGiridhar Malavali 	struct qla82xx_md_entry_crb *crb_hdr;
386208de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
386308de2844SGiridhar Malavali 
386408de2844SGiridhar Malavali 	crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
386508de2844SGiridhar Malavali 	r_addr = crb_hdr->addr;
386608de2844SGiridhar Malavali 	r_stride = crb_hdr->crb_strd.addr_stride;
386708de2844SGiridhar Malavali 	loop_cnt = crb_hdr->op_count;
386808de2844SGiridhar Malavali 
386908de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
387008de2844SGiridhar Malavali 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
387108de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(r_addr);
387208de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(r_value);
387308de2844SGiridhar Malavali 		r_addr += r_stride;
387408de2844SGiridhar Malavali 	}
387508de2844SGiridhar Malavali 	*d_ptr = data_ptr;
387608de2844SGiridhar Malavali }
387708de2844SGiridhar Malavali 
387808de2844SGiridhar Malavali static int
387908de2844SGiridhar Malavali qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
388008de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
388108de2844SGiridhar Malavali {
388208de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
388308de2844SGiridhar Malavali 	uint32_t addr, r_addr, c_addr, t_r_addr;
388408de2844SGiridhar Malavali 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
388508de2844SGiridhar Malavali 	unsigned long p_wait, w_time, p_mask;
388608de2844SGiridhar Malavali 	uint32_t c_value_w, c_value_r;
388708de2844SGiridhar Malavali 	struct qla82xx_md_entry_cache *cache_hdr;
388808de2844SGiridhar Malavali 	int rval = QLA_FUNCTION_FAILED;
388908de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
389008de2844SGiridhar Malavali 
389108de2844SGiridhar Malavali 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
389208de2844SGiridhar Malavali 	loop_count = cache_hdr->op_count;
389308de2844SGiridhar Malavali 	r_addr = cache_hdr->read_addr;
389408de2844SGiridhar Malavali 	c_addr = cache_hdr->control_addr;
389508de2844SGiridhar Malavali 	c_value_w = cache_hdr->cache_ctrl.write_value;
389608de2844SGiridhar Malavali 
389708de2844SGiridhar Malavali 	t_r_addr = cache_hdr->tag_reg_addr;
389808de2844SGiridhar Malavali 	t_value = cache_hdr->addr_ctrl.init_tag_value;
389908de2844SGiridhar Malavali 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
390008de2844SGiridhar Malavali 	p_wait = cache_hdr->cache_ctrl.poll_wait;
390108de2844SGiridhar Malavali 	p_mask = cache_hdr->cache_ctrl.poll_mask;
390208de2844SGiridhar Malavali 
390308de2844SGiridhar Malavali 	for (i = 0; i < loop_count; i++) {
390408de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
390508de2844SGiridhar Malavali 		if (c_value_w)
390608de2844SGiridhar Malavali 			qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
390708de2844SGiridhar Malavali 
390808de2844SGiridhar Malavali 		if (p_mask) {
390908de2844SGiridhar Malavali 			w_time = jiffies + p_wait;
391008de2844SGiridhar Malavali 			do {
391108de2844SGiridhar Malavali 				c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
391208de2844SGiridhar Malavali 				if ((c_value_r & p_mask) == 0)
391308de2844SGiridhar Malavali 					break;
391408de2844SGiridhar Malavali 				else if (time_after_eq(jiffies, w_time)) {
391508de2844SGiridhar Malavali 					/* capturing dump failed */
391608de2844SGiridhar Malavali 					ql_dbg(ql_dbg_p3p, vha, 0xb032,
391708de2844SGiridhar Malavali 					    "c_value_r: 0x%x, poll_mask: 0x%lx, "
391808de2844SGiridhar Malavali 					    "w_time: 0x%lx\n",
391908de2844SGiridhar Malavali 					    c_value_r, p_mask, w_time);
392008de2844SGiridhar Malavali 					return rval;
392108de2844SGiridhar Malavali 				}
392208de2844SGiridhar Malavali 			} while (1);
392308de2844SGiridhar Malavali 		}
392408de2844SGiridhar Malavali 
392508de2844SGiridhar Malavali 		addr = r_addr;
392608de2844SGiridhar Malavali 		for (k = 0; k < r_cnt; k++) {
392708de2844SGiridhar Malavali 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
392808de2844SGiridhar Malavali 			*data_ptr++ = cpu_to_le32(r_value);
392908de2844SGiridhar Malavali 			addr += cache_hdr->read_ctrl.read_addr_stride;
393008de2844SGiridhar Malavali 		}
393108de2844SGiridhar Malavali 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
393208de2844SGiridhar Malavali 	}
393308de2844SGiridhar Malavali 	*d_ptr = data_ptr;
393408de2844SGiridhar Malavali 	return QLA_SUCCESS;
393508de2844SGiridhar Malavali }
393608de2844SGiridhar Malavali 
393708de2844SGiridhar Malavali static void
393808de2844SGiridhar Malavali qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
393908de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
394008de2844SGiridhar Malavali {
394108de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
394208de2844SGiridhar Malavali 	uint32_t addr, r_addr, c_addr, t_r_addr;
394308de2844SGiridhar Malavali 	uint32_t i, k, loop_count, t_value, r_cnt, r_value;
394408de2844SGiridhar Malavali 	uint32_t c_value_w;
394508de2844SGiridhar Malavali 	struct qla82xx_md_entry_cache *cache_hdr;
394608de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
394708de2844SGiridhar Malavali 
394808de2844SGiridhar Malavali 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
394908de2844SGiridhar Malavali 	loop_count = cache_hdr->op_count;
395008de2844SGiridhar Malavali 	r_addr = cache_hdr->read_addr;
395108de2844SGiridhar Malavali 	c_addr = cache_hdr->control_addr;
395208de2844SGiridhar Malavali 	c_value_w = cache_hdr->cache_ctrl.write_value;
395308de2844SGiridhar Malavali 
395408de2844SGiridhar Malavali 	t_r_addr = cache_hdr->tag_reg_addr;
395508de2844SGiridhar Malavali 	t_value = cache_hdr->addr_ctrl.init_tag_value;
395608de2844SGiridhar Malavali 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
395708de2844SGiridhar Malavali 
395808de2844SGiridhar Malavali 	for (i = 0; i < loop_count; i++) {
395908de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
396008de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
396108de2844SGiridhar Malavali 		addr = r_addr;
396208de2844SGiridhar Malavali 		for (k = 0; k < r_cnt; k++) {
396308de2844SGiridhar Malavali 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
396408de2844SGiridhar Malavali 			*data_ptr++ = cpu_to_le32(r_value);
396508de2844SGiridhar Malavali 			addr += cache_hdr->read_ctrl.read_addr_stride;
396608de2844SGiridhar Malavali 		}
396708de2844SGiridhar Malavali 		t_value += cache_hdr->addr_ctrl.tag_value_stride;
396808de2844SGiridhar Malavali 	}
396908de2844SGiridhar Malavali 	*d_ptr = data_ptr;
397008de2844SGiridhar Malavali }
397108de2844SGiridhar Malavali 
397208de2844SGiridhar Malavali static void
397308de2844SGiridhar Malavali qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
397408de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
397508de2844SGiridhar Malavali {
397608de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
397708de2844SGiridhar Malavali 	uint32_t s_addr, r_addr;
397808de2844SGiridhar Malavali 	uint32_t r_stride, r_value, r_cnt, qid = 0;
397908de2844SGiridhar Malavali 	uint32_t i, k, loop_cnt;
398008de2844SGiridhar Malavali 	struct qla82xx_md_entry_queue *q_hdr;
398108de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
398208de2844SGiridhar Malavali 
398308de2844SGiridhar Malavali 	q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
398408de2844SGiridhar Malavali 	s_addr = q_hdr->select_addr;
398508de2844SGiridhar Malavali 	r_cnt = q_hdr->rd_strd.read_addr_cnt;
398608de2844SGiridhar Malavali 	r_stride = q_hdr->rd_strd.read_addr_stride;
398708de2844SGiridhar Malavali 	loop_cnt = q_hdr->op_count;
398808de2844SGiridhar Malavali 
398908de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
399008de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, s_addr, qid, 1);
399108de2844SGiridhar Malavali 		r_addr = q_hdr->read_addr;
399208de2844SGiridhar Malavali 		for (k = 0; k < r_cnt; k++) {
399308de2844SGiridhar Malavali 			r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
399408de2844SGiridhar Malavali 			*data_ptr++ = cpu_to_le32(r_value);
399508de2844SGiridhar Malavali 			r_addr += r_stride;
399608de2844SGiridhar Malavali 		}
399708de2844SGiridhar Malavali 		qid += q_hdr->q_strd.queue_id_stride;
399808de2844SGiridhar Malavali 	}
399908de2844SGiridhar Malavali 	*d_ptr = data_ptr;
400008de2844SGiridhar Malavali }
400108de2844SGiridhar Malavali 
400208de2844SGiridhar Malavali static void
400308de2844SGiridhar Malavali qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
400408de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
400508de2844SGiridhar Malavali {
400608de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
400708de2844SGiridhar Malavali 	uint32_t r_addr, r_value;
400808de2844SGiridhar Malavali 	uint32_t i, loop_cnt;
400908de2844SGiridhar Malavali 	struct qla82xx_md_entry_rdrom *rom_hdr;
401008de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
401108de2844SGiridhar Malavali 
401208de2844SGiridhar Malavali 	rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
401308de2844SGiridhar Malavali 	r_addr = rom_hdr->read_addr;
401408de2844SGiridhar Malavali 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
401508de2844SGiridhar Malavali 
401608de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
401708de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
401808de2844SGiridhar Malavali 		    (r_addr & 0xFFFF0000), 1);
401908de2844SGiridhar Malavali 		r_value = qla82xx_md_rw_32(ha,
402008de2844SGiridhar Malavali 		    MD_DIRECT_ROM_READ_BASE +
402108de2844SGiridhar Malavali 		    (r_addr & 0x0000FFFF), 0, 0);
402208de2844SGiridhar Malavali 		*data_ptr++ = cpu_to_le32(r_value);
402308de2844SGiridhar Malavali 		r_addr += sizeof(uint32_t);
402408de2844SGiridhar Malavali 	}
402508de2844SGiridhar Malavali 	*d_ptr = data_ptr;
402608de2844SGiridhar Malavali }
402708de2844SGiridhar Malavali 
402808de2844SGiridhar Malavali static int
402908de2844SGiridhar Malavali qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
403008de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
403108de2844SGiridhar Malavali {
403208de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
403308de2844SGiridhar Malavali 	uint32_t r_addr, r_value, r_data;
403408de2844SGiridhar Malavali 	uint32_t i, j, loop_cnt;
403508de2844SGiridhar Malavali 	struct qla82xx_md_entry_rdmem *m_hdr;
403608de2844SGiridhar Malavali 	unsigned long flags;
403708de2844SGiridhar Malavali 	int rval = QLA_FUNCTION_FAILED;
403808de2844SGiridhar Malavali 	uint32_t *data_ptr = *d_ptr;
403908de2844SGiridhar Malavali 
404008de2844SGiridhar Malavali 	m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
404108de2844SGiridhar Malavali 	r_addr = m_hdr->read_addr;
404208de2844SGiridhar Malavali 	loop_cnt = m_hdr->read_data_size/16;
404308de2844SGiridhar Malavali 
404408de2844SGiridhar Malavali 	if (r_addr & 0xf) {
404508de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb033,
4046d6a03581SMasanari Iida 		    "Read addr 0x%x not 16 bytes aligned\n", r_addr);
404708de2844SGiridhar Malavali 		return rval;
404808de2844SGiridhar Malavali 	}
404908de2844SGiridhar Malavali 
405008de2844SGiridhar Malavali 	if (m_hdr->read_data_size % 16) {
405108de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb034,
405208de2844SGiridhar Malavali 		    "Read data[0x%x] not multiple of 16 bytes\n",
405308de2844SGiridhar Malavali 		    m_hdr->read_data_size);
405408de2844SGiridhar Malavali 		return rval;
405508de2844SGiridhar Malavali 	}
405608de2844SGiridhar Malavali 
405708de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb035,
405808de2844SGiridhar Malavali 	    "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
405908de2844SGiridhar Malavali 	    __func__, r_addr, m_hdr->read_data_size, loop_cnt);
406008de2844SGiridhar Malavali 
406108de2844SGiridhar Malavali 	write_lock_irqsave(&ha->hw_lock, flags);
406208de2844SGiridhar Malavali 	for (i = 0; i < loop_cnt; i++) {
406308de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
406408de2844SGiridhar Malavali 		r_value = 0;
406508de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
406608de2844SGiridhar Malavali 		r_value = MIU_TA_CTL_ENABLE;
406708de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
406808de2844SGiridhar Malavali 		r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
406908de2844SGiridhar Malavali 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
407008de2844SGiridhar Malavali 
407108de2844SGiridhar Malavali 		for (j = 0; j < MAX_CTL_CHECK; j++) {
407208de2844SGiridhar Malavali 			r_value = qla82xx_md_rw_32(ha,
407308de2844SGiridhar Malavali 			    MD_MIU_TEST_AGT_CTRL, 0, 0);
407408de2844SGiridhar Malavali 			if ((r_value & MIU_TA_CTL_BUSY) == 0)
407508de2844SGiridhar Malavali 				break;
407608de2844SGiridhar Malavali 		}
407708de2844SGiridhar Malavali 
407808de2844SGiridhar Malavali 		if (j >= MAX_CTL_CHECK) {
407908de2844SGiridhar Malavali 			printk_ratelimited(KERN_ERR
408008de2844SGiridhar Malavali 			    "failed to read through agent\n");
408108de2844SGiridhar Malavali 			write_unlock_irqrestore(&ha->hw_lock, flags);
408208de2844SGiridhar Malavali 			return rval;
408308de2844SGiridhar Malavali 		}
408408de2844SGiridhar Malavali 
408508de2844SGiridhar Malavali 		for (j = 0; j < 4; j++) {
408608de2844SGiridhar Malavali 			r_data = qla82xx_md_rw_32(ha,
408708de2844SGiridhar Malavali 			    MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
408808de2844SGiridhar Malavali 			*data_ptr++ = cpu_to_le32(r_data);
408908de2844SGiridhar Malavali 		}
409008de2844SGiridhar Malavali 		r_addr += 16;
409108de2844SGiridhar Malavali 	}
409208de2844SGiridhar Malavali 	write_unlock_irqrestore(&ha->hw_lock, flags);
409308de2844SGiridhar Malavali 	*d_ptr = data_ptr;
409408de2844SGiridhar Malavali 	return QLA_SUCCESS;
409508de2844SGiridhar Malavali }
409608de2844SGiridhar Malavali 
409708de2844SGiridhar Malavali static int
409808de2844SGiridhar Malavali qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
409908de2844SGiridhar Malavali {
410008de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
410108de2844SGiridhar Malavali 	uint64_t chksum = 0;
410208de2844SGiridhar Malavali 	uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
410308de2844SGiridhar Malavali 	int count = ha->md_template_size/sizeof(uint32_t);
410408de2844SGiridhar Malavali 
410508de2844SGiridhar Malavali 	while (count-- > 0)
410608de2844SGiridhar Malavali 		chksum += *d_ptr++;
410708de2844SGiridhar Malavali 	while (chksum >> 32)
410808de2844SGiridhar Malavali 		chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
410908de2844SGiridhar Malavali 	return ~chksum;
411008de2844SGiridhar Malavali }
411108de2844SGiridhar Malavali 
411208de2844SGiridhar Malavali static void
411308de2844SGiridhar Malavali qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
411408de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr, int index)
411508de2844SGiridhar Malavali {
411608de2844SGiridhar Malavali 	entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
411708de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb036,
411808de2844SGiridhar Malavali 	    "Skipping entry[%d]: "
411908de2844SGiridhar Malavali 	    "ETYPE[0x%x]-ELEVEL[0x%x]\n",
412008de2844SGiridhar Malavali 	    index, entry_hdr->entry_type,
412108de2844SGiridhar Malavali 	    entry_hdr->d_ctrl.entry_capture_mask);
412208de2844SGiridhar Malavali }
412308de2844SGiridhar Malavali 
412408de2844SGiridhar Malavali int
412508de2844SGiridhar Malavali qla82xx_md_collect(scsi_qla_host_t *vha)
412608de2844SGiridhar Malavali {
412708de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
412808de2844SGiridhar Malavali 	int no_entry_hdr = 0;
412908de2844SGiridhar Malavali 	qla82xx_md_entry_hdr_t *entry_hdr;
413008de2844SGiridhar Malavali 	struct qla82xx_md_template_hdr *tmplt_hdr;
413108de2844SGiridhar Malavali 	uint32_t *data_ptr;
413208de2844SGiridhar Malavali 	uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
413308de2844SGiridhar Malavali 	int i = 0, rval = QLA_FUNCTION_FAILED;
413408de2844SGiridhar Malavali 
413508de2844SGiridhar Malavali 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
413608de2844SGiridhar Malavali 	data_ptr = (uint32_t *)ha->md_dump;
413708de2844SGiridhar Malavali 
413808de2844SGiridhar Malavali 	if (ha->fw_dumped) {
4139a8faa263SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb037,
4140a8faa263SGiridhar Malavali 		    "Firmware has been previously dumped (%p) "
4141a8faa263SGiridhar Malavali 		    "-- ignoring request.\n", ha->fw_dump);
414208de2844SGiridhar Malavali 		goto md_failed;
414308de2844SGiridhar Malavali 	}
414408de2844SGiridhar Malavali 
414508de2844SGiridhar Malavali 	ha->fw_dumped = 0;
414608de2844SGiridhar Malavali 
414708de2844SGiridhar Malavali 	if (!ha->md_tmplt_hdr || !ha->md_dump) {
414808de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb038,
414908de2844SGiridhar Malavali 		    "Memory not allocated for minidump capture\n");
415008de2844SGiridhar Malavali 		goto md_failed;
415108de2844SGiridhar Malavali 	}
415208de2844SGiridhar Malavali 
4153b6d0d9d5SGiridhar Malavali 	if (ha->flags.isp82xx_no_md_cap) {
4154b6d0d9d5SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb054,
4155b6d0d9d5SGiridhar Malavali 		    "Forced reset from application, "
4156b6d0d9d5SGiridhar Malavali 		    "ignore minidump capture\n");
4157b6d0d9d5SGiridhar Malavali 		ha->flags.isp82xx_no_md_cap = 0;
4158b6d0d9d5SGiridhar Malavali 		goto md_failed;
4159b6d0d9d5SGiridhar Malavali 	}
4160b6d0d9d5SGiridhar Malavali 
416108de2844SGiridhar Malavali 	if (qla82xx_validate_template_chksum(vha)) {
416208de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb039,
416308de2844SGiridhar Malavali 		    "Template checksum validation error\n");
416408de2844SGiridhar Malavali 		goto md_failed;
416508de2844SGiridhar Malavali 	}
416608de2844SGiridhar Malavali 
416708de2844SGiridhar Malavali 	no_entry_hdr = tmplt_hdr->num_of_entries;
416808de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb03a,
416908de2844SGiridhar Malavali 	    "No of entry headers in Template: 0x%x\n", no_entry_hdr);
417008de2844SGiridhar Malavali 
417108de2844SGiridhar Malavali 	ql_dbg(ql_dbg_p3p, vha, 0xb03b,
417208de2844SGiridhar Malavali 	    "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
417308de2844SGiridhar Malavali 
417408de2844SGiridhar Malavali 	f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
417508de2844SGiridhar Malavali 
417608de2844SGiridhar Malavali 	/* Validate whether required debug level is set */
417708de2844SGiridhar Malavali 	if ((f_capture_mask & 0x3) != 0x3) {
417808de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb03c,
417908de2844SGiridhar Malavali 		    "Minimum required capture mask[0x%x] level not set\n",
418008de2844SGiridhar Malavali 		    f_capture_mask);
418108de2844SGiridhar Malavali 		goto md_failed;
418208de2844SGiridhar Malavali 	}
418308de2844SGiridhar Malavali 	tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
418408de2844SGiridhar Malavali 
418508de2844SGiridhar Malavali 	tmplt_hdr->driver_info[0] = vha->host_no;
418608de2844SGiridhar Malavali 	tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
418708de2844SGiridhar Malavali 	    (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
418808de2844SGiridhar Malavali 	    QLA_DRIVER_BETA_VER;
418908de2844SGiridhar Malavali 
419008de2844SGiridhar Malavali 	total_data_size = ha->md_dump_size;
419108de2844SGiridhar Malavali 
4192880fdedbSArun Easi 	ql_dbg(ql_dbg_p3p, vha, 0xb03d,
419308de2844SGiridhar Malavali 	    "Total minidump data_size 0x%x to be captured\n", total_data_size);
419408de2844SGiridhar Malavali 
419508de2844SGiridhar Malavali 	/* Check whether template obtained is valid */
419608de2844SGiridhar Malavali 	if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
419708de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb04e,
419808de2844SGiridhar Malavali 		    "Bad template header entry type: 0x%x obtained\n",
419908de2844SGiridhar Malavali 		    tmplt_hdr->entry_type);
420008de2844SGiridhar Malavali 		goto md_failed;
420108de2844SGiridhar Malavali 	}
420208de2844SGiridhar Malavali 
420308de2844SGiridhar Malavali 	entry_hdr = (qla82xx_md_entry_hdr_t *) \
420408de2844SGiridhar Malavali 	    (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
420508de2844SGiridhar Malavali 
420608de2844SGiridhar Malavali 	/* Walk through the entry headers */
420708de2844SGiridhar Malavali 	for (i = 0; i < no_entry_hdr; i++) {
420808de2844SGiridhar Malavali 
420908de2844SGiridhar Malavali 		if (data_collected > total_data_size) {
421008de2844SGiridhar Malavali 			ql_log(ql_log_warn, vha, 0xb03e,
421108de2844SGiridhar Malavali 			    "More MiniDump data collected: [0x%x]\n",
421208de2844SGiridhar Malavali 			    data_collected);
421308de2844SGiridhar Malavali 			goto md_failed;
421408de2844SGiridhar Malavali 		}
421508de2844SGiridhar Malavali 
421608de2844SGiridhar Malavali 		if (!(entry_hdr->d_ctrl.entry_capture_mask &
421708de2844SGiridhar Malavali 		    ql2xmdcapmask)) {
421808de2844SGiridhar Malavali 			entry_hdr->d_ctrl.driver_flags |=
421908de2844SGiridhar Malavali 			    QLA82XX_DBG_SKIPPED_FLAG;
422008de2844SGiridhar Malavali 			ql_dbg(ql_dbg_p3p, vha, 0xb03f,
422108de2844SGiridhar Malavali 			    "Skipping entry[%d]: "
422208de2844SGiridhar Malavali 			    "ETYPE[0x%x]-ELEVEL[0x%x]\n",
422308de2844SGiridhar Malavali 			    i, entry_hdr->entry_type,
422408de2844SGiridhar Malavali 			    entry_hdr->d_ctrl.entry_capture_mask);
422508de2844SGiridhar Malavali 			goto skip_nxt_entry;
422608de2844SGiridhar Malavali 		}
422708de2844SGiridhar Malavali 
422808de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb040,
422908de2844SGiridhar Malavali 		    "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
423008de2844SGiridhar Malavali 		    "entry_type: 0x%x, captrue_mask: 0x%x\n",
423108de2844SGiridhar Malavali 		    __func__, i, data_ptr, entry_hdr,
423208de2844SGiridhar Malavali 		    entry_hdr->entry_type,
423308de2844SGiridhar Malavali 		    entry_hdr->d_ctrl.entry_capture_mask);
423408de2844SGiridhar Malavali 
423508de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb041,
423608de2844SGiridhar Malavali 		    "Data collected: [0x%x], Dump size left:[0x%x]\n",
423708de2844SGiridhar Malavali 		    data_collected, (ha->md_dump_size - data_collected));
423808de2844SGiridhar Malavali 
423908de2844SGiridhar Malavali 		/* Decode the entry type and take
424008de2844SGiridhar Malavali 		 * required action to capture debug data */
424108de2844SGiridhar Malavali 		switch (entry_hdr->entry_type) {
424208de2844SGiridhar Malavali 		case QLA82XX_RDEND:
424308de2844SGiridhar Malavali 			qla82xx_mark_entry_skipped(vha, entry_hdr, i);
424408de2844SGiridhar Malavali 			break;
424508de2844SGiridhar Malavali 		case QLA82XX_CNTRL:
424608de2844SGiridhar Malavali 			rval = qla82xx_minidump_process_control(vha,
424708de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
424808de2844SGiridhar Malavali 			if (rval != QLA_SUCCESS) {
424908de2844SGiridhar Malavali 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
425008de2844SGiridhar Malavali 				goto md_failed;
425108de2844SGiridhar Malavali 			}
425208de2844SGiridhar Malavali 			break;
425308de2844SGiridhar Malavali 		case QLA82XX_RDCRB:
425408de2844SGiridhar Malavali 			qla82xx_minidump_process_rdcrb(vha,
425508de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
425608de2844SGiridhar Malavali 			break;
425708de2844SGiridhar Malavali 		case QLA82XX_RDMEM:
425808de2844SGiridhar Malavali 			rval = qla82xx_minidump_process_rdmem(vha,
425908de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
426008de2844SGiridhar Malavali 			if (rval != QLA_SUCCESS) {
426108de2844SGiridhar Malavali 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
426208de2844SGiridhar Malavali 				goto md_failed;
426308de2844SGiridhar Malavali 			}
426408de2844SGiridhar Malavali 			break;
426508de2844SGiridhar Malavali 		case QLA82XX_BOARD:
426608de2844SGiridhar Malavali 		case QLA82XX_RDROM:
426708de2844SGiridhar Malavali 			qla82xx_minidump_process_rdrom(vha,
426808de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
426908de2844SGiridhar Malavali 			break;
427008de2844SGiridhar Malavali 		case QLA82XX_L2DTG:
427108de2844SGiridhar Malavali 		case QLA82XX_L2ITG:
427208de2844SGiridhar Malavali 		case QLA82XX_L2DAT:
427308de2844SGiridhar Malavali 		case QLA82XX_L2INS:
427408de2844SGiridhar Malavali 			rval = qla82xx_minidump_process_l2tag(vha,
427508de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
427608de2844SGiridhar Malavali 			if (rval != QLA_SUCCESS) {
427708de2844SGiridhar Malavali 				qla82xx_mark_entry_skipped(vha, entry_hdr, i);
427808de2844SGiridhar Malavali 				goto md_failed;
427908de2844SGiridhar Malavali 			}
428008de2844SGiridhar Malavali 			break;
428108de2844SGiridhar Malavali 		case QLA82XX_L1DAT:
428208de2844SGiridhar Malavali 		case QLA82XX_L1INS:
428308de2844SGiridhar Malavali 			qla82xx_minidump_process_l1cache(vha,
428408de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
428508de2844SGiridhar Malavali 			break;
428608de2844SGiridhar Malavali 		case QLA82XX_RDOCM:
428708de2844SGiridhar Malavali 			qla82xx_minidump_process_rdocm(vha,
428808de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
428908de2844SGiridhar Malavali 			break;
429008de2844SGiridhar Malavali 		case QLA82XX_RDMUX:
429108de2844SGiridhar Malavali 			qla82xx_minidump_process_rdmux(vha,
429208de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
429308de2844SGiridhar Malavali 			break;
429408de2844SGiridhar Malavali 		case QLA82XX_QUEUE:
429508de2844SGiridhar Malavali 			qla82xx_minidump_process_queue(vha,
429608de2844SGiridhar Malavali 			    entry_hdr, &data_ptr);
429708de2844SGiridhar Malavali 			break;
429808de2844SGiridhar Malavali 		case QLA82XX_RDNOP:
429908de2844SGiridhar Malavali 		default:
430008de2844SGiridhar Malavali 			qla82xx_mark_entry_skipped(vha, entry_hdr, i);
430108de2844SGiridhar Malavali 			break;
430208de2844SGiridhar Malavali 		}
430308de2844SGiridhar Malavali 
430408de2844SGiridhar Malavali 		ql_dbg(ql_dbg_p3p, vha, 0xb042,
430508de2844SGiridhar Malavali 		    "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
430608de2844SGiridhar Malavali 
430708de2844SGiridhar Malavali 		data_collected = (uint8_t *)data_ptr -
430808de2844SGiridhar Malavali 		    (uint8_t *)ha->md_dump;
430908de2844SGiridhar Malavali skip_nxt_entry:
431008de2844SGiridhar Malavali 		entry_hdr = (qla82xx_md_entry_hdr_t *) \
431108de2844SGiridhar Malavali 		    (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
431208de2844SGiridhar Malavali 	}
431308de2844SGiridhar Malavali 
431408de2844SGiridhar Malavali 	if (data_collected != total_data_size) {
4315880fdedbSArun Easi 		ql_dbg(ql_dbg_p3p, vha, 0xb043,
431608de2844SGiridhar Malavali 		    "MiniDump data mismatch: Data collected: [0x%x],"
431708de2844SGiridhar Malavali 		    "total_data_size:[0x%x]\n",
431808de2844SGiridhar Malavali 		    data_collected, total_data_size);
431908de2844SGiridhar Malavali 		goto md_failed;
432008de2844SGiridhar Malavali 	}
432108de2844SGiridhar Malavali 
432208de2844SGiridhar Malavali 	ql_log(ql_log_info, vha, 0xb044,
432308de2844SGiridhar Malavali 	    "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
432408de2844SGiridhar Malavali 	    vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
432508de2844SGiridhar Malavali 	ha->fw_dumped = 1;
432608de2844SGiridhar Malavali 	qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
432708de2844SGiridhar Malavali 
432808de2844SGiridhar Malavali md_failed:
432908de2844SGiridhar Malavali 	return rval;
433008de2844SGiridhar Malavali }
433108de2844SGiridhar Malavali 
433208de2844SGiridhar Malavali int
433308de2844SGiridhar Malavali qla82xx_md_alloc(scsi_qla_host_t *vha)
433408de2844SGiridhar Malavali {
433508de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
433608de2844SGiridhar Malavali 	int i, k;
433708de2844SGiridhar Malavali 	struct qla82xx_md_template_hdr *tmplt_hdr;
433808de2844SGiridhar Malavali 
433908de2844SGiridhar Malavali 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
434008de2844SGiridhar Malavali 
434108de2844SGiridhar Malavali 	if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
434208de2844SGiridhar Malavali 		ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
434308de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb045,
434408de2844SGiridhar Malavali 		    "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
434508de2844SGiridhar Malavali 		    ql2xmdcapmask);
434608de2844SGiridhar Malavali 	}
434708de2844SGiridhar Malavali 
434808de2844SGiridhar Malavali 	for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
434908de2844SGiridhar Malavali 		if (i & ql2xmdcapmask)
435008de2844SGiridhar Malavali 			ha->md_dump_size += tmplt_hdr->capture_size_array[k];
435108de2844SGiridhar Malavali 	}
435208de2844SGiridhar Malavali 
435308de2844SGiridhar Malavali 	if (ha->md_dump) {
435408de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb046,
435508de2844SGiridhar Malavali 		    "Firmware dump previously allocated.\n");
435608de2844SGiridhar Malavali 		return 1;
435708de2844SGiridhar Malavali 	}
435808de2844SGiridhar Malavali 
435908de2844SGiridhar Malavali 	ha->md_dump = vmalloc(ha->md_dump_size);
436008de2844SGiridhar Malavali 	if (ha->md_dump == NULL) {
436108de2844SGiridhar Malavali 		ql_log(ql_log_warn, vha, 0xb047,
436208de2844SGiridhar Malavali 		    "Unable to allocate memory for Minidump size "
436308de2844SGiridhar Malavali 		    "(0x%x).\n", ha->md_dump_size);
436408de2844SGiridhar Malavali 		return 1;
436508de2844SGiridhar Malavali 	}
436608de2844SGiridhar Malavali 	return 0;
436708de2844SGiridhar Malavali }
436808de2844SGiridhar Malavali 
436908de2844SGiridhar Malavali void
437008de2844SGiridhar Malavali qla82xx_md_free(scsi_qla_host_t *vha)
437108de2844SGiridhar Malavali {
437208de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
437308de2844SGiridhar Malavali 
437408de2844SGiridhar Malavali 	/* Release the template header allocated */
437508de2844SGiridhar Malavali 	if (ha->md_tmplt_hdr) {
437608de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb048,
437708de2844SGiridhar Malavali 		    "Free MiniDump template: %p, size (%d KB)\n",
437808de2844SGiridhar Malavali 		    ha->md_tmplt_hdr, ha->md_template_size / 1024);
437908de2844SGiridhar Malavali 		dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
438008de2844SGiridhar Malavali 		    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
438108de2844SGiridhar Malavali 		ha->md_tmplt_hdr = 0;
438208de2844SGiridhar Malavali 	}
438308de2844SGiridhar Malavali 
438408de2844SGiridhar Malavali 	/* Release the template data buffer allocated */
438508de2844SGiridhar Malavali 	if (ha->md_dump) {
438608de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb049,
438708de2844SGiridhar Malavali 		    "Free MiniDump memory: %p, size (%d KB)\n",
438808de2844SGiridhar Malavali 		    ha->md_dump, ha->md_dump_size / 1024);
438908de2844SGiridhar Malavali 		vfree(ha->md_dump);
439008de2844SGiridhar Malavali 		ha->md_dump_size = 0;
439108de2844SGiridhar Malavali 		ha->md_dump = 0;
439208de2844SGiridhar Malavali 	}
439308de2844SGiridhar Malavali }
439408de2844SGiridhar Malavali 
439508de2844SGiridhar Malavali void
439608de2844SGiridhar Malavali qla82xx_md_prep(scsi_qla_host_t *vha)
439708de2844SGiridhar Malavali {
439808de2844SGiridhar Malavali 	struct qla_hw_data *ha = vha->hw;
439908de2844SGiridhar Malavali 	int rval;
440008de2844SGiridhar Malavali 
440108de2844SGiridhar Malavali 	/* Get Minidump template size */
440208de2844SGiridhar Malavali 	rval = qla82xx_md_get_template_size(vha);
440308de2844SGiridhar Malavali 	if (rval == QLA_SUCCESS) {
440408de2844SGiridhar Malavali 		ql_log(ql_log_info, vha, 0xb04a,
440508de2844SGiridhar Malavali 		    "MiniDump Template size obtained (%d KB)\n",
440608de2844SGiridhar Malavali 		    ha->md_template_size / 1024);
440708de2844SGiridhar Malavali 
440808de2844SGiridhar Malavali 		/* Get Minidump template */
440908de2844SGiridhar Malavali 		rval = qla82xx_md_get_template(vha);
441008de2844SGiridhar Malavali 		if (rval == QLA_SUCCESS) {
441108de2844SGiridhar Malavali 			ql_dbg(ql_dbg_p3p, vha, 0xb04b,
441208de2844SGiridhar Malavali 			    "MiniDump Template obtained\n");
441308de2844SGiridhar Malavali 
441408de2844SGiridhar Malavali 			/* Allocate memory for minidump */
441508de2844SGiridhar Malavali 			rval = qla82xx_md_alloc(vha);
441608de2844SGiridhar Malavali 			if (rval == QLA_SUCCESS)
441708de2844SGiridhar Malavali 				ql_log(ql_log_info, vha, 0xb04c,
441808de2844SGiridhar Malavali 				    "MiniDump memory allocated (%d KB)\n",
441908de2844SGiridhar Malavali 				    ha->md_dump_size / 1024);
442008de2844SGiridhar Malavali 			else {
442108de2844SGiridhar Malavali 				ql_log(ql_log_info, vha, 0xb04d,
442208de2844SGiridhar Malavali 				    "Free MiniDump template: %p, size: (%d KB)\n",
442308de2844SGiridhar Malavali 				    ha->md_tmplt_hdr,
442408de2844SGiridhar Malavali 				    ha->md_template_size / 1024);
442508de2844SGiridhar Malavali 				dma_free_coherent(&ha->pdev->dev,
442608de2844SGiridhar Malavali 				    ha->md_template_size,
442708de2844SGiridhar Malavali 				    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
442808de2844SGiridhar Malavali 				ha->md_tmplt_hdr = 0;
442908de2844SGiridhar Malavali 			}
443008de2844SGiridhar Malavali 
443108de2844SGiridhar Malavali 		}
443208de2844SGiridhar Malavali 	}
443308de2844SGiridhar Malavali }
4434999916dcSSaurav Kashyap 
4435999916dcSSaurav Kashyap int
4436999916dcSSaurav Kashyap qla82xx_beacon_on(struct scsi_qla_host *vha)
4437999916dcSSaurav Kashyap {
4438999916dcSSaurav Kashyap 
4439999916dcSSaurav Kashyap 	int rval;
4440999916dcSSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
4441999916dcSSaurav Kashyap 	qla82xx_idc_lock(ha);
4442999916dcSSaurav Kashyap 	rval = qla82xx_mbx_beacon_ctl(vha, 1);
4443999916dcSSaurav Kashyap 
4444999916dcSSaurav Kashyap 	if (rval) {
4445999916dcSSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb050,
4446999916dcSSaurav Kashyap 		    "mbx set led config failed in %s\n", __func__);
4447999916dcSSaurav Kashyap 		goto exit;
4448999916dcSSaurav Kashyap 	}
4449999916dcSSaurav Kashyap 	ha->beacon_blink_led = 1;
4450999916dcSSaurav Kashyap exit:
4451999916dcSSaurav Kashyap 	qla82xx_idc_unlock(ha);
4452999916dcSSaurav Kashyap 	return rval;
4453999916dcSSaurav Kashyap }
4454999916dcSSaurav Kashyap 
4455999916dcSSaurav Kashyap int
4456999916dcSSaurav Kashyap qla82xx_beacon_off(struct scsi_qla_host *vha)
4457999916dcSSaurav Kashyap {
4458999916dcSSaurav Kashyap 
4459999916dcSSaurav Kashyap 	int rval;
4460999916dcSSaurav Kashyap 	struct qla_hw_data *ha = vha->hw;
4461999916dcSSaurav Kashyap 	qla82xx_idc_lock(ha);
4462999916dcSSaurav Kashyap 	rval = qla82xx_mbx_beacon_ctl(vha, 0);
4463999916dcSSaurav Kashyap 
4464999916dcSSaurav Kashyap 	if (rval) {
4465999916dcSSaurav Kashyap 		ql_log(ql_log_warn, vha, 0xb051,
4466999916dcSSaurav Kashyap 		    "mbx set led config failed in %s\n", __func__);
4467999916dcSSaurav Kashyap 		goto exit;
4468999916dcSSaurav Kashyap 	}
4469999916dcSSaurav Kashyap 	ha->beacon_blink_led = 0;
4470999916dcSSaurav Kashyap exit:
4471999916dcSSaurav Kashyap 	qla82xx_idc_unlock(ha);
4472999916dcSSaurav Kashyap 	return rval;
4473999916dcSSaurav Kashyap }
4474