1a9083016SGiridhar Malavali /* 2a9083016SGiridhar Malavali * QLogic Fibre Channel HBA Driver 3bd21eaf9SArmen Baloyan * Copyright (c) 2003-2014 QLogic Corporation 4a9083016SGiridhar Malavali * 5a9083016SGiridhar Malavali * See LICENSE.qla2xxx for copyright and licensing details. 6a9083016SGiridhar Malavali */ 7a9083016SGiridhar Malavali #include "qla_def.h" 8a9083016SGiridhar Malavali #include <linux/delay.h> 9a9083016SGiridhar Malavali #include <linux/pci.h> 1008de2844SGiridhar Malavali #include <linux/ratelimit.h> 1108de2844SGiridhar Malavali #include <linux/vmalloc.h> 12ff2fc42eSAndrew Vasquez #include <scsi/scsi_tcq.h> 13a9083016SGiridhar Malavali 14a9083016SGiridhar Malavali #define MASK(n) ((1ULL<<(n))-1) 15a9083016SGiridhar Malavali #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \ 16a9083016SGiridhar Malavali ((addr >> 25) & 0x3ff)) 17a9083016SGiridhar Malavali #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \ 18a9083016SGiridhar Malavali ((addr >> 25) & 0x3ff)) 19a9083016SGiridhar Malavali #define MS_WIN(addr) (addr & 0x0ffc0000) 20a9083016SGiridhar Malavali #define QLA82XX_PCI_MN_2M (0) 21a9083016SGiridhar Malavali #define QLA82XX_PCI_MS_2M (0x80000) 22a9083016SGiridhar Malavali #define QLA82XX_PCI_OCM0_2M (0xc0000) 23a9083016SGiridhar Malavali #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800) 24a9083016SGiridhar Malavali #define GET_MEM_OFFS_2M(addr) (addr & MASK(18)) 250547fb37SLalit Chandivade #define BLOCK_PROTECT_BITS 0x0F 26a9083016SGiridhar Malavali 27a9083016SGiridhar Malavali /* CRB window related */ 28a9083016SGiridhar Malavali #define CRB_BLK(off) ((off >> 20) & 0x3f) 29a9083016SGiridhar Malavali #define CRB_SUBBLK(off) ((off >> 16) & 0xf) 30a9083016SGiridhar Malavali #define CRB_WINDOW_2M (0x130060) 31a9083016SGiridhar Malavali #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL) 32a9083016SGiridhar Malavali #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \ 33a9083016SGiridhar Malavali ((off) & 0xf0000)) 34a9083016SGiridhar Malavali #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL) 35a9083016SGiridhar Malavali #define CRB_INDIRECT_2M (0x1e0000UL) 36a9083016SGiridhar Malavali 37a9083016SGiridhar Malavali #define MAX_CRB_XFORM 60 38a9083016SGiridhar Malavali static unsigned long crb_addr_xform[MAX_CRB_XFORM]; 39fa492630SSaurav Kashyap static int qla82xx_crb_table_initialized; 40a9083016SGiridhar Malavali 41a9083016SGiridhar Malavali #define qla82xx_crb_addr_transform(name) \ 42a9083016SGiridhar Malavali (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \ 43a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20) 44a9083016SGiridhar Malavali 4561778a1cSBart Van Assche const int MD_MIU_TEST_AGT_RDDATA[] = { 4661778a1cSBart Van Assche 0x410000A8, 0x410000AC, 4761778a1cSBart Van Assche 0x410000B8, 0x410000BC 4861778a1cSBart Van Assche }; 4961778a1cSBart Van Assche 50a9083016SGiridhar Malavali static void qla82xx_crb_addr_transform_setup(void) 51a9083016SGiridhar Malavali { 52a9083016SGiridhar Malavali qla82xx_crb_addr_transform(XDMA); 53a9083016SGiridhar Malavali qla82xx_crb_addr_transform(TIMR); 54a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SRE); 55a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQN3); 56a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQN2); 57a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQN1); 58a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQN0); 59a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQS3); 60a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQS2); 61a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQS1); 62a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SQS0); 63a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX7); 64a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX6); 65a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX5); 66a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX4); 67a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX3); 68a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX2); 69a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX1); 70a9083016SGiridhar Malavali qla82xx_crb_addr_transform(RPMX0); 71a9083016SGiridhar Malavali qla82xx_crb_addr_transform(ROMUSB); 72a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SN); 73a9083016SGiridhar Malavali qla82xx_crb_addr_transform(QMN); 74a9083016SGiridhar Malavali qla82xx_crb_addr_transform(QMS); 75a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGNI); 76a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGND); 77a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGN3); 78a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGN2); 79a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGN1); 80a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGN0); 81a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGSI); 82a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGSD); 83a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGS3); 84a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGS2); 85a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGS1); 86a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PGS0); 87a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PS); 88a9083016SGiridhar Malavali qla82xx_crb_addr_transform(PH); 89a9083016SGiridhar Malavali qla82xx_crb_addr_transform(NIU); 90a9083016SGiridhar Malavali qla82xx_crb_addr_transform(I2Q); 91a9083016SGiridhar Malavali qla82xx_crb_addr_transform(EG); 92a9083016SGiridhar Malavali qla82xx_crb_addr_transform(MN); 93a9083016SGiridhar Malavali qla82xx_crb_addr_transform(MS); 94a9083016SGiridhar Malavali qla82xx_crb_addr_transform(CAS2); 95a9083016SGiridhar Malavali qla82xx_crb_addr_transform(CAS1); 96a9083016SGiridhar Malavali qla82xx_crb_addr_transform(CAS0); 97a9083016SGiridhar Malavali qla82xx_crb_addr_transform(CAM); 98a9083016SGiridhar Malavali qla82xx_crb_addr_transform(C2C1); 99a9083016SGiridhar Malavali qla82xx_crb_addr_transform(C2C0); 100a9083016SGiridhar Malavali qla82xx_crb_addr_transform(SMB); 101a9083016SGiridhar Malavali qla82xx_crb_addr_transform(OCM0); 102a9083016SGiridhar Malavali /* 103a9083016SGiridhar Malavali * Used only in P3 just define it for P2 also. 104a9083016SGiridhar Malavali */ 105a9083016SGiridhar Malavali qla82xx_crb_addr_transform(I2C0); 106a9083016SGiridhar Malavali 107a9083016SGiridhar Malavali qla82xx_crb_table_initialized = 1; 108a9083016SGiridhar Malavali } 109a9083016SGiridhar Malavali 110fa492630SSaurav Kashyap static struct crb_128M_2M_block_map crb_128M_2M_map[64] = { 111a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 112a9083016SGiridhar Malavali {{{1, 0x0100000, 0x0102000, 0x120000}, 113a9083016SGiridhar Malavali {1, 0x0110000, 0x0120000, 0x130000}, 114a9083016SGiridhar Malavali {1, 0x0120000, 0x0122000, 0x124000}, 115a9083016SGiridhar Malavali {1, 0x0130000, 0x0132000, 0x126000}, 116a9083016SGiridhar Malavali {1, 0x0140000, 0x0142000, 0x128000}, 117a9083016SGiridhar Malavali {1, 0x0150000, 0x0152000, 0x12a000}, 118a9083016SGiridhar Malavali {1, 0x0160000, 0x0170000, 0x110000}, 119a9083016SGiridhar Malavali {1, 0x0170000, 0x0172000, 0x12e000}, 120a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 121a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 122a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 123a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 124a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 125a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 126a9083016SGiridhar Malavali {1, 0x01e0000, 0x01e0800, 0x122000}, 127a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000} } } , 128a9083016SGiridhar Malavali {{{1, 0x0200000, 0x0210000, 0x180000} } }, 129a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 130a9083016SGiridhar Malavali {{{1, 0x0400000, 0x0401000, 0x169000} } }, 131a9083016SGiridhar Malavali {{{1, 0x0500000, 0x0510000, 0x140000} } }, 132a9083016SGiridhar Malavali {{{1, 0x0600000, 0x0610000, 0x1c0000} } }, 133a9083016SGiridhar Malavali {{{1, 0x0700000, 0x0704000, 0x1b8000} } }, 134a9083016SGiridhar Malavali {{{1, 0x0800000, 0x0802000, 0x170000}, 135a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 136a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 137a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 138a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 139a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 140a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 141a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 142a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 143a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 144a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 145a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 146a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 147a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 148a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 149a9083016SGiridhar Malavali {1, 0x08f0000, 0x08f2000, 0x172000} } }, 150a9083016SGiridhar Malavali {{{1, 0x0900000, 0x0902000, 0x174000}, 151a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 152a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 153a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 154a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 155a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 156a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 157a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 158a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 159a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 160a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 161a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 162a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 163a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 164a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 165a9083016SGiridhar Malavali {1, 0x09f0000, 0x09f2000, 0x176000} } }, 166a9083016SGiridhar Malavali {{{0, 0x0a00000, 0x0a02000, 0x178000}, 167a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 168a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 169a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 170a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 171a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 172a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 173a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 174a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 175a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 176a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 177a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 178a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 179a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 180a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 181a9083016SGiridhar Malavali {1, 0x0af0000, 0x0af2000, 0x17a000} } }, 182a9083016SGiridhar Malavali {{{0, 0x0b00000, 0x0b02000, 0x17c000}, 183a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 184a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 185a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 186a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 187a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 188a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 189a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 190a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 191a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 192a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 193a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 194a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 195a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 196a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 197a9083016SGiridhar Malavali {1, 0x0bf0000, 0x0bf2000, 0x17e000} } }, 198a9083016SGiridhar Malavali {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } }, 199a9083016SGiridhar Malavali {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } }, 200a9083016SGiridhar Malavali {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } }, 201a9083016SGiridhar Malavali {{{1, 0x0f00000, 0x0f01000, 0x164000} } }, 202a9083016SGiridhar Malavali {{{0, 0x1000000, 0x1004000, 0x1a8000} } }, 203a9083016SGiridhar Malavali {{{1, 0x1100000, 0x1101000, 0x160000} } }, 204a9083016SGiridhar Malavali {{{1, 0x1200000, 0x1201000, 0x161000} } }, 205a9083016SGiridhar Malavali {{{1, 0x1300000, 0x1301000, 0x162000} } }, 206a9083016SGiridhar Malavali {{{1, 0x1400000, 0x1401000, 0x163000} } }, 207a9083016SGiridhar Malavali {{{1, 0x1500000, 0x1501000, 0x165000} } }, 208a9083016SGiridhar Malavali {{{1, 0x1600000, 0x1601000, 0x166000} } }, 209a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 210a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 211a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 212a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 213a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 214a9083016SGiridhar Malavali {{{0, 0, 0, 0} } }, 215a9083016SGiridhar Malavali {{{1, 0x1d00000, 0x1d10000, 0x190000} } }, 216a9083016SGiridhar Malavali {{{1, 0x1e00000, 0x1e01000, 0x16a000} } }, 217a9083016SGiridhar Malavali {{{1, 0x1f00000, 0x1f10000, 0x150000} } }, 218a9083016SGiridhar Malavali {{{0} } }, 219a9083016SGiridhar Malavali {{{1, 0x2100000, 0x2102000, 0x120000}, 220a9083016SGiridhar Malavali {1, 0x2110000, 0x2120000, 0x130000}, 221a9083016SGiridhar Malavali {1, 0x2120000, 0x2122000, 0x124000}, 222a9083016SGiridhar Malavali {1, 0x2130000, 0x2132000, 0x126000}, 223a9083016SGiridhar Malavali {1, 0x2140000, 0x2142000, 0x128000}, 224a9083016SGiridhar Malavali {1, 0x2150000, 0x2152000, 0x12a000}, 225a9083016SGiridhar Malavali {1, 0x2160000, 0x2170000, 0x110000}, 226a9083016SGiridhar Malavali {1, 0x2170000, 0x2172000, 0x12e000}, 227a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 228a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 229a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 230a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 231a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 232a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 233a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000}, 234a9083016SGiridhar Malavali {0, 0x0000000, 0x0000000, 0x000000} } }, 235a9083016SGiridhar Malavali {{{1, 0x2200000, 0x2204000, 0x1b0000} } }, 236a9083016SGiridhar Malavali {{{0} } }, 237a9083016SGiridhar Malavali {{{0} } }, 238a9083016SGiridhar Malavali {{{0} } }, 239a9083016SGiridhar Malavali {{{0} } }, 240a9083016SGiridhar Malavali {{{0} } }, 241a9083016SGiridhar Malavali {{{1, 0x2800000, 0x2804000, 0x1a4000} } }, 242a9083016SGiridhar Malavali {{{1, 0x2900000, 0x2901000, 0x16b000} } }, 243a9083016SGiridhar Malavali {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } }, 244a9083016SGiridhar Malavali {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } }, 245a9083016SGiridhar Malavali {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } }, 246a9083016SGiridhar Malavali {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } }, 247a9083016SGiridhar Malavali {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } }, 248a9083016SGiridhar Malavali {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } }, 249a9083016SGiridhar Malavali {{{1, 0x3000000, 0x3000400, 0x1adc00} } }, 250a9083016SGiridhar Malavali {{{0, 0x3100000, 0x3104000, 0x1a8000} } }, 251a9083016SGiridhar Malavali {{{1, 0x3200000, 0x3204000, 0x1d4000} } }, 252a9083016SGiridhar Malavali {{{1, 0x3300000, 0x3304000, 0x1a0000} } }, 253a9083016SGiridhar Malavali {{{0} } }, 254a9083016SGiridhar Malavali {{{1, 0x3500000, 0x3500400, 0x1ac000} } }, 255a9083016SGiridhar Malavali {{{1, 0x3600000, 0x3600400, 0x1ae000} } }, 256a9083016SGiridhar Malavali {{{1, 0x3700000, 0x3700400, 0x1ae400} } }, 257a9083016SGiridhar Malavali {{{1, 0x3800000, 0x3804000, 0x1d0000} } }, 258a9083016SGiridhar Malavali {{{1, 0x3900000, 0x3904000, 0x1b4000} } }, 259a9083016SGiridhar Malavali {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } }, 260a9083016SGiridhar Malavali {{{0} } }, 261a9083016SGiridhar Malavali {{{0} } }, 262a9083016SGiridhar Malavali {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } }, 263a9083016SGiridhar Malavali {{{1, 0x3e00000, 0x3e01000, 0x167000} } }, 264a9083016SGiridhar Malavali {{{1, 0x3f00000, 0x3f01000, 0x168000} } } 265a9083016SGiridhar Malavali }; 266a9083016SGiridhar Malavali 267a9083016SGiridhar Malavali /* 268a9083016SGiridhar Malavali * top 12 bits of crb internal address (hub, agent) 269a9083016SGiridhar Malavali */ 270fa492630SSaurav Kashyap static unsigned qla82xx_crb_hub_agt[64] = { 271a9083016SGiridhar Malavali 0, 272a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 273a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_MN, 274a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_MS, 275a9083016SGiridhar Malavali 0, 276a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SRE, 277a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_NIU, 278a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_QMN, 279a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0, 280a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1, 281a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2, 282a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3, 283a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 284a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 285a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 286a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4, 287a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 288a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0, 289a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1, 290a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2, 291a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3, 292a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGND, 293a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI, 294a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0, 295a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1, 296a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2, 297a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3, 298a9083016SGiridhar Malavali 0, 299a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI, 300a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SN, 301a9083016SGiridhar Malavali 0, 302a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_EG, 303a9083016SGiridhar Malavali 0, 304a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 305a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_CAM, 306a9083016SGiridhar Malavali 0, 307a9083016SGiridhar Malavali 0, 308a9083016SGiridhar Malavali 0, 309a9083016SGiridhar Malavali 0, 310a9083016SGiridhar Malavali 0, 311a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 312a9083016SGiridhar Malavali 0, 313a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1, 314a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2, 315a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3, 316a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4, 317a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5, 318a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6, 319a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7, 320a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 321a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 322a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 323a9083016SGiridhar Malavali 0, 324a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0, 325a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8, 326a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9, 327a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0, 328a9083016SGiridhar Malavali 0, 329a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_SMB, 330a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0, 331a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1, 332a9083016SGiridhar Malavali 0, 333a9083016SGiridhar Malavali QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC, 334a9083016SGiridhar Malavali 0, 335a9083016SGiridhar Malavali }; 336a9083016SGiridhar Malavali 337f1af6208SGiridhar Malavali /* Device states */ 338fa492630SSaurav Kashyap static char *q_dev_state[] = { 339f1af6208SGiridhar Malavali "Unknown", 340f1af6208SGiridhar Malavali "Cold", 341f1af6208SGiridhar Malavali "Initializing", 342f1af6208SGiridhar Malavali "Ready", 343f1af6208SGiridhar Malavali "Need Reset", 344f1af6208SGiridhar Malavali "Need Quiescent", 345f1af6208SGiridhar Malavali "Failed", 346f1af6208SGiridhar Malavali "Quiescent", 347f1af6208SGiridhar Malavali }; 348f1af6208SGiridhar Malavali 34908de2844SGiridhar Malavali char *qdev_state(uint32_t dev_state) 35008de2844SGiridhar Malavali { 35108de2844SGiridhar Malavali return q_dev_state[dev_state]; 35208de2844SGiridhar Malavali } 35308de2844SGiridhar Malavali 354a9083016SGiridhar Malavali /* 3558dfa4b5aSBart Van Assche * In: 'off_in' is offset from CRB space in 128M pci map 3568dfa4b5aSBart Van Assche * Out: 'off_out' is 2M pci map addr 357a9083016SGiridhar Malavali * side effect: lock crb window 358a9083016SGiridhar Malavali */ 359a9083016SGiridhar Malavali static void 3608dfa4b5aSBart Van Assche qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in, 3618dfa4b5aSBart Van Assche void __iomem **off_out) 362a9083016SGiridhar Malavali { 363a9083016SGiridhar Malavali u32 win_read; 3647c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 365a9083016SGiridhar Malavali 3668dfa4b5aSBart Van Assche ha->crb_win = CRB_HI(off_in); 3678dfa4b5aSBart Van Assche writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase); 368a9083016SGiridhar Malavali 369a9083016SGiridhar Malavali /* Read back value to make sure write has gone through before trying 370a9083016SGiridhar Malavali * to use it. 371a9083016SGiridhar Malavali */ 3728dfa4b5aSBart Van Assche win_read = RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase); 373a9083016SGiridhar Malavali if (win_read != ha->crb_win) { 3747c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb000, 3757c3df132SSaurav Kashyap "%s: Written crbwin (0x%x) " 3767c3df132SSaurav Kashyap "!= Read crbwin (0x%x), off=0x%lx.\n", 3778dfa4b5aSBart Van Assche __func__, ha->crb_win, win_read, off_in); 378a9083016SGiridhar Malavali } 3798dfa4b5aSBart Van Assche *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase; 380a9083016SGiridhar Malavali } 381a9083016SGiridhar Malavali 382a9083016SGiridhar Malavali static inline unsigned long 383a9083016SGiridhar Malavali qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off) 384a9083016SGiridhar Malavali { 3857c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 386a9083016SGiridhar Malavali /* See if we are currently pointing to the region we want to use next */ 387a9083016SGiridhar Malavali if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) { 388a9083016SGiridhar Malavali /* No need to change window. PCIX and PCIEregs are in both 389a9083016SGiridhar Malavali * regs are in both windows. 390a9083016SGiridhar Malavali */ 391a9083016SGiridhar Malavali return off; 392a9083016SGiridhar Malavali } 393a9083016SGiridhar Malavali 394a9083016SGiridhar Malavali if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) { 395a9083016SGiridhar Malavali /* We are in first CRB window */ 396a9083016SGiridhar Malavali if (ha->curr_window != 0) 397a9083016SGiridhar Malavali WARN_ON(1); 398a9083016SGiridhar Malavali return off; 399a9083016SGiridhar Malavali } 400a9083016SGiridhar Malavali 401a9083016SGiridhar Malavali if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) { 402a9083016SGiridhar Malavali /* We are in second CRB window */ 403a9083016SGiridhar Malavali off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST; 404a9083016SGiridhar Malavali 405a9083016SGiridhar Malavali if (ha->curr_window != 1) 406a9083016SGiridhar Malavali return off; 407a9083016SGiridhar Malavali 408a9083016SGiridhar Malavali /* We are in the QM or direct access 409a9083016SGiridhar Malavali * register region - do nothing 410a9083016SGiridhar Malavali */ 411a9083016SGiridhar Malavali if ((off >= QLA82XX_PCI_DIRECT_CRB) && 412a9083016SGiridhar Malavali (off < QLA82XX_PCI_CAMQM_MAX)) 413a9083016SGiridhar Malavali return off; 414a9083016SGiridhar Malavali } 415a9083016SGiridhar Malavali /* strange address given */ 4167c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb001, 417d8424f68SJoe Perches "%s: Warning: unm_nic_pci_set_crbwindow " 4187c3df132SSaurav Kashyap "called with an unknown address(%llx).\n", 4197c3df132SSaurav Kashyap QLA2XXX_DRIVER_NAME, off); 420a9083016SGiridhar Malavali return off; 421a9083016SGiridhar Malavali } 422a9083016SGiridhar Malavali 42377e334d2SGiridhar Malavali static int 4248dfa4b5aSBart Van Assche qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in, 4258dfa4b5aSBart Van Assche void __iomem **off_out) 42677e334d2SGiridhar Malavali { 42777e334d2SGiridhar Malavali struct crb_128M_2M_sub_block_map *m; 42877e334d2SGiridhar Malavali 4298dfa4b5aSBart Van Assche if (off_in >= QLA82XX_CRB_MAX) 43077e334d2SGiridhar Malavali return -1; 43177e334d2SGiridhar Malavali 4328dfa4b5aSBart Van Assche if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) { 4338dfa4b5aSBart Van Assche *off_out = (off_in - QLA82XX_PCI_CAMQM) + 43477e334d2SGiridhar Malavali QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase; 43577e334d2SGiridhar Malavali return 0; 43677e334d2SGiridhar Malavali } 43777e334d2SGiridhar Malavali 4388dfa4b5aSBart Van Assche if (off_in < QLA82XX_PCI_CRBSPACE) 43977e334d2SGiridhar Malavali return -1; 44077e334d2SGiridhar Malavali 4410874f8ecSBart Van Assche off_in -= QLA82XX_PCI_CRBSPACE; 44277e334d2SGiridhar Malavali 44377e334d2SGiridhar Malavali /* Try direct map */ 4448dfa4b5aSBart Van Assche m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)]; 44577e334d2SGiridhar Malavali 4468dfa4b5aSBart Van Assche if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) { 4478dfa4b5aSBart Van Assche *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase; 44877e334d2SGiridhar Malavali return 0; 44977e334d2SGiridhar Malavali } 45077e334d2SGiridhar Malavali /* Not in direct map, use crb window */ 4510874f8ecSBart Van Assche *off_out = (void __iomem *)off_in; 45277e334d2SGiridhar Malavali return 1; 45377e334d2SGiridhar Malavali } 45477e334d2SGiridhar Malavali 45577e334d2SGiridhar Malavali #define CRB_WIN_LOCK_TIMEOUT 100000000 45677e334d2SGiridhar Malavali static int qla82xx_crb_win_lock(struct qla_hw_data *ha) 45777e334d2SGiridhar Malavali { 45877e334d2SGiridhar Malavali int done = 0, timeout = 0; 45977e334d2SGiridhar Malavali 46077e334d2SGiridhar Malavali while (!done) { 46177e334d2SGiridhar Malavali /* acquire semaphore3 from PCI HW block */ 46277e334d2SGiridhar Malavali done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK)); 46377e334d2SGiridhar Malavali if (done == 1) 46477e334d2SGiridhar Malavali break; 46577e334d2SGiridhar Malavali if (timeout >= CRB_WIN_LOCK_TIMEOUT) 46677e334d2SGiridhar Malavali return -1; 46777e334d2SGiridhar Malavali timeout++; 46877e334d2SGiridhar Malavali } 46977e334d2SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum); 47077e334d2SGiridhar Malavali return 0; 47177e334d2SGiridhar Malavali } 47277e334d2SGiridhar Malavali 473a9083016SGiridhar Malavali int 4748dfa4b5aSBart Van Assche qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data) 475a9083016SGiridhar Malavali { 4768dfa4b5aSBart Van Assche void __iomem *off; 477a9083016SGiridhar Malavali unsigned long flags = 0; 478a9083016SGiridhar Malavali int rv; 479a9083016SGiridhar Malavali 4808dfa4b5aSBart Van Assche rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 481a9083016SGiridhar Malavali 482a9083016SGiridhar Malavali BUG_ON(rv == -1); 483a9083016SGiridhar Malavali 484a9083016SGiridhar Malavali if (rv == 1) { 4858d16366bSBart Van Assche #ifndef __CHECKER__ 486a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 4878d16366bSBart Van Assche #endif 488a9083016SGiridhar Malavali qla82xx_crb_win_lock(ha); 4898dfa4b5aSBart Van Assche qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 490a9083016SGiridhar Malavali } 491a9083016SGiridhar Malavali 492a9083016SGiridhar Malavali writel(data, (void __iomem *)off); 493a9083016SGiridhar Malavali 494a9083016SGiridhar Malavali if (rv == 1) { 495a9083016SGiridhar Malavali qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 4968d16366bSBart Van Assche #ifndef __CHECKER__ 497a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 4988d16366bSBart Van Assche #endif 499a9083016SGiridhar Malavali } 500a9083016SGiridhar Malavali return 0; 501a9083016SGiridhar Malavali } 502a9083016SGiridhar Malavali 503a9083016SGiridhar Malavali int 5048dfa4b5aSBart Van Assche qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in) 505a9083016SGiridhar Malavali { 5068dfa4b5aSBart Van Assche void __iomem *off; 507a9083016SGiridhar Malavali unsigned long flags = 0; 508a9083016SGiridhar Malavali int rv; 509a9083016SGiridhar Malavali u32 data; 510a9083016SGiridhar Malavali 5118dfa4b5aSBart Van Assche rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 512a9083016SGiridhar Malavali 513a9083016SGiridhar Malavali BUG_ON(rv == -1); 514a9083016SGiridhar Malavali 515a9083016SGiridhar Malavali if (rv == 1) { 5168d16366bSBart Van Assche #ifndef __CHECKER__ 517a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 5188d16366bSBart Van Assche #endif 519a9083016SGiridhar Malavali qla82xx_crb_win_lock(ha); 5208dfa4b5aSBart Van Assche qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 521a9083016SGiridhar Malavali } 5228dfa4b5aSBart Van Assche data = RD_REG_DWORD(off); 523a9083016SGiridhar Malavali 524a9083016SGiridhar Malavali if (rv == 1) { 525a9083016SGiridhar Malavali qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 5268d16366bSBart Van Assche #ifndef __CHECKER__ 527a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 5288d16366bSBart Van Assche #endif 529a9083016SGiridhar Malavali } 530a9083016SGiridhar Malavali return data; 531a9083016SGiridhar Malavali } 532a9083016SGiridhar Malavali 533a9083016SGiridhar Malavali #define IDC_LOCK_TIMEOUT 100000000 534a9083016SGiridhar Malavali int qla82xx_idc_lock(struct qla_hw_data *ha) 535a9083016SGiridhar Malavali { 536a9083016SGiridhar Malavali int i; 537a9083016SGiridhar Malavali int done = 0, timeout = 0; 538a9083016SGiridhar Malavali 539a9083016SGiridhar Malavali while (!done) { 540a9083016SGiridhar Malavali /* acquire semaphore5 from PCI HW block */ 541a9083016SGiridhar Malavali done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK)); 542a9083016SGiridhar Malavali if (done == 1) 543a9083016SGiridhar Malavali break; 544a9083016SGiridhar Malavali if (timeout >= IDC_LOCK_TIMEOUT) 545a9083016SGiridhar Malavali return -1; 546a9083016SGiridhar Malavali 547a9083016SGiridhar Malavali timeout++; 548a9083016SGiridhar Malavali 549a9083016SGiridhar Malavali /* Yield CPU */ 550a9083016SGiridhar Malavali if (!in_interrupt()) 551a9083016SGiridhar Malavali schedule(); 552a9083016SGiridhar Malavali else { 553a9083016SGiridhar Malavali for (i = 0; i < 20; i++) 554a9083016SGiridhar Malavali cpu_relax(); 555a9083016SGiridhar Malavali } 556a9083016SGiridhar Malavali } 557a9083016SGiridhar Malavali 558a9083016SGiridhar Malavali return 0; 559a9083016SGiridhar Malavali } 560a9083016SGiridhar Malavali 561a9083016SGiridhar Malavali void qla82xx_idc_unlock(struct qla_hw_data *ha) 562a9083016SGiridhar Malavali { 563a9083016SGiridhar Malavali qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK)); 564a9083016SGiridhar Malavali } 565a9083016SGiridhar Malavali 566a9083016SGiridhar Malavali /* 567a9083016SGiridhar Malavali * check memory access boundary. 568a9083016SGiridhar Malavali * used by test agent. support ddr access only for now 569a9083016SGiridhar Malavali */ 570a9083016SGiridhar Malavali static unsigned long 571a9083016SGiridhar Malavali qla82xx_pci_mem_bound_check(struct qla_hw_data *ha, 572a9083016SGiridhar Malavali unsigned long long addr, int size) 573a9083016SGiridhar Malavali { 574df3f4cd0SBart Van Assche if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 575a9083016SGiridhar Malavali QLA82XX_ADDR_DDR_NET_MAX) || 576df3f4cd0SBart Van Assche !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET, 577a9083016SGiridhar Malavali QLA82XX_ADDR_DDR_NET_MAX) || 578a9083016SGiridhar Malavali ((size != 1) && (size != 2) && (size != 4) && (size != 8))) 579a9083016SGiridhar Malavali return 0; 580a9083016SGiridhar Malavali else 581a9083016SGiridhar Malavali return 1; 582a9083016SGiridhar Malavali } 583a9083016SGiridhar Malavali 584fa492630SSaurav Kashyap static int qla82xx_pci_set_window_warning_count; 585a9083016SGiridhar Malavali 58677e334d2SGiridhar Malavali static unsigned long 587a9083016SGiridhar Malavali qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr) 588a9083016SGiridhar Malavali { 589a9083016SGiridhar Malavali int window; 590a9083016SGiridhar Malavali u32 win_read; 5917c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 592a9083016SGiridhar Malavali 593df3f4cd0SBart Van Assche if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 594a9083016SGiridhar Malavali QLA82XX_ADDR_DDR_NET_MAX)) { 595a9083016SGiridhar Malavali /* DDR network side */ 596a9083016SGiridhar Malavali window = MN_WIN(addr); 597a9083016SGiridhar Malavali ha->ddr_mn_window = window; 598a9083016SGiridhar Malavali qla82xx_wr_32(ha, 599a9083016SGiridhar Malavali ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 600a9083016SGiridhar Malavali win_read = qla82xx_rd_32(ha, 601a9083016SGiridhar Malavali ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 602a9083016SGiridhar Malavali if ((win_read << 17) != window) { 6037c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb003, 6047c3df132SSaurav Kashyap "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n", 605a9083016SGiridhar Malavali __func__, window, win_read); 606a9083016SGiridhar Malavali } 607a9083016SGiridhar Malavali addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET; 608df3f4cd0SBart Van Assche } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 609a9083016SGiridhar Malavali QLA82XX_ADDR_OCM0_MAX)) { 610a9083016SGiridhar Malavali unsigned int temp1; 611a9083016SGiridhar Malavali if ((addr & 0x00ff800) == 0xff800) { 6127c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb004, 613a9083016SGiridhar Malavali "%s: QM access not handled.\n", __func__); 614a9083016SGiridhar Malavali addr = -1UL; 615a9083016SGiridhar Malavali } 616a9083016SGiridhar Malavali window = OCM_WIN(addr); 617a9083016SGiridhar Malavali ha->ddr_mn_window = window; 618a9083016SGiridhar Malavali qla82xx_wr_32(ha, 619a9083016SGiridhar Malavali ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 620a9083016SGiridhar Malavali win_read = qla82xx_rd_32(ha, 621a9083016SGiridhar Malavali ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 622a9083016SGiridhar Malavali temp1 = ((window & 0x1FF) << 7) | 623a9083016SGiridhar Malavali ((window & 0x0FFFE0000) >> 17); 624a9083016SGiridhar Malavali if (win_read != temp1) { 6257c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb005, 6267c3df132SSaurav Kashyap "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n", 627a9083016SGiridhar Malavali __func__, temp1, win_read); 628a9083016SGiridhar Malavali } 629a9083016SGiridhar Malavali addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M; 630a9083016SGiridhar Malavali 631df3f4cd0SBart Van Assche } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, 632a9083016SGiridhar Malavali QLA82XX_P3_ADDR_QDR_NET_MAX)) { 633a9083016SGiridhar Malavali /* QDR network side */ 634a9083016SGiridhar Malavali window = MS_WIN(addr); 635a9083016SGiridhar Malavali ha->qdr_sn_window = window; 636a9083016SGiridhar Malavali qla82xx_wr_32(ha, 637a9083016SGiridhar Malavali ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window); 638a9083016SGiridhar Malavali win_read = qla82xx_rd_32(ha, 639a9083016SGiridhar Malavali ha->ms_win_crb | QLA82XX_PCI_CRBSPACE); 640a9083016SGiridhar Malavali if (win_read != window) { 6417c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb006, 6427c3df132SSaurav Kashyap "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n", 643a9083016SGiridhar Malavali __func__, window, win_read); 644a9083016SGiridhar Malavali } 645a9083016SGiridhar Malavali addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET; 646a9083016SGiridhar Malavali } else { 647a9083016SGiridhar Malavali /* 648a9083016SGiridhar Malavali * peg gdb frequently accesses memory that doesn't exist, 649a9083016SGiridhar Malavali * this limits the chit chat so debugging isn't slowed down. 650a9083016SGiridhar Malavali */ 651a9083016SGiridhar Malavali if ((qla82xx_pci_set_window_warning_count++ < 8) || 652a9083016SGiridhar Malavali (qla82xx_pci_set_window_warning_count%64 == 0)) { 6537c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb007, 6547c3df132SSaurav Kashyap "%s: Warning:%s Unknown address range!.\n", 6557c3df132SSaurav Kashyap __func__, QLA2XXX_DRIVER_NAME); 656a9083016SGiridhar Malavali } 657a9083016SGiridhar Malavali addr = -1UL; 658a9083016SGiridhar Malavali } 659a9083016SGiridhar Malavali return addr; 660a9083016SGiridhar Malavali } 661a9083016SGiridhar Malavali 662a9083016SGiridhar Malavali /* check if address is in the same windows as the previous access */ 663a9083016SGiridhar Malavali static int qla82xx_pci_is_same_window(struct qla_hw_data *ha, 664a9083016SGiridhar Malavali unsigned long long addr) 665a9083016SGiridhar Malavali { 666a9083016SGiridhar Malavali int window; 667a9083016SGiridhar Malavali unsigned long long qdr_max; 668a9083016SGiridhar Malavali 669a9083016SGiridhar Malavali qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX; 670a9083016SGiridhar Malavali 671a9083016SGiridhar Malavali /* DDR network side */ 672df3f4cd0SBart Van Assche if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 673a9083016SGiridhar Malavali QLA82XX_ADDR_DDR_NET_MAX)) 674a9083016SGiridhar Malavali BUG(); 675df3f4cd0SBart Van Assche else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 676a9083016SGiridhar Malavali QLA82XX_ADDR_OCM0_MAX)) 677a9083016SGiridhar Malavali return 1; 678df3f4cd0SBart Van Assche else if (addr_in_range(addr, QLA82XX_ADDR_OCM1, 679a9083016SGiridhar Malavali QLA82XX_ADDR_OCM1_MAX)) 680a9083016SGiridhar Malavali return 1; 681df3f4cd0SBart Van Assche else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) { 682a9083016SGiridhar Malavali /* QDR network side */ 683a9083016SGiridhar Malavali window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f; 684a9083016SGiridhar Malavali if (ha->qdr_sn_window == window) 685a9083016SGiridhar Malavali return 1; 686a9083016SGiridhar Malavali } 687a9083016SGiridhar Malavali return 0; 688a9083016SGiridhar Malavali } 689a9083016SGiridhar Malavali 690a9083016SGiridhar Malavali static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha, 691a9083016SGiridhar Malavali u64 off, void *data, int size) 692a9083016SGiridhar Malavali { 693a9083016SGiridhar Malavali unsigned long flags; 694fa492630SSaurav Kashyap void __iomem *addr = NULL; 695a9083016SGiridhar Malavali int ret = 0; 696a9083016SGiridhar Malavali u64 start; 697fa492630SSaurav Kashyap uint8_t __iomem *mem_ptr = NULL; 698a9083016SGiridhar Malavali unsigned long mem_base; 699a9083016SGiridhar Malavali unsigned long mem_page; 7007c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 701a9083016SGiridhar Malavali 702a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 703a9083016SGiridhar Malavali 704a9083016SGiridhar Malavali /* 705a9083016SGiridhar Malavali * If attempting to access unknown address or straddle hw windows, 706a9083016SGiridhar Malavali * do not access. 707a9083016SGiridhar Malavali */ 708a9083016SGiridhar Malavali start = qla82xx_pci_set_window(ha, off); 709a9083016SGiridhar Malavali if ((start == -1UL) || 710a9083016SGiridhar Malavali (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 711a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 7127c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0xb008, 7137c3df132SSaurav Kashyap "%s out of bound pci memory " 7147c3df132SSaurav Kashyap "access, offset is 0x%llx.\n", 7157c3df132SSaurav Kashyap QLA2XXX_DRIVER_NAME, off); 716a9083016SGiridhar Malavali return -1; 717a9083016SGiridhar Malavali } 718a9083016SGiridhar Malavali 719a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 720a9083016SGiridhar Malavali mem_base = pci_resource_start(ha->pdev, 0); 721a9083016SGiridhar Malavali mem_page = start & PAGE_MASK; 722a9083016SGiridhar Malavali /* Map two pages whenever user tries to access addresses in two 723a9083016SGiridhar Malavali * consecutive pages. 724a9083016SGiridhar Malavali */ 725a9083016SGiridhar Malavali if (mem_page != ((start + size - 1) & PAGE_MASK)) 726a9083016SGiridhar Malavali mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2); 727a9083016SGiridhar Malavali else 728a9083016SGiridhar Malavali mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 729fa492630SSaurav Kashyap if (mem_ptr == NULL) { 730a9083016SGiridhar Malavali *(u8 *)data = 0; 731a9083016SGiridhar Malavali return -1; 732a9083016SGiridhar Malavali } 733a9083016SGiridhar Malavali addr = mem_ptr; 734a9083016SGiridhar Malavali addr += start & (PAGE_SIZE - 1); 735a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 736a9083016SGiridhar Malavali 737a9083016SGiridhar Malavali switch (size) { 738a9083016SGiridhar Malavali case 1: 739a9083016SGiridhar Malavali *(u8 *)data = readb(addr); 740a9083016SGiridhar Malavali break; 741a9083016SGiridhar Malavali case 2: 742a9083016SGiridhar Malavali *(u16 *)data = readw(addr); 743a9083016SGiridhar Malavali break; 744a9083016SGiridhar Malavali case 4: 745a9083016SGiridhar Malavali *(u32 *)data = readl(addr); 746a9083016SGiridhar Malavali break; 747a9083016SGiridhar Malavali case 8: 748a9083016SGiridhar Malavali *(u64 *)data = readq(addr); 749a9083016SGiridhar Malavali break; 750a9083016SGiridhar Malavali default: 751a9083016SGiridhar Malavali ret = -1; 752a9083016SGiridhar Malavali break; 753a9083016SGiridhar Malavali } 754a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 755a9083016SGiridhar Malavali 756a9083016SGiridhar Malavali if (mem_ptr) 757a9083016SGiridhar Malavali iounmap(mem_ptr); 758a9083016SGiridhar Malavali return ret; 759a9083016SGiridhar Malavali } 760a9083016SGiridhar Malavali 761a9083016SGiridhar Malavali static int 762a9083016SGiridhar Malavali qla82xx_pci_mem_write_direct(struct qla_hw_data *ha, 763a9083016SGiridhar Malavali u64 off, void *data, int size) 764a9083016SGiridhar Malavali { 765a9083016SGiridhar Malavali unsigned long flags; 766fa492630SSaurav Kashyap void __iomem *addr = NULL; 767a9083016SGiridhar Malavali int ret = 0; 768a9083016SGiridhar Malavali u64 start; 769fa492630SSaurav Kashyap uint8_t __iomem *mem_ptr = NULL; 770a9083016SGiridhar Malavali unsigned long mem_base; 771a9083016SGiridhar Malavali unsigned long mem_page; 7727c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 773a9083016SGiridhar Malavali 774a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 775a9083016SGiridhar Malavali 776a9083016SGiridhar Malavali /* 777a9083016SGiridhar Malavali * If attempting to access unknown address or straddle hw windows, 778a9083016SGiridhar Malavali * do not access. 779a9083016SGiridhar Malavali */ 780a9083016SGiridhar Malavali start = qla82xx_pci_set_window(ha, off); 781a9083016SGiridhar Malavali if ((start == -1UL) || 782a9083016SGiridhar Malavali (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 783a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 7847c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0xb009, 7850bf0efa1SColin Ian King "%s out of bound memory " 7867c3df132SSaurav Kashyap "access, offset is 0x%llx.\n", 7877c3df132SSaurav Kashyap QLA2XXX_DRIVER_NAME, off); 788a9083016SGiridhar Malavali return -1; 789a9083016SGiridhar Malavali } 790a9083016SGiridhar Malavali 791a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 792a9083016SGiridhar Malavali mem_base = pci_resource_start(ha->pdev, 0); 793a9083016SGiridhar Malavali mem_page = start & PAGE_MASK; 794a9083016SGiridhar Malavali /* Map two pages whenever user tries to access addresses in two 795a9083016SGiridhar Malavali * consecutive pages. 796a9083016SGiridhar Malavali */ 797a9083016SGiridhar Malavali if (mem_page != ((start + size - 1) & PAGE_MASK)) 798a9083016SGiridhar Malavali mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2); 799a9083016SGiridhar Malavali else 800a9083016SGiridhar Malavali mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 801fa492630SSaurav Kashyap if (mem_ptr == NULL) 802a9083016SGiridhar Malavali return -1; 803a9083016SGiridhar Malavali 804a9083016SGiridhar Malavali addr = mem_ptr; 805a9083016SGiridhar Malavali addr += start & (PAGE_SIZE - 1); 806a9083016SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 807a9083016SGiridhar Malavali 808a9083016SGiridhar Malavali switch (size) { 809a9083016SGiridhar Malavali case 1: 810a9083016SGiridhar Malavali writeb(*(u8 *)data, addr); 811a9083016SGiridhar Malavali break; 812a9083016SGiridhar Malavali case 2: 813a9083016SGiridhar Malavali writew(*(u16 *)data, addr); 814a9083016SGiridhar Malavali break; 815a9083016SGiridhar Malavali case 4: 816a9083016SGiridhar Malavali writel(*(u32 *)data, addr); 817a9083016SGiridhar Malavali break; 818a9083016SGiridhar Malavali case 8: 819a9083016SGiridhar Malavali writeq(*(u64 *)data, addr); 820a9083016SGiridhar Malavali break; 821a9083016SGiridhar Malavali default: 822a9083016SGiridhar Malavali ret = -1; 823a9083016SGiridhar Malavali break; 824a9083016SGiridhar Malavali } 825a9083016SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 826a9083016SGiridhar Malavali if (mem_ptr) 827a9083016SGiridhar Malavali iounmap(mem_ptr); 828a9083016SGiridhar Malavali return ret; 829a9083016SGiridhar Malavali } 830a9083016SGiridhar Malavali 831a9083016SGiridhar Malavali #define MTU_FUDGE_FACTOR 100 83277e334d2SGiridhar Malavali static unsigned long 83377e334d2SGiridhar Malavali qla82xx_decode_crb_addr(unsigned long addr) 834a9083016SGiridhar Malavali { 835a9083016SGiridhar Malavali int i; 836a9083016SGiridhar Malavali unsigned long base_addr, offset, pci_base; 837a9083016SGiridhar Malavali 838a9083016SGiridhar Malavali if (!qla82xx_crb_table_initialized) 839a9083016SGiridhar Malavali qla82xx_crb_addr_transform_setup(); 840a9083016SGiridhar Malavali 841a9083016SGiridhar Malavali pci_base = ADDR_ERROR; 842a9083016SGiridhar Malavali base_addr = addr & 0xfff00000; 843a9083016SGiridhar Malavali offset = addr & 0x000fffff; 844a9083016SGiridhar Malavali 845a9083016SGiridhar Malavali for (i = 0; i < MAX_CRB_XFORM; i++) { 846a9083016SGiridhar Malavali if (crb_addr_xform[i] == base_addr) { 847a9083016SGiridhar Malavali pci_base = i << 20; 848a9083016SGiridhar Malavali break; 849a9083016SGiridhar Malavali } 850a9083016SGiridhar Malavali } 851a9083016SGiridhar Malavali if (pci_base == ADDR_ERROR) 852a9083016SGiridhar Malavali return pci_base; 853a9083016SGiridhar Malavali return pci_base + offset; 854a9083016SGiridhar Malavali } 855a9083016SGiridhar Malavali 856a9083016SGiridhar Malavali static long rom_max_timeout = 100; 857a9083016SGiridhar Malavali static long qla82xx_rom_lock_timeout = 100; 858a9083016SGiridhar Malavali 85977e334d2SGiridhar Malavali static int 860a9083016SGiridhar Malavali qla82xx_rom_lock(struct qla_hw_data *ha) 861a9083016SGiridhar Malavali { 862a9083016SGiridhar Malavali int done = 0, timeout = 0; 8636c315553SSaurav Kashyap uint32_t lock_owner = 0; 86427f4b72fSAtul Deshmukh scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 865a9083016SGiridhar Malavali 866a9083016SGiridhar Malavali while (!done) { 867a9083016SGiridhar Malavali /* acquire semaphore2 from PCI HW block */ 868a9083016SGiridhar Malavali done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK)); 869a9083016SGiridhar Malavali if (done == 1) 870a9083016SGiridhar Malavali break; 8716c315553SSaurav Kashyap if (timeout >= qla82xx_rom_lock_timeout) { 8726c315553SSaurav Kashyap lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 8737ab3d962SSawan Chandak ql_dbg(ql_dbg_p3p, vha, 0xb157, 87427f4b72fSAtul Deshmukh "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d", 87527f4b72fSAtul Deshmukh __func__, ha->portnum, lock_owner); 876a9083016SGiridhar Malavali return -1; 8776c315553SSaurav Kashyap } 878a9083016SGiridhar Malavali timeout++; 879a9083016SGiridhar Malavali } 8804babb90eSHiral Patel qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum); 881a9083016SGiridhar Malavali return 0; 882a9083016SGiridhar Malavali } 883a9083016SGiridhar Malavali 884d652e093SChad Dupuis static void 885d652e093SChad Dupuis qla82xx_rom_unlock(struct qla_hw_data *ha) 886d652e093SChad Dupuis { 8874babb90eSHiral Patel qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff); 888d652e093SChad Dupuis qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK)); 889d652e093SChad Dupuis } 890d652e093SChad Dupuis 89177e334d2SGiridhar Malavali static int 892a9083016SGiridhar Malavali qla82xx_wait_rom_busy(struct qla_hw_data *ha) 893a9083016SGiridhar Malavali { 894a9083016SGiridhar Malavali long timeout = 0; 895a9083016SGiridhar Malavali long done = 0 ; 8967c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 897a9083016SGiridhar Malavali 898a9083016SGiridhar Malavali while (done == 0) { 899a9083016SGiridhar Malavali done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 900a9083016SGiridhar Malavali done &= 4; 901a9083016SGiridhar Malavali timeout++; 902a9083016SGiridhar Malavali if (timeout >= rom_max_timeout) { 9037c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb00a, 9047c3df132SSaurav Kashyap "%s: Timeout reached waiting for rom busy.\n", 9057c3df132SSaurav Kashyap QLA2XXX_DRIVER_NAME); 906a9083016SGiridhar Malavali return -1; 907a9083016SGiridhar Malavali } 908a9083016SGiridhar Malavali } 909a9083016SGiridhar Malavali return 0; 910a9083016SGiridhar Malavali } 911a9083016SGiridhar Malavali 91277e334d2SGiridhar Malavali static int 913a9083016SGiridhar Malavali qla82xx_wait_rom_done(struct qla_hw_data *ha) 914a9083016SGiridhar Malavali { 915a9083016SGiridhar Malavali long timeout = 0; 916a9083016SGiridhar Malavali long done = 0 ; 9177c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 918a9083016SGiridhar Malavali 919a9083016SGiridhar Malavali while (done == 0) { 920a9083016SGiridhar Malavali done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 921a9083016SGiridhar Malavali done &= 2; 922a9083016SGiridhar Malavali timeout++; 923a9083016SGiridhar Malavali if (timeout >= rom_max_timeout) { 9247c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb00b, 9257c3df132SSaurav Kashyap "%s: Timeout reached waiting for rom done.\n", 9267c3df132SSaurav Kashyap QLA2XXX_DRIVER_NAME); 927a9083016SGiridhar Malavali return -1; 928a9083016SGiridhar Malavali } 929a9083016SGiridhar Malavali } 930a9083016SGiridhar Malavali return 0; 931a9083016SGiridhar Malavali } 932a9083016SGiridhar Malavali 933fa492630SSaurav Kashyap static int 9342b29d96dSChad Dupuis qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag) 9352b29d96dSChad Dupuis { 9362b29d96dSChad Dupuis uint32_t off_value, rval = 0; 9372b29d96dSChad Dupuis 9388dfa4b5aSBart Van Assche WRT_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000); 9392b29d96dSChad Dupuis 9402b29d96dSChad Dupuis /* Read back value to make sure write has gone through */ 9418dfa4b5aSBart Van Assche RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase); 9422b29d96dSChad Dupuis off_value = (off & 0x0000FFFF); 9432b29d96dSChad Dupuis 9442b29d96dSChad Dupuis if (flag) 9458dfa4b5aSBart Van Assche WRT_REG_DWORD(off_value + CRB_INDIRECT_2M + ha->nx_pcibase, 9462b29d96dSChad Dupuis data); 9472b29d96dSChad Dupuis else 9488dfa4b5aSBart Van Assche rval = RD_REG_DWORD(off_value + CRB_INDIRECT_2M + 9498dfa4b5aSBart Van Assche ha->nx_pcibase); 9502b29d96dSChad Dupuis 9512b29d96dSChad Dupuis return rval; 9522b29d96dSChad Dupuis } 9532b29d96dSChad Dupuis 95477e334d2SGiridhar Malavali static int 955a9083016SGiridhar Malavali qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 956a9083016SGiridhar Malavali { 9572b29d96dSChad Dupuis /* Dword reads to flash. */ 9582b29d96dSChad Dupuis qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1); 9592b29d96dSChad Dupuis *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE + 9602b29d96dSChad Dupuis (addr & 0x0000FFFF), 0, 0); 9617c3df132SSaurav Kashyap 962a9083016SGiridhar Malavali return 0; 963a9083016SGiridhar Malavali } 964a9083016SGiridhar Malavali 96577e334d2SGiridhar Malavali static int 966a9083016SGiridhar Malavali qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 967a9083016SGiridhar Malavali { 968a9083016SGiridhar Malavali int ret, loops = 0; 9694babb90eSHiral Patel uint32_t lock_owner = 0; 9707c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 971a9083016SGiridhar Malavali 972a9083016SGiridhar Malavali while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 973a9083016SGiridhar Malavali udelay(100); 974a9083016SGiridhar Malavali schedule(); 975a9083016SGiridhar Malavali loops++; 976a9083016SGiridhar Malavali } 977a9083016SGiridhar Malavali if (loops >= 50000) { 9784babb90eSHiral Patel lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 9797c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00b9, 9804babb90eSHiral Patel "Failed to acquire SEM2 lock, Lock Owner %u.\n", 9814babb90eSHiral Patel lock_owner); 982a9083016SGiridhar Malavali return -1; 983a9083016SGiridhar Malavali } 984a9083016SGiridhar Malavali ret = qla82xx_do_rom_fast_read(ha, addr, valp); 985d652e093SChad Dupuis qla82xx_rom_unlock(ha); 986a9083016SGiridhar Malavali return ret; 987a9083016SGiridhar Malavali } 988a9083016SGiridhar Malavali 98977e334d2SGiridhar Malavali static int 990a9083016SGiridhar Malavali qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val) 991a9083016SGiridhar Malavali { 9927c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 993a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR); 994a9083016SGiridhar Malavali qla82xx_wait_rom_busy(ha); 995a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) { 9967c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb00c, 9977c3df132SSaurav Kashyap "Error waiting for rom done.\n"); 998a9083016SGiridhar Malavali return -1; 999a9083016SGiridhar Malavali } 1000a9083016SGiridhar Malavali *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA); 1001a9083016SGiridhar Malavali return 0; 1002a9083016SGiridhar Malavali } 1003a9083016SGiridhar Malavali 100477e334d2SGiridhar Malavali static int 1005a9083016SGiridhar Malavali qla82xx_flash_wait_write_finish(struct qla_hw_data *ha) 1006a9083016SGiridhar Malavali { 1007a9083016SGiridhar Malavali long timeout = 0; 1008a9083016SGiridhar Malavali uint32_t done = 1 ; 1009a9083016SGiridhar Malavali uint32_t val; 1010a9083016SGiridhar Malavali int ret = 0; 10117c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1012a9083016SGiridhar Malavali 1013a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 1014a9083016SGiridhar Malavali while ((done != 0) && (ret == 0)) { 1015a9083016SGiridhar Malavali ret = qla82xx_read_status_reg(ha, &val); 1016a9083016SGiridhar Malavali done = val & 1; 1017a9083016SGiridhar Malavali timeout++; 1018a9083016SGiridhar Malavali udelay(10); 1019a9083016SGiridhar Malavali cond_resched(); 1020a9083016SGiridhar Malavali if (timeout >= 50000) { 10217c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb00d, 10227c3df132SSaurav Kashyap "Timeout reached waiting for write finish.\n"); 1023a9083016SGiridhar Malavali return -1; 1024a9083016SGiridhar Malavali } 1025a9083016SGiridhar Malavali } 1026a9083016SGiridhar Malavali return ret; 1027a9083016SGiridhar Malavali } 1028a9083016SGiridhar Malavali 102977e334d2SGiridhar Malavali static int 1030a9083016SGiridhar Malavali qla82xx_flash_set_write_enable(struct qla_hw_data *ha) 1031a9083016SGiridhar Malavali { 1032a9083016SGiridhar Malavali uint32_t val; 1033a9083016SGiridhar Malavali qla82xx_wait_rom_busy(ha); 1034a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 1035a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN); 1036a9083016SGiridhar Malavali qla82xx_wait_rom_busy(ha); 1037a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) 1038a9083016SGiridhar Malavali return -1; 1039a9083016SGiridhar Malavali if (qla82xx_read_status_reg(ha, &val) != 0) 1040a9083016SGiridhar Malavali return -1; 1041a9083016SGiridhar Malavali if ((val & 2) != 2) 1042a9083016SGiridhar Malavali return -1; 1043a9083016SGiridhar Malavali return 0; 1044a9083016SGiridhar Malavali } 1045a9083016SGiridhar Malavali 104677e334d2SGiridhar Malavali static int 1047a9083016SGiridhar Malavali qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val) 1048a9083016SGiridhar Malavali { 10497c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1050a9083016SGiridhar Malavali if (qla82xx_flash_set_write_enable(ha)) 1051a9083016SGiridhar Malavali return -1; 1052a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val); 1053a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1); 1054a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) { 10557c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb00e, 10567c3df132SSaurav Kashyap "Error waiting for rom done.\n"); 1057a9083016SGiridhar Malavali return -1; 1058a9083016SGiridhar Malavali } 1059a9083016SGiridhar Malavali return qla82xx_flash_wait_write_finish(ha); 1060a9083016SGiridhar Malavali } 1061a9083016SGiridhar Malavali 106277e334d2SGiridhar Malavali static int 1063a9083016SGiridhar Malavali qla82xx_write_disable_flash(struct qla_hw_data *ha) 1064a9083016SGiridhar Malavali { 10657c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1066a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI); 1067a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) { 10687c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb00f, 10697c3df132SSaurav Kashyap "Error waiting for rom done.\n"); 1070a9083016SGiridhar Malavali return -1; 1071a9083016SGiridhar Malavali } 1072a9083016SGiridhar Malavali return 0; 1073a9083016SGiridhar Malavali } 1074a9083016SGiridhar Malavali 107577e334d2SGiridhar Malavali static int 1076a9083016SGiridhar Malavali ql82xx_rom_lock_d(struct qla_hw_data *ha) 1077a9083016SGiridhar Malavali { 1078a9083016SGiridhar Malavali int loops = 0; 10794babb90eSHiral Patel uint32_t lock_owner = 0; 10807c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 10817c3df132SSaurav Kashyap 1082a9083016SGiridhar Malavali while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 1083a9083016SGiridhar Malavali udelay(100); 1084a9083016SGiridhar Malavali cond_resched(); 1085a9083016SGiridhar Malavali loops++; 1086a9083016SGiridhar Malavali } 1087a9083016SGiridhar Malavali if (loops >= 50000) { 10884babb90eSHiral Patel lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 10897c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb010, 10904babb90eSHiral Patel "ROM lock failed, Lock Owner %u.\n", lock_owner); 1091a9083016SGiridhar Malavali return -1; 1092a9083016SGiridhar Malavali } 1093cd6dbb03SJesper Juhl return 0; 1094a9083016SGiridhar Malavali } 1095a9083016SGiridhar Malavali 109677e334d2SGiridhar Malavali static int 1097a9083016SGiridhar Malavali qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr, 1098a9083016SGiridhar Malavali uint32_t data) 1099a9083016SGiridhar Malavali { 1100a9083016SGiridhar Malavali int ret = 0; 11017c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1102a9083016SGiridhar Malavali 1103a9083016SGiridhar Malavali ret = ql82xx_rom_lock_d(ha); 1104a9083016SGiridhar Malavali if (ret < 0) { 11057c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb011, 11067c3df132SSaurav Kashyap "ROM lock failed.\n"); 1107a9083016SGiridhar Malavali return ret; 1108a9083016SGiridhar Malavali } 1109a9083016SGiridhar Malavali 1110a9083016SGiridhar Malavali if (qla82xx_flash_set_write_enable(ha)) 1111a9083016SGiridhar Malavali goto done_write; 1112a9083016SGiridhar Malavali 1113a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data); 1114a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr); 1115a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 1116a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP); 1117a9083016SGiridhar Malavali qla82xx_wait_rom_busy(ha); 1118a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) { 11197c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb012, 11207c3df132SSaurav Kashyap "Error waiting for rom done.\n"); 1121a9083016SGiridhar Malavali ret = -1; 1122a9083016SGiridhar Malavali goto done_write; 1123a9083016SGiridhar Malavali } 1124a9083016SGiridhar Malavali 1125a9083016SGiridhar Malavali ret = qla82xx_flash_wait_write_finish(ha); 1126a9083016SGiridhar Malavali 1127a9083016SGiridhar Malavali done_write: 1128d652e093SChad Dupuis qla82xx_rom_unlock(ha); 1129a9083016SGiridhar Malavali return ret; 1130a9083016SGiridhar Malavali } 1131a9083016SGiridhar Malavali 1132a9083016SGiridhar Malavali /* This routine does CRB initialize sequence 1133a9083016SGiridhar Malavali * to put the ISP into operational state 1134a9083016SGiridhar Malavali */ 113577e334d2SGiridhar Malavali static int 113677e334d2SGiridhar Malavali qla82xx_pinit_from_rom(scsi_qla_host_t *vha) 1137a9083016SGiridhar Malavali { 1138a9083016SGiridhar Malavali int addr, val; 1139a9083016SGiridhar Malavali int i ; 1140a9083016SGiridhar Malavali struct crb_addr_pair *buf; 1141a9083016SGiridhar Malavali unsigned long off; 1142a9083016SGiridhar Malavali unsigned offset, n; 1143a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 1144a9083016SGiridhar Malavali 1145a9083016SGiridhar Malavali struct crb_addr_pair { 1146a9083016SGiridhar Malavali long addr; 1147a9083016SGiridhar Malavali long data; 1148a9083016SGiridhar Malavali }; 1149a9083016SGiridhar Malavali 1150a720101dSMasanari Iida /* Halt all the individual PEGs and other blocks of the ISP */ 1151a9083016SGiridhar Malavali qla82xx_rom_lock(ha); 1152c9e8fd5cSMadhuranath Iyengar 115302be2215SGiridhar Malavali /* disable all I2Q */ 115402be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0); 115502be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0); 115602be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0); 115702be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0); 115802be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0); 115902be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0); 116002be2215SGiridhar Malavali 116102be2215SGiridhar Malavali /* disable all niu interrupts */ 1162c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff); 1163c9e8fd5cSMadhuranath Iyengar /* disable xge rx/tx */ 1164c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00); 1165c9e8fd5cSMadhuranath Iyengar /* disable xg1 rx/tx */ 1166c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00); 116702be2215SGiridhar Malavali /* disable sideband mac */ 116802be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00); 116902be2215SGiridhar Malavali /* disable ap0 mac */ 117002be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00); 117102be2215SGiridhar Malavali /* disable ap1 mac */ 117202be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00); 1173c9e8fd5cSMadhuranath Iyengar 1174c9e8fd5cSMadhuranath Iyengar /* halt sre */ 1175c9e8fd5cSMadhuranath Iyengar val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000); 1176c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1))); 1177c9e8fd5cSMadhuranath Iyengar 1178c9e8fd5cSMadhuranath Iyengar /* halt epg */ 1179c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1); 1180c9e8fd5cSMadhuranath Iyengar 1181c9e8fd5cSMadhuranath Iyengar /* halt timers */ 1182c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0); 1183c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0); 1184c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0); 1185c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0); 1186c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0); 118702be2215SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0); 1188c9e8fd5cSMadhuranath Iyengar 1189c9e8fd5cSMadhuranath Iyengar /* halt pegs */ 1190c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1); 1191c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1); 1192c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1); 1193c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1); 1194c9e8fd5cSMadhuranath Iyengar qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1); 119502be2215SGiridhar Malavali msleep(20); 1196c9e8fd5cSMadhuranath Iyengar 1197c9e8fd5cSMadhuranath Iyengar /* big hammer */ 1198a9083016SGiridhar Malavali if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 1199a9083016SGiridhar Malavali /* don't reset CAM block on reset */ 1200a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff); 1201a9083016SGiridhar Malavali else 1202a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff); 1203d652e093SChad Dupuis qla82xx_rom_unlock(ha); 1204a9083016SGiridhar Malavali 1205a9083016SGiridhar Malavali /* Read the signature value from the flash. 1206a9083016SGiridhar Malavali * Offset 0: Contain signature (0xcafecafe) 1207a9083016SGiridhar Malavali * Offset 4: Offset and number of addr/value pairs 1208a9083016SGiridhar Malavali * that present in CRB initialize sequence 1209a9083016SGiridhar Malavali */ 1210a9083016SGiridhar Malavali if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL || 1211a9083016SGiridhar Malavali qla82xx_rom_fast_read(ha, 4, &n) != 0) { 12127c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x006e, 12137c3df132SSaurav Kashyap "Error Reading crb_init area: n: %08x.\n", n); 1214a9083016SGiridhar Malavali return -1; 1215a9083016SGiridhar Malavali } 1216a9083016SGiridhar Malavali 1217a9083016SGiridhar Malavali /* Offset in flash = lower 16 bits 121800adc9a0SSaurav Kashyap * Number of entries = upper 16 bits 1219a9083016SGiridhar Malavali */ 1220a9083016SGiridhar Malavali offset = n & 0xffffU; 1221a9083016SGiridhar Malavali n = (n >> 16) & 0xffffU; 1222a9083016SGiridhar Malavali 122300adc9a0SSaurav Kashyap /* number of addr/value pair should not exceed 1024 entries */ 1224a9083016SGiridhar Malavali if (n >= 1024) { 12257c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x0071, 12267c3df132SSaurav Kashyap "Card flash not initialized:n=0x%x.\n", n); 1227a9083016SGiridhar Malavali return -1; 1228a9083016SGiridhar Malavali } 1229a9083016SGiridhar Malavali 12307c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x0072, 12317c3df132SSaurav Kashyap "%d CRB init values found in ROM.\n", n); 1232a9083016SGiridhar Malavali 1233a9083016SGiridhar Malavali buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL); 1234a9083016SGiridhar Malavali if (buf == NULL) { 12357c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x010c, 12367c3df132SSaurav Kashyap "Unable to allocate memory.\n"); 12375cfe8d5bSBart Van Assche return -ENOMEM; 1238a9083016SGiridhar Malavali } 1239a9083016SGiridhar Malavali 1240a9083016SGiridhar Malavali for (i = 0; i < n; i++) { 1241a9083016SGiridhar Malavali if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 || 1242a9083016SGiridhar Malavali qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) { 1243a9083016SGiridhar Malavali kfree(buf); 1244a9083016SGiridhar Malavali return -1; 1245a9083016SGiridhar Malavali } 1246a9083016SGiridhar Malavali 1247a9083016SGiridhar Malavali buf[i].addr = addr; 1248a9083016SGiridhar Malavali buf[i].data = val; 1249a9083016SGiridhar Malavali } 1250a9083016SGiridhar Malavali 1251a9083016SGiridhar Malavali for (i = 0; i < n; i++) { 1252a9083016SGiridhar Malavali /* Translate internal CRB initialization 1253a9083016SGiridhar Malavali * address to PCI bus address 1254a9083016SGiridhar Malavali */ 1255a9083016SGiridhar Malavali off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) + 1256a9083016SGiridhar Malavali QLA82XX_PCI_CRBSPACE; 1257a9083016SGiridhar Malavali /* Not all CRB addr/value pair to be written, 1258a9083016SGiridhar Malavali * some of them are skipped 1259a9083016SGiridhar Malavali */ 1260a9083016SGiridhar Malavali 1261a9083016SGiridhar Malavali /* skipping cold reboot MAGIC */ 1262a9083016SGiridhar Malavali if (off == QLA82XX_CAM_RAM(0x1fc)) 1263a9083016SGiridhar Malavali continue; 1264a9083016SGiridhar Malavali 1265a9083016SGiridhar Malavali /* do not reset PCI */ 1266a9083016SGiridhar Malavali if (off == (ROMUSB_GLB + 0xbc)) 1267a9083016SGiridhar Malavali continue; 1268a9083016SGiridhar Malavali 1269a9083016SGiridhar Malavali /* skip core clock, so that firmware can increase the clock */ 1270a9083016SGiridhar Malavali if (off == (ROMUSB_GLB + 0xc8)) 1271a9083016SGiridhar Malavali continue; 1272a9083016SGiridhar Malavali 1273a9083016SGiridhar Malavali /* skip the function enable register */ 1274a9083016SGiridhar Malavali if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION)) 1275a9083016SGiridhar Malavali continue; 1276a9083016SGiridhar Malavali 1277a9083016SGiridhar Malavali if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2)) 1278a9083016SGiridhar Malavali continue; 1279a9083016SGiridhar Malavali 1280a9083016SGiridhar Malavali if ((off & 0x0ff00000) == QLA82XX_CRB_SMB) 1281a9083016SGiridhar Malavali continue; 1282a9083016SGiridhar Malavali 1283a9083016SGiridhar Malavali if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET) 1284a9083016SGiridhar Malavali continue; 1285a9083016SGiridhar Malavali 1286a9083016SGiridhar Malavali if (off == ADDR_ERROR) { 12877c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x0116, 1288d939be3aSMasanari Iida "Unknown addr: 0x%08lx.\n", buf[i].addr); 1289a9083016SGiridhar Malavali continue; 1290a9083016SGiridhar Malavali } 1291a9083016SGiridhar Malavali 1292a9083016SGiridhar Malavali qla82xx_wr_32(ha, off, buf[i].data); 1293a9083016SGiridhar Malavali 1294a9083016SGiridhar Malavali /* ISP requires much bigger delay to settle down, 1295a9083016SGiridhar Malavali * else crb_window returns 0xffffffff 1296a9083016SGiridhar Malavali */ 1297a9083016SGiridhar Malavali if (off == QLA82XX_ROMUSB_GLB_SW_RESET) 1298a9083016SGiridhar Malavali msleep(1000); 1299a9083016SGiridhar Malavali 1300a9083016SGiridhar Malavali /* ISP requires millisec delay between 1301a9083016SGiridhar Malavali * successive CRB register updation 1302a9083016SGiridhar Malavali */ 1303a9083016SGiridhar Malavali msleep(1); 1304a9083016SGiridhar Malavali } 1305a9083016SGiridhar Malavali 1306a9083016SGiridhar Malavali kfree(buf); 1307a9083016SGiridhar Malavali 1308a9083016SGiridhar Malavali /* Resetting the data and instruction cache */ 1309a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e); 1310a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8); 1311a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8); 1312a9083016SGiridhar Malavali 1313a9083016SGiridhar Malavali /* Clear all protocol processing engines */ 1314a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0); 1315a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0); 1316a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0); 1317a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0); 1318a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0); 1319a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0); 1320a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0); 1321a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0); 1322a9083016SGiridhar Malavali return 0; 1323a9083016SGiridhar Malavali } 1324a9083016SGiridhar Malavali 132577e334d2SGiridhar Malavali static int 132677e334d2SGiridhar Malavali qla82xx_pci_mem_write_2M(struct qla_hw_data *ha, 132777e334d2SGiridhar Malavali u64 off, void *data, int size) 132877e334d2SGiridhar Malavali { 132977e334d2SGiridhar Malavali int i, j, ret = 0, loop, sz[2], off0; 133077e334d2SGiridhar Malavali int scale, shift_amount, startword; 133177e334d2SGiridhar Malavali uint32_t temp; 133277e334d2SGiridhar Malavali uint64_t off8, mem_crb, tmpw, word[2] = {0, 0}; 133377e334d2SGiridhar Malavali 133477e334d2SGiridhar Malavali /* 133577e334d2SGiridhar Malavali * If not MN, go check for MS or invalid. 133677e334d2SGiridhar Malavali */ 133777e334d2SGiridhar Malavali if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 133877e334d2SGiridhar Malavali mem_crb = QLA82XX_CRB_QDR_NET; 133977e334d2SGiridhar Malavali else { 134077e334d2SGiridhar Malavali mem_crb = QLA82XX_CRB_DDR_NET; 134177e334d2SGiridhar Malavali if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 134277e334d2SGiridhar Malavali return qla82xx_pci_mem_write_direct(ha, 134377e334d2SGiridhar Malavali off, data, size); 134477e334d2SGiridhar Malavali } 134577e334d2SGiridhar Malavali 134677e334d2SGiridhar Malavali off0 = off & 0x7; 134777e334d2SGiridhar Malavali sz[0] = (size < (8 - off0)) ? size : (8 - off0); 134877e334d2SGiridhar Malavali sz[1] = size - sz[0]; 134977e334d2SGiridhar Malavali 135077e334d2SGiridhar Malavali off8 = off & 0xfffffff0; 135177e334d2SGiridhar Malavali loop = (((off & 0xf) + size - 1) >> 4) + 1; 135277e334d2SGiridhar Malavali shift_amount = 4; 135377e334d2SGiridhar Malavali scale = 2; 135477e334d2SGiridhar Malavali startword = (off & 0xf)/8; 135577e334d2SGiridhar Malavali 135677e334d2SGiridhar Malavali for (i = 0; i < loop; i++) { 135777e334d2SGiridhar Malavali if (qla82xx_pci_mem_read_2M(ha, off8 + 135877e334d2SGiridhar Malavali (i << shift_amount), &word[i * scale], 8)) 135977e334d2SGiridhar Malavali return -1; 136077e334d2SGiridhar Malavali } 136177e334d2SGiridhar Malavali 136277e334d2SGiridhar Malavali switch (size) { 136377e334d2SGiridhar Malavali case 1: 136477e334d2SGiridhar Malavali tmpw = *((uint8_t *)data); 136577e334d2SGiridhar Malavali break; 136677e334d2SGiridhar Malavali case 2: 136777e334d2SGiridhar Malavali tmpw = *((uint16_t *)data); 136877e334d2SGiridhar Malavali break; 136977e334d2SGiridhar Malavali case 4: 137077e334d2SGiridhar Malavali tmpw = *((uint32_t *)data); 137177e334d2SGiridhar Malavali break; 137277e334d2SGiridhar Malavali case 8: 137377e334d2SGiridhar Malavali default: 137477e334d2SGiridhar Malavali tmpw = *((uint64_t *)data); 137577e334d2SGiridhar Malavali break; 137677e334d2SGiridhar Malavali } 137777e334d2SGiridhar Malavali 137877e334d2SGiridhar Malavali if (sz[0] == 8) { 137977e334d2SGiridhar Malavali word[startword] = tmpw; 138077e334d2SGiridhar Malavali } else { 138177e334d2SGiridhar Malavali word[startword] &= 138277e334d2SGiridhar Malavali ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8)); 138377e334d2SGiridhar Malavali word[startword] |= tmpw << (off0 * 8); 138477e334d2SGiridhar Malavali } 138577e334d2SGiridhar Malavali if (sz[1] != 0) { 138677e334d2SGiridhar Malavali word[startword+1] &= ~(~0ULL << (sz[1] * 8)); 138777e334d2SGiridhar Malavali word[startword+1] |= tmpw >> (sz[0] * 8); 138877e334d2SGiridhar Malavali } 138977e334d2SGiridhar Malavali 139077e334d2SGiridhar Malavali for (i = 0; i < loop; i++) { 139177e334d2SGiridhar Malavali temp = off8 + (i << shift_amount); 139277e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp); 139377e334d2SGiridhar Malavali temp = 0; 139477e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp); 139577e334d2SGiridhar Malavali temp = word[i * scale] & 0xffffffff; 139677e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp); 139777e334d2SGiridhar Malavali temp = (word[i * scale] >> 32) & 0xffffffff; 139877e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp); 139977e334d2SGiridhar Malavali temp = word[i*scale + 1] & 0xffffffff; 140077e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + 140177e334d2SGiridhar Malavali MIU_TEST_AGT_WRDATA_UPPER_LO, temp); 140277e334d2SGiridhar Malavali temp = (word[i*scale + 1] >> 32) & 0xffffffff; 140377e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + 140477e334d2SGiridhar Malavali MIU_TEST_AGT_WRDATA_UPPER_HI, temp); 140577e334d2SGiridhar Malavali 140677e334d2SGiridhar Malavali temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 140777e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 140877e334d2SGiridhar Malavali temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 140977e334d2SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 141077e334d2SGiridhar Malavali 141177e334d2SGiridhar Malavali for (j = 0; j < MAX_CTL_CHECK; j++) { 141277e334d2SGiridhar Malavali temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 141377e334d2SGiridhar Malavali if ((temp & MIU_TA_CTL_BUSY) == 0) 141477e334d2SGiridhar Malavali break; 141577e334d2SGiridhar Malavali } 141677e334d2SGiridhar Malavali 141777e334d2SGiridhar Malavali if (j >= MAX_CTL_CHECK) { 141877e334d2SGiridhar Malavali if (printk_ratelimit()) 141977e334d2SGiridhar Malavali dev_err(&ha->pdev->dev, 14207c3df132SSaurav Kashyap "failed to write through agent.\n"); 142177e334d2SGiridhar Malavali ret = -1; 142277e334d2SGiridhar Malavali break; 142377e334d2SGiridhar Malavali } 142477e334d2SGiridhar Malavali } 142577e334d2SGiridhar Malavali 142677e334d2SGiridhar Malavali return ret; 142777e334d2SGiridhar Malavali } 142877e334d2SGiridhar Malavali 142977e334d2SGiridhar Malavali static int 1430a9083016SGiridhar Malavali qla82xx_fw_load_from_flash(struct qla_hw_data *ha) 1431a9083016SGiridhar Malavali { 1432a9083016SGiridhar Malavali int i; 1433a9083016SGiridhar Malavali long size = 0; 14349c2b2975SHarish Zunjarrao long flashaddr = ha->flt_region_bootload << 2; 14359c2b2975SHarish Zunjarrao long memaddr = BOOTLD_START; 1436a9083016SGiridhar Malavali u64 data; 1437a9083016SGiridhar Malavali u32 high, low; 1438a9083016SGiridhar Malavali size = (IMAGE_START - BOOTLD_START) / 8; 1439a9083016SGiridhar Malavali 1440a9083016SGiridhar Malavali for (i = 0; i < size; i++) { 1441a9083016SGiridhar Malavali if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) || 1442a9083016SGiridhar Malavali (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) { 1443a9083016SGiridhar Malavali return -1; 1444a9083016SGiridhar Malavali } 1445a9083016SGiridhar Malavali data = ((u64)high << 32) | low ; 1446a9083016SGiridhar Malavali qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8); 1447a9083016SGiridhar Malavali flashaddr += 8; 1448a9083016SGiridhar Malavali memaddr += 8; 1449a9083016SGiridhar Malavali 1450a9083016SGiridhar Malavali if (i % 0x1000 == 0) 1451a9083016SGiridhar Malavali msleep(1); 1452a9083016SGiridhar Malavali } 1453a9083016SGiridhar Malavali udelay(100); 1454a9083016SGiridhar Malavali read_lock(&ha->hw_lock); 1455a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 1456a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 1457a9083016SGiridhar Malavali read_unlock(&ha->hw_lock); 1458a9083016SGiridhar Malavali return 0; 1459a9083016SGiridhar Malavali } 1460a9083016SGiridhar Malavali 1461a9083016SGiridhar Malavali int 1462a9083016SGiridhar Malavali qla82xx_pci_mem_read_2M(struct qla_hw_data *ha, 1463a9083016SGiridhar Malavali u64 off, void *data, int size) 1464a9083016SGiridhar Malavali { 1465a9083016SGiridhar Malavali int i, j = 0, k, start, end, loop, sz[2], off0[2]; 1466a9083016SGiridhar Malavali int shift_amount; 1467a9083016SGiridhar Malavali uint32_t temp; 1468a9083016SGiridhar Malavali uint64_t off8, val, mem_crb, word[2] = {0, 0}; 1469a9083016SGiridhar Malavali 1470a9083016SGiridhar Malavali /* 1471a9083016SGiridhar Malavali * If not MN, go check for MS or invalid. 1472a9083016SGiridhar Malavali */ 1473a9083016SGiridhar Malavali 1474a9083016SGiridhar Malavali if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 1475a9083016SGiridhar Malavali mem_crb = QLA82XX_CRB_QDR_NET; 1476a9083016SGiridhar Malavali else { 1477a9083016SGiridhar Malavali mem_crb = QLA82XX_CRB_DDR_NET; 1478a9083016SGiridhar Malavali if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 1479a9083016SGiridhar Malavali return qla82xx_pci_mem_read_direct(ha, 1480a9083016SGiridhar Malavali off, data, size); 1481a9083016SGiridhar Malavali } 1482a9083016SGiridhar Malavali 1483a9083016SGiridhar Malavali off8 = off & 0xfffffff0; 1484a9083016SGiridhar Malavali off0[0] = off & 0xf; 1485a9083016SGiridhar Malavali sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]); 1486a9083016SGiridhar Malavali shift_amount = 4; 1487a9083016SGiridhar Malavali loop = ((off0[0] + size - 1) >> shift_amount) + 1; 1488a9083016SGiridhar Malavali off0[1] = 0; 1489a9083016SGiridhar Malavali sz[1] = size - sz[0]; 1490a9083016SGiridhar Malavali 1491a9083016SGiridhar Malavali for (i = 0; i < loop; i++) { 1492a9083016SGiridhar Malavali temp = off8 + (i << shift_amount); 1493a9083016SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp); 1494a9083016SGiridhar Malavali temp = 0; 1495a9083016SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp); 1496a9083016SGiridhar Malavali temp = MIU_TA_CTL_ENABLE; 1497a9083016SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1498a9083016SGiridhar Malavali temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 1499a9083016SGiridhar Malavali qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 1500a9083016SGiridhar Malavali 1501a9083016SGiridhar Malavali for (j = 0; j < MAX_CTL_CHECK; j++) { 1502a9083016SGiridhar Malavali temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 1503a9083016SGiridhar Malavali if ((temp & MIU_TA_CTL_BUSY) == 0) 1504a9083016SGiridhar Malavali break; 1505a9083016SGiridhar Malavali } 1506a9083016SGiridhar Malavali 1507a9083016SGiridhar Malavali if (j >= MAX_CTL_CHECK) { 1508a9083016SGiridhar Malavali if (printk_ratelimit()) 1509a9083016SGiridhar Malavali dev_err(&ha->pdev->dev, 15107c3df132SSaurav Kashyap "failed to read through agent.\n"); 1511a9083016SGiridhar Malavali break; 1512a9083016SGiridhar Malavali } 1513a9083016SGiridhar Malavali 1514a9083016SGiridhar Malavali start = off0[i] >> 2; 1515a9083016SGiridhar Malavali end = (off0[i] + sz[i] - 1) >> 2; 1516a9083016SGiridhar Malavali for (k = start; k <= end; k++) { 1517a9083016SGiridhar Malavali temp = qla82xx_rd_32(ha, 1518a9083016SGiridhar Malavali mem_crb + MIU_TEST_AGT_RDDATA(k)); 1519a9083016SGiridhar Malavali word[i] |= ((uint64_t)temp << (32 * (k & 1))); 1520a9083016SGiridhar Malavali } 1521a9083016SGiridhar Malavali } 1522a9083016SGiridhar Malavali 1523a9083016SGiridhar Malavali if (j >= MAX_CTL_CHECK) 1524a9083016SGiridhar Malavali return -1; 1525a9083016SGiridhar Malavali 1526a9083016SGiridhar Malavali if ((off0[0] & 7) == 0) { 1527a9083016SGiridhar Malavali val = word[0]; 1528a9083016SGiridhar Malavali } else { 1529a9083016SGiridhar Malavali val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) | 1530a9083016SGiridhar Malavali ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8)); 1531a9083016SGiridhar Malavali } 1532a9083016SGiridhar Malavali 1533a9083016SGiridhar Malavali switch (size) { 1534a9083016SGiridhar Malavali case 1: 1535a9083016SGiridhar Malavali *(uint8_t *)data = val; 1536a9083016SGiridhar Malavali break; 1537a9083016SGiridhar Malavali case 2: 1538a9083016SGiridhar Malavali *(uint16_t *)data = val; 1539a9083016SGiridhar Malavali break; 1540a9083016SGiridhar Malavali case 4: 1541a9083016SGiridhar Malavali *(uint32_t *)data = val; 1542a9083016SGiridhar Malavali break; 1543a9083016SGiridhar Malavali case 8: 1544a9083016SGiridhar Malavali *(uint64_t *)data = val; 1545a9083016SGiridhar Malavali break; 1546a9083016SGiridhar Malavali } 1547a9083016SGiridhar Malavali return 0; 1548a9083016SGiridhar Malavali } 1549a9083016SGiridhar Malavali 1550a9083016SGiridhar Malavali 15519c2b2975SHarish Zunjarrao static struct qla82xx_uri_table_desc * 15529c2b2975SHarish Zunjarrao qla82xx_get_table_desc(const u8 *unirom, int section) 15539c2b2975SHarish Zunjarrao { 15549c2b2975SHarish Zunjarrao uint32_t i; 15559c2b2975SHarish Zunjarrao struct qla82xx_uri_table_desc *directory = 15569c2b2975SHarish Zunjarrao (struct qla82xx_uri_table_desc *)&unirom[0]; 15579c2b2975SHarish Zunjarrao __le32 offset; 15589c2b2975SHarish Zunjarrao __le32 tab_type; 15599c2b2975SHarish Zunjarrao __le32 entries = cpu_to_le32(directory->num_entries); 15609c2b2975SHarish Zunjarrao 15619c2b2975SHarish Zunjarrao for (i = 0; i < entries; i++) { 15629c2b2975SHarish Zunjarrao offset = cpu_to_le32(directory->findex) + 15639c2b2975SHarish Zunjarrao (i * cpu_to_le32(directory->entry_size)); 15649c2b2975SHarish Zunjarrao tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8)); 15659c2b2975SHarish Zunjarrao 15669c2b2975SHarish Zunjarrao if (tab_type == section) 15679c2b2975SHarish Zunjarrao return (struct qla82xx_uri_table_desc *)&unirom[offset]; 15689c2b2975SHarish Zunjarrao } 15699c2b2975SHarish Zunjarrao 15709c2b2975SHarish Zunjarrao return NULL; 15719c2b2975SHarish Zunjarrao } 15729c2b2975SHarish Zunjarrao 15739c2b2975SHarish Zunjarrao static struct qla82xx_uri_data_desc * 15749c2b2975SHarish Zunjarrao qla82xx_get_data_desc(struct qla_hw_data *ha, 15759c2b2975SHarish Zunjarrao u32 section, u32 idx_offset) 15769c2b2975SHarish Zunjarrao { 15779c2b2975SHarish Zunjarrao const u8 *unirom = ha->hablob->fw->data; 15789c2b2975SHarish Zunjarrao int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset)); 15799c2b2975SHarish Zunjarrao struct qla82xx_uri_table_desc *tab_desc = NULL; 15809c2b2975SHarish Zunjarrao __le32 offset; 15819c2b2975SHarish Zunjarrao 15829c2b2975SHarish Zunjarrao tab_desc = qla82xx_get_table_desc(unirom, section); 15839c2b2975SHarish Zunjarrao if (!tab_desc) 15849c2b2975SHarish Zunjarrao return NULL; 15859c2b2975SHarish Zunjarrao 15869c2b2975SHarish Zunjarrao offset = cpu_to_le32(tab_desc->findex) + 15879c2b2975SHarish Zunjarrao (cpu_to_le32(tab_desc->entry_size) * idx); 15889c2b2975SHarish Zunjarrao 15899c2b2975SHarish Zunjarrao return (struct qla82xx_uri_data_desc *)&unirom[offset]; 15909c2b2975SHarish Zunjarrao } 15919c2b2975SHarish Zunjarrao 15929c2b2975SHarish Zunjarrao static u8 * 15939c2b2975SHarish Zunjarrao qla82xx_get_bootld_offset(struct qla_hw_data *ha) 15949c2b2975SHarish Zunjarrao { 15959c2b2975SHarish Zunjarrao u32 offset = BOOTLD_START; 15969c2b2975SHarish Zunjarrao struct qla82xx_uri_data_desc *uri_desc = NULL; 15979c2b2975SHarish Zunjarrao 15989c2b2975SHarish Zunjarrao if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 15999c2b2975SHarish Zunjarrao uri_desc = qla82xx_get_data_desc(ha, 16009c2b2975SHarish Zunjarrao QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF); 16019c2b2975SHarish Zunjarrao if (uri_desc) 16029c2b2975SHarish Zunjarrao offset = cpu_to_le32(uri_desc->findex); 16039c2b2975SHarish Zunjarrao } 16049c2b2975SHarish Zunjarrao 16059c2b2975SHarish Zunjarrao return (u8 *)&ha->hablob->fw->data[offset]; 16069c2b2975SHarish Zunjarrao } 16079c2b2975SHarish Zunjarrao 16089c2b2975SHarish Zunjarrao static __le32 16099c2b2975SHarish Zunjarrao qla82xx_get_fw_size(struct qla_hw_data *ha) 16109c2b2975SHarish Zunjarrao { 16119c2b2975SHarish Zunjarrao struct qla82xx_uri_data_desc *uri_desc = NULL; 16129c2b2975SHarish Zunjarrao 16139c2b2975SHarish Zunjarrao if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 16149c2b2975SHarish Zunjarrao uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 16159c2b2975SHarish Zunjarrao QLA82XX_URI_FIRMWARE_IDX_OFF); 16169c2b2975SHarish Zunjarrao if (uri_desc) 16179c2b2975SHarish Zunjarrao return cpu_to_le32(uri_desc->size); 16189c2b2975SHarish Zunjarrao } 16199c2b2975SHarish Zunjarrao 16209c2b2975SHarish Zunjarrao return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]); 16219c2b2975SHarish Zunjarrao } 16229c2b2975SHarish Zunjarrao 16239c2b2975SHarish Zunjarrao static u8 * 16249c2b2975SHarish Zunjarrao qla82xx_get_fw_offs(struct qla_hw_data *ha) 16259c2b2975SHarish Zunjarrao { 16269c2b2975SHarish Zunjarrao u32 offset = IMAGE_START; 16279c2b2975SHarish Zunjarrao struct qla82xx_uri_data_desc *uri_desc = NULL; 16289c2b2975SHarish Zunjarrao 16299c2b2975SHarish Zunjarrao if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 16309c2b2975SHarish Zunjarrao uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 16319c2b2975SHarish Zunjarrao QLA82XX_URI_FIRMWARE_IDX_OFF); 16329c2b2975SHarish Zunjarrao if (uri_desc) 16339c2b2975SHarish Zunjarrao offset = cpu_to_le32(uri_desc->findex); 16349c2b2975SHarish Zunjarrao } 16359c2b2975SHarish Zunjarrao 16369c2b2975SHarish Zunjarrao return (u8 *)&ha->hablob->fw->data[offset]; 16379c2b2975SHarish Zunjarrao } 16389c2b2975SHarish Zunjarrao 1639a9083016SGiridhar Malavali /* PCI related functions */ 1640a9083016SGiridhar Malavali int qla82xx_pci_region_offset(struct pci_dev *pdev, int region) 1641a9083016SGiridhar Malavali { 1642a9083016SGiridhar Malavali unsigned long val = 0; 1643a9083016SGiridhar Malavali u32 control; 1644a9083016SGiridhar Malavali 1645a9083016SGiridhar Malavali switch (region) { 1646a9083016SGiridhar Malavali case 0: 1647a9083016SGiridhar Malavali val = 0; 1648a9083016SGiridhar Malavali break; 1649a9083016SGiridhar Malavali case 1: 1650a9083016SGiridhar Malavali pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control); 1651a9083016SGiridhar Malavali val = control + QLA82XX_MSIX_TBL_SPACE; 1652a9083016SGiridhar Malavali break; 1653a9083016SGiridhar Malavali } 1654a9083016SGiridhar Malavali return val; 1655a9083016SGiridhar Malavali } 1656a9083016SGiridhar Malavali 1657a9083016SGiridhar Malavali 1658a9083016SGiridhar Malavali int 1659a9083016SGiridhar Malavali qla82xx_iospace_config(struct qla_hw_data *ha) 1660a9083016SGiridhar Malavali { 1661a9083016SGiridhar Malavali uint32_t len = 0; 1662a9083016SGiridhar Malavali 1663a9083016SGiridhar Malavali if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) { 16647c3df132SSaurav Kashyap ql_log_pci(ql_log_fatal, ha->pdev, 0x000c, 16657c3df132SSaurav Kashyap "Failed to reserver selected regions.\n"); 1666a9083016SGiridhar Malavali goto iospace_error_exit; 1667a9083016SGiridhar Malavali } 1668a9083016SGiridhar Malavali 1669a9083016SGiridhar Malavali /* Use MMIO operations for all accesses. */ 1670a9083016SGiridhar Malavali if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) { 16717c3df132SSaurav Kashyap ql_log_pci(ql_log_fatal, ha->pdev, 0x000d, 16727c3df132SSaurav Kashyap "Region #0 not an MMIO resource, aborting.\n"); 1673a9083016SGiridhar Malavali goto iospace_error_exit; 1674a9083016SGiridhar Malavali } 1675a9083016SGiridhar Malavali 1676a9083016SGiridhar Malavali len = pci_resource_len(ha->pdev, 0); 16778dfa4b5aSBart Van Assche ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len); 1678a9083016SGiridhar Malavali if (!ha->nx_pcibase) { 16797c3df132SSaurav Kashyap ql_log_pci(ql_log_fatal, ha->pdev, 0x000e, 16807c3df132SSaurav Kashyap "Cannot remap pcibase MMIO, aborting.\n"); 1681a9083016SGiridhar Malavali goto iospace_error_exit; 1682a9083016SGiridhar Malavali } 1683a9083016SGiridhar Malavali 1684a9083016SGiridhar Malavali /* Mapping of IO base pointer */ 16857ec0effdSAtul Deshmukh if (IS_QLA8044(ha)) { 16868dfa4b5aSBart Van Assche ha->iobase = ha->nx_pcibase; 16877ec0effdSAtul Deshmukh } else if (IS_QLA82XX(ha)) { 16888dfa4b5aSBart Van Assche ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11); 16897ec0effdSAtul Deshmukh } 1690a9083016SGiridhar Malavali 1691a9083016SGiridhar Malavali if (!ql2xdbwr) { 16928dfa4b5aSBart Van Assche ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) + 1693a9083016SGiridhar Malavali (ha->pdev->devfn << 12)), 4); 1694a9083016SGiridhar Malavali if (!ha->nxdb_wr_ptr) { 16957c3df132SSaurav Kashyap ql_log_pci(ql_log_fatal, ha->pdev, 0x000f, 16967c3df132SSaurav Kashyap "Cannot remap MMIO, aborting.\n"); 1697a9083016SGiridhar Malavali goto iospace_error_exit; 1698a9083016SGiridhar Malavali } 1699a9083016SGiridhar Malavali 1700a9083016SGiridhar Malavali /* Mapping of IO base pointer, 1701a9083016SGiridhar Malavali * door bell read and write pointer 1702a9083016SGiridhar Malavali */ 17038dfa4b5aSBart Van Assche ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) + 1704a9083016SGiridhar Malavali (ha->pdev->devfn * 8); 1705a9083016SGiridhar Malavali } else { 17068dfa4b5aSBart Van Assche ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ? 1707a9083016SGiridhar Malavali QLA82XX_CAMRAM_DB1 : 1708a9083016SGiridhar Malavali QLA82XX_CAMRAM_DB2); 1709a9083016SGiridhar Malavali } 1710a9083016SGiridhar Malavali 1711a9083016SGiridhar Malavali ha->max_req_queues = ha->max_rsp_queues = 1; 1712a9083016SGiridhar Malavali ha->msix_count = ha->max_rsp_queues + 1; 17137c3df132SSaurav Kashyap ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006, 17147c3df132SSaurav Kashyap "nx_pci_base=%p iobase=%p " 17157c3df132SSaurav Kashyap "max_req_queues=%d msix_count=%d.\n", 17168dfa4b5aSBart Van Assche ha->nx_pcibase, ha->iobase, 17177c3df132SSaurav Kashyap ha->max_req_queues, ha->msix_count); 17187c3df132SSaurav Kashyap ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010, 17197c3df132SSaurav Kashyap "nx_pci_base=%p iobase=%p " 17207c3df132SSaurav Kashyap "max_req_queues=%d msix_count=%d.\n", 17218dfa4b5aSBart Van Assche ha->nx_pcibase, ha->iobase, 17227c3df132SSaurav Kashyap ha->max_req_queues, ha->msix_count); 1723a9083016SGiridhar Malavali return 0; 1724a9083016SGiridhar Malavali 1725a9083016SGiridhar Malavali iospace_error_exit: 1726a9083016SGiridhar Malavali return -ENOMEM; 1727a9083016SGiridhar Malavali } 1728a9083016SGiridhar Malavali 1729a9083016SGiridhar Malavali /* GS related functions */ 1730a9083016SGiridhar Malavali 1731a9083016SGiridhar Malavali /* Initialization related functions */ 1732a9083016SGiridhar Malavali 1733a9083016SGiridhar Malavali /** 1734a9083016SGiridhar Malavali * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers. 1735a9083016SGiridhar Malavali * @ha: HA context 1736a9083016SGiridhar Malavali * 1737a9083016SGiridhar Malavali * Returns 0 on success. 1738a9083016SGiridhar Malavali */ 1739a9083016SGiridhar Malavali int 1740a9083016SGiridhar Malavali qla82xx_pci_config(scsi_qla_host_t *vha) 1741a9083016SGiridhar Malavali { 1742a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 1743a9083016SGiridhar Malavali int ret; 1744a9083016SGiridhar Malavali 1745a9083016SGiridhar Malavali pci_set_master(ha->pdev); 1746a9083016SGiridhar Malavali ret = pci_set_mwi(ha->pdev); 1747a9083016SGiridhar Malavali ha->chip_revision = ha->pdev->revision; 17487c3df132SSaurav Kashyap ql_dbg(ql_dbg_init, vha, 0x0043, 174952c82823SBart Van Assche "Chip revision:%d; pci_set_mwi() returned %d.\n", 175052c82823SBart Van Assche ha->chip_revision, ret); 1751a9083016SGiridhar Malavali return 0; 1752a9083016SGiridhar Malavali } 1753a9083016SGiridhar Malavali 1754a9083016SGiridhar Malavali /** 1755a9083016SGiridhar Malavali * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers. 1756a9083016SGiridhar Malavali * @ha: HA context 1757a9083016SGiridhar Malavali * 1758a9083016SGiridhar Malavali * Returns 0 on success. 1759a9083016SGiridhar Malavali */ 1760a9083016SGiridhar Malavali void 1761a9083016SGiridhar Malavali qla82xx_reset_chip(scsi_qla_host_t *vha) 1762a9083016SGiridhar Malavali { 1763a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 1764a9083016SGiridhar Malavali ha->isp_ops->disable_intrs(ha); 1765a9083016SGiridhar Malavali } 1766a9083016SGiridhar Malavali 1767a9083016SGiridhar Malavali void qla82xx_config_rings(struct scsi_qla_host *vha) 1768a9083016SGiridhar Malavali { 1769a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 1770a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 1771a9083016SGiridhar Malavali struct init_cb_81xx *icb; 1772a9083016SGiridhar Malavali struct req_que *req = ha->req_q_map[0]; 1773a9083016SGiridhar Malavali struct rsp_que *rsp = ha->rsp_q_map[0]; 1774a9083016SGiridhar Malavali 1775a9083016SGiridhar Malavali /* Setup ring parameters in initialization control block. */ 1776a9083016SGiridhar Malavali icb = (struct init_cb_81xx *)ha->init_cb; 1777ad950360SBart Van Assche icb->request_q_outpointer = cpu_to_le16(0); 1778ad950360SBart Van Assche icb->response_q_inpointer = cpu_to_le16(0); 1779a9083016SGiridhar Malavali icb->request_q_length = cpu_to_le16(req->length); 1780a9083016SGiridhar Malavali icb->response_q_length = cpu_to_le16(rsp->length); 1781a9083016SGiridhar Malavali icb->request_q_address[0] = cpu_to_le32(LSD(req->dma)); 1782a9083016SGiridhar Malavali icb->request_q_address[1] = cpu_to_le32(MSD(req->dma)); 1783a9083016SGiridhar Malavali icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma)); 1784a9083016SGiridhar Malavali icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma)); 1785a9083016SGiridhar Malavali 17868dfa4b5aSBart Van Assche WRT_REG_DWORD(®->req_q_out[0], 0); 17878dfa4b5aSBart Van Assche WRT_REG_DWORD(®->rsp_q_in[0], 0); 17888dfa4b5aSBart Van Assche WRT_REG_DWORD(®->rsp_q_out[0], 0); 1789a9083016SGiridhar Malavali } 1790a9083016SGiridhar Malavali 179177e334d2SGiridhar Malavali static int 179277e334d2SGiridhar Malavali qla82xx_fw_load_from_blob(struct qla_hw_data *ha) 1793a9083016SGiridhar Malavali { 1794a9083016SGiridhar Malavali u64 *ptr64; 1795a9083016SGiridhar Malavali u32 i, flashaddr, size; 1796a9083016SGiridhar Malavali __le64 data; 1797a9083016SGiridhar Malavali 1798a9083016SGiridhar Malavali size = (IMAGE_START - BOOTLD_START) / 8; 1799a9083016SGiridhar Malavali 18009c2b2975SHarish Zunjarrao ptr64 = (u64 *)qla82xx_get_bootld_offset(ha); 1801a9083016SGiridhar Malavali flashaddr = BOOTLD_START; 1802a9083016SGiridhar Malavali 1803a9083016SGiridhar Malavali for (i = 0; i < size; i++) { 1804a9083016SGiridhar Malavali data = cpu_to_le64(ptr64[i]); 18059c2b2975SHarish Zunjarrao if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 18069c2b2975SHarish Zunjarrao return -EIO; 1807a9083016SGiridhar Malavali flashaddr += 8; 1808a9083016SGiridhar Malavali } 1809a9083016SGiridhar Malavali 1810a9083016SGiridhar Malavali flashaddr = FLASH_ADDR_START; 18119c2b2975SHarish Zunjarrao size = (__force u32)qla82xx_get_fw_size(ha) / 8; 18129c2b2975SHarish Zunjarrao ptr64 = (u64 *)qla82xx_get_fw_offs(ha); 1813a9083016SGiridhar Malavali 1814a9083016SGiridhar Malavali for (i = 0; i < size; i++) { 1815a9083016SGiridhar Malavali data = cpu_to_le64(ptr64[i]); 1816a9083016SGiridhar Malavali 1817a9083016SGiridhar Malavali if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 1818a9083016SGiridhar Malavali return -EIO; 1819a9083016SGiridhar Malavali flashaddr += 8; 1820a9083016SGiridhar Malavali } 18219c2b2975SHarish Zunjarrao udelay(100); 1822a9083016SGiridhar Malavali 1823a9083016SGiridhar Malavali /* Write a magic value to CAMRAM register 1824a9083016SGiridhar Malavali * at a specified offset to indicate 1825a9083016SGiridhar Malavali * that all data is written and 1826a9083016SGiridhar Malavali * ready for firmware to initialize. 1827a9083016SGiridhar Malavali */ 18289c2b2975SHarish Zunjarrao qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC); 1829a9083016SGiridhar Malavali 18309c2b2975SHarish Zunjarrao read_lock(&ha->hw_lock); 1831a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 1832a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 18339c2b2975SHarish Zunjarrao read_unlock(&ha->hw_lock); 18349c2b2975SHarish Zunjarrao return 0; 18359c2b2975SHarish Zunjarrao } 18369c2b2975SHarish Zunjarrao 18379c2b2975SHarish Zunjarrao static int 18389c2b2975SHarish Zunjarrao qla82xx_set_product_offset(struct qla_hw_data *ha) 18399c2b2975SHarish Zunjarrao { 18409c2b2975SHarish Zunjarrao struct qla82xx_uri_table_desc *ptab_desc = NULL; 18419c2b2975SHarish Zunjarrao const uint8_t *unirom = ha->hablob->fw->data; 18429c2b2975SHarish Zunjarrao uint32_t i; 18439c2b2975SHarish Zunjarrao __le32 entries; 18449c2b2975SHarish Zunjarrao __le32 flags, file_chiprev, offset; 18459c2b2975SHarish Zunjarrao uint8_t chiprev = ha->chip_revision; 18469c2b2975SHarish Zunjarrao /* Hardcoding mn_present flag for P3P */ 18479c2b2975SHarish Zunjarrao int mn_present = 0; 18489c2b2975SHarish Zunjarrao uint32_t flagbit; 18499c2b2975SHarish Zunjarrao 18509c2b2975SHarish Zunjarrao ptab_desc = qla82xx_get_table_desc(unirom, 18519c2b2975SHarish Zunjarrao QLA82XX_URI_DIR_SECT_PRODUCT_TBL); 18529c2b2975SHarish Zunjarrao if (!ptab_desc) 18539c2b2975SHarish Zunjarrao return -1; 18549c2b2975SHarish Zunjarrao 18559c2b2975SHarish Zunjarrao entries = cpu_to_le32(ptab_desc->num_entries); 18569c2b2975SHarish Zunjarrao 18579c2b2975SHarish Zunjarrao for (i = 0; i < entries; i++) { 18589c2b2975SHarish Zunjarrao offset = cpu_to_le32(ptab_desc->findex) + 18599c2b2975SHarish Zunjarrao (i * cpu_to_le32(ptab_desc->entry_size)); 18609c2b2975SHarish Zunjarrao flags = cpu_to_le32(*((int *)&unirom[offset] + 18619c2b2975SHarish Zunjarrao QLA82XX_URI_FLAGS_OFF)); 18629c2b2975SHarish Zunjarrao file_chiprev = cpu_to_le32(*((int *)&unirom[offset] + 18639c2b2975SHarish Zunjarrao QLA82XX_URI_CHIP_REV_OFF)); 18649c2b2975SHarish Zunjarrao 18659c2b2975SHarish Zunjarrao flagbit = mn_present ? 1 : 2; 18669c2b2975SHarish Zunjarrao 18679c2b2975SHarish Zunjarrao if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) { 18689c2b2975SHarish Zunjarrao ha->file_prd_off = offset; 18699c2b2975SHarish Zunjarrao return 0; 18709c2b2975SHarish Zunjarrao } 18719c2b2975SHarish Zunjarrao } 18729c2b2975SHarish Zunjarrao return -1; 18739c2b2975SHarish Zunjarrao } 18749c2b2975SHarish Zunjarrao 1875fa492630SSaurav Kashyap static int 18769c2b2975SHarish Zunjarrao qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type) 18779c2b2975SHarish Zunjarrao { 18789c2b2975SHarish Zunjarrao __le32 val; 18799c2b2975SHarish Zunjarrao uint32_t min_size; 18809c2b2975SHarish Zunjarrao struct qla_hw_data *ha = vha->hw; 18819c2b2975SHarish Zunjarrao const struct firmware *fw = ha->hablob->fw; 18829c2b2975SHarish Zunjarrao 18839c2b2975SHarish Zunjarrao ha->fw_type = fw_type; 18849c2b2975SHarish Zunjarrao 18859c2b2975SHarish Zunjarrao if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 18869c2b2975SHarish Zunjarrao if (qla82xx_set_product_offset(ha)) 18879c2b2975SHarish Zunjarrao return -EINVAL; 18889c2b2975SHarish Zunjarrao 18899c2b2975SHarish Zunjarrao min_size = QLA82XX_URI_FW_MIN_SIZE; 18909c2b2975SHarish Zunjarrao } else { 18919c2b2975SHarish Zunjarrao val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]); 18929c2b2975SHarish Zunjarrao if ((__force u32)val != QLA82XX_BDINFO_MAGIC) 18939c2b2975SHarish Zunjarrao return -EINVAL; 18949c2b2975SHarish Zunjarrao 18959c2b2975SHarish Zunjarrao min_size = QLA82XX_FW_MIN_SIZE; 18969c2b2975SHarish Zunjarrao } 18979c2b2975SHarish Zunjarrao 18989c2b2975SHarish Zunjarrao if (fw->size < min_size) 18999c2b2975SHarish Zunjarrao return -EINVAL; 1900a9083016SGiridhar Malavali return 0; 1901a9083016SGiridhar Malavali } 1902a9083016SGiridhar Malavali 190377e334d2SGiridhar Malavali static int 190477e334d2SGiridhar Malavali qla82xx_check_cmdpeg_state(struct qla_hw_data *ha) 1905a9083016SGiridhar Malavali { 1906a9083016SGiridhar Malavali u32 val = 0; 1907a9083016SGiridhar Malavali int retries = 60; 19087c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1909a9083016SGiridhar Malavali 1910a9083016SGiridhar Malavali do { 1911a9083016SGiridhar Malavali read_lock(&ha->hw_lock); 1912a9083016SGiridhar Malavali val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE); 1913a9083016SGiridhar Malavali read_unlock(&ha->hw_lock); 1914a9083016SGiridhar Malavali 1915a9083016SGiridhar Malavali switch (val) { 1916a9083016SGiridhar Malavali case PHAN_INITIALIZE_COMPLETE: 1917a9083016SGiridhar Malavali case PHAN_INITIALIZE_ACK: 1918a9083016SGiridhar Malavali return QLA_SUCCESS; 1919a9083016SGiridhar Malavali case PHAN_INITIALIZE_FAILED: 1920a9083016SGiridhar Malavali break; 1921a9083016SGiridhar Malavali default: 1922a9083016SGiridhar Malavali break; 1923a9083016SGiridhar Malavali } 19247c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00a8, 19257c3df132SSaurav Kashyap "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n", 1926a9083016SGiridhar Malavali val, retries); 1927a9083016SGiridhar Malavali 1928a9083016SGiridhar Malavali msleep(500); 1929a9083016SGiridhar Malavali 1930a9083016SGiridhar Malavali } while (--retries); 1931a9083016SGiridhar Malavali 19327c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00a9, 1933a9083016SGiridhar Malavali "Cmd Peg initialization failed: 0x%x.\n", val); 1934a9083016SGiridhar Malavali 1935a9083016SGiridhar Malavali val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE); 1936a9083016SGiridhar Malavali read_lock(&ha->hw_lock); 1937a9083016SGiridhar Malavali qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED); 1938a9083016SGiridhar Malavali read_unlock(&ha->hw_lock); 1939a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 1940a9083016SGiridhar Malavali } 1941a9083016SGiridhar Malavali 194277e334d2SGiridhar Malavali static int 194377e334d2SGiridhar Malavali qla82xx_check_rcvpeg_state(struct qla_hw_data *ha) 1944a9083016SGiridhar Malavali { 1945a9083016SGiridhar Malavali u32 val = 0; 1946a9083016SGiridhar Malavali int retries = 60; 19477c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 1948a9083016SGiridhar Malavali 1949a9083016SGiridhar Malavali do { 1950a9083016SGiridhar Malavali read_lock(&ha->hw_lock); 1951a9083016SGiridhar Malavali val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE); 1952a9083016SGiridhar Malavali read_unlock(&ha->hw_lock); 1953a9083016SGiridhar Malavali 1954a9083016SGiridhar Malavali switch (val) { 1955a9083016SGiridhar Malavali case PHAN_INITIALIZE_COMPLETE: 1956a9083016SGiridhar Malavali case PHAN_INITIALIZE_ACK: 1957a9083016SGiridhar Malavali return QLA_SUCCESS; 1958a9083016SGiridhar Malavali case PHAN_INITIALIZE_FAILED: 1959a9083016SGiridhar Malavali break; 1960a9083016SGiridhar Malavali default: 1961a9083016SGiridhar Malavali break; 1962a9083016SGiridhar Malavali } 19637c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00ab, 19647c3df132SSaurav Kashyap "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n", 1965a9083016SGiridhar Malavali val, retries); 1966a9083016SGiridhar Malavali 1967a9083016SGiridhar Malavali msleep(500); 1968a9083016SGiridhar Malavali 1969a9083016SGiridhar Malavali } while (--retries); 1970a9083016SGiridhar Malavali 19717c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00ac, 19727c3df132SSaurav Kashyap "Rcv Peg initializatin failed: 0x%x.\n", val); 1973a9083016SGiridhar Malavali read_lock(&ha->hw_lock); 1974a9083016SGiridhar Malavali qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED); 1975a9083016SGiridhar Malavali read_unlock(&ha->hw_lock); 1976a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 1977a9083016SGiridhar Malavali } 1978a9083016SGiridhar Malavali 1979a9083016SGiridhar Malavali /* ISR related functions */ 1980a9083016SGiridhar Malavali static struct qla82xx_legacy_intr_set legacy_intr[] = \ 1981a9083016SGiridhar Malavali QLA82XX_LEGACY_INTR_CONFIG; 1982a9083016SGiridhar Malavali 1983a9083016SGiridhar Malavali /* 1984a9083016SGiridhar Malavali * qla82xx_mbx_completion() - Process mailbox command completions. 1985a9083016SGiridhar Malavali * @ha: SCSI driver HA context 1986a9083016SGiridhar Malavali * @mb0: Mailbox0 register 1987a9083016SGiridhar Malavali */ 19887ec0effdSAtul Deshmukh void 1989a9083016SGiridhar Malavali qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0) 1990a9083016SGiridhar Malavali { 1991a9083016SGiridhar Malavali uint16_t cnt; 1992a9083016SGiridhar Malavali uint16_t __iomem *wptr; 1993a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 1994a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 1995a9083016SGiridhar Malavali wptr = (uint16_t __iomem *)®->mailbox_out[1]; 1996a9083016SGiridhar Malavali 1997a9083016SGiridhar Malavali /* Load return mailbox registers. */ 1998a9083016SGiridhar Malavali ha->flags.mbox_int = 1; 1999a9083016SGiridhar Malavali ha->mailbox_out[0] = mb0; 2000a9083016SGiridhar Malavali 2001a9083016SGiridhar Malavali for (cnt = 1; cnt < ha->mbx_count; cnt++) { 2002a9083016SGiridhar Malavali ha->mailbox_out[cnt] = RD_REG_WORD(wptr); 2003a9083016SGiridhar Malavali wptr++; 2004a9083016SGiridhar Malavali } 2005a9083016SGiridhar Malavali 2006cfb0919cSChad Dupuis if (!ha->mcp) 20077c3df132SSaurav Kashyap ql_dbg(ql_dbg_async, vha, 0x5053, 20087c3df132SSaurav Kashyap "MBX pointer ERROR.\n"); 2009a9083016SGiridhar Malavali } 2010a9083016SGiridhar Malavali 2011a9083016SGiridhar Malavali /* 2012a9083016SGiridhar Malavali * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx. 2013a9083016SGiridhar Malavali * @irq: 2014a9083016SGiridhar Malavali * @dev_id: SCSI driver HA context 2015a9083016SGiridhar Malavali * @regs: 2016a9083016SGiridhar Malavali * 2017a9083016SGiridhar Malavali * Called by system whenever the host adapter generates an interrupt. 2018a9083016SGiridhar Malavali * 2019a9083016SGiridhar Malavali * Returns handled flag. 2020a9083016SGiridhar Malavali */ 2021a9083016SGiridhar Malavali irqreturn_t 2022a9083016SGiridhar Malavali qla82xx_intr_handler(int irq, void *dev_id) 2023a9083016SGiridhar Malavali { 2024a9083016SGiridhar Malavali scsi_qla_host_t *vha; 2025a9083016SGiridhar Malavali struct qla_hw_data *ha; 2026a9083016SGiridhar Malavali struct rsp_que *rsp; 2027a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg; 2028a9083016SGiridhar Malavali int status = 0, status1 = 0; 2029a9083016SGiridhar Malavali unsigned long flags; 2030a9083016SGiridhar Malavali unsigned long iter; 20317c3df132SSaurav Kashyap uint32_t stat = 0; 2032a9083016SGiridhar Malavali uint16_t mb[4]; 2033a9083016SGiridhar Malavali 2034a9083016SGiridhar Malavali rsp = (struct rsp_que *) dev_id; 2035a9083016SGiridhar Malavali if (!rsp) { 2036b6d0d9d5SGiridhar Malavali ql_log(ql_log_info, NULL, 0xb053, 20373256b435SChad Dupuis "%s: NULL response queue pointer.\n", __func__); 2038a9083016SGiridhar Malavali return IRQ_NONE; 2039a9083016SGiridhar Malavali } 2040a9083016SGiridhar Malavali ha = rsp->hw; 2041a9083016SGiridhar Malavali 2042a9083016SGiridhar Malavali if (!ha->flags.msi_enabled) { 2043a9083016SGiridhar Malavali status = qla82xx_rd_32(ha, ISR_INT_VECTOR); 2044a9083016SGiridhar Malavali if (!(status & ha->nx_legacy_intr.int_vec_bit)) 2045a9083016SGiridhar Malavali return IRQ_NONE; 2046a9083016SGiridhar Malavali 2047a9083016SGiridhar Malavali status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG); 2048a9083016SGiridhar Malavali if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1)) 2049a9083016SGiridhar Malavali return IRQ_NONE; 2050a9083016SGiridhar Malavali } 2051a9083016SGiridhar Malavali 2052a9083016SGiridhar Malavali /* clear the interrupt */ 2053a9083016SGiridhar Malavali qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff); 2054a9083016SGiridhar Malavali 2055a9083016SGiridhar Malavali /* read twice to ensure write is flushed */ 2056a9083016SGiridhar Malavali qla82xx_rd_32(ha, ISR_INT_VECTOR); 2057a9083016SGiridhar Malavali qla82xx_rd_32(ha, ISR_INT_VECTOR); 2058a9083016SGiridhar Malavali 2059a9083016SGiridhar Malavali reg = &ha->iobase->isp82; 2060a9083016SGiridhar Malavali 2061a9083016SGiridhar Malavali spin_lock_irqsave(&ha->hardware_lock, flags); 2062a9083016SGiridhar Malavali vha = pci_get_drvdata(ha->pdev); 2063a9083016SGiridhar Malavali for (iter = 1; iter--; ) { 2064a9083016SGiridhar Malavali 2065a9083016SGiridhar Malavali if (RD_REG_DWORD(®->host_int)) { 2066a9083016SGiridhar Malavali stat = RD_REG_DWORD(®->host_status); 2067a9083016SGiridhar Malavali 2068a9083016SGiridhar Malavali switch (stat & 0xff) { 2069a9083016SGiridhar Malavali case 0x1: 2070a9083016SGiridhar Malavali case 0x2: 2071a9083016SGiridhar Malavali case 0x10: 2072a9083016SGiridhar Malavali case 0x11: 2073a9083016SGiridhar Malavali qla82xx_mbx_completion(vha, MSW(stat)); 2074a9083016SGiridhar Malavali status |= MBX_INTERRUPT; 2075a9083016SGiridhar Malavali break; 2076a9083016SGiridhar Malavali case 0x12: 2077a9083016SGiridhar Malavali mb[0] = MSW(stat); 2078a9083016SGiridhar Malavali mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2079a9083016SGiridhar Malavali mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2080a9083016SGiridhar Malavali mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2081a9083016SGiridhar Malavali qla2x00_async_event(vha, rsp, mb); 2082a9083016SGiridhar Malavali break; 2083a9083016SGiridhar Malavali case 0x13: 2084a9083016SGiridhar Malavali qla24xx_process_response_queue(vha, rsp); 2085a9083016SGiridhar Malavali break; 2086a9083016SGiridhar Malavali default: 20877c3df132SSaurav Kashyap ql_dbg(ql_dbg_async, vha, 0x5054, 2088a9083016SGiridhar Malavali "Unrecognized interrupt type (%d).\n", 20897c3df132SSaurav Kashyap stat & 0xff); 2090a9083016SGiridhar Malavali break; 2091a9083016SGiridhar Malavali } 2092a9083016SGiridhar Malavali } 2093a9083016SGiridhar Malavali WRT_REG_DWORD(®->host_int, 0); 2094a9083016SGiridhar Malavali } 2095a9083016SGiridhar Malavali 209636439832Sgurinder.shergill@hp.com qla2x00_handle_mbx_completion(ha, status); 209736439832Sgurinder.shergill@hp.com spin_unlock_irqrestore(&ha->hardware_lock, flags); 209836439832Sgurinder.shergill@hp.com 209936439832Sgurinder.shergill@hp.com if (!ha->flags.msi_enabled) 210036439832Sgurinder.shergill@hp.com qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 210136439832Sgurinder.shergill@hp.com 2102a9083016SGiridhar Malavali return IRQ_HANDLED; 2103a9083016SGiridhar Malavali } 2104a9083016SGiridhar Malavali 2105a9083016SGiridhar Malavali irqreturn_t 2106a9083016SGiridhar Malavali qla82xx_msix_default(int irq, void *dev_id) 2107a9083016SGiridhar Malavali { 2108a9083016SGiridhar Malavali scsi_qla_host_t *vha; 2109a9083016SGiridhar Malavali struct qla_hw_data *ha; 2110a9083016SGiridhar Malavali struct rsp_que *rsp; 2111a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg; 2112a9083016SGiridhar Malavali int status = 0; 2113a9083016SGiridhar Malavali unsigned long flags; 21147c3df132SSaurav Kashyap uint32_t stat = 0; 2115f3ddac19SChad Dupuis uint32_t host_int = 0; 2116a9083016SGiridhar Malavali uint16_t mb[4]; 2117a9083016SGiridhar Malavali 2118a9083016SGiridhar Malavali rsp = (struct rsp_que *) dev_id; 2119a9083016SGiridhar Malavali if (!rsp) { 2120a9083016SGiridhar Malavali printk(KERN_INFO 21217c3df132SSaurav Kashyap "%s(): NULL response queue pointer.\n", __func__); 2122a9083016SGiridhar Malavali return IRQ_NONE; 2123a9083016SGiridhar Malavali } 2124a9083016SGiridhar Malavali ha = rsp->hw; 2125a9083016SGiridhar Malavali 2126a9083016SGiridhar Malavali reg = &ha->iobase->isp82; 2127a9083016SGiridhar Malavali 2128a9083016SGiridhar Malavali spin_lock_irqsave(&ha->hardware_lock, flags); 2129a9083016SGiridhar Malavali vha = pci_get_drvdata(ha->pdev); 2130a9083016SGiridhar Malavali do { 2131f3ddac19SChad Dupuis host_int = RD_REG_DWORD(®->host_int); 2132c821e0d5SJoe Lawrence if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2133f3ddac19SChad Dupuis break; 2134f3ddac19SChad Dupuis if (host_int) { 2135a9083016SGiridhar Malavali stat = RD_REG_DWORD(®->host_status); 2136a9083016SGiridhar Malavali 2137a9083016SGiridhar Malavali switch (stat & 0xff) { 2138a9083016SGiridhar Malavali case 0x1: 2139a9083016SGiridhar Malavali case 0x2: 2140a9083016SGiridhar Malavali case 0x10: 2141a9083016SGiridhar Malavali case 0x11: 2142a9083016SGiridhar Malavali qla82xx_mbx_completion(vha, MSW(stat)); 2143a9083016SGiridhar Malavali status |= MBX_INTERRUPT; 2144a9083016SGiridhar Malavali break; 2145a9083016SGiridhar Malavali case 0x12: 2146a9083016SGiridhar Malavali mb[0] = MSW(stat); 2147a9083016SGiridhar Malavali mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2148a9083016SGiridhar Malavali mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2149a9083016SGiridhar Malavali mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2150a9083016SGiridhar Malavali qla2x00_async_event(vha, rsp, mb); 2151a9083016SGiridhar Malavali break; 2152a9083016SGiridhar Malavali case 0x13: 2153a9083016SGiridhar Malavali qla24xx_process_response_queue(vha, rsp); 2154a9083016SGiridhar Malavali break; 2155a9083016SGiridhar Malavali default: 21567c3df132SSaurav Kashyap ql_dbg(ql_dbg_async, vha, 0x5041, 2157a9083016SGiridhar Malavali "Unrecognized interrupt type (%d).\n", 21587c3df132SSaurav Kashyap stat & 0xff); 2159a9083016SGiridhar Malavali break; 2160a9083016SGiridhar Malavali } 2161a9083016SGiridhar Malavali } 2162a9083016SGiridhar Malavali WRT_REG_DWORD(®->host_int, 0); 2163a9083016SGiridhar Malavali } while (0); 2164a9083016SGiridhar Malavali 216536439832Sgurinder.shergill@hp.com qla2x00_handle_mbx_completion(ha, status); 216636439832Sgurinder.shergill@hp.com spin_unlock_irqrestore(&ha->hardware_lock, flags); 216736439832Sgurinder.shergill@hp.com 2168a9083016SGiridhar Malavali return IRQ_HANDLED; 2169a9083016SGiridhar Malavali } 2170a9083016SGiridhar Malavali 2171a9083016SGiridhar Malavali irqreturn_t 2172a9083016SGiridhar Malavali qla82xx_msix_rsp_q(int irq, void *dev_id) 2173a9083016SGiridhar Malavali { 2174a9083016SGiridhar Malavali scsi_qla_host_t *vha; 2175a9083016SGiridhar Malavali struct qla_hw_data *ha; 2176a9083016SGiridhar Malavali struct rsp_que *rsp; 2177a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg; 21783553d343SSaurav Kashyap unsigned long flags; 2179f3ddac19SChad Dupuis uint32_t host_int = 0; 2180a9083016SGiridhar Malavali 2181a9083016SGiridhar Malavali rsp = (struct rsp_que *) dev_id; 2182a9083016SGiridhar Malavali if (!rsp) { 2183a9083016SGiridhar Malavali printk(KERN_INFO 21847c3df132SSaurav Kashyap "%s(): NULL response queue pointer.\n", __func__); 2185a9083016SGiridhar Malavali return IRQ_NONE; 2186a9083016SGiridhar Malavali } 2187a9083016SGiridhar Malavali 2188a9083016SGiridhar Malavali ha = rsp->hw; 2189a9083016SGiridhar Malavali reg = &ha->iobase->isp82; 21903553d343SSaurav Kashyap spin_lock_irqsave(&ha->hardware_lock, flags); 2191a9083016SGiridhar Malavali vha = pci_get_drvdata(ha->pdev); 2192f3ddac19SChad Dupuis host_int = RD_REG_DWORD(®->host_int); 2193c821e0d5SJoe Lawrence if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2194f3ddac19SChad Dupuis goto out; 2195a9083016SGiridhar Malavali qla24xx_process_response_queue(vha, rsp); 2196a9083016SGiridhar Malavali WRT_REG_DWORD(®->host_int, 0); 2197f3ddac19SChad Dupuis out: 21983553d343SSaurav Kashyap spin_unlock_irqrestore(&ha->hardware_lock, flags); 2199a9083016SGiridhar Malavali return IRQ_HANDLED; 2200a9083016SGiridhar Malavali } 2201a9083016SGiridhar Malavali 2202a9083016SGiridhar Malavali void 2203a9083016SGiridhar Malavali qla82xx_poll(int irq, void *dev_id) 2204a9083016SGiridhar Malavali { 2205a9083016SGiridhar Malavali scsi_qla_host_t *vha; 2206a9083016SGiridhar Malavali struct qla_hw_data *ha; 2207a9083016SGiridhar Malavali struct rsp_que *rsp; 2208a9083016SGiridhar Malavali struct device_reg_82xx __iomem *reg; 2209a9083016SGiridhar Malavali int status = 0; 2210a9083016SGiridhar Malavali uint32_t stat; 2211f3ddac19SChad Dupuis uint32_t host_int = 0; 2212a9083016SGiridhar Malavali uint16_t mb[4]; 2213a9083016SGiridhar Malavali unsigned long flags; 2214a9083016SGiridhar Malavali 2215a9083016SGiridhar Malavali rsp = (struct rsp_que *) dev_id; 2216a9083016SGiridhar Malavali if (!rsp) { 2217a9083016SGiridhar Malavali printk(KERN_INFO 22187c3df132SSaurav Kashyap "%s(): NULL response queue pointer.\n", __func__); 2219a9083016SGiridhar Malavali return; 2220a9083016SGiridhar Malavali } 2221a9083016SGiridhar Malavali ha = rsp->hw; 2222a9083016SGiridhar Malavali 2223a9083016SGiridhar Malavali reg = &ha->iobase->isp82; 2224a9083016SGiridhar Malavali spin_lock_irqsave(&ha->hardware_lock, flags); 2225a9083016SGiridhar Malavali vha = pci_get_drvdata(ha->pdev); 2226a9083016SGiridhar Malavali 2227f3ddac19SChad Dupuis host_int = RD_REG_DWORD(®->host_int); 2228c821e0d5SJoe Lawrence if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 2229f3ddac19SChad Dupuis goto out; 2230f3ddac19SChad Dupuis if (host_int) { 2231a9083016SGiridhar Malavali stat = RD_REG_DWORD(®->host_status); 2232a9083016SGiridhar Malavali switch (stat & 0xff) { 2233a9083016SGiridhar Malavali case 0x1: 2234a9083016SGiridhar Malavali case 0x2: 2235a9083016SGiridhar Malavali case 0x10: 2236a9083016SGiridhar Malavali case 0x11: 2237a9083016SGiridhar Malavali qla82xx_mbx_completion(vha, MSW(stat)); 2238a9083016SGiridhar Malavali status |= MBX_INTERRUPT; 2239a9083016SGiridhar Malavali break; 2240a9083016SGiridhar Malavali case 0x12: 2241a9083016SGiridhar Malavali mb[0] = MSW(stat); 2242a9083016SGiridhar Malavali mb[1] = RD_REG_WORD(®->mailbox_out[1]); 2243a9083016SGiridhar Malavali mb[2] = RD_REG_WORD(®->mailbox_out[2]); 2244a9083016SGiridhar Malavali mb[3] = RD_REG_WORD(®->mailbox_out[3]); 2245a9083016SGiridhar Malavali qla2x00_async_event(vha, rsp, mb); 2246a9083016SGiridhar Malavali break; 2247a9083016SGiridhar Malavali case 0x13: 2248a9083016SGiridhar Malavali qla24xx_process_response_queue(vha, rsp); 2249a9083016SGiridhar Malavali break; 2250a9083016SGiridhar Malavali default: 22517c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb013, 22527c3df132SSaurav Kashyap "Unrecognized interrupt type (%d).\n", 22537c3df132SSaurav Kashyap stat * 0xff); 2254a9083016SGiridhar Malavali break; 2255a9083016SGiridhar Malavali } 2256a9083016SGiridhar Malavali WRT_REG_DWORD(®->host_int, 0); 225702a9ae6eSAtul Deshmukh } 2258f3ddac19SChad Dupuis out: 2259a9083016SGiridhar Malavali spin_unlock_irqrestore(&ha->hardware_lock, flags); 2260a9083016SGiridhar Malavali } 2261a9083016SGiridhar Malavali 2262a9083016SGiridhar Malavali void 2263a9083016SGiridhar Malavali qla82xx_enable_intrs(struct qla_hw_data *ha) 2264a9083016SGiridhar Malavali { 2265a9083016SGiridhar Malavali scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2266a9083016SGiridhar Malavali qla82xx_mbx_intr_enable(vha); 2267a9083016SGiridhar Malavali spin_lock_irq(&ha->hardware_lock); 22687ec0effdSAtul Deshmukh if (IS_QLA8044(ha)) 22697ec0effdSAtul Deshmukh qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0); 22707ec0effdSAtul Deshmukh else 2271a9083016SGiridhar Malavali qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 2272a9083016SGiridhar Malavali spin_unlock_irq(&ha->hardware_lock); 2273a9083016SGiridhar Malavali ha->interrupts_on = 1; 2274a9083016SGiridhar Malavali } 2275a9083016SGiridhar Malavali 2276a9083016SGiridhar Malavali void 2277a9083016SGiridhar Malavali qla82xx_disable_intrs(struct qla_hw_data *ha) 2278a9083016SGiridhar Malavali { 2279a9083016SGiridhar Malavali scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2280a9083016SGiridhar Malavali qla82xx_mbx_intr_disable(vha); 2281a9083016SGiridhar Malavali spin_lock_irq(&ha->hardware_lock); 22827ec0effdSAtul Deshmukh if (IS_QLA8044(ha)) 22837ec0effdSAtul Deshmukh qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1); 22847ec0effdSAtul Deshmukh else 2285a9083016SGiridhar Malavali qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400); 2286a9083016SGiridhar Malavali spin_unlock_irq(&ha->hardware_lock); 2287a9083016SGiridhar Malavali ha->interrupts_on = 0; 2288a9083016SGiridhar Malavali } 2289a9083016SGiridhar Malavali 2290a9083016SGiridhar Malavali void qla82xx_init_flags(struct qla_hw_data *ha) 2291a9083016SGiridhar Malavali { 2292a9083016SGiridhar Malavali struct qla82xx_legacy_intr_set *nx_legacy_intr; 2293a9083016SGiridhar Malavali 2294a9083016SGiridhar Malavali /* ISP 8021 initializations */ 2295a9083016SGiridhar Malavali rwlock_init(&ha->hw_lock); 2296a9083016SGiridhar Malavali ha->qdr_sn_window = -1; 2297a9083016SGiridhar Malavali ha->ddr_mn_window = -1; 2298a9083016SGiridhar Malavali ha->curr_window = 255; 2299a9083016SGiridhar Malavali ha->portnum = PCI_FUNC(ha->pdev->devfn); 2300a9083016SGiridhar Malavali nx_legacy_intr = &legacy_intr[ha->portnum]; 2301a9083016SGiridhar Malavali ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit; 2302a9083016SGiridhar Malavali ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg; 2303a9083016SGiridhar Malavali ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg; 2304a9083016SGiridhar Malavali ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg; 2305a9083016SGiridhar Malavali } 2306a9083016SGiridhar Malavali 23072374dd23SBart Van Assche static inline void 23080251ce8cSSaurav Kashyap qla82xx_set_idc_version(scsi_qla_host_t *vha) 23090251ce8cSSaurav Kashyap { 23100251ce8cSSaurav Kashyap int idc_ver; 23110251ce8cSSaurav Kashyap uint32_t drv_active; 23120251ce8cSSaurav Kashyap struct qla_hw_data *ha = vha->hw; 23130251ce8cSSaurav Kashyap 23140251ce8cSSaurav Kashyap drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 23150251ce8cSSaurav Kashyap if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) { 23160251ce8cSSaurav Kashyap qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, 23170251ce8cSSaurav Kashyap QLA82XX_IDC_VERSION); 23180251ce8cSSaurav Kashyap ql_log(ql_log_info, vha, 0xb082, 23190251ce8cSSaurav Kashyap "IDC version updated to %d\n", QLA82XX_IDC_VERSION); 23200251ce8cSSaurav Kashyap } else { 23210251ce8cSSaurav Kashyap idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION); 23220251ce8cSSaurav Kashyap if (idc_ver != QLA82XX_IDC_VERSION) 23230251ce8cSSaurav Kashyap ql_log(ql_log_info, vha, 0xb083, 23240251ce8cSSaurav Kashyap "qla2xxx driver IDC version %d is not compatible " 23250251ce8cSSaurav Kashyap "with IDC version %d of the other drivers\n", 23260251ce8cSSaurav Kashyap QLA82XX_IDC_VERSION, idc_ver); 23270251ce8cSSaurav Kashyap } 23280251ce8cSSaurav Kashyap } 23290251ce8cSSaurav Kashyap 23300251ce8cSSaurav Kashyap inline void 2331a9083016SGiridhar Malavali qla82xx_set_drv_active(scsi_qla_host_t *vha) 2332a9083016SGiridhar Malavali { 2333a9083016SGiridhar Malavali uint32_t drv_active; 2334a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2335a9083016SGiridhar Malavali 2336a9083016SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2337a9083016SGiridhar Malavali 2338a9083016SGiridhar Malavali /* If reset value is all FF's, initialize DRV_ACTIVE */ 2339a9083016SGiridhar Malavali if (drv_active == 0xffffffff) { 234077e334d2SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 234177e334d2SGiridhar Malavali QLA82XX_DRV_NOT_ACTIVE); 2342a9083016SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2343a9083016SGiridhar Malavali } 234477e334d2SGiridhar Malavali drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 2345a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 2346a9083016SGiridhar Malavali } 2347a9083016SGiridhar Malavali 2348a9083016SGiridhar Malavali inline void 2349a9083016SGiridhar Malavali qla82xx_clear_drv_active(struct qla_hw_data *ha) 2350a9083016SGiridhar Malavali { 2351a9083016SGiridhar Malavali uint32_t drv_active; 2352a9083016SGiridhar Malavali 2353a9083016SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 235477e334d2SGiridhar Malavali drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 2355a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 2356a9083016SGiridhar Malavali } 2357a9083016SGiridhar Malavali 2358a9083016SGiridhar Malavali static inline int 2359a9083016SGiridhar Malavali qla82xx_need_reset(struct qla_hw_data *ha) 2360a9083016SGiridhar Malavali { 2361a9083016SGiridhar Malavali uint32_t drv_state; 2362a9083016SGiridhar Malavali int rval; 2363a9083016SGiridhar Malavali 23647d613ac6SSantosh Vernekar if (ha->flags.nic_core_reset_owner) 236508de2844SGiridhar Malavali return 1; 236608de2844SGiridhar Malavali else { 2367a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 236877e334d2SGiridhar Malavali rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 2369a9083016SGiridhar Malavali return rval; 2370a9083016SGiridhar Malavali } 237108de2844SGiridhar Malavali } 2372a9083016SGiridhar Malavali 2373a9083016SGiridhar Malavali static inline void 2374a9083016SGiridhar Malavali qla82xx_set_rst_ready(struct qla_hw_data *ha) 2375a9083016SGiridhar Malavali { 2376a9083016SGiridhar Malavali uint32_t drv_state; 2377a9083016SGiridhar Malavali scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2378a9083016SGiridhar Malavali 2379a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2380a9083016SGiridhar Malavali 2381a9083016SGiridhar Malavali /* If reset value is all FF's, initialize DRV_STATE */ 2382a9083016SGiridhar Malavali if (drv_state == 0xffffffff) { 238377e334d2SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY); 2384a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2385a9083016SGiridhar Malavali } 2386a9083016SGiridhar Malavali drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 238708de2844SGiridhar Malavali ql_dbg(ql_dbg_init, vha, 0x00bb, 238808de2844SGiridhar Malavali "drv_state = 0x%08x.\n", drv_state); 2389a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 2390a9083016SGiridhar Malavali } 2391a9083016SGiridhar Malavali 2392a9083016SGiridhar Malavali static inline void 2393a9083016SGiridhar Malavali qla82xx_clear_rst_ready(struct qla_hw_data *ha) 2394a9083016SGiridhar Malavali { 2395a9083016SGiridhar Malavali uint32_t drv_state; 2396a9083016SGiridhar Malavali 2397a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2398a9083016SGiridhar Malavali drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 2399a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 2400a9083016SGiridhar Malavali } 2401a9083016SGiridhar Malavali 2402a9083016SGiridhar Malavali static inline void 2403a9083016SGiridhar Malavali qla82xx_set_qsnt_ready(struct qla_hw_data *ha) 2404a9083016SGiridhar Malavali { 2405a9083016SGiridhar Malavali uint32_t qsnt_state; 2406a9083016SGiridhar Malavali 2407a9083016SGiridhar Malavali qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2408a9083016SGiridhar Malavali qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 2409a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 2410a9083016SGiridhar Malavali } 2411a9083016SGiridhar Malavali 2412579d12b5SSaurav Kashyap void 2413579d12b5SSaurav Kashyap qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha) 2414579d12b5SSaurav Kashyap { 2415579d12b5SSaurav Kashyap struct qla_hw_data *ha = vha->hw; 2416579d12b5SSaurav Kashyap uint32_t qsnt_state; 2417579d12b5SSaurav Kashyap 2418579d12b5SSaurav Kashyap qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2419579d12b5SSaurav Kashyap qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 2420579d12b5SSaurav Kashyap qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 2421579d12b5SSaurav Kashyap } 2422579d12b5SSaurav Kashyap 242377e334d2SGiridhar Malavali static int 242477e334d2SGiridhar Malavali qla82xx_load_fw(scsi_qla_host_t *vha) 2425a9083016SGiridhar Malavali { 2426a9083016SGiridhar Malavali int rst; 2427a9083016SGiridhar Malavali struct fw_blob *blob; 2428a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2429a9083016SGiridhar Malavali 2430a9083016SGiridhar Malavali if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) { 24317c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x009f, 24327c3df132SSaurav Kashyap "Error during CRB initialization.\n"); 2433a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 2434a9083016SGiridhar Malavali } 2435a9083016SGiridhar Malavali udelay(500); 2436a9083016SGiridhar Malavali 2437a9083016SGiridhar Malavali /* Bring QM and CAMRAM out of reset */ 2438a9083016SGiridhar Malavali rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET); 2439a9083016SGiridhar Malavali rst &= ~((1 << 28) | (1 << 24)); 2440a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst); 2441a9083016SGiridhar Malavali 2442a9083016SGiridhar Malavali /* 2443a9083016SGiridhar Malavali * FW Load priority: 2444a9083016SGiridhar Malavali * 1) Operational firmware residing in flash. 2445a9083016SGiridhar Malavali * 2) Firmware via request-firmware interface (.bin file). 2446a9083016SGiridhar Malavali */ 2447a9083016SGiridhar Malavali if (ql2xfwloadbin == 2) 2448a9083016SGiridhar Malavali goto try_blob_fw; 2449a9083016SGiridhar Malavali 24507c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00a0, 24517c3df132SSaurav Kashyap "Attempting to load firmware from flash.\n"); 2452a9083016SGiridhar Malavali 2453a9083016SGiridhar Malavali if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) { 24547c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00a1, 245500adc9a0SSaurav Kashyap "Firmware loaded successfully from flash.\n"); 2456a9083016SGiridhar Malavali return QLA_SUCCESS; 2457875efad7SChad Dupuis } else { 24587c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x0108, 24597c3df132SSaurav Kashyap "Firmware load from flash failed.\n"); 2460a9083016SGiridhar Malavali } 2461875efad7SChad Dupuis 2462a9083016SGiridhar Malavali try_blob_fw: 24637c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00a2, 24647c3df132SSaurav Kashyap "Attempting to load firmware from blob.\n"); 2465a9083016SGiridhar Malavali 2466a9083016SGiridhar Malavali /* Load firmware blob. */ 2467a9083016SGiridhar Malavali blob = ha->hablob = qla2x00_request_firmware(vha); 2468a9083016SGiridhar Malavali if (!blob) { 24697c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00a3, 247000adc9a0SSaurav Kashyap "Firmware image not present.\n"); 2471a9083016SGiridhar Malavali goto fw_load_failed; 2472a9083016SGiridhar Malavali } 2473a9083016SGiridhar Malavali 24749c2b2975SHarish Zunjarrao /* Validating firmware blob */ 24759c2b2975SHarish Zunjarrao if (qla82xx_validate_firmware_blob(vha, 24769c2b2975SHarish Zunjarrao QLA82XX_FLASH_ROMIMAGE)) { 24779c2b2975SHarish Zunjarrao /* Fallback to URI format */ 24789c2b2975SHarish Zunjarrao if (qla82xx_validate_firmware_blob(vha, 24799c2b2975SHarish Zunjarrao QLA82XX_UNIFIED_ROMIMAGE)) { 24807c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00a4, 24817c3df132SSaurav Kashyap "No valid firmware image found.\n"); 24829c2b2975SHarish Zunjarrao return QLA_FUNCTION_FAILED; 24839c2b2975SHarish Zunjarrao } 24849c2b2975SHarish Zunjarrao } 24859c2b2975SHarish Zunjarrao 2486a9083016SGiridhar Malavali if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) { 24877c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00a5, 24887c3df132SSaurav Kashyap "Firmware loaded successfully from binary blob.\n"); 2489a9083016SGiridhar Malavali return QLA_SUCCESS; 24908a318fe1SBart Van Assche } 24918a318fe1SBart Van Assche 24927c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00a6, 24937c3df132SSaurav Kashyap "Firmware load failed for binary blob.\n"); 2494a9083016SGiridhar Malavali blob->fw = NULL; 2495a9083016SGiridhar Malavali blob = NULL; 2496a9083016SGiridhar Malavali 2497a9083016SGiridhar Malavali fw_load_failed: 2498a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 2499a9083016SGiridhar Malavali } 2500a9083016SGiridhar Malavali 2501a5b36321SLalit Chandivade int 2502a9083016SGiridhar Malavali qla82xx_start_firmware(scsi_qla_host_t *vha) 2503a9083016SGiridhar Malavali { 2504a9083016SGiridhar Malavali uint16_t lnk; 2505a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2506a9083016SGiridhar Malavali 2507a9083016SGiridhar Malavali /* scrub dma mask expansion register */ 250877e334d2SGiridhar Malavali qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE); 2509a9083016SGiridhar Malavali 25103711333dSGiridhar Malavali /* Put both the PEG CMD and RCV PEG to default state 25113711333dSGiridhar Malavali * of 0 before resetting the hardware 25123711333dSGiridhar Malavali */ 25133711333dSGiridhar Malavali qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0); 25143711333dSGiridhar Malavali qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0); 25153711333dSGiridhar Malavali 2516a9083016SGiridhar Malavali /* Overwrite stale initialization register values */ 2517a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0); 2518a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0); 2519a9083016SGiridhar Malavali 2520a9083016SGiridhar Malavali if (qla82xx_load_fw(vha) != QLA_SUCCESS) { 25217c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00a7, 25227c3df132SSaurav Kashyap "Error trying to start fw.\n"); 2523a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 2524a9083016SGiridhar Malavali } 2525a9083016SGiridhar Malavali 2526a9083016SGiridhar Malavali /* Handshake with the card before we register the devices. */ 2527a9083016SGiridhar Malavali if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) { 25287c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00aa, 25297c3df132SSaurav Kashyap "Error during card handshake.\n"); 2530a9083016SGiridhar Malavali return QLA_FUNCTION_FAILED; 2531a9083016SGiridhar Malavali } 2532a9083016SGiridhar Malavali 2533a9083016SGiridhar Malavali /* Negotiated Link width */ 253410092438SJiang Liu pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk); 2535a9083016SGiridhar Malavali ha->link_width = (lnk >> 4) & 0x3f; 2536a9083016SGiridhar Malavali 2537a9083016SGiridhar Malavali /* Synchronize with Receive peg */ 2538a9083016SGiridhar Malavali return qla82xx_check_rcvpeg_state(ha); 2539a9083016SGiridhar Malavali } 2540a9083016SGiridhar Malavali 254177e334d2SGiridhar Malavali static uint32_t * 2542a9083016SGiridhar Malavali qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr, 2543a9083016SGiridhar Malavali uint32_t length) 2544a9083016SGiridhar Malavali { 2545a9083016SGiridhar Malavali uint32_t i; 2546a9083016SGiridhar Malavali uint32_t val; 2547a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2548a9083016SGiridhar Malavali 2549a9083016SGiridhar Malavali /* Dword reads to flash. */ 2550a9083016SGiridhar Malavali for (i = 0; i < length/4; i++, faddr += 4) { 2551a9083016SGiridhar Malavali if (qla82xx_rom_fast_read(ha, faddr, &val)) { 25527c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x0106, 25537c3df132SSaurav Kashyap "Do ROM fast read failed.\n"); 2554a9083016SGiridhar Malavali goto done_read; 2555a9083016SGiridhar Malavali } 2556ad950360SBart Van Assche dwptr[i] = cpu_to_le32(val); 2557a9083016SGiridhar Malavali } 2558a9083016SGiridhar Malavali done_read: 2559a9083016SGiridhar Malavali return dwptr; 2560a9083016SGiridhar Malavali } 2561a9083016SGiridhar Malavali 256277e334d2SGiridhar Malavali static int 2563a9083016SGiridhar Malavali qla82xx_unprotect_flash(struct qla_hw_data *ha) 2564a9083016SGiridhar Malavali { 2565a9083016SGiridhar Malavali int ret; 2566a9083016SGiridhar Malavali uint32_t val; 25677c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2568a9083016SGiridhar Malavali 2569a9083016SGiridhar Malavali ret = ql82xx_rom_lock_d(ha); 2570a9083016SGiridhar Malavali if (ret < 0) { 25717c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb014, 25727c3df132SSaurav Kashyap "ROM Lock failed.\n"); 2573a9083016SGiridhar Malavali return ret; 2574a9083016SGiridhar Malavali } 2575a9083016SGiridhar Malavali 2576a9083016SGiridhar Malavali ret = qla82xx_read_status_reg(ha, &val); 2577a9083016SGiridhar Malavali if (ret < 0) 2578a9083016SGiridhar Malavali goto done_unprotect; 2579a9083016SGiridhar Malavali 25800547fb37SLalit Chandivade val &= ~(BLOCK_PROTECT_BITS << 2); 2581a9083016SGiridhar Malavali ret = qla82xx_write_status_reg(ha, val); 2582a9083016SGiridhar Malavali if (ret < 0) { 25830547fb37SLalit Chandivade val |= (BLOCK_PROTECT_BITS << 2); 2584a9083016SGiridhar Malavali qla82xx_write_status_reg(ha, val); 2585a9083016SGiridhar Malavali } 2586a9083016SGiridhar Malavali 2587a9083016SGiridhar Malavali if (qla82xx_write_disable_flash(ha) != 0) 25887c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb015, 25897c3df132SSaurav Kashyap "Write disable failed.\n"); 2590a9083016SGiridhar Malavali 2591a9083016SGiridhar Malavali done_unprotect: 2592d652e093SChad Dupuis qla82xx_rom_unlock(ha); 2593a9083016SGiridhar Malavali return ret; 2594a9083016SGiridhar Malavali } 2595a9083016SGiridhar Malavali 259677e334d2SGiridhar Malavali static int 2597a9083016SGiridhar Malavali qla82xx_protect_flash(struct qla_hw_data *ha) 2598a9083016SGiridhar Malavali { 2599a9083016SGiridhar Malavali int ret; 2600a9083016SGiridhar Malavali uint32_t val; 26017c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2602a9083016SGiridhar Malavali 2603a9083016SGiridhar Malavali ret = ql82xx_rom_lock_d(ha); 2604a9083016SGiridhar Malavali if (ret < 0) { 26057c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb016, 26067c3df132SSaurav Kashyap "ROM Lock failed.\n"); 2607a9083016SGiridhar Malavali return ret; 2608a9083016SGiridhar Malavali } 2609a9083016SGiridhar Malavali 2610a9083016SGiridhar Malavali ret = qla82xx_read_status_reg(ha, &val); 2611a9083016SGiridhar Malavali if (ret < 0) 2612a9083016SGiridhar Malavali goto done_protect; 2613a9083016SGiridhar Malavali 26140547fb37SLalit Chandivade val |= (BLOCK_PROTECT_BITS << 2); 2615a9083016SGiridhar Malavali /* LOCK all sectors */ 2616a9083016SGiridhar Malavali ret = qla82xx_write_status_reg(ha, val); 2617a9083016SGiridhar Malavali if (ret < 0) 26187c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb017, 26197c3df132SSaurav Kashyap "Write status register failed.\n"); 2620a9083016SGiridhar Malavali 2621a9083016SGiridhar Malavali if (qla82xx_write_disable_flash(ha) != 0) 26227c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb018, 26237c3df132SSaurav Kashyap "Write disable failed.\n"); 2624a9083016SGiridhar Malavali done_protect: 2625d652e093SChad Dupuis qla82xx_rom_unlock(ha); 2626a9083016SGiridhar Malavali return ret; 2627a9083016SGiridhar Malavali } 2628a9083016SGiridhar Malavali 262977e334d2SGiridhar Malavali static int 2630a9083016SGiridhar Malavali qla82xx_erase_sector(struct qla_hw_data *ha, int addr) 2631a9083016SGiridhar Malavali { 2632a9083016SGiridhar Malavali int ret = 0; 26337c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 2634a9083016SGiridhar Malavali 2635a9083016SGiridhar Malavali ret = ql82xx_rom_lock_d(ha); 2636a9083016SGiridhar Malavali if (ret < 0) { 26377c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb019, 26387c3df132SSaurav Kashyap "ROM Lock failed.\n"); 2639a9083016SGiridhar Malavali return ret; 2640a9083016SGiridhar Malavali } 2641a9083016SGiridhar Malavali 2642a9083016SGiridhar Malavali qla82xx_flash_set_write_enable(ha); 2643a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr); 2644a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 2645a9083016SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE); 2646a9083016SGiridhar Malavali 2647a9083016SGiridhar Malavali if (qla82xx_wait_rom_done(ha)) { 26487c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01a, 26497c3df132SSaurav Kashyap "Error waiting for rom done.\n"); 2650a9083016SGiridhar Malavali ret = -1; 2651a9083016SGiridhar Malavali goto done; 2652a9083016SGiridhar Malavali } 2653a9083016SGiridhar Malavali ret = qla82xx_flash_wait_write_finish(ha); 2654a9083016SGiridhar Malavali done: 2655d652e093SChad Dupuis qla82xx_rom_unlock(ha); 2656a9083016SGiridhar Malavali return ret; 2657a9083016SGiridhar Malavali } 2658a9083016SGiridhar Malavali 2659a9083016SGiridhar Malavali /* 2660a9083016SGiridhar Malavali * Address and length are byte address 2661a9083016SGiridhar Malavali */ 2662a9083016SGiridhar Malavali uint8_t * 2663a9083016SGiridhar Malavali qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, 2664a9083016SGiridhar Malavali uint32_t offset, uint32_t length) 2665a9083016SGiridhar Malavali { 2666a9083016SGiridhar Malavali scsi_block_requests(vha->host); 2667a9083016SGiridhar Malavali qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length); 2668a9083016SGiridhar Malavali scsi_unblock_requests(vha->host); 2669a9083016SGiridhar Malavali return buf; 2670a9083016SGiridhar Malavali } 2671a9083016SGiridhar Malavali 2672a9083016SGiridhar Malavali static int 2673a9083016SGiridhar Malavali qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr, 2674a9083016SGiridhar Malavali uint32_t faddr, uint32_t dwords) 2675a9083016SGiridhar Malavali { 2676a9083016SGiridhar Malavali int ret; 2677a9083016SGiridhar Malavali uint32_t liter; 267852c82823SBart Van Assche uint32_t rest_addr; 2679a9083016SGiridhar Malavali dma_addr_t optrom_dma; 2680a9083016SGiridhar Malavali void *optrom = NULL; 2681a9083016SGiridhar Malavali int page_mode = 0; 2682a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2683a9083016SGiridhar Malavali 2684a9083016SGiridhar Malavali ret = -1; 2685a9083016SGiridhar Malavali 2686a9083016SGiridhar Malavali /* Prepare burst-capable write on supported ISPs. */ 2687a9083016SGiridhar Malavali if (page_mode && !(faddr & 0xfff) && 2688a9083016SGiridhar Malavali dwords > OPTROM_BURST_DWORDS) { 2689a9083016SGiridhar Malavali optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, 2690a9083016SGiridhar Malavali &optrom_dma, GFP_KERNEL); 2691a9083016SGiridhar Malavali if (!optrom) { 26927c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01b, 26937c3df132SSaurav Kashyap "Unable to allocate memory " 269400adc9a0SSaurav Kashyap "for optrom burst write (%x KB).\n", 2695a9083016SGiridhar Malavali OPTROM_BURST_SIZE / 1024); 2696a9083016SGiridhar Malavali } 2697a9083016SGiridhar Malavali } 2698a9083016SGiridhar Malavali 2699a9083016SGiridhar Malavali rest_addr = ha->fdt_block_size - 1; 2700a9083016SGiridhar Malavali 2701a9083016SGiridhar Malavali ret = qla82xx_unprotect_flash(ha); 2702a9083016SGiridhar Malavali if (ret) { 27037c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01c, 2704a9083016SGiridhar Malavali "Unable to unprotect flash for update.\n"); 2705a9083016SGiridhar Malavali goto write_done; 2706a9083016SGiridhar Malavali } 2707a9083016SGiridhar Malavali 2708a9083016SGiridhar Malavali for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) { 2709a9083016SGiridhar Malavali /* Are we at the beginning of a sector? */ 2710a9083016SGiridhar Malavali if ((faddr & rest_addr) == 0) { 2711a9083016SGiridhar Malavali 2712a9083016SGiridhar Malavali ret = qla82xx_erase_sector(ha, faddr); 2713a9083016SGiridhar Malavali if (ret) { 27147c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01d, 27157c3df132SSaurav Kashyap "Unable to erase sector: address=%x.\n", 27167c3df132SSaurav Kashyap faddr); 2717a9083016SGiridhar Malavali break; 2718a9083016SGiridhar Malavali } 2719a9083016SGiridhar Malavali } 2720a9083016SGiridhar Malavali 2721a9083016SGiridhar Malavali /* Go with burst-write. */ 2722a9083016SGiridhar Malavali if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) { 2723a9083016SGiridhar Malavali /* Copy data to DMA'ble buffer. */ 2724a9083016SGiridhar Malavali memcpy(optrom, dwptr, OPTROM_BURST_SIZE); 2725a9083016SGiridhar Malavali 2726a9083016SGiridhar Malavali ret = qla2x00_load_ram(vha, optrom_dma, 2727a9083016SGiridhar Malavali (ha->flash_data_off | faddr), 2728a9083016SGiridhar Malavali OPTROM_BURST_DWORDS); 2729a9083016SGiridhar Malavali if (ret != QLA_SUCCESS) { 27307c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01e, 2731a9083016SGiridhar Malavali "Unable to burst-write optrom segment " 2732a9083016SGiridhar Malavali "(%x/%x/%llx).\n", ret, 2733a9083016SGiridhar Malavali (ha->flash_data_off | faddr), 2734a9083016SGiridhar Malavali (unsigned long long)optrom_dma); 27357c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb01f, 2736a9083016SGiridhar Malavali "Reverting to slow-write.\n"); 2737a9083016SGiridhar Malavali 2738a9083016SGiridhar Malavali dma_free_coherent(&ha->pdev->dev, 2739a9083016SGiridhar Malavali OPTROM_BURST_SIZE, optrom, optrom_dma); 2740a9083016SGiridhar Malavali optrom = NULL; 2741a9083016SGiridhar Malavali } else { 2742a9083016SGiridhar Malavali liter += OPTROM_BURST_DWORDS - 1; 2743a9083016SGiridhar Malavali faddr += OPTROM_BURST_DWORDS - 1; 2744a9083016SGiridhar Malavali dwptr += OPTROM_BURST_DWORDS - 1; 2745a9083016SGiridhar Malavali continue; 2746a9083016SGiridhar Malavali } 2747a9083016SGiridhar Malavali } 2748a9083016SGiridhar Malavali 2749a9083016SGiridhar Malavali ret = qla82xx_write_flash_dword(ha, faddr, 2750a9083016SGiridhar Malavali cpu_to_le32(*dwptr)); 2751a9083016SGiridhar Malavali if (ret) { 27527c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb020, 27537c3df132SSaurav Kashyap "Unable to program flash address=%x data=%x.\n", 27547c3df132SSaurav Kashyap faddr, *dwptr); 2755a9083016SGiridhar Malavali break; 2756a9083016SGiridhar Malavali } 2757a9083016SGiridhar Malavali } 2758a9083016SGiridhar Malavali 2759a9083016SGiridhar Malavali ret = qla82xx_protect_flash(ha); 2760a9083016SGiridhar Malavali if (ret) 27617c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0xb021, 2762a9083016SGiridhar Malavali "Unable to protect flash after update.\n"); 2763a9083016SGiridhar Malavali write_done: 2764a9083016SGiridhar Malavali if (optrom) 2765a9083016SGiridhar Malavali dma_free_coherent(&ha->pdev->dev, 2766a9083016SGiridhar Malavali OPTROM_BURST_SIZE, optrom, optrom_dma); 2767a9083016SGiridhar Malavali return ret; 2768a9083016SGiridhar Malavali } 2769a9083016SGiridhar Malavali 2770a9083016SGiridhar Malavali int 2771a9083016SGiridhar Malavali qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, 2772a9083016SGiridhar Malavali uint32_t offset, uint32_t length) 2773a9083016SGiridhar Malavali { 2774a9083016SGiridhar Malavali int rval; 2775a9083016SGiridhar Malavali 2776a9083016SGiridhar Malavali /* Suspend HBA. */ 2777a9083016SGiridhar Malavali scsi_block_requests(vha->host); 2778a9083016SGiridhar Malavali rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset, 2779a9083016SGiridhar Malavali length >> 2); 2780a9083016SGiridhar Malavali scsi_unblock_requests(vha->host); 2781a9083016SGiridhar Malavali 2782a9083016SGiridhar Malavali /* Convert return ISP82xx to generic */ 2783a9083016SGiridhar Malavali if (rval) 2784a9083016SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 2785a9083016SGiridhar Malavali else 2786a9083016SGiridhar Malavali rval = QLA_SUCCESS; 2787a9083016SGiridhar Malavali return rval; 2788a9083016SGiridhar Malavali } 2789a9083016SGiridhar Malavali 2790a9083016SGiridhar Malavali void 27915162cf0cSGiridhar Malavali qla82xx_start_iocbs(scsi_qla_host_t *vha) 2792a9083016SGiridhar Malavali { 27935162cf0cSGiridhar Malavali struct qla_hw_data *ha = vha->hw; 2794a9083016SGiridhar Malavali struct req_que *req = ha->req_q_map[0]; 2795a9083016SGiridhar Malavali uint32_t dbval; 2796a9083016SGiridhar Malavali 2797a9083016SGiridhar Malavali /* Adjust ring index. */ 2798a9083016SGiridhar Malavali req->ring_index++; 2799a9083016SGiridhar Malavali if (req->ring_index == req->length) { 2800a9083016SGiridhar Malavali req->ring_index = 0; 2801a9083016SGiridhar Malavali req->ring_ptr = req->ring; 2802a9083016SGiridhar Malavali } else 2803a9083016SGiridhar Malavali req->ring_ptr++; 2804a9083016SGiridhar Malavali 2805a9083016SGiridhar Malavali dbval = 0x04 | (ha->portnum << 5); 2806a9083016SGiridhar Malavali 2807a9083016SGiridhar Malavali dbval = dbval | (req->id << 8) | (req->ring_index << 16); 28086907869dSGiridhar Malavali if (ql2xdbwr) 28098dfa4b5aSBart Van Assche qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval); 28106907869dSGiridhar Malavali else { 28118dfa4b5aSBart Van Assche WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval); 2812a9083016SGiridhar Malavali wmb(); 28138dfa4b5aSBart Van Assche while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) { 28148dfa4b5aSBart Van Assche WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval); 2815a9083016SGiridhar Malavali wmb(); 2816a9083016SGiridhar Malavali } 2817a9083016SGiridhar Malavali } 28186907869dSGiridhar Malavali } 2819a9083016SGiridhar Malavali 2820fa492630SSaurav Kashyap static void 2821fa492630SSaurav Kashyap qla82xx_rom_lock_recovery(struct qla_hw_data *ha) 2822e6a4202aSShyam Sundar { 28237c3df132SSaurav Kashyap scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 28244babb90eSHiral Patel uint32_t lock_owner = 0; 28257c3df132SSaurav Kashyap 28264babb90eSHiral Patel if (qla82xx_rom_lock(ha)) { 28274babb90eSHiral Patel lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 2828e6a4202aSShyam Sundar /* Someone else is holding the lock. */ 28297c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0xb022, 28304babb90eSHiral Patel "Resetting rom_lock, Lock Owner %u.\n", lock_owner); 28314babb90eSHiral Patel } 2832e6a4202aSShyam Sundar /* 2833e6a4202aSShyam Sundar * Either we got the lock, or someone 2834e6a4202aSShyam Sundar * else died while holding it. 2835e6a4202aSShyam Sundar * In either case, unlock. 2836e6a4202aSShyam Sundar */ 2837d652e093SChad Dupuis qla82xx_rom_unlock(ha); 2838e6a4202aSShyam Sundar } 2839e6a4202aSShyam Sundar 2840a9083016SGiridhar Malavali /* 2841a9083016SGiridhar Malavali * qla82xx_device_bootstrap 2842a9083016SGiridhar Malavali * Initialize device, set DEV_READY, start fw 2843a9083016SGiridhar Malavali * 2844a9083016SGiridhar Malavali * Note: 2845a9083016SGiridhar Malavali * IDC lock must be held upon entry 2846a9083016SGiridhar Malavali * 2847a9083016SGiridhar Malavali * Return: 2848a9083016SGiridhar Malavali * Success : 0 2849a9083016SGiridhar Malavali * Failed : 1 2850a9083016SGiridhar Malavali */ 2851a9083016SGiridhar Malavali static int 2852a9083016SGiridhar Malavali qla82xx_device_bootstrap(scsi_qla_host_t *vha) 2853a9083016SGiridhar Malavali { 2854e6a4202aSShyam Sundar int rval = QLA_SUCCESS; 285503d32f97STej Prakash int i; 2856a9083016SGiridhar Malavali uint32_t old_count, count; 2857a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 285803d32f97STej Prakash int need_reset = 0; 2859a9083016SGiridhar Malavali 2860e6a4202aSShyam Sundar need_reset = qla82xx_need_reset(ha); 2861a9083016SGiridhar Malavali 2862e6a4202aSShyam Sundar if (need_reset) { 2863e6a4202aSShyam Sundar /* We are trying to perform a recovery here. */ 286403d32f97STej Prakash if (ha->flags.isp82xx_fw_hung) 2865e6a4202aSShyam Sundar qla82xx_rom_lock_recovery(ha); 2866e6a4202aSShyam Sundar } else { 286703d32f97STej Prakash old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 286803d32f97STej Prakash for (i = 0; i < 10; i++) { 286903d32f97STej Prakash msleep(200); 287003d32f97STej Prakash count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 287103d32f97STej Prakash if (count != old_count) { 287203d32f97STej Prakash rval = QLA_SUCCESS; 2873a9083016SGiridhar Malavali goto dev_ready; 2874a9083016SGiridhar Malavali } 287503d32f97STej Prakash } 287603d32f97STej Prakash qla82xx_rom_lock_recovery(ha); 287703d32f97STej Prakash } 2878a9083016SGiridhar Malavali 2879a9083016SGiridhar Malavali /* set to DEV_INITIALIZING */ 28807c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x009e, 28817c3df132SSaurav Kashyap "HW State: INITIALIZING.\n"); 28827d613ac6SSantosh Vernekar qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING); 2883a9083016SGiridhar Malavali 2884a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 2885a9083016SGiridhar Malavali rval = qla82xx_start_firmware(vha); 2886a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 2887a9083016SGiridhar Malavali 2888a9083016SGiridhar Malavali if (rval != QLA_SUCCESS) { 28897c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00ad, 28907c3df132SSaurav Kashyap "HW State: FAILED.\n"); 2891a9083016SGiridhar Malavali qla82xx_clear_drv_active(ha); 28927d613ac6SSantosh Vernekar qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED); 2893a9083016SGiridhar Malavali return rval; 2894a9083016SGiridhar Malavali } 2895a9083016SGiridhar Malavali 2896a9083016SGiridhar Malavali dev_ready: 28977c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00ae, 28987c3df132SSaurav Kashyap "HW State: READY.\n"); 28997d613ac6SSantosh Vernekar qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY); 2900a9083016SGiridhar Malavali 2901a9083016SGiridhar Malavali return QLA_SUCCESS; 2902a9083016SGiridhar Malavali } 2903a9083016SGiridhar Malavali 2904579d12b5SSaurav Kashyap /* 2905579d12b5SSaurav Kashyap * qla82xx_need_qsnt_handler 2906579d12b5SSaurav Kashyap * Code to start quiescence sequence 2907579d12b5SSaurav Kashyap * 2908579d12b5SSaurav Kashyap * Note: 2909579d12b5SSaurav Kashyap * IDC lock must be held upon entry 2910579d12b5SSaurav Kashyap * 2911579d12b5SSaurav Kashyap * Return: void 2912579d12b5SSaurav Kashyap */ 2913579d12b5SSaurav Kashyap 2914579d12b5SSaurav Kashyap static void 2915579d12b5SSaurav Kashyap qla82xx_need_qsnt_handler(scsi_qla_host_t *vha) 2916579d12b5SSaurav Kashyap { 2917579d12b5SSaurav Kashyap struct qla_hw_data *ha = vha->hw; 2918579d12b5SSaurav Kashyap uint32_t dev_state, drv_state, drv_active; 2919579d12b5SSaurav Kashyap unsigned long reset_timeout; 2920579d12b5SSaurav Kashyap 2921579d12b5SSaurav Kashyap if (vha->flags.online) { 2922579d12b5SSaurav Kashyap /*Block any further I/O and wait for pending cmnds to complete*/ 29238fcd6b8bSChad Dupuis qla2x00_quiesce_io(vha); 2924579d12b5SSaurav Kashyap } 2925579d12b5SSaurav Kashyap 2926579d12b5SSaurav Kashyap /* Set the quiescence ready bit */ 2927579d12b5SSaurav Kashyap qla82xx_set_qsnt_ready(ha); 2928579d12b5SSaurav Kashyap 2929579d12b5SSaurav Kashyap /*wait for 30 secs for other functions to ack */ 2930579d12b5SSaurav Kashyap reset_timeout = jiffies + (30 * HZ); 2931579d12b5SSaurav Kashyap 2932579d12b5SSaurav Kashyap drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2933579d12b5SSaurav Kashyap drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2934579d12b5SSaurav Kashyap /* Its 2 that is written when qsnt is acked, moving one bit */ 2935579d12b5SSaurav Kashyap drv_active = drv_active << 0x01; 2936579d12b5SSaurav Kashyap 2937579d12b5SSaurav Kashyap while (drv_state != drv_active) { 2938579d12b5SSaurav Kashyap 2939579d12b5SSaurav Kashyap if (time_after_eq(jiffies, reset_timeout)) { 2940579d12b5SSaurav Kashyap /* quiescence timeout, other functions didn't ack 2941579d12b5SSaurav Kashyap * changing the state to DEV_READY 2942579d12b5SSaurav Kashyap */ 29437c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0xb023, 29445f28d2d7SSaurav Kashyap "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d " 29455f28d2d7SSaurav Kashyap "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME, 29467c3df132SSaurav Kashyap drv_active, drv_state); 2947579d12b5SSaurav Kashyap qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 29487d613ac6SSantosh Vernekar QLA8XXX_DEV_READY); 29497c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0xb025, 29507c3df132SSaurav Kashyap "HW State: DEV_READY.\n"); 2951579d12b5SSaurav Kashyap qla82xx_idc_unlock(ha); 2952579d12b5SSaurav Kashyap qla2x00_perform_loop_resync(vha); 2953579d12b5SSaurav Kashyap qla82xx_idc_lock(ha); 2954579d12b5SSaurav Kashyap 2955579d12b5SSaurav Kashyap qla82xx_clear_qsnt_ready(vha); 2956579d12b5SSaurav Kashyap return; 2957579d12b5SSaurav Kashyap } 2958579d12b5SSaurav Kashyap 2959579d12b5SSaurav Kashyap qla82xx_idc_unlock(ha); 2960579d12b5SSaurav Kashyap msleep(1000); 2961579d12b5SSaurav Kashyap qla82xx_idc_lock(ha); 2962579d12b5SSaurav Kashyap 2963579d12b5SSaurav Kashyap drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 2964579d12b5SSaurav Kashyap drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 2965579d12b5SSaurav Kashyap drv_active = drv_active << 0x01; 2966579d12b5SSaurav Kashyap } 2967579d12b5SSaurav Kashyap dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 2968579d12b5SSaurav Kashyap /* everyone acked so set the state to DEV_QUIESCENCE */ 29697d613ac6SSantosh Vernekar if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) { 29707c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0xb026, 29717c3df132SSaurav Kashyap "HW State: DEV_QUIESCENT.\n"); 29727d613ac6SSantosh Vernekar qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT); 2973579d12b5SSaurav Kashyap } 2974579d12b5SSaurav Kashyap } 2975579d12b5SSaurav Kashyap 2976579d12b5SSaurav Kashyap /* 2977579d12b5SSaurav Kashyap * qla82xx_wait_for_state_change 2978579d12b5SSaurav Kashyap * Wait for device state to change from given current state 2979579d12b5SSaurav Kashyap * 2980579d12b5SSaurav Kashyap * Note: 2981579d12b5SSaurav Kashyap * IDC lock must not be held upon entry 2982579d12b5SSaurav Kashyap * 2983579d12b5SSaurav Kashyap * Return: 2984579d12b5SSaurav Kashyap * Changed device state. 2985579d12b5SSaurav Kashyap */ 2986579d12b5SSaurav Kashyap uint32_t 2987579d12b5SSaurav Kashyap qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state) 2988579d12b5SSaurav Kashyap { 2989579d12b5SSaurav Kashyap struct qla_hw_data *ha = vha->hw; 2990579d12b5SSaurav Kashyap uint32_t dev_state; 2991579d12b5SSaurav Kashyap 2992579d12b5SSaurav Kashyap do { 2993579d12b5SSaurav Kashyap msleep(1000); 2994579d12b5SSaurav Kashyap qla82xx_idc_lock(ha); 2995579d12b5SSaurav Kashyap dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 2996579d12b5SSaurav Kashyap qla82xx_idc_unlock(ha); 2997579d12b5SSaurav Kashyap } while (dev_state == curr_state); 2998579d12b5SSaurav Kashyap 2999579d12b5SSaurav Kashyap return dev_state; 3000579d12b5SSaurav Kashyap } 3001579d12b5SSaurav Kashyap 30027d613ac6SSantosh Vernekar void 30037d613ac6SSantosh Vernekar qla8xxx_dev_failed_handler(scsi_qla_host_t *vha) 3004a9083016SGiridhar Malavali { 3005a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 3006a9083016SGiridhar Malavali 3007a9083016SGiridhar Malavali /* Disable the board */ 30087c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x00b8, 30097c3df132SSaurav Kashyap "Disabling the board.\n"); 3010a9083016SGiridhar Malavali 30111459c0e1SSaurav Kashyap if (IS_QLA82XX(ha)) { 3012b963752fSGiridhar Malavali qla82xx_clear_drv_active(ha); 3013b963752fSGiridhar Malavali qla82xx_idc_unlock(ha); 30147ec0effdSAtul Deshmukh } else if (IS_QLA8044(ha)) { 3015c41afc9aSSaurav Kashyap qla8044_clear_drv_active(ha); 30167ec0effdSAtul Deshmukh qla8044_idc_unlock(ha); 30171459c0e1SSaurav Kashyap } 3018b963752fSGiridhar Malavali 3019a9083016SGiridhar Malavali /* Set DEV_FAILED flag to disable timer */ 3020a9083016SGiridhar Malavali vha->device_flags |= DFLG_DEV_FAILED; 3021a9083016SGiridhar Malavali qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16); 3022a9083016SGiridhar Malavali qla2x00_mark_all_devices_lost(vha, 0); 3023a9083016SGiridhar Malavali vha->flags.online = 0; 3024a9083016SGiridhar Malavali vha->flags.init_done = 0; 3025a9083016SGiridhar Malavali } 3026a9083016SGiridhar Malavali 3027a9083016SGiridhar Malavali /* 3028a9083016SGiridhar Malavali * qla82xx_need_reset_handler 3029a9083016SGiridhar Malavali * Code to start reset sequence 3030a9083016SGiridhar Malavali * 3031a9083016SGiridhar Malavali * Note: 3032a9083016SGiridhar Malavali * IDC lock must be held upon entry 3033a9083016SGiridhar Malavali * 3034a9083016SGiridhar Malavali * Return: 3035a9083016SGiridhar Malavali * Success : 0 3036a9083016SGiridhar Malavali * Failed : 1 3037a9083016SGiridhar Malavali */ 3038a9083016SGiridhar Malavali static void 3039a9083016SGiridhar Malavali qla82xx_need_reset_handler(scsi_qla_host_t *vha) 3040a9083016SGiridhar Malavali { 3041e5fdae55SChad Dupuis uint32_t dev_state, drv_state, drv_active; 3042e5fdae55SChad Dupuis uint32_t active_mask = 0; 3043a9083016SGiridhar Malavali unsigned long reset_timeout; 3044a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 3045a9083016SGiridhar Malavali struct req_que *req = ha->req_q_map[0]; 3046a9083016SGiridhar Malavali 3047a9083016SGiridhar Malavali if (vha->flags.online) { 3048a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3049a9083016SGiridhar Malavali qla2x00_abort_isp_cleanup(vha); 3050a9083016SGiridhar Malavali ha->isp_ops->get_flash_version(vha, req->ring); 3051a9083016SGiridhar Malavali ha->isp_ops->nvram_config(vha); 3052a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3053a9083016SGiridhar Malavali } 3054a9083016SGiridhar Malavali 305508de2844SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 30567d613ac6SSantosh Vernekar if (!ha->flags.nic_core_reset_owner) { 305708de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb028, 305808de2844SGiridhar Malavali "reset_acknowledged by 0x%x\n", ha->portnum); 3059a9083016SGiridhar Malavali qla82xx_set_rst_ready(ha); 306008de2844SGiridhar Malavali } else { 306108de2844SGiridhar Malavali active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 306208de2844SGiridhar Malavali drv_active &= active_mask; 306308de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb029, 306408de2844SGiridhar Malavali "active_mask: 0x%08x\n", active_mask); 306508de2844SGiridhar Malavali } 3066a9083016SGiridhar Malavali 3067a9083016SGiridhar Malavali /* wait for 10 seconds for reset ack from all functions */ 30687d613ac6SSantosh Vernekar reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ); 3069a9083016SGiridhar Malavali 3070a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 3071a9083016SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 307208de2844SGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3073a9083016SGiridhar Malavali 307408de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb02a, 307508de2844SGiridhar Malavali "drv_state: 0x%08x, drv_active: 0x%08x, " 307608de2844SGiridhar Malavali "dev_state: 0x%08x, active_mask: 0x%08x\n", 307708de2844SGiridhar Malavali drv_state, drv_active, dev_state, active_mask); 307808de2844SGiridhar Malavali 307908de2844SGiridhar Malavali while (drv_state != drv_active && 30807d613ac6SSantosh Vernekar dev_state != QLA8XXX_DEV_INITIALIZING) { 3081a9083016SGiridhar Malavali if (time_after_eq(jiffies, reset_timeout)) { 30827c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x00b5, 30837c3df132SSaurav Kashyap "Reset timeout.\n"); 3084a9083016SGiridhar Malavali break; 3085a9083016SGiridhar Malavali } 3086a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3087a9083016SGiridhar Malavali msleep(1000); 3088a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3089a9083016SGiridhar Malavali drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 3090a9083016SGiridhar Malavali drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 30917d613ac6SSantosh Vernekar if (ha->flags.nic_core_reset_owner) 309208de2844SGiridhar Malavali drv_active &= active_mask; 309308de2844SGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 3094a9083016SGiridhar Malavali } 3095a9083016SGiridhar Malavali 309608de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb02b, 309708de2844SGiridhar Malavali "drv_state: 0x%08x, drv_active: 0x%08x, " 309808de2844SGiridhar Malavali "dev_state: 0x%08x, active_mask: 0x%08x\n", 309908de2844SGiridhar Malavali drv_state, drv_active, dev_state, active_mask); 310008de2844SGiridhar Malavali 31017c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00b6, 31027c3df132SSaurav Kashyap "Device state is 0x%x = %s.\n", 31037c3df132SSaurav Kashyap dev_state, 310408de2844SGiridhar Malavali dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 3105f1af6208SGiridhar Malavali 3106a9083016SGiridhar Malavali /* Force to DEV_COLD unless someone else is starting a reset */ 31077d613ac6SSantosh Vernekar if (dev_state != QLA8XXX_DEV_INITIALIZING && 31087d613ac6SSantosh Vernekar dev_state != QLA8XXX_DEV_COLD) { 31097c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x00b7, 31107c3df132SSaurav Kashyap "HW State: COLD/RE-INIT.\n"); 31117d613ac6SSantosh Vernekar qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD); 3112f4e1648aSVikas Chaudhary qla82xx_set_rst_ready(ha); 311308de2844SGiridhar Malavali if (ql2xmdenable) { 311408de2844SGiridhar Malavali if (qla82xx_md_collect(vha)) 311508de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb02c, 3116b6d0d9d5SGiridhar Malavali "Minidump not collected.\n"); 311708de2844SGiridhar Malavali } else 311808de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb04f, 311908de2844SGiridhar Malavali "Minidump disabled.\n"); 3120a9083016SGiridhar Malavali } 3121a9083016SGiridhar Malavali } 3122a9083016SGiridhar Malavali 31233173167fSGiridhar Malavali int 312408de2844SGiridhar Malavali qla82xx_check_md_needed(scsi_qla_host_t *vha) 312508de2844SGiridhar Malavali { 312608de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 312708de2844SGiridhar Malavali uint16_t fw_major_version, fw_minor_version, fw_subminor_version; 31283173167fSGiridhar Malavali int rval = QLA_SUCCESS; 312908de2844SGiridhar Malavali 31303173167fSGiridhar Malavali fw_major_version = ha->fw_major_version; 31313173167fSGiridhar Malavali fw_minor_version = ha->fw_minor_version; 31323173167fSGiridhar Malavali fw_subminor_version = ha->fw_subminor_version; 31333173167fSGiridhar Malavali 31346246b8a1SGiridhar Malavali rval = qla2x00_get_fw_version(vha); 31353173167fSGiridhar Malavali if (rval != QLA_SUCCESS) 31363173167fSGiridhar Malavali return rval; 31373173167fSGiridhar Malavali 31383173167fSGiridhar Malavali if (ql2xmdenable) { 313908de2844SGiridhar Malavali if (!ha->fw_dumped) { 3140edaa5c74SSaurav Kashyap if ((fw_major_version != ha->fw_major_version || 314108de2844SGiridhar Malavali fw_minor_version != ha->fw_minor_version || 3142edaa5c74SSaurav Kashyap fw_subminor_version != ha->fw_subminor_version) || 3143edaa5c74SSaurav Kashyap (ha->prev_minidump_failed)) { 31447ec0effdSAtul Deshmukh ql_dbg(ql_dbg_p3p, vha, 0xb02d, 3145edaa5c74SSaurav Kashyap "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n", 31469bc3bf27SGiridhar Malavali fw_major_version, fw_minor_version, 31479bc3bf27SGiridhar Malavali fw_subminor_version, 314808de2844SGiridhar Malavali ha->fw_major_version, 31493173167fSGiridhar Malavali ha->fw_minor_version, 3150edaa5c74SSaurav Kashyap ha->fw_subminor_version, 3151edaa5c74SSaurav Kashyap ha->prev_minidump_failed); 315208de2844SGiridhar Malavali /* Release MiniDump resources */ 315308de2844SGiridhar Malavali qla82xx_md_free(vha); 315408de2844SGiridhar Malavali /* ALlocate MiniDump resources */ 315508de2844SGiridhar Malavali qla82xx_md_prep(vha); 31562e264269SGiridhar Malavali } 315708de2844SGiridhar Malavali } else 315808de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb02e, 3159d8424f68SJoe Perches "Firmware dump available to retrieve\n"); 316008de2844SGiridhar Malavali } 31613173167fSGiridhar Malavali return rval; 31623173167fSGiridhar Malavali } 316308de2844SGiridhar Malavali 316408de2844SGiridhar Malavali 3165fa492630SSaurav Kashyap static int 3166a9083016SGiridhar Malavali qla82xx_check_fw_alive(scsi_qla_host_t *vha) 3167a9083016SGiridhar Malavali { 31687190575fSGiridhar Malavali uint32_t fw_heartbeat_counter; 31697190575fSGiridhar Malavali int status = 0; 3170a9083016SGiridhar Malavali 31717190575fSGiridhar Malavali fw_heartbeat_counter = qla82xx_rd_32(vha->hw, 31727190575fSGiridhar Malavali QLA82XX_PEG_ALIVE_COUNTER); 3173a5b36321SLalit Chandivade /* all 0xff, assume AER/EEH in progress, ignore */ 31747c3df132SSaurav Kashyap if (fw_heartbeat_counter == 0xffffffff) { 31757c3df132SSaurav Kashyap ql_dbg(ql_dbg_timer, vha, 0x6003, 31767c3df132SSaurav Kashyap "FW heartbeat counter is 0xffffffff, " 31777c3df132SSaurav Kashyap "returning status=%d.\n", status); 31787190575fSGiridhar Malavali return status; 31797c3df132SSaurav Kashyap } 3180a9083016SGiridhar Malavali if (vha->fw_heartbeat_counter == fw_heartbeat_counter) { 3181a9083016SGiridhar Malavali vha->seconds_since_last_heartbeat++; 3182a9083016SGiridhar Malavali /* FW not alive after 2 seconds */ 3183a9083016SGiridhar Malavali if (vha->seconds_since_last_heartbeat == 2) { 3184a9083016SGiridhar Malavali vha->seconds_since_last_heartbeat = 0; 31857190575fSGiridhar Malavali status = 1; 3186a9083016SGiridhar Malavali } 3187efa786ccSLalit Chandivade } else 3188efa786ccSLalit Chandivade vha->seconds_since_last_heartbeat = 0; 3189a9083016SGiridhar Malavali vha->fw_heartbeat_counter = fw_heartbeat_counter; 31907c3df132SSaurav Kashyap if (status) 31917c3df132SSaurav Kashyap ql_dbg(ql_dbg_timer, vha, 0x6004, 31927c3df132SSaurav Kashyap "Returning status=%d.\n", status); 31937190575fSGiridhar Malavali return status; 3194a9083016SGiridhar Malavali } 3195a9083016SGiridhar Malavali 3196a9083016SGiridhar Malavali /* 3197a9083016SGiridhar Malavali * qla82xx_device_state_handler 3198a9083016SGiridhar Malavali * Main state handler 3199a9083016SGiridhar Malavali * 3200a9083016SGiridhar Malavali * Note: 3201a9083016SGiridhar Malavali * IDC lock must be held upon entry 3202a9083016SGiridhar Malavali * 3203a9083016SGiridhar Malavali * Return: 3204a9083016SGiridhar Malavali * Success : 0 3205a9083016SGiridhar Malavali * Failed : 1 3206a9083016SGiridhar Malavali */ 3207a9083016SGiridhar Malavali int 3208a9083016SGiridhar Malavali qla82xx_device_state_handler(scsi_qla_host_t *vha) 3209a9083016SGiridhar Malavali { 3210a9083016SGiridhar Malavali uint32_t dev_state; 321192dbf273SGiridhar Malavali uint32_t old_dev_state; 3212a9083016SGiridhar Malavali int rval = QLA_SUCCESS; 3213a9083016SGiridhar Malavali unsigned long dev_init_timeout; 3214a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 321592dbf273SGiridhar Malavali int loopcount = 0; 3216a9083016SGiridhar Malavali 3217a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 32180251ce8cSSaurav Kashyap if (!vha->flags.init_done) { 3219a9083016SGiridhar Malavali qla82xx_set_drv_active(vha); 32200251ce8cSSaurav Kashyap qla82xx_set_idc_version(vha); 32210251ce8cSSaurav Kashyap } 3222a9083016SGiridhar Malavali 3223a9083016SGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 322492dbf273SGiridhar Malavali old_dev_state = dev_state; 32257c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x009b, 32267c3df132SSaurav Kashyap "Device state is 0x%x = %s.\n", 32277c3df132SSaurav Kashyap dev_state, 322808de2844SGiridhar Malavali dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 3229a9083016SGiridhar Malavali 3230a9083016SGiridhar Malavali /* wait for 30 seconds for device to go ready */ 32317d613ac6SSantosh Vernekar dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ); 3232a9083016SGiridhar Malavali 3233a9083016SGiridhar Malavali while (1) { 3234a9083016SGiridhar Malavali 3235a9083016SGiridhar Malavali if (time_after_eq(jiffies, dev_init_timeout)) { 32367c3df132SSaurav Kashyap ql_log(ql_log_fatal, vha, 0x009c, 32377c3df132SSaurav Kashyap "Device init failed.\n"); 3238a9083016SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 3239a9083016SGiridhar Malavali break; 3240a9083016SGiridhar Malavali } 3241a9083016SGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 324292dbf273SGiridhar Malavali if (old_dev_state != dev_state) { 324392dbf273SGiridhar Malavali loopcount = 0; 324492dbf273SGiridhar Malavali old_dev_state = dev_state; 324592dbf273SGiridhar Malavali } 324692dbf273SGiridhar Malavali if (loopcount < 5) { 32477c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x009d, 32487c3df132SSaurav Kashyap "Device state is 0x%x = %s.\n", 32497c3df132SSaurav Kashyap dev_state, 325008de2844SGiridhar Malavali dev_state < MAX_STATES ? qdev_state(dev_state) : 32517c3df132SSaurav Kashyap "Unknown"); 325292dbf273SGiridhar Malavali } 3253f1af6208SGiridhar Malavali 3254a9083016SGiridhar Malavali switch (dev_state) { 32557d613ac6SSantosh Vernekar case QLA8XXX_DEV_READY: 32567d613ac6SSantosh Vernekar ha->flags.nic_core_reset_owner = 0; 32577916bb90SChad Dupuis goto rel_lock; 32587d613ac6SSantosh Vernekar case QLA8XXX_DEV_COLD: 3259a9083016SGiridhar Malavali rval = qla82xx_device_bootstrap(vha); 326008de2844SGiridhar Malavali break; 32617d613ac6SSantosh Vernekar case QLA8XXX_DEV_INITIALIZING: 3262a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3263a9083016SGiridhar Malavali msleep(1000); 3264a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3265a9083016SGiridhar Malavali break; 32667d613ac6SSantosh Vernekar case QLA8XXX_DEV_NEED_RESET: 3267ed0de87cSGiridhar Malavali if (!ql2xdontresethba) 3268a9083016SGiridhar Malavali qla82xx_need_reset_handler(vha); 3269c8582ad9SSaurav Kashyap else { 3270c8582ad9SSaurav Kashyap qla82xx_idc_unlock(ha); 3271c8582ad9SSaurav Kashyap msleep(1000); 3272c8582ad9SSaurav Kashyap qla82xx_idc_lock(ha); 3273c8582ad9SSaurav Kashyap } 32740060ddf8SGiridhar Malavali dev_init_timeout = jiffies + 32757d613ac6SSantosh Vernekar (ha->fcoe_dev_init_timeout * HZ); 3276a9083016SGiridhar Malavali break; 32777d613ac6SSantosh Vernekar case QLA8XXX_DEV_NEED_QUIESCENT: 3278579d12b5SSaurav Kashyap qla82xx_need_qsnt_handler(vha); 3279579d12b5SSaurav Kashyap /* Reset timeout value after quiescence handler */ 32807d613ac6SSantosh Vernekar dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\ 3281579d12b5SSaurav Kashyap * HZ); 3282579d12b5SSaurav Kashyap break; 32837d613ac6SSantosh Vernekar case QLA8XXX_DEV_QUIESCENT: 3284579d12b5SSaurav Kashyap /* Owner will exit and other will wait for the state 3285579d12b5SSaurav Kashyap * to get changed 3286579d12b5SSaurav Kashyap */ 3287579d12b5SSaurav Kashyap if (ha->flags.quiesce_owner) 32887916bb90SChad Dupuis goto rel_lock; 3289579d12b5SSaurav Kashyap 3290a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3291a9083016SGiridhar Malavali msleep(1000); 3292a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3293579d12b5SSaurav Kashyap 3294579d12b5SSaurav Kashyap /* Reset timeout value after quiescence handler */ 32957d613ac6SSantosh Vernekar dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\ 3296579d12b5SSaurav Kashyap * HZ); 3297a9083016SGiridhar Malavali break; 32987d613ac6SSantosh Vernekar case QLA8XXX_DEV_FAILED: 32997d613ac6SSantosh Vernekar qla8xxx_dev_failed_handler(vha); 3300a9083016SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 3301a9083016SGiridhar Malavali goto exit; 3302a9083016SGiridhar Malavali default: 3303a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3304a9083016SGiridhar Malavali msleep(1000); 3305a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3306a9083016SGiridhar Malavali } 330792dbf273SGiridhar Malavali loopcount++; 3308a9083016SGiridhar Malavali } 33097916bb90SChad Dupuis rel_lock: 3310a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 33117916bb90SChad Dupuis exit: 3312a9083016SGiridhar Malavali return rval; 3313a9083016SGiridhar Malavali } 3314a9083016SGiridhar Malavali 33155988aeb2SGiridhar Malavali static int qla82xx_check_temp(scsi_qla_host_t *vha) 33165988aeb2SGiridhar Malavali { 33175988aeb2SGiridhar Malavali uint32_t temp, temp_state, temp_val; 33185988aeb2SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 33195988aeb2SGiridhar Malavali 33205988aeb2SGiridhar Malavali temp = qla82xx_rd_32(ha, CRB_TEMP_STATE); 33215988aeb2SGiridhar Malavali temp_state = qla82xx_get_temp_state(temp); 33225988aeb2SGiridhar Malavali temp_val = qla82xx_get_temp_val(temp); 33235988aeb2SGiridhar Malavali 33245988aeb2SGiridhar Malavali if (temp_state == QLA82XX_TEMP_PANIC) { 33255988aeb2SGiridhar Malavali ql_log(ql_log_warn, vha, 0x600e, 33265988aeb2SGiridhar Malavali "Device temperature %d degrees C exceeds " 33275988aeb2SGiridhar Malavali " maximum allowed. Hardware has been shut down.\n", 33285988aeb2SGiridhar Malavali temp_val); 33295988aeb2SGiridhar Malavali return 1; 33305988aeb2SGiridhar Malavali } else if (temp_state == QLA82XX_TEMP_WARN) { 33315988aeb2SGiridhar Malavali ql_log(ql_log_warn, vha, 0x600f, 33325988aeb2SGiridhar Malavali "Device temperature %d degrees C exceeds " 33335988aeb2SGiridhar Malavali "operating range. Immediate action needed.\n", 33345988aeb2SGiridhar Malavali temp_val); 33355988aeb2SGiridhar Malavali } 33365988aeb2SGiridhar Malavali return 0; 33375988aeb2SGiridhar Malavali } 33385988aeb2SGiridhar Malavali 33391ae47cf3SJoe Carnuccio int qla82xx_read_temperature(scsi_qla_host_t *vha) 33401ae47cf3SJoe Carnuccio { 33411ae47cf3SJoe Carnuccio uint32_t temp; 33421ae47cf3SJoe Carnuccio 33431ae47cf3SJoe Carnuccio temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE); 33441ae47cf3SJoe Carnuccio return qla82xx_get_temp_val(temp); 33451ae47cf3SJoe Carnuccio } 33461ae47cf3SJoe Carnuccio 3347c8f6544eSChad Dupuis void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha) 3348c8f6544eSChad Dupuis { 3349c8f6544eSChad Dupuis struct qla_hw_data *ha = vha->hw; 3350c8f6544eSChad Dupuis 3351c8f6544eSChad Dupuis if (ha->flags.mbox_busy) { 3352c8f6544eSChad Dupuis ha->flags.mbox_int = 1; 33538937f2f1SGiridhar Malavali ha->flags.mbox_busy = 0; 3354c8f6544eSChad Dupuis ql_log(ql_log_warn, vha, 0x6010, 3355c8f6544eSChad Dupuis "Doing premature completion of mbx command.\n"); 335636439832Sgurinder.shergill@hp.com if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags)) 3357c8f6544eSChad Dupuis complete(&ha->mbx_intr_comp); 3358c8f6544eSChad Dupuis } 3359c8f6544eSChad Dupuis } 3360c8f6544eSChad Dupuis 3361a9083016SGiridhar Malavali void qla82xx_watchdog(scsi_qla_host_t *vha) 3362a9083016SGiridhar Malavali { 33637190575fSGiridhar Malavali uint32_t dev_state, halt_status; 3364a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 3365a9083016SGiridhar Malavali 3366a9083016SGiridhar Malavali /* don't poll if reset is going on */ 33677d613ac6SSantosh Vernekar if (!ha->flags.nic_core_reset_hdlr_active) { 33687190575fSGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 33695988aeb2SGiridhar Malavali if (qla82xx_check_temp(vha)) { 33705988aeb2SGiridhar Malavali set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 33715988aeb2SGiridhar Malavali ha->flags.isp82xx_fw_hung = 1; 33725988aeb2SGiridhar Malavali qla82xx_clear_pending_mbx(vha); 33737d613ac6SSantosh Vernekar } else if (dev_state == QLA8XXX_DEV_NEED_RESET && 33747190575fSGiridhar Malavali !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) { 33757c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x6001, 33767c3df132SSaurav Kashyap "Adapter reset needed.\n"); 3377a9083016SGiridhar Malavali set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags); 33787d613ac6SSantosh Vernekar } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT && 3379579d12b5SSaurav Kashyap !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) { 33807c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x6002, 33817c3df132SSaurav Kashyap "Quiescent needed.\n"); 3382579d12b5SSaurav Kashyap set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags); 33837d613ac6SSantosh Vernekar } else if (dev_state == QLA8XXX_DEV_FAILED && 33847916bb90SChad Dupuis !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) && 33857916bb90SChad Dupuis vha->flags.online == 1) { 33867916bb90SChad Dupuis ql_log(ql_log_warn, vha, 0xb055, 33877916bb90SChad Dupuis "Adapter state is failed. Offlining.\n"); 33887916bb90SChad Dupuis set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 33897916bb90SChad Dupuis ha->flags.isp82xx_fw_hung = 1; 33907916bb90SChad Dupuis qla82xx_clear_pending_mbx(vha); 3391a9083016SGiridhar Malavali } else { 33927190575fSGiridhar Malavali if (qla82xx_check_fw_alive(vha)) { 339363154916SGiridhar Malavali ql_dbg(ql_dbg_timer, vha, 0x6011, 339463154916SGiridhar Malavali "disabling pause transmit on port 0 & 1.\n"); 339563154916SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98, 339663154916SGiridhar Malavali CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1); 33977190575fSGiridhar Malavali halt_status = qla82xx_rd_32(ha, 33987190575fSGiridhar Malavali QLA82XX_PEG_HALT_STATUS1); 339963154916SGiridhar Malavali ql_log(ql_log_info, vha, 0x6005, 34007c3df132SSaurav Kashyap "dumping hw/fw registers:.\n " 34017c3df132SSaurav Kashyap " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n " 34027c3df132SSaurav Kashyap " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n " 34037c3df132SSaurav Kashyap " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n " 34047c3df132SSaurav Kashyap " PEG_NET_4_PC: 0x%x.\n", halt_status, 34050e8edb03SGiridhar Malavali qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2), 34060e8edb03SGiridhar Malavali qla82xx_rd_32(ha, 34070e8edb03SGiridhar Malavali QLA82XX_CRB_PEG_NET_0 + 0x3c), 34080e8edb03SGiridhar Malavali qla82xx_rd_32(ha, 34090e8edb03SGiridhar Malavali QLA82XX_CRB_PEG_NET_1 + 0x3c), 34100e8edb03SGiridhar Malavali qla82xx_rd_32(ha, 34110e8edb03SGiridhar Malavali QLA82XX_CRB_PEG_NET_2 + 0x3c), 34120e8edb03SGiridhar Malavali qla82xx_rd_32(ha, 34130e8edb03SGiridhar Malavali QLA82XX_CRB_PEG_NET_3 + 0x3c), 34140e8edb03SGiridhar Malavali qla82xx_rd_32(ha, 34150e8edb03SGiridhar Malavali QLA82XX_CRB_PEG_NET_4 + 0x3c)); 34162cc97965SGiridhar Malavali if (((halt_status & 0x1fffff00) >> 8) == 0x67) 341710a340e6SChad Dupuis ql_log(ql_log_warn, vha, 0xb052, 341810a340e6SChad Dupuis "Firmware aborted with " 341910a340e6SChad Dupuis "error code 0x00006700. Device is " 342010a340e6SChad Dupuis "being reset.\n"); 34217190575fSGiridhar Malavali if (halt_status & HALT_STATUS_UNRECOVERABLE) { 34227190575fSGiridhar Malavali set_bit(ISP_UNRECOVERABLE, 34237190575fSGiridhar Malavali &vha->dpc_flags); 34247190575fSGiridhar Malavali } else { 34257c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 0x6006, 34267c3df132SSaurav Kashyap "Detect abort needed.\n"); 34277190575fSGiridhar Malavali set_bit(ISP_ABORT_NEEDED, 34287190575fSGiridhar Malavali &vha->dpc_flags); 34297190575fSGiridhar Malavali } 34307190575fSGiridhar Malavali ha->flags.isp82xx_fw_hung = 1; 3431c8f6544eSChad Dupuis ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n"); 3432c8f6544eSChad Dupuis qla82xx_clear_pending_mbx(vha); 34337190575fSGiridhar Malavali } 3434a9083016SGiridhar Malavali } 3435a9083016SGiridhar Malavali } 3436a9083016SGiridhar Malavali } 3437a9083016SGiridhar Malavali 3438a9083016SGiridhar Malavali int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr) 3439a9083016SGiridhar Malavali { 34407ec0effdSAtul Deshmukh int rval = -1; 34417ec0effdSAtul Deshmukh struct qla_hw_data *ha = vha->hw; 34427ec0effdSAtul Deshmukh 34437ec0effdSAtul Deshmukh if (IS_QLA82XX(ha)) 3444a9083016SGiridhar Malavali rval = qla82xx_device_state_handler(vha); 34457ec0effdSAtul Deshmukh else if (IS_QLA8044(ha)) { 34467ec0effdSAtul Deshmukh qla8044_idc_lock(ha); 34477ec0effdSAtul Deshmukh /* Decide the reset ownership */ 34487ec0effdSAtul Deshmukh qla83xx_reset_ownership(vha); 34497ec0effdSAtul Deshmukh qla8044_idc_unlock(ha); 34507ec0effdSAtul Deshmukh rval = qla8044_device_state_handler(vha); 34517ec0effdSAtul Deshmukh } 3452a9083016SGiridhar Malavali return rval; 3453a9083016SGiridhar Malavali } 3454a9083016SGiridhar Malavali 345508de2844SGiridhar Malavali void 345608de2844SGiridhar Malavali qla82xx_set_reset_owner(scsi_qla_host_t *vha) 345708de2844SGiridhar Malavali { 345808de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 34597ec0effdSAtul Deshmukh uint32_t dev_state = 0; 346008de2844SGiridhar Malavali 34617ec0effdSAtul Deshmukh if (IS_QLA82XX(ha)) 346208de2844SGiridhar Malavali dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 34637ec0effdSAtul Deshmukh else if (IS_QLA8044(ha)) 34647ec0effdSAtul Deshmukh dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX); 34657ec0effdSAtul Deshmukh 34667d613ac6SSantosh Vernekar if (dev_state == QLA8XXX_DEV_READY) { 346708de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb02f, 346808de2844SGiridhar Malavali "HW State: NEED RESET\n"); 34697ec0effdSAtul Deshmukh if (IS_QLA82XX(ha)) { 347008de2844SGiridhar Malavali qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 34717d613ac6SSantosh Vernekar QLA8XXX_DEV_NEED_RESET); 34727d613ac6SSantosh Vernekar ha->flags.nic_core_reset_owner = 1; 347308de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb030, 347408de2844SGiridhar Malavali "reset_owner is 0x%x\n", ha->portnum); 34757ec0effdSAtul Deshmukh } else if (IS_QLA8044(ha)) 34767ec0effdSAtul Deshmukh qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, 34777ec0effdSAtul Deshmukh QLA8XXX_DEV_NEED_RESET); 347808de2844SGiridhar Malavali } else 347908de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb031, 348008de2844SGiridhar Malavali "Device state is 0x%x = %s.\n", 348108de2844SGiridhar Malavali dev_state, 348208de2844SGiridhar Malavali dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 348308de2844SGiridhar Malavali } 348408de2844SGiridhar Malavali 3485a9083016SGiridhar Malavali /* 3486a9083016SGiridhar Malavali * qla82xx_abort_isp 3487a9083016SGiridhar Malavali * Resets ISP and aborts all outstanding commands. 3488a9083016SGiridhar Malavali * 3489a9083016SGiridhar Malavali * Input: 3490a9083016SGiridhar Malavali * ha = adapter block pointer. 3491a9083016SGiridhar Malavali * 3492a9083016SGiridhar Malavali * Returns: 3493a9083016SGiridhar Malavali * 0 = success 3494a9083016SGiridhar Malavali */ 3495a9083016SGiridhar Malavali int 3496a9083016SGiridhar Malavali qla82xx_abort_isp(scsi_qla_host_t *vha) 3497a9083016SGiridhar Malavali { 34987ec0effdSAtul Deshmukh int rval = -1; 3499a9083016SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 3500a9083016SGiridhar Malavali 3501a9083016SGiridhar Malavali if (vha->device_flags & DFLG_DEV_FAILED) { 35027c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x8024, 35037c3df132SSaurav Kashyap "Device in failed state, exiting.\n"); 3504a9083016SGiridhar Malavali return QLA_SUCCESS; 3505a9083016SGiridhar Malavali } 35067d613ac6SSantosh Vernekar ha->flags.nic_core_reset_hdlr_active = 1; 3507a9083016SGiridhar Malavali 3508a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 350908de2844SGiridhar Malavali qla82xx_set_reset_owner(vha); 3510a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3511a9083016SGiridhar Malavali 35127ec0effdSAtul Deshmukh if (IS_QLA82XX(ha)) 3513a9083016SGiridhar Malavali rval = qla82xx_device_state_handler(vha); 35147ec0effdSAtul Deshmukh else if (IS_QLA8044(ha)) { 35157ec0effdSAtul Deshmukh qla8044_idc_lock(ha); 35167ec0effdSAtul Deshmukh /* Decide the reset ownership */ 35177ec0effdSAtul Deshmukh qla83xx_reset_ownership(vha); 35187ec0effdSAtul Deshmukh qla8044_idc_unlock(ha); 35197ec0effdSAtul Deshmukh rval = qla8044_device_state_handler(vha); 35207ec0effdSAtul Deshmukh } 3521a9083016SGiridhar Malavali 3522a9083016SGiridhar Malavali qla82xx_idc_lock(ha); 3523a9083016SGiridhar Malavali qla82xx_clear_rst_ready(ha); 3524a9083016SGiridhar Malavali qla82xx_idc_unlock(ha); 3525a9083016SGiridhar Malavali 3526cdbb0a4fSSantosh Vernekar if (rval == QLA_SUCCESS) { 35277190575fSGiridhar Malavali ha->flags.isp82xx_fw_hung = 0; 35287d613ac6SSantosh Vernekar ha->flags.nic_core_reset_hdlr_active = 0; 3529a9083016SGiridhar Malavali qla82xx_restart_isp(vha); 3530cdbb0a4fSSantosh Vernekar } 3531f1af6208SGiridhar Malavali 3532f1af6208SGiridhar Malavali if (rval) { 3533f1af6208SGiridhar Malavali vha->flags.online = 1; 3534f1af6208SGiridhar Malavali if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) { 3535f1af6208SGiridhar Malavali if (ha->isp_abort_cnt == 0) { 35367c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x8027, 35377c3df132SSaurav Kashyap "ISP error recover failed - board " 35387c3df132SSaurav Kashyap "disabled.\n"); 3539f1af6208SGiridhar Malavali /* 3540f1af6208SGiridhar Malavali * The next call disables the board 3541f1af6208SGiridhar Malavali * completely. 3542f1af6208SGiridhar Malavali */ 3543f1af6208SGiridhar Malavali ha->isp_ops->reset_adapter(vha); 3544f1af6208SGiridhar Malavali vha->flags.online = 0; 3545f1af6208SGiridhar Malavali clear_bit(ISP_ABORT_RETRY, 3546f1af6208SGiridhar Malavali &vha->dpc_flags); 3547f1af6208SGiridhar Malavali rval = QLA_SUCCESS; 3548f1af6208SGiridhar Malavali } else { /* schedule another ISP abort */ 3549f1af6208SGiridhar Malavali ha->isp_abort_cnt--; 35507c3df132SSaurav Kashyap ql_log(ql_log_warn, vha, 0x8036, 35517c3df132SSaurav Kashyap "ISP abort - retry remaining %d.\n", 35527c3df132SSaurav Kashyap ha->isp_abort_cnt); 3553f1af6208SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 3554f1af6208SGiridhar Malavali } 3555f1af6208SGiridhar Malavali } else { 3556f1af6208SGiridhar Malavali ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT; 35577c3df132SSaurav Kashyap ql_dbg(ql_dbg_taskm, vha, 0x8029, 35587c3df132SSaurav Kashyap "ISP error recovery - retrying (%d) more times.\n", 35597c3df132SSaurav Kashyap ha->isp_abort_cnt); 3560f1af6208SGiridhar Malavali set_bit(ISP_ABORT_RETRY, &vha->dpc_flags); 3561f1af6208SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 3562f1af6208SGiridhar Malavali } 3563f1af6208SGiridhar Malavali } 3564a9083016SGiridhar Malavali return rval; 3565a9083016SGiridhar Malavali } 3566a9083016SGiridhar Malavali 3567a9083016SGiridhar Malavali /* 3568a9083016SGiridhar Malavali * qla82xx_fcoe_ctx_reset 3569a9083016SGiridhar Malavali * Perform a quick reset and aborts all outstanding commands. 3570a9083016SGiridhar Malavali * This will only perform an FCoE context reset and avoids a full blown 3571a9083016SGiridhar Malavali * chip reset. 3572a9083016SGiridhar Malavali * 3573a9083016SGiridhar Malavali * Input: 3574a9083016SGiridhar Malavali * ha = adapter block pointer. 3575a9083016SGiridhar Malavali * is_reset_path = flag for identifying the reset path. 3576a9083016SGiridhar Malavali * 3577a9083016SGiridhar Malavali * Returns: 3578a9083016SGiridhar Malavali * 0 = success 3579a9083016SGiridhar Malavali */ 3580a9083016SGiridhar Malavali int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha) 3581a9083016SGiridhar Malavali { 3582a9083016SGiridhar Malavali int rval = QLA_FUNCTION_FAILED; 3583a9083016SGiridhar Malavali 3584a9083016SGiridhar Malavali if (vha->flags.online) { 3585a9083016SGiridhar Malavali /* Abort all outstanding commands, so as to be requeued later */ 3586a9083016SGiridhar Malavali qla2x00_abort_isp_cleanup(vha); 3587a9083016SGiridhar Malavali } 3588a9083016SGiridhar Malavali 3589a9083016SGiridhar Malavali /* Stop currently executing firmware. 3590a9083016SGiridhar Malavali * This will destroy existing FCoE context at the F/W end. 3591a9083016SGiridhar Malavali */ 3592a9083016SGiridhar Malavali qla2x00_try_to_stop_firmware(vha); 3593a9083016SGiridhar Malavali 3594a9083016SGiridhar Malavali /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */ 3595a9083016SGiridhar Malavali rval = qla82xx_restart_isp(vha); 3596a9083016SGiridhar Malavali 3597a9083016SGiridhar Malavali return rval; 3598a9083016SGiridhar Malavali } 3599a9083016SGiridhar Malavali 3600a9083016SGiridhar Malavali /* 3601a9083016SGiridhar Malavali * qla2x00_wait_for_fcoe_ctx_reset 3602a9083016SGiridhar Malavali * Wait till the FCoE context is reset. 3603a9083016SGiridhar Malavali * 3604a9083016SGiridhar Malavali * Note: 3605a9083016SGiridhar Malavali * Does context switching here. 3606a9083016SGiridhar Malavali * Release SPIN_LOCK (if any) before calling this routine. 3607a9083016SGiridhar Malavali * 3608a9083016SGiridhar Malavali * Return: 3609a9083016SGiridhar Malavali * Success (fcoe_ctx reset is done) : 0 3610a9083016SGiridhar Malavali * Failed (fcoe_ctx reset not completed within max loop timout ) : 1 3611a9083016SGiridhar Malavali */ 3612a9083016SGiridhar Malavali int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha) 3613a9083016SGiridhar Malavali { 3614a9083016SGiridhar Malavali int status = QLA_FUNCTION_FAILED; 3615a9083016SGiridhar Malavali unsigned long wait_reset; 3616a9083016SGiridhar Malavali 3617a9083016SGiridhar Malavali wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ); 3618a9083016SGiridhar Malavali while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) || 3619a9083016SGiridhar Malavali test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 3620a9083016SGiridhar Malavali && time_before(jiffies, wait_reset)) { 3621a9083016SGiridhar Malavali 3622a9083016SGiridhar Malavali set_current_state(TASK_UNINTERRUPTIBLE); 3623a9083016SGiridhar Malavali schedule_timeout(HZ); 3624a9083016SGiridhar Malavali 3625a9083016SGiridhar Malavali if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) && 3626a9083016SGiridhar Malavali !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) { 3627a9083016SGiridhar Malavali status = QLA_SUCCESS; 3628a9083016SGiridhar Malavali break; 3629a9083016SGiridhar Malavali } 3630a9083016SGiridhar Malavali } 36317c3df132SSaurav Kashyap ql_dbg(ql_dbg_p3p, vha, 0xb027, 3632d8424f68SJoe Perches "%s: status=%d.\n", __func__, status); 3633a9083016SGiridhar Malavali 3634a9083016SGiridhar Malavali return status; 3635a9083016SGiridhar Malavali } 36367190575fSGiridhar Malavali 36377190575fSGiridhar Malavali void 36387190575fSGiridhar Malavali qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha) 36397190575fSGiridhar Malavali { 36407ec0effdSAtul Deshmukh int i, fw_state = 0; 36417190575fSGiridhar Malavali unsigned long flags; 36427190575fSGiridhar Malavali struct qla_hw_data *ha = vha->hw; 36437190575fSGiridhar Malavali 36447190575fSGiridhar Malavali /* Check if 82XX firmware is alive or not 36457190575fSGiridhar Malavali * We may have arrived here from NEED_RESET 36467190575fSGiridhar Malavali * detection only 36477190575fSGiridhar Malavali */ 36487190575fSGiridhar Malavali if (!ha->flags.isp82xx_fw_hung) { 36497190575fSGiridhar Malavali for (i = 0; i < 2; i++) { 36507190575fSGiridhar Malavali msleep(1000); 36517ec0effdSAtul Deshmukh if (IS_QLA82XX(ha)) 36527ec0effdSAtul Deshmukh fw_state = qla82xx_check_fw_alive(vha); 36537ec0effdSAtul Deshmukh else if (IS_QLA8044(ha)) 36547ec0effdSAtul Deshmukh fw_state = qla8044_check_fw_alive(vha); 36557ec0effdSAtul Deshmukh if (fw_state) { 36567190575fSGiridhar Malavali ha->flags.isp82xx_fw_hung = 1; 3657c8f6544eSChad Dupuis qla82xx_clear_pending_mbx(vha); 36587190575fSGiridhar Malavali break; 36597190575fSGiridhar Malavali } 36607190575fSGiridhar Malavali } 36617190575fSGiridhar Malavali } 36627c3df132SSaurav Kashyap ql_dbg(ql_dbg_init, vha, 0x00b0, 36637c3df132SSaurav Kashyap "Entered %s fw_hung=%d.\n", 36647c3df132SSaurav Kashyap __func__, ha->flags.isp82xx_fw_hung); 36657190575fSGiridhar Malavali 36667190575fSGiridhar Malavali /* Abort all commands gracefully if fw NOT hung */ 36677190575fSGiridhar Malavali if (!ha->flags.isp82xx_fw_hung) { 36687190575fSGiridhar Malavali int cnt, que; 36697190575fSGiridhar Malavali srb_t *sp; 36707190575fSGiridhar Malavali struct req_que *req; 36717190575fSGiridhar Malavali 36727190575fSGiridhar Malavali spin_lock_irqsave(&ha->hardware_lock, flags); 36737190575fSGiridhar Malavali for (que = 0; que < ha->max_req_queues; que++) { 36747190575fSGiridhar Malavali req = ha->req_q_map[que]; 36757190575fSGiridhar Malavali if (!req) 36767190575fSGiridhar Malavali continue; 36778d93f550SChad Dupuis for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) { 36787190575fSGiridhar Malavali sp = req->outstanding_cmds[cnt]; 36797190575fSGiridhar Malavali if (sp) { 3680af13b700SGiridhar Malavali if ((!sp->u.scmd.ctx || 3681af13b700SGiridhar Malavali (sp->flags & 3682af13b700SGiridhar Malavali SRB_FCP_CMND_DMA_VALID)) && 3683af13b700SGiridhar Malavali !ha->flags.isp82xx_fw_hung) { 36847190575fSGiridhar Malavali spin_unlock_irqrestore( 36857190575fSGiridhar Malavali &ha->hardware_lock, flags); 36867190575fSGiridhar Malavali if (ha->isp_ops->abort_command(sp)) { 36877c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 36887c3df132SSaurav Kashyap 0x00b1, 36897c3df132SSaurav Kashyap "mbx abort failed.\n"); 36907190575fSGiridhar Malavali } else { 36917c3df132SSaurav Kashyap ql_log(ql_log_info, vha, 36927c3df132SSaurav Kashyap 0x00b2, 36937c3df132SSaurav Kashyap "mbx abort success.\n"); 36947190575fSGiridhar Malavali } 36957190575fSGiridhar Malavali spin_lock_irqsave(&ha->hardware_lock, flags); 36967190575fSGiridhar Malavali } 36977190575fSGiridhar Malavali } 36987190575fSGiridhar Malavali } 36997190575fSGiridhar Malavali } 37007190575fSGiridhar Malavali spin_unlock_irqrestore(&ha->hardware_lock, flags); 37017190575fSGiridhar Malavali 37027190575fSGiridhar Malavali /* Wait for pending cmds (physical and virtual) to complete */ 37037190575fSGiridhar Malavali if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0, 37047190575fSGiridhar Malavali WAIT_HOST) == QLA_SUCCESS) { 37057c3df132SSaurav Kashyap ql_dbg(ql_dbg_init, vha, 0x00b3, 37067c3df132SSaurav Kashyap "Done wait for " 37077c3df132SSaurav Kashyap "pending commands.\n"); 37087190575fSGiridhar Malavali } 37097190575fSGiridhar Malavali } 37107190575fSGiridhar Malavali } 371108de2844SGiridhar Malavali 371208de2844SGiridhar Malavali /* Minidump related functions */ 371308de2844SGiridhar Malavali static int 371408de2844SGiridhar Malavali qla82xx_minidump_process_control(scsi_qla_host_t *vha, 371508de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 371608de2844SGiridhar Malavali { 371708de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 371808de2844SGiridhar Malavali struct qla82xx_md_entry_crb *crb_entry; 371908de2844SGiridhar Malavali uint32_t read_value, opcode, poll_time; 372008de2844SGiridhar Malavali uint32_t addr, index, crb_addr; 372108de2844SGiridhar Malavali unsigned long wtime; 372208de2844SGiridhar Malavali struct qla82xx_md_template_hdr *tmplt_hdr; 372308de2844SGiridhar Malavali uint32_t rval = QLA_SUCCESS; 372408de2844SGiridhar Malavali int i; 372508de2844SGiridhar Malavali 372608de2844SGiridhar Malavali tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 372708de2844SGiridhar Malavali crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr; 372808de2844SGiridhar Malavali crb_addr = crb_entry->addr; 372908de2844SGiridhar Malavali 373008de2844SGiridhar Malavali for (i = 0; i < crb_entry->op_count; i++) { 373108de2844SGiridhar Malavali opcode = crb_entry->crb_ctrl.opcode; 373208de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_WR) { 373308de2844SGiridhar Malavali qla82xx_md_rw_32(ha, crb_addr, 373408de2844SGiridhar Malavali crb_entry->value_1, 1); 373508de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_WR; 373608de2844SGiridhar Malavali } 373708de2844SGiridhar Malavali 373808de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_RW) { 373908de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 374008de2844SGiridhar Malavali qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 374108de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_RW; 374208de2844SGiridhar Malavali } 374308de2844SGiridhar Malavali 374408de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_AND) { 374508de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 374608de2844SGiridhar Malavali read_value &= crb_entry->value_2; 374708de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_AND; 374808de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_OR) { 374908de2844SGiridhar Malavali read_value |= crb_entry->value_3; 375008de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_OR; 375108de2844SGiridhar Malavali } 375208de2844SGiridhar Malavali qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 375308de2844SGiridhar Malavali } 375408de2844SGiridhar Malavali 375508de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_OR) { 375608de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 375708de2844SGiridhar Malavali read_value |= crb_entry->value_3; 375808de2844SGiridhar Malavali qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 375908de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_OR; 376008de2844SGiridhar Malavali } 376108de2844SGiridhar Malavali 376208de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_POLL) { 376308de2844SGiridhar Malavali poll_time = crb_entry->crb_strd.poll_timeout; 376408de2844SGiridhar Malavali wtime = jiffies + poll_time; 376508de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 376608de2844SGiridhar Malavali 376708de2844SGiridhar Malavali do { 376808de2844SGiridhar Malavali if ((read_value & crb_entry->value_2) 376908de2844SGiridhar Malavali == crb_entry->value_1) 377008de2844SGiridhar Malavali break; 377108de2844SGiridhar Malavali else if (time_after_eq(jiffies, wtime)) { 377208de2844SGiridhar Malavali /* capturing dump failed */ 377308de2844SGiridhar Malavali rval = QLA_FUNCTION_FAILED; 377408de2844SGiridhar Malavali break; 377508de2844SGiridhar Malavali } else 377608de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, 377708de2844SGiridhar Malavali crb_addr, 0, 0); 377808de2844SGiridhar Malavali } while (1); 377908de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_POLL; 378008de2844SGiridhar Malavali } 378108de2844SGiridhar Malavali 378208de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) { 378308de2844SGiridhar Malavali if (crb_entry->crb_strd.state_index_a) { 378408de2844SGiridhar Malavali index = crb_entry->crb_strd.state_index_a; 378508de2844SGiridhar Malavali addr = tmplt_hdr->saved_state_array[index]; 378608de2844SGiridhar Malavali } else 378708de2844SGiridhar Malavali addr = crb_addr; 378808de2844SGiridhar Malavali 378908de2844SGiridhar Malavali read_value = qla82xx_md_rw_32(ha, addr, 0, 0); 379008de2844SGiridhar Malavali index = crb_entry->crb_ctrl.state_index_v; 379108de2844SGiridhar Malavali tmplt_hdr->saved_state_array[index] = read_value; 379208de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE; 379308de2844SGiridhar Malavali } 379408de2844SGiridhar Malavali 379508de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) { 379608de2844SGiridhar Malavali if (crb_entry->crb_strd.state_index_a) { 379708de2844SGiridhar Malavali index = crb_entry->crb_strd.state_index_a; 379808de2844SGiridhar Malavali addr = tmplt_hdr->saved_state_array[index]; 379908de2844SGiridhar Malavali } else 380008de2844SGiridhar Malavali addr = crb_addr; 380108de2844SGiridhar Malavali 380208de2844SGiridhar Malavali if (crb_entry->crb_ctrl.state_index_v) { 380308de2844SGiridhar Malavali index = crb_entry->crb_ctrl.state_index_v; 380408de2844SGiridhar Malavali read_value = 380508de2844SGiridhar Malavali tmplt_hdr->saved_state_array[index]; 380608de2844SGiridhar Malavali } else 380708de2844SGiridhar Malavali read_value = crb_entry->value_1; 380808de2844SGiridhar Malavali 380908de2844SGiridhar Malavali qla82xx_md_rw_32(ha, addr, read_value, 1); 381008de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE; 381108de2844SGiridhar Malavali } 381208de2844SGiridhar Malavali 381308de2844SGiridhar Malavali if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) { 381408de2844SGiridhar Malavali index = crb_entry->crb_ctrl.state_index_v; 381508de2844SGiridhar Malavali read_value = tmplt_hdr->saved_state_array[index]; 381608de2844SGiridhar Malavali read_value <<= crb_entry->crb_ctrl.shl; 381708de2844SGiridhar Malavali read_value >>= crb_entry->crb_ctrl.shr; 381808de2844SGiridhar Malavali if (crb_entry->value_2) 381908de2844SGiridhar Malavali read_value &= crb_entry->value_2; 382008de2844SGiridhar Malavali read_value |= crb_entry->value_3; 382108de2844SGiridhar Malavali read_value += crb_entry->value_1; 382208de2844SGiridhar Malavali tmplt_hdr->saved_state_array[index] = read_value; 382308de2844SGiridhar Malavali opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE; 382408de2844SGiridhar Malavali } 382508de2844SGiridhar Malavali crb_addr += crb_entry->crb_strd.addr_stride; 382608de2844SGiridhar Malavali } 382708de2844SGiridhar Malavali return rval; 382808de2844SGiridhar Malavali } 382908de2844SGiridhar Malavali 383008de2844SGiridhar Malavali static void 383108de2844SGiridhar Malavali qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha, 383208de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 383308de2844SGiridhar Malavali { 383408de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 383508de2844SGiridhar Malavali uint32_t r_addr, r_stride, loop_cnt, i, r_value; 383608de2844SGiridhar Malavali struct qla82xx_md_entry_rdocm *ocm_hdr; 383708de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 383808de2844SGiridhar Malavali 383908de2844SGiridhar Malavali ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr; 384008de2844SGiridhar Malavali r_addr = ocm_hdr->read_addr; 384108de2844SGiridhar Malavali r_stride = ocm_hdr->read_addr_stride; 384208de2844SGiridhar Malavali loop_cnt = ocm_hdr->op_count; 384308de2844SGiridhar Malavali 384408de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 38458dfa4b5aSBart Van Assche r_value = RD_REG_DWORD(r_addr + ha->nx_pcibase); 384608de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 384708de2844SGiridhar Malavali r_addr += r_stride; 384808de2844SGiridhar Malavali } 384908de2844SGiridhar Malavali *d_ptr = data_ptr; 385008de2844SGiridhar Malavali } 385108de2844SGiridhar Malavali 385208de2844SGiridhar Malavali static void 385308de2844SGiridhar Malavali qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha, 385408de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 385508de2844SGiridhar Malavali { 385608de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 385708de2844SGiridhar Malavali uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value; 385808de2844SGiridhar Malavali struct qla82xx_md_entry_mux *mux_hdr; 385908de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 386008de2844SGiridhar Malavali 386108de2844SGiridhar Malavali mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr; 386208de2844SGiridhar Malavali r_addr = mux_hdr->read_addr; 386308de2844SGiridhar Malavali s_addr = mux_hdr->select_addr; 386408de2844SGiridhar Malavali s_stride = mux_hdr->select_value_stride; 386508de2844SGiridhar Malavali s_value = mux_hdr->select_value; 386608de2844SGiridhar Malavali loop_cnt = mux_hdr->op_count; 386708de2844SGiridhar Malavali 386808de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 386908de2844SGiridhar Malavali qla82xx_md_rw_32(ha, s_addr, s_value, 1); 387008de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 387108de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(s_value); 387208de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 387308de2844SGiridhar Malavali s_value += s_stride; 387408de2844SGiridhar Malavali } 387508de2844SGiridhar Malavali *d_ptr = data_ptr; 387608de2844SGiridhar Malavali } 387708de2844SGiridhar Malavali 387808de2844SGiridhar Malavali static void 387908de2844SGiridhar Malavali qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha, 388008de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 388108de2844SGiridhar Malavali { 388208de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 388308de2844SGiridhar Malavali uint32_t r_addr, r_stride, loop_cnt, i, r_value; 388408de2844SGiridhar Malavali struct qla82xx_md_entry_crb *crb_hdr; 388508de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 388608de2844SGiridhar Malavali 388708de2844SGiridhar Malavali crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr; 388808de2844SGiridhar Malavali r_addr = crb_hdr->addr; 388908de2844SGiridhar Malavali r_stride = crb_hdr->crb_strd.addr_stride; 389008de2844SGiridhar Malavali loop_cnt = crb_hdr->op_count; 389108de2844SGiridhar Malavali 389208de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 389308de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 389408de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_addr); 389508de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 389608de2844SGiridhar Malavali r_addr += r_stride; 389708de2844SGiridhar Malavali } 389808de2844SGiridhar Malavali *d_ptr = data_ptr; 389908de2844SGiridhar Malavali } 390008de2844SGiridhar Malavali 390108de2844SGiridhar Malavali static int 390208de2844SGiridhar Malavali qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha, 390308de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 390408de2844SGiridhar Malavali { 390508de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 390608de2844SGiridhar Malavali uint32_t addr, r_addr, c_addr, t_r_addr; 390708de2844SGiridhar Malavali uint32_t i, k, loop_count, t_value, r_cnt, r_value; 390808de2844SGiridhar Malavali unsigned long p_wait, w_time, p_mask; 390908de2844SGiridhar Malavali uint32_t c_value_w, c_value_r; 391008de2844SGiridhar Malavali struct qla82xx_md_entry_cache *cache_hdr; 391108de2844SGiridhar Malavali int rval = QLA_FUNCTION_FAILED; 391208de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 391308de2844SGiridhar Malavali 391408de2844SGiridhar Malavali cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 391508de2844SGiridhar Malavali loop_count = cache_hdr->op_count; 391608de2844SGiridhar Malavali r_addr = cache_hdr->read_addr; 391708de2844SGiridhar Malavali c_addr = cache_hdr->control_addr; 391808de2844SGiridhar Malavali c_value_w = cache_hdr->cache_ctrl.write_value; 391908de2844SGiridhar Malavali 392008de2844SGiridhar Malavali t_r_addr = cache_hdr->tag_reg_addr; 392108de2844SGiridhar Malavali t_value = cache_hdr->addr_ctrl.init_tag_value; 392208de2844SGiridhar Malavali r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 392308de2844SGiridhar Malavali p_wait = cache_hdr->cache_ctrl.poll_wait; 392408de2844SGiridhar Malavali p_mask = cache_hdr->cache_ctrl.poll_mask; 392508de2844SGiridhar Malavali 392608de2844SGiridhar Malavali for (i = 0; i < loop_count; i++) { 392708de2844SGiridhar Malavali qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 392808de2844SGiridhar Malavali if (c_value_w) 392908de2844SGiridhar Malavali qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 393008de2844SGiridhar Malavali 393108de2844SGiridhar Malavali if (p_mask) { 393208de2844SGiridhar Malavali w_time = jiffies + p_wait; 393308de2844SGiridhar Malavali do { 393408de2844SGiridhar Malavali c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0); 393508de2844SGiridhar Malavali if ((c_value_r & p_mask) == 0) 393608de2844SGiridhar Malavali break; 393708de2844SGiridhar Malavali else if (time_after_eq(jiffies, w_time)) { 393808de2844SGiridhar Malavali /* capturing dump failed */ 393908de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb032, 394008de2844SGiridhar Malavali "c_value_r: 0x%x, poll_mask: 0x%lx, " 394108de2844SGiridhar Malavali "w_time: 0x%lx\n", 394208de2844SGiridhar Malavali c_value_r, p_mask, w_time); 394308de2844SGiridhar Malavali return rval; 394408de2844SGiridhar Malavali } 394508de2844SGiridhar Malavali } while (1); 394608de2844SGiridhar Malavali } 394708de2844SGiridhar Malavali 394808de2844SGiridhar Malavali addr = r_addr; 394908de2844SGiridhar Malavali for (k = 0; k < r_cnt; k++) { 395008de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 395108de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 395208de2844SGiridhar Malavali addr += cache_hdr->read_ctrl.read_addr_stride; 395308de2844SGiridhar Malavali } 395408de2844SGiridhar Malavali t_value += cache_hdr->addr_ctrl.tag_value_stride; 395508de2844SGiridhar Malavali } 395608de2844SGiridhar Malavali *d_ptr = data_ptr; 395708de2844SGiridhar Malavali return QLA_SUCCESS; 395808de2844SGiridhar Malavali } 395908de2844SGiridhar Malavali 396008de2844SGiridhar Malavali static void 396108de2844SGiridhar Malavali qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha, 396208de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 396308de2844SGiridhar Malavali { 396408de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 396508de2844SGiridhar Malavali uint32_t addr, r_addr, c_addr, t_r_addr; 396608de2844SGiridhar Malavali uint32_t i, k, loop_count, t_value, r_cnt, r_value; 396708de2844SGiridhar Malavali uint32_t c_value_w; 396808de2844SGiridhar Malavali struct qla82xx_md_entry_cache *cache_hdr; 396908de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 397008de2844SGiridhar Malavali 397108de2844SGiridhar Malavali cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 397208de2844SGiridhar Malavali loop_count = cache_hdr->op_count; 397308de2844SGiridhar Malavali r_addr = cache_hdr->read_addr; 397408de2844SGiridhar Malavali c_addr = cache_hdr->control_addr; 397508de2844SGiridhar Malavali c_value_w = cache_hdr->cache_ctrl.write_value; 397608de2844SGiridhar Malavali 397708de2844SGiridhar Malavali t_r_addr = cache_hdr->tag_reg_addr; 397808de2844SGiridhar Malavali t_value = cache_hdr->addr_ctrl.init_tag_value; 397908de2844SGiridhar Malavali r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 398008de2844SGiridhar Malavali 398108de2844SGiridhar Malavali for (i = 0; i < loop_count; i++) { 398208de2844SGiridhar Malavali qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 398308de2844SGiridhar Malavali qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 398408de2844SGiridhar Malavali addr = r_addr; 398508de2844SGiridhar Malavali for (k = 0; k < r_cnt; k++) { 398608de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 398708de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 398808de2844SGiridhar Malavali addr += cache_hdr->read_ctrl.read_addr_stride; 398908de2844SGiridhar Malavali } 399008de2844SGiridhar Malavali t_value += cache_hdr->addr_ctrl.tag_value_stride; 399108de2844SGiridhar Malavali } 399208de2844SGiridhar Malavali *d_ptr = data_ptr; 399308de2844SGiridhar Malavali } 399408de2844SGiridhar Malavali 399508de2844SGiridhar Malavali static void 399608de2844SGiridhar Malavali qla82xx_minidump_process_queue(scsi_qla_host_t *vha, 399708de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 399808de2844SGiridhar Malavali { 399908de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 400008de2844SGiridhar Malavali uint32_t s_addr, r_addr; 400108de2844SGiridhar Malavali uint32_t r_stride, r_value, r_cnt, qid = 0; 400208de2844SGiridhar Malavali uint32_t i, k, loop_cnt; 400308de2844SGiridhar Malavali struct qla82xx_md_entry_queue *q_hdr; 400408de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 400508de2844SGiridhar Malavali 400608de2844SGiridhar Malavali q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr; 400708de2844SGiridhar Malavali s_addr = q_hdr->select_addr; 400808de2844SGiridhar Malavali r_cnt = q_hdr->rd_strd.read_addr_cnt; 400908de2844SGiridhar Malavali r_stride = q_hdr->rd_strd.read_addr_stride; 401008de2844SGiridhar Malavali loop_cnt = q_hdr->op_count; 401108de2844SGiridhar Malavali 401208de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 401308de2844SGiridhar Malavali qla82xx_md_rw_32(ha, s_addr, qid, 1); 401408de2844SGiridhar Malavali r_addr = q_hdr->read_addr; 401508de2844SGiridhar Malavali for (k = 0; k < r_cnt; k++) { 401608de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 401708de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 401808de2844SGiridhar Malavali r_addr += r_stride; 401908de2844SGiridhar Malavali } 402008de2844SGiridhar Malavali qid += q_hdr->q_strd.queue_id_stride; 402108de2844SGiridhar Malavali } 402208de2844SGiridhar Malavali *d_ptr = data_ptr; 402308de2844SGiridhar Malavali } 402408de2844SGiridhar Malavali 402508de2844SGiridhar Malavali static void 402608de2844SGiridhar Malavali qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha, 402708de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 402808de2844SGiridhar Malavali { 402908de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 403008de2844SGiridhar Malavali uint32_t r_addr, r_value; 403108de2844SGiridhar Malavali uint32_t i, loop_cnt; 403208de2844SGiridhar Malavali struct qla82xx_md_entry_rdrom *rom_hdr; 403308de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 403408de2844SGiridhar Malavali 403508de2844SGiridhar Malavali rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr; 403608de2844SGiridhar Malavali r_addr = rom_hdr->read_addr; 403708de2844SGiridhar Malavali loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t); 403808de2844SGiridhar Malavali 403908de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 404008de2844SGiridhar Malavali qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, 404108de2844SGiridhar Malavali (r_addr & 0xFFFF0000), 1); 404208de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, 404308de2844SGiridhar Malavali MD_DIRECT_ROM_READ_BASE + 404408de2844SGiridhar Malavali (r_addr & 0x0000FFFF), 0, 0); 404508de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_value); 404608de2844SGiridhar Malavali r_addr += sizeof(uint32_t); 404708de2844SGiridhar Malavali } 404808de2844SGiridhar Malavali *d_ptr = data_ptr; 404908de2844SGiridhar Malavali } 405008de2844SGiridhar Malavali 405108de2844SGiridhar Malavali static int 405208de2844SGiridhar Malavali qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha, 405308de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) 405408de2844SGiridhar Malavali { 405508de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 405608de2844SGiridhar Malavali uint32_t r_addr, r_value, r_data; 405708de2844SGiridhar Malavali uint32_t i, j, loop_cnt; 405808de2844SGiridhar Malavali struct qla82xx_md_entry_rdmem *m_hdr; 405908de2844SGiridhar Malavali unsigned long flags; 406008de2844SGiridhar Malavali int rval = QLA_FUNCTION_FAILED; 406108de2844SGiridhar Malavali uint32_t *data_ptr = *d_ptr; 406208de2844SGiridhar Malavali 406308de2844SGiridhar Malavali m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr; 406408de2844SGiridhar Malavali r_addr = m_hdr->read_addr; 406508de2844SGiridhar Malavali loop_cnt = m_hdr->read_data_size/16; 406608de2844SGiridhar Malavali 406708de2844SGiridhar Malavali if (r_addr & 0xf) { 406808de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb033, 4069d6a03581SMasanari Iida "Read addr 0x%x not 16 bytes aligned\n", r_addr); 407008de2844SGiridhar Malavali return rval; 407108de2844SGiridhar Malavali } 407208de2844SGiridhar Malavali 407308de2844SGiridhar Malavali if (m_hdr->read_data_size % 16) { 407408de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb034, 407508de2844SGiridhar Malavali "Read data[0x%x] not multiple of 16 bytes\n", 407608de2844SGiridhar Malavali m_hdr->read_data_size); 407708de2844SGiridhar Malavali return rval; 407808de2844SGiridhar Malavali } 407908de2844SGiridhar Malavali 408008de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb035, 408108de2844SGiridhar Malavali "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n", 408208de2844SGiridhar Malavali __func__, r_addr, m_hdr->read_data_size, loop_cnt); 408308de2844SGiridhar Malavali 408408de2844SGiridhar Malavali write_lock_irqsave(&ha->hw_lock, flags); 408508de2844SGiridhar Malavali for (i = 0; i < loop_cnt; i++) { 408608de2844SGiridhar Malavali qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1); 408708de2844SGiridhar Malavali r_value = 0; 408808de2844SGiridhar Malavali qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1); 408908de2844SGiridhar Malavali r_value = MIU_TA_CTL_ENABLE; 409008de2844SGiridhar Malavali qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 409108de2844SGiridhar Malavali r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 409208de2844SGiridhar Malavali qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 409308de2844SGiridhar Malavali 409408de2844SGiridhar Malavali for (j = 0; j < MAX_CTL_CHECK; j++) { 409508de2844SGiridhar Malavali r_value = qla82xx_md_rw_32(ha, 409608de2844SGiridhar Malavali MD_MIU_TEST_AGT_CTRL, 0, 0); 409708de2844SGiridhar Malavali if ((r_value & MIU_TA_CTL_BUSY) == 0) 409808de2844SGiridhar Malavali break; 409908de2844SGiridhar Malavali } 410008de2844SGiridhar Malavali 410108de2844SGiridhar Malavali if (j >= MAX_CTL_CHECK) { 410208de2844SGiridhar Malavali printk_ratelimited(KERN_ERR 410308de2844SGiridhar Malavali "failed to read through agent\n"); 410408de2844SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 410508de2844SGiridhar Malavali return rval; 410608de2844SGiridhar Malavali } 410708de2844SGiridhar Malavali 410808de2844SGiridhar Malavali for (j = 0; j < 4; j++) { 410908de2844SGiridhar Malavali r_data = qla82xx_md_rw_32(ha, 411008de2844SGiridhar Malavali MD_MIU_TEST_AGT_RDDATA[j], 0, 0); 411108de2844SGiridhar Malavali *data_ptr++ = cpu_to_le32(r_data); 411208de2844SGiridhar Malavali } 411308de2844SGiridhar Malavali r_addr += 16; 411408de2844SGiridhar Malavali } 411508de2844SGiridhar Malavali write_unlock_irqrestore(&ha->hw_lock, flags); 411608de2844SGiridhar Malavali *d_ptr = data_ptr; 411708de2844SGiridhar Malavali return QLA_SUCCESS; 411808de2844SGiridhar Malavali } 411908de2844SGiridhar Malavali 41207ec0effdSAtul Deshmukh int 412108de2844SGiridhar Malavali qla82xx_validate_template_chksum(scsi_qla_host_t *vha) 412208de2844SGiridhar Malavali { 412308de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 412408de2844SGiridhar Malavali uint64_t chksum = 0; 412508de2844SGiridhar Malavali uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr; 412608de2844SGiridhar Malavali int count = ha->md_template_size/sizeof(uint32_t); 412708de2844SGiridhar Malavali 412808de2844SGiridhar Malavali while (count-- > 0) 412908de2844SGiridhar Malavali chksum += *d_ptr++; 413008de2844SGiridhar Malavali while (chksum >> 32) 413108de2844SGiridhar Malavali chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32); 413208de2844SGiridhar Malavali return ~chksum; 413308de2844SGiridhar Malavali } 413408de2844SGiridhar Malavali 413508de2844SGiridhar Malavali static void 413608de2844SGiridhar Malavali qla82xx_mark_entry_skipped(scsi_qla_host_t *vha, 413708de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr, int index) 413808de2844SGiridhar Malavali { 413908de2844SGiridhar Malavali entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG; 414008de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb036, 414108de2844SGiridhar Malavali "Skipping entry[%d]: " 414208de2844SGiridhar Malavali "ETYPE[0x%x]-ELEVEL[0x%x]\n", 414308de2844SGiridhar Malavali index, entry_hdr->entry_type, 414408de2844SGiridhar Malavali entry_hdr->d_ctrl.entry_capture_mask); 414508de2844SGiridhar Malavali } 414608de2844SGiridhar Malavali 414708de2844SGiridhar Malavali int 414808de2844SGiridhar Malavali qla82xx_md_collect(scsi_qla_host_t *vha) 414908de2844SGiridhar Malavali { 415008de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 415108de2844SGiridhar Malavali int no_entry_hdr = 0; 415208de2844SGiridhar Malavali qla82xx_md_entry_hdr_t *entry_hdr; 415308de2844SGiridhar Malavali struct qla82xx_md_template_hdr *tmplt_hdr; 415408de2844SGiridhar Malavali uint32_t *data_ptr; 415508de2844SGiridhar Malavali uint32_t total_data_size = 0, f_capture_mask, data_collected = 0; 415608de2844SGiridhar Malavali int i = 0, rval = QLA_FUNCTION_FAILED; 415708de2844SGiridhar Malavali 415808de2844SGiridhar Malavali tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 415908de2844SGiridhar Malavali data_ptr = (uint32_t *)ha->md_dump; 416008de2844SGiridhar Malavali 416108de2844SGiridhar Malavali if (ha->fw_dumped) { 4162a8faa263SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb037, 4163a8faa263SGiridhar Malavali "Firmware has been previously dumped (%p) " 4164a8faa263SGiridhar Malavali "-- ignoring request.\n", ha->fw_dump); 416508de2844SGiridhar Malavali goto md_failed; 416608de2844SGiridhar Malavali } 416708de2844SGiridhar Malavali 416808de2844SGiridhar Malavali ha->fw_dumped = 0; 416908de2844SGiridhar Malavali 417008de2844SGiridhar Malavali if (!ha->md_tmplt_hdr || !ha->md_dump) { 417108de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb038, 417208de2844SGiridhar Malavali "Memory not allocated for minidump capture\n"); 417308de2844SGiridhar Malavali goto md_failed; 417408de2844SGiridhar Malavali } 417508de2844SGiridhar Malavali 4176b6d0d9d5SGiridhar Malavali if (ha->flags.isp82xx_no_md_cap) { 4177b6d0d9d5SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb054, 4178b6d0d9d5SGiridhar Malavali "Forced reset from application, " 4179b6d0d9d5SGiridhar Malavali "ignore minidump capture\n"); 4180b6d0d9d5SGiridhar Malavali ha->flags.isp82xx_no_md_cap = 0; 4181b6d0d9d5SGiridhar Malavali goto md_failed; 4182b6d0d9d5SGiridhar Malavali } 4183b6d0d9d5SGiridhar Malavali 418408de2844SGiridhar Malavali if (qla82xx_validate_template_chksum(vha)) { 418508de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb039, 418608de2844SGiridhar Malavali "Template checksum validation error\n"); 418708de2844SGiridhar Malavali goto md_failed; 418808de2844SGiridhar Malavali } 418908de2844SGiridhar Malavali 419008de2844SGiridhar Malavali no_entry_hdr = tmplt_hdr->num_of_entries; 419108de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb03a, 419208de2844SGiridhar Malavali "No of entry headers in Template: 0x%x\n", no_entry_hdr); 419308de2844SGiridhar Malavali 419408de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb03b, 419508de2844SGiridhar Malavali "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level); 419608de2844SGiridhar Malavali 419708de2844SGiridhar Malavali f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF; 419808de2844SGiridhar Malavali 419908de2844SGiridhar Malavali /* Validate whether required debug level is set */ 420008de2844SGiridhar Malavali if ((f_capture_mask & 0x3) != 0x3) { 420108de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb03c, 420208de2844SGiridhar Malavali "Minimum required capture mask[0x%x] level not set\n", 420308de2844SGiridhar Malavali f_capture_mask); 420408de2844SGiridhar Malavali goto md_failed; 420508de2844SGiridhar Malavali } 420608de2844SGiridhar Malavali tmplt_hdr->driver_capture_mask = ql2xmdcapmask; 420708de2844SGiridhar Malavali 420808de2844SGiridhar Malavali tmplt_hdr->driver_info[0] = vha->host_no; 420908de2844SGiridhar Malavali tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) | 421008de2844SGiridhar Malavali (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) | 421108de2844SGiridhar Malavali QLA_DRIVER_BETA_VER; 421208de2844SGiridhar Malavali 421308de2844SGiridhar Malavali total_data_size = ha->md_dump_size; 421408de2844SGiridhar Malavali 4215880fdedbSArun Easi ql_dbg(ql_dbg_p3p, vha, 0xb03d, 421608de2844SGiridhar Malavali "Total minidump data_size 0x%x to be captured\n", total_data_size); 421708de2844SGiridhar Malavali 421808de2844SGiridhar Malavali /* Check whether template obtained is valid */ 421908de2844SGiridhar Malavali if (tmplt_hdr->entry_type != QLA82XX_TLHDR) { 422008de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb04e, 422108de2844SGiridhar Malavali "Bad template header entry type: 0x%x obtained\n", 422208de2844SGiridhar Malavali tmplt_hdr->entry_type); 422308de2844SGiridhar Malavali goto md_failed; 422408de2844SGiridhar Malavali } 422508de2844SGiridhar Malavali 422608de2844SGiridhar Malavali entry_hdr = (qla82xx_md_entry_hdr_t *) \ 422708de2844SGiridhar Malavali (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset); 422808de2844SGiridhar Malavali 422908de2844SGiridhar Malavali /* Walk through the entry headers */ 423008de2844SGiridhar Malavali for (i = 0; i < no_entry_hdr; i++) { 423108de2844SGiridhar Malavali 423208de2844SGiridhar Malavali if (data_collected > total_data_size) { 423308de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb03e, 423408de2844SGiridhar Malavali "More MiniDump data collected: [0x%x]\n", 423508de2844SGiridhar Malavali data_collected); 423608de2844SGiridhar Malavali goto md_failed; 423708de2844SGiridhar Malavali } 423808de2844SGiridhar Malavali 423908de2844SGiridhar Malavali if (!(entry_hdr->d_ctrl.entry_capture_mask & 424008de2844SGiridhar Malavali ql2xmdcapmask)) { 424108de2844SGiridhar Malavali entry_hdr->d_ctrl.driver_flags |= 424208de2844SGiridhar Malavali QLA82XX_DBG_SKIPPED_FLAG; 424308de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb03f, 424408de2844SGiridhar Malavali "Skipping entry[%d]: " 424508de2844SGiridhar Malavali "ETYPE[0x%x]-ELEVEL[0x%x]\n", 424608de2844SGiridhar Malavali i, entry_hdr->entry_type, 424708de2844SGiridhar Malavali entry_hdr->d_ctrl.entry_capture_mask); 424808de2844SGiridhar Malavali goto skip_nxt_entry; 424908de2844SGiridhar Malavali } 425008de2844SGiridhar Malavali 425108de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb040, 425208de2844SGiridhar Malavali "[%s]: data ptr[%d]: %p, entry_hdr: %p\n" 42530bf0efa1SColin Ian King "entry_type: 0x%x, capture_mask: 0x%x\n", 425408de2844SGiridhar Malavali __func__, i, data_ptr, entry_hdr, 425508de2844SGiridhar Malavali entry_hdr->entry_type, 425608de2844SGiridhar Malavali entry_hdr->d_ctrl.entry_capture_mask); 425708de2844SGiridhar Malavali 425808de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb041, 425908de2844SGiridhar Malavali "Data collected: [0x%x], Dump size left:[0x%x]\n", 426008de2844SGiridhar Malavali data_collected, (ha->md_dump_size - data_collected)); 426108de2844SGiridhar Malavali 426208de2844SGiridhar Malavali /* Decode the entry type and take 426308de2844SGiridhar Malavali * required action to capture debug data */ 426408de2844SGiridhar Malavali switch (entry_hdr->entry_type) { 426508de2844SGiridhar Malavali case QLA82XX_RDEND: 426608de2844SGiridhar Malavali qla82xx_mark_entry_skipped(vha, entry_hdr, i); 426708de2844SGiridhar Malavali break; 426808de2844SGiridhar Malavali case QLA82XX_CNTRL: 426908de2844SGiridhar Malavali rval = qla82xx_minidump_process_control(vha, 427008de2844SGiridhar Malavali entry_hdr, &data_ptr); 427108de2844SGiridhar Malavali if (rval != QLA_SUCCESS) { 427208de2844SGiridhar Malavali qla82xx_mark_entry_skipped(vha, entry_hdr, i); 427308de2844SGiridhar Malavali goto md_failed; 427408de2844SGiridhar Malavali } 427508de2844SGiridhar Malavali break; 427608de2844SGiridhar Malavali case QLA82XX_RDCRB: 427708de2844SGiridhar Malavali qla82xx_minidump_process_rdcrb(vha, 427808de2844SGiridhar Malavali entry_hdr, &data_ptr); 427908de2844SGiridhar Malavali break; 428008de2844SGiridhar Malavali case QLA82XX_RDMEM: 428108de2844SGiridhar Malavali rval = qla82xx_minidump_process_rdmem(vha, 428208de2844SGiridhar Malavali entry_hdr, &data_ptr); 428308de2844SGiridhar Malavali if (rval != QLA_SUCCESS) { 428408de2844SGiridhar Malavali qla82xx_mark_entry_skipped(vha, entry_hdr, i); 428508de2844SGiridhar Malavali goto md_failed; 428608de2844SGiridhar Malavali } 428708de2844SGiridhar Malavali break; 428808de2844SGiridhar Malavali case QLA82XX_BOARD: 428908de2844SGiridhar Malavali case QLA82XX_RDROM: 429008de2844SGiridhar Malavali qla82xx_minidump_process_rdrom(vha, 429108de2844SGiridhar Malavali entry_hdr, &data_ptr); 429208de2844SGiridhar Malavali break; 429308de2844SGiridhar Malavali case QLA82XX_L2DTG: 429408de2844SGiridhar Malavali case QLA82XX_L2ITG: 429508de2844SGiridhar Malavali case QLA82XX_L2DAT: 429608de2844SGiridhar Malavali case QLA82XX_L2INS: 429708de2844SGiridhar Malavali rval = qla82xx_minidump_process_l2tag(vha, 429808de2844SGiridhar Malavali entry_hdr, &data_ptr); 429908de2844SGiridhar Malavali if (rval != QLA_SUCCESS) { 430008de2844SGiridhar Malavali qla82xx_mark_entry_skipped(vha, entry_hdr, i); 430108de2844SGiridhar Malavali goto md_failed; 430208de2844SGiridhar Malavali } 430308de2844SGiridhar Malavali break; 430408de2844SGiridhar Malavali case QLA82XX_L1DAT: 430508de2844SGiridhar Malavali case QLA82XX_L1INS: 430608de2844SGiridhar Malavali qla82xx_minidump_process_l1cache(vha, 430708de2844SGiridhar Malavali entry_hdr, &data_ptr); 430808de2844SGiridhar Malavali break; 430908de2844SGiridhar Malavali case QLA82XX_RDOCM: 431008de2844SGiridhar Malavali qla82xx_minidump_process_rdocm(vha, 431108de2844SGiridhar Malavali entry_hdr, &data_ptr); 431208de2844SGiridhar Malavali break; 431308de2844SGiridhar Malavali case QLA82XX_RDMUX: 431408de2844SGiridhar Malavali qla82xx_minidump_process_rdmux(vha, 431508de2844SGiridhar Malavali entry_hdr, &data_ptr); 431608de2844SGiridhar Malavali break; 431708de2844SGiridhar Malavali case QLA82XX_QUEUE: 431808de2844SGiridhar Malavali qla82xx_minidump_process_queue(vha, 431908de2844SGiridhar Malavali entry_hdr, &data_ptr); 432008de2844SGiridhar Malavali break; 432108de2844SGiridhar Malavali case QLA82XX_RDNOP: 432208de2844SGiridhar Malavali default: 432308de2844SGiridhar Malavali qla82xx_mark_entry_skipped(vha, entry_hdr, i); 432408de2844SGiridhar Malavali break; 432508de2844SGiridhar Malavali } 432608de2844SGiridhar Malavali 432708de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb042, 432808de2844SGiridhar Malavali "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr); 432908de2844SGiridhar Malavali 433008de2844SGiridhar Malavali data_collected = (uint8_t *)data_ptr - 433108de2844SGiridhar Malavali (uint8_t *)ha->md_dump; 433208de2844SGiridhar Malavali skip_nxt_entry: 433308de2844SGiridhar Malavali entry_hdr = (qla82xx_md_entry_hdr_t *) \ 433408de2844SGiridhar Malavali (((uint8_t *)entry_hdr) + entry_hdr->entry_size); 433508de2844SGiridhar Malavali } 433608de2844SGiridhar Malavali 433708de2844SGiridhar Malavali if (data_collected != total_data_size) { 4338880fdedbSArun Easi ql_dbg(ql_dbg_p3p, vha, 0xb043, 433908de2844SGiridhar Malavali "MiniDump data mismatch: Data collected: [0x%x]," 434008de2844SGiridhar Malavali "total_data_size:[0x%x]\n", 434108de2844SGiridhar Malavali data_collected, total_data_size); 434208de2844SGiridhar Malavali goto md_failed; 434308de2844SGiridhar Malavali } 434408de2844SGiridhar Malavali 434508de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb044, 434608de2844SGiridhar Malavali "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n", 434708de2844SGiridhar Malavali vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump); 434808de2844SGiridhar Malavali ha->fw_dumped = 1; 434908de2844SGiridhar Malavali qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP); 435008de2844SGiridhar Malavali 435108de2844SGiridhar Malavali md_failed: 435208de2844SGiridhar Malavali return rval; 435308de2844SGiridhar Malavali } 435408de2844SGiridhar Malavali 435508de2844SGiridhar Malavali int 435608de2844SGiridhar Malavali qla82xx_md_alloc(scsi_qla_host_t *vha) 435708de2844SGiridhar Malavali { 435808de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 435908de2844SGiridhar Malavali int i, k; 436008de2844SGiridhar Malavali struct qla82xx_md_template_hdr *tmplt_hdr; 436108de2844SGiridhar Malavali 436208de2844SGiridhar Malavali tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 436308de2844SGiridhar Malavali 436408de2844SGiridhar Malavali if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) { 436508de2844SGiridhar Malavali ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF; 436608de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb045, 436708de2844SGiridhar Malavali "Forcing driver capture mask to firmware default capture mask: 0x%x.\n", 436808de2844SGiridhar Malavali ql2xmdcapmask); 436908de2844SGiridhar Malavali } 437008de2844SGiridhar Malavali 437108de2844SGiridhar Malavali for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) { 437208de2844SGiridhar Malavali if (i & ql2xmdcapmask) 437308de2844SGiridhar Malavali ha->md_dump_size += tmplt_hdr->capture_size_array[k]; 437408de2844SGiridhar Malavali } 437508de2844SGiridhar Malavali 437608de2844SGiridhar Malavali if (ha->md_dump) { 437708de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb046, 437808de2844SGiridhar Malavali "Firmware dump previously allocated.\n"); 437908de2844SGiridhar Malavali return 1; 438008de2844SGiridhar Malavali } 438108de2844SGiridhar Malavali 438208de2844SGiridhar Malavali ha->md_dump = vmalloc(ha->md_dump_size); 438308de2844SGiridhar Malavali if (ha->md_dump == NULL) { 438408de2844SGiridhar Malavali ql_log(ql_log_warn, vha, 0xb047, 438508de2844SGiridhar Malavali "Unable to allocate memory for Minidump size " 438608de2844SGiridhar Malavali "(0x%x).\n", ha->md_dump_size); 438708de2844SGiridhar Malavali return 1; 438808de2844SGiridhar Malavali } 438908de2844SGiridhar Malavali return 0; 439008de2844SGiridhar Malavali } 439108de2844SGiridhar Malavali 439208de2844SGiridhar Malavali void 439308de2844SGiridhar Malavali qla82xx_md_free(scsi_qla_host_t *vha) 439408de2844SGiridhar Malavali { 439508de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 439608de2844SGiridhar Malavali 439708de2844SGiridhar Malavali /* Release the template header allocated */ 439808de2844SGiridhar Malavali if (ha->md_tmplt_hdr) { 439908de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb048, 440008de2844SGiridhar Malavali "Free MiniDump template: %p, size (%d KB)\n", 440108de2844SGiridhar Malavali ha->md_tmplt_hdr, ha->md_template_size / 1024); 440208de2844SGiridhar Malavali dma_free_coherent(&ha->pdev->dev, ha->md_template_size, 440308de2844SGiridhar Malavali ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 4404fa492630SSaurav Kashyap ha->md_tmplt_hdr = NULL; 440508de2844SGiridhar Malavali } 440608de2844SGiridhar Malavali 440708de2844SGiridhar Malavali /* Release the template data buffer allocated */ 440808de2844SGiridhar Malavali if (ha->md_dump) { 440908de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb049, 441008de2844SGiridhar Malavali "Free MiniDump memory: %p, size (%d KB)\n", 441108de2844SGiridhar Malavali ha->md_dump, ha->md_dump_size / 1024); 441208de2844SGiridhar Malavali vfree(ha->md_dump); 441308de2844SGiridhar Malavali ha->md_dump_size = 0; 4414fa492630SSaurav Kashyap ha->md_dump = NULL; 441508de2844SGiridhar Malavali } 441608de2844SGiridhar Malavali } 441708de2844SGiridhar Malavali 441808de2844SGiridhar Malavali void 441908de2844SGiridhar Malavali qla82xx_md_prep(scsi_qla_host_t *vha) 442008de2844SGiridhar Malavali { 442108de2844SGiridhar Malavali struct qla_hw_data *ha = vha->hw; 442208de2844SGiridhar Malavali int rval; 442308de2844SGiridhar Malavali 442408de2844SGiridhar Malavali /* Get Minidump template size */ 442508de2844SGiridhar Malavali rval = qla82xx_md_get_template_size(vha); 442608de2844SGiridhar Malavali if (rval == QLA_SUCCESS) { 442708de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb04a, 442808de2844SGiridhar Malavali "MiniDump Template size obtained (%d KB)\n", 442908de2844SGiridhar Malavali ha->md_template_size / 1024); 443008de2844SGiridhar Malavali 443108de2844SGiridhar Malavali /* Get Minidump template */ 44327ec0effdSAtul Deshmukh if (IS_QLA8044(ha)) 44337ec0effdSAtul Deshmukh rval = qla8044_md_get_template(vha); 44347ec0effdSAtul Deshmukh else 443508de2844SGiridhar Malavali rval = qla82xx_md_get_template(vha); 44367ec0effdSAtul Deshmukh 443708de2844SGiridhar Malavali if (rval == QLA_SUCCESS) { 443808de2844SGiridhar Malavali ql_dbg(ql_dbg_p3p, vha, 0xb04b, 443908de2844SGiridhar Malavali "MiniDump Template obtained\n"); 444008de2844SGiridhar Malavali 444108de2844SGiridhar Malavali /* Allocate memory for minidump */ 444208de2844SGiridhar Malavali rval = qla82xx_md_alloc(vha); 444308de2844SGiridhar Malavali if (rval == QLA_SUCCESS) 444408de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb04c, 444508de2844SGiridhar Malavali "MiniDump memory allocated (%d KB)\n", 444608de2844SGiridhar Malavali ha->md_dump_size / 1024); 444708de2844SGiridhar Malavali else { 444808de2844SGiridhar Malavali ql_log(ql_log_info, vha, 0xb04d, 444908de2844SGiridhar Malavali "Free MiniDump template: %p, size: (%d KB)\n", 445008de2844SGiridhar Malavali ha->md_tmplt_hdr, 445108de2844SGiridhar Malavali ha->md_template_size / 1024); 445208de2844SGiridhar Malavali dma_free_coherent(&ha->pdev->dev, 445308de2844SGiridhar Malavali ha->md_template_size, 445408de2844SGiridhar Malavali ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 4455fa492630SSaurav Kashyap ha->md_tmplt_hdr = NULL; 445608de2844SGiridhar Malavali } 445708de2844SGiridhar Malavali 445808de2844SGiridhar Malavali } 445908de2844SGiridhar Malavali } 446008de2844SGiridhar Malavali } 4461999916dcSSaurav Kashyap 4462999916dcSSaurav Kashyap int 4463999916dcSSaurav Kashyap qla82xx_beacon_on(struct scsi_qla_host *vha) 4464999916dcSSaurav Kashyap { 4465999916dcSSaurav Kashyap 4466999916dcSSaurav Kashyap int rval; 4467999916dcSSaurav Kashyap struct qla_hw_data *ha = vha->hw; 4468999916dcSSaurav Kashyap qla82xx_idc_lock(ha); 4469999916dcSSaurav Kashyap rval = qla82xx_mbx_beacon_ctl(vha, 1); 4470999916dcSSaurav Kashyap 4471999916dcSSaurav Kashyap if (rval) { 4472999916dcSSaurav Kashyap ql_log(ql_log_warn, vha, 0xb050, 4473999916dcSSaurav Kashyap "mbx set led config failed in %s\n", __func__); 4474999916dcSSaurav Kashyap goto exit; 4475999916dcSSaurav Kashyap } 4476999916dcSSaurav Kashyap ha->beacon_blink_led = 1; 4477999916dcSSaurav Kashyap exit: 4478999916dcSSaurav Kashyap qla82xx_idc_unlock(ha); 4479999916dcSSaurav Kashyap return rval; 4480999916dcSSaurav Kashyap } 4481999916dcSSaurav Kashyap 4482999916dcSSaurav Kashyap int 4483999916dcSSaurav Kashyap qla82xx_beacon_off(struct scsi_qla_host *vha) 4484999916dcSSaurav Kashyap { 4485999916dcSSaurav Kashyap 4486999916dcSSaurav Kashyap int rval; 4487999916dcSSaurav Kashyap struct qla_hw_data *ha = vha->hw; 4488999916dcSSaurav Kashyap qla82xx_idc_lock(ha); 4489999916dcSSaurav Kashyap rval = qla82xx_mbx_beacon_ctl(vha, 0); 4490999916dcSSaurav Kashyap 4491999916dcSSaurav Kashyap if (rval) { 4492999916dcSSaurav Kashyap ql_log(ql_log_warn, vha, 0xb051, 4493999916dcSSaurav Kashyap "mbx set led config failed in %s\n", __func__); 4494999916dcSSaurav Kashyap goto exit; 4495999916dcSSaurav Kashyap } 4496999916dcSSaurav Kashyap ha->beacon_blink_led = 0; 4497999916dcSSaurav Kashyap exit: 4498999916dcSSaurav Kashyap qla82xx_idc_unlock(ha); 4499999916dcSSaurav Kashyap return rval; 4500999916dcSSaurav Kashyap } 4501a1b23c5aSChad Dupuis 4502a1b23c5aSChad Dupuis void 4503a1b23c5aSChad Dupuis qla82xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked) 4504a1b23c5aSChad Dupuis { 4505a1b23c5aSChad Dupuis struct qla_hw_data *ha = vha->hw; 4506a1b23c5aSChad Dupuis 4507a1b23c5aSChad Dupuis if (!ha->allow_cna_fw_dump) 4508a1b23c5aSChad Dupuis return; 4509a1b23c5aSChad Dupuis 4510a1b23c5aSChad Dupuis scsi_block_requests(vha->host); 4511a1b23c5aSChad Dupuis ha->flags.isp82xx_no_md_cap = 1; 4512a1b23c5aSChad Dupuis qla82xx_idc_lock(ha); 4513a1b23c5aSChad Dupuis qla82xx_set_reset_owner(vha); 4514a1b23c5aSChad Dupuis qla82xx_idc_unlock(ha); 4515a1b23c5aSChad Dupuis qla2x00_wait_for_chip_reset(vha); 4516a1b23c5aSChad Dupuis scsi_unblock_requests(vha->host); 4517a1b23c5aSChad Dupuis } 4518