1dbf9bfe6Sjack wang /*
2e5742101SSakthivel K  * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
3dbf9bfe6Sjack wang  *
4dbf9bfe6Sjack wang  * Copyright (c) 2008-2009 USI Co., Ltd.
5dbf9bfe6Sjack wang  * All rights reserved.
6dbf9bfe6Sjack wang  *
7dbf9bfe6Sjack wang  * Redistribution and use in source and binary forms, with or without
8dbf9bfe6Sjack wang  * modification, are permitted provided that the following conditions
9dbf9bfe6Sjack wang  * are met:
10dbf9bfe6Sjack wang  * 1. Redistributions of source code must retain the above copyright
11dbf9bfe6Sjack wang  *    notice, this list of conditions, and the following disclaimer,
12dbf9bfe6Sjack wang  *    without modification.
13dbf9bfe6Sjack wang  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14dbf9bfe6Sjack wang  *    substantially similar to the "NO WARRANTY" disclaimer below
15dbf9bfe6Sjack wang  *    ("Disclaimer") and any redistribution must be conditioned upon
16dbf9bfe6Sjack wang  *    including a substantially similar Disclaimer requirement for further
17dbf9bfe6Sjack wang  *    binary redistribution.
18dbf9bfe6Sjack wang  * 3. Neither the names of the above-listed copyright holders nor the names
19dbf9bfe6Sjack wang  *    of any contributors may be used to endorse or promote products derived
20dbf9bfe6Sjack wang  *    from this software without specific prior written permission.
21dbf9bfe6Sjack wang  *
22dbf9bfe6Sjack wang  * Alternatively, this software may be distributed under the terms of the
23dbf9bfe6Sjack wang  * GNU General Public License ("GPL") version 2 as published by the Free
24dbf9bfe6Sjack wang  * Software Foundation.
25dbf9bfe6Sjack wang  *
26dbf9bfe6Sjack wang  * NO WARRANTY
27dbf9bfe6Sjack wang  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28dbf9bfe6Sjack wang  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29dbf9bfe6Sjack wang  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30dbf9bfe6Sjack wang  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31dbf9bfe6Sjack wang  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32dbf9bfe6Sjack wang  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33dbf9bfe6Sjack wang  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34dbf9bfe6Sjack wang  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35dbf9bfe6Sjack wang  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36dbf9bfe6Sjack wang  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37dbf9bfe6Sjack wang  * POSSIBILITY OF SUCH DAMAGES.
38dbf9bfe6Sjack wang  *
39dbf9bfe6Sjack wang  */
40dbf9bfe6Sjack wang 
415a0e3ad6STejun Heo #include <linux/slab.h>
42dbf9bfe6Sjack wang #include "pm8001_sas.h"
43dbf9bfe6Sjack wang #include "pm8001_chips.h"
443e253d96Speter chang #include "pm80xx_hwi.h"
45dbf9bfe6Sjack wang 
46b7d26c1dSAkshat Jain static ulong logging_level = PM8001_FAIL_LOGGING | PM8001_IOERR_LOGGING |
476a516506SAkshat Jain 				PM8001_EVENT_LOGGING | PM8001_INIT_LOGGING;
487370672dSpeter chang module_param(logging_level, ulong, 0644);
497370672dSpeter chang MODULE_PARM_DESC(logging_level, " bits for enabling logging info.");
507370672dSpeter chang 
513e253d96Speter chang static ulong link_rate = LINKRATE_15 | LINKRATE_30 | LINKRATE_60 | LINKRATE_120;
523e253d96Speter chang module_param(link_rate, ulong, 0644);
533e253d96Speter chang MODULE_PARM_DESC(link_rate, "Enable link rate.\n"
543e253d96Speter chang 		" 1: Link rate 1.5G\n"
553e253d96Speter chang 		" 2: Link rate 3.0G\n"
563e253d96Speter chang 		" 4: Link rate 6.0G\n"
573e253d96Speter chang 		" 8: Link rate 12.0G\n");
583e253d96Speter chang 
59dbf9bfe6Sjack wang static struct scsi_transport_template *pm8001_stt;
6098132d84SJohn Garry static int pm8001_init_ccb_tag(struct pm8001_hba_info *);
61dbf9bfe6Sjack wang 
62e802fc43SLee Jones /*
63e5742101SSakthivel K  * chip info structure to identify chip key functionality as
64e5742101SSakthivel K  * encryption available/not, no of ports, hw specific function ref
65e5742101SSakthivel K  */
66dbf9bfe6Sjack wang static const struct pm8001_chip_info pm8001_chips[] = {
67e5742101SSakthivel K 	[chip_8001] = {0,  8, &pm8001_8001_dispatch,},
68f5860992SSakthivel K 	[chip_8008] = {0,  8, &pm8001_80xx_dispatch,},
69f5860992SSakthivel K 	[chip_8009] = {1,  8, &pm8001_80xx_dispatch,},
70f5860992SSakthivel K 	[chip_8018] = {0,  16, &pm8001_80xx_dispatch,},
71f5860992SSakthivel K 	[chip_8019] = {1,  16, &pm8001_80xx_dispatch,},
72a9a923e5SAnand Kumar Santhanam 	[chip_8074] = {0,  8, &pm8001_80xx_dispatch,},
73a9a923e5SAnand Kumar Santhanam 	[chip_8076] = {0,  16, &pm8001_80xx_dispatch,},
74a9a923e5SAnand Kumar Santhanam 	[chip_8077] = {0,  16, &pm8001_80xx_dispatch,},
75d8571b1eSSuresh Thiagarajan 	[chip_8006] = {0,  16, &pm8001_80xx_dispatch,},
76db9d4034SBenjamin Rood 	[chip_8070] = {0,  8, &pm8001_80xx_dispatch,},
77db9d4034SBenjamin Rood 	[chip_8072] = {0,  16, &pm8001_80xx_dispatch,},
78dbf9bfe6Sjack wang };
79dbf9bfe6Sjack wang static int pm8001_id;
80dbf9bfe6Sjack wang 
81dbf9bfe6Sjack wang LIST_HEAD(hba_list);
82dbf9bfe6Sjack wang 
83429305e4STejun Heo struct workqueue_struct *pm8001_wq;
84429305e4STejun Heo 
pm8001_map_queues(struct Scsi_Host * shost)85a4e1d0b7SBart Van Assche static void pm8001_map_queues(struct Scsi_Host *shost)
8642f22fe3SJohn Garry {
8742f22fe3SJohn Garry 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
8842f22fe3SJohn Garry 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
8942f22fe3SJohn Garry 	struct blk_mq_queue_map *qmap = &shost->tag_set.map[HCTX_TYPE_DEFAULT];
9042f22fe3SJohn Garry 
9142f22fe3SJohn Garry 	if (pm8001_ha->number_of_intr > 1)
9242f22fe3SJohn Garry 		blk_mq_pci_map_queues(qmap, pm8001_ha->pdev, 1);
9342f22fe3SJohn Garry 
9442f22fe3SJohn Garry 	return blk_mq_map_queues(qmap);
9542f22fe3SJohn Garry }
9642f22fe3SJohn Garry 
97e802fc43SLee Jones /*
98dbf9bfe6Sjack wang  * The main structure which LLDD must register for scsi core.
99dbf9bfe6Sjack wang  */
1008fe69e4aSBart Van Assche static const struct scsi_host_template pm8001_sht = {
101dbf9bfe6Sjack wang 	.module			= THIS_MODULE,
102dbf9bfe6Sjack wang 	.name			= DRV_NAME,
103181dfce9SIgor Pylypiv 	.proc_name		= DRV_NAME,
104dbf9bfe6Sjack wang 	.queuecommand		= sas_queuecommand,
105b8f1d1e0SChristoph Hellwig 	.dma_need_drain		= ata_scsi_dma_need_drain,
106dbf9bfe6Sjack wang 	.target_alloc		= sas_target_alloc,
10711e16364SDan Williams 	.slave_configure	= sas_slave_configure,
108dbf9bfe6Sjack wang 	.scan_finished		= pm8001_scan_finished,
109dbf9bfe6Sjack wang 	.scan_start		= pm8001_scan_start,
110dbf9bfe6Sjack wang 	.change_queue_depth	= sas_change_queue_depth,
111dbf9bfe6Sjack wang 	.bios_param		= sas_bios_param,
112dbf9bfe6Sjack wang 	.can_queue		= 1,
113dbf9bfe6Sjack wang 	.this_id		= -1,
11458bf14c1SPeter Chang 	.sg_tablesize		= PM8001_MAX_DMA_SG,
115dbf9bfe6Sjack wang 	.max_sectors		= SCSI_DEFAULT_MAX_SECTORS,
116dbf9bfe6Sjack wang 	.eh_device_reset_handler = sas_eh_device_reset_handler,
117cc199e78SHannes Reinecke 	.eh_target_reset_handler = sas_eh_target_reset_handler,
11849da96d7SYufen Yu 	.slave_alloc		= sas_slave_alloc,
119dbf9bfe6Sjack wang 	.target_destroy		= sas_target_destroy,
120dbf9bfe6Sjack wang 	.ioctl			= sas_ioctl,
12175c0b0e1SArnd Bergmann #ifdef CONFIG_COMPAT
12275c0b0e1SArnd Bergmann 	.compat_ioctl		= sas_ioctl,
12375c0b0e1SArnd Bergmann #endif
124c03b72b8SBart Van Assche 	.shost_groups		= pm8001_host_groups,
125c40ecc12SChristoph Hellwig 	.track_queue_depth	= 1,
12635a7e9dbSJohn Garry 	.cmd_per_lun		= 32,
12742f22fe3SJohn Garry 	.map_queues		= pm8001_map_queues,
128dbf9bfe6Sjack wang };
129dbf9bfe6Sjack wang 
130e802fc43SLee Jones /*
131dbf9bfe6Sjack wang  * Sas layer call this function to execute specific task.
132dbf9bfe6Sjack wang  */
133dbf9bfe6Sjack wang static struct sas_domain_function_template pm8001_transport_ops = {
134dbf9bfe6Sjack wang 	.lldd_dev_found		= pm8001_dev_found,
135dbf9bfe6Sjack wang 	.lldd_dev_gone		= pm8001_dev_gone,
136dbf9bfe6Sjack wang 
137dbf9bfe6Sjack wang 	.lldd_execute_task	= pm8001_queue_command,
138dbf9bfe6Sjack wang 	.lldd_control_phy	= pm8001_phy_control,
139dbf9bfe6Sjack wang 
140dbf9bfe6Sjack wang 	.lldd_abort_task	= pm8001_abort_task,
14169b80a0eSJohn Garry 	.lldd_abort_task_set	= sas_abort_task_set,
142dbf9bfe6Sjack wang 	.lldd_clear_task_set	= pm8001_clear_task_set,
143dbf9bfe6Sjack wang 	.lldd_I_T_nexus_reset   = pm8001_I_T_nexus_reset,
144dbf9bfe6Sjack wang 	.lldd_lu_reset		= pm8001_lu_reset,
145dbf9bfe6Sjack wang 	.lldd_query_task	= pm8001_query_task,
14608d0a992SAjish Koshy 	.lldd_port_formed	= pm8001_port_formed,
1472037a340SJohn Garry 	.lldd_tmf_exec_complete = pm8001_setds_completion,
148693e66a0SJohn Garry 	.lldd_tmf_aborted	= pm8001_tmf_aborted,
149dbf9bfe6Sjack wang };
150dbf9bfe6Sjack wang 
151dbf9bfe6Sjack wang /**
152dbf9bfe6Sjack wang  * pm8001_phy_init - initiate our adapter phys
153dbf9bfe6Sjack wang  * @pm8001_ha: our hba structure.
154dbf9bfe6Sjack wang  * @phy_id: phy id.
155dbf9bfe6Sjack wang  */
pm8001_phy_init(struct pm8001_hba_info * pm8001_ha,int phy_id)1566f039790SGreg Kroah-Hartman static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
157dbf9bfe6Sjack wang {
158dbf9bfe6Sjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
159dbf9bfe6Sjack wang 	struct asd_sas_phy *sas_phy = &phy->sas_phy;
160cd135754SDeepak Ukey 	phy->phy_state = PHY_LINK_DISABLE;
161dbf9bfe6Sjack wang 	phy->pm8001_ha = pm8001_ha;
162e78276caSChangyuan Lyu 	phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
163e78276caSChangyuan Lyu 	phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
164dbf9bfe6Sjack wang 	sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
165dbf9bfe6Sjack wang 	sas_phy->iproto = SAS_PROTOCOL_ALL;
166dbf9bfe6Sjack wang 	sas_phy->tproto = 0;
167dbf9bfe6Sjack wang 	sas_phy->role = PHY_ROLE_INITIATOR;
168dbf9bfe6Sjack wang 	sas_phy->oob_mode = OOB_NOT_CONNECTED;
169dbf9bfe6Sjack wang 	sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
170dbf9bfe6Sjack wang 	sas_phy->id = phy_id;
1716c85e4bcSViswas G 	sas_phy->sas_addr = (u8 *)&phy->dev_sas_addr;
172dbf9bfe6Sjack wang 	sas_phy->frame_rcvd = &phy->frame_rcvd[0];
173dbf9bfe6Sjack wang 	sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
174dbf9bfe6Sjack wang 	sas_phy->lldd_phy = phy;
175dbf9bfe6Sjack wang }
176dbf9bfe6Sjack wang 
177dbf9bfe6Sjack wang /**
178dbf9bfe6Sjack wang  * pm8001_free - free hba
179dbf9bfe6Sjack wang  * @pm8001_ha:	our hba structure.
180dbf9bfe6Sjack wang  */
pm8001_free(struct pm8001_hba_info * pm8001_ha)181dbf9bfe6Sjack wang static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
182dbf9bfe6Sjack wang {
183dbf9bfe6Sjack wang 	int i;
184dbf9bfe6Sjack wang 
185dbf9bfe6Sjack wang 	if (!pm8001_ha)
186dbf9bfe6Sjack wang 		return;
187dbf9bfe6Sjack wang 
188dbf9bfe6Sjack wang 	for (i = 0; i < USI_MAX_MEMCNT; i++) {
189dbf9bfe6Sjack wang 		if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
190f73bdebdSChristoph Hellwig 			dma_free_coherent(&pm8001_ha->pdev->dev,
191bfb4809fSSakthivel K 				(pm8001_ha->memoryMap.region[i].total_len +
192bfb4809fSSakthivel K 				pm8001_ha->memoryMap.region[i].alignment),
193dbf9bfe6Sjack wang 				pm8001_ha->memoryMap.region[i].virt_ptr,
194dbf9bfe6Sjack wang 				pm8001_ha->memoryMap.region[i].phys_addr);
195dbf9bfe6Sjack wang 			}
196dbf9bfe6Sjack wang 	}
197dbf9bfe6Sjack wang 	PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
198429305e4STejun Heo 	flush_workqueue(pm8001_wq);
1996472cfb4SJohn Garry 	bitmap_free(pm8001_ha->rsvd_tags);
200dbf9bfe6Sjack wang 	kfree(pm8001_ha);
201dbf9bfe6Sjack wang }
202dbf9bfe6Sjack wang 
203dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
2041245ee59SSakthivel K 
2051245ee59SSakthivel K /**
206bd1050e1SLee Jones  * pm8001_tasklet() - tasklet for 64 msi-x interrupt handler
2071245ee59SSakthivel K  * @opaque: the passed general host adapter struct
2081245ee59SSakthivel K  * Note: pm8001_tasklet is common for pm8001 & pm80xx
2091245ee59SSakthivel K  */
pm8001_tasklet(unsigned long opaque)210dbf9bfe6Sjack wang static void pm8001_tasklet(unsigned long opaque)
211dbf9bfe6Sjack wang {
212dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
2136cd60b37SNikith Ganigarakoppal 	struct isr_param *irq_vector;
2146cd60b37SNikith Ganigarakoppal 
2156cd60b37SNikith Ganigarakoppal 	irq_vector = (struct isr_param *)opaque;
2166cd60b37SNikith Ganigarakoppal 	pm8001_ha = irq_vector->drv_inst;
217dbf9bfe6Sjack wang 	if (unlikely(!pm8001_ha))
218dbf9bfe6Sjack wang 		BUG_ON(1);
2196cd60b37SNikith Ganigarakoppal 	PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
220dbf9bfe6Sjack wang }
221dbf9bfe6Sjack wang #endif
222dbf9bfe6Sjack wang 
223dbf9bfe6Sjack wang /**
2241245ee59SSakthivel K  * pm8001_interrupt_handler_msix - main MSIX interrupt handler.
2251245ee59SSakthivel K  * It obtains the vector number and calls the equivalent bottom
2261245ee59SSakthivel K  * half or services directly.
227e802fc43SLee Jones  * @irq: interrupt number
2281245ee59SSakthivel K  * @opaque: the passed outbound queue/vector. Host structure is
2291245ee59SSakthivel K  * retrieved from the same.
230dbf9bfe6Sjack wang  */
pm8001_interrupt_handler_msix(int irq,void * opaque)2311245ee59SSakthivel K static irqreturn_t pm8001_interrupt_handler_msix(int irq, void *opaque)
2321245ee59SSakthivel K {
2336cd60b37SNikith Ganigarakoppal 	struct isr_param *irq_vector;
2346cd60b37SNikith Ganigarakoppal 	struct pm8001_hba_info *pm8001_ha;
2351245ee59SSakthivel K 	irqreturn_t ret = IRQ_HANDLED;
2366cd60b37SNikith Ganigarakoppal 	irq_vector = (struct isr_param *)opaque;
2376cd60b37SNikith Ganigarakoppal 	pm8001_ha = irq_vector->drv_inst;
2386cd60b37SNikith Ganigarakoppal 
2391245ee59SSakthivel K 	if (unlikely(!pm8001_ha))
2401245ee59SSakthivel K 		return IRQ_NONE;
241f310a4eaSColin Ian King 	if (!PM8001_CHIP_DISP->is_our_interrupt(pm8001_ha))
2421245ee59SSakthivel K 		return IRQ_NONE;
2431245ee59SSakthivel K #ifdef PM8001_USE_TASKLET
2446cd60b37SNikith Ganigarakoppal 	tasklet_schedule(&pm8001_ha->tasklet[irq_vector->irq_id]);
2451245ee59SSakthivel K #else
2466cd60b37SNikith Ganigarakoppal 	ret = PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
2471245ee59SSakthivel K #endif
2481245ee59SSakthivel K 	return ret;
2491245ee59SSakthivel K }
2501245ee59SSakthivel K 
2511245ee59SSakthivel K /**
2521245ee59SSakthivel K  * pm8001_interrupt_handler_intx - main INTx interrupt handler.
253e802fc43SLee Jones  * @irq: interrupt number
254bb6beabfSRandy Dunlap  * @dev_id: sas_ha structure. The HBA is retrieved from sas_ha structure.
2551245ee59SSakthivel K  */
2561245ee59SSakthivel K 
pm8001_interrupt_handler_intx(int irq,void * dev_id)2571245ee59SSakthivel K static irqreturn_t pm8001_interrupt_handler_intx(int irq, void *dev_id)
258dbf9bfe6Sjack wang {
259dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
260dbf9bfe6Sjack wang 	irqreturn_t ret = IRQ_HANDLED;
2611245ee59SSakthivel K 	struct sas_ha_struct *sha = dev_id;
262dbf9bfe6Sjack wang 	pm8001_ha = sha->lldd_ha;
263dbf9bfe6Sjack wang 	if (unlikely(!pm8001_ha))
264dbf9bfe6Sjack wang 		return IRQ_NONE;
265f310a4eaSColin Ian King 	if (!PM8001_CHIP_DISP->is_our_interrupt(pm8001_ha))
266dbf9bfe6Sjack wang 		return IRQ_NONE;
2671245ee59SSakthivel K 
268dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
2696cd60b37SNikith Ganigarakoppal 	tasklet_schedule(&pm8001_ha->tasklet[0]);
270dbf9bfe6Sjack wang #else
271f74cf271SSakthivel K 	ret = PM8001_CHIP_DISP->isr(pm8001_ha, 0);
272dbf9bfe6Sjack wang #endif
273dbf9bfe6Sjack wang 	return ret;
274dbf9bfe6Sjack wang }
275dbf9bfe6Sjack wang 
276d384be6eSVikram Auradkar static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha);
277d384be6eSVikram Auradkar 
278dbf9bfe6Sjack wang /**
279dbf9bfe6Sjack wang  * pm8001_alloc - initiate our hba structure and 6 DMAs area.
280dbf9bfe6Sjack wang  * @pm8001_ha: our hba structure.
281e802fc43SLee Jones  * @ent: PCI device ID structure to match on
282dbf9bfe6Sjack wang  */
pm8001_alloc(struct pm8001_hba_info * pm8001_ha,const struct pci_device_id * ent)283e590adfdSSakthivel K static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
284e590adfdSSakthivel K 			const struct pci_device_id *ent)
285dbf9bfe6Sjack wang {
28605c6c029SViswas G 	int i, count = 0, rc = 0;
28705c6c029SViswas G 	u32 ci_offset, ib_offset, ob_offset, pi_offset;
2881f02beffSViswas G 	struct inbound_queue_table *ibq;
2891f02beffSViswas G 	struct outbound_queue_table *obq;
29005c6c029SViswas G 
291dbf9bfe6Sjack wang 	spin_lock_init(&pm8001_ha->lock);
292646cdf00STomas Henzl 	spin_lock_init(&pm8001_ha->bitmap_lock);
2931b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "pm8001_alloc: PHY:%x\n",
2941b5d2793SJoe Perches 		   pm8001_ha->chip->n_phy);
29505c6c029SViswas G 
29605c6c029SViswas G 	/* Request Interrupt */
29705c6c029SViswas G 	rc = pm8001_request_irq(pm8001_ha);
29805c6c029SViswas G 	if (rc)
29965392620SIgor Pylypiv 		goto err_out;
30005c6c029SViswas G 
30105c6c029SViswas G 	count = pm8001_ha->max_q_num;
30205c6c029SViswas G 	/* Queues are chosen based on the number of cores/msix availability */
30327bc43bdSViswas G 	ib_offset = pm8001_ha->ib_offset  = USI_MAX_MEMCNT_BASE;
30405c6c029SViswas G 	ci_offset = pm8001_ha->ci_offset  = ib_offset + count;
30505c6c029SViswas G 	ob_offset = pm8001_ha->ob_offset  = ci_offset + count;
30605c6c029SViswas G 	pi_offset = pm8001_ha->pi_offset  = ob_offset + count;
30705c6c029SViswas G 	pm8001_ha->max_memcnt = pi_offset + count;
30805c6c029SViswas G 
3091cc943aeSjack wang 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
310dbf9bfe6Sjack wang 		pm8001_phy_init(pm8001_ha, i);
3111cc943aeSjack wang 		pm8001_ha->port[i].wide_port_phymap = 0;
3121cc943aeSjack wang 		pm8001_ha->port[i].port_attached = 0;
3131cc943aeSjack wang 		pm8001_ha->port[i].port_state = 0;
3141cc943aeSjack wang 		INIT_LIST_HEAD(&pm8001_ha->port[i].list);
3151cc943aeSjack wang 	}
316dbf9bfe6Sjack wang 
317dbf9bfe6Sjack wang 	/* MPI Memory region 1 for AAP Event Log for fw */
318dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
319dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
320dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
321dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[AAP1].alignment = 32;
322dbf9bfe6Sjack wang 
323dbf9bfe6Sjack wang 	/* MPI Memory region 2 for IOP Event Log for fw */
324dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[IOP].num_elements = 1;
325dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
326dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
327dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[IOP].alignment = 32;
328dbf9bfe6Sjack wang 
32905c6c029SViswas G 	for (i = 0; i < count; i++) {
3301f02beffSViswas G 		ibq = &pm8001_ha->inbnd_q_tbl[i];
3311f02beffSViswas G 		spin_lock_init(&ibq->iq_lock);
332dbf9bfe6Sjack wang 		/* MPI Memory region 3 for consumer Index of inbound queues */
33305c6c029SViswas G 		pm8001_ha->memoryMap.region[ci_offset+i].num_elements = 1;
33405c6c029SViswas G 		pm8001_ha->memoryMap.region[ci_offset+i].element_size = 4;
33505c6c029SViswas G 		pm8001_ha->memoryMap.region[ci_offset+i].total_len = 4;
33605c6c029SViswas G 		pm8001_ha->memoryMap.region[ci_offset+i].alignment = 4;
337dbf9bfe6Sjack wang 
338e590adfdSSakthivel K 		if ((ent->driver_data) != chip_8001) {
339dbf9bfe6Sjack wang 			/* MPI Memory region 5 inbound queues */
34005c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].num_elements =
341e590adfdSSakthivel K 						PM8001_MPI_QUEUE;
34205c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].element_size
34305c6c029SViswas G 								= 128;
34405c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].total_len =
345e590adfdSSakthivel K 						PM8001_MPI_QUEUE * 128;
34605c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].alignment
34705c6c029SViswas G 								= 128;
348e590adfdSSakthivel K 		} else {
34905c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].num_elements =
350e590adfdSSakthivel K 						PM8001_MPI_QUEUE;
35105c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].element_size
35205c6c029SViswas G 								= 64;
35305c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].total_len =
354e590adfdSSakthivel K 						PM8001_MPI_QUEUE * 64;
35505c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset+i].alignment = 64;
356e590adfdSSakthivel K 		}
357e590adfdSSakthivel K 	}
358dbf9bfe6Sjack wang 
35905c6c029SViswas G 	for (i = 0; i < count; i++) {
3601f02beffSViswas G 		obq = &pm8001_ha->outbnd_q_tbl[i];
3611f02beffSViswas G 		spin_lock_init(&obq->oq_lock);
362e590adfdSSakthivel K 		/* MPI Memory region 4 for producer Index of outbound queues */
36305c6c029SViswas G 		pm8001_ha->memoryMap.region[pi_offset+i].num_elements = 1;
36405c6c029SViswas G 		pm8001_ha->memoryMap.region[pi_offset+i].element_size = 4;
36505c6c029SViswas G 		pm8001_ha->memoryMap.region[pi_offset+i].total_len = 4;
36605c6c029SViswas G 		pm8001_ha->memoryMap.region[pi_offset+i].alignment = 4;
367dbf9bfe6Sjack wang 
368e590adfdSSakthivel K 		if (ent->driver_data != chip_8001) {
369e590adfdSSakthivel K 			/* MPI Memory region 6 Outbound queues */
37005c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].num_elements =
371e590adfdSSakthivel K 						PM8001_MPI_QUEUE;
37205c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].element_size
37305c6c029SViswas G 								= 128;
37405c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].total_len =
375e590adfdSSakthivel K 						PM8001_MPI_QUEUE * 128;
37605c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].alignment
37705c6c029SViswas G 								= 128;
378e590adfdSSakthivel K 		} else {
379e590adfdSSakthivel K 			/* MPI Memory region 6 Outbound queues */
38005c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].num_elements =
381e590adfdSSakthivel K 						PM8001_MPI_QUEUE;
38205c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].element_size
38305c6c029SViswas G 								= 64;
38405c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].total_len =
385e590adfdSSakthivel K 						PM8001_MPI_QUEUE * 64;
38605c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset+i].alignment = 64;
387e590adfdSSakthivel K 		}
388e590adfdSSakthivel K 
389e590adfdSSakthivel K 	}
390dbf9bfe6Sjack wang 	/* Memory region write DMA*/
391dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
392dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
393dbf9bfe6Sjack wang 	pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
394dbf9bfe6Sjack wang 
3951c75a679SSakthivel K 	/* Memory region for fw flash */
3961c75a679SSakthivel K 	pm8001_ha->memoryMap.region[FW_FLASH].total_len = 4096;
3971c75a679SSakthivel K 
398d078b511SAnand Kumar Santhanam 	pm8001_ha->memoryMap.region[FORENSIC_MEM].num_elements = 1;
399d078b511SAnand Kumar Santhanam 	pm8001_ha->memoryMap.region[FORENSIC_MEM].total_len = 0x10000;
400d078b511SAnand Kumar Santhanam 	pm8001_ha->memoryMap.region[FORENSIC_MEM].element_size = 0x10000;
401d078b511SAnand Kumar Santhanam 	pm8001_ha->memoryMap.region[FORENSIC_MEM].alignment = 0x10000;
40205c6c029SViswas G 	for (i = 0; i < pm8001_ha->max_memcnt; i++) {
4039aed578fSJoe Perches 		struct mpi_mem *region = &pm8001_ha->memoryMap.region[i];
4049aed578fSJoe Perches 
405dbf9bfe6Sjack wang 		if (pm8001_mem_alloc(pm8001_ha->pdev,
4069aed578fSJoe Perches 				     &region->virt_ptr,
4079aed578fSJoe Perches 				     &region->phys_addr,
4089aed578fSJoe Perches 				     &region->phys_addr_hi,
4099aed578fSJoe Perches 				     &region->phys_addr_lo,
4109aed578fSJoe Perches 				     region->total_len,
4119aed578fSJoe Perches 				     region->alignment) != 0) {
4129aed578fSJoe Perches 			pm8001_dbg(pm8001_ha, FAIL, "Mem%d alloc failed\n", i);
413dbf9bfe6Sjack wang 			goto err_out;
414dbf9bfe6Sjack wang 		}
415dbf9bfe6Sjack wang 	}
416dbf9bfe6Sjack wang 
41727bc43bdSViswas G 	/* Memory region for devices*/
41827bc43bdSViswas G 	pm8001_ha->devices = kzalloc(PM8001_MAX_DEVICES
41927bc43bdSViswas G 				* sizeof(struct pm8001_device), GFP_KERNEL);
42027bc43bdSViswas G 	if (!pm8001_ha->devices) {
42127bc43bdSViswas G 		rc = -ENOMEM;
42227bc43bdSViswas G 		goto err_out_nodev;
42327bc43bdSViswas G 	}
424dbf9bfe6Sjack wang 	for (i = 0; i < PM8001_MAX_DEVICES; i++) {
425aa9f8328SJames Bottomley 		pm8001_ha->devices[i].dev_type = SAS_PHY_UNUSED;
426dbf9bfe6Sjack wang 		pm8001_ha->devices[i].id = i;
427dbf9bfe6Sjack wang 		pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
4284a2efd4bSViswas G 		atomic_set(&pm8001_ha->devices[i].running_req, 0);
429dbf9bfe6Sjack wang 	}
430dbf9bfe6Sjack wang 	pm8001_ha->flags = PM8001F_INIT_TIME;
431dbf9bfe6Sjack wang 	return 0;
43227bc43bdSViswas G 
43327bc43bdSViswas G err_out_nodev:
43427bc43bdSViswas G 	for (i = 0; i < pm8001_ha->max_memcnt; i++) {
43527bc43bdSViswas G 		if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
4368e60a7deSChristophe JAILLET 			dma_free_coherent(&pm8001_ha->pdev->dev,
43727bc43bdSViswas G 				(pm8001_ha->memoryMap.region[i].total_len +
43827bc43bdSViswas G 				pm8001_ha->memoryMap.region[i].alignment),
43927bc43bdSViswas G 				pm8001_ha->memoryMap.region[i].virt_ptr,
44027bc43bdSViswas G 				pm8001_ha->memoryMap.region[i].phys_addr);
44127bc43bdSViswas G 		}
44227bc43bdSViswas G 	}
443dbf9bfe6Sjack wang err_out:
444dbf9bfe6Sjack wang 	return 1;
445dbf9bfe6Sjack wang }
446dbf9bfe6Sjack wang 
447dbf9bfe6Sjack wang /**
448bb6beabfSRandy Dunlap  * pm8001_ioremap - remap the pci high physical address to kernel virtual
449dbf9bfe6Sjack wang  * address so that we can access them.
450dbf9bfe6Sjack wang  * @pm8001_ha: our hba structure.
451dbf9bfe6Sjack wang  */
pm8001_ioremap(struct pm8001_hba_info * pm8001_ha)452dbf9bfe6Sjack wang static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
453dbf9bfe6Sjack wang {
454dbf9bfe6Sjack wang 	u32 bar;
455dbf9bfe6Sjack wang 	u32 logicalBar = 0;
456dbf9bfe6Sjack wang 	struct pci_dev *pdev;
457dbf9bfe6Sjack wang 
458dbf9bfe6Sjack wang 	pdev = pm8001_ha->pdev;
459dbf9bfe6Sjack wang 	/* map pci mem (PMC pci base 0-3)*/
460c9c13ba4SDenis Efremov 	for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
461dbf9bfe6Sjack wang 		/*
462dbf9bfe6Sjack wang 		** logical BARs for SPC:
463dbf9bfe6Sjack wang 		** bar 0 and 1 - logical BAR0
464dbf9bfe6Sjack wang 		** bar 2 and 3 - logical BAR1
465dbf9bfe6Sjack wang 		** bar4 - logical BAR2
466dbf9bfe6Sjack wang 		** bar5 - logical BAR3
467dbf9bfe6Sjack wang 		** Skip the appropriate assignments:
468dbf9bfe6Sjack wang 		*/
469dbf9bfe6Sjack wang 		if ((bar == 1) || (bar == 3))
470dbf9bfe6Sjack wang 			continue;
471dbf9bfe6Sjack wang 		if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
472dbf9bfe6Sjack wang 			pm8001_ha->io_mem[logicalBar].membase =
473dbf9bfe6Sjack wang 				pci_resource_start(pdev, bar);
474dbf9bfe6Sjack wang 			pm8001_ha->io_mem[logicalBar].memsize =
475dbf9bfe6Sjack wang 				pci_resource_len(pdev, bar);
476dbf9bfe6Sjack wang 			pm8001_ha->io_mem[logicalBar].memvirtaddr =
477dbf9bfe6Sjack wang 				ioremap(pm8001_ha->io_mem[logicalBar].membase,
478dbf9bfe6Sjack wang 				pm8001_ha->io_mem[logicalBar].memsize);
47995652f98Sakshatzen 			if (!pm8001_ha->io_mem[logicalBar].memvirtaddr) {
4801b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, INIT,
48195652f98Sakshatzen 					"Failed to ioremap bar %d, logicalBar %d",
4821b5d2793SJoe Perches 				   bar, logicalBar);
48395652f98Sakshatzen 				return -ENOMEM;
48495652f98Sakshatzen 			}
4851b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, INIT,
486e590adfdSSakthivel K 				   "base addr %llx virt_addr=%llx len=%d\n",
487e590adfdSSakthivel K 				   (u64)pm8001_ha->io_mem[logicalBar].membase,
488da1dccceSAnand Kumar Santhanam 				   (u64)(unsigned long)
489da1dccceSAnand Kumar Santhanam 				   pm8001_ha->io_mem[logicalBar].memvirtaddr,
4901b5d2793SJoe Perches 				   pm8001_ha->io_mem[logicalBar].memsize);
491dbf9bfe6Sjack wang 		} else {
492dbf9bfe6Sjack wang 			pm8001_ha->io_mem[logicalBar].membase	= 0;
493dbf9bfe6Sjack wang 			pm8001_ha->io_mem[logicalBar].memsize	= 0;
49462fb8b34SSaurav Girepunje 			pm8001_ha->io_mem[logicalBar].memvirtaddr = NULL;
495dbf9bfe6Sjack wang 		}
496dbf9bfe6Sjack wang 		logicalBar++;
497dbf9bfe6Sjack wang 	}
498dbf9bfe6Sjack wang 	return 0;
499dbf9bfe6Sjack wang }
500dbf9bfe6Sjack wang 
501dbf9bfe6Sjack wang /**
502dbf9bfe6Sjack wang  * pm8001_pci_alloc - initialize our ha card structure
503dbf9bfe6Sjack wang  * @pdev: pci device.
504dbf9bfe6Sjack wang  * @ent: ent
505dbf9bfe6Sjack wang  * @shost: scsi host struct which has been initialized before.
506dbf9bfe6Sjack wang  */
pm8001_pci_alloc(struct pci_dev * pdev,const struct pci_device_id * ent,struct Scsi_Host * shost)5076f039790SGreg Kroah-Hartman static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
508e590adfdSSakthivel K 				 const struct pci_device_id *ent,
5096f039790SGreg Kroah-Hartman 				struct Scsi_Host *shost)
510e590adfdSSakthivel K 
511dbf9bfe6Sjack wang {
512dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
513dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
5146cd60b37SNikith Ganigarakoppal 	int j;
515dbf9bfe6Sjack wang 
516dbf9bfe6Sjack wang 	pm8001_ha = sha->lldd_ha;
517dbf9bfe6Sjack wang 	if (!pm8001_ha)
518dbf9bfe6Sjack wang 		return NULL;
519dbf9bfe6Sjack wang 
520dbf9bfe6Sjack wang 	pm8001_ha->pdev = pdev;
521dbf9bfe6Sjack wang 	pm8001_ha->dev = &pdev->dev;
522e590adfdSSakthivel K 	pm8001_ha->chip_id = ent->driver_data;
523dbf9bfe6Sjack wang 	pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
524dbf9bfe6Sjack wang 	pm8001_ha->irq = pdev->irq;
525dbf9bfe6Sjack wang 	pm8001_ha->sas = sha;
526dbf9bfe6Sjack wang 	pm8001_ha->shost = shost;
527dbf9bfe6Sjack wang 	pm8001_ha->id = pm8001_id++;
5287370672dSpeter chang 	pm8001_ha->logging_level = logging_level;
529dba2cc03SDeepak Ukey 	pm8001_ha->non_fatal_count = 0;
5303e253d96Speter chang 	if (link_rate >= 1 && link_rate <= 15)
5313e253d96Speter chang 		pm8001_ha->link_rate = (link_rate << 8);
5323e253d96Speter chang 	else {
5333e253d96Speter chang 		pm8001_ha->link_rate = LINKRATE_15 | LINKRATE_30 |
5343e253d96Speter chang 			LINKRATE_60 | LINKRATE_120;
5351b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
5361b5d2793SJoe Perches 			   "Setting link rate to default value\n");
5373e253d96Speter chang 	}
538dbf9bfe6Sjack wang 	sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
539f74cf271SSakthivel K 	/* IOMB size is 128 for 8088/89 controllers */
540f74cf271SSakthivel K 	if (pm8001_ha->chip_id != chip_8001)
541f74cf271SSakthivel K 		pm8001_ha->iomb_size = IOMB_SIZE_SPCV;
542f74cf271SSakthivel K 	else
543f74cf271SSakthivel K 		pm8001_ha->iomb_size = IOMB_SIZE_SPC;
544f74cf271SSakthivel K 
545dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
5466cd60b37SNikith Ganigarakoppal 	/* Tasklet for non msi-x interrupt handler */
547c913df3fSBenjamin Rood 	if ((!pdev->msix_cap || !pci_msi_enabled())
548c913df3fSBenjamin Rood 	    || (pm8001_ha->chip_id == chip_8001))
5496cd60b37SNikith Ganigarakoppal 		tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
5506cd60b37SNikith Ganigarakoppal 			(unsigned long)&(pm8001_ha->irq_vector[0]));
5516cd60b37SNikith Ganigarakoppal 	else
5526cd60b37SNikith Ganigarakoppal 		for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
5536cd60b37SNikith Ganigarakoppal 			tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
5546cd60b37SNikith Ganigarakoppal 				(unsigned long)&(pm8001_ha->irq_vector[j]));
555dbf9bfe6Sjack wang #endif
55695652f98Sakshatzen 	if (pm8001_ioremap(pm8001_ha))
55795652f98Sakshatzen 		goto failed_pci_alloc;
558e590adfdSSakthivel K 	if (!pm8001_alloc(pm8001_ha, ent))
559dbf9bfe6Sjack wang 		return pm8001_ha;
56095652f98Sakshatzen failed_pci_alloc:
561dbf9bfe6Sjack wang 	pm8001_free(pm8001_ha);
562dbf9bfe6Sjack wang 	return NULL;
563dbf9bfe6Sjack wang }
564dbf9bfe6Sjack wang 
565dbf9bfe6Sjack wang /**
566dbf9bfe6Sjack wang  * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
567dbf9bfe6Sjack wang  * @pdev: pci device.
568dbf9bfe6Sjack wang  */
pci_go_44(struct pci_dev * pdev)569dbf9bfe6Sjack wang static int pci_go_44(struct pci_dev *pdev)
570dbf9bfe6Sjack wang {
571dbf9bfe6Sjack wang 	int rc;
572dbf9bfe6Sjack wang 
573f73bdebdSChristoph Hellwig 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(44));
574dbf9bfe6Sjack wang 	if (rc) {
575f73bdebdSChristoph Hellwig 		rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
576f73bdebdSChristoph Hellwig 		if (rc)
577dbf9bfe6Sjack wang 			dev_printk(KERN_ERR, &pdev->dev,
578dbf9bfe6Sjack wang 				"32-bit DMA enable failed\n");
579dbf9bfe6Sjack wang 	}
580dbf9bfe6Sjack wang 	return rc;
581dbf9bfe6Sjack wang }
582dbf9bfe6Sjack wang 
583dbf9bfe6Sjack wang /**
584dbf9bfe6Sjack wang  * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
585dbf9bfe6Sjack wang  * @shost: scsi host which has been allocated outside.
586dbf9bfe6Sjack wang  * @chip_info: our ha struct.
587dbf9bfe6Sjack wang  */
pm8001_prep_sas_ha_init(struct Scsi_Host * shost,const struct pm8001_chip_info * chip_info)5886f039790SGreg Kroah-Hartman static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
589dbf9bfe6Sjack wang 				   const struct pm8001_chip_info *chip_info)
590dbf9bfe6Sjack wang {
591dbf9bfe6Sjack wang 	int phy_nr, port_nr;
592dbf9bfe6Sjack wang 	struct asd_sas_phy **arr_phy;
593dbf9bfe6Sjack wang 	struct asd_sas_port **arr_port;
594dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
595dbf9bfe6Sjack wang 
596dbf9bfe6Sjack wang 	phy_nr = chip_info->n_phy;
597dbf9bfe6Sjack wang 	port_nr = phy_nr;
598dbf9bfe6Sjack wang 	memset(sha, 0x00, sizeof(*sha));
599dbf9bfe6Sjack wang 	arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
600dbf9bfe6Sjack wang 	if (!arr_phy)
601dbf9bfe6Sjack wang 		goto exit;
602dbf9bfe6Sjack wang 	arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
603dbf9bfe6Sjack wang 	if (!arr_port)
604dbf9bfe6Sjack wang 		goto exit_free2;
605dbf9bfe6Sjack wang 
606dbf9bfe6Sjack wang 	sha->sas_phy = arr_phy;
607dbf9bfe6Sjack wang 	sha->sas_port = arr_port;
608dbf9bfe6Sjack wang 	sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
609dbf9bfe6Sjack wang 	if (!sha->lldd_ha)
610dbf9bfe6Sjack wang 		goto exit_free1;
611dbf9bfe6Sjack wang 
612dbf9bfe6Sjack wang 	shost->transportt = pm8001_stt;
613dbf9bfe6Sjack wang 	shost->max_id = PM8001_MAX_DEVICES;
614dbf9bfe6Sjack wang 	shost->unique_id = pm8001_id;
615dbf9bfe6Sjack wang 	shost->max_cmd_len = 16;
616dbf9bfe6Sjack wang 	return 0;
617dbf9bfe6Sjack wang exit_free1:
618dbf9bfe6Sjack wang 	kfree(arr_port);
619dbf9bfe6Sjack wang exit_free2:
620dbf9bfe6Sjack wang 	kfree(arr_phy);
621dbf9bfe6Sjack wang exit:
622dbf9bfe6Sjack wang 	return -1;
623dbf9bfe6Sjack wang }
624dbf9bfe6Sjack wang 
625dbf9bfe6Sjack wang /**
626dbf9bfe6Sjack wang  * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
627dbf9bfe6Sjack wang  * @shost: scsi host which has been allocated outside
628dbf9bfe6Sjack wang  * @chip_info: our ha struct.
629dbf9bfe6Sjack wang  */
pm8001_post_sas_ha_init(struct Scsi_Host * shost,const struct pm8001_chip_info * chip_info)6306f039790SGreg Kroah-Hartman static void  pm8001_post_sas_ha_init(struct Scsi_Host *shost,
631dbf9bfe6Sjack wang 				     const struct pm8001_chip_info *chip_info)
632dbf9bfe6Sjack wang {
633dbf9bfe6Sjack wang 	int i = 0;
634dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
635dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
636dbf9bfe6Sjack wang 
637dbf9bfe6Sjack wang 	pm8001_ha = sha->lldd_ha;
638dbf9bfe6Sjack wang 	for (i = 0; i < chip_info->n_phy; i++) {
639dbf9bfe6Sjack wang 		sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
640dbf9bfe6Sjack wang 		sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
6416c85e4bcSViswas G 		sha->sas_phy[i]->sas_addr =
6426c85e4bcSViswas G 			(u8 *)&pm8001_ha->phy[i].dev_sas_addr;
643dbf9bfe6Sjack wang 	}
644dbf9bfe6Sjack wang 	sha->sas_ha_name = DRV_NAME;
645dbf9bfe6Sjack wang 	sha->dev = pm8001_ha->dev;
6466c85e4bcSViswas G 	sha->strict_wide_ports = 1;
647dbf9bfe6Sjack wang 	sha->sas_addr = &pm8001_ha->sas_addr[0];
648dbf9bfe6Sjack wang 	sha->num_phys = chip_info->n_phy;
6491136a022SJohn Garry 	sha->shost = shost;
650dbf9bfe6Sjack wang }
651dbf9bfe6Sjack wang 
652dbf9bfe6Sjack wang /**
653dbf9bfe6Sjack wang  * pm8001_init_sas_add - initialize sas address
654e802fc43SLee Jones  * @pm8001_ha: our ha struct.
655dbf9bfe6Sjack wang  *
656dbf9bfe6Sjack wang  * Currently we just set the fixed SAS address to our HBA, for manufacture,
657dbf9bfe6Sjack wang  * it should read from the EEPROM
658dbf9bfe6Sjack wang  */
pm8001_init_sas_add(struct pm8001_hba_info * pm8001_ha)65914a8f116SChangyuan Lyu static int pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
660dbf9bfe6Sjack wang {
661a33a0155SSakthivel K 	u8 i, j;
6626c85e4bcSViswas G 	u8 sas_add[8];
663dbf9bfe6Sjack wang #ifdef PM8001_READ_VPD
664a33a0155SSakthivel K 	/* For new SPC controllers WWN is stored in flash vpd
665a33a0155SSakthivel K 	*  For SPC/SPCve controllers WWN is stored in EEPROM
666a33a0155SSakthivel K 	*  For Older SPC WWN is stored in NVMD
667a33a0155SSakthivel K 	*/
668dbf9bfe6Sjack wang 	DECLARE_COMPLETION_ONSTACK(completion);
6697c8356d9Sjack wang 	struct pm8001_ioctl_payload payload;
670a33a0155SSakthivel K 	u16 deviceid;
6715b4ce882STomas Henzl 	int rc;
67214a8f116SChangyuan Lyu 	unsigned long time_remaining;
67314a8f116SChangyuan Lyu 
67414a8f116SChangyuan Lyu 	if (PM8001_CHIP_DISP->fatal_errors(pm8001_ha)) {
67514a8f116SChangyuan Lyu 		pm8001_dbg(pm8001_ha, FAIL, "controller is in fatal error state\n");
67614a8f116SChangyuan Lyu 		return -EIO;
67714a8f116SChangyuan Lyu 	}
6785b4ce882STomas Henzl 
679a33a0155SSakthivel K 	pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
680dbf9bfe6Sjack wang 	pm8001_ha->nvmd_completion = &completion;
681a33a0155SSakthivel K 
682a33a0155SSakthivel K 	if (pm8001_ha->chip_id == chip_8001) {
683f49d2132SBradley Grove 		if (deviceid == 0x8081 || deviceid == 0x0042) {
684a33a0155SSakthivel K 			payload.minor_function = 4;
6859b889846SViswas G 			payload.rd_length = 4096;
686a33a0155SSakthivel K 		} else {
6877c8356d9Sjack wang 			payload.minor_function = 0;
6889b889846SViswas G 			payload.rd_length = 128;
689a33a0155SSakthivel K 		}
69010efa460SBenjamin Rood 	} else if ((pm8001_ha->chip_id == chip_8070 ||
69110efa460SBenjamin Rood 			pm8001_ha->chip_id == chip_8072) &&
69210efa460SBenjamin Rood 			pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
69310efa460SBenjamin Rood 		payload.minor_function = 4;
6949b889846SViswas G 		payload.rd_length = 4096;
695a33a0155SSakthivel K 	} else {
696a33a0155SSakthivel K 		payload.minor_function = 1;
6979b889846SViswas G 		payload.rd_length = 4096;
698a33a0155SSakthivel K 	}
699a33a0155SSakthivel K 	payload.offset = 0;
7009b889846SViswas G 	payload.func_specific = kzalloc(payload.rd_length, GFP_KERNEL);
7015b4ce882STomas Henzl 	if (!payload.func_specific) {
70214a8f116SChangyuan Lyu 		pm8001_dbg(pm8001_ha, FAIL, "mem alloc fail\n");
70314a8f116SChangyuan Lyu 		return -ENOMEM;
7045b4ce882STomas Henzl 	}
7055b4ce882STomas Henzl 	rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
7065b4ce882STomas Henzl 	if (rc) {
7075b4ce882STomas Henzl 		kfree(payload.func_specific);
70814a8f116SChangyuan Lyu 		pm8001_dbg(pm8001_ha, FAIL, "nvmd failed\n");
70914a8f116SChangyuan Lyu 		return -EIO;
7105b4ce882STomas Henzl 	}
71114a8f116SChangyuan Lyu 	time_remaining = wait_for_completion_timeout(&completion,
71214a8f116SChangyuan Lyu 				msecs_to_jiffies(60*1000)); // 1 min
71314a8f116SChangyuan Lyu 	if (!time_remaining) {
71414a8f116SChangyuan Lyu 		kfree(payload.func_specific);
71514a8f116SChangyuan Lyu 		pm8001_dbg(pm8001_ha, FAIL, "get_nvmd_req timeout\n");
71614a8f116SChangyuan Lyu 		return -EIO;
71714a8f116SChangyuan Lyu 	}
71814a8f116SChangyuan Lyu 
719a33a0155SSakthivel K 
720a33a0155SSakthivel K 	for (i = 0, j = 0; i <= 7; i++, j++) {
721a33a0155SSakthivel K 		if (pm8001_ha->chip_id == chip_8001) {
722a33a0155SSakthivel K 			if (deviceid == 0x8081)
723a33a0155SSakthivel K 				pm8001_ha->sas_addr[j] =
724a33a0155SSakthivel K 					payload.func_specific[0x704 + i];
725f49d2132SBradley Grove 			else if (deviceid == 0x0042)
726f49d2132SBradley Grove 				pm8001_ha->sas_addr[j] =
727f49d2132SBradley Grove 					payload.func_specific[0x010 + i];
72810efa460SBenjamin Rood 		} else if ((pm8001_ha->chip_id == chip_8070 ||
72910efa460SBenjamin Rood 				pm8001_ha->chip_id == chip_8072) &&
73010efa460SBenjamin Rood 				pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
73110efa460SBenjamin Rood 			pm8001_ha->sas_addr[j] =
73210efa460SBenjamin Rood 					payload.func_specific[0x010 + i];
733a33a0155SSakthivel K 		} else
734a33a0155SSakthivel K 			pm8001_ha->sas_addr[j] =
735a33a0155SSakthivel K 					payload.func_specific[0x804 + i];
736a33a0155SSakthivel K 	}
7376c85e4bcSViswas G 	memcpy(sas_add, pm8001_ha->sas_addr, SAS_ADDR_SIZE);
738dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
7396c85e4bcSViswas G 		if (i && ((i % 4) == 0))
7406c85e4bcSViswas G 			sas_add[7] = sas_add[7] + 4;
741a33a0155SSakthivel K 		memcpy(&pm8001_ha->phy[i].dev_sas_addr,
7426c85e4bcSViswas G 			sas_add, SAS_ADDR_SIZE);
7431b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "phy %d sas_addr = %016llx\n", i,
7441b5d2793SJoe Perches 			   pm8001_ha->phy[i].dev_sas_addr);
745dbf9bfe6Sjack wang 	}
7465b4ce882STomas Henzl 	kfree(payload.func_specific);
747dbf9bfe6Sjack wang #else
748dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
7497c8356d9Sjack wang 		pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
750dbf9bfe6Sjack wang 		pm8001_ha->phy[i].dev_sas_addr =
751dbf9bfe6Sjack wang 			cpu_to_be64((u64)
752dbf9bfe6Sjack wang 				(*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
753dbf9bfe6Sjack wang 	}
754dbf9bfe6Sjack wang 	memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
755dbf9bfe6Sjack wang 		SAS_ADDR_SIZE);
756dbf9bfe6Sjack wang #endif
75714a8f116SChangyuan Lyu 	return 0;
758dbf9bfe6Sjack wang }
759dbf9bfe6Sjack wang 
76027909407SAnand Kumar Santhanam /*
76127909407SAnand Kumar Santhanam  * pm8001_get_phy_settings_info : Read phy setting values.
76227909407SAnand Kumar Santhanam  * @pm8001_ha : our hba.
76327909407SAnand Kumar Santhanam  */
pm8001_get_phy_settings_info(struct pm8001_hba_info * pm8001_ha)764f2c6f180SMaurizio Lombardi static int pm8001_get_phy_settings_info(struct pm8001_hba_info *pm8001_ha)
76527909407SAnand Kumar Santhanam {
76627909407SAnand Kumar Santhanam 
76727909407SAnand Kumar Santhanam #ifdef PM8001_READ_VPD
76827909407SAnand Kumar Santhanam 	/*OPTION ROM FLASH read for the SPC cards */
76927909407SAnand Kumar Santhanam 	DECLARE_COMPLETION_ONSTACK(completion);
77027909407SAnand Kumar Santhanam 	struct pm8001_ioctl_payload payload;
7715b4ce882STomas Henzl 	int rc;
77227909407SAnand Kumar Santhanam 
77327909407SAnand Kumar Santhanam 	pm8001_ha->nvmd_completion = &completion;
77427909407SAnand Kumar Santhanam 	/* SAS ADDRESS read from flash / EEPROM */
77527909407SAnand Kumar Santhanam 	payload.minor_function = 6;
77627909407SAnand Kumar Santhanam 	payload.offset = 0;
7779b889846SViswas G 	payload.rd_length = 4096;
77827909407SAnand Kumar Santhanam 	payload.func_specific = kzalloc(4096, GFP_KERNEL);
779f2c6f180SMaurizio Lombardi 	if (!payload.func_specific)
780f2c6f180SMaurizio Lombardi 		return -ENOMEM;
78127909407SAnand Kumar Santhanam 	/* Read phy setting values from flash */
7825b4ce882STomas Henzl 	rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
7835b4ce882STomas Henzl 	if (rc) {
7845b4ce882STomas Henzl 		kfree(payload.func_specific);
7851b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "nvmd failed\n");
7865b4ce882STomas Henzl 		return -ENOMEM;
7875b4ce882STomas Henzl 	}
78827909407SAnand Kumar Santhanam 	wait_for_completion(&completion);
78927909407SAnand Kumar Santhanam 	pm8001_set_phy_profile(pm8001_ha, sizeof(u8), payload.func_specific);
790f2c6f180SMaurizio Lombardi 	kfree(payload.func_specific);
79127909407SAnand Kumar Santhanam #endif
792f2c6f180SMaurizio Lombardi 	return 0;
79327909407SAnand Kumar Santhanam }
79427909407SAnand Kumar Santhanam 
795c5614df7SBenjamin Rood struct pm8001_mpi3_phy_pg_trx_config {
796c5614df7SBenjamin Rood 	u32 LaneLosCfg;
797c5614df7SBenjamin Rood 	u32 LanePgaCfg1;
798c5614df7SBenjamin Rood 	u32 LanePisoCfg1;
799c5614df7SBenjamin Rood 	u32 LanePisoCfg2;
800c5614df7SBenjamin Rood 	u32 LanePisoCfg3;
801c5614df7SBenjamin Rood 	u32 LanePisoCfg4;
802c5614df7SBenjamin Rood 	u32 LanePisoCfg5;
803c5614df7SBenjamin Rood 	u32 LanePisoCfg6;
804c5614df7SBenjamin Rood 	u32 LaneBctCtrl;
805c5614df7SBenjamin Rood };
806c5614df7SBenjamin Rood 
807c5614df7SBenjamin Rood /**
808bb6beabfSRandy Dunlap  * pm8001_get_internal_phy_settings - Retrieves the internal PHY settings
809c5614df7SBenjamin Rood  * @pm8001_ha : our adapter
810c5614df7SBenjamin Rood  * @phycfg : PHY config page to populate
811c5614df7SBenjamin Rood  */
812c5614df7SBenjamin Rood static
pm8001_get_internal_phy_settings(struct pm8001_hba_info * pm8001_ha,struct pm8001_mpi3_phy_pg_trx_config * phycfg)813c5614df7SBenjamin Rood void pm8001_get_internal_phy_settings(struct pm8001_hba_info *pm8001_ha,
814c5614df7SBenjamin Rood 		struct pm8001_mpi3_phy_pg_trx_config *phycfg)
815c5614df7SBenjamin Rood {
816c5614df7SBenjamin Rood 	phycfg->LaneLosCfg   = 0x00000132;
817c5614df7SBenjamin Rood 	phycfg->LanePgaCfg1  = 0x00203949;
818c5614df7SBenjamin Rood 	phycfg->LanePisoCfg1 = 0x000000FF;
819c5614df7SBenjamin Rood 	phycfg->LanePisoCfg2 = 0xFF000001;
820c5614df7SBenjamin Rood 	phycfg->LanePisoCfg3 = 0xE7011300;
821c5614df7SBenjamin Rood 	phycfg->LanePisoCfg4 = 0x631C40C0;
822c5614df7SBenjamin Rood 	phycfg->LanePisoCfg5 = 0xF8102036;
823c5614df7SBenjamin Rood 	phycfg->LanePisoCfg6 = 0xF74A1000;
824c5614df7SBenjamin Rood 	phycfg->LaneBctCtrl  = 0x00FB33F8;
825c5614df7SBenjamin Rood }
826c5614df7SBenjamin Rood 
827c5614df7SBenjamin Rood /**
828bb6beabfSRandy Dunlap  * pm8001_get_external_phy_settings - Retrieves the external PHY settings
829c5614df7SBenjamin Rood  * @pm8001_ha : our adapter
830c5614df7SBenjamin Rood  * @phycfg : PHY config page to populate
831c5614df7SBenjamin Rood  */
832c5614df7SBenjamin Rood static
pm8001_get_external_phy_settings(struct pm8001_hba_info * pm8001_ha,struct pm8001_mpi3_phy_pg_trx_config * phycfg)833c5614df7SBenjamin Rood void pm8001_get_external_phy_settings(struct pm8001_hba_info *pm8001_ha,
834c5614df7SBenjamin Rood 		struct pm8001_mpi3_phy_pg_trx_config *phycfg)
835c5614df7SBenjamin Rood {
836c5614df7SBenjamin Rood 	phycfg->LaneLosCfg   = 0x00000132;
837c5614df7SBenjamin Rood 	phycfg->LanePgaCfg1  = 0x00203949;
838c5614df7SBenjamin Rood 	phycfg->LanePisoCfg1 = 0x000000FF;
839c5614df7SBenjamin Rood 	phycfg->LanePisoCfg2 = 0xFF000001;
840c5614df7SBenjamin Rood 	phycfg->LanePisoCfg3 = 0xE7011300;
841c5614df7SBenjamin Rood 	phycfg->LanePisoCfg4 = 0x63349140;
842c5614df7SBenjamin Rood 	phycfg->LanePisoCfg5 = 0xF8102036;
843c5614df7SBenjamin Rood 	phycfg->LanePisoCfg6 = 0xF80D9300;
844c5614df7SBenjamin Rood 	phycfg->LaneBctCtrl  = 0x00FB33F8;
845c5614df7SBenjamin Rood }
846c5614df7SBenjamin Rood 
847c5614df7SBenjamin Rood /**
848bb6beabfSRandy Dunlap  * pm8001_get_phy_mask - Retrieves the mask that denotes if a PHY is int/ext
849c5614df7SBenjamin Rood  * @pm8001_ha : our adapter
850c5614df7SBenjamin Rood  * @phymask : The PHY mask
851c5614df7SBenjamin Rood  */
852c5614df7SBenjamin Rood static
pm8001_get_phy_mask(struct pm8001_hba_info * pm8001_ha,int * phymask)853c5614df7SBenjamin Rood void pm8001_get_phy_mask(struct pm8001_hba_info *pm8001_ha, int *phymask)
854c5614df7SBenjamin Rood {
855c5614df7SBenjamin Rood 	switch (pm8001_ha->pdev->subsystem_device) {
856c5614df7SBenjamin Rood 	case 0x0070: /* H1280 - 8 external 0 internal */
857c5614df7SBenjamin Rood 	case 0x0072: /* H12F0 - 16 external 0 internal */
858c5614df7SBenjamin Rood 		*phymask = 0x0000;
859c5614df7SBenjamin Rood 		break;
860c5614df7SBenjamin Rood 
861c5614df7SBenjamin Rood 	case 0x0071: /* H1208 - 0 external 8 internal */
862c5614df7SBenjamin Rood 	case 0x0073: /* H120F - 0 external 16 internal */
863c5614df7SBenjamin Rood 		*phymask = 0xFFFF;
864c5614df7SBenjamin Rood 		break;
865c5614df7SBenjamin Rood 
866c5614df7SBenjamin Rood 	case 0x0080: /* H1244 - 4 external 4 internal */
867c5614df7SBenjamin Rood 		*phymask = 0x00F0;
868c5614df7SBenjamin Rood 		break;
869c5614df7SBenjamin Rood 
870c5614df7SBenjamin Rood 	case 0x0081: /* H1248 - 4 external 8 internal */
871c5614df7SBenjamin Rood 		*phymask = 0x0FF0;
872c5614df7SBenjamin Rood 		break;
873c5614df7SBenjamin Rood 
874c5614df7SBenjamin Rood 	case 0x0082: /* H1288 - 8 external 8 internal */
875c5614df7SBenjamin Rood 		*phymask = 0xFF00;
876c5614df7SBenjamin Rood 		break;
877c5614df7SBenjamin Rood 
878c5614df7SBenjamin Rood 	default:
8791b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT,
8801b5d2793SJoe Perches 			   "Unknown subsystem device=0x%.04x\n",
8811b5d2793SJoe Perches 			   pm8001_ha->pdev->subsystem_device);
882c5614df7SBenjamin Rood 	}
883c5614df7SBenjamin Rood }
884c5614df7SBenjamin Rood 
885c5614df7SBenjamin Rood /**
886bb6beabfSRandy Dunlap  * pm8001_set_phy_settings_ven_117c_12G() - Configure ATTO 12Gb PHY settings
887c5614df7SBenjamin Rood  * @pm8001_ha : our adapter
888c5614df7SBenjamin Rood  */
889c5614df7SBenjamin Rood static
pm8001_set_phy_settings_ven_117c_12G(struct pm8001_hba_info * pm8001_ha)890c5614df7SBenjamin Rood int pm8001_set_phy_settings_ven_117c_12G(struct pm8001_hba_info *pm8001_ha)
891c5614df7SBenjamin Rood {
892c5614df7SBenjamin Rood 	struct pm8001_mpi3_phy_pg_trx_config phycfg_int;
893c5614df7SBenjamin Rood 	struct pm8001_mpi3_phy_pg_trx_config phycfg_ext;
894c5614df7SBenjamin Rood 	int phymask = 0;
895c5614df7SBenjamin Rood 	int i = 0;
896c5614df7SBenjamin Rood 
897c5614df7SBenjamin Rood 	memset(&phycfg_int, 0, sizeof(phycfg_int));
898c5614df7SBenjamin Rood 	memset(&phycfg_ext, 0, sizeof(phycfg_ext));
899c5614df7SBenjamin Rood 
900c5614df7SBenjamin Rood 	pm8001_get_internal_phy_settings(pm8001_ha, &phycfg_int);
901c5614df7SBenjamin Rood 	pm8001_get_external_phy_settings(pm8001_ha, &phycfg_ext);
902c5614df7SBenjamin Rood 	pm8001_get_phy_mask(pm8001_ha, &phymask);
903c5614df7SBenjamin Rood 
904c5614df7SBenjamin Rood 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
905c5614df7SBenjamin Rood 		if (phymask & (1 << i)) {/* Internal PHY */
906c5614df7SBenjamin Rood 			pm8001_set_phy_profile_single(pm8001_ha, i,
907c5614df7SBenjamin Rood 					sizeof(phycfg_int) / sizeof(u32),
908c5614df7SBenjamin Rood 					(u32 *)&phycfg_int);
909c5614df7SBenjamin Rood 
910c5614df7SBenjamin Rood 		} else { /* External PHY */
911c5614df7SBenjamin Rood 			pm8001_set_phy_profile_single(pm8001_ha, i,
912c5614df7SBenjamin Rood 					sizeof(phycfg_ext) / sizeof(u32),
913c5614df7SBenjamin Rood 					(u32 *)&phycfg_ext);
914c5614df7SBenjamin Rood 		}
915c5614df7SBenjamin Rood 	}
916c5614df7SBenjamin Rood 
917c5614df7SBenjamin Rood 	return 0;
918c5614df7SBenjamin Rood }
919c5614df7SBenjamin Rood 
920da2dd618SBenjamin Rood /**
921bb6beabfSRandy Dunlap  * pm8001_configure_phy_settings - Configures PHY settings based on vendor ID.
922da2dd618SBenjamin Rood  * @pm8001_ha : our hba.
923da2dd618SBenjamin Rood  */
pm8001_configure_phy_settings(struct pm8001_hba_info * pm8001_ha)924da2dd618SBenjamin Rood static int pm8001_configure_phy_settings(struct pm8001_hba_info *pm8001_ha)
925da2dd618SBenjamin Rood {
926da2dd618SBenjamin Rood 	switch (pm8001_ha->pdev->subsystem_vendor) {
927da2dd618SBenjamin Rood 	case PCI_VENDOR_ID_ATTO:
928c5614df7SBenjamin Rood 		if (pm8001_ha->pdev->device == 0x0042) /* 6Gb */
929c5614df7SBenjamin Rood 			return 0;
930c5614df7SBenjamin Rood 		else
931c5614df7SBenjamin Rood 			return pm8001_set_phy_settings_ven_117c_12G(pm8001_ha);
932c5614df7SBenjamin Rood 
933da2dd618SBenjamin Rood 	case PCI_VENDOR_ID_ADAPTEC2:
934da2dd618SBenjamin Rood 	case 0:
935da2dd618SBenjamin Rood 		return 0;
936da2dd618SBenjamin Rood 
937da2dd618SBenjamin Rood 	default:
938da2dd618SBenjamin Rood 		return pm8001_get_phy_settings_info(pm8001_ha);
939da2dd618SBenjamin Rood 	}
940da2dd618SBenjamin Rood }
941da2dd618SBenjamin Rood 
942dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
943dbf9bfe6Sjack wang /**
944dbf9bfe6Sjack wang  * pm8001_setup_msix - enable MSI-X interrupt
945e802fc43SLee Jones  * @pm8001_ha: our ha struct.
946dbf9bfe6Sjack wang  */
pm8001_setup_msix(struct pm8001_hba_info * pm8001_ha)9471245ee59SSakthivel K static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha)
948dbf9bfe6Sjack wang {
94905c6c029SViswas G 	unsigned int allocated_irq_vectors;
95042f22fe3SJohn Garry 	int rc;
9511245ee59SSakthivel K 
9521245ee59SSakthivel K 	/* SPCv controllers supports 64 msi-x */
9531245ee59SSakthivel K 	if (pm8001_ha->chip_id == chip_8001) {
95442f22fe3SJohn Garry 		rc = pci_alloc_irq_vectors(pm8001_ha->pdev, 1, 1,
95542f22fe3SJohn Garry 					   PCI_IRQ_MSIX);
9561245ee59SSakthivel K 	} else {
95742f22fe3SJohn Garry 		/*
95842f22fe3SJohn Garry 		 * Queue index #0 is used always for housekeeping, so don't
95942f22fe3SJohn Garry 		 * include in the affinity spreading.
96042f22fe3SJohn Garry 		 */
96142f22fe3SJohn Garry 		struct irq_affinity desc = {
96242f22fe3SJohn Garry 			.pre_vectors = 1,
96342f22fe3SJohn Garry 		};
96442f22fe3SJohn Garry 		rc = pci_alloc_irq_vectors_affinity(
96542f22fe3SJohn Garry 				pm8001_ha->pdev, 2, PM8001_MAX_MSIX_VEC,
96642f22fe3SJohn Garry 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY, &desc);
9671245ee59SSakthivel K 	}
9681245ee59SSakthivel K 
96905c6c029SViswas G 	allocated_irq_vectors = rc;
970a76037ffSChristoph Hellwig 	if (rc < 0)
971b4d511e5SAlexander Gordeev 		return rc;
97205c6c029SViswas G 
97305c6c029SViswas G 	/* Assigns the number of interrupts */
97442f22fe3SJohn Garry 	pm8001_ha->number_of_intr = allocated_irq_vectors;
9751245ee59SSakthivel K 
97605c6c029SViswas G 	/* Maximum queue number updating in HBA structure */
97742f22fe3SJohn Garry 	pm8001_ha->max_q_num = allocated_irq_vectors;
97805c6c029SViswas G 
9791b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
980a76037ffSChristoph Hellwig 		   "pci_alloc_irq_vectors request ret:%d no of intr %d\n",
9811b5d2793SJoe Perches 		   rc, pm8001_ha->number_of_intr);
982d384be6eSVikram Auradkar 	return 0;
983d384be6eSVikram Auradkar }
9841245ee59SSakthivel K 
pm8001_request_msix(struct pm8001_hba_info * pm8001_ha)985d384be6eSVikram Auradkar static u32 pm8001_request_msix(struct pm8001_hba_info *pm8001_ha)
986d384be6eSVikram Auradkar {
987d384be6eSVikram Auradkar 	u32 i = 0, j = 0;
988d384be6eSVikram Auradkar 	int flag = 0, rc = 0;
989c2255eceSArnd Bergmann 	int nr_irqs = pm8001_ha->number_of_intr;
990d384be6eSVikram Auradkar 
991d384be6eSVikram Auradkar 	if (pm8001_ha->chip_id != chip_8001)
992d384be6eSVikram Auradkar 		flag &= ~IRQF_SHARED;
993d384be6eSVikram Auradkar 
9941b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9951b5d2793SJoe Perches 		   "pci_enable_msix request number of intr %d\n",
9961b5d2793SJoe Perches 		   pm8001_ha->number_of_intr);
997d384be6eSVikram Auradkar 
998c2255eceSArnd Bergmann 	if (nr_irqs > ARRAY_SIZE(pm8001_ha->intr_drvname))
999c2255eceSArnd Bergmann 		nr_irqs = ARRAY_SIZE(pm8001_ha->intr_drvname);
1000c2255eceSArnd Bergmann 
1001c2255eceSArnd Bergmann 	for (i = 0; i < nr_irqs; i++) {
100272954936SVikram Auradkar 		snprintf(pm8001_ha->intr_drvname[i],
100372954936SVikram Auradkar 			sizeof(pm8001_ha->intr_drvname[0]),
100472954936SVikram Auradkar 			"%s-%d", pm8001_ha->name, i);
10056cd60b37SNikith Ganigarakoppal 		pm8001_ha->irq_vector[i].irq_id = i;
10066cd60b37SNikith Ganigarakoppal 		pm8001_ha->irq_vector[i].drv_inst = pm8001_ha;
10076cd60b37SNikith Ganigarakoppal 
1008a76037ffSChristoph Hellwig 		rc = request_irq(pci_irq_vector(pm8001_ha->pdev, i),
10091245ee59SSakthivel K 			pm8001_interrupt_handler_msix, flag,
101072954936SVikram Auradkar 			pm8001_ha->intr_drvname[i],
101172954936SVikram Auradkar 			&(pm8001_ha->irq_vector[i]));
10125607de73SAlexander Gordeev 		if (rc) {
1013b4d511e5SAlexander Gordeev 			for (j = 0; j < i; j++) {
1014a76037ffSChristoph Hellwig 				free_irq(pci_irq_vector(pm8001_ha->pdev, i),
10156cd60b37SNikith Ganigarakoppal 					&(pm8001_ha->irq_vector[i]));
1016b4d511e5SAlexander Gordeev 			}
1017a76037ffSChristoph Hellwig 			pci_free_irq_vectors(pm8001_ha->pdev);
1018dbf9bfe6Sjack wang 			break;
1019dbf9bfe6Sjack wang 		}
1020dbf9bfe6Sjack wang 	}
1021b4d511e5SAlexander Gordeev 
1022dbf9bfe6Sjack wang 	return rc;
1023dbf9bfe6Sjack wang }
1024dbf9bfe6Sjack wang #endif
1025dbf9bfe6Sjack wang 
1026dbf9bfe6Sjack wang /**
1027dbf9bfe6Sjack wang  * pm8001_request_irq - register interrupt
1028e802fc43SLee Jones  * @pm8001_ha: our ha struct.
1029dbf9bfe6Sjack wang  */
pm8001_request_irq(struct pm8001_hba_info * pm8001_ha)1030dbf9bfe6Sjack wang static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
1031dbf9bfe6Sjack wang {
1032*c9177481SDamien Le Moal 	struct pci_dev *pdev = pm8001_ha->pdev;
1033*c9177481SDamien Le Moal #ifdef PM8001_USE_MSIX
103497ee2088Sjack_wang 	int rc;
1035dbf9bfe6Sjack wang 
1036*c9177481SDamien Le Moal 	if (pci_find_capability(pdev, PCI_CAP_ID_MSIX)) {
1037*c9177481SDamien Le Moal 		rc = pm8001_setup_msix(pm8001_ha);
1038*c9177481SDamien Le Moal 		if (rc) {
1039*c9177481SDamien Le Moal 			pm8001_dbg(pm8001_ha, FAIL,
1040*c9177481SDamien Le Moal 				   "pm8001_setup_irq failed [ret: %d]\n", rc);
1041*c9177481SDamien Le Moal 			return rc;
1042*c9177481SDamien Le Moal 		}
1043dbf9bfe6Sjack wang 
1044c913df3fSBenjamin Rood 		if (pdev->msix_cap && pci_msi_enabled())
1045d384be6eSVikram Auradkar 			return pm8001_request_msix(pm8001_ha);
10461245ee59SSakthivel K 	}
1047*c9177481SDamien Le Moal 
1048*c9177481SDamien Le Moal 	pm8001_dbg(pm8001_ha, INIT, "MSIX not supported!!!\n");
1049dbf9bfe6Sjack wang #endif
1050dbf9bfe6Sjack wang 
1051b595076aSUwe Kleine-König 	/* initialize the INT-X interrupt */
1052c913df3fSBenjamin Rood 	pm8001_ha->irq_vector[0].irq_id = 0;
1053c913df3fSBenjamin Rood 	pm8001_ha->irq_vector[0].drv_inst = pm8001_ha;
1054*c9177481SDamien Le Moal 
1055*c9177481SDamien Le Moal 	return request_irq(pdev->irq, pm8001_interrupt_handler_intx,
1056*c9177481SDamien Le Moal 			   IRQF_SHARED, pm8001_ha->name,
1057*c9177481SDamien Le Moal 			   SHOST_TO_SAS_HA(pm8001_ha->shost));
1058dbf9bfe6Sjack wang }
1059dbf9bfe6Sjack wang 
1060dbf9bfe6Sjack wang /**
1061dbf9bfe6Sjack wang  * pm8001_pci_probe - probe supported device
1062dbf9bfe6Sjack wang  * @pdev: pci device which kernel has been prepared for.
1063dbf9bfe6Sjack wang  * @ent: pci device id
1064dbf9bfe6Sjack wang  *
1065dbf9bfe6Sjack wang  * This function is the main initialization function, when register a new
1066bb6beabfSRandy Dunlap  * pci driver it is invoked, all struct and hardware initialization should be
1067bb6beabfSRandy Dunlap  * done here, also, register interrupt.
1068dbf9bfe6Sjack wang  */
pm8001_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)10696f039790SGreg Kroah-Hartman static int pm8001_pci_probe(struct pci_dev *pdev,
1070dbf9bfe6Sjack wang 			    const struct pci_device_id *ent)
1071dbf9bfe6Sjack wang {
1072dbf9bfe6Sjack wang 	unsigned int rc;
1073dbf9bfe6Sjack wang 	u32	pci_reg;
10741245ee59SSakthivel K 	u8	i = 0;
1075dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
1076dbf9bfe6Sjack wang 	struct Scsi_Host *shost = NULL;
1077dbf9bfe6Sjack wang 	const struct pm8001_chip_info *chip;
1078b40f2882SPeter Chang 	struct sas_ha_struct *sha;
1079dbf9bfe6Sjack wang 
1080dbf9bfe6Sjack wang 	dev_printk(KERN_INFO, &pdev->dev,
1081a70b8fc3SSakthivel K 		"pm80xx: driver version %s\n", DRV_VERSION);
1082dbf9bfe6Sjack wang 	rc = pci_enable_device(pdev);
1083dbf9bfe6Sjack wang 	if (rc)
1084dbf9bfe6Sjack wang 		goto err_out_enable;
1085dbf9bfe6Sjack wang 	pci_set_master(pdev);
1086dbf9bfe6Sjack wang 	/*
1087dbf9bfe6Sjack wang 	 * Enable pci slot busmaster by setting pci command register.
1088dbf9bfe6Sjack wang 	 * This is required by FW for Cyclone card.
1089dbf9bfe6Sjack wang 	 */
1090dbf9bfe6Sjack wang 
1091dbf9bfe6Sjack wang 	pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
1092dbf9bfe6Sjack wang 	pci_reg |= 0x157;
1093dbf9bfe6Sjack wang 	pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
1094dbf9bfe6Sjack wang 	rc = pci_request_regions(pdev, DRV_NAME);
1095dbf9bfe6Sjack wang 	if (rc)
1096dbf9bfe6Sjack wang 		goto err_out_disable;
1097dbf9bfe6Sjack wang 	rc = pci_go_44(pdev);
1098dbf9bfe6Sjack wang 	if (rc)
1099dbf9bfe6Sjack wang 		goto err_out_regions;
1100dbf9bfe6Sjack wang 
1101dbf9bfe6Sjack wang 	shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
1102dbf9bfe6Sjack wang 	if (!shost) {
1103dbf9bfe6Sjack wang 		rc = -ENOMEM;
1104dbf9bfe6Sjack wang 		goto err_out_regions;
1105dbf9bfe6Sjack wang 	}
1106dbf9bfe6Sjack wang 	chip = &pm8001_chips[ent->driver_data];
1107b40f2882SPeter Chang 	sha = kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
1108b40f2882SPeter Chang 	if (!sha) {
1109dbf9bfe6Sjack wang 		rc = -ENOMEM;
1110dbf9bfe6Sjack wang 		goto err_out_free_host;
1111dbf9bfe6Sjack wang 	}
1112b40f2882SPeter Chang 	SHOST_TO_SAS_HA(shost) = sha;
1113dbf9bfe6Sjack wang 
1114dbf9bfe6Sjack wang 	rc = pm8001_prep_sas_ha_init(shost, chip);
1115dbf9bfe6Sjack wang 	if (rc) {
1116dbf9bfe6Sjack wang 		rc = -ENOMEM;
1117dbf9bfe6Sjack wang 		goto err_out_free;
1118dbf9bfe6Sjack wang 	}
1119dbf9bfe6Sjack wang 	pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
1120e590adfdSSakthivel K 	/* ent->driver variable is used to differentiate between controllers */
1121e590adfdSSakthivel K 	pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
1122dbf9bfe6Sjack wang 	if (!pm8001_ha) {
1123dbf9bfe6Sjack wang 		rc = -ENOMEM;
1124dbf9bfe6Sjack wang 		goto err_out_free;
1125dbf9bfe6Sjack wang 	}
1126b40f2882SPeter Chang 
1127f5860992SSakthivel K 	PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1128dbf9bfe6Sjack wang 	rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1129a70b8fc3SSakthivel K 	if (rc) {
11301b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
11311b5d2793SJoe Perches 			   "chip_init failed [ret: %d]\n", rc);
1132dbf9bfe6Sjack wang 		goto err_out_ha_free;
1133a70b8fc3SSakthivel K 	}
1134dbf9bfe6Sjack wang 
113598132d84SJohn Garry 	rc = pm8001_init_ccb_tag(pm8001_ha);
11365a141315SViswas G 	if (rc)
11375a141315SViswas G 		goto err_out_enable;
11385a141315SViswas G 
113942f22fe3SJohn Garry 
114098132d84SJohn Garry 	PM8001_CHIP_DISP->chip_post_init(pm8001_ha);
114198132d84SJohn Garry 
114242f22fe3SJohn Garry 	if (pm8001_ha->number_of_intr > 1) {
114342f22fe3SJohn Garry 		shost->nr_hw_queues = pm8001_ha->number_of_intr - 1;
114442f22fe3SJohn Garry 		/*
114542f22fe3SJohn Garry 		 * For now, ensure we're not sent too many commands by setting
114642f22fe3SJohn Garry 		 * host_tagset. This is also required if we start using request
114742f22fe3SJohn Garry 		 * tag.
114842f22fe3SJohn Garry 		 */
114942f22fe3SJohn Garry 		shost->host_tagset = 1;
115042f22fe3SJohn Garry 	}
115142f22fe3SJohn Garry 
1152dbf9bfe6Sjack wang 	rc = scsi_add_host(shost, &pdev->dev);
1153dbf9bfe6Sjack wang 	if (rc)
1154dbf9bfe6Sjack wang 		goto err_out_ha_free;
1155dbf9bfe6Sjack wang 
1156f74cf271SSakthivel K 	PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
11571245ee59SSakthivel K 	if (pm8001_ha->chip_id != chip_8001) {
11581245ee59SSakthivel K 		for (i = 1; i < pm8001_ha->number_of_intr; i++)
11591245ee59SSakthivel K 			PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
1160a6cb3d01SSakthivel K 		/* setup thermal configuration. */
1161a6cb3d01SSakthivel K 		pm80xx_set_thermal_config(pm8001_ha);
11621245ee59SSakthivel K 	}
11631245ee59SSakthivel K 
1164d4e02653SYang Yingliang 	rc = pm8001_init_sas_add(pm8001_ha);
1165d4e02653SYang Yingliang 	if (rc)
116614a8f116SChangyuan Lyu 		goto err_out_shost;
116727909407SAnand Kumar Santhanam 	/* phy setting support for motherboard controller */
116897031ccfSZhang Qilong 	rc = pm8001_configure_phy_settings(pm8001_ha);
116997031ccfSZhang Qilong 	if (rc)
1170f2c6f180SMaurizio Lombardi 		goto err_out_shost;
1171da2dd618SBenjamin Rood 
1172dbf9bfe6Sjack wang 	pm8001_post_sas_ha_init(shost, chip);
1173dbf9bfe6Sjack wang 	rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
1174b40f2882SPeter Chang 	if (rc) {
11751b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
11761b5d2793SJoe Perches 			   "sas_register_ha failed [ret: %d]\n", rc);
1177dbf9bfe6Sjack wang 		goto err_out_shost;
1178b40f2882SPeter Chang 	}
1179b40f2882SPeter Chang 	list_add_tail(&pm8001_ha->list, &hba_list);
1180cd135754SDeepak Ukey 	pm8001_ha->flags = PM8001F_RUN_TIME;
1181d1acd81bSAjish Koshy 	scsi_scan_host(pm8001_ha->shost);
1182dbf9bfe6Sjack wang 	return 0;
1183dbf9bfe6Sjack wang 
1184dbf9bfe6Sjack wang err_out_shost:
1185dbf9bfe6Sjack wang 	scsi_remove_host(pm8001_ha->shost);
1186dbf9bfe6Sjack wang err_out_ha_free:
1187dbf9bfe6Sjack wang 	pm8001_free(pm8001_ha);
1188dbf9bfe6Sjack wang err_out_free:
1189b40f2882SPeter Chang 	kfree(sha);
1190dbf9bfe6Sjack wang err_out_free_host:
1191bc1371c1SPan Bian 	scsi_host_put(shost);
1192dbf9bfe6Sjack wang err_out_regions:
1193dbf9bfe6Sjack wang 	pci_release_regions(pdev);
1194dbf9bfe6Sjack wang err_out_disable:
1195dbf9bfe6Sjack wang 	pci_disable_device(pdev);
1196dbf9bfe6Sjack wang err_out_enable:
1197dbf9bfe6Sjack wang 	return rc;
1198dbf9bfe6Sjack wang }
1199dbf9bfe6Sjack wang 
1200bb6beabfSRandy Dunlap /**
12015a141315SViswas G  * pm8001_init_ccb_tag - allocate memory to CCB and tag.
12025a141315SViswas G  * @pm8001_ha: our hba card information.
12035a141315SViswas G  */
pm8001_init_ccb_tag(struct pm8001_hba_info * pm8001_ha)120498132d84SJohn Garry static int pm8001_init_ccb_tag(struct pm8001_hba_info *pm8001_ha)
12055a141315SViswas G {
120698132d84SJohn Garry 	struct Scsi_Host *shost = pm8001_ha->shost;
120798132d84SJohn Garry 	struct device *dev = pm8001_ha->dev;
12085a141315SViswas G 	u32 max_out_io, ccb_count;
120998132d84SJohn Garry 	int i;
12105a141315SViswas G 
12115a141315SViswas G 	max_out_io = pm8001_ha->main_cfg_tbl.pm80xx_tbl.max_out_io;
12125a141315SViswas G 	ccb_count = min_t(int, PM8001_MAX_CCB, max_out_io);
12135a141315SViswas G 
12146472cfb4SJohn Garry 	shost->can_queue = ccb_count - PM8001_RESERVE_SLOT;
12155a141315SViswas G 
12166472cfb4SJohn Garry 	pm8001_ha->rsvd_tags = bitmap_zalloc(PM8001_RESERVE_SLOT, GFP_KERNEL);
12176472cfb4SJohn Garry 	if (!pm8001_ha->rsvd_tags)
12185a141315SViswas G 		goto err_out;
12195a141315SViswas G 
12205a141315SViswas G 	/* Memory region for ccb_info*/
122151e6ed83SAjish Koshy 	pm8001_ha->ccb_count = ccb_count;
122227a34943SXu Wang 	pm8001_ha->ccb_info =
12235a141315SViswas G 		kcalloc(ccb_count, sizeof(struct pm8001_ccb_info), GFP_KERNEL);
12245a141315SViswas G 	if (!pm8001_ha->ccb_info) {
12251b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
12261b5d2793SJoe Perches 			   "Unable to allocate memory for ccb\n");
12275a141315SViswas G 		goto err_out_noccb;
12285a141315SViswas G 	}
12295a141315SViswas G 	for (i = 0; i < ccb_count; i++) {
123098132d84SJohn Garry 		pm8001_ha->ccb_info[i].buf_prd = dma_alloc_coherent(dev,
12315a141315SViswas G 				sizeof(struct pm8001_prd) * PM8001_MAX_DMA_SG,
12328e60a7deSChristophe JAILLET 				&pm8001_ha->ccb_info[i].ccb_dma_handle,
12338e60a7deSChristophe JAILLET 				GFP_KERNEL);
12345a141315SViswas G 		if (!pm8001_ha->ccb_info[i].buf_prd) {
12351b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
12368e60a7deSChristophe JAILLET 				   "ccb prd memory allocation error\n");
12375a141315SViswas G 			goto err_out;
12385a141315SViswas G 		}
12395a141315SViswas G 		pm8001_ha->ccb_info[i].task = NULL;
12407fb23a78SDamien Le Moal 		pm8001_ha->ccb_info[i].ccb_tag = PM8001_INVALID_TAG;
12415a141315SViswas G 		pm8001_ha->ccb_info[i].device = NULL;
12425a141315SViswas G 	}
12437fb23a78SDamien Le Moal 
12445a141315SViswas G 	return 0;
12455a141315SViswas G 
12465a141315SViswas G err_out_noccb:
12475a141315SViswas G 	kfree(pm8001_ha->devices);
12485a141315SViswas G err_out:
12495a141315SViswas G 	return -ENOMEM;
12505a141315SViswas G }
12515a141315SViswas G 
pm8001_pci_remove(struct pci_dev * pdev)12526f039790SGreg Kroah-Hartman static void pm8001_pci_remove(struct pci_dev *pdev)
1253dbf9bfe6Sjack wang {
1254dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1255dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
12566cd60b37SNikith Ganigarakoppal 	int i, j;
1257dbf9bfe6Sjack wang 	pm8001_ha = sha->lldd_ha;
1258dbf9bfe6Sjack wang 	sas_unregister_ha(sha);
1259dbf9bfe6Sjack wang 	sas_remove_host(pm8001_ha->shost);
1260dbf9bfe6Sjack wang 	list_del(&pm8001_ha->list);
12611245ee59SSakthivel K 	PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1262f5860992SSakthivel K 	PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1263dbf9bfe6Sjack wang 
1264dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
1265dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->number_of_intr; i++)
1266a76037ffSChristoph Hellwig 		synchronize_irq(pci_irq_vector(pdev, i));
1267dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->number_of_intr; i++)
1268a76037ffSChristoph Hellwig 		free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1269a76037ffSChristoph Hellwig 	pci_free_irq_vectors(pdev);
1270dbf9bfe6Sjack wang #else
1271dbf9bfe6Sjack wang 	free_irq(pm8001_ha->irq, sha);
1272dbf9bfe6Sjack wang #endif
1273dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
12746cd60b37SNikith Ganigarakoppal 	/* For non-msix and msix interrupts */
1275c913df3fSBenjamin Rood 	if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1276c913df3fSBenjamin Rood 	    (pm8001_ha->chip_id == chip_8001))
12776cd60b37SNikith Ganigarakoppal 		tasklet_kill(&pm8001_ha->tasklet[0]);
12786cd60b37SNikith Ganigarakoppal 	else
12796cd60b37SNikith Ganigarakoppal 		for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
12806cd60b37SNikith Ganigarakoppal 			tasklet_kill(&pm8001_ha->tasklet[j]);
1281dbf9bfe6Sjack wang #endif
1282bc1371c1SPan Bian 	scsi_host_put(pm8001_ha->shost);
128351e6ed83SAjish Koshy 
128451e6ed83SAjish Koshy 	for (i = 0; i < pm8001_ha->ccb_count; i++) {
128551e6ed83SAjish Koshy 		dma_free_coherent(&pm8001_ha->pdev->dev,
128651e6ed83SAjish Koshy 			sizeof(struct pm8001_prd) * PM8001_MAX_DMA_SG,
128751e6ed83SAjish Koshy 			pm8001_ha->ccb_info[i].buf_prd,
128851e6ed83SAjish Koshy 			pm8001_ha->ccb_info[i].ccb_dma_handle);
128951e6ed83SAjish Koshy 	}
129051e6ed83SAjish Koshy 	kfree(pm8001_ha->ccb_info);
129151e6ed83SAjish Koshy 	kfree(pm8001_ha->devices);
129251e6ed83SAjish Koshy 
1293dbf9bfe6Sjack wang 	pm8001_free(pm8001_ha);
1294dbf9bfe6Sjack wang 	kfree(sha->sas_phy);
1295dbf9bfe6Sjack wang 	kfree(sha->sas_port);
1296dbf9bfe6Sjack wang 	kfree(sha);
1297dbf9bfe6Sjack wang 	pci_release_regions(pdev);
1298dbf9bfe6Sjack wang 	pci_disable_device(pdev);
1299dbf9bfe6Sjack wang }
1300dbf9bfe6Sjack wang 
1301dbf9bfe6Sjack wang /**
1302dbf9bfe6Sjack wang  * pm8001_pci_suspend - power management suspend main entry point
130347c37c4dSVaibhav Gupta  * @dev: Device struct
1304dbf9bfe6Sjack wang  *
1305bb6beabfSRandy Dunlap  * Return: 0 on success, anything else on error.
1306dbf9bfe6Sjack wang  */
pm8001_pci_suspend(struct device * dev)130747c37c4dSVaibhav Gupta static int __maybe_unused pm8001_pci_suspend(struct device *dev)
1308dbf9bfe6Sjack wang {
130947c37c4dSVaibhav Gupta 	struct pci_dev *pdev = to_pci_dev(dev);
1310dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = pci_get_drvdata(pdev);
131147c37c4dSVaibhav Gupta 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
13126cd60b37SNikith Ganigarakoppal 	int  i, j;
13139f176099SBradley Grove 	sas_suspend_ha(sha);
1314429305e4STejun Heo 	flush_workqueue(pm8001_wq);
1315dbf9bfe6Sjack wang 	scsi_block_requests(pm8001_ha->shost);
1316c8a2ba3fSYijing Wang 	if (!pdev->pm_cap) {
131747c37c4dSVaibhav Gupta 		dev_err(dev, " PCI PM not supported\n");
1318dbf9bfe6Sjack wang 		return -ENODEV;
1319dbf9bfe6Sjack wang 	}
13201245ee59SSakthivel K 	PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1321f5860992SSakthivel K 	PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1322dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
1323dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->number_of_intr; i++)
1324a76037ffSChristoph Hellwig 		synchronize_irq(pci_irq_vector(pdev, i));
1325dbf9bfe6Sjack wang 	for (i = 0; i < pm8001_ha->number_of_intr; i++)
1326a76037ffSChristoph Hellwig 		free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1327a76037ffSChristoph Hellwig 	pci_free_irq_vectors(pdev);
1328dbf9bfe6Sjack wang #else
1329dbf9bfe6Sjack wang 	free_irq(pm8001_ha->irq, sha);
1330dbf9bfe6Sjack wang #endif
1331dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
13326cd60b37SNikith Ganigarakoppal 	/* For non-msix and msix interrupts */
1333c913df3fSBenjamin Rood 	if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1334c913df3fSBenjamin Rood 	    (pm8001_ha->chip_id == chip_8001))
13356cd60b37SNikith Ganigarakoppal 		tasklet_kill(&pm8001_ha->tasklet[0]);
13366cd60b37SNikith Ganigarakoppal 	else
13376cd60b37SNikith Ganigarakoppal 		for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
13386cd60b37SNikith Ganigarakoppal 			tasklet_kill(&pm8001_ha->tasklet[j]);
1339dbf9bfe6Sjack wang #endif
13402ce6e200SJoe Perches 	pm8001_info(pm8001_ha, "pdev=0x%p, slot=%s, entering "
134147c37c4dSVaibhav Gupta 		      "suspended state\n", pdev,
134247c37c4dSVaibhav Gupta 		      pm8001_ha->name);
1343dbf9bfe6Sjack wang 	return 0;
1344dbf9bfe6Sjack wang }
1345dbf9bfe6Sjack wang 
1346dbf9bfe6Sjack wang /**
1347dbf9bfe6Sjack wang  * pm8001_pci_resume - power management resume main entry point
134847c37c4dSVaibhav Gupta  * @dev: Device struct
1349dbf9bfe6Sjack wang  *
1350bb6beabfSRandy Dunlap  * Return: 0 on success, anything else on error.
1351dbf9bfe6Sjack wang  */
pm8001_pci_resume(struct device * dev)135247c37c4dSVaibhav Gupta static int __maybe_unused pm8001_pci_resume(struct device *dev)
1353dbf9bfe6Sjack wang {
135447c37c4dSVaibhav Gupta 	struct pci_dev *pdev = to_pci_dev(dev);
1355dbf9bfe6Sjack wang 	struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1356dbf9bfe6Sjack wang 	struct pm8001_hba_info *pm8001_ha;
1357dbf9bfe6Sjack wang 	int rc;
13586cd60b37SNikith Ganigarakoppal 	u8 i = 0, j;
13599f176099SBradley Grove 	DECLARE_COMPLETION_ONSTACK(completion);
1360dbf9bfe6Sjack wang 
136123c486d1SDamien Le Moal 	pm8001_ha = sha->lldd_ha;
136223c486d1SDamien Le Moal 
136323c486d1SDamien Le Moal 	pm8001_info(pm8001_ha,
136423c486d1SDamien Le Moal 		    "pdev=0x%p, slot=%s, resuming from previous operating state [D%d]\n",
136523c486d1SDamien Le Moal 		    pdev, pm8001_ha->name, pdev->current_state);
1366dbf9bfe6Sjack wang 
1367dbf9bfe6Sjack wang 	rc = pci_go_44(pdev);
1368dbf9bfe6Sjack wang 	if (rc)
1369dbf9bfe6Sjack wang 		goto err_out_disable;
13709f176099SBradley Grove 	sas_prep_resume_ha(sha);
1371f5860992SSakthivel K 	/* chip soft rst only for spc */
1372f5860992SSakthivel K 	if (pm8001_ha->chip_id == chip_8001) {
1373f5860992SSakthivel K 		PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
13741b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "chip soft reset successful\n");
1375f5860992SSakthivel K 	}
1376dbf9bfe6Sjack wang 	rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1377dbf9bfe6Sjack wang 	if (rc)
1378dbf9bfe6Sjack wang 		goto err_out_disable;
13791245ee59SSakthivel K 
13801245ee59SSakthivel K 	/* disable all the interrupt bits */
13811245ee59SSakthivel K 	PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
13821245ee59SSakthivel K 
1383dbf9bfe6Sjack wang 	rc = pm8001_request_irq(pm8001_ha);
1384dbf9bfe6Sjack wang 	if (rc)
1385dbf9bfe6Sjack wang 		goto err_out_disable;
1386dbf9bfe6Sjack wang #ifdef PM8001_USE_TASKLET
13876cd60b37SNikith Ganigarakoppal 	/*  Tasklet for non msi-x interrupt handler */
1388c913df3fSBenjamin Rood 	if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1389c913df3fSBenjamin Rood 	    (pm8001_ha->chip_id == chip_8001))
13906cd60b37SNikith Ganigarakoppal 		tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
13916cd60b37SNikith Ganigarakoppal 			(unsigned long)&(pm8001_ha->irq_vector[0]));
13926cd60b37SNikith Ganigarakoppal 	else
13936cd60b37SNikith Ganigarakoppal 		for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
13946cd60b37SNikith Ganigarakoppal 			tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
13956cd60b37SNikith Ganigarakoppal 				(unsigned long)&(pm8001_ha->irq_vector[j]));
1396dbf9bfe6Sjack wang #endif
1397f74cf271SSakthivel K 	PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
13981245ee59SSakthivel K 	if (pm8001_ha->chip_id != chip_8001) {
13991245ee59SSakthivel K 		for (i = 1; i < pm8001_ha->number_of_intr; i++)
14001245ee59SSakthivel K 			PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
14011245ee59SSakthivel K 	}
1402b650a880SBenjamin Rood 
1403b650a880SBenjamin Rood 	/* Chip documentation for the 8070 and 8072 SPCv    */
1404b650a880SBenjamin Rood 	/* states that a 500ms minimum delay is required    */
1405014e8ba7SJulia Lawall 	/* before issuing commands. Otherwise, the firmware */
1406b650a880SBenjamin Rood 	/* will enter an unrecoverable state.               */
1407b650a880SBenjamin Rood 
1408b650a880SBenjamin Rood 	if (pm8001_ha->chip_id == chip_8070 ||
1409b650a880SBenjamin Rood 		pm8001_ha->chip_id == chip_8072) {
1410b650a880SBenjamin Rood 		mdelay(500);
1411b650a880SBenjamin Rood 	}
1412b650a880SBenjamin Rood 
1413b650a880SBenjamin Rood 	/* Spin up the PHYs */
1414b650a880SBenjamin Rood 
14159f176099SBradley Grove 	pm8001_ha->flags = PM8001F_RUN_TIME;
14169f176099SBradley Grove 	for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
14179f176099SBradley Grove 		pm8001_ha->phy[i].enable_completion = &completion;
14189f176099SBradley Grove 		PM8001_CHIP_DISP->phy_start_req(pm8001_ha, i);
14199f176099SBradley Grove 		wait_for_completion(&completion);
14209f176099SBradley Grove 	}
14219f176099SBradley Grove 	sas_resume_ha(sha);
1422dbf9bfe6Sjack wang 	return 0;
1423dbf9bfe6Sjack wang 
1424dbf9bfe6Sjack wang err_out_disable:
1425dbf9bfe6Sjack wang 	scsi_remove_host(pm8001_ha->shost);
142647c37c4dSVaibhav Gupta 
1427dbf9bfe6Sjack wang 	return rc;
1428dbf9bfe6Sjack wang }
1429dbf9bfe6Sjack wang 
1430e5742101SSakthivel K /* update of pci device, vendor id and driver data with
1431e5742101SSakthivel K  * unique value for each of the controller
1432e5742101SSakthivel K  */
14336f039790SGreg Kroah-Hartman static struct pci_device_id pm8001_pci_table[] = {
1434e5742101SSakthivel K 	{ PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
1435d8571b1eSSuresh Thiagarajan 	{ PCI_VDEVICE(PMC_Sierra, 0x8006), chip_8006 },
1436d8571b1eSSuresh Thiagarajan 	{ PCI_VDEVICE(ADAPTEC2, 0x8006), chip_8006 },
1437f49d2132SBradley Grove 	{ PCI_VDEVICE(ATTO, 0x0042), chip_8001 },
1438e5742101SSakthivel K 	/* Support for SPC/SPCv/SPCve controllers */
1439e5742101SSakthivel K 	{ PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
1440e5742101SSakthivel K 	{ PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
1441e5742101SSakthivel K 	{ PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
1442e5742101SSakthivel K 	{ PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
1443e5742101SSakthivel K 	{ PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
1444e5742101SSakthivel K 	{ PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
1445e5742101SSakthivel K 	{ PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
1446e5742101SSakthivel K 	{ PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
1447e5742101SSakthivel K 	{ PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
1448a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(PMC_Sierra, 0x8074), chip_8074 },
1449a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(ADAPTEC2, 0x8074), chip_8074 },
1450a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(PMC_Sierra, 0x8076), chip_8076 },
1451a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(ADAPTEC2, 0x8076), chip_8076 },
1452a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(PMC_Sierra, 0x8077), chip_8077 },
1453a9a923e5SAnand Kumar Santhanam 	{ PCI_VDEVICE(ADAPTEC2, 0x8077), chip_8077 },
1454e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1455e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
1456e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1457e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
1458e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1459e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
1460e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1461e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
1462e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1463e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
1464e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1465e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
1466e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1467e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
1468e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1469e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
1470e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1471e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
1472e5742101SSakthivel K 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1473e5742101SSakthivel K 		PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
1474a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1475a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8074 },
1476a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1477a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8076 },
1478a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1479a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8077 },
1480a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1481a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8074 },
1482a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1483a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8076 },
1484a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1485a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8077 },
1486a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1487a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8076 },
1488a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1489a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8077 },
1490a9a923e5SAnand Kumar Santhanam 	{ PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1491a9a923e5SAnand Kumar Santhanam 		PCI_VENDOR_ID_ADAPTEC2, 0x0404, 0, 0, chip_8074 },
1492b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8070,
1493b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0070, 0, 0, chip_8070 },
1494b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8070,
1495b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0071, 0, 0, chip_8070 },
1496b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8072,
1497b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0072, 0, 0, chip_8072 },
1498b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8072,
1499b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0073, 0, 0, chip_8072 },
1500b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8070,
1501b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0080, 0, 0, chip_8070 },
1502b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8072,
1503b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0081, 0, 0, chip_8072 },
1504b2dece48SBenjamin Rood 	{ PCI_VENDOR_ID_ATTO, 0x8072,
1505b2dece48SBenjamin Rood 		PCI_VENDOR_ID_ATTO, 0x0082, 0, 0, chip_8072 },
1506dbf9bfe6Sjack wang 	{} /* terminate list */
1507dbf9bfe6Sjack wang };
1508dbf9bfe6Sjack wang 
150947c37c4dSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pm8001_pci_pm_ops,
151047c37c4dSVaibhav Gupta 			 pm8001_pci_suspend,
151147c37c4dSVaibhav Gupta 			 pm8001_pci_resume);
151247c37c4dSVaibhav Gupta 
1513dbf9bfe6Sjack wang static struct pci_driver pm8001_pci_driver = {
1514dbf9bfe6Sjack wang 	.name		= DRV_NAME,
1515dbf9bfe6Sjack wang 	.id_table	= pm8001_pci_table,
1516dbf9bfe6Sjack wang 	.probe		= pm8001_pci_probe,
15176f039790SGreg Kroah-Hartman 	.remove		= pm8001_pci_remove,
151847c37c4dSVaibhav Gupta 	.driver.pm	= &pm8001_pci_pm_ops,
1519dbf9bfe6Sjack wang };
1520dbf9bfe6Sjack wang 
1521dbf9bfe6Sjack wang /**
1522dbf9bfe6Sjack wang  *	pm8001_init - initialize scsi transport template
1523dbf9bfe6Sjack wang  */
pm8001_init(void)1524dbf9bfe6Sjack wang static int __init pm8001_init(void)
1525dbf9bfe6Sjack wang {
1526429305e4STejun Heo 	int rc = -ENOMEM;
1527429305e4STejun Heo 
1528a70b8fc3SSakthivel K 	pm8001_wq = alloc_workqueue("pm80xx", 0, 0);
1529429305e4STejun Heo 	if (!pm8001_wq)
1530429305e4STejun Heo 		goto err;
1531429305e4STejun Heo 
1532dbf9bfe6Sjack wang 	pm8001_id = 0;
1533dbf9bfe6Sjack wang 	pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
1534dbf9bfe6Sjack wang 	if (!pm8001_stt)
1535429305e4STejun Heo 		goto err_wq;
1536dbf9bfe6Sjack wang 	rc = pci_register_driver(&pm8001_pci_driver);
1537dbf9bfe6Sjack wang 	if (rc)
1538429305e4STejun Heo 		goto err_tp;
1539dbf9bfe6Sjack wang 	return 0;
1540429305e4STejun Heo 
1541429305e4STejun Heo err_tp:
1542dbf9bfe6Sjack wang 	sas_release_transport(pm8001_stt);
1543429305e4STejun Heo err_wq:
1544429305e4STejun Heo 	destroy_workqueue(pm8001_wq);
1545429305e4STejun Heo err:
1546dbf9bfe6Sjack wang 	return rc;
1547dbf9bfe6Sjack wang }
1548dbf9bfe6Sjack wang 
pm8001_exit(void)1549dbf9bfe6Sjack wang static void __exit pm8001_exit(void)
1550dbf9bfe6Sjack wang {
1551dbf9bfe6Sjack wang 	pci_unregister_driver(&pm8001_pci_driver);
1552dbf9bfe6Sjack wang 	sas_release_transport(pm8001_stt);
1553429305e4STejun Heo 	destroy_workqueue(pm8001_wq);
1554dbf9bfe6Sjack wang }
1555dbf9bfe6Sjack wang 
1556dbf9bfe6Sjack wang module_init(pm8001_init);
1557dbf9bfe6Sjack wang module_exit(pm8001_exit);
1558dbf9bfe6Sjack wang 
1559dbf9bfe6Sjack wang MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
1560a9a923e5SAnand Kumar Santhanam MODULE_AUTHOR("Anand Kumar Santhanam <AnandKumar.Santhanam@pmcs.com>");
1561a9a923e5SAnand Kumar Santhanam MODULE_AUTHOR("Sangeetha Gnanasekaran <Sangeetha.Gnanasekaran@pmcs.com>");
156294f33c16SNikith Ganigarakoppal MODULE_AUTHOR("Nikith Ganigarakoppal <Nikith.Ganigarakoppal@pmcs.com>");
1563e5742101SSakthivel K MODULE_DESCRIPTION(
1564db9d4034SBenjamin Rood 		"PMC-Sierra PM8001/8006/8081/8088/8089/8074/8076/8077/8070/8072 "
1565a9a923e5SAnand Kumar Santhanam 		"SAS/SATA controller driver");
1566dbf9bfe6Sjack wang MODULE_VERSION(DRV_VERSION);
1567dbf9bfe6Sjack wang MODULE_LICENSE("GPL");
1568dbf9bfe6Sjack wang MODULE_DEVICE_TABLE(pci, pm8001_pci_table);
1569dbf9bfe6Sjack wang 
1570