xref: /openbmc/linux/drivers/scsi/pm8001/pm8001_hwi.c (revision 71996bb8)
1dbf9bfe6Sjack wang /*
2dbf9bfe6Sjack wang  * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3dbf9bfe6Sjack wang  *
4dbf9bfe6Sjack wang  * Copyright (c) 2008-2009 USI Co., Ltd.
5dbf9bfe6Sjack wang  * All rights reserved.
6dbf9bfe6Sjack wang  *
7dbf9bfe6Sjack wang  * Redistribution and use in source and binary forms, with or without
8dbf9bfe6Sjack wang  * modification, are permitted provided that the following conditions
9dbf9bfe6Sjack wang  * are met:
10dbf9bfe6Sjack wang  * 1. Redistributions of source code must retain the above copyright
11dbf9bfe6Sjack wang  *    notice, this list of conditions, and the following disclaimer,
12dbf9bfe6Sjack wang  *    without modification.
13dbf9bfe6Sjack wang  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14dbf9bfe6Sjack wang  *    substantially similar to the "NO WARRANTY" disclaimer below
15dbf9bfe6Sjack wang  *    ("Disclaimer") and any redistribution must be conditioned upon
16dbf9bfe6Sjack wang  *    including a substantially similar Disclaimer requirement for further
17dbf9bfe6Sjack wang  *    binary redistribution.
18dbf9bfe6Sjack wang  * 3. Neither the names of the above-listed copyright holders nor the names
19dbf9bfe6Sjack wang  *    of any contributors may be used to endorse or promote products derived
20dbf9bfe6Sjack wang  *    from this software without specific prior written permission.
21dbf9bfe6Sjack wang  *
22dbf9bfe6Sjack wang  * Alternatively, this software may be distributed under the terms of the
23dbf9bfe6Sjack wang  * GNU General Public License ("GPL") version 2 as published by the Free
24dbf9bfe6Sjack wang  * Software Foundation.
25dbf9bfe6Sjack wang  *
26dbf9bfe6Sjack wang  * NO WARRANTY
27dbf9bfe6Sjack wang  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28dbf9bfe6Sjack wang  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29dbf9bfe6Sjack wang  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30dbf9bfe6Sjack wang  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31dbf9bfe6Sjack wang  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32dbf9bfe6Sjack wang  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33dbf9bfe6Sjack wang  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34dbf9bfe6Sjack wang  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35dbf9bfe6Sjack wang  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36dbf9bfe6Sjack wang  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37dbf9bfe6Sjack wang  * POSSIBILITY OF SUCH DAMAGES.
38dbf9bfe6Sjack wang  *
39dbf9bfe6Sjack wang  */
405a0e3ad6STejun Heo  #include <linux/slab.h>
41dbf9bfe6Sjack wang  #include "pm8001_sas.h"
42dbf9bfe6Sjack wang  #include "pm8001_hwi.h"
43dbf9bfe6Sjack wang  #include "pm8001_chips.h"
44dbf9bfe6Sjack wang  #include "pm8001_ctl.h"
450137b129SChangyuan Lyu  #include "pm80xx_tracepoints.h"
46dbf9bfe6Sjack wang 
47dbf9bfe6Sjack wang /**
48dbf9bfe6Sjack wang  * read_main_config_table - read the configure table and save it.
49dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
50dbf9bfe6Sjack wang  */
read_main_config_table(struct pm8001_hba_info * pm8001_ha)516f039790SGreg Kroah-Hartman static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
52dbf9bfe6Sjack wang {
53dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
54e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.signature	=
55e5742101SSakthivel K 				pm8001_mr32(address, 0x00);
56e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
57e5742101SSakthivel K 				pm8001_mr32(address, 0x04);
58e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev	=
59e5742101SSakthivel K 				pm8001_mr32(address, 0x08);
60e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io	=
61e5742101SSakthivel K 				pm8001_mr32(address, 0x0C);
62e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl	=
63e5742101SSakthivel K 				pm8001_mr32(address, 0x10);
64e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
65e5742101SSakthivel K 				pm8001_mr32(address, 0x14);
66e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset	=
67e5742101SSakthivel K 				pm8001_mr32(address, 0x18);
68e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
69d0b68041Sjack_wang 		pm8001_mr32(address, MAIN_IBQ_OFFSET);
70e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
71d0b68041Sjack_wang 		pm8001_mr32(address, MAIN_OBQ_OFFSET);
72e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag	=
73dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
74dbf9bfe6Sjack wang 
75dbf9bfe6Sjack wang 	/* read analog Setting offset from the configuration table */
76e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
77dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
78dbf9bfe6Sjack wang 
79dbf9bfe6Sjack wang 	/* read Error Dump Offset and Length */
80e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
81dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
82e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
83dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
84e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
85dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
86e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
87dbf9bfe6Sjack wang 		pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
88dbf9bfe6Sjack wang }
89dbf9bfe6Sjack wang 
90dbf9bfe6Sjack wang /**
91dbf9bfe6Sjack wang  * read_general_status_table - read the general status table and save it.
92dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
93dbf9bfe6Sjack wang  */
read_general_status_table(struct pm8001_hba_info * pm8001_ha)946f039790SGreg Kroah-Hartman static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
95dbf9bfe6Sjack wang {
96dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->general_stat_tbl_addr;
97e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate	=
98e5742101SSakthivel K 				pm8001_mr32(address, 0x00);
99e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0	=
100e5742101SSakthivel K 				pm8001_mr32(address, 0x04);
101e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1	=
102e5742101SSakthivel K 				pm8001_mr32(address, 0x08);
103e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt		=
104e5742101SSakthivel K 				pm8001_mr32(address, 0x0C);
105e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt		=
106e5742101SSakthivel K 				pm8001_mr32(address, 0x10);
107e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd		=
108e5742101SSakthivel K 				pm8001_mr32(address, 0x14);
109e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0]	=
110e5742101SSakthivel K 				pm8001_mr32(address, 0x18);
111e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1]	=
112e5742101SSakthivel K 				pm8001_mr32(address, 0x1C);
113e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2]	=
114e5742101SSakthivel K 				pm8001_mr32(address, 0x20);
115e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3]	=
116e5742101SSakthivel K 				pm8001_mr32(address, 0x24);
117e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4]	=
118e5742101SSakthivel K 				pm8001_mr32(address, 0x28);
119e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5]	=
120e5742101SSakthivel K 				pm8001_mr32(address, 0x2C);
121e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6]	=
122e5742101SSakthivel K 				pm8001_mr32(address, 0x30);
123e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7]	=
124e5742101SSakthivel K 				pm8001_mr32(address, 0x34);
125e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val	=
126e5742101SSakthivel K 				pm8001_mr32(address, 0x38);
127e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0]		=
128e5742101SSakthivel K 				pm8001_mr32(address, 0x3C);
129e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1]		=
130e5742101SSakthivel K 				pm8001_mr32(address, 0x40);
131e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0]	=
132e5742101SSakthivel K 				pm8001_mr32(address, 0x44);
133e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1]	=
134e5742101SSakthivel K 				pm8001_mr32(address, 0x48);
135e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2]	=
136e5742101SSakthivel K 				pm8001_mr32(address, 0x4C);
137e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3]	=
138e5742101SSakthivel K 				pm8001_mr32(address, 0x50);
139e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4]	=
140e5742101SSakthivel K 				pm8001_mr32(address, 0x54);
141e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5]	=
142e5742101SSakthivel K 				pm8001_mr32(address, 0x58);
143e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6]	=
144e5742101SSakthivel K 				pm8001_mr32(address, 0x5C);
145e5742101SSakthivel K 	pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7]	=
146e5742101SSakthivel K 				pm8001_mr32(address, 0x60);
147dbf9bfe6Sjack wang }
148dbf9bfe6Sjack wang 
149dbf9bfe6Sjack wang /**
150dbf9bfe6Sjack wang  * read_inbnd_queue_table - read the inbound queue table and save it.
151dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
152dbf9bfe6Sjack wang  */
read_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha)1536f039790SGreg Kroah-Hartman static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
154dbf9bfe6Sjack wang {
155dbf9bfe6Sjack wang 	int i;
156dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
157e590adfdSSakthivel K 	for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
158d0b68041Sjack_wang 		u32 offset = i * 0x20;
159dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
160dbf9bfe6Sjack wang 		      get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
161dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].pi_offset =
162dbf9bfe6Sjack wang 			pm8001_mr32(address, (offset + 0x18));
163dbf9bfe6Sjack wang 	}
164dbf9bfe6Sjack wang }
165dbf9bfe6Sjack wang 
166dbf9bfe6Sjack wang /**
167dbf9bfe6Sjack wang  * read_outbnd_queue_table - read the outbound queue table and save it.
168dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
169dbf9bfe6Sjack wang  */
read_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha)1706f039790SGreg Kroah-Hartman static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
171dbf9bfe6Sjack wang {
172dbf9bfe6Sjack wang 	int i;
173dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
174e590adfdSSakthivel K 	for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
175dbf9bfe6Sjack wang 		u32 offset = i * 0x24;
176dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
177dbf9bfe6Sjack wang 		      get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
178dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].ci_offset =
179dbf9bfe6Sjack wang 			pm8001_mr32(address, (offset + 0x18));
180dbf9bfe6Sjack wang 	}
181dbf9bfe6Sjack wang }
182dbf9bfe6Sjack wang 
183dbf9bfe6Sjack wang /**
184dbf9bfe6Sjack wang  * init_default_table_values - init the default table.
185dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
186dbf9bfe6Sjack wang  */
init_default_table_values(struct pm8001_hba_info * pm8001_ha)1876f039790SGreg Kroah-Hartman static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
188dbf9bfe6Sjack wang {
189dbf9bfe6Sjack wang 	int i;
190dbf9bfe6Sjack wang 	u32 offsetib, offsetob;
191dbf9bfe6Sjack wang 	void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
192dbf9bfe6Sjack wang 	void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
19305c6c029SViswas G 	u32 ib_offset = pm8001_ha->ib_offset;
19405c6c029SViswas G 	u32 ob_offset = pm8001_ha->ob_offset;
19505c6c029SViswas G 	u32 ci_offset = pm8001_ha->ci_offset;
19605c6c029SViswas G 	u32 pi_offset = pm8001_ha->pi_offset;
197dbf9bfe6Sjack wang 
198e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd		= 0;
199e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3	= 0;
200e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7	= 0;
201e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3	= 0;
202e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7	= 0;
203e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
204e5742101SSakthivel K 									 0;
205e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
206e5742101SSakthivel K 									 0;
207e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
208e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
209e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
210e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
211dbf9bfe6Sjack wang 
212e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr		=
213dbf9bfe6Sjack wang 		pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
214e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr		=
215dbf9bfe6Sjack wang 		pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
216e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size		=
217e5742101SSakthivel K 		PM8001_EVENT_LOG_SIZE;
218e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option		= 0x01;
219e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr	=
220dbf9bfe6Sjack wang 		pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
221e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr	=
222dbf9bfe6Sjack wang 		pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
223e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size		=
224e5742101SSakthivel K 		PM8001_EVENT_LOG_SIZE;
225e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option		= 0x01;
226e5742101SSakthivel K 	pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt		= 0x01;
22765df7d19SViswas G 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
228dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt	=
2299504a923SHans Verkuil 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x00<<30);
230dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].upper_base_addr	=
23105c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_hi;
232dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].lower_base_addr	=
23305c6c029SViswas G 		pm8001_ha->memoryMap.region[ib_offset + i].phys_addr_lo;
234dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].base_virt		=
23505c6c029SViswas G 		  (u8 *)pm8001_ha->memoryMap.region[ib_offset + i].virt_ptr;
236dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].total_length		=
23705c6c029SViswas G 			pm8001_ha->memoryMap.region[ib_offset + i].total_len;
238dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr	=
23905c6c029SViswas G 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_hi;
240dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr	=
24105c6c029SViswas G 			pm8001_ha->memoryMap.region[ci_offset + i].phys_addr_lo;
242dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].ci_virt		=
24305c6c029SViswas G 			pm8001_ha->memoryMap.region[ci_offset + i].virt_ptr;
244b431472bSViswas G 		pm8001_write_32(pm8001_ha->inbnd_q_tbl[i].ci_virt, 0, 0);
245dbf9bfe6Sjack wang 		offsetib = i * 0x20;
246dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].pi_pci_bar		=
247dbf9bfe6Sjack wang 			get_pci_bar_index(pm8001_mr32(addressib,
248dbf9bfe6Sjack wang 				(offsetib + 0x14)));
249dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].pi_offset		=
250dbf9bfe6Sjack wang 			pm8001_mr32(addressib, (offsetib + 0x18));
251dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].producer_idx		= 0;
252dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[i].consumer_index	= 0;
253dbf9bfe6Sjack wang 	}
25465df7d19SViswas G 	for (i = 0; i < pm8001_ha->max_q_num; i++) {
255dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].element_size_cnt	=
2569504a923SHans Verkuil 			PM8001_MPI_QUEUE | (pm8001_ha->iomb_size << 16) | (0x01<<30);
257dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].upper_base_addr	=
25805c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_hi;
259dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].lower_base_addr	=
26005c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset + i].phys_addr_lo;
261dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].base_virt		=
26205c6c029SViswas G 		  (u8 *)pm8001_ha->memoryMap.region[ob_offset + i].virt_ptr;
263dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].total_length		=
26405c6c029SViswas G 			pm8001_ha->memoryMap.region[ob_offset + i].total_len;
265dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr	=
26605c6c029SViswas G 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_hi;
267dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr	=
26805c6c029SViswas G 			pm8001_ha->memoryMap.region[pi_offset + i].phys_addr_lo;
269dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay	=
270e590adfdSSakthivel K 			0 | (10 << 16) | (i << 24);
271dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].pi_virt		=
27205c6c029SViswas G 			pm8001_ha->memoryMap.region[pi_offset + i].virt_ptr;
273b431472bSViswas G 		pm8001_write_32(pm8001_ha->outbnd_q_tbl[i].pi_virt, 0, 0);
274dbf9bfe6Sjack wang 		offsetob = i * 0x24;
275dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].ci_pci_bar		=
276dbf9bfe6Sjack wang 			get_pci_bar_index(pm8001_mr32(addressob,
277dbf9bfe6Sjack wang 			offsetob + 0x14));
278dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].ci_offset		=
279dbf9bfe6Sjack wang 			pm8001_mr32(addressob, (offsetob + 0x18));
280dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].consumer_idx		= 0;
281dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[i].producer_index	= 0;
282dbf9bfe6Sjack wang 	}
283dbf9bfe6Sjack wang }
284dbf9bfe6Sjack wang 
285dbf9bfe6Sjack wang /**
286dbf9bfe6Sjack wang  * update_main_config_table - update the main default table to the HBA.
287dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
288dbf9bfe6Sjack wang  */
update_main_config_table(struct pm8001_hba_info * pm8001_ha)2896f039790SGreg Kroah-Hartman static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
290dbf9bfe6Sjack wang {
291dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
292dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x24,
293e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
294dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x28,
295e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
296dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x2C,
297e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
298dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x30,
299e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
300dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x34,
301e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
302dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x38,
303e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
304e5742101SSakthivel K 					outbound_tgt_ITNexus_event_pid0_3);
305dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x3C,
306e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
307e5742101SSakthivel K 					outbound_tgt_ITNexus_event_pid4_7);
308dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x40,
309e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
310e5742101SSakthivel K 					outbound_tgt_ssp_event_pid0_3);
311dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x44,
312e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
313e5742101SSakthivel K 					outbound_tgt_ssp_event_pid4_7);
314dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x48,
315e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
316e5742101SSakthivel K 					outbound_tgt_smp_event_pid0_3);
317dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x4C,
318e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.
319e5742101SSakthivel K 					outbound_tgt_smp_event_pid4_7);
320dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x50,
321e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
322dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x54,
323e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
324e5742101SSakthivel K 	pm8001_mw32(address, 0x58,
325e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
326e5742101SSakthivel K 	pm8001_mw32(address, 0x5C,
327e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
328dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x60,
329e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
330dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x64,
331e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
332e5742101SSakthivel K 	pm8001_mw32(address, 0x68,
333e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
334dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x6C,
335e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
336dbf9bfe6Sjack wang 	pm8001_mw32(address, 0x70,
337e5742101SSakthivel K 		pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
338dbf9bfe6Sjack wang }
339dbf9bfe6Sjack wang 
340dbf9bfe6Sjack wang /**
341dbf9bfe6Sjack wang  * update_inbnd_queue_table - update the inbound queue table to the HBA.
342dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
343083645baSLee Jones  * @number: entry in the queue
344dbf9bfe6Sjack wang  */
update_inbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)3456f039790SGreg Kroah-Hartman static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
3466f039790SGreg Kroah-Hartman 				     int number)
347dbf9bfe6Sjack wang {
348dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
349dbf9bfe6Sjack wang 	u16 offset = number * 0x20;
350dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x00,
351dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
352dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x04,
353dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
354dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x08,
355dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
356dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x0C,
357dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
358dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x10,
359dbf9bfe6Sjack wang 		pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
360dbf9bfe6Sjack wang }
361dbf9bfe6Sjack wang 
362dbf9bfe6Sjack wang /**
363dbf9bfe6Sjack wang  * update_outbnd_queue_table - update the outbound queue table to the HBA.
364dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
365083645baSLee Jones  * @number: entry in the queue
366dbf9bfe6Sjack wang  */
update_outbnd_queue_table(struct pm8001_hba_info * pm8001_ha,int number)3676f039790SGreg Kroah-Hartman static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
3686f039790SGreg Kroah-Hartman 				      int number)
369dbf9bfe6Sjack wang {
370dbf9bfe6Sjack wang 	void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
371dbf9bfe6Sjack wang 	u16 offset = number * 0x24;
372dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x00,
373dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
374dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x04,
375dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
376dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x08,
377dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
378dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x0C,
379dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
380dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x10,
381dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
382dbf9bfe6Sjack wang 	pm8001_mw32(address, offset + 0x1C,
383dbf9bfe6Sjack wang 		pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
384dbf9bfe6Sjack wang }
385dbf9bfe6Sjack wang 
386dbf9bfe6Sjack wang /**
387d95d0001SMark Salyzyn  * pm8001_bar4_shift - function is called to shift BAR base address
388bb6beabfSRandy Dunlap  * @pm8001_ha : our hba card information
389dbf9bfe6Sjack wang  * @shiftValue : shifting value in memory bar.
390dbf9bfe6Sjack wang  */
pm8001_bar4_shift(struct pm8001_hba_info * pm8001_ha,u32 shiftValue)391d95d0001SMark Salyzyn int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
392dbf9bfe6Sjack wang {
393dbf9bfe6Sjack wang 	u32 regVal;
394d95d0001SMark Salyzyn 	unsigned long start;
395dbf9bfe6Sjack wang 
396dbf9bfe6Sjack wang 	/* program the inbound AXI translation Lower Address */
397dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
398dbf9bfe6Sjack wang 
399dbf9bfe6Sjack wang 	/* confirm the setting is written */
400d95d0001SMark Salyzyn 	start = jiffies + HZ; /* 1 sec */
401dbf9bfe6Sjack wang 	do {
402dbf9bfe6Sjack wang 		regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
403d95d0001SMark Salyzyn 	} while ((regVal != shiftValue) && time_before(jiffies, start));
404dbf9bfe6Sjack wang 
405d95d0001SMark Salyzyn 	if (regVal != shiftValue) {
4061b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT,
4071b5d2793SJoe Perches 			   "TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW = 0x%x\n",
4081b5d2793SJoe Perches 			   regVal);
409dbf9bfe6Sjack wang 		return -1;
410dbf9bfe6Sjack wang 	}
411dbf9bfe6Sjack wang 	return 0;
412dbf9bfe6Sjack wang }
413dbf9bfe6Sjack wang 
414dbf9bfe6Sjack wang /**
415dbf9bfe6Sjack wang  * mpi_set_phys_g3_with_ssc
416dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
417dbf9bfe6Sjack wang  * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
418dbf9bfe6Sjack wang  */
mpi_set_phys_g3_with_ssc(struct pm8001_hba_info * pm8001_ha,u32 SSCbit)4196f039790SGreg Kroah-Hartman static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
4206f039790SGreg Kroah-Hartman 				     u32 SSCbit)
421dbf9bfe6Sjack wang {
422a364a3eaSLee Jones 	u32 offset, i;
423d95d0001SMark Salyzyn 	unsigned long flags;
424dbf9bfe6Sjack wang 
425dbf9bfe6Sjack wang #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
426dbf9bfe6Sjack wang #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
427dbf9bfe6Sjack wang #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
428dbf9bfe6Sjack wang #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
429d0b68041Sjack_wang #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
430d0b68041Sjack_wang #define PHY_G3_WITH_SSC_BIT_SHIFT 13
431d0b68041Sjack_wang #define SNW3_PHY_CAPABILITIES_PARITY 31
432dbf9bfe6Sjack wang 
433dbf9bfe6Sjack wang    /*
434dbf9bfe6Sjack wang     * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
435dbf9bfe6Sjack wang     * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
436dbf9bfe6Sjack wang     */
437d95d0001SMark Salyzyn 	spin_lock_irqsave(&pm8001_ha->lock, flags);
438d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha,
439d95d0001SMark Salyzyn 				SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
440d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
441dbf9bfe6Sjack wang 		return;
442d95d0001SMark Salyzyn 	}
4430330dba3Sjack wang 
444dbf9bfe6Sjack wang 	for (i = 0; i < 4; i++) {
445dbf9bfe6Sjack wang 		offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
4460330dba3Sjack wang 		pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
447d0b68041Sjack_wang 	}
448dbf9bfe6Sjack wang 	/* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
449d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha,
450d95d0001SMark Salyzyn 				SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
451d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
452dbf9bfe6Sjack wang 		return;
453d95d0001SMark Salyzyn 	}
454dbf9bfe6Sjack wang 	for (i = 4; i < 8; i++) {
455dbf9bfe6Sjack wang 		offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
4560330dba3Sjack wang 		pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
457d0b68041Sjack_wang 	}
4580330dba3Sjack wang 	/*************************************************************
4590330dba3Sjack wang 	Change the SSC upspreading value to 0x0 so that upspreading is disabled.
4600330dba3Sjack wang 	Device MABC SMOD0 Controls
4610330dba3Sjack wang 	Address: (via MEMBASE-III):
4620330dba3Sjack wang 	Using shifted destination address 0x0_0000: with Offset 0xD8
463d0b68041Sjack_wang 
4640330dba3Sjack wang 	31:28 R/W Reserved Do not change
4650330dba3Sjack wang 	27:24 R/W SAS_SMOD_SPRDUP 0000
4660330dba3Sjack wang 	23:20 R/W SAS_SMOD_SPRDDN 0000
4670330dba3Sjack wang 	19:0  R/W  Reserved Do not change
4680330dba3Sjack wang 	Upon power-up this register will read as 0x8990c016,
4690330dba3Sjack wang 	and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
4700330dba3Sjack wang 	so that the written value will be 0x8090c016.
4710330dba3Sjack wang 	This will ensure only down-spreading SSC is enabled on the SPC.
4720330dba3Sjack wang 	*************************************************************/
473a364a3eaSLee Jones 	pm8001_cr32(pm8001_ha, 2, 0xd8);
4740330dba3Sjack wang 	pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
475dbf9bfe6Sjack wang 
476dbf9bfe6Sjack wang 	/*set the shifted destination address to 0x0 to avoid error operation */
477d95d0001SMark Salyzyn 	pm8001_bar4_shift(pm8001_ha, 0x0);
478d95d0001SMark Salyzyn 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
479dbf9bfe6Sjack wang 	return;
480dbf9bfe6Sjack wang }
481dbf9bfe6Sjack wang 
482dbf9bfe6Sjack wang /**
483dbf9bfe6Sjack wang  * mpi_set_open_retry_interval_reg
484dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
485083645baSLee Jones  * @interval: interval time for each OPEN_REJECT (RETRY). The units are in 1us.
486dbf9bfe6Sjack wang  */
mpi_set_open_retry_interval_reg(struct pm8001_hba_info * pm8001_ha,u32 interval)4876f039790SGreg Kroah-Hartman static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
488dbf9bfe6Sjack wang 					    u32 interval)
489dbf9bfe6Sjack wang {
490dbf9bfe6Sjack wang 	u32 offset;
491dbf9bfe6Sjack wang 	u32 value;
492dbf9bfe6Sjack wang 	u32 i;
493d95d0001SMark Salyzyn 	unsigned long flags;
494dbf9bfe6Sjack wang 
495dbf9bfe6Sjack wang #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
496dbf9bfe6Sjack wang #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
497dbf9bfe6Sjack wang #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
498dbf9bfe6Sjack wang #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
499dbf9bfe6Sjack wang #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
500dbf9bfe6Sjack wang 
501dbf9bfe6Sjack wang 	value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
502d95d0001SMark Salyzyn 	spin_lock_irqsave(&pm8001_ha->lock, flags);
503dbf9bfe6Sjack wang 	/* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
504d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha,
505d95d0001SMark Salyzyn 			     OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
506d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
507dbf9bfe6Sjack wang 		return;
508d95d0001SMark Salyzyn 	}
509dbf9bfe6Sjack wang 	for (i = 0; i < 4; i++) {
510dbf9bfe6Sjack wang 		offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
511dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 2, offset, value);
512dbf9bfe6Sjack wang 	}
513dbf9bfe6Sjack wang 
514d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha,
515d95d0001SMark Salyzyn 			     OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
516d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
517dbf9bfe6Sjack wang 		return;
518d95d0001SMark Salyzyn 	}
519dbf9bfe6Sjack wang 	for (i = 4; i < 8; i++) {
520dbf9bfe6Sjack wang 		offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
521dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 2, offset, value);
522dbf9bfe6Sjack wang 	}
523dbf9bfe6Sjack wang 	/*set the shifted destination address to 0x0 to avoid error operation */
524d95d0001SMark Salyzyn 	pm8001_bar4_shift(pm8001_ha, 0x0);
525d95d0001SMark Salyzyn 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
526dbf9bfe6Sjack wang 	return;
527dbf9bfe6Sjack wang }
528dbf9bfe6Sjack wang 
529dbf9bfe6Sjack wang /**
530dbf9bfe6Sjack wang  * mpi_init_check - check firmware initialization status.
531dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
532dbf9bfe6Sjack wang  */
mpi_init_check(struct pm8001_hba_info * pm8001_ha)533dbf9bfe6Sjack wang static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
534dbf9bfe6Sjack wang {
535dbf9bfe6Sjack wang 	u32 max_wait_count;
536dbf9bfe6Sjack wang 	u32 value;
537dbf9bfe6Sjack wang 	u32 gst_len_mpistate;
538dbf9bfe6Sjack wang 	/* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
539dbf9bfe6Sjack wang 	table is updated */
540dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
541dbf9bfe6Sjack wang 	/* wait until Inbound DoorBell Clear Register toggled */
542dbf9bfe6Sjack wang 	max_wait_count = 1 * 1000 * 1000;/* 1 sec */
543dbf9bfe6Sjack wang 	do {
544dbf9bfe6Sjack wang 		udelay(1);
545dbf9bfe6Sjack wang 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
546dbf9bfe6Sjack wang 		value &= SPC_MSGU_CFG_TABLE_UPDATE;
547dbf9bfe6Sjack wang 	} while ((value != 0) && (--max_wait_count));
548dbf9bfe6Sjack wang 
549dbf9bfe6Sjack wang 	if (!max_wait_count)
550dbf9bfe6Sjack wang 		return -1;
551dbf9bfe6Sjack wang 	/* check the MPI-State for initialization */
552dbf9bfe6Sjack wang 	gst_len_mpistate =
553dbf9bfe6Sjack wang 		pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
554dbf9bfe6Sjack wang 		GST_GSTLEN_MPIS_OFFSET);
555dbf9bfe6Sjack wang 	if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
556dbf9bfe6Sjack wang 		return -1;
557dbf9bfe6Sjack wang 	/* check MPI Initialization error */
558dbf9bfe6Sjack wang 	gst_len_mpistate = gst_len_mpistate >> 16;
559dbf9bfe6Sjack wang 	if (0x0000 != gst_len_mpistate)
560dbf9bfe6Sjack wang 		return -1;
561dbf9bfe6Sjack wang 	return 0;
562dbf9bfe6Sjack wang }
563dbf9bfe6Sjack wang 
564dbf9bfe6Sjack wang /**
565dbf9bfe6Sjack wang  * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
566dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
567dbf9bfe6Sjack wang  */
check_fw_ready(struct pm8001_hba_info * pm8001_ha)568dbf9bfe6Sjack wang static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
569dbf9bfe6Sjack wang {
570dbf9bfe6Sjack wang 	u32 value, value1;
571dbf9bfe6Sjack wang 	u32 max_wait_count;
572dbf9bfe6Sjack wang 	/* check error state */
573dbf9bfe6Sjack wang 	value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
574dbf9bfe6Sjack wang 	value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
575dbf9bfe6Sjack wang 	/* check AAP error */
576dbf9bfe6Sjack wang 	if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
577dbf9bfe6Sjack wang 		/* error state */
578dbf9bfe6Sjack wang 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
579dbf9bfe6Sjack wang 		return -1;
580dbf9bfe6Sjack wang 	}
581dbf9bfe6Sjack wang 
582dbf9bfe6Sjack wang 	/* check IOP error */
583dbf9bfe6Sjack wang 	if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
584dbf9bfe6Sjack wang 		/* error state */
585dbf9bfe6Sjack wang 		value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
586dbf9bfe6Sjack wang 		return -1;
587dbf9bfe6Sjack wang 	}
588dbf9bfe6Sjack wang 
589dbf9bfe6Sjack wang 	/* bit 4-31 of scratch pad1 should be zeros if it is not
590dbf9bfe6Sjack wang 	in error state*/
591dbf9bfe6Sjack wang 	if (value & SCRATCH_PAD1_STATE_MASK) {
592dbf9bfe6Sjack wang 		/* error case */
593dbf9bfe6Sjack wang 		pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
594dbf9bfe6Sjack wang 		return -1;
595dbf9bfe6Sjack wang 	}
596dbf9bfe6Sjack wang 
597dbf9bfe6Sjack wang 	/* bit 2, 4-31 of scratch pad2 should be zeros if it is not
598dbf9bfe6Sjack wang 	in error state */
599dbf9bfe6Sjack wang 	if (value1 & SCRATCH_PAD2_STATE_MASK) {
600dbf9bfe6Sjack wang 		/* error case */
601dbf9bfe6Sjack wang 		return -1;
602dbf9bfe6Sjack wang 	}
603dbf9bfe6Sjack wang 
604dbf9bfe6Sjack wang 	max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
605dbf9bfe6Sjack wang 
606dbf9bfe6Sjack wang 	/* wait until scratch pad 1 and 2 registers in ready state  */
607dbf9bfe6Sjack wang 	do {
608dbf9bfe6Sjack wang 		udelay(1);
609dbf9bfe6Sjack wang 		value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
610dbf9bfe6Sjack wang 			& SCRATCH_PAD1_RDY;
611dbf9bfe6Sjack wang 		value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
612dbf9bfe6Sjack wang 			& SCRATCH_PAD2_RDY;
613dbf9bfe6Sjack wang 		if ((--max_wait_count) == 0)
614dbf9bfe6Sjack wang 			return -1;
615dbf9bfe6Sjack wang 	} while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
616dbf9bfe6Sjack wang 	return 0;
617dbf9bfe6Sjack wang }
618dbf9bfe6Sjack wang 
init_pci_device_addresses(struct pm8001_hba_info * pm8001_ha)619dbf9bfe6Sjack wang static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
620dbf9bfe6Sjack wang {
621dbf9bfe6Sjack wang 	void __iomem *base_addr;
622dbf9bfe6Sjack wang 	u32	value;
623dbf9bfe6Sjack wang 	u32	offset;
624dbf9bfe6Sjack wang 	u32	pcibar;
625dbf9bfe6Sjack wang 	u32	pcilogic;
626dbf9bfe6Sjack wang 
627dbf9bfe6Sjack wang 	value = pm8001_cr32(pm8001_ha, 0, 0x44);
628dbf9bfe6Sjack wang 	offset = value & 0x03FFFFFF;
6291b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "Scratchpad 0 Offset: %x\n", offset);
630dbf9bfe6Sjack wang 	pcilogic = (value & 0xFC000000) >> 26;
631dbf9bfe6Sjack wang 	pcibar = get_pci_bar_index(pcilogic);
6321b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "Scratchpad 0 PCI BAR: %d\n", pcibar);
633dbf9bfe6Sjack wang 	pm8001_ha->main_cfg_tbl_addr = base_addr =
634dbf9bfe6Sjack wang 		pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
635dbf9bfe6Sjack wang 	pm8001_ha->general_stat_tbl_addr =
636dbf9bfe6Sjack wang 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
637dbf9bfe6Sjack wang 	pm8001_ha->inbnd_q_tbl_addr =
638dbf9bfe6Sjack wang 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
639dbf9bfe6Sjack wang 	pm8001_ha->outbnd_q_tbl_addr =
640dbf9bfe6Sjack wang 		base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
641dbf9bfe6Sjack wang }
642dbf9bfe6Sjack wang 
643dbf9bfe6Sjack wang /**
644dbf9bfe6Sjack wang  * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
645dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
646dbf9bfe6Sjack wang  */
pm8001_chip_init(struct pm8001_hba_info * pm8001_ha)6476f039790SGreg Kroah-Hartman static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
648dbf9bfe6Sjack wang {
64940fa7394SColin Ian King 	u32 i = 0;
65054792dc2SSakthivel K 	u16 deviceid;
65154792dc2SSakthivel K 	pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
65254792dc2SSakthivel K 	/* 8081 controllers need BAR shift to access MPI space
65354792dc2SSakthivel K 	* as this is shared with BIOS data */
65481b86d4dSBradley Grove 	if (deviceid == 0x8081 || deviceid == 0x0042) {
65554792dc2SSakthivel K 		if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
6561b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
6571b5d2793SJoe Perches 				   "Shift Bar4 to 0x%x failed\n",
6581b5d2793SJoe Perches 				   GSM_SM_BASE);
65954792dc2SSakthivel K 			return -1;
66054792dc2SSakthivel K 		}
66154792dc2SSakthivel K 	}
662dbf9bfe6Sjack wang 	/* check the firmware status */
663dbf9bfe6Sjack wang 	if (-1 == check_fw_ready(pm8001_ha)) {
6641b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "Firmware is not ready!\n");
665dbf9bfe6Sjack wang 		return -EBUSY;
666dbf9bfe6Sjack wang 	}
667dbf9bfe6Sjack wang 
668dbf9bfe6Sjack wang 	/* Initialize pci space address eg: mpi offset */
669dbf9bfe6Sjack wang 	init_pci_device_addresses(pm8001_ha);
670dbf9bfe6Sjack wang 	init_default_table_values(pm8001_ha);
671dbf9bfe6Sjack wang 	read_main_config_table(pm8001_ha);
672dbf9bfe6Sjack wang 	read_general_status_table(pm8001_ha);
673dbf9bfe6Sjack wang 	read_inbnd_queue_table(pm8001_ha);
674dbf9bfe6Sjack wang 	read_outbnd_queue_table(pm8001_ha);
675dbf9bfe6Sjack wang 	/* update main config table ,inbound table and outbound table */
676dbf9bfe6Sjack wang 	update_main_config_table(pm8001_ha);
67765df7d19SViswas G 	for (i = 0; i < pm8001_ha->max_q_num; i++)
678e590adfdSSakthivel K 		update_inbnd_queue_table(pm8001_ha, i);
67965df7d19SViswas G 	for (i = 0; i < pm8001_ha->max_q_num; i++)
680e590adfdSSakthivel K 		update_outbnd_queue_table(pm8001_ha, i);
68154792dc2SSakthivel K 	/* 8081 controller donot require these operations */
68281b86d4dSBradley Grove 	if (deviceid != 0x8081 && deviceid != 0x0042) {
683dbf9bfe6Sjack wang 		mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
6845954d738SMark Salyzyn 		/* 7->130ms, 34->500ms, 119->1.5s */
6855954d738SMark Salyzyn 		mpi_set_open_retry_interval_reg(pm8001_ha, 119);
68654792dc2SSakthivel K 	}
687dbf9bfe6Sjack wang 	/* notify firmware update finished and check initialization status */
688dbf9bfe6Sjack wang 	if (0 == mpi_init_check(pm8001_ha)) {
6891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "MPI initialize successful!\n");
690dbf9bfe6Sjack wang 	} else
691dbf9bfe6Sjack wang 		return -EBUSY;
692dbf9bfe6Sjack wang 	/*This register is a 16-bit timer with a resolution of 1us. This is the
693dbf9bfe6Sjack wang 	timer used for interrupt delay/coalescing in the PCIe Application Layer.
694dbf9bfe6Sjack wang 	Zero is not a valid value. A value of 1 in the register will cause the
695dbf9bfe6Sjack wang 	interrupts to be normal. A value greater than 1 will cause coalescing
696dbf9bfe6Sjack wang 	delays.*/
697dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
698dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
699dbf9bfe6Sjack wang 	return 0;
700dbf9bfe6Sjack wang }
701dbf9bfe6Sjack wang 
pm8001_chip_post_init(struct pm8001_hba_info * pm8001_ha)70298132d84SJohn Garry static void pm8001_chip_post_init(struct pm8001_hba_info *pm8001_ha)
70398132d84SJohn Garry {
70498132d84SJohn Garry }
70598132d84SJohn Garry 
mpi_uninit_check(struct pm8001_hba_info * pm8001_ha)706dbf9bfe6Sjack wang static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
707dbf9bfe6Sjack wang {
708dbf9bfe6Sjack wang 	u32 max_wait_count;
709dbf9bfe6Sjack wang 	u32 value;
710dbf9bfe6Sjack wang 	u32 gst_len_mpistate;
71154792dc2SSakthivel K 	u16 deviceid;
71254792dc2SSakthivel K 	pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
71381b86d4dSBradley Grove 	if (deviceid == 0x8081 || deviceid == 0x0042) {
71454792dc2SSakthivel K 		if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_SM_BASE)) {
7151b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
7161b5d2793SJoe Perches 				   "Shift Bar4 to 0x%x failed\n",
7171b5d2793SJoe Perches 				   GSM_SM_BASE);
71854792dc2SSakthivel K 			return -1;
71954792dc2SSakthivel K 		}
72054792dc2SSakthivel K 	}
721dbf9bfe6Sjack wang 	init_pci_device_addresses(pm8001_ha);
722dbf9bfe6Sjack wang 	/* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
723dbf9bfe6Sjack wang 	table is stop */
724dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
725dbf9bfe6Sjack wang 
726dbf9bfe6Sjack wang 	/* wait until Inbound DoorBell Clear Register toggled */
727dbf9bfe6Sjack wang 	max_wait_count = 1 * 1000 * 1000;/* 1 sec */
728dbf9bfe6Sjack wang 	do {
729dbf9bfe6Sjack wang 		udelay(1);
730dbf9bfe6Sjack wang 		value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
731dbf9bfe6Sjack wang 		value &= SPC_MSGU_CFG_TABLE_RESET;
732dbf9bfe6Sjack wang 	} while ((value != 0) && (--max_wait_count));
733dbf9bfe6Sjack wang 
734dbf9bfe6Sjack wang 	if (!max_wait_count) {
7351b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:IBDB value/=0x%x\n",
7361b5d2793SJoe Perches 			   value);
737dbf9bfe6Sjack wang 		return -1;
738dbf9bfe6Sjack wang 	}
739dbf9bfe6Sjack wang 
740dbf9bfe6Sjack wang 	/* check the MPI-State for termination in progress */
741dbf9bfe6Sjack wang 	/* wait until Inbound DoorBell Clear Register toggled */
742dbf9bfe6Sjack wang 	max_wait_count = 1 * 1000 * 1000;  /* 1 sec */
743dbf9bfe6Sjack wang 	do {
744dbf9bfe6Sjack wang 		udelay(1);
745dbf9bfe6Sjack wang 		gst_len_mpistate =
746dbf9bfe6Sjack wang 			pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
747dbf9bfe6Sjack wang 			GST_GSTLEN_MPIS_OFFSET);
748dbf9bfe6Sjack wang 		if (GST_MPI_STATE_UNINIT ==
749dbf9bfe6Sjack wang 			(gst_len_mpistate & GST_MPI_STATE_MASK))
750dbf9bfe6Sjack wang 			break;
751dbf9bfe6Sjack wang 	} while (--max_wait_count);
752dbf9bfe6Sjack wang 	if (!max_wait_count) {
7531b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, " TIME OUT MPI State = 0x%x\n",
7541b5d2793SJoe Perches 			   gst_len_mpistate & GST_MPI_STATE_MASK);
755dbf9bfe6Sjack wang 		return -1;
756dbf9bfe6Sjack wang 	}
757dbf9bfe6Sjack wang 	return 0;
758dbf9bfe6Sjack wang }
759dbf9bfe6Sjack wang 
760dbf9bfe6Sjack wang /**
761dbf9bfe6Sjack wang  * soft_reset_ready_check - Function to check FW is ready for soft reset.
762dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
763dbf9bfe6Sjack wang  */
soft_reset_ready_check(struct pm8001_hba_info * pm8001_ha)764dbf9bfe6Sjack wang static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
765dbf9bfe6Sjack wang {
766dbf9bfe6Sjack wang 	u32 regVal, regVal1, regVal2;
767dbf9bfe6Sjack wang 	if (mpi_uninit_check(pm8001_ha) != 0) {
7681b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "MPI state is not ready\n");
769dbf9bfe6Sjack wang 		return -1;
770dbf9bfe6Sjack wang 	}
771dbf9bfe6Sjack wang 	/* read the scratch pad 2 register bit 2 */
772dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
773dbf9bfe6Sjack wang 		& SCRATCH_PAD2_FWRDY_RST;
774dbf9bfe6Sjack wang 	if (regVal == SCRATCH_PAD2_FWRDY_RST) {
7751b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "Firmware is ready for reset.\n");
776dbf9bfe6Sjack wang 	} else {
777d95d0001SMark Salyzyn 		unsigned long flags;
778dbf9bfe6Sjack wang 		/* Trigger NMI twice via RB6 */
779d95d0001SMark Salyzyn 		spin_lock_irqsave(&pm8001_ha->lock, flags);
780d95d0001SMark Salyzyn 		if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
781d95d0001SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
7821b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
7831b5d2793SJoe Perches 				   "Shift Bar4 to 0x%x failed\n",
7841b5d2793SJoe Perches 				   RB6_ACCESS_REG);
785dbf9bfe6Sjack wang 			return -1;
786dbf9bfe6Sjack wang 		}
787dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
788dbf9bfe6Sjack wang 			RB6_MAGIC_NUMBER_RST);
789dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
790dbf9bfe6Sjack wang 		/* wait for 100 ms */
791dbf9bfe6Sjack wang 		mdelay(100);
792dbf9bfe6Sjack wang 		regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
793dbf9bfe6Sjack wang 			SCRATCH_PAD2_FWRDY_RST;
794dbf9bfe6Sjack wang 		if (regVal != SCRATCH_PAD2_FWRDY_RST) {
795dbf9bfe6Sjack wang 			regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
796dbf9bfe6Sjack wang 			regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
7971b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT:MSGU_SCRATCH_PAD1=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
7981b5d2793SJoe Perches 				   regVal1, regVal2);
7991b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
8001b5d2793SJoe Perches 				   "SCRATCH_PAD0 value = 0x%x\n",
8011b5d2793SJoe Perches 				   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0));
8021b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
8031b5d2793SJoe Perches 				   "SCRATCH_PAD3 value = 0x%x\n",
8041b5d2793SJoe Perches 				   pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3));
805d95d0001SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
806dbf9bfe6Sjack wang 			return -1;
807dbf9bfe6Sjack wang 		}
808d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
809dbf9bfe6Sjack wang 	}
810dbf9bfe6Sjack wang 	return 0;
811dbf9bfe6Sjack wang }
812dbf9bfe6Sjack wang 
813dbf9bfe6Sjack wang /**
814dbf9bfe6Sjack wang  * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
815dbf9bfe6Sjack wang  * the FW register status to the originated status.
816dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
817dbf9bfe6Sjack wang  */
818dbf9bfe6Sjack wang static int
pm8001_chip_soft_rst(struct pm8001_hba_info * pm8001_ha)819f5860992SSakthivel K pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha)
820dbf9bfe6Sjack wang {
821dbf9bfe6Sjack wang 	u32	regVal, toggleVal;
822dbf9bfe6Sjack wang 	u32	max_wait_count;
823dbf9bfe6Sjack wang 	u32	regVal1, regVal2, regVal3;
824f5860992SSakthivel K 	u32	signature = 0x252acbcd; /* for host scratch pad0 */
825d95d0001SMark Salyzyn 	unsigned long flags;
826dbf9bfe6Sjack wang 
827dbf9bfe6Sjack wang 	/* step1: Check FW is ready for soft reset */
828dbf9bfe6Sjack wang 	if (soft_reset_ready_check(pm8001_ha) != 0) {
8291b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "FW is not ready\n");
830dbf9bfe6Sjack wang 		return -1;
831dbf9bfe6Sjack wang 	}
832dbf9bfe6Sjack wang 
833dbf9bfe6Sjack wang 	/* step 2: clear NMI status register on AAP1 and IOP, write the same
834dbf9bfe6Sjack wang 	value to clear */
835dbf9bfe6Sjack wang 	/* map 0x60000 to BAR4(0x20), BAR2(win) */
836d95d0001SMark Salyzyn 	spin_lock_irqsave(&pm8001_ha->lock, flags);
837d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
838d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
8391b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
8401b5d2793SJoe Perches 			   MBIC_AAP1_ADDR_BASE);
841dbf9bfe6Sjack wang 		return -1;
842dbf9bfe6Sjack wang 	}
843dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
8441b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "MBIC - NMI Enable VPE0 (IOP)= 0x%x\n",
8451b5d2793SJoe Perches 		   regVal);
846dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
847dbf9bfe6Sjack wang 	/* map 0x70000 to BAR4(0x20), BAR2(win) */
848d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
849d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
8501b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
8511b5d2793SJoe Perches 			   MBIC_IOP_ADDR_BASE);
852dbf9bfe6Sjack wang 		return -1;
853dbf9bfe6Sjack wang 	}
854dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
8551b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n",
8561b5d2793SJoe Perches 		   regVal);
857dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
858dbf9bfe6Sjack wang 
859dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
8601b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "PCIE -Event Interrupt Enable = 0x%x\n",
8611b5d2793SJoe Perches 		   regVal);
862dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
863dbf9bfe6Sjack wang 
864dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
8651b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "PCIE - Event Interrupt  = 0x%x\n",
8661b5d2793SJoe Perches 		   regVal);
867dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
868dbf9bfe6Sjack wang 
869dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
8701b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "PCIE -Error Interrupt Enable = 0x%x\n",
8711b5d2793SJoe Perches 		   regVal);
872dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
873dbf9bfe6Sjack wang 
874dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
8751b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "PCIE - Error Interrupt = 0x%x\n", regVal);
876dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
877dbf9bfe6Sjack wang 
878dbf9bfe6Sjack wang 	/* read the scratch pad 1 register bit 2 */
879dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
880dbf9bfe6Sjack wang 		& SCRATCH_PAD1_RST;
881dbf9bfe6Sjack wang 	toggleVal = regVal ^ SCRATCH_PAD1_RST;
882dbf9bfe6Sjack wang 
883dbf9bfe6Sjack wang 	/* set signature in host scratch pad0 register to tell SPC that the
884dbf9bfe6Sjack wang 	host performs the soft reset */
885dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
886dbf9bfe6Sjack wang 
887dbf9bfe6Sjack wang 	/* read required registers for confirmming */
888dbf9bfe6Sjack wang 	/* map 0x0700000 to BAR4(0x20), BAR2(win) */
889d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
890d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
8911b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
8921b5d2793SJoe Perches 			   GSM_ADDR_BASE);
893dbf9bfe6Sjack wang 		return -1;
894dbf9bfe6Sjack wang 	}
8951b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
8961b5d2793SJoe Perches 		   "GSM 0x0(0x00007b88)-GSM Configuration and Reset = 0x%x\n",
8971b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
898dbf9bfe6Sjack wang 
899dbf9bfe6Sjack wang 	/* step 3: host read GSM Configuration and Reset register */
900dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
901dbf9bfe6Sjack wang 	/* Put those bits to low */
902dbf9bfe6Sjack wang 	/* GSM XCBI offset = 0x70 0000
903dbf9bfe6Sjack wang 	0x00 Bit 13 COM_SLV_SW_RSTB 1
904dbf9bfe6Sjack wang 	0x00 Bit 12 QSSP_SW_RSTB 1
905dbf9bfe6Sjack wang 	0x00 Bit 11 RAAE_SW_RSTB 1
906dbf9bfe6Sjack wang 	0x00 Bit 9 RB_1_SW_RSTB 1
907dbf9bfe6Sjack wang 	0x00 Bit 8 SM_SW_RSTB 1
908dbf9bfe6Sjack wang 	*/
909dbf9bfe6Sjack wang 	regVal &= ~(0x00003b00);
910dbf9bfe6Sjack wang 	/* host write GSM Configuration and Reset register */
911dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
9121b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9131b5d2793SJoe Perches 		   "GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM Configuration and Reset is set to = 0x%x\n",
9141b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
915dbf9bfe6Sjack wang 
916dbf9bfe6Sjack wang 	/* step 4: */
917dbf9bfe6Sjack wang 	/* disable GSM - Read Address Parity Check */
918dbf9bfe6Sjack wang 	regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
9191b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9201b5d2793SJoe Perches 		   "GSM 0x700038 - Read Address Parity Check Enable = 0x%x\n",
9211b5d2793SJoe Perches 		   regVal1);
922dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
9231b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9241b5d2793SJoe Perches 		   "GSM 0x700038 - Read Address Parity Check Enable is set to = 0x%x\n",
9251b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK));
926dbf9bfe6Sjack wang 
927dbf9bfe6Sjack wang 	/* disable GSM - Write Address Parity Check */
928dbf9bfe6Sjack wang 	regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
9291b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9301b5d2793SJoe Perches 		   "GSM 0x700040 - Write Address Parity Check Enable = 0x%x\n",
9311b5d2793SJoe Perches 		   regVal2);
932dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
9331b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9341b5d2793SJoe Perches 		   "GSM 0x700040 - Write Address Parity Check Enable is set to = 0x%x\n",
9351b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK));
936dbf9bfe6Sjack wang 
937dbf9bfe6Sjack wang 	/* disable GSM - Write Data Parity Check */
938dbf9bfe6Sjack wang 	regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
9391b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "GSM 0x300048 - Write Data Parity Check Enable = 0x%x\n",
9401b5d2793SJoe Perches 		   regVal3);
941dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
9421b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9431b5d2793SJoe Perches 		   "GSM 0x300048 - Write Data Parity Check Enable is set to = 0x%x\n",
9441b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK));
945dbf9bfe6Sjack wang 
946dbf9bfe6Sjack wang 	/* step 5: delay 10 usec */
947dbf9bfe6Sjack wang 	udelay(10);
948dbf9bfe6Sjack wang 	/* step 5-b: set GPIO-0 output control to tristate anyway */
949d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
950d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
9511b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, INIT, "Shift Bar4 to 0x%x failed\n",
9521b5d2793SJoe Perches 			   GPIO_ADDR_BASE);
953dbf9bfe6Sjack wang 		return -1;
954dbf9bfe6Sjack wang 	}
955dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
9561b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "GPIO Output Control Register: = 0x%x\n",
9571b5d2793SJoe Perches 		   regVal);
958dbf9bfe6Sjack wang 	/* set GPIO-0 output control to tri-state */
959dbf9bfe6Sjack wang 	regVal &= 0xFFFFFFFC;
960dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
961dbf9bfe6Sjack wang 
962dbf9bfe6Sjack wang 	/* Step 6: Reset the IOP and AAP1 */
963dbf9bfe6Sjack wang 	/* map 0x00000 to BAR4(0x20), BAR2(win) */
964d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
965d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
9661b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "SPC Shift Bar4 to 0x%x failed\n",
9671b5d2793SJoe Perches 			   SPC_TOP_LEVEL_ADDR_BASE);
968dbf9bfe6Sjack wang 		return -1;
969dbf9bfe6Sjack wang 	}
970dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
9711b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "Top Register before resetting IOP/AAP1:= 0x%x\n",
9721b5d2793SJoe Perches 		   regVal);
973dbf9bfe6Sjack wang 	regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
974dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
975dbf9bfe6Sjack wang 
976dbf9bfe6Sjack wang 	/* step 7: Reset the BDMA/OSSP */
977dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
9781b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "Top Register before resetting BDMA/OSSP: = 0x%x\n",
9791b5d2793SJoe Perches 		   regVal);
980dbf9bfe6Sjack wang 	regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
981dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
982dbf9bfe6Sjack wang 
983dbf9bfe6Sjack wang 	/* step 8: delay 10 usec */
984dbf9bfe6Sjack wang 	udelay(10);
985dbf9bfe6Sjack wang 
986dbf9bfe6Sjack wang 	/* step 9: bring the BDMA and OSSP out of reset */
987dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
9881b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
9891b5d2793SJoe Perches 		   "Top Register before bringing up BDMA/OSSP:= 0x%x\n",
9901b5d2793SJoe Perches 		   regVal);
991dbf9bfe6Sjack wang 	regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
992dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
993dbf9bfe6Sjack wang 
994dbf9bfe6Sjack wang 	/* step 10: delay 10 usec */
995dbf9bfe6Sjack wang 	udelay(10);
996dbf9bfe6Sjack wang 
997dbf9bfe6Sjack wang 	/* step 11: reads and sets the GSM Configuration and Reset Register */
998dbf9bfe6Sjack wang 	/* map 0x0700000 to BAR4(0x20), BAR2(win) */
999d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
1000d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
10011b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "SPC Shift Bar4 to 0x%x failed\n",
10021b5d2793SJoe Perches 			   GSM_ADDR_BASE);
1003dbf9bfe6Sjack wang 		return -1;
1004dbf9bfe6Sjack wang 	}
10051b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
10061b5d2793SJoe Perches 		   "GSM 0x0 (0x00007b88)-GSM Configuration and Reset = 0x%x\n",
10071b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
1008dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
1009dbf9bfe6Sjack wang 	/* Put those bits to high */
1010dbf9bfe6Sjack wang 	/* GSM XCBI offset = 0x70 0000
1011dbf9bfe6Sjack wang 	0x00 Bit 13 COM_SLV_SW_RSTB 1
1012dbf9bfe6Sjack wang 	0x00 Bit 12 QSSP_SW_RSTB 1
1013dbf9bfe6Sjack wang 	0x00 Bit 11 RAAE_SW_RSTB 1
1014dbf9bfe6Sjack wang 	0x00 Bit 9   RB_1_SW_RSTB 1
1015dbf9bfe6Sjack wang 	0x00 Bit 8   SM_SW_RSTB 1
1016dbf9bfe6Sjack wang 	*/
1017dbf9bfe6Sjack wang 	regVal |= (GSM_CONFIG_RESET_VALUE);
1018dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
10191b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "GSM (0x00004088 ==> 0x00007b88) - GSM Configuration and Reset is set to = 0x%x\n",
10201b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET));
1021dbf9bfe6Sjack wang 
1022dbf9bfe6Sjack wang 	/* step 12: Restore GSM - Read Address Parity Check */
1023dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
1024dbf9bfe6Sjack wang 	/* just for debugging */
10251b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
10261b5d2793SJoe Perches 		   "GSM 0x700038 - Read Address Parity Check Enable = 0x%x\n",
10271b5d2793SJoe Perches 		   regVal);
1028dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
10291b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "GSM 0x700038 - Read Address Parity Check Enable is set to = 0x%x\n",
10301b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK));
1031dbf9bfe6Sjack wang 	/* Restore GSM - Write Address Parity Check */
1032dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
1033dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
10341b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
10351b5d2793SJoe Perches 		   "GSM 0x700040 - Write Address Parity Check Enable is set to = 0x%x\n",
10361b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK));
1037dbf9bfe6Sjack wang 	/* Restore GSM - Write Data Parity Check */
1038dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
1039dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
10401b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT,
10411b5d2793SJoe Perches 		   "GSM 0x700048 - Write Data Parity Check Enable is set to = 0x%x\n",
10421b5d2793SJoe Perches 		   pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK));
1043dbf9bfe6Sjack wang 
1044dbf9bfe6Sjack wang 	/* step 13: bring the IOP and AAP1 out of reset */
1045dbf9bfe6Sjack wang 	/* map 0x00000 to BAR4(0x20), BAR2(win) */
1046d95d0001SMark Salyzyn 	if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
1047d95d0001SMark Salyzyn 		spin_unlock_irqrestore(&pm8001_ha->lock, flags);
10481b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "Shift Bar4 to 0x%x failed\n",
10491b5d2793SJoe Perches 			   SPC_TOP_LEVEL_ADDR_BASE);
1050dbf9bfe6Sjack wang 		return -1;
1051dbf9bfe6Sjack wang 	}
1052dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1053dbf9bfe6Sjack wang 	regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1054dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1055dbf9bfe6Sjack wang 
1056dbf9bfe6Sjack wang 	/* step 14: delay 10 usec - Normal Mode */
1057dbf9bfe6Sjack wang 	udelay(10);
1058dbf9bfe6Sjack wang 	/* check Soft Reset Normal mode or Soft Reset HDA mode */
1059dbf9bfe6Sjack wang 	if (signature == SPC_SOFT_RESET_SIGNATURE) {
1060dbf9bfe6Sjack wang 		/* step 15 (Normal Mode): wait until scratch pad1 register
1061dbf9bfe6Sjack wang 		bit 2 toggled */
1062dbf9bfe6Sjack wang 		max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1063dbf9bfe6Sjack wang 		do {
1064dbf9bfe6Sjack wang 			udelay(1);
1065dbf9bfe6Sjack wang 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1066dbf9bfe6Sjack wang 				SCRATCH_PAD1_RST;
1067dbf9bfe6Sjack wang 		} while ((regVal != toggleVal) && (--max_wait_count));
1068dbf9bfe6Sjack wang 
1069dbf9bfe6Sjack wang 		if (!max_wait_count) {
1070dbf9bfe6Sjack wang 			regVal = pm8001_cr32(pm8001_ha, 0,
1071dbf9bfe6Sjack wang 				MSGU_SCRATCH_PAD_1);
10721b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL, "TIMEOUT : ToggleVal 0x%x,MSGU_SCRATCH_PAD1 = 0x%x\n",
10731b5d2793SJoe Perches 				   toggleVal, regVal);
10741b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
10751b5d2793SJoe Perches 				   "SCRATCH_PAD0 value = 0x%x\n",
1076dbf9bfe6Sjack wang 				   pm8001_cr32(pm8001_ha, 0,
10771b5d2793SJoe Perches 					       MSGU_SCRATCH_PAD_0));
10781b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
10791b5d2793SJoe Perches 				   "SCRATCH_PAD2 value = 0x%x\n",
1080dbf9bfe6Sjack wang 				   pm8001_cr32(pm8001_ha, 0,
10811b5d2793SJoe Perches 					       MSGU_SCRATCH_PAD_2));
10821b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
10831b5d2793SJoe Perches 				   "SCRATCH_PAD3 value = 0x%x\n",
1084dbf9bfe6Sjack wang 				   pm8001_cr32(pm8001_ha, 0,
10851b5d2793SJoe Perches 					       MSGU_SCRATCH_PAD_3));
1086d95d0001SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1087dbf9bfe6Sjack wang 			return -1;
1088dbf9bfe6Sjack wang 		}
1089dbf9bfe6Sjack wang 
1090dbf9bfe6Sjack wang 		/* step 16 (Normal) - Clear ODMR and ODCR */
1091dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1092dbf9bfe6Sjack wang 		pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1093dbf9bfe6Sjack wang 
1094dbf9bfe6Sjack wang 		/* step 17 (Normal Mode): wait for the FW and IOP to get
1095dbf9bfe6Sjack wang 		ready - 1 sec timeout */
1096dbf9bfe6Sjack wang 		/* Wait for the SPC Configuration Table to be ready */
1097dbf9bfe6Sjack wang 		if (check_fw_ready(pm8001_ha) == -1) {
1098dbf9bfe6Sjack wang 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1099dbf9bfe6Sjack wang 			/* return error if MPI Configuration Table not ready */
11001b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, INIT,
11011b5d2793SJoe Perches 				   "FW not ready SCRATCH_PAD1 = 0x%x\n",
11021b5d2793SJoe Perches 				   regVal);
1103dbf9bfe6Sjack wang 			regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1104dbf9bfe6Sjack wang 			/* return error if MPI Configuration Table not ready */
11051b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, INIT,
11061b5d2793SJoe Perches 				   "FW not ready SCRATCH_PAD2 = 0x%x\n",
11071b5d2793SJoe Perches 				   regVal);
11081b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, INIT,
11091b5d2793SJoe Perches 				   "SCRATCH_PAD0 value = 0x%x\n",
1110dbf9bfe6Sjack wang 				   pm8001_cr32(pm8001_ha, 0,
11111b5d2793SJoe Perches 					       MSGU_SCRATCH_PAD_0));
11121b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, INIT,
11131b5d2793SJoe Perches 				   "SCRATCH_PAD3 value = 0x%x\n",
1114dbf9bfe6Sjack wang 				   pm8001_cr32(pm8001_ha, 0,
11151b5d2793SJoe Perches 					       MSGU_SCRATCH_PAD_3));
1116d95d0001SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1117dbf9bfe6Sjack wang 			return -1;
1118dbf9bfe6Sjack wang 		}
1119dbf9bfe6Sjack wang 	}
1120d95d0001SMark Salyzyn 	pm8001_bar4_shift(pm8001_ha, 0);
1121d95d0001SMark Salyzyn 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1122dbf9bfe6Sjack wang 
11231b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "SPC soft reset Complete\n");
1124dbf9bfe6Sjack wang 	return 0;
1125dbf9bfe6Sjack wang }
1126dbf9bfe6Sjack wang 
pm8001_hw_chip_rst(struct pm8001_hba_info * pm8001_ha)1127dbf9bfe6Sjack wang static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1128dbf9bfe6Sjack wang {
1129dbf9bfe6Sjack wang 	u32 i;
1130dbf9bfe6Sjack wang 	u32 regVal;
11311b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "chip reset start\n");
1132dbf9bfe6Sjack wang 
1133dbf9bfe6Sjack wang 	/* do SPC chip reset. */
1134dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1135dbf9bfe6Sjack wang 	regVal &= ~(SPC_REG_RESET_DEVICE);
1136dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1137dbf9bfe6Sjack wang 
1138dbf9bfe6Sjack wang 	/* delay 10 usec */
1139dbf9bfe6Sjack wang 	udelay(10);
1140dbf9bfe6Sjack wang 
1141dbf9bfe6Sjack wang 	/* bring chip reset out of reset */
1142dbf9bfe6Sjack wang 	regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1143dbf9bfe6Sjack wang 	regVal |= SPC_REG_RESET_DEVICE;
1144dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1145dbf9bfe6Sjack wang 
1146dbf9bfe6Sjack wang 	/* delay 10 usec */
1147dbf9bfe6Sjack wang 	udelay(10);
1148dbf9bfe6Sjack wang 
1149dbf9bfe6Sjack wang 	/* wait for 20 msec until the firmware gets reloaded */
1150dbf9bfe6Sjack wang 	i = 20;
1151dbf9bfe6Sjack wang 	do {
1152dbf9bfe6Sjack wang 		mdelay(1);
1153dbf9bfe6Sjack wang 	} while ((--i) != 0);
1154dbf9bfe6Sjack wang 
11551b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, INIT, "chip reset finished\n");
1156dbf9bfe6Sjack wang }
1157dbf9bfe6Sjack wang 
1158dbf9bfe6Sjack wang /**
1159bb6beabfSRandy Dunlap  * pm8001_chip_iounmap - which mapped when initialized.
1160dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1161dbf9bfe6Sjack wang  */
pm8001_chip_iounmap(struct pm8001_hba_info * pm8001_ha)1162f74cf271SSakthivel K void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1163dbf9bfe6Sjack wang {
1164dbf9bfe6Sjack wang 	s8 bar, logical = 0;
1165c9c13ba4SDenis Efremov 	for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
1166dbf9bfe6Sjack wang 		/*
1167dbf9bfe6Sjack wang 		** logical BARs for SPC:
1168dbf9bfe6Sjack wang 		** bar 0 and 1 - logical BAR0
1169dbf9bfe6Sjack wang 		** bar 2 and 3 - logical BAR1
1170dbf9bfe6Sjack wang 		** bar4 - logical BAR2
1171dbf9bfe6Sjack wang 		** bar5 - logical BAR3
1172dbf9bfe6Sjack wang 		** Skip the appropriate assignments:
1173dbf9bfe6Sjack wang 		*/
1174dbf9bfe6Sjack wang 		if ((bar == 1) || (bar == 3))
1175dbf9bfe6Sjack wang 			continue;
1176dbf9bfe6Sjack wang 		if (pm8001_ha->io_mem[logical].memvirtaddr) {
1177dbf9bfe6Sjack wang 			iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1178dbf9bfe6Sjack wang 			logical++;
1179dbf9bfe6Sjack wang 		}
1180dbf9bfe6Sjack wang 	}
1181dbf9bfe6Sjack wang }
1182dbf9bfe6Sjack wang 
1183292c04ccSColin Ian King #ifndef PM8001_USE_MSIX
1184dbf9bfe6Sjack wang /**
11856b87e435SLee Jones  * pm8001_chip_intx_interrupt_enable - enable PM8001 chip interrupt
1186dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1187dbf9bfe6Sjack wang  */
1188dbf9bfe6Sjack wang static void
pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info * pm8001_ha)1189dbf9bfe6Sjack wang pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1190dbf9bfe6Sjack wang {
1191dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1192dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1193dbf9bfe6Sjack wang }
1194dbf9bfe6Sjack wang 
1195dbf9bfe6Sjack wang /**
1196dbf9bfe6Sjack wang  * pm8001_chip_intx_interrupt_disable - disable PM8001 chip interrupt
1197dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1198dbf9bfe6Sjack wang  */
1199dbf9bfe6Sjack wang static void
pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info * pm8001_ha)1200dbf9bfe6Sjack wang pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1201dbf9bfe6Sjack wang {
1202dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1203dbf9bfe6Sjack wang }
1204dbf9bfe6Sjack wang 
1205292c04ccSColin Ian King #else
1206292c04ccSColin Ian King 
1207dbf9bfe6Sjack wang /**
1208dbf9bfe6Sjack wang  * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1209dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1210083645baSLee Jones  * @int_vec_idx: interrupt number to enable
1211dbf9bfe6Sjack wang  */
1212dbf9bfe6Sjack wang static void
pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info * pm8001_ha,u32 int_vec_idx)1213dbf9bfe6Sjack wang pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1214dbf9bfe6Sjack wang 	u32 int_vec_idx)
1215dbf9bfe6Sjack wang {
1216dbf9bfe6Sjack wang 	u32 msi_index;
1217dbf9bfe6Sjack wang 	u32 value;
1218dbf9bfe6Sjack wang 	msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1219dbf9bfe6Sjack wang 	msi_index += MSIX_TABLE_BASE;
1220dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1221dbf9bfe6Sjack wang 	value = (1 << int_vec_idx);
1222dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0,  MSGU_ODCR, value);
1223dbf9bfe6Sjack wang 
1224dbf9bfe6Sjack wang }
1225dbf9bfe6Sjack wang 
1226dbf9bfe6Sjack wang /**
1227dbf9bfe6Sjack wang  * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1228dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1229083645baSLee Jones  * @int_vec_idx: interrupt number to disable
1230dbf9bfe6Sjack wang  */
1231dbf9bfe6Sjack wang static void
pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info * pm8001_ha,u32 int_vec_idx)1232dbf9bfe6Sjack wang pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1233dbf9bfe6Sjack wang 	u32 int_vec_idx)
1234dbf9bfe6Sjack wang {
1235dbf9bfe6Sjack wang 	u32 msi_index;
1236dbf9bfe6Sjack wang 	msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1237dbf9bfe6Sjack wang 	msi_index += MSIX_TABLE_BASE;
1238dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, 0,  msi_index, MSIX_INTERRUPT_DISABLE);
1239dbf9bfe6Sjack wang }
1240292c04ccSColin Ian King #endif
1241d95d0001SMark Salyzyn 
1242dbf9bfe6Sjack wang /**
1243dbf9bfe6Sjack wang  * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1244dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1245083645baSLee Jones  * @vec: unused
1246dbf9bfe6Sjack wang  */
1247dbf9bfe6Sjack wang static void
pm8001_chip_interrupt_enable(struct pm8001_hba_info * pm8001_ha,u8 vec)1248f74cf271SSakthivel K pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1249dbf9bfe6Sjack wang {
1250dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
1251dbf9bfe6Sjack wang 	pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1252292c04ccSColin Ian King #else
1253dbf9bfe6Sjack wang 	pm8001_chip_intx_interrupt_enable(pm8001_ha);
1254292c04ccSColin Ian King #endif
1255dbf9bfe6Sjack wang }
1256dbf9bfe6Sjack wang 
1257dbf9bfe6Sjack wang /**
12586b87e435SLee Jones  * pm8001_chip_interrupt_disable - disable PM8001 chip interrupt
1259dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1260083645baSLee Jones  * @vec: unused
1261dbf9bfe6Sjack wang  */
1262dbf9bfe6Sjack wang static void
pm8001_chip_interrupt_disable(struct pm8001_hba_info * pm8001_ha,u8 vec)1263f74cf271SSakthivel K pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha, u8 vec)
1264dbf9bfe6Sjack wang {
1265dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
1266dbf9bfe6Sjack wang 	pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1267292c04ccSColin Ian King #else
1268dbf9bfe6Sjack wang 	pm8001_chip_intx_interrupt_disable(pm8001_ha);
1269292c04ccSColin Ian King #endif
1270dbf9bfe6Sjack wang }
1271dbf9bfe6Sjack wang 
1272dbf9bfe6Sjack wang /**
1273f74cf271SSakthivel K  * pm8001_mpi_msg_free_get - get the free message buffer for transfer
1274f74cf271SSakthivel K  * inbound queue.
1275dbf9bfe6Sjack wang  * @circularQ: the inbound queue  we want to transfer to HBA.
1276dbf9bfe6Sjack wang  * @messageSize: the message size of this transfer, normally it is 64 bytes
1277dbf9bfe6Sjack wang  * @messagePtr: the pointer to message.
1278dbf9bfe6Sjack wang  */
pm8001_mpi_msg_free_get(struct inbound_queue_table * circularQ,u16 messageSize,void ** messagePtr)1279f74cf271SSakthivel K int pm8001_mpi_msg_free_get(struct inbound_queue_table *circularQ,
1280dbf9bfe6Sjack wang 			    u16 messageSize, void **messagePtr)
1281dbf9bfe6Sjack wang {
1282dbf9bfe6Sjack wang 	u32 offset, consumer_index;
1283dbf9bfe6Sjack wang 	struct mpi_msg_hdr *msgHeader;
1284dbf9bfe6Sjack wang 	u8 bcCount = 1; /* only support single buffer */
1285dbf9bfe6Sjack wang 
1286dbf9bfe6Sjack wang 	/* Checks is the requested message size can be allocated in this queue*/
1287f74cf271SSakthivel K 	if (messageSize > IOMB_SIZE_SPCV) {
1288dbf9bfe6Sjack wang 		*messagePtr = NULL;
1289dbf9bfe6Sjack wang 		return -1;
1290dbf9bfe6Sjack wang 	}
1291dbf9bfe6Sjack wang 
1292dbf9bfe6Sjack wang 	/* Stores the new consumer index */
1293dbf9bfe6Sjack wang 	consumer_index = pm8001_read_32(circularQ->ci_virt);
1294dbf9bfe6Sjack wang 	circularQ->consumer_index = cpu_to_le32(consumer_index);
129599c72ebcSMark Salyzyn 	if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
12968270ee2aSSantosh Nayak 		le32_to_cpu(circularQ->consumer_index)) {
1297dbf9bfe6Sjack wang 		*messagePtr = NULL;
1298dbf9bfe6Sjack wang 		return -1;
1299dbf9bfe6Sjack wang 	}
1300dbf9bfe6Sjack wang 	/* get memory IOMB buffer address */
1301f74cf271SSakthivel K 	offset = circularQ->producer_idx * messageSize;
1302dbf9bfe6Sjack wang 	/* increment to next bcCount element */
130399c72ebcSMark Salyzyn 	circularQ->producer_idx = (circularQ->producer_idx + bcCount)
130499c72ebcSMark Salyzyn 				% PM8001_MPI_QUEUE;
1305dbf9bfe6Sjack wang 	/* Adds that distance to the base of the region virtual address plus
1306dbf9bfe6Sjack wang 	the message header size*/
1307dbf9bfe6Sjack wang 	msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt	+ offset);
1308dbf9bfe6Sjack wang 	*messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1309dbf9bfe6Sjack wang 	return 0;
1310dbf9bfe6Sjack wang }
1311dbf9bfe6Sjack wang 
1312dbf9bfe6Sjack wang /**
1313f74cf271SSakthivel K  * pm8001_mpi_build_cmd- build the message queue for transfer, update the PI to
1314f74cf271SSakthivel K  * FW to tell the fw to get this message from IOMB.
1315dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1316f91767a3SDamien Le Moal  * @q_index: the index in the inbound queue we want to transfer to HBA.
1317dbf9bfe6Sjack wang  * @opCode: the operation code represents commands which LLDD and fw recognized.
1318dbf9bfe6Sjack wang  * @payload: the command payload of each operation command.
131991a43fa6Speter chang  * @nb: size in bytes of the command payload
132091a43fa6Speter chang  * @responseQueue: queue to interrupt on w/ command response (if any)
1321dbf9bfe6Sjack wang  */
pm8001_mpi_build_cmd(struct pm8001_hba_info * pm8001_ha,u32 q_index,u32 opCode,void * payload,size_t nb,u32 responseQueue)1322f74cf271SSakthivel K int pm8001_mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
1323f91767a3SDamien Le Moal 			 u32 q_index, u32 opCode, void *payload, size_t nb,
132491a43fa6Speter chang 			 u32 responseQueue)
1325dbf9bfe6Sjack wang {
1326dbf9bfe6Sjack wang 	u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1327dbf9bfe6Sjack wang 	void *pMessage;
13287640e1ebSpeter chang 	unsigned long flags;
1329f91767a3SDamien Le Moal 	struct inbound_queue_table *circularQ = &pm8001_ha->inbnd_q_tbl[q_index];
133083da6ad6SColin Ian King 	int rv;
13310137b129SChangyuan Lyu 	u32 htag = le32_to_cpu(*(__le32 *)payload);
13320137b129SChangyuan Lyu 
13330137b129SChangyuan Lyu 	trace_pm80xx_mpi_build_cmd(pm8001_ha->id, opCode, htag, q_index,
13340137b129SChangyuan Lyu 		circularQ->producer_idx, le32_to_cpu(circularQ->consumer_index));
1335dbf9bfe6Sjack wang 
1336606c54aeSIgor Pylypiv 	if (WARN_ON(q_index >= pm8001_ha->max_q_num))
1337606c54aeSIgor Pylypiv 		return -EINVAL;
1338606c54aeSIgor Pylypiv 
13397640e1ebSpeter chang 	spin_lock_irqsave(&circularQ->iq_lock, flags);
13407640e1ebSpeter chang 	rv = pm8001_mpi_msg_free_get(circularQ, pm8001_ha->iomb_size,
13417640e1ebSpeter chang 			&pMessage);
13427640e1ebSpeter chang 	if (rv < 0) {
13431b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "No free mpi buffer\n");
13447640e1ebSpeter chang 		rv = -ENOMEM;
13457640e1ebSpeter chang 		goto done;
1346dbf9bfe6Sjack wang 	}
134791a43fa6Speter chang 
134891a43fa6Speter chang 	if (nb > (pm8001_ha->iomb_size - sizeof(struct mpi_msg_hdr)))
134991a43fa6Speter chang 		nb = pm8001_ha->iomb_size - sizeof(struct mpi_msg_hdr);
135091a43fa6Speter chang 	memcpy(pMessage, payload, nb);
135191a43fa6Speter chang 	if (nb + sizeof(struct mpi_msg_hdr) < pm8001_ha->iomb_size)
135291a43fa6Speter chang 		memset(pMessage + nb, 0, pm8001_ha->iomb_size -
135391a43fa6Speter chang 				(nb + sizeof(struct mpi_msg_hdr)));
1354dbf9bfe6Sjack wang 
1355dbf9bfe6Sjack wang 	/*Build the header*/
1356dbf9bfe6Sjack wang 	Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1357dbf9bfe6Sjack wang 		| ((responseQueue & 0x3F) << 16)
1358dbf9bfe6Sjack wang 		| ((category & 0xF) << 12) | (opCode & 0xFFF));
1359dbf9bfe6Sjack wang 
1360dbf9bfe6Sjack wang 	pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1361dbf9bfe6Sjack wang 	/*Update the PI to the firmware*/
1362dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1363dbf9bfe6Sjack wang 		circularQ->pi_offset, circularQ->producer_idx);
13641b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO,
13651b5d2793SJoe Perches 		   "INB Q %x OPCODE:%x , UPDATED PI=%d CI=%d\n",
1366f74cf271SSakthivel K 		   responseQueue, opCode, circularQ->producer_idx,
13671b5d2793SJoe Perches 		   circularQ->consumer_index);
13687640e1ebSpeter chang done:
13697640e1ebSpeter chang 	spin_unlock_irqrestore(&circularQ->iq_lock, flags);
13707640e1ebSpeter chang 	return rv;
1371dbf9bfe6Sjack wang }
1372dbf9bfe6Sjack wang 
pm8001_mpi_msg_free_set(struct pm8001_hba_info * pm8001_ha,void * pMsg,struct outbound_queue_table * circularQ,u8 bc)1373f74cf271SSakthivel K u32 pm8001_mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
1374dbf9bfe6Sjack wang 			    struct outbound_queue_table *circularQ, u8 bc)
1375dbf9bfe6Sjack wang {
1376dbf9bfe6Sjack wang 	u32 producer_index;
137772d0baa0Sjack_wang 	struct mpi_msg_hdr *msgHeader;
137872d0baa0Sjack_wang 	struct mpi_msg_hdr *pOutBoundMsgHeader;
137972d0baa0Sjack_wang 
138072d0baa0Sjack_wang 	msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
138172d0baa0Sjack_wang 	pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1382f74cf271SSakthivel K 				circularQ->consumer_idx * pm8001_ha->iomb_size);
138372d0baa0Sjack_wang 	if (pOutBoundMsgHeader != msgHeader) {
13841b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
13851b5d2793SJoe Perches 			   "consumer_idx = %d msgHeader = %p\n",
13861b5d2793SJoe Perches 			   circularQ->consumer_idx, msgHeader);
138772d0baa0Sjack_wang 
138872d0baa0Sjack_wang 		/* Update the producer index from SPC */
138972d0baa0Sjack_wang 		producer_index = pm8001_read_32(circularQ->pi_virt);
139072d0baa0Sjack_wang 		circularQ->producer_index = cpu_to_le32(producer_index);
13911b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
13921b5d2793SJoe Perches 			   "consumer_idx = %d producer_index = %dmsgHeader = %p\n",
13931b5d2793SJoe Perches 			   circularQ->consumer_idx,
13941b5d2793SJoe Perches 			   circularQ->producer_index, msgHeader);
139572d0baa0Sjack_wang 		return 0;
139672d0baa0Sjack_wang 	}
1397dbf9bfe6Sjack wang 	/* free the circular queue buffer elements associated with the message*/
139899c72ebcSMark Salyzyn 	circularQ->consumer_idx = (circularQ->consumer_idx + bc)
139999c72ebcSMark Salyzyn 				% PM8001_MPI_QUEUE;
1400dbf9bfe6Sjack wang 	/* update the CI of outbound queue */
1401dbf9bfe6Sjack wang 	pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1402dbf9bfe6Sjack wang 		circularQ->consumer_idx);
1403dbf9bfe6Sjack wang 	/* Update the producer index from SPC*/
1404dbf9bfe6Sjack wang 	producer_index = pm8001_read_32(circularQ->pi_virt);
1405dbf9bfe6Sjack wang 	circularQ->producer_index = cpu_to_le32(producer_index);
14061b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, IO, " CI=%d PI=%d\n",
14071b5d2793SJoe Perches 		   circularQ->consumer_idx, circularQ->producer_index);
1408dbf9bfe6Sjack wang 	return 0;
1409dbf9bfe6Sjack wang }
1410dbf9bfe6Sjack wang 
1411dbf9bfe6Sjack wang /**
1412f74cf271SSakthivel K  * pm8001_mpi_msg_consume- get the MPI message from outbound queue
1413f74cf271SSakthivel K  * message table.
1414dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1415dbf9bfe6Sjack wang  * @circularQ: the outbound queue  table.
1416dbf9bfe6Sjack wang  * @messagePtr1: the message contents of this outbound message.
1417dbf9bfe6Sjack wang  * @pBC: the message size.
1418dbf9bfe6Sjack wang  */
pm8001_mpi_msg_consume(struct pm8001_hba_info * pm8001_ha,struct outbound_queue_table * circularQ,void ** messagePtr1,u8 * pBC)1419f74cf271SSakthivel K u32 pm8001_mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1420dbf9bfe6Sjack wang 			   struct outbound_queue_table *circularQ,
1421dbf9bfe6Sjack wang 			   void **messagePtr1, u8 *pBC)
1422dbf9bfe6Sjack wang {
1423dbf9bfe6Sjack wang 	struct mpi_msg_hdr	*msgHeader;
1424dbf9bfe6Sjack wang 	__le32	msgHeader_tmp;
1425dbf9bfe6Sjack wang 	u32 header_tmp;
1426dbf9bfe6Sjack wang 	do {
1427dbf9bfe6Sjack wang 		/* If there are not-yet-delivered messages ... */
14288270ee2aSSantosh Nayak 		if (le32_to_cpu(circularQ->producer_index)
14298270ee2aSSantosh Nayak 			!= circularQ->consumer_idx) {
1430dbf9bfe6Sjack wang 			/*Get the pointer to the circular queue buffer element*/
1431dbf9bfe6Sjack wang 			msgHeader = (struct mpi_msg_hdr *)
1432dbf9bfe6Sjack wang 				(circularQ->base_virt +
1433f74cf271SSakthivel K 				circularQ->consumer_idx * pm8001_ha->iomb_size);
1434dbf9bfe6Sjack wang 			/* read header */
1435dbf9bfe6Sjack wang 			header_tmp = pm8001_read_32(msgHeader);
1436dbf9bfe6Sjack wang 			msgHeader_tmp = cpu_to_le32(header_tmp);
14371b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, DEVIO,
14387370672dSpeter chang 				   "outbound opcode msgheader:%x ci=%d pi=%d\n",
14397370672dSpeter chang 				   msgHeader_tmp, circularQ->consumer_idx,
14401b5d2793SJoe Perches 				   circularQ->producer_index);
14418270ee2aSSantosh Nayak 			if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
1442dbf9bfe6Sjack wang 				if (OPC_OUB_SKIP_ENTRY !=
14438270ee2aSSantosh Nayak 					(le32_to_cpu(msgHeader_tmp) & 0xfff)) {
1444dbf9bfe6Sjack wang 					*messagePtr1 =
1445dbf9bfe6Sjack wang 						((u8 *)msgHeader) +
1446dbf9bfe6Sjack wang 						sizeof(struct mpi_msg_hdr);
14478270ee2aSSantosh Nayak 					*pBC = (u8)((le32_to_cpu(msgHeader_tmp)
14488270ee2aSSantosh Nayak 						>> 24) & 0x1f);
14491b5d2793SJoe Perches 					pm8001_dbg(pm8001_ha, IO,
14501b5d2793SJoe Perches 						   ": CI=%d PI=%d msgHeader=%x\n",
1451dbf9bfe6Sjack wang 						   circularQ->consumer_idx,
1452dbf9bfe6Sjack wang 						   circularQ->producer_index,
14531b5d2793SJoe Perches 						   msgHeader_tmp);
1454dbf9bfe6Sjack wang 					return MPI_IO_STATUS_SUCCESS;
1455dbf9bfe6Sjack wang 				} else {
1456dbf9bfe6Sjack wang 					circularQ->consumer_idx =
1457dbf9bfe6Sjack wang 						(circularQ->consumer_idx +
14588270ee2aSSantosh Nayak 						((le32_to_cpu(msgHeader_tmp)
145999c72ebcSMark Salyzyn 						 >> 24) & 0x1f))
146099c72ebcSMark Salyzyn 							% PM8001_MPI_QUEUE;
146172d0baa0Sjack_wang 					msgHeader_tmp = 0;
146272d0baa0Sjack_wang 					pm8001_write_32(msgHeader, 0, 0);
1463dbf9bfe6Sjack wang 					/* update the CI of outbound queue */
1464dbf9bfe6Sjack wang 					pm8001_cw32(pm8001_ha,
1465dbf9bfe6Sjack wang 						circularQ->ci_pci_bar,
1466dbf9bfe6Sjack wang 						circularQ->ci_offset,
1467dbf9bfe6Sjack wang 						circularQ->consumer_idx);
1468dbf9bfe6Sjack wang 				}
146972d0baa0Sjack_wang 			} else {
147072d0baa0Sjack_wang 				circularQ->consumer_idx =
147172d0baa0Sjack_wang 					(circularQ->consumer_idx +
14728270ee2aSSantosh Nayak 					((le32_to_cpu(msgHeader_tmp) >> 24) &
147399c72ebcSMark Salyzyn 					0x1f)) % PM8001_MPI_QUEUE;
147472d0baa0Sjack_wang 				msgHeader_tmp = 0;
147572d0baa0Sjack_wang 				pm8001_write_32(msgHeader, 0, 0);
147672d0baa0Sjack_wang 				/* update the CI of outbound queue */
147772d0baa0Sjack_wang 				pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
147872d0baa0Sjack_wang 					circularQ->ci_offset,
147972d0baa0Sjack_wang 					circularQ->consumer_idx);
1480dbf9bfe6Sjack wang 				return MPI_IO_STATUS_FAIL;
1481dbf9bfe6Sjack wang 			}
148272d0baa0Sjack_wang 		} else {
148372d0baa0Sjack_wang 			u32 producer_index;
148472d0baa0Sjack_wang 			void *pi_virt = circularQ->pi_virt;
148572349b62SDeepak Ukey 			/* spurious interrupt during setup if
148672349b62SDeepak Ukey 			 * kexec-ing and driver doing a doorbell access
148772349b62SDeepak Ukey 			 * with the pre-kexec oq interrupt setup
148872349b62SDeepak Ukey 			 */
148972349b62SDeepak Ukey 			if (!pi_virt)
149072349b62SDeepak Ukey 				break;
149172d0baa0Sjack_wang 			/* Update the producer index from SPC */
149272d0baa0Sjack_wang 			producer_index = pm8001_read_32(pi_virt);
149372d0baa0Sjack_wang 			circularQ->producer_index = cpu_to_le32(producer_index);
149472d0baa0Sjack_wang 		}
14958270ee2aSSantosh Nayak 	} while (le32_to_cpu(circularQ->producer_index) !=
14968270ee2aSSantosh Nayak 		circularQ->consumer_idx);
1497dbf9bfe6Sjack wang 	/* while we don't have any more not-yet-delivered message */
1498dbf9bfe6Sjack wang 	/* report empty */
1499dbf9bfe6Sjack wang 	return MPI_IO_STATUS_BUSY;
1500dbf9bfe6Sjack wang }
1501dbf9bfe6Sjack wang 
pm8001_work_fn(struct work_struct * work)1502f74cf271SSakthivel K void pm8001_work_fn(struct work_struct *work)
1503dbf9bfe6Sjack wang {
1504429305e4STejun Heo 	struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
1505dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
1506dbf9bfe6Sjack wang 	struct domain_device *dev;
1507dbf9bfe6Sjack wang 
15085954d738SMark Salyzyn 	/*
15095954d738SMark Salyzyn 	 * So far, all users of this stash an associated structure here.
15105954d738SMark Salyzyn 	 * If we get here, and this pointer is null, then the action
15115954d738SMark Salyzyn 	 * was cancelled. This nullification happens when the device
15125954d738SMark Salyzyn 	 * goes away.
15135954d738SMark Salyzyn 	 */
15144f5deeb4SRuksar Devadi 	if (pw->handler != IO_FATAL_ERROR) {
15155954d738SMark Salyzyn 		pm8001_dev = pw->data; /* Most stash device structure */
15165954d738SMark Salyzyn 		if ((pm8001_dev == NULL)
15175954d738SMark Salyzyn 		 || ((pw->handler != IO_XFER_ERROR_BREAK)
1518aa9f8328SJames Bottomley 			 && (pm8001_dev->dev_type == SAS_PHY_UNUSED))) {
15195954d738SMark Salyzyn 			kfree(pw);
15205954d738SMark Salyzyn 			return;
15215954d738SMark Salyzyn 		}
15224f5deeb4SRuksar Devadi 	}
15235954d738SMark Salyzyn 
1524429305e4STejun Heo 	switch (pw->handler) {
15255954d738SMark Salyzyn 	case IO_XFER_ERROR_BREAK:
15265954d738SMark Salyzyn 	{	/* This one stashes the sas_task instead */
15275954d738SMark Salyzyn 		struct sas_task *t = (struct sas_task *)pm8001_dev;
15285954d738SMark Salyzyn 		struct pm8001_ccb_info *ccb;
15295954d738SMark Salyzyn 		struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
15305954d738SMark Salyzyn 		unsigned long flags, flags1;
15315954d738SMark Salyzyn 		struct task_status_struct *ts;
15325954d738SMark Salyzyn 		int i;
15335954d738SMark Salyzyn 
15345954d738SMark Salyzyn 		if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
15355954d738SMark Salyzyn 			break; /* Task still on lu */
15365954d738SMark Salyzyn 		spin_lock_irqsave(&pm8001_ha->lock, flags);
15375954d738SMark Salyzyn 
15385954d738SMark Salyzyn 		spin_lock_irqsave(&t->task_state_lock, flags1);
15395954d738SMark Salyzyn 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
15405954d738SMark Salyzyn 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
15415954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
15425954d738SMark Salyzyn 			break; /* Task got completed by another */
15435954d738SMark Salyzyn 		}
15445954d738SMark Salyzyn 		spin_unlock_irqrestore(&t->task_state_lock, flags1);
15455954d738SMark Salyzyn 
15465954d738SMark Salyzyn 		/* Search for a possible ccb that matches the task */
15475954d738SMark Salyzyn 		for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
15485954d738SMark Salyzyn 			ccb = &pm8001_ha->ccb_info[i];
15497fb23a78SDamien Le Moal 			if ((ccb->ccb_tag != PM8001_INVALID_TAG) &&
15507fb23a78SDamien Le Moal 			    (ccb->task == t))
15515954d738SMark Salyzyn 				break;
15525954d738SMark Salyzyn 		}
15535954d738SMark Salyzyn 		if (!ccb) {
15545954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
15555954d738SMark Salyzyn 			break; /* Task got freed by another */
15565954d738SMark Salyzyn 		}
15575954d738SMark Salyzyn 		ts = &t->task_status;
15585954d738SMark Salyzyn 		ts->resp = SAS_TASK_COMPLETE;
15595954d738SMark Salyzyn 		/* Force the midlayer to retry */
15605954d738SMark Salyzyn 		ts->stat = SAS_QUEUE_FULL;
15615954d738SMark Salyzyn 		pm8001_dev = ccb->device;
15625954d738SMark Salyzyn 		if (pm8001_dev)
15634a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
15645954d738SMark Salyzyn 		spin_lock_irqsave(&t->task_state_lock, flags1);
15655954d738SMark Salyzyn 		t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
15665954d738SMark Salyzyn 		t->task_state_flags |= SAS_TASK_STATE_DONE;
15675954d738SMark Salyzyn 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
15685954d738SMark Salyzyn 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
15691b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with event 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
15701b5d2793SJoe Perches 				   t, pw->handler, ts->resp, ts->stat);
1571304fe11bSDamien Le Moal 			pm8001_ccb_task_free(pm8001_ha, ccb);
15725954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
15735954d738SMark Salyzyn 		} else {
15745954d738SMark Salyzyn 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
1575304fe11bSDamien Le Moal 			pm8001_ccb_task_free(pm8001_ha, ccb);
15765954d738SMark Salyzyn 			mb();/* in order to force CPU ordering */
15775954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
15785954d738SMark Salyzyn 			t->task_done(t);
15795954d738SMark Salyzyn 		}
15805954d738SMark Salyzyn 	}	break;
15815954d738SMark Salyzyn 	case IO_XFER_OPEN_RETRY_TIMEOUT:
15825954d738SMark Salyzyn 	{	/* This one stashes the sas_task instead */
15835954d738SMark Salyzyn 		struct sas_task *t = (struct sas_task *)pm8001_dev;
15845954d738SMark Salyzyn 		struct pm8001_ccb_info *ccb;
15855954d738SMark Salyzyn 		struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
15865954d738SMark Salyzyn 		unsigned long flags, flags1;
15875954d738SMark Salyzyn 		int i, ret = 0;
15885954d738SMark Salyzyn 
15891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
15905954d738SMark Salyzyn 
15915954d738SMark Salyzyn 		ret = pm8001_query_task(t);
15925954d738SMark Salyzyn 
15931b5d2793SJoe Perches 		if (ret == TMF_RESP_FUNC_SUCC)
15941b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO, "...Task on lu\n");
15951b5d2793SJoe Perches 		else if (ret == TMF_RESP_FUNC_COMPLETE)
15961b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO, "...Task NOT on lu\n");
15971b5d2793SJoe Perches 		else
15981b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, DEVIO, "...query task failed!!!\n");
15995954d738SMark Salyzyn 
16005954d738SMark Salyzyn 		spin_lock_irqsave(&pm8001_ha->lock, flags);
16015954d738SMark Salyzyn 
16025954d738SMark Salyzyn 		spin_lock_irqsave(&t->task_state_lock, flags1);
16035954d738SMark Salyzyn 
16045954d738SMark Salyzyn 		if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
16055954d738SMark Salyzyn 			spin_unlock_irqrestore(&t->task_state_lock, flags1);
16065954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
16075954d738SMark Salyzyn 			if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
16085954d738SMark Salyzyn 				(void)pm8001_abort_task(t);
16095954d738SMark Salyzyn 			break; /* Task got completed by another */
16105954d738SMark Salyzyn 		}
16115954d738SMark Salyzyn 
16125954d738SMark Salyzyn 		spin_unlock_irqrestore(&t->task_state_lock, flags1);
16135954d738SMark Salyzyn 
16145954d738SMark Salyzyn 		/* Search for a possible ccb that matches the task */
16155954d738SMark Salyzyn 		for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
16165954d738SMark Salyzyn 			ccb = &pm8001_ha->ccb_info[i];
16177fb23a78SDamien Le Moal 			if ((ccb->ccb_tag != PM8001_INVALID_TAG) &&
16187fb23a78SDamien Le Moal 			    (ccb->task == t))
16195954d738SMark Salyzyn 				break;
16205954d738SMark Salyzyn 		}
16215954d738SMark Salyzyn 		if (!ccb) {
16225954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
16235954d738SMark Salyzyn 			if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
16245954d738SMark Salyzyn 				(void)pm8001_abort_task(t);
16255954d738SMark Salyzyn 			break; /* Task got freed by another */
16265954d738SMark Salyzyn 		}
16275954d738SMark Salyzyn 
16285954d738SMark Salyzyn 		pm8001_dev = ccb->device;
16295954d738SMark Salyzyn 		dev = pm8001_dev->sas_device;
16305954d738SMark Salyzyn 
16315954d738SMark Salyzyn 		switch (ret) {
16325954d738SMark Salyzyn 		case TMF_RESP_FUNC_SUCC: /* task on lu */
16335954d738SMark Salyzyn 			ccb->open_retry = 1; /* Snub completion */
16345954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
16355954d738SMark Salyzyn 			ret = pm8001_abort_task(t);
16365954d738SMark Salyzyn 			ccb->open_retry = 0;
16375954d738SMark Salyzyn 			switch (ret) {
16385954d738SMark Salyzyn 			case TMF_RESP_FUNC_SUCC:
16395954d738SMark Salyzyn 			case TMF_RESP_FUNC_COMPLETE:
16405954d738SMark Salyzyn 				break;
16415954d738SMark Salyzyn 			default: /* device misbehavior */
16425954d738SMark Salyzyn 				ret = TMF_RESP_FUNC_FAILED;
16431b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, IO, "...Reset phy\n");
16445954d738SMark Salyzyn 				pm8001_I_T_nexus_reset(dev);
16455954d738SMark Salyzyn 				break;
16465954d738SMark Salyzyn 			}
16475954d738SMark Salyzyn 			break;
16485954d738SMark Salyzyn 
16495954d738SMark Salyzyn 		case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
16505954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
16515954d738SMark Salyzyn 			/* Do we need to abort the task locally? */
16525954d738SMark Salyzyn 			break;
16535954d738SMark Salyzyn 
16545954d738SMark Salyzyn 		default: /* device misbehavior */
16555954d738SMark Salyzyn 			spin_unlock_irqrestore(&pm8001_ha->lock, flags);
16565954d738SMark Salyzyn 			ret = TMF_RESP_FUNC_FAILED;
16571b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO, "...Reset phy\n");
16585954d738SMark Salyzyn 			pm8001_I_T_nexus_reset(dev);
16595954d738SMark Salyzyn 		}
16605954d738SMark Salyzyn 
16615954d738SMark Salyzyn 		if (ret == TMF_RESP_FUNC_FAILED)
16625954d738SMark Salyzyn 			t = NULL;
16635954d738SMark Salyzyn 		pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
16641b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "...Complete\n");
16655954d738SMark Salyzyn 	}	break;
1666dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1667dbf9bfe6Sjack wang 		dev = pm8001_dev->sas_device;
1668a6cb3d01SSakthivel K 		pm8001_I_T_nexus_event_handler(dev);
1669dbf9bfe6Sjack wang 		break;
1670dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
1671dbf9bfe6Sjack wang 		dev = pm8001_dev->sas_device;
1672dbf9bfe6Sjack wang 		pm8001_I_T_nexus_reset(dev);
1673dbf9bfe6Sjack wang 		break;
1674dbf9bfe6Sjack wang 	case IO_DS_IN_ERROR:
1675dbf9bfe6Sjack wang 		dev = pm8001_dev->sas_device;
1676dbf9bfe6Sjack wang 		pm8001_I_T_nexus_reset(dev);
1677dbf9bfe6Sjack wang 		break;
1678dbf9bfe6Sjack wang 	case IO_DS_NON_OPERATIONAL:
1679dbf9bfe6Sjack wang 		dev = pm8001_dev->sas_device;
1680dbf9bfe6Sjack wang 		pm8001_I_T_nexus_reset(dev);
1681dbf9bfe6Sjack wang 		break;
16824f5deeb4SRuksar Devadi 	case IO_FATAL_ERROR:
16834f5deeb4SRuksar Devadi 	{
16844f5deeb4SRuksar Devadi 		struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
16854f5deeb4SRuksar Devadi 		struct pm8001_ccb_info *ccb;
16864f5deeb4SRuksar Devadi 		struct task_status_struct *ts;
16874f5deeb4SRuksar Devadi 		struct sas_task *task;
16884f5deeb4SRuksar Devadi 		int i;
16897fb23a78SDamien Le Moal 		u32 device_id;
16904f5deeb4SRuksar Devadi 
16914f5deeb4SRuksar Devadi 		for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
16924f5deeb4SRuksar Devadi 			ccb = &pm8001_ha->ccb_info[i];
16934f5deeb4SRuksar Devadi 			task = ccb->task;
16944f5deeb4SRuksar Devadi 			ts = &task->task_status;
16957fb23a78SDamien Le Moal 
16964f5deeb4SRuksar Devadi 			if (task != NULL) {
16974f5deeb4SRuksar Devadi 				dev = task->dev;
16984f5deeb4SRuksar Devadi 				if (!dev) {
16994f5deeb4SRuksar Devadi 					pm8001_dbg(pm8001_ha, FAIL,
17004f5deeb4SRuksar Devadi 						"dev is NULL\n");
17014f5deeb4SRuksar Devadi 					continue;
17024f5deeb4SRuksar Devadi 				}
17034f5deeb4SRuksar Devadi 				/*complete sas task and update to top layer */
1704304fe11bSDamien Le Moal 				pm8001_ccb_task_free(pm8001_ha, ccb);
17054f5deeb4SRuksar Devadi 				ts->resp = SAS_TASK_COMPLETE;
17064f5deeb4SRuksar Devadi 				task->task_done(task);
17077fb23a78SDamien Le Moal 			} else if (ccb->ccb_tag != PM8001_INVALID_TAG) {
17084f5deeb4SRuksar Devadi 				/* complete the internal commands/non-sas task */
17094f5deeb4SRuksar Devadi 				pm8001_dev = ccb->device;
17104f5deeb4SRuksar Devadi 				if (pm8001_dev->dcompletion) {
17114f5deeb4SRuksar Devadi 					complete(pm8001_dev->dcompletion);
17124f5deeb4SRuksar Devadi 					pm8001_dev->dcompletion = NULL;
17134f5deeb4SRuksar Devadi 				}
17144f5deeb4SRuksar Devadi 				complete(pm8001_ha->nvmd_completion);
171599df0edbSDamien Le Moal 				pm8001_ccb_free(pm8001_ha, ccb);
17164f5deeb4SRuksar Devadi 			}
17174f5deeb4SRuksar Devadi 		}
17184f5deeb4SRuksar Devadi 		/* Deregister all the device ids  */
17194f5deeb4SRuksar Devadi 		for (i = 0; i < PM8001_MAX_DEVICES; i++) {
17204f5deeb4SRuksar Devadi 			pm8001_dev = &pm8001_ha->devices[i];
17214f5deeb4SRuksar Devadi 			device_id = pm8001_dev->device_id;
17224f5deeb4SRuksar Devadi 			if (device_id) {
17234f5deeb4SRuksar Devadi 				PM8001_CHIP_DISP->dereg_dev_req(pm8001_ha, device_id);
17244f5deeb4SRuksar Devadi 				pm8001_free_dev(pm8001_dev);
17254f5deeb4SRuksar Devadi 			}
17264f5deeb4SRuksar Devadi 		}
1727811be570SJohn Garry 	}
1728811be570SJohn Garry 	break;
1729811be570SJohn Garry 	case IO_XFER_ERROR_ABORTED_NCQ_MODE:
1730811be570SJohn Garry 	{
1731811be570SJohn Garry 		dev = pm8001_dev->sas_device;
1732811be570SJohn Garry 		sas_ata_device_link_abort(dev, false);
1733811be570SJohn Garry 	}
1734811be570SJohn Garry 	break;
1735dbf9bfe6Sjack wang 	}
1736429305e4STejun Heo 	kfree(pw);
1737dbf9bfe6Sjack wang }
1738dbf9bfe6Sjack wang 
pm8001_handle_event(struct pm8001_hba_info * pm8001_ha,void * data,int handler)1739f74cf271SSakthivel K int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1740dbf9bfe6Sjack wang 			       int handler)
1741dbf9bfe6Sjack wang {
1742429305e4STejun Heo 	struct pm8001_work *pw;
1743dbf9bfe6Sjack wang 	int ret = 0;
1744dbf9bfe6Sjack wang 
1745429305e4STejun Heo 	pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
1746429305e4STejun Heo 	if (pw) {
1747429305e4STejun Heo 		pw->pm8001_ha = pm8001_ha;
1748429305e4STejun Heo 		pw->data = data;
1749429305e4STejun Heo 		pw->handler = handler;
1750429305e4STejun Heo 		INIT_WORK(&pw->work, pm8001_work_fn);
1751429305e4STejun Heo 		queue_work(pm8001_wq, &pw->work);
1752dbf9bfe6Sjack wang 	} else
1753dbf9bfe6Sjack wang 		ret = -ENOMEM;
1754dbf9bfe6Sjack wang 
1755dbf9bfe6Sjack wang 	return ret;
1756dbf9bfe6Sjack wang }
1757dbf9bfe6Sjack wang 
1758dbf9bfe6Sjack wang /**
1759dbf9bfe6Sjack wang  * mpi_ssp_completion- process the event that FW response to the SSP request.
1760dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
1761dbf9bfe6Sjack wang  * @piomb: the message contents of this outbound message.
1762dbf9bfe6Sjack wang  *
1763dbf9bfe6Sjack wang  * When FW has completed a ssp request for example a IO request, after it has
1764bb6beabfSRandy Dunlap  * filled the SG data with the data, it will trigger this event representing
1765bb6beabfSRandy Dunlap  * that he has finished the job; please check the corresponding buffer.
1766dbf9bfe6Sjack wang  * So we will tell the caller who maybe waiting the result to tell upper layer
1767dbf9bfe6Sjack wang  * that the task has been finished.
1768dbf9bfe6Sjack wang  */
176972d0baa0Sjack_wang static void
mpi_ssp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)1770dbf9bfe6Sjack wang mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
1771dbf9bfe6Sjack wang {
1772dbf9bfe6Sjack wang 	struct sas_task *t;
1773dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
1774dbf9bfe6Sjack wang 	unsigned long flags;
1775dbf9bfe6Sjack wang 	u32 status;
1776dbf9bfe6Sjack wang 	u32 param;
1777dbf9bfe6Sjack wang 	u32 tag;
1778dbf9bfe6Sjack wang 	struct ssp_completion_resp *psspPayload;
1779dbf9bfe6Sjack wang 	struct task_status_struct *ts;
1780dbf9bfe6Sjack wang 	struct ssp_response_iu *iu;
1781dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
1782dbf9bfe6Sjack wang 	psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1783dbf9bfe6Sjack wang 	status = le32_to_cpu(psspPayload->status);
1784dbf9bfe6Sjack wang 	tag = le32_to_cpu(psspPayload->tag);
1785dbf9bfe6Sjack wang 	ccb = &pm8001_ha->ccb_info[tag];
17865954d738SMark Salyzyn 	if ((status == IO_ABORTED) && ccb->open_retry) {
17875954d738SMark Salyzyn 		/* Being completed by another */
17885954d738SMark Salyzyn 		ccb->open_retry = 0;
17895954d738SMark Salyzyn 		return;
17905954d738SMark Salyzyn 	}
1791dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
1792dbf9bfe6Sjack wang 	param = le32_to_cpu(psspPayload->param);
1793dbf9bfe6Sjack wang 
1794dbf9bfe6Sjack wang 	t = ccb->task;
1795dbf9bfe6Sjack wang 
179672d0baa0Sjack_wang 	if (status && status != IO_UNDERFLOW)
17971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", status);
1798dbf9bfe6Sjack wang 	if (unlikely(!t || !t->lldd_task || !t->dev))
179972d0baa0Sjack_wang 		return;
1800dbf9bfe6Sjack wang 	ts = &t->task_status;
1801cb269c26SAnand Kumar Santhanam 	/* Print sas address of IO failed device */
1802cb269c26SAnand Kumar Santhanam 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
1803cb269c26SAnand Kumar Santhanam 		(status != IO_UNDERFLOW))
18041b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "SAS Address of IO Failure Drive:%016llx\n",
18051b5d2793SJoe Perches 			   SAS_ADDR(t->dev->sas_addr));
1806cb269c26SAnand Kumar Santhanam 
18077370672dSpeter chang 	if (status)
18081b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IOERR,
18097370672dSpeter chang 			   "status:0x%x, tag:0x%x, task:0x%p\n",
18101b5d2793SJoe Perches 			   status, tag, t);
18117370672dSpeter chang 
1812dbf9bfe6Sjack wang 	switch (status) {
1813dbf9bfe6Sjack wang 	case IO_SUCCESS:
18141b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS,param = %d\n",
18151b5d2793SJoe Perches 			   param);
1816dbf9bfe6Sjack wang 		if (param == 0) {
1817dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_COMPLETE;
1818d377f415SBart Van Assche 			ts->stat = SAS_SAM_STAT_GOOD;
1819dbf9bfe6Sjack wang 		} else {
1820dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_COMPLETE;
1821dbf9bfe6Sjack wang 			ts->stat = SAS_PROTO_RESPONSE;
1822dbf9bfe6Sjack wang 			ts->residual = param;
1823dbf9bfe6Sjack wang 			iu = &psspPayload->ssp_resp_iu;
1824dbf9bfe6Sjack wang 			sas_ssp_task_response(pm8001_ha->dev, t, iu);
1825dbf9bfe6Sjack wang 		}
1826dbf9bfe6Sjack wang 		if (pm8001_dev)
18274a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
1828dbf9bfe6Sjack wang 		break;
1829dbf9bfe6Sjack wang 	case IO_ABORTED:
18301b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
1831dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1832dbf9bfe6Sjack wang 		ts->stat = SAS_ABORTED_TASK;
1833dbf9bfe6Sjack wang 		break;
1834dbf9bfe6Sjack wang 	case IO_UNDERFLOW:
1835dbf9bfe6Sjack wang 		/* SSP Completion with error */
18361b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW,param = %d\n",
18371b5d2793SJoe Perches 			   param);
1838dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1839dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_UNDERRUN;
1840dbf9bfe6Sjack wang 		ts->residual = param;
1841dbf9bfe6Sjack wang 		if (pm8001_dev)
18424a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
1843dbf9bfe6Sjack wang 		break;
1844dbf9bfe6Sjack wang 	case IO_NO_DEVICE:
18451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
1846dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
1847dbf9bfe6Sjack wang 		ts->stat = SAS_PHY_DOWN;
1848dbf9bfe6Sjack wang 		break;
1849dbf9bfe6Sjack wang 	case IO_XFER_ERROR_BREAK:
18501b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
1851dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1852dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
18535954d738SMark Salyzyn 		/* Force the midlayer to retry */
18545954d738SMark Salyzyn 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1855dbf9bfe6Sjack wang 		break;
1856dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PHY_NOT_READY:
18571b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
1858dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1859dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1860dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1861dbf9bfe6Sjack wang 		break;
1862dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
18631b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
18641b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
1865dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1866dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1867dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_EPROTO;
1868dbf9bfe6Sjack wang 		break;
1869dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
18701b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
18711b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
1872dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1873dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1874dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1875dbf9bfe6Sjack wang 		break;
1876dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BREAK:
18771b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
1878dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1879dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
188072d0baa0Sjack_wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1881dbf9bfe6Sjack wang 		break;
1882dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
18831b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
1884dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1885dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1886dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1887dbf9bfe6Sjack wang 		if (!t->uldd_task)
1888dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
1889dbf9bfe6Sjack wang 				pm8001_dev,
1890dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1891dbf9bfe6Sjack wang 		break;
1892dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
18931b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
18941b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
1895dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1896dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1897dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1898dbf9bfe6Sjack wang 		break;
1899dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
19001b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
1901dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1902dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1903dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1904dbf9bfe6Sjack wang 		break;
1905dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
19061b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
19071b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
1908dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
1909dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1910dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1911dbf9bfe6Sjack wang 		break;
1912dbf9bfe6Sjack wang 	case IO_XFER_ERROR_NAK_RECEIVED:
19131b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
1914dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1915dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
191672d0baa0Sjack_wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1917dbf9bfe6Sjack wang 		break;
1918dbf9bfe6Sjack wang 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
19191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
1920dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1921dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
1922dbf9bfe6Sjack wang 		break;
1923dbf9bfe6Sjack wang 	case IO_XFER_ERROR_DMA:
19241b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
1925dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1926dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1927dbf9bfe6Sjack wang 		break;
1928dbf9bfe6Sjack wang 	case IO_XFER_OPEN_RETRY_TIMEOUT:
19291b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
1930dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1931dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1932dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1933dbf9bfe6Sjack wang 		break;
1934dbf9bfe6Sjack wang 	case IO_XFER_ERROR_OFFSET_MISMATCH:
19351b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
1936dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1937dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1938dbf9bfe6Sjack wang 		break;
1939dbf9bfe6Sjack wang 	case IO_PORT_IN_RESET:
19401b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
1941dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1942dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1943dbf9bfe6Sjack wang 		break;
1944dbf9bfe6Sjack wang 	case IO_DS_NON_OPERATIONAL:
19451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
1946dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1947dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1948dbf9bfe6Sjack wang 		if (!t->uldd_task)
1949dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
1950dbf9bfe6Sjack wang 				pm8001_dev,
1951dbf9bfe6Sjack wang 				IO_DS_NON_OPERATIONAL);
1952dbf9bfe6Sjack wang 		break;
1953dbf9bfe6Sjack wang 	case IO_DS_IN_RECOVERY:
19541b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
1955dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1956dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1957dbf9bfe6Sjack wang 		break;
1958dbf9bfe6Sjack wang 	case IO_TM_TAG_NOT_FOUND:
19591b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_TM_TAG_NOT_FOUND\n");
1960dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1961dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1962dbf9bfe6Sjack wang 		break;
1963dbf9bfe6Sjack wang 	case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
19641b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_SSP_EXT_IU_ZERO_LEN_ERROR\n");
1965dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1966dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1967dbf9bfe6Sjack wang 		break;
1968dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
19691b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
19701b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
1971dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1972dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1973dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
19746fbc7692SMark Salyzyn 		break;
1975dbf9bfe6Sjack wang 	default:
19761b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
1977dbf9bfe6Sjack wang 		/* not allowed case. Therefore, return failed status */
1978dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
1979dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
1980dbf9bfe6Sjack wang 		break;
1981dbf9bfe6Sjack wang 	}
19821b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, IO, "scsi_status = %x\n",
19831b5d2793SJoe Perches 		   psspPayload->ssp_resp_iu.status);
1984dbf9bfe6Sjack wang 	spin_lock_irqsave(&t->task_state_lock, flags);
1985dbf9bfe6Sjack wang 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1986dbf9bfe6Sjack wang 	t->task_state_flags |= SAS_TASK_STATE_DONE;
1987dbf9bfe6Sjack wang 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1988dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
19891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
19901b5d2793SJoe Perches 			   t, status, ts->resp, ts->stat);
1991304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
1992dbf9bfe6Sjack wang 	} else {
1993dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
1994304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
1995dbf9bfe6Sjack wang 		mb();/* in order to force CPU ordering */
1996dbf9bfe6Sjack wang 		t->task_done(t);
1997dbf9bfe6Sjack wang 	}
1998dbf9bfe6Sjack wang }
1999dbf9bfe6Sjack wang 
2000dbf9bfe6Sjack wang /*See the comments for mpi_ssp_completion */
mpi_ssp_event(struct pm8001_hba_info * pm8001_ha,void * piomb)200172d0baa0Sjack_wang static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
2002dbf9bfe6Sjack wang {
2003dbf9bfe6Sjack wang 	struct sas_task *t;
2004dbf9bfe6Sjack wang 	unsigned long flags;
2005dbf9bfe6Sjack wang 	struct task_status_struct *ts;
2006dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
2007dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
2008dbf9bfe6Sjack wang 	struct ssp_event_resp *psspPayload =
2009dbf9bfe6Sjack wang 		(struct ssp_event_resp *)(piomb + 4);
2010dbf9bfe6Sjack wang 	u32 event = le32_to_cpu(psspPayload->event);
2011dbf9bfe6Sjack wang 	u32 tag = le32_to_cpu(psspPayload->tag);
2012dbf9bfe6Sjack wang 	u32 port_id = le32_to_cpu(psspPayload->port_id);
2013dbf9bfe6Sjack wang 	u32 dev_id = le32_to_cpu(psspPayload->device_id);
2014dbf9bfe6Sjack wang 
2015dbf9bfe6Sjack wang 	ccb = &pm8001_ha->ccb_info[tag];
2016dbf9bfe6Sjack wang 	t = ccb->task;
2017dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
2018dbf9bfe6Sjack wang 	if (event)
20191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "sas IO status 0x%x\n", event);
2020dbf9bfe6Sjack wang 	if (unlikely(!t || !t->lldd_task || !t->dev))
202172d0baa0Sjack_wang 		return;
2022dbf9bfe6Sjack wang 	ts = &t->task_status;
20231b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO, "port_id = %x,device_id = %x\n",
20241b5d2793SJoe Perches 		   port_id, dev_id);
2025dbf9bfe6Sjack wang 	switch (event) {
2026dbf9bfe6Sjack wang 	case IO_OVERFLOW:
20271b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2028dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2029dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2030dbf9bfe6Sjack wang 		ts->residual = 0;
2031dbf9bfe6Sjack wang 		if (pm8001_dev)
20324a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2033dbf9bfe6Sjack wang 		break;
2034dbf9bfe6Sjack wang 	case IO_XFER_ERROR_BREAK:
20351b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
20365954d738SMark Salyzyn 		pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
20375954d738SMark Salyzyn 		return;
2038dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PHY_NOT_READY:
20391b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2040dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2041dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2042dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2043dbf9bfe6Sjack wang 		break;
2044dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
20451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2046dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2047dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2048dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2049dbf9bfe6Sjack wang 		break;
2050dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
20511b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
20521b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2053dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2054dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2055dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2056dbf9bfe6Sjack wang 		break;
2057dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BREAK:
20581b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2059dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2060dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
206172d0baa0Sjack_wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2062dbf9bfe6Sjack wang 		break;
2063dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
20641b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2065dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2066dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2067dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2068dbf9bfe6Sjack wang 		if (!t->uldd_task)
2069dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
2070dbf9bfe6Sjack wang 				pm8001_dev,
2071dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2072dbf9bfe6Sjack wang 		break;
2073dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
20741b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
20751b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2076dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2077dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2078dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2079dbf9bfe6Sjack wang 		break;
2080dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
20811b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2082dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2083dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2084dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2085dbf9bfe6Sjack wang 		break;
2086dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
20871b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
20881b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2089dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2090dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2091dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2092dbf9bfe6Sjack wang 		break;
2093dbf9bfe6Sjack wang 	case IO_XFER_ERROR_NAK_RECEIVED:
20941b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2095dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2096dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
209772d0baa0Sjack_wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2098dbf9bfe6Sjack wang 		break;
2099dbf9bfe6Sjack wang 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
21001b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2101dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2102dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
2103dbf9bfe6Sjack wang 		break;
2104dbf9bfe6Sjack wang 	case IO_XFER_OPEN_RETRY_TIMEOUT:
21051b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
21065954d738SMark Salyzyn 		pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
21075954d738SMark Salyzyn 		return;
2108dbf9bfe6Sjack wang 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
21091b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2110dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2111dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2112dbf9bfe6Sjack wang 		break;
2113dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
21141b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2115dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2116dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2117dbf9bfe6Sjack wang 		break;
2118dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
21191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
21201b5d2793SJoe Perches 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2121dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2122dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2123dbf9bfe6Sjack wang 		break;
2124dbf9bfe6Sjack wang 	case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
21251b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
21261b5d2793SJoe Perches 			   "IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n");
2127dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2128dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2129dbf9bfe6Sjack wang 		break;
2130dbf9bfe6Sjack wang 	case IO_XFER_ERROR_OFFSET_MISMATCH:
21311b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2132dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2133dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2134dbf9bfe6Sjack wang 		break;
2135dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
21361b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
21371b5d2793SJoe Perches 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2138dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2139dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2140dbf9bfe6Sjack wang 		break;
2141dbf9bfe6Sjack wang 	case IO_XFER_CMD_FRAME_ISSUED:
21421b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
214372d0baa0Sjack_wang 		return;
2144dbf9bfe6Sjack wang 	default:
21451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", event);
2146dbf9bfe6Sjack wang 		/* not allowed case. Therefore, return failed status */
2147dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2148dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2149dbf9bfe6Sjack wang 		break;
2150dbf9bfe6Sjack wang 	}
2151dbf9bfe6Sjack wang 	spin_lock_irqsave(&t->task_state_lock, flags);
2152dbf9bfe6Sjack wang 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2153dbf9bfe6Sjack wang 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2154dbf9bfe6Sjack wang 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2155dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
21561b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with event 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
21571b5d2793SJoe Perches 			   t, event, ts->resp, ts->stat);
2158304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
2159dbf9bfe6Sjack wang 	} else {
2160dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2161304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
2162dbf9bfe6Sjack wang 		mb();/* in order to force CPU ordering */
2163dbf9bfe6Sjack wang 		t->task_done(t);
2164dbf9bfe6Sjack wang 	}
2165dbf9bfe6Sjack wang }
2166dbf9bfe6Sjack wang 
2167dbf9bfe6Sjack wang /*See the comments for mpi_ssp_completion */
216872d0baa0Sjack_wang static void
mpi_sata_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2169dbf9bfe6Sjack wang mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2170dbf9bfe6Sjack wang {
2171dbf9bfe6Sjack wang 	struct sas_task *t;
2172dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
2173dbf9bfe6Sjack wang 	u32 param;
2174dbf9bfe6Sjack wang 	u32 status;
2175dbf9bfe6Sjack wang 	u32 tag;
2176cb269c26SAnand Kumar Santhanam 	int i, j;
2177cb269c26SAnand Kumar Santhanam 	u8 sata_addr_low[4];
2178cb269c26SAnand Kumar Santhanam 	u32 temp_sata_addr_low;
2179cb269c26SAnand Kumar Santhanam 	u8 sata_addr_hi[4];
2180cb269c26SAnand Kumar Santhanam 	u32 temp_sata_addr_hi;
2181dbf9bfe6Sjack wang 	struct sata_completion_resp *psataPayload;
2182dbf9bfe6Sjack wang 	struct task_status_struct *ts;
2183dbf9bfe6Sjack wang 	struct ata_task_resp *resp ;
2184dbf9bfe6Sjack wang 	u32 *sata_resp;
2185dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
2186b08c1856SSantosh Nayak 	unsigned long flags;
2187dbf9bfe6Sjack wang 
2188dbf9bfe6Sjack wang 	psataPayload = (struct sata_completion_resp *)(piomb + 4);
2189dbf9bfe6Sjack wang 	status = le32_to_cpu(psataPayload->status);
219060de1a67SIgor Pylypiv 	param = le32_to_cpu(psataPayload->param);
2191dbf9bfe6Sjack wang 	tag = le32_to_cpu(psataPayload->tag);
2192dbf9bfe6Sjack wang 
2193dbf9bfe6Sjack wang 	ccb = &pm8001_ha->ccb_info[tag];
2194dbf9bfe6Sjack wang 	t = ccb->task;
2195dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
2196c6b9ef57SSakthivel K 
2197c6b9ef57SSakthivel K 	if (t) {
2198c6b9ef57SSakthivel K 		if (t->dev && (t->dev->lldd_dev))
2199c6b9ef57SSakthivel K 			pm8001_dev = t->dev->lldd_dev;
2200c6b9ef57SSakthivel K 	} else {
22010b639decSJohn Garry 		pm8001_dbg(pm8001_ha, FAIL, "task null, freeing CCB tag %d\n",
22020b639decSJohn Garry 			   ccb->ccb_tag);
22030b639decSJohn Garry 		pm8001_ccb_free(pm8001_ha, ccb);
2204c6b9ef57SSakthivel K 		return;
2205c6b9ef57SSakthivel K 	}
2206c6b9ef57SSakthivel K 
2207811be570SJohn Garry 	if (pm8001_dev && unlikely(!t || !t->lldd_task || !t->dev)) {
22081b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "task or dev null\n");
2209c6b9ef57SSakthivel K 		return;
2210c6b9ef57SSakthivel K 	}
2211c6b9ef57SSakthivel K 
2212c6b9ef57SSakthivel K 	ts = &t->task_status;
22137370672dSpeter chang 
22147370672dSpeter chang 	if (status)
22151b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IOERR,
22167370672dSpeter chang 			   "status:0x%x, tag:0x%x, task::0x%p\n",
22171b5d2793SJoe Perches 			   status, tag, t);
22187370672dSpeter chang 
2219cb269c26SAnand Kumar Santhanam 	/* Print sas address of IO failed device */
2220cb269c26SAnand Kumar Santhanam 	if ((status != IO_SUCCESS) && (status != IO_OVERFLOW) &&
2221cb269c26SAnand Kumar Santhanam 		(status != IO_UNDERFLOW)) {
2222cb269c26SAnand Kumar Santhanam 		if (!((t->dev->parent) &&
2223924a3541SJohn Garry 			(dev_is_expander(t->dev->parent->dev_type)))) {
2224cb269c26SAnand Kumar Santhanam 			for (i = 0, j = 4; j <= 7 && i <= 3; i++, j++)
2225cb269c26SAnand Kumar Santhanam 				sata_addr_low[i] = pm8001_ha->sas_addr[j];
2226cb269c26SAnand Kumar Santhanam 			for (i = 0, j = 0; j <= 3 && i <= 3; i++, j++)
2227cb269c26SAnand Kumar Santhanam 				sata_addr_hi[i] = pm8001_ha->sas_addr[j];
2228cb269c26SAnand Kumar Santhanam 			memcpy(&temp_sata_addr_low, sata_addr_low,
2229cb269c26SAnand Kumar Santhanam 				sizeof(sata_addr_low));
2230cb269c26SAnand Kumar Santhanam 			memcpy(&temp_sata_addr_hi, sata_addr_hi,
2231cb269c26SAnand Kumar Santhanam 				sizeof(sata_addr_hi));
2232cb269c26SAnand Kumar Santhanam 			temp_sata_addr_hi = (((temp_sata_addr_hi >> 24) & 0xff)
2233cb269c26SAnand Kumar Santhanam 						|((temp_sata_addr_hi << 8) &
2234cb269c26SAnand Kumar Santhanam 						0xff0000) |
2235cb269c26SAnand Kumar Santhanam 						((temp_sata_addr_hi >> 8)
2236cb269c26SAnand Kumar Santhanam 						& 0xff00) |
2237cb269c26SAnand Kumar Santhanam 						((temp_sata_addr_hi << 24) &
2238cb269c26SAnand Kumar Santhanam 						0xff000000));
2239cb269c26SAnand Kumar Santhanam 			temp_sata_addr_low = ((((temp_sata_addr_low >> 24)
2240cb269c26SAnand Kumar Santhanam 						& 0xff) |
2241cb269c26SAnand Kumar Santhanam 						((temp_sata_addr_low << 8)
2242cb269c26SAnand Kumar Santhanam 						& 0xff0000) |
2243cb269c26SAnand Kumar Santhanam 						((temp_sata_addr_low >> 8)
2244cb269c26SAnand Kumar Santhanam 						& 0xff00) |
2245cb269c26SAnand Kumar Santhanam 						((temp_sata_addr_low << 24)
2246cb269c26SAnand Kumar Santhanam 						& 0xff000000)) +
2247cb269c26SAnand Kumar Santhanam 						pm8001_dev->attached_phy +
2248cb269c26SAnand Kumar Santhanam 						0x10);
22491b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
22501b5d2793SJoe Perches 				   "SAS Address of IO Failure Drive:%08x%08x\n",
22511b5d2793SJoe Perches 				   temp_sata_addr_hi,
22521b5d2793SJoe Perches 				   temp_sata_addr_low);
2253cb269c26SAnand Kumar Santhanam 		} else {
22541b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, FAIL,
22551b5d2793SJoe Perches 				   "SAS Address of IO Failure Drive:%016llx\n",
22561b5d2793SJoe Perches 				   SAS_ADDR(t->dev->sas_addr));
2257cb269c26SAnand Kumar Santhanam 		}
2258cb269c26SAnand Kumar Santhanam 	}
2259dbf9bfe6Sjack wang 	switch (status) {
2260dbf9bfe6Sjack wang 	case IO_SUCCESS:
22611b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
2262dbf9bfe6Sjack wang 		if (param == 0) {
2263dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_COMPLETE;
2264d377f415SBart Van Assche 			ts->stat = SAS_SAM_STAT_GOOD;
2265dbf9bfe6Sjack wang 		} else {
2266dbf9bfe6Sjack wang 			u8 len;
2267dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_COMPLETE;
2268dbf9bfe6Sjack wang 			ts->stat = SAS_PROTO_RESPONSE;
2269dbf9bfe6Sjack wang 			ts->residual = param;
22701b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO,
22711b5d2793SJoe Perches 				   "SAS_PROTO_RESPONSE len = %d\n",
22721b5d2793SJoe Perches 				   param);
2273dbf9bfe6Sjack wang 			sata_resp = &psataPayload->sata_resp[0];
2274dbf9bfe6Sjack wang 			resp = (struct ata_task_resp *)ts->buf;
2275dbf9bfe6Sjack wang 			if (t->ata_task.dma_xfer == 0 &&
2276f73bdebdSChristoph Hellwig 			    t->data_dir == DMA_FROM_DEVICE) {
2277dbf9bfe6Sjack wang 				len = sizeof(struct pio_setup_fis);
22781b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, IO,
22791b5d2793SJoe Perches 					   "PIO read len = %d\n", len);
22801d6736c3SDamien Le Moal 			} else if (t->ata_task.use_ncq &&
22811d6736c3SDamien Le Moal 				   t->data_dir != DMA_NONE) {
2282dbf9bfe6Sjack wang 				len = sizeof(struct set_dev_bits_fis);
22831b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, IO, "FPDMA len = %d\n",
22841b5d2793SJoe Perches 					   len);
2285dbf9bfe6Sjack wang 			} else {
2286dbf9bfe6Sjack wang 				len = sizeof(struct dev_to_host_fis);
22871b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, IO, "other len = %d\n",
22881b5d2793SJoe Perches 					   len);
2289dbf9bfe6Sjack wang 			}
2290dbf9bfe6Sjack wang 			if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
2291dbf9bfe6Sjack wang 				resp->frame_len = len;
2292dbf9bfe6Sjack wang 				memcpy(&resp->ending_fis[0], sata_resp, len);
2293dbf9bfe6Sjack wang 				ts->buf_valid_size = sizeof(*resp);
2294dbf9bfe6Sjack wang 			} else
22951b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, IO,
22961b5d2793SJoe Perches 					   "response too large\n");
2297dbf9bfe6Sjack wang 		}
2298dbf9bfe6Sjack wang 		if (pm8001_dev)
22994a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2300dbf9bfe6Sjack wang 		break;
2301dbf9bfe6Sjack wang 	case IO_ABORTED:
23021b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB Tag\n");
2303dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2304dbf9bfe6Sjack wang 		ts->stat = SAS_ABORTED_TASK;
2305dbf9bfe6Sjack wang 		if (pm8001_dev)
23064a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2307dbf9bfe6Sjack wang 		break;
2308dbf9bfe6Sjack wang 		/* following cases are to do cases */
2309dbf9bfe6Sjack wang 	case IO_UNDERFLOW:
2310dbf9bfe6Sjack wang 		/* SATA Completion with error */
23111b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW param = %d\n", param);
2312dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2313dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_UNDERRUN;
2314dbf9bfe6Sjack wang 		ts->residual =  param;
2315dbf9bfe6Sjack wang 		if (pm8001_dev)
23164a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2317dbf9bfe6Sjack wang 		break;
2318dbf9bfe6Sjack wang 	case IO_NO_DEVICE:
23191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
2320dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
2321dbf9bfe6Sjack wang 		ts->stat = SAS_PHY_DOWN;
23224a2efd4bSViswas G 		if (pm8001_dev)
23234a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2324dbf9bfe6Sjack wang 		break;
2325dbf9bfe6Sjack wang 	case IO_XFER_ERROR_BREAK:
23261b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2327dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2328dbf9bfe6Sjack wang 		ts->stat = SAS_INTERRUPTED;
23294a2efd4bSViswas G 		if (pm8001_dev)
23304a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2331dbf9bfe6Sjack wang 		break;
2332dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PHY_NOT_READY:
23331b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2334dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2335dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2336dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
23374a2efd4bSViswas G 		if (pm8001_dev)
23384a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2339dbf9bfe6Sjack wang 		break;
2340dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
23411b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2342dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2343dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2344dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_EPROTO;
23454a2efd4bSViswas G 		if (pm8001_dev)
23464a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2347dbf9bfe6Sjack wang 		break;
2348dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
23491b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
23501b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2351dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2352dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2353dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
23544a2efd4bSViswas G 		if (pm8001_dev)
23554a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2356dbf9bfe6Sjack wang 		break;
2357dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BREAK:
23581b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2359dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2360dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2361dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
23624a2efd4bSViswas G 		if (pm8001_dev)
23634a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2364dbf9bfe6Sjack wang 		break;
2365dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
23661b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2367dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2368dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2369dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2370dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
2371dbf9bfe6Sjack wang 				pm8001_dev,
2372dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2373dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_UNDELIVERED;
2374dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
2375304fe11bSDamien Le Moal 			pm8001_ccb_task_free_done(pm8001_ha, ccb);
237672d0baa0Sjack_wang 			return;
2377dbf9bfe6Sjack wang 		}
2378dbf9bfe6Sjack wang 		break;
2379dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
23801b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
23811b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2382dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
2383dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2384dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2385dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2386dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
2387dbf9bfe6Sjack wang 				pm8001_dev,
2388dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2389dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_UNDELIVERED;
2390dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
2391304fe11bSDamien Le Moal 			pm8001_ccb_task_free_done(pm8001_ha, ccb);
239272d0baa0Sjack_wang 			return;
2393dbf9bfe6Sjack wang 		}
2394dbf9bfe6Sjack wang 		break;
2395dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
23961b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2397dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2398dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2399dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
24004a2efd4bSViswas G 		if (pm8001_dev)
24014a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2402dbf9bfe6Sjack wang 		break;
2403dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
24041b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY\n");
2405dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2406dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2407dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2408dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
2409dbf9bfe6Sjack wang 				pm8001_dev,
2410dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2411dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_UNDELIVERED;
2412dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
2413304fe11bSDamien Le Moal 			pm8001_ccb_task_free_done(pm8001_ha, ccb);
241472d0baa0Sjack_wang 			return;
2415dbf9bfe6Sjack wang 		}
2416dbf9bfe6Sjack wang 		break;
2417dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
24181b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
24191b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2420dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2421dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2422dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
24234a2efd4bSViswas G 		if (pm8001_dev)
24244a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2425dbf9bfe6Sjack wang 		break;
2426dbf9bfe6Sjack wang 	case IO_XFER_ERROR_NAK_RECEIVED:
24271b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2428dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2429dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
24304a2efd4bSViswas G 		if (pm8001_dev)
24314a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2432dbf9bfe6Sjack wang 		break;
2433dbf9bfe6Sjack wang 	case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
24341b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_ACK_NAK_TIMEOUT\n");
2435dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2436dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
24374a2efd4bSViswas G 		if (pm8001_dev)
24384a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2439dbf9bfe6Sjack wang 		break;
2440dbf9bfe6Sjack wang 	case IO_XFER_ERROR_DMA:
24411b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_DMA\n");
2442dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2443dbf9bfe6Sjack wang 		ts->stat = SAS_ABORTED_TASK;
24444a2efd4bSViswas G 		if (pm8001_dev)
24454a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2446dbf9bfe6Sjack wang 		break;
2447dbf9bfe6Sjack wang 	case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
24481b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_SATA_LINK_TIMEOUT\n");
2449dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
2450dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
24514a2efd4bSViswas G 		if (pm8001_dev)
24524a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2453dbf9bfe6Sjack wang 		break;
2454dbf9bfe6Sjack wang 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
24551b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2456dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2457dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_UNDERRUN;
24584a2efd4bSViswas G 		if (pm8001_dev)
24594a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2460dbf9bfe6Sjack wang 		break;
2461dbf9bfe6Sjack wang 	case IO_XFER_OPEN_RETRY_TIMEOUT:
24621b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2463dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2464dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
24654a2efd4bSViswas G 		if (pm8001_dev)
24664a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2467dbf9bfe6Sjack wang 		break;
2468dbf9bfe6Sjack wang 	case IO_PORT_IN_RESET:
24691b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2470dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2471dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
24724a2efd4bSViswas G 		if (pm8001_dev)
24734a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2474dbf9bfe6Sjack wang 		break;
2475dbf9bfe6Sjack wang 	case IO_DS_NON_OPERATIONAL:
24761b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2477dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2478dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2479dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2480dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2481dbf9bfe6Sjack wang 				    IO_DS_NON_OPERATIONAL);
2482dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_UNDELIVERED;
2483dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
2484304fe11bSDamien Le Moal 			pm8001_ccb_task_free_done(pm8001_ha, ccb);
248572d0baa0Sjack_wang 			return;
2486dbf9bfe6Sjack wang 		}
2487dbf9bfe6Sjack wang 		break;
2488dbf9bfe6Sjack wang 	case IO_DS_IN_RECOVERY:
24891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "  IO_DS_IN_RECOVERY\n");
2490dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2491dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
24924a2efd4bSViswas G 		if (pm8001_dev)
24934a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2494dbf9bfe6Sjack wang 		break;
2495dbf9bfe6Sjack wang 	case IO_DS_IN_ERROR:
24961b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_ERROR\n");
2497dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2498dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2499dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2500dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha, pm8001_dev,
2501dbf9bfe6Sjack wang 				    IO_DS_IN_ERROR);
2502dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_UNDELIVERED;
2503dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
2504304fe11bSDamien Le Moal 			pm8001_ccb_task_free_done(pm8001_ha, ccb);
250572d0baa0Sjack_wang 			return;
2506dbf9bfe6Sjack wang 		}
2507dbf9bfe6Sjack wang 		break;
2508dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
25091b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
25101b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2511dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2512dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2513dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
25144a2efd4bSViswas G 		if (pm8001_dev)
25154a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
251650acde8eSJohannes Thumshirn 		break;
2517dbf9bfe6Sjack wang 	default:
25181b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2519dbf9bfe6Sjack wang 		/* not allowed case. Therefore, return failed status */
2520dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2521dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
25224a2efd4bSViswas G 		if (pm8001_dev)
25234a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2524dbf9bfe6Sjack wang 		break;
2525dbf9bfe6Sjack wang 	}
2526b08c1856SSantosh Nayak 	spin_lock_irqsave(&t->task_state_lock, flags);
2527dbf9bfe6Sjack wang 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2528dbf9bfe6Sjack wang 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2529dbf9bfe6Sjack wang 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2530b08c1856SSantosh Nayak 		spin_unlock_irqrestore(&t->task_state_lock, flags);
25311b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL,
25321b5d2793SJoe Perches 			   "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
25331b5d2793SJoe Perches 			   t, status, ts->resp, ts->stat);
2534304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
25352b01d816SSuresh Thiagarajan 	} else {
2536b08c1856SSantosh Nayak 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2537304fe11bSDamien Le Moal 		pm8001_ccb_task_free_done(pm8001_ha, ccb);
2538dbf9bfe6Sjack wang 	}
2539dbf9bfe6Sjack wang }
2540dbf9bfe6Sjack wang 
2541dbf9bfe6Sjack wang /*See the comments for mpi_ssp_completion */
mpi_sata_event(struct pm8001_hba_info * pm8001_ha,void * piomb)254272d0baa0Sjack_wang static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
2543dbf9bfe6Sjack wang {
2544dbf9bfe6Sjack wang 	struct sas_task *t;
2545dbf9bfe6Sjack wang 	struct task_status_struct *ts;
2546dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
2547dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
2548dbf9bfe6Sjack wang 	struct sata_event_resp *psataPayload =
2549dbf9bfe6Sjack wang 		(struct sata_event_resp *)(piomb + 4);
2550dbf9bfe6Sjack wang 	u32 event = le32_to_cpu(psataPayload->event);
2551dbf9bfe6Sjack wang 	u32 tag = le32_to_cpu(psataPayload->tag);
2552dbf9bfe6Sjack wang 	u32 port_id = le32_to_cpu(psataPayload->port_id);
2553dbf9bfe6Sjack wang 	u32 dev_id = le32_to_cpu(psataPayload->device_id);
2554dbf9bfe6Sjack wang 
2555c6b9ef57SSakthivel K 	if (event)
25561b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "SATA EVENT 0x%x\n", event);
2557c6b9ef57SSakthivel K 
2558c6b9ef57SSakthivel K 	/* Check if this is NCQ error */
2559c6b9ef57SSakthivel K 	if (event == IO_XFER_ERROR_ABORTED_NCQ_MODE) {
2560c6b9ef57SSakthivel K 		/* find device using device id */
2561c6b9ef57SSakthivel K 		pm8001_dev = pm8001_find_dev(pm8001_ha, dev_id);
2562c6b9ef57SSakthivel K 		if (pm8001_dev)
2563811be570SJohn Garry 			pm8001_handle_event(pm8001_ha,
2564811be570SJohn Garry 				pm8001_dev,
2565811be570SJohn Garry 				IO_XFER_ERROR_ABORTED_NCQ_MODE);
2566c6b9ef57SSakthivel K 		return;
2567c6b9ef57SSakthivel K 	}
2568c6b9ef57SSakthivel K 
2569c6b9ef57SSakthivel K 	ccb = &pm8001_ha->ccb_info[tag];
2570dbf9bfe6Sjack wang 	t = ccb->task;
2571dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
2572dbf9bfe6Sjack wang 	if (event)
25731b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "sata IO status 0x%x\n", event);
25740b639decSJohn Garry 
25750b639decSJohn Garry 	if (unlikely(!t)) {
25760b639decSJohn Garry 		pm8001_dbg(pm8001_ha, FAIL, "task null, freeing CCB tag %d\n",
25770b639decSJohn Garry 			   ccb->ccb_tag);
25780b639decSJohn Garry 		pm8001_ccb_free(pm8001_ha, ccb);
257972d0baa0Sjack_wang 		return;
25800b639decSJohn Garry 	}
25810b639decSJohn Garry 
25820b639decSJohn Garry 	if (unlikely(!t->lldd_task || !t->dev))
25830b639decSJohn Garry 		return;
25840b639decSJohn Garry 
2585dbf9bfe6Sjack wang 	ts = &t->task_status;
25861b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO,
2587a70b8fc3SSakthivel K 		   "port_id:0x%x, device_id:0x%x, tag:0x%x, event:0x%x\n",
25881b5d2793SJoe Perches 		   port_id, dev_id, tag, event);
2589dbf9bfe6Sjack wang 	switch (event) {
2590dbf9bfe6Sjack wang 	case IO_OVERFLOW:
25911b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2592dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2593dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2594dbf9bfe6Sjack wang 		ts->residual = 0;
2595dbf9bfe6Sjack wang 		break;
2596dbf9bfe6Sjack wang 	case IO_XFER_ERROR_BREAK:
25971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2598dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2599dbf9bfe6Sjack wang 		ts->stat = SAS_INTERRUPTED;
2600dbf9bfe6Sjack wang 		break;
2601dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PHY_NOT_READY:
26021b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2603dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2604dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2605dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2606dbf9bfe6Sjack wang 		break;
2607dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
26081b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2609dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2610dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2611dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_EPROTO;
2612dbf9bfe6Sjack wang 		break;
2613dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
26141b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
26151b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2616dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2617dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2618dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2619dbf9bfe6Sjack wang 		break;
2620dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BREAK:
26211b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2622dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2623dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2624dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2625dbf9bfe6Sjack wang 		break;
2626dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
26271b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2628dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
2629dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2630dbf9bfe6Sjack wang 		if (!t->uldd_task) {
2631dbf9bfe6Sjack wang 			pm8001_handle_event(pm8001_ha,
2632dbf9bfe6Sjack wang 				pm8001_dev,
2633dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2634dbf9bfe6Sjack wang 			ts->resp = SAS_TASK_COMPLETE;
2635dbf9bfe6Sjack wang 			ts->stat = SAS_QUEUE_FULL;
263672d0baa0Sjack_wang 			return;
2637dbf9bfe6Sjack wang 		}
2638dbf9bfe6Sjack wang 		break;
2639dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
26401b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
26411b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2642dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_UNDELIVERED;
2643dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2644dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2645dbf9bfe6Sjack wang 		break;
2646dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
26471b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2648dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2649dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2650dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2651dbf9bfe6Sjack wang 		break;
2652dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
26531b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
26541b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2655dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2656dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2657dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2658dbf9bfe6Sjack wang 		break;
2659dbf9bfe6Sjack wang 	case IO_XFER_ERROR_NAK_RECEIVED:
26601b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_NAK_RECEIVED\n");
2661dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2662dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
2663dbf9bfe6Sjack wang 		break;
2664dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PEER_ABORTED:
26651b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PEER_ABORTED\n");
2666dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2667dbf9bfe6Sjack wang 		ts->stat = SAS_NAK_R_ERR;
2668dbf9bfe6Sjack wang 		break;
2669dbf9bfe6Sjack wang 	case IO_XFER_ERROR_REJECTED_NCQ_MODE:
26701b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_REJECTED_NCQ_MODE\n");
2671dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2672dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_UNDERRUN;
2673dbf9bfe6Sjack wang 		break;
2674dbf9bfe6Sjack wang 	case IO_XFER_OPEN_RETRY_TIMEOUT:
26751b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2676dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2677dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2678dbf9bfe6Sjack wang 		break;
2679dbf9bfe6Sjack wang 	case IO_XFER_ERROR_UNEXPECTED_PHASE:
26801b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_UNEXPECTED_PHASE\n");
2681dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2682dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2683dbf9bfe6Sjack wang 		break;
2684dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_RDY_OVERRUN:
26851b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_XFER_RDY_OVERRUN\n");
2686dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2687dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2688dbf9bfe6Sjack wang 		break;
2689dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
26901b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
26911b5d2793SJoe Perches 			   "IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n");
2692dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2693dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2694dbf9bfe6Sjack wang 		break;
2695dbf9bfe6Sjack wang 	case IO_XFER_ERROR_OFFSET_MISMATCH:
26961b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_OFFSET_MISMATCH\n");
2697dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2698dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2699dbf9bfe6Sjack wang 		break;
2700dbf9bfe6Sjack wang 	case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
27011b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
27021b5d2793SJoe Perches 			   "IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n");
2703dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2704dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2705dbf9bfe6Sjack wang 		break;
2706dbf9bfe6Sjack wang 	case IO_XFER_CMD_FRAME_ISSUED:
27071b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_CMD_FRAME_ISSUED\n");
2708dbf9bfe6Sjack wang 		break;
2709dbf9bfe6Sjack wang 	case IO_XFER_PIO_SETUP_ERROR:
27101b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_PIO_SETUP_ERROR\n");
2711dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2712dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2713dbf9bfe6Sjack wang 		break;
2714dbf9bfe6Sjack wang 	default:
27151b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", event);
2716dbf9bfe6Sjack wang 		/* not allowed case. Therefore, return failed status */
2717dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2718dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_TO;
2719dbf9bfe6Sjack wang 		break;
2720dbf9bfe6Sjack wang 	}
2721dbf9bfe6Sjack wang }
2722dbf9bfe6Sjack wang 
2723dbf9bfe6Sjack wang /*See the comments for mpi_ssp_completion */
272472d0baa0Sjack_wang static void
mpi_smp_completion(struct pm8001_hba_info * pm8001_ha,void * piomb)2725dbf9bfe6Sjack wang mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2726dbf9bfe6Sjack wang {
2727dbf9bfe6Sjack wang 	struct sas_task *t;
2728dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
2729dbf9bfe6Sjack wang 	unsigned long flags;
2730dbf9bfe6Sjack wang 	u32 status;
2731dbf9bfe6Sjack wang 	u32 tag;
2732dbf9bfe6Sjack wang 	struct smp_completion_resp *psmpPayload;
2733dbf9bfe6Sjack wang 	struct task_status_struct *ts;
2734dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
2735dbf9bfe6Sjack wang 
2736dbf9bfe6Sjack wang 	psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2737dbf9bfe6Sjack wang 	status = le32_to_cpu(psmpPayload->status);
2738dbf9bfe6Sjack wang 	tag = le32_to_cpu(psmpPayload->tag);
2739dbf9bfe6Sjack wang 
2740dbf9bfe6Sjack wang 	ccb = &pm8001_ha->ccb_info[tag];
2741dbf9bfe6Sjack wang 	t = ccb->task;
2742dbf9bfe6Sjack wang 	ts = &t->task_status;
2743dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
27447370672dSpeter chang 	if (status) {
27451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "smp IO status 0x%x\n", status);
27461b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IOERR,
27471b5d2793SJoe Perches 			   "status:0x%x, tag:0x%x, task:0x%p\n",
27481b5d2793SJoe Perches 			   status, tag, t);
27497370672dSpeter chang 	}
2750dbf9bfe6Sjack wang 	if (unlikely(!t || !t->lldd_task || !t->dev))
275172d0baa0Sjack_wang 		return;
2752dbf9bfe6Sjack wang 
2753dbf9bfe6Sjack wang 	switch (status) {
2754dbf9bfe6Sjack wang 	case IO_SUCCESS:
27551b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_SUCCESS\n");
2756dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2757d377f415SBart Van Assche 		ts->stat = SAS_SAM_STAT_GOOD;
2758dbf9bfe6Sjack wang 		if (pm8001_dev)
27594a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2760dbf9bfe6Sjack wang 		break;
2761dbf9bfe6Sjack wang 	case IO_ABORTED:
27621b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_ABORTED IOMB\n");
2763dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2764dbf9bfe6Sjack wang 		ts->stat = SAS_ABORTED_TASK;
2765dbf9bfe6Sjack wang 		if (pm8001_dev)
27664a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2767dbf9bfe6Sjack wang 		break;
2768dbf9bfe6Sjack wang 	case IO_OVERFLOW:
27691b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_UNDERFLOW\n");
2770dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2771dbf9bfe6Sjack wang 		ts->stat = SAS_DATA_OVERRUN;
2772dbf9bfe6Sjack wang 		ts->residual = 0;
2773dbf9bfe6Sjack wang 		if (pm8001_dev)
27744a2efd4bSViswas G 			atomic_dec(&pm8001_dev->running_req);
2775dbf9bfe6Sjack wang 		break;
2776dbf9bfe6Sjack wang 	case IO_NO_DEVICE:
27771b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_NO_DEVICE\n");
2778dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2779dbf9bfe6Sjack wang 		ts->stat = SAS_PHY_DOWN;
2780dbf9bfe6Sjack wang 		break;
2781dbf9bfe6Sjack wang 	case IO_ERROR_HW_TIMEOUT:
27821b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_HW_TIMEOUT\n");
2783dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2784d377f415SBart Van Assche 		ts->stat = SAS_SAM_STAT_BUSY;
2785dbf9bfe6Sjack wang 		break;
2786dbf9bfe6Sjack wang 	case IO_XFER_ERROR_BREAK:
27871b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_BREAK\n");
2788dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2789d377f415SBart Van Assche 		ts->stat = SAS_SAM_STAT_BUSY;
2790dbf9bfe6Sjack wang 		break;
2791dbf9bfe6Sjack wang 	case IO_XFER_ERROR_PHY_NOT_READY:
27921b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_PHY_NOT_READY\n");
2793dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2794d377f415SBart Van Assche 		ts->stat = SAS_SAM_STAT_BUSY;
2795dbf9bfe6Sjack wang 		break;
2796dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
27971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
27981b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n");
2799dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2800dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2801dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2802dbf9bfe6Sjack wang 		break;
2803dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
28041b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
28051b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n");
2806dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2807dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2808dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2809dbf9bfe6Sjack wang 		break;
2810dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BREAK:
28111b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_BREAK\n");
2812dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2813dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2814dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2815dbf9bfe6Sjack wang 		break;
2816dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
28171b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n");
2818dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2819dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2820dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2821dbf9bfe6Sjack wang 		pm8001_handle_event(pm8001_ha,
2822dbf9bfe6Sjack wang 				pm8001_dev,
2823dbf9bfe6Sjack wang 				IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2824dbf9bfe6Sjack wang 		break;
2825dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
28261b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
28271b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_BAD_DESTINATION\n");
2828dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2829dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2830dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2831dbf9bfe6Sjack wang 		break;
2832dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
28331b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED\n");
2834dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2835dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2836dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2837dbf9bfe6Sjack wang 		break;
2838dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
28391b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
28401b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n");
2841dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2842dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2843dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2844dbf9bfe6Sjack wang 		break;
2845dbf9bfe6Sjack wang 	case IO_XFER_ERROR_RX_FRAME:
28461b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_ERROR_RX_FRAME\n");
2847dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2848dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2849dbf9bfe6Sjack wang 		break;
2850dbf9bfe6Sjack wang 	case IO_XFER_OPEN_RETRY_TIMEOUT:
28511b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_XFER_OPEN_RETRY_TIMEOUT\n");
2852dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2853dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2854dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2855dbf9bfe6Sjack wang 		break;
2856dbf9bfe6Sjack wang 	case IO_ERROR_INTERNAL_SMP_RESOURCE:
28571b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_ERROR_INTERNAL_SMP_RESOURCE\n");
2858dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2859dbf9bfe6Sjack wang 		ts->stat = SAS_QUEUE_FULL;
2860dbf9bfe6Sjack wang 		break;
2861dbf9bfe6Sjack wang 	case IO_PORT_IN_RESET:
28621b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_PORT_IN_RESET\n");
2863dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2864dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2865dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2866dbf9bfe6Sjack wang 		break;
2867dbf9bfe6Sjack wang 	case IO_DS_NON_OPERATIONAL:
28681b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_NON_OPERATIONAL\n");
2869dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2870dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2871dbf9bfe6Sjack wang 		break;
2872dbf9bfe6Sjack wang 	case IO_DS_IN_RECOVERY:
28731b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "IO_DS_IN_RECOVERY\n");
2874dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2875dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2876dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2877dbf9bfe6Sjack wang 		break;
2878dbf9bfe6Sjack wang 	case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
28791b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO,
28801b5d2793SJoe Perches 			   "IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n");
2881dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2882dbf9bfe6Sjack wang 		ts->stat = SAS_OPEN_REJECT;
2883dbf9bfe6Sjack wang 		ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2884dbf9bfe6Sjack wang 		break;
2885dbf9bfe6Sjack wang 	default:
28861b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown status 0x%x\n", status);
2887dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
2888dbf9bfe6Sjack wang 		ts->stat = SAS_DEV_NO_RESPONSE;
2889dbf9bfe6Sjack wang 		/* not allowed case. Therefore, return failed status */
2890dbf9bfe6Sjack wang 		break;
2891dbf9bfe6Sjack wang 	}
2892dbf9bfe6Sjack wang 	spin_lock_irqsave(&t->task_state_lock, flags);
2893dbf9bfe6Sjack wang 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2894dbf9bfe6Sjack wang 	t->task_state_flags |= SAS_TASK_STATE_DONE;
2895dbf9bfe6Sjack wang 	if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2896dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
28971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "task 0x%p done with io_status 0x%x resp 0x%x stat 0x%x but aborted by upper layer!\n",
28981b5d2793SJoe Perches 			   t, status, ts->resp, ts->stat);
2899304fe11bSDamien Le Moal 		pm8001_ccb_task_free(pm8001_ha, ccb);
2900dbf9bfe6Sjack wang 	} else {
2901dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&t->task_state_lock, flags);
2902304fe11bSDamien Le Moal 		pm8001_ccb_task_free_done(pm8001_ha, ccb);
2903dbf9bfe6Sjack wang 	}
2904dbf9bfe6Sjack wang }
2905dbf9bfe6Sjack wang 
pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)2906f74cf271SSakthivel K void pm8001_mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha,
2907f74cf271SSakthivel K 		void *piomb)
2908dbf9bfe6Sjack wang {
2909dbf9bfe6Sjack wang 	struct set_dev_state_resp *pPayload =
2910dbf9bfe6Sjack wang 		(struct set_dev_state_resp *)(piomb + 4);
2911dbf9bfe6Sjack wang 	u32 tag = le32_to_cpu(pPayload->tag);
2912dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2913dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev = ccb->device;
2914dbf9bfe6Sjack wang 	u32 status = le32_to_cpu(pPayload->status);
2915dbf9bfe6Sjack wang 	u32 device_id = le32_to_cpu(pPayload->device_id);
2916e912457bSAnand Kumar Santhanam 	u8 pds = le32_to_cpu(pPayload->pds_nds) & PDS_BITS;
2917e912457bSAnand Kumar Santhanam 	u8 nds = le32_to_cpu(pPayload->pds_nds) & NDS_BITS;
291899df0edbSDamien Le Moal 
291999df0edbSDamien Le Moal 	pm8001_dbg(pm8001_ha, MSG,
292099df0edbSDamien Le Moal 		   "Set device id = 0x%x state from 0x%x to 0x%x status = 0x%x!\n",
29211b5d2793SJoe Perches 		   device_id, pds, nds, status);
2922dbf9bfe6Sjack wang 	complete(pm8001_dev->setds_completion);
292399df0edbSDamien Le Moal 	pm8001_ccb_free(pm8001_ha, ccb);
2924dbf9bfe6Sjack wang }
2925dbf9bfe6Sjack wang 
pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)2926f74cf271SSakthivel K void pm8001_mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2927dbf9bfe6Sjack wang {
2928dbf9bfe6Sjack wang 	struct get_nvm_data_resp *pPayload =
2929dbf9bfe6Sjack wang 		(struct get_nvm_data_resp *)(piomb + 4);
2930dbf9bfe6Sjack wang 	u32 tag = le32_to_cpu(pPayload->tag);
2931dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2932dbf9bfe6Sjack wang 	u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
293399df0edbSDamien Le Moal 
2934dbf9bfe6Sjack wang 	complete(pm8001_ha->nvmd_completion);
29351b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG, "Set nvm data complete!\n");
2936dbf9bfe6Sjack wang 	if ((dlen_status & NVMD_STAT) != 0) {
29375d280268Sakshatzen 		pm8001_dbg(pm8001_ha, FAIL, "Set nvm data error %x\n",
29385d280268Sakshatzen 				dlen_status);
2939dbf9bfe6Sjack wang 	}
294099df0edbSDamien Le Moal 	pm8001_ccb_free(pm8001_ha, ccb);
2941dbf9bfe6Sjack wang }
2942dbf9bfe6Sjack wang 
2943f74cf271SSakthivel K void
pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)2944f74cf271SSakthivel K pm8001_mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2945dbf9bfe6Sjack wang {
29469e032845SSuresh Thiagarajan 	struct fw_control_ex    *fw_control_context;
2947dbf9bfe6Sjack wang 	struct get_nvm_data_resp *pPayload =
2948dbf9bfe6Sjack wang 		(struct get_nvm_data_resp *)(piomb + 4);
2949dbf9bfe6Sjack wang 	u32 tag = le32_to_cpu(pPayload->tag);
2950dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2951dbf9bfe6Sjack wang 	u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2952dbf9bfe6Sjack wang 	u32 ir_tds_bn_dps_das_nvm =
2953dbf9bfe6Sjack wang 		le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
2954dbf9bfe6Sjack wang 	void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
29559e032845SSuresh Thiagarajan 	fw_control_context = ccb->fw_control_context;
2956dbf9bfe6Sjack wang 
29571b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG, "Get nvm data complete!\n");
2958dbf9bfe6Sjack wang 	if ((dlen_status & NVMD_STAT) != 0) {
29595d280268Sakshatzen 		pm8001_dbg(pm8001_ha, FAIL, "Get nvm data error %x\n",
29605d280268Sakshatzen 				dlen_status);
2961dbf9bfe6Sjack wang 		complete(pm8001_ha->nvmd_completion);
29625d280268Sakshatzen 		/* We should free tag during failure also, the tag is not being
29635d280268Sakshatzen 		 * freed by requesting path anywhere.
29645d280268Sakshatzen 		 */
296599df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
2966dbf9bfe6Sjack wang 		return;
2967dbf9bfe6Sjack wang 	}
2968dbf9bfe6Sjack wang 	if (ir_tds_bn_dps_das_nvm & IPMode) {
2969dbf9bfe6Sjack wang 		/* indirect mode - IR bit set */
29701b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "Get NVMD success, IR=1\n");
2971dbf9bfe6Sjack wang 		if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
2972dbf9bfe6Sjack wang 			if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
2973dbf9bfe6Sjack wang 				memcpy(pm8001_ha->sas_addr,
2974dbf9bfe6Sjack wang 				      ((u8 *)virt_addr + 4),
2975dbf9bfe6Sjack wang 				       SAS_ADDR_SIZE);
29761b5d2793SJoe Perches 				pm8001_dbg(pm8001_ha, MSG, "Get SAS address from VPD successfully!\n");
2977dbf9bfe6Sjack wang 			}
2978dbf9bfe6Sjack wang 		} else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
2979dbf9bfe6Sjack wang 			|| ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
2980dbf9bfe6Sjack wang 			((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
2981dbf9bfe6Sjack wang 				;
2982dbf9bfe6Sjack wang 		} else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
2983dbf9bfe6Sjack wang 			|| ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
2984dbf9bfe6Sjack wang 			;
2985dbf9bfe6Sjack wang 		} else {
2986dbf9bfe6Sjack wang 			/* Should not be happened*/
29871b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, MSG,
29881b5d2793SJoe Perches 				   "(IR=1)Wrong Device type 0x%x\n",
29891b5d2793SJoe Perches 				   ir_tds_bn_dps_das_nvm);
2990dbf9bfe6Sjack wang 		}
2991dbf9bfe6Sjack wang 	} else /* direct mode */{
29921b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
29931b5d2793SJoe Perches 			   "Get NVMD success, IR=0, dataLen=%d\n",
29941b5d2793SJoe Perches 			   (dlen_status & NVMD_LEN) >> 24);
2995dbf9bfe6Sjack wang 	}
29969e032845SSuresh Thiagarajan 	/* Though fw_control_context is freed below, usrAddr still needs
29979e032845SSuresh Thiagarajan 	 * to be updated as this holds the response to the request function
29989e032845SSuresh Thiagarajan 	 */
29999e032845SSuresh Thiagarajan 	memcpy(fw_control_context->usrAddr,
30009e032845SSuresh Thiagarajan 		pm8001_ha->memoryMap.region[NVMD].virt_ptr,
30019e032845SSuresh Thiagarajan 		fw_control_context->len);
3002f3a0655fSTomas Henzl 	kfree(ccb->fw_control_context);
30031f889b58Syuuzheng 	/* To avoid race condition, complete should be
30041f889b58Syuuzheng 	 * called after the message is copied to
30051f889b58Syuuzheng 	 * fw_control_context->usrAddr
30061f889b58Syuuzheng 	 */
30071f889b58Syuuzheng 	complete(pm8001_ha->nvmd_completion);
30084084a723SIgor Pylypiv 	pm8001_dbg(pm8001_ha, MSG, "Get nvmd data complete!\n");
300999df0edbSDamien Le Moal 	pm8001_ccb_free(pm8001_ha, ccb);
3010dbf9bfe6Sjack wang }
3011dbf9bfe6Sjack wang 
pm8001_mpi_local_phy_ctl(struct pm8001_hba_info * pm8001_ha,void * piomb)3012f74cf271SSakthivel K int pm8001_mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
3013dbf9bfe6Sjack wang {
301425c6edbdSViswas G 	u32 tag;
3015dbf9bfe6Sjack wang 	struct local_phy_ctl_resp *pPayload =
3016dbf9bfe6Sjack wang 		(struct local_phy_ctl_resp *)(piomb + 4);
3017dbf9bfe6Sjack wang 	u32 status = le32_to_cpu(pPayload->status);
3018dbf9bfe6Sjack wang 	u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
3019dbf9bfe6Sjack wang 	u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
302025c6edbdSViswas G 	tag = le32_to_cpu(pPayload->tag);
3021dbf9bfe6Sjack wang 	if (status != 0) {
30221b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
30231b5d2793SJoe Perches 			   "%x phy execute %x phy op failed!\n",
30241b5d2793SJoe Perches 			   phy_id, phy_op);
3025869ddbdcSViswas G 	} else {
30261b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
30271b5d2793SJoe Perches 			   "%x phy execute %x phy op success!\n",
30281b5d2793SJoe Perches 			   phy_id, phy_op);
3029869ddbdcSViswas G 		pm8001_ha->phy[phy_id].reset_success = true;
3030869ddbdcSViswas G 	}
3031869ddbdcSViswas G 	if (pm8001_ha->phy[phy_id].enable_completion) {
3032869ddbdcSViswas G 		complete(pm8001_ha->phy[phy_id].enable_completion);
3033869ddbdcSViswas G 		pm8001_ha->phy[phy_id].enable_completion = NULL;
3034869ddbdcSViswas G 	}
303525c6edbdSViswas G 	pm8001_tag_free(pm8001_ha, tag);
3036dbf9bfe6Sjack wang 	return 0;
3037dbf9bfe6Sjack wang }
3038dbf9bfe6Sjack wang 
3039dbf9bfe6Sjack wang /**
3040dbf9bfe6Sjack wang  * pm8001_bytes_dmaed - one of the interface function communication with libsas
3041dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3042dbf9bfe6Sjack wang  * @i: which phy that received the event.
3043dbf9bfe6Sjack wang  *
3044dbf9bfe6Sjack wang  * when HBA driver received the identify done event or initiate FIS received
3045dbf9bfe6Sjack wang  * event(for SATA), it will invoke this function to notify the sas layer that
3046c6380f99SSlark Xiao  * the sas toplogy has formed, please discover the whole sas domain,
3047dbf9bfe6Sjack wang  * while receive a broadcast(change) primitive just tell the sas
3048dbf9bfe6Sjack wang  * layer to discover the changed domain rather than the whole domain.
3049dbf9bfe6Sjack wang  */
pm8001_bytes_dmaed(struct pm8001_hba_info * pm8001_ha,int i)3050f74cf271SSakthivel K void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
3051dbf9bfe6Sjack wang {
3052dbf9bfe6Sjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[i];
3053dbf9bfe6Sjack wang 	struct asd_sas_phy *sas_phy = &phy->sas_phy;
3054dbf9bfe6Sjack wang 	if (!phy->phy_attached)
3055dbf9bfe6Sjack wang 		return;
3056dbf9bfe6Sjack wang 
3057dbf9bfe6Sjack wang 	if (phy->phy_type & PORT_TYPE_SAS) {
3058dbf9bfe6Sjack wang 		struct sas_identify_frame *id;
3059dbf9bfe6Sjack wang 		id = (struct sas_identify_frame *)phy->frame_rcvd;
3060dbf9bfe6Sjack wang 		id->dev_type = phy->identify.device_type;
3061dbf9bfe6Sjack wang 		id->initiator_bits = SAS_PROTOCOL_ALL;
3062dbf9bfe6Sjack wang 		id->target_bits = phy->identify.target_port_protocols;
3063dbf9bfe6Sjack wang 	} else if (phy->phy_type & PORT_TYPE_SATA) {
3064dbf9bfe6Sjack wang 		/*Nothing*/
3065dbf9bfe6Sjack wang 	}
30661b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG, "phy %d byte dmaded.\n", i);
3067dbf9bfe6Sjack wang 
3068dbf9bfe6Sjack wang 	sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
3069de6d7547SAhmed S. Darwish 	sas_notify_port_event(sas_phy, PORTE_BYTES_DMAED, GFP_ATOMIC);
3070dbf9bfe6Sjack wang }
3071dbf9bfe6Sjack wang 
3072dbf9bfe6Sjack wang /* Get the link rate speed  */
pm8001_get_lrate_mode(struct pm8001_phy * phy,u8 link_rate)3073f74cf271SSakthivel K void pm8001_get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
3074dbf9bfe6Sjack wang {
3075dbf9bfe6Sjack wang 	struct sas_phy *sas_phy = phy->sas_phy.phy;
3076dbf9bfe6Sjack wang 
3077dbf9bfe6Sjack wang 	switch (link_rate) {
3078b093d590SViswas G 	case PHY_SPEED_120:
3079b093d590SViswas G 		phy->sas_phy.linkrate = SAS_LINK_RATE_12_0_GBPS;
3080b093d590SViswas G 		break;
3081dbf9bfe6Sjack wang 	case PHY_SPEED_60:
3082dbf9bfe6Sjack wang 		phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
3083dbf9bfe6Sjack wang 		break;
3084dbf9bfe6Sjack wang 	case PHY_SPEED_30:
3085dbf9bfe6Sjack wang 		phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
3086dbf9bfe6Sjack wang 		break;
3087dbf9bfe6Sjack wang 	case PHY_SPEED_15:
3088dbf9bfe6Sjack wang 		phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
3089dbf9bfe6Sjack wang 		break;
3090dbf9bfe6Sjack wang 	}
3091dbf9bfe6Sjack wang 	sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
3092e78276caSChangyuan Lyu 	sas_phy->maximum_linkrate_hw = phy->maximum_linkrate;
3093dbf9bfe6Sjack wang 	sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3094e78276caSChangyuan Lyu 	sas_phy->maximum_linkrate = phy->maximum_linkrate;
3095e78276caSChangyuan Lyu 	sas_phy->minimum_linkrate = phy->minimum_linkrate;
3096dbf9bfe6Sjack wang }
3097dbf9bfe6Sjack wang 
3098dbf9bfe6Sjack wang /**
30996b87e435SLee Jones  * pm8001_get_attached_sas_addr - extract/generate attached SAS address
3100dbf9bfe6Sjack wang  * @phy: pointer to asd_phy
3101dbf9bfe6Sjack wang  * @sas_addr: pointer to buffer where the SAS address is to be written
3102dbf9bfe6Sjack wang  *
3103dbf9bfe6Sjack wang  * This function extracts the SAS address from an IDENTIFY frame
3104dbf9bfe6Sjack wang  * received.  If OOB is SATA, then a SAS address is generated from the
3105dbf9bfe6Sjack wang  * HA tables.
3106dbf9bfe6Sjack wang  *
3107dbf9bfe6Sjack wang  * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
3108dbf9bfe6Sjack wang  * buffer.
3109dbf9bfe6Sjack wang  */
pm8001_get_attached_sas_addr(struct pm8001_phy * phy,u8 * sas_addr)3110f74cf271SSakthivel K void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
3111dbf9bfe6Sjack wang 	u8 *sas_addr)
3112dbf9bfe6Sjack wang {
3113dbf9bfe6Sjack wang 	if (phy->sas_phy.frame_rcvd[0] == 0x34
3114dbf9bfe6Sjack wang 		&& phy->sas_phy.oob_mode == SATA_OOB_MODE) {
3115dbf9bfe6Sjack wang 		struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
3116dbf9bfe6Sjack wang 		/* FIS device-to-host */
3117dbf9bfe6Sjack wang 		u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
3118dbf9bfe6Sjack wang 		addr += phy->sas_phy.id;
3119dbf9bfe6Sjack wang 		*(__be64 *)sas_addr = cpu_to_be64(addr);
3120dbf9bfe6Sjack wang 	} else {
3121dbf9bfe6Sjack wang 		struct sas_identify_frame *idframe =
3122dbf9bfe6Sjack wang 			(void *) phy->sas_phy.frame_rcvd;
3123dbf9bfe6Sjack wang 		memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
3124dbf9bfe6Sjack wang 	}
3125dbf9bfe6Sjack wang }
3126dbf9bfe6Sjack wang 
3127dbf9bfe6Sjack wang /**
3128dbf9bfe6Sjack wang  * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
3129dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3130dbf9bfe6Sjack wang  * @Qnum: the outbound queue message number.
3131dbf9bfe6Sjack wang  * @SEA: source of event to ack
3132dbf9bfe6Sjack wang  * @port_id: port id.
3133dbf9bfe6Sjack wang  * @phyId: phy id.
3134dbf9bfe6Sjack wang  * @param0: parameter 0.
3135dbf9bfe6Sjack wang  * @param1: parameter 1.
3136dbf9bfe6Sjack wang  */
pm8001_hw_event_ack_req(struct pm8001_hba_info * pm8001_ha,u32 Qnum,u32 SEA,u32 port_id,u32 phyId,u32 param0,u32 param1)3137dbf9bfe6Sjack wang static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
3138dbf9bfe6Sjack wang 	u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
3139dbf9bfe6Sjack wang {
3140dbf9bfe6Sjack wang 	struct hw_event_ack_req	 payload;
3141dbf9bfe6Sjack wang 	u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
3142dbf9bfe6Sjack wang 
3143dbf9bfe6Sjack wang 	memset((u8 *)&payload, 0, sizeof(payload));
31448270ee2aSSantosh Nayak 	payload.tag = cpu_to_le32(1);
3145dbf9bfe6Sjack wang 	payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
3146dbf9bfe6Sjack wang 		((phyId & 0x0F) << 4) | (port_id & 0x0F));
3147dbf9bfe6Sjack wang 	payload.param0 = cpu_to_le32(param0);
3148dbf9bfe6Sjack wang 	payload.param1 = cpu_to_le32(param1);
3149f91767a3SDamien Le Moal 
3150f91767a3SDamien Le Moal 	pm8001_mpi_build_cmd(pm8001_ha, Qnum, opc, &payload, sizeof(payload), 0);
3151dbf9bfe6Sjack wang }
3152dbf9bfe6Sjack wang 
3153dbf9bfe6Sjack wang static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
3154dbf9bfe6Sjack wang 	u32 phyId, u32 phy_op);
3155dbf9bfe6Sjack wang 
3156dbf9bfe6Sjack wang /**
3157dbf9bfe6Sjack wang  * hw_event_sas_phy_up -FW tells me a SAS phy up event.
3158dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3159dbf9bfe6Sjack wang  * @piomb: IO message buffer
3160dbf9bfe6Sjack wang  */
3161dbf9bfe6Sjack wang static void
hw_event_sas_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3162dbf9bfe6Sjack wang hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3163dbf9bfe6Sjack wang {
3164dbf9bfe6Sjack wang 	struct hw_event_resp *pPayload =
3165dbf9bfe6Sjack wang 		(struct hw_event_resp *)(piomb + 4);
3166dbf9bfe6Sjack wang 	u32 lr_evt_status_phyid_portid =
3167dbf9bfe6Sjack wang 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3168dbf9bfe6Sjack wang 	u8 link_rate =
3169dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
31701cc943aeSjack wang 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3171dbf9bfe6Sjack wang 	u8 phy_id =
3172dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
31731cc943aeSjack wang 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
31741cc943aeSjack wang 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
31751cc943aeSjack wang 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3176dbf9bfe6Sjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3177dbf9bfe6Sjack wang 	unsigned long flags;
3178dbf9bfe6Sjack wang 	u8 deviceType = pPayload->sas_identify.dev_type;
317908d0a992SAjish Koshy 	phy->port = port;
318008d0a992SAjish Koshy 	port->port_id = port_id;
31811cc943aeSjack wang 	port->port_state =  portstate;
31827d029005SNikith Ganigarakoppal 	phy->phy_state = PHY_STATE_LINK_UP_SPC;
31831b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG,
31841b5d2793SJoe Perches 		   "HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
31851b5d2793SJoe Perches 		   port_id, phy_id);
3186dbf9bfe6Sjack wang 
3187dbf9bfe6Sjack wang 	switch (deviceType) {
3188dbf9bfe6Sjack wang 	case SAS_PHY_UNUSED:
31891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "device type no device.\n");
3190dbf9bfe6Sjack wang 		break;
3191dbf9bfe6Sjack wang 	case SAS_END_DEVICE:
31921b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "end device.\n");
3193dbf9bfe6Sjack wang 		pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
3194dbf9bfe6Sjack wang 			PHY_NOTIFY_ENABLE_SPINUP);
31951cc943aeSjack wang 		port->port_attached = 1;
3196f74cf271SSakthivel K 		pm8001_get_lrate_mode(phy, link_rate);
3197dbf9bfe6Sjack wang 		break;
3198dbf9bfe6Sjack wang 	case SAS_EDGE_EXPANDER_DEVICE:
31991b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "expander device.\n");
32001cc943aeSjack wang 		port->port_attached = 1;
3201f74cf271SSakthivel K 		pm8001_get_lrate_mode(phy, link_rate);
3202dbf9bfe6Sjack wang 		break;
3203dbf9bfe6Sjack wang 	case SAS_FANOUT_EXPANDER_DEVICE:
32041b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "fanout expander device.\n");
32051cc943aeSjack wang 		port->port_attached = 1;
3206f74cf271SSakthivel K 		pm8001_get_lrate_mode(phy, link_rate);
3207dbf9bfe6Sjack wang 		break;
3208dbf9bfe6Sjack wang 	default:
32091b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "unknown device type(%x)\n",
32101b5d2793SJoe Perches 			   deviceType);
3211dbf9bfe6Sjack wang 		break;
3212dbf9bfe6Sjack wang 	}
3213dbf9bfe6Sjack wang 	phy->phy_type |= PORT_TYPE_SAS;
3214dbf9bfe6Sjack wang 	phy->identify.device_type = deviceType;
3215dbf9bfe6Sjack wang 	phy->phy_attached = 1;
32168270ee2aSSantosh Nayak 	if (phy->identify.device_type == SAS_END_DEVICE)
3217dbf9bfe6Sjack wang 		phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
32188270ee2aSSantosh Nayak 	else if (phy->identify.device_type != SAS_PHY_UNUSED)
3219dbf9bfe6Sjack wang 		phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
3220dbf9bfe6Sjack wang 	phy->sas_phy.oob_mode = SAS_OOB_MODE;
3221de6d7547SAhmed S. Darwish 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE, GFP_ATOMIC);
3222dbf9bfe6Sjack wang 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3223dbf9bfe6Sjack wang 	memcpy(phy->frame_rcvd, &pPayload->sas_identify,
3224dbf9bfe6Sjack wang 		sizeof(struct sas_identify_frame)-4);
3225dbf9bfe6Sjack wang 	phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
3226dbf9bfe6Sjack wang 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3227dbf9bfe6Sjack wang 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3228dbf9bfe6Sjack wang 	if (pm8001_ha->flags == PM8001F_RUN_TIME)
3229dbf9bfe6Sjack wang 		mdelay(200);/*delay a moment to wait disk to spinup*/
3230dbf9bfe6Sjack wang 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3231dbf9bfe6Sjack wang }
3232dbf9bfe6Sjack wang 
3233dbf9bfe6Sjack wang /**
3234dbf9bfe6Sjack wang  * hw_event_sata_phy_up -FW tells me a SATA phy up event.
3235dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3236dbf9bfe6Sjack wang  * @piomb: IO message buffer
3237dbf9bfe6Sjack wang  */
3238dbf9bfe6Sjack wang static void
hw_event_sata_phy_up(struct pm8001_hba_info * pm8001_ha,void * piomb)3239dbf9bfe6Sjack wang hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3240dbf9bfe6Sjack wang {
3241dbf9bfe6Sjack wang 	struct hw_event_resp *pPayload =
3242dbf9bfe6Sjack wang 		(struct hw_event_resp *)(piomb + 4);
3243dbf9bfe6Sjack wang 	u32 lr_evt_status_phyid_portid =
3244dbf9bfe6Sjack wang 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3245dbf9bfe6Sjack wang 	u8 link_rate =
3246dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
32471cc943aeSjack wang 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3248dbf9bfe6Sjack wang 	u8 phy_id =
3249dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
32501cc943aeSjack wang 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
32511cc943aeSjack wang 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
32521cc943aeSjack wang 	struct pm8001_port *port = &pm8001_ha->port[port_id];
3253dbf9bfe6Sjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3254dbf9bfe6Sjack wang 	unsigned long flags;
32551b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO, "HW_EVENT_SATA_PHY_UP port id = %d, phy id = %d\n",
32561b5d2793SJoe Perches 		   port_id, phy_id);
325708d0a992SAjish Koshy 	phy->port = port;
325808d0a992SAjish Koshy 	port->port_id = port_id;
32591cc943aeSjack wang 	port->port_state =  portstate;
32607d029005SNikith Ganigarakoppal 	phy->phy_state = PHY_STATE_LINK_UP_SPC;
32611cc943aeSjack wang 	port->port_attached = 1;
3262f74cf271SSakthivel K 	pm8001_get_lrate_mode(phy, link_rate);
3263dbf9bfe6Sjack wang 	phy->phy_type |= PORT_TYPE_SATA;
3264dbf9bfe6Sjack wang 	phy->phy_attached = 1;
3265dbf9bfe6Sjack wang 	phy->sas_phy.oob_mode = SATA_OOB_MODE;
3266de6d7547SAhmed S. Darwish 	sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE, GFP_ATOMIC);
3267dbf9bfe6Sjack wang 	spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3268dbf9bfe6Sjack wang 	memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3269dbf9bfe6Sjack wang 		sizeof(struct dev_to_host_fis));
3270dbf9bfe6Sjack wang 	phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3271dbf9bfe6Sjack wang 	phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3272aa9f8328SJames Bottomley 	phy->identify.device_type = SAS_SATA_DEV;
3273dbf9bfe6Sjack wang 	pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3274dbf9bfe6Sjack wang 	spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3275dbf9bfe6Sjack wang 	pm8001_bytes_dmaed(pm8001_ha, phy_id);
3276dbf9bfe6Sjack wang }
3277dbf9bfe6Sjack wang 
3278dbf9bfe6Sjack wang /**
3279dbf9bfe6Sjack wang  * hw_event_phy_down -we should notify the libsas the phy is down.
3280dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3281dbf9bfe6Sjack wang  * @piomb: IO message buffer
3282dbf9bfe6Sjack wang  */
3283dbf9bfe6Sjack wang static void
hw_event_phy_down(struct pm8001_hba_info * pm8001_ha,void * piomb)3284dbf9bfe6Sjack wang hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3285dbf9bfe6Sjack wang {
3286dbf9bfe6Sjack wang 	struct hw_event_resp *pPayload =
3287dbf9bfe6Sjack wang 		(struct hw_event_resp *)(piomb + 4);
3288dbf9bfe6Sjack wang 	u32 lr_evt_status_phyid_portid =
3289dbf9bfe6Sjack wang 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3290dbf9bfe6Sjack wang 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3291dbf9bfe6Sjack wang 	u8 phy_id =
3292dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3293dbf9bfe6Sjack wang 	u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3294dbf9bfe6Sjack wang 	u8 portstate = (u8)(npip_portstate & 0x0000000F);
32951cc943aeSjack wang 	struct pm8001_port *port = &pm8001_ha->port[port_id];
32961cc943aeSjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
32971cc943aeSjack wang 	port->port_state =  portstate;
32981cc943aeSjack wang 	phy->phy_type = 0;
32991cc943aeSjack wang 	phy->identify.device_type = 0;
33001cc943aeSjack wang 	phy->phy_attached = 0;
33011cc943aeSjack wang 	memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
3302dbf9bfe6Sjack wang 	switch (portstate) {
3303dbf9bfe6Sjack wang 	case PORT_VALID:
3304dbf9bfe6Sjack wang 		break;
3305dbf9bfe6Sjack wang 	case PORT_INVALID:
33061b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, " PortInvalid portID %d\n",
33071b5d2793SJoe Perches 			   port_id);
33081b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33091b5d2793SJoe Perches 			   " Last phy Down and port invalid\n");
33101cc943aeSjack wang 		port->port_attached = 0;
3311dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3312dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3313dbf9bfe6Sjack wang 		break;
3314dbf9bfe6Sjack wang 	case PORT_IN_RESET:
33151b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, " Port In Reset portID %d\n",
33161b5d2793SJoe Perches 			   port_id);
3317dbf9bfe6Sjack wang 		break;
3318dbf9bfe6Sjack wang 	case PORT_NOT_ESTABLISHED:
33191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33201b5d2793SJoe Perches 			   " phy Down and PORT_NOT_ESTABLISHED\n");
33211cc943aeSjack wang 		port->port_attached = 0;
3322dbf9bfe6Sjack wang 		break;
3323dbf9bfe6Sjack wang 	case PORT_LOSTCOMM:
33241b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, " phy Down and PORT_LOSTCOMM\n");
33251b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33261b5d2793SJoe Perches 			   " Last phy Down and port invalid\n");
33271cc943aeSjack wang 		port->port_attached = 0;
3328dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3329dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3330dbf9bfe6Sjack wang 		break;
3331dbf9bfe6Sjack wang 	default:
33321cc943aeSjack wang 		port->port_attached = 0;
33331b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, " phy Down and(default) = %x\n",
33341b5d2793SJoe Perches 			   portstate);
3335dbf9bfe6Sjack wang 		break;
3336dbf9bfe6Sjack wang 
3337dbf9bfe6Sjack wang 	}
3338dbf9bfe6Sjack wang }
3339dbf9bfe6Sjack wang 
3340dbf9bfe6Sjack wang /**
3341f74cf271SSakthivel K  * pm8001_mpi_reg_resp -process register device ID response.
3342dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3343dbf9bfe6Sjack wang  * @piomb: IO message buffer
3344dbf9bfe6Sjack wang  *
3345dbf9bfe6Sjack wang  * when sas layer find a device it will notify LLDD, then the driver register
3346dbf9bfe6Sjack wang  * the domain device to FW, this event is the return device ID which the FW
3347dbf9bfe6Sjack wang  * has assigned, from now, inter-communication with FW is no longer using the
3348dbf9bfe6Sjack wang  * SAS address, use device ID which FW assigned.
3349dbf9bfe6Sjack wang  */
pm8001_mpi_reg_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3350f74cf271SSakthivel K int pm8001_mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3351dbf9bfe6Sjack wang {
3352dbf9bfe6Sjack wang 	u32 status;
3353dbf9bfe6Sjack wang 	u32 device_id;
3354dbf9bfe6Sjack wang 	u32 htag;
3355dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
3356dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev;
3357dbf9bfe6Sjack wang 	struct dev_reg_resp *registerRespPayload =
3358dbf9bfe6Sjack wang 		(struct dev_reg_resp *)(piomb + 4);
3359dbf9bfe6Sjack wang 
3360dbf9bfe6Sjack wang 	htag = le32_to_cpu(registerRespPayload->tag);
33618270ee2aSSantosh Nayak 	ccb = &pm8001_ha->ccb_info[htag];
3362dbf9bfe6Sjack wang 	pm8001_dev = ccb->device;
3363dbf9bfe6Sjack wang 	status = le32_to_cpu(registerRespPayload->status);
3364dbf9bfe6Sjack wang 	device_id = le32_to_cpu(registerRespPayload->device_id);
336581221ab7SAkshat Jain 	pm8001_dbg(pm8001_ha, INIT,
336681221ab7SAkshat Jain 		   "register device status %d phy_id 0x%x device_id %d\n",
336781221ab7SAkshat Jain 		   status, pm8001_dev->attached_phy, device_id);
3368dbf9bfe6Sjack wang 	switch (status) {
3369dbf9bfe6Sjack wang 	case DEVREG_SUCCESS:
33701b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_SUCCESS\n");
3371dbf9bfe6Sjack wang 		pm8001_dev->device_id = device_id;
3372dbf9bfe6Sjack wang 		break;
3373dbf9bfe6Sjack wang 	case DEVREG_FAILURE_OUT_OF_RESOURCE:
33741b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_FAILURE_OUT_OF_RESOURCE\n");
3375dbf9bfe6Sjack wang 		break;
3376dbf9bfe6Sjack wang 	case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
33771b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33781b5d2793SJoe Perches 			   "DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n");
3379dbf9bfe6Sjack wang 		break;
3380dbf9bfe6Sjack wang 	case DEVREG_FAILURE_INVALID_PHY_ID:
33811b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "DEVREG_FAILURE_INVALID_PHY_ID\n");
3382dbf9bfe6Sjack wang 		break;
3383dbf9bfe6Sjack wang 	case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
33841b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33851b5d2793SJoe Perches 			   "DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n");
3386dbf9bfe6Sjack wang 		break;
3387dbf9bfe6Sjack wang 	case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
33881b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33891b5d2793SJoe Perches 			   "DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n");
3390dbf9bfe6Sjack wang 		break;
3391dbf9bfe6Sjack wang 	case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
33921b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33931b5d2793SJoe Perches 			   "DEVREG_FAILURE_PORT_NOT_VALID_STATE\n");
3394dbf9bfe6Sjack wang 		break;
3395dbf9bfe6Sjack wang 	case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
33961b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
33971b5d2793SJoe Perches 			   "DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n");
3398dbf9bfe6Sjack wang 		break;
3399dbf9bfe6Sjack wang 	default:
34001b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
34011b5d2793SJoe Perches 			   "DEVREG_FAILURE_DEVICE_TYPE_NOT_SUPPORTED\n");
3402dbf9bfe6Sjack wang 		break;
3403dbf9bfe6Sjack wang 	}
3404dbf9bfe6Sjack wang 	complete(pm8001_dev->dcompletion);
340599df0edbSDamien Le Moal 	pm8001_ccb_free(pm8001_ha, ccb);
3406dbf9bfe6Sjack wang 	return 0;
3407dbf9bfe6Sjack wang }
3408dbf9bfe6Sjack wang 
pm8001_mpi_dereg_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3409f74cf271SSakthivel K int pm8001_mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3410dbf9bfe6Sjack wang {
3411dbf9bfe6Sjack wang 	u32 status;
3412dbf9bfe6Sjack wang 	u32 device_id;
3413dbf9bfe6Sjack wang 	struct dev_reg_resp *registerRespPayload =
3414dbf9bfe6Sjack wang 		(struct dev_reg_resp *)(piomb + 4);
3415dbf9bfe6Sjack wang 
3416dbf9bfe6Sjack wang 	status = le32_to_cpu(registerRespPayload->status);
3417dbf9bfe6Sjack wang 	device_id = le32_to_cpu(registerRespPayload->device_id);
3418dbf9bfe6Sjack wang 	if (status != 0)
34191b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
34201b5d2793SJoe Perches 			   " deregister device failed ,status = %x, device_id = %x\n",
34211b5d2793SJoe Perches 			   status, device_id);
3422dbf9bfe6Sjack wang 	return 0;
3423dbf9bfe6Sjack wang }
3424dbf9bfe6Sjack wang 
3425f74cf271SSakthivel K /**
34266b87e435SLee Jones  * pm8001_mpi_fw_flash_update_resp - Response from FW for flash update command.
3427f74cf271SSakthivel K  * @pm8001_ha: our hba card information
3428f74cf271SSakthivel K  * @piomb: IO message buffer
3429f74cf271SSakthivel K  */
pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3430f74cf271SSakthivel K int pm8001_mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha,
3431f74cf271SSakthivel K 		void *piomb)
3432dbf9bfe6Sjack wang {
3433dbf9bfe6Sjack wang 	u32 status;
3434dbf9bfe6Sjack wang 	struct fw_flash_Update_resp *ppayload =
3435dbf9bfe6Sjack wang 		(struct fw_flash_Update_resp *)(piomb + 4);
3436fd00f7c1SSantosh Nayak 	u32 tag = le32_to_cpu(ppayload->tag);
3437dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
343899df0edbSDamien Le Moal 
3439dbf9bfe6Sjack wang 	status = le32_to_cpu(ppayload->status);
3440dbf9bfe6Sjack wang 	switch (status) {
3441dbf9bfe6Sjack wang 	case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
34421b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
34431b5d2793SJoe Perches 			   ": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n");
3444dbf9bfe6Sjack wang 		break;
3445dbf9bfe6Sjack wang 	case FLASH_UPDATE_IN_PROGRESS:
34461b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_IN_PROGRESS\n");
3447dbf9bfe6Sjack wang 		break;
3448dbf9bfe6Sjack wang 	case FLASH_UPDATE_HDR_ERR:
34491b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_HDR_ERR\n");
3450dbf9bfe6Sjack wang 		break;
3451dbf9bfe6Sjack wang 	case FLASH_UPDATE_OFFSET_ERR:
34521b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_OFFSET_ERR\n");
3453dbf9bfe6Sjack wang 		break;
3454dbf9bfe6Sjack wang 	case FLASH_UPDATE_CRC_ERR:
34551b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_CRC_ERR\n");
3456dbf9bfe6Sjack wang 		break;
3457dbf9bfe6Sjack wang 	case FLASH_UPDATE_LENGTH_ERR:
34581b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_LENGTH_ERR\n");
3459dbf9bfe6Sjack wang 		break;
3460dbf9bfe6Sjack wang 	case FLASH_UPDATE_HW_ERR:
34611b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_HW_ERR\n");
3462dbf9bfe6Sjack wang 		break;
3463dbf9bfe6Sjack wang 	case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
34641b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
34651b5d2793SJoe Perches 			   ": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n");
3466dbf9bfe6Sjack wang 		break;
3467dbf9bfe6Sjack wang 	case FLASH_UPDATE_DISABLED:
34681b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, ": FLASH_UPDATE_DISABLED\n");
3469dbf9bfe6Sjack wang 		break;
3470dbf9bfe6Sjack wang 	default:
34711b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "No matched status = %d\n",
34721b5d2793SJoe Perches 			   status);
3473dbf9bfe6Sjack wang 		break;
3474dbf9bfe6Sjack wang 	}
34759422e864STomas Henzl 	kfree(ccb->fw_control_context);
347699df0edbSDamien Le Moal 	pm8001_ccb_free(pm8001_ha, ccb);
34779422e864STomas Henzl 	complete(pm8001_ha->nvmd_completion);
3478dbf9bfe6Sjack wang 	return 0;
3479dbf9bfe6Sjack wang }
3480dbf9bfe6Sjack wang 
pm8001_mpi_general_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3481f74cf271SSakthivel K int pm8001_mpi_general_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
3482dbf9bfe6Sjack wang {
3483dbf9bfe6Sjack wang 	u32 status;
3484dbf9bfe6Sjack wang 	int i;
3485dbf9bfe6Sjack wang 	struct general_event_resp *pPayload =
3486dbf9bfe6Sjack wang 		(struct general_event_resp *)(piomb + 4);
3487dbf9bfe6Sjack wang 	status = le32_to_cpu(pPayload->status);
34881b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG, " status = 0x%x\n", status);
3489dbf9bfe6Sjack wang 	for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
34901b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "inb_IOMB_payload[0x%x] 0x%x,\n",
34911b5d2793SJoe Perches 			   i,
34921b5d2793SJoe Perches 			   pPayload->inb_IOMB_payload[i]);
3493dbf9bfe6Sjack wang 	return 0;
3494dbf9bfe6Sjack wang }
3495dbf9bfe6Sjack wang 
pm8001_mpi_task_abort_resp(struct pm8001_hba_info * pm8001_ha,void * piomb)3496f74cf271SSakthivel K int pm8001_mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3497dbf9bfe6Sjack wang {
3498dbf9bfe6Sjack wang 	struct sas_task *t;
3499dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
3500dbf9bfe6Sjack wang 	unsigned long flags;
3501dbf9bfe6Sjack wang 	u32 status ;
3502dbf9bfe6Sjack wang 	u32 tag, scp;
3503dbf9bfe6Sjack wang 	struct task_status_struct *ts;
3504c6b9ef57SSakthivel K 	struct pm8001_device *pm8001_dev;
3505dbf9bfe6Sjack wang 
3506dbf9bfe6Sjack wang 	struct task_abort_resp *pPayload =
3507dbf9bfe6Sjack wang 		(struct task_abort_resp *)(piomb + 4);
3508dbf9bfe6Sjack wang 
3509dbf9bfe6Sjack wang 	status = le32_to_cpu(pPayload->status);
3510dbf9bfe6Sjack wang 	tag = le32_to_cpu(pPayload->tag);
3511c6b9ef57SSakthivel K 
3512dbf9bfe6Sjack wang 	scp = le32_to_cpu(pPayload->scp);
35138270ee2aSSantosh Nayak 	ccb = &pm8001_ha->ccb_info[tag];
35148270ee2aSSantosh Nayak 	t = ccb->task;
3515c6b9ef57SSakthivel K 	pm8001_dev = ccb->device; /* retrieve device */
3516c6b9ef57SSakthivel K 
3517c6b9ef57SSakthivel K 	if (!t)	{
35181b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, " TASK NULL. RETURNING !!!\n");
351972d0baa0Sjack_wang 		return -1;
3520c6b9ef57SSakthivel K 	}
3521d8c22c46SJohn Garry 
3522d8c22c46SJohn Garry 	if (t->task_proto == SAS_PROTOCOL_INTERNAL_ABORT)
3523d8c22c46SJohn Garry 		atomic_dec(&pm8001_dev->running_req);
3524d8c22c46SJohn Garry 
352572d0baa0Sjack_wang 	ts = &t->task_status;
3526dbf9bfe6Sjack wang 	if (status != 0)
35271b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, FAIL, "task abort failed status 0x%x ,tag = 0x%x, scp= 0x%x\n",
35281b5d2793SJoe Perches 			   status, tag, scp);
3529dbf9bfe6Sjack wang 	switch (status) {
3530dbf9bfe6Sjack wang 	case IO_SUCCESS:
35311b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, EH, "IO_SUCCESS\n");
3532dbf9bfe6Sjack wang 		ts->resp = SAS_TASK_COMPLETE;
3533d377f415SBart Van Assche 		ts->stat = SAS_SAM_STAT_GOOD;
3534dbf9bfe6Sjack wang 		break;
3535dbf9bfe6Sjack wang 	case IO_NOT_VALID:
35361b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, EH, "IO_NOT_VALID\n");
3537dbf9bfe6Sjack wang 		ts->resp = TMF_RESP_FUNC_FAILED;
3538dbf9bfe6Sjack wang 		break;
3539dbf9bfe6Sjack wang 	}
3540dbf9bfe6Sjack wang 	spin_lock_irqsave(&t->task_state_lock, flags);
3541dbf9bfe6Sjack wang 	t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3542dbf9bfe6Sjack wang 	t->task_state_flags |= SAS_TASK_STATE_DONE;
3543dbf9bfe6Sjack wang 	spin_unlock_irqrestore(&t->task_state_lock, flags);
3544304fe11bSDamien Le Moal 	pm8001_ccb_task_free(pm8001_ha, ccb);
3545dbf9bfe6Sjack wang 	mb();
3546c6b9ef57SSakthivel K 
3547dbf9bfe6Sjack wang 	t->task_done(t);
3548c6b9ef57SSakthivel K 
3549dbf9bfe6Sjack wang 	return 0;
3550dbf9bfe6Sjack wang }
3551dbf9bfe6Sjack wang 
3552dbf9bfe6Sjack wang /**
3553dbf9bfe6Sjack wang  * mpi_hw_event -The hw event has come.
3554dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3555dbf9bfe6Sjack wang  * @piomb: IO message buffer
3556dbf9bfe6Sjack wang  */
mpi_hw_event(struct pm8001_hba_info * pm8001_ha,void * piomb)3557dbf9bfe6Sjack wang static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void *piomb)
3558dbf9bfe6Sjack wang {
3559dbf9bfe6Sjack wang 	unsigned long flags;
3560dbf9bfe6Sjack wang 	struct hw_event_resp *pPayload =
3561dbf9bfe6Sjack wang 		(struct hw_event_resp *)(piomb + 4);
3562dbf9bfe6Sjack wang 	u32 lr_evt_status_phyid_portid =
3563dbf9bfe6Sjack wang 		le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3564dbf9bfe6Sjack wang 	u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3565dbf9bfe6Sjack wang 	u8 phy_id =
3566dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3567dbf9bfe6Sjack wang 	u16 eventType =
3568dbf9bfe6Sjack wang 		(u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3569dbf9bfe6Sjack wang 	u8 status =
3570dbf9bfe6Sjack wang 		(u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3571dbf9bfe6Sjack wang 	struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3572dbf9bfe6Sjack wang 	struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3573dbf9bfe6Sjack wang 	struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
35741b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO,
35757370672dSpeter chang 		   "SPC HW event for portid:%d, phyid:%d, event:%x, status:%x\n",
35761b5d2793SJoe Perches 		   port_id, phy_id, eventType, status);
3577dbf9bfe6Sjack wang 	switch (eventType) {
3578dbf9bfe6Sjack wang 	case HW_EVENT_PHY_START_STATUS:
35791b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_START_STATUS status = %x\n",
35801b5d2793SJoe Perches 			   status);
3581d1acd81bSAjish Koshy 		if (status == 0)
3582dbf9bfe6Sjack wang 			phy->phy_state = 1;
3583d1acd81bSAjish Koshy 
3584cd135754SDeepak Ukey 		if (pm8001_ha->flags == PM8001F_RUN_TIME &&
3585d1acd81bSAjish Koshy 				phy->enable_completion != NULL) {
3586dbf9bfe6Sjack wang 			complete(phy->enable_completion);
3587d1acd81bSAjish Koshy 			phy->enable_completion = NULL;
3588dbf9bfe6Sjack wang 		}
3589dbf9bfe6Sjack wang 		break;
3590dbf9bfe6Sjack wang 	case HW_EVENT_SAS_PHY_UP:
35911b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_START_STATUS\n");
3592dbf9bfe6Sjack wang 		hw_event_sas_phy_up(pm8001_ha, piomb);
3593dbf9bfe6Sjack wang 		break;
3594dbf9bfe6Sjack wang 	case HW_EVENT_SATA_PHY_UP:
35951b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_PHY_UP\n");
3596dbf9bfe6Sjack wang 		hw_event_sata_phy_up(pm8001_ha, piomb);
3597dbf9bfe6Sjack wang 		break;
3598dbf9bfe6Sjack wang 	case HW_EVENT_PHY_STOP_STATUS:
35991b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_STOP_STATUS status = %x\n",
36001b5d2793SJoe Perches 			   status);
3601dbf9bfe6Sjack wang 		if (status == 0)
3602dbf9bfe6Sjack wang 			phy->phy_state = 0;
3603dbf9bfe6Sjack wang 		break;
3604dbf9bfe6Sjack wang 	case HW_EVENT_SATA_SPINUP_HOLD:
36051b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_SATA_SPINUP_HOLD\n");
3606de6d7547SAhmed S. Darwish 		sas_notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD,
3607cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3608dbf9bfe6Sjack wang 		break;
3609dbf9bfe6Sjack wang 	case HW_EVENT_PHY_DOWN:
36101b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_DOWN\n");
3611de6d7547SAhmed S. Darwish 		sas_notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL,
3612cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3613dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3614dbf9bfe6Sjack wang 		phy->phy_state = 0;
3615dbf9bfe6Sjack wang 		hw_event_phy_down(pm8001_ha, piomb);
3616dbf9bfe6Sjack wang 		break;
3617dbf9bfe6Sjack wang 	case HW_EVENT_PORT_INVALID:
36181b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_INVALID\n");
3619dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3620dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3621de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3622cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3623dbf9bfe6Sjack wang 		break;
3624dbf9bfe6Sjack wang 	/* the broadcast change primitive received, tell the LIBSAS this event
3625dbf9bfe6Sjack wang 	to revalidate the sas domain*/
3626dbf9bfe6Sjack wang 	case HW_EVENT_BROADCAST_CHANGE:
36271b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_CHANGE\n");
3628dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3629dbf9bfe6Sjack wang 			port_id, phy_id, 1, 0);
3630dbf9bfe6Sjack wang 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3631dbf9bfe6Sjack wang 		sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3632dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3633de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD,
3634cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3635dbf9bfe6Sjack wang 		break;
3636dbf9bfe6Sjack wang 	case HW_EVENT_PHY_ERROR:
36371b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PHY_ERROR\n");
3638dbf9bfe6Sjack wang 		sas_phy_disconnected(&phy->sas_phy);
3639dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3640de6d7547SAhmed S. Darwish 		sas_notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR, GFP_ATOMIC);
3641dbf9bfe6Sjack wang 		break;
3642dbf9bfe6Sjack wang 	case HW_EVENT_BROADCAST_EXP:
36431b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_EXP\n");
3644dbf9bfe6Sjack wang 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3645dbf9bfe6Sjack wang 		sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3646dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3647de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD,
3648cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3649dbf9bfe6Sjack wang 		break;
3650dbf9bfe6Sjack wang 	case HW_EVENT_LINK_ERR_INVALID_DWORD:
36511b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
36521b5d2793SJoe Perches 			   "HW_EVENT_LINK_ERR_INVALID_DWORD\n");
3653dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3654dbf9bfe6Sjack wang 			HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3655dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3656dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3657de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3658cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3659dbf9bfe6Sjack wang 		break;
3660dbf9bfe6Sjack wang 	case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
36611b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
36621b5d2793SJoe Perches 			   "HW_EVENT_LINK_ERR_DISPARITY_ERROR\n");
3663dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3664dbf9bfe6Sjack wang 			HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3665dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3666dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3667dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3668de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3669cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3670dbf9bfe6Sjack wang 		break;
3671dbf9bfe6Sjack wang 	case HW_EVENT_LINK_ERR_CODE_VIOLATION:
36721b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
36731b5d2793SJoe Perches 			   "HW_EVENT_LINK_ERR_CODE_VIOLATION\n");
3674dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3675dbf9bfe6Sjack wang 			HW_EVENT_LINK_ERR_CODE_VIOLATION,
3676dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3677dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3678dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3679de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3680cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3681dbf9bfe6Sjack wang 		break;
3682dbf9bfe6Sjack wang 	case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
36831b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
36841b5d2793SJoe Perches 			   "HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n");
3685dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3686dbf9bfe6Sjack wang 			HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3687dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3688dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3689dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3690de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3691cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3692dbf9bfe6Sjack wang 		break;
3693dbf9bfe6Sjack wang 	case HW_EVENT_MALFUNCTION:
36941b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_MALFUNCTION\n");
3695dbf9bfe6Sjack wang 		break;
3696dbf9bfe6Sjack wang 	case HW_EVENT_BROADCAST_SES:
36971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_BROADCAST_SES\n");
3698dbf9bfe6Sjack wang 		spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3699dbf9bfe6Sjack wang 		sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3700dbf9bfe6Sjack wang 		spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3701de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_BROADCAST_RCVD,
3702cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3703dbf9bfe6Sjack wang 		break;
3704dbf9bfe6Sjack wang 	case HW_EVENT_INBOUND_CRC_ERROR:
37051b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_INBOUND_CRC_ERROR\n");
3706dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3707dbf9bfe6Sjack wang 			HW_EVENT_INBOUND_CRC_ERROR,
3708dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3709dbf9bfe6Sjack wang 		break;
3710dbf9bfe6Sjack wang 	case HW_EVENT_HARD_RESET_RECEIVED:
37111b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_HARD_RESET_RECEIVED\n");
3712de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_HARD_RESET, GFP_ATOMIC);
3713dbf9bfe6Sjack wang 		break;
3714dbf9bfe6Sjack wang 	case HW_EVENT_ID_FRAME_TIMEOUT:
37151b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_ID_FRAME_TIMEOUT\n");
3716dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3717dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3718de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3719cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3720dbf9bfe6Sjack wang 		break;
3721dbf9bfe6Sjack wang 	case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
37221b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
37231b5d2793SJoe Perches 			   "HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n");
3724dbf9bfe6Sjack wang 		pm8001_hw_event_ack_req(pm8001_ha, 0,
3725dbf9bfe6Sjack wang 			HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3726dbf9bfe6Sjack wang 			port_id, phy_id, 0, 0);
3727dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3728dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3729de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3730cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3731dbf9bfe6Sjack wang 		break;
3732dbf9bfe6Sjack wang 	case HW_EVENT_PORT_RESET_TIMER_TMO:
37331b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_TIMER_TMO\n");
3734dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3735dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3736de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3737cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3738dbf9bfe6Sjack wang 		break;
3739dbf9bfe6Sjack wang 	case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
37401b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
37411b5d2793SJoe Perches 			   "HW_EVENT_PORT_RECOVERY_TIMER_TMO\n");
3742dbf9bfe6Sjack wang 		sas_phy_disconnected(sas_phy);
3743dbf9bfe6Sjack wang 		phy->phy_attached = 0;
3744de6d7547SAhmed S. Darwish 		sas_notify_port_event(sas_phy, PORTE_LINK_RESET_ERR,
3745cd4e8176SAhmed S. Darwish 			GFP_ATOMIC);
3746dbf9bfe6Sjack wang 		break;
3747dbf9bfe6Sjack wang 	case HW_EVENT_PORT_RECOVER:
37481b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RECOVER\n");
3749dbf9bfe6Sjack wang 		break;
3750dbf9bfe6Sjack wang 	case HW_EVENT_PORT_RESET_COMPLETE:
37511b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "HW_EVENT_PORT_RESET_COMPLETE\n");
3752dbf9bfe6Sjack wang 		break;
3753dbf9bfe6Sjack wang 	case EVENT_BROADCAST_ASYNCH_EVENT:
37541b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "EVENT_BROADCAST_ASYNCH_EVENT\n");
3755dbf9bfe6Sjack wang 		break;
3756dbf9bfe6Sjack wang 	default:
37571b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO, "Unknown event type = %x\n",
37581b5d2793SJoe Perches 			   eventType);
3759dbf9bfe6Sjack wang 		break;
3760dbf9bfe6Sjack wang 	}
3761dbf9bfe6Sjack wang 	return 0;
3762dbf9bfe6Sjack wang }
3763dbf9bfe6Sjack wang 
3764dbf9bfe6Sjack wang /**
3765dbf9bfe6Sjack wang  * process_one_iomb - process one outbound Queue memory block
3766dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information
3767dbf9bfe6Sjack wang  * @piomb: IO message buffer
3768dbf9bfe6Sjack wang  */
process_one_iomb(struct pm8001_hba_info * pm8001_ha,void * piomb)3769dbf9bfe6Sjack wang static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3770dbf9bfe6Sjack wang {
3771fd00f7c1SSantosh Nayak 	__le32 pHeader = *(__le32 *)piomb;
3772fd00f7c1SSantosh Nayak 	u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
3773dbf9bfe6Sjack wang 
37741b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, MSG, "process_one_iomb:\n");
3775dbf9bfe6Sjack wang 
3776dbf9bfe6Sjack wang 	switch (opc) {
3777dbf9bfe6Sjack wang 	case OPC_OUB_ECHO:
37781b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_ECHO\n");
3779dbf9bfe6Sjack wang 		break;
3780dbf9bfe6Sjack wang 	case OPC_OUB_HW_EVENT:
37811b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_HW_EVENT\n");
3782dbf9bfe6Sjack wang 		mpi_hw_event(pm8001_ha, piomb);
3783dbf9bfe6Sjack wang 		break;
3784dbf9bfe6Sjack wang 	case OPC_OUB_SSP_COMP:
37851b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_COMP\n");
3786dbf9bfe6Sjack wang 		mpi_ssp_completion(pm8001_ha, piomb);
3787dbf9bfe6Sjack wang 		break;
3788dbf9bfe6Sjack wang 	case OPC_OUB_SMP_COMP:
37891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_COMP\n");
3790dbf9bfe6Sjack wang 		mpi_smp_completion(pm8001_ha, piomb);
3791dbf9bfe6Sjack wang 		break;
3792dbf9bfe6Sjack wang 	case OPC_OUB_LOCAL_PHY_CNTRL:
37931b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_LOCAL_PHY_CNTRL\n");
3794f74cf271SSakthivel K 		pm8001_mpi_local_phy_ctl(pm8001_ha, piomb);
3795dbf9bfe6Sjack wang 		break;
3796dbf9bfe6Sjack wang 	case OPC_OUB_DEV_REGIST:
37971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_REGIST\n");
3798f74cf271SSakthivel K 		pm8001_mpi_reg_resp(pm8001_ha, piomb);
3799dbf9bfe6Sjack wang 		break;
3800dbf9bfe6Sjack wang 	case OPC_OUB_DEREG_DEV:
38011b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "unregister the device\n");
3802f74cf271SSakthivel K 		pm8001_mpi_dereg_resp(pm8001_ha, piomb);
3803dbf9bfe6Sjack wang 		break;
3804dbf9bfe6Sjack wang 	case OPC_OUB_GET_DEV_HANDLE:
38051b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEV_HANDLE\n");
3806dbf9bfe6Sjack wang 		break;
3807dbf9bfe6Sjack wang 	case OPC_OUB_SATA_COMP:
38081b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_COMP\n");
3809dbf9bfe6Sjack wang 		mpi_sata_completion(pm8001_ha, piomb);
3810dbf9bfe6Sjack wang 		break;
3811dbf9bfe6Sjack wang 	case OPC_OUB_SATA_EVENT:
38121b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_EVENT\n");
3813dbf9bfe6Sjack wang 		mpi_sata_event(pm8001_ha, piomb);
3814dbf9bfe6Sjack wang 		break;
3815dbf9bfe6Sjack wang 	case OPC_OUB_SSP_EVENT:
38161b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_EVENT\n");
3817dbf9bfe6Sjack wang 		mpi_ssp_event(pm8001_ha, piomb);
3818dbf9bfe6Sjack wang 		break;
3819dbf9bfe6Sjack wang 	case OPC_OUB_DEV_HANDLE_ARRIV:
38201b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_HANDLE_ARRIV\n");
3821dbf9bfe6Sjack wang 		/*This is for target*/
3822dbf9bfe6Sjack wang 		break;
3823dbf9bfe6Sjack wang 	case OPC_OUB_SSP_RECV_EVENT:
38241b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_RECV_EVENT\n");
3825dbf9bfe6Sjack wang 		/*This is for target*/
3826dbf9bfe6Sjack wang 		break;
3827dbf9bfe6Sjack wang 	case OPC_OUB_DEV_INFO:
38281b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEV_INFO\n");
3829dbf9bfe6Sjack wang 		break;
3830dbf9bfe6Sjack wang 	case OPC_OUB_FW_FLASH_UPDATE:
38311b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_FW_FLASH_UPDATE\n");
3832f74cf271SSakthivel K 		pm8001_mpi_fw_flash_update_resp(pm8001_ha, piomb);
3833dbf9bfe6Sjack wang 		break;
3834dbf9bfe6Sjack wang 	case OPC_OUB_GPIO_RESPONSE:
38351b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_RESPONSE\n");
3836dbf9bfe6Sjack wang 		break;
3837dbf9bfe6Sjack wang 	case OPC_OUB_GPIO_EVENT:
38381b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GPIO_EVENT\n");
3839dbf9bfe6Sjack wang 		break;
3840dbf9bfe6Sjack wang 	case OPC_OUB_GENERAL_EVENT:
38411b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GENERAL_EVENT\n");
3842f74cf271SSakthivel K 		pm8001_mpi_general_event(pm8001_ha, piomb);
3843dbf9bfe6Sjack wang 		break;
3844dbf9bfe6Sjack wang 	case OPC_OUB_SSP_ABORT_RSP:
38451b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SSP_ABORT_RSP\n");
3846f74cf271SSakthivel K 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3847dbf9bfe6Sjack wang 		break;
3848dbf9bfe6Sjack wang 	case OPC_OUB_SATA_ABORT_RSP:
38491b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SATA_ABORT_RSP\n");
3850f74cf271SSakthivel K 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3851dbf9bfe6Sjack wang 		break;
3852dbf9bfe6Sjack wang 	case OPC_OUB_SAS_DIAG_MODE_START_END:
38531b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG,
38541b5d2793SJoe Perches 			   "OPC_OUB_SAS_DIAG_MODE_START_END\n");
3855dbf9bfe6Sjack wang 		break;
3856dbf9bfe6Sjack wang 	case OPC_OUB_SAS_DIAG_EXECUTE:
38571b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_DIAG_EXECUTE\n");
3858dbf9bfe6Sjack wang 		break;
3859dbf9bfe6Sjack wang 	case OPC_OUB_GET_TIME_STAMP:
38601b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_TIME_STAMP\n");
3861dbf9bfe6Sjack wang 		break;
3862dbf9bfe6Sjack wang 	case OPC_OUB_SAS_HW_EVENT_ACK:
38631b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_HW_EVENT_ACK\n");
3864dbf9bfe6Sjack wang 		break;
3865dbf9bfe6Sjack wang 	case OPC_OUB_PORT_CONTROL:
38661b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_PORT_CONTROL\n");
3867dbf9bfe6Sjack wang 		break;
3868dbf9bfe6Sjack wang 	case OPC_OUB_SMP_ABORT_RSP:
38691b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SMP_ABORT_RSP\n");
3870f74cf271SSakthivel K 		pm8001_mpi_task_abort_resp(pm8001_ha, piomb);
3871dbf9bfe6Sjack wang 		break;
3872dbf9bfe6Sjack wang 	case OPC_OUB_GET_NVMD_DATA:
38731b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_NVMD_DATA\n");
3874f74cf271SSakthivel K 		pm8001_mpi_get_nvmd_resp(pm8001_ha, piomb);
3875dbf9bfe6Sjack wang 		break;
3876dbf9bfe6Sjack wang 	case OPC_OUB_SET_NVMD_DATA:
38771b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_NVMD_DATA\n");
3878f74cf271SSakthivel K 		pm8001_mpi_set_nvmd_resp(pm8001_ha, piomb);
3879dbf9bfe6Sjack wang 		break;
3880dbf9bfe6Sjack wang 	case OPC_OUB_DEVICE_HANDLE_REMOVAL:
38811b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_DEVICE_HANDLE_REMOVAL\n");
3882dbf9bfe6Sjack wang 		break;
3883dbf9bfe6Sjack wang 	case OPC_OUB_SET_DEVICE_STATE:
38841b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEVICE_STATE\n");
3885f74cf271SSakthivel K 		pm8001_mpi_set_dev_state_resp(pm8001_ha, piomb);
3886dbf9bfe6Sjack wang 		break;
3887dbf9bfe6Sjack wang 	case OPC_OUB_GET_DEVICE_STATE:
38881b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_GET_DEVICE_STATE\n");
3889dbf9bfe6Sjack wang 		break;
3890dbf9bfe6Sjack wang 	case OPC_OUB_SET_DEV_INFO:
38911b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SET_DEV_INFO\n");
3892dbf9bfe6Sjack wang 		break;
3893dbf9bfe6Sjack wang 	case OPC_OUB_SAS_RE_INITIALIZE:
38941b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, MSG, "OPC_OUB_SAS_RE_INITIALIZE\n");
3895dbf9bfe6Sjack wang 		break;
3896dbf9bfe6Sjack wang 	default:
38971b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, DEVIO,
38981b5d2793SJoe Perches 			   "Unknown outbound Queue IOMB OPC = %x\n",
38991b5d2793SJoe Perches 			   opc);
3900dbf9bfe6Sjack wang 		break;
3901dbf9bfe6Sjack wang 	}
3902dbf9bfe6Sjack wang }
3903dbf9bfe6Sjack wang 
process_oq(struct pm8001_hba_info * pm8001_ha,u8 vec)3904f74cf271SSakthivel K static int process_oq(struct pm8001_hba_info *pm8001_ha, u8 vec)
3905dbf9bfe6Sjack wang {
3906dbf9bfe6Sjack wang 	struct outbound_queue_table *circularQ;
3907dbf9bfe6Sjack wang 	void *pMsg1 = NULL;
39083f649ab7SKees Cook 	u8 bc;
390972d0baa0Sjack_wang 	u32 ret = MPI_IO_STATUS_FAIL;
391050ec5babSSantosh Nayak 	unsigned long flags;
3911dbf9bfe6Sjack wang 
391250ec5babSSantosh Nayak 	spin_lock_irqsave(&pm8001_ha->lock, flags);
3913f74cf271SSakthivel K 	circularQ = &pm8001_ha->outbnd_q_tbl[vec];
3914dbf9bfe6Sjack wang 	do {
3915f74cf271SSakthivel K 		ret = pm8001_mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
3916dbf9bfe6Sjack wang 		if (MPI_IO_STATUS_SUCCESS == ret) {
3917dbf9bfe6Sjack wang 			/* process the outbound message */
391872d0baa0Sjack_wang 			process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
3919dbf9bfe6Sjack wang 			/* free the message from the outbound circular buffer */
3920f74cf271SSakthivel K 			pm8001_mpi_msg_free_set(pm8001_ha, pMsg1,
3921f74cf271SSakthivel K 							circularQ, bc);
3922dbf9bfe6Sjack wang 		}
3923dbf9bfe6Sjack wang 		if (MPI_IO_STATUS_BUSY == ret) {
3924dbf9bfe6Sjack wang 			/* Update the producer index from SPC */
39258270ee2aSSantosh Nayak 			circularQ->producer_index =
39268270ee2aSSantosh Nayak 				cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
39278270ee2aSSantosh Nayak 			if (le32_to_cpu(circularQ->producer_index) ==
3928dbf9bfe6Sjack wang 				circularQ->consumer_idx)
3929dbf9bfe6Sjack wang 				/* OQ is empty */
3930dbf9bfe6Sjack wang 				break;
3931dbf9bfe6Sjack wang 		}
393272d0baa0Sjack_wang 	} while (1);
393350ec5babSSantosh Nayak 	spin_unlock_irqrestore(&pm8001_ha->lock, flags);
3934dbf9bfe6Sjack wang 	return ret;
3935dbf9bfe6Sjack wang }
3936dbf9bfe6Sjack wang 
3937f73bdebdSChristoph Hellwig /* DMA_... to our direction translation. */
3938dbf9bfe6Sjack wang static const u8 data_dir_flags[] = {
3939f73bdebdSChristoph Hellwig 	[DMA_BIDIRECTIONAL]	= DATA_DIR_BYRECIPIENT,	/* UNSPECIFIED */
3940f73bdebdSChristoph Hellwig 	[DMA_TO_DEVICE]		= DATA_DIR_OUT,		/* OUTBOUND */
3941f73bdebdSChristoph Hellwig 	[DMA_FROM_DEVICE]	= DATA_DIR_IN,		/* INBOUND */
3942f73bdebdSChristoph Hellwig 	[DMA_NONE]		= DATA_DIR_NONE,	/* NO TRANSFER */
3943dbf9bfe6Sjack wang };
3944f74cf271SSakthivel K void
pm8001_chip_make_sg(struct scatterlist * scatter,int nr,void * prd)3945dbf9bfe6Sjack wang pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
3946dbf9bfe6Sjack wang {
3947dbf9bfe6Sjack wang 	int i;
3948dbf9bfe6Sjack wang 	struct scatterlist *sg;
3949dbf9bfe6Sjack wang 	struct pm8001_prd *buf_prd = prd;
3950dbf9bfe6Sjack wang 
3951dbf9bfe6Sjack wang 	for_each_sg(scatter, sg, nr, i) {
3952dbf9bfe6Sjack wang 		buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
3953dbf9bfe6Sjack wang 		buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
3954dbf9bfe6Sjack wang 		buf_prd->im_len.e = 0;
3955dbf9bfe6Sjack wang 		buf_prd++;
3956dbf9bfe6Sjack wang 	}
3957dbf9bfe6Sjack wang }
3958dbf9bfe6Sjack wang 
build_smp_cmd(u32 deviceID,__le32 hTag,struct smp_req * psmp_cmd)39598270ee2aSSantosh Nayak static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
3960dbf9bfe6Sjack wang {
39618270ee2aSSantosh Nayak 	psmp_cmd->tag = hTag;
3962dbf9bfe6Sjack wang 	psmp_cmd->device_id = cpu_to_le32(deviceID);
3963dbf9bfe6Sjack wang 	psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
3964dbf9bfe6Sjack wang }
3965dbf9bfe6Sjack wang 
3966dbf9bfe6Sjack wang /**
3967dbf9bfe6Sjack wang  * pm8001_chip_smp_req - send a SMP task to FW
3968dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
3969dbf9bfe6Sjack wang  * @ccb: the ccb information this request used.
3970dbf9bfe6Sjack wang  */
pm8001_chip_smp_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)3971dbf9bfe6Sjack wang static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
3972dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb)
3973dbf9bfe6Sjack wang {
3974dbf9bfe6Sjack wang 	int elem, rc;
3975dbf9bfe6Sjack wang 	struct sas_task *task = ccb->task;
3976dbf9bfe6Sjack wang 	struct domain_device *dev = task->dev;
3977dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
3978dbf9bfe6Sjack wang 	struct scatterlist *sg_req, *sg_resp;
3979dbf9bfe6Sjack wang 	u32 req_len, resp_len;
3980dbf9bfe6Sjack wang 	struct smp_req smp_cmd;
3981dbf9bfe6Sjack wang 	u32 opc;
3982dbf9bfe6Sjack wang 
3983dbf9bfe6Sjack wang 	memset(&smp_cmd, 0, sizeof(smp_cmd));
3984dbf9bfe6Sjack wang 	/*
3985dbf9bfe6Sjack wang 	 * DMA-map SMP request, response buffers
3986dbf9bfe6Sjack wang 	 */
3987dbf9bfe6Sjack wang 	sg_req = &task->smp_task.smp_req;
3988f73bdebdSChristoph Hellwig 	elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, DMA_TO_DEVICE);
3989dbf9bfe6Sjack wang 	if (!elem)
3990dbf9bfe6Sjack wang 		return -ENOMEM;
3991dbf9bfe6Sjack wang 	req_len = sg_dma_len(sg_req);
3992dbf9bfe6Sjack wang 
3993dbf9bfe6Sjack wang 	sg_resp = &task->smp_task.smp_resp;
3994f73bdebdSChristoph Hellwig 	elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, DMA_FROM_DEVICE);
3995dbf9bfe6Sjack wang 	if (!elem) {
3996dbf9bfe6Sjack wang 		rc = -ENOMEM;
3997dbf9bfe6Sjack wang 		goto err_out;
3998dbf9bfe6Sjack wang 	}
3999dbf9bfe6Sjack wang 	resp_len = sg_dma_len(sg_resp);
4000dbf9bfe6Sjack wang 	/* must be in dwords */
4001dbf9bfe6Sjack wang 	if ((req_len & 0x3) || (resp_len & 0x3)) {
4002dbf9bfe6Sjack wang 		rc = -EINVAL;
4003dbf9bfe6Sjack wang 		goto err_out_2;
4004dbf9bfe6Sjack wang 	}
4005dbf9bfe6Sjack wang 
4006dbf9bfe6Sjack wang 	opc = OPC_INB_SMP_REQUEST;
4007dbf9bfe6Sjack wang 	smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
4008dbf9bfe6Sjack wang 	smp_cmd.long_smp_req.long_req_addr =
4009dbf9bfe6Sjack wang 		cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
4010dbf9bfe6Sjack wang 	smp_cmd.long_smp_req.long_req_size =
4011dbf9bfe6Sjack wang 		cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
4012dbf9bfe6Sjack wang 	smp_cmd.long_smp_req.long_resp_addr =
4013dbf9bfe6Sjack wang 		cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
4014dbf9bfe6Sjack wang 	smp_cmd.long_smp_req.long_resp_size =
4015dbf9bfe6Sjack wang 		cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
4016dbf9bfe6Sjack wang 	build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
4017f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc,
401891a43fa6Speter chang 				  &smp_cmd, sizeof(smp_cmd), 0);
40195533abcaSTomas Henzl 	if (rc)
40205533abcaSTomas Henzl 		goto err_out_2;
40215533abcaSTomas Henzl 
4022dbf9bfe6Sjack wang 	return 0;
4023dbf9bfe6Sjack wang 
4024dbf9bfe6Sjack wang err_out_2:
4025dbf9bfe6Sjack wang 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
4026f73bdebdSChristoph Hellwig 			DMA_FROM_DEVICE);
4027dbf9bfe6Sjack wang err_out:
4028dbf9bfe6Sjack wang 	dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
4029f73bdebdSChristoph Hellwig 			DMA_TO_DEVICE);
4030dbf9bfe6Sjack wang 	return rc;
4031dbf9bfe6Sjack wang }
4032dbf9bfe6Sjack wang 
4033dbf9bfe6Sjack wang /**
4034dbf9bfe6Sjack wang  * pm8001_chip_ssp_io_req - send a SSP task to FW
4035dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4036dbf9bfe6Sjack wang  * @ccb: the ccb information this request used.
4037dbf9bfe6Sjack wang  */
pm8001_chip_ssp_io_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4038dbf9bfe6Sjack wang static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
4039dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb)
4040dbf9bfe6Sjack wang {
4041dbf9bfe6Sjack wang 	struct sas_task *task = ccb->task;
4042dbf9bfe6Sjack wang 	struct domain_device *dev = task->dev;
4043dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4044dbf9bfe6Sjack wang 	struct ssp_ini_io_start_req ssp_cmd;
4045dbf9bfe6Sjack wang 	u32 tag = ccb->ccb_tag;
40468270ee2aSSantosh Nayak 	u64 phys_addr;
4047dbf9bfe6Sjack wang 	u32 opc = OPC_INB_SSPINIIOSTART;
4048dbf9bfe6Sjack wang 	memset(&ssp_cmd, 0, sizeof(ssp_cmd));
4049dbf9bfe6Sjack wang 	memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
4050afc5ca9dSjack wang 	ssp_cmd.dir_m_tlr =
4051afc5ca9dSjack wang 		cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
4052dbf9bfe6Sjack wang 	SAS 1.1 compatible TLR*/
4053dbf9bfe6Sjack wang 	ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4054dbf9bfe6Sjack wang 	ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4055dbf9bfe6Sjack wang 	ssp_cmd.tag = cpu_to_le32(tag);
4056dbf9bfe6Sjack wang 	ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
4057e73823f7SJames Bottomley 	memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cmd->cmnd,
4058e73823f7SJames Bottomley 	       task->ssp_task.cmd->cmd_len);
4059dbf9bfe6Sjack wang 
4060dbf9bfe6Sjack wang 	/* fill in PRD (scatter/gather) table, if any */
4061dbf9bfe6Sjack wang 	if (task->num_scatter > 1) {
4062dbf9bfe6Sjack wang 		pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
40635a141315SViswas G 		phys_addr = ccb->ccb_dma_handle;
40648270ee2aSSantosh Nayak 		ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
40658270ee2aSSantosh Nayak 		ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
4066dbf9bfe6Sjack wang 		ssp_cmd.esgl = cpu_to_le32(1<<31);
4067dbf9bfe6Sjack wang 	} else if (task->num_scatter == 1) {
40688270ee2aSSantosh Nayak 		u64 dma_addr = sg_dma_address(task->scatter);
40698270ee2aSSantosh Nayak 		ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
40708270ee2aSSantosh Nayak 		ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
4071dbf9bfe6Sjack wang 		ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4072dbf9bfe6Sjack wang 		ssp_cmd.esgl = 0;
4073dbf9bfe6Sjack wang 	} else if (task->num_scatter == 0) {
4074dbf9bfe6Sjack wang 		ssp_cmd.addr_low = 0;
4075dbf9bfe6Sjack wang 		ssp_cmd.addr_high = 0;
4076dbf9bfe6Sjack wang 		ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4077dbf9bfe6Sjack wang 		ssp_cmd.esgl = 0;
4078dbf9bfe6Sjack wang 	}
4079f91767a3SDamien Le Moal 
4080f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &ssp_cmd,
408191a43fa6Speter chang 				    sizeof(ssp_cmd), 0);
4082dbf9bfe6Sjack wang }
4083dbf9bfe6Sjack wang 
pm8001_chip_sata_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4084dbf9bfe6Sjack wang static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
4085dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb)
4086dbf9bfe6Sjack wang {
4087dbf9bfe6Sjack wang 	struct sas_task *task = ccb->task;
4088dbf9bfe6Sjack wang 	struct domain_device *dev = task->dev;
4089dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
4090dbf9bfe6Sjack wang 	u32 tag = ccb->ccb_tag;
4091dbf9bfe6Sjack wang 	struct sata_start_req sata_cmd;
4092dbf9bfe6Sjack wang 	u32 hdr_tag, ncg_tag = 0;
40938270ee2aSSantosh Nayak 	u64 phys_addr;
4094dbf9bfe6Sjack wang 	u32 ATAP = 0x0;
409554543295SIgor Pylypiv 	u32 dir, retfis = 0;
4096dbf9bfe6Sjack wang 	u32  opc = OPC_INB_SATA_HOST_OPSTART;
4097f91767a3SDamien Le Moal 
4098dbf9bfe6Sjack wang 	memset(&sata_cmd, 0, sizeof(sata_cmd));
4099aa028141SDamien Le Moal 
4100aa028141SDamien Le Moal 	if (task->data_dir == DMA_NONE && !task->ata_task.use_ncq) {
4101dbf9bfe6Sjack wang 		ATAP = 0x04;  /* no data*/
41021b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, IO, "no data\n");
4103dbf9bfe6Sjack wang 	} else if (likely(!task->ata_task.device_control_reg_update)) {
4104aa028141SDamien Le Moal 		if (task->ata_task.use_ncq &&
4105aa028141SDamien Le Moal 		    dev->sata_dev.class != ATA_DEV_ATAPI) {
4106aa028141SDamien Le Moal 			ATAP = 0x07; /* FPDMA */
4107aa028141SDamien Le Moal 			pm8001_dbg(pm8001_ha, IO, "FPDMA\n");
4108aa028141SDamien Le Moal 		} else if (task->ata_task.dma_xfer) {
4109dbf9bfe6Sjack wang 			ATAP = 0x06; /* DMA */
41101b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO, "DMA\n");
4111dbf9bfe6Sjack wang 		} else {
4112dbf9bfe6Sjack wang 			ATAP = 0x05; /* PIO*/
41131b5d2793SJoe Perches 			pm8001_dbg(pm8001_ha, IO, "PIO\n");
4114dbf9bfe6Sjack wang 		}
4115dbf9bfe6Sjack wang 	}
4116c6b9ef57SSakthivel K 	if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag)) {
4117c6b9ef57SSakthivel K 		task->ata_task.fis.sector_count |= (u8) (hdr_tag << 3);
4118afc5ca9dSjack wang 		ncg_tag = hdr_tag;
4119c6b9ef57SSakthivel K 	}
4120dbf9bfe6Sjack wang 	dir = data_dir_flags[task->data_dir] << 8;
4121dbf9bfe6Sjack wang 	sata_cmd.tag = cpu_to_le32(tag);
4122dbf9bfe6Sjack wang 	sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
4123dbf9bfe6Sjack wang 	sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
412454543295SIgor Pylypiv 	if (task->ata_task.return_fis_on_success)
412554543295SIgor Pylypiv 		retfis = 1;
412654543295SIgor Pylypiv 	sata_cmd.retfis_ncqtag_atap_dir_m =
412754543295SIgor Pylypiv 		cpu_to_le32((retfis << 24) | ((ncg_tag & 0xff) << 16) |
412854543295SIgor Pylypiv 			    ((ATAP & 0x3f) << 10) | dir);
4129dbf9bfe6Sjack wang 	sata_cmd.sata_fis = task->ata_task.fis;
4130dbf9bfe6Sjack wang 	if (likely(!task->ata_task.device_control_reg_update))
4131dbf9bfe6Sjack wang 		sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
4132dbf9bfe6Sjack wang 	sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
4133dbf9bfe6Sjack wang 	/* fill in PRD (scatter/gather) table, if any */
4134dbf9bfe6Sjack wang 	if (task->num_scatter > 1) {
4135dbf9bfe6Sjack wang 		pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
41365a141315SViswas G 		phys_addr = ccb->ccb_dma_handle;
4137dbf9bfe6Sjack wang 		sata_cmd.addr_low = lower_32_bits(phys_addr);
4138dbf9bfe6Sjack wang 		sata_cmd.addr_high = upper_32_bits(phys_addr);
4139dbf9bfe6Sjack wang 		sata_cmd.esgl = cpu_to_le32(1 << 31);
4140dbf9bfe6Sjack wang 	} else if (task->num_scatter == 1) {
41418270ee2aSSantosh Nayak 		u64 dma_addr = sg_dma_address(task->scatter);
4142dbf9bfe6Sjack wang 		sata_cmd.addr_low = lower_32_bits(dma_addr);
4143dbf9bfe6Sjack wang 		sata_cmd.addr_high = upper_32_bits(dma_addr);
4144dbf9bfe6Sjack wang 		sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4145dbf9bfe6Sjack wang 		sata_cmd.esgl = 0;
4146dbf9bfe6Sjack wang 	} else if (task->num_scatter == 0) {
4147dbf9bfe6Sjack wang 		sata_cmd.addr_low = 0;
4148dbf9bfe6Sjack wang 		sata_cmd.addr_high = 0;
4149dbf9bfe6Sjack wang 		sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4150dbf9bfe6Sjack wang 		sata_cmd.esgl = 0;
4151dbf9bfe6Sjack wang 	}
4152c6b9ef57SSakthivel K 
4153f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &sata_cmd,
415491a43fa6Speter chang 				    sizeof(sata_cmd), 0);
4155dbf9bfe6Sjack wang }
4156dbf9bfe6Sjack wang 
4157dbf9bfe6Sjack wang /**
4158dbf9bfe6Sjack wang  * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
4159dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4160dbf9bfe6Sjack wang  * @phy_id: the phy id which we wanted to start up.
4161dbf9bfe6Sjack wang  */
4162dbf9bfe6Sjack wang static int
pm8001_chip_phy_start_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)4163dbf9bfe6Sjack wang pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
4164dbf9bfe6Sjack wang {
4165dbf9bfe6Sjack wang 	struct phy_start_req payload;
4166dbf9bfe6Sjack wang 	u32 tag = 0x01;
4167dbf9bfe6Sjack wang 	u32 opcode = OPC_INB_PHYSTART;
4168f91767a3SDamien Le Moal 
4169dbf9bfe6Sjack wang 	memset(&payload, 0, sizeof(payload));
4170dbf9bfe6Sjack wang 	payload.tag = cpu_to_le32(tag);
4171dbf9bfe6Sjack wang 	/*
4172dbf9bfe6Sjack wang 	 ** [0:7]   PHY Identifier
4173dbf9bfe6Sjack wang 	 ** [8:11]  link rate 1.5G, 3G, 6G
4174dbf9bfe6Sjack wang 	 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
4175dbf9bfe6Sjack wang 	 ** [14]    0b disable spin up hold; 1b enable spin up hold
4176dbf9bfe6Sjack wang 	 */
4177dbf9bfe6Sjack wang 	payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
4178dbf9bfe6Sjack wang 		LINKMODE_AUTO |	LINKRATE_15 |
4179dbf9bfe6Sjack wang 		LINKRATE_30 | LINKRATE_60 | phy_id);
4180aa9f8328SJames Bottomley 	payload.sas_identify.dev_type = SAS_END_DEVICE;
4181dbf9bfe6Sjack wang 	payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
4182dbf9bfe6Sjack wang 	memcpy(payload.sas_identify.sas_addr,
4183*71996bb8SMichal Grzedzicki 		&pm8001_ha->phy[phy_id].dev_sas_addr, SAS_ADDR_SIZE);
4184dbf9bfe6Sjack wang 	payload.sas_identify.phy_id = phy_id;
4185f91767a3SDamien Le Moal 
4186f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opcode, &payload,
418791a43fa6Speter chang 				    sizeof(payload), 0);
4188dbf9bfe6Sjack wang }
4189dbf9bfe6Sjack wang 
4190dbf9bfe6Sjack wang /**
4191dbf9bfe6Sjack wang  * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
4192dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4193dbf9bfe6Sjack wang  * @phy_id: the phy id which we wanted to start up.
4194dbf9bfe6Sjack wang  */
pm8001_chip_phy_stop_req(struct pm8001_hba_info * pm8001_ha,u8 phy_id)41957efa59e1SBaoyou Xie static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
4196dbf9bfe6Sjack wang 				    u8 phy_id)
4197dbf9bfe6Sjack wang {
4198dbf9bfe6Sjack wang 	struct phy_stop_req payload;
4199dbf9bfe6Sjack wang 	u32 tag = 0x01;
4200dbf9bfe6Sjack wang 	u32 opcode = OPC_INB_PHYSTOP;
4201f91767a3SDamien Le Moal 
4202dbf9bfe6Sjack wang 	memset(&payload, 0, sizeof(payload));
4203dbf9bfe6Sjack wang 	payload.tag = cpu_to_le32(tag);
4204dbf9bfe6Sjack wang 	payload.phy_id = cpu_to_le32(phy_id);
4205f91767a3SDamien Le Moal 
4206f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opcode, &payload,
420791a43fa6Speter chang 				    sizeof(payload), 0);
4208dbf9bfe6Sjack wang }
4209dbf9bfe6Sjack wang 
4210083645baSLee Jones /*
4211f74cf271SSakthivel K  * see comments on pm8001_mpi_reg_resp.
4212dbf9bfe6Sjack wang  */
pm8001_chip_reg_dev_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u32 flag)4213dbf9bfe6Sjack wang static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4214dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev, u32 flag)
4215dbf9bfe6Sjack wang {
4216dbf9bfe6Sjack wang 	struct reg_dev_req payload;
4217dbf9bfe6Sjack wang 	u32	opc;
4218dbf9bfe6Sjack wang 	u32 stp_sspsmp_sata = 0x4;
4219dbf9bfe6Sjack wang 	u32 linkrate, phy_id;
422099df0edbSDamien Le Moal 	int rc;
4221dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
4222dbf9bfe6Sjack wang 	u8 retryFlag = 0x1;
4223dbf9bfe6Sjack wang 	u16 firstBurstSize = 0;
4224dbf9bfe6Sjack wang 	u16 ITNT = 2000;
4225dbf9bfe6Sjack wang 	struct domain_device *dev = pm8001_dev->sas_device;
4226dbf9bfe6Sjack wang 	struct domain_device *parent_dev = dev->parent;
422708d0a992SAjish Koshy 	struct pm8001_port *port = dev->port->lldd_port;
4228dbf9bfe6Sjack wang 
4229dbf9bfe6Sjack wang 	memset(&payload, 0, sizeof(payload));
423099df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, pm8001_dev, NULL);
423199df0edbSDamien Le Moal 	if (!ccb)
423299df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
423399df0edbSDamien Le Moal 
423499df0edbSDamien Le Moal 	payload.tag = cpu_to_le32(ccb->ccb_tag);
4235dbf9bfe6Sjack wang 	if (flag == 1)
4236dbf9bfe6Sjack wang 		stp_sspsmp_sata = 0x02; /*direct attached sata */
4237dbf9bfe6Sjack wang 	else {
4238aa9f8328SJames Bottomley 		if (pm8001_dev->dev_type == SAS_SATA_DEV)
4239dbf9bfe6Sjack wang 			stp_sspsmp_sata = 0x00; /* stp*/
4240aa9f8328SJames Bottomley 		else if (pm8001_dev->dev_type == SAS_END_DEVICE ||
42414f632918SIgor Pylypiv 			dev_is_expander(pm8001_dev->dev_type))
4242dbf9bfe6Sjack wang 			stp_sspsmp_sata = 0x01; /*ssp or smp*/
4243dbf9bfe6Sjack wang 	}
4244924a3541SJohn Garry 	if (parent_dev && dev_is_expander(parent_dev->dev_type))
4245dbf9bfe6Sjack wang 		phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4246dbf9bfe6Sjack wang 	else
4247dbf9bfe6Sjack wang 		phy_id = pm8001_dev->attached_phy;
4248dbf9bfe6Sjack wang 	opc = OPC_INB_REG_DEV;
4249dbf9bfe6Sjack wang 	linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4250dbf9bfe6Sjack wang 			pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4251dbf9bfe6Sjack wang 	payload.phyid_portid =
425208d0a992SAjish Koshy 		cpu_to_le32(((port->port_id) & 0x0F) |
4253dbf9bfe6Sjack wang 		((phy_id & 0x0F) << 4));
4254dbf9bfe6Sjack wang 	payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4255dbf9bfe6Sjack wang 		((linkrate & 0x0F) * 0x1000000) |
4256dbf9bfe6Sjack wang 		((stp_sspsmp_sata & 0x03) * 0x10000000));
4257dbf9bfe6Sjack wang 	payload.firstburstsize_ITNexustimeout =
4258dbf9bfe6Sjack wang 		cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
4259afc5ca9dSjack wang 	memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
4260dbf9bfe6Sjack wang 		SAS_ADDR_SIZE);
4261f91767a3SDamien Le Moal 
4262f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
426391a43fa6Speter chang 				  sizeof(payload), 0);
42644c8f04b1SDamien Le Moal 	if (rc)
426599df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
42664c8f04b1SDamien Le Moal 
426772d0baa0Sjack_wang 	return rc;
4268dbf9bfe6Sjack wang }
4269dbf9bfe6Sjack wang 
4270083645baSLee Jones /*
4271f74cf271SSakthivel K  * see comments on pm8001_mpi_reg_resp.
4272dbf9bfe6Sjack wang  */
pm8001_chip_dereg_dev_req(struct pm8001_hba_info * pm8001_ha,u32 device_id)4273f74cf271SSakthivel K int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4274dbf9bfe6Sjack wang 	u32 device_id)
4275dbf9bfe6Sjack wang {
4276dbf9bfe6Sjack wang 	struct dereg_dev_req payload;
4277dbf9bfe6Sjack wang 	u32 opc = OPC_INB_DEREG_DEV_HANDLE;
4278dbf9bfe6Sjack wang 
427972d0baa0Sjack_wang 	memset(&payload, 0, sizeof(payload));
42808270ee2aSSantosh Nayak 	payload.tag = cpu_to_le32(1);
4281dbf9bfe6Sjack wang 	payload.device_id = cpu_to_le32(device_id);
428281221ab7SAkshat Jain 	pm8001_dbg(pm8001_ha, INIT, "unregister device device_id %d\n",
42831b5d2793SJoe Perches 		   device_id);
4284f91767a3SDamien Le Moal 
4285f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
428691a43fa6Speter chang 				    sizeof(payload), 0);
4287dbf9bfe6Sjack wang }
4288dbf9bfe6Sjack wang 
4289dbf9bfe6Sjack wang /**
4290dbf9bfe6Sjack wang  * pm8001_chip_phy_ctl_req - support the local phy operation
4291dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4292685f9479SLee Jones  * @phyId: the phy id which we wanted to operate
4293685f9479SLee Jones  * @phy_op: the phy operation to request
4294dbf9bfe6Sjack wang  */
pm8001_chip_phy_ctl_req(struct pm8001_hba_info * pm8001_ha,u32 phyId,u32 phy_op)4295dbf9bfe6Sjack wang static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4296dbf9bfe6Sjack wang 	u32 phyId, u32 phy_op)
4297dbf9bfe6Sjack wang {
4298dbf9bfe6Sjack wang 	struct local_phy_ctl_req payload;
4299dbf9bfe6Sjack wang 	u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
4300f91767a3SDamien Le Moal 
430183e73329Sjack wang 	memset(&payload, 0, sizeof(payload));
43028270ee2aSSantosh Nayak 	payload.tag = cpu_to_le32(1);
4303dbf9bfe6Sjack wang 	payload.phyop_phyid =
4304dbf9bfe6Sjack wang 		cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
4305f91767a3SDamien Le Moal 
4306f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
430791a43fa6Speter chang 				    sizeof(payload), 0);
4308dbf9bfe6Sjack wang }
4309dbf9bfe6Sjack wang 
pm8001_chip_is_our_interrupt(struct pm8001_hba_info * pm8001_ha)4310f310a4eaSColin Ian King static u32 pm8001_chip_is_our_interrupt(struct pm8001_hba_info *pm8001_ha)
4311dbf9bfe6Sjack wang {
4312dbf9bfe6Sjack wang #ifdef PM8001_USE_MSIX
4313dbf9bfe6Sjack wang 	return 1;
4314292c04ccSColin Ian King #else
4315292c04ccSColin Ian King 	u32 value;
4316292c04ccSColin Ian King 
4317dbf9bfe6Sjack wang 	value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4318dbf9bfe6Sjack wang 	if (value)
4319dbf9bfe6Sjack wang 		return 1;
4320dbf9bfe6Sjack wang 	return 0;
4321292c04ccSColin Ian King #endif
4322dbf9bfe6Sjack wang }
4323dbf9bfe6Sjack wang 
4324dbf9bfe6Sjack wang /**
4325dbf9bfe6Sjack wang  * pm8001_chip_isr - PM8001 isr handler.
4326dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4327685f9479SLee Jones  * @vec: IRQ number
4328dbf9bfe6Sjack wang  */
432972d0baa0Sjack_wang static irqreturn_t
pm8001_chip_isr(struct pm8001_hba_info * pm8001_ha,u8 vec)4330f74cf271SSakthivel K pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha, u8 vec)
4331dbf9bfe6Sjack wang {
4332f74cf271SSakthivel K 	pm8001_chip_interrupt_disable(pm8001_ha, vec);
43331b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO,
43347370672dSpeter chang 		   "irq vec %d, ODMR:0x%x\n",
43351b5d2793SJoe Perches 		   vec, pm8001_cr32(pm8001_ha, 0, 0x30));
4336f74cf271SSakthivel K 	process_oq(pm8001_ha, vec);
4337f74cf271SSakthivel K 	pm8001_chip_interrupt_enable(pm8001_ha, vec);
433872d0baa0Sjack_wang 	return IRQ_HANDLED;
4339dbf9bfe6Sjack wang }
4340dbf9bfe6Sjack wang 
send_task_abort(struct pm8001_hba_info * pm8001_ha,u32 opc,u32 dev_id,enum sas_internal_abort type,u32 task_tag,u32 cmd_tag)4341dbf9bfe6Sjack wang static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
43422cbbf489SJohn Garry 	u32 dev_id, enum sas_internal_abort type, u32 task_tag, u32 cmd_tag)
4343dbf9bfe6Sjack wang {
4344dbf9bfe6Sjack wang 	struct task_abort_req task_abort;
4345f91767a3SDamien Le Moal 
4346dbf9bfe6Sjack wang 	memset(&task_abort, 0, sizeof(task_abort));
43472cbbf489SJohn Garry 	if (type == SAS_INTERNAL_ABORT_SINGLE) {
4348dbf9bfe6Sjack wang 		task_abort.abort_all = 0;
4349dbf9bfe6Sjack wang 		task_abort.device_id = cpu_to_le32(dev_id);
4350dbf9bfe6Sjack wang 		task_abort.tag_to_abort = cpu_to_le32(task_tag);
43512cbbf489SJohn Garry 	} else if (type == SAS_INTERNAL_ABORT_DEV) {
4352dbf9bfe6Sjack wang 		task_abort.abort_all = cpu_to_le32(1);
4353dbf9bfe6Sjack wang 		task_abort.device_id = cpu_to_le32(dev_id);
43542cbbf489SJohn Garry 	} else {
43552cbbf489SJohn Garry 		pm8001_dbg(pm8001_ha, EH, "unknown type (%d)\n", type);
43562cbbf489SJohn Garry 		return -EIO;
4357dbf9bfe6Sjack wang 	}
4358f91767a3SDamien Le Moal 
43592cbbf489SJohn Garry 	task_abort.tag = cpu_to_le32(cmd_tag);
43602cbbf489SJohn Garry 
4361f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &task_abort,
436291a43fa6Speter chang 				    sizeof(task_abort), 0);
4363dbf9bfe6Sjack wang }
4364dbf9bfe6Sjack wang 
4365083645baSLee Jones /*
4366dbf9bfe6Sjack wang  * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4367dbf9bfe6Sjack wang  */
pm8001_chip_abort_task(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb)4368f74cf271SSakthivel K int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
43692cbbf489SJohn Garry 	struct pm8001_ccb_info *ccb)
4370dbf9bfe6Sjack wang {
43712cbbf489SJohn Garry 	struct sas_task *task = ccb->task;
43722cbbf489SJohn Garry 	struct sas_internal_abort_task *abort = &task->abort_task;
43732cbbf489SJohn Garry 	struct pm8001_device *pm8001_dev = ccb->device;
4374dbf9bfe6Sjack wang 	int rc = TMF_RESP_FUNC_FAILED;
43752cbbf489SJohn Garry 	u32 opc, device_id;
43762cbbf489SJohn Garry 
43771b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, EH, "cmd_tag = %x, abort task tag = 0x%x\n",
43782cbbf489SJohn Garry 		   ccb->ccb_tag, abort->tag);
4379aa9f8328SJames Bottomley 	if (pm8001_dev->dev_type == SAS_END_DEVICE)
4380dbf9bfe6Sjack wang 		opc = OPC_INB_SSP_ABORT;
4381aa9f8328SJames Bottomley 	else if (pm8001_dev->dev_type == SAS_SATA_DEV)
4382dbf9bfe6Sjack wang 		opc = OPC_INB_SATA_ABORT;
4383dbf9bfe6Sjack wang 	else
4384dbf9bfe6Sjack wang 		opc = OPC_INB_SMP_ABORT;/* SMP */
4385dbf9bfe6Sjack wang 	device_id = pm8001_dev->device_id;
43862cbbf489SJohn Garry 	rc = send_task_abort(pm8001_ha, opc, device_id, abort->type,
43872cbbf489SJohn Garry 			     abort->tag, ccb->ccb_tag);
4388dbf9bfe6Sjack wang 	if (rc != TMF_RESP_FUNC_COMPLETE)
43891b5d2793SJoe Perches 		pm8001_dbg(pm8001_ha, EH, "rc= %d\n", rc);
4390dbf9bfe6Sjack wang 	return rc;
4391dbf9bfe6Sjack wang }
4392dbf9bfe6Sjack wang 
4393dbf9bfe6Sjack wang /**
439465155b37SUwe Kleine-König  * pm8001_chip_ssp_tm_req - built the task management command.
4395dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4396dbf9bfe6Sjack wang  * @ccb: the ccb information.
4397dbf9bfe6Sjack wang  * @tmf: task management function.
4398dbf9bfe6Sjack wang  */
pm8001_chip_ssp_tm_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_ccb_info * ccb,struct sas_tmf_task * tmf)4399f74cf271SSakthivel K int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4400bbfe82cdSJohn Garry 	struct pm8001_ccb_info *ccb, struct sas_tmf_task *tmf)
4401dbf9bfe6Sjack wang {
4402dbf9bfe6Sjack wang 	struct sas_task *task = ccb->task;
4403dbf9bfe6Sjack wang 	struct domain_device *dev = task->dev;
4404dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev = dev->lldd_dev;
4405dbf9bfe6Sjack wang 	u32 opc = OPC_INB_SSPINITMSTART;
4406dbf9bfe6Sjack wang 	struct ssp_ini_tm_start_req sspTMCmd;
4407dbf9bfe6Sjack wang 
4408dbf9bfe6Sjack wang 	memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4409dbf9bfe6Sjack wang 	sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4410bbfe82cdSJohn Garry 	sspTMCmd.relate_tag = cpu_to_le32((u32)tmf->tag_of_task_to_be_managed);
4411dbf9bfe6Sjack wang 	sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
4412dbf9bfe6Sjack wang 	memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4413dbf9bfe6Sjack wang 	sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4414e912457bSAnand Kumar Santhanam 	if (pm8001_ha->chip_id != chip_8001)
4415cd2268a1SDamien Le Moal 		sspTMCmd.ds_ads_m = cpu_to_le32(0x08);
4416f91767a3SDamien Le Moal 
4417f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &sspTMCmd,
441891a43fa6Speter chang 				    sizeof(sspTMCmd), 0);
4419dbf9bfe6Sjack wang }
4420dbf9bfe6Sjack wang 
pm8001_chip_get_nvmd_req(struct pm8001_hba_info * pm8001_ha,void * payload)4421f74cf271SSakthivel K int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4422dbf9bfe6Sjack wang 	void *payload)
4423dbf9bfe6Sjack wang {
4424dbf9bfe6Sjack wang 	u32 opc = OPC_INB_GET_NVMD_DATA;
4425dbf9bfe6Sjack wang 	u32 nvmd_type;
442672d0baa0Sjack_wang 	int rc;
4427dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
4428dbf9bfe6Sjack wang 	struct get_nvm_data_req nvmd_req;
4429dbf9bfe6Sjack wang 	struct fw_control_ex *fw_control_context;
4430dbf9bfe6Sjack wang 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4431dbf9bfe6Sjack wang 
4432dbf9bfe6Sjack wang 	nvmd_type = ioctl_payload->minor_function;
4433dbf9bfe6Sjack wang 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
44340caeb91cSDan Carpenter 	if (!fw_control_context)
44350caeb91cSDan Carpenter 		return -ENOMEM;
44361c75a679SSakthivel K 	fw_control_context->usrAddr = (u8 *)ioctl_payload->func_specific;
44379b889846SViswas G 	fw_control_context->len = ioctl_payload->rd_length;
4438dbf9bfe6Sjack wang 	memset(&nvmd_req, 0, sizeof(nvmd_req));
443999df0edbSDamien Le Moal 
444099df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, NULL, NULL);
444199df0edbSDamien Le Moal 	if (!ccb) {
4442823d219fSJulia Lawall 		kfree(fw_control_context);
444399df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
4444823d219fSJulia Lawall 	}
4445dbf9bfe6Sjack wang 	ccb->fw_control_context = fw_control_context;
444699df0edbSDamien Le Moal 
444799df0edbSDamien Le Moal 	nvmd_req.tag = cpu_to_le32(ccb->ccb_tag);
4448dbf9bfe6Sjack wang 
4449dbf9bfe6Sjack wang 	switch (nvmd_type) {
4450dbf9bfe6Sjack wang 	case TWI_DEVICE: {
4451dbf9bfe6Sjack wang 		u32 twi_addr, twi_page_size;
4452dbf9bfe6Sjack wang 		twi_addr = 0xa8;
4453dbf9bfe6Sjack wang 		twi_page_size = 2;
4454dbf9bfe6Sjack wang 
4455dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4456dbf9bfe6Sjack wang 			twi_page_size << 8 | TWI_DEVICE);
44579b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4458dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4459dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4460dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4461dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4462dbf9bfe6Sjack wang 		break;
4463dbf9bfe6Sjack wang 	}
4464dbf9bfe6Sjack wang 	case C_SEEPROM: {
4465dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
44669b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4467dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4468dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4469dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4470dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4471dbf9bfe6Sjack wang 		break;
4472dbf9bfe6Sjack wang 	}
4473dbf9bfe6Sjack wang 	case VPD_FLASH: {
4474dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
44759b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4476dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4477dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4478dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4479dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4480dbf9bfe6Sjack wang 		break;
4481dbf9bfe6Sjack wang 	}
4482dbf9bfe6Sjack wang 	case EXPAN_ROM: {
4483dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
44849b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
4485dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4486dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4487dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4488dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4489dbf9bfe6Sjack wang 		break;
4490dbf9bfe6Sjack wang 	}
449127909407SAnand Kumar Santhanam 	case IOP_RDUMP: {
449227909407SAnand Kumar Santhanam 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | IOP_RDUMP);
44939b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->rd_length);
449427909407SAnand Kumar Santhanam 		nvmd_req.vpd_offset = cpu_to_le32(ioctl_payload->offset);
449527909407SAnand Kumar Santhanam 		nvmd_req.resp_addr_hi =
449627909407SAnand Kumar Santhanam 		cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
449727909407SAnand Kumar Santhanam 		nvmd_req.resp_addr_lo =
449827909407SAnand Kumar Santhanam 		cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
449927909407SAnand Kumar Santhanam 		break;
450027909407SAnand Kumar Santhanam 	}
4501dbf9bfe6Sjack wang 	default:
4502dbf9bfe6Sjack wang 		break;
4503dbf9bfe6Sjack wang 	}
4504f91767a3SDamien Le Moal 
4505f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &nvmd_req,
450691a43fa6Speter chang 				  sizeof(nvmd_req), 0);
45075533abcaSTomas Henzl 	if (rc) {
45085533abcaSTomas Henzl 		kfree(fw_control_context);
450999df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
45105533abcaSTomas Henzl 	}
451172d0baa0Sjack_wang 	return rc;
4512dbf9bfe6Sjack wang }
4513dbf9bfe6Sjack wang 
pm8001_chip_set_nvmd_req(struct pm8001_hba_info * pm8001_ha,void * payload)4514f74cf271SSakthivel K int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4515dbf9bfe6Sjack wang 	void *payload)
4516dbf9bfe6Sjack wang {
4517dbf9bfe6Sjack wang 	u32 opc = OPC_INB_SET_NVMD_DATA;
4518dbf9bfe6Sjack wang 	u32 nvmd_type;
451972d0baa0Sjack_wang 	int rc;
4520dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
4521dbf9bfe6Sjack wang 	struct set_nvm_data_req nvmd_req;
4522dbf9bfe6Sjack wang 	struct fw_control_ex *fw_control_context;
4523dbf9bfe6Sjack wang 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4524dbf9bfe6Sjack wang 
4525dbf9bfe6Sjack wang 	nvmd_type = ioctl_payload->minor_function;
4526dbf9bfe6Sjack wang 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
45270caeb91cSDan Carpenter 	if (!fw_control_context)
45280caeb91cSDan Carpenter 		return -ENOMEM;
4529f91767a3SDamien Le Moal 
4530dbf9bfe6Sjack wang 	memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
45311c75a679SSakthivel K 		&ioctl_payload->func_specific,
45329b889846SViswas G 		ioctl_payload->wr_length);
4533dbf9bfe6Sjack wang 	memset(&nvmd_req, 0, sizeof(nvmd_req));
453499df0edbSDamien Le Moal 
453599df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, NULL, NULL);
453699df0edbSDamien Le Moal 	if (!ccb) {
4537823d219fSJulia Lawall 		kfree(fw_control_context);
453899df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
4539823d219fSJulia Lawall 	}
4540dbf9bfe6Sjack wang 	ccb->fw_control_context = fw_control_context;
454199df0edbSDamien Le Moal 
454299df0edbSDamien Le Moal 	nvmd_req.tag = cpu_to_le32(ccb->ccb_tag);
4543dbf9bfe6Sjack wang 	switch (nvmd_type) {
4544dbf9bfe6Sjack wang 	case TWI_DEVICE: {
4545dbf9bfe6Sjack wang 		u32 twi_addr, twi_page_size;
4546dbf9bfe6Sjack wang 		twi_addr = 0xa8;
4547dbf9bfe6Sjack wang 		twi_page_size = 2;
4548dbf9bfe6Sjack wang 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4549dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4550dbf9bfe6Sjack wang 			twi_page_size << 8 | TWI_DEVICE);
45519b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4552dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4553dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4554dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4555dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4556dbf9bfe6Sjack wang 		break;
4557dbf9bfe6Sjack wang 	}
4558dbf9bfe6Sjack wang 	case C_SEEPROM:
4559dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
45609b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4561dbf9bfe6Sjack wang 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4562dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4563dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4564dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4565dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4566dbf9bfe6Sjack wang 		break;
4567dbf9bfe6Sjack wang 	case VPD_FLASH:
4568dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
45699b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4570dbf9bfe6Sjack wang 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4571dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4572dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4573dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4574dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4575dbf9bfe6Sjack wang 		break;
4576dbf9bfe6Sjack wang 	case EXPAN_ROM:
4577dbf9bfe6Sjack wang 		nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
45789b889846SViswas G 		nvmd_req.resp_len = cpu_to_le32(ioctl_payload->wr_length);
4579dbf9bfe6Sjack wang 		nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4580dbf9bfe6Sjack wang 		nvmd_req.resp_addr_hi =
4581dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4582dbf9bfe6Sjack wang 		nvmd_req.resp_addr_lo =
4583dbf9bfe6Sjack wang 		    cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4584dbf9bfe6Sjack wang 		break;
4585dbf9bfe6Sjack wang 	default:
4586dbf9bfe6Sjack wang 		break;
4587dbf9bfe6Sjack wang 	}
4588f91767a3SDamien Le Moal 
4589f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &nvmd_req,
459091a43fa6Speter chang 			sizeof(nvmd_req), 0);
45919422e864STomas Henzl 	if (rc) {
45929422e864STomas Henzl 		kfree(fw_control_context);
459399df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
45949422e864STomas Henzl 	}
459572d0baa0Sjack_wang 	return rc;
4596dbf9bfe6Sjack wang }
4597dbf9bfe6Sjack wang 
4598dbf9bfe6Sjack wang /**
4599dbf9bfe6Sjack wang  * pm8001_chip_fw_flash_update_build - support the firmware update operation
4600dbf9bfe6Sjack wang  * @pm8001_ha: our hba card information.
4601dbf9bfe6Sjack wang  * @fw_flash_updata_info: firmware flash update param
4602083645baSLee Jones  * @tag: Tag to apply to the payload
4603dbf9bfe6Sjack wang  */
4604f74cf271SSakthivel K int
pm8001_chip_fw_flash_update_build(struct pm8001_hba_info * pm8001_ha,void * fw_flash_updata_info,u32 tag)4605dbf9bfe6Sjack wang pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4606dbf9bfe6Sjack wang 	void *fw_flash_updata_info, u32 tag)
4607dbf9bfe6Sjack wang {
4608dbf9bfe6Sjack wang 	struct fw_flash_Update_req payload;
4609dbf9bfe6Sjack wang 	struct fw_flash_updata_info *info;
4610dbf9bfe6Sjack wang 	u32 opc = OPC_INB_FW_FLASH_UPDATE;
4611dbf9bfe6Sjack wang 
461272d0baa0Sjack_wang 	memset(&payload, 0, sizeof(struct fw_flash_Update_req));
4613dbf9bfe6Sjack wang 	info = fw_flash_updata_info;
4614dbf9bfe6Sjack wang 	payload.tag = cpu_to_le32(tag);
4615dbf9bfe6Sjack wang 	payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4616dbf9bfe6Sjack wang 	payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4617dbf9bfe6Sjack wang 	payload.total_image_len = cpu_to_le32(info->total_image_len);
4618dbf9bfe6Sjack wang 	payload.len = info->sgl.im_len.len ;
46198270ee2aSSantosh Nayak 	payload.sgl_addr_lo =
46208270ee2aSSantosh Nayak 		cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
46218270ee2aSSantosh Nayak 	payload.sgl_addr_hi =
46228270ee2aSSantosh Nayak 		cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
4623f91767a3SDamien Le Moal 
4624f91767a3SDamien Le Moal 	return pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
462591a43fa6Speter chang 				    sizeof(payload), 0);
4626dbf9bfe6Sjack wang }
4627dbf9bfe6Sjack wang 
4628f74cf271SSakthivel K int
pm8001_chip_fw_flash_update_req(struct pm8001_hba_info * pm8001_ha,void * payload)4629dbf9bfe6Sjack wang pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4630dbf9bfe6Sjack wang 	void *payload)
4631dbf9bfe6Sjack wang {
4632dbf9bfe6Sjack wang 	struct fw_flash_updata_info flash_update_info;
4633dbf9bfe6Sjack wang 	struct fw_control_info *fw_control;
4634dbf9bfe6Sjack wang 	struct fw_control_ex *fw_control_context;
463572d0baa0Sjack_wang 	int rc;
4636dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
46371c75a679SSakthivel K 	void *buffer = pm8001_ha->memoryMap.region[FW_FLASH].virt_ptr;
46381c75a679SSakthivel K 	dma_addr_t phys_addr = pm8001_ha->memoryMap.region[FW_FLASH].phys_addr;
4639dbf9bfe6Sjack wang 	struct pm8001_ioctl_payload *ioctl_payload = payload;
4640dbf9bfe6Sjack wang 
4641dbf9bfe6Sjack wang 	fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
46420caeb91cSDan Carpenter 	if (!fw_control_context)
46430caeb91cSDan Carpenter 		return -ENOMEM;
46441c75a679SSakthivel K 	fw_control = (struct fw_control_info *)&ioctl_payload->func_specific;
46451b5d2793SJoe Perches 	pm8001_dbg(pm8001_ha, DEVIO,
46461b5d2793SJoe Perches 		   "dma fw_control context input length :%x\n",
46471b5d2793SJoe Perches 		   fw_control->len);
464872d0baa0Sjack_wang 	memcpy(buffer, fw_control->buffer, fw_control->len);
4649dbf9bfe6Sjack wang 	flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4650dbf9bfe6Sjack wang 	flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4651dbf9bfe6Sjack wang 	flash_update_info.sgl.im_len.e = 0;
4652dbf9bfe6Sjack wang 	flash_update_info.cur_image_offset = fw_control->offset;
4653dbf9bfe6Sjack wang 	flash_update_info.cur_image_len = fw_control->len;
4654dbf9bfe6Sjack wang 	flash_update_info.total_image_len = fw_control->size;
4655dbf9bfe6Sjack wang 	fw_control_context->fw_control = fw_control;
4656dbf9bfe6Sjack wang 	fw_control_context->virtAddr = buffer;
46571c75a679SSakthivel K 	fw_control_context->phys_addr = phys_addr;
4658dbf9bfe6Sjack wang 	fw_control_context->len = fw_control->len;
465999df0edbSDamien Le Moal 
466099df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, NULL, NULL);
466199df0edbSDamien Le Moal 	if (!ccb) {
4662823d219fSJulia Lawall 		kfree(fw_control_context);
466399df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
4664823d219fSJulia Lawall 	}
4665dbf9bfe6Sjack wang 	ccb->fw_control_context = fw_control_context;
466699df0edbSDamien Le Moal 
466772d0baa0Sjack_wang 	rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
466899df0edbSDamien Le Moal 					       ccb->ccb_tag);
4669f792a362SDamien Le Moal 	if (rc) {
4670f792a362SDamien Le Moal 		kfree(fw_control_context);
467199df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
4672f792a362SDamien Le Moal 	}
46734c8f04b1SDamien Le Moal 
467472d0baa0Sjack_wang 	return rc;
4675dbf9bfe6Sjack wang }
4676dbf9bfe6Sjack wang 
4677d078b511SAnand Kumar Santhanam ssize_t
pm8001_get_gsm_dump(struct device * cdev,u32 length,char * buf)4678d078b511SAnand Kumar Santhanam pm8001_get_gsm_dump(struct device *cdev, u32 length, char *buf)
4679d078b511SAnand Kumar Santhanam {
4680d078b511SAnand Kumar Santhanam 	u32 value, rem, offset = 0, bar = 0;
4681d078b511SAnand Kumar Santhanam 	u32 index, work_offset, dw_length;
4682d078b511SAnand Kumar Santhanam 	u32 shift_value, gsm_base, gsm_dump_offset;
4683d078b511SAnand Kumar Santhanam 	char *direct_data;
4684d078b511SAnand Kumar Santhanam 	struct Scsi_Host *shost = class_to_shost(cdev);
4685d078b511SAnand Kumar Santhanam 	struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
4686d078b511SAnand Kumar Santhanam 	struct pm8001_hba_info *pm8001_ha = sha->lldd_ha;
4687d078b511SAnand Kumar Santhanam 
4688d078b511SAnand Kumar Santhanam 	direct_data = buf;
4689d078b511SAnand Kumar Santhanam 	gsm_dump_offset = pm8001_ha->fatal_forensic_shift_offset;
4690d078b511SAnand Kumar Santhanam 
4691d078b511SAnand Kumar Santhanam 	/* check max is 1 Mbytes */
4692d078b511SAnand Kumar Santhanam 	if ((length > 0x100000) || (gsm_dump_offset & 3) ||
4693d078b511SAnand Kumar Santhanam 		((gsm_dump_offset + length) > 0x1000000))
4694cf370066SViswas G 			return -EINVAL;
4695d078b511SAnand Kumar Santhanam 
4696d078b511SAnand Kumar Santhanam 	if (pm8001_ha->chip_id == chip_8001)
4697d078b511SAnand Kumar Santhanam 		bar = 2;
4698d078b511SAnand Kumar Santhanam 	else
4699d078b511SAnand Kumar Santhanam 		bar = 1;
4700d078b511SAnand Kumar Santhanam 
4701d078b511SAnand Kumar Santhanam 	work_offset = gsm_dump_offset & 0xFFFF0000;
4702d078b511SAnand Kumar Santhanam 	offset = gsm_dump_offset & 0x0000FFFF;
4703d078b511SAnand Kumar Santhanam 	gsm_dump_offset = work_offset;
4704d078b511SAnand Kumar Santhanam 	/* adjust length to dword boundary */
4705d078b511SAnand Kumar Santhanam 	rem = length & 3;
4706d078b511SAnand Kumar Santhanam 	dw_length = length >> 2;
4707d078b511SAnand Kumar Santhanam 
4708d078b511SAnand Kumar Santhanam 	for (index = 0; index < dw_length; index++) {
4709d078b511SAnand Kumar Santhanam 		if ((work_offset + offset) & 0xFFFF0000) {
4710d078b511SAnand Kumar Santhanam 			if (pm8001_ha->chip_id == chip_8001)
4711d078b511SAnand Kumar Santhanam 				shift_value = ((gsm_dump_offset + offset) &
4712d078b511SAnand Kumar Santhanam 						SHIFT_REG_64K_MASK);
4713d078b511SAnand Kumar Santhanam 			else
4714d078b511SAnand Kumar Santhanam 				shift_value = (((gsm_dump_offset + offset) &
4715d078b511SAnand Kumar Santhanam 						SHIFT_REG_64K_MASK) >>
4716d078b511SAnand Kumar Santhanam 						SHIFT_REG_BIT_SHIFT);
4717d078b511SAnand Kumar Santhanam 
4718d078b511SAnand Kumar Santhanam 			if (pm8001_ha->chip_id == chip_8001) {
4719d078b511SAnand Kumar Santhanam 				gsm_base = GSM_BASE;
4720d078b511SAnand Kumar Santhanam 				if (-1 == pm8001_bar4_shift(pm8001_ha,
4721d078b511SAnand Kumar Santhanam 						(gsm_base + shift_value)))
4722cf370066SViswas G 					return -EIO;
4723d078b511SAnand Kumar Santhanam 			} else {
4724d078b511SAnand Kumar Santhanam 				gsm_base = 0;
4725d078b511SAnand Kumar Santhanam 				if (-1 == pm80xx_bar4_shift(pm8001_ha,
4726d078b511SAnand Kumar Santhanam 						(gsm_base + shift_value)))
4727cf370066SViswas G 					return -EIO;
4728d078b511SAnand Kumar Santhanam 			}
4729d078b511SAnand Kumar Santhanam 			gsm_dump_offset = (gsm_dump_offset + offset) &
4730d078b511SAnand Kumar Santhanam 						0xFFFF0000;
4731d078b511SAnand Kumar Santhanam 			work_offset = 0;
4732d078b511SAnand Kumar Santhanam 			offset = offset & 0x0000FFFF;
4733d078b511SAnand Kumar Santhanam 		}
4734d078b511SAnand Kumar Santhanam 		value = pm8001_cr32(pm8001_ha, bar, (work_offset + offset) &
4735d078b511SAnand Kumar Santhanam 						0x0000FFFF);
4736d078b511SAnand Kumar Santhanam 		direct_data += sprintf(direct_data, "%08x ", value);
4737d078b511SAnand Kumar Santhanam 		offset += 4;
4738d078b511SAnand Kumar Santhanam 	}
4739d078b511SAnand Kumar Santhanam 	if (rem != 0) {
4740d078b511SAnand Kumar Santhanam 		value = pm8001_cr32(pm8001_ha, bar, (work_offset + offset) &
4741d078b511SAnand Kumar Santhanam 						0x0000FFFF);
4742d078b511SAnand Kumar Santhanam 		/* xfr for non_dw */
4743d078b511SAnand Kumar Santhanam 		direct_data += sprintf(direct_data, "%08x ", value);
4744d078b511SAnand Kumar Santhanam 	}
4745d078b511SAnand Kumar Santhanam 	/* Shift back to BAR4 original address */
4746d078b511SAnand Kumar Santhanam 	if (-1 == pm8001_bar4_shift(pm8001_ha, 0))
4747cf370066SViswas G 			return -EIO;
4748d078b511SAnand Kumar Santhanam 	pm8001_ha->fatal_forensic_shift_offset += 1024;
4749d078b511SAnand Kumar Santhanam 
4750d078b511SAnand Kumar Santhanam 	if (pm8001_ha->fatal_forensic_shift_offset >= 0x100000)
4751d078b511SAnand Kumar Santhanam 		pm8001_ha->fatal_forensic_shift_offset = 0;
4752d078b511SAnand Kumar Santhanam 	return direct_data - buf;
4753d078b511SAnand Kumar Santhanam }
4754d078b511SAnand Kumar Santhanam 
4755f74cf271SSakthivel K int
pm8001_chip_set_dev_state_req(struct pm8001_hba_info * pm8001_ha,struct pm8001_device * pm8001_dev,u32 state)4756dbf9bfe6Sjack wang pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4757dbf9bfe6Sjack wang 	struct pm8001_device *pm8001_dev, u32 state)
4758dbf9bfe6Sjack wang {
4759dbf9bfe6Sjack wang 	struct set_dev_state_req payload;
4760dbf9bfe6Sjack wang 	struct pm8001_ccb_info *ccb;
476172d0baa0Sjack_wang 	int rc;
4762dbf9bfe6Sjack wang 	u32 opc = OPC_INB_SET_DEVICE_STATE;
476399df0edbSDamien Le Moal 
476472d0baa0Sjack_wang 	memset(&payload, 0, sizeof(payload));
476599df0edbSDamien Le Moal 
476699df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, pm8001_dev, NULL);
476799df0edbSDamien Le Moal 	if (!ccb)
476899df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
476999df0edbSDamien Le Moal 
477099df0edbSDamien Le Moal 	payload.tag = cpu_to_le32(ccb->ccb_tag);
4771dbf9bfe6Sjack wang 	payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4772dbf9bfe6Sjack wang 	payload.nds = cpu_to_le32(state);
477399df0edbSDamien Le Moal 
4774f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
477591a43fa6Speter chang 				  sizeof(payload), 0);
47764c8f04b1SDamien Le Moal 	if (rc)
477799df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
47784c8f04b1SDamien Le Moal 
477972d0baa0Sjack_wang 	return rc;
4780d0b68041Sjack_wang }
4781d0b68041Sjack_wang 
4782d0b68041Sjack_wang static int
pm8001_chip_sas_re_initialization(struct pm8001_hba_info * pm8001_ha)4783d0b68041Sjack_wang pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4784d0b68041Sjack_wang {
4785d0b68041Sjack_wang 	struct sas_re_initialization_req payload;
4786d0b68041Sjack_wang 	struct pm8001_ccb_info *ccb;
4787d0b68041Sjack_wang 	int rc;
4788d0b68041Sjack_wang 	u32 opc = OPC_INB_SAS_RE_INITIALIZE;
478999df0edbSDamien Le Moal 
4790d0b68041Sjack_wang 	memset(&payload, 0, sizeof(payload));
479199df0edbSDamien Le Moal 
479299df0edbSDamien Le Moal 	ccb = pm8001_ccb_alloc(pm8001_ha, NULL, NULL);
479399df0edbSDamien Le Moal 	if (!ccb)
479499df0edbSDamien Le Moal 		return -SAS_QUEUE_FULL;
479599df0edbSDamien Le Moal 
479699df0edbSDamien Le Moal 	payload.tag = cpu_to_le32(ccb->ccb_tag);
4797d0b68041Sjack_wang 	payload.SSAHOLT = cpu_to_le32(0xd << 25);
4798d0b68041Sjack_wang 	payload.sata_hol_tmo = cpu_to_le32(80);
4799d0b68041Sjack_wang 	payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
480099df0edbSDamien Le Moal 
4801f91767a3SDamien Le Moal 	rc = pm8001_mpi_build_cmd(pm8001_ha, 0, opc, &payload,
480291a43fa6Speter chang 				  sizeof(payload), 0);
48035533abcaSTomas Henzl 	if (rc)
480499df0edbSDamien Le Moal 		pm8001_ccb_free(pm8001_ha, ccb);
4805dbf9bfe6Sjack wang 
480699df0edbSDamien Le Moal 	return rc;
4807dbf9bfe6Sjack wang }
4808dbf9bfe6Sjack wang 
4809dbf9bfe6Sjack wang const struct pm8001_dispatch pm8001_8001_dispatch = {
4810dbf9bfe6Sjack wang 	.name			= "pmc8001",
4811dbf9bfe6Sjack wang 	.chip_init		= pm8001_chip_init,
481298132d84SJohn Garry 	.chip_post_init		= pm8001_chip_post_init,
4813dbf9bfe6Sjack wang 	.chip_soft_rst		= pm8001_chip_soft_rst,
4814dbf9bfe6Sjack wang 	.chip_rst		= pm8001_hw_chip_rst,
4815dbf9bfe6Sjack wang 	.chip_iounmap		= pm8001_chip_iounmap,
4816dbf9bfe6Sjack wang 	.isr			= pm8001_chip_isr,
4817f310a4eaSColin Ian King 	.is_our_interrupt	= pm8001_chip_is_our_interrupt,
4818dbf9bfe6Sjack wang 	.isr_process_oq		= process_oq,
4819dbf9bfe6Sjack wang 	.interrupt_enable 	= pm8001_chip_interrupt_enable,
4820dbf9bfe6Sjack wang 	.interrupt_disable	= pm8001_chip_interrupt_disable,
4821dbf9bfe6Sjack wang 	.make_prd		= pm8001_chip_make_sg,
4822dbf9bfe6Sjack wang 	.smp_req		= pm8001_chip_smp_req,
4823dbf9bfe6Sjack wang 	.ssp_io_req		= pm8001_chip_ssp_io_req,
4824dbf9bfe6Sjack wang 	.sata_req		= pm8001_chip_sata_req,
4825dbf9bfe6Sjack wang 	.phy_start_req		= pm8001_chip_phy_start_req,
4826dbf9bfe6Sjack wang 	.phy_stop_req		= pm8001_chip_phy_stop_req,
4827dbf9bfe6Sjack wang 	.reg_dev_req		= pm8001_chip_reg_dev_req,
4828dbf9bfe6Sjack wang 	.dereg_dev_req		= pm8001_chip_dereg_dev_req,
4829dbf9bfe6Sjack wang 	.phy_ctl_req		= pm8001_chip_phy_ctl_req,
4830dbf9bfe6Sjack wang 	.task_abort		= pm8001_chip_abort_task,
4831dbf9bfe6Sjack wang 	.ssp_tm_req		= pm8001_chip_ssp_tm_req,
4832dbf9bfe6Sjack wang 	.get_nvmd_req		= pm8001_chip_get_nvmd_req,
4833dbf9bfe6Sjack wang 	.set_nvmd_req		= pm8001_chip_set_nvmd_req,
4834dbf9bfe6Sjack wang 	.fw_flash_update_req	= pm8001_chip_fw_flash_update_req,
4835dbf9bfe6Sjack wang 	.set_dev_state_req	= pm8001_chip_set_dev_state_req,
4836d0b68041Sjack_wang 	.sas_re_init_req	= pm8001_chip_sas_re_initialization,
4837a961ea0aSakshatzen 	.fatal_errors		= pm80xx_fatal_errors,
4838dbf9bfe6Sjack wang };
4839