1c4a3e0a5SBagalkote, Sreenivas /*
2c4a3e0a5SBagalkote, Sreenivas  *  Linux MegaRAID driver for SAS based RAID controllers
3c4a3e0a5SBagalkote, Sreenivas  *
43f1530c1Sadam radford  *  Copyright (c) 2009-2011  LSI Corporation.
5c4a3e0a5SBagalkote, Sreenivas  *
6c4a3e0a5SBagalkote, Sreenivas  *  This program is free software; you can redistribute it and/or
7c4a3e0a5SBagalkote, Sreenivas  *  modify it under the terms of the GNU General Public License
83f1530c1Sadam radford  *  as published by the Free Software Foundation; either version 2
93f1530c1Sadam radford  *  of the License, or (at your option) any later version.
103f1530c1Sadam radford  *
113f1530c1Sadam radford  *  This program is distributed in the hope that it will be useful,
123f1530c1Sadam radford  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
133f1530c1Sadam radford  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
143f1530c1Sadam radford  *  GNU General Public License for more details.
153f1530c1Sadam radford  *
163f1530c1Sadam radford  *  You should have received a copy of the GNU General Public License
173f1530c1Sadam radford  *  along with this program; if not, write to the Free Software
183f1530c1Sadam radford  *  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19c4a3e0a5SBagalkote, Sreenivas  *
20c4a3e0a5SBagalkote, Sreenivas  *  FILE: megaraid_sas.h
213f1530c1Sadam radford  *
223f1530c1Sadam radford  *  Authors: LSI Corporation
233f1530c1Sadam radford  *
243f1530c1Sadam radford  *  Send feedback to: <megaraidlinux@lsi.com>
253f1530c1Sadam radford  *
263f1530c1Sadam radford  *  Mail to: LSI Corporation, 1621 Barber Lane, Milpitas, CA 95035
273f1530c1Sadam radford  *     ATTN: Linuxraid
28c4a3e0a5SBagalkote, Sreenivas  */
29c4a3e0a5SBagalkote, Sreenivas 
30c4a3e0a5SBagalkote, Sreenivas #ifndef LSI_MEGARAID_SAS_H
31c4a3e0a5SBagalkote, Sreenivas #define LSI_MEGARAID_SAS_H
32c4a3e0a5SBagalkote, Sreenivas 
33a69b74d3SRandy Dunlap /*
34c4a3e0a5SBagalkote, Sreenivas  * MegaRAID SAS Driver meta data
35c4a3e0a5SBagalkote, Sreenivas  */
369c915a8cSadam radford #define MEGASAS_VERSION				"00.00.05.29-rc1"
379c915a8cSadam radford #define MEGASAS_RELDATE				"Dec. 7, 2010"
389c915a8cSadam radford #define MEGASAS_EXT_VERSION			"Tue. Dec. 7 17:00:00 PDT 2010"
390e98936cSSumant Patro 
400e98936cSSumant Patro /*
410e98936cSSumant Patro  * Device IDs
420e98936cSSumant Patro  */
430e98936cSSumant Patro #define	PCI_DEVICE_ID_LSI_SAS1078R		0x0060
44af7a5647Sbo yang #define	PCI_DEVICE_ID_LSI_SAS1078DE		0x007C
450e98936cSSumant Patro #define	PCI_DEVICE_ID_LSI_VERDE_ZCR		0x0413
466610a6b3SYang, Bo #define	PCI_DEVICE_ID_LSI_SAS1078GEN2		0x0078
476610a6b3SYang, Bo #define	PCI_DEVICE_ID_LSI_SAS0079GEN2		0x0079
4887911122SYang, Bo #define	PCI_DEVICE_ID_LSI_SAS0073SKINNY		0x0073
4987911122SYang, Bo #define	PCI_DEVICE_ID_LSI_SAS0071SKINNY		0x0071
509c915a8cSadam radford #define	PCI_DEVICE_ID_LSI_FUSION		0x005b
510e98936cSSumant Patro 
52c4a3e0a5SBagalkote, Sreenivas /*
53c4a3e0a5SBagalkote, Sreenivas  * =====================================
54c4a3e0a5SBagalkote, Sreenivas  * MegaRAID SAS MFI firmware definitions
55c4a3e0a5SBagalkote, Sreenivas  * =====================================
56c4a3e0a5SBagalkote, Sreenivas  */
57c4a3e0a5SBagalkote, Sreenivas 
58c4a3e0a5SBagalkote, Sreenivas /*
59c4a3e0a5SBagalkote, Sreenivas  * MFI stands for  MegaRAID SAS FW Interface. This is just a moniker for
60c4a3e0a5SBagalkote, Sreenivas  * protocol between the software and firmware. Commands are issued using
61c4a3e0a5SBagalkote, Sreenivas  * "message frames"
62c4a3e0a5SBagalkote, Sreenivas  */
63c4a3e0a5SBagalkote, Sreenivas 
64a69b74d3SRandy Dunlap /*
65c4a3e0a5SBagalkote, Sreenivas  * FW posts its state in upper 4 bits of outbound_msg_0 register
66c4a3e0a5SBagalkote, Sreenivas  */
67c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_MASK				0xF0000000
68c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_UNDEFINED			0x00000000
69c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_BB_INIT			0x10000000
70c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_FW_INIT			0x40000000
71c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_WAIT_HANDSHAKE		0x60000000
72c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_FW_INIT_2			0x70000000
73c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_DEVICE_SCAN			0x80000000
74e3bbff9fSSumant Patro #define MFI_STATE_BOOT_MESSAGE_PENDING		0x90000000
75c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_FLUSH_CACHE			0xA0000000
76c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_READY				0xB0000000
77c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_OPERATIONAL			0xC0000000
78c4a3e0a5SBagalkote, Sreenivas #define MFI_STATE_FAULT				0xF0000000
7939a98554Sbo yang #define  MFI_RESET_REQUIRED			0x00000001
80c4a3e0a5SBagalkote, Sreenivas 
81c4a3e0a5SBagalkote, Sreenivas #define MEGAMFI_FRAME_SIZE			64
82c4a3e0a5SBagalkote, Sreenivas 
83a69b74d3SRandy Dunlap /*
84c4a3e0a5SBagalkote, Sreenivas  * During FW init, clear pending cmds & reset state using inbound_msg_0
85c4a3e0a5SBagalkote, Sreenivas  *
86c4a3e0a5SBagalkote, Sreenivas  * ABORT	: Abort all pending cmds
87c4a3e0a5SBagalkote, Sreenivas  * READY	: Move from OPERATIONAL to READY state; discard queue info
88c4a3e0a5SBagalkote, Sreenivas  * MFIMODE	: Discard (possible) low MFA posted in 64-bit mode (??)
89c4a3e0a5SBagalkote, Sreenivas  * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
90e3bbff9fSSumant Patro  * HOTPLUG	: Resume from Hotplug
91e3bbff9fSSumant Patro  * MFI_STOP_ADP	: Send signal to FW to stop processing
92c4a3e0a5SBagalkote, Sreenivas  */
9339a98554Sbo yang #define WRITE_SEQUENCE_OFFSET		(0x0000000FC) /* I20 */
9439a98554Sbo yang #define HOST_DIAGNOSTIC_OFFSET		(0x000000F8)  /* I20 */
9539a98554Sbo yang #define DIAG_WRITE_ENABLE			(0x00000080)
9639a98554Sbo yang #define DIAG_RESET_ADAPTER			(0x00000004)
9739a98554Sbo yang 
9839a98554Sbo yang #define MFI_ADP_RESET				0x00000040
99e3bbff9fSSumant Patro #define MFI_INIT_ABORT				0x00000001
100c4a3e0a5SBagalkote, Sreenivas #define MFI_INIT_READY				0x00000002
101c4a3e0a5SBagalkote, Sreenivas #define MFI_INIT_MFIMODE			0x00000004
102c4a3e0a5SBagalkote, Sreenivas #define MFI_INIT_CLEAR_HANDSHAKE		0x00000008
103e3bbff9fSSumant Patro #define MFI_INIT_HOTPLUG			0x00000010
104e3bbff9fSSumant Patro #define MFI_STOP_ADP				0x00000020
105e3bbff9fSSumant Patro #define MFI_RESET_FLAGS				MFI_INIT_READY| \
106e3bbff9fSSumant Patro 						MFI_INIT_MFIMODE| \
107e3bbff9fSSumant Patro 						MFI_INIT_ABORT
108c4a3e0a5SBagalkote, Sreenivas 
109a69b74d3SRandy Dunlap /*
110c4a3e0a5SBagalkote, Sreenivas  * MFI frame flags
111c4a3e0a5SBagalkote, Sreenivas  */
112c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_POST_IN_REPLY_QUEUE		0x0000
113c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE	0x0001
114c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_SGL32				0x0000
115c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_SGL64				0x0002
116c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_SENSE32			0x0000
117c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_SENSE64			0x0004
118c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_DIR_NONE			0x0000
119c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_DIR_WRITE			0x0008
120c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_DIR_READ			0x0010
121c4a3e0a5SBagalkote, Sreenivas #define MFI_FRAME_DIR_BOTH			0x0018
122f4c9a131SYang, Bo #define MFI_FRAME_IEEE                          0x0020
123c4a3e0a5SBagalkote, Sreenivas 
124a69b74d3SRandy Dunlap /*
125c4a3e0a5SBagalkote, Sreenivas  * Definition for cmd_status
126c4a3e0a5SBagalkote, Sreenivas  */
127c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_STATUS_POLL_MODE		0xFF
128c4a3e0a5SBagalkote, Sreenivas 
129a69b74d3SRandy Dunlap /*
130c4a3e0a5SBagalkote, Sreenivas  * MFI command opcodes
131c4a3e0a5SBagalkote, Sreenivas  */
132c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_INIT				0x00
133c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_LD_READ				0x01
134c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_LD_WRITE			0x02
135c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_LD_SCSI_IO			0x03
136c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_PD_SCSI_IO			0x04
137c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_DCMD				0x05
138c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_ABORT				0x06
139c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_SMP				0x07
140c4a3e0a5SBagalkote, Sreenivas #define MFI_CMD_STP				0x08
141c4a3e0a5SBagalkote, Sreenivas 
142c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_GET_INFO			0x01010000
143bdc6fb8dSYang, Bo #define MR_DCMD_LD_GET_LIST			0x03010000
144c4a3e0a5SBagalkote, Sreenivas 
145c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_CACHE_FLUSH		0x01101000
146c4a3e0a5SBagalkote, Sreenivas #define MR_FLUSH_CTRL_CACHE			0x01
147c4a3e0a5SBagalkote, Sreenivas #define MR_FLUSH_DISK_CACHE			0x02
148c4a3e0a5SBagalkote, Sreenivas 
149c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_SHUTDOWN			0x01050000
15031ea7088Sbo yang #define MR_DCMD_HIBERNATE_SHUTDOWN		0x01060000
151c4a3e0a5SBagalkote, Sreenivas #define MR_ENABLE_DRIVE_SPINDOWN		0x01
152c4a3e0a5SBagalkote, Sreenivas 
153c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_EVENT_GET_INFO		0x01040100
154c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_EVENT_GET			0x01040300
155c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CTRL_EVENT_WAIT			0x01040500
156c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_LD_GET_PROPERTIES		0x03030000
157c4a3e0a5SBagalkote, Sreenivas 
158c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CLUSTER				0x08000000
159c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CLUSTER_RESET_ALL		0x08010100
160c4a3e0a5SBagalkote, Sreenivas #define MR_DCMD_CLUSTER_RESET_LD		0x08010200
16181e403ceSYang, Bo #define MR_DCMD_PD_LIST_QUERY                   0x02010100
162c4a3e0a5SBagalkote, Sreenivas 
163a69b74d3SRandy Dunlap /*
164c4a3e0a5SBagalkote, Sreenivas  * MFI command completion codes
165c4a3e0a5SBagalkote, Sreenivas  */
166c4a3e0a5SBagalkote, Sreenivas enum MFI_STAT {
167c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_OK = 0x00,
168c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_INVALID_CMD = 0x01,
169c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_INVALID_DCMD = 0x02,
170c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_INVALID_PARAMETER = 0x03,
171c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
172c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
173c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
174c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_APP_IN_USE = 0x07,
175c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_APP_NOT_INITIALIZED = 0x08,
176c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
177c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
178c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
179c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
180c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
181c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
182c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_BUSY = 0x0f,
183c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_ERROR = 0x10,
184c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_IMAGE_BAD = 0x11,
185c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
186c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_NOT_OPEN = 0x13,
187c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLASH_NOT_STARTED = 0x14,
188c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_FLUSH_FAILED = 0x15,
189c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
190c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
191c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
192c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
193c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
194c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
195c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
196c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
197c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
198c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
199c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
200c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_MFC_HW_ERROR = 0x21,
201c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_NO_HW_PRESENT = 0x22,
202c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_NOT_FOUND = 0x23,
203c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_NOT_IN_ENCL = 0x24,
204c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
205c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PD_TYPE_WRONG = 0x26,
206c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PR_DISABLED = 0x27,
207c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_ROW_INDEX_INVALID = 0x28,
208c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
209c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
210c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
211c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
212c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
213c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SCSI_IO_FAILED = 0x2e,
214c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
215c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_SHUTDOWN_FAILED = 0x30,
216c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_TIME_NOT_SET = 0x31,
217c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_WRONG_STATE = 0x32,
218c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_LD_OFFLINE = 0x33,
219c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
220c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
221c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
222c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
223c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
224c4a3e0a5SBagalkote, Sreenivas 
225c4a3e0a5SBagalkote, Sreenivas 	MFI_STAT_INVALID_STATUS = 0xFF
226c4a3e0a5SBagalkote, Sreenivas };
227c4a3e0a5SBagalkote, Sreenivas 
228c4a3e0a5SBagalkote, Sreenivas /*
229c4a3e0a5SBagalkote, Sreenivas  * Number of mailbox bytes in DCMD message frame
230c4a3e0a5SBagalkote, Sreenivas  */
231c4a3e0a5SBagalkote, Sreenivas #define MFI_MBOX_SIZE				12
232c4a3e0a5SBagalkote, Sreenivas 
233c4a3e0a5SBagalkote, Sreenivas enum MR_EVT_CLASS {
234c4a3e0a5SBagalkote, Sreenivas 
235c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_DEBUG = -2,
236c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_PROGRESS = -1,
237c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_INFO = 0,
238c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_WARNING = 1,
239c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_CRITICAL = 2,
240c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_FATAL = 3,
241c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_CLASS_DEAD = 4,
242c4a3e0a5SBagalkote, Sreenivas 
243c4a3e0a5SBagalkote, Sreenivas };
244c4a3e0a5SBagalkote, Sreenivas 
245c4a3e0a5SBagalkote, Sreenivas enum MR_EVT_LOCALE {
246c4a3e0a5SBagalkote, Sreenivas 
247c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_LD = 0x0001,
248c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_PD = 0x0002,
249c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_ENCL = 0x0004,
250c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_BBU = 0x0008,
251c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_SAS = 0x0010,
252c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_CTRL = 0x0020,
253c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_CONFIG = 0x0040,
254c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_CLUSTER = 0x0080,
255c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_LOCALE_ALL = 0xffff,
256c4a3e0a5SBagalkote, Sreenivas 
257c4a3e0a5SBagalkote, Sreenivas };
258c4a3e0a5SBagalkote, Sreenivas 
259c4a3e0a5SBagalkote, Sreenivas enum MR_EVT_ARGS {
260c4a3e0a5SBagalkote, Sreenivas 
261c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_NONE,
262c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_CDB_SENSE,
263c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD,
264c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_COUNT,
265c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_LBA,
266c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_OWNER,
267c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_LBA_PD_LBA,
268c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_PROG,
269c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_STATE,
270c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_LD_STRIP,
271c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD,
272c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD_ERR,
273c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD_LBA,
274c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD_LBA_LD,
275c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD_PROG,
276c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PD_STATE,
277c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_PCI,
278c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_RATE,
279c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_STR,
280c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_TIME,
281c4a3e0a5SBagalkote, Sreenivas 	MR_EVT_ARGS_ECC,
28281e403ceSYang, Bo 	MR_EVT_ARGS_LD_PROP,
28381e403ceSYang, Bo 	MR_EVT_ARGS_PD_SPARE,
28481e403ceSYang, Bo 	MR_EVT_ARGS_PD_INDEX,
28581e403ceSYang, Bo 	MR_EVT_ARGS_DIAG_PASS,
28681e403ceSYang, Bo 	MR_EVT_ARGS_DIAG_FAIL,
28781e403ceSYang, Bo 	MR_EVT_ARGS_PD_LBA_LBA,
28881e403ceSYang, Bo 	MR_EVT_ARGS_PORT_PHY,
28981e403ceSYang, Bo 	MR_EVT_ARGS_PD_MISSING,
29081e403ceSYang, Bo 	MR_EVT_ARGS_PD_ADDRESS,
29181e403ceSYang, Bo 	MR_EVT_ARGS_BITMAP,
29281e403ceSYang, Bo 	MR_EVT_ARGS_CONNECTOR,
29381e403ceSYang, Bo 	MR_EVT_ARGS_PD_PD,
29481e403ceSYang, Bo 	MR_EVT_ARGS_PD_FRU,
29581e403ceSYang, Bo 	MR_EVT_ARGS_PD_PATHINFO,
29681e403ceSYang, Bo 	MR_EVT_ARGS_PD_POWER_STATE,
29781e403ceSYang, Bo 	MR_EVT_ARGS_GENERIC,
298c4a3e0a5SBagalkote, Sreenivas };
299c4a3e0a5SBagalkote, Sreenivas 
300c4a3e0a5SBagalkote, Sreenivas /*
30181e403ceSYang, Bo  * define constants for device list query options
30281e403ceSYang, Bo  */
30381e403ceSYang, Bo enum MR_PD_QUERY_TYPE {
30481e403ceSYang, Bo 	MR_PD_QUERY_TYPE_ALL                = 0,
30581e403ceSYang, Bo 	MR_PD_QUERY_TYPE_STATE              = 1,
30681e403ceSYang, Bo 	MR_PD_QUERY_TYPE_POWER_STATE        = 2,
30781e403ceSYang, Bo 	MR_PD_QUERY_TYPE_MEDIA_TYPE         = 3,
30881e403ceSYang, Bo 	MR_PD_QUERY_TYPE_SPEED              = 4,
30981e403ceSYang, Bo 	MR_PD_QUERY_TYPE_EXPOSED_TO_HOST    = 5,
31081e403ceSYang, Bo };
31181e403ceSYang, Bo 
3127e8a75f4SYang, Bo #define MR_EVT_CFG_CLEARED                              0x0004
3137e8a75f4SYang, Bo #define MR_EVT_LD_STATE_CHANGE                          0x0051
3147e8a75f4SYang, Bo #define MR_EVT_PD_INSERTED                              0x005b
3157e8a75f4SYang, Bo #define MR_EVT_PD_REMOVED                               0x0070
3167e8a75f4SYang, Bo #define MR_EVT_LD_CREATED                               0x008a
3177e8a75f4SYang, Bo #define MR_EVT_LD_DELETED                               0x008b
3187e8a75f4SYang, Bo #define MR_EVT_FOREIGN_CFG_IMPORTED                     0x00db
3197e8a75f4SYang, Bo #define MR_EVT_LD_OFFLINE                               0x00fc
3207e8a75f4SYang, Bo #define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED             0x0152
3217e8a75f4SYang, Bo #define MAX_LOGICAL_DRIVES				64
3227e8a75f4SYang, Bo 
32381e403ceSYang, Bo enum MR_PD_STATE {
32481e403ceSYang, Bo 	MR_PD_STATE_UNCONFIGURED_GOOD   = 0x00,
32581e403ceSYang, Bo 	MR_PD_STATE_UNCONFIGURED_BAD    = 0x01,
32681e403ceSYang, Bo 	MR_PD_STATE_HOT_SPARE           = 0x02,
32781e403ceSYang, Bo 	MR_PD_STATE_OFFLINE             = 0x10,
32881e403ceSYang, Bo 	MR_PD_STATE_FAILED              = 0x11,
32981e403ceSYang, Bo 	MR_PD_STATE_REBUILD             = 0x14,
33081e403ceSYang, Bo 	MR_PD_STATE_ONLINE              = 0x18,
33181e403ceSYang, Bo 	MR_PD_STATE_COPYBACK            = 0x20,
33281e403ceSYang, Bo 	MR_PD_STATE_SYSTEM              = 0x40,
33381e403ceSYang, Bo  };
33481e403ceSYang, Bo 
33581e403ceSYang, Bo 
33681e403ceSYang, Bo  /*
33781e403ceSYang, Bo  * defines the physical drive address structure
33881e403ceSYang, Bo  */
33981e403ceSYang, Bo struct MR_PD_ADDRESS {
34081e403ceSYang, Bo 	u16     deviceId;
34181e403ceSYang, Bo 	u16     enclDeviceId;
34281e403ceSYang, Bo 
34381e403ceSYang, Bo 	union {
34481e403ceSYang, Bo 		struct {
34581e403ceSYang, Bo 			u8  enclIndex;
34681e403ceSYang, Bo 			u8  slotNumber;
34781e403ceSYang, Bo 		} mrPdAddress;
34881e403ceSYang, Bo 		struct {
34981e403ceSYang, Bo 			u8  enclPosition;
35081e403ceSYang, Bo 			u8  enclConnectorIndex;
35181e403ceSYang, Bo 		} mrEnclAddress;
35281e403ceSYang, Bo 	};
35381e403ceSYang, Bo 	u8      scsiDevType;
35481e403ceSYang, Bo 	union {
35581e403ceSYang, Bo 		u8      connectedPortBitmap;
35681e403ceSYang, Bo 		u8      connectedPortNumbers;
35781e403ceSYang, Bo 	};
35881e403ceSYang, Bo 	u64     sasAddr[2];
35981e403ceSYang, Bo } __packed;
36081e403ceSYang, Bo 
36181e403ceSYang, Bo /*
36281e403ceSYang, Bo  * defines the physical drive list structure
36381e403ceSYang, Bo  */
36481e403ceSYang, Bo struct MR_PD_LIST {
36581e403ceSYang, Bo 	u32             size;
36681e403ceSYang, Bo 	u32             count;
36781e403ceSYang, Bo 	struct MR_PD_ADDRESS   addr[1];
36881e403ceSYang, Bo } __packed;
36981e403ceSYang, Bo 
37081e403ceSYang, Bo struct megasas_pd_list {
37181e403ceSYang, Bo 	u16             tid;
37281e403ceSYang, Bo 	u8             driveType;
37381e403ceSYang, Bo 	u8             driveState;
37481e403ceSYang, Bo } __packed;
37581e403ceSYang, Bo 
37681e403ceSYang, Bo  /*
377bdc6fb8dSYang, Bo  * defines the logical drive reference structure
378bdc6fb8dSYang, Bo  */
379bdc6fb8dSYang, Bo union  MR_LD_REF {
380bdc6fb8dSYang, Bo 	struct {
381bdc6fb8dSYang, Bo 		u8      targetId;
382bdc6fb8dSYang, Bo 		u8      reserved;
383bdc6fb8dSYang, Bo 		u16     seqNum;
384bdc6fb8dSYang, Bo 	};
385bdc6fb8dSYang, Bo 	u32     ref;
386bdc6fb8dSYang, Bo } __packed;
387bdc6fb8dSYang, Bo 
388bdc6fb8dSYang, Bo /*
389bdc6fb8dSYang, Bo  * defines the logical drive list structure
390bdc6fb8dSYang, Bo  */
391bdc6fb8dSYang, Bo struct MR_LD_LIST {
392bdc6fb8dSYang, Bo 	u32     ldCount;
393bdc6fb8dSYang, Bo 	u32     reserved;
394bdc6fb8dSYang, Bo 	struct {
395bdc6fb8dSYang, Bo 		union MR_LD_REF   ref;
396bdc6fb8dSYang, Bo 		u8          state;
397bdc6fb8dSYang, Bo 		u8          reserved[3];
398bdc6fb8dSYang, Bo 		u64         size;
399bdc6fb8dSYang, Bo 	} ldList[MAX_LOGICAL_DRIVES];
400bdc6fb8dSYang, Bo } __packed;
401bdc6fb8dSYang, Bo 
402bdc6fb8dSYang, Bo /*
403c4a3e0a5SBagalkote, Sreenivas  * SAS controller properties
404c4a3e0a5SBagalkote, Sreenivas  */
405c4a3e0a5SBagalkote, Sreenivas struct megasas_ctrl_prop {
406c4a3e0a5SBagalkote, Sreenivas 
407c4a3e0a5SBagalkote, Sreenivas 	u16 seq_num;
408c4a3e0a5SBagalkote, Sreenivas 	u16 pred_fail_poll_interval;
409c4a3e0a5SBagalkote, Sreenivas 	u16 intr_throttle_count;
410c4a3e0a5SBagalkote, Sreenivas 	u16 intr_throttle_timeouts;
411c4a3e0a5SBagalkote, Sreenivas 	u8 rebuild_rate;
412c4a3e0a5SBagalkote, Sreenivas 	u8 patrol_read_rate;
413c4a3e0a5SBagalkote, Sreenivas 	u8 bgi_rate;
414c4a3e0a5SBagalkote, Sreenivas 	u8 cc_rate;
415c4a3e0a5SBagalkote, Sreenivas 	u8 recon_rate;
416c4a3e0a5SBagalkote, Sreenivas 	u8 cache_flush_interval;
417c4a3e0a5SBagalkote, Sreenivas 	u8 spinup_drv_count;
418c4a3e0a5SBagalkote, Sreenivas 	u8 spinup_delay;
419c4a3e0a5SBagalkote, Sreenivas 	u8 cluster_enable;
420c4a3e0a5SBagalkote, Sreenivas 	u8 coercion_mode;
421c4a3e0a5SBagalkote, Sreenivas 	u8 alarm_enable;
422c4a3e0a5SBagalkote, Sreenivas 	u8 disable_auto_rebuild;
423c4a3e0a5SBagalkote, Sreenivas 	u8 disable_battery_warn;
424c4a3e0a5SBagalkote, Sreenivas 	u8 ecc_bucket_size;
425c4a3e0a5SBagalkote, Sreenivas 	u16 ecc_bucket_leak_rate;
426c4a3e0a5SBagalkote, Sreenivas 	u8 restore_hotspare_on_insertion;
427c4a3e0a5SBagalkote, Sreenivas 	u8 expose_encl_devices;
42839a98554Sbo yang 	u8 maintainPdFailHistory;
42939a98554Sbo yang 	u8 disallowHostRequestReordering;
43039a98554Sbo yang 	u8 abortCCOnError;
43139a98554Sbo yang 	u8 loadBalanceMode;
43239a98554Sbo yang 	u8 disableAutoDetectBackplane;
433c4a3e0a5SBagalkote, Sreenivas 
43439a98554Sbo yang 	u8 snapVDSpace;
43539a98554Sbo yang 
43639a98554Sbo yang 	/*
43739a98554Sbo yang 	* Add properties that can be controlled by
43839a98554Sbo yang 	* a bit in the following structure.
43939a98554Sbo yang 	*/
44039a98554Sbo yang 	struct {
44139a98554Sbo yang 		u32     copyBackDisabled            : 1;
44239a98554Sbo yang 		u32     SMARTerEnabled              : 1;
44339a98554Sbo yang 		u32     prCorrectUnconfiguredAreas  : 1;
44439a98554Sbo yang 		u32     useFdeOnly                  : 1;
44539a98554Sbo yang 		u32     disableNCQ                  : 1;
44639a98554Sbo yang 		u32     SSDSMARTerEnabled           : 1;
44739a98554Sbo yang 		u32     SSDPatrolReadEnabled        : 1;
44839a98554Sbo yang 		u32     enableSpinDownUnconfigured  : 1;
44939a98554Sbo yang 		u32     autoEnhancedImport          : 1;
45039a98554Sbo yang 		u32     enableSecretKeyControl      : 1;
45139a98554Sbo yang 		u32     disableOnlineCtrlReset      : 1;
45239a98554Sbo yang 		u32     allowBootWithPinnedCache    : 1;
45339a98554Sbo yang 		u32     disableSpinDownHS           : 1;
45439a98554Sbo yang 		u32     enableJBOD                  : 1;
45539a98554Sbo yang 		u32     reserved                    :18;
45639a98554Sbo yang 	} OnOffProperties;
45739a98554Sbo yang 	u8 autoSnapVDSpace;
45839a98554Sbo yang 	u8 viewSpace;
45939a98554Sbo yang 	u16 spinDownTime;
46039a98554Sbo yang 	u8  reserved[24];
46181e403ceSYang, Bo } __packed;
462c4a3e0a5SBagalkote, Sreenivas 
463c4a3e0a5SBagalkote, Sreenivas /*
464c4a3e0a5SBagalkote, Sreenivas  * SAS controller information
465c4a3e0a5SBagalkote, Sreenivas  */
466c4a3e0a5SBagalkote, Sreenivas struct megasas_ctrl_info {
467c4a3e0a5SBagalkote, Sreenivas 
468c4a3e0a5SBagalkote, Sreenivas 	/*
469c4a3e0a5SBagalkote, Sreenivas 	 * PCI device information
470c4a3e0a5SBagalkote, Sreenivas 	 */
471c4a3e0a5SBagalkote, Sreenivas 	struct {
472c4a3e0a5SBagalkote, Sreenivas 
473c4a3e0a5SBagalkote, Sreenivas 		u16 vendor_id;
474c4a3e0a5SBagalkote, Sreenivas 		u16 device_id;
475c4a3e0a5SBagalkote, Sreenivas 		u16 sub_vendor_id;
476c4a3e0a5SBagalkote, Sreenivas 		u16 sub_device_id;
477c4a3e0a5SBagalkote, Sreenivas 		u8 reserved[24];
478c4a3e0a5SBagalkote, Sreenivas 
479c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) pci;
480c4a3e0a5SBagalkote, Sreenivas 
481c4a3e0a5SBagalkote, Sreenivas 	/*
482c4a3e0a5SBagalkote, Sreenivas 	 * Host interface information
483c4a3e0a5SBagalkote, Sreenivas 	 */
484c4a3e0a5SBagalkote, Sreenivas 	struct {
485c4a3e0a5SBagalkote, Sreenivas 
486c4a3e0a5SBagalkote, Sreenivas 		u8 PCIX:1;
487c4a3e0a5SBagalkote, Sreenivas 		u8 PCIE:1;
488c4a3e0a5SBagalkote, Sreenivas 		u8 iSCSI:1;
489c4a3e0a5SBagalkote, Sreenivas 		u8 SAS_3G:1;
490c4a3e0a5SBagalkote, Sreenivas 		u8 reserved_0:4;
491c4a3e0a5SBagalkote, Sreenivas 		u8 reserved_1[6];
492c4a3e0a5SBagalkote, Sreenivas 		u8 port_count;
493c4a3e0a5SBagalkote, Sreenivas 		u64 port_addr[8];
494c4a3e0a5SBagalkote, Sreenivas 
495c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) host_interface;
496c4a3e0a5SBagalkote, Sreenivas 
497c4a3e0a5SBagalkote, Sreenivas 	/*
498c4a3e0a5SBagalkote, Sreenivas 	 * Device (backend) interface information
499c4a3e0a5SBagalkote, Sreenivas 	 */
500c4a3e0a5SBagalkote, Sreenivas 	struct {
501c4a3e0a5SBagalkote, Sreenivas 
502c4a3e0a5SBagalkote, Sreenivas 		u8 SPI:1;
503c4a3e0a5SBagalkote, Sreenivas 		u8 SAS_3G:1;
504c4a3e0a5SBagalkote, Sreenivas 		u8 SATA_1_5G:1;
505c4a3e0a5SBagalkote, Sreenivas 		u8 SATA_3G:1;
506c4a3e0a5SBagalkote, Sreenivas 		u8 reserved_0:4;
507c4a3e0a5SBagalkote, Sreenivas 		u8 reserved_1[6];
508c4a3e0a5SBagalkote, Sreenivas 		u8 port_count;
509c4a3e0a5SBagalkote, Sreenivas 		u64 port_addr[8];
510c4a3e0a5SBagalkote, Sreenivas 
511c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) device_interface;
512c4a3e0a5SBagalkote, Sreenivas 
513c4a3e0a5SBagalkote, Sreenivas 	/*
514c4a3e0a5SBagalkote, Sreenivas 	 * List of components residing in flash. All str are null terminated
515c4a3e0a5SBagalkote, Sreenivas 	 */
516c4a3e0a5SBagalkote, Sreenivas 	u32 image_check_word;
517c4a3e0a5SBagalkote, Sreenivas 	u32 image_component_count;
518c4a3e0a5SBagalkote, Sreenivas 
519c4a3e0a5SBagalkote, Sreenivas 	struct {
520c4a3e0a5SBagalkote, Sreenivas 
521c4a3e0a5SBagalkote, Sreenivas 		char name[8];
522c4a3e0a5SBagalkote, Sreenivas 		char version[32];
523c4a3e0a5SBagalkote, Sreenivas 		char build_date[16];
524c4a3e0a5SBagalkote, Sreenivas 		char built_time[16];
525c4a3e0a5SBagalkote, Sreenivas 
526c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) image_component[8];
527c4a3e0a5SBagalkote, Sreenivas 
528c4a3e0a5SBagalkote, Sreenivas 	/*
529c4a3e0a5SBagalkote, Sreenivas 	 * List of flash components that have been flashed on the card, but
530c4a3e0a5SBagalkote, Sreenivas 	 * are not in use, pending reset of the adapter. This list will be
531c4a3e0a5SBagalkote, Sreenivas 	 * empty if a flash operation has not occurred. All stings are null
532c4a3e0a5SBagalkote, Sreenivas 	 * terminated
533c4a3e0a5SBagalkote, Sreenivas 	 */
534c4a3e0a5SBagalkote, Sreenivas 	u32 pending_image_component_count;
535c4a3e0a5SBagalkote, Sreenivas 
536c4a3e0a5SBagalkote, Sreenivas 	struct {
537c4a3e0a5SBagalkote, Sreenivas 
538c4a3e0a5SBagalkote, Sreenivas 		char name[8];
539c4a3e0a5SBagalkote, Sreenivas 		char version[32];
540c4a3e0a5SBagalkote, Sreenivas 		char build_date[16];
541c4a3e0a5SBagalkote, Sreenivas 		char build_time[16];
542c4a3e0a5SBagalkote, Sreenivas 
543c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) pending_image_component[8];
544c4a3e0a5SBagalkote, Sreenivas 
545c4a3e0a5SBagalkote, Sreenivas 	u8 max_arms;
546c4a3e0a5SBagalkote, Sreenivas 	u8 max_spans;
547c4a3e0a5SBagalkote, Sreenivas 	u8 max_arrays;
548c4a3e0a5SBagalkote, Sreenivas 	u8 max_lds;
549c4a3e0a5SBagalkote, Sreenivas 
550c4a3e0a5SBagalkote, Sreenivas 	char product_name[80];
551c4a3e0a5SBagalkote, Sreenivas 	char serial_no[32];
552c4a3e0a5SBagalkote, Sreenivas 
553c4a3e0a5SBagalkote, Sreenivas 	/*
554c4a3e0a5SBagalkote, Sreenivas 	 * Other physical/controller/operation information. Indicates the
555c4a3e0a5SBagalkote, Sreenivas 	 * presence of the hardware
556c4a3e0a5SBagalkote, Sreenivas 	 */
557c4a3e0a5SBagalkote, Sreenivas 	struct {
558c4a3e0a5SBagalkote, Sreenivas 
559c4a3e0a5SBagalkote, Sreenivas 		u32 bbu:1;
560c4a3e0a5SBagalkote, Sreenivas 		u32 alarm:1;
561c4a3e0a5SBagalkote, Sreenivas 		u32 nvram:1;
562c4a3e0a5SBagalkote, Sreenivas 		u32 uart:1;
563c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:28;
564c4a3e0a5SBagalkote, Sreenivas 
565c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) hw_present;
566c4a3e0a5SBagalkote, Sreenivas 
567c4a3e0a5SBagalkote, Sreenivas 	u32 current_fw_time;
568c4a3e0a5SBagalkote, Sreenivas 
569c4a3e0a5SBagalkote, Sreenivas 	/*
570c4a3e0a5SBagalkote, Sreenivas 	 * Maximum data transfer sizes
571c4a3e0a5SBagalkote, Sreenivas 	 */
572c4a3e0a5SBagalkote, Sreenivas 	u16 max_concurrent_cmds;
573c4a3e0a5SBagalkote, Sreenivas 	u16 max_sge_count;
574c4a3e0a5SBagalkote, Sreenivas 	u32 max_request_size;
575c4a3e0a5SBagalkote, Sreenivas 
576c4a3e0a5SBagalkote, Sreenivas 	/*
577c4a3e0a5SBagalkote, Sreenivas 	 * Logical and physical device counts
578c4a3e0a5SBagalkote, Sreenivas 	 */
579c4a3e0a5SBagalkote, Sreenivas 	u16 ld_present_count;
580c4a3e0a5SBagalkote, Sreenivas 	u16 ld_degraded_count;
581c4a3e0a5SBagalkote, Sreenivas 	u16 ld_offline_count;
582c4a3e0a5SBagalkote, Sreenivas 
583c4a3e0a5SBagalkote, Sreenivas 	u16 pd_present_count;
584c4a3e0a5SBagalkote, Sreenivas 	u16 pd_disk_present_count;
585c4a3e0a5SBagalkote, Sreenivas 	u16 pd_disk_pred_failure_count;
586c4a3e0a5SBagalkote, Sreenivas 	u16 pd_disk_failed_count;
587c4a3e0a5SBagalkote, Sreenivas 
588c4a3e0a5SBagalkote, Sreenivas 	/*
589c4a3e0a5SBagalkote, Sreenivas 	 * Memory size information
590c4a3e0a5SBagalkote, Sreenivas 	 */
591c4a3e0a5SBagalkote, Sreenivas 	u16 nvram_size;
592c4a3e0a5SBagalkote, Sreenivas 	u16 memory_size;
593c4a3e0a5SBagalkote, Sreenivas 	u16 flash_size;
594c4a3e0a5SBagalkote, Sreenivas 
595c4a3e0a5SBagalkote, Sreenivas 	/*
596c4a3e0a5SBagalkote, Sreenivas 	 * Error counters
597c4a3e0a5SBagalkote, Sreenivas 	 */
598c4a3e0a5SBagalkote, Sreenivas 	u16 mem_correctable_error_count;
599c4a3e0a5SBagalkote, Sreenivas 	u16 mem_uncorrectable_error_count;
600c4a3e0a5SBagalkote, Sreenivas 
601c4a3e0a5SBagalkote, Sreenivas 	/*
602c4a3e0a5SBagalkote, Sreenivas 	 * Cluster information
603c4a3e0a5SBagalkote, Sreenivas 	 */
604c4a3e0a5SBagalkote, Sreenivas 	u8 cluster_permitted;
605c4a3e0a5SBagalkote, Sreenivas 	u8 cluster_active;
606c4a3e0a5SBagalkote, Sreenivas 
607c4a3e0a5SBagalkote, Sreenivas 	/*
608c4a3e0a5SBagalkote, Sreenivas 	 * Additional max data transfer sizes
609c4a3e0a5SBagalkote, Sreenivas 	 */
610c4a3e0a5SBagalkote, Sreenivas 	u16 max_strips_per_io;
611c4a3e0a5SBagalkote, Sreenivas 
612c4a3e0a5SBagalkote, Sreenivas 	/*
613c4a3e0a5SBagalkote, Sreenivas 	 * Controller capabilities structures
614c4a3e0a5SBagalkote, Sreenivas 	 */
615c4a3e0a5SBagalkote, Sreenivas 	struct {
616c4a3e0a5SBagalkote, Sreenivas 
617c4a3e0a5SBagalkote, Sreenivas 		u32 raid_level_0:1;
618c4a3e0a5SBagalkote, Sreenivas 		u32 raid_level_1:1;
619c4a3e0a5SBagalkote, Sreenivas 		u32 raid_level_5:1;
620c4a3e0a5SBagalkote, Sreenivas 		u32 raid_level_1E:1;
621c4a3e0a5SBagalkote, Sreenivas 		u32 raid_level_6:1;
622c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:27;
623c4a3e0a5SBagalkote, Sreenivas 
624c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) raid_levels;
625c4a3e0a5SBagalkote, Sreenivas 
626c4a3e0a5SBagalkote, Sreenivas 	struct {
627c4a3e0a5SBagalkote, Sreenivas 
628c4a3e0a5SBagalkote, Sreenivas 		u32 rbld_rate:1;
629c4a3e0a5SBagalkote, Sreenivas 		u32 cc_rate:1;
630c4a3e0a5SBagalkote, Sreenivas 		u32 bgi_rate:1;
631c4a3e0a5SBagalkote, Sreenivas 		u32 recon_rate:1;
632c4a3e0a5SBagalkote, Sreenivas 		u32 patrol_rate:1;
633c4a3e0a5SBagalkote, Sreenivas 		u32 alarm_control:1;
634c4a3e0a5SBagalkote, Sreenivas 		u32 cluster_supported:1;
635c4a3e0a5SBagalkote, Sreenivas 		u32 bbu:1;
636c4a3e0a5SBagalkote, Sreenivas 		u32 spanning_allowed:1;
637c4a3e0a5SBagalkote, Sreenivas 		u32 dedicated_hotspares:1;
638c4a3e0a5SBagalkote, Sreenivas 		u32 revertible_hotspares:1;
639c4a3e0a5SBagalkote, Sreenivas 		u32 foreign_config_import:1;
640c4a3e0a5SBagalkote, Sreenivas 		u32 self_diagnostic:1;
641c4a3e0a5SBagalkote, Sreenivas 		u32 mixed_redundancy_arr:1;
642c4a3e0a5SBagalkote, Sreenivas 		u32 global_hot_spares:1;
643c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:17;
644c4a3e0a5SBagalkote, Sreenivas 
645c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) adapter_operations;
646c4a3e0a5SBagalkote, Sreenivas 
647c4a3e0a5SBagalkote, Sreenivas 	struct {
648c4a3e0a5SBagalkote, Sreenivas 
649c4a3e0a5SBagalkote, Sreenivas 		u32 read_policy:1;
650c4a3e0a5SBagalkote, Sreenivas 		u32 write_policy:1;
651c4a3e0a5SBagalkote, Sreenivas 		u32 io_policy:1;
652c4a3e0a5SBagalkote, Sreenivas 		u32 access_policy:1;
653c4a3e0a5SBagalkote, Sreenivas 		u32 disk_cache_policy:1;
654c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:27;
655c4a3e0a5SBagalkote, Sreenivas 
656c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) ld_operations;
657c4a3e0a5SBagalkote, Sreenivas 
658c4a3e0a5SBagalkote, Sreenivas 	struct {
659c4a3e0a5SBagalkote, Sreenivas 
660c4a3e0a5SBagalkote, Sreenivas 		u8 min;
661c4a3e0a5SBagalkote, Sreenivas 		u8 max;
662c4a3e0a5SBagalkote, Sreenivas 		u8 reserved[2];
663c4a3e0a5SBagalkote, Sreenivas 
664c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) stripe_sz_ops;
665c4a3e0a5SBagalkote, Sreenivas 
666c4a3e0a5SBagalkote, Sreenivas 	struct {
667c4a3e0a5SBagalkote, Sreenivas 
668c4a3e0a5SBagalkote, Sreenivas 		u32 force_online:1;
669c4a3e0a5SBagalkote, Sreenivas 		u32 force_offline:1;
670c4a3e0a5SBagalkote, Sreenivas 		u32 force_rebuild:1;
671c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:29;
672c4a3e0a5SBagalkote, Sreenivas 
673c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) pd_operations;
674c4a3e0a5SBagalkote, Sreenivas 
675c4a3e0a5SBagalkote, Sreenivas 	struct {
676c4a3e0a5SBagalkote, Sreenivas 
677c4a3e0a5SBagalkote, Sreenivas 		u32 ctrl_supports_sas:1;
678c4a3e0a5SBagalkote, Sreenivas 		u32 ctrl_supports_sata:1;
679c4a3e0a5SBagalkote, Sreenivas 		u32 allow_mix_in_encl:1;
680c4a3e0a5SBagalkote, Sreenivas 		u32 allow_mix_in_ld:1;
681c4a3e0a5SBagalkote, Sreenivas 		u32 allow_sata_in_cluster:1;
682c4a3e0a5SBagalkote, Sreenivas 		u32 reserved:27;
683c4a3e0a5SBagalkote, Sreenivas 
684c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) pd_mix_support;
685c4a3e0a5SBagalkote, Sreenivas 
686c4a3e0a5SBagalkote, Sreenivas 	/*
687c4a3e0a5SBagalkote, Sreenivas 	 * Define ECC single-bit-error bucket information
688c4a3e0a5SBagalkote, Sreenivas 	 */
689c4a3e0a5SBagalkote, Sreenivas 	u8 ecc_bucket_count;
690c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_2[11];
691c4a3e0a5SBagalkote, Sreenivas 
692c4a3e0a5SBagalkote, Sreenivas 	/*
693c4a3e0a5SBagalkote, Sreenivas 	 * Include the controller properties (changeable items)
694c4a3e0a5SBagalkote, Sreenivas 	 */
695c4a3e0a5SBagalkote, Sreenivas 	struct megasas_ctrl_prop properties;
696c4a3e0a5SBagalkote, Sreenivas 
697c4a3e0a5SBagalkote, Sreenivas 	/*
698c4a3e0a5SBagalkote, Sreenivas 	 * Define FW pkg version (set in envt v'bles on OEM basis)
699c4a3e0a5SBagalkote, Sreenivas 	 */
700c4a3e0a5SBagalkote, Sreenivas 	char package_version[0x60];
701c4a3e0a5SBagalkote, Sreenivas 
702c4a3e0a5SBagalkote, Sreenivas 	u8 pad[0x800 - 0x6a0];
703c4a3e0a5SBagalkote, Sreenivas 
70481e403ceSYang, Bo } __packed;
705c4a3e0a5SBagalkote, Sreenivas 
706c4a3e0a5SBagalkote, Sreenivas /*
707c4a3e0a5SBagalkote, Sreenivas  * ===============================
708c4a3e0a5SBagalkote, Sreenivas  * MegaRAID SAS driver definitions
709c4a3e0a5SBagalkote, Sreenivas  * ===============================
710c4a3e0a5SBagalkote, Sreenivas  */
711c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_PD_CHANNELS			2
712c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_LD_CHANNELS			2
713c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_CHANNELS			(MEGASAS_MAX_PD_CHANNELS + \
714c4a3e0a5SBagalkote, Sreenivas 						MEGASAS_MAX_LD_CHANNELS)
715c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_DEV_PER_CHANNEL		128
716c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_DEFAULT_INIT_ID			-1
717c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_LUN				8
718c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_MAX_LD				64
7199c915a8cSadam radford #define MEGASAS_DEFAULT_CMD_PER_LUN		128
72081e403ceSYang, Bo #define MEGASAS_MAX_PD                          (MEGASAS_MAX_PD_CHANNELS * \
72181e403ceSYang, Bo 						MEGASAS_MAX_DEV_PER_CHANNEL)
722bdc6fb8dSYang, Bo #define MEGASAS_MAX_LD_IDS			(MEGASAS_MAX_LD_CHANNELS * \
723bdc6fb8dSYang, Bo 						MEGASAS_MAX_DEV_PER_CHANNEL)
724c4a3e0a5SBagalkote, Sreenivas 
7251fd10685SYang, Bo #define MEGASAS_MAX_SECTORS                    (2*1024)
72642a8d2b3Sadam radford #define MEGASAS_MAX_SECTORS_IEEE		(2*128)
727658dcedbSSumant Patro #define MEGASAS_DBG_LVL				1
728658dcedbSSumant Patro 
72905e9ebbeSSumant Patro #define MEGASAS_FW_BUSY				1
73005e9ebbeSSumant Patro 
731d532dbe2Sbo yang /* Frame Type */
732d532dbe2Sbo yang #define IO_FRAME				0
733d532dbe2Sbo yang #define PTHRU_FRAME				1
734d532dbe2Sbo yang 
735c4a3e0a5SBagalkote, Sreenivas /*
736c4a3e0a5SBagalkote, Sreenivas  * When SCSI mid-layer calls driver's reset routine, driver waits for
737c4a3e0a5SBagalkote, Sreenivas  * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
738c4a3e0a5SBagalkote, Sreenivas  * that the driver cannot _actually_ abort or reset pending commands. While
739c4a3e0a5SBagalkote, Sreenivas  * it is waiting for the commands to complete, it prints a diagnostic message
740c4a3e0a5SBagalkote, Sreenivas  * every MEGASAS_RESET_NOTICE_INTERVAL seconds
741c4a3e0a5SBagalkote, Sreenivas  */
742c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_RESET_WAIT_TIME			180
7432a3681e5SSumant Patro #define MEGASAS_INTERNAL_CMD_WAIT_TIME		180
744c4a3e0a5SBagalkote, Sreenivas #define	MEGASAS_RESET_NOTICE_INTERVAL		5
745c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_IOCTL_CMD			0
74605e9ebbeSSumant Patro #define MEGASAS_DEFAULT_CMD_TIMEOUT		90
747c4a3e0a5SBagalkote, Sreenivas 
748c4a3e0a5SBagalkote, Sreenivas /*
749c4a3e0a5SBagalkote, Sreenivas  * FW reports the maximum of number of commands that it can accept (maximum
750c4a3e0a5SBagalkote, Sreenivas  * commands that can be outstanding) at any time. The driver must report a
751c4a3e0a5SBagalkote, Sreenivas  * lower number to the mid layer because it can issue a few internal commands
752c4a3e0a5SBagalkote, Sreenivas  * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
753c4a3e0a5SBagalkote, Sreenivas  * is shown below
754c4a3e0a5SBagalkote, Sreenivas  */
755c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_INT_CMDS			32
7567bebf5c7SYang, Bo #define MEGASAS_SKINNY_INT_CMDS			5
757c4a3e0a5SBagalkote, Sreenivas 
758c4a3e0a5SBagalkote, Sreenivas /*
759c4a3e0a5SBagalkote, Sreenivas  * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
760c4a3e0a5SBagalkote, Sreenivas  * SGLs based on the size of dma_addr_t
761c4a3e0a5SBagalkote, Sreenivas  */
762c4a3e0a5SBagalkote, Sreenivas #define IS_DMA64				(sizeof(dma_addr_t) == 8)
763c4a3e0a5SBagalkote, Sreenivas 
76439a98554Sbo yang #define MFI_XSCALE_OMR0_CHANGE_INTERRUPT		0x00000001
76539a98554Sbo yang 
76639a98554Sbo yang #define MFI_INTR_FLAG_REPLY_MESSAGE			0x00000001
76739a98554Sbo yang #define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE		0x00000002
76839a98554Sbo yang #define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT	0x00000004
76939a98554Sbo yang 
770c4a3e0a5SBagalkote, Sreenivas #define MFI_OB_INTR_STATUS_MASK			0x00000002
77114faea9fSbo yang #define MFI_POLL_TIMEOUT_SECS			60
772ad84db2eSbo yang #define MEGASAS_COMPLETION_TIMER_INTERVAL      (HZ/10)
773c4a3e0a5SBagalkote, Sreenivas 
774f9876f0bSSumant Patro #define MFI_REPLY_1078_MESSAGE_INTERRUPT	0x80000000
7756610a6b3SYang, Bo #define MFI_REPLY_GEN2_MESSAGE_INTERRUPT	0x00000001
7766610a6b3SYang, Bo #define MFI_GEN2_ENABLE_INTERRUPT_MASK		(0x00000001 | 0x00000004)
77787911122SYang, Bo #define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT	0x40000000
77887911122SYang, Bo #define MFI_SKINNY_ENABLE_INTERRUPT_MASK	(0x00000001)
7790e98936cSSumant Patro 
78039a98554Sbo yang #define MFI_1068_PCSR_OFFSET			0x84
78139a98554Sbo yang #define MFI_1068_FW_HANDSHAKE_OFFSET		0x64
78239a98554Sbo yang #define MFI_1068_FW_READY			0xDDDD0000
7830e98936cSSumant Patro /*
7840e98936cSSumant Patro * register set for both 1068 and 1078 controllers
7850e98936cSSumant Patro * structure extended for 1078 registers
7860e98936cSSumant Patro */
787c4a3e0a5SBagalkote, Sreenivas 
788f9876f0bSSumant Patro struct megasas_register_set {
7899c915a8cSadam radford 	u32	doorbell;                       /*0000h*/
7909c915a8cSadam radford 	u32	fusion_seq_offset;		/*0004h*/
7919c915a8cSadam radford 	u32	fusion_host_diag;		/*0008h*/
7929c915a8cSadam radford 	u32	reserved_01;			/*000Ch*/
793c4a3e0a5SBagalkote, Sreenivas 
794c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_msg_0;			/*0010h*/
795c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_msg_1;			/*0014h*/
796c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_msg_0;			/*0018h*/
797c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_msg_1;			/*001Ch*/
798c4a3e0a5SBagalkote, Sreenivas 
799c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_doorbell;		/*0020h*/
800c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_intr_status;		/*0024h*/
801c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_intr_mask;		/*0028h*/
802c4a3e0a5SBagalkote, Sreenivas 
803c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_doorbell;		/*002Ch*/
804c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_intr_status;		/*0030h*/
805c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_intr_mask;		/*0034h*/
806c4a3e0a5SBagalkote, Sreenivas 
807c4a3e0a5SBagalkote, Sreenivas 	u32 	reserved_1[2];			/*0038h*/
808c4a3e0a5SBagalkote, Sreenivas 
809c4a3e0a5SBagalkote, Sreenivas 	u32 	inbound_queue_port;		/*0040h*/
810c4a3e0a5SBagalkote, Sreenivas 	u32 	outbound_queue_port;		/*0044h*/
811c4a3e0a5SBagalkote, Sreenivas 
8129c915a8cSadam radford 	u32	reserved_2[9];			/*0048h*/
8139c915a8cSadam radford 	u32	reply_post_host_index;		/*006Ch*/
8149c915a8cSadam radford 	u32	reserved_2_2[12];		/*0070h*/
815c4a3e0a5SBagalkote, Sreenivas 
816f9876f0bSSumant Patro 	u32 	outbound_doorbell_clear;	/*00A0h*/
817f9876f0bSSumant Patro 
818f9876f0bSSumant Patro 	u32 	reserved_3[3];			/*00A4h*/
819f9876f0bSSumant Patro 
820f9876f0bSSumant Patro 	u32 	outbound_scratch_pad ;		/*00B0h*/
8219c915a8cSadam radford 	u32	outbound_scratch_pad_2;         /*00B4h*/
822f9876f0bSSumant Patro 
8239c915a8cSadam radford 	u32	reserved_4[2];			/*00B8h*/
824f9876f0bSSumant Patro 
825f9876f0bSSumant Patro 	u32 	inbound_low_queue_port ;	/*00C0h*/
826f9876f0bSSumant Patro 
827f9876f0bSSumant Patro 	u32 	inbound_high_queue_port ;	/*00C4h*/
828f9876f0bSSumant Patro 
829f9876f0bSSumant Patro 	u32 	reserved_5;			/*00C8h*/
83039a98554Sbo yang 	u32	res_6[11];			/*CCh*/
83139a98554Sbo yang 	u32	host_diag;
83239a98554Sbo yang 	u32	seq_offset;
83339a98554Sbo yang 	u32 	index_registers[807];		/*00CCh*/
834c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
835c4a3e0a5SBagalkote, Sreenivas 
836c4a3e0a5SBagalkote, Sreenivas struct megasas_sge32 {
837c4a3e0a5SBagalkote, Sreenivas 
838c4a3e0a5SBagalkote, Sreenivas 	u32 phys_addr;
839c4a3e0a5SBagalkote, Sreenivas 	u32 length;
840c4a3e0a5SBagalkote, Sreenivas 
841c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
842c4a3e0a5SBagalkote, Sreenivas 
843c4a3e0a5SBagalkote, Sreenivas struct megasas_sge64 {
844c4a3e0a5SBagalkote, Sreenivas 
845c4a3e0a5SBagalkote, Sreenivas 	u64 phys_addr;
846c4a3e0a5SBagalkote, Sreenivas 	u32 length;
847c4a3e0a5SBagalkote, Sreenivas 
848c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
849c4a3e0a5SBagalkote, Sreenivas 
850f4c9a131SYang, Bo struct megasas_sge_skinny {
851f4c9a131SYang, Bo 	u64 phys_addr;
852f4c9a131SYang, Bo 	u32 length;
853f4c9a131SYang, Bo 	u32 flag;
854f4c9a131SYang, Bo } __packed;
855f4c9a131SYang, Bo 
856c4a3e0a5SBagalkote, Sreenivas union megasas_sgl {
857c4a3e0a5SBagalkote, Sreenivas 
858c4a3e0a5SBagalkote, Sreenivas 	struct megasas_sge32 sge32[1];
859c4a3e0a5SBagalkote, Sreenivas 	struct megasas_sge64 sge64[1];
860f4c9a131SYang, Bo 	struct megasas_sge_skinny sge_skinny[1];
861c4a3e0a5SBagalkote, Sreenivas 
862c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
863c4a3e0a5SBagalkote, Sreenivas 
864c4a3e0a5SBagalkote, Sreenivas struct megasas_header {
865c4a3e0a5SBagalkote, Sreenivas 
866c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
867c4a3e0a5SBagalkote, Sreenivas 	u8 sense_len;		/*01h */
868c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
869c4a3e0a5SBagalkote, Sreenivas 	u8 scsi_status;		/*03h */
870c4a3e0a5SBagalkote, Sreenivas 
871c4a3e0a5SBagalkote, Sreenivas 	u8 target_id;		/*04h */
872c4a3e0a5SBagalkote, Sreenivas 	u8 lun;			/*05h */
873c4a3e0a5SBagalkote, Sreenivas 	u8 cdb_len;		/*06h */
874c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
875c4a3e0a5SBagalkote, Sreenivas 
876c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
877c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
878c4a3e0a5SBagalkote, Sreenivas 
879c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
880c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
881c4a3e0a5SBagalkote, Sreenivas 	u32 data_xferlen;	/*14h */
882c4a3e0a5SBagalkote, Sreenivas 
883c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
884c4a3e0a5SBagalkote, Sreenivas 
885c4a3e0a5SBagalkote, Sreenivas union megasas_sgl_frame {
886c4a3e0a5SBagalkote, Sreenivas 
887c4a3e0a5SBagalkote, Sreenivas 	struct megasas_sge32 sge32[8];
888c4a3e0a5SBagalkote, Sreenivas 	struct megasas_sge64 sge64[5];
889c4a3e0a5SBagalkote, Sreenivas 
890c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
891c4a3e0a5SBagalkote, Sreenivas 
892c4a3e0a5SBagalkote, Sreenivas struct megasas_init_frame {
893c4a3e0a5SBagalkote, Sreenivas 
894c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
895c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_0;		/*01h */
896c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
897c4a3e0a5SBagalkote, Sreenivas 
898c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_1;		/*03h */
899c4a3e0a5SBagalkote, Sreenivas 	u32 reserved_2;		/*04h */
900c4a3e0a5SBagalkote, Sreenivas 
901c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
902c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
903c4a3e0a5SBagalkote, Sreenivas 
904c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
905c4a3e0a5SBagalkote, Sreenivas 	u16 reserved_3;		/*12h */
906c4a3e0a5SBagalkote, Sreenivas 	u32 data_xfer_len;	/*14h */
907c4a3e0a5SBagalkote, Sreenivas 
908c4a3e0a5SBagalkote, Sreenivas 	u32 queue_info_new_phys_addr_lo;	/*18h */
909c4a3e0a5SBagalkote, Sreenivas 	u32 queue_info_new_phys_addr_hi;	/*1Ch */
910c4a3e0a5SBagalkote, Sreenivas 	u32 queue_info_old_phys_addr_lo;	/*20h */
911c4a3e0a5SBagalkote, Sreenivas 	u32 queue_info_old_phys_addr_hi;	/*24h */
912c4a3e0a5SBagalkote, Sreenivas 
913c4a3e0a5SBagalkote, Sreenivas 	u32 reserved_4[6];	/*28h */
914c4a3e0a5SBagalkote, Sreenivas 
915c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
916c4a3e0a5SBagalkote, Sreenivas 
917c4a3e0a5SBagalkote, Sreenivas struct megasas_init_queue_info {
918c4a3e0a5SBagalkote, Sreenivas 
919c4a3e0a5SBagalkote, Sreenivas 	u32 init_flags;		/*00h */
920c4a3e0a5SBagalkote, Sreenivas 	u32 reply_queue_entries;	/*04h */
921c4a3e0a5SBagalkote, Sreenivas 
922c4a3e0a5SBagalkote, Sreenivas 	u32 reply_queue_start_phys_addr_lo;	/*08h */
923c4a3e0a5SBagalkote, Sreenivas 	u32 reply_queue_start_phys_addr_hi;	/*0Ch */
924c4a3e0a5SBagalkote, Sreenivas 	u32 producer_index_phys_addr_lo;	/*10h */
925c4a3e0a5SBagalkote, Sreenivas 	u32 producer_index_phys_addr_hi;	/*14h */
926c4a3e0a5SBagalkote, Sreenivas 	u32 consumer_index_phys_addr_lo;	/*18h */
927c4a3e0a5SBagalkote, Sreenivas 	u32 consumer_index_phys_addr_hi;	/*1Ch */
928c4a3e0a5SBagalkote, Sreenivas 
929c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
930c4a3e0a5SBagalkote, Sreenivas 
931c4a3e0a5SBagalkote, Sreenivas struct megasas_io_frame {
932c4a3e0a5SBagalkote, Sreenivas 
933c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
934c4a3e0a5SBagalkote, Sreenivas 	u8 sense_len;		/*01h */
935c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
936c4a3e0a5SBagalkote, Sreenivas 	u8 scsi_status;		/*03h */
937c4a3e0a5SBagalkote, Sreenivas 
938c4a3e0a5SBagalkote, Sreenivas 	u8 target_id;		/*04h */
939c4a3e0a5SBagalkote, Sreenivas 	u8 access_byte;		/*05h */
940c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_0;		/*06h */
941c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
942c4a3e0a5SBagalkote, Sreenivas 
943c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
944c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
945c4a3e0a5SBagalkote, Sreenivas 
946c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
947c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
948c4a3e0a5SBagalkote, Sreenivas 	u32 lba_count;		/*14h */
949c4a3e0a5SBagalkote, Sreenivas 
950c4a3e0a5SBagalkote, Sreenivas 	u32 sense_buf_phys_addr_lo;	/*18h */
951c4a3e0a5SBagalkote, Sreenivas 	u32 sense_buf_phys_addr_hi;	/*1Ch */
952c4a3e0a5SBagalkote, Sreenivas 
953c4a3e0a5SBagalkote, Sreenivas 	u32 start_lba_lo;	/*20h */
954c4a3e0a5SBagalkote, Sreenivas 	u32 start_lba_hi;	/*24h */
955c4a3e0a5SBagalkote, Sreenivas 
956c4a3e0a5SBagalkote, Sreenivas 	union megasas_sgl sgl;	/*28h */
957c4a3e0a5SBagalkote, Sreenivas 
958c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
959c4a3e0a5SBagalkote, Sreenivas 
960c4a3e0a5SBagalkote, Sreenivas struct megasas_pthru_frame {
961c4a3e0a5SBagalkote, Sreenivas 
962c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
963c4a3e0a5SBagalkote, Sreenivas 	u8 sense_len;		/*01h */
964c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
965c4a3e0a5SBagalkote, Sreenivas 	u8 scsi_status;		/*03h */
966c4a3e0a5SBagalkote, Sreenivas 
967c4a3e0a5SBagalkote, Sreenivas 	u8 target_id;		/*04h */
968c4a3e0a5SBagalkote, Sreenivas 	u8 lun;			/*05h */
969c4a3e0a5SBagalkote, Sreenivas 	u8 cdb_len;		/*06h */
970c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
971c4a3e0a5SBagalkote, Sreenivas 
972c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
973c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
974c4a3e0a5SBagalkote, Sreenivas 
975c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
976c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
977c4a3e0a5SBagalkote, Sreenivas 	u32 data_xfer_len;	/*14h */
978c4a3e0a5SBagalkote, Sreenivas 
979c4a3e0a5SBagalkote, Sreenivas 	u32 sense_buf_phys_addr_lo;	/*18h */
980c4a3e0a5SBagalkote, Sreenivas 	u32 sense_buf_phys_addr_hi;	/*1Ch */
981c4a3e0a5SBagalkote, Sreenivas 
982c4a3e0a5SBagalkote, Sreenivas 	u8 cdb[16];		/*20h */
983c4a3e0a5SBagalkote, Sreenivas 	union megasas_sgl sgl;	/*30h */
984c4a3e0a5SBagalkote, Sreenivas 
985c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
986c4a3e0a5SBagalkote, Sreenivas 
987c4a3e0a5SBagalkote, Sreenivas struct megasas_dcmd_frame {
988c4a3e0a5SBagalkote, Sreenivas 
989c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
990c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_0;		/*01h */
991c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
992c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_1[4];	/*03h */
993c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
994c4a3e0a5SBagalkote, Sreenivas 
995c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
996c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
997c4a3e0a5SBagalkote, Sreenivas 
998c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
999c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
1000c4a3e0a5SBagalkote, Sreenivas 
1001c4a3e0a5SBagalkote, Sreenivas 	u32 data_xfer_len;	/*14h */
1002c4a3e0a5SBagalkote, Sreenivas 	u32 opcode;		/*18h */
1003c4a3e0a5SBagalkote, Sreenivas 
1004c4a3e0a5SBagalkote, Sreenivas 	union {			/*1Ch */
1005c4a3e0a5SBagalkote, Sreenivas 		u8 b[12];
1006c4a3e0a5SBagalkote, Sreenivas 		u16 s[6];
1007c4a3e0a5SBagalkote, Sreenivas 		u32 w[3];
1008c4a3e0a5SBagalkote, Sreenivas 	} mbox;
1009c4a3e0a5SBagalkote, Sreenivas 
1010c4a3e0a5SBagalkote, Sreenivas 	union megasas_sgl sgl;	/*28h */
1011c4a3e0a5SBagalkote, Sreenivas 
1012c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1013c4a3e0a5SBagalkote, Sreenivas 
1014c4a3e0a5SBagalkote, Sreenivas struct megasas_abort_frame {
1015c4a3e0a5SBagalkote, Sreenivas 
1016c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
1017c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_0;		/*01h */
1018c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
1019c4a3e0a5SBagalkote, Sreenivas 
1020c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_1;		/*03h */
1021c4a3e0a5SBagalkote, Sreenivas 	u32 reserved_2;		/*04h */
1022c4a3e0a5SBagalkote, Sreenivas 
1023c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
1024c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
1025c4a3e0a5SBagalkote, Sreenivas 
1026c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
1027c4a3e0a5SBagalkote, Sreenivas 	u16 reserved_3;		/*12h */
1028c4a3e0a5SBagalkote, Sreenivas 	u32 reserved_4;		/*14h */
1029c4a3e0a5SBagalkote, Sreenivas 
1030c4a3e0a5SBagalkote, Sreenivas 	u32 abort_context;	/*18h */
1031c4a3e0a5SBagalkote, Sreenivas 	u32 pad_1;		/*1Ch */
1032c4a3e0a5SBagalkote, Sreenivas 
1033c4a3e0a5SBagalkote, Sreenivas 	u32 abort_mfi_phys_addr_lo;	/*20h */
1034c4a3e0a5SBagalkote, Sreenivas 	u32 abort_mfi_phys_addr_hi;	/*24h */
1035c4a3e0a5SBagalkote, Sreenivas 
1036c4a3e0a5SBagalkote, Sreenivas 	u32 reserved_5[6];	/*28h */
1037c4a3e0a5SBagalkote, Sreenivas 
1038c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1039c4a3e0a5SBagalkote, Sreenivas 
1040c4a3e0a5SBagalkote, Sreenivas struct megasas_smp_frame {
1041c4a3e0a5SBagalkote, Sreenivas 
1042c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
1043c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_1;		/*01h */
1044c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
1045c4a3e0a5SBagalkote, Sreenivas 	u8 connection_status;	/*03h */
1046c4a3e0a5SBagalkote, Sreenivas 
1047c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_2[3];	/*04h */
1048c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
1049c4a3e0a5SBagalkote, Sreenivas 
1050c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
1051c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
1052c4a3e0a5SBagalkote, Sreenivas 
1053c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
1054c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
1055c4a3e0a5SBagalkote, Sreenivas 
1056c4a3e0a5SBagalkote, Sreenivas 	u32 data_xfer_len;	/*14h */
1057c4a3e0a5SBagalkote, Sreenivas 	u64 sas_addr;		/*18h */
1058c4a3e0a5SBagalkote, Sreenivas 
1059c4a3e0a5SBagalkote, Sreenivas 	union {
1060c4a3e0a5SBagalkote, Sreenivas 		struct megasas_sge32 sge32[2];	/* [0]: resp [1]: req */
1061c4a3e0a5SBagalkote, Sreenivas 		struct megasas_sge64 sge64[2];	/* [0]: resp [1]: req */
1062c4a3e0a5SBagalkote, Sreenivas 	} sgl;
1063c4a3e0a5SBagalkote, Sreenivas 
1064c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1065c4a3e0a5SBagalkote, Sreenivas 
1066c4a3e0a5SBagalkote, Sreenivas struct megasas_stp_frame {
1067c4a3e0a5SBagalkote, Sreenivas 
1068c4a3e0a5SBagalkote, Sreenivas 	u8 cmd;			/*00h */
1069c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_1;		/*01h */
1070c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;		/*02h */
1071c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_2;		/*03h */
1072c4a3e0a5SBagalkote, Sreenivas 
1073c4a3e0a5SBagalkote, Sreenivas 	u8 target_id;		/*04h */
1074c4a3e0a5SBagalkote, Sreenivas 	u8 reserved_3[2];	/*05h */
1075c4a3e0a5SBagalkote, Sreenivas 	u8 sge_count;		/*07h */
1076c4a3e0a5SBagalkote, Sreenivas 
1077c4a3e0a5SBagalkote, Sreenivas 	u32 context;		/*08h */
1078c4a3e0a5SBagalkote, Sreenivas 	u32 pad_0;		/*0Ch */
1079c4a3e0a5SBagalkote, Sreenivas 
1080c4a3e0a5SBagalkote, Sreenivas 	u16 flags;		/*10h */
1081c4a3e0a5SBagalkote, Sreenivas 	u16 timeout;		/*12h */
1082c4a3e0a5SBagalkote, Sreenivas 
1083c4a3e0a5SBagalkote, Sreenivas 	u32 data_xfer_len;	/*14h */
1084c4a3e0a5SBagalkote, Sreenivas 
1085c4a3e0a5SBagalkote, Sreenivas 	u16 fis[10];		/*18h */
1086c4a3e0a5SBagalkote, Sreenivas 	u32 stp_flags;
1087c4a3e0a5SBagalkote, Sreenivas 
1088c4a3e0a5SBagalkote, Sreenivas 	union {
1089c4a3e0a5SBagalkote, Sreenivas 		struct megasas_sge32 sge32[2];	/* [0]: resp [1]: data */
1090c4a3e0a5SBagalkote, Sreenivas 		struct megasas_sge64 sge64[2];	/* [0]: resp [1]: data */
1091c4a3e0a5SBagalkote, Sreenivas 	} sgl;
1092c4a3e0a5SBagalkote, Sreenivas 
1093c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1094c4a3e0a5SBagalkote, Sreenivas 
1095c4a3e0a5SBagalkote, Sreenivas union megasas_frame {
1096c4a3e0a5SBagalkote, Sreenivas 
1097c4a3e0a5SBagalkote, Sreenivas 	struct megasas_header hdr;
1098c4a3e0a5SBagalkote, Sreenivas 	struct megasas_init_frame init;
1099c4a3e0a5SBagalkote, Sreenivas 	struct megasas_io_frame io;
1100c4a3e0a5SBagalkote, Sreenivas 	struct megasas_pthru_frame pthru;
1101c4a3e0a5SBagalkote, Sreenivas 	struct megasas_dcmd_frame dcmd;
1102c4a3e0a5SBagalkote, Sreenivas 	struct megasas_abort_frame abort;
1103c4a3e0a5SBagalkote, Sreenivas 	struct megasas_smp_frame smp;
1104c4a3e0a5SBagalkote, Sreenivas 	struct megasas_stp_frame stp;
1105c4a3e0a5SBagalkote, Sreenivas 
1106c4a3e0a5SBagalkote, Sreenivas 	u8 raw_bytes[64];
1107c4a3e0a5SBagalkote, Sreenivas };
1108c4a3e0a5SBagalkote, Sreenivas 
1109c4a3e0a5SBagalkote, Sreenivas struct megasas_cmd;
1110c4a3e0a5SBagalkote, Sreenivas 
1111c4a3e0a5SBagalkote, Sreenivas union megasas_evt_class_locale {
1112c4a3e0a5SBagalkote, Sreenivas 
1113c4a3e0a5SBagalkote, Sreenivas 	struct {
1114c4a3e0a5SBagalkote, Sreenivas 		u16 locale;
1115c4a3e0a5SBagalkote, Sreenivas 		u8 reserved;
1116c4a3e0a5SBagalkote, Sreenivas 		s8 class;
1117c4a3e0a5SBagalkote, Sreenivas 	} __attribute__ ((packed)) members;
1118c4a3e0a5SBagalkote, Sreenivas 
1119c4a3e0a5SBagalkote, Sreenivas 	u32 word;
1120c4a3e0a5SBagalkote, Sreenivas 
1121c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1122c4a3e0a5SBagalkote, Sreenivas 
1123c4a3e0a5SBagalkote, Sreenivas struct megasas_evt_log_info {
1124c4a3e0a5SBagalkote, Sreenivas 	u32 newest_seq_num;
1125c4a3e0a5SBagalkote, Sreenivas 	u32 oldest_seq_num;
1126c4a3e0a5SBagalkote, Sreenivas 	u32 clear_seq_num;
1127c4a3e0a5SBagalkote, Sreenivas 	u32 shutdown_seq_num;
1128c4a3e0a5SBagalkote, Sreenivas 	u32 boot_seq_num;
1129c4a3e0a5SBagalkote, Sreenivas 
1130c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1131c4a3e0a5SBagalkote, Sreenivas 
1132c4a3e0a5SBagalkote, Sreenivas struct megasas_progress {
1133c4a3e0a5SBagalkote, Sreenivas 
1134c4a3e0a5SBagalkote, Sreenivas 	u16 progress;
1135c4a3e0a5SBagalkote, Sreenivas 	u16 elapsed_seconds;
1136c4a3e0a5SBagalkote, Sreenivas 
1137c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1138c4a3e0a5SBagalkote, Sreenivas 
1139c4a3e0a5SBagalkote, Sreenivas struct megasas_evtarg_ld {
1140c4a3e0a5SBagalkote, Sreenivas 
1141c4a3e0a5SBagalkote, Sreenivas 	u16 target_id;
1142c4a3e0a5SBagalkote, Sreenivas 	u8 ld_index;
1143c4a3e0a5SBagalkote, Sreenivas 	u8 reserved;
1144c4a3e0a5SBagalkote, Sreenivas 
1145c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1146c4a3e0a5SBagalkote, Sreenivas 
1147c4a3e0a5SBagalkote, Sreenivas struct megasas_evtarg_pd {
1148c4a3e0a5SBagalkote, Sreenivas 	u16 device_id;
1149c4a3e0a5SBagalkote, Sreenivas 	u8 encl_index;
1150c4a3e0a5SBagalkote, Sreenivas 	u8 slot_number;
1151c4a3e0a5SBagalkote, Sreenivas 
1152c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1153c4a3e0a5SBagalkote, Sreenivas 
1154c4a3e0a5SBagalkote, Sreenivas struct megasas_evt_detail {
1155c4a3e0a5SBagalkote, Sreenivas 
1156c4a3e0a5SBagalkote, Sreenivas 	u32 seq_num;
1157c4a3e0a5SBagalkote, Sreenivas 	u32 time_stamp;
1158c4a3e0a5SBagalkote, Sreenivas 	u32 code;
1159c4a3e0a5SBagalkote, Sreenivas 	union megasas_evt_class_locale cl;
1160c4a3e0a5SBagalkote, Sreenivas 	u8 arg_type;
1161c4a3e0a5SBagalkote, Sreenivas 	u8 reserved1[15];
1162c4a3e0a5SBagalkote, Sreenivas 
1163c4a3e0a5SBagalkote, Sreenivas 	union {
1164c4a3e0a5SBagalkote, Sreenivas 		struct {
1165c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1166c4a3e0a5SBagalkote, Sreenivas 			u8 cdb_length;
1167c4a3e0a5SBagalkote, Sreenivas 			u8 sense_length;
1168c4a3e0a5SBagalkote, Sreenivas 			u8 reserved[2];
1169c4a3e0a5SBagalkote, Sreenivas 			u8 cdb[16];
1170c4a3e0a5SBagalkote, Sreenivas 			u8 sense[64];
1171c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) cdbSense;
1172c4a3e0a5SBagalkote, Sreenivas 
1173c4a3e0a5SBagalkote, Sreenivas 		struct megasas_evtarg_ld ld;
1174c4a3e0a5SBagalkote, Sreenivas 
1175c4a3e0a5SBagalkote, Sreenivas 		struct {
1176c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1177c4a3e0a5SBagalkote, Sreenivas 			u64 count;
1178c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_count;
1179c4a3e0a5SBagalkote, Sreenivas 
1180c4a3e0a5SBagalkote, Sreenivas 		struct {
1181c4a3e0a5SBagalkote, Sreenivas 			u64 lba;
1182c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1183c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_lba;
1184c4a3e0a5SBagalkote, Sreenivas 
1185c4a3e0a5SBagalkote, Sreenivas 		struct {
1186c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1187c4a3e0a5SBagalkote, Sreenivas 			u32 prevOwner;
1188c4a3e0a5SBagalkote, Sreenivas 			u32 newOwner;
1189c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_owner;
1190c4a3e0a5SBagalkote, Sreenivas 
1191c4a3e0a5SBagalkote, Sreenivas 		struct {
1192c4a3e0a5SBagalkote, Sreenivas 			u64 ld_lba;
1193c4a3e0a5SBagalkote, Sreenivas 			u64 pd_lba;
1194c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1195c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1196c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_lba_pd_lba;
1197c4a3e0a5SBagalkote, Sreenivas 
1198c4a3e0a5SBagalkote, Sreenivas 		struct {
1199c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1200c4a3e0a5SBagalkote, Sreenivas 			struct megasas_progress prog;
1201c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_prog;
1202c4a3e0a5SBagalkote, Sreenivas 
1203c4a3e0a5SBagalkote, Sreenivas 		struct {
1204c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1205c4a3e0a5SBagalkote, Sreenivas 			u32 prev_state;
1206c4a3e0a5SBagalkote, Sreenivas 			u32 new_state;
1207c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_state;
1208c4a3e0a5SBagalkote, Sreenivas 
1209c4a3e0a5SBagalkote, Sreenivas 		struct {
1210c4a3e0a5SBagalkote, Sreenivas 			u64 strip;
1211c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1212c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ld_strip;
1213c4a3e0a5SBagalkote, Sreenivas 
1214c4a3e0a5SBagalkote, Sreenivas 		struct megasas_evtarg_pd pd;
1215c4a3e0a5SBagalkote, Sreenivas 
1216c4a3e0a5SBagalkote, Sreenivas 		struct {
1217c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1218c4a3e0a5SBagalkote, Sreenivas 			u32 err;
1219c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pd_err;
1220c4a3e0a5SBagalkote, Sreenivas 
1221c4a3e0a5SBagalkote, Sreenivas 		struct {
1222c4a3e0a5SBagalkote, Sreenivas 			u64 lba;
1223c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1224c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pd_lba;
1225c4a3e0a5SBagalkote, Sreenivas 
1226c4a3e0a5SBagalkote, Sreenivas 		struct {
1227c4a3e0a5SBagalkote, Sreenivas 			u64 lba;
1228c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1229c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_ld ld;
1230c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pd_lba_ld;
1231c4a3e0a5SBagalkote, Sreenivas 
1232c4a3e0a5SBagalkote, Sreenivas 		struct {
1233c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1234c4a3e0a5SBagalkote, Sreenivas 			struct megasas_progress prog;
1235c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pd_prog;
1236c4a3e0a5SBagalkote, Sreenivas 
1237c4a3e0a5SBagalkote, Sreenivas 		struct {
1238c4a3e0a5SBagalkote, Sreenivas 			struct megasas_evtarg_pd pd;
1239c4a3e0a5SBagalkote, Sreenivas 			u32 prevState;
1240c4a3e0a5SBagalkote, Sreenivas 			u32 newState;
1241c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pd_state;
1242c4a3e0a5SBagalkote, Sreenivas 
1243c4a3e0a5SBagalkote, Sreenivas 		struct {
1244c4a3e0a5SBagalkote, Sreenivas 			u16 vendorId;
1245c4a3e0a5SBagalkote, Sreenivas 			u16 deviceId;
1246c4a3e0a5SBagalkote, Sreenivas 			u16 subVendorId;
1247c4a3e0a5SBagalkote, Sreenivas 			u16 subDeviceId;
1248c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) pci;
1249c4a3e0a5SBagalkote, Sreenivas 
1250c4a3e0a5SBagalkote, Sreenivas 		u32 rate;
1251c4a3e0a5SBagalkote, Sreenivas 		char str[96];
1252c4a3e0a5SBagalkote, Sreenivas 
1253c4a3e0a5SBagalkote, Sreenivas 		struct {
1254c4a3e0a5SBagalkote, Sreenivas 			u32 rtc;
1255c4a3e0a5SBagalkote, Sreenivas 			u32 elapsedSeconds;
1256c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) time;
1257c4a3e0a5SBagalkote, Sreenivas 
1258c4a3e0a5SBagalkote, Sreenivas 		struct {
1259c4a3e0a5SBagalkote, Sreenivas 			u32 ecar;
1260c4a3e0a5SBagalkote, Sreenivas 			u32 elog;
1261c4a3e0a5SBagalkote, Sreenivas 			char str[64];
1262c4a3e0a5SBagalkote, Sreenivas 		} __attribute__ ((packed)) ecc;
1263c4a3e0a5SBagalkote, Sreenivas 
1264c4a3e0a5SBagalkote, Sreenivas 		u8 b[96];
1265c4a3e0a5SBagalkote, Sreenivas 		u16 s[48];
1266c4a3e0a5SBagalkote, Sreenivas 		u32 w[24];
1267c4a3e0a5SBagalkote, Sreenivas 		u64 d[12];
1268c4a3e0a5SBagalkote, Sreenivas 	} args;
1269c4a3e0a5SBagalkote, Sreenivas 
1270c4a3e0a5SBagalkote, Sreenivas 	char description[128];
1271c4a3e0a5SBagalkote, Sreenivas 
1272c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1273c4a3e0a5SBagalkote, Sreenivas 
12747e8a75f4SYang, Bo struct megasas_aen_event {
12757e8a75f4SYang, Bo 	struct work_struct hotplug_work;
12767e8a75f4SYang, Bo 	struct megasas_instance *instance;
12777e8a75f4SYang, Bo };
12787e8a75f4SYang, Bo 
1279c4a3e0a5SBagalkote, Sreenivas struct megasas_instance {
1280c4a3e0a5SBagalkote, Sreenivas 
1281c4a3e0a5SBagalkote, Sreenivas 	u32 *producer;
1282c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t producer_h;
1283c4a3e0a5SBagalkote, Sreenivas 	u32 *consumer;
1284c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t consumer_h;
1285c4a3e0a5SBagalkote, Sreenivas 
1286c4a3e0a5SBagalkote, Sreenivas 	u32 *reply_queue;
1287c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t reply_queue_h;
1288c4a3e0a5SBagalkote, Sreenivas 
1289c4a3e0a5SBagalkote, Sreenivas 	unsigned long base_addr;
1290c4a3e0a5SBagalkote, Sreenivas 	struct megasas_register_set __iomem *reg_set;
1291c4a3e0a5SBagalkote, Sreenivas 
129281e403ceSYang, Bo 	struct megasas_pd_list          pd_list[MEGASAS_MAX_PD];
1293bdc6fb8dSYang, Bo 	u8     ld_ids[MEGASAS_MAX_LD_IDS];
1294c4a3e0a5SBagalkote, Sreenivas 	s8 init_id;
1295c4a3e0a5SBagalkote, Sreenivas 
1296c4a3e0a5SBagalkote, Sreenivas 	u16 max_num_sge;
1297c4a3e0a5SBagalkote, Sreenivas 	u16 max_fw_cmds;
12989c915a8cSadam radford 	/* For Fusion its num IOCTL cmds, for others MFI based its
12999c915a8cSadam radford 	   max_fw_cmds */
13009c915a8cSadam radford 	u16 max_mfi_cmds;
1301c4a3e0a5SBagalkote, Sreenivas 	u32 max_sectors_per_req;
13027e8a75f4SYang, Bo 	struct megasas_aen_event *ev;
1303c4a3e0a5SBagalkote, Sreenivas 
1304c4a3e0a5SBagalkote, Sreenivas 	struct megasas_cmd **cmd_list;
1305c4a3e0a5SBagalkote, Sreenivas 	struct list_head cmd_pool;
130639a98554Sbo yang 	/* used to sync fire the cmd to fw */
1307c4a3e0a5SBagalkote, Sreenivas 	spinlock_t cmd_pool_lock;
130839a98554Sbo yang 	/* used to sync fire the cmd to fw */
130939a98554Sbo yang 	spinlock_t hba_lock;
13107343eb65Sbo yang 	/* used to synch producer, consumer ptrs in dpc */
13117343eb65Sbo yang 	spinlock_t completion_lock;
1312c4a3e0a5SBagalkote, Sreenivas 	struct dma_pool *frame_dma_pool;
1313c4a3e0a5SBagalkote, Sreenivas 	struct dma_pool *sense_dma_pool;
1314c4a3e0a5SBagalkote, Sreenivas 
1315c4a3e0a5SBagalkote, Sreenivas 	struct megasas_evt_detail *evt_detail;
1316c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t evt_detail_h;
1317c4a3e0a5SBagalkote, Sreenivas 	struct megasas_cmd *aen_cmd;
1318e5a69e27SMatthias Kaehlcke 	struct mutex aen_mutex;
1319c4a3e0a5SBagalkote, Sreenivas 	struct semaphore ioctl_sem;
1320c4a3e0a5SBagalkote, Sreenivas 
1321c4a3e0a5SBagalkote, Sreenivas 	struct Scsi_Host *host;
1322c4a3e0a5SBagalkote, Sreenivas 
1323c4a3e0a5SBagalkote, Sreenivas 	wait_queue_head_t int_cmd_wait_q;
1324c4a3e0a5SBagalkote, Sreenivas 	wait_queue_head_t abort_cmd_wait_q;
1325c4a3e0a5SBagalkote, Sreenivas 
1326c4a3e0a5SBagalkote, Sreenivas 	struct pci_dev *pdev;
1327c4a3e0a5SBagalkote, Sreenivas 	u32 unique_id;
132839a98554Sbo yang 	u32 fw_support_ieee;
1329c4a3e0a5SBagalkote, Sreenivas 
1330e4a082c7SSumant Patro 	atomic_t fw_outstanding;
133139a98554Sbo yang 	atomic_t fw_reset_no_pci_access;
13321341c939SSumant Patro 
13331341c939SSumant Patro 	struct megasas_instance_template *instancet;
13345d018ad0SSumant Patro 	struct tasklet_struct isr_tasklet;
133539a98554Sbo yang 	struct work_struct work_init;
133605e9ebbeSSumant Patro 
133705e9ebbeSSumant Patro 	u8 flag;
1338c3518837SYang, Bo 	u8 unload;
1339f4c9a131SYang, Bo 	u8 flag_ieee;
134039a98554Sbo yang 	u8 issuepend_done;
134139a98554Sbo yang 	u8 disableOnlineCtrlReset;
134239a98554Sbo yang 	u8 adprecovery;
134305e9ebbeSSumant Patro 	unsigned long last_time;
134439a98554Sbo yang 	u32 mfiStatus;
134539a98554Sbo yang 	u32 last_seq_num;
1346ad84db2eSbo yang 
1347ad84db2eSbo yang 	struct timer_list io_completion_timer;
134839a98554Sbo yang 	struct list_head internal_reset_pending_q;
134980d9da98Sadam radford 
13509c915a8cSadam radford 	/* Ptr to hba specfic information */
13519c915a8cSadam radford 	void *ctrl_context;
135280d9da98Sadam radford 	u8	msi_flag;
135380d9da98Sadam radford 	struct msix_entry msixentry;
13549c915a8cSadam radford 	u64 map_id;
13559c915a8cSadam radford 	struct megasas_cmd *map_update_cmd;
1356b6d5d880Sadam radford 	unsigned long bar;
13579c915a8cSadam radford 	long reset_flags;
13589c915a8cSadam radford 	struct mutex reset_mutex;
135939a98554Sbo yang };
136039a98554Sbo yang 
136139a98554Sbo yang enum {
136239a98554Sbo yang 	MEGASAS_HBA_OPERATIONAL			= 0,
136339a98554Sbo yang 	MEGASAS_ADPRESET_SM_INFAULT		= 1,
136439a98554Sbo yang 	MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS	= 2,
136539a98554Sbo yang 	MEGASAS_ADPRESET_SM_OPERATIONAL		= 3,
136639a98554Sbo yang 	MEGASAS_HW_CRITICAL_ERROR		= 4,
136739a98554Sbo yang 	MEGASAS_ADPRESET_INPROG_SIGN		= 0xDEADDEAD,
1368c4a3e0a5SBagalkote, Sreenivas };
1369c4a3e0a5SBagalkote, Sreenivas 
13700c79e681SYang, Bo struct megasas_instance_template {
13710c79e681SYang, Bo 	void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
13720c79e681SYang, Bo 		u32, struct megasas_register_set __iomem *);
13730c79e681SYang, Bo 
13740c79e681SYang, Bo 	void (*enable_intr)(struct megasas_register_set __iomem *) ;
13750c79e681SYang, Bo 	void (*disable_intr)(struct megasas_register_set __iomem *);
13760c79e681SYang, Bo 
13770c79e681SYang, Bo 	int (*clear_intr)(struct megasas_register_set __iomem *);
13780c79e681SYang, Bo 
13790c79e681SYang, Bo 	u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
138039a98554Sbo yang 	int (*adp_reset)(struct megasas_instance *, \
138139a98554Sbo yang 		struct megasas_register_set __iomem *);
138239a98554Sbo yang 	int (*check_reset)(struct megasas_instance *, \
138339a98554Sbo yang 		struct megasas_register_set __iomem *);
1384cd50ba8eSadam radford 	irqreturn_t (*service_isr)(int irq, void *devp);
1385cd50ba8eSadam radford 	void (*tasklet)(unsigned long);
1386cd50ba8eSadam radford 	u32 (*init_adapter)(struct megasas_instance *);
1387cd50ba8eSadam radford 	u32 (*build_and_issue_cmd) (struct megasas_instance *,
1388cd50ba8eSadam radford 				    struct scsi_cmnd *);
1389cd50ba8eSadam radford 	void (*issue_dcmd) (struct megasas_instance *instance,
1390cd50ba8eSadam radford 			    struct megasas_cmd *cmd);
13910c79e681SYang, Bo };
13920c79e681SYang, Bo 
1393c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_IS_LOGICAL(scp)						\
1394c4a3e0a5SBagalkote, Sreenivas 	(scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1395c4a3e0a5SBagalkote, Sreenivas 
1396c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_DEV_INDEX(inst, scp)					\
1397c4a3e0a5SBagalkote, Sreenivas 	((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + 	\
1398c4a3e0a5SBagalkote, Sreenivas 	scp->device->id
1399c4a3e0a5SBagalkote, Sreenivas 
1400c4a3e0a5SBagalkote, Sreenivas struct megasas_cmd {
1401c4a3e0a5SBagalkote, Sreenivas 
1402c4a3e0a5SBagalkote, Sreenivas 	union megasas_frame *frame;
1403c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t frame_phys_addr;
1404c4a3e0a5SBagalkote, Sreenivas 	u8 *sense;
1405c4a3e0a5SBagalkote, Sreenivas 	dma_addr_t sense_phys_addr;
1406c4a3e0a5SBagalkote, Sreenivas 
1407c4a3e0a5SBagalkote, Sreenivas 	u32 index;
1408c4a3e0a5SBagalkote, Sreenivas 	u8 sync_cmd;
1409c4a3e0a5SBagalkote, Sreenivas 	u8 cmd_status;
141039a98554Sbo yang 	u8 abort_aen;
141139a98554Sbo yang 	u8 retry_for_fw_reset;
141239a98554Sbo yang 
1413c4a3e0a5SBagalkote, Sreenivas 
1414c4a3e0a5SBagalkote, Sreenivas 	struct list_head list;
1415c4a3e0a5SBagalkote, Sreenivas 	struct scsi_cmnd *scmd;
1416c4a3e0a5SBagalkote, Sreenivas 	struct megasas_instance *instance;
14179c915a8cSadam radford 	union {
14189c915a8cSadam radford 		struct {
14199c915a8cSadam radford 			u16 smid;
14209c915a8cSadam radford 			u16 resvd;
14219c915a8cSadam radford 		} context;
1422c4a3e0a5SBagalkote, Sreenivas 		u32 frame_count;
1423c4a3e0a5SBagalkote, Sreenivas 	};
14249c915a8cSadam radford };
1425c4a3e0a5SBagalkote, Sreenivas 
1426c4a3e0a5SBagalkote, Sreenivas #define MAX_MGMT_ADAPTERS		1024
1427c4a3e0a5SBagalkote, Sreenivas #define MAX_IOCTL_SGE			16
1428c4a3e0a5SBagalkote, Sreenivas 
1429c4a3e0a5SBagalkote, Sreenivas struct megasas_iocpacket {
1430c4a3e0a5SBagalkote, Sreenivas 
1431c4a3e0a5SBagalkote, Sreenivas 	u16 host_no;
1432c4a3e0a5SBagalkote, Sreenivas 	u16 __pad1;
1433c4a3e0a5SBagalkote, Sreenivas 	u32 sgl_off;
1434c4a3e0a5SBagalkote, Sreenivas 	u32 sge_count;
1435c4a3e0a5SBagalkote, Sreenivas 	u32 sense_off;
1436c4a3e0a5SBagalkote, Sreenivas 	u32 sense_len;
1437c4a3e0a5SBagalkote, Sreenivas 	union {
1438c4a3e0a5SBagalkote, Sreenivas 		u8 raw[128];
1439c4a3e0a5SBagalkote, Sreenivas 		struct megasas_header hdr;
1440c4a3e0a5SBagalkote, Sreenivas 	} frame;
1441c4a3e0a5SBagalkote, Sreenivas 
1442c4a3e0a5SBagalkote, Sreenivas 	struct iovec sgl[MAX_IOCTL_SGE];
1443c4a3e0a5SBagalkote, Sreenivas 
1444c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1445c4a3e0a5SBagalkote, Sreenivas 
1446c4a3e0a5SBagalkote, Sreenivas struct megasas_aen {
1447c4a3e0a5SBagalkote, Sreenivas 	u16 host_no;
1448c4a3e0a5SBagalkote, Sreenivas 	u16 __pad1;
1449c4a3e0a5SBagalkote, Sreenivas 	u32 seq_num;
1450c4a3e0a5SBagalkote, Sreenivas 	u32 class_locale_word;
1451c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1452c4a3e0a5SBagalkote, Sreenivas 
1453c4a3e0a5SBagalkote, Sreenivas #ifdef CONFIG_COMPAT
1454c4a3e0a5SBagalkote, Sreenivas struct compat_megasas_iocpacket {
1455c4a3e0a5SBagalkote, Sreenivas 	u16 host_no;
1456c4a3e0a5SBagalkote, Sreenivas 	u16 __pad1;
1457c4a3e0a5SBagalkote, Sreenivas 	u32 sgl_off;
1458c4a3e0a5SBagalkote, Sreenivas 	u32 sge_count;
1459c4a3e0a5SBagalkote, Sreenivas 	u32 sense_off;
1460c4a3e0a5SBagalkote, Sreenivas 	u32 sense_len;
1461c4a3e0a5SBagalkote, Sreenivas 	union {
1462c4a3e0a5SBagalkote, Sreenivas 		u8 raw[128];
1463c4a3e0a5SBagalkote, Sreenivas 		struct megasas_header hdr;
1464c4a3e0a5SBagalkote, Sreenivas 	} frame;
1465c4a3e0a5SBagalkote, Sreenivas 	struct compat_iovec sgl[MAX_IOCTL_SGE];
1466c4a3e0a5SBagalkote, Sreenivas } __attribute__ ((packed));
1467c4a3e0a5SBagalkote, Sreenivas 
14680e98936cSSumant Patro #define MEGASAS_IOC_FIRMWARE32	_IOWR('M', 1, struct compat_megasas_iocpacket)
1469c4a3e0a5SBagalkote, Sreenivas #endif
1470c4a3e0a5SBagalkote, Sreenivas 
1471cb59aa6aSSumant Patro #define MEGASAS_IOC_FIRMWARE	_IOWR('M', 1, struct megasas_iocpacket)
1472c4a3e0a5SBagalkote, Sreenivas #define MEGASAS_IOC_GET_AEN	_IOW('M', 3, struct megasas_aen)
1473c4a3e0a5SBagalkote, Sreenivas 
1474c4a3e0a5SBagalkote, Sreenivas struct megasas_mgmt_info {
1475c4a3e0a5SBagalkote, Sreenivas 
1476c4a3e0a5SBagalkote, Sreenivas 	u16 count;
1477c4a3e0a5SBagalkote, Sreenivas 	struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
1478c4a3e0a5SBagalkote, Sreenivas 	int max_index;
1479c4a3e0a5SBagalkote, Sreenivas };
1480c4a3e0a5SBagalkote, Sreenivas 
148166192dfeSadam radford #define msi_control_reg(base) (base + PCI_MSI_FLAGS)
148266192dfeSadam radford #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
148366192dfeSadam radford 
1484c4a3e0a5SBagalkote, Sreenivas #endif				/*LSI_MEGARAID_SAS_H */
1485