xref: /openbmc/linux/drivers/scsi/lpfc/lpfc_sli4.h (revision 28efb0046512e8a13ed9f9bdf0d68d10bbfbe9cf)
1 /*******************************************************************
2  * This file is part of the Emulex Linux Device Driver for         *
3  * Fibre Channel Host Bus Adapters.                                *
4  * Copyright (C) 2017 Broadcom. All Rights Reserved. The term      *
5  * “Broadcom” refers to Broadcom Limited and/or its subsidiaries.  *
6  * Copyright (C) 2009-2016 Emulex.  All rights reserved.           *
7  * EMULEX and SLI are trademarks of Emulex.                        *
8  * www.broadcom.com                                                *
9  *                                                                 *
10  * This program is free software; you can redistribute it and/or   *
11  * modify it under the terms of version 2 of the GNU General       *
12  * Public License as published by the Free Software Foundation.    *
13  * This program is distributed in the hope that it will be useful. *
14  * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND          *
15  * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY,  *
16  * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE      *
17  * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18  * TO BE LEGALLY INVALID.  See the GNU General Public License for  *
19  * more details, a copy of which can be found in the file COPYING  *
20  * included with this package.                                     *
21  *******************************************************************/
22 
23 #define LPFC_ACTIVE_MBOX_WAIT_CNT               100
24 #define LPFC_XRI_EXCH_BUSY_WAIT_TMO		10000
25 #define LPFC_XRI_EXCH_BUSY_WAIT_T1   		10
26 #define LPFC_XRI_EXCH_BUSY_WAIT_T2              30000
27 #define LPFC_RPI_LOW_WATER_MARK			10
28 
29 #define LPFC_UNREG_FCF                          1
30 #define LPFC_SKIP_UNREG_FCF                     0
31 
32 /* Amount of time in seconds for waiting FCF rediscovery to complete */
33 #define LPFC_FCF_REDISCOVER_WAIT_TMO		2000 /* msec */
34 
35 /* Number of SGL entries can be posted in a 4KB nonembedded mbox command */
36 #define LPFC_NEMBED_MBOX_SGL_CNT		254
37 
38 /* Multi-queue arrangement for FCP EQ/CQ/WQ tuples */
39 #define LPFC_HBA_IO_CHAN_MIN	0
40 #define LPFC_HBA_IO_CHAN_MAX	32
41 #define LPFC_FCP_IO_CHAN_DEF	4
42 #define LPFC_NVME_IO_CHAN_DEF	0
43 
44 /* Number of channels used for Flash Optimized Fabric (FOF) operations */
45 
46 #define LPFC_FOF_IO_CHAN_NUM       1
47 
48 /*
49  * Provide the default FCF Record attributes used by the driver
50  * when nonFIP mode is configured and there is no other default
51  * FCF Record attributes.
52  */
53 #define LPFC_FCOE_FCF_DEF_INDEX	0
54 #define LPFC_FCOE_FCF_GET_FIRST	0xFFFF
55 #define LPFC_FCOE_FCF_NEXT_NONE	0xFFFF
56 
57 #define LPFC_FCOE_NULL_VID	0xFFF
58 #define LPFC_FCOE_IGNORE_VID	0xFFFF
59 
60 /* First 3 bytes of default FCF MAC is specified by FC_MAP */
61 #define LPFC_FCOE_FCF_MAC3	0xFF
62 #define LPFC_FCOE_FCF_MAC4	0xFF
63 #define LPFC_FCOE_FCF_MAC5	0xFE
64 #define LPFC_FCOE_FCF_MAP0	0x0E
65 #define LPFC_FCOE_FCF_MAP1	0xFC
66 #define LPFC_FCOE_FCF_MAP2	0x00
67 #define LPFC_FCOE_MAX_RCV_SIZE	0x800
68 #define LPFC_FCOE_FKA_ADV_PER	0
69 #define LPFC_FCOE_FIP_PRIORITY	0x80
70 
71 #define sli4_sid_from_fc_hdr(fc_hdr)  \
72 	((fc_hdr)->fh_s_id[0] << 16 | \
73 	 (fc_hdr)->fh_s_id[1] <<  8 | \
74 	 (fc_hdr)->fh_s_id[2])
75 
76 #define sli4_did_from_fc_hdr(fc_hdr)  \
77 	((fc_hdr)->fh_d_id[0] << 16 | \
78 	 (fc_hdr)->fh_d_id[1] <<  8 | \
79 	 (fc_hdr)->fh_d_id[2])
80 
81 #define sli4_fctl_from_fc_hdr(fc_hdr)  \
82 	((fc_hdr)->fh_f_ctl[0] << 16 | \
83 	 (fc_hdr)->fh_f_ctl[1] <<  8 | \
84 	 (fc_hdr)->fh_f_ctl[2])
85 
86 #define sli4_type_from_fc_hdr(fc_hdr)  \
87 	((fc_hdr)->fh_type)
88 
89 #define LPFC_FW_RESET_MAXIMUM_WAIT_10MS_CNT 12000
90 
91 #define INT_FW_UPGRADE	0
92 #define RUN_FW_UPGRADE	1
93 
94 enum lpfc_sli4_queue_type {
95 	LPFC_EQ,
96 	LPFC_GCQ,
97 	LPFC_MCQ,
98 	LPFC_WCQ,
99 	LPFC_RCQ,
100 	LPFC_MQ,
101 	LPFC_WQ,
102 	LPFC_HRQ,
103 	LPFC_DRQ
104 };
105 
106 /* The queue sub-type defines the functional purpose of the queue */
107 enum lpfc_sli4_queue_subtype {
108 	LPFC_NONE,
109 	LPFC_MBOX,
110 	LPFC_FCP,
111 	LPFC_ELS,
112 	LPFC_NVME,
113 	LPFC_NVMET,
114 	LPFC_NVME_LS,
115 	LPFC_USOL
116 };
117 
118 union sli4_qe {
119 	void *address;
120 	struct lpfc_eqe *eqe;
121 	struct lpfc_cqe *cqe;
122 	struct lpfc_mcqe *mcqe;
123 	struct lpfc_wcqe_complete *wcqe_complete;
124 	struct lpfc_wcqe_release *wcqe_release;
125 	struct sli4_wcqe_xri_aborted *wcqe_xri_aborted;
126 	struct lpfc_rcqe_complete *rcqe_complete;
127 	struct lpfc_mqe *mqe;
128 	union  lpfc_wqe *wqe;
129 	union  lpfc_wqe128 *wqe128;
130 	struct lpfc_rqe *rqe;
131 };
132 
133 /* RQ buffer list */
134 struct lpfc_rqb {
135 	uint16_t entry_count;	  /* Current number of RQ slots */
136 	uint16_t buffer_count;	  /* Current number of buffers posted */
137 	struct list_head rqb_buffer_list;  /* buffers assigned to this HBQ */
138 				  /* Callback for HBQ buffer allocation */
139 	struct rqb_dmabuf *(*rqb_alloc_buffer)(struct lpfc_hba *);
140 				  /* Callback for HBQ buffer free */
141 	void               (*rqb_free_buffer)(struct lpfc_hba *,
142 					       struct rqb_dmabuf *);
143 };
144 
145 struct lpfc_queue {
146 	struct list_head list;
147 	struct list_head wq_list;
148 	enum lpfc_sli4_queue_type type;
149 	enum lpfc_sli4_queue_subtype subtype;
150 	struct lpfc_hba *phba;
151 	struct list_head child_list;
152 	struct list_head page_list;
153 	struct list_head sgl_list;
154 	uint32_t entry_count;	/* Number of entries to support on the queue */
155 	uint32_t entry_size;	/* Size of each queue entry. */
156 	uint32_t entry_repost;	/* Count of entries before doorbell is rung */
157 #define LPFC_EQ_REPOST		8
158 #define LPFC_MQ_REPOST		8
159 #define LPFC_CQ_REPOST		64
160 #define LPFC_RQ_REPOST		64
161 #define LPFC_MAX_ISR_CQE	64
162 #define LPFC_RELEASE_NOTIFICATION_INTERVAL	32  /* For WQs */
163 	uint32_t queue_id;	/* Queue ID assigned by the hardware */
164 	uint32_t assoc_qid;     /* Queue ID associated with, for CQ/WQ/MQ */
165 	uint32_t page_count;	/* Number of pages allocated for this queue */
166 	uint32_t host_index;	/* The host's index for putting or getting */
167 	uint32_t hba_index;	/* The last known hba index for get or put */
168 
169 	struct lpfc_sli_ring *pring; /* ptr to io ring associated with q */
170 	struct lpfc_rqb *rqbp;	/* ptr to RQ buffers */
171 
172 	uint32_t q_mode;
173 	uint16_t db_format;
174 #define LPFC_DB_RING_FORMAT	0x01
175 #define LPFC_DB_LIST_FORMAT	0x02
176 	void __iomem *db_regaddr;
177 	/* For q stats */
178 	uint32_t q_cnt_1;
179 	uint32_t q_cnt_2;
180 	uint32_t q_cnt_3;
181 	uint64_t q_cnt_4;
182 /* defines for EQ stats */
183 #define	EQ_max_eqe		q_cnt_1
184 #define	EQ_no_entry		q_cnt_2
185 #define	EQ_cqe_cnt		q_cnt_3
186 #define	EQ_processed		q_cnt_4
187 
188 /* defines for CQ stats */
189 #define	CQ_mbox			q_cnt_1
190 #define	CQ_max_cqe		q_cnt_1
191 #define	CQ_release_wqe		q_cnt_2
192 #define	CQ_xri_aborted		q_cnt_3
193 #define	CQ_wq			q_cnt_4
194 
195 /* defines for WQ stats */
196 #define	WQ_overflow		q_cnt_1
197 #define	WQ_posted		q_cnt_4
198 
199 /* defines for RQ stats */
200 #define	RQ_no_posted_buf	q_cnt_1
201 #define	RQ_no_buf_found		q_cnt_2
202 #define	RQ_buf_posted		q_cnt_3
203 #define	RQ_rcv_buf		q_cnt_4
204 
205 	uint64_t isr_timestamp;
206 	struct lpfc_queue *assoc_qp;
207 	union sli4_qe qe[1];	/* array to index entries (must be last) */
208 };
209 
210 struct lpfc_sli4_link {
211 	uint16_t speed;
212 	uint8_t duplex;
213 	uint8_t status;
214 	uint8_t type;
215 	uint8_t number;
216 	uint8_t fault;
217 	uint16_t logical_speed;
218 	uint16_t topology;
219 };
220 
221 struct lpfc_fcf_rec {
222 	uint8_t  fabric_name[8];
223 	uint8_t  switch_name[8];
224 	uint8_t  mac_addr[6];
225 	uint16_t fcf_indx;
226 	uint32_t priority;
227 	uint16_t vlan_id;
228 	uint32_t addr_mode;
229 	uint32_t flag;
230 #define BOOT_ENABLE	0x01
231 #define RECORD_VALID	0x02
232 };
233 
234 struct lpfc_fcf_pri_rec {
235 	uint16_t fcf_index;
236 #define LPFC_FCF_ON_PRI_LIST 0x0001
237 #define LPFC_FCF_FLOGI_FAILED 0x0002
238 	uint16_t flag;
239 	uint32_t priority;
240 };
241 
242 struct lpfc_fcf_pri {
243 	struct list_head list;
244 	struct lpfc_fcf_pri_rec fcf_rec;
245 };
246 
247 /*
248  * Maximum FCF table index, it is for driver internal book keeping, it
249  * just needs to be no less than the supported HBA's FCF table size.
250  */
251 #define LPFC_SLI4_FCF_TBL_INDX_MAX	32
252 
253 struct lpfc_fcf {
254 	uint16_t fcfi;
255 	uint32_t fcf_flag;
256 #define FCF_AVAILABLE	0x01 /* FCF available for discovery */
257 #define FCF_REGISTERED	0x02 /* FCF registered with FW */
258 #define FCF_SCAN_DONE	0x04 /* FCF table scan done */
259 #define FCF_IN_USE	0x08 /* Atleast one discovery completed */
260 #define FCF_INIT_DISC	0x10 /* Initial FCF discovery */
261 #define FCF_DEAD_DISC	0x20 /* FCF DEAD fast FCF failover discovery */
262 #define FCF_ACVL_DISC	0x40 /* All CVL fast FCF failover discovery */
263 #define FCF_DISCOVERY	(FCF_INIT_DISC | FCF_DEAD_DISC | FCF_ACVL_DISC)
264 #define FCF_REDISC_PEND	0x80 /* FCF rediscovery pending */
265 #define FCF_REDISC_EVT	0x100 /* FCF rediscovery event to worker thread */
266 #define FCF_REDISC_FOV	0x200 /* Post FCF rediscovery fast failover */
267 #define FCF_REDISC_PROG (FCF_REDISC_PEND | FCF_REDISC_EVT)
268 	uint32_t addr_mode;
269 	uint32_t eligible_fcf_cnt;
270 	struct lpfc_fcf_rec current_rec;
271 	struct lpfc_fcf_rec failover_rec;
272 	struct list_head fcf_pri_list;
273 	struct lpfc_fcf_pri fcf_pri[LPFC_SLI4_FCF_TBL_INDX_MAX];
274 	uint32_t current_fcf_scan_pri;
275 	struct timer_list redisc_wait;
276 	unsigned long *fcf_rr_bmask; /* Eligible FCF indexes for RR failover */
277 };
278 
279 
280 #define LPFC_REGION23_SIGNATURE "RG23"
281 #define LPFC_REGION23_VERSION	1
282 #define LPFC_REGION23_LAST_REC  0xff
283 #define DRIVER_SPECIFIC_TYPE	0xA2
284 #define LINUX_DRIVER_ID		0x20
285 #define PORT_STE_TYPE		0x1
286 
287 struct lpfc_fip_param_hdr {
288 	uint8_t type;
289 #define FCOE_PARAM_TYPE		0xA0
290 	uint8_t length;
291 #define FCOE_PARAM_LENGTH	2
292 	uint8_t parm_version;
293 #define FIPP_VERSION		0x01
294 	uint8_t parm_flags;
295 #define	lpfc_fip_param_hdr_fipp_mode_SHIFT	6
296 #define	lpfc_fip_param_hdr_fipp_mode_MASK	0x3
297 #define lpfc_fip_param_hdr_fipp_mode_WORD	parm_flags
298 #define	FIPP_MODE_ON				0x1
299 #define	FIPP_MODE_OFF				0x0
300 #define FIPP_VLAN_VALID				0x1
301 };
302 
303 struct lpfc_fcoe_params {
304 	uint8_t fc_map[3];
305 	uint8_t reserved1;
306 	uint16_t vlan_tag;
307 	uint8_t reserved[2];
308 };
309 
310 struct lpfc_fcf_conn_hdr {
311 	uint8_t type;
312 #define FCOE_CONN_TBL_TYPE		0xA1
313 	uint8_t length;   /* words */
314 	uint8_t reserved[2];
315 };
316 
317 struct lpfc_fcf_conn_rec {
318 	uint16_t flags;
319 #define	FCFCNCT_VALID		0x0001
320 #define	FCFCNCT_BOOT		0x0002
321 #define	FCFCNCT_PRIMARY		0x0004   /* if not set, Secondary */
322 #define	FCFCNCT_FBNM_VALID	0x0008
323 #define	FCFCNCT_SWNM_VALID	0x0010
324 #define	FCFCNCT_VLAN_VALID	0x0020
325 #define	FCFCNCT_AM_VALID	0x0040
326 #define	FCFCNCT_AM_PREFERRED	0x0080   /* if not set, AM Required */
327 #define	FCFCNCT_AM_SPMA		0x0100	 /* if not set, FPMA */
328 
329 	uint16_t vlan_tag;
330 	uint8_t fabric_name[8];
331 	uint8_t switch_name[8];
332 };
333 
334 struct lpfc_fcf_conn_entry {
335 	struct list_head list;
336 	struct lpfc_fcf_conn_rec conn_rec;
337 };
338 
339 /*
340  * Define the host's bootstrap mailbox.  This structure contains
341  * the member attributes needed to create, use, and destroy the
342  * bootstrap mailbox region.
343  *
344  * The macro definitions for the bmbx data structure are defined
345  * in lpfc_hw4.h with the register definition.
346  */
347 struct lpfc_bmbx {
348 	struct lpfc_dmabuf *dmabuf;
349 	struct dma_address dma_address;
350 	void *avirt;
351 	dma_addr_t aphys;
352 	uint32_t bmbx_size;
353 };
354 
355 #define LPFC_EQE_SIZE LPFC_EQE_SIZE_4
356 
357 #define LPFC_EQE_SIZE_4B 	4
358 #define LPFC_EQE_SIZE_16B	16
359 #define LPFC_CQE_SIZE		16
360 #define LPFC_WQE_SIZE		64
361 #define LPFC_WQE128_SIZE	128
362 #define LPFC_MQE_SIZE		256
363 #define LPFC_RQE_SIZE		8
364 
365 #define LPFC_EQE_DEF_COUNT	1024
366 #define LPFC_CQE_DEF_COUNT      1024
367 #define LPFC_WQE_DEF_COUNT      256
368 #define LPFC_WQE128_DEF_COUNT   128
369 #define LPFC_WQE128_MAX_COUNT   256
370 #define LPFC_MQE_DEF_COUNT      16
371 #define LPFC_RQE_DEF_COUNT	512
372 
373 #define LPFC_QUEUE_NOARM	false
374 #define LPFC_QUEUE_REARM	true
375 
376 
377 /*
378  * SLI4 CT field defines
379  */
380 #define SLI4_CT_RPI 0
381 #define SLI4_CT_VPI 1
382 #define SLI4_CT_VFI 2
383 #define SLI4_CT_FCFI 3
384 
385 /*
386  * SLI4 specific data structures
387  */
388 struct lpfc_max_cfg_param {
389 	uint16_t max_xri;
390 	uint16_t xri_base;
391 	uint16_t xri_used;
392 	uint16_t max_rpi;
393 	uint16_t rpi_base;
394 	uint16_t rpi_used;
395 	uint16_t max_vpi;
396 	uint16_t vpi_base;
397 	uint16_t vpi_used;
398 	uint16_t max_vfi;
399 	uint16_t vfi_base;
400 	uint16_t vfi_used;
401 	uint16_t max_fcfi;
402 	uint16_t fcfi_used;
403 	uint16_t max_eq;
404 	uint16_t max_rq;
405 	uint16_t max_cq;
406 	uint16_t max_wq;
407 };
408 
409 struct lpfc_hba;
410 /* SLI4 HBA multi-fcp queue handler struct */
411 #define LPFC_SLI4_HANDLER_NAME_SZ	16
412 struct lpfc_hba_eq_hdl {
413 	uint32_t idx;
414 	char handler_name[LPFC_SLI4_HANDLER_NAME_SZ];
415 	struct lpfc_hba *phba;
416 	atomic_t hba_eq_in_use;
417 	struct cpumask *cpumask;
418 	/* CPU affinitsed to or 0xffffffff if multiple */
419 	uint32_t cpu;
420 #define LPFC_MULTI_CPU_AFFINITY 0xffffffff
421 };
422 
423 /*BB Credit recovery value*/
424 struct lpfc_bbscn_params {
425 	uint32_t word0;
426 #define lpfc_bbscn_min_SHIFT		0
427 #define lpfc_bbscn_min_MASK		0x0000000F
428 #define lpfc_bbscn_min_WORD		word0
429 #define lpfc_bbscn_max_SHIFT		4
430 #define lpfc_bbscn_max_MASK		0x0000000F
431 #define lpfc_bbscn_max_WORD		word0
432 #define lpfc_bbscn_def_SHIFT		8
433 #define lpfc_bbscn_def_MASK		0x0000000F
434 #define lpfc_bbscn_def_WORD		word0
435 };
436 
437 /* Port Capabilities for SLI4 Parameters */
438 struct lpfc_pc_sli4_params {
439 	uint32_t supported;
440 	uint32_t if_type;
441 	uint32_t sli_rev;
442 	uint32_t sli_family;
443 	uint32_t featurelevel_1;
444 	uint32_t featurelevel_2;
445 	uint32_t proto_types;
446 #define LPFC_SLI4_PROTO_FCOE	0x0000001
447 #define LPFC_SLI4_PROTO_FC	0x0000002
448 #define LPFC_SLI4_PROTO_NIC	0x0000004
449 #define LPFC_SLI4_PROTO_ISCSI	0x0000008
450 #define LPFC_SLI4_PROTO_RDMA	0x0000010
451 	uint32_t sge_supp_len;
452 	uint32_t if_page_sz;
453 	uint32_t rq_db_window;
454 	uint32_t loopbk_scope;
455 	uint32_t oas_supported;
456 	uint32_t eq_pages_max;
457 	uint32_t eqe_size;
458 	uint32_t cq_pages_max;
459 	uint32_t cqe_size;
460 	uint32_t mq_pages_max;
461 	uint32_t mqe_size;
462 	uint32_t mq_elem_cnt;
463 	uint32_t wq_pages_max;
464 	uint32_t wqe_size;
465 	uint32_t rq_pages_max;
466 	uint32_t rqe_size;
467 	uint32_t hdr_pages_max;
468 	uint32_t hdr_size;
469 	uint32_t hdr_pp_align;
470 	uint32_t sgl_pages_max;
471 	uint32_t sgl_pp_align;
472 	uint8_t cqv;
473 	uint8_t mqv;
474 	uint8_t wqv;
475 	uint8_t rqv;
476 	uint8_t wqsize;
477 #define LPFC_WQ_SZ64_SUPPORT	1
478 #define LPFC_WQ_SZ128_SUPPORT	2
479 	uint8_t wqpcnt;
480 };
481 
482 struct lpfc_iov {
483 	uint32_t pf_number;
484 	uint32_t vf_number;
485 };
486 
487 struct lpfc_sli4_lnk_info {
488 	uint8_t lnk_dv;
489 #define LPFC_LNK_DAT_INVAL	0
490 #define LPFC_LNK_DAT_VAL	1
491 	uint8_t lnk_tp;
492 #define LPFC_LNK_GE	0x0 /* FCoE */
493 #define LPFC_LNK_FC	0x1 /* FC   */
494 	uint8_t lnk_no;
495 	uint8_t optic_state;
496 };
497 
498 #define LPFC_SLI4_HANDLER_CNT		(LPFC_HBA_IO_CHAN_MAX+ \
499 					 LPFC_FOF_IO_CHAN_NUM)
500 
501 /* Used for IRQ vector to CPU mapping */
502 struct lpfc_vector_map_info {
503 	uint16_t	phys_id;
504 	uint16_t	core_id;
505 	uint16_t	irq;
506 	uint16_t	channel_id;
507 };
508 #define LPFC_VECTOR_MAP_EMPTY	0xffff
509 
510 /* SLI4 HBA data structure entries */
511 struct lpfc_sli4_hba {
512 	void __iomem *conf_regs_memmap_p; /* Kernel memory mapped address for
513 					     PCI BAR0, config space registers */
514 	void __iomem *ctrl_regs_memmap_p; /* Kernel memory mapped address for
515 					     PCI BAR1, control registers */
516 	void __iomem *drbl_regs_memmap_p; /* Kernel memory mapped address for
517 					     PCI BAR2, doorbell registers */
518 	union {
519 		struct {
520 			/* IF Type 0, BAR 0 PCI cfg space reg mem map */
521 			void __iomem *UERRLOregaddr;
522 			void __iomem *UERRHIregaddr;
523 			void __iomem *UEMASKLOregaddr;
524 			void __iomem *UEMASKHIregaddr;
525 		} if_type0;
526 		struct {
527 			/* IF Type 2, BAR 0 PCI cfg space reg mem map. */
528 			void __iomem *STATUSregaddr;
529 			void __iomem *CTRLregaddr;
530 			void __iomem *ERR1regaddr;
531 #define SLIPORT_ERR1_REG_ERR_CODE_1		0x1
532 #define SLIPORT_ERR1_REG_ERR_CODE_2		0x2
533 			void __iomem *ERR2regaddr;
534 #define SLIPORT_ERR2_REG_FW_RESTART		0x0
535 #define SLIPORT_ERR2_REG_FUNC_PROVISON		0x1
536 #define SLIPORT_ERR2_REG_FORCED_DUMP		0x2
537 #define SLIPORT_ERR2_REG_FAILURE_EQ		0x3
538 #define SLIPORT_ERR2_REG_FAILURE_CQ		0x4
539 #define SLIPORT_ERR2_REG_FAILURE_BUS		0x5
540 #define SLIPORT_ERR2_REG_FAILURE_RQ		0x6
541 			void __iomem *EQDregaddr;
542 		} if_type2;
543 	} u;
544 
545 	/* IF type 0, BAR1 and if type 2, Bar 0 CSR register memory map */
546 	void __iomem *PSMPHRregaddr;
547 
548 	/* Well-known SLI INTF register memory map. */
549 	void __iomem *SLIINTFregaddr;
550 
551 	/* IF type 0, BAR 1 function CSR register memory map */
552 	void __iomem *ISRregaddr;	/* HST_ISR register */
553 	void __iomem *IMRregaddr;	/* HST_IMR register */
554 	void __iomem *ISCRregaddr;	/* HST_ISCR register */
555 	/* IF type 0, BAR 0 and if type 2, BAR 0 doorbell register memory map */
556 	void __iomem *RQDBregaddr;	/* RQ_DOORBELL register */
557 	void __iomem *WQDBregaddr;	/* WQ_DOORBELL register */
558 	void __iomem *EQCQDBregaddr;	/* EQCQ_DOORBELL register */
559 	void __iomem *MQDBregaddr;	/* MQ_DOORBELL register */
560 	void __iomem *BMBXregaddr;	/* BootStrap MBX register */
561 
562 	uint32_t ue_mask_lo;
563 	uint32_t ue_mask_hi;
564 	uint32_t ue_to_sr;
565 	uint32_t ue_to_rp;
566 	struct lpfc_register sli_intf;
567 	struct lpfc_pc_sli4_params pc_sli4_params;
568 	struct lpfc_bbscn_params bbscn_params;
569 	struct lpfc_hba_eq_hdl *hba_eq_hdl; /* HBA per-WQ handle */
570 
571 	/* Pointers to the constructed SLI4 queues */
572 	struct lpfc_queue **hba_eq;  /* Event queues for HBA */
573 	struct lpfc_queue **fcp_cq;  /* Fast-path FCP compl queue */
574 	struct lpfc_queue **nvme_cq; /* Fast-path NVME compl queue */
575 	struct lpfc_queue **nvmet_cqset; /* Fast-path NVMET CQ Set queues */
576 	struct lpfc_queue **nvmet_mrq_hdr; /* Fast-path NVMET hdr MRQs */
577 	struct lpfc_queue **nvmet_mrq_data; /* Fast-path NVMET data MRQs */
578 	struct lpfc_queue **fcp_wq;  /* Fast-path FCP work queue */
579 	struct lpfc_queue **nvme_wq; /* Fast-path NVME work queue */
580 	uint16_t *fcp_cq_map;
581 	uint16_t *nvme_cq_map;
582 	struct list_head lpfc_wq_list;
583 
584 	struct lpfc_queue *mbx_cq; /* Slow-path mailbox complete queue */
585 	struct lpfc_queue *els_cq; /* Slow-path ELS response complete queue */
586 	struct lpfc_queue *nvmels_cq; /* NVME LS complete queue */
587 	struct lpfc_queue *mbx_wq; /* Slow-path MBOX work queue */
588 	struct lpfc_queue *els_wq; /* Slow-path ELS work queue */
589 	struct lpfc_queue *nvmels_wq; /* NVME LS work queue */
590 	struct lpfc_queue *hdr_rq; /* Slow-path Header Receive queue */
591 	struct lpfc_queue *dat_rq; /* Slow-path Data Receive queue */
592 
593 	struct lpfc_name wwnn;
594 	struct lpfc_name wwpn;
595 
596 	uint32_t fw_func_mode;	/* FW function protocol mode */
597 	uint32_t ulp0_mode;	/* ULP0 protocol mode */
598 	uint32_t ulp1_mode;	/* ULP1 protocol mode */
599 
600 	struct lpfc_queue *fof_eq; /* Flash Optimized Fabric Event queue */
601 
602 	/* Optimized Access Storage specific queues/structures */
603 
604 	struct lpfc_queue *oas_cq; /* OAS completion queue */
605 	struct lpfc_queue *oas_wq; /* OAS Work queue */
606 	struct lpfc_sli_ring *oas_ring;
607 	uint64_t oas_next_lun;
608 	uint8_t oas_next_tgt_wwpn[8];
609 	uint8_t oas_next_vpt_wwpn[8];
610 
611 	/* Setup information for various queue parameters */
612 	int eq_esize;
613 	int eq_ecount;
614 	int cq_esize;
615 	int cq_ecount;
616 	int wq_esize;
617 	int wq_ecount;
618 	int mq_esize;
619 	int mq_ecount;
620 	int rq_esize;
621 	int rq_ecount;
622 #define LPFC_SP_EQ_MAX_INTR_SEC         10000
623 #define LPFC_FP_EQ_MAX_INTR_SEC         10000
624 
625 	uint32_t intr_enable;
626 	struct lpfc_bmbx bmbx;
627 	struct lpfc_max_cfg_param max_cfg_param;
628 	uint16_t extents_in_use; /* must allocate resource extents. */
629 	uint16_t rpi_hdrs_in_use; /* must post rpi hdrs if set. */
630 	uint16_t next_xri; /* last_xri - max_cfg_param.xri_base = used */
631 	uint16_t next_rpi;
632 	uint16_t nvme_xri_max;
633 	uint16_t nvme_xri_cnt;
634 	uint16_t nvme_xri_start;
635 	uint16_t scsi_xri_max;
636 	uint16_t scsi_xri_cnt;
637 	uint16_t scsi_xri_start;
638 	uint16_t els_xri_cnt;
639 	uint16_t nvmet_xri_cnt;
640 	uint16_t nvmet_io_wait_cnt;
641 	uint16_t nvmet_io_wait_total;
642 	struct list_head lpfc_els_sgl_list;
643 	struct list_head lpfc_abts_els_sgl_list;
644 	struct list_head lpfc_nvmet_sgl_list;
645 	struct list_head lpfc_abts_nvmet_ctx_list;
646 	struct list_head lpfc_abts_scsi_buf_list;
647 	struct list_head lpfc_abts_nvme_buf_list;
648 	struct list_head lpfc_nvmet_io_wait_list;
649 	struct lpfc_nvmet_ctx_info *nvmet_ctx_info;
650 	struct lpfc_sglq **lpfc_sglq_active_list;
651 	struct list_head lpfc_rpi_hdr_list;
652 	unsigned long *rpi_bmask;
653 	uint16_t *rpi_ids;
654 	uint16_t rpi_count;
655 	struct list_head lpfc_rpi_blk_list;
656 	unsigned long *xri_bmask;
657 	uint16_t *xri_ids;
658 	struct list_head lpfc_xri_blk_list;
659 	unsigned long *vfi_bmask;
660 	uint16_t *vfi_ids;
661 	uint16_t vfi_count;
662 	struct list_head lpfc_vfi_blk_list;
663 	struct lpfc_sli4_flags sli4_flags;
664 	struct list_head sp_queue_event;
665 	struct list_head sp_cqe_event_pool;
666 	struct list_head sp_asynce_work_queue;
667 	struct list_head sp_fcp_xri_aborted_work_queue;
668 	struct list_head sp_els_xri_aborted_work_queue;
669 	struct list_head sp_nvme_xri_aborted_work_queue;
670 	struct list_head sp_unsol_work_queue;
671 	struct lpfc_sli4_link link_state;
672 	struct lpfc_sli4_lnk_info lnk_info;
673 	uint32_t pport_name_sta;
674 #define LPFC_SLI4_PPNAME_NON	0
675 #define LPFC_SLI4_PPNAME_GET	1
676 	struct lpfc_iov iov;
677 	spinlock_t abts_nvme_buf_list_lock; /* list of aborted SCSI IOs */
678 	spinlock_t abts_scsi_buf_list_lock; /* list of aborted SCSI IOs */
679 	spinlock_t sgl_list_lock; /* list of aborted els IOs */
680 	spinlock_t nvmet_io_wait_lock; /* IOs waiting for ctx resources */
681 	uint32_t physical_port;
682 
683 	/* CPU to vector mapping information */
684 	struct lpfc_vector_map_info *cpu_map;
685 	uint16_t num_online_cpu;
686 	uint16_t num_present_cpu;
687 	uint16_t curr_disp_cpu;
688 };
689 
690 enum lpfc_sge_type {
691 	GEN_BUFF_TYPE,
692 	SCSI_BUFF_TYPE,
693 	NVMET_BUFF_TYPE
694 };
695 
696 enum lpfc_sgl_state {
697 	SGL_FREED,
698 	SGL_ALLOCATED,
699 	SGL_XRI_ABORTED
700 };
701 
702 struct lpfc_sglq {
703 	/* lpfc_sglqs are used in double linked lists */
704 	struct list_head list;
705 	struct list_head clist;
706 	enum lpfc_sge_type buff_type; /* is this a scsi sgl */
707 	enum lpfc_sgl_state state;
708 	struct lpfc_nodelist *ndlp; /* ndlp associated with IO */
709 	uint16_t iotag;         /* pre-assigned IO tag */
710 	uint16_t sli4_lxritag;  /* logical pre-assigned xri. */
711 	uint16_t sli4_xritag;   /* pre-assigned XRI, (OXID) tag. */
712 	struct sli4_sge *sgl;	/* pre-assigned SGL */
713 	void *virt;		/* virtual address. */
714 	dma_addr_t phys;	/* physical address */
715 };
716 
717 struct lpfc_rpi_hdr {
718 	struct list_head list;
719 	uint32_t len;
720 	struct lpfc_dmabuf *dmabuf;
721 	uint32_t page_count;
722 	uint32_t start_rpi;
723 	uint16_t next_rpi;
724 };
725 
726 struct lpfc_rsrc_blks {
727 	struct list_head list;
728 	uint16_t rsrc_start;
729 	uint16_t rsrc_size;
730 	uint16_t rsrc_used;
731 };
732 
733 struct lpfc_rdp_context {
734 	struct lpfc_nodelist *ndlp;
735 	uint16_t ox_id;
736 	uint16_t rx_id;
737 	READ_LNK_VAR link_stat;
738 	uint8_t page_a0[DMP_SFF_PAGE_A0_SIZE];
739 	uint8_t page_a2[DMP_SFF_PAGE_A2_SIZE];
740 	void (*cmpl)(struct lpfc_hba *, struct lpfc_rdp_context*, int);
741 };
742 
743 struct lpfc_lcb_context {
744 	uint8_t  sub_command;
745 	uint8_t  type;
746 	uint8_t  frequency;
747 	uint16_t ox_id;
748 	uint16_t rx_id;
749 	struct lpfc_nodelist *ndlp;
750 };
751 
752 
753 /*
754  * SLI4 specific function prototypes
755  */
756 int lpfc_pci_function_reset(struct lpfc_hba *);
757 int lpfc_sli4_pdev_status_reg_wait(struct lpfc_hba *);
758 int lpfc_sli4_hba_setup(struct lpfc_hba *);
759 int lpfc_sli4_config(struct lpfc_hba *, struct lpfcMboxq *, uint8_t,
760 		     uint8_t, uint32_t, bool);
761 void lpfc_sli4_mbox_cmd_free(struct lpfc_hba *, struct lpfcMboxq *);
762 void lpfc_sli4_mbx_sge_set(struct lpfcMboxq *, uint32_t, dma_addr_t, uint32_t);
763 void lpfc_sli4_mbx_sge_get(struct lpfcMboxq *, uint32_t,
764 			   struct lpfc_mbx_sge *);
765 int lpfc_sli4_mbx_read_fcf_rec(struct lpfc_hba *, struct lpfcMboxq *,
766 			       uint16_t);
767 
768 void lpfc_sli4_hba_reset(struct lpfc_hba *);
769 struct lpfc_queue *lpfc_sli4_queue_alloc(struct lpfc_hba *, uint32_t,
770 			uint32_t);
771 void lpfc_sli4_queue_free(struct lpfc_queue *);
772 int lpfc_eq_create(struct lpfc_hba *, struct lpfc_queue *, uint32_t);
773 int lpfc_modify_hba_eq_delay(struct lpfc_hba *phba, uint32_t startq,
774 			     uint32_t numq, uint32_t imax);
775 int lpfc_cq_create(struct lpfc_hba *, struct lpfc_queue *,
776 			struct lpfc_queue *, uint32_t, uint32_t);
777 int lpfc_cq_create_set(struct lpfc_hba *phba, struct lpfc_queue **cqp,
778 			struct lpfc_queue **eqp, uint32_t type,
779 			uint32_t subtype);
780 int32_t lpfc_mq_create(struct lpfc_hba *, struct lpfc_queue *,
781 		       struct lpfc_queue *, uint32_t);
782 int lpfc_wq_create(struct lpfc_hba *, struct lpfc_queue *,
783 			struct lpfc_queue *, uint32_t);
784 int lpfc_rq_create(struct lpfc_hba *, struct lpfc_queue *,
785 			struct lpfc_queue *, struct lpfc_queue *, uint32_t);
786 int lpfc_mrq_create(struct lpfc_hba *phba, struct lpfc_queue **hrqp,
787 			struct lpfc_queue **drqp, struct lpfc_queue **cqp,
788 			uint32_t subtype);
789 int lpfc_eq_destroy(struct lpfc_hba *, struct lpfc_queue *);
790 int lpfc_cq_destroy(struct lpfc_hba *, struct lpfc_queue *);
791 int lpfc_mq_destroy(struct lpfc_hba *, struct lpfc_queue *);
792 int lpfc_wq_destroy(struct lpfc_hba *, struct lpfc_queue *);
793 int lpfc_rq_destroy(struct lpfc_hba *, struct lpfc_queue *,
794 			 struct lpfc_queue *);
795 int lpfc_sli4_queue_setup(struct lpfc_hba *);
796 void lpfc_sli4_queue_unset(struct lpfc_hba *);
797 int lpfc_sli4_post_sgl(struct lpfc_hba *, dma_addr_t, dma_addr_t, uint16_t);
798 int lpfc_sli4_repost_scsi_sgl_list(struct lpfc_hba *);
799 int lpfc_repost_nvme_sgl_list(struct lpfc_hba *phba);
800 uint16_t lpfc_sli4_next_xritag(struct lpfc_hba *);
801 void lpfc_sli4_free_xri(struct lpfc_hba *, int);
802 int lpfc_sli4_post_async_mbox(struct lpfc_hba *);
803 int lpfc_sli4_post_scsi_sgl_block(struct lpfc_hba *, struct list_head *, int);
804 struct lpfc_cq_event *__lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
805 struct lpfc_cq_event *lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
806 void __lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
807 void lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
808 int lpfc_sli4_init_rpi_hdrs(struct lpfc_hba *);
809 int lpfc_sli4_post_rpi_hdr(struct lpfc_hba *, struct lpfc_rpi_hdr *);
810 int lpfc_sli4_post_all_rpi_hdrs(struct lpfc_hba *);
811 struct lpfc_rpi_hdr *lpfc_sli4_create_rpi_hdr(struct lpfc_hba *);
812 void lpfc_sli4_remove_rpi_hdrs(struct lpfc_hba *);
813 int lpfc_sli4_alloc_rpi(struct lpfc_hba *);
814 void lpfc_sli4_free_rpi(struct lpfc_hba *, int);
815 void lpfc_sli4_remove_rpis(struct lpfc_hba *);
816 void lpfc_sli4_async_event_proc(struct lpfc_hba *);
817 void lpfc_sli4_fcf_redisc_event_proc(struct lpfc_hba *);
818 int lpfc_sli4_resume_rpi(struct lpfc_nodelist *,
819 			void (*)(struct lpfc_hba *, LPFC_MBOXQ_t *), void *);
820 void lpfc_sli4_fcp_xri_abort_event_proc(struct lpfc_hba *);
821 void lpfc_sli4_nvme_xri_abort_event_proc(struct lpfc_hba *phba);
822 void lpfc_sli4_els_xri_abort_event_proc(struct lpfc_hba *);
823 void lpfc_sli4_fcp_xri_aborted(struct lpfc_hba *,
824 			       struct sli4_wcqe_xri_aborted *);
825 void lpfc_sli4_nvme_xri_aborted(struct lpfc_hba *phba,
826 				struct sli4_wcqe_xri_aborted *axri);
827 void lpfc_sli4_nvmet_xri_aborted(struct lpfc_hba *phba,
828 				 struct sli4_wcqe_xri_aborted *axri);
829 void lpfc_sli4_els_xri_aborted(struct lpfc_hba *,
830 			       struct sli4_wcqe_xri_aborted *);
831 void lpfc_sli4_vport_delete_els_xri_aborted(struct lpfc_vport *);
832 void lpfc_sli4_vport_delete_fcp_xri_aborted(struct lpfc_vport *);
833 int lpfc_sli4_brdreset(struct lpfc_hba *);
834 int lpfc_sli4_add_fcf_record(struct lpfc_hba *, struct fcf_record *);
835 void lpfc_sli_remove_dflt_fcf(struct lpfc_hba *);
836 int lpfc_sli4_get_els_iocb_cnt(struct lpfc_hba *);
837 int lpfc_sli4_get_iocb_cnt(struct lpfc_hba *phba);
838 int lpfc_sli4_init_vpi(struct lpfc_vport *);
839 uint32_t lpfc_sli4_cq_release(struct lpfc_queue *, bool);
840 uint32_t lpfc_sli4_eq_release(struct lpfc_queue *, bool);
841 void lpfc_sli4_fcfi_unreg(struct lpfc_hba *, uint16_t);
842 int lpfc_sli4_fcf_scan_read_fcf_rec(struct lpfc_hba *, uint16_t);
843 int lpfc_sli4_fcf_rr_read_fcf_rec(struct lpfc_hba *, uint16_t);
844 int lpfc_sli4_read_fcf_rec(struct lpfc_hba *, uint16_t);
845 void lpfc_mbx_cmpl_fcf_scan_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
846 void lpfc_mbx_cmpl_fcf_rr_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
847 void lpfc_mbx_cmpl_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
848 int lpfc_sli4_unregister_fcf(struct lpfc_hba *);
849 int lpfc_sli4_post_status_check(struct lpfc_hba *);
850 uint8_t lpfc_sli_config_mbox_subsys_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
851 uint8_t lpfc_sli_config_mbox_opcode_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
852