xref: /openbmc/linux/drivers/scsi/hpsa.h (revision da03ded0)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron #ifndef HPSA_H
19edd16368SStephen M. Cameron #define HPSA_H
20edd16368SStephen M. Cameron 
21edd16368SStephen M. Cameron #include <scsi/scsicam.h>
22edd16368SStephen M. Cameron 
23edd16368SStephen M. Cameron #define IO_OK		0
24edd16368SStephen M. Cameron #define IO_ERROR	1
25edd16368SStephen M. Cameron 
26edd16368SStephen M. Cameron struct ctlr_info;
27edd16368SStephen M. Cameron 
28edd16368SStephen M. Cameron struct access_method {
29edd16368SStephen M. Cameron 	void (*submit_command)(struct ctlr_info *h,
30edd16368SStephen M. Cameron 		struct CommandList *c);
31edd16368SStephen M. Cameron 	void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
32900c5440SStephen M. Cameron 	bool (*intr_pending)(struct ctlr_info *h);
33254f796bSMatt Gates 	unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
34edd16368SStephen M. Cameron };
35edd16368SStephen M. Cameron 
36edd16368SStephen M. Cameron struct hpsa_scsi_dev_t {
373ad7de6bSDon Brace 	unsigned int devtype;
38edd16368SStephen M. Cameron 	int bus, target, lun;		/* as presented to the OS */
39edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];	/* as presented to the HW */
40edd16368SStephen M. Cameron #define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
41edd16368SStephen M. Cameron 	unsigned char device_id[16];    /* from inquiry pg. 0x83 */
42edd16368SStephen M. Cameron 	unsigned char vendor[8];        /* bytes 8-15 of inquiry data */
43edd16368SStephen M. Cameron 	unsigned char model[16];        /* bytes 16-31 of inquiry data */
44edd16368SStephen M. Cameron 	unsigned char raid_level;	/* from inquiry page 0xC1 */
459846590eSStephen M. Cameron 	unsigned char volume_offline;	/* discovered via TUR or VPD */
4603383736SDon Brace 	u16 queue_depth;		/* max queue_depth for this device */
47d604f533SWebb Scales 	atomic_t reset_cmds_out;	/* Count of commands to-be affected */
4803383736SDon Brace 	atomic_t ioaccel_cmds_out;	/* Only used for physical devices
4903383736SDon Brace 					 * counts commands sent to physical
5003383736SDon Brace 					 * device via "ioaccel" path.
5103383736SDon Brace 					 */
52e1f7de0cSMatt Gates 	u32 ioaccel_handle;
538270b862SJoe Handzik 	u8 active_path_index;
548270b862SJoe Handzik 	u8 path_map;
558270b862SJoe Handzik 	u8 bay;
568270b862SJoe Handzik 	u8 box[8];
578270b862SJoe Handzik 	u16 phys_connector[8];
58283b4a9bSStephen M. Cameron 	int offload_config;		/* I/O accel RAID offload configured */
59283b4a9bSStephen M. Cameron 	int offload_enabled;		/* I/O accel RAID offload enabled */
6041ce4c35SStephen Cameron 	int offload_to_be_enabled;
61a3144e0bSJoe Handzik 	int hba_ioaccel_enabled;
62283b4a9bSStephen M. Cameron 	int offload_to_mirror;		/* Send next I/O accelerator RAID
63283b4a9bSStephen M. Cameron 					 * offload request to mirror drive
64283b4a9bSStephen M. Cameron 					 */
65283b4a9bSStephen M. Cameron 	struct raid_map_data raid_map;	/* I/O accelerator RAID map */
66283b4a9bSStephen M. Cameron 
6703383736SDon Brace 	/*
6803383736SDon Brace 	 * Pointers from logical drive map indices to the phys drives that
6903383736SDon Brace 	 * make those logical drives.  Note, multiple logical drives may
7003383736SDon Brace 	 * share physical drives.  You can have for instance 5 physical
7103383736SDon Brace 	 * drives with 3 logical drives each using those same 5 physical
7203383736SDon Brace 	 * disks. We need these pointers for counting i/o's out to physical
7303383736SDon Brace 	 * devices in order to honor physical device queue depth limits.
7403383736SDon Brace 	 */
7503383736SDon Brace 	struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
76d604f533SWebb Scales 	int nphysical_disks;
779b5c48c2SStephen Cameron 	int supports_aborts;
7841ce4c35SStephen Cameron #define HPSA_DO_NOT_EXPOSE	0x0
7941ce4c35SStephen Cameron #define HPSA_SG_ATTACH		0x1
8041ce4c35SStephen Cameron #define HPSA_ULD_ATTACH		0x2
8141ce4c35SStephen Cameron #define HPSA_SCSI_ADD		(HPSA_SG_ATTACH | HPSA_ULD_ATTACH)
8241ce4c35SStephen Cameron 	u8 expose_state;
83edd16368SStephen M. Cameron };
84edd16368SStephen M. Cameron 
85072b0518SStephen M. Cameron struct reply_queue_buffer {
86254f796bSMatt Gates 	u64 *head;
87254f796bSMatt Gates 	size_t size;
88254f796bSMatt Gates 	u8 wraparound;
89254f796bSMatt Gates 	u32 current_entry;
90072b0518SStephen M. Cameron 	dma_addr_t busaddr;
91254f796bSMatt Gates };
92254f796bSMatt Gates 
93316b221aSStephen M. Cameron #pragma pack(1)
94316b221aSStephen M. Cameron struct bmic_controller_parameters {
95316b221aSStephen M. Cameron 	u8   led_flags;
96316b221aSStephen M. Cameron 	u8   enable_command_list_verification;
97316b221aSStephen M. Cameron 	u8   backed_out_write_drives;
98316b221aSStephen M. Cameron 	u16  stripes_for_parity;
99316b221aSStephen M. Cameron 	u8   parity_distribution_mode_flags;
100316b221aSStephen M. Cameron 	u16  max_driver_requests;
101316b221aSStephen M. Cameron 	u16  elevator_trend_count;
102316b221aSStephen M. Cameron 	u8   disable_elevator;
103316b221aSStephen M. Cameron 	u8   force_scan_complete;
104316b221aSStephen M. Cameron 	u8   scsi_transfer_mode;
105316b221aSStephen M. Cameron 	u8   force_narrow;
106316b221aSStephen M. Cameron 	u8   rebuild_priority;
107316b221aSStephen M. Cameron 	u8   expand_priority;
108316b221aSStephen M. Cameron 	u8   host_sdb_asic_fix;
109316b221aSStephen M. Cameron 	u8   pdpi_burst_from_host_disabled;
110316b221aSStephen M. Cameron 	char software_name[64];
111316b221aSStephen M. Cameron 	char hardware_name[32];
112316b221aSStephen M. Cameron 	u8   bridge_revision;
113316b221aSStephen M. Cameron 	u8   snapshot_priority;
114316b221aSStephen M. Cameron 	u32  os_specific;
115316b221aSStephen M. Cameron 	u8   post_prompt_timeout;
116316b221aSStephen M. Cameron 	u8   automatic_drive_slamming;
117316b221aSStephen M. Cameron 	u8   reserved1;
118316b221aSStephen M. Cameron 	u8   nvram_flags;
119316b221aSStephen M. Cameron 	u8   cache_nvram_flags;
120316b221aSStephen M. Cameron 	u8   drive_config_flags;
121316b221aSStephen M. Cameron 	u16  reserved2;
122316b221aSStephen M. Cameron 	u8   temp_warning_level;
123316b221aSStephen M. Cameron 	u8   temp_shutdown_level;
124316b221aSStephen M. Cameron 	u8   temp_condition_reset;
125316b221aSStephen M. Cameron 	u8   max_coalesce_commands;
126316b221aSStephen M. Cameron 	u32  max_coalesce_delay;
127316b221aSStephen M. Cameron 	u8   orca_password[4];
128316b221aSStephen M. Cameron 	u8   access_id[16];
129316b221aSStephen M. Cameron 	u8   reserved[356];
130316b221aSStephen M. Cameron };
131316b221aSStephen M. Cameron #pragma pack()
132316b221aSStephen M. Cameron 
133edd16368SStephen M. Cameron struct ctlr_info {
134edd16368SStephen M. Cameron 	int	ctlr;
135edd16368SStephen M. Cameron 	char	devname[8];
136edd16368SStephen M. Cameron 	char    *product_name;
137edd16368SStephen M. Cameron 	struct pci_dev *pdev;
13801a02ffcSStephen M. Cameron 	u32	board_id;
139edd16368SStephen M. Cameron 	void __iomem *vaddr;
140edd16368SStephen M. Cameron 	unsigned long paddr;
141edd16368SStephen M. Cameron 	int 	nr_cmds; /* Number of commands allowed on this controller */
142d54c5c24SStephen Cameron #define HPSA_CMDS_RESERVED_FOR_ABORTS 2
143d54c5c24SStephen Cameron #define HPSA_CMDS_RESERVED_FOR_DRIVER 1
144edd16368SStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
145edd16368SStephen M. Cameron 	int	interrupts_enabled;
146edd16368SStephen M. Cameron 	int 	max_commands;
1470cbf768eSStephen M. Cameron 	atomic_t commands_outstanding;
148303932fdSDon Brace #	define PERF_MODE_INT	0
149303932fdSDon Brace #	define DOORBELL_INT	1
150edd16368SStephen M. Cameron #	define SIMPLE_MODE_INT	2
151edd16368SStephen M. Cameron #	define MEMQ_MODE_INT	3
152254f796bSMatt Gates 	unsigned int intr[MAX_REPLY_QUEUES];
153edd16368SStephen M. Cameron 	unsigned int msix_vector;
154edd16368SStephen M. Cameron 	unsigned int msi_vector;
155a9a3a273SStephen M. Cameron 	int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
156edd16368SStephen M. Cameron 	struct access_method access;
157edd16368SStephen M. Cameron 
158edd16368SStephen M. Cameron 	/* queue and queue Info */
159edd16368SStephen M. Cameron 	unsigned int Qdepth;
160edd16368SStephen M. Cameron 	unsigned int maxSG;
161edd16368SStephen M. Cameron 	spinlock_t lock;
16233a2ffceSStephen M. Cameron 	int maxsgentries;
16333a2ffceSStephen M. Cameron 	u8 max_cmd_sg_entries;
16433a2ffceSStephen M. Cameron 	int chainsize;
16533a2ffceSStephen M. Cameron 	struct SGDescriptor **cmd_sg_list;
166d9a729f3SWebb Scales 	struct ioaccel2_sg_element **ioaccel2_cmd_sg_list;
167edd16368SStephen M. Cameron 
168edd16368SStephen M. Cameron 	/* pointers to command and error info pool */
169edd16368SStephen M. Cameron 	struct CommandList 	*cmd_pool;
170edd16368SStephen M. Cameron 	dma_addr_t		cmd_pool_dhandle;
171e1f7de0cSMatt Gates 	struct io_accel1_cmd	*ioaccel_cmd_pool;
172e1f7de0cSMatt Gates 	dma_addr_t		ioaccel_cmd_pool_dhandle;
173aca9012aSStephen M. Cameron 	struct io_accel2_cmd	*ioaccel2_cmd_pool;
174aca9012aSStephen M. Cameron 	dma_addr_t		ioaccel2_cmd_pool_dhandle;
175edd16368SStephen M. Cameron 	struct ErrorInfo 	*errinfo_pool;
176edd16368SStephen M. Cameron 	dma_addr_t		errinfo_pool_dhandle;
177edd16368SStephen M. Cameron 	unsigned long  		*cmd_pool_bits;
178a08a8471SStephen M. Cameron 	int			scan_finished;
179a08a8471SStephen M. Cameron 	spinlock_t		scan_lock;
180a08a8471SStephen M. Cameron 	wait_queue_head_t	scan_wait_queue;
181edd16368SStephen M. Cameron 
182edd16368SStephen M. Cameron 	struct Scsi_Host *scsi_host;
183edd16368SStephen M. Cameron 	spinlock_t devlock; /* to protect hba[ctlr]->dev[];  */
184edd16368SStephen M. Cameron 	int ndevices; /* number of used elements in .dev[] array. */
185cfe5badcSScott Teel 	struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
186303932fdSDon Brace 	/*
187303932fdSDon Brace 	 * Performant mode tables.
188303932fdSDon Brace 	 */
189303932fdSDon Brace 	u32 trans_support;
190303932fdSDon Brace 	u32 trans_offset;
19142a91641SDon Brace 	struct TransTable_struct __iomem *transtable;
192303932fdSDon Brace 	unsigned long transMethod;
193303932fdSDon Brace 
1940390f0c0SStephen M. Cameron 	/* cap concurrent passthrus at some reasonable maximum */
19545fcb86eSStephen Cameron #define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
19634f0c627SDon Brace 	atomic_t passthru_cmds_avail;
1970390f0c0SStephen M. Cameron 
198303932fdSDon Brace 	/*
199254f796bSMatt Gates 	 * Performant mode completion buffers
200303932fdSDon Brace 	 */
201072b0518SStephen M. Cameron 	size_t reply_queue_size;
202072b0518SStephen M. Cameron 	struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
203254f796bSMatt Gates 	u8 nreply_queues;
204303932fdSDon Brace 	u32 *blockFetchTable;
205e1f7de0cSMatt Gates 	u32 *ioaccel1_blockFetchTable;
206aca9012aSStephen M. Cameron 	u32 *ioaccel2_blockFetchTable;
20742a91641SDon Brace 	u32 __iomem *ioaccel2_bft2_regs;
208339b2b14SStephen M. Cameron 	unsigned char *hba_inquiry_data;
209283b4a9bSStephen M. Cameron 	u32 driver_support;
210283b4a9bSStephen M. Cameron 	u32 fw_support;
211283b4a9bSStephen M. Cameron 	int ioaccel_support;
212283b4a9bSStephen M. Cameron 	int ioaccel_maxsg;
213a0c12413SStephen M. Cameron 	u64 last_intr_timestamp;
214a0c12413SStephen M. Cameron 	u32 last_heartbeat;
215a0c12413SStephen M. Cameron 	u64 last_heartbeat_timestamp;
216e85c5974SStephen M. Cameron 	u32 heartbeat_sample_interval;
217e85c5974SStephen M. Cameron 	atomic_t firmware_flash_in_progress;
21842a91641SDon Brace 	u32 __percpu *lockup_detected;
2198a98db73SStephen M. Cameron 	struct delayed_work monitor_ctlr_work;
2206636e7f4SDon Brace 	struct delayed_work rescan_ctlr_work;
2218a98db73SStephen M. Cameron 	int remove_in_progress;
222254f796bSMatt Gates 	/* Address of h->q[x] is passed to intr handler to know which queue */
223254f796bSMatt Gates 	u8 q[MAX_REPLY_QUEUES];
2248b47004aSRobert Elliott 	char intrname[MAX_REPLY_QUEUES][16];	/* "hpsa0-msix00" names */
22575167d2cSStephen M. Cameron 	u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
22675167d2cSStephen M. Cameron #define HPSATMF_BITS_SUPPORTED  (1 << 0)
22775167d2cSStephen M. Cameron #define HPSATMF_PHYS_LUN_RESET  (1 << 1)
22875167d2cSStephen M. Cameron #define HPSATMF_PHYS_NEX_RESET  (1 << 2)
22975167d2cSStephen M. Cameron #define HPSATMF_PHYS_TASK_ABORT (1 << 3)
23075167d2cSStephen M. Cameron #define HPSATMF_PHYS_TSET_ABORT (1 << 4)
23175167d2cSStephen M. Cameron #define HPSATMF_PHYS_CLEAR_ACA  (1 << 5)
23275167d2cSStephen M. Cameron #define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
23375167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_TASK   (1 << 7)
23475167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_TSET   (1 << 8)
23575167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_ASYNC  (1 << 9)
2368be986ccSStephen Cameron #define HPSATMF_IOACCEL_ENABLED (1 << 15)
23775167d2cSStephen M. Cameron #define HPSATMF_MASK_SUPPORTED  (1 << 16)
23875167d2cSStephen M. Cameron #define HPSATMF_LOG_LUN_RESET   (1 << 17)
23975167d2cSStephen M. Cameron #define HPSATMF_LOG_NEX_RESET   (1 << 18)
24075167d2cSStephen M. Cameron #define HPSATMF_LOG_TASK_ABORT  (1 << 19)
24175167d2cSStephen M. Cameron #define HPSATMF_LOG_TSET_ABORT  (1 << 20)
24275167d2cSStephen M. Cameron #define HPSATMF_LOG_CLEAR_ACA   (1 << 21)
24375167d2cSStephen M. Cameron #define HPSATMF_LOG_CLEAR_TSET  (1 << 22)
24475167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_TASK    (1 << 23)
24575167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_TSET    (1 << 24)
24675167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_ASYNC   (1 << 25)
24776438d08SStephen M. Cameron 	u32 events;
248faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT				(1 << 0)
249faff6ee0SStephen M. Cameron #define CTLR_ENCLOSURE_HOT_PLUG_EVENT			(1 << 1)
250faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV		(1 << 4)
251faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV		(1 << 5)
252faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL		(1 << 6)
253faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED	(1 << 30)
254faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE	(1 << 31)
255faff6ee0SStephen M. Cameron 
256faff6ee0SStephen M. Cameron #define RESCAN_REQUIRED_EVENT_BITS \
2577b2c46eeSStephen M. Cameron 		(CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
258faff6ee0SStephen M. Cameron 		CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
259faff6ee0SStephen M. Cameron 		CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
260faff6ee0SStephen M. Cameron 		CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
261faff6ee0SStephen M. Cameron 		CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
2629846590eSStephen M. Cameron 	spinlock_t offline_device_lock;
2639846590eSStephen M. Cameron 	struct list_head offline_device_list;
264da0697bdSScott Teel 	int	acciopath_status;
265853633e8SDon Brace 	int	drv_req_rescan;
2662ba8bfc8SStephen M. Cameron 	int	raid_offload_debug;
2679b5c48c2SStephen Cameron 	int	needs_abort_tags_swizzled;
268080ef1ccSDon Brace 	struct workqueue_struct *resubmit_wq;
2696636e7f4SDon Brace 	struct workqueue_struct *rescan_ctlr_wq;
2709b5c48c2SStephen Cameron 	atomic_t abort_cmds_available;
2719b5c48c2SStephen Cameron 	wait_queue_head_t abort_cmd_wait_queue;
272d604f533SWebb Scales 	wait_queue_head_t event_sync_wait_queue;
273d604f533SWebb Scales 	struct mutex reset_mutex;
274da03ded0SDon Brace 	u8 reset_in_progress;
275edd16368SStephen M. Cameron };
2769846590eSStephen M. Cameron 
2779846590eSStephen M. Cameron struct offline_device_entry {
2789846590eSStephen M. Cameron 	unsigned char scsi3addr[8];
2799846590eSStephen M. Cameron 	struct list_head offline_list;
2809846590eSStephen M. Cameron };
2819846590eSStephen M. Cameron 
282edd16368SStephen M. Cameron #define HPSA_ABORT_MSG 0
283edd16368SStephen M. Cameron #define HPSA_DEVICE_RESET_MSG 1
28464670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_CONTROLLER 0x00
28564670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_BUS 0x01
28664670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_TARGET 0x03
28764670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_LUN 0x04
288edd16368SStephen M. Cameron #define HPSA_MSG_SEND_RETRY_LIMIT 10
289516fda49SStephen M. Cameron #define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
290edd16368SStephen M. Cameron 
291edd16368SStephen M. Cameron /* Maximum time in seconds driver will wait for command completions
292edd16368SStephen M. Cameron  * when polling before giving up.
293edd16368SStephen M. Cameron  */
294edd16368SStephen M. Cameron #define HPSA_MAX_POLL_TIME_SECS (20)
295edd16368SStephen M. Cameron 
296edd16368SStephen M. Cameron /* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
297edd16368SStephen M. Cameron  * how many times to retry TEST UNIT READY on a device
298edd16368SStephen M. Cameron  * while waiting for it to become ready before giving up.
299edd16368SStephen M. Cameron  * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
300edd16368SStephen M. Cameron  * between sending TURs while waiting for a device
301edd16368SStephen M. Cameron  * to become ready.
302edd16368SStephen M. Cameron  */
303edd16368SStephen M. Cameron #define HPSA_TUR_RETRY_LIMIT (20)
304edd16368SStephen M. Cameron #define HPSA_MAX_WAIT_INTERVAL_SECS (30)
305edd16368SStephen M. Cameron 
306edd16368SStephen M. Cameron /* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
307edd16368SStephen M. Cameron  * to become ready, in seconds, before giving up on it.
308edd16368SStephen M. Cameron  * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
309edd16368SStephen M. Cameron  * between polling the board to see if it is ready, in
310edd16368SStephen M. Cameron  * milliseconds.  HPSA_BOARD_READY_POLL_INTERVAL and
311edd16368SStephen M. Cameron  * HPSA_BOARD_READY_ITERATIONS are derived from those.
312edd16368SStephen M. Cameron  */
313edd16368SStephen M. Cameron #define HPSA_BOARD_READY_WAIT_SECS (120)
3142ed7127bSStephen M. Cameron #define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
315edd16368SStephen M. Cameron #define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
316edd16368SStephen M. Cameron #define HPSA_BOARD_READY_POLL_INTERVAL \
317edd16368SStephen M. Cameron 	((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
318edd16368SStephen M. Cameron #define HPSA_BOARD_READY_ITERATIONS \
319edd16368SStephen M. Cameron 	((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
320edd16368SStephen M. Cameron 		HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
321fe5389c8SStephen M. Cameron #define HPSA_BOARD_NOT_READY_ITERATIONS \
322fe5389c8SStephen M. Cameron 	((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
323fe5389c8SStephen M. Cameron 		HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
324edd16368SStephen M. Cameron #define HPSA_POST_RESET_PAUSE_MSECS (3000)
325edd16368SStephen M. Cameron #define HPSA_POST_RESET_NOOP_RETRIES (12)
326edd16368SStephen M. Cameron 
327edd16368SStephen M. Cameron /*  Defining the diffent access_menthods */
328edd16368SStephen M. Cameron /*
329edd16368SStephen M. Cameron  * Memory mapped FIFO interface (SMART 53xx cards)
330edd16368SStephen M. Cameron  */
331edd16368SStephen M. Cameron #define SA5_DOORBELL	0x20
332edd16368SStephen M. Cameron #define SA5_REQUEST_PORT_OFFSET	0x40
333281a7fd0SWebb Scales #define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
334281a7fd0SWebb Scales #define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
335edd16368SStephen M. Cameron #define SA5_REPLY_INTR_MASK_OFFSET	0x34
336edd16368SStephen M. Cameron #define SA5_REPLY_PORT_OFFSET		0x44
337edd16368SStephen M. Cameron #define SA5_INTR_STATUS		0x30
338edd16368SStephen M. Cameron #define SA5_SCRATCHPAD_OFFSET	0xB0
339edd16368SStephen M. Cameron 
340edd16368SStephen M. Cameron #define SA5_CTCFG_OFFSET	0xB4
341edd16368SStephen M. Cameron #define SA5_CTMEM_OFFSET	0xB8
342edd16368SStephen M. Cameron 
343edd16368SStephen M. Cameron #define SA5_INTR_OFF		0x08
344edd16368SStephen M. Cameron #define SA5B_INTR_OFF		0x04
345edd16368SStephen M. Cameron #define SA5_INTR_PENDING	0x08
346edd16368SStephen M. Cameron #define SA5B_INTR_PENDING	0x04
347edd16368SStephen M. Cameron #define FIFO_EMPTY		0xffffffff
348edd16368SStephen M. Cameron #define HPSA_FIRMWARE_READY	0xffff0000 /* value in scratchpad register */
349edd16368SStephen M. Cameron 
350edd16368SStephen M. Cameron #define HPSA_ERROR_BIT		0x02
351edd16368SStephen M. Cameron 
352303932fdSDon Brace /* Performant mode flags */
353303932fdSDon Brace #define SA5_PERF_INTR_PENDING   0x04
354303932fdSDon Brace #define SA5_PERF_INTR_OFF       0x05
355303932fdSDon Brace #define SA5_OUTDB_STATUS_PERF_BIT       0x01
356303932fdSDon Brace #define SA5_OUTDB_CLEAR_PERF_BIT        0x01
357303932fdSDon Brace #define SA5_OUTDB_CLEAR         0xA0
358303932fdSDon Brace #define SA5_OUTDB_CLEAR_PERF_BIT        0x01
359303932fdSDon Brace #define SA5_OUTDB_STATUS        0x9C
360303932fdSDon Brace 
361303932fdSDon Brace 
362edd16368SStephen M. Cameron #define HPSA_INTR_ON 	1
363edd16368SStephen M. Cameron #define HPSA_INTR_OFF	0
364b66cc250SMike Miller 
365b66cc250SMike Miller /*
366b66cc250SMike Miller  * Inbound Post Queue offsets for IO Accelerator Mode 2
367b66cc250SMike Miller  */
368b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_32	0x48
369b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_64_LOW	0xd0
370b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_64_HI	0xd4
371b66cc250SMike Miller 
372edd16368SStephen M. Cameron /*
373edd16368SStephen M. Cameron 	Send the command to the hardware
374edd16368SStephen M. Cameron */
375edd16368SStephen M. Cameron static void SA5_submit_command(struct ctlr_info *h,
376edd16368SStephen M. Cameron 	struct CommandList *c)
377edd16368SStephen M. Cameron {
378edd16368SStephen M. Cameron 	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
379fec62c36SStephen M. Cameron 	(void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
380edd16368SStephen M. Cameron }
381edd16368SStephen M. Cameron 
382b3a52e79SStephen M. Cameron static void SA5_submit_command_no_read(struct ctlr_info *h,
383b3a52e79SStephen M. Cameron 	struct CommandList *c)
384b3a52e79SStephen M. Cameron {
385b3a52e79SStephen M. Cameron 	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
386b3a52e79SStephen M. Cameron }
387b3a52e79SStephen M. Cameron 
388c349775eSScott Teel static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
389c349775eSScott Teel 	struct CommandList *c)
390c349775eSScott Teel {
391c349775eSScott Teel 	writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
392c349775eSScott Teel }
393c349775eSScott Teel 
394edd16368SStephen M. Cameron /*
395edd16368SStephen M. Cameron  *  This card is the opposite of the other cards.
396edd16368SStephen M. Cameron  *   0 turns interrupts on...
397edd16368SStephen M. Cameron  *   0x08 turns them off...
398edd16368SStephen M. Cameron  */
399edd16368SStephen M. Cameron static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
400edd16368SStephen M. Cameron {
401edd16368SStephen M. Cameron 	if (val) { /* Turn interrupts on */
402edd16368SStephen M. Cameron 		h->interrupts_enabled = 1;
403edd16368SStephen M. Cameron 		writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
4048cd21da7SStephen M. Cameron 		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
405edd16368SStephen M. Cameron 	} else { /* Turn them off */
406edd16368SStephen M. Cameron 		h->interrupts_enabled = 0;
407edd16368SStephen M. Cameron 		writel(SA5_INTR_OFF,
408edd16368SStephen M. Cameron 			h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
4098cd21da7SStephen M. Cameron 		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
410edd16368SStephen M. Cameron 	}
411edd16368SStephen M. Cameron }
412303932fdSDon Brace 
413303932fdSDon Brace static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
414303932fdSDon Brace {
415303932fdSDon Brace 	if (val) { /* turn on interrupts */
416303932fdSDon Brace 		h->interrupts_enabled = 1;
417303932fdSDon Brace 		writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
4188cd21da7SStephen M. Cameron 		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
419303932fdSDon Brace 	} else {
420303932fdSDon Brace 		h->interrupts_enabled = 0;
421303932fdSDon Brace 		writel(SA5_PERF_INTR_OFF,
422303932fdSDon Brace 			h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
4238cd21da7SStephen M. Cameron 		(void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
424303932fdSDon Brace 	}
425303932fdSDon Brace }
426303932fdSDon Brace 
427254f796bSMatt Gates static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
428303932fdSDon Brace {
429072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
4300cbf768eSStephen M. Cameron 	unsigned long register_value = FIFO_EMPTY;
431303932fdSDon Brace 
4322c17d2daSStephen M. Cameron 	/* msi auto clears the interrupt pending bit. */
433bee266a6SDon Brace 	if (unlikely(!(h->msi_vector || h->msix_vector))) {
434303932fdSDon Brace 		/* flush the controller write of the reply queue by reading
435303932fdSDon Brace 		 * outbound doorbell status register.
436303932fdSDon Brace 		 */
437bee266a6SDon Brace 		(void) readl(h->vaddr + SA5_OUTDB_STATUS);
438303932fdSDon Brace 		writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
439303932fdSDon Brace 		/* Do a read in order to flush the write to the controller
440303932fdSDon Brace 		 * (as per spec.)
441303932fdSDon Brace 		 */
442bee266a6SDon Brace 		(void) readl(h->vaddr + SA5_OUTDB_STATUS);
443303932fdSDon Brace 	}
444303932fdSDon Brace 
445bee266a6SDon Brace 	if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
446254f796bSMatt Gates 		register_value = rq->head[rq->current_entry];
447254f796bSMatt Gates 		rq->current_entry++;
4480cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
449303932fdSDon Brace 	} else {
450303932fdSDon Brace 		register_value = FIFO_EMPTY;
451303932fdSDon Brace 	}
452303932fdSDon Brace 	/* Check for wraparound */
453254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
454254f796bSMatt Gates 		rq->current_entry = 0;
455254f796bSMatt Gates 		rq->wraparound ^= 1;
456303932fdSDon Brace 	}
457303932fdSDon Brace 	return register_value;
458303932fdSDon Brace }
459303932fdSDon Brace 
460edd16368SStephen M. Cameron /*
461edd16368SStephen M. Cameron  *   returns value read from hardware.
462edd16368SStephen M. Cameron  *     returns FIFO_EMPTY if there is nothing to read
463edd16368SStephen M. Cameron  */
464254f796bSMatt Gates static unsigned long SA5_completed(struct ctlr_info *h,
465254f796bSMatt Gates 	__attribute__((unused)) u8 q)
466edd16368SStephen M. Cameron {
467edd16368SStephen M. Cameron 	unsigned long register_value
468edd16368SStephen M. Cameron 		= readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
469edd16368SStephen M. Cameron 
4700cbf768eSStephen M. Cameron 	if (register_value != FIFO_EMPTY)
4710cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
472edd16368SStephen M. Cameron 
473edd16368SStephen M. Cameron #ifdef HPSA_DEBUG
474edd16368SStephen M. Cameron 	if (register_value != FIFO_EMPTY)
47584ca0be2SStephen M. Cameron 		dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
476edd16368SStephen M. Cameron 			register_value);
477edd16368SStephen M. Cameron 	else
478f79cfec6SStephen M. Cameron 		dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
479edd16368SStephen M. Cameron #endif
480edd16368SStephen M. Cameron 
481edd16368SStephen M. Cameron 	return register_value;
482edd16368SStephen M. Cameron }
483edd16368SStephen M. Cameron /*
484edd16368SStephen M. Cameron  *	Returns true if an interrupt is pending..
485edd16368SStephen M. Cameron  */
486900c5440SStephen M. Cameron static bool SA5_intr_pending(struct ctlr_info *h)
487edd16368SStephen M. Cameron {
488edd16368SStephen M. Cameron 	unsigned long register_value  =
489edd16368SStephen M. Cameron 		readl(h->vaddr + SA5_INTR_STATUS);
490900c5440SStephen M. Cameron 	return register_value & SA5_INTR_PENDING;
491edd16368SStephen M. Cameron }
492edd16368SStephen M. Cameron 
493303932fdSDon Brace static bool SA5_performant_intr_pending(struct ctlr_info *h)
494303932fdSDon Brace {
495303932fdSDon Brace 	unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
496303932fdSDon Brace 
497303932fdSDon Brace 	if (!register_value)
498303932fdSDon Brace 		return false;
499303932fdSDon Brace 
500303932fdSDon Brace 	/* Read outbound doorbell to flush */
501303932fdSDon Brace 	register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
502303932fdSDon Brace 	return register_value & SA5_OUTDB_STATUS_PERF_BIT;
503303932fdSDon Brace }
504edd16368SStephen M. Cameron 
505e1f7de0cSMatt Gates #define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT    0x100
506e1f7de0cSMatt Gates 
507e1f7de0cSMatt Gates static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
508e1f7de0cSMatt Gates {
509e1f7de0cSMatt Gates 	unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
510e1f7de0cSMatt Gates 
511e1f7de0cSMatt Gates 	return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
512e1f7de0cSMatt Gates 		true : false;
513e1f7de0cSMatt Gates }
514e1f7de0cSMatt Gates 
515e1f7de0cSMatt Gates #define IOACCEL_MODE1_REPLY_QUEUE_INDEX  0x1A0
516e1f7de0cSMatt Gates #define IOACCEL_MODE1_PRODUCER_INDEX     0x1B8
517e1f7de0cSMatt Gates #define IOACCEL_MODE1_CONSUMER_INDEX     0x1BC
518e1f7de0cSMatt Gates #define IOACCEL_MODE1_REPLY_UNUSED       0xFFFFFFFFFFFFFFFFULL
519e1f7de0cSMatt Gates 
520283b4a9bSStephen M. Cameron static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
521e1f7de0cSMatt Gates {
522e1f7de0cSMatt Gates 	u64 register_value;
523072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
524e1f7de0cSMatt Gates 
525e1f7de0cSMatt Gates 	BUG_ON(q >= h->nreply_queues);
526e1f7de0cSMatt Gates 
527e1f7de0cSMatt Gates 	register_value = rq->head[rq->current_entry];
528e1f7de0cSMatt Gates 	if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
529e1f7de0cSMatt Gates 		rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
530e1f7de0cSMatt Gates 		if (++rq->current_entry == rq->size)
531e1f7de0cSMatt Gates 			rq->current_entry = 0;
532283b4a9bSStephen M. Cameron 		/*
533283b4a9bSStephen M. Cameron 		 * @todo
534283b4a9bSStephen M. Cameron 		 *
535283b4a9bSStephen M. Cameron 		 * Don't really need to write the new index after each command,
536283b4a9bSStephen M. Cameron 		 * but with current driver design this is easiest.
537283b4a9bSStephen M. Cameron 		 */
538283b4a9bSStephen M. Cameron 		wmb();
539283b4a9bSStephen M. Cameron 		writel((q << 24) | rq->current_entry, h->vaddr +
540283b4a9bSStephen M. Cameron 				IOACCEL_MODE1_CONSUMER_INDEX);
5410cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
542e1f7de0cSMatt Gates 	}
543e1f7de0cSMatt Gates 	return (unsigned long) register_value;
544e1f7de0cSMatt Gates }
545e1f7de0cSMatt Gates 
546edd16368SStephen M. Cameron static struct access_method SA5_access = {
547edd16368SStephen M. Cameron 	SA5_submit_command,
548edd16368SStephen M. Cameron 	SA5_intr_mask,
549edd16368SStephen M. Cameron 	SA5_intr_pending,
550edd16368SStephen M. Cameron 	SA5_completed,
551edd16368SStephen M. Cameron };
552edd16368SStephen M. Cameron 
553e1f7de0cSMatt Gates static struct access_method SA5_ioaccel_mode1_access = {
554e1f7de0cSMatt Gates 	SA5_submit_command,
555e1f7de0cSMatt Gates 	SA5_performant_intr_mask,
556e1f7de0cSMatt Gates 	SA5_ioaccel_mode1_intr_pending,
557e1f7de0cSMatt Gates 	SA5_ioaccel_mode1_completed,
558e1f7de0cSMatt Gates };
559e1f7de0cSMatt Gates 
560c349775eSScott Teel static struct access_method SA5_ioaccel_mode2_access = {
561c349775eSScott Teel 	SA5_submit_command_ioaccel2,
562c349775eSScott Teel 	SA5_performant_intr_mask,
563c349775eSScott Teel 	SA5_performant_intr_pending,
564c349775eSScott Teel 	SA5_performant_completed,
565c349775eSScott Teel };
566c349775eSScott Teel 
567303932fdSDon Brace static struct access_method SA5_performant_access = {
568303932fdSDon Brace 	SA5_submit_command,
569303932fdSDon Brace 	SA5_performant_intr_mask,
570303932fdSDon Brace 	SA5_performant_intr_pending,
571303932fdSDon Brace 	SA5_performant_completed,
572303932fdSDon Brace };
573303932fdSDon Brace 
574b3a52e79SStephen M. Cameron static struct access_method SA5_performant_access_no_read = {
575b3a52e79SStephen M. Cameron 	SA5_submit_command_no_read,
576b3a52e79SStephen M. Cameron 	SA5_performant_intr_mask,
577b3a52e79SStephen M. Cameron 	SA5_performant_intr_pending,
578b3a52e79SStephen M. Cameron 	SA5_performant_completed,
579b3a52e79SStephen M. Cameron };
580b3a52e79SStephen M. Cameron 
581edd16368SStephen M. Cameron struct board_type {
58201a02ffcSStephen M. Cameron 	u32	board_id;
583edd16368SStephen M. Cameron 	char	*product_name;
584edd16368SStephen M. Cameron 	struct access_method *access;
585edd16368SStephen M. Cameron };
586edd16368SStephen M. Cameron 
587edd16368SStephen M. Cameron #endif /* HPSA_H */
588edd16368SStephen M. Cameron 
589