1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron #ifndef HPSA_H 22edd16368SStephen M. Cameron #define HPSA_H 23edd16368SStephen M. Cameron 24edd16368SStephen M. Cameron #include <scsi/scsicam.h> 25edd16368SStephen M. Cameron 26edd16368SStephen M. Cameron #define IO_OK 0 27edd16368SStephen M. Cameron #define IO_ERROR 1 28edd16368SStephen M. Cameron 29edd16368SStephen M. Cameron struct ctlr_info; 30edd16368SStephen M. Cameron 31edd16368SStephen M. Cameron struct access_method { 32edd16368SStephen M. Cameron void (*submit_command)(struct ctlr_info *h, 33edd16368SStephen M. Cameron struct CommandList *c); 34edd16368SStephen M. Cameron void (*set_intr_mask)(struct ctlr_info *h, unsigned long val); 35900c5440SStephen M. Cameron bool (*intr_pending)(struct ctlr_info *h); 36254f796bSMatt Gates unsigned long (*command_completed)(struct ctlr_info *h, u8 q); 37edd16368SStephen M. Cameron }; 38edd16368SStephen M. Cameron 39edd16368SStephen M. Cameron struct hpsa_scsi_dev_t { 40edd16368SStephen M. Cameron int devtype; 41edd16368SStephen M. Cameron int bus, target, lun; /* as presented to the OS */ 42edd16368SStephen M. Cameron unsigned char scsi3addr[8]; /* as presented to the HW */ 43edd16368SStephen M. Cameron #define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0" 44edd16368SStephen M. Cameron unsigned char device_id[16]; /* from inquiry pg. 0x83 */ 45edd16368SStephen M. Cameron unsigned char vendor[8]; /* bytes 8-15 of inquiry data */ 46edd16368SStephen M. Cameron unsigned char model[16]; /* bytes 16-31 of inquiry data */ 47edd16368SStephen M. Cameron unsigned char raid_level; /* from inquiry page 0xC1 */ 489846590eSStephen M. Cameron unsigned char volume_offline; /* discovered via TUR or VPD */ 4903383736SDon Brace u16 queue_depth; /* max queue_depth for this device */ 5003383736SDon Brace atomic_t ioaccel_cmds_out; /* Only used for physical devices 5103383736SDon Brace * counts commands sent to physical 5203383736SDon Brace * device via "ioaccel" path. 5303383736SDon Brace */ 54e1f7de0cSMatt Gates u32 ioaccel_handle; 55283b4a9bSStephen M. Cameron int offload_config; /* I/O accel RAID offload configured */ 56283b4a9bSStephen M. Cameron int offload_enabled; /* I/O accel RAID offload enabled */ 5741ce4c35SStephen Cameron int offload_to_be_enabled; 58a3144e0bSJoe Handzik int hba_ioaccel_enabled; 59283b4a9bSStephen M. Cameron int offload_to_mirror; /* Send next I/O accelerator RAID 60283b4a9bSStephen M. Cameron * offload request to mirror drive 61283b4a9bSStephen M. Cameron */ 62283b4a9bSStephen M. Cameron struct raid_map_data raid_map; /* I/O accelerator RAID map */ 63283b4a9bSStephen M. Cameron 6403383736SDon Brace /* 6503383736SDon Brace * Pointers from logical drive map indices to the phys drives that 6603383736SDon Brace * make those logical drives. Note, multiple logical drives may 6703383736SDon Brace * share physical drives. You can have for instance 5 physical 6803383736SDon Brace * drives with 3 logical drives each using those same 5 physical 6903383736SDon Brace * disks. We need these pointers for counting i/o's out to physical 7003383736SDon Brace * devices in order to honor physical device queue depth limits. 7103383736SDon Brace */ 7203383736SDon Brace struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES]; 739b5c48c2SStephen Cameron int supports_aborts; 7441ce4c35SStephen Cameron #define HPSA_DO_NOT_EXPOSE 0x0 7541ce4c35SStephen Cameron #define HPSA_SG_ATTACH 0x1 7641ce4c35SStephen Cameron #define HPSA_ULD_ATTACH 0x2 7741ce4c35SStephen Cameron #define HPSA_SCSI_ADD (HPSA_SG_ATTACH | HPSA_ULD_ATTACH) 7841ce4c35SStephen Cameron u8 expose_state; 79edd16368SStephen M. Cameron }; 80edd16368SStephen M. Cameron 81072b0518SStephen M. Cameron struct reply_queue_buffer { 82254f796bSMatt Gates u64 *head; 83254f796bSMatt Gates size_t size; 84254f796bSMatt Gates u8 wraparound; 85254f796bSMatt Gates u32 current_entry; 86072b0518SStephen M. Cameron dma_addr_t busaddr; 87254f796bSMatt Gates }; 88254f796bSMatt Gates 89316b221aSStephen M. Cameron #pragma pack(1) 90316b221aSStephen M. Cameron struct bmic_controller_parameters { 91316b221aSStephen M. Cameron u8 led_flags; 92316b221aSStephen M. Cameron u8 enable_command_list_verification; 93316b221aSStephen M. Cameron u8 backed_out_write_drives; 94316b221aSStephen M. Cameron u16 stripes_for_parity; 95316b221aSStephen M. Cameron u8 parity_distribution_mode_flags; 96316b221aSStephen M. Cameron u16 max_driver_requests; 97316b221aSStephen M. Cameron u16 elevator_trend_count; 98316b221aSStephen M. Cameron u8 disable_elevator; 99316b221aSStephen M. Cameron u8 force_scan_complete; 100316b221aSStephen M. Cameron u8 scsi_transfer_mode; 101316b221aSStephen M. Cameron u8 force_narrow; 102316b221aSStephen M. Cameron u8 rebuild_priority; 103316b221aSStephen M. Cameron u8 expand_priority; 104316b221aSStephen M. Cameron u8 host_sdb_asic_fix; 105316b221aSStephen M. Cameron u8 pdpi_burst_from_host_disabled; 106316b221aSStephen M. Cameron char software_name[64]; 107316b221aSStephen M. Cameron char hardware_name[32]; 108316b221aSStephen M. Cameron u8 bridge_revision; 109316b221aSStephen M. Cameron u8 snapshot_priority; 110316b221aSStephen M. Cameron u32 os_specific; 111316b221aSStephen M. Cameron u8 post_prompt_timeout; 112316b221aSStephen M. Cameron u8 automatic_drive_slamming; 113316b221aSStephen M. Cameron u8 reserved1; 114316b221aSStephen M. Cameron u8 nvram_flags; 1156e8e8088SJoe Handzik #define HBA_MODE_ENABLED_FLAG (1 << 3) 116316b221aSStephen M. Cameron u8 cache_nvram_flags; 117316b221aSStephen M. Cameron u8 drive_config_flags; 118316b221aSStephen M. Cameron u16 reserved2; 119316b221aSStephen M. Cameron u8 temp_warning_level; 120316b221aSStephen M. Cameron u8 temp_shutdown_level; 121316b221aSStephen M. Cameron u8 temp_condition_reset; 122316b221aSStephen M. Cameron u8 max_coalesce_commands; 123316b221aSStephen M. Cameron u32 max_coalesce_delay; 124316b221aSStephen M. Cameron u8 orca_password[4]; 125316b221aSStephen M. Cameron u8 access_id[16]; 126316b221aSStephen M. Cameron u8 reserved[356]; 127316b221aSStephen M. Cameron }; 128316b221aSStephen M. Cameron #pragma pack() 129316b221aSStephen M. Cameron 130edd16368SStephen M. Cameron struct ctlr_info { 131edd16368SStephen M. Cameron int ctlr; 132edd16368SStephen M. Cameron char devname[8]; 133edd16368SStephen M. Cameron char *product_name; 134edd16368SStephen M. Cameron struct pci_dev *pdev; 13501a02ffcSStephen M. Cameron u32 board_id; 136edd16368SStephen M. Cameron void __iomem *vaddr; 137edd16368SStephen M. Cameron unsigned long paddr; 138edd16368SStephen M. Cameron int nr_cmds; /* Number of commands allowed on this controller */ 139d54c5c24SStephen Cameron #define HPSA_CMDS_RESERVED_FOR_ABORTS 2 140d54c5c24SStephen Cameron #define HPSA_CMDS_RESERVED_FOR_DRIVER 1 141edd16368SStephen M. Cameron struct CfgTable __iomem *cfgtable; 142edd16368SStephen M. Cameron int interrupts_enabled; 143edd16368SStephen M. Cameron int max_commands; 14433811026SRobert Elliott int last_allocation; 1450cbf768eSStephen M. Cameron atomic_t commands_outstanding; 146303932fdSDon Brace # define PERF_MODE_INT 0 147303932fdSDon Brace # define DOORBELL_INT 1 148edd16368SStephen M. Cameron # define SIMPLE_MODE_INT 2 149edd16368SStephen M. Cameron # define MEMQ_MODE_INT 3 150254f796bSMatt Gates unsigned int intr[MAX_REPLY_QUEUES]; 151edd16368SStephen M. Cameron unsigned int msix_vector; 152edd16368SStephen M. Cameron unsigned int msi_vector; 153a9a3a273SStephen M. Cameron int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */ 154edd16368SStephen M. Cameron struct access_method access; 155316b221aSStephen M. Cameron char hba_mode_enabled; 156edd16368SStephen M. Cameron 157edd16368SStephen M. Cameron /* queue and queue Info */ 158edd16368SStephen M. Cameron unsigned int Qdepth; 159edd16368SStephen M. Cameron unsigned int maxSG; 160edd16368SStephen M. Cameron spinlock_t lock; 16133a2ffceSStephen M. Cameron int maxsgentries; 16233a2ffceSStephen M. Cameron u8 max_cmd_sg_entries; 16333a2ffceSStephen M. Cameron int chainsize; 16433a2ffceSStephen M. Cameron struct SGDescriptor **cmd_sg_list; 165d9a729f3SWebb Scales struct ioaccel2_sg_element **ioaccel2_cmd_sg_list; 166edd16368SStephen M. Cameron 167edd16368SStephen M. Cameron /* pointers to command and error info pool */ 168edd16368SStephen M. Cameron struct CommandList *cmd_pool; 169edd16368SStephen M. Cameron dma_addr_t cmd_pool_dhandle; 170e1f7de0cSMatt Gates struct io_accel1_cmd *ioaccel_cmd_pool; 171e1f7de0cSMatt Gates dma_addr_t ioaccel_cmd_pool_dhandle; 172aca9012aSStephen M. Cameron struct io_accel2_cmd *ioaccel2_cmd_pool; 173aca9012aSStephen M. Cameron dma_addr_t ioaccel2_cmd_pool_dhandle; 174edd16368SStephen M. Cameron struct ErrorInfo *errinfo_pool; 175edd16368SStephen M. Cameron dma_addr_t errinfo_pool_dhandle; 176edd16368SStephen M. Cameron unsigned long *cmd_pool_bits; 177a08a8471SStephen M. Cameron int scan_finished; 178a08a8471SStephen M. Cameron spinlock_t scan_lock; 179a08a8471SStephen M. Cameron wait_queue_head_t scan_wait_queue; 180edd16368SStephen M. Cameron 181edd16368SStephen M. Cameron struct Scsi_Host *scsi_host; 182edd16368SStephen M. Cameron spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */ 183edd16368SStephen M. Cameron int ndevices; /* number of used elements in .dev[] array. */ 184cfe5badcSScott Teel struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES]; 185303932fdSDon Brace /* 186303932fdSDon Brace * Performant mode tables. 187303932fdSDon Brace */ 188303932fdSDon Brace u32 trans_support; 189303932fdSDon Brace u32 trans_offset; 19042a91641SDon Brace struct TransTable_struct __iomem *transtable; 191303932fdSDon Brace unsigned long transMethod; 192303932fdSDon Brace 1930390f0c0SStephen M. Cameron /* cap concurrent passthrus at some reasonable maximum */ 19445fcb86eSStephen Cameron #define HPSA_MAX_CONCURRENT_PASSTHRUS (10) 19534f0c627SDon Brace atomic_t passthru_cmds_avail; 1960390f0c0SStephen M. Cameron 197303932fdSDon Brace /* 198254f796bSMatt Gates * Performant mode completion buffers 199303932fdSDon Brace */ 200072b0518SStephen M. Cameron size_t reply_queue_size; 201072b0518SStephen M. Cameron struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES]; 202254f796bSMatt Gates u8 nreply_queues; 203303932fdSDon Brace u32 *blockFetchTable; 204e1f7de0cSMatt Gates u32 *ioaccel1_blockFetchTable; 205aca9012aSStephen M. Cameron u32 *ioaccel2_blockFetchTable; 20642a91641SDon Brace u32 __iomem *ioaccel2_bft2_regs; 207339b2b14SStephen M. Cameron unsigned char *hba_inquiry_data; 208283b4a9bSStephen M. Cameron u32 driver_support; 209283b4a9bSStephen M. Cameron u32 fw_support; 210283b4a9bSStephen M. Cameron int ioaccel_support; 211283b4a9bSStephen M. Cameron int ioaccel_maxsg; 212a0c12413SStephen M. Cameron u64 last_intr_timestamp; 213a0c12413SStephen M. Cameron u32 last_heartbeat; 214a0c12413SStephen M. Cameron u64 last_heartbeat_timestamp; 215e85c5974SStephen M. Cameron u32 heartbeat_sample_interval; 216e85c5974SStephen M. Cameron atomic_t firmware_flash_in_progress; 21742a91641SDon Brace u32 __percpu *lockup_detected; 2188a98db73SStephen M. Cameron struct delayed_work monitor_ctlr_work; 2196636e7f4SDon Brace struct delayed_work rescan_ctlr_work; 2208a98db73SStephen M. Cameron int remove_in_progress; 221254f796bSMatt Gates /* Address of h->q[x] is passed to intr handler to know which queue */ 222254f796bSMatt Gates u8 q[MAX_REPLY_QUEUES]; 22375167d2cSStephen M. Cameron u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */ 22475167d2cSStephen M. Cameron #define HPSATMF_BITS_SUPPORTED (1 << 0) 22575167d2cSStephen M. Cameron #define HPSATMF_PHYS_LUN_RESET (1 << 1) 22675167d2cSStephen M. Cameron #define HPSATMF_PHYS_NEX_RESET (1 << 2) 22775167d2cSStephen M. Cameron #define HPSATMF_PHYS_TASK_ABORT (1 << 3) 22875167d2cSStephen M. Cameron #define HPSATMF_PHYS_TSET_ABORT (1 << 4) 22975167d2cSStephen M. Cameron #define HPSATMF_PHYS_CLEAR_ACA (1 << 5) 23075167d2cSStephen M. Cameron #define HPSATMF_PHYS_CLEAR_TSET (1 << 6) 23175167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_TASK (1 << 7) 23275167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_TSET (1 << 8) 23375167d2cSStephen M. Cameron #define HPSATMF_PHYS_QRY_ASYNC (1 << 9) 2348be986ccSStephen Cameron #define HPSATMF_IOACCEL_ENABLED (1 << 15) 23575167d2cSStephen M. Cameron #define HPSATMF_MASK_SUPPORTED (1 << 16) 23675167d2cSStephen M. Cameron #define HPSATMF_LOG_LUN_RESET (1 << 17) 23775167d2cSStephen M. Cameron #define HPSATMF_LOG_NEX_RESET (1 << 18) 23875167d2cSStephen M. Cameron #define HPSATMF_LOG_TASK_ABORT (1 << 19) 23975167d2cSStephen M. Cameron #define HPSATMF_LOG_TSET_ABORT (1 << 20) 24075167d2cSStephen M. Cameron #define HPSATMF_LOG_CLEAR_ACA (1 << 21) 24175167d2cSStephen M. Cameron #define HPSATMF_LOG_CLEAR_TSET (1 << 22) 24275167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_TASK (1 << 23) 24375167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_TSET (1 << 24) 24475167d2cSStephen M. Cameron #define HPSATMF_LOG_QRY_ASYNC (1 << 25) 24576438d08SStephen M. Cameron u32 events; 246faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT (1 << 0) 247faff6ee0SStephen M. Cameron #define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1) 248faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4) 249faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5) 250faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6) 251faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30) 252faff6ee0SStephen M. Cameron #define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31) 253faff6ee0SStephen M. Cameron 254faff6ee0SStephen M. Cameron #define RESCAN_REQUIRED_EVENT_BITS \ 2557b2c46eeSStephen M. Cameron (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \ 256faff6ee0SStephen M. Cameron CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \ 257faff6ee0SStephen M. Cameron CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \ 258faff6ee0SStephen M. Cameron CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \ 259faff6ee0SStephen M. Cameron CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE) 2609846590eSStephen M. Cameron spinlock_t offline_device_lock; 2619846590eSStephen M. Cameron struct list_head offline_device_list; 262da0697bdSScott Teel int acciopath_status; 2632ba8bfc8SStephen M. Cameron int raid_offload_debug; 2649b5c48c2SStephen Cameron int needs_abort_tags_swizzled; 265080ef1ccSDon Brace struct workqueue_struct *resubmit_wq; 2666636e7f4SDon Brace struct workqueue_struct *rescan_ctlr_wq; 2679b5c48c2SStephen Cameron atomic_t abort_cmds_available; 2689b5c48c2SStephen Cameron wait_queue_head_t abort_cmd_wait_queue; 269edd16368SStephen M. Cameron }; 2709846590eSStephen M. Cameron 2719846590eSStephen M. Cameron struct offline_device_entry { 2729846590eSStephen M. Cameron unsigned char scsi3addr[8]; 2739846590eSStephen M. Cameron struct list_head offline_list; 2749846590eSStephen M. Cameron }; 2759846590eSStephen M. Cameron 276edd16368SStephen M. Cameron #define HPSA_ABORT_MSG 0 277edd16368SStephen M. Cameron #define HPSA_DEVICE_RESET_MSG 1 27864670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_CONTROLLER 0x00 27964670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_BUS 0x01 28064670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_TARGET 0x03 28164670ac8SStephen M. Cameron #define HPSA_RESET_TYPE_LUN 0x04 282edd16368SStephen M. Cameron #define HPSA_MSG_SEND_RETRY_LIMIT 10 283516fda49SStephen M. Cameron #define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000) 284edd16368SStephen M. Cameron 285edd16368SStephen M. Cameron /* Maximum time in seconds driver will wait for command completions 286edd16368SStephen M. Cameron * when polling before giving up. 287edd16368SStephen M. Cameron */ 288edd16368SStephen M. Cameron #define HPSA_MAX_POLL_TIME_SECS (20) 289edd16368SStephen M. Cameron 290edd16368SStephen M. Cameron /* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines 291edd16368SStephen M. Cameron * how many times to retry TEST UNIT READY on a device 292edd16368SStephen M. Cameron * while waiting for it to become ready before giving up. 293edd16368SStephen M. Cameron * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval 294edd16368SStephen M. Cameron * between sending TURs while waiting for a device 295edd16368SStephen M. Cameron * to become ready. 296edd16368SStephen M. Cameron */ 297edd16368SStephen M. Cameron #define HPSA_TUR_RETRY_LIMIT (20) 298edd16368SStephen M. Cameron #define HPSA_MAX_WAIT_INTERVAL_SECS (30) 299edd16368SStephen M. Cameron 300edd16368SStephen M. Cameron /* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board 301edd16368SStephen M. Cameron * to become ready, in seconds, before giving up on it. 302edd16368SStephen M. Cameron * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait 303edd16368SStephen M. Cameron * between polling the board to see if it is ready, in 304edd16368SStephen M. Cameron * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and 305edd16368SStephen M. Cameron * HPSA_BOARD_READY_ITERATIONS are derived from those. 306edd16368SStephen M. Cameron */ 307edd16368SStephen M. Cameron #define HPSA_BOARD_READY_WAIT_SECS (120) 3082ed7127bSStephen M. Cameron #define HPSA_BOARD_NOT_READY_WAIT_SECS (100) 309edd16368SStephen M. Cameron #define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100) 310edd16368SStephen M. Cameron #define HPSA_BOARD_READY_POLL_INTERVAL \ 311edd16368SStephen M. Cameron ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000) 312edd16368SStephen M. Cameron #define HPSA_BOARD_READY_ITERATIONS \ 313edd16368SStephen M. Cameron ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \ 314edd16368SStephen M. Cameron HPSA_BOARD_READY_POLL_INTERVAL_MSECS) 315fe5389c8SStephen M. Cameron #define HPSA_BOARD_NOT_READY_ITERATIONS \ 316fe5389c8SStephen M. Cameron ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \ 317fe5389c8SStephen M. Cameron HPSA_BOARD_READY_POLL_INTERVAL_MSECS) 318edd16368SStephen M. Cameron #define HPSA_POST_RESET_PAUSE_MSECS (3000) 319edd16368SStephen M. Cameron #define HPSA_POST_RESET_NOOP_RETRIES (12) 320edd16368SStephen M. Cameron 321edd16368SStephen M. Cameron /* Defining the diffent access_menthods */ 322edd16368SStephen M. Cameron /* 323edd16368SStephen M. Cameron * Memory mapped FIFO interface (SMART 53xx cards) 324edd16368SStephen M. Cameron */ 325edd16368SStephen M. Cameron #define SA5_DOORBELL 0x20 326edd16368SStephen M. Cameron #define SA5_REQUEST_PORT_OFFSET 0x40 327281a7fd0SWebb Scales #define SA5_REQUEST_PORT64_LO_OFFSET 0xC0 328281a7fd0SWebb Scales #define SA5_REQUEST_PORT64_HI_OFFSET 0xC4 329edd16368SStephen M. Cameron #define SA5_REPLY_INTR_MASK_OFFSET 0x34 330edd16368SStephen M. Cameron #define SA5_REPLY_PORT_OFFSET 0x44 331edd16368SStephen M. Cameron #define SA5_INTR_STATUS 0x30 332edd16368SStephen M. Cameron #define SA5_SCRATCHPAD_OFFSET 0xB0 333edd16368SStephen M. Cameron 334edd16368SStephen M. Cameron #define SA5_CTCFG_OFFSET 0xB4 335edd16368SStephen M. Cameron #define SA5_CTMEM_OFFSET 0xB8 336edd16368SStephen M. Cameron 337edd16368SStephen M. Cameron #define SA5_INTR_OFF 0x08 338edd16368SStephen M. Cameron #define SA5B_INTR_OFF 0x04 339edd16368SStephen M. Cameron #define SA5_INTR_PENDING 0x08 340edd16368SStephen M. Cameron #define SA5B_INTR_PENDING 0x04 341edd16368SStephen M. Cameron #define FIFO_EMPTY 0xffffffff 342edd16368SStephen M. Cameron #define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */ 343edd16368SStephen M. Cameron 344edd16368SStephen M. Cameron #define HPSA_ERROR_BIT 0x02 345edd16368SStephen M. Cameron 346303932fdSDon Brace /* Performant mode flags */ 347303932fdSDon Brace #define SA5_PERF_INTR_PENDING 0x04 348303932fdSDon Brace #define SA5_PERF_INTR_OFF 0x05 349303932fdSDon Brace #define SA5_OUTDB_STATUS_PERF_BIT 0x01 350303932fdSDon Brace #define SA5_OUTDB_CLEAR_PERF_BIT 0x01 351303932fdSDon Brace #define SA5_OUTDB_CLEAR 0xA0 352303932fdSDon Brace #define SA5_OUTDB_CLEAR_PERF_BIT 0x01 353303932fdSDon Brace #define SA5_OUTDB_STATUS 0x9C 354303932fdSDon Brace 355303932fdSDon Brace 356edd16368SStephen M. Cameron #define HPSA_INTR_ON 1 357edd16368SStephen M. Cameron #define HPSA_INTR_OFF 0 358b66cc250SMike Miller 359b66cc250SMike Miller /* 360b66cc250SMike Miller * Inbound Post Queue offsets for IO Accelerator Mode 2 361b66cc250SMike Miller */ 362b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_32 0x48 363b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0 364b66cc250SMike Miller #define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4 365b66cc250SMike Miller 366edd16368SStephen M. Cameron /* 367edd16368SStephen M. Cameron Send the command to the hardware 368edd16368SStephen M. Cameron */ 369edd16368SStephen M. Cameron static void SA5_submit_command(struct ctlr_info *h, 370edd16368SStephen M. Cameron struct CommandList *c) 371edd16368SStephen M. Cameron { 372edd16368SStephen M. Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 373fec62c36SStephen M. Cameron (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 374edd16368SStephen M. Cameron } 375edd16368SStephen M. Cameron 376b3a52e79SStephen M. Cameron static void SA5_submit_command_no_read(struct ctlr_info *h, 377b3a52e79SStephen M. Cameron struct CommandList *c) 378b3a52e79SStephen M. Cameron { 379b3a52e79SStephen M. Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 380b3a52e79SStephen M. Cameron } 381b3a52e79SStephen M. Cameron 382c349775eSScott Teel static void SA5_submit_command_ioaccel2(struct ctlr_info *h, 383c349775eSScott Teel struct CommandList *c) 384c349775eSScott Teel { 385c349775eSScott Teel writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 386c349775eSScott Teel } 387c349775eSScott Teel 388edd16368SStephen M. Cameron /* 389edd16368SStephen M. Cameron * This card is the opposite of the other cards. 390edd16368SStephen M. Cameron * 0 turns interrupts on... 391edd16368SStephen M. Cameron * 0x08 turns them off... 392edd16368SStephen M. Cameron */ 393edd16368SStephen M. Cameron static void SA5_intr_mask(struct ctlr_info *h, unsigned long val) 394edd16368SStephen M. Cameron { 395edd16368SStephen M. Cameron if (val) { /* Turn interrupts on */ 396edd16368SStephen M. Cameron h->interrupts_enabled = 1; 397edd16368SStephen M. Cameron writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 3988cd21da7SStephen M. Cameron (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 399edd16368SStephen M. Cameron } else { /* Turn them off */ 400edd16368SStephen M. Cameron h->interrupts_enabled = 0; 401edd16368SStephen M. Cameron writel(SA5_INTR_OFF, 402edd16368SStephen M. Cameron h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 4038cd21da7SStephen M. Cameron (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 404edd16368SStephen M. Cameron } 405edd16368SStephen M. Cameron } 406303932fdSDon Brace 407303932fdSDon Brace static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val) 408303932fdSDon Brace { 409303932fdSDon Brace if (val) { /* turn on interrupts */ 410303932fdSDon Brace h->interrupts_enabled = 1; 411303932fdSDon Brace writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 4128cd21da7SStephen M. Cameron (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 413303932fdSDon Brace } else { 414303932fdSDon Brace h->interrupts_enabled = 0; 415303932fdSDon Brace writel(SA5_PERF_INTR_OFF, 416303932fdSDon Brace h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 4178cd21da7SStephen M. Cameron (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET); 418303932fdSDon Brace } 419303932fdSDon Brace } 420303932fdSDon Brace 421254f796bSMatt Gates static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q) 422303932fdSDon Brace { 423072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 4240cbf768eSStephen M. Cameron unsigned long register_value = FIFO_EMPTY; 425303932fdSDon Brace 4262c17d2daSStephen M. Cameron /* msi auto clears the interrupt pending bit. */ 427bee266a6SDon Brace if (unlikely(!(h->msi_vector || h->msix_vector))) { 428303932fdSDon Brace /* flush the controller write of the reply queue by reading 429303932fdSDon Brace * outbound doorbell status register. 430303932fdSDon Brace */ 431bee266a6SDon Brace (void) readl(h->vaddr + SA5_OUTDB_STATUS); 432303932fdSDon Brace writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR); 433303932fdSDon Brace /* Do a read in order to flush the write to the controller 434303932fdSDon Brace * (as per spec.) 435303932fdSDon Brace */ 436bee266a6SDon Brace (void) readl(h->vaddr + SA5_OUTDB_STATUS); 437303932fdSDon Brace } 438303932fdSDon Brace 439bee266a6SDon Brace if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) { 440254f796bSMatt Gates register_value = rq->head[rq->current_entry]; 441254f796bSMatt Gates rq->current_entry++; 4420cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 443303932fdSDon Brace } else { 444303932fdSDon Brace register_value = FIFO_EMPTY; 445303932fdSDon Brace } 446303932fdSDon Brace /* Check for wraparound */ 447254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 448254f796bSMatt Gates rq->current_entry = 0; 449254f796bSMatt Gates rq->wraparound ^= 1; 450303932fdSDon Brace } 451303932fdSDon Brace return register_value; 452303932fdSDon Brace } 453303932fdSDon Brace 454edd16368SStephen M. Cameron /* 455edd16368SStephen M. Cameron * returns value read from hardware. 456edd16368SStephen M. Cameron * returns FIFO_EMPTY if there is nothing to read 457edd16368SStephen M. Cameron */ 458254f796bSMatt Gates static unsigned long SA5_completed(struct ctlr_info *h, 459254f796bSMatt Gates __attribute__((unused)) u8 q) 460edd16368SStephen M. Cameron { 461edd16368SStephen M. Cameron unsigned long register_value 462edd16368SStephen M. Cameron = readl(h->vaddr + SA5_REPLY_PORT_OFFSET); 463edd16368SStephen M. Cameron 4640cbf768eSStephen M. Cameron if (register_value != FIFO_EMPTY) 4650cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 466edd16368SStephen M. Cameron 467edd16368SStephen M. Cameron #ifdef HPSA_DEBUG 468edd16368SStephen M. Cameron if (register_value != FIFO_EMPTY) 46984ca0be2SStephen M. Cameron dev_dbg(&h->pdev->dev, "Read %lx back from board\n", 470edd16368SStephen M. Cameron register_value); 471edd16368SStephen M. Cameron else 472f79cfec6SStephen M. Cameron dev_dbg(&h->pdev->dev, "FIFO Empty read\n"); 473edd16368SStephen M. Cameron #endif 474edd16368SStephen M. Cameron 475edd16368SStephen M. Cameron return register_value; 476edd16368SStephen M. Cameron } 477edd16368SStephen M. Cameron /* 478edd16368SStephen M. Cameron * Returns true if an interrupt is pending.. 479edd16368SStephen M. Cameron */ 480900c5440SStephen M. Cameron static bool SA5_intr_pending(struct ctlr_info *h) 481edd16368SStephen M. Cameron { 482edd16368SStephen M. Cameron unsigned long register_value = 483edd16368SStephen M. Cameron readl(h->vaddr + SA5_INTR_STATUS); 484900c5440SStephen M. Cameron return register_value & SA5_INTR_PENDING; 485edd16368SStephen M. Cameron } 486edd16368SStephen M. Cameron 487303932fdSDon Brace static bool SA5_performant_intr_pending(struct ctlr_info *h) 488303932fdSDon Brace { 489303932fdSDon Brace unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS); 490303932fdSDon Brace 491303932fdSDon Brace if (!register_value) 492303932fdSDon Brace return false; 493303932fdSDon Brace 494303932fdSDon Brace /* Read outbound doorbell to flush */ 495303932fdSDon Brace register_value = readl(h->vaddr + SA5_OUTDB_STATUS); 496303932fdSDon Brace return register_value & SA5_OUTDB_STATUS_PERF_BIT; 497303932fdSDon Brace } 498edd16368SStephen M. Cameron 499e1f7de0cSMatt Gates #define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100 500e1f7de0cSMatt Gates 501e1f7de0cSMatt Gates static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h) 502e1f7de0cSMatt Gates { 503e1f7de0cSMatt Gates unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS); 504e1f7de0cSMatt Gates 505e1f7de0cSMatt Gates return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ? 506e1f7de0cSMatt Gates true : false; 507e1f7de0cSMatt Gates } 508e1f7de0cSMatt Gates 509e1f7de0cSMatt Gates #define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0 510e1f7de0cSMatt Gates #define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8 511e1f7de0cSMatt Gates #define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC 512e1f7de0cSMatt Gates #define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL 513e1f7de0cSMatt Gates 514283b4a9bSStephen M. Cameron static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q) 515e1f7de0cSMatt Gates { 516e1f7de0cSMatt Gates u64 register_value; 517072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 518e1f7de0cSMatt Gates 519e1f7de0cSMatt Gates BUG_ON(q >= h->nreply_queues); 520e1f7de0cSMatt Gates 521e1f7de0cSMatt Gates register_value = rq->head[rq->current_entry]; 522e1f7de0cSMatt Gates if (register_value != IOACCEL_MODE1_REPLY_UNUSED) { 523e1f7de0cSMatt Gates rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED; 524e1f7de0cSMatt Gates if (++rq->current_entry == rq->size) 525e1f7de0cSMatt Gates rq->current_entry = 0; 526283b4a9bSStephen M. Cameron /* 527283b4a9bSStephen M. Cameron * @todo 528283b4a9bSStephen M. Cameron * 529283b4a9bSStephen M. Cameron * Don't really need to write the new index after each command, 530283b4a9bSStephen M. Cameron * but with current driver design this is easiest. 531283b4a9bSStephen M. Cameron */ 532283b4a9bSStephen M. Cameron wmb(); 533283b4a9bSStephen M. Cameron writel((q << 24) | rq->current_entry, h->vaddr + 534283b4a9bSStephen M. Cameron IOACCEL_MODE1_CONSUMER_INDEX); 5350cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 536e1f7de0cSMatt Gates } 537e1f7de0cSMatt Gates return (unsigned long) register_value; 538e1f7de0cSMatt Gates } 539e1f7de0cSMatt Gates 540edd16368SStephen M. Cameron static struct access_method SA5_access = { 541edd16368SStephen M. Cameron SA5_submit_command, 542edd16368SStephen M. Cameron SA5_intr_mask, 543edd16368SStephen M. Cameron SA5_intr_pending, 544edd16368SStephen M. Cameron SA5_completed, 545edd16368SStephen M. Cameron }; 546edd16368SStephen M. Cameron 547e1f7de0cSMatt Gates static struct access_method SA5_ioaccel_mode1_access = { 548e1f7de0cSMatt Gates SA5_submit_command, 549e1f7de0cSMatt Gates SA5_performant_intr_mask, 550e1f7de0cSMatt Gates SA5_ioaccel_mode1_intr_pending, 551e1f7de0cSMatt Gates SA5_ioaccel_mode1_completed, 552e1f7de0cSMatt Gates }; 553e1f7de0cSMatt Gates 554c349775eSScott Teel static struct access_method SA5_ioaccel_mode2_access = { 555c349775eSScott Teel SA5_submit_command_ioaccel2, 556c349775eSScott Teel SA5_performant_intr_mask, 557c349775eSScott Teel SA5_performant_intr_pending, 558c349775eSScott Teel SA5_performant_completed, 559c349775eSScott Teel }; 560c349775eSScott Teel 561303932fdSDon Brace static struct access_method SA5_performant_access = { 562303932fdSDon Brace SA5_submit_command, 563303932fdSDon Brace SA5_performant_intr_mask, 564303932fdSDon Brace SA5_performant_intr_pending, 565303932fdSDon Brace SA5_performant_completed, 566303932fdSDon Brace }; 567303932fdSDon Brace 568b3a52e79SStephen M. Cameron static struct access_method SA5_performant_access_no_read = { 569b3a52e79SStephen M. Cameron SA5_submit_command_no_read, 570b3a52e79SStephen M. Cameron SA5_performant_intr_mask, 571b3a52e79SStephen M. Cameron SA5_performant_intr_pending, 572b3a52e79SStephen M. Cameron SA5_performant_completed, 573b3a52e79SStephen M. Cameron }; 574b3a52e79SStephen M. Cameron 575edd16368SStephen M. Cameron struct board_type { 57601a02ffcSStephen M. Cameron u32 board_id; 577edd16368SStephen M. Cameron char *product_name; 578edd16368SStephen M. Cameron struct access_method *access; 579edd16368SStephen M. Cameron }; 580edd16368SStephen M. Cameron 581edd16368SStephen M. Cameron #endif /* HPSA_H */ 582edd16368SStephen M. Cameron 583