1bee08559SBiju Das // SPDX-License-Identifier: GPL-2.0
2bee08559SBiju Das /*
3bee08559SBiju Das  * Renesas RZ/G2L USBPHY control driver
4bee08559SBiju Das  *
5bee08559SBiju Das  * Copyright (C) 2021 Renesas Electronics Corporation
6bee08559SBiju Das  */
7bee08559SBiju Das 
8bee08559SBiju Das #include <linux/io.h>
9bee08559SBiju Das #include <linux/module.h>
10bee08559SBiju Das #include <linux/of.h>
11bee08559SBiju Das #include <linux/platform_device.h>
12bee08559SBiju Das #include <linux/pm_runtime.h>
13bee08559SBiju Das #include <linux/reset.h>
14bee08559SBiju Das #include <linux/reset-controller.h>
15bee08559SBiju Das 
16bee08559SBiju Das #define RESET			0x000
17bee08559SBiju Das 
18bee08559SBiju Das #define RESET_SEL_PLLRESET	BIT(12)
19bee08559SBiju Das #define RESET_PLLRESET		BIT(8)
20bee08559SBiju Das 
21bee08559SBiju Das #define RESET_SEL_P2RESET	BIT(5)
22bee08559SBiju Das #define RESET_SEL_P1RESET	BIT(4)
23bee08559SBiju Das #define RESET_PHYRST_2		BIT(1)
24bee08559SBiju Das #define RESET_PHYRST_1		BIT(0)
25bee08559SBiju Das 
26bee08559SBiju Das #define PHY_RESET_PORT2		(RESET_SEL_P2RESET | RESET_PHYRST_2)
27bee08559SBiju Das #define PHY_RESET_PORT1		(RESET_SEL_P1RESET | RESET_PHYRST_1)
28bee08559SBiju Das 
29bee08559SBiju Das #define NUM_PORTS		2
30bee08559SBiju Das 
31bee08559SBiju Das struct rzg2l_usbphy_ctrl_priv {
32bee08559SBiju Das 	struct reset_controller_dev rcdev;
33bee08559SBiju Das 	struct reset_control *rstc;
34bee08559SBiju Das 	void __iomem *base;
35bee08559SBiju Das 
36bee08559SBiju Das 	spinlock_t lock;
37bee08559SBiju Das };
38bee08559SBiju Das 
39bee08559SBiju Das #define rcdev_to_priv(x)	container_of(x, struct rzg2l_usbphy_ctrl_priv, rcdev)
40bee08559SBiju Das 
rzg2l_usbphy_ctrl_assert(struct reset_controller_dev * rcdev,unsigned long id)41bee08559SBiju Das static int rzg2l_usbphy_ctrl_assert(struct reset_controller_dev *rcdev,
42bee08559SBiju Das 				    unsigned long id)
43bee08559SBiju Das {
44bee08559SBiju Das 	struct rzg2l_usbphy_ctrl_priv *priv = rcdev_to_priv(rcdev);
45bee08559SBiju Das 	u32 port_mask = PHY_RESET_PORT1 | PHY_RESET_PORT2;
46bee08559SBiju Das 	void __iomem *base = priv->base;
47bee08559SBiju Das 	unsigned long flags;
48bee08559SBiju Das 	u32 val;
49bee08559SBiju Das 
50bee08559SBiju Das 	spin_lock_irqsave(&priv->lock, flags);
51bee08559SBiju Das 	val = readl(base + RESET);
52bee08559SBiju Das 	val |= id ? PHY_RESET_PORT2 : PHY_RESET_PORT1;
53bee08559SBiju Das 	if (port_mask == (val & port_mask))
54bee08559SBiju Das 		val |= RESET_PLLRESET;
55bee08559SBiju Das 	writel(val, base + RESET);
56bee08559SBiju Das 	spin_unlock_irqrestore(&priv->lock, flags);
57bee08559SBiju Das 
58bee08559SBiju Das 	return 0;
59bee08559SBiju Das }
60bee08559SBiju Das 
rzg2l_usbphy_ctrl_deassert(struct reset_controller_dev * rcdev,unsigned long id)61bee08559SBiju Das static int rzg2l_usbphy_ctrl_deassert(struct reset_controller_dev *rcdev,
62bee08559SBiju Das 				      unsigned long id)
63bee08559SBiju Das {
64bee08559SBiju Das 	struct rzg2l_usbphy_ctrl_priv *priv = rcdev_to_priv(rcdev);
65bee08559SBiju Das 	void __iomem *base = priv->base;
66bee08559SBiju Das 	unsigned long flags;
67bee08559SBiju Das 	u32 val;
68bee08559SBiju Das 
69bee08559SBiju Das 	spin_lock_irqsave(&priv->lock, flags);
70bee08559SBiju Das 	val = readl(base + RESET);
71bee08559SBiju Das 
72bee08559SBiju Das 	val |= RESET_SEL_PLLRESET;
73bee08559SBiju Das 	val &= ~(RESET_PLLRESET | (id ? PHY_RESET_PORT2 : PHY_RESET_PORT1));
74bee08559SBiju Das 	writel(val, base + RESET);
75bee08559SBiju Das 	spin_unlock_irqrestore(&priv->lock, flags);
76bee08559SBiju Das 
77bee08559SBiju Das 	return 0;
78bee08559SBiju Das }
79bee08559SBiju Das 
rzg2l_usbphy_ctrl_status(struct reset_controller_dev * rcdev,unsigned long id)80bee08559SBiju Das static int rzg2l_usbphy_ctrl_status(struct reset_controller_dev *rcdev,
81bee08559SBiju Das 				    unsigned long id)
82bee08559SBiju Das {
83bee08559SBiju Das 	struct rzg2l_usbphy_ctrl_priv *priv = rcdev_to_priv(rcdev);
84bee08559SBiju Das 	u32 port_mask;
85bee08559SBiju Das 
86bee08559SBiju Das 	port_mask = id ? PHY_RESET_PORT2 : PHY_RESET_PORT1;
87bee08559SBiju Das 
88bee08559SBiju Das 	return !!(readl(priv->base + RESET) & port_mask);
89bee08559SBiju Das }
90bee08559SBiju Das 
91bee08559SBiju Das static const struct of_device_id rzg2l_usbphy_ctrl_match_table[] = {
92bee08559SBiju Das 	{ .compatible = "renesas,rzg2l-usbphy-ctrl" },
93bee08559SBiju Das 	{ /* Sentinel */ }
94bee08559SBiju Das };
95bee08559SBiju Das MODULE_DEVICE_TABLE(of, rzg2l_usbphy_ctrl_match_table);
96bee08559SBiju Das 
97bee08559SBiju Das static const struct reset_control_ops rzg2l_usbphy_ctrl_reset_ops = {
98bee08559SBiju Das 	.assert = rzg2l_usbphy_ctrl_assert,
99bee08559SBiju Das 	.deassert = rzg2l_usbphy_ctrl_deassert,
100bee08559SBiju Das 	.status = rzg2l_usbphy_ctrl_status,
101bee08559SBiju Das };
102bee08559SBiju Das 
rzg2l_usbphy_ctrl_probe(struct platform_device * pdev)103bee08559SBiju Das static int rzg2l_usbphy_ctrl_probe(struct platform_device *pdev)
104bee08559SBiju Das {
105bee08559SBiju Das 	struct device *dev = &pdev->dev;
106bee08559SBiju Das 	struct rzg2l_usbphy_ctrl_priv *priv;
107bee08559SBiju Das 	unsigned long flags;
108bee08559SBiju Das 	int error;
109bee08559SBiju Das 	u32 val;
110bee08559SBiju Das 
111bee08559SBiju Das 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
112bee08559SBiju Das 	if (!priv)
113bee08559SBiju Das 		return -ENOMEM;
114bee08559SBiju Das 
115bee08559SBiju Das 	priv->base = devm_platform_ioremap_resource(pdev, 0);
116bee08559SBiju Das 	if (IS_ERR(priv->base))
117bee08559SBiju Das 		return PTR_ERR(priv->base);
118bee08559SBiju Das 
119bee08559SBiju Das 	priv->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
120bee08559SBiju Das 	if (IS_ERR(priv->rstc))
121bee08559SBiju Das 		return dev_err_probe(dev, PTR_ERR(priv->rstc),
122bee08559SBiju Das 				     "failed to get reset\n");
123bee08559SBiju Das 
124*a6ec9d95SHeiner Kallweit 	error = reset_control_deassert(priv->rstc);
125*a6ec9d95SHeiner Kallweit 	if (error)
126*a6ec9d95SHeiner Kallweit 		return error;
127bee08559SBiju Das 
128bee08559SBiju Das 	priv->rcdev.ops = &rzg2l_usbphy_ctrl_reset_ops;
129bee08559SBiju Das 	priv->rcdev.of_reset_n_cells = 1;
130bee08559SBiju Das 	priv->rcdev.nr_resets = NUM_PORTS;
131bee08559SBiju Das 	priv->rcdev.of_node = dev->of_node;
132bee08559SBiju Das 	priv->rcdev.dev = dev;
133bee08559SBiju Das 
134bee08559SBiju Das 	error = devm_reset_controller_register(dev, &priv->rcdev);
135bee08559SBiju Das 	if (error)
136bee08559SBiju Das 		return error;
137bee08559SBiju Das 
138bee08559SBiju Das 	spin_lock_init(&priv->lock);
139bee08559SBiju Das 	dev_set_drvdata(dev, priv);
140bee08559SBiju Das 
141bee08559SBiju Das 	pm_runtime_enable(&pdev->dev);
142b381e0f9SHeiner Kallweit 	error = pm_runtime_resume_and_get(&pdev->dev);
143b381e0f9SHeiner Kallweit 	if (error < 0) {
144b381e0f9SHeiner Kallweit 		pm_runtime_disable(&pdev->dev);
145b381e0f9SHeiner Kallweit 		reset_control_assert(priv->rstc);
146b381e0f9SHeiner Kallweit 		return dev_err_probe(&pdev->dev, error, "pm_runtime_resume_and_get failed");
147b381e0f9SHeiner Kallweit 	}
148bee08559SBiju Das 
149bee08559SBiju Das 	/* put pll and phy into reset state */
150bee08559SBiju Das 	spin_lock_irqsave(&priv->lock, flags);
151bee08559SBiju Das 	val = readl(priv->base + RESET);
152bee08559SBiju Das 	val |= RESET_SEL_PLLRESET | RESET_PLLRESET | PHY_RESET_PORT2 | PHY_RESET_PORT1;
153bee08559SBiju Das 	writel(val, priv->base + RESET);
154bee08559SBiju Das 	spin_unlock_irqrestore(&priv->lock, flags);
155bee08559SBiju Das 
156bee08559SBiju Das 	return 0;
157bee08559SBiju Das }
158bee08559SBiju Das 
rzg2l_usbphy_ctrl_remove(struct platform_device * pdev)159bee08559SBiju Das static int rzg2l_usbphy_ctrl_remove(struct platform_device *pdev)
160bee08559SBiju Das {
161bee08559SBiju Das 	struct rzg2l_usbphy_ctrl_priv *priv = dev_get_drvdata(&pdev->dev);
162bee08559SBiju Das 
163bee08559SBiju Das 	pm_runtime_put(&pdev->dev);
164bee08559SBiju Das 	pm_runtime_disable(&pdev->dev);
165bee08559SBiju Das 	reset_control_assert(priv->rstc);
166bee08559SBiju Das 
167bee08559SBiju Das 	return 0;
168bee08559SBiju Das }
169bee08559SBiju Das 
170bee08559SBiju Das static struct platform_driver rzg2l_usbphy_ctrl_driver = {
171bee08559SBiju Das 	.driver = {
172bee08559SBiju Das 		.name		= "rzg2l_usbphy_ctrl",
173bee08559SBiju Das 		.of_match_table	= rzg2l_usbphy_ctrl_match_table,
174bee08559SBiju Das 	},
175bee08559SBiju Das 	.probe	= rzg2l_usbphy_ctrl_probe,
176bee08559SBiju Das 	.remove	= rzg2l_usbphy_ctrl_remove,
177bee08559SBiju Das };
178bee08559SBiju Das module_platform_driver(rzg2l_usbphy_ctrl_driver);
179bee08559SBiju Das 
180bee08559SBiju Das MODULE_LICENSE("GPL v2");
181bee08559SBiju Das MODULE_DESCRIPTION("Renesas RZ/G2L USBPHY Control");
182bee08559SBiju Das MODULE_AUTHOR("biju.das.jz@bp.renesas.com>");
183