1077365a9SGeert Uytterhoeven // SPDX-License-Identifier: GPL-2.0
2077365a9SGeert Uytterhoeven /*
3077365a9SGeert Uytterhoeven  * R8A77951 processor support - PFC hardware block.
4077365a9SGeert Uytterhoeven  *
5077365a9SGeert Uytterhoeven  * Copyright (C) 2015-2019 Renesas Electronics Corporation
6077365a9SGeert Uytterhoeven  */
7077365a9SGeert Uytterhoeven 
8077365a9SGeert Uytterhoeven #include <linux/errno.h>
9077365a9SGeert Uytterhoeven #include <linux/kernel.h>
10077365a9SGeert Uytterhoeven #include <linux/sys_soc.h>
11077365a9SGeert Uytterhoeven 
12077365a9SGeert Uytterhoeven #include "core.h"
13077365a9SGeert Uytterhoeven #include "sh_pfc.h"
14077365a9SGeert Uytterhoeven 
15077365a9SGeert Uytterhoeven #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
16077365a9SGeert Uytterhoeven 
17077365a9SGeert Uytterhoeven #define CPU_ALL_GP(fn, sfx)						\
18077365a9SGeert Uytterhoeven 	PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS),	\
19077365a9SGeert Uytterhoeven 	PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS),	\
20077365a9SGeert Uytterhoeven 	PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS),	\
21077365a9SGeert Uytterhoeven 	PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE),	\
22077365a9SGeert Uytterhoeven 	PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS),	\
23077365a9SGeert Uytterhoeven 	PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS),	\
24077365a9SGeert Uytterhoeven 	PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS),	\
25077365a9SGeert Uytterhoeven 	PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS),	\
26077365a9SGeert Uytterhoeven 	PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE),	\
27077365a9SGeert Uytterhoeven 	PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS),	\
28077365a9SGeert Uytterhoeven 	PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS),	\
29077365a9SGeert Uytterhoeven 	PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
30077365a9SGeert Uytterhoeven 
31077365a9SGeert Uytterhoeven #define CPU_ALL_NOGP(fn)						\
32077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS),			\
33077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS),		\
34077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS),		\
35077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS),		\
36077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS),		\
37077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS),		\
38077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS),		\
39077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS),		\
40077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS),		\
41077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS),		\
42077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS),		\
43077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS),		\
44077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS),		\
45077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS),	\
46077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS),		\
47077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS),	\
48077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS),	\
49077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN2, "DU_DOTCLKIN2", fn, CFG_FLAGS),	\
50077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS),	\
51077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
52077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, CFG_FLAGS),		\
53077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS),		\
54077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS),		\
55077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS),		\
56077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS),		\
57077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS),	\
58077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS),	\
59077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS),	\
60077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS),		\
61077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS),		\
62077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS),		\
63077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS),	\
64077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS),	\
65077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS),	\
66077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS),		\
67077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS),		\
68077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS),		\
69077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS),		\
70077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),	\
71077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),	\
72077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH),	\
73077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS),			\
74077365a9SGeert Uytterhoeven 	PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
75077365a9SGeert Uytterhoeven 
76077365a9SGeert Uytterhoeven /*
77077365a9SGeert Uytterhoeven  * F_() : just information
78077365a9SGeert Uytterhoeven  * FM() : macro for FN_xxx / xxx_MARK
79077365a9SGeert Uytterhoeven  */
80077365a9SGeert Uytterhoeven 
81077365a9SGeert Uytterhoeven /* GPSR0 */
82077365a9SGeert Uytterhoeven #define GPSR0_15	F_(D15,			IP7_11_8)
83077365a9SGeert Uytterhoeven #define GPSR0_14	F_(D14,			IP7_7_4)
84077365a9SGeert Uytterhoeven #define GPSR0_13	F_(D13,			IP7_3_0)
85077365a9SGeert Uytterhoeven #define GPSR0_12	F_(D12,			IP6_31_28)
86077365a9SGeert Uytterhoeven #define GPSR0_11	F_(D11,			IP6_27_24)
87077365a9SGeert Uytterhoeven #define GPSR0_10	F_(D10,			IP6_23_20)
88077365a9SGeert Uytterhoeven #define GPSR0_9		F_(D9,			IP6_19_16)
89077365a9SGeert Uytterhoeven #define GPSR0_8		F_(D8,			IP6_15_12)
90077365a9SGeert Uytterhoeven #define GPSR0_7		F_(D7,			IP6_11_8)
91077365a9SGeert Uytterhoeven #define GPSR0_6		F_(D6,			IP6_7_4)
92077365a9SGeert Uytterhoeven #define GPSR0_5		F_(D5,			IP6_3_0)
93077365a9SGeert Uytterhoeven #define GPSR0_4		F_(D4,			IP5_31_28)
94077365a9SGeert Uytterhoeven #define GPSR0_3		F_(D3,			IP5_27_24)
95077365a9SGeert Uytterhoeven #define GPSR0_2		F_(D2,			IP5_23_20)
96077365a9SGeert Uytterhoeven #define GPSR0_1		F_(D1,			IP5_19_16)
97077365a9SGeert Uytterhoeven #define GPSR0_0		F_(D0,			IP5_15_12)
98077365a9SGeert Uytterhoeven 
99077365a9SGeert Uytterhoeven /* GPSR1 */
100077365a9SGeert Uytterhoeven #define GPSR1_28	FM(CLKOUT)
101077365a9SGeert Uytterhoeven #define GPSR1_27	F_(EX_WAIT0_A,		IP5_11_8)
102077365a9SGeert Uytterhoeven #define GPSR1_26	F_(WE1_N,		IP5_7_4)
103077365a9SGeert Uytterhoeven #define GPSR1_25	F_(WE0_N,		IP5_3_0)
104077365a9SGeert Uytterhoeven #define GPSR1_24	F_(RD_WR_N,		IP4_31_28)
105077365a9SGeert Uytterhoeven #define GPSR1_23	F_(RD_N,		IP4_27_24)
106077365a9SGeert Uytterhoeven #define GPSR1_22	F_(BS_N,		IP4_23_20)
107077365a9SGeert Uytterhoeven #define GPSR1_21	F_(CS1_N,		IP4_19_16)
108077365a9SGeert Uytterhoeven #define GPSR1_20	F_(CS0_N,		IP4_15_12)
109077365a9SGeert Uytterhoeven #define GPSR1_19	F_(A19,			IP4_11_8)
110077365a9SGeert Uytterhoeven #define GPSR1_18	F_(A18,			IP4_7_4)
111077365a9SGeert Uytterhoeven #define GPSR1_17	F_(A17,			IP4_3_0)
112077365a9SGeert Uytterhoeven #define GPSR1_16	F_(A16,			IP3_31_28)
113077365a9SGeert Uytterhoeven #define GPSR1_15	F_(A15,			IP3_27_24)
114077365a9SGeert Uytterhoeven #define GPSR1_14	F_(A14,			IP3_23_20)
115077365a9SGeert Uytterhoeven #define GPSR1_13	F_(A13,			IP3_19_16)
116077365a9SGeert Uytterhoeven #define GPSR1_12	F_(A12,			IP3_15_12)
117077365a9SGeert Uytterhoeven #define GPSR1_11	F_(A11,			IP3_11_8)
118077365a9SGeert Uytterhoeven #define GPSR1_10	F_(A10,			IP3_7_4)
119077365a9SGeert Uytterhoeven #define GPSR1_9		F_(A9,			IP3_3_0)
120077365a9SGeert Uytterhoeven #define GPSR1_8		F_(A8,			IP2_31_28)
121077365a9SGeert Uytterhoeven #define GPSR1_7		F_(A7,			IP2_27_24)
122077365a9SGeert Uytterhoeven #define GPSR1_6		F_(A6,			IP2_23_20)
123077365a9SGeert Uytterhoeven #define GPSR1_5		F_(A5,			IP2_19_16)
124077365a9SGeert Uytterhoeven #define GPSR1_4		F_(A4,			IP2_15_12)
125077365a9SGeert Uytterhoeven #define GPSR1_3		F_(A3,			IP2_11_8)
126077365a9SGeert Uytterhoeven #define GPSR1_2		F_(A2,			IP2_7_4)
127077365a9SGeert Uytterhoeven #define GPSR1_1		F_(A1,			IP2_3_0)
128077365a9SGeert Uytterhoeven #define GPSR1_0		F_(A0,			IP1_31_28)
129077365a9SGeert Uytterhoeven 
130077365a9SGeert Uytterhoeven /* GPSR2 */
131077365a9SGeert Uytterhoeven #define GPSR2_14	F_(AVB_AVTP_CAPTURE_A,	IP0_23_20)
132077365a9SGeert Uytterhoeven #define GPSR2_13	F_(AVB_AVTP_MATCH_A,	IP0_19_16)
133077365a9SGeert Uytterhoeven #define GPSR2_12	F_(AVB_LINK,		IP0_15_12)
134077365a9SGeert Uytterhoeven #define GPSR2_11	F_(AVB_PHY_INT,		IP0_11_8)
135077365a9SGeert Uytterhoeven #define GPSR2_10	F_(AVB_MAGIC,		IP0_7_4)
136077365a9SGeert Uytterhoeven #define GPSR2_9		F_(AVB_MDC,		IP0_3_0)
137077365a9SGeert Uytterhoeven #define GPSR2_8		F_(PWM2_A,		IP1_27_24)
138077365a9SGeert Uytterhoeven #define GPSR2_7		F_(PWM1_A,		IP1_23_20)
139077365a9SGeert Uytterhoeven #define GPSR2_6		F_(PWM0,		IP1_19_16)
140077365a9SGeert Uytterhoeven #define GPSR2_5		F_(IRQ5,		IP1_15_12)
141077365a9SGeert Uytterhoeven #define GPSR2_4		F_(IRQ4,		IP1_11_8)
142077365a9SGeert Uytterhoeven #define GPSR2_3		F_(IRQ3,		IP1_7_4)
143077365a9SGeert Uytterhoeven #define GPSR2_2		F_(IRQ2,		IP1_3_0)
144077365a9SGeert Uytterhoeven #define GPSR2_1		F_(IRQ1,		IP0_31_28)
145077365a9SGeert Uytterhoeven #define GPSR2_0		F_(IRQ0,		IP0_27_24)
146077365a9SGeert Uytterhoeven 
147077365a9SGeert Uytterhoeven /* GPSR3 */
148077365a9SGeert Uytterhoeven #define GPSR3_15	F_(SD1_WP,		IP11_23_20)
149077365a9SGeert Uytterhoeven #define GPSR3_14	F_(SD1_CD,		IP11_19_16)
150077365a9SGeert Uytterhoeven #define GPSR3_13	F_(SD0_WP,		IP11_15_12)
151077365a9SGeert Uytterhoeven #define GPSR3_12	F_(SD0_CD,		IP11_11_8)
152077365a9SGeert Uytterhoeven #define GPSR3_11	F_(SD1_DAT3,		IP8_31_28)
153077365a9SGeert Uytterhoeven #define GPSR3_10	F_(SD1_DAT2,		IP8_27_24)
154077365a9SGeert Uytterhoeven #define GPSR3_9		F_(SD1_DAT1,		IP8_23_20)
155077365a9SGeert Uytterhoeven #define GPSR3_8		F_(SD1_DAT0,		IP8_19_16)
156077365a9SGeert Uytterhoeven #define GPSR3_7		F_(SD1_CMD,		IP8_15_12)
157077365a9SGeert Uytterhoeven #define GPSR3_6		F_(SD1_CLK,		IP8_11_8)
158077365a9SGeert Uytterhoeven #define GPSR3_5		F_(SD0_DAT3,		IP8_7_4)
159077365a9SGeert Uytterhoeven #define GPSR3_4		F_(SD0_DAT2,		IP8_3_0)
160077365a9SGeert Uytterhoeven #define GPSR3_3		F_(SD0_DAT1,		IP7_31_28)
161077365a9SGeert Uytterhoeven #define GPSR3_2		F_(SD0_DAT0,		IP7_27_24)
162077365a9SGeert Uytterhoeven #define GPSR3_1		F_(SD0_CMD,		IP7_23_20)
163077365a9SGeert Uytterhoeven #define GPSR3_0		F_(SD0_CLK,		IP7_19_16)
164077365a9SGeert Uytterhoeven 
165077365a9SGeert Uytterhoeven /* GPSR4 */
166077365a9SGeert Uytterhoeven #define GPSR4_17	F_(SD3_DS,		IP11_7_4)
167077365a9SGeert Uytterhoeven #define GPSR4_16	F_(SD3_DAT7,		IP11_3_0)
168077365a9SGeert Uytterhoeven #define GPSR4_15	F_(SD3_DAT6,		IP10_31_28)
169077365a9SGeert Uytterhoeven #define GPSR4_14	F_(SD3_DAT5,		IP10_27_24)
170077365a9SGeert Uytterhoeven #define GPSR4_13	F_(SD3_DAT4,		IP10_23_20)
171077365a9SGeert Uytterhoeven #define GPSR4_12	F_(SD3_DAT3,		IP10_19_16)
172077365a9SGeert Uytterhoeven #define GPSR4_11	F_(SD3_DAT2,		IP10_15_12)
173077365a9SGeert Uytterhoeven #define GPSR4_10	F_(SD3_DAT1,		IP10_11_8)
174077365a9SGeert Uytterhoeven #define GPSR4_9		F_(SD3_DAT0,		IP10_7_4)
175077365a9SGeert Uytterhoeven #define GPSR4_8		F_(SD3_CMD,		IP10_3_0)
176077365a9SGeert Uytterhoeven #define GPSR4_7		F_(SD3_CLK,		IP9_31_28)
177077365a9SGeert Uytterhoeven #define GPSR4_6		F_(SD2_DS,		IP9_27_24)
178077365a9SGeert Uytterhoeven #define GPSR4_5		F_(SD2_DAT3,		IP9_23_20)
179077365a9SGeert Uytterhoeven #define GPSR4_4		F_(SD2_DAT2,		IP9_19_16)
180077365a9SGeert Uytterhoeven #define GPSR4_3		F_(SD2_DAT1,		IP9_15_12)
181077365a9SGeert Uytterhoeven #define GPSR4_2		F_(SD2_DAT0,		IP9_11_8)
182077365a9SGeert Uytterhoeven #define GPSR4_1		F_(SD2_CMD,		IP9_7_4)
183077365a9SGeert Uytterhoeven #define GPSR4_0		F_(SD2_CLK,		IP9_3_0)
184077365a9SGeert Uytterhoeven 
185077365a9SGeert Uytterhoeven /* GPSR5 */
186077365a9SGeert Uytterhoeven #define GPSR5_25	F_(MLB_DAT,		IP14_19_16)
187077365a9SGeert Uytterhoeven #define GPSR5_24	F_(MLB_SIG,		IP14_15_12)
188077365a9SGeert Uytterhoeven #define GPSR5_23	F_(MLB_CLK,		IP14_11_8)
189077365a9SGeert Uytterhoeven #define GPSR5_22	FM(MSIOF0_RXD)
190077365a9SGeert Uytterhoeven #define GPSR5_21	F_(MSIOF0_SS2,		IP14_7_4)
191077365a9SGeert Uytterhoeven #define GPSR5_20	FM(MSIOF0_TXD)
192077365a9SGeert Uytterhoeven #define GPSR5_19	F_(MSIOF0_SS1,		IP14_3_0)
193077365a9SGeert Uytterhoeven #define GPSR5_18	F_(MSIOF0_SYNC,		IP13_31_28)
194077365a9SGeert Uytterhoeven #define GPSR5_17	FM(MSIOF0_SCK)
195077365a9SGeert Uytterhoeven #define GPSR5_16	F_(HRTS0_N,		IP13_27_24)
196077365a9SGeert Uytterhoeven #define GPSR5_15	F_(HCTS0_N,		IP13_23_20)
197077365a9SGeert Uytterhoeven #define GPSR5_14	F_(HTX0,		IP13_19_16)
198077365a9SGeert Uytterhoeven #define GPSR5_13	F_(HRX0,		IP13_15_12)
199077365a9SGeert Uytterhoeven #define GPSR5_12	F_(HSCK0,		IP13_11_8)
200077365a9SGeert Uytterhoeven #define GPSR5_11	F_(RX2_A,		IP13_7_4)
201077365a9SGeert Uytterhoeven #define GPSR5_10	F_(TX2_A,		IP13_3_0)
202077365a9SGeert Uytterhoeven #define GPSR5_9		F_(SCK2,		IP12_31_28)
203077365a9SGeert Uytterhoeven #define GPSR5_8		F_(RTS1_N,		IP12_27_24)
204077365a9SGeert Uytterhoeven #define GPSR5_7		F_(CTS1_N,		IP12_23_20)
205077365a9SGeert Uytterhoeven #define GPSR5_6		F_(TX1_A,		IP12_19_16)
206077365a9SGeert Uytterhoeven #define GPSR5_5		F_(RX1_A,		IP12_15_12)
207077365a9SGeert Uytterhoeven #define GPSR5_4		F_(RTS0_N,		IP12_11_8)
208077365a9SGeert Uytterhoeven #define GPSR5_3		F_(CTS0_N,		IP12_7_4)
209077365a9SGeert Uytterhoeven #define GPSR5_2		F_(TX0,			IP12_3_0)
210077365a9SGeert Uytterhoeven #define GPSR5_1		F_(RX0,			IP11_31_28)
211077365a9SGeert Uytterhoeven #define GPSR5_0		F_(SCK0,		IP11_27_24)
212077365a9SGeert Uytterhoeven 
213077365a9SGeert Uytterhoeven /* GPSR6 */
214077365a9SGeert Uytterhoeven #define GPSR6_31	F_(USB2_CH3_OVC,	IP18_7_4)
215077365a9SGeert Uytterhoeven #define GPSR6_30	F_(USB2_CH3_PWEN,	IP18_3_0)
216077365a9SGeert Uytterhoeven #define GPSR6_29	F_(USB30_OVC,		IP17_31_28)
217077365a9SGeert Uytterhoeven #define GPSR6_28	F_(USB30_PWEN,		IP17_27_24)
218077365a9SGeert Uytterhoeven #define GPSR6_27	F_(USB1_OVC,		IP17_23_20)
219077365a9SGeert Uytterhoeven #define GPSR6_26	F_(USB1_PWEN,		IP17_19_16)
220077365a9SGeert Uytterhoeven #define GPSR6_25	F_(USB0_OVC,		IP17_15_12)
221077365a9SGeert Uytterhoeven #define GPSR6_24	F_(USB0_PWEN,		IP17_11_8)
222077365a9SGeert Uytterhoeven #define GPSR6_23	F_(AUDIO_CLKB_B,	IP17_7_4)
223077365a9SGeert Uytterhoeven #define GPSR6_22	F_(AUDIO_CLKA_A,	IP17_3_0)
224077365a9SGeert Uytterhoeven #define GPSR6_21	F_(SSI_SDATA9_A,	IP16_31_28)
225077365a9SGeert Uytterhoeven #define GPSR6_20	F_(SSI_SDATA8,		IP16_27_24)
226077365a9SGeert Uytterhoeven #define GPSR6_19	F_(SSI_SDATA7,		IP16_23_20)
227077365a9SGeert Uytterhoeven #define GPSR6_18	F_(SSI_WS78,		IP16_19_16)
228077365a9SGeert Uytterhoeven #define GPSR6_17	F_(SSI_SCK78,		IP16_15_12)
229077365a9SGeert Uytterhoeven #define GPSR6_16	F_(SSI_SDATA6,		IP16_11_8)
230077365a9SGeert Uytterhoeven #define GPSR6_15	F_(SSI_WS6,		IP16_7_4)
231077365a9SGeert Uytterhoeven #define GPSR6_14	F_(SSI_SCK6,		IP16_3_0)
232077365a9SGeert Uytterhoeven #define GPSR6_13	FM(SSI_SDATA5)
233077365a9SGeert Uytterhoeven #define GPSR6_12	FM(SSI_WS5)
234077365a9SGeert Uytterhoeven #define GPSR6_11	FM(SSI_SCK5)
235077365a9SGeert Uytterhoeven #define GPSR6_10	F_(SSI_SDATA4,		IP15_31_28)
236077365a9SGeert Uytterhoeven #define GPSR6_9		F_(SSI_WS4,		IP15_27_24)
237077365a9SGeert Uytterhoeven #define GPSR6_8		F_(SSI_SCK4,		IP15_23_20)
238077365a9SGeert Uytterhoeven #define GPSR6_7		F_(SSI_SDATA3,		IP15_19_16)
239077365a9SGeert Uytterhoeven #define GPSR6_6		F_(SSI_WS349,		IP15_15_12)
240077365a9SGeert Uytterhoeven #define GPSR6_5		F_(SSI_SCK349,		IP15_11_8)
241077365a9SGeert Uytterhoeven #define GPSR6_4		F_(SSI_SDATA2_A,	IP15_7_4)
242077365a9SGeert Uytterhoeven #define GPSR6_3		F_(SSI_SDATA1_A,	IP15_3_0)
243077365a9SGeert Uytterhoeven #define GPSR6_2		F_(SSI_SDATA0,		IP14_31_28)
244077365a9SGeert Uytterhoeven #define GPSR6_1		F_(SSI_WS01239,		IP14_27_24)
245077365a9SGeert Uytterhoeven #define GPSR6_0		F_(SSI_SCK01239,		IP14_23_20)
246077365a9SGeert Uytterhoeven 
247077365a9SGeert Uytterhoeven /* GPSR7 */
248077365a9SGeert Uytterhoeven #define GPSR7_3		FM(GP7_03)
249077365a9SGeert Uytterhoeven #define GPSR7_2		FM(GP7_02)
250077365a9SGeert Uytterhoeven #define GPSR7_1		FM(AVS2)
251077365a9SGeert Uytterhoeven #define GPSR7_0		FM(AVS1)
252077365a9SGeert Uytterhoeven 
253077365a9SGeert Uytterhoeven 
254077365a9SGeert Uytterhoeven /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
255077365a9SGeert Uytterhoeven #define IP0_3_0		FM(AVB_MDC)		F_(0, 0)	FM(MSIOF2_SS2_C)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256077365a9SGeert Uytterhoeven #define IP0_7_4		FM(AVB_MAGIC)		F_(0, 0)	FM(MSIOF2_SS1_C)	FM(SCK4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257077365a9SGeert Uytterhoeven #define IP0_11_8	FM(AVB_PHY_INT)		F_(0, 0)	FM(MSIOF2_SYNC_C)	FM(RX4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258077365a9SGeert Uytterhoeven #define IP0_15_12	FM(AVB_LINK)		F_(0, 0)	FM(MSIOF2_SCK_C)	FM(TX4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259077365a9SGeert Uytterhoeven #define IP0_19_16	FM(AVB_AVTP_MATCH_A)	F_(0, 0)	FM(MSIOF2_RXD_C)	FM(CTS4_N_A)			F_(0, 0)	FM(FSCLKST2_N_A) F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260077365a9SGeert Uytterhoeven #define IP0_23_20	FM(AVB_AVTP_CAPTURE_A)	F_(0, 0)	FM(MSIOF2_TXD_C)	FM(RTS4_N_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261077365a9SGeert Uytterhoeven #define IP0_27_24	FM(IRQ0)		FM(QPOLB)	F_(0, 0)		FM(DU_CDE)			FM(VI4_DATA0_B) FM(CAN0_TX_B)	FM(CANFD0_TX_B)		FM(MSIOF3_SS2_E) F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262077365a9SGeert Uytterhoeven #define IP0_31_28	FM(IRQ1)		FM(QPOLA)	F_(0, 0)		FM(DU_DISP)			FM(VI4_DATA1_B) FM(CAN0_RX_B)	FM(CANFD0_RX_B)		FM(MSIOF3_SS1_E) F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263077365a9SGeert Uytterhoeven #define IP1_3_0		FM(IRQ2)		FM(QCPV_QDE)	F_(0, 0)		FM(DU_EXODDF_DU_ODDF_DISP_CDE)	FM(VI4_DATA2_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_SYNC_E) F_(0, 0)		FM(PWM3_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264077365a9SGeert Uytterhoeven #define IP1_7_4		FM(IRQ3)		FM(QSTVB_QVE)	F_(0, 0)		FM(DU_DOTCLKOUT1)		FM(VI4_DATA3_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_SCK_E) F_(0, 0)		FM(PWM4_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265077365a9SGeert Uytterhoeven #define IP1_11_8	FM(IRQ4)		FM(QSTH_QHS)	F_(0, 0)		FM(DU_EXHSYNC_DU_HSYNC)		FM(VI4_DATA4_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_RXD_E) F_(0, 0)		FM(PWM5_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266077365a9SGeert Uytterhoeven #define IP1_15_12	FM(IRQ5)		FM(QSTB_QHE)	F_(0, 0)		FM(DU_EXVSYNC_DU_VSYNC)		FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0)		FM(MSIOF3_TXD_E) F_(0, 0)		FM(PWM6_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267077365a9SGeert Uytterhoeven #define IP1_19_16	FM(PWM0)		FM(AVB_AVTP_PPS)F_(0, 0)		F_(0, 0)			FM(VI4_DATA6_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IECLK_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268077365a9SGeert Uytterhoeven #define IP1_23_20	FM(PWM1_A)		F_(0, 0)	F_(0, 0)		FM(HRX3_D)			FM(VI4_DATA7_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IERX_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269077365a9SGeert Uytterhoeven #define IP1_27_24	FM(PWM2_A)		F_(0, 0)	F_(0, 0)		FM(HTX3_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IETX_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270077365a9SGeert Uytterhoeven #define IP1_31_28	FM(A0)			FM(LCDOUT16)	FM(MSIOF3_SYNC_B)	F_(0, 0)			FM(VI4_DATA8)	F_(0, 0)	FM(DU_DB0)		F_(0, 0)	F_(0, 0)		FM(PWM3_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271077365a9SGeert Uytterhoeven #define IP2_3_0		FM(A1)			FM(LCDOUT17)	FM(MSIOF3_TXD_B)	F_(0, 0)			FM(VI4_DATA9)	F_(0, 0)	FM(DU_DB1)		F_(0, 0)	F_(0, 0)		FM(PWM4_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272077365a9SGeert Uytterhoeven #define IP2_7_4		FM(A2)			FM(LCDOUT18)	FM(MSIOF3_SCK_B)	F_(0, 0)			FM(VI4_DATA10)	F_(0, 0)	FM(DU_DB2)		F_(0, 0)	F_(0, 0)		FM(PWM5_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273077365a9SGeert Uytterhoeven #define IP2_11_8	FM(A3)			FM(LCDOUT19)	FM(MSIOF3_RXD_B)	F_(0, 0)			FM(VI4_DATA11)	F_(0, 0)	FM(DU_DB3)		F_(0, 0)	F_(0, 0)		FM(PWM6_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274077365a9SGeert Uytterhoeven 
275077365a9SGeert Uytterhoeven /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
276077365a9SGeert Uytterhoeven #define IP2_15_12	FM(A4)			FM(LCDOUT20)	FM(MSIOF3_SS1_B)	F_(0, 0)			FM(VI4_DATA12)	FM(VI5_DATA12)	FM(DU_DB4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277077365a9SGeert Uytterhoeven #define IP2_19_16	FM(A5)			FM(LCDOUT21)	FM(MSIOF3_SS2_B)	FM(SCK4_B)			FM(VI4_DATA13)	FM(VI5_DATA13)	FM(DU_DB5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278077365a9SGeert Uytterhoeven #define IP2_23_20	FM(A6)			FM(LCDOUT22)	FM(MSIOF2_SS1_A)	FM(RX4_B)			FM(VI4_DATA14)	FM(VI5_DATA14)	FM(DU_DB6)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279077365a9SGeert Uytterhoeven #define IP2_27_24	FM(A7)			FM(LCDOUT23)	FM(MSIOF2_SS2_A)	FM(TX4_B)			FM(VI4_DATA15)	FM(VI5_DATA15)	FM(DU_DB7)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280077365a9SGeert Uytterhoeven #define IP2_31_28	FM(A8)			FM(RX3_B)	FM(MSIOF2_SYNC_A)	FM(HRX4_B)			F_(0, 0)	F_(0, 0)	F_(0, 0)		FM(SDA6_A)	FM(AVB_AVTP_MATCH_B)	FM(PWM1_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281077365a9SGeert Uytterhoeven #define IP3_3_0		FM(A9)			F_(0, 0)	FM(MSIOF2_SCK_A)	FM(CTS4_N_B)			F_(0, 0)	FM(VI5_VSYNC_N)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282077365a9SGeert Uytterhoeven #define IP3_7_4		FM(A10)			F_(0, 0)	FM(MSIOF2_RXD_A)	FM(RTS4_N_B)			F_(0, 0)	FM(VI5_HSYNC_N)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283077365a9SGeert Uytterhoeven #define IP3_11_8	FM(A11)			FM(TX3_B)	FM(MSIOF2_TXD_A)	FM(HTX4_B)			FM(HSCK4)	FM(VI5_FIELD)	F_(0, 0)		FM(SCL6_A)	FM(AVB_AVTP_CAPTURE_B)	FM(PWM2_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284077365a9SGeert Uytterhoeven #define IP3_15_12	FM(A12)			FM(LCDOUT12)	FM(MSIOF3_SCK_C)	F_(0, 0)			FM(HRX4_A)	FM(VI5_DATA8)	FM(DU_DG4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285077365a9SGeert Uytterhoeven #define IP3_19_16	FM(A13)			FM(LCDOUT13)	FM(MSIOF3_SYNC_C)	F_(0, 0)			FM(HTX4_A)	FM(VI5_DATA9)	FM(DU_DG5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286077365a9SGeert Uytterhoeven #define IP3_23_20	FM(A14)			FM(LCDOUT14)	FM(MSIOF3_RXD_C)	F_(0, 0)			FM(HCTS4_N)	FM(VI5_DATA10)	FM(DU_DG6)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287077365a9SGeert Uytterhoeven #define IP3_27_24	FM(A15)			FM(LCDOUT15)	FM(MSIOF3_TXD_C)	F_(0, 0)			FM(HRTS4_N)	FM(VI5_DATA11)	FM(DU_DG7)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288077365a9SGeert Uytterhoeven #define IP3_31_28	FM(A16)			FM(LCDOUT8)	F_(0, 0)		F_(0, 0)			FM(VI4_FIELD)	F_(0, 0)	FM(DU_DG0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289077365a9SGeert Uytterhoeven #define IP4_3_0		FM(A17)			FM(LCDOUT9)	F_(0, 0)		F_(0, 0)			FM(VI4_VSYNC_N)	F_(0, 0)	FM(DU_DG1)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290077365a9SGeert Uytterhoeven #define IP4_7_4		FM(A18)			FM(LCDOUT10)	F_(0, 0)		F_(0, 0)			FM(VI4_HSYNC_N)	F_(0, 0)	FM(DU_DG2)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291077365a9SGeert Uytterhoeven #define IP4_11_8	FM(A19)			FM(LCDOUT11)	F_(0, 0)		F_(0, 0)			FM(VI4_CLKENB)	F_(0, 0)	FM(DU_DG3)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292077365a9SGeert Uytterhoeven #define IP4_15_12	FM(CS0_N)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(VI5_CLKENB)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293077365a9SGeert Uytterhoeven #define IP4_19_16	FM(CS1_N)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(VI5_CLK)	F_(0, 0)		FM(EX_WAIT0_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294077365a9SGeert Uytterhoeven #define IP4_23_20	FM(BS_N)		FM(QSTVA_QVS)	FM(MSIOF3_SCK_D)	FM(SCK3)			FM(HSCK3)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN1_TX)		FM(CANFD1_TX)	FM(IETX_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295077365a9SGeert Uytterhoeven #define IP4_27_24	FM(RD_N)		F_(0, 0)	FM(MSIOF3_SYNC_D)	FM(RX3_A)			FM(HRX3_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN0_TX_A)		FM(CANFD0_TX_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296077365a9SGeert Uytterhoeven #define IP4_31_28	FM(RD_WR_N)		F_(0, 0)	FM(MSIOF3_RXD_D)	FM(TX3_A)			FM(HTX3_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN0_RX_A)		FM(CANFD0_RX_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297077365a9SGeert Uytterhoeven #define IP5_3_0		FM(WE0_N)		F_(0, 0)	FM(MSIOF3_TXD_D)	FM(CTS3_N)			FM(HCTS3_N)	F_(0, 0)	F_(0, 0)		FM(SCL6_B)	FM(CAN_CLK)		F_(0, 0)	FM(IECLK_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298077365a9SGeert Uytterhoeven #define IP5_7_4		FM(WE1_N)		F_(0, 0)	FM(MSIOF3_SS1_D)	FM(RTS3_N)			FM(HRTS3_N)	F_(0, 0)	F_(0, 0)		FM(SDA6_B)	FM(CAN1_RX)		FM(CANFD1_RX)	FM(IERX_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299077365a9SGeert Uytterhoeven #define IP5_11_8	FM(EX_WAIT0_A)		FM(QCLK)	F_(0, 0)		F_(0, 0)			FM(VI4_CLK)	F_(0, 0)	FM(DU_DOTCLKOUT0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300077365a9SGeert Uytterhoeven #define IP5_15_12	FM(D0)			FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A)	F_(0, 0)			FM(VI4_DATA16)	FM(VI5_DATA0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301077365a9SGeert Uytterhoeven #define IP5_19_16	FM(D1)			FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A)	F_(0, 0)			FM(VI4_DATA17)	FM(VI5_DATA1)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302077365a9SGeert Uytterhoeven #define IP5_23_20	FM(D2)			F_(0, 0)	FM(MSIOF3_RXD_A)	F_(0, 0)			FM(VI4_DATA18)	FM(VI5_DATA2)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303077365a9SGeert Uytterhoeven #define IP5_27_24	FM(D3)			F_(0, 0)	FM(MSIOF3_TXD_A)	F_(0, 0)			FM(VI4_DATA19)	FM(VI5_DATA3)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304077365a9SGeert Uytterhoeven #define IP5_31_28	FM(D4)			FM(MSIOF2_SCK_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA20)	FM(VI5_DATA4)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305077365a9SGeert Uytterhoeven #define IP6_3_0		FM(D5)			FM(MSIOF2_SYNC_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA21)	FM(VI5_DATA5)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306077365a9SGeert Uytterhoeven #define IP6_7_4		FM(D6)			FM(MSIOF2_RXD_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA22)	FM(VI5_DATA6)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307077365a9SGeert Uytterhoeven #define IP6_11_8	FM(D7)			FM(MSIOF2_TXD_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA23)	FM(VI5_DATA7)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308077365a9SGeert Uytterhoeven #define IP6_15_12	FM(D8)			FM(LCDOUT0)	FM(MSIOF2_SCK_D)	FM(SCK4_C)			FM(VI4_DATA0_A)	F_(0, 0)	FM(DU_DR0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309077365a9SGeert Uytterhoeven #define IP6_19_16	FM(D9)			FM(LCDOUT1)	FM(MSIOF2_SYNC_D)	F_(0, 0)			FM(VI4_DATA1_A)	F_(0, 0)	FM(DU_DR1)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310077365a9SGeert Uytterhoeven #define IP6_23_20	FM(D10)			FM(LCDOUT2)	FM(MSIOF2_RXD_D)	FM(HRX3_B)			FM(VI4_DATA2_A)	FM(CTS4_N_C)	FM(DU_DR2)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311077365a9SGeert Uytterhoeven #define IP6_27_24	FM(D11)			FM(LCDOUT3)	FM(MSIOF2_TXD_D)	FM(HTX3_B)			FM(VI4_DATA3_A)	FM(RTS4_N_C)	FM(DU_DR3)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312077365a9SGeert Uytterhoeven #define IP6_31_28	FM(D12)			FM(LCDOUT4)	FM(MSIOF2_SS1_D)	FM(RX4_C)			FM(VI4_DATA4_A)	F_(0, 0)	FM(DU_DR4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313077365a9SGeert Uytterhoeven #define IP7_3_0		FM(D13)			FM(LCDOUT5)	FM(MSIOF2_SS2_D)	FM(TX4_C)			FM(VI4_DATA5_A)	F_(0, 0)	FM(DU_DR5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314077365a9SGeert Uytterhoeven #define IP7_7_4		FM(D14)			FM(LCDOUT6)	FM(MSIOF3_SS1_A)	FM(HRX3_C)			FM(VI4_DATA6_A)	F_(0, 0)	FM(DU_DR6)		FM(SCL6_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315077365a9SGeert Uytterhoeven #define IP7_11_8	FM(D15)			FM(LCDOUT7)	FM(MSIOF3_SS2_A)	FM(HTX3_C)			FM(VI4_DATA7_A)	F_(0, 0)	FM(DU_DR7)		FM(SDA6_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316077365a9SGeert Uytterhoeven #define IP7_19_16	FM(SD0_CLK)		F_(0, 0)	FM(MSIOF1_SCK_E)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_OPWM_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317077365a9SGeert Uytterhoeven 
318077365a9SGeert Uytterhoeven /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
319077365a9SGeert Uytterhoeven #define IP7_23_20	FM(SD0_CMD)		F_(0, 0)	FM(MSIOF1_SYNC_E)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320077365a9SGeert Uytterhoeven #define IP7_27_24	FM(SD0_DAT0)		F_(0, 0)	FM(MSIOF1_RXD_E)	F_(0, 0)			F_(0, 0)	FM(TS_SCK0_B)	FM(STP_ISCLK_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321077365a9SGeert Uytterhoeven #define IP7_31_28	FM(SD0_DAT1)		F_(0, 0)	FM(MSIOF1_TXD_E)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322077365a9SGeert Uytterhoeven #define IP8_3_0		FM(SD0_DAT2)		F_(0, 0)	FM(MSIOF1_SS1_E)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_B)	FM(STP_ISD_0_B)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323077365a9SGeert Uytterhoeven #define IP8_7_4		FM(SD0_DAT3)		F_(0, 0)	FM(MSIOF1_SS2_E)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_B)	FM(STP_ISEN_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324077365a9SGeert Uytterhoeven #define IP8_11_8	FM(SD1_CLK)		F_(0, 0)	FM(MSIOF1_SCK_G)	F_(0, 0)			F_(0, 0)	FM(SIM0_CLK_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325077365a9SGeert Uytterhoeven #define IP8_15_12	FM(SD1_CMD)		F_(0, 0)	FM(MSIOF1_SYNC_G)	FM(NFCE_N_B)			F_(0, 0)	FM(SIM0_D_A)	FM(STP_IVCXO27_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326077365a9SGeert Uytterhoeven #define IP8_19_16	FM(SD1_DAT0)		FM(SD2_DAT4)	FM(MSIOF1_RXD_G)	FM(NFWP_N_B)			F_(0, 0)	FM(TS_SCK1_B)	FM(STP_ISCLK_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327077365a9SGeert Uytterhoeven #define IP8_23_20	FM(SD1_DAT1)		FM(SD2_DAT5)	FM(MSIOF1_TXD_G)	FM(NFDATA14_B)			F_(0, 0)	FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328077365a9SGeert Uytterhoeven #define IP8_27_24	FM(SD1_DAT2)		FM(SD2_DAT6)	FM(MSIOF1_SS1_G)	FM(NFDATA15_B)			F_(0, 0)	FM(TS_SDAT1_B)	FM(STP_ISD_1_B)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329077365a9SGeert Uytterhoeven #define IP8_31_28	FM(SD1_DAT3)		FM(SD2_DAT7)	FM(MSIOF1_SS2_G)	FM(NFRB_N_B)			F_(0, 0)	FM(TS_SDEN1_B)	FM(STP_ISEN_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330077365a9SGeert Uytterhoeven #define IP9_3_0		FM(SD2_CLK)		F_(0, 0)	FM(NFDATA8)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331077365a9SGeert Uytterhoeven #define IP9_7_4		FM(SD2_CMD)		F_(0, 0)	FM(NFDATA9)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332077365a9SGeert Uytterhoeven #define IP9_11_8	FM(SD2_DAT0)		F_(0, 0)	FM(NFDATA10)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333077365a9SGeert Uytterhoeven #define IP9_15_12	FM(SD2_DAT1)		F_(0, 0)	FM(NFDATA11)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334077365a9SGeert Uytterhoeven #define IP9_19_16	FM(SD2_DAT2)		F_(0, 0)	FM(NFDATA12)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335077365a9SGeert Uytterhoeven #define IP9_23_20	FM(SD2_DAT3)		F_(0, 0)	FM(NFDATA13)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336077365a9SGeert Uytterhoeven #define IP9_27_24	FM(SD2_DS)		F_(0, 0)	FM(NFALE)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(SATA_DEVSLP_B)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337077365a9SGeert Uytterhoeven #define IP9_31_28	FM(SD3_CLK)		F_(0, 0)	FM(NFWE_N)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338077365a9SGeert Uytterhoeven #define IP10_3_0	FM(SD3_CMD)		F_(0, 0)	FM(NFRE_N)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339077365a9SGeert Uytterhoeven #define IP10_7_4	FM(SD3_DAT0)		F_(0, 0)	FM(NFDATA0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340077365a9SGeert Uytterhoeven #define IP10_11_8	FM(SD3_DAT1)		F_(0, 0)	FM(NFDATA1)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341077365a9SGeert Uytterhoeven #define IP10_15_12	FM(SD3_DAT2)		F_(0, 0)	FM(NFDATA2)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342077365a9SGeert Uytterhoeven #define IP10_19_16	FM(SD3_DAT3)		F_(0, 0)	FM(NFDATA3)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343077365a9SGeert Uytterhoeven #define IP10_23_20	FM(SD3_DAT4)		FM(SD2_CD_A)	FM(NFDATA4)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344077365a9SGeert Uytterhoeven #define IP10_27_24	FM(SD3_DAT5)		FM(SD2_WP_A)	FM(NFDATA5)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345077365a9SGeert Uytterhoeven #define IP10_31_28	FM(SD3_DAT6)		FM(SD3_CD)	FM(NFDATA6)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346077365a9SGeert Uytterhoeven #define IP11_3_0	FM(SD3_DAT7)		FM(SD3_WP)	FM(NFDATA7)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347077365a9SGeert Uytterhoeven #define IP11_7_4	FM(SD3_DS)		F_(0, 0)	FM(NFCLE)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348077365a9SGeert Uytterhoeven #define IP11_11_8	FM(SD0_CD)		F_(0, 0)	FM(NFDATA14_A)		F_(0, 0)			FM(SCL2_B)	FM(SIM0_RST_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349077365a9SGeert Uytterhoeven 
350077365a9SGeert Uytterhoeven /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
351077365a9SGeert Uytterhoeven #define IP11_15_12	FM(SD0_WP)		F_(0, 0)	FM(NFDATA15_A)		F_(0, 0)			FM(SDA2_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352077365a9SGeert Uytterhoeven #define IP11_19_16	FM(SD1_CD)		F_(0, 0)	FM(NFRB_N_A)		F_(0, 0)			F_(0, 0)	FM(SIM0_CLK_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353077365a9SGeert Uytterhoeven #define IP11_23_20	FM(SD1_WP)		F_(0, 0)	FM(NFCE_N_A)		F_(0, 0)			F_(0, 0)	FM(SIM0_D_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354077365a9SGeert Uytterhoeven #define IP11_27_24	FM(SCK0)		FM(HSCK1_B)	FM(MSIOF1_SS2_B)	FM(AUDIO_CLKC_B)		FM(SDA2_A)	FM(SIM0_RST_B)	FM(STP_OPWM_0_C)	FM(RIF0_CLK_B)	F_(0, 0)		FM(ADICHS2)	FM(SCK5_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355077365a9SGeert Uytterhoeven #define IP11_31_28	FM(RX0)			FM(HRX1_B)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SCK0_C)	FM(STP_ISCLK_0_C)	FM(RIF0_D0_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356077365a9SGeert Uytterhoeven #define IP12_3_0	FM(TX0)			FM(HTX1_B)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C)	FM(RIF0_D1_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357077365a9SGeert Uytterhoeven #define IP12_7_4	FM(CTS0_N)		FM(HCTS1_N_B)	FM(MSIOF1_SYNC_B)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C)	FM(RIF1_SYNC_B)	FM(AUDIO_CLKOUT_C)	FM(ADICS_SAMP)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358077365a9SGeert Uytterhoeven #define IP12_11_8	FM(RTS0_N)		FM(HRTS1_N_B)	FM(MSIOF1_SS1_B)	FM(AUDIO_CLKA_B)		FM(SCL2_A)	F_(0, 0)	FM(STP_IVCXO27_1_C)	FM(RIF0_SYNC_B)	F_(0, 0)		FM(ADICHS1)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359077365a9SGeert Uytterhoeven #define IP12_15_12	FM(RX1_A)		FM(HRX1_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_C)	FM(STP_ISD_0_C)		FM(RIF1_CLK_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360077365a9SGeert Uytterhoeven #define IP12_19_16	FM(TX1_A)		FM(HTX1_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_C)	FM(STP_ISEN_0_C)	FM(RIF1_D0_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361077365a9SGeert Uytterhoeven #define IP12_23_20	FM(CTS1_N)		FM(HCTS1_N_A)	FM(MSIOF1_RXD_B)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN1_C)	FM(STP_ISEN_1_C)	FM(RIF1_D0_B)	F_(0, 0)		FM(ADIDATA)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
362077365a9SGeert Uytterhoeven #define IP12_27_24	FM(RTS1_N)		FM(HRTS1_N_A)	FM(MSIOF1_TXD_B)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT1_C)	FM(STP_ISD_1_C)		FM(RIF1_D1_B)	F_(0, 0)		FM(ADICHS0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
363077365a9SGeert Uytterhoeven #define IP12_31_28	FM(SCK2)		FM(SCIF_CLK_B)	FM(MSIOF1_SCK_B)	F_(0, 0)			F_(0, 0)	FM(TS_SCK1_C)	FM(STP_ISCLK_1_C)	FM(RIF1_CLK_B)	F_(0, 0)		FM(ADICLK)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364077365a9SGeert Uytterhoeven #define IP13_3_0	FM(TX2_A)		F_(0, 0)	F_(0, 0)		FM(SD2_CD_B)			FM(SCL1_A)	F_(0, 0)	FM(FMCLK_A)		FM(RIF1_D1_C)	F_(0, 0)		FM(FSO_CFE_0_N)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365077365a9SGeert Uytterhoeven #define IP13_7_4	FM(RX2_A)		F_(0, 0)	F_(0, 0)		FM(SD2_WP_B)			FM(SDA1_A)	F_(0, 0)	FM(FMIN_A)		FM(RIF1_SYNC_C)	F_(0, 0)		FM(FSO_CFE_1_N)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366077365a9SGeert Uytterhoeven #define IP13_11_8	FM(HSCK0)		F_(0, 0)	FM(MSIOF1_SCK_D)	FM(AUDIO_CLKB_A)		FM(SSI_SDATA1_B)FM(TS_SCK0_D)	FM(STP_ISCLK_0_D)	FM(RIF0_CLK_C)	F_(0, 0)		F_(0, 0)	FM(RX5_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367077365a9SGeert Uytterhoeven #define IP13_15_12	FM(HRX0)		F_(0, 0)	FM(MSIOF1_RXD_D)	F_(0, 0)			FM(SSI_SDATA2_B)FM(TS_SDEN0_D)	FM(STP_ISEN_0_D)	FM(RIF0_D0_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368077365a9SGeert Uytterhoeven #define IP13_19_16	FM(HTX0)		F_(0, 0)	FM(MSIOF1_TXD_D)	F_(0, 0)			FM(SSI_SDATA9_B)FM(TS_SDAT0_D)	FM(STP_ISD_0_D)		FM(RIF0_D1_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369077365a9SGeert Uytterhoeven #define IP13_23_20	FM(HCTS0_N)		FM(RX2_B)	FM(MSIOF1_SYNC_D)	F_(0, 0)			FM(SSI_SCK9_A)	FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D)	FM(RIF0_SYNC_C)	FM(AUDIO_CLKOUT1_A)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370077365a9SGeert Uytterhoeven #define IP13_27_24	FM(HRTS0_N)		FM(TX2_B)	FM(MSIOF1_SS1_D)	F_(0, 0)			FM(SSI_WS9_A)	F_(0, 0)	FM(STP_IVCXO27_0_D)	FM(BPFCLK_A)	FM(AUDIO_CLKOUT2_A)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371077365a9SGeert Uytterhoeven #define IP13_31_28	FM(MSIOF0_SYNC)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(AUDIO_CLKOUT_A)	F_(0, 0)	FM(TX5_B)	F_(0, 0)	F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
372077365a9SGeert Uytterhoeven #define IP14_3_0	FM(MSIOF0_SS1)		FM(RX5_A)	FM(NFWP_N_A)		FM(AUDIO_CLKA_C)		FM(SSI_SCK2_A)	F_(0, 0)	FM(STP_IVCXO27_0_C)	F_(0, 0)	FM(AUDIO_CLKOUT3_A)	F_(0, 0)	FM(TCLK1_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373077365a9SGeert Uytterhoeven #define IP14_7_4	FM(MSIOF0_SS2)		FM(TX5_A)	FM(MSIOF1_SS2_D)	FM(AUDIO_CLKC_A)		FM(SSI_WS2_A)	F_(0, 0)	FM(STP_OPWM_0_D)	F_(0, 0)	FM(AUDIO_CLKOUT_D)	F_(0, 0)	FM(SPEEDIN_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374077365a9SGeert Uytterhoeven #define IP14_11_8	FM(MLB_CLK)		F_(0, 0)	FM(MSIOF1_SCK_F)	F_(0, 0)			FM(SCL1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375077365a9SGeert Uytterhoeven #define IP14_15_12	FM(MLB_SIG)		FM(RX1_B)	FM(MSIOF1_SYNC_F)	F_(0, 0)			FM(SDA1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376077365a9SGeert Uytterhoeven #define IP14_19_16	FM(MLB_DAT)		FM(TX1_B)	FM(MSIOF1_RXD_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377077365a9SGeert Uytterhoeven #define IP14_23_20	FM(SSI_SCK01239)	F_(0, 0)	FM(MSIOF1_TXD_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378077365a9SGeert Uytterhoeven #define IP14_27_24	FM(SSI_WS01239)		F_(0, 0)	FM(MSIOF1_SS1_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379077365a9SGeert Uytterhoeven 
380077365a9SGeert Uytterhoeven /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
381077365a9SGeert Uytterhoeven #define IP14_31_28	FM(SSI_SDATA0)		F_(0, 0)	FM(MSIOF1_SS2_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382077365a9SGeert Uytterhoeven #define IP15_3_0	FM(SSI_SDATA1_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383077365a9SGeert Uytterhoeven #define IP15_7_4	FM(SSI_SDATA2_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			FM(SSI_SCK1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384077365a9SGeert Uytterhoeven #define IP15_11_8	FM(SSI_SCK349)		F_(0, 0)	FM(MSIOF1_SS1_A)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_OPWM_0_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385077365a9SGeert Uytterhoeven #define IP15_15_12	FM(SSI_WS349)		FM(HCTS2_N_A)	FM(MSIOF1_SS2_A)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_0_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
386077365a9SGeert Uytterhoeven #define IP15_19_16	FM(SSI_SDATA3)		FM(HRTS2_N_A)	FM(MSIOF1_TXD_A)	F_(0, 0)			F_(0, 0)	FM(TS_SCK0_A)	FM(STP_ISCLK_0_A)	FM(RIF0_D1_A)	FM(RIF2_D0_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387077365a9SGeert Uytterhoeven #define IP15_23_20	FM(SSI_SCK4)		FM(HRX2_A)	FM(MSIOF1_SCK_A)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_A)	FM(STP_ISD_0_A)		FM(RIF0_CLK_A)	FM(RIF2_CLK_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388077365a9SGeert Uytterhoeven #define IP15_27_24	FM(SSI_WS4)		FM(HTX2_A)	FM(MSIOF1_SYNC_A)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_A)	FM(STP_ISEN_0_A)	FM(RIF0_SYNC_A)	FM(RIF2_SYNC_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389077365a9SGeert Uytterhoeven #define IP15_31_28	FM(SSI_SDATA4)		FM(HSCK2_A)	FM(MSIOF1_RXD_A)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A)	FM(RIF0_D0_A)	FM(RIF2_D1_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390077365a9SGeert Uytterhoeven #define IP16_3_0	FM(SSI_SCK6)		FM(USB2_PWEN)	F_(0, 0)		FM(SIM0_RST_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391077365a9SGeert Uytterhoeven #define IP16_7_4	FM(SSI_WS6)		FM(USB2_OVC)	F_(0, 0)		FM(SIM0_D_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392077365a9SGeert Uytterhoeven #define IP16_11_8	FM(SSI_SDATA6)		F_(0, 0)	F_(0, 0)		FM(SIM0_CLK_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(SATA_DEVSLP_A)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393077365a9SGeert Uytterhoeven #define IP16_15_12	FM(SSI_SCK78)		FM(HRX2_B)	FM(MSIOF1_SCK_C)	F_(0, 0)			F_(0, 0)	FM(TS_SCK1_A)	FM(STP_ISCLK_1_A)	FM(RIF1_CLK_A)	FM(RIF3_CLK_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394077365a9SGeert Uytterhoeven #define IP16_19_16	FM(SSI_WS78)		FM(HTX2_B)	FM(MSIOF1_SYNC_C)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT1_A)	FM(STP_ISD_1_A)		FM(RIF1_SYNC_A)	FM(RIF3_SYNC_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395077365a9SGeert Uytterhoeven #define IP16_23_20	FM(SSI_SDATA7)		FM(HCTS2_N_B)	FM(MSIOF1_RXD_C)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN1_A)	FM(STP_ISEN_1_A)	FM(RIF1_D0_A)	FM(RIF3_D0_A)		F_(0, 0)	FM(TCLK2_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396077365a9SGeert Uytterhoeven #define IP16_27_24	FM(SSI_SDATA8)		FM(HRTS2_N_B)	FM(MSIOF1_TXD_C)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A)	FM(RIF1_D1_A)	FM(RIF3_D1_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397077365a9SGeert Uytterhoeven #define IP16_31_28	FM(SSI_SDATA9_A)	FM(HSCK2_B)	FM(MSIOF1_SS1_C)	FM(HSCK1_A)			FM(SSI_WS1_B)	FM(SCK1)	FM(STP_IVCXO27_1_A)	FM(SCK5_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398077365a9SGeert Uytterhoeven #define IP17_3_0	FM(AUDIO_CLKA_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
399077365a9SGeert Uytterhoeven #define IP17_7_4	FM(AUDIO_CLKB_B)	FM(SCIF_CLK_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_1_D)	FM(REMOCON_A)	F_(0, 0)		F_(0, 0)	FM(TCLK1_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
400077365a9SGeert Uytterhoeven #define IP17_11_8	FM(USB0_PWEN)		F_(0, 0)	F_(0, 0)		FM(SIM0_RST_C)			F_(0, 0)	FM(TS_SCK1_D)	FM(STP_ISCLK_1_D)	FM(BPFCLK_B)	FM(RIF3_CLK_B)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
401077365a9SGeert Uytterhoeven #define IP17_15_12	FM(USB0_OVC)		F_(0, 0)	F_(0, 0)		FM(SIM0_D_C)			F_(0, 0)	FM(TS_SDAT1_D)	FM(STP_ISD_1_D)		F_(0, 0)	FM(RIF3_SYNC_B)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
402077365a9SGeert Uytterhoeven #define IP17_19_16	FM(USB1_PWEN)		F_(0, 0)	F_(0, 0)		FM(SIM0_CLK_C)			FM(SSI_SCK1_A)	FM(TS_SCK0_E)	FM(STP_ISCLK_0_E)	FM(FMCLK_B)	FM(RIF2_CLK_B)		F_(0, 0)	FM(SPEEDIN_A)	F_(0, 0)	F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
403077365a9SGeert Uytterhoeven #define IP17_23_20	FM(USB1_OVC)		F_(0, 0)	FM(MSIOF1_SS2_C)	F_(0, 0)			FM(SSI_WS1_A)	FM(TS_SDAT0_E)	FM(STP_ISD_0_E)		FM(FMIN_B)	FM(RIF2_SYNC_B)		F_(0, 0)	FM(REMOCON_B)	F_(0, 0)	F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
404077365a9SGeert Uytterhoeven #define IP17_27_24	FM(USB30_PWEN)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT_B)		FM(SSI_SCK2_B)	FM(TS_SDEN1_D)	FM(STP_ISEN_1_D)	FM(STP_OPWM_0_E)FM(RIF3_D0_B)		F_(0, 0)	FM(TCLK2_B)	FM(TPU0TO0)	FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
405077365a9SGeert Uytterhoeven #define IP17_31_28	FM(USB30_OVC)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT1_B)		FM(SSI_WS2_B)	FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D)	FM(STP_IVCXO27_0_E)FM(RIF3_D1_B)	F_(0, 0)	FM(FSO_TOE_N)	FM(TPU0TO1)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
406077365a9SGeert Uytterhoeven #define IP18_3_0	FM(USB2_CH3_PWEN)	F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT2_B)		FM(SSI_SCK9_B)	FM(TS_SDEN0_E)	FM(STP_ISEN_0_E)	F_(0, 0)	FM(RIF2_D0_B)		F_(0, 0)	F_(0, 0)	FM(TPU0TO2)	FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
407077365a9SGeert Uytterhoeven #define IP18_7_4	FM(USB2_CH3_OVC)	F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT3_B)		FM(SSI_WS9_B)	FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E)	F_(0, 0)	FM(RIF2_D1_B)		F_(0, 0)	F_(0, 0)	FM(TPU0TO3)	FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
408077365a9SGeert Uytterhoeven 
409077365a9SGeert Uytterhoeven #define PINMUX_GPSR	\
410077365a9SGeert Uytterhoeven \
411077365a9SGeert Uytterhoeven 												GPSR6_31 \
412077365a9SGeert Uytterhoeven 												GPSR6_30 \
413077365a9SGeert Uytterhoeven 												GPSR6_29 \
414077365a9SGeert Uytterhoeven 		GPSR1_28									GPSR6_28 \
415077365a9SGeert Uytterhoeven 		GPSR1_27									GPSR6_27 \
416077365a9SGeert Uytterhoeven 		GPSR1_26									GPSR6_26 \
417077365a9SGeert Uytterhoeven 		GPSR1_25							GPSR5_25	GPSR6_25 \
418077365a9SGeert Uytterhoeven 		GPSR1_24							GPSR5_24	GPSR6_24 \
419077365a9SGeert Uytterhoeven 		GPSR1_23							GPSR5_23	GPSR6_23 \
420077365a9SGeert Uytterhoeven 		GPSR1_22							GPSR5_22	GPSR6_22 \
421077365a9SGeert Uytterhoeven 		GPSR1_21							GPSR5_21	GPSR6_21 \
422077365a9SGeert Uytterhoeven 		GPSR1_20							GPSR5_20	GPSR6_20 \
423077365a9SGeert Uytterhoeven 		GPSR1_19							GPSR5_19	GPSR6_19 \
424077365a9SGeert Uytterhoeven 		GPSR1_18							GPSR5_18	GPSR6_18 \
425077365a9SGeert Uytterhoeven 		GPSR1_17					GPSR4_17	GPSR5_17	GPSR6_17 \
426077365a9SGeert Uytterhoeven 		GPSR1_16					GPSR4_16	GPSR5_16	GPSR6_16 \
427077365a9SGeert Uytterhoeven GPSR0_15	GPSR1_15			GPSR3_15	GPSR4_15	GPSR5_15	GPSR6_15 \
428077365a9SGeert Uytterhoeven GPSR0_14	GPSR1_14	GPSR2_14	GPSR3_14	GPSR4_14	GPSR5_14	GPSR6_14 \
429077365a9SGeert Uytterhoeven GPSR0_13	GPSR1_13	GPSR2_13	GPSR3_13	GPSR4_13	GPSR5_13	GPSR6_13 \
430077365a9SGeert Uytterhoeven GPSR0_12	GPSR1_12	GPSR2_12	GPSR3_12	GPSR4_12	GPSR5_12	GPSR6_12 \
431077365a9SGeert Uytterhoeven GPSR0_11	GPSR1_11	GPSR2_11	GPSR3_11	GPSR4_11	GPSR5_11	GPSR6_11 \
432077365a9SGeert Uytterhoeven GPSR0_10	GPSR1_10	GPSR2_10	GPSR3_10	GPSR4_10	GPSR5_10	GPSR6_10 \
433077365a9SGeert Uytterhoeven GPSR0_9		GPSR1_9		GPSR2_9		GPSR3_9		GPSR4_9		GPSR5_9		GPSR6_9 \
434077365a9SGeert Uytterhoeven GPSR0_8		GPSR1_8		GPSR2_8		GPSR3_8		GPSR4_8		GPSR5_8		GPSR6_8 \
435077365a9SGeert Uytterhoeven GPSR0_7		GPSR1_7		GPSR2_7		GPSR3_7		GPSR4_7		GPSR5_7		GPSR6_7 \
436077365a9SGeert Uytterhoeven GPSR0_6		GPSR1_6		GPSR2_6		GPSR3_6		GPSR4_6		GPSR5_6		GPSR6_6 \
437077365a9SGeert Uytterhoeven GPSR0_5		GPSR1_5		GPSR2_5		GPSR3_5		GPSR4_5		GPSR5_5		GPSR6_5 \
438077365a9SGeert Uytterhoeven GPSR0_4		GPSR1_4		GPSR2_4		GPSR3_4		GPSR4_4		GPSR5_4		GPSR6_4 \
439077365a9SGeert Uytterhoeven GPSR0_3		GPSR1_3		GPSR2_3		GPSR3_3		GPSR4_3		GPSR5_3		GPSR6_3		GPSR7_3 \
440077365a9SGeert Uytterhoeven GPSR0_2		GPSR1_2		GPSR2_2		GPSR3_2		GPSR4_2		GPSR5_2		GPSR6_2		GPSR7_2 \
441077365a9SGeert Uytterhoeven GPSR0_1		GPSR1_1		GPSR2_1		GPSR3_1		GPSR4_1		GPSR5_1		GPSR6_1		GPSR7_1 \
442077365a9SGeert Uytterhoeven GPSR0_0		GPSR1_0		GPSR2_0		GPSR3_0		GPSR4_0		GPSR5_0		GPSR6_0		GPSR7_0
443077365a9SGeert Uytterhoeven 
444077365a9SGeert Uytterhoeven #define PINMUX_IPSR				\
445077365a9SGeert Uytterhoeven \
446077365a9SGeert Uytterhoeven FM(IP0_3_0)	IP0_3_0		FM(IP1_3_0)	IP1_3_0		FM(IP2_3_0)	IP2_3_0		FM(IP3_3_0)	IP3_3_0 \
447077365a9SGeert Uytterhoeven FM(IP0_7_4)	IP0_7_4		FM(IP1_7_4)	IP1_7_4		FM(IP2_7_4)	IP2_7_4		FM(IP3_7_4)	IP3_7_4 \
448077365a9SGeert Uytterhoeven FM(IP0_11_8)	IP0_11_8	FM(IP1_11_8)	IP1_11_8	FM(IP2_11_8)	IP2_11_8	FM(IP3_11_8)	IP3_11_8 \
449077365a9SGeert Uytterhoeven FM(IP0_15_12)	IP0_15_12	FM(IP1_15_12)	IP1_15_12	FM(IP2_15_12)	IP2_15_12	FM(IP3_15_12)	IP3_15_12 \
450077365a9SGeert Uytterhoeven FM(IP0_19_16)	IP0_19_16	FM(IP1_19_16)	IP1_19_16	FM(IP2_19_16)	IP2_19_16	FM(IP3_19_16)	IP3_19_16 \
451077365a9SGeert Uytterhoeven FM(IP0_23_20)	IP0_23_20	FM(IP1_23_20)	IP1_23_20	FM(IP2_23_20)	IP2_23_20	FM(IP3_23_20)	IP3_23_20 \
452077365a9SGeert Uytterhoeven FM(IP0_27_24)	IP0_27_24	FM(IP1_27_24)	IP1_27_24	FM(IP2_27_24)	IP2_27_24	FM(IP3_27_24)	IP3_27_24 \
453077365a9SGeert Uytterhoeven FM(IP0_31_28)	IP0_31_28	FM(IP1_31_28)	IP1_31_28	FM(IP2_31_28)	IP2_31_28	FM(IP3_31_28)	IP3_31_28 \
454077365a9SGeert Uytterhoeven \
455077365a9SGeert Uytterhoeven FM(IP4_3_0)	IP4_3_0		FM(IP5_3_0)	IP5_3_0		FM(IP6_3_0)	IP6_3_0		FM(IP7_3_0)	IP7_3_0 \
456077365a9SGeert Uytterhoeven FM(IP4_7_4)	IP4_7_4		FM(IP5_7_4)	IP5_7_4		FM(IP6_7_4)	IP6_7_4		FM(IP7_7_4)	IP7_7_4 \
457077365a9SGeert Uytterhoeven FM(IP4_11_8)	IP4_11_8	FM(IP5_11_8)	IP5_11_8	FM(IP6_11_8)	IP6_11_8	FM(IP7_11_8)	IP7_11_8 \
458077365a9SGeert Uytterhoeven FM(IP4_15_12)	IP4_15_12	FM(IP5_15_12)	IP5_15_12	FM(IP6_15_12)	IP6_15_12 \
459077365a9SGeert Uytterhoeven FM(IP4_19_16)	IP4_19_16	FM(IP5_19_16)	IP5_19_16	FM(IP6_19_16)	IP6_19_16	FM(IP7_19_16)	IP7_19_16 \
460077365a9SGeert Uytterhoeven FM(IP4_23_20)	IP4_23_20	FM(IP5_23_20)	IP5_23_20	FM(IP6_23_20)	IP6_23_20	FM(IP7_23_20)	IP7_23_20 \
461077365a9SGeert Uytterhoeven FM(IP4_27_24)	IP4_27_24	FM(IP5_27_24)	IP5_27_24	FM(IP6_27_24)	IP6_27_24	FM(IP7_27_24)	IP7_27_24 \
462077365a9SGeert Uytterhoeven FM(IP4_31_28)	IP4_31_28	FM(IP5_31_28)	IP5_31_28	FM(IP6_31_28)	IP6_31_28	FM(IP7_31_28)	IP7_31_28 \
463077365a9SGeert Uytterhoeven \
464077365a9SGeert Uytterhoeven FM(IP8_3_0)	IP8_3_0		FM(IP9_3_0)	IP9_3_0		FM(IP10_3_0)	IP10_3_0	FM(IP11_3_0)	IP11_3_0 \
465077365a9SGeert Uytterhoeven FM(IP8_7_4)	IP8_7_4		FM(IP9_7_4)	IP9_7_4		FM(IP10_7_4)	IP10_7_4	FM(IP11_7_4)	IP11_7_4 \
466077365a9SGeert Uytterhoeven FM(IP8_11_8)	IP8_11_8	FM(IP9_11_8)	IP9_11_8	FM(IP10_11_8)	IP10_11_8	FM(IP11_11_8)	IP11_11_8 \
467077365a9SGeert Uytterhoeven FM(IP8_15_12)	IP8_15_12	FM(IP9_15_12)	IP9_15_12	FM(IP10_15_12)	IP10_15_12	FM(IP11_15_12)	IP11_15_12 \
468077365a9SGeert Uytterhoeven FM(IP8_19_16)	IP8_19_16	FM(IP9_19_16)	IP9_19_16	FM(IP10_19_16)	IP10_19_16	FM(IP11_19_16)	IP11_19_16 \
469077365a9SGeert Uytterhoeven FM(IP8_23_20)	IP8_23_20	FM(IP9_23_20)	IP9_23_20	FM(IP10_23_20)	IP10_23_20	FM(IP11_23_20)	IP11_23_20 \
470077365a9SGeert Uytterhoeven FM(IP8_27_24)	IP8_27_24	FM(IP9_27_24)	IP9_27_24	FM(IP10_27_24)	IP10_27_24	FM(IP11_27_24)	IP11_27_24 \
471077365a9SGeert Uytterhoeven FM(IP8_31_28)	IP8_31_28	FM(IP9_31_28)	IP9_31_28	FM(IP10_31_28)	IP10_31_28	FM(IP11_31_28)	IP11_31_28 \
472077365a9SGeert Uytterhoeven \
473077365a9SGeert Uytterhoeven FM(IP12_3_0)	IP12_3_0	FM(IP13_3_0)	IP13_3_0	FM(IP14_3_0)	IP14_3_0	FM(IP15_3_0)	IP15_3_0 \
474077365a9SGeert Uytterhoeven FM(IP12_7_4)	IP12_7_4	FM(IP13_7_4)	IP13_7_4	FM(IP14_7_4)	IP14_7_4	FM(IP15_7_4)	IP15_7_4 \
475077365a9SGeert Uytterhoeven FM(IP12_11_8)	IP12_11_8	FM(IP13_11_8)	IP13_11_8	FM(IP14_11_8)	IP14_11_8	FM(IP15_11_8)	IP15_11_8 \
476077365a9SGeert Uytterhoeven FM(IP12_15_12)	IP12_15_12	FM(IP13_15_12)	IP13_15_12	FM(IP14_15_12)	IP14_15_12	FM(IP15_15_12)	IP15_15_12 \
477077365a9SGeert Uytterhoeven FM(IP12_19_16)	IP12_19_16	FM(IP13_19_16)	IP13_19_16	FM(IP14_19_16)	IP14_19_16	FM(IP15_19_16)	IP15_19_16 \
478077365a9SGeert Uytterhoeven FM(IP12_23_20)	IP12_23_20	FM(IP13_23_20)	IP13_23_20	FM(IP14_23_20)	IP14_23_20	FM(IP15_23_20)	IP15_23_20 \
479077365a9SGeert Uytterhoeven FM(IP12_27_24)	IP12_27_24	FM(IP13_27_24)	IP13_27_24	FM(IP14_27_24)	IP14_27_24	FM(IP15_27_24)	IP15_27_24 \
480077365a9SGeert Uytterhoeven FM(IP12_31_28)	IP12_31_28	FM(IP13_31_28)	IP13_31_28	FM(IP14_31_28)	IP14_31_28	FM(IP15_31_28)	IP15_31_28 \
481077365a9SGeert Uytterhoeven \
482077365a9SGeert Uytterhoeven FM(IP16_3_0)	IP16_3_0	FM(IP17_3_0)	IP17_3_0	FM(IP18_3_0)	IP18_3_0 \
483077365a9SGeert Uytterhoeven FM(IP16_7_4)	IP16_7_4	FM(IP17_7_4)	IP17_7_4	FM(IP18_7_4)	IP18_7_4 \
484077365a9SGeert Uytterhoeven FM(IP16_11_8)	IP16_11_8	FM(IP17_11_8)	IP17_11_8 \
485077365a9SGeert Uytterhoeven FM(IP16_15_12)	IP16_15_12	FM(IP17_15_12)	IP17_15_12 \
486077365a9SGeert Uytterhoeven FM(IP16_19_16)	IP16_19_16	FM(IP17_19_16)	IP17_19_16 \
487077365a9SGeert Uytterhoeven FM(IP16_23_20)	IP16_23_20	FM(IP17_23_20)	IP17_23_20 \
488077365a9SGeert Uytterhoeven FM(IP16_27_24)	IP16_27_24	FM(IP17_27_24)	IP17_27_24 \
489077365a9SGeert Uytterhoeven FM(IP16_31_28)	IP16_31_28	FM(IP17_31_28)	IP17_31_28
490077365a9SGeert Uytterhoeven 
491077365a9SGeert Uytterhoeven /* MOD_SEL0 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */			/* 4 */			/* 5 */			/* 6 */			/* 7 */
492077365a9SGeert Uytterhoeven #define MOD_SEL0_31_30_29	FM(SEL_MSIOF3_0)	FM(SEL_MSIOF3_1)	FM(SEL_MSIOF3_2)	FM(SEL_MSIOF3_3)	FM(SEL_MSIOF3_4)	F_(0, 0)		F_(0, 0)		F_(0, 0)
493077365a9SGeert Uytterhoeven #define MOD_SEL0_28_27		FM(SEL_MSIOF2_0)	FM(SEL_MSIOF2_1)	FM(SEL_MSIOF2_2)	FM(SEL_MSIOF2_3)
494077365a9SGeert Uytterhoeven #define MOD_SEL0_26_25_24	FM(SEL_MSIOF1_0)	FM(SEL_MSIOF1_1)	FM(SEL_MSIOF1_2)	FM(SEL_MSIOF1_3)	FM(SEL_MSIOF1_4)	FM(SEL_MSIOF1_5)	FM(SEL_MSIOF1_6)	F_(0, 0)
495077365a9SGeert Uytterhoeven #define MOD_SEL0_23		FM(SEL_LBSC_0)		FM(SEL_LBSC_1)
496077365a9SGeert Uytterhoeven #define MOD_SEL0_22		FM(SEL_IEBUS_0)		FM(SEL_IEBUS_1)
497077365a9SGeert Uytterhoeven #define MOD_SEL0_21		FM(SEL_I2C2_0)		FM(SEL_I2C2_1)
498077365a9SGeert Uytterhoeven #define MOD_SEL0_20		FM(SEL_I2C1_0)		FM(SEL_I2C1_1)
499077365a9SGeert Uytterhoeven #define MOD_SEL0_19		FM(SEL_HSCIF4_0)	FM(SEL_HSCIF4_1)
500077365a9SGeert Uytterhoeven #define MOD_SEL0_18_17		FM(SEL_HSCIF3_0)	FM(SEL_HSCIF3_1)	FM(SEL_HSCIF3_2)	FM(SEL_HSCIF3_3)
501077365a9SGeert Uytterhoeven #define MOD_SEL0_16		FM(SEL_HSCIF1_0)	FM(SEL_HSCIF1_1)
502077365a9SGeert Uytterhoeven #define MOD_SEL0_14_13		FM(SEL_HSCIF2_0)	FM(SEL_HSCIF2_1)	FM(SEL_HSCIF2_2)	F_(0, 0)
503077365a9SGeert Uytterhoeven #define MOD_SEL0_12		FM(SEL_ETHERAVB_0)	FM(SEL_ETHERAVB_1)
504077365a9SGeert Uytterhoeven #define MOD_SEL0_11		FM(SEL_DRIF3_0)		FM(SEL_DRIF3_1)
505077365a9SGeert Uytterhoeven #define MOD_SEL0_10		FM(SEL_DRIF2_0)		FM(SEL_DRIF2_1)
506077365a9SGeert Uytterhoeven #define MOD_SEL0_9_8		FM(SEL_DRIF1_0)		FM(SEL_DRIF1_1)		FM(SEL_DRIF1_2)		F_(0, 0)
507077365a9SGeert Uytterhoeven #define MOD_SEL0_7_6		FM(SEL_DRIF0_0)		FM(SEL_DRIF0_1)		FM(SEL_DRIF0_2)		F_(0, 0)
508077365a9SGeert Uytterhoeven #define MOD_SEL0_5		FM(SEL_CANFD0_0)	FM(SEL_CANFD0_1)
509077365a9SGeert Uytterhoeven #define MOD_SEL0_4_3		FM(SEL_ADGA_0)		FM(SEL_ADGA_1)		FM(SEL_ADGA_2)		FM(SEL_ADGA_3)
510077365a9SGeert Uytterhoeven 
511077365a9SGeert Uytterhoeven /* MOD_SEL1 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */			/* 4 */			/* 5 */			/* 6 */			/* 7 */
512077365a9SGeert Uytterhoeven #define MOD_SEL1_31_30		FM(SEL_TSIF1_0)		FM(SEL_TSIF1_1)		FM(SEL_TSIF1_2)		FM(SEL_TSIF1_3)
513077365a9SGeert Uytterhoeven #define MOD_SEL1_29_28_27	FM(SEL_TSIF0_0)		FM(SEL_TSIF0_1)		FM(SEL_TSIF0_2)		FM(SEL_TSIF0_3)		FM(SEL_TSIF0_4)		F_(0, 0)		F_(0, 0)		F_(0, 0)
514077365a9SGeert Uytterhoeven #define MOD_SEL1_26		FM(SEL_TIMER_TMU1_0)	FM(SEL_TIMER_TMU1_1)
515077365a9SGeert Uytterhoeven #define MOD_SEL1_25_24		FM(SEL_SSP1_1_0)	FM(SEL_SSP1_1_1)	FM(SEL_SSP1_1_2)	FM(SEL_SSP1_1_3)
516077365a9SGeert Uytterhoeven #define MOD_SEL1_23_22_21	FM(SEL_SSP1_0_0)	FM(SEL_SSP1_0_1)	FM(SEL_SSP1_0_2)	FM(SEL_SSP1_0_3)	FM(SEL_SSP1_0_4)	F_(0, 0)		F_(0, 0)		F_(0, 0)
517077365a9SGeert Uytterhoeven #define MOD_SEL1_20		FM(SEL_SSI1_0)		FM(SEL_SSI1_1)
518077365a9SGeert Uytterhoeven #define MOD_SEL1_19		FM(SEL_SPEED_PULSE_0)	FM(SEL_SPEED_PULSE_1)
519077365a9SGeert Uytterhoeven #define MOD_SEL1_18_17		FM(SEL_SIMCARD_0)	FM(SEL_SIMCARD_1)	FM(SEL_SIMCARD_2)	FM(SEL_SIMCARD_3)
520077365a9SGeert Uytterhoeven #define MOD_SEL1_16		FM(SEL_SDHI2_0)		FM(SEL_SDHI2_1)
521077365a9SGeert Uytterhoeven #define MOD_SEL1_15_14		FM(SEL_SCIF4_0)		FM(SEL_SCIF4_1)		FM(SEL_SCIF4_2)		F_(0, 0)
522077365a9SGeert Uytterhoeven #define MOD_SEL1_13		FM(SEL_SCIF3_0)		FM(SEL_SCIF3_1)
523077365a9SGeert Uytterhoeven #define MOD_SEL1_12		FM(SEL_SCIF2_0)		FM(SEL_SCIF2_1)
524077365a9SGeert Uytterhoeven #define MOD_SEL1_11		FM(SEL_SCIF1_0)		FM(SEL_SCIF1_1)
525077365a9SGeert Uytterhoeven #define MOD_SEL1_10		FM(SEL_SCIF_0)		FM(SEL_SCIF_1)
526077365a9SGeert Uytterhoeven #define MOD_SEL1_9		FM(SEL_REMOCON_0)	FM(SEL_REMOCON_1)
527077365a9SGeert Uytterhoeven #define MOD_SEL1_6		FM(SEL_RCAN0_0)		FM(SEL_RCAN0_1)
528077365a9SGeert Uytterhoeven #define MOD_SEL1_5		FM(SEL_PWM6_0)		FM(SEL_PWM6_1)
529077365a9SGeert Uytterhoeven #define MOD_SEL1_4		FM(SEL_PWM5_0)		FM(SEL_PWM5_1)
530077365a9SGeert Uytterhoeven #define MOD_SEL1_3		FM(SEL_PWM4_0)		FM(SEL_PWM4_1)
531077365a9SGeert Uytterhoeven #define MOD_SEL1_2		FM(SEL_PWM3_0)		FM(SEL_PWM3_1)
532077365a9SGeert Uytterhoeven #define MOD_SEL1_1		FM(SEL_PWM2_0)		FM(SEL_PWM2_1)
533077365a9SGeert Uytterhoeven #define MOD_SEL1_0		FM(SEL_PWM1_0)		FM(SEL_PWM1_1)
534077365a9SGeert Uytterhoeven 
535077365a9SGeert Uytterhoeven /* MOD_SEL2 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */
536077365a9SGeert Uytterhoeven #define MOD_SEL2_31		FM(I2C_SEL_5_0)		FM(I2C_SEL_5_1)
537077365a9SGeert Uytterhoeven #define MOD_SEL2_30		FM(I2C_SEL_3_0)		FM(I2C_SEL_3_1)
538077365a9SGeert Uytterhoeven #define MOD_SEL2_29		FM(I2C_SEL_0_0)		FM(I2C_SEL_0_1)
539077365a9SGeert Uytterhoeven #define MOD_SEL2_28_27		FM(SEL_FM_0)		FM(SEL_FM_1)		FM(SEL_FM_2)		FM(SEL_FM_3)
540077365a9SGeert Uytterhoeven #define MOD_SEL2_26		FM(SEL_SCIF5_0)		FM(SEL_SCIF5_1)
541077365a9SGeert Uytterhoeven #define MOD_SEL2_25_24_23	FM(SEL_I2C6_0)		FM(SEL_I2C6_1)		FM(SEL_I2C6_2)		F_(0, 0)		F_(0, 0)		F_(0, 0)		F_(0, 0)		F_(0, 0)
542077365a9SGeert Uytterhoeven #define MOD_SEL2_21		FM(SEL_SSI2_0)		FM(SEL_SSI2_1)
543077365a9SGeert Uytterhoeven #define MOD_SEL2_20		FM(SEL_SSI9_0)		FM(SEL_SSI9_1)
544077365a9SGeert Uytterhoeven #define MOD_SEL2_19		FM(SEL_TIMER_TMU2_0)	FM(SEL_TIMER_TMU2_1)
545077365a9SGeert Uytterhoeven #define MOD_SEL2_18		FM(SEL_ADGB_0)		FM(SEL_ADGB_1)
546077365a9SGeert Uytterhoeven #define MOD_SEL2_17		FM(SEL_ADGC_0)		FM(SEL_ADGC_1)
547077365a9SGeert Uytterhoeven #define MOD_SEL2_0		FM(SEL_VIN4_0)		FM(SEL_VIN4_1)
548077365a9SGeert Uytterhoeven 
549077365a9SGeert Uytterhoeven #define PINMUX_MOD_SELS	\
550077365a9SGeert Uytterhoeven \
551077365a9SGeert Uytterhoeven MOD_SEL0_31_30_29	MOD_SEL1_31_30		MOD_SEL2_31 \
552077365a9SGeert Uytterhoeven 						MOD_SEL2_30 \
553077365a9SGeert Uytterhoeven 			MOD_SEL1_29_28_27	MOD_SEL2_29 \
554077365a9SGeert Uytterhoeven MOD_SEL0_28_27					MOD_SEL2_28_27 \
555077365a9SGeert Uytterhoeven MOD_SEL0_26_25_24	MOD_SEL1_26		MOD_SEL2_26 \
556077365a9SGeert Uytterhoeven 			MOD_SEL1_25_24		MOD_SEL2_25_24_23 \
557077365a9SGeert Uytterhoeven MOD_SEL0_23		MOD_SEL1_23_22_21 \
558077365a9SGeert Uytterhoeven MOD_SEL0_22 \
559077365a9SGeert Uytterhoeven MOD_SEL0_21					MOD_SEL2_21 \
560077365a9SGeert Uytterhoeven MOD_SEL0_20		MOD_SEL1_20		MOD_SEL2_20 \
561077365a9SGeert Uytterhoeven MOD_SEL0_19		MOD_SEL1_19		MOD_SEL2_19 \
562077365a9SGeert Uytterhoeven MOD_SEL0_18_17		MOD_SEL1_18_17		MOD_SEL2_18 \
563077365a9SGeert Uytterhoeven 						MOD_SEL2_17 \
564077365a9SGeert Uytterhoeven MOD_SEL0_16		MOD_SEL1_16 \
565077365a9SGeert Uytterhoeven 			MOD_SEL1_15_14 \
566077365a9SGeert Uytterhoeven MOD_SEL0_14_13 \
567077365a9SGeert Uytterhoeven 			MOD_SEL1_13 \
568077365a9SGeert Uytterhoeven MOD_SEL0_12		MOD_SEL1_12 \
569077365a9SGeert Uytterhoeven MOD_SEL0_11		MOD_SEL1_11 \
570077365a9SGeert Uytterhoeven MOD_SEL0_10		MOD_SEL1_10 \
571077365a9SGeert Uytterhoeven MOD_SEL0_9_8		MOD_SEL1_9 \
572077365a9SGeert Uytterhoeven MOD_SEL0_7_6 \
573077365a9SGeert Uytterhoeven 			MOD_SEL1_6 \
574077365a9SGeert Uytterhoeven MOD_SEL0_5		MOD_SEL1_5 \
575077365a9SGeert Uytterhoeven MOD_SEL0_4_3		MOD_SEL1_4 \
576077365a9SGeert Uytterhoeven 			MOD_SEL1_3 \
577077365a9SGeert Uytterhoeven 			MOD_SEL1_2 \
578077365a9SGeert Uytterhoeven 			MOD_SEL1_1 \
579077365a9SGeert Uytterhoeven 			MOD_SEL1_0		MOD_SEL2_0
580077365a9SGeert Uytterhoeven 
581077365a9SGeert Uytterhoeven /*
582077365a9SGeert Uytterhoeven  * These pins are not able to be muxed but have other properties
583077365a9SGeert Uytterhoeven  * that can be set, such as drive-strength or pull-up/pull-down enable.
584077365a9SGeert Uytterhoeven  */
585077365a9SGeert Uytterhoeven #define PINMUX_STATIC \
586077365a9SGeert Uytterhoeven 	FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
587077365a9SGeert Uytterhoeven 	FM(QSPI0_IO2) FM(QSPI0_IO3) \
588077365a9SGeert Uytterhoeven 	FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
589077365a9SGeert Uytterhoeven 	FM(QSPI1_IO2) FM(QSPI1_IO3) \
590077365a9SGeert Uytterhoeven 	FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
591077365a9SGeert Uytterhoeven 	FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
592077365a9SGeert Uytterhoeven 	FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
593077365a9SGeert Uytterhoeven 	FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
594077365a9SGeert Uytterhoeven 	FM(PRESETOUT) \
595077365a9SGeert Uytterhoeven 	FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) FM(DU_DOTCLKIN3) \
596077365a9SGeert Uytterhoeven 	FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
597077365a9SGeert Uytterhoeven 
598077365a9SGeert Uytterhoeven #define PINMUX_PHYS \
599077365a9SGeert Uytterhoeven 	FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
600077365a9SGeert Uytterhoeven 
601077365a9SGeert Uytterhoeven enum {
602077365a9SGeert Uytterhoeven 	PINMUX_RESERVED = 0,
603077365a9SGeert Uytterhoeven 
604077365a9SGeert Uytterhoeven 	PINMUX_DATA_BEGIN,
605077365a9SGeert Uytterhoeven 	GP_ALL(DATA),
606077365a9SGeert Uytterhoeven 	PINMUX_DATA_END,
607077365a9SGeert Uytterhoeven 
608077365a9SGeert Uytterhoeven #define F_(x, y)
609077365a9SGeert Uytterhoeven #define FM(x)	FN_##x,
610077365a9SGeert Uytterhoeven 	PINMUX_FUNCTION_BEGIN,
611077365a9SGeert Uytterhoeven 	GP_ALL(FN),
612077365a9SGeert Uytterhoeven 	PINMUX_GPSR
613077365a9SGeert Uytterhoeven 	PINMUX_IPSR
614077365a9SGeert Uytterhoeven 	PINMUX_MOD_SELS
615077365a9SGeert Uytterhoeven 	PINMUX_FUNCTION_END,
616077365a9SGeert Uytterhoeven #undef F_
617077365a9SGeert Uytterhoeven #undef FM
618077365a9SGeert Uytterhoeven 
619077365a9SGeert Uytterhoeven #define F_(x, y)
620077365a9SGeert Uytterhoeven #define FM(x)	x##_MARK,
621077365a9SGeert Uytterhoeven 	PINMUX_MARK_BEGIN,
622077365a9SGeert Uytterhoeven 	PINMUX_GPSR
623077365a9SGeert Uytterhoeven 	PINMUX_IPSR
624077365a9SGeert Uytterhoeven 	PINMUX_MOD_SELS
625077365a9SGeert Uytterhoeven 	PINMUX_STATIC
626077365a9SGeert Uytterhoeven 	PINMUX_PHYS
627077365a9SGeert Uytterhoeven 	PINMUX_MARK_END,
628077365a9SGeert Uytterhoeven #undef F_
629077365a9SGeert Uytterhoeven #undef FM
630077365a9SGeert Uytterhoeven };
631077365a9SGeert Uytterhoeven 
632077365a9SGeert Uytterhoeven static const u16 pinmux_data[] = {
633077365a9SGeert Uytterhoeven 	PINMUX_DATA_GP_ALL(),
634077365a9SGeert Uytterhoeven 
635077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(AVS1),
636077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(AVS2),
637077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(CLKOUT),
638077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(GP7_02),
639077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(GP7_03),
640077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(MSIOF0_RXD),
641077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(MSIOF0_SCK),
642077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(MSIOF0_TXD),
643077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(SSI_SCK5),
644077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(SSI_SDATA5),
645077365a9SGeert Uytterhoeven 	PINMUX_SINGLE(SSI_WS5),
646077365a9SGeert Uytterhoeven 
647077365a9SGeert Uytterhoeven 	/* IPSR0 */
648077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_3_0,	AVB_MDC),
649077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_3_0,	MSIOF2_SS2_C,		SEL_MSIOF2_2),
650077365a9SGeert Uytterhoeven 
651077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_7_4,	AVB_MAGIC),
652077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_7_4,	MSIOF2_SS1_C,		SEL_MSIOF2_2),
653077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_7_4,	SCK4_A,			SEL_SCIF4_0),
654077365a9SGeert Uytterhoeven 
655077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_11_8,	AVB_PHY_INT),
656077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_11_8,	MSIOF2_SYNC_C,		SEL_MSIOF2_2),
657077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_11_8,	RX4_A,			SEL_SCIF4_0),
658077365a9SGeert Uytterhoeven 
659077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_15_12,	AVB_LINK),
660077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_15_12,	MSIOF2_SCK_C,		SEL_MSIOF2_2),
661077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_15_12,	TX4_A,			SEL_SCIF4_0),
662077365a9SGeert Uytterhoeven 
663077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A,	I2C_SEL_5_0,	SEL_ETHERAVB_0),
664077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C,		I2C_SEL_5_0,	SEL_MSIOF2_2),
665077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A,		I2C_SEL_5_0,	SEL_SCIF4_0),
666077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_19_16,	FSCLKST2_N_A,		I2C_SEL_5_0),
667077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP0_19_16,     SCL5,                   I2C_SEL_5_1),
668077365a9SGeert Uytterhoeven 
669077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A,	I2C_SEL_5_0,	SEL_ETHERAVB_0),
670077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C,		I2C_SEL_5_0,	SEL_MSIOF2_2),
671077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A,		I2C_SEL_5_0,	SEL_SCIF4_0),
672077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP0_23_20,     SDA5,                   I2C_SEL_5_1),
673077365a9SGeert Uytterhoeven 
674077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_27_24,	IRQ0),
675077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_27_24,	QPOLB),
676077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_27_24,	DU_CDE),
677077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_27_24,	VI4_DATA0_B,		SEL_VIN4_1),
678077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_27_24,	CAN0_TX_B,		SEL_RCAN0_1),
679077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_27_24,	CANFD0_TX_B,		SEL_CANFD0_1),
680077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_27_24,	MSIOF3_SS2_E,		SEL_MSIOF3_4),
681077365a9SGeert Uytterhoeven 
682077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_31_28,	IRQ1),
683077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_31_28,	QPOLA),
684077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP0_31_28,	DU_DISP),
685077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_31_28,	VI4_DATA1_B,		SEL_VIN4_1),
686077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_31_28,	CAN0_RX_B,		SEL_RCAN0_1),
687077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_31_28,	CANFD0_RX_B,		SEL_CANFD0_1),
688077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP0_31_28,	MSIOF3_SS1_E,		SEL_MSIOF3_4),
689077365a9SGeert Uytterhoeven 
690077365a9SGeert Uytterhoeven 	/* IPSR1 */
691077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_3_0,	IRQ2),
692077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_3_0,	QCPV_QDE),
693077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_3_0,	DU_EXODDF_DU_ODDF_DISP_CDE),
694077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_3_0,	VI4_DATA2_B,		SEL_VIN4_1),
695077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_3_0,	PWM3_B,			SEL_PWM3_1),
696077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_3_0,	MSIOF3_SYNC_E,		SEL_MSIOF3_4),
697077365a9SGeert Uytterhoeven 
698077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_7_4,	IRQ3),
699077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_7_4,	QSTVB_QVE),
700077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_7_4,	DU_DOTCLKOUT1),
701077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_7_4,	VI4_DATA3_B,		SEL_VIN4_1),
702077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_7_4,	PWM4_B,			SEL_PWM4_1),
703077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_7_4,	MSIOF3_SCK_E,		SEL_MSIOF3_4),
704077365a9SGeert Uytterhoeven 
705077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_11_8,	IRQ4),
706077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_11_8,	QSTH_QHS),
707077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_11_8,	DU_EXHSYNC_DU_HSYNC),
708077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_11_8,	VI4_DATA4_B,		SEL_VIN4_1),
709077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_11_8,	PWM5_B,			SEL_PWM5_1),
710077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_11_8,	MSIOF3_RXD_E,		SEL_MSIOF3_4),
711077365a9SGeert Uytterhoeven 
712077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_15_12,	IRQ5),
713077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_15_12,	QSTB_QHE),
714077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_15_12,	DU_EXVSYNC_DU_VSYNC),
715077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_15_12,	VI4_DATA5_B,		SEL_VIN4_1),
716077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_15_12,	PWM6_B,			SEL_PWM6_1),
717077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_15_12,	FSCLKST2_N_B),
718077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_15_12,	MSIOF3_TXD_E,		SEL_MSIOF3_4),
719077365a9SGeert Uytterhoeven 
720077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_19_16,	PWM0),
721077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_19_16,	AVB_AVTP_PPS),
722077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_19_16,	VI4_DATA6_B,		SEL_VIN4_1),
723077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_19_16,	IECLK_B,		SEL_IEBUS_1),
724077365a9SGeert Uytterhoeven 
725077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A,		I2C_SEL_3_0,	SEL_PWM1_0),
726077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D,		I2C_SEL_3_0,	SEL_HSCIF3_3),
727077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B,		I2C_SEL_3_0,	SEL_VIN4_1),
728077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B,		I2C_SEL_3_0,	SEL_IEBUS_1),
729077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP1_23_20,	SCL3,			I2C_SEL_3_1),
730077365a9SGeert Uytterhoeven 
731077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A,		I2C_SEL_3_0,	SEL_PWM2_0),
732077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D,		I2C_SEL_3_0,	SEL_HSCIF3_3),
733077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B,		I2C_SEL_3_0,	SEL_IEBUS_1),
734077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP1_27_24,	SDA3,			I2C_SEL_3_1),
735077365a9SGeert Uytterhoeven 
736077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_31_28,	A0),
737077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_31_28,	LCDOUT16),
738077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_31_28,	MSIOF3_SYNC_B,		SEL_MSIOF3_1),
739077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_31_28,	VI4_DATA8),
740077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP1_31_28,	DU_DB0),
741077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP1_31_28,	PWM3_A,			SEL_PWM3_0),
742077365a9SGeert Uytterhoeven 
743077365a9SGeert Uytterhoeven 	/* IPSR2 */
744077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_3_0,	A1),
745077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_3_0,	LCDOUT17),
746077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_3_0,	MSIOF3_TXD_B,		SEL_MSIOF3_1),
747077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_3_0,	VI4_DATA9),
748077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_3_0,	DU_DB1),
749077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_3_0,	PWM4_A,			SEL_PWM4_0),
750077365a9SGeert Uytterhoeven 
751077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_7_4,	A2),
752077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_7_4,	LCDOUT18),
753077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_7_4,	MSIOF3_SCK_B,		SEL_MSIOF3_1),
754077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_7_4,	VI4_DATA10),
755077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_7_4,	DU_DB2),
756077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_7_4,	PWM5_A,			SEL_PWM5_0),
757077365a9SGeert Uytterhoeven 
758077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_11_8,	A3),
759077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_11_8,	LCDOUT19),
760077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_11_8,	MSIOF3_RXD_B,		SEL_MSIOF3_1),
761077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_11_8,	VI4_DATA11),
762077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_11_8,	DU_DB3),
763077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_11_8,	PWM6_A,			SEL_PWM6_0),
764077365a9SGeert Uytterhoeven 
765077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_15_12,	A4),
766077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_15_12,	LCDOUT20),
767077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_15_12,	MSIOF3_SS1_B,		SEL_MSIOF3_1),
768077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_15_12,	VI4_DATA12),
769077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_15_12,	VI5_DATA12),
770077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_15_12,	DU_DB4),
771077365a9SGeert Uytterhoeven 
772077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_19_16,	A5),
773077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_19_16,	LCDOUT21),
774077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_19_16,	MSIOF3_SS2_B,		SEL_MSIOF3_1),
775077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_19_16,	SCK4_B,			SEL_SCIF4_1),
776077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_19_16,	VI4_DATA13),
777077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_19_16,	VI5_DATA13),
778077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_19_16,	DU_DB5),
779077365a9SGeert Uytterhoeven 
780077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_23_20,	A6),
781077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_23_20,	LCDOUT22),
782077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_23_20,	MSIOF2_SS1_A,		SEL_MSIOF2_0),
783077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_23_20,	RX4_B,			SEL_SCIF4_1),
784077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_23_20,	VI4_DATA14),
785077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_23_20,	VI5_DATA14),
786077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_23_20,	DU_DB6),
787077365a9SGeert Uytterhoeven 
788077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_27_24,	A7),
789077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_27_24,	LCDOUT23),
790077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_27_24,	MSIOF2_SS2_A,		SEL_MSIOF2_0),
791077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_27_24,	TX4_B,			SEL_SCIF4_1),
792077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_27_24,	VI4_DATA15),
793077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_27_24,	VI5_DATA15),
794077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_27_24,	DU_DB7),
795077365a9SGeert Uytterhoeven 
796077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP2_31_28,	A8),
797077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	RX3_B,			SEL_SCIF3_1),
798077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	MSIOF2_SYNC_A,		SEL_MSIOF2_0),
799077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	HRX4_B,			SEL_HSCIF4_1),
800077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	SDA6_A,			SEL_I2C6_0),
801077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	AVB_AVTP_MATCH_B,	SEL_ETHERAVB_1),
802077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP2_31_28,	PWM1_B,			SEL_PWM1_1),
803077365a9SGeert Uytterhoeven 
804077365a9SGeert Uytterhoeven 	/* IPSR3 */
805077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_3_0,	A9),
806077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_3_0,	MSIOF2_SCK_A,		SEL_MSIOF2_0),
807077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_3_0,	CTS4_N_B,		SEL_SCIF4_1),
808077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_3_0,	VI5_VSYNC_N),
809077365a9SGeert Uytterhoeven 
810077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_7_4,	A10),
811077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_7_4,	MSIOF2_RXD_A,		SEL_MSIOF2_0),
812077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_7_4,	RTS4_N_B,		SEL_SCIF4_1),
813077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_7_4,	VI5_HSYNC_N),
814077365a9SGeert Uytterhoeven 
815077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_11_8,	A11),
816077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	TX3_B,			SEL_SCIF3_1),
817077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	MSIOF2_TXD_A,		SEL_MSIOF2_0),
818077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	HTX4_B,			SEL_HSCIF4_1),
819077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_11_8,	HSCK4),
820077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_11_8,	VI5_FIELD),
821077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	SCL6_A,			SEL_I2C6_0),
822077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	AVB_AVTP_CAPTURE_B,	SEL_ETHERAVB_1),
823077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_11_8,	PWM2_B,			SEL_PWM2_1),
824077365a9SGeert Uytterhoeven 
825077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_15_12,	A12),
826077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_15_12,	LCDOUT12),
827077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_15_12,	MSIOF3_SCK_C,		SEL_MSIOF3_2),
828077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_15_12,	HRX4_A,			SEL_HSCIF4_0),
829077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_15_12,	VI5_DATA8),
830077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_15_12,	DU_DG4),
831077365a9SGeert Uytterhoeven 
832077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_19_16,	A13),
833077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_19_16,	LCDOUT13),
834077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_19_16,	MSIOF3_SYNC_C,		SEL_MSIOF3_2),
835077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_19_16,	HTX4_A,			SEL_HSCIF4_0),
836077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_19_16,	VI5_DATA9),
837077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_19_16,	DU_DG5),
838077365a9SGeert Uytterhoeven 
839077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_23_20,	A14),
840077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_23_20,	LCDOUT14),
841077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_23_20,	MSIOF3_RXD_C,		SEL_MSIOF3_2),
842077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_23_20,	HCTS4_N),
843077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_23_20,	VI5_DATA10),
844077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_23_20,	DU_DG6),
845077365a9SGeert Uytterhoeven 
846077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_27_24,	A15),
847077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_27_24,	LCDOUT15),
848077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP3_27_24,	MSIOF3_TXD_C,		SEL_MSIOF3_2),
849077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_27_24,	HRTS4_N),
850077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_27_24,	VI5_DATA11),
851077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_27_24,	DU_DG7),
852077365a9SGeert Uytterhoeven 
853077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_31_28,	A16),
854077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_31_28,	LCDOUT8),
855077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_31_28,	VI4_FIELD),
856077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP3_31_28,	DU_DG0),
857077365a9SGeert Uytterhoeven 
858077365a9SGeert Uytterhoeven 	/* IPSR4 */
859077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_3_0,	A17),
860077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_3_0,	LCDOUT9),
861077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_3_0,	VI4_VSYNC_N),
862077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_3_0,	DU_DG1),
863077365a9SGeert Uytterhoeven 
864077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_7_4,	A18),
865077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_7_4,	LCDOUT10),
866077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_7_4,	VI4_HSYNC_N),
867077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_7_4,	DU_DG2),
868077365a9SGeert Uytterhoeven 
869077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_11_8,	A19),
870077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_11_8,	LCDOUT11),
871077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_11_8,	VI4_CLKENB),
872077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_11_8,	DU_DG3),
873077365a9SGeert Uytterhoeven 
874077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_15_12,	CS0_N),
875077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_15_12,	VI5_CLKENB),
876077365a9SGeert Uytterhoeven 
877077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_19_16,	CS1_N),
878077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_19_16,	VI5_CLK),
879077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_19_16,	EX_WAIT0_B,		SEL_LBSC_1),
880077365a9SGeert Uytterhoeven 
881077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	BS_N),
882077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	QSTVA_QVS),
883077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_23_20,	MSIOF3_SCK_D,		SEL_MSIOF3_3),
884077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	SCK3),
885077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	HSCK3),
886077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	CAN1_TX),
887077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_23_20,	CANFD1_TX),
888077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_23_20,	IETX_A,			SEL_IEBUS_0),
889077365a9SGeert Uytterhoeven 
890077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_27_24,	RD_N),
891077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_27_24,	MSIOF3_SYNC_D,		SEL_MSIOF3_3),
892077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_27_24,	RX3_A,			SEL_SCIF3_0),
893077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_27_24,	HRX3_A,			SEL_HSCIF3_0),
894077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_27_24,	CAN0_TX_A,		SEL_RCAN0_0),
895077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_27_24,	CANFD0_TX_A,		SEL_CANFD0_0),
896077365a9SGeert Uytterhoeven 
897077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP4_31_28,	RD_WR_N),
898077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_31_28,	MSIOF3_RXD_D,		SEL_MSIOF3_3),
899077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_31_28,	TX3_A,			SEL_SCIF3_0),
900077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_31_28,	HTX3_A,			SEL_HSCIF3_0),
901077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_31_28,	CAN0_RX_A,		SEL_RCAN0_0),
902077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP4_31_28,	CANFD0_RX_A,		SEL_CANFD0_0),
903077365a9SGeert Uytterhoeven 
904077365a9SGeert Uytterhoeven 	/* IPSR5 */
905077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_3_0,	WE0_N),
906077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_3_0,	MSIOF3_TXD_D,		SEL_MSIOF3_3),
907077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_3_0,	CTS3_N),
908077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_3_0,	HCTS3_N),
909077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_3_0,	SCL6_B,			SEL_I2C6_1),
910077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_3_0,	CAN_CLK),
911077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_3_0,	IECLK_A,		SEL_IEBUS_0),
912077365a9SGeert Uytterhoeven 
913077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_7_4,	WE1_N),
914077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_7_4,	MSIOF3_SS1_D,		SEL_MSIOF3_3),
915077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_7_4,	RTS3_N),
916077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_7_4,	HRTS3_N),
917077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_7_4,	SDA6_B,			SEL_I2C6_1),
918077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_7_4,	CAN1_RX),
919077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_7_4,	CANFD1_RX),
920077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_7_4,	IERX_A,			SEL_IEBUS_0),
921077365a9SGeert Uytterhoeven 
922077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_11_8,	EX_WAIT0_A,		SEL_LBSC_0),
923077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_11_8,	QCLK),
924077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_11_8,	VI4_CLK),
925077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_11_8,	DU_DOTCLKOUT0),
926077365a9SGeert Uytterhoeven 
927077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_15_12,	D0),
928077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_15_12,	MSIOF2_SS1_B,		SEL_MSIOF2_1),
929077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_15_12,	MSIOF3_SCK_A,		SEL_MSIOF3_0),
930077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_15_12,	VI4_DATA16),
931077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_15_12,	VI5_DATA0),
932077365a9SGeert Uytterhoeven 
933077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_19_16,	D1),
934077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_19_16,	MSIOF2_SS2_B,		SEL_MSIOF2_1),
935077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_19_16,	MSIOF3_SYNC_A,		SEL_MSIOF3_0),
936077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_19_16,	VI4_DATA17),
937077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_19_16,	VI5_DATA1),
938077365a9SGeert Uytterhoeven 
939077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_23_20,	D2),
940077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_23_20,	MSIOF3_RXD_A,		SEL_MSIOF3_0),
941077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_23_20,	VI4_DATA18),
942077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_23_20,	VI5_DATA2),
943077365a9SGeert Uytterhoeven 
944077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_27_24,	D3),
945077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_27_24,	MSIOF3_TXD_A,		SEL_MSIOF3_0),
946077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_27_24,	VI4_DATA19),
947077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_27_24,	VI5_DATA3),
948077365a9SGeert Uytterhoeven 
949077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_31_28,	D4),
950077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP5_31_28,	MSIOF2_SCK_B,		SEL_MSIOF2_1),
951077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_31_28,	VI4_DATA20),
952077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP5_31_28,	VI5_DATA4),
953077365a9SGeert Uytterhoeven 
954077365a9SGeert Uytterhoeven 	/* IPSR6 */
955077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_3_0,	D5),
956077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_3_0,	MSIOF2_SYNC_B,		SEL_MSIOF2_1),
957077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_3_0,	VI4_DATA21),
958077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_3_0,	VI5_DATA5),
959077365a9SGeert Uytterhoeven 
960077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_7_4,	D6),
961077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_7_4,	MSIOF2_RXD_B,		SEL_MSIOF2_1),
962077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_7_4,	VI4_DATA22),
963077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_7_4,	VI5_DATA6),
964077365a9SGeert Uytterhoeven 
965077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_11_8,	D7),
966077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_11_8,	MSIOF2_TXD_B,		SEL_MSIOF2_1),
967077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_11_8,	VI4_DATA23),
968077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_11_8,	VI5_DATA7),
969077365a9SGeert Uytterhoeven 
970077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_15_12,	D8),
971077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_15_12,	LCDOUT0),
972077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_15_12,	MSIOF2_SCK_D,		SEL_MSIOF2_3),
973077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_15_12,	SCK4_C,			SEL_SCIF4_2),
974077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_15_12,	VI4_DATA0_A,		SEL_VIN4_0),
975077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_15_12,	DU_DR0),
976077365a9SGeert Uytterhoeven 
977077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_19_16,	D9),
978077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_19_16,	LCDOUT1),
979077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_19_16,	MSIOF2_SYNC_D,		SEL_MSIOF2_3),
980077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_19_16,	VI4_DATA1_A,		SEL_VIN4_0),
981077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_19_16,	DU_DR1),
982077365a9SGeert Uytterhoeven 
983077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_23_20,	D10),
984077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_23_20,	LCDOUT2),
985077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_23_20,	MSIOF2_RXD_D,		SEL_MSIOF2_3),
986077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_23_20,	HRX3_B,			SEL_HSCIF3_1),
987077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_23_20,	VI4_DATA2_A,		SEL_VIN4_0),
988077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_23_20,	CTS4_N_C,		SEL_SCIF4_2),
989077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_23_20,	DU_DR2),
990077365a9SGeert Uytterhoeven 
991077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_27_24,	D11),
992077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_27_24,	LCDOUT3),
993077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_27_24,	MSIOF2_TXD_D,		SEL_MSIOF2_3),
994077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_27_24,	HTX3_B,			SEL_HSCIF3_1),
995077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_27_24,	VI4_DATA3_A,		SEL_VIN4_0),
996077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_27_24,	RTS4_N_C,		SEL_SCIF4_2),
997077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_27_24,	DU_DR3),
998077365a9SGeert Uytterhoeven 
999077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_31_28,	D12),
1000077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_31_28,	LCDOUT4),
1001077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_31_28,	MSIOF2_SS1_D,		SEL_MSIOF2_3),
1002077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_31_28,	RX4_C,			SEL_SCIF4_2),
1003077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP6_31_28,	VI4_DATA4_A,		SEL_VIN4_0),
1004077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP6_31_28,	DU_DR4),
1005077365a9SGeert Uytterhoeven 
1006077365a9SGeert Uytterhoeven 	/* IPSR7 */
1007077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_3_0,	D13),
1008077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_3_0,	LCDOUT5),
1009077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_3_0,	MSIOF2_SS2_D,		SEL_MSIOF2_3),
1010077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_3_0,	TX4_C,			SEL_SCIF4_2),
1011077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_3_0,	VI4_DATA5_A,		SEL_VIN4_0),
1012077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_3_0,	DU_DR5),
1013077365a9SGeert Uytterhoeven 
1014077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_7_4,	D14),
1015077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_7_4,	LCDOUT6),
1016077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_7_4,	MSIOF3_SS1_A,		SEL_MSIOF3_0),
1017077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_7_4,	HRX3_C,			SEL_HSCIF3_2),
1018077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_7_4,	VI4_DATA6_A,		SEL_VIN4_0),
1019077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_7_4,	DU_DR6),
1020077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_7_4,	SCL6_C,			SEL_I2C6_2),
1021077365a9SGeert Uytterhoeven 
1022077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_11_8,	D15),
1023077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_11_8,	LCDOUT7),
1024077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_11_8,	MSIOF3_SS2_A,		SEL_MSIOF3_0),
1025077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_11_8,	HTX3_C,			SEL_HSCIF3_2),
1026077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_11_8,	VI4_DATA7_A,		SEL_VIN4_0),
1027077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_11_8,	DU_DR7),
1028077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_11_8,	SDA6_C,			SEL_I2C6_2),
1029077365a9SGeert Uytterhoeven 
1030077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_19_16,	SD0_CLK),
1031077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_19_16,	MSIOF1_SCK_E,		SEL_MSIOF1_4),
1032077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_19_16,	STP_OPWM_0_B,		SEL_SSP1_0_1),
1033077365a9SGeert Uytterhoeven 
1034077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_23_20,	SD0_CMD),
1035077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_23_20,	MSIOF1_SYNC_E,		SEL_MSIOF1_4),
1036077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_23_20,	STP_IVCXO27_0_B,	SEL_SSP1_0_1),
1037077365a9SGeert Uytterhoeven 
1038077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_27_24,	SD0_DAT0),
1039077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_27_24,	MSIOF1_RXD_E,		SEL_MSIOF1_4),
1040077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_27_24,	TS_SCK0_B,		SEL_TSIF0_1),
1041077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_27_24,	STP_ISCLK_0_B,		SEL_SSP1_0_1),
1042077365a9SGeert Uytterhoeven 
1043077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP7_31_28,	SD0_DAT1),
1044077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_31_28,	MSIOF1_TXD_E,		SEL_MSIOF1_4),
1045077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_31_28,	TS_SPSYNC0_B,		SEL_TSIF0_1),
1046077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP7_31_28,	STP_ISSYNC_0_B,		SEL_SSP1_0_1),
1047077365a9SGeert Uytterhoeven 
1048077365a9SGeert Uytterhoeven 	/* IPSR8 */
1049077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_3_0,	SD0_DAT2),
1050077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_3_0,	MSIOF1_SS1_E,		SEL_MSIOF1_4),
1051077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_3_0,	TS_SDAT0_B,		SEL_TSIF0_1),
1052077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_3_0,	STP_ISD_0_B,		SEL_SSP1_0_1),
1053077365a9SGeert Uytterhoeven 
1054077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_7_4,	SD0_DAT3),
1055077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_7_4,	MSIOF1_SS2_E,		SEL_MSIOF1_4),
1056077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_7_4,	TS_SDEN0_B,		SEL_TSIF0_1),
1057077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_7_4,	STP_ISEN_0_B,		SEL_SSP1_0_1),
1058077365a9SGeert Uytterhoeven 
1059077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_11_8,	SD1_CLK),
1060077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_11_8,	MSIOF1_SCK_G,		SEL_MSIOF1_6),
1061077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_11_8,	SIM0_CLK_A,		SEL_SIMCARD_0),
1062077365a9SGeert Uytterhoeven 
1063077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_15_12,	SD1_CMD),
1064077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_15_12,	MSIOF1_SYNC_G,		SEL_MSIOF1_6),
1065077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_15_12,	NFCE_N_B),
1066077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_15_12,	SIM0_D_A,		SEL_SIMCARD_0),
1067077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_15_12,	STP_IVCXO27_1_B,	SEL_SSP1_1_1),
1068077365a9SGeert Uytterhoeven 
1069077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_19_16,	SD1_DAT0),
1070077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_19_16,	SD2_DAT4),
1071077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_19_16,	MSIOF1_RXD_G,		SEL_MSIOF1_6),
1072077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_19_16,	NFWP_N_B),
1073077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_19_16,	TS_SCK1_B,		SEL_TSIF1_1),
1074077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_19_16,	STP_ISCLK_1_B,		SEL_SSP1_1_1),
1075077365a9SGeert Uytterhoeven 
1076077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_23_20,	SD1_DAT1),
1077077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_23_20,	SD2_DAT5),
1078077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_23_20,	MSIOF1_TXD_G,		SEL_MSIOF1_6),
1079077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_23_20,	NFDATA14_B),
1080077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_23_20,	TS_SPSYNC1_B,		SEL_TSIF1_1),
1081077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_23_20,	STP_ISSYNC_1_B,		SEL_SSP1_1_1),
1082077365a9SGeert Uytterhoeven 
1083077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_27_24,	SD1_DAT2),
1084077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_27_24,	SD2_DAT6),
1085077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_27_24,	MSIOF1_SS1_G,		SEL_MSIOF1_6),
1086077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_27_24,	NFDATA15_B),
1087077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_27_24,	TS_SDAT1_B,		SEL_TSIF1_1),
1088077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_27_24,	STP_ISD_1_B,		SEL_SSP1_1_1),
1089077365a9SGeert Uytterhoeven 
1090077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_31_28,	SD1_DAT3),
1091077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_31_28,	SD2_DAT7),
1092077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_31_28,	MSIOF1_SS2_G,		SEL_MSIOF1_6),
1093077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP8_31_28,	NFRB_N_B),
1094077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_31_28,	TS_SDEN1_B,		SEL_TSIF1_1),
1095077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP8_31_28,	STP_ISEN_1_B,		SEL_SSP1_1_1),
1096077365a9SGeert Uytterhoeven 
1097077365a9SGeert Uytterhoeven 	/* IPSR9 */
1098077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_3_0,	SD2_CLK),
1099077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_3_0,	NFDATA8),
1100077365a9SGeert Uytterhoeven 
1101077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_7_4,	SD2_CMD),
1102077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_7_4,	NFDATA9),
1103077365a9SGeert Uytterhoeven 
1104077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_11_8,	SD2_DAT0),
1105077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_11_8,	NFDATA10),
1106077365a9SGeert Uytterhoeven 
1107077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_15_12,	SD2_DAT1),
1108077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_15_12,	NFDATA11),
1109077365a9SGeert Uytterhoeven 
1110077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_19_16,	SD2_DAT2),
1111077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_19_16,	NFDATA12),
1112077365a9SGeert Uytterhoeven 
1113077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_23_20,	SD2_DAT3),
1114077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_23_20,	NFDATA13),
1115077365a9SGeert Uytterhoeven 
1116077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_27_24,	SD2_DS),
1117077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_27_24,	NFALE),
1118077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_27_24,	SATA_DEVSLP_B),
1119077365a9SGeert Uytterhoeven 
1120077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_31_28,	SD3_CLK),
1121077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP9_31_28,	NFWE_N),
1122077365a9SGeert Uytterhoeven 
1123077365a9SGeert Uytterhoeven 	/* IPSR10 */
1124077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_3_0,	SD3_CMD),
1125077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_3_0,	NFRE_N),
1126077365a9SGeert Uytterhoeven 
1127077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_7_4,	SD3_DAT0),
1128077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_7_4,	NFDATA0),
1129077365a9SGeert Uytterhoeven 
1130077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_11_8,	SD3_DAT1),
1131077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_11_8,	NFDATA1),
1132077365a9SGeert Uytterhoeven 
1133077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_15_12,	SD3_DAT2),
1134077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_15_12,	NFDATA2),
1135077365a9SGeert Uytterhoeven 
1136077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_19_16,	SD3_DAT3),
1137077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_19_16,	NFDATA3),
1138077365a9SGeert Uytterhoeven 
1139077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_23_20,	SD3_DAT4),
1140077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP10_23_20,	SD2_CD_A,		SEL_SDHI2_0),
1141077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_23_20,	NFDATA4),
1142077365a9SGeert Uytterhoeven 
1143077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_27_24,	SD3_DAT5),
1144077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP10_27_24,	SD2_WP_A,		SEL_SDHI2_0),
1145077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_27_24,	NFDATA5),
1146077365a9SGeert Uytterhoeven 
1147077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_31_28,	SD3_DAT6),
1148077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_31_28,	SD3_CD),
1149077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP10_31_28,	NFDATA6),
1150077365a9SGeert Uytterhoeven 
1151077365a9SGeert Uytterhoeven 	/* IPSR11 */
1152077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_3_0,	SD3_DAT7),
1153077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_3_0,	SD3_WP),
1154077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_3_0,	NFDATA7),
1155077365a9SGeert Uytterhoeven 
1156077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_7_4,	SD3_DS),
1157077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_7_4,	NFCLE),
1158077365a9SGeert Uytterhoeven 
1159077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_11_8,	SD0_CD),
1160077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_11_8,	SCL2_B,			SEL_I2C2_1),
1161077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_11_8,	SIM0_RST_A,		SEL_SIMCARD_0),
1162077365a9SGeert Uytterhoeven 
1163077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_15_12,	SD0_WP),
1164077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_15_12,	SDA2_B,			SEL_I2C2_1),
1165077365a9SGeert Uytterhoeven 
1166077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_19_16,	SD1_CD,			I2C_SEL_0_0),
1167077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP11_19_16, SIM0_CLK_B,		I2C_SEL_0_0,	SEL_SIMCARD_1),
1168077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP11_19_16,	SCL0,			I2C_SEL_0_1),
1169077365a9SGeert Uytterhoeven 
1170077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_23_20,	SD1_WP,			I2C_SEL_0_0),
1171077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS_MSEL(IP11_23_20, SIM0_D_B,		I2C_SEL_0_0,	SEL_SIMCARD_1),
1172077365a9SGeert Uytterhoeven 	PINMUX_IPSR_PHYS(IP11_23_20,	SDA0,			I2C_SEL_0_1),
1173077365a9SGeert Uytterhoeven 
1174077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_27_24,	SCK0),
1175077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	HSCK1_B,		SEL_HSCIF1_1),
1176077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	MSIOF1_SS2_B,		SEL_MSIOF1_1),
1177077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	AUDIO_CLKC_B,		SEL_ADGC_1),
1178077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	SDA2_A,			SEL_I2C2_0),
1179077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	SIM0_RST_B,		SEL_SIMCARD_1),
1180077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	STP_OPWM_0_C,		SEL_SSP1_0_2),
1181077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	RIF0_CLK_B,		SEL_DRIF0_1),
1182077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_27_24,	ADICHS2),
1183077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_27_24,	SCK5_B,			SEL_SCIF5_1),
1184077365a9SGeert Uytterhoeven 
1185077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP11_31_28,	RX0),
1186077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_31_28,	HRX1_B,			SEL_HSCIF1_1),
1187077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_31_28,	TS_SCK0_C,		SEL_TSIF0_2),
1188077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_31_28,	STP_ISCLK_0_C,		SEL_SSP1_0_2),
1189077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP11_31_28,	RIF0_D0_B,		SEL_DRIF0_1),
1190077365a9SGeert Uytterhoeven 
1191077365a9SGeert Uytterhoeven 	/* IPSR12 */
1192077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_3_0,	TX0),
1193077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_3_0,	HTX1_B,			SEL_HSCIF1_1),
1194077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_3_0,	TS_SPSYNC0_C,		SEL_TSIF0_2),
1195077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_3_0,	STP_ISSYNC_0_C,		SEL_SSP1_0_2),
1196077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_3_0,	RIF0_D1_B,		SEL_DRIF0_1),
1197077365a9SGeert Uytterhoeven 
1198077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_7_4,	CTS0_N),
1199077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_7_4,	HCTS1_N_B,		SEL_HSCIF1_1),
1200077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_7_4,	MSIOF1_SYNC_B,		SEL_MSIOF1_1),
1201077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_7_4,	TS_SPSYNC1_C,		SEL_TSIF1_2),
1202077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_7_4,	STP_ISSYNC_1_C,		SEL_SSP1_1_2),
1203077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_7_4,	RIF1_SYNC_B,		SEL_DRIF1_1),
1204077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_7_4,	AUDIO_CLKOUT_C),
1205077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_7_4,	ADICS_SAMP),
1206077365a9SGeert Uytterhoeven 
1207077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_11_8,	RTS0_N),
1208077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	HRTS1_N_B,		SEL_HSCIF1_1),
1209077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	MSIOF1_SS1_B,		SEL_MSIOF1_1),
1210077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	AUDIO_CLKA_B,		SEL_ADGA_1),
1211077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	SCL2_A,			SEL_I2C2_0),
1212077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	STP_IVCXO27_1_C,	SEL_SSP1_1_2),
1213077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_11_8,	RIF0_SYNC_B,		SEL_DRIF0_1),
1214077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_11_8,	ADICHS1),
1215077365a9SGeert Uytterhoeven 
1216077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_15_12,	RX1_A,			SEL_SCIF1_0),
1217077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_15_12,	HRX1_A,			SEL_HSCIF1_0),
1218077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_15_12,	TS_SDAT0_C,		SEL_TSIF0_2),
1219077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_15_12,	STP_ISD_0_C,		SEL_SSP1_0_2),
1220077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_15_12,	RIF1_CLK_C,		SEL_DRIF1_2),
1221077365a9SGeert Uytterhoeven 
1222077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_19_16,	TX1_A,			SEL_SCIF1_0),
1223077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_19_16,	HTX1_A,			SEL_HSCIF1_0),
1224077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_19_16,	TS_SDEN0_C,		SEL_TSIF0_2),
1225077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_19_16,	STP_ISEN_0_C,		SEL_SSP1_0_2),
1226077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_19_16,	RIF1_D0_C,		SEL_DRIF1_2),
1227077365a9SGeert Uytterhoeven 
1228077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_23_20,	CTS1_N),
1229077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_23_20,	HCTS1_N_A,		SEL_HSCIF1_0),
1230077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_23_20,	MSIOF1_RXD_B,		SEL_MSIOF1_1),
1231077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_23_20,	TS_SDEN1_C,		SEL_TSIF1_2),
1232077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_23_20,	STP_ISEN_1_C,		SEL_SSP1_1_2),
1233077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_23_20,	RIF1_D0_B,		SEL_DRIF1_1),
1234077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_23_20,	ADIDATA),
1235077365a9SGeert Uytterhoeven 
1236077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_27_24,	RTS1_N),
1237077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_27_24,	HRTS1_N_A,		SEL_HSCIF1_0),
1238077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_27_24,	MSIOF1_TXD_B,		SEL_MSIOF1_1),
1239077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_27_24,	TS_SDAT1_C,		SEL_TSIF1_2),
1240077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_27_24,	STP_ISD_1_C,		SEL_SSP1_1_2),
1241077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_27_24,	RIF1_D1_B,		SEL_DRIF1_1),
1242077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_27_24,	ADICHS0),
1243077365a9SGeert Uytterhoeven 
1244077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_31_28,	SCK2),
1245077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_31_28,	SCIF_CLK_B,		SEL_SCIF_1),
1246077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_31_28,	MSIOF1_SCK_B,		SEL_MSIOF1_1),
1247077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_31_28,	TS_SCK1_C,		SEL_TSIF1_2),
1248077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_31_28,	STP_ISCLK_1_C,		SEL_SSP1_1_2),
1249077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP12_31_28,	RIF1_CLK_B,		SEL_DRIF1_1),
1250077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP12_31_28,	ADICLK),
1251077365a9SGeert Uytterhoeven 
1252077365a9SGeert Uytterhoeven 	/* IPSR13 */
1253077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_3_0,	TX2_A,			SEL_SCIF2_0),
1254077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_3_0,	SD2_CD_B,		SEL_SDHI2_1),
1255077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_3_0,	SCL1_A,			SEL_I2C1_0),
1256077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_3_0,	FMCLK_A,		SEL_FM_0),
1257077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_3_0,	RIF1_D1_C,		SEL_DRIF1_2),
1258077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_3_0,	FSO_CFE_0_N),
1259077365a9SGeert Uytterhoeven 
1260077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_7_4,	RX2_A,			SEL_SCIF2_0),
1261077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_7_4,	SD2_WP_B,		SEL_SDHI2_1),
1262077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_7_4,	SDA1_A,			SEL_I2C1_0),
1263077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_7_4,	FMIN_A,			SEL_FM_0),
1264077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_7_4,	RIF1_SYNC_C,		SEL_DRIF1_2),
1265077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_7_4,	FSO_CFE_1_N),
1266077365a9SGeert Uytterhoeven 
1267077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_11_8,	HSCK0),
1268077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	MSIOF1_SCK_D,		SEL_MSIOF1_3),
1269077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	AUDIO_CLKB_A,		SEL_ADGB_0),
1270077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	SSI_SDATA1_B,		SEL_SSI1_1),
1271077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	TS_SCK0_D,		SEL_TSIF0_3),
1272077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	STP_ISCLK_0_D,		SEL_SSP1_0_3),
1273077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	RIF0_CLK_C,		SEL_DRIF0_2),
1274077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_11_8,	RX5_B,			SEL_SCIF5_1),
1275077365a9SGeert Uytterhoeven 
1276077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_15_12,	HRX0),
1277077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_15_12,	MSIOF1_RXD_D,		SEL_MSIOF1_3),
1278077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_15_12,	SSI_SDATA2_B,		SEL_SSI2_1),
1279077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_15_12,	TS_SDEN0_D,		SEL_TSIF0_3),
1280077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_15_12,	STP_ISEN_0_D,		SEL_SSP1_0_3),
1281077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_15_12,	RIF0_D0_C,		SEL_DRIF0_2),
1282077365a9SGeert Uytterhoeven 
1283077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_19_16,	HTX0),
1284077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_19_16,	MSIOF1_TXD_D,		SEL_MSIOF1_3),
1285077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_19_16,	SSI_SDATA9_B,		SEL_SSI9_1),
1286077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_19_16,	TS_SDAT0_D,		SEL_TSIF0_3),
1287077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_19_16,	STP_ISD_0_D,		SEL_SSP1_0_3),
1288077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_19_16,	RIF0_D1_C,		SEL_DRIF0_2),
1289077365a9SGeert Uytterhoeven 
1290077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_23_20,	HCTS0_N),
1291077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	RX2_B,			SEL_SCIF2_1),
1292077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	MSIOF1_SYNC_D,		SEL_MSIOF1_3),
1293077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	SSI_SCK9_A,		SEL_SSI9_0),
1294077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	TS_SPSYNC0_D,		SEL_TSIF0_3),
1295077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	STP_ISSYNC_0_D,		SEL_SSP1_0_3),
1296077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_23_20,	RIF0_SYNC_C,		SEL_DRIF0_2),
1297077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_23_20,	AUDIO_CLKOUT1_A),
1298077365a9SGeert Uytterhoeven 
1299077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_27_24,	HRTS0_N),
1300077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_27_24,	TX2_B,			SEL_SCIF2_1),
1301077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_27_24,	MSIOF1_SS1_D,		SEL_MSIOF1_3),
1302077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_27_24,	SSI_WS9_A,		SEL_SSI9_0),
1303077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_27_24,	STP_IVCXO27_0_D,	SEL_SSP1_0_3),
1304077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_27_24,	BPFCLK_A,		SEL_FM_0),
1305077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_27_24,	AUDIO_CLKOUT2_A),
1306077365a9SGeert Uytterhoeven 
1307077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_31_28,	MSIOF0_SYNC),
1308077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP13_31_28,	AUDIO_CLKOUT_A),
1309077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_31_28,	TX5_B,			SEL_SCIF5_1),
1310077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP13_31_28,	BPFCLK_D,		SEL_FM_3),
1311077365a9SGeert Uytterhoeven 
1312077365a9SGeert Uytterhoeven 	/* IPSR14 */
1313077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_3_0,	MSIOF0_SS1),
1314077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_3_0,	RX5_A,			SEL_SCIF5_0),
1315077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_3_0,	NFWP_N_A),
1316077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_3_0,	AUDIO_CLKA_C,		SEL_ADGA_2),
1317077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_3_0,	SSI_SCK2_A,		SEL_SSI2_0),
1318077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_3_0,	STP_IVCXO27_0_C,	SEL_SSP1_0_2),
1319077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_3_0,	AUDIO_CLKOUT3_A),
1320077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_3_0,	TCLK1_B,		SEL_TIMER_TMU1_1),
1321077365a9SGeert Uytterhoeven 
1322077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_7_4,	MSIOF0_SS2),
1323077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	TX5_A,			SEL_SCIF5_0),
1324077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	MSIOF1_SS2_D,		SEL_MSIOF1_3),
1325077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	AUDIO_CLKC_A,		SEL_ADGC_0),
1326077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	SSI_WS2_A,		SEL_SSI2_0),
1327077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	STP_OPWM_0_D,		SEL_SSP1_0_3),
1328077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_7_4,	AUDIO_CLKOUT_D),
1329077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_7_4,	SPEEDIN_B,		SEL_SPEED_PULSE_1),
1330077365a9SGeert Uytterhoeven 
1331077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_11_8,	MLB_CLK),
1332077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_11_8,	MSIOF1_SCK_F,		SEL_MSIOF1_5),
1333077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_11_8,	SCL1_B,			SEL_I2C1_1),
1334077365a9SGeert Uytterhoeven 
1335077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_15_12,	MLB_SIG),
1336077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_15_12,	RX1_B,			SEL_SCIF1_1),
1337077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_15_12,	MSIOF1_SYNC_F,		SEL_MSIOF1_5),
1338077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_15_12,	SDA1_B,			SEL_I2C1_1),
1339077365a9SGeert Uytterhoeven 
1340077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_19_16,	MLB_DAT),
1341077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_19_16,	TX1_B,			SEL_SCIF1_1),
1342077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_19_16,	MSIOF1_RXD_F,		SEL_MSIOF1_5),
1343077365a9SGeert Uytterhoeven 
1344077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_23_20,	SSI_SCK01239),
1345077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_23_20,	MSIOF1_TXD_F,		SEL_MSIOF1_5),
1346077365a9SGeert Uytterhoeven 
1347077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_27_24,	SSI_WS01239),
1348077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_27_24,	MSIOF1_SS1_F,		SEL_MSIOF1_5),
1349077365a9SGeert Uytterhoeven 
1350077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP14_31_28,	SSI_SDATA0),
1351077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP14_31_28,	MSIOF1_SS2_F,		SEL_MSIOF1_5),
1352077365a9SGeert Uytterhoeven 
1353077365a9SGeert Uytterhoeven 	/* IPSR15 */
1354077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_3_0,	SSI_SDATA1_A,		SEL_SSI1_0),
1355077365a9SGeert Uytterhoeven 
1356077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_7_4,	SSI_SDATA2_A,		SEL_SSI2_0),
1357077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_7_4,	SSI_SCK1_B,		SEL_SSI1_1),
1358077365a9SGeert Uytterhoeven 
1359077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_11_8,	SSI_SCK349),
1360077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_11_8,	MSIOF1_SS1_A,		SEL_MSIOF1_0),
1361077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_11_8,	STP_OPWM_0_A,		SEL_SSP1_0_0),
1362077365a9SGeert Uytterhoeven 
1363077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_15_12,	SSI_WS349),
1364077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_15_12,	HCTS2_N_A,		SEL_HSCIF2_0),
1365077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_15_12,	MSIOF1_SS2_A,		SEL_MSIOF1_0),
1366077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_15_12,	STP_IVCXO27_0_A,	SEL_SSP1_0_0),
1367077365a9SGeert Uytterhoeven 
1368077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_19_16,	SSI_SDATA3),
1369077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	HRTS2_N_A,		SEL_HSCIF2_0),
1370077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	MSIOF1_TXD_A,		SEL_MSIOF1_0),
1371077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	TS_SCK0_A,		SEL_TSIF0_0),
1372077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	STP_ISCLK_0_A,		SEL_SSP1_0_0),
1373077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	RIF0_D1_A,		SEL_DRIF0_0),
1374077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_19_16,	RIF2_D0_A,		SEL_DRIF2_0),
1375077365a9SGeert Uytterhoeven 
1376077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_23_20,	SSI_SCK4),
1377077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	HRX2_A,			SEL_HSCIF2_0),
1378077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	MSIOF1_SCK_A,		SEL_MSIOF1_0),
1379077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	TS_SDAT0_A,		SEL_TSIF0_0),
1380077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	STP_ISD_0_A,		SEL_SSP1_0_0),
1381077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	RIF0_CLK_A,		SEL_DRIF0_0),
1382077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_23_20,	RIF2_CLK_A,		SEL_DRIF2_0),
1383077365a9SGeert Uytterhoeven 
1384077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_27_24,	SSI_WS4),
1385077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	HTX2_A,			SEL_HSCIF2_0),
1386077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	MSIOF1_SYNC_A,		SEL_MSIOF1_0),
1387077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	TS_SDEN0_A,		SEL_TSIF0_0),
1388077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	STP_ISEN_0_A,		SEL_SSP1_0_0),
1389077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	RIF0_SYNC_A,		SEL_DRIF0_0),
1390077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_27_24,	RIF2_SYNC_A,		SEL_DRIF2_0),
1391077365a9SGeert Uytterhoeven 
1392077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP15_31_28,	SSI_SDATA4),
1393077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	HSCK2_A,		SEL_HSCIF2_0),
1394077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	MSIOF1_RXD_A,		SEL_MSIOF1_0),
1395077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	TS_SPSYNC0_A,		SEL_TSIF0_0),
1396077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	STP_ISSYNC_0_A,		SEL_SSP1_0_0),
1397077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	RIF0_D0_A,		SEL_DRIF0_0),
1398077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP15_31_28,	RIF2_D1_A,		SEL_DRIF2_0),
1399077365a9SGeert Uytterhoeven 
1400077365a9SGeert Uytterhoeven 	/* IPSR16 */
1401077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_3_0,	SSI_SCK6),
1402077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_3_0,	USB2_PWEN),
1403077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_3_0,	SIM0_RST_D,		SEL_SIMCARD_3),
1404077365a9SGeert Uytterhoeven 
1405077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_7_4,	SSI_WS6),
1406077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_7_4,	USB2_OVC),
1407077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_7_4,	SIM0_D_D,		SEL_SIMCARD_3),
1408077365a9SGeert Uytterhoeven 
1409077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_11_8,	SSI_SDATA6),
1410077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_11_8,	SIM0_CLK_D,		SEL_SIMCARD_3),
1411077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_11_8,	SATA_DEVSLP_A),
1412077365a9SGeert Uytterhoeven 
1413077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_15_12,	SSI_SCK78),
1414077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	HRX2_B,			SEL_HSCIF2_1),
1415077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	MSIOF1_SCK_C,		SEL_MSIOF1_2),
1416077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	TS_SCK1_A,		SEL_TSIF1_0),
1417077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	STP_ISCLK_1_A,		SEL_SSP1_1_0),
1418077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	RIF1_CLK_A,		SEL_DRIF1_0),
1419077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_15_12,	RIF3_CLK_A,		SEL_DRIF3_0),
1420077365a9SGeert Uytterhoeven 
1421077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_19_16,	SSI_WS78),
1422077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	HTX2_B,			SEL_HSCIF2_1),
1423077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	MSIOF1_SYNC_C,		SEL_MSIOF1_2),
1424077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	TS_SDAT1_A,		SEL_TSIF1_0),
1425077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	STP_ISD_1_A,		SEL_SSP1_1_0),
1426077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	RIF1_SYNC_A,		SEL_DRIF1_0),
1427077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_19_16,	RIF3_SYNC_A,		SEL_DRIF3_0),
1428077365a9SGeert Uytterhoeven 
1429077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_23_20,	SSI_SDATA7),
1430077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	HCTS2_N_B,		SEL_HSCIF2_1),
1431077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	MSIOF1_RXD_C,		SEL_MSIOF1_2),
1432077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	TS_SDEN1_A,		SEL_TSIF1_0),
1433077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	STP_ISEN_1_A,		SEL_SSP1_1_0),
1434077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	RIF1_D0_A,		SEL_DRIF1_0),
1435077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	RIF3_D0_A,		SEL_DRIF3_0),
1436077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_23_20,	TCLK2_A,		SEL_TIMER_TMU2_0),
1437077365a9SGeert Uytterhoeven 
1438077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_27_24,	SSI_SDATA8),
1439077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	HRTS2_N_B,		SEL_HSCIF2_1),
1440077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	MSIOF1_TXD_C,		SEL_MSIOF1_2),
1441077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	TS_SPSYNC1_A,		SEL_TSIF1_0),
1442077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	STP_ISSYNC_1_A,		SEL_SSP1_1_0),
1443077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	RIF1_D1_A,		SEL_DRIF1_0),
1444077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_27_24,	RIF3_D1_A,		SEL_DRIF3_0),
1445077365a9SGeert Uytterhoeven 
1446077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	SSI_SDATA9_A,		SEL_SSI9_0),
1447077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	HSCK2_B,		SEL_HSCIF2_1),
1448077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	MSIOF1_SS1_C,		SEL_MSIOF1_2),
1449077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	HSCK1_A,		SEL_HSCIF1_0),
1450077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	SSI_WS1_B,		SEL_SSI1_1),
1451077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP16_31_28,	SCK1),
1452077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	STP_IVCXO27_1_A,	SEL_SSP1_1_0),
1453077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP16_31_28,	SCK5_A,			SEL_SCIF5_0),
1454077365a9SGeert Uytterhoeven 
1455077365a9SGeert Uytterhoeven 	/* IPSR17 */
1456077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_3_0,	AUDIO_CLKA_A,		SEL_ADGA_0),
1457077365a9SGeert Uytterhoeven 
1458077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_7_4,	AUDIO_CLKB_B,		SEL_ADGB_1),
1459077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_7_4,	SCIF_CLK_A,		SEL_SCIF_0),
1460077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_7_4,	STP_IVCXO27_1_D,	SEL_SSP1_1_3),
1461077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_7_4,	REMOCON_A,		SEL_REMOCON_0),
1462077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_7_4,	TCLK1_A,		SEL_TIMER_TMU1_0),
1463077365a9SGeert Uytterhoeven 
1464077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_11_8,	USB0_PWEN),
1465077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	SIM0_RST_C,		SEL_SIMCARD_2),
1466077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	TS_SCK1_D,		SEL_TSIF1_3),
1467077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	STP_ISCLK_1_D,		SEL_SSP1_1_3),
1468077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	BPFCLK_B,		SEL_FM_1),
1469077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	RIF3_CLK_B,		SEL_DRIF3_1),
1470077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_11_8,	HSCK2_C,		SEL_HSCIF2_2),
1471077365a9SGeert Uytterhoeven 
1472077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_15_12,	USB0_OVC),
1473077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_15_12,	SIM0_D_C,		SEL_SIMCARD_2),
1474077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_15_12,	TS_SDAT1_D,		SEL_TSIF1_3),
1475077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_15_12,	STP_ISD_1_D,		SEL_SSP1_1_3),
1476077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_15_12,	RIF3_SYNC_B,		SEL_DRIF3_1),
1477077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_15_12,	HRX2_C,			SEL_HSCIF2_2),
1478077365a9SGeert Uytterhoeven 
1479077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_19_16,	USB1_PWEN),
1480077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	SIM0_CLK_C,		SEL_SIMCARD_2),
1481077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	SSI_SCK1_A,		SEL_SSI1_0),
1482077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	TS_SCK0_E,		SEL_TSIF0_4),
1483077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	STP_ISCLK_0_E,		SEL_SSP1_0_4),
1484077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	FMCLK_B,		SEL_FM_1),
1485077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	RIF2_CLK_B,		SEL_DRIF2_1),
1486077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	SPEEDIN_A,		SEL_SPEED_PULSE_0),
1487077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_19_16,	HTX2_C,			SEL_HSCIF2_2),
1488077365a9SGeert Uytterhoeven 
1489077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_23_20,	USB1_OVC),
1490077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	MSIOF1_SS2_C,		SEL_MSIOF1_2),
1491077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	SSI_WS1_A,		SEL_SSI1_0),
1492077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	TS_SDAT0_E,		SEL_TSIF0_4),
1493077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	STP_ISD_0_E,		SEL_SSP1_0_4),
1494077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	FMIN_B,			SEL_FM_1),
1495077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	RIF2_SYNC_B,		SEL_DRIF2_1),
1496077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	REMOCON_B,		SEL_REMOCON_1),
1497077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_23_20,	HCTS2_N_C,		SEL_HSCIF2_2),
1498077365a9SGeert Uytterhoeven 
1499077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_27_24,	USB30_PWEN),
1500077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_27_24,	AUDIO_CLKOUT_B),
1501077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	SSI_SCK2_B,		SEL_SSI2_1),
1502077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	TS_SDEN1_D,		SEL_TSIF1_3),
1503077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	STP_ISEN_1_D,		SEL_SSP1_1_3),
1504077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	STP_OPWM_0_E,		SEL_SSP1_0_4),
1505077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	RIF3_D0_B,		SEL_DRIF3_1),
1506077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	TCLK2_B,		SEL_TIMER_TMU2_1),
1507077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_27_24,	TPU0TO0),
1508077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	BPFCLK_C,		SEL_FM_2),
1509077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_27_24,	HRTS2_N_C,		SEL_HSCIF2_2),
1510077365a9SGeert Uytterhoeven 
1511077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_31_28,	USB30_OVC),
1512077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_31_28,	AUDIO_CLKOUT1_B),
1513077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_31_28,	SSI_WS2_B,		SEL_SSI2_1),
1514077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_31_28,	TS_SPSYNC1_D,		SEL_TSIF1_3),
1515077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_31_28,	STP_ISSYNC_1_D,		SEL_SSP1_1_3),
1516077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_31_28,	STP_IVCXO27_0_E,	SEL_SSP1_0_4),
1517077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP17_31_28,	RIF3_D1_B,		SEL_DRIF3_1),
1518077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_31_28,	FSO_TOE_N),
1519077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP17_31_28,	TPU0TO1),
1520077365a9SGeert Uytterhoeven 
1521077365a9SGeert Uytterhoeven 	/* IPSR18 */
1522077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_3_0,	USB2_CH3_PWEN),
1523077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_3_0,	AUDIO_CLKOUT2_B),
1524077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	SSI_SCK9_B,		SEL_SSI9_1),
1525077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	TS_SDEN0_E,		SEL_TSIF0_4),
1526077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	STP_ISEN_0_E,		SEL_SSP1_0_4),
1527077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	RIF2_D0_B,		SEL_DRIF2_1),
1528077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_3_0,	TPU0TO2),
1529077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	FMCLK_C,		SEL_FM_2),
1530077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_3_0,	FMCLK_D,		SEL_FM_3),
1531077365a9SGeert Uytterhoeven 
1532077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_7_4,	USB2_CH3_OVC),
1533077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_7_4,	AUDIO_CLKOUT3_B),
1534077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	SSI_WS9_B,		SEL_SSI9_1),
1535077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	TS_SPSYNC0_E,		SEL_TSIF0_4),
1536077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	STP_ISSYNC_0_E,		SEL_SSP1_0_4),
1537077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	RIF2_D1_B,		SEL_DRIF2_1),
1538077365a9SGeert Uytterhoeven 	PINMUX_IPSR_GPSR(IP18_7_4,	TPU0TO3),
1539077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	FMIN_C,			SEL_FM_2),
1540077365a9SGeert Uytterhoeven 	PINMUX_IPSR_MSEL(IP18_7_4,	FMIN_D,			SEL_FM_3),
1541077365a9SGeert Uytterhoeven 
1542077365a9SGeert Uytterhoeven /*
1543077365a9SGeert Uytterhoeven  * Static pins can not be muxed between different functions but
1544077365a9SGeert Uytterhoeven  * still need mark entries in the pinmux list. Add each static
1545077365a9SGeert Uytterhoeven  * pin to the list without an associated function. The sh-pfc
1546077365a9SGeert Uytterhoeven  * core will do the right thing and skip trying to mux the pin
1547077365a9SGeert Uytterhoeven  * while still applying configuration to it.
1548077365a9SGeert Uytterhoeven  */
1549077365a9SGeert Uytterhoeven #define FM(x)	PINMUX_DATA(x##_MARK, 0),
1550077365a9SGeert Uytterhoeven 	PINMUX_STATIC
1551077365a9SGeert Uytterhoeven #undef FM
1552077365a9SGeert Uytterhoeven };
1553077365a9SGeert Uytterhoeven 
1554077365a9SGeert Uytterhoeven /*
1555077365a9SGeert Uytterhoeven  * Pins not associated with a GPIO port.
1556077365a9SGeert Uytterhoeven  */
1557077365a9SGeert Uytterhoeven enum {
1558077365a9SGeert Uytterhoeven 	GP_ASSIGN_LAST(),
1559077365a9SGeert Uytterhoeven 	NOGP_ALL(),
1560077365a9SGeert Uytterhoeven };
1561077365a9SGeert Uytterhoeven 
1562077365a9SGeert Uytterhoeven static const struct sh_pfc_pin pinmux_pins[] = {
1563077365a9SGeert Uytterhoeven 	PINMUX_GPIO_GP_ALL(),
1564077365a9SGeert Uytterhoeven 	PINMUX_NOGP_ALL(),
1565077365a9SGeert Uytterhoeven };
1566077365a9SGeert Uytterhoeven 
1567077365a9SGeert Uytterhoeven /* - AUDIO CLOCK ------------------------------------------------------------ */
1568077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_a_pins[] = {
1569077365a9SGeert Uytterhoeven 	/* CLK A */
1570077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 22),
1571077365a9SGeert Uytterhoeven };
1572077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_a_mux[] = {
1573077365a9SGeert Uytterhoeven 	AUDIO_CLKA_A_MARK,
1574077365a9SGeert Uytterhoeven };
1575077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_b_pins[] = {
1576077365a9SGeert Uytterhoeven 	/* CLK A */
1577077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 4),
1578077365a9SGeert Uytterhoeven };
1579077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_b_mux[] = {
1580077365a9SGeert Uytterhoeven 	AUDIO_CLKA_B_MARK,
1581077365a9SGeert Uytterhoeven };
1582077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_c_pins[] = {
1583077365a9SGeert Uytterhoeven 	/* CLK A */
1584077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19),
1585077365a9SGeert Uytterhoeven };
1586077365a9SGeert Uytterhoeven static const unsigned int audio_clk_a_c_mux[] = {
1587077365a9SGeert Uytterhoeven 	AUDIO_CLKA_C_MARK,
1588077365a9SGeert Uytterhoeven };
1589077365a9SGeert Uytterhoeven static const unsigned int audio_clk_b_a_pins[] = {
1590077365a9SGeert Uytterhoeven 	/* CLK B */
1591077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12),
1592077365a9SGeert Uytterhoeven };
1593077365a9SGeert Uytterhoeven static const unsigned int audio_clk_b_a_mux[] = {
1594077365a9SGeert Uytterhoeven 	AUDIO_CLKB_A_MARK,
1595077365a9SGeert Uytterhoeven };
1596077365a9SGeert Uytterhoeven static const unsigned int audio_clk_b_b_pins[] = {
1597077365a9SGeert Uytterhoeven 	/* CLK B */
1598077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 23),
1599077365a9SGeert Uytterhoeven };
1600077365a9SGeert Uytterhoeven static const unsigned int audio_clk_b_b_mux[] = {
1601077365a9SGeert Uytterhoeven 	AUDIO_CLKB_B_MARK,
1602077365a9SGeert Uytterhoeven };
1603077365a9SGeert Uytterhoeven static const unsigned int audio_clk_c_a_pins[] = {
1604077365a9SGeert Uytterhoeven 	/* CLK C */
1605077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 21),
1606077365a9SGeert Uytterhoeven };
1607077365a9SGeert Uytterhoeven static const unsigned int audio_clk_c_a_mux[] = {
1608077365a9SGeert Uytterhoeven 	AUDIO_CLKC_A_MARK,
1609077365a9SGeert Uytterhoeven };
1610077365a9SGeert Uytterhoeven static const unsigned int audio_clk_c_b_pins[] = {
1611077365a9SGeert Uytterhoeven 	/* CLK C */
1612077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0),
1613077365a9SGeert Uytterhoeven };
1614077365a9SGeert Uytterhoeven static const unsigned int audio_clk_c_b_mux[] = {
1615077365a9SGeert Uytterhoeven 	AUDIO_CLKC_B_MARK,
1616077365a9SGeert Uytterhoeven };
1617077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_a_pins[] = {
1618077365a9SGeert Uytterhoeven 	/* CLKOUT */
1619077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 18),
1620077365a9SGeert Uytterhoeven };
1621077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_a_mux[] = {
1622077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT_A_MARK,
1623077365a9SGeert Uytterhoeven };
1624077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_b_pins[] = {
1625077365a9SGeert Uytterhoeven 	/* CLKOUT */
1626077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28),
1627077365a9SGeert Uytterhoeven };
1628077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_b_mux[] = {
1629077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT_B_MARK,
1630077365a9SGeert Uytterhoeven };
1631077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_c_pins[] = {
1632077365a9SGeert Uytterhoeven 	/* CLKOUT */
1633077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 3),
1634077365a9SGeert Uytterhoeven };
1635077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_c_mux[] = {
1636077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT_C_MARK,
1637077365a9SGeert Uytterhoeven };
1638077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_d_pins[] = {
1639077365a9SGeert Uytterhoeven 	/* CLKOUT */
1640077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 21),
1641077365a9SGeert Uytterhoeven };
1642077365a9SGeert Uytterhoeven static const unsigned int audio_clkout_d_mux[] = {
1643077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT_D_MARK,
1644077365a9SGeert Uytterhoeven };
1645077365a9SGeert Uytterhoeven static const unsigned int audio_clkout1_a_pins[] = {
1646077365a9SGeert Uytterhoeven 	/* CLKOUT1 */
1647077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 15),
1648077365a9SGeert Uytterhoeven };
1649077365a9SGeert Uytterhoeven static const unsigned int audio_clkout1_a_mux[] = {
1650077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT1_A_MARK,
1651077365a9SGeert Uytterhoeven };
1652077365a9SGeert Uytterhoeven static const unsigned int audio_clkout1_b_pins[] = {
1653077365a9SGeert Uytterhoeven 	/* CLKOUT1 */
1654077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 29),
1655077365a9SGeert Uytterhoeven };
1656077365a9SGeert Uytterhoeven static const unsigned int audio_clkout1_b_mux[] = {
1657077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT1_B_MARK,
1658077365a9SGeert Uytterhoeven };
1659077365a9SGeert Uytterhoeven static const unsigned int audio_clkout2_a_pins[] = {
1660077365a9SGeert Uytterhoeven 	/* CLKOUT2 */
1661077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 16),
1662077365a9SGeert Uytterhoeven };
1663077365a9SGeert Uytterhoeven static const unsigned int audio_clkout2_a_mux[] = {
1664077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT2_A_MARK,
1665077365a9SGeert Uytterhoeven };
1666077365a9SGeert Uytterhoeven static const unsigned int audio_clkout2_b_pins[] = {
1667077365a9SGeert Uytterhoeven 	/* CLKOUT2 */
1668077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30),
1669077365a9SGeert Uytterhoeven };
1670077365a9SGeert Uytterhoeven static const unsigned int audio_clkout2_b_mux[] = {
1671077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT2_B_MARK,
1672077365a9SGeert Uytterhoeven };
1673077365a9SGeert Uytterhoeven static const unsigned int audio_clkout3_a_pins[] = {
1674077365a9SGeert Uytterhoeven 	/* CLKOUT3 */
1675077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19),
1676077365a9SGeert Uytterhoeven };
1677077365a9SGeert Uytterhoeven static const unsigned int audio_clkout3_a_mux[] = {
1678077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT3_A_MARK,
1679077365a9SGeert Uytterhoeven };
1680077365a9SGeert Uytterhoeven static const unsigned int audio_clkout3_b_pins[] = {
1681077365a9SGeert Uytterhoeven 	/* CLKOUT3 */
1682077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 31),
1683077365a9SGeert Uytterhoeven };
1684077365a9SGeert Uytterhoeven static const unsigned int audio_clkout3_b_mux[] = {
1685077365a9SGeert Uytterhoeven 	AUDIO_CLKOUT3_B_MARK,
1686077365a9SGeert Uytterhoeven };
1687077365a9SGeert Uytterhoeven 
1688077365a9SGeert Uytterhoeven /* - EtherAVB --------------------------------------------------------------- */
1689077365a9SGeert Uytterhoeven static const unsigned int avb_link_pins[] = {
1690077365a9SGeert Uytterhoeven 	/* AVB_LINK */
1691077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 12),
1692077365a9SGeert Uytterhoeven };
1693077365a9SGeert Uytterhoeven static const unsigned int avb_link_mux[] = {
1694077365a9SGeert Uytterhoeven 	AVB_LINK_MARK,
1695077365a9SGeert Uytterhoeven };
1696077365a9SGeert Uytterhoeven static const unsigned int avb_magic_pins[] = {
1697077365a9SGeert Uytterhoeven 	/* AVB_MAGIC_ */
1698077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 10),
1699077365a9SGeert Uytterhoeven };
1700077365a9SGeert Uytterhoeven static const unsigned int avb_magic_mux[] = {
1701077365a9SGeert Uytterhoeven 	AVB_MAGIC_MARK,
1702077365a9SGeert Uytterhoeven };
1703077365a9SGeert Uytterhoeven static const unsigned int avb_phy_int_pins[] = {
1704077365a9SGeert Uytterhoeven 	/* AVB_PHY_INT */
1705077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 11),
1706077365a9SGeert Uytterhoeven };
1707077365a9SGeert Uytterhoeven static const unsigned int avb_phy_int_mux[] = {
1708077365a9SGeert Uytterhoeven 	AVB_PHY_INT_MARK,
1709077365a9SGeert Uytterhoeven };
1710077365a9SGeert Uytterhoeven static const unsigned int avb_mdio_pins[] = {
1711077365a9SGeert Uytterhoeven 	/* AVB_MDC, AVB_MDIO */
1712077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
1713077365a9SGeert Uytterhoeven };
1714077365a9SGeert Uytterhoeven static const unsigned int avb_mdio_mux[] = {
1715077365a9SGeert Uytterhoeven 	AVB_MDC_MARK, AVB_MDIO_MARK,
1716077365a9SGeert Uytterhoeven };
1717077365a9SGeert Uytterhoeven static const unsigned int avb_mii_pins[] = {
1718077365a9SGeert Uytterhoeven 	/*
1719077365a9SGeert Uytterhoeven 	 * AVB_TX_CTL, AVB_TXC, AVB_TD0,
1720077365a9SGeert Uytterhoeven 	 * AVB_TD1, AVB_TD2, AVB_TD3,
1721077365a9SGeert Uytterhoeven 	 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1722077365a9SGeert Uytterhoeven 	 * AVB_RD1, AVB_RD2, AVB_RD3,
1723077365a9SGeert Uytterhoeven 	 * AVB_TXCREFCLK
1724077365a9SGeert Uytterhoeven 	 */
1725077365a9SGeert Uytterhoeven 	PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
1726077365a9SGeert Uytterhoeven 	PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
1727077365a9SGeert Uytterhoeven 	PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
1728077365a9SGeert Uytterhoeven 	PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
1729077365a9SGeert Uytterhoeven 	PIN_AVB_TXCREFCLK,
1730077365a9SGeert Uytterhoeven 
1731077365a9SGeert Uytterhoeven };
1732077365a9SGeert Uytterhoeven static const unsigned int avb_mii_mux[] = {
1733077365a9SGeert Uytterhoeven 	AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
1734077365a9SGeert Uytterhoeven 	AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
1735077365a9SGeert Uytterhoeven 	AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1736077365a9SGeert Uytterhoeven 	AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1737077365a9SGeert Uytterhoeven 	AVB_TXCREFCLK_MARK,
1738077365a9SGeert Uytterhoeven };
1739077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_pps_pins[] = {
1740077365a9SGeert Uytterhoeven 	/* AVB_AVTP_PPS */
1741077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 6),
1742077365a9SGeert Uytterhoeven };
1743077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_pps_mux[] = {
1744077365a9SGeert Uytterhoeven 	AVB_AVTP_PPS_MARK,
1745077365a9SGeert Uytterhoeven };
1746077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_match_a_pins[] = {
1747077365a9SGeert Uytterhoeven 	/* AVB_AVTP_MATCH_A */
1748077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 13),
1749077365a9SGeert Uytterhoeven };
1750077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_match_a_mux[] = {
1751077365a9SGeert Uytterhoeven 	AVB_AVTP_MATCH_A_MARK,
1752077365a9SGeert Uytterhoeven };
1753077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_capture_a_pins[] = {
1754077365a9SGeert Uytterhoeven 	/* AVB_AVTP_CAPTURE_A */
1755077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 14),
1756077365a9SGeert Uytterhoeven };
1757077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_capture_a_mux[] = {
1758077365a9SGeert Uytterhoeven 	AVB_AVTP_CAPTURE_A_MARK,
1759077365a9SGeert Uytterhoeven };
1760077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_match_b_pins[] = {
1761077365a9SGeert Uytterhoeven 	/*  AVB_AVTP_MATCH_B */
1762077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8),
1763077365a9SGeert Uytterhoeven };
1764077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_match_b_mux[] = {
1765077365a9SGeert Uytterhoeven 	AVB_AVTP_MATCH_B_MARK,
1766077365a9SGeert Uytterhoeven };
1767077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_capture_b_pins[] = {
1768077365a9SGeert Uytterhoeven 	/* AVB_AVTP_CAPTURE_B */
1769077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 11),
1770077365a9SGeert Uytterhoeven };
1771077365a9SGeert Uytterhoeven static const unsigned int avb_avtp_capture_b_mux[] = {
1772077365a9SGeert Uytterhoeven 	AVB_AVTP_CAPTURE_B_MARK,
1773077365a9SGeert Uytterhoeven };
1774077365a9SGeert Uytterhoeven 
1775077365a9SGeert Uytterhoeven /* - CAN ------------------------------------------------------------------ */
1776077365a9SGeert Uytterhoeven static const unsigned int can0_data_a_pins[] = {
1777077365a9SGeert Uytterhoeven 	/* TX, RX */
1778077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 23),	RCAR_GP_PIN(1, 24),
1779077365a9SGeert Uytterhoeven };
1780077365a9SGeert Uytterhoeven static const unsigned int can0_data_a_mux[] = {
1781077365a9SGeert Uytterhoeven 	CAN0_TX_A_MARK,		CAN0_RX_A_MARK,
1782077365a9SGeert Uytterhoeven };
1783077365a9SGeert Uytterhoeven static const unsigned int can0_data_b_pins[] = {
1784077365a9SGeert Uytterhoeven 	/* TX, RX */
1785077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 0),	RCAR_GP_PIN(2, 1),
1786077365a9SGeert Uytterhoeven };
1787077365a9SGeert Uytterhoeven static const unsigned int can0_data_b_mux[] = {
1788077365a9SGeert Uytterhoeven 	CAN0_TX_B_MARK,		CAN0_RX_B_MARK,
1789077365a9SGeert Uytterhoeven };
1790077365a9SGeert Uytterhoeven static const unsigned int can1_data_pins[] = {
1791077365a9SGeert Uytterhoeven 	/* TX, RX */
1792077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 22),	RCAR_GP_PIN(1, 26),
1793077365a9SGeert Uytterhoeven };
1794077365a9SGeert Uytterhoeven static const unsigned int can1_data_mux[] = {
1795077365a9SGeert Uytterhoeven 	CAN1_TX_MARK,		CAN1_RX_MARK,
1796077365a9SGeert Uytterhoeven };
1797077365a9SGeert Uytterhoeven 
1798077365a9SGeert Uytterhoeven /* - CAN Clock -------------------------------------------------------------- */
1799077365a9SGeert Uytterhoeven static const unsigned int can_clk_pins[] = {
1800077365a9SGeert Uytterhoeven 	/* CLK */
1801077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 25),
1802077365a9SGeert Uytterhoeven };
1803077365a9SGeert Uytterhoeven static const unsigned int can_clk_mux[] = {
1804077365a9SGeert Uytterhoeven 	CAN_CLK_MARK,
1805077365a9SGeert Uytterhoeven };
1806077365a9SGeert Uytterhoeven 
1807077365a9SGeert Uytterhoeven /* - CAN FD --------------------------------------------------------------- */
1808077365a9SGeert Uytterhoeven static const unsigned int canfd0_data_a_pins[] = {
1809077365a9SGeert Uytterhoeven 	/* TX, RX */
1810077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 23),     RCAR_GP_PIN(1, 24),
1811077365a9SGeert Uytterhoeven };
1812077365a9SGeert Uytterhoeven static const unsigned int canfd0_data_a_mux[] = {
1813077365a9SGeert Uytterhoeven 	CANFD0_TX_A_MARK,       CANFD0_RX_A_MARK,
1814077365a9SGeert Uytterhoeven };
1815077365a9SGeert Uytterhoeven static const unsigned int canfd0_data_b_pins[] = {
1816077365a9SGeert Uytterhoeven 	/* TX, RX */
1817077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 0),      RCAR_GP_PIN(2, 1),
1818077365a9SGeert Uytterhoeven };
1819077365a9SGeert Uytterhoeven static const unsigned int canfd0_data_b_mux[] = {
1820077365a9SGeert Uytterhoeven 	CANFD0_TX_B_MARK,       CANFD0_RX_B_MARK,
1821077365a9SGeert Uytterhoeven };
1822077365a9SGeert Uytterhoeven static const unsigned int canfd1_data_pins[] = {
1823077365a9SGeert Uytterhoeven 	/* TX, RX */
1824077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 22),     RCAR_GP_PIN(1, 26),
1825077365a9SGeert Uytterhoeven };
1826077365a9SGeert Uytterhoeven static const unsigned int canfd1_data_mux[] = {
1827077365a9SGeert Uytterhoeven 	CANFD1_TX_MARK,         CANFD1_RX_MARK,
1828077365a9SGeert Uytterhoeven };
1829077365a9SGeert Uytterhoeven 
1830b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
1831077365a9SGeert Uytterhoeven /* - DRIF0 --------------------------------------------------------------- */
1832077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_a_pins[] = {
1833077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1834077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1835077365a9SGeert Uytterhoeven };
1836077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_a_mux[] = {
1837077365a9SGeert Uytterhoeven 	RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1838077365a9SGeert Uytterhoeven };
1839077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_a_pins[] = {
1840077365a9SGeert Uytterhoeven 	/* D0 */
1841077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 10),
1842077365a9SGeert Uytterhoeven };
1843077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_a_mux[] = {
1844077365a9SGeert Uytterhoeven 	RIF0_D0_A_MARK,
1845077365a9SGeert Uytterhoeven };
1846077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_a_pins[] = {
1847077365a9SGeert Uytterhoeven 	/* D1 */
1848077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 7),
1849077365a9SGeert Uytterhoeven };
1850077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_a_mux[] = {
1851077365a9SGeert Uytterhoeven 	RIF0_D1_A_MARK,
1852077365a9SGeert Uytterhoeven };
1853077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_b_pins[] = {
1854077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1855077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1856077365a9SGeert Uytterhoeven };
1857077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_b_mux[] = {
1858077365a9SGeert Uytterhoeven 	RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1859077365a9SGeert Uytterhoeven };
1860077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_b_pins[] = {
1861077365a9SGeert Uytterhoeven 	/* D0 */
1862077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 1),
1863077365a9SGeert Uytterhoeven };
1864077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_b_mux[] = {
1865077365a9SGeert Uytterhoeven 	RIF0_D0_B_MARK,
1866077365a9SGeert Uytterhoeven };
1867077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_b_pins[] = {
1868077365a9SGeert Uytterhoeven 	/* D1 */
1869077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 2),
1870077365a9SGeert Uytterhoeven };
1871077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_b_mux[] = {
1872077365a9SGeert Uytterhoeven 	RIF0_D1_B_MARK,
1873077365a9SGeert Uytterhoeven };
1874077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_c_pins[] = {
1875077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1876077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1877077365a9SGeert Uytterhoeven };
1878077365a9SGeert Uytterhoeven static const unsigned int drif0_ctrl_c_mux[] = {
1879077365a9SGeert Uytterhoeven 	RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1880077365a9SGeert Uytterhoeven };
1881077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_c_pins[] = {
1882077365a9SGeert Uytterhoeven 	/* D0 */
1883077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 13),
1884077365a9SGeert Uytterhoeven };
1885077365a9SGeert Uytterhoeven static const unsigned int drif0_data0_c_mux[] = {
1886077365a9SGeert Uytterhoeven 	RIF0_D0_C_MARK,
1887077365a9SGeert Uytterhoeven };
1888077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_c_pins[] = {
1889077365a9SGeert Uytterhoeven 	/* D1 */
1890077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 14),
1891077365a9SGeert Uytterhoeven };
1892077365a9SGeert Uytterhoeven static const unsigned int drif0_data1_c_mux[] = {
1893077365a9SGeert Uytterhoeven 	RIF0_D1_C_MARK,
1894077365a9SGeert Uytterhoeven };
1895077365a9SGeert Uytterhoeven /* - DRIF1 --------------------------------------------------------------- */
1896077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_a_pins[] = {
1897077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1898077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1899077365a9SGeert Uytterhoeven };
1900077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_a_mux[] = {
1901077365a9SGeert Uytterhoeven 	RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1902077365a9SGeert Uytterhoeven };
1903077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_a_pins[] = {
1904077365a9SGeert Uytterhoeven 	/* D0 */
1905077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 19),
1906077365a9SGeert Uytterhoeven };
1907077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_a_mux[] = {
1908077365a9SGeert Uytterhoeven 	RIF1_D0_A_MARK,
1909077365a9SGeert Uytterhoeven };
1910077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_a_pins[] = {
1911077365a9SGeert Uytterhoeven 	/* D1 */
1912077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 20),
1913077365a9SGeert Uytterhoeven };
1914077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_a_mux[] = {
1915077365a9SGeert Uytterhoeven 	RIF1_D1_A_MARK,
1916077365a9SGeert Uytterhoeven };
1917077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_b_pins[] = {
1918077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1919077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1920077365a9SGeert Uytterhoeven };
1921077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_b_mux[] = {
1922077365a9SGeert Uytterhoeven 	RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1923077365a9SGeert Uytterhoeven };
1924077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_b_pins[] = {
1925077365a9SGeert Uytterhoeven 	/* D0 */
1926077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 7),
1927077365a9SGeert Uytterhoeven };
1928077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_b_mux[] = {
1929077365a9SGeert Uytterhoeven 	RIF1_D0_B_MARK,
1930077365a9SGeert Uytterhoeven };
1931077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_b_pins[] = {
1932077365a9SGeert Uytterhoeven 	/* D1 */
1933077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 8),
1934077365a9SGeert Uytterhoeven };
1935077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_b_mux[] = {
1936077365a9SGeert Uytterhoeven 	RIF1_D1_B_MARK,
1937077365a9SGeert Uytterhoeven };
1938077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_c_pins[] = {
1939077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1940077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1941077365a9SGeert Uytterhoeven };
1942077365a9SGeert Uytterhoeven static const unsigned int drif1_ctrl_c_mux[] = {
1943077365a9SGeert Uytterhoeven 	RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1944077365a9SGeert Uytterhoeven };
1945077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_c_pins[] = {
1946077365a9SGeert Uytterhoeven 	/* D0 */
1947077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 6),
1948077365a9SGeert Uytterhoeven };
1949077365a9SGeert Uytterhoeven static const unsigned int drif1_data0_c_mux[] = {
1950077365a9SGeert Uytterhoeven 	RIF1_D0_C_MARK,
1951077365a9SGeert Uytterhoeven };
1952077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_c_pins[] = {
1953077365a9SGeert Uytterhoeven 	/* D1 */
1954077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 10),
1955077365a9SGeert Uytterhoeven };
1956077365a9SGeert Uytterhoeven static const unsigned int drif1_data1_c_mux[] = {
1957077365a9SGeert Uytterhoeven 	RIF1_D1_C_MARK,
1958077365a9SGeert Uytterhoeven };
1959077365a9SGeert Uytterhoeven /* - DRIF2 --------------------------------------------------------------- */
1960077365a9SGeert Uytterhoeven static const unsigned int drif2_ctrl_a_pins[] = {
1961077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1962077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1963077365a9SGeert Uytterhoeven };
1964077365a9SGeert Uytterhoeven static const unsigned int drif2_ctrl_a_mux[] = {
1965077365a9SGeert Uytterhoeven 	RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1966077365a9SGeert Uytterhoeven };
1967077365a9SGeert Uytterhoeven static const unsigned int drif2_data0_a_pins[] = {
1968077365a9SGeert Uytterhoeven 	/* D0 */
1969077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 7),
1970077365a9SGeert Uytterhoeven };
1971077365a9SGeert Uytterhoeven static const unsigned int drif2_data0_a_mux[] = {
1972077365a9SGeert Uytterhoeven 	RIF2_D0_A_MARK,
1973077365a9SGeert Uytterhoeven };
1974077365a9SGeert Uytterhoeven static const unsigned int drif2_data1_a_pins[] = {
1975077365a9SGeert Uytterhoeven 	/* D1 */
1976077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 10),
1977077365a9SGeert Uytterhoeven };
1978077365a9SGeert Uytterhoeven static const unsigned int drif2_data1_a_mux[] = {
1979077365a9SGeert Uytterhoeven 	RIF2_D1_A_MARK,
1980077365a9SGeert Uytterhoeven };
1981077365a9SGeert Uytterhoeven static const unsigned int drif2_ctrl_b_pins[] = {
1982077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
1983077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
1984077365a9SGeert Uytterhoeven };
1985077365a9SGeert Uytterhoeven static const unsigned int drif2_ctrl_b_mux[] = {
1986077365a9SGeert Uytterhoeven 	RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1987077365a9SGeert Uytterhoeven };
1988077365a9SGeert Uytterhoeven static const unsigned int drif2_data0_b_pins[] = {
1989077365a9SGeert Uytterhoeven 	/* D0 */
1990077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30),
1991077365a9SGeert Uytterhoeven };
1992077365a9SGeert Uytterhoeven static const unsigned int drif2_data0_b_mux[] = {
1993077365a9SGeert Uytterhoeven 	RIF2_D0_B_MARK,
1994077365a9SGeert Uytterhoeven };
1995077365a9SGeert Uytterhoeven static const unsigned int drif2_data1_b_pins[] = {
1996077365a9SGeert Uytterhoeven 	/* D1 */
1997077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 31),
1998077365a9SGeert Uytterhoeven };
1999077365a9SGeert Uytterhoeven static const unsigned int drif2_data1_b_mux[] = {
2000077365a9SGeert Uytterhoeven 	RIF2_D1_B_MARK,
2001077365a9SGeert Uytterhoeven };
2002077365a9SGeert Uytterhoeven /* - DRIF3 --------------------------------------------------------------- */
2003077365a9SGeert Uytterhoeven static const unsigned int drif3_ctrl_a_pins[] = {
2004077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
2005077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2006077365a9SGeert Uytterhoeven };
2007077365a9SGeert Uytterhoeven static const unsigned int drif3_ctrl_a_mux[] = {
2008077365a9SGeert Uytterhoeven 	RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
2009077365a9SGeert Uytterhoeven };
2010077365a9SGeert Uytterhoeven static const unsigned int drif3_data0_a_pins[] = {
2011077365a9SGeert Uytterhoeven 	/* D0 */
2012077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 19),
2013077365a9SGeert Uytterhoeven };
2014077365a9SGeert Uytterhoeven static const unsigned int drif3_data0_a_mux[] = {
2015077365a9SGeert Uytterhoeven 	RIF3_D0_A_MARK,
2016077365a9SGeert Uytterhoeven };
2017077365a9SGeert Uytterhoeven static const unsigned int drif3_data1_a_pins[] = {
2018077365a9SGeert Uytterhoeven 	/* D1 */
2019077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 20),
2020077365a9SGeert Uytterhoeven };
2021077365a9SGeert Uytterhoeven static const unsigned int drif3_data1_a_mux[] = {
2022077365a9SGeert Uytterhoeven 	RIF3_D1_A_MARK,
2023077365a9SGeert Uytterhoeven };
2024077365a9SGeert Uytterhoeven static const unsigned int drif3_ctrl_b_pins[] = {
2025077365a9SGeert Uytterhoeven 	/* CLK, SYNC */
2026077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2027077365a9SGeert Uytterhoeven };
2028077365a9SGeert Uytterhoeven static const unsigned int drif3_ctrl_b_mux[] = {
2029077365a9SGeert Uytterhoeven 	RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
2030077365a9SGeert Uytterhoeven };
2031077365a9SGeert Uytterhoeven static const unsigned int drif3_data0_b_pins[] = {
2032077365a9SGeert Uytterhoeven 	/* D0 */
2033077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28),
2034077365a9SGeert Uytterhoeven };
2035077365a9SGeert Uytterhoeven static const unsigned int drif3_data0_b_mux[] = {
2036077365a9SGeert Uytterhoeven 	RIF3_D0_B_MARK,
2037077365a9SGeert Uytterhoeven };
2038077365a9SGeert Uytterhoeven static const unsigned int drif3_data1_b_pins[] = {
2039077365a9SGeert Uytterhoeven 	/* D1 */
2040077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 29),
2041077365a9SGeert Uytterhoeven };
2042077365a9SGeert Uytterhoeven static const unsigned int drif3_data1_b_mux[] = {
2043077365a9SGeert Uytterhoeven 	RIF3_D1_B_MARK,
2044077365a9SGeert Uytterhoeven };
2045b8029394SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77951 */
2046077365a9SGeert Uytterhoeven 
2047077365a9SGeert Uytterhoeven /* - DU --------------------------------------------------------------------- */
2048077365a9SGeert Uytterhoeven static const unsigned int du_rgb666_pins[] = {
2049077365a9SGeert Uytterhoeven 	/* R[7:2], G[7:2], B[7:2] */
2050077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2051077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2052077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2053077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2054077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 7),  RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),
2055077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 4),  RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 2),
2056077365a9SGeert Uytterhoeven };
2057077365a9SGeert Uytterhoeven static const unsigned int du_rgb666_mux[] = {
2058077365a9SGeert Uytterhoeven 	DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2059077365a9SGeert Uytterhoeven 	DU_DR3_MARK, DU_DR2_MARK,
2060077365a9SGeert Uytterhoeven 	DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2061077365a9SGeert Uytterhoeven 	DU_DG3_MARK, DU_DG2_MARK,
2062077365a9SGeert Uytterhoeven 	DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2063077365a9SGeert Uytterhoeven 	DU_DB3_MARK, DU_DB2_MARK,
2064077365a9SGeert Uytterhoeven };
2065077365a9SGeert Uytterhoeven static const unsigned int du_rgb888_pins[] = {
2066077365a9SGeert Uytterhoeven 	/* R[7:0], G[7:0], B[7:0] */
2067077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2068077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2069077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 9),  RCAR_GP_PIN(0, 8),
2070077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2071077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2072077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2073077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 7),  RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),
2074077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 4),  RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 2),
2075077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 1),  RCAR_GP_PIN(1, 0),
2076077365a9SGeert Uytterhoeven };
2077077365a9SGeert Uytterhoeven static const unsigned int du_rgb888_mux[] = {
2078077365a9SGeert Uytterhoeven 	DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2079077365a9SGeert Uytterhoeven 	DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2080077365a9SGeert Uytterhoeven 	DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2081077365a9SGeert Uytterhoeven 	DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2082077365a9SGeert Uytterhoeven 	DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2083077365a9SGeert Uytterhoeven 	DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2084077365a9SGeert Uytterhoeven };
2085077365a9SGeert Uytterhoeven static const unsigned int du_clk_out_0_pins[] = {
2086077365a9SGeert Uytterhoeven 	/* CLKOUT */
2087077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 27),
2088077365a9SGeert Uytterhoeven };
2089077365a9SGeert Uytterhoeven static const unsigned int du_clk_out_0_mux[] = {
2090077365a9SGeert Uytterhoeven 	DU_DOTCLKOUT0_MARK
2091077365a9SGeert Uytterhoeven };
2092077365a9SGeert Uytterhoeven static const unsigned int du_clk_out_1_pins[] = {
2093077365a9SGeert Uytterhoeven 	/* CLKOUT */
2094077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 3),
2095077365a9SGeert Uytterhoeven };
2096077365a9SGeert Uytterhoeven static const unsigned int du_clk_out_1_mux[] = {
2097077365a9SGeert Uytterhoeven 	DU_DOTCLKOUT1_MARK
2098077365a9SGeert Uytterhoeven };
2099077365a9SGeert Uytterhoeven static const unsigned int du_sync_pins[] = {
2100077365a9SGeert Uytterhoeven 	/* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2101077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2102077365a9SGeert Uytterhoeven };
2103077365a9SGeert Uytterhoeven static const unsigned int du_sync_mux[] = {
2104077365a9SGeert Uytterhoeven 	DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2105077365a9SGeert Uytterhoeven };
2106077365a9SGeert Uytterhoeven static const unsigned int du_oddf_pins[] = {
2107077365a9SGeert Uytterhoeven 	/* EXDISP/EXODDF/EXCDE */
2108077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 2),
2109077365a9SGeert Uytterhoeven };
2110077365a9SGeert Uytterhoeven static const unsigned int du_oddf_mux[] = {
2111077365a9SGeert Uytterhoeven 	DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2112077365a9SGeert Uytterhoeven };
2113077365a9SGeert Uytterhoeven static const unsigned int du_cde_pins[] = {
2114077365a9SGeert Uytterhoeven 	/* CDE */
2115077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 0),
2116077365a9SGeert Uytterhoeven };
2117077365a9SGeert Uytterhoeven static const unsigned int du_cde_mux[] = {
2118077365a9SGeert Uytterhoeven 	DU_CDE_MARK,
2119077365a9SGeert Uytterhoeven };
2120077365a9SGeert Uytterhoeven static const unsigned int du_disp_pins[] = {
2121077365a9SGeert Uytterhoeven 	/* DISP */
2122077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 1),
2123077365a9SGeert Uytterhoeven };
2124077365a9SGeert Uytterhoeven static const unsigned int du_disp_mux[] = {
2125077365a9SGeert Uytterhoeven 	DU_DISP_MARK,
2126077365a9SGeert Uytterhoeven };
2127077365a9SGeert Uytterhoeven 
2128077365a9SGeert Uytterhoeven /* - HSCIF0 ----------------------------------------------------------------- */
2129077365a9SGeert Uytterhoeven static const unsigned int hscif0_data_pins[] = {
2130077365a9SGeert Uytterhoeven 	/* RX, TX */
2131077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2132077365a9SGeert Uytterhoeven };
2133077365a9SGeert Uytterhoeven static const unsigned int hscif0_data_mux[] = {
2134077365a9SGeert Uytterhoeven 	HRX0_MARK, HTX0_MARK,
2135077365a9SGeert Uytterhoeven };
2136077365a9SGeert Uytterhoeven static const unsigned int hscif0_clk_pins[] = {
2137077365a9SGeert Uytterhoeven 	/* SCK */
2138077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12),
2139077365a9SGeert Uytterhoeven };
2140077365a9SGeert Uytterhoeven static const unsigned int hscif0_clk_mux[] = {
2141077365a9SGeert Uytterhoeven 	HSCK0_MARK,
2142077365a9SGeert Uytterhoeven };
2143077365a9SGeert Uytterhoeven static const unsigned int hscif0_ctrl_pins[] = {
2144077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2145077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2146077365a9SGeert Uytterhoeven };
2147077365a9SGeert Uytterhoeven static const unsigned int hscif0_ctrl_mux[] = {
2148077365a9SGeert Uytterhoeven 	HRTS0_N_MARK, HCTS0_N_MARK,
2149077365a9SGeert Uytterhoeven };
2150077365a9SGeert Uytterhoeven /* - HSCIF1 ----------------------------------------------------------------- */
2151077365a9SGeert Uytterhoeven static const unsigned int hscif1_data_a_pins[] = {
2152077365a9SGeert Uytterhoeven 	/* RX, TX */
2153077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2154077365a9SGeert Uytterhoeven };
2155077365a9SGeert Uytterhoeven static const unsigned int hscif1_data_a_mux[] = {
2156077365a9SGeert Uytterhoeven 	HRX1_A_MARK, HTX1_A_MARK,
2157077365a9SGeert Uytterhoeven };
2158077365a9SGeert Uytterhoeven static const unsigned int hscif1_clk_a_pins[] = {
2159077365a9SGeert Uytterhoeven 	/* SCK */
2160077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
2161077365a9SGeert Uytterhoeven };
2162077365a9SGeert Uytterhoeven static const unsigned int hscif1_clk_a_mux[] = {
2163077365a9SGeert Uytterhoeven 	HSCK1_A_MARK,
2164077365a9SGeert Uytterhoeven };
2165077365a9SGeert Uytterhoeven static const unsigned int hscif1_ctrl_a_pins[] = {
2166077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2167077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2168077365a9SGeert Uytterhoeven };
2169077365a9SGeert Uytterhoeven static const unsigned int hscif1_ctrl_a_mux[] = {
2170077365a9SGeert Uytterhoeven 	HRTS1_N_A_MARK, HCTS1_N_A_MARK,
2171077365a9SGeert Uytterhoeven };
2172077365a9SGeert Uytterhoeven 
2173077365a9SGeert Uytterhoeven static const unsigned int hscif1_data_b_pins[] = {
2174077365a9SGeert Uytterhoeven 	/* RX, TX */
2175077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2176077365a9SGeert Uytterhoeven };
2177077365a9SGeert Uytterhoeven static const unsigned int hscif1_data_b_mux[] = {
2178077365a9SGeert Uytterhoeven 	HRX1_B_MARK, HTX1_B_MARK,
2179077365a9SGeert Uytterhoeven };
2180077365a9SGeert Uytterhoeven static const unsigned int hscif1_clk_b_pins[] = {
2181077365a9SGeert Uytterhoeven 	/* SCK */
2182077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0),
2183077365a9SGeert Uytterhoeven };
2184077365a9SGeert Uytterhoeven static const unsigned int hscif1_clk_b_mux[] = {
2185077365a9SGeert Uytterhoeven 	HSCK1_B_MARK,
2186077365a9SGeert Uytterhoeven };
2187077365a9SGeert Uytterhoeven static const unsigned int hscif1_ctrl_b_pins[] = {
2188077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2189077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2190077365a9SGeert Uytterhoeven };
2191077365a9SGeert Uytterhoeven static const unsigned int hscif1_ctrl_b_mux[] = {
2192077365a9SGeert Uytterhoeven 	HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2193077365a9SGeert Uytterhoeven };
2194077365a9SGeert Uytterhoeven /* - HSCIF2 ----------------------------------------------------------------- */
2195077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_a_pins[] = {
2196077365a9SGeert Uytterhoeven 	/* RX, TX */
2197077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2198077365a9SGeert Uytterhoeven };
2199077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_a_mux[] = {
2200077365a9SGeert Uytterhoeven 	HRX2_A_MARK, HTX2_A_MARK,
2201077365a9SGeert Uytterhoeven };
2202077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_a_pins[] = {
2203077365a9SGeert Uytterhoeven 	/* SCK */
2204077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 10),
2205077365a9SGeert Uytterhoeven };
2206077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_a_mux[] = {
2207077365a9SGeert Uytterhoeven 	HSCK2_A_MARK,
2208077365a9SGeert Uytterhoeven };
2209077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_a_pins[] = {
2210077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2211077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2212077365a9SGeert Uytterhoeven };
2213077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_a_mux[] = {
2214077365a9SGeert Uytterhoeven 	HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2215077365a9SGeert Uytterhoeven };
2216077365a9SGeert Uytterhoeven 
2217077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_b_pins[] = {
2218077365a9SGeert Uytterhoeven 	/* RX, TX */
2219077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2220077365a9SGeert Uytterhoeven };
2221077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_b_mux[] = {
2222077365a9SGeert Uytterhoeven 	HRX2_B_MARK, HTX2_B_MARK,
2223077365a9SGeert Uytterhoeven };
2224077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_b_pins[] = {
2225077365a9SGeert Uytterhoeven 	/* SCK */
2226077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
2227077365a9SGeert Uytterhoeven };
2228077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_b_mux[] = {
2229077365a9SGeert Uytterhoeven 	HSCK2_B_MARK,
2230077365a9SGeert Uytterhoeven };
2231077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_b_pins[] = {
2232077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2233077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
2234077365a9SGeert Uytterhoeven };
2235077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_b_mux[] = {
2236077365a9SGeert Uytterhoeven 	HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2237077365a9SGeert Uytterhoeven };
2238077365a9SGeert Uytterhoeven 
2239077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_c_pins[] = {
2240077365a9SGeert Uytterhoeven 	/* RX, TX */
2241077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
2242077365a9SGeert Uytterhoeven };
2243077365a9SGeert Uytterhoeven static const unsigned int hscif2_data_c_mux[] = {
2244077365a9SGeert Uytterhoeven 	HRX2_C_MARK, HTX2_C_MARK,
2245077365a9SGeert Uytterhoeven };
2246077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_c_pins[] = {
2247077365a9SGeert Uytterhoeven 	/* SCK */
2248077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 24),
2249077365a9SGeert Uytterhoeven };
2250077365a9SGeert Uytterhoeven static const unsigned int hscif2_clk_c_mux[] = {
2251077365a9SGeert Uytterhoeven 	HSCK2_C_MARK,
2252077365a9SGeert Uytterhoeven };
2253077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_c_pins[] = {
2254077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2255077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
2256077365a9SGeert Uytterhoeven };
2257077365a9SGeert Uytterhoeven static const unsigned int hscif2_ctrl_c_mux[] = {
2258077365a9SGeert Uytterhoeven 	HRTS2_N_C_MARK, HCTS2_N_C_MARK,
2259077365a9SGeert Uytterhoeven };
2260077365a9SGeert Uytterhoeven /* - HSCIF3 ----------------------------------------------------------------- */
2261077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_a_pins[] = {
2262077365a9SGeert Uytterhoeven 	/* RX, TX */
2263077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2264077365a9SGeert Uytterhoeven };
2265077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_a_mux[] = {
2266077365a9SGeert Uytterhoeven 	HRX3_A_MARK, HTX3_A_MARK,
2267077365a9SGeert Uytterhoeven };
2268077365a9SGeert Uytterhoeven static const unsigned int hscif3_clk_pins[] = {
2269077365a9SGeert Uytterhoeven 	/* SCK */
2270077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 22),
2271077365a9SGeert Uytterhoeven };
2272077365a9SGeert Uytterhoeven static const unsigned int hscif3_clk_mux[] = {
2273077365a9SGeert Uytterhoeven 	HSCK3_MARK,
2274077365a9SGeert Uytterhoeven };
2275077365a9SGeert Uytterhoeven static const unsigned int hscif3_ctrl_pins[] = {
2276077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2277077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2278077365a9SGeert Uytterhoeven };
2279077365a9SGeert Uytterhoeven static const unsigned int hscif3_ctrl_mux[] = {
2280077365a9SGeert Uytterhoeven 	HRTS3_N_MARK, HCTS3_N_MARK,
2281077365a9SGeert Uytterhoeven };
2282077365a9SGeert Uytterhoeven 
2283077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_b_pins[] = {
2284077365a9SGeert Uytterhoeven 	/* RX, TX */
2285077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2286077365a9SGeert Uytterhoeven };
2287077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_b_mux[] = {
2288077365a9SGeert Uytterhoeven 	HRX3_B_MARK, HTX3_B_MARK,
2289077365a9SGeert Uytterhoeven };
2290077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_c_pins[] = {
2291077365a9SGeert Uytterhoeven 	/* RX, TX */
2292077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2293077365a9SGeert Uytterhoeven };
2294077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_c_mux[] = {
2295077365a9SGeert Uytterhoeven 	HRX3_C_MARK, HTX3_C_MARK,
2296077365a9SGeert Uytterhoeven };
2297077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_d_pins[] = {
2298077365a9SGeert Uytterhoeven 	/* RX, TX */
2299077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2300077365a9SGeert Uytterhoeven };
2301077365a9SGeert Uytterhoeven static const unsigned int hscif3_data_d_mux[] = {
2302077365a9SGeert Uytterhoeven 	HRX3_D_MARK, HTX3_D_MARK,
2303077365a9SGeert Uytterhoeven };
2304077365a9SGeert Uytterhoeven /* - HSCIF4 ----------------------------------------------------------------- */
2305077365a9SGeert Uytterhoeven static const unsigned int hscif4_data_a_pins[] = {
2306077365a9SGeert Uytterhoeven 	/* RX, TX */
2307077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2308077365a9SGeert Uytterhoeven };
2309077365a9SGeert Uytterhoeven static const unsigned int hscif4_data_a_mux[] = {
2310077365a9SGeert Uytterhoeven 	HRX4_A_MARK, HTX4_A_MARK,
2311077365a9SGeert Uytterhoeven };
2312077365a9SGeert Uytterhoeven static const unsigned int hscif4_clk_pins[] = {
2313077365a9SGeert Uytterhoeven 	/* SCK */
2314077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 11),
2315077365a9SGeert Uytterhoeven };
2316077365a9SGeert Uytterhoeven static const unsigned int hscif4_clk_mux[] = {
2317077365a9SGeert Uytterhoeven 	HSCK4_MARK,
2318077365a9SGeert Uytterhoeven };
2319077365a9SGeert Uytterhoeven static const unsigned int hscif4_ctrl_pins[] = {
2320077365a9SGeert Uytterhoeven 	/* RTS, CTS */
2321077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2322077365a9SGeert Uytterhoeven };
2323077365a9SGeert Uytterhoeven static const unsigned int hscif4_ctrl_mux[] = {
2324077365a9SGeert Uytterhoeven 	HRTS4_N_MARK, HCTS4_N_MARK,
2325077365a9SGeert Uytterhoeven };
2326077365a9SGeert Uytterhoeven 
2327077365a9SGeert Uytterhoeven static const unsigned int hscif4_data_b_pins[] = {
2328077365a9SGeert Uytterhoeven 	/* RX, TX */
2329077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2330077365a9SGeert Uytterhoeven };
2331077365a9SGeert Uytterhoeven static const unsigned int hscif4_data_b_mux[] = {
2332077365a9SGeert Uytterhoeven 	HRX4_B_MARK, HTX4_B_MARK,
2333077365a9SGeert Uytterhoeven };
2334077365a9SGeert Uytterhoeven 
2335077365a9SGeert Uytterhoeven /* - I2C -------------------------------------------------------------------- */
2336077365a9SGeert Uytterhoeven static const unsigned int i2c0_pins[] = {
2337077365a9SGeert Uytterhoeven 	/* SCL, SDA */
2338077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2339077365a9SGeert Uytterhoeven };
2340077365a9SGeert Uytterhoeven 
2341077365a9SGeert Uytterhoeven static const unsigned int i2c0_mux[] = {
2342077365a9SGeert Uytterhoeven 	SCL0_MARK, SDA0_MARK,
2343077365a9SGeert Uytterhoeven };
2344077365a9SGeert Uytterhoeven 
2345077365a9SGeert Uytterhoeven static const unsigned int i2c1_a_pins[] = {
2346077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2347077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2348077365a9SGeert Uytterhoeven };
2349077365a9SGeert Uytterhoeven static const unsigned int i2c1_a_mux[] = {
2350077365a9SGeert Uytterhoeven 	SDA1_A_MARK, SCL1_A_MARK,
2351077365a9SGeert Uytterhoeven };
2352077365a9SGeert Uytterhoeven static const unsigned int i2c1_b_pins[] = {
2353077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2354077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2355077365a9SGeert Uytterhoeven };
2356077365a9SGeert Uytterhoeven static const unsigned int i2c1_b_mux[] = {
2357077365a9SGeert Uytterhoeven 	SDA1_B_MARK, SCL1_B_MARK,
2358077365a9SGeert Uytterhoeven };
2359077365a9SGeert Uytterhoeven static const unsigned int i2c2_a_pins[] = {
2360077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2361077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2362077365a9SGeert Uytterhoeven };
2363077365a9SGeert Uytterhoeven static const unsigned int i2c2_a_mux[] = {
2364077365a9SGeert Uytterhoeven 	SDA2_A_MARK, SCL2_A_MARK,
2365077365a9SGeert Uytterhoeven };
2366077365a9SGeert Uytterhoeven static const unsigned int i2c2_b_pins[] = {
2367077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2368077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2369077365a9SGeert Uytterhoeven };
2370077365a9SGeert Uytterhoeven static const unsigned int i2c2_b_mux[] = {
2371077365a9SGeert Uytterhoeven 	SDA2_B_MARK, SCL2_B_MARK,
2372077365a9SGeert Uytterhoeven };
2373077365a9SGeert Uytterhoeven 
2374077365a9SGeert Uytterhoeven static const unsigned int i2c3_pins[] = {
2375077365a9SGeert Uytterhoeven 	/* SCL, SDA */
2376077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2377077365a9SGeert Uytterhoeven };
2378077365a9SGeert Uytterhoeven 
2379077365a9SGeert Uytterhoeven static const unsigned int i2c3_mux[] = {
2380077365a9SGeert Uytterhoeven 	SCL3_MARK, SDA3_MARK,
2381077365a9SGeert Uytterhoeven };
2382077365a9SGeert Uytterhoeven 
2383077365a9SGeert Uytterhoeven static const unsigned int i2c5_pins[] = {
2384077365a9SGeert Uytterhoeven 	/* SCL, SDA */
2385077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
2386077365a9SGeert Uytterhoeven };
2387077365a9SGeert Uytterhoeven 
2388077365a9SGeert Uytterhoeven static const unsigned int i2c5_mux[] = {
2389077365a9SGeert Uytterhoeven 	SCL5_MARK, SDA5_MARK,
2390077365a9SGeert Uytterhoeven };
2391077365a9SGeert Uytterhoeven 
2392077365a9SGeert Uytterhoeven static const unsigned int i2c6_a_pins[] = {
2393077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2394077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2395077365a9SGeert Uytterhoeven };
2396077365a9SGeert Uytterhoeven static const unsigned int i2c6_a_mux[] = {
2397077365a9SGeert Uytterhoeven 	SDA6_A_MARK, SCL6_A_MARK,
2398077365a9SGeert Uytterhoeven };
2399077365a9SGeert Uytterhoeven static const unsigned int i2c6_b_pins[] = {
2400077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2401077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2402077365a9SGeert Uytterhoeven };
2403077365a9SGeert Uytterhoeven static const unsigned int i2c6_b_mux[] = {
2404077365a9SGeert Uytterhoeven 	SDA6_B_MARK, SCL6_B_MARK,
2405077365a9SGeert Uytterhoeven };
2406077365a9SGeert Uytterhoeven static const unsigned int i2c6_c_pins[] = {
2407077365a9SGeert Uytterhoeven 	/* SDA, SCL */
2408077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2409077365a9SGeert Uytterhoeven };
2410077365a9SGeert Uytterhoeven static const unsigned int i2c6_c_mux[] = {
2411077365a9SGeert Uytterhoeven 	SDA6_C_MARK, SCL6_C_MARK,
2412077365a9SGeert Uytterhoeven };
2413077365a9SGeert Uytterhoeven 
2414077365a9SGeert Uytterhoeven /* - INTC-EX ---------------------------------------------------------------- */
2415077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq0_pins[] = {
2416077365a9SGeert Uytterhoeven 	/* IRQ0 */
2417077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 0),
2418077365a9SGeert Uytterhoeven };
2419077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq0_mux[] = {
2420077365a9SGeert Uytterhoeven 	IRQ0_MARK,
2421077365a9SGeert Uytterhoeven };
2422077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq1_pins[] = {
2423077365a9SGeert Uytterhoeven 	/* IRQ1 */
2424077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 1),
2425077365a9SGeert Uytterhoeven };
2426077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq1_mux[] = {
2427077365a9SGeert Uytterhoeven 	IRQ1_MARK,
2428077365a9SGeert Uytterhoeven };
2429077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq2_pins[] = {
2430077365a9SGeert Uytterhoeven 	/* IRQ2 */
2431077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 2),
2432077365a9SGeert Uytterhoeven };
2433077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq2_mux[] = {
2434077365a9SGeert Uytterhoeven 	IRQ2_MARK,
2435077365a9SGeert Uytterhoeven };
2436077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq3_pins[] = {
2437077365a9SGeert Uytterhoeven 	/* IRQ3 */
2438077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 3),
2439077365a9SGeert Uytterhoeven };
2440077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq3_mux[] = {
2441077365a9SGeert Uytterhoeven 	IRQ3_MARK,
2442077365a9SGeert Uytterhoeven };
2443077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq4_pins[] = {
2444077365a9SGeert Uytterhoeven 	/* IRQ4 */
2445077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 4),
2446077365a9SGeert Uytterhoeven };
2447077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq4_mux[] = {
2448077365a9SGeert Uytterhoeven 	IRQ4_MARK,
2449077365a9SGeert Uytterhoeven };
2450077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq5_pins[] = {
2451077365a9SGeert Uytterhoeven 	/* IRQ5 */
2452077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 5),
2453077365a9SGeert Uytterhoeven };
2454077365a9SGeert Uytterhoeven static const unsigned int intc_ex_irq5_mux[] = {
2455077365a9SGeert Uytterhoeven 	IRQ5_MARK,
2456077365a9SGeert Uytterhoeven };
2457077365a9SGeert Uytterhoeven 
2458077365a9SGeert Uytterhoeven /* - MSIOF0 ----------------------------------------------------------------- */
2459077365a9SGeert Uytterhoeven static const unsigned int msiof0_clk_pins[] = {
2460077365a9SGeert Uytterhoeven 	/* SCK */
2461077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 17),
2462077365a9SGeert Uytterhoeven };
2463077365a9SGeert Uytterhoeven static const unsigned int msiof0_clk_mux[] = {
2464077365a9SGeert Uytterhoeven 	MSIOF0_SCK_MARK,
2465077365a9SGeert Uytterhoeven };
2466077365a9SGeert Uytterhoeven static const unsigned int msiof0_sync_pins[] = {
2467077365a9SGeert Uytterhoeven 	/* SYNC */
2468077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 18),
2469077365a9SGeert Uytterhoeven };
2470077365a9SGeert Uytterhoeven static const unsigned int msiof0_sync_mux[] = {
2471077365a9SGeert Uytterhoeven 	MSIOF0_SYNC_MARK,
2472077365a9SGeert Uytterhoeven };
2473077365a9SGeert Uytterhoeven static const unsigned int msiof0_ss1_pins[] = {
2474077365a9SGeert Uytterhoeven 	/* SS1 */
2475077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19),
2476077365a9SGeert Uytterhoeven };
2477077365a9SGeert Uytterhoeven static const unsigned int msiof0_ss1_mux[] = {
2478077365a9SGeert Uytterhoeven 	MSIOF0_SS1_MARK,
2479077365a9SGeert Uytterhoeven };
2480077365a9SGeert Uytterhoeven static const unsigned int msiof0_ss2_pins[] = {
2481077365a9SGeert Uytterhoeven 	/* SS2 */
2482077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 21),
2483077365a9SGeert Uytterhoeven };
2484077365a9SGeert Uytterhoeven static const unsigned int msiof0_ss2_mux[] = {
2485077365a9SGeert Uytterhoeven 	MSIOF0_SS2_MARK,
2486077365a9SGeert Uytterhoeven };
2487077365a9SGeert Uytterhoeven static const unsigned int msiof0_txd_pins[] = {
2488077365a9SGeert Uytterhoeven 	/* TXD */
2489077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 20),
2490077365a9SGeert Uytterhoeven };
2491077365a9SGeert Uytterhoeven static const unsigned int msiof0_txd_mux[] = {
2492077365a9SGeert Uytterhoeven 	MSIOF0_TXD_MARK,
2493077365a9SGeert Uytterhoeven };
2494077365a9SGeert Uytterhoeven static const unsigned int msiof0_rxd_pins[] = {
2495077365a9SGeert Uytterhoeven 	/* RXD */
2496077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 22),
2497077365a9SGeert Uytterhoeven };
2498077365a9SGeert Uytterhoeven static const unsigned int msiof0_rxd_mux[] = {
2499077365a9SGeert Uytterhoeven 	MSIOF0_RXD_MARK,
2500077365a9SGeert Uytterhoeven };
2501077365a9SGeert Uytterhoeven /* - MSIOF1 ----------------------------------------------------------------- */
2502077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_a_pins[] = {
2503077365a9SGeert Uytterhoeven 	/* SCK */
2504077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 8),
2505077365a9SGeert Uytterhoeven };
2506077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_a_mux[] = {
2507077365a9SGeert Uytterhoeven 	MSIOF1_SCK_A_MARK,
2508077365a9SGeert Uytterhoeven };
2509077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_a_pins[] = {
2510077365a9SGeert Uytterhoeven 	/* SYNC */
2511077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 9),
2512077365a9SGeert Uytterhoeven };
2513077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_a_mux[] = {
2514077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_A_MARK,
2515077365a9SGeert Uytterhoeven };
2516077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_a_pins[] = {
2517077365a9SGeert Uytterhoeven 	/* SS1 */
2518077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 5),
2519077365a9SGeert Uytterhoeven };
2520077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_a_mux[] = {
2521077365a9SGeert Uytterhoeven 	MSIOF1_SS1_A_MARK,
2522077365a9SGeert Uytterhoeven };
2523077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_a_pins[] = {
2524077365a9SGeert Uytterhoeven 	/* SS2 */
2525077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 6),
2526077365a9SGeert Uytterhoeven };
2527077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_a_mux[] = {
2528077365a9SGeert Uytterhoeven 	MSIOF1_SS2_A_MARK,
2529077365a9SGeert Uytterhoeven };
2530077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_a_pins[] = {
2531077365a9SGeert Uytterhoeven 	/* TXD */
2532077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 7),
2533077365a9SGeert Uytterhoeven };
2534077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_a_mux[] = {
2535077365a9SGeert Uytterhoeven 	MSIOF1_TXD_A_MARK,
2536077365a9SGeert Uytterhoeven };
2537077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_a_pins[] = {
2538077365a9SGeert Uytterhoeven 	/* RXD */
2539077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 10),
2540077365a9SGeert Uytterhoeven };
2541077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_a_mux[] = {
2542077365a9SGeert Uytterhoeven 	MSIOF1_RXD_A_MARK,
2543077365a9SGeert Uytterhoeven };
2544077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_b_pins[] = {
2545077365a9SGeert Uytterhoeven 	/* SCK */
2546077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 9),
2547077365a9SGeert Uytterhoeven };
2548077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_b_mux[] = {
2549077365a9SGeert Uytterhoeven 	MSIOF1_SCK_B_MARK,
2550077365a9SGeert Uytterhoeven };
2551077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_b_pins[] = {
2552077365a9SGeert Uytterhoeven 	/* SYNC */
2553077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 3),
2554077365a9SGeert Uytterhoeven };
2555077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_b_mux[] = {
2556077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_B_MARK,
2557077365a9SGeert Uytterhoeven };
2558077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_b_pins[] = {
2559077365a9SGeert Uytterhoeven 	/* SS1 */
2560077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 4),
2561077365a9SGeert Uytterhoeven };
2562077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_b_mux[] = {
2563077365a9SGeert Uytterhoeven 	MSIOF1_SS1_B_MARK,
2564077365a9SGeert Uytterhoeven };
2565077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_b_pins[] = {
2566077365a9SGeert Uytterhoeven 	/* SS2 */
2567077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0),
2568077365a9SGeert Uytterhoeven };
2569077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_b_mux[] = {
2570077365a9SGeert Uytterhoeven 	MSIOF1_SS2_B_MARK,
2571077365a9SGeert Uytterhoeven };
2572077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_b_pins[] = {
2573077365a9SGeert Uytterhoeven 	/* TXD */
2574077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 8),
2575077365a9SGeert Uytterhoeven };
2576077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_b_mux[] = {
2577077365a9SGeert Uytterhoeven 	MSIOF1_TXD_B_MARK,
2578077365a9SGeert Uytterhoeven };
2579077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_b_pins[] = {
2580077365a9SGeert Uytterhoeven 	/* RXD */
2581077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 7),
2582077365a9SGeert Uytterhoeven };
2583077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_b_mux[] = {
2584077365a9SGeert Uytterhoeven 	MSIOF1_RXD_B_MARK,
2585077365a9SGeert Uytterhoeven };
2586077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_c_pins[] = {
2587077365a9SGeert Uytterhoeven 	/* SCK */
2588077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 17),
2589077365a9SGeert Uytterhoeven };
2590077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_c_mux[] = {
2591077365a9SGeert Uytterhoeven 	MSIOF1_SCK_C_MARK,
2592077365a9SGeert Uytterhoeven };
2593077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_c_pins[] = {
2594077365a9SGeert Uytterhoeven 	/* SYNC */
2595077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 18),
2596077365a9SGeert Uytterhoeven };
2597077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_c_mux[] = {
2598077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_C_MARK,
2599077365a9SGeert Uytterhoeven };
2600077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_c_pins[] = {
2601077365a9SGeert Uytterhoeven 	/* SS1 */
2602077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
2603077365a9SGeert Uytterhoeven };
2604077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_c_mux[] = {
2605077365a9SGeert Uytterhoeven 	MSIOF1_SS1_C_MARK,
2606077365a9SGeert Uytterhoeven };
2607077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_c_pins[] = {
2608077365a9SGeert Uytterhoeven 	/* SS2 */
2609077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 27),
2610077365a9SGeert Uytterhoeven };
2611077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_c_mux[] = {
2612077365a9SGeert Uytterhoeven 	MSIOF1_SS2_C_MARK,
2613077365a9SGeert Uytterhoeven };
2614077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_c_pins[] = {
2615077365a9SGeert Uytterhoeven 	/* TXD */
2616077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 20),
2617077365a9SGeert Uytterhoeven };
2618077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_c_mux[] = {
2619077365a9SGeert Uytterhoeven 	MSIOF1_TXD_C_MARK,
2620077365a9SGeert Uytterhoeven };
2621077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_c_pins[] = {
2622077365a9SGeert Uytterhoeven 	/* RXD */
2623077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 19),
2624077365a9SGeert Uytterhoeven };
2625077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_c_mux[] = {
2626077365a9SGeert Uytterhoeven 	MSIOF1_RXD_C_MARK,
2627077365a9SGeert Uytterhoeven };
2628077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_d_pins[] = {
2629077365a9SGeert Uytterhoeven 	/* SCK */
2630077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12),
2631077365a9SGeert Uytterhoeven };
2632077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_d_mux[] = {
2633077365a9SGeert Uytterhoeven 	MSIOF1_SCK_D_MARK,
2634077365a9SGeert Uytterhoeven };
2635077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_d_pins[] = {
2636077365a9SGeert Uytterhoeven 	/* SYNC */
2637077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 15),
2638077365a9SGeert Uytterhoeven };
2639077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_d_mux[] = {
2640077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_D_MARK,
2641077365a9SGeert Uytterhoeven };
2642077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_d_pins[] = {
2643077365a9SGeert Uytterhoeven 	/* SS1 */
2644077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 16),
2645077365a9SGeert Uytterhoeven };
2646077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_d_mux[] = {
2647077365a9SGeert Uytterhoeven 	MSIOF1_SS1_D_MARK,
2648077365a9SGeert Uytterhoeven };
2649077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_d_pins[] = {
2650077365a9SGeert Uytterhoeven 	/* SS2 */
2651077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 21),
2652077365a9SGeert Uytterhoeven };
2653077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_d_mux[] = {
2654077365a9SGeert Uytterhoeven 	MSIOF1_SS2_D_MARK,
2655077365a9SGeert Uytterhoeven };
2656077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_d_pins[] = {
2657077365a9SGeert Uytterhoeven 	/* TXD */
2658077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 14),
2659077365a9SGeert Uytterhoeven };
2660077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_d_mux[] = {
2661077365a9SGeert Uytterhoeven 	MSIOF1_TXD_D_MARK,
2662077365a9SGeert Uytterhoeven };
2663077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_d_pins[] = {
2664077365a9SGeert Uytterhoeven 	/* RXD */
2665077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 13),
2666077365a9SGeert Uytterhoeven };
2667077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_d_mux[] = {
2668077365a9SGeert Uytterhoeven 	MSIOF1_RXD_D_MARK,
2669077365a9SGeert Uytterhoeven };
2670077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_e_pins[] = {
2671077365a9SGeert Uytterhoeven 	/* SCK */
2672077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 0),
2673077365a9SGeert Uytterhoeven };
2674077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_e_mux[] = {
2675077365a9SGeert Uytterhoeven 	MSIOF1_SCK_E_MARK,
2676077365a9SGeert Uytterhoeven };
2677077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_e_pins[] = {
2678077365a9SGeert Uytterhoeven 	/* SYNC */
2679077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 1),
2680077365a9SGeert Uytterhoeven };
2681077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_e_mux[] = {
2682077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_E_MARK,
2683077365a9SGeert Uytterhoeven };
2684077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_e_pins[] = {
2685077365a9SGeert Uytterhoeven 	/* SS1 */
2686077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 4),
2687077365a9SGeert Uytterhoeven };
2688077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_e_mux[] = {
2689077365a9SGeert Uytterhoeven 	MSIOF1_SS1_E_MARK,
2690077365a9SGeert Uytterhoeven };
2691077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_e_pins[] = {
2692077365a9SGeert Uytterhoeven 	/* SS2 */
2693077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 5),
2694077365a9SGeert Uytterhoeven };
2695077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_e_mux[] = {
2696077365a9SGeert Uytterhoeven 	MSIOF1_SS2_E_MARK,
2697077365a9SGeert Uytterhoeven };
2698077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_e_pins[] = {
2699077365a9SGeert Uytterhoeven 	/* TXD */
2700077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 3),
2701077365a9SGeert Uytterhoeven };
2702077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_e_mux[] = {
2703077365a9SGeert Uytterhoeven 	MSIOF1_TXD_E_MARK,
2704077365a9SGeert Uytterhoeven };
2705077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_e_pins[] = {
2706077365a9SGeert Uytterhoeven 	/* RXD */
2707077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 2),
2708077365a9SGeert Uytterhoeven };
2709077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_e_mux[] = {
2710077365a9SGeert Uytterhoeven 	MSIOF1_RXD_E_MARK,
2711077365a9SGeert Uytterhoeven };
2712077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_f_pins[] = {
2713077365a9SGeert Uytterhoeven 	/* SCK */
2714077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 23),
2715077365a9SGeert Uytterhoeven };
2716077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_f_mux[] = {
2717077365a9SGeert Uytterhoeven 	MSIOF1_SCK_F_MARK,
2718077365a9SGeert Uytterhoeven };
2719077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_f_pins[] = {
2720077365a9SGeert Uytterhoeven 	/* SYNC */
2721077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 24),
2722077365a9SGeert Uytterhoeven };
2723077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_f_mux[] = {
2724077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_F_MARK,
2725077365a9SGeert Uytterhoeven };
2726077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_f_pins[] = {
2727077365a9SGeert Uytterhoeven 	/* SS1 */
2728077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 1),
2729077365a9SGeert Uytterhoeven };
2730077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_f_mux[] = {
2731077365a9SGeert Uytterhoeven 	MSIOF1_SS1_F_MARK,
2732077365a9SGeert Uytterhoeven };
2733077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_f_pins[] = {
2734077365a9SGeert Uytterhoeven 	/* SS2 */
2735077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 2),
2736077365a9SGeert Uytterhoeven };
2737077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_f_mux[] = {
2738077365a9SGeert Uytterhoeven 	MSIOF1_SS2_F_MARK,
2739077365a9SGeert Uytterhoeven };
2740077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_f_pins[] = {
2741077365a9SGeert Uytterhoeven 	/* TXD */
2742077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 0),
2743077365a9SGeert Uytterhoeven };
2744077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_f_mux[] = {
2745077365a9SGeert Uytterhoeven 	MSIOF1_TXD_F_MARK,
2746077365a9SGeert Uytterhoeven };
2747077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_f_pins[] = {
2748077365a9SGeert Uytterhoeven 	/* RXD */
2749077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 25),
2750077365a9SGeert Uytterhoeven };
2751077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_f_mux[] = {
2752077365a9SGeert Uytterhoeven 	MSIOF1_RXD_F_MARK,
2753077365a9SGeert Uytterhoeven };
2754077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_g_pins[] = {
2755077365a9SGeert Uytterhoeven 	/* SCK */
2756077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 6),
2757077365a9SGeert Uytterhoeven };
2758077365a9SGeert Uytterhoeven static const unsigned int msiof1_clk_g_mux[] = {
2759077365a9SGeert Uytterhoeven 	MSIOF1_SCK_G_MARK,
2760077365a9SGeert Uytterhoeven };
2761077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_g_pins[] = {
2762077365a9SGeert Uytterhoeven 	/* SYNC */
2763077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 7),
2764077365a9SGeert Uytterhoeven };
2765077365a9SGeert Uytterhoeven static const unsigned int msiof1_sync_g_mux[] = {
2766077365a9SGeert Uytterhoeven 	MSIOF1_SYNC_G_MARK,
2767077365a9SGeert Uytterhoeven };
2768077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_g_pins[] = {
2769077365a9SGeert Uytterhoeven 	/* SS1 */
2770077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 10),
2771077365a9SGeert Uytterhoeven };
2772077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss1_g_mux[] = {
2773077365a9SGeert Uytterhoeven 	MSIOF1_SS1_G_MARK,
2774077365a9SGeert Uytterhoeven };
2775077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_g_pins[] = {
2776077365a9SGeert Uytterhoeven 	/* SS2 */
2777077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 11),
2778077365a9SGeert Uytterhoeven };
2779077365a9SGeert Uytterhoeven static const unsigned int msiof1_ss2_g_mux[] = {
2780077365a9SGeert Uytterhoeven 	MSIOF1_SS2_G_MARK,
2781077365a9SGeert Uytterhoeven };
2782077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_g_pins[] = {
2783077365a9SGeert Uytterhoeven 	/* TXD */
2784077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 9),
2785077365a9SGeert Uytterhoeven };
2786077365a9SGeert Uytterhoeven static const unsigned int msiof1_txd_g_mux[] = {
2787077365a9SGeert Uytterhoeven 	MSIOF1_TXD_G_MARK,
2788077365a9SGeert Uytterhoeven };
2789077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_g_pins[] = {
2790077365a9SGeert Uytterhoeven 	/* RXD */
2791077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 8),
2792077365a9SGeert Uytterhoeven };
2793077365a9SGeert Uytterhoeven static const unsigned int msiof1_rxd_g_mux[] = {
2794077365a9SGeert Uytterhoeven 	MSIOF1_RXD_G_MARK,
2795077365a9SGeert Uytterhoeven };
2796077365a9SGeert Uytterhoeven /* - MSIOF2 ----------------------------------------------------------------- */
2797077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_a_pins[] = {
2798077365a9SGeert Uytterhoeven 	/* SCK */
2799077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 9),
2800077365a9SGeert Uytterhoeven };
2801077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_a_mux[] = {
2802077365a9SGeert Uytterhoeven 	MSIOF2_SCK_A_MARK,
2803077365a9SGeert Uytterhoeven };
2804077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_a_pins[] = {
2805077365a9SGeert Uytterhoeven 	/* SYNC */
2806077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8),
2807077365a9SGeert Uytterhoeven };
2808077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_a_mux[] = {
2809077365a9SGeert Uytterhoeven 	MSIOF2_SYNC_A_MARK,
2810077365a9SGeert Uytterhoeven };
2811077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_a_pins[] = {
2812077365a9SGeert Uytterhoeven 	/* SS1 */
2813077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 6),
2814077365a9SGeert Uytterhoeven };
2815077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_a_mux[] = {
2816077365a9SGeert Uytterhoeven 	MSIOF2_SS1_A_MARK,
2817077365a9SGeert Uytterhoeven };
2818077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_a_pins[] = {
2819077365a9SGeert Uytterhoeven 	/* SS2 */
2820077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 7),
2821077365a9SGeert Uytterhoeven };
2822077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_a_mux[] = {
2823077365a9SGeert Uytterhoeven 	MSIOF2_SS2_A_MARK,
2824077365a9SGeert Uytterhoeven };
2825077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_a_pins[] = {
2826077365a9SGeert Uytterhoeven 	/* TXD */
2827077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 11),
2828077365a9SGeert Uytterhoeven };
2829077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_a_mux[] = {
2830077365a9SGeert Uytterhoeven 	MSIOF2_TXD_A_MARK,
2831077365a9SGeert Uytterhoeven };
2832077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_a_pins[] = {
2833077365a9SGeert Uytterhoeven 	/* RXD */
2834077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 10),
2835077365a9SGeert Uytterhoeven };
2836077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_a_mux[] = {
2837077365a9SGeert Uytterhoeven 	MSIOF2_RXD_A_MARK,
2838077365a9SGeert Uytterhoeven };
2839077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_b_pins[] = {
2840077365a9SGeert Uytterhoeven 	/* SCK */
2841077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 4),
2842077365a9SGeert Uytterhoeven };
2843077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_b_mux[] = {
2844077365a9SGeert Uytterhoeven 	MSIOF2_SCK_B_MARK,
2845077365a9SGeert Uytterhoeven };
2846077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_b_pins[] = {
2847077365a9SGeert Uytterhoeven 	/* SYNC */
2848077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 5),
2849077365a9SGeert Uytterhoeven };
2850077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_b_mux[] = {
2851077365a9SGeert Uytterhoeven 	MSIOF2_SYNC_B_MARK,
2852077365a9SGeert Uytterhoeven };
2853077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_b_pins[] = {
2854077365a9SGeert Uytterhoeven 	/* SS1 */
2855077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 0),
2856077365a9SGeert Uytterhoeven };
2857077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_b_mux[] = {
2858077365a9SGeert Uytterhoeven 	MSIOF2_SS1_B_MARK,
2859077365a9SGeert Uytterhoeven };
2860077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_b_pins[] = {
2861077365a9SGeert Uytterhoeven 	/* SS2 */
2862077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 1),
2863077365a9SGeert Uytterhoeven };
2864077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_b_mux[] = {
2865077365a9SGeert Uytterhoeven 	MSIOF2_SS2_B_MARK,
2866077365a9SGeert Uytterhoeven };
2867077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_b_pins[] = {
2868077365a9SGeert Uytterhoeven 	/* TXD */
2869077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 7),
2870077365a9SGeert Uytterhoeven };
2871077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_b_mux[] = {
2872077365a9SGeert Uytterhoeven 	MSIOF2_TXD_B_MARK,
2873077365a9SGeert Uytterhoeven };
2874077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_b_pins[] = {
2875077365a9SGeert Uytterhoeven 	/* RXD */
2876077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 6),
2877077365a9SGeert Uytterhoeven };
2878077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_b_mux[] = {
2879077365a9SGeert Uytterhoeven 	MSIOF2_RXD_B_MARK,
2880077365a9SGeert Uytterhoeven };
2881077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_c_pins[] = {
2882077365a9SGeert Uytterhoeven 	/* SCK */
2883077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 12),
2884077365a9SGeert Uytterhoeven };
2885077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_c_mux[] = {
2886077365a9SGeert Uytterhoeven 	MSIOF2_SCK_C_MARK,
2887077365a9SGeert Uytterhoeven };
2888077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_c_pins[] = {
2889077365a9SGeert Uytterhoeven 	/* SYNC */
2890077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 11),
2891077365a9SGeert Uytterhoeven };
2892077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_c_mux[] = {
2893077365a9SGeert Uytterhoeven 	MSIOF2_SYNC_C_MARK,
2894077365a9SGeert Uytterhoeven };
2895077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_c_pins[] = {
2896077365a9SGeert Uytterhoeven 	/* SS1 */
2897077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 10),
2898077365a9SGeert Uytterhoeven };
2899077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_c_mux[] = {
2900077365a9SGeert Uytterhoeven 	MSIOF2_SS1_C_MARK,
2901077365a9SGeert Uytterhoeven };
2902077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_c_pins[] = {
2903077365a9SGeert Uytterhoeven 	/* SS2 */
2904077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 9),
2905077365a9SGeert Uytterhoeven };
2906077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_c_mux[] = {
2907077365a9SGeert Uytterhoeven 	MSIOF2_SS2_C_MARK,
2908077365a9SGeert Uytterhoeven };
2909077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_c_pins[] = {
2910077365a9SGeert Uytterhoeven 	/* TXD */
2911077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 14),
2912077365a9SGeert Uytterhoeven };
2913077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_c_mux[] = {
2914077365a9SGeert Uytterhoeven 	MSIOF2_TXD_C_MARK,
2915077365a9SGeert Uytterhoeven };
2916077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_c_pins[] = {
2917077365a9SGeert Uytterhoeven 	/* RXD */
2918077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 13),
2919077365a9SGeert Uytterhoeven };
2920077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_c_mux[] = {
2921077365a9SGeert Uytterhoeven 	MSIOF2_RXD_C_MARK,
2922077365a9SGeert Uytterhoeven };
2923077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_d_pins[] = {
2924077365a9SGeert Uytterhoeven 	/* SCK */
2925077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 8),
2926077365a9SGeert Uytterhoeven };
2927077365a9SGeert Uytterhoeven static const unsigned int msiof2_clk_d_mux[] = {
2928077365a9SGeert Uytterhoeven 	MSIOF2_SCK_D_MARK,
2929077365a9SGeert Uytterhoeven };
2930077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_d_pins[] = {
2931077365a9SGeert Uytterhoeven 	/* SYNC */
2932077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 9),
2933077365a9SGeert Uytterhoeven };
2934077365a9SGeert Uytterhoeven static const unsigned int msiof2_sync_d_mux[] = {
2935077365a9SGeert Uytterhoeven 	MSIOF2_SYNC_D_MARK,
2936077365a9SGeert Uytterhoeven };
2937077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_d_pins[] = {
2938077365a9SGeert Uytterhoeven 	/* SS1 */
2939077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 12),
2940077365a9SGeert Uytterhoeven };
2941077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss1_d_mux[] = {
2942077365a9SGeert Uytterhoeven 	MSIOF2_SS1_D_MARK,
2943077365a9SGeert Uytterhoeven };
2944077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_d_pins[] = {
2945077365a9SGeert Uytterhoeven 	/* SS2 */
2946077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 13),
2947077365a9SGeert Uytterhoeven };
2948077365a9SGeert Uytterhoeven static const unsigned int msiof2_ss2_d_mux[] = {
2949077365a9SGeert Uytterhoeven 	MSIOF2_SS2_D_MARK,
2950077365a9SGeert Uytterhoeven };
2951077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_d_pins[] = {
2952077365a9SGeert Uytterhoeven 	/* TXD */
2953077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 11),
2954077365a9SGeert Uytterhoeven };
2955077365a9SGeert Uytterhoeven static const unsigned int msiof2_txd_d_mux[] = {
2956077365a9SGeert Uytterhoeven 	MSIOF2_TXD_D_MARK,
2957077365a9SGeert Uytterhoeven };
2958077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_d_pins[] = {
2959077365a9SGeert Uytterhoeven 	/* RXD */
2960077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 10),
2961077365a9SGeert Uytterhoeven };
2962077365a9SGeert Uytterhoeven static const unsigned int msiof2_rxd_d_mux[] = {
2963077365a9SGeert Uytterhoeven 	MSIOF2_RXD_D_MARK,
2964077365a9SGeert Uytterhoeven };
2965077365a9SGeert Uytterhoeven /* - MSIOF3 ----------------------------------------------------------------- */
2966077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_a_pins[] = {
2967077365a9SGeert Uytterhoeven 	/* SCK */
2968077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 0),
2969077365a9SGeert Uytterhoeven };
2970077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_a_mux[] = {
2971077365a9SGeert Uytterhoeven 	MSIOF3_SCK_A_MARK,
2972077365a9SGeert Uytterhoeven };
2973077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_a_pins[] = {
2974077365a9SGeert Uytterhoeven 	/* SYNC */
2975077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 1),
2976077365a9SGeert Uytterhoeven };
2977077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_a_mux[] = {
2978077365a9SGeert Uytterhoeven 	MSIOF3_SYNC_A_MARK,
2979077365a9SGeert Uytterhoeven };
2980077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_a_pins[] = {
2981077365a9SGeert Uytterhoeven 	/* SS1 */
2982077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 14),
2983077365a9SGeert Uytterhoeven };
2984077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_a_mux[] = {
2985077365a9SGeert Uytterhoeven 	MSIOF3_SS1_A_MARK,
2986077365a9SGeert Uytterhoeven };
2987077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_a_pins[] = {
2988077365a9SGeert Uytterhoeven 	/* SS2 */
2989077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 15),
2990077365a9SGeert Uytterhoeven };
2991077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_a_mux[] = {
2992077365a9SGeert Uytterhoeven 	MSIOF3_SS2_A_MARK,
2993077365a9SGeert Uytterhoeven };
2994077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_a_pins[] = {
2995077365a9SGeert Uytterhoeven 	/* TXD */
2996077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 3),
2997077365a9SGeert Uytterhoeven };
2998077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_a_mux[] = {
2999077365a9SGeert Uytterhoeven 	MSIOF3_TXD_A_MARK,
3000077365a9SGeert Uytterhoeven };
3001077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_a_pins[] = {
3002077365a9SGeert Uytterhoeven 	/* RXD */
3003077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 2),
3004077365a9SGeert Uytterhoeven };
3005077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_a_mux[] = {
3006077365a9SGeert Uytterhoeven 	MSIOF3_RXD_A_MARK,
3007077365a9SGeert Uytterhoeven };
3008077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_b_pins[] = {
3009077365a9SGeert Uytterhoeven 	/* SCK */
3010077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 2),
3011077365a9SGeert Uytterhoeven };
3012077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_b_mux[] = {
3013077365a9SGeert Uytterhoeven 	MSIOF3_SCK_B_MARK,
3014077365a9SGeert Uytterhoeven };
3015077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_b_pins[] = {
3016077365a9SGeert Uytterhoeven 	/* SYNC */
3017077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 0),
3018077365a9SGeert Uytterhoeven };
3019077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_b_mux[] = {
3020077365a9SGeert Uytterhoeven 	MSIOF3_SYNC_B_MARK,
3021077365a9SGeert Uytterhoeven };
3022077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_b_pins[] = {
3023077365a9SGeert Uytterhoeven 	/* SS1 */
3024077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 4),
3025077365a9SGeert Uytterhoeven };
3026077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_b_mux[] = {
3027077365a9SGeert Uytterhoeven 	MSIOF3_SS1_B_MARK,
3028077365a9SGeert Uytterhoeven };
3029077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_b_pins[] = {
3030077365a9SGeert Uytterhoeven 	/* SS2 */
3031077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 5),
3032077365a9SGeert Uytterhoeven };
3033077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_b_mux[] = {
3034077365a9SGeert Uytterhoeven 	MSIOF3_SS2_B_MARK,
3035077365a9SGeert Uytterhoeven };
3036077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_b_pins[] = {
3037077365a9SGeert Uytterhoeven 	/* TXD */
3038077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 1),
3039077365a9SGeert Uytterhoeven };
3040077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_b_mux[] = {
3041077365a9SGeert Uytterhoeven 	MSIOF3_TXD_B_MARK,
3042077365a9SGeert Uytterhoeven };
3043077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_b_pins[] = {
3044077365a9SGeert Uytterhoeven 	/* RXD */
3045077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 3),
3046077365a9SGeert Uytterhoeven };
3047077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_b_mux[] = {
3048077365a9SGeert Uytterhoeven 	MSIOF3_RXD_B_MARK,
3049077365a9SGeert Uytterhoeven };
3050077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_c_pins[] = {
3051077365a9SGeert Uytterhoeven 	/* SCK */
3052077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 12),
3053077365a9SGeert Uytterhoeven };
3054077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_c_mux[] = {
3055077365a9SGeert Uytterhoeven 	MSIOF3_SCK_C_MARK,
3056077365a9SGeert Uytterhoeven };
3057077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_c_pins[] = {
3058077365a9SGeert Uytterhoeven 	/* SYNC */
3059077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 13),
3060077365a9SGeert Uytterhoeven };
3061077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_c_mux[] = {
3062077365a9SGeert Uytterhoeven 	MSIOF3_SYNC_C_MARK,
3063077365a9SGeert Uytterhoeven };
3064077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_c_pins[] = {
3065077365a9SGeert Uytterhoeven 	/* TXD */
3066077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 15),
3067077365a9SGeert Uytterhoeven };
3068077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_c_mux[] = {
3069077365a9SGeert Uytterhoeven 	MSIOF3_TXD_C_MARK,
3070077365a9SGeert Uytterhoeven };
3071077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_c_pins[] = {
3072077365a9SGeert Uytterhoeven 	/* RXD */
3073077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 14),
3074077365a9SGeert Uytterhoeven };
3075077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_c_mux[] = {
3076077365a9SGeert Uytterhoeven 	MSIOF3_RXD_C_MARK,
3077077365a9SGeert Uytterhoeven };
3078077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_d_pins[] = {
3079077365a9SGeert Uytterhoeven 	/* SCK */
3080077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 22),
3081077365a9SGeert Uytterhoeven };
3082077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_d_mux[] = {
3083077365a9SGeert Uytterhoeven 	MSIOF3_SCK_D_MARK,
3084077365a9SGeert Uytterhoeven };
3085077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_d_pins[] = {
3086077365a9SGeert Uytterhoeven 	/* SYNC */
3087077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 23),
3088077365a9SGeert Uytterhoeven };
3089077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_d_mux[] = {
3090077365a9SGeert Uytterhoeven 	MSIOF3_SYNC_D_MARK,
3091077365a9SGeert Uytterhoeven };
3092077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_d_pins[] = {
3093077365a9SGeert Uytterhoeven 	/* SS1 */
3094077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 26),
3095077365a9SGeert Uytterhoeven };
3096077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_d_mux[] = {
3097077365a9SGeert Uytterhoeven 	MSIOF3_SS1_D_MARK,
3098077365a9SGeert Uytterhoeven };
3099077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_d_pins[] = {
3100077365a9SGeert Uytterhoeven 	/* TXD */
3101077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 25),
3102077365a9SGeert Uytterhoeven };
3103077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_d_mux[] = {
3104077365a9SGeert Uytterhoeven 	MSIOF3_TXD_D_MARK,
3105077365a9SGeert Uytterhoeven };
3106077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_d_pins[] = {
3107077365a9SGeert Uytterhoeven 	/* RXD */
3108077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 24),
3109077365a9SGeert Uytterhoeven };
3110077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_d_mux[] = {
3111077365a9SGeert Uytterhoeven 	MSIOF3_RXD_D_MARK,
3112077365a9SGeert Uytterhoeven };
3113077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_e_pins[] = {
3114077365a9SGeert Uytterhoeven 	/* SCK */
3115077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 3),
3116077365a9SGeert Uytterhoeven };
3117077365a9SGeert Uytterhoeven static const unsigned int msiof3_clk_e_mux[] = {
3118077365a9SGeert Uytterhoeven 	MSIOF3_SCK_E_MARK,
3119077365a9SGeert Uytterhoeven };
3120077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_e_pins[] = {
3121077365a9SGeert Uytterhoeven 	/* SYNC */
3122077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 2),
3123077365a9SGeert Uytterhoeven };
3124077365a9SGeert Uytterhoeven static const unsigned int msiof3_sync_e_mux[] = {
3125077365a9SGeert Uytterhoeven 	MSIOF3_SYNC_E_MARK,
3126077365a9SGeert Uytterhoeven };
3127077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_e_pins[] = {
3128077365a9SGeert Uytterhoeven 	/* SS1 */
3129077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 1),
3130077365a9SGeert Uytterhoeven };
3131077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss1_e_mux[] = {
3132077365a9SGeert Uytterhoeven 	MSIOF3_SS1_E_MARK,
3133077365a9SGeert Uytterhoeven };
3134077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_e_pins[] = {
3135077365a9SGeert Uytterhoeven 	/* SS2 */
3136077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 0),
3137077365a9SGeert Uytterhoeven };
3138077365a9SGeert Uytterhoeven static const unsigned int msiof3_ss2_e_mux[] = {
3139077365a9SGeert Uytterhoeven 	MSIOF3_SS2_E_MARK,
3140077365a9SGeert Uytterhoeven };
3141077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_e_pins[] = {
3142077365a9SGeert Uytterhoeven 	/* TXD */
3143077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 5),
3144077365a9SGeert Uytterhoeven };
3145077365a9SGeert Uytterhoeven static const unsigned int msiof3_txd_e_mux[] = {
3146077365a9SGeert Uytterhoeven 	MSIOF3_TXD_E_MARK,
3147077365a9SGeert Uytterhoeven };
3148077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_e_pins[] = {
3149077365a9SGeert Uytterhoeven 	/* RXD */
3150077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 4),
3151077365a9SGeert Uytterhoeven };
3152077365a9SGeert Uytterhoeven static const unsigned int msiof3_rxd_e_mux[] = {
3153077365a9SGeert Uytterhoeven 	MSIOF3_RXD_E_MARK,
3154077365a9SGeert Uytterhoeven };
3155077365a9SGeert Uytterhoeven 
3156077365a9SGeert Uytterhoeven /* - PWM0 --------------------------------------------------------------------*/
3157077365a9SGeert Uytterhoeven static const unsigned int pwm0_pins[] = {
3158077365a9SGeert Uytterhoeven 	/* PWM */
3159077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 6),
3160077365a9SGeert Uytterhoeven };
3161077365a9SGeert Uytterhoeven static const unsigned int pwm0_mux[] = {
3162077365a9SGeert Uytterhoeven 	PWM0_MARK,
3163077365a9SGeert Uytterhoeven };
3164077365a9SGeert Uytterhoeven /* - PWM1 --------------------------------------------------------------------*/
3165077365a9SGeert Uytterhoeven static const unsigned int pwm1_a_pins[] = {
3166077365a9SGeert Uytterhoeven 	/* PWM */
3167077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 7),
3168077365a9SGeert Uytterhoeven };
3169077365a9SGeert Uytterhoeven static const unsigned int pwm1_a_mux[] = {
3170077365a9SGeert Uytterhoeven 	PWM1_A_MARK,
3171077365a9SGeert Uytterhoeven };
3172077365a9SGeert Uytterhoeven static const unsigned int pwm1_b_pins[] = {
3173077365a9SGeert Uytterhoeven 	/* PWM */
3174077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8),
3175077365a9SGeert Uytterhoeven };
3176077365a9SGeert Uytterhoeven static const unsigned int pwm1_b_mux[] = {
3177077365a9SGeert Uytterhoeven 	PWM1_B_MARK,
3178077365a9SGeert Uytterhoeven };
3179077365a9SGeert Uytterhoeven /* - PWM2 --------------------------------------------------------------------*/
3180077365a9SGeert Uytterhoeven static const unsigned int pwm2_a_pins[] = {
3181077365a9SGeert Uytterhoeven 	/* PWM */
3182077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 8),
3183077365a9SGeert Uytterhoeven };
3184077365a9SGeert Uytterhoeven static const unsigned int pwm2_a_mux[] = {
3185077365a9SGeert Uytterhoeven 	PWM2_A_MARK,
3186077365a9SGeert Uytterhoeven };
3187077365a9SGeert Uytterhoeven static const unsigned int pwm2_b_pins[] = {
3188077365a9SGeert Uytterhoeven 	/* PWM */
3189077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 11),
3190077365a9SGeert Uytterhoeven };
3191077365a9SGeert Uytterhoeven static const unsigned int pwm2_b_mux[] = {
3192077365a9SGeert Uytterhoeven 	PWM2_B_MARK,
3193077365a9SGeert Uytterhoeven };
3194077365a9SGeert Uytterhoeven /* - PWM3 --------------------------------------------------------------------*/
3195077365a9SGeert Uytterhoeven static const unsigned int pwm3_a_pins[] = {
3196077365a9SGeert Uytterhoeven 	/* PWM */
3197077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 0),
3198077365a9SGeert Uytterhoeven };
3199077365a9SGeert Uytterhoeven static const unsigned int pwm3_a_mux[] = {
3200077365a9SGeert Uytterhoeven 	PWM3_A_MARK,
3201077365a9SGeert Uytterhoeven };
3202077365a9SGeert Uytterhoeven static const unsigned int pwm3_b_pins[] = {
3203077365a9SGeert Uytterhoeven 	/* PWM */
3204077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 2),
3205077365a9SGeert Uytterhoeven };
3206077365a9SGeert Uytterhoeven static const unsigned int pwm3_b_mux[] = {
3207077365a9SGeert Uytterhoeven 	PWM3_B_MARK,
3208077365a9SGeert Uytterhoeven };
3209077365a9SGeert Uytterhoeven /* - PWM4 --------------------------------------------------------------------*/
3210077365a9SGeert Uytterhoeven static const unsigned int pwm4_a_pins[] = {
3211077365a9SGeert Uytterhoeven 	/* PWM */
3212077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 1),
3213077365a9SGeert Uytterhoeven };
3214077365a9SGeert Uytterhoeven static const unsigned int pwm4_a_mux[] = {
3215077365a9SGeert Uytterhoeven 	PWM4_A_MARK,
3216077365a9SGeert Uytterhoeven };
3217077365a9SGeert Uytterhoeven static const unsigned int pwm4_b_pins[] = {
3218077365a9SGeert Uytterhoeven 	/* PWM */
3219077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 3),
3220077365a9SGeert Uytterhoeven };
3221077365a9SGeert Uytterhoeven static const unsigned int pwm4_b_mux[] = {
3222077365a9SGeert Uytterhoeven 	PWM4_B_MARK,
3223077365a9SGeert Uytterhoeven };
3224077365a9SGeert Uytterhoeven /* - PWM5 --------------------------------------------------------------------*/
3225077365a9SGeert Uytterhoeven static const unsigned int pwm5_a_pins[] = {
3226077365a9SGeert Uytterhoeven 	/* PWM */
3227077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 2),
3228077365a9SGeert Uytterhoeven };
3229077365a9SGeert Uytterhoeven static const unsigned int pwm5_a_mux[] = {
3230077365a9SGeert Uytterhoeven 	PWM5_A_MARK,
3231077365a9SGeert Uytterhoeven };
3232077365a9SGeert Uytterhoeven static const unsigned int pwm5_b_pins[] = {
3233077365a9SGeert Uytterhoeven 	/* PWM */
3234077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 4),
3235077365a9SGeert Uytterhoeven };
3236077365a9SGeert Uytterhoeven static const unsigned int pwm5_b_mux[] = {
3237077365a9SGeert Uytterhoeven 	PWM5_B_MARK,
3238077365a9SGeert Uytterhoeven };
3239077365a9SGeert Uytterhoeven /* - PWM6 --------------------------------------------------------------------*/
3240077365a9SGeert Uytterhoeven static const unsigned int pwm6_a_pins[] = {
3241077365a9SGeert Uytterhoeven 	/* PWM */
3242077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 3),
3243077365a9SGeert Uytterhoeven };
3244077365a9SGeert Uytterhoeven static const unsigned int pwm6_a_mux[] = {
3245077365a9SGeert Uytterhoeven 	PWM6_A_MARK,
3246077365a9SGeert Uytterhoeven };
3247077365a9SGeert Uytterhoeven static const unsigned int pwm6_b_pins[] = {
3248077365a9SGeert Uytterhoeven 	/* PWM */
3249077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 5),
3250077365a9SGeert Uytterhoeven };
3251077365a9SGeert Uytterhoeven static const unsigned int pwm6_b_mux[] = {
3252077365a9SGeert Uytterhoeven 	PWM6_B_MARK,
3253077365a9SGeert Uytterhoeven };
3254077365a9SGeert Uytterhoeven 
3255*590567bfSLad Prabhakar /* - QSPI0 ------------------------------------------------------------------ */
3256*590567bfSLad Prabhakar static const unsigned int qspi0_ctrl_pins[] = {
3257*590567bfSLad Prabhakar 	/* QSPI0_SPCLK, QSPI0_SSL */
3258*590567bfSLad Prabhakar 	PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
3259*590567bfSLad Prabhakar };
3260*590567bfSLad Prabhakar static const unsigned int qspi0_ctrl_mux[] = {
3261*590567bfSLad Prabhakar 	QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
3262*590567bfSLad Prabhakar };
3263*590567bfSLad Prabhakar static const unsigned int qspi0_data2_pins[] = {
3264*590567bfSLad Prabhakar 	/* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
3265*590567bfSLad Prabhakar 	PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
3266*590567bfSLad Prabhakar };
3267*590567bfSLad Prabhakar static const unsigned int qspi0_data2_mux[] = {
3268*590567bfSLad Prabhakar 	QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3269*590567bfSLad Prabhakar };
3270*590567bfSLad Prabhakar static const unsigned int qspi0_data4_pins[] = {
3271*590567bfSLad Prabhakar 	/* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
3272*590567bfSLad Prabhakar 	PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
3273*590567bfSLad Prabhakar 	/* QSPI0_IO2, QSPI0_IO3 */
3274*590567bfSLad Prabhakar 	PIN_QSPI0_IO2, PIN_QSPI0_IO3,
3275*590567bfSLad Prabhakar };
3276*590567bfSLad Prabhakar static const unsigned int qspi0_data4_mux[] = {
3277*590567bfSLad Prabhakar 	QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3278*590567bfSLad Prabhakar 	QSPI0_IO2_MARK, QSPI0_IO3_MARK,
3279*590567bfSLad Prabhakar };
3280*590567bfSLad Prabhakar /* - QSPI1 ------------------------------------------------------------------ */
3281*590567bfSLad Prabhakar static const unsigned int qspi1_ctrl_pins[] = {
3282*590567bfSLad Prabhakar 	/* QSPI1_SPCLK, QSPI1_SSL */
3283*590567bfSLad Prabhakar 	PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
3284*590567bfSLad Prabhakar };
3285*590567bfSLad Prabhakar static const unsigned int qspi1_ctrl_mux[] = {
3286*590567bfSLad Prabhakar 	QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
3287*590567bfSLad Prabhakar };
3288*590567bfSLad Prabhakar static const unsigned int qspi1_data2_pins[] = {
3289*590567bfSLad Prabhakar 	/* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
3290*590567bfSLad Prabhakar 	PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
3291*590567bfSLad Prabhakar };
3292*590567bfSLad Prabhakar static const unsigned int qspi1_data2_mux[] = {
3293*590567bfSLad Prabhakar 	QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3294*590567bfSLad Prabhakar };
3295*590567bfSLad Prabhakar static const unsigned int qspi1_data4_pins[] = {
3296*590567bfSLad Prabhakar 	/* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
3297*590567bfSLad Prabhakar 	PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
3298*590567bfSLad Prabhakar 	/* QSPI1_IO2, QSPI1_IO3 */
3299*590567bfSLad Prabhakar 	PIN_QSPI1_IO2, PIN_QSPI1_IO3,
3300*590567bfSLad Prabhakar };
3301*590567bfSLad Prabhakar static const unsigned int qspi1_data4_mux[] = {
3302*590567bfSLad Prabhakar 	QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3303*590567bfSLad Prabhakar 	QSPI1_IO2_MARK, QSPI1_IO3_MARK,
3304*590567bfSLad Prabhakar };
3305*590567bfSLad Prabhakar 
3306077365a9SGeert Uytterhoeven /* - SATA --------------------------------------------------------------------*/
3307077365a9SGeert Uytterhoeven static const unsigned int sata0_devslp_a_pins[] = {
3308077365a9SGeert Uytterhoeven 	/* DEVSLP */
3309077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 16),
3310077365a9SGeert Uytterhoeven };
3311077365a9SGeert Uytterhoeven static const unsigned int sata0_devslp_a_mux[] = {
3312077365a9SGeert Uytterhoeven 	SATA_DEVSLP_A_MARK,
3313077365a9SGeert Uytterhoeven };
3314077365a9SGeert Uytterhoeven static const unsigned int sata0_devslp_b_pins[] = {
3315077365a9SGeert Uytterhoeven 	/* DEVSLP */
3316077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 6),
3317077365a9SGeert Uytterhoeven };
3318077365a9SGeert Uytterhoeven static const unsigned int sata0_devslp_b_mux[] = {
3319077365a9SGeert Uytterhoeven 	SATA_DEVSLP_B_MARK,
3320077365a9SGeert Uytterhoeven };
3321077365a9SGeert Uytterhoeven 
3322077365a9SGeert Uytterhoeven /* - SCIF0 ------------------------------------------------------------------ */
3323077365a9SGeert Uytterhoeven static const unsigned int scif0_data_pins[] = {
3324077365a9SGeert Uytterhoeven 	/* RX, TX */
3325077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3326077365a9SGeert Uytterhoeven };
3327077365a9SGeert Uytterhoeven static const unsigned int scif0_data_mux[] = {
3328077365a9SGeert Uytterhoeven 	RX0_MARK, TX0_MARK,
3329077365a9SGeert Uytterhoeven };
3330077365a9SGeert Uytterhoeven static const unsigned int scif0_clk_pins[] = {
3331077365a9SGeert Uytterhoeven 	/* SCK */
3332077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0),
3333077365a9SGeert Uytterhoeven };
3334077365a9SGeert Uytterhoeven static const unsigned int scif0_clk_mux[] = {
3335077365a9SGeert Uytterhoeven 	SCK0_MARK,
3336077365a9SGeert Uytterhoeven };
3337077365a9SGeert Uytterhoeven static const unsigned int scif0_ctrl_pins[] = {
3338077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3339077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3340077365a9SGeert Uytterhoeven };
3341077365a9SGeert Uytterhoeven static const unsigned int scif0_ctrl_mux[] = {
3342077365a9SGeert Uytterhoeven 	RTS0_N_MARK, CTS0_N_MARK,
3343077365a9SGeert Uytterhoeven };
3344077365a9SGeert Uytterhoeven /* - SCIF1 ------------------------------------------------------------------ */
3345077365a9SGeert Uytterhoeven static const unsigned int scif1_data_a_pins[] = {
3346077365a9SGeert Uytterhoeven 	/* RX, TX */
3347077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3348077365a9SGeert Uytterhoeven };
3349077365a9SGeert Uytterhoeven static const unsigned int scif1_data_a_mux[] = {
3350077365a9SGeert Uytterhoeven 	RX1_A_MARK, TX1_A_MARK,
3351077365a9SGeert Uytterhoeven };
3352077365a9SGeert Uytterhoeven static const unsigned int scif1_clk_pins[] = {
3353077365a9SGeert Uytterhoeven 	/* SCK */
3354077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
3355077365a9SGeert Uytterhoeven };
3356077365a9SGeert Uytterhoeven static const unsigned int scif1_clk_mux[] = {
3357077365a9SGeert Uytterhoeven 	SCK1_MARK,
3358077365a9SGeert Uytterhoeven };
3359077365a9SGeert Uytterhoeven static const unsigned int scif1_ctrl_pins[] = {
3360077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3361077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3362077365a9SGeert Uytterhoeven };
3363077365a9SGeert Uytterhoeven static const unsigned int scif1_ctrl_mux[] = {
3364077365a9SGeert Uytterhoeven 	RTS1_N_MARK, CTS1_N_MARK,
3365077365a9SGeert Uytterhoeven };
3366077365a9SGeert Uytterhoeven 
3367077365a9SGeert Uytterhoeven static const unsigned int scif1_data_b_pins[] = {
3368077365a9SGeert Uytterhoeven 	/* RX, TX */
3369077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3370077365a9SGeert Uytterhoeven };
3371077365a9SGeert Uytterhoeven static const unsigned int scif1_data_b_mux[] = {
3372077365a9SGeert Uytterhoeven 	RX1_B_MARK, TX1_B_MARK,
3373077365a9SGeert Uytterhoeven };
3374077365a9SGeert Uytterhoeven /* - SCIF2 ------------------------------------------------------------------ */
3375077365a9SGeert Uytterhoeven static const unsigned int scif2_data_a_pins[] = {
3376077365a9SGeert Uytterhoeven 	/* RX, TX */
3377077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3378077365a9SGeert Uytterhoeven };
3379077365a9SGeert Uytterhoeven static const unsigned int scif2_data_a_mux[] = {
3380077365a9SGeert Uytterhoeven 	RX2_A_MARK, TX2_A_MARK,
3381077365a9SGeert Uytterhoeven };
3382077365a9SGeert Uytterhoeven static const unsigned int scif2_clk_pins[] = {
3383077365a9SGeert Uytterhoeven 	/* SCK */
3384077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 9),
3385077365a9SGeert Uytterhoeven };
3386077365a9SGeert Uytterhoeven static const unsigned int scif2_clk_mux[] = {
3387077365a9SGeert Uytterhoeven 	SCK2_MARK,
3388077365a9SGeert Uytterhoeven };
3389077365a9SGeert Uytterhoeven static const unsigned int scif2_data_b_pins[] = {
3390077365a9SGeert Uytterhoeven 	/* RX, TX */
3391077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3392077365a9SGeert Uytterhoeven };
3393077365a9SGeert Uytterhoeven static const unsigned int scif2_data_b_mux[] = {
3394077365a9SGeert Uytterhoeven 	RX2_B_MARK, TX2_B_MARK,
3395077365a9SGeert Uytterhoeven };
3396077365a9SGeert Uytterhoeven /* - SCIF3 ------------------------------------------------------------------ */
3397077365a9SGeert Uytterhoeven static const unsigned int scif3_data_a_pins[] = {
3398077365a9SGeert Uytterhoeven 	/* RX, TX */
3399077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3400077365a9SGeert Uytterhoeven };
3401077365a9SGeert Uytterhoeven static const unsigned int scif3_data_a_mux[] = {
3402077365a9SGeert Uytterhoeven 	RX3_A_MARK, TX3_A_MARK,
3403077365a9SGeert Uytterhoeven };
3404077365a9SGeert Uytterhoeven static const unsigned int scif3_clk_pins[] = {
3405077365a9SGeert Uytterhoeven 	/* SCK */
3406077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 22),
3407077365a9SGeert Uytterhoeven };
3408077365a9SGeert Uytterhoeven static const unsigned int scif3_clk_mux[] = {
3409077365a9SGeert Uytterhoeven 	SCK3_MARK,
3410077365a9SGeert Uytterhoeven };
3411077365a9SGeert Uytterhoeven static const unsigned int scif3_ctrl_pins[] = {
3412077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3413077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3414077365a9SGeert Uytterhoeven };
3415077365a9SGeert Uytterhoeven static const unsigned int scif3_ctrl_mux[] = {
3416077365a9SGeert Uytterhoeven 	RTS3_N_MARK, CTS3_N_MARK,
3417077365a9SGeert Uytterhoeven };
3418077365a9SGeert Uytterhoeven static const unsigned int scif3_data_b_pins[] = {
3419077365a9SGeert Uytterhoeven 	/* RX, TX */
3420077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3421077365a9SGeert Uytterhoeven };
3422077365a9SGeert Uytterhoeven static const unsigned int scif3_data_b_mux[] = {
3423077365a9SGeert Uytterhoeven 	RX3_B_MARK, TX3_B_MARK,
3424077365a9SGeert Uytterhoeven };
3425077365a9SGeert Uytterhoeven /* - SCIF4 ------------------------------------------------------------------ */
3426077365a9SGeert Uytterhoeven static const unsigned int scif4_data_a_pins[] = {
3427077365a9SGeert Uytterhoeven 	/* RX, TX */
3428077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3429077365a9SGeert Uytterhoeven };
3430077365a9SGeert Uytterhoeven static const unsigned int scif4_data_a_mux[] = {
3431077365a9SGeert Uytterhoeven 	RX4_A_MARK, TX4_A_MARK,
3432077365a9SGeert Uytterhoeven };
3433077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_a_pins[] = {
3434077365a9SGeert Uytterhoeven 	/* SCK */
3435077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 10),
3436077365a9SGeert Uytterhoeven };
3437077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_a_mux[] = {
3438077365a9SGeert Uytterhoeven 	SCK4_A_MARK,
3439077365a9SGeert Uytterhoeven };
3440077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_a_pins[] = {
3441077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3442077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3443077365a9SGeert Uytterhoeven };
3444077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_a_mux[] = {
3445077365a9SGeert Uytterhoeven 	RTS4_N_A_MARK, CTS4_N_A_MARK,
3446077365a9SGeert Uytterhoeven };
3447077365a9SGeert Uytterhoeven static const unsigned int scif4_data_b_pins[] = {
3448077365a9SGeert Uytterhoeven 	/* RX, TX */
3449077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3450077365a9SGeert Uytterhoeven };
3451077365a9SGeert Uytterhoeven static const unsigned int scif4_data_b_mux[] = {
3452077365a9SGeert Uytterhoeven 	RX4_B_MARK, TX4_B_MARK,
3453077365a9SGeert Uytterhoeven };
3454077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_b_pins[] = {
3455077365a9SGeert Uytterhoeven 	/* SCK */
3456077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 5),
3457077365a9SGeert Uytterhoeven };
3458077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_b_mux[] = {
3459077365a9SGeert Uytterhoeven 	SCK4_B_MARK,
3460077365a9SGeert Uytterhoeven };
3461077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_b_pins[] = {
3462077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3463077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3464077365a9SGeert Uytterhoeven };
3465077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_b_mux[] = {
3466077365a9SGeert Uytterhoeven 	RTS4_N_B_MARK, CTS4_N_B_MARK,
3467077365a9SGeert Uytterhoeven };
3468077365a9SGeert Uytterhoeven static const unsigned int scif4_data_c_pins[] = {
3469077365a9SGeert Uytterhoeven 	/* RX, TX */
3470077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3471077365a9SGeert Uytterhoeven };
3472077365a9SGeert Uytterhoeven static const unsigned int scif4_data_c_mux[] = {
3473077365a9SGeert Uytterhoeven 	RX4_C_MARK, TX4_C_MARK,
3474077365a9SGeert Uytterhoeven };
3475077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_c_pins[] = {
3476077365a9SGeert Uytterhoeven 	/* SCK */
3477077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 8),
3478077365a9SGeert Uytterhoeven };
3479077365a9SGeert Uytterhoeven static const unsigned int scif4_clk_c_mux[] = {
3480077365a9SGeert Uytterhoeven 	SCK4_C_MARK,
3481077365a9SGeert Uytterhoeven };
3482077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_c_pins[] = {
3483077365a9SGeert Uytterhoeven 	/* RTS, CTS */
3484077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3485077365a9SGeert Uytterhoeven };
3486077365a9SGeert Uytterhoeven static const unsigned int scif4_ctrl_c_mux[] = {
3487077365a9SGeert Uytterhoeven 	RTS4_N_C_MARK, CTS4_N_C_MARK,
3488077365a9SGeert Uytterhoeven };
3489077365a9SGeert Uytterhoeven /* - SCIF5 ------------------------------------------------------------------ */
3490077365a9SGeert Uytterhoeven static const unsigned int scif5_data_a_pins[] = {
3491077365a9SGeert Uytterhoeven 	/* RX, TX */
3492077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3493077365a9SGeert Uytterhoeven };
3494077365a9SGeert Uytterhoeven static const unsigned int scif5_data_a_mux[] = {
3495077365a9SGeert Uytterhoeven 	RX5_A_MARK, TX5_A_MARK,
3496077365a9SGeert Uytterhoeven };
3497077365a9SGeert Uytterhoeven static const unsigned int scif5_clk_a_pins[] = {
3498077365a9SGeert Uytterhoeven 	/* SCK */
3499077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
3500077365a9SGeert Uytterhoeven };
3501077365a9SGeert Uytterhoeven static const unsigned int scif5_clk_a_mux[] = {
3502077365a9SGeert Uytterhoeven 	SCK5_A_MARK,
3503077365a9SGeert Uytterhoeven };
3504077365a9SGeert Uytterhoeven static const unsigned int scif5_data_b_pins[] = {
3505077365a9SGeert Uytterhoeven 	/* RX, TX */
3506077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
3507077365a9SGeert Uytterhoeven };
3508077365a9SGeert Uytterhoeven static const unsigned int scif5_data_b_mux[] = {
3509077365a9SGeert Uytterhoeven 	RX5_B_MARK, TX5_B_MARK,
3510077365a9SGeert Uytterhoeven };
3511077365a9SGeert Uytterhoeven static const unsigned int scif5_clk_b_pins[] = {
3512077365a9SGeert Uytterhoeven 	/* SCK */
3513077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 0),
3514077365a9SGeert Uytterhoeven };
3515077365a9SGeert Uytterhoeven static const unsigned int scif5_clk_b_mux[] = {
3516077365a9SGeert Uytterhoeven 	SCK5_B_MARK,
3517077365a9SGeert Uytterhoeven };
3518077365a9SGeert Uytterhoeven 
3519077365a9SGeert Uytterhoeven /* - SCIF Clock ------------------------------------------------------------- */
3520077365a9SGeert Uytterhoeven static const unsigned int scif_clk_a_pins[] = {
3521077365a9SGeert Uytterhoeven 	/* SCIF_CLK */
3522077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 23),
3523077365a9SGeert Uytterhoeven };
3524077365a9SGeert Uytterhoeven static const unsigned int scif_clk_a_mux[] = {
3525077365a9SGeert Uytterhoeven 	SCIF_CLK_A_MARK,
3526077365a9SGeert Uytterhoeven };
3527077365a9SGeert Uytterhoeven static const unsigned int scif_clk_b_pins[] = {
3528077365a9SGeert Uytterhoeven 	/* SCIF_CLK */
3529077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 9),
3530077365a9SGeert Uytterhoeven };
3531077365a9SGeert Uytterhoeven static const unsigned int scif_clk_b_mux[] = {
3532077365a9SGeert Uytterhoeven 	SCIF_CLK_B_MARK,
3533077365a9SGeert Uytterhoeven };
3534077365a9SGeert Uytterhoeven 
3535077365a9SGeert Uytterhoeven /* - SDHI0 ------------------------------------------------------------------ */
3536077365a9SGeert Uytterhoeven static const unsigned int sdhi0_data1_pins[] = {
3537077365a9SGeert Uytterhoeven 	/* D0 */
3538077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 2),
3539077365a9SGeert Uytterhoeven };
3540077365a9SGeert Uytterhoeven static const unsigned int sdhi0_data1_mux[] = {
3541077365a9SGeert Uytterhoeven 	SD0_DAT0_MARK,
3542077365a9SGeert Uytterhoeven };
3543077365a9SGeert Uytterhoeven static const unsigned int sdhi0_data4_pins[] = {
3544077365a9SGeert Uytterhoeven 	/* D[0:3] */
3545077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3546077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3547077365a9SGeert Uytterhoeven };
3548077365a9SGeert Uytterhoeven static const unsigned int sdhi0_data4_mux[] = {
3549077365a9SGeert Uytterhoeven 	SD0_DAT0_MARK, SD0_DAT1_MARK,
3550077365a9SGeert Uytterhoeven 	SD0_DAT2_MARK, SD0_DAT3_MARK,
3551077365a9SGeert Uytterhoeven };
3552077365a9SGeert Uytterhoeven static const unsigned int sdhi0_ctrl_pins[] = {
3553077365a9SGeert Uytterhoeven 	/* CLK, CMD */
3554077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3555077365a9SGeert Uytterhoeven };
3556077365a9SGeert Uytterhoeven static const unsigned int sdhi0_ctrl_mux[] = {
3557077365a9SGeert Uytterhoeven 	SD0_CLK_MARK, SD0_CMD_MARK,
3558077365a9SGeert Uytterhoeven };
3559077365a9SGeert Uytterhoeven static const unsigned int sdhi0_cd_pins[] = {
3560077365a9SGeert Uytterhoeven 	/* CD */
3561077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 12),
3562077365a9SGeert Uytterhoeven };
3563077365a9SGeert Uytterhoeven static const unsigned int sdhi0_cd_mux[] = {
3564077365a9SGeert Uytterhoeven 	SD0_CD_MARK,
3565077365a9SGeert Uytterhoeven };
3566077365a9SGeert Uytterhoeven static const unsigned int sdhi0_wp_pins[] = {
3567077365a9SGeert Uytterhoeven 	/* WP */
3568077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 13),
3569077365a9SGeert Uytterhoeven };
3570077365a9SGeert Uytterhoeven static const unsigned int sdhi0_wp_mux[] = {
3571077365a9SGeert Uytterhoeven 	SD0_WP_MARK,
3572077365a9SGeert Uytterhoeven };
3573077365a9SGeert Uytterhoeven /* - SDHI1 ------------------------------------------------------------------ */
3574077365a9SGeert Uytterhoeven static const unsigned int sdhi1_data1_pins[] = {
3575077365a9SGeert Uytterhoeven 	/* D0 */
3576077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 8),
3577077365a9SGeert Uytterhoeven };
3578077365a9SGeert Uytterhoeven static const unsigned int sdhi1_data1_mux[] = {
3579077365a9SGeert Uytterhoeven 	SD1_DAT0_MARK,
3580077365a9SGeert Uytterhoeven };
3581077365a9SGeert Uytterhoeven static const unsigned int sdhi1_data4_pins[] = {
3582077365a9SGeert Uytterhoeven 	/* D[0:3] */
3583077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 8),  RCAR_GP_PIN(3, 9),
3584077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3585077365a9SGeert Uytterhoeven };
3586077365a9SGeert Uytterhoeven static const unsigned int sdhi1_data4_mux[] = {
3587077365a9SGeert Uytterhoeven 	SD1_DAT0_MARK, SD1_DAT1_MARK,
3588077365a9SGeert Uytterhoeven 	SD1_DAT2_MARK, SD1_DAT3_MARK,
3589077365a9SGeert Uytterhoeven };
3590077365a9SGeert Uytterhoeven static const unsigned int sdhi1_ctrl_pins[] = {
3591077365a9SGeert Uytterhoeven 	/* CLK, CMD */
3592077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3593077365a9SGeert Uytterhoeven };
3594077365a9SGeert Uytterhoeven static const unsigned int sdhi1_ctrl_mux[] = {
3595077365a9SGeert Uytterhoeven 	SD1_CLK_MARK, SD1_CMD_MARK,
3596077365a9SGeert Uytterhoeven };
3597077365a9SGeert Uytterhoeven static const unsigned int sdhi1_cd_pins[] = {
3598077365a9SGeert Uytterhoeven 	/* CD */
3599077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 14),
3600077365a9SGeert Uytterhoeven };
3601077365a9SGeert Uytterhoeven static const unsigned int sdhi1_cd_mux[] = {
3602077365a9SGeert Uytterhoeven 	SD1_CD_MARK,
3603077365a9SGeert Uytterhoeven };
3604077365a9SGeert Uytterhoeven static const unsigned int sdhi1_wp_pins[] = {
3605077365a9SGeert Uytterhoeven 	/* WP */
3606077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 15),
3607077365a9SGeert Uytterhoeven };
3608077365a9SGeert Uytterhoeven static const unsigned int sdhi1_wp_mux[] = {
3609077365a9SGeert Uytterhoeven 	SD1_WP_MARK,
3610077365a9SGeert Uytterhoeven };
3611077365a9SGeert Uytterhoeven /* - SDHI2 ------------------------------------------------------------------ */
3612077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data1_pins[] = {
3613077365a9SGeert Uytterhoeven 	/* D0 */
3614077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 2),
3615077365a9SGeert Uytterhoeven };
3616077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data1_mux[] = {
3617077365a9SGeert Uytterhoeven 	SD2_DAT0_MARK,
3618077365a9SGeert Uytterhoeven };
3619077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data4_pins[] = {
3620077365a9SGeert Uytterhoeven 	/* D[0:3] */
3621077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3622077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3623077365a9SGeert Uytterhoeven };
3624077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data4_mux[] = {
3625077365a9SGeert Uytterhoeven 	SD2_DAT0_MARK, SD2_DAT1_MARK,
3626077365a9SGeert Uytterhoeven 	SD2_DAT2_MARK, SD2_DAT3_MARK,
3627077365a9SGeert Uytterhoeven };
3628077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data8_pins[] = {
3629077365a9SGeert Uytterhoeven 	/* D[0:7] */
3630077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 2),  RCAR_GP_PIN(4, 3),
3631077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 4),  RCAR_GP_PIN(4, 5),
3632077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 8),  RCAR_GP_PIN(3, 9),
3633077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3634077365a9SGeert Uytterhoeven };
3635077365a9SGeert Uytterhoeven static const unsigned int sdhi2_data8_mux[] = {
3636077365a9SGeert Uytterhoeven 	SD2_DAT0_MARK, SD2_DAT1_MARK,
3637077365a9SGeert Uytterhoeven 	SD2_DAT2_MARK, SD2_DAT3_MARK,
3638077365a9SGeert Uytterhoeven 	SD2_DAT4_MARK, SD2_DAT5_MARK,
3639077365a9SGeert Uytterhoeven 	SD2_DAT6_MARK, SD2_DAT7_MARK,
3640077365a9SGeert Uytterhoeven };
3641077365a9SGeert Uytterhoeven static const unsigned int sdhi2_ctrl_pins[] = {
3642077365a9SGeert Uytterhoeven 	/* CLK, CMD */
3643077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3644077365a9SGeert Uytterhoeven };
3645077365a9SGeert Uytterhoeven static const unsigned int sdhi2_ctrl_mux[] = {
3646077365a9SGeert Uytterhoeven 	SD2_CLK_MARK, SD2_CMD_MARK,
3647077365a9SGeert Uytterhoeven };
3648077365a9SGeert Uytterhoeven static const unsigned int sdhi2_cd_a_pins[] = {
3649077365a9SGeert Uytterhoeven 	/* CD */
3650077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 13),
3651077365a9SGeert Uytterhoeven };
3652077365a9SGeert Uytterhoeven static const unsigned int sdhi2_cd_a_mux[] = {
3653077365a9SGeert Uytterhoeven 	SD2_CD_A_MARK,
3654077365a9SGeert Uytterhoeven };
3655077365a9SGeert Uytterhoeven static const unsigned int sdhi2_cd_b_pins[] = {
3656077365a9SGeert Uytterhoeven 	/* CD */
3657077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 10),
3658077365a9SGeert Uytterhoeven };
3659077365a9SGeert Uytterhoeven static const unsigned int sdhi2_cd_b_mux[] = {
3660077365a9SGeert Uytterhoeven 	SD2_CD_B_MARK,
3661077365a9SGeert Uytterhoeven };
3662077365a9SGeert Uytterhoeven static const unsigned int sdhi2_wp_a_pins[] = {
3663077365a9SGeert Uytterhoeven 	/* WP */
3664077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 14),
3665077365a9SGeert Uytterhoeven };
3666077365a9SGeert Uytterhoeven static const unsigned int sdhi2_wp_a_mux[] = {
3667077365a9SGeert Uytterhoeven 	SD2_WP_A_MARK,
3668077365a9SGeert Uytterhoeven };
3669077365a9SGeert Uytterhoeven static const unsigned int sdhi2_wp_b_pins[] = {
3670077365a9SGeert Uytterhoeven 	/* WP */
3671077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 11),
3672077365a9SGeert Uytterhoeven };
3673077365a9SGeert Uytterhoeven static const unsigned int sdhi2_wp_b_mux[] = {
3674077365a9SGeert Uytterhoeven 	SD2_WP_B_MARK,
3675077365a9SGeert Uytterhoeven };
3676077365a9SGeert Uytterhoeven static const unsigned int sdhi2_ds_pins[] = {
3677077365a9SGeert Uytterhoeven 	/* DS */
3678077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 6),
3679077365a9SGeert Uytterhoeven };
3680077365a9SGeert Uytterhoeven static const unsigned int sdhi2_ds_mux[] = {
3681077365a9SGeert Uytterhoeven 	SD2_DS_MARK,
3682077365a9SGeert Uytterhoeven };
3683077365a9SGeert Uytterhoeven /* - SDHI3 ------------------------------------------------------------------ */
3684077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data1_pins[] = {
3685077365a9SGeert Uytterhoeven 	/* D0 */
3686077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 9),
3687077365a9SGeert Uytterhoeven };
3688077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data1_mux[] = {
3689077365a9SGeert Uytterhoeven 	SD3_DAT0_MARK,
3690077365a9SGeert Uytterhoeven };
3691077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data4_pins[] = {
3692077365a9SGeert Uytterhoeven 	/* D[0:3] */
3693077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 9),  RCAR_GP_PIN(4, 10),
3694077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3695077365a9SGeert Uytterhoeven };
3696077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data4_mux[] = {
3697077365a9SGeert Uytterhoeven 	SD3_DAT0_MARK, SD3_DAT1_MARK,
3698077365a9SGeert Uytterhoeven 	SD3_DAT2_MARK, SD3_DAT3_MARK,
3699077365a9SGeert Uytterhoeven };
3700077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data8_pins[] = {
3701077365a9SGeert Uytterhoeven 	/* D[0:7] */
3702077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 9),  RCAR_GP_PIN(4, 10),
3703077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3704077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3705077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3706077365a9SGeert Uytterhoeven };
3707077365a9SGeert Uytterhoeven static const unsigned int sdhi3_data8_mux[] = {
3708077365a9SGeert Uytterhoeven 	SD3_DAT0_MARK, SD3_DAT1_MARK,
3709077365a9SGeert Uytterhoeven 	SD3_DAT2_MARK, SD3_DAT3_MARK,
3710077365a9SGeert Uytterhoeven 	SD3_DAT4_MARK, SD3_DAT5_MARK,
3711077365a9SGeert Uytterhoeven 	SD3_DAT6_MARK, SD3_DAT7_MARK,
3712077365a9SGeert Uytterhoeven };
3713077365a9SGeert Uytterhoeven static const unsigned int sdhi3_ctrl_pins[] = {
3714077365a9SGeert Uytterhoeven 	/* CLK, CMD */
3715077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3716077365a9SGeert Uytterhoeven };
3717077365a9SGeert Uytterhoeven static const unsigned int sdhi3_ctrl_mux[] = {
3718077365a9SGeert Uytterhoeven 	SD3_CLK_MARK, SD3_CMD_MARK,
3719077365a9SGeert Uytterhoeven };
3720077365a9SGeert Uytterhoeven static const unsigned int sdhi3_cd_pins[] = {
3721077365a9SGeert Uytterhoeven 	/* CD */
3722077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 15),
3723077365a9SGeert Uytterhoeven };
3724077365a9SGeert Uytterhoeven static const unsigned int sdhi3_cd_mux[] = {
3725077365a9SGeert Uytterhoeven 	SD3_CD_MARK,
3726077365a9SGeert Uytterhoeven };
3727077365a9SGeert Uytterhoeven static const unsigned int sdhi3_wp_pins[] = {
3728077365a9SGeert Uytterhoeven 	/* WP */
3729077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 16),
3730077365a9SGeert Uytterhoeven };
3731077365a9SGeert Uytterhoeven static const unsigned int sdhi3_wp_mux[] = {
3732077365a9SGeert Uytterhoeven 	SD3_WP_MARK,
3733077365a9SGeert Uytterhoeven };
3734077365a9SGeert Uytterhoeven static const unsigned int sdhi3_ds_pins[] = {
3735077365a9SGeert Uytterhoeven 	/* DS */
3736077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(4, 17),
3737077365a9SGeert Uytterhoeven };
3738077365a9SGeert Uytterhoeven static const unsigned int sdhi3_ds_mux[] = {
3739077365a9SGeert Uytterhoeven 	SD3_DS_MARK,
3740077365a9SGeert Uytterhoeven };
3741077365a9SGeert Uytterhoeven 
3742077365a9SGeert Uytterhoeven /* - SSI -------------------------------------------------------------------- */
3743077365a9SGeert Uytterhoeven static const unsigned int ssi0_data_pins[] = {
3744077365a9SGeert Uytterhoeven 	/* SDATA */
3745077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 2),
3746077365a9SGeert Uytterhoeven };
3747077365a9SGeert Uytterhoeven static const unsigned int ssi0_data_mux[] = {
3748077365a9SGeert Uytterhoeven 	SSI_SDATA0_MARK,
3749077365a9SGeert Uytterhoeven };
3750077365a9SGeert Uytterhoeven static const unsigned int ssi01239_ctrl_pins[] = {
3751077365a9SGeert Uytterhoeven 	/* SCK, WS */
3752077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3753077365a9SGeert Uytterhoeven };
3754077365a9SGeert Uytterhoeven static const unsigned int ssi01239_ctrl_mux[] = {
3755077365a9SGeert Uytterhoeven 	SSI_SCK01239_MARK, SSI_WS01239_MARK,
3756077365a9SGeert Uytterhoeven };
3757077365a9SGeert Uytterhoeven static const unsigned int ssi1_data_a_pins[] = {
3758077365a9SGeert Uytterhoeven 	/* SDATA */
3759077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 3),
3760077365a9SGeert Uytterhoeven };
3761077365a9SGeert Uytterhoeven static const unsigned int ssi1_data_a_mux[] = {
3762077365a9SGeert Uytterhoeven 	SSI_SDATA1_A_MARK,
3763077365a9SGeert Uytterhoeven };
3764077365a9SGeert Uytterhoeven static const unsigned int ssi1_data_b_pins[] = {
3765077365a9SGeert Uytterhoeven 	/* SDATA */
3766077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 12),
3767077365a9SGeert Uytterhoeven };
3768077365a9SGeert Uytterhoeven static const unsigned int ssi1_data_b_mux[] = {
3769077365a9SGeert Uytterhoeven 	SSI_SDATA1_B_MARK,
3770077365a9SGeert Uytterhoeven };
3771077365a9SGeert Uytterhoeven static const unsigned int ssi1_ctrl_a_pins[] = {
3772077365a9SGeert Uytterhoeven 	/* SCK, WS */
3773077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3774077365a9SGeert Uytterhoeven };
3775077365a9SGeert Uytterhoeven static const unsigned int ssi1_ctrl_a_mux[] = {
3776077365a9SGeert Uytterhoeven 	SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3777077365a9SGeert Uytterhoeven };
3778077365a9SGeert Uytterhoeven static const unsigned int ssi1_ctrl_b_pins[] = {
3779077365a9SGeert Uytterhoeven 	/* SCK, WS */
3780077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3781077365a9SGeert Uytterhoeven };
3782077365a9SGeert Uytterhoeven static const unsigned int ssi1_ctrl_b_mux[] = {
3783077365a9SGeert Uytterhoeven 	SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3784077365a9SGeert Uytterhoeven };
3785077365a9SGeert Uytterhoeven static const unsigned int ssi2_data_a_pins[] = {
3786077365a9SGeert Uytterhoeven 	/* SDATA */
3787077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 4),
3788077365a9SGeert Uytterhoeven };
3789077365a9SGeert Uytterhoeven static const unsigned int ssi2_data_a_mux[] = {
3790077365a9SGeert Uytterhoeven 	SSI_SDATA2_A_MARK,
3791077365a9SGeert Uytterhoeven };
3792077365a9SGeert Uytterhoeven static const unsigned int ssi2_data_b_pins[] = {
3793077365a9SGeert Uytterhoeven 	/* SDATA */
3794077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 13),
3795077365a9SGeert Uytterhoeven };
3796077365a9SGeert Uytterhoeven static const unsigned int ssi2_data_b_mux[] = {
3797077365a9SGeert Uytterhoeven 	SSI_SDATA2_B_MARK,
3798077365a9SGeert Uytterhoeven };
3799077365a9SGeert Uytterhoeven static const unsigned int ssi2_ctrl_a_pins[] = {
3800077365a9SGeert Uytterhoeven 	/* SCK, WS */
3801077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3802077365a9SGeert Uytterhoeven };
3803077365a9SGeert Uytterhoeven static const unsigned int ssi2_ctrl_a_mux[] = {
3804077365a9SGeert Uytterhoeven 	SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3805077365a9SGeert Uytterhoeven };
3806077365a9SGeert Uytterhoeven static const unsigned int ssi2_ctrl_b_pins[] = {
3807077365a9SGeert Uytterhoeven 	/* SCK, WS */
3808077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3809077365a9SGeert Uytterhoeven };
3810077365a9SGeert Uytterhoeven static const unsigned int ssi2_ctrl_b_mux[] = {
3811077365a9SGeert Uytterhoeven 	SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3812077365a9SGeert Uytterhoeven };
3813077365a9SGeert Uytterhoeven static const unsigned int ssi3_data_pins[] = {
3814077365a9SGeert Uytterhoeven 	/* SDATA */
3815077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 7),
3816077365a9SGeert Uytterhoeven };
3817077365a9SGeert Uytterhoeven static const unsigned int ssi3_data_mux[] = {
3818077365a9SGeert Uytterhoeven 	SSI_SDATA3_MARK,
3819077365a9SGeert Uytterhoeven };
3820077365a9SGeert Uytterhoeven static const unsigned int ssi349_ctrl_pins[] = {
3821077365a9SGeert Uytterhoeven 	/* SCK, WS */
3822077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3823077365a9SGeert Uytterhoeven };
3824077365a9SGeert Uytterhoeven static const unsigned int ssi349_ctrl_mux[] = {
3825077365a9SGeert Uytterhoeven 	SSI_SCK349_MARK, SSI_WS349_MARK,
3826077365a9SGeert Uytterhoeven };
3827077365a9SGeert Uytterhoeven static const unsigned int ssi4_data_pins[] = {
3828077365a9SGeert Uytterhoeven 	/* SDATA */
3829077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 10),
3830077365a9SGeert Uytterhoeven };
3831077365a9SGeert Uytterhoeven static const unsigned int ssi4_data_mux[] = {
3832077365a9SGeert Uytterhoeven 	SSI_SDATA4_MARK,
3833077365a9SGeert Uytterhoeven };
3834077365a9SGeert Uytterhoeven static const unsigned int ssi4_ctrl_pins[] = {
3835077365a9SGeert Uytterhoeven 	/* SCK, WS */
3836077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3837077365a9SGeert Uytterhoeven };
3838077365a9SGeert Uytterhoeven static const unsigned int ssi4_ctrl_mux[] = {
3839077365a9SGeert Uytterhoeven 	SSI_SCK4_MARK, SSI_WS4_MARK,
3840077365a9SGeert Uytterhoeven };
3841077365a9SGeert Uytterhoeven static const unsigned int ssi5_data_pins[] = {
3842077365a9SGeert Uytterhoeven 	/* SDATA */
3843077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 13),
3844077365a9SGeert Uytterhoeven };
3845077365a9SGeert Uytterhoeven static const unsigned int ssi5_data_mux[] = {
3846077365a9SGeert Uytterhoeven 	SSI_SDATA5_MARK,
3847077365a9SGeert Uytterhoeven };
3848077365a9SGeert Uytterhoeven static const unsigned int ssi5_ctrl_pins[] = {
3849077365a9SGeert Uytterhoeven 	/* SCK, WS */
3850077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3851077365a9SGeert Uytterhoeven };
3852077365a9SGeert Uytterhoeven static const unsigned int ssi5_ctrl_mux[] = {
3853077365a9SGeert Uytterhoeven 	SSI_SCK5_MARK, SSI_WS5_MARK,
3854077365a9SGeert Uytterhoeven };
3855077365a9SGeert Uytterhoeven static const unsigned int ssi6_data_pins[] = {
3856077365a9SGeert Uytterhoeven 	/* SDATA */
3857077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 16),
3858077365a9SGeert Uytterhoeven };
3859077365a9SGeert Uytterhoeven static const unsigned int ssi6_data_mux[] = {
3860077365a9SGeert Uytterhoeven 	SSI_SDATA6_MARK,
3861077365a9SGeert Uytterhoeven };
3862077365a9SGeert Uytterhoeven static const unsigned int ssi6_ctrl_pins[] = {
3863077365a9SGeert Uytterhoeven 	/* SCK, WS */
3864077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3865077365a9SGeert Uytterhoeven };
3866077365a9SGeert Uytterhoeven static const unsigned int ssi6_ctrl_mux[] = {
3867077365a9SGeert Uytterhoeven 	SSI_SCK6_MARK, SSI_WS6_MARK,
3868077365a9SGeert Uytterhoeven };
3869077365a9SGeert Uytterhoeven static const unsigned int ssi7_data_pins[] = {
3870077365a9SGeert Uytterhoeven 	/* SDATA */
3871077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 19),
3872077365a9SGeert Uytterhoeven };
3873077365a9SGeert Uytterhoeven static const unsigned int ssi7_data_mux[] = {
3874077365a9SGeert Uytterhoeven 	SSI_SDATA7_MARK,
3875077365a9SGeert Uytterhoeven };
3876077365a9SGeert Uytterhoeven static const unsigned int ssi78_ctrl_pins[] = {
3877077365a9SGeert Uytterhoeven 	/* SCK, WS */
3878077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3879077365a9SGeert Uytterhoeven };
3880077365a9SGeert Uytterhoeven static const unsigned int ssi78_ctrl_mux[] = {
3881077365a9SGeert Uytterhoeven 	SSI_SCK78_MARK, SSI_WS78_MARK,
3882077365a9SGeert Uytterhoeven };
3883077365a9SGeert Uytterhoeven static const unsigned int ssi8_data_pins[] = {
3884077365a9SGeert Uytterhoeven 	/* SDATA */
3885077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 20),
3886077365a9SGeert Uytterhoeven };
3887077365a9SGeert Uytterhoeven static const unsigned int ssi8_data_mux[] = {
3888077365a9SGeert Uytterhoeven 	SSI_SDATA8_MARK,
3889077365a9SGeert Uytterhoeven };
3890077365a9SGeert Uytterhoeven static const unsigned int ssi9_data_a_pins[] = {
3891077365a9SGeert Uytterhoeven 	/* SDATA */
3892077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 21),
3893077365a9SGeert Uytterhoeven };
3894077365a9SGeert Uytterhoeven static const unsigned int ssi9_data_a_mux[] = {
3895077365a9SGeert Uytterhoeven 	SSI_SDATA9_A_MARK,
3896077365a9SGeert Uytterhoeven };
3897077365a9SGeert Uytterhoeven static const unsigned int ssi9_data_b_pins[] = {
3898077365a9SGeert Uytterhoeven 	/* SDATA */
3899077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 14),
3900077365a9SGeert Uytterhoeven };
3901077365a9SGeert Uytterhoeven static const unsigned int ssi9_data_b_mux[] = {
3902077365a9SGeert Uytterhoeven 	SSI_SDATA9_B_MARK,
3903077365a9SGeert Uytterhoeven };
3904077365a9SGeert Uytterhoeven static const unsigned int ssi9_ctrl_a_pins[] = {
3905077365a9SGeert Uytterhoeven 	/* SCK, WS */
3906077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3907077365a9SGeert Uytterhoeven };
3908077365a9SGeert Uytterhoeven static const unsigned int ssi9_ctrl_a_mux[] = {
3909077365a9SGeert Uytterhoeven 	SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3910077365a9SGeert Uytterhoeven };
3911077365a9SGeert Uytterhoeven static const unsigned int ssi9_ctrl_b_pins[] = {
3912077365a9SGeert Uytterhoeven 	/* SCK, WS */
3913077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3914077365a9SGeert Uytterhoeven };
3915077365a9SGeert Uytterhoeven static const unsigned int ssi9_ctrl_b_mux[] = {
3916077365a9SGeert Uytterhoeven 	SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3917077365a9SGeert Uytterhoeven };
3918077365a9SGeert Uytterhoeven 
3919077365a9SGeert Uytterhoeven /* - TMU -------------------------------------------------------------------- */
3920077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk1_a_pins[] = {
3921077365a9SGeert Uytterhoeven 	/* TCLK */
3922077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 23),
3923077365a9SGeert Uytterhoeven };
3924077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk1_a_mux[] = {
3925077365a9SGeert Uytterhoeven 	TCLK1_A_MARK,
3926077365a9SGeert Uytterhoeven };
3927077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk1_b_pins[] = {
3928077365a9SGeert Uytterhoeven 	/* TCLK */
3929077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(5, 19),
3930077365a9SGeert Uytterhoeven };
3931077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk1_b_mux[] = {
3932077365a9SGeert Uytterhoeven 	TCLK1_B_MARK,
3933077365a9SGeert Uytterhoeven };
3934077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk2_a_pins[] = {
3935077365a9SGeert Uytterhoeven 	/* TCLK */
3936077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 19),
3937077365a9SGeert Uytterhoeven };
3938077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk2_a_mux[] = {
3939077365a9SGeert Uytterhoeven 	TCLK2_A_MARK,
3940077365a9SGeert Uytterhoeven };
3941077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk2_b_pins[] = {
3942077365a9SGeert Uytterhoeven 	/* TCLK */
3943077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28),
3944077365a9SGeert Uytterhoeven };
3945077365a9SGeert Uytterhoeven static const unsigned int tmu_tclk2_b_mux[] = {
3946077365a9SGeert Uytterhoeven 	TCLK2_B_MARK,
3947077365a9SGeert Uytterhoeven };
3948077365a9SGeert Uytterhoeven 
3949077365a9SGeert Uytterhoeven /* - TPU ------------------------------------------------------------------- */
3950077365a9SGeert Uytterhoeven static const unsigned int tpu_to0_pins[] = {
3951077365a9SGeert Uytterhoeven 	/* TPU0TO0 */
3952077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28),
3953077365a9SGeert Uytterhoeven };
3954077365a9SGeert Uytterhoeven static const unsigned int tpu_to0_mux[] = {
3955077365a9SGeert Uytterhoeven 	TPU0TO0_MARK,
3956077365a9SGeert Uytterhoeven };
3957077365a9SGeert Uytterhoeven static const unsigned int tpu_to1_pins[] = {
3958077365a9SGeert Uytterhoeven 	/* TPU0TO1 */
3959077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 29),
3960077365a9SGeert Uytterhoeven };
3961077365a9SGeert Uytterhoeven static const unsigned int tpu_to1_mux[] = {
3962077365a9SGeert Uytterhoeven 	TPU0TO1_MARK,
3963077365a9SGeert Uytterhoeven };
3964077365a9SGeert Uytterhoeven static const unsigned int tpu_to2_pins[] = {
3965077365a9SGeert Uytterhoeven 	/* TPU0TO2 */
3966077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30),
3967077365a9SGeert Uytterhoeven };
3968077365a9SGeert Uytterhoeven static const unsigned int tpu_to2_mux[] = {
3969077365a9SGeert Uytterhoeven 	TPU0TO2_MARK,
3970077365a9SGeert Uytterhoeven };
3971077365a9SGeert Uytterhoeven static const unsigned int tpu_to3_pins[] = {
3972077365a9SGeert Uytterhoeven 	/* TPU0TO3 */
3973077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 31),
3974077365a9SGeert Uytterhoeven };
3975077365a9SGeert Uytterhoeven static const unsigned int tpu_to3_mux[] = {
3976077365a9SGeert Uytterhoeven 	TPU0TO3_MARK,
3977077365a9SGeert Uytterhoeven };
3978077365a9SGeert Uytterhoeven 
3979077365a9SGeert Uytterhoeven /* - USB0 ------------------------------------------------------------------- */
3980077365a9SGeert Uytterhoeven static const unsigned int usb0_pins[] = {
3981077365a9SGeert Uytterhoeven 	/* PWEN, OVC */
3982077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3983077365a9SGeert Uytterhoeven };
3984077365a9SGeert Uytterhoeven static const unsigned int usb0_mux[] = {
3985077365a9SGeert Uytterhoeven 	USB0_PWEN_MARK, USB0_OVC_MARK,
3986077365a9SGeert Uytterhoeven };
3987077365a9SGeert Uytterhoeven /* - USB1 ------------------------------------------------------------------- */
3988077365a9SGeert Uytterhoeven static const unsigned int usb1_pins[] = {
3989077365a9SGeert Uytterhoeven 	/* PWEN, OVC */
3990077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3991077365a9SGeert Uytterhoeven };
3992077365a9SGeert Uytterhoeven static const unsigned int usb1_mux[] = {
3993077365a9SGeert Uytterhoeven 	USB1_PWEN_MARK, USB1_OVC_MARK,
3994077365a9SGeert Uytterhoeven };
3995077365a9SGeert Uytterhoeven /* - USB2 ------------------------------------------------------------------- */
3996077365a9SGeert Uytterhoeven static const unsigned int usb2_pins[] = {
3997077365a9SGeert Uytterhoeven 	/* PWEN, OVC */
3998077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3999077365a9SGeert Uytterhoeven };
4000077365a9SGeert Uytterhoeven static const unsigned int usb2_mux[] = {
4001077365a9SGeert Uytterhoeven 	USB2_PWEN_MARK, USB2_OVC_MARK,
4002077365a9SGeert Uytterhoeven };
4003077365a9SGeert Uytterhoeven /* - USB2_CH3 --------------------------------------------------------------- */
4004077365a9SGeert Uytterhoeven static const unsigned int usb2_ch3_pins[] = {
4005077365a9SGeert Uytterhoeven 	/* PWEN, OVC */
4006077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
4007077365a9SGeert Uytterhoeven };
4008077365a9SGeert Uytterhoeven static const unsigned int usb2_ch3_mux[] = {
4009077365a9SGeert Uytterhoeven 	USB2_CH3_PWEN_MARK, USB2_CH3_OVC_MARK,
4010077365a9SGeert Uytterhoeven };
4011077365a9SGeert Uytterhoeven 
4012077365a9SGeert Uytterhoeven /* - USB30 ------------------------------------------------------------------ */
4013077365a9SGeert Uytterhoeven static const unsigned int usb30_pins[] = {
4014077365a9SGeert Uytterhoeven 	/* PWEN, OVC */
4015077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4016077365a9SGeert Uytterhoeven };
4017077365a9SGeert Uytterhoeven static const unsigned int usb30_mux[] = {
4018077365a9SGeert Uytterhoeven 	USB30_PWEN_MARK, USB30_OVC_MARK,
4019077365a9SGeert Uytterhoeven };
4020077365a9SGeert Uytterhoeven 
4021077365a9SGeert Uytterhoeven /* - VIN4 ------------------------------------------------------------------- */
4022077365a9SGeert Uytterhoeven static const unsigned int vin4_data18_a_pins[] = {
4023077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
4024077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
4025077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
4026077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4027077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4028077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4029077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4030077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4031077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4032077365a9SGeert Uytterhoeven };
4033077365a9SGeert Uytterhoeven static const unsigned int vin4_data18_a_mux[] = {
4034077365a9SGeert Uytterhoeven 	VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
4035077365a9SGeert Uytterhoeven 	VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
4036077365a9SGeert Uytterhoeven 	VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
4037077365a9SGeert Uytterhoeven 	VI4_DATA10_MARK, VI4_DATA11_MARK,
4038077365a9SGeert Uytterhoeven 	VI4_DATA12_MARK, VI4_DATA13_MARK,
4039077365a9SGeert Uytterhoeven 	VI4_DATA14_MARK, VI4_DATA15_MARK,
4040077365a9SGeert Uytterhoeven 	VI4_DATA18_MARK, VI4_DATA19_MARK,
4041077365a9SGeert Uytterhoeven 	VI4_DATA20_MARK, VI4_DATA21_MARK,
4042077365a9SGeert Uytterhoeven 	VI4_DATA22_MARK, VI4_DATA23_MARK,
4043077365a9SGeert Uytterhoeven };
4044077365a9SGeert Uytterhoeven static const unsigned int vin4_data18_b_pins[] = {
4045077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
4046077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
4047077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
4048077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4049077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4050077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4051077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4052077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4053077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4054077365a9SGeert Uytterhoeven };
4055077365a9SGeert Uytterhoeven static const unsigned int vin4_data18_b_mux[] = {
4056077365a9SGeert Uytterhoeven 	VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
4057077365a9SGeert Uytterhoeven 	VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
4058077365a9SGeert Uytterhoeven 	VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
4059077365a9SGeert Uytterhoeven 	VI4_DATA10_MARK, VI4_DATA11_MARK,
4060077365a9SGeert Uytterhoeven 	VI4_DATA12_MARK, VI4_DATA13_MARK,
4061077365a9SGeert Uytterhoeven 	VI4_DATA14_MARK, VI4_DATA15_MARK,
4062077365a9SGeert Uytterhoeven 	VI4_DATA18_MARK, VI4_DATA19_MARK,
4063077365a9SGeert Uytterhoeven 	VI4_DATA20_MARK, VI4_DATA21_MARK,
4064077365a9SGeert Uytterhoeven 	VI4_DATA22_MARK, VI4_DATA23_MARK,
4065077365a9SGeert Uytterhoeven };
4066077365a9SGeert Uytterhoeven static const union vin_data vin4_data_a_pins = {
4067077365a9SGeert Uytterhoeven 	.data24 = {
4068077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
4069077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
4070077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
4071077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
4072077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
4073077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4074077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4075077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4076077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4077077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4078077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4079077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4080077365a9SGeert Uytterhoeven 	},
4081077365a9SGeert Uytterhoeven };
4082077365a9SGeert Uytterhoeven static const union vin_data vin4_data_a_mux = {
4083077365a9SGeert Uytterhoeven 	.data24 = {
4084077365a9SGeert Uytterhoeven 		VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
4085077365a9SGeert Uytterhoeven 		VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
4086077365a9SGeert Uytterhoeven 		VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
4087077365a9SGeert Uytterhoeven 		VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
4088077365a9SGeert Uytterhoeven 		VI4_DATA8_MARK,  VI4_DATA9_MARK,
4089077365a9SGeert Uytterhoeven 		VI4_DATA10_MARK, VI4_DATA11_MARK,
4090077365a9SGeert Uytterhoeven 		VI4_DATA12_MARK, VI4_DATA13_MARK,
4091077365a9SGeert Uytterhoeven 		VI4_DATA14_MARK, VI4_DATA15_MARK,
4092077365a9SGeert Uytterhoeven 		VI4_DATA16_MARK, VI4_DATA17_MARK,
4093077365a9SGeert Uytterhoeven 		VI4_DATA18_MARK, VI4_DATA19_MARK,
4094077365a9SGeert Uytterhoeven 		VI4_DATA20_MARK, VI4_DATA21_MARK,
4095077365a9SGeert Uytterhoeven 		VI4_DATA22_MARK, VI4_DATA23_MARK,
4096077365a9SGeert Uytterhoeven 	},
4097077365a9SGeert Uytterhoeven };
4098077365a9SGeert Uytterhoeven static const union vin_data vin4_data_b_pins = {
4099077365a9SGeert Uytterhoeven 	.data24 = {
4100077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
4101077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
4102077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
4103077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
4104077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
4105077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4106077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4107077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4108077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4109077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4110077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4111077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4112077365a9SGeert Uytterhoeven 	},
4113077365a9SGeert Uytterhoeven };
4114077365a9SGeert Uytterhoeven static const union vin_data vin4_data_b_mux = {
4115077365a9SGeert Uytterhoeven 	.data24 = {
4116077365a9SGeert Uytterhoeven 		VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
4117077365a9SGeert Uytterhoeven 		VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
4118077365a9SGeert Uytterhoeven 		VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
4119077365a9SGeert Uytterhoeven 		VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
4120077365a9SGeert Uytterhoeven 		VI4_DATA8_MARK,  VI4_DATA9_MARK,
4121077365a9SGeert Uytterhoeven 		VI4_DATA10_MARK, VI4_DATA11_MARK,
4122077365a9SGeert Uytterhoeven 		VI4_DATA12_MARK, VI4_DATA13_MARK,
4123077365a9SGeert Uytterhoeven 		VI4_DATA14_MARK, VI4_DATA15_MARK,
4124077365a9SGeert Uytterhoeven 		VI4_DATA16_MARK, VI4_DATA17_MARK,
4125077365a9SGeert Uytterhoeven 		VI4_DATA18_MARK, VI4_DATA19_MARK,
4126077365a9SGeert Uytterhoeven 		VI4_DATA20_MARK, VI4_DATA21_MARK,
4127077365a9SGeert Uytterhoeven 		VI4_DATA22_MARK, VI4_DATA23_MARK,
4128077365a9SGeert Uytterhoeven 	},
4129077365a9SGeert Uytterhoeven };
4130077365a9SGeert Uytterhoeven static const unsigned int vin4_sync_pins[] = {
4131077365a9SGeert Uytterhoeven 	/* HSYNC#, VSYNC# */
4132077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 17),
4133077365a9SGeert Uytterhoeven };
4134077365a9SGeert Uytterhoeven static const unsigned int vin4_sync_mux[] = {
4135077365a9SGeert Uytterhoeven 	VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
4136077365a9SGeert Uytterhoeven };
4137077365a9SGeert Uytterhoeven static const unsigned int vin4_field_pins[] = {
4138077365a9SGeert Uytterhoeven 	/* FIELD */
4139077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 16),
4140077365a9SGeert Uytterhoeven };
4141077365a9SGeert Uytterhoeven static const unsigned int vin4_field_mux[] = {
4142077365a9SGeert Uytterhoeven 	VI4_FIELD_MARK,
4143077365a9SGeert Uytterhoeven };
4144077365a9SGeert Uytterhoeven static const unsigned int vin4_clkenb_pins[] = {
4145077365a9SGeert Uytterhoeven 	/* CLKENB */
4146077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 19),
4147077365a9SGeert Uytterhoeven };
4148077365a9SGeert Uytterhoeven static const unsigned int vin4_clkenb_mux[] = {
4149077365a9SGeert Uytterhoeven 	VI4_CLKENB_MARK,
4150077365a9SGeert Uytterhoeven };
4151077365a9SGeert Uytterhoeven static const unsigned int vin4_clk_pins[] = {
4152077365a9SGeert Uytterhoeven 	/* CLK */
4153077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 27),
4154077365a9SGeert Uytterhoeven };
4155077365a9SGeert Uytterhoeven static const unsigned int vin4_clk_mux[] = {
4156077365a9SGeert Uytterhoeven 	VI4_CLK_MARK,
4157077365a9SGeert Uytterhoeven };
4158077365a9SGeert Uytterhoeven 
4159077365a9SGeert Uytterhoeven /* - VIN5 ------------------------------------------------------------------- */
4160077365a9SGeert Uytterhoeven static const union vin_data16 vin5_data_pins = {
4161077365a9SGeert Uytterhoeven 	.data16 = {
4162077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4163077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4164077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4165077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4166077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
4167077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
4168077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4169077365a9SGeert Uytterhoeven 		RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4170077365a9SGeert Uytterhoeven 	},
4171077365a9SGeert Uytterhoeven };
4172077365a9SGeert Uytterhoeven static const union vin_data16 vin5_data_mux = {
4173077365a9SGeert Uytterhoeven 	.data16 = {
4174077365a9SGeert Uytterhoeven 		VI5_DATA0_MARK, VI5_DATA1_MARK,
4175077365a9SGeert Uytterhoeven 		VI5_DATA2_MARK, VI5_DATA3_MARK,
4176077365a9SGeert Uytterhoeven 		VI5_DATA4_MARK, VI5_DATA5_MARK,
4177077365a9SGeert Uytterhoeven 		VI5_DATA6_MARK, VI5_DATA7_MARK,
4178077365a9SGeert Uytterhoeven 		VI5_DATA8_MARK,  VI5_DATA9_MARK,
4179077365a9SGeert Uytterhoeven 		VI5_DATA10_MARK, VI5_DATA11_MARK,
4180077365a9SGeert Uytterhoeven 		VI5_DATA12_MARK, VI5_DATA13_MARK,
4181077365a9SGeert Uytterhoeven 		VI5_DATA14_MARK, VI5_DATA15_MARK,
4182077365a9SGeert Uytterhoeven 	},
4183077365a9SGeert Uytterhoeven };
4184077365a9SGeert Uytterhoeven static const unsigned int vin5_sync_pins[] = {
4185077365a9SGeert Uytterhoeven 	/* HSYNC#, VSYNC# */
4186077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
4187077365a9SGeert Uytterhoeven };
4188077365a9SGeert Uytterhoeven static const unsigned int vin5_sync_mux[] = {
4189077365a9SGeert Uytterhoeven 	VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
4190077365a9SGeert Uytterhoeven };
4191077365a9SGeert Uytterhoeven static const unsigned int vin5_field_pins[] = {
4192077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 11),
4193077365a9SGeert Uytterhoeven };
4194077365a9SGeert Uytterhoeven static const unsigned int vin5_field_mux[] = {
4195077365a9SGeert Uytterhoeven 	/* FIELD */
4196077365a9SGeert Uytterhoeven 	VI5_FIELD_MARK,
4197077365a9SGeert Uytterhoeven };
4198077365a9SGeert Uytterhoeven static const unsigned int vin5_clkenb_pins[] = {
4199077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 20),
4200077365a9SGeert Uytterhoeven };
4201077365a9SGeert Uytterhoeven static const unsigned int vin5_clkenb_mux[] = {
4202077365a9SGeert Uytterhoeven 	/* CLKENB */
4203077365a9SGeert Uytterhoeven 	VI5_CLKENB_MARK,
4204077365a9SGeert Uytterhoeven };
4205077365a9SGeert Uytterhoeven static const unsigned int vin5_clk_pins[] = {
4206077365a9SGeert Uytterhoeven 	RCAR_GP_PIN(1, 21),
4207077365a9SGeert Uytterhoeven };
4208077365a9SGeert Uytterhoeven static const unsigned int vin5_clk_mux[] = {
4209077365a9SGeert Uytterhoeven 	/* CLK */
4210077365a9SGeert Uytterhoeven 	VI5_CLK_MARK,
4211077365a9SGeert Uytterhoeven };
4212077365a9SGeert Uytterhoeven 
4213077365a9SGeert Uytterhoeven static const struct {
4214*590567bfSLad Prabhakar 	struct sh_pfc_pin_group common[326];
4215b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
4216077365a9SGeert Uytterhoeven 	struct sh_pfc_pin_group automotive[30];
4217b8029394SBiju Das #endif
4218077365a9SGeert Uytterhoeven } pinmux_groups = {
4219077365a9SGeert Uytterhoeven 	.common = {
4220077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_a_a),
4221077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_a_b),
4222077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_a_c),
4223077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_b_a),
4224077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_b_b),
4225077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_c_a),
4226077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clk_c_b),
4227077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout_a),
4228077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout_b),
4229077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout_c),
4230077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout_d),
4231077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout1_a),
4232077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout1_b),
4233077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout2_a),
4234077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout2_b),
4235077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout3_a),
4236077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(audio_clkout3_b),
4237077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_link),
4238077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_magic),
4239077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_phy_int),
4240077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio),	/* Deprecated */
4241077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_mdio),
4242077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_mii),
4243077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_avtp_pps),
4244077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_avtp_match_a),
4245077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_avtp_capture_a),
4246077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_avtp_match_b),
4247077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_avtp_capture_b),
4248077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(can0_data_a),
4249077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(can0_data_b),
4250077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(can1_data),
4251077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(can_clk),
4252077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(canfd0_data_a),
4253077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(canfd0_data_b),
4254077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(canfd1_data),
4255077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_rgb666),
4256077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_rgb888),
4257077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_clk_out_0),
4258077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_clk_out_1),
4259077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_sync),
4260077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_oddf),
4261077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_cde),
4262077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(du_disp),
4263077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif0_data),
4264077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif0_clk),
4265077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif0_ctrl),
4266077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_data_a),
4267077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_clk_a),
4268077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_ctrl_a),
4269077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_data_b),
4270077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_clk_b),
4271077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif1_ctrl_b),
4272077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_data_a),
4273077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_clk_a),
4274077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_ctrl_a),
4275077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_data_b),
4276077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_clk_b),
4277077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4278077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_data_c),
4279077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_clk_c),
4280077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif2_ctrl_c),
4281077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_data_a),
4282077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_clk),
4283077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_ctrl),
4284077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_data_b),
4285077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_data_c),
4286077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif3_data_d),
4287077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif4_data_a),
4288077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif4_clk),
4289077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif4_ctrl),
4290077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(hscif4_data_b),
4291077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c0),
4292077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c1_a),
4293077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c1_b),
4294077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c2_a),
4295077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c2_b),
4296077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c3),
4297077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c5),
4298077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c6_a),
4299077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c6_b),
4300077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(i2c6_c),
4301077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq0),
4302077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq1),
4303077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq2),
4304077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq3),
4305077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq4),
4306077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(intc_ex_irq5),
4307077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_clk),
4308077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_sync),
4309077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_ss1),
4310077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_ss2),
4311077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_txd),
4312077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof0_rxd),
4313077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_a),
4314077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_a),
4315077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_a),
4316077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_a),
4317077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_a),
4318077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_a),
4319077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_b),
4320077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_b),
4321077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_b),
4322077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_b),
4323077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_b),
4324077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_b),
4325077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_c),
4326077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_c),
4327077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_c),
4328077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_c),
4329077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_c),
4330077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_c),
4331077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_d),
4332077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_d),
4333077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_d),
4334077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_d),
4335077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_d),
4336077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_d),
4337077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_e),
4338077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_e),
4339077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_e),
4340077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_e),
4341077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_e),
4342077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_e),
4343077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_f),
4344077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_f),
4345077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_f),
4346077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_f),
4347077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_f),
4348077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_f),
4349077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_clk_g),
4350077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_sync_g),
4351077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss1_g),
4352077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_ss2_g),
4353077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_txd_g),
4354077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof1_rxd_g),
4355077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_clk_a),
4356077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_sync_a),
4357077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss1_a),
4358077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss2_a),
4359077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_txd_a),
4360077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_rxd_a),
4361077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_clk_b),
4362077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_sync_b),
4363077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss1_b),
4364077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss2_b),
4365077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_txd_b),
4366077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_rxd_b),
4367077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_clk_c),
4368077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_sync_c),
4369077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss1_c),
4370077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss2_c),
4371077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_txd_c),
4372077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_rxd_c),
4373077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_clk_d),
4374077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_sync_d),
4375077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss1_d),
4376077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_ss2_d),
4377077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_txd_d),
4378077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof2_rxd_d),
4379077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_clk_a),
4380077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_sync_a),
4381077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss1_a),
4382077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss2_a),
4383077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_txd_a),
4384077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_rxd_a),
4385077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_clk_b),
4386077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_sync_b),
4387077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss1_b),
4388077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss2_b),
4389077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_txd_b),
4390077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_rxd_b),
4391077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_clk_c),
4392077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_sync_c),
4393077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_txd_c),
4394077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_rxd_c),
4395077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_clk_d),
4396077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_sync_d),
4397077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss1_d),
4398077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_txd_d),
4399077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_rxd_d),
4400077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_clk_e),
4401077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_sync_e),
4402077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss1_e),
4403077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_ss2_e),
4404077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_txd_e),
4405077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(msiof3_rxd_e),
4406077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm0),
4407077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm1_a),
4408077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm1_b),
4409077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm2_a),
4410077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm2_b),
4411077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm3_a),
4412077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm3_b),
4413077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm4_a),
4414077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm4_b),
4415077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm5_a),
4416077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm5_b),
4417077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm6_a),
4418077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(pwm6_b),
4419*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi0_ctrl),
4420*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi0_data2),
4421*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi0_data4),
4422*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi1_ctrl),
4423*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi1_data2),
4424*590567bfSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi1_data4),
4425077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sata0_devslp_a),
4426077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sata0_devslp_b),
4427077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif0_data),
4428077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif0_clk),
4429077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif0_ctrl),
4430077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif1_data_a),
4431077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif1_clk),
4432077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif1_ctrl),
4433077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif1_data_b),
4434077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif2_data_a),
4435077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif2_clk),
4436077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif2_data_b),
4437077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif3_data_a),
4438077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif3_clk),
4439077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif3_ctrl),
4440077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif3_data_b),
4441077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_data_a),
4442077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_clk_a),
4443077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_ctrl_a),
4444077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_data_b),
4445077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_clk_b),
4446077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_ctrl_b),
4447077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_data_c),
4448077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_clk_c),
4449077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif4_ctrl_c),
4450077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif5_data_a),
4451077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif5_clk_a),
4452077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif5_data_b),
4453077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif5_clk_b),
4454077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif_clk_a),
4455077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(scif_clk_b),
4456077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi0_data1),
4457077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi0_data4),
4458077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi0_ctrl),
4459077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi0_cd),
4460077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi0_wp),
4461077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi1_data1),
4462077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi1_data4),
4463077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi1_ctrl),
4464077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi1_cd),
4465077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi1_wp),
4466077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_data1),
4467077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_data4),
4468077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_data8),
4469077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_ctrl),
4470077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_cd_a),
4471077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_wp_a),
4472077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_cd_b),
4473077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_wp_b),
4474077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi2_ds),
4475077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_data1),
4476077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_data4),
4477077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_data8),
4478077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_ctrl),
4479077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_cd),
4480077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_wp),
4481077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(sdhi3_ds),
4482077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi0_data),
4483077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi01239_ctrl),
4484077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi1_data_a),
4485077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi1_data_b),
4486077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi1_ctrl_a),
4487077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4488077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi2_data_a),
4489077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi2_data_b),
4490077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi2_ctrl_a),
4491077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4492077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi3_data),
4493077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi349_ctrl),
4494077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi4_data),
4495077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi4_ctrl),
4496077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi5_data),
4497077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi5_ctrl),
4498077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi6_data),
4499077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi6_ctrl),
4500077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi7_data),
4501077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi78_ctrl),
4502077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi8_data),
4503077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi9_data_a),
4504077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi9_data_b),
4505077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi9_ctrl_a),
4506077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4507077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tmu_tclk1_a),
4508077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tmu_tclk1_b),
4509077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tmu_tclk2_a),
4510077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tmu_tclk2_b),
4511077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to0),
4512077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to1),
4513077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to2),
4514077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to3),
4515077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(usb0),
4516077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(usb1),
4517077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(usb2),
4518077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(usb2_ch3),
4519077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(usb30),
4520077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 8, _a),
4521077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 10, _a),
4522077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 12, _a),
4523077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 16, _a),
4524077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_data18_a),
4525077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 20, _a),
4526077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 24, _a),
4527077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 8, _b),
4528077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 10, _b),
4529077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 12, _b),
4530077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 16, _b),
4531077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_data18_b),
4532077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 20, _b),
4533077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin4_data, 24, _b),
4534077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_sync),
4535077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_field),
4536077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_clkenb),
4537077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin4_clk),
4538077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin5_data, 8),
4539077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin5_data, 10),
4540077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin5_data, 12),
4541077365a9SGeert Uytterhoeven 		VIN_DATA_PIN_GROUP(vin5_data, 16),
4542077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin5_sync),
4543077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin5_field),
4544077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin5_clkenb),
4545077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(vin5_clk),
4546077365a9SGeert Uytterhoeven 	},
4547b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
4548077365a9SGeert Uytterhoeven 	.automotive = {
4549077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_ctrl_a),
4550077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data0_a),
4551077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data1_a),
4552077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_ctrl_b),
4553077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data0_b),
4554077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data1_b),
4555077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_ctrl_c),
4556077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data0_c),
4557077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif0_data1_c),
4558077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_ctrl_a),
4559077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data0_a),
4560077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data1_a),
4561077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_ctrl_b),
4562077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data0_b),
4563077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data1_b),
4564077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_ctrl_c),
4565077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data0_c),
4566077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif1_data1_c),
4567077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_ctrl_a),
4568077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_data0_a),
4569077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_data1_a),
4570077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_ctrl_b),
4571077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_data0_b),
4572077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif2_data1_b),
4573077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_ctrl_a),
4574077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_data0_a),
4575077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_data1_a),
4576077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_ctrl_b),
4577077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_data0_b),
4578077365a9SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(drif3_data1_b),
4579077365a9SGeert Uytterhoeven 	}
4580b8029394SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77951 */
4581077365a9SGeert Uytterhoeven };
4582077365a9SGeert Uytterhoeven 
4583077365a9SGeert Uytterhoeven static const char * const audio_clk_groups[] = {
4584077365a9SGeert Uytterhoeven 	"audio_clk_a_a",
4585077365a9SGeert Uytterhoeven 	"audio_clk_a_b",
4586077365a9SGeert Uytterhoeven 	"audio_clk_a_c",
4587077365a9SGeert Uytterhoeven 	"audio_clk_b_a",
4588077365a9SGeert Uytterhoeven 	"audio_clk_b_b",
4589077365a9SGeert Uytterhoeven 	"audio_clk_c_a",
4590077365a9SGeert Uytterhoeven 	"audio_clk_c_b",
4591077365a9SGeert Uytterhoeven 	"audio_clkout_a",
4592077365a9SGeert Uytterhoeven 	"audio_clkout_b",
4593077365a9SGeert Uytterhoeven 	"audio_clkout_c",
4594077365a9SGeert Uytterhoeven 	"audio_clkout_d",
4595077365a9SGeert Uytterhoeven 	"audio_clkout1_a",
4596077365a9SGeert Uytterhoeven 	"audio_clkout1_b",
4597077365a9SGeert Uytterhoeven 	"audio_clkout2_a",
4598077365a9SGeert Uytterhoeven 	"audio_clkout2_b",
4599077365a9SGeert Uytterhoeven 	"audio_clkout3_a",
4600077365a9SGeert Uytterhoeven 	"audio_clkout3_b",
4601077365a9SGeert Uytterhoeven };
4602077365a9SGeert Uytterhoeven 
4603077365a9SGeert Uytterhoeven static const char * const avb_groups[] = {
4604077365a9SGeert Uytterhoeven 	"avb_link",
4605077365a9SGeert Uytterhoeven 	"avb_magic",
4606077365a9SGeert Uytterhoeven 	"avb_phy_int",
4607077365a9SGeert Uytterhoeven 	"avb_mdc",	/* Deprecated, please use "avb_mdio" instead */
4608077365a9SGeert Uytterhoeven 	"avb_mdio",
4609077365a9SGeert Uytterhoeven 	"avb_mii",
4610077365a9SGeert Uytterhoeven 	"avb_avtp_pps",
4611077365a9SGeert Uytterhoeven 	"avb_avtp_match_a",
4612077365a9SGeert Uytterhoeven 	"avb_avtp_capture_a",
4613077365a9SGeert Uytterhoeven 	"avb_avtp_match_b",
4614077365a9SGeert Uytterhoeven 	"avb_avtp_capture_b",
4615077365a9SGeert Uytterhoeven };
4616077365a9SGeert Uytterhoeven 
4617077365a9SGeert Uytterhoeven static const char * const can0_groups[] = {
4618077365a9SGeert Uytterhoeven 	"can0_data_a",
4619077365a9SGeert Uytterhoeven 	"can0_data_b",
4620077365a9SGeert Uytterhoeven };
4621077365a9SGeert Uytterhoeven 
4622077365a9SGeert Uytterhoeven static const char * const can1_groups[] = {
4623077365a9SGeert Uytterhoeven 	"can1_data",
4624077365a9SGeert Uytterhoeven };
4625077365a9SGeert Uytterhoeven 
4626077365a9SGeert Uytterhoeven static const char * const can_clk_groups[] = {
4627077365a9SGeert Uytterhoeven 	"can_clk",
4628077365a9SGeert Uytterhoeven };
4629077365a9SGeert Uytterhoeven 
4630077365a9SGeert Uytterhoeven static const char * const canfd0_groups[] = {
4631077365a9SGeert Uytterhoeven 	"canfd0_data_a",
4632077365a9SGeert Uytterhoeven 	"canfd0_data_b",
4633077365a9SGeert Uytterhoeven };
4634077365a9SGeert Uytterhoeven 
4635077365a9SGeert Uytterhoeven static const char * const canfd1_groups[] = {
4636077365a9SGeert Uytterhoeven 	"canfd1_data",
4637077365a9SGeert Uytterhoeven };
4638077365a9SGeert Uytterhoeven 
4639b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
4640077365a9SGeert Uytterhoeven static const char * const drif0_groups[] = {
4641077365a9SGeert Uytterhoeven 	"drif0_ctrl_a",
4642077365a9SGeert Uytterhoeven 	"drif0_data0_a",
4643077365a9SGeert Uytterhoeven 	"drif0_data1_a",
4644077365a9SGeert Uytterhoeven 	"drif0_ctrl_b",
4645077365a9SGeert Uytterhoeven 	"drif0_data0_b",
4646077365a9SGeert Uytterhoeven 	"drif0_data1_b",
4647077365a9SGeert Uytterhoeven 	"drif0_ctrl_c",
4648077365a9SGeert Uytterhoeven 	"drif0_data0_c",
4649077365a9SGeert Uytterhoeven 	"drif0_data1_c",
4650077365a9SGeert Uytterhoeven };
4651077365a9SGeert Uytterhoeven 
4652077365a9SGeert Uytterhoeven static const char * const drif1_groups[] = {
4653077365a9SGeert Uytterhoeven 	"drif1_ctrl_a",
4654077365a9SGeert Uytterhoeven 	"drif1_data0_a",
4655077365a9SGeert Uytterhoeven 	"drif1_data1_a",
4656077365a9SGeert Uytterhoeven 	"drif1_ctrl_b",
4657077365a9SGeert Uytterhoeven 	"drif1_data0_b",
4658077365a9SGeert Uytterhoeven 	"drif1_data1_b",
4659077365a9SGeert Uytterhoeven 	"drif1_ctrl_c",
4660077365a9SGeert Uytterhoeven 	"drif1_data0_c",
4661077365a9SGeert Uytterhoeven 	"drif1_data1_c",
4662077365a9SGeert Uytterhoeven };
4663077365a9SGeert Uytterhoeven 
4664077365a9SGeert Uytterhoeven static const char * const drif2_groups[] = {
4665077365a9SGeert Uytterhoeven 	"drif2_ctrl_a",
4666077365a9SGeert Uytterhoeven 	"drif2_data0_a",
4667077365a9SGeert Uytterhoeven 	"drif2_data1_a",
4668077365a9SGeert Uytterhoeven 	"drif2_ctrl_b",
4669077365a9SGeert Uytterhoeven 	"drif2_data0_b",
4670077365a9SGeert Uytterhoeven 	"drif2_data1_b",
4671077365a9SGeert Uytterhoeven };
4672077365a9SGeert Uytterhoeven 
4673077365a9SGeert Uytterhoeven static const char * const drif3_groups[] = {
4674077365a9SGeert Uytterhoeven 	"drif3_ctrl_a",
4675077365a9SGeert Uytterhoeven 	"drif3_data0_a",
4676077365a9SGeert Uytterhoeven 	"drif3_data1_a",
4677077365a9SGeert Uytterhoeven 	"drif3_ctrl_b",
4678077365a9SGeert Uytterhoeven 	"drif3_data0_b",
4679077365a9SGeert Uytterhoeven 	"drif3_data1_b",
4680077365a9SGeert Uytterhoeven };
4681b8029394SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77951 */
4682077365a9SGeert Uytterhoeven 
4683077365a9SGeert Uytterhoeven static const char * const du_groups[] = {
4684077365a9SGeert Uytterhoeven 	"du_rgb666",
4685077365a9SGeert Uytterhoeven 	"du_rgb888",
4686077365a9SGeert Uytterhoeven 	"du_clk_out_0",
4687077365a9SGeert Uytterhoeven 	"du_clk_out_1",
4688077365a9SGeert Uytterhoeven 	"du_sync",
4689077365a9SGeert Uytterhoeven 	"du_oddf",
4690077365a9SGeert Uytterhoeven 	"du_cde",
4691077365a9SGeert Uytterhoeven 	"du_disp",
4692077365a9SGeert Uytterhoeven };
4693077365a9SGeert Uytterhoeven 
4694077365a9SGeert Uytterhoeven static const char * const hscif0_groups[] = {
4695077365a9SGeert Uytterhoeven 	"hscif0_data",
4696077365a9SGeert Uytterhoeven 	"hscif0_clk",
4697077365a9SGeert Uytterhoeven 	"hscif0_ctrl",
4698077365a9SGeert Uytterhoeven };
4699077365a9SGeert Uytterhoeven 
4700077365a9SGeert Uytterhoeven static const char * const hscif1_groups[] = {
4701077365a9SGeert Uytterhoeven 	"hscif1_data_a",
4702077365a9SGeert Uytterhoeven 	"hscif1_clk_a",
4703077365a9SGeert Uytterhoeven 	"hscif1_ctrl_a",
4704077365a9SGeert Uytterhoeven 	"hscif1_data_b",
4705077365a9SGeert Uytterhoeven 	"hscif1_clk_b",
4706077365a9SGeert Uytterhoeven 	"hscif1_ctrl_b",
4707077365a9SGeert Uytterhoeven };
4708077365a9SGeert Uytterhoeven 
4709077365a9SGeert Uytterhoeven static const char * const hscif2_groups[] = {
4710077365a9SGeert Uytterhoeven 	"hscif2_data_a",
4711077365a9SGeert Uytterhoeven 	"hscif2_clk_a",
4712077365a9SGeert Uytterhoeven 	"hscif2_ctrl_a",
4713077365a9SGeert Uytterhoeven 	"hscif2_data_b",
4714077365a9SGeert Uytterhoeven 	"hscif2_clk_b",
4715077365a9SGeert Uytterhoeven 	"hscif2_ctrl_b",
4716077365a9SGeert Uytterhoeven 	"hscif2_data_c",
4717077365a9SGeert Uytterhoeven 	"hscif2_clk_c",
4718077365a9SGeert Uytterhoeven 	"hscif2_ctrl_c",
4719077365a9SGeert Uytterhoeven };
4720077365a9SGeert Uytterhoeven 
4721077365a9SGeert Uytterhoeven static const char * const hscif3_groups[] = {
4722077365a9SGeert Uytterhoeven 	"hscif3_data_a",
4723077365a9SGeert Uytterhoeven 	"hscif3_clk",
4724077365a9SGeert Uytterhoeven 	"hscif3_ctrl",
4725077365a9SGeert Uytterhoeven 	"hscif3_data_b",
4726077365a9SGeert Uytterhoeven 	"hscif3_data_c",
4727077365a9SGeert Uytterhoeven 	"hscif3_data_d",
4728077365a9SGeert Uytterhoeven };
4729077365a9SGeert Uytterhoeven 
4730077365a9SGeert Uytterhoeven static const char * const hscif4_groups[] = {
4731077365a9SGeert Uytterhoeven 	"hscif4_data_a",
4732077365a9SGeert Uytterhoeven 	"hscif4_clk",
4733077365a9SGeert Uytterhoeven 	"hscif4_ctrl",
4734077365a9SGeert Uytterhoeven 	"hscif4_data_b",
4735077365a9SGeert Uytterhoeven };
4736077365a9SGeert Uytterhoeven 
4737077365a9SGeert Uytterhoeven static const char * const i2c0_groups[] = {
4738077365a9SGeert Uytterhoeven 	"i2c0",
4739077365a9SGeert Uytterhoeven };
4740077365a9SGeert Uytterhoeven 
4741077365a9SGeert Uytterhoeven static const char * const i2c1_groups[] = {
4742077365a9SGeert Uytterhoeven 	"i2c1_a",
4743077365a9SGeert Uytterhoeven 	"i2c1_b",
4744077365a9SGeert Uytterhoeven };
4745077365a9SGeert Uytterhoeven 
4746077365a9SGeert Uytterhoeven static const char * const i2c2_groups[] = {
4747077365a9SGeert Uytterhoeven 	"i2c2_a",
4748077365a9SGeert Uytterhoeven 	"i2c2_b",
4749077365a9SGeert Uytterhoeven };
4750077365a9SGeert Uytterhoeven 
4751077365a9SGeert Uytterhoeven static const char * const i2c3_groups[] = {
4752077365a9SGeert Uytterhoeven 	"i2c3",
4753077365a9SGeert Uytterhoeven };
4754077365a9SGeert Uytterhoeven 
4755077365a9SGeert Uytterhoeven static const char * const i2c5_groups[] = {
4756077365a9SGeert Uytterhoeven 	"i2c5",
4757077365a9SGeert Uytterhoeven };
4758077365a9SGeert Uytterhoeven 
4759077365a9SGeert Uytterhoeven static const char * const i2c6_groups[] = {
4760077365a9SGeert Uytterhoeven 	"i2c6_a",
4761077365a9SGeert Uytterhoeven 	"i2c6_b",
4762077365a9SGeert Uytterhoeven 	"i2c6_c",
4763077365a9SGeert Uytterhoeven };
4764077365a9SGeert Uytterhoeven 
4765077365a9SGeert Uytterhoeven static const char * const intc_ex_groups[] = {
4766077365a9SGeert Uytterhoeven 	"intc_ex_irq0",
4767077365a9SGeert Uytterhoeven 	"intc_ex_irq1",
4768077365a9SGeert Uytterhoeven 	"intc_ex_irq2",
4769077365a9SGeert Uytterhoeven 	"intc_ex_irq3",
4770077365a9SGeert Uytterhoeven 	"intc_ex_irq4",
4771077365a9SGeert Uytterhoeven 	"intc_ex_irq5",
4772077365a9SGeert Uytterhoeven };
4773077365a9SGeert Uytterhoeven 
4774077365a9SGeert Uytterhoeven static const char * const msiof0_groups[] = {
4775077365a9SGeert Uytterhoeven 	"msiof0_clk",
4776077365a9SGeert Uytterhoeven 	"msiof0_sync",
4777077365a9SGeert Uytterhoeven 	"msiof0_ss1",
4778077365a9SGeert Uytterhoeven 	"msiof0_ss2",
4779077365a9SGeert Uytterhoeven 	"msiof0_txd",
4780077365a9SGeert Uytterhoeven 	"msiof0_rxd",
4781077365a9SGeert Uytterhoeven };
4782077365a9SGeert Uytterhoeven 
4783077365a9SGeert Uytterhoeven static const char * const msiof1_groups[] = {
4784077365a9SGeert Uytterhoeven 	"msiof1_clk_a",
4785077365a9SGeert Uytterhoeven 	"msiof1_sync_a",
4786077365a9SGeert Uytterhoeven 	"msiof1_ss1_a",
4787077365a9SGeert Uytterhoeven 	"msiof1_ss2_a",
4788077365a9SGeert Uytterhoeven 	"msiof1_txd_a",
4789077365a9SGeert Uytterhoeven 	"msiof1_rxd_a",
4790077365a9SGeert Uytterhoeven 	"msiof1_clk_b",
4791077365a9SGeert Uytterhoeven 	"msiof1_sync_b",
4792077365a9SGeert Uytterhoeven 	"msiof1_ss1_b",
4793077365a9SGeert Uytterhoeven 	"msiof1_ss2_b",
4794077365a9SGeert Uytterhoeven 	"msiof1_txd_b",
4795077365a9SGeert Uytterhoeven 	"msiof1_rxd_b",
4796077365a9SGeert Uytterhoeven 	"msiof1_clk_c",
4797077365a9SGeert Uytterhoeven 	"msiof1_sync_c",
4798077365a9SGeert Uytterhoeven 	"msiof1_ss1_c",
4799077365a9SGeert Uytterhoeven 	"msiof1_ss2_c",
4800077365a9SGeert Uytterhoeven 	"msiof1_txd_c",
4801077365a9SGeert Uytterhoeven 	"msiof1_rxd_c",
4802077365a9SGeert Uytterhoeven 	"msiof1_clk_d",
4803077365a9SGeert Uytterhoeven 	"msiof1_sync_d",
4804077365a9SGeert Uytterhoeven 	"msiof1_ss1_d",
4805077365a9SGeert Uytterhoeven 	"msiof1_ss2_d",
4806077365a9SGeert Uytterhoeven 	"msiof1_txd_d",
4807077365a9SGeert Uytterhoeven 	"msiof1_rxd_d",
4808077365a9SGeert Uytterhoeven 	"msiof1_clk_e",
4809077365a9SGeert Uytterhoeven 	"msiof1_sync_e",
4810077365a9SGeert Uytterhoeven 	"msiof1_ss1_e",
4811077365a9SGeert Uytterhoeven 	"msiof1_ss2_e",
4812077365a9SGeert Uytterhoeven 	"msiof1_txd_e",
4813077365a9SGeert Uytterhoeven 	"msiof1_rxd_e",
4814077365a9SGeert Uytterhoeven 	"msiof1_clk_f",
4815077365a9SGeert Uytterhoeven 	"msiof1_sync_f",
4816077365a9SGeert Uytterhoeven 	"msiof1_ss1_f",
4817077365a9SGeert Uytterhoeven 	"msiof1_ss2_f",
4818077365a9SGeert Uytterhoeven 	"msiof1_txd_f",
4819077365a9SGeert Uytterhoeven 	"msiof1_rxd_f",
4820077365a9SGeert Uytterhoeven 	"msiof1_clk_g",
4821077365a9SGeert Uytterhoeven 	"msiof1_sync_g",
4822077365a9SGeert Uytterhoeven 	"msiof1_ss1_g",
4823077365a9SGeert Uytterhoeven 	"msiof1_ss2_g",
4824077365a9SGeert Uytterhoeven 	"msiof1_txd_g",
4825077365a9SGeert Uytterhoeven 	"msiof1_rxd_g",
4826077365a9SGeert Uytterhoeven };
4827077365a9SGeert Uytterhoeven 
4828077365a9SGeert Uytterhoeven static const char * const msiof2_groups[] = {
4829077365a9SGeert Uytterhoeven 	"msiof2_clk_a",
4830077365a9SGeert Uytterhoeven 	"msiof2_sync_a",
4831077365a9SGeert Uytterhoeven 	"msiof2_ss1_a",
4832077365a9SGeert Uytterhoeven 	"msiof2_ss2_a",
4833077365a9SGeert Uytterhoeven 	"msiof2_txd_a",
4834077365a9SGeert Uytterhoeven 	"msiof2_rxd_a",
4835077365a9SGeert Uytterhoeven 	"msiof2_clk_b",
4836077365a9SGeert Uytterhoeven 	"msiof2_sync_b",
4837077365a9SGeert Uytterhoeven 	"msiof2_ss1_b",
4838077365a9SGeert Uytterhoeven 	"msiof2_ss2_b",
4839077365a9SGeert Uytterhoeven 	"msiof2_txd_b",
4840077365a9SGeert Uytterhoeven 	"msiof2_rxd_b",
4841077365a9SGeert Uytterhoeven 	"msiof2_clk_c",
4842077365a9SGeert Uytterhoeven 	"msiof2_sync_c",
4843077365a9SGeert Uytterhoeven 	"msiof2_ss1_c",
4844077365a9SGeert Uytterhoeven 	"msiof2_ss2_c",
4845077365a9SGeert Uytterhoeven 	"msiof2_txd_c",
4846077365a9SGeert Uytterhoeven 	"msiof2_rxd_c",
4847077365a9SGeert Uytterhoeven 	"msiof2_clk_d",
4848077365a9SGeert Uytterhoeven 	"msiof2_sync_d",
4849077365a9SGeert Uytterhoeven 	"msiof2_ss1_d",
4850077365a9SGeert Uytterhoeven 	"msiof2_ss2_d",
4851077365a9SGeert Uytterhoeven 	"msiof2_txd_d",
4852077365a9SGeert Uytterhoeven 	"msiof2_rxd_d",
4853077365a9SGeert Uytterhoeven };
4854077365a9SGeert Uytterhoeven 
4855077365a9SGeert Uytterhoeven static const char * const msiof3_groups[] = {
4856077365a9SGeert Uytterhoeven 	"msiof3_clk_a",
4857077365a9SGeert Uytterhoeven 	"msiof3_sync_a",
4858077365a9SGeert Uytterhoeven 	"msiof3_ss1_a",
4859077365a9SGeert Uytterhoeven 	"msiof3_ss2_a",
4860077365a9SGeert Uytterhoeven 	"msiof3_txd_a",
4861077365a9SGeert Uytterhoeven 	"msiof3_rxd_a",
4862077365a9SGeert Uytterhoeven 	"msiof3_clk_b",
4863077365a9SGeert Uytterhoeven 	"msiof3_sync_b",
4864077365a9SGeert Uytterhoeven 	"msiof3_ss1_b",
4865077365a9SGeert Uytterhoeven 	"msiof3_ss2_b",
4866077365a9SGeert Uytterhoeven 	"msiof3_txd_b",
4867077365a9SGeert Uytterhoeven 	"msiof3_rxd_b",
4868077365a9SGeert Uytterhoeven 	"msiof3_clk_c",
4869077365a9SGeert Uytterhoeven 	"msiof3_sync_c",
4870077365a9SGeert Uytterhoeven 	"msiof3_txd_c",
4871077365a9SGeert Uytterhoeven 	"msiof3_rxd_c",
4872077365a9SGeert Uytterhoeven 	"msiof3_clk_d",
4873077365a9SGeert Uytterhoeven 	"msiof3_sync_d",
4874077365a9SGeert Uytterhoeven 	"msiof3_ss1_d",
4875077365a9SGeert Uytterhoeven 	"msiof3_txd_d",
4876077365a9SGeert Uytterhoeven 	"msiof3_rxd_d",
4877077365a9SGeert Uytterhoeven 	"msiof3_clk_e",
4878077365a9SGeert Uytterhoeven 	"msiof3_sync_e",
4879077365a9SGeert Uytterhoeven 	"msiof3_ss1_e",
4880077365a9SGeert Uytterhoeven 	"msiof3_ss2_e",
4881077365a9SGeert Uytterhoeven 	"msiof3_txd_e",
4882077365a9SGeert Uytterhoeven 	"msiof3_rxd_e",
4883077365a9SGeert Uytterhoeven };
4884077365a9SGeert Uytterhoeven 
4885077365a9SGeert Uytterhoeven static const char * const pwm0_groups[] = {
4886077365a9SGeert Uytterhoeven 	"pwm0",
4887077365a9SGeert Uytterhoeven };
4888077365a9SGeert Uytterhoeven 
4889077365a9SGeert Uytterhoeven static const char * const pwm1_groups[] = {
4890077365a9SGeert Uytterhoeven 	"pwm1_a",
4891077365a9SGeert Uytterhoeven 	"pwm1_b",
4892077365a9SGeert Uytterhoeven };
4893077365a9SGeert Uytterhoeven 
4894077365a9SGeert Uytterhoeven static const char * const pwm2_groups[] = {
4895077365a9SGeert Uytterhoeven 	"pwm2_a",
4896077365a9SGeert Uytterhoeven 	"pwm2_b",
4897077365a9SGeert Uytterhoeven };
4898077365a9SGeert Uytterhoeven 
4899077365a9SGeert Uytterhoeven static const char * const pwm3_groups[] = {
4900077365a9SGeert Uytterhoeven 	"pwm3_a",
4901077365a9SGeert Uytterhoeven 	"pwm3_b",
4902077365a9SGeert Uytterhoeven };
4903077365a9SGeert Uytterhoeven 
4904077365a9SGeert Uytterhoeven static const char * const pwm4_groups[] = {
4905077365a9SGeert Uytterhoeven 	"pwm4_a",
4906077365a9SGeert Uytterhoeven 	"pwm4_b",
4907077365a9SGeert Uytterhoeven };
4908077365a9SGeert Uytterhoeven 
4909077365a9SGeert Uytterhoeven static const char * const pwm5_groups[] = {
4910077365a9SGeert Uytterhoeven 	"pwm5_a",
4911077365a9SGeert Uytterhoeven 	"pwm5_b",
4912077365a9SGeert Uytterhoeven };
4913077365a9SGeert Uytterhoeven 
4914077365a9SGeert Uytterhoeven static const char * const pwm6_groups[] = {
4915077365a9SGeert Uytterhoeven 	"pwm6_a",
4916077365a9SGeert Uytterhoeven 	"pwm6_b",
4917077365a9SGeert Uytterhoeven };
4918077365a9SGeert Uytterhoeven 
4919*590567bfSLad Prabhakar static const char * const qspi0_groups[] = {
4920*590567bfSLad Prabhakar 	"qspi0_ctrl",
4921*590567bfSLad Prabhakar 	"qspi0_data2",
4922*590567bfSLad Prabhakar 	"qspi0_data4",
4923*590567bfSLad Prabhakar };
4924*590567bfSLad Prabhakar 
4925*590567bfSLad Prabhakar static const char * const qspi1_groups[] = {
4926*590567bfSLad Prabhakar 	"qspi1_ctrl",
4927*590567bfSLad Prabhakar 	"qspi1_data2",
4928*590567bfSLad Prabhakar 	"qspi1_data4",
4929*590567bfSLad Prabhakar };
4930*590567bfSLad Prabhakar 
4931077365a9SGeert Uytterhoeven static const char * const sata0_groups[] = {
4932077365a9SGeert Uytterhoeven 	"sata0_devslp_a",
4933077365a9SGeert Uytterhoeven 	"sata0_devslp_b",
4934077365a9SGeert Uytterhoeven };
4935077365a9SGeert Uytterhoeven 
4936077365a9SGeert Uytterhoeven static const char * const scif0_groups[] = {
4937077365a9SGeert Uytterhoeven 	"scif0_data",
4938077365a9SGeert Uytterhoeven 	"scif0_clk",
4939077365a9SGeert Uytterhoeven 	"scif0_ctrl",
4940077365a9SGeert Uytterhoeven };
4941077365a9SGeert Uytterhoeven 
4942077365a9SGeert Uytterhoeven static const char * const scif1_groups[] = {
4943077365a9SGeert Uytterhoeven 	"scif1_data_a",
4944077365a9SGeert Uytterhoeven 	"scif1_clk",
4945077365a9SGeert Uytterhoeven 	"scif1_ctrl",
4946077365a9SGeert Uytterhoeven 	"scif1_data_b",
4947077365a9SGeert Uytterhoeven };
4948077365a9SGeert Uytterhoeven 
4949077365a9SGeert Uytterhoeven static const char * const scif2_groups[] = {
4950077365a9SGeert Uytterhoeven 	"scif2_data_a",
4951077365a9SGeert Uytterhoeven 	"scif2_clk",
4952077365a9SGeert Uytterhoeven 	"scif2_data_b",
4953077365a9SGeert Uytterhoeven };
4954077365a9SGeert Uytterhoeven 
4955077365a9SGeert Uytterhoeven static const char * const scif3_groups[] = {
4956077365a9SGeert Uytterhoeven 	"scif3_data_a",
4957077365a9SGeert Uytterhoeven 	"scif3_clk",
4958077365a9SGeert Uytterhoeven 	"scif3_ctrl",
4959077365a9SGeert Uytterhoeven 	"scif3_data_b",
4960077365a9SGeert Uytterhoeven };
4961077365a9SGeert Uytterhoeven 
4962077365a9SGeert Uytterhoeven static const char * const scif4_groups[] = {
4963077365a9SGeert Uytterhoeven 	"scif4_data_a",
4964077365a9SGeert Uytterhoeven 	"scif4_clk_a",
4965077365a9SGeert Uytterhoeven 	"scif4_ctrl_a",
4966077365a9SGeert Uytterhoeven 	"scif4_data_b",
4967077365a9SGeert Uytterhoeven 	"scif4_clk_b",
4968077365a9SGeert Uytterhoeven 	"scif4_ctrl_b",
4969077365a9SGeert Uytterhoeven 	"scif4_data_c",
4970077365a9SGeert Uytterhoeven 	"scif4_clk_c",
4971077365a9SGeert Uytterhoeven 	"scif4_ctrl_c",
4972077365a9SGeert Uytterhoeven };
4973077365a9SGeert Uytterhoeven 
4974077365a9SGeert Uytterhoeven static const char * const scif5_groups[] = {
4975077365a9SGeert Uytterhoeven 	"scif5_data_a",
4976077365a9SGeert Uytterhoeven 	"scif5_clk_a",
4977077365a9SGeert Uytterhoeven 	"scif5_data_b",
4978077365a9SGeert Uytterhoeven 	"scif5_clk_b",
4979077365a9SGeert Uytterhoeven };
4980077365a9SGeert Uytterhoeven 
4981077365a9SGeert Uytterhoeven static const char * const scif_clk_groups[] = {
4982077365a9SGeert Uytterhoeven 	"scif_clk_a",
4983077365a9SGeert Uytterhoeven 	"scif_clk_b",
4984077365a9SGeert Uytterhoeven };
4985077365a9SGeert Uytterhoeven 
4986077365a9SGeert Uytterhoeven static const char * const sdhi0_groups[] = {
4987077365a9SGeert Uytterhoeven 	"sdhi0_data1",
4988077365a9SGeert Uytterhoeven 	"sdhi0_data4",
4989077365a9SGeert Uytterhoeven 	"sdhi0_ctrl",
4990077365a9SGeert Uytterhoeven 	"sdhi0_cd",
4991077365a9SGeert Uytterhoeven 	"sdhi0_wp",
4992077365a9SGeert Uytterhoeven };
4993077365a9SGeert Uytterhoeven 
4994077365a9SGeert Uytterhoeven static const char * const sdhi1_groups[] = {
4995077365a9SGeert Uytterhoeven 	"sdhi1_data1",
4996077365a9SGeert Uytterhoeven 	"sdhi1_data4",
4997077365a9SGeert Uytterhoeven 	"sdhi1_ctrl",
4998077365a9SGeert Uytterhoeven 	"sdhi1_cd",
4999077365a9SGeert Uytterhoeven 	"sdhi1_wp",
5000077365a9SGeert Uytterhoeven };
5001077365a9SGeert Uytterhoeven 
5002077365a9SGeert Uytterhoeven static const char * const sdhi2_groups[] = {
5003077365a9SGeert Uytterhoeven 	"sdhi2_data1",
5004077365a9SGeert Uytterhoeven 	"sdhi2_data4",
5005077365a9SGeert Uytterhoeven 	"sdhi2_data8",
5006077365a9SGeert Uytterhoeven 	"sdhi2_ctrl",
5007077365a9SGeert Uytterhoeven 	"sdhi2_cd_a",
5008077365a9SGeert Uytterhoeven 	"sdhi2_wp_a",
5009077365a9SGeert Uytterhoeven 	"sdhi2_cd_b",
5010077365a9SGeert Uytterhoeven 	"sdhi2_wp_b",
5011077365a9SGeert Uytterhoeven 	"sdhi2_ds",
5012077365a9SGeert Uytterhoeven };
5013077365a9SGeert Uytterhoeven 
5014077365a9SGeert Uytterhoeven static const char * const sdhi3_groups[] = {
5015077365a9SGeert Uytterhoeven 	"sdhi3_data1",
5016077365a9SGeert Uytterhoeven 	"sdhi3_data4",
5017077365a9SGeert Uytterhoeven 	"sdhi3_data8",
5018077365a9SGeert Uytterhoeven 	"sdhi3_ctrl",
5019077365a9SGeert Uytterhoeven 	"sdhi3_cd",
5020077365a9SGeert Uytterhoeven 	"sdhi3_wp",
5021077365a9SGeert Uytterhoeven 	"sdhi3_ds",
5022077365a9SGeert Uytterhoeven };
5023077365a9SGeert Uytterhoeven 
5024077365a9SGeert Uytterhoeven static const char * const ssi_groups[] = {
5025077365a9SGeert Uytterhoeven 	"ssi0_data",
5026077365a9SGeert Uytterhoeven 	"ssi01239_ctrl",
5027077365a9SGeert Uytterhoeven 	"ssi1_data_a",
5028077365a9SGeert Uytterhoeven 	"ssi1_data_b",
5029077365a9SGeert Uytterhoeven 	"ssi1_ctrl_a",
5030077365a9SGeert Uytterhoeven 	"ssi1_ctrl_b",
5031077365a9SGeert Uytterhoeven 	"ssi2_data_a",
5032077365a9SGeert Uytterhoeven 	"ssi2_data_b",
5033077365a9SGeert Uytterhoeven 	"ssi2_ctrl_a",
5034077365a9SGeert Uytterhoeven 	"ssi2_ctrl_b",
5035077365a9SGeert Uytterhoeven 	"ssi3_data",
5036077365a9SGeert Uytterhoeven 	"ssi349_ctrl",
5037077365a9SGeert Uytterhoeven 	"ssi4_data",
5038077365a9SGeert Uytterhoeven 	"ssi4_ctrl",
5039077365a9SGeert Uytterhoeven 	"ssi5_data",
5040077365a9SGeert Uytterhoeven 	"ssi5_ctrl",
5041077365a9SGeert Uytterhoeven 	"ssi6_data",
5042077365a9SGeert Uytterhoeven 	"ssi6_ctrl",
5043077365a9SGeert Uytterhoeven 	"ssi7_data",
5044077365a9SGeert Uytterhoeven 	"ssi78_ctrl",
5045077365a9SGeert Uytterhoeven 	"ssi8_data",
5046077365a9SGeert Uytterhoeven 	"ssi9_data_a",
5047077365a9SGeert Uytterhoeven 	"ssi9_data_b",
5048077365a9SGeert Uytterhoeven 	"ssi9_ctrl_a",
5049077365a9SGeert Uytterhoeven 	"ssi9_ctrl_b",
5050077365a9SGeert Uytterhoeven };
5051077365a9SGeert Uytterhoeven 
5052077365a9SGeert Uytterhoeven static const char * const tmu_groups[] = {
5053077365a9SGeert Uytterhoeven 	"tmu_tclk1_a",
5054077365a9SGeert Uytterhoeven 	"tmu_tclk1_b",
5055077365a9SGeert Uytterhoeven 	"tmu_tclk2_a",
5056077365a9SGeert Uytterhoeven 	"tmu_tclk2_b",
5057077365a9SGeert Uytterhoeven };
5058077365a9SGeert Uytterhoeven 
5059077365a9SGeert Uytterhoeven static const char * const tpu_groups[] = {
5060077365a9SGeert Uytterhoeven 	"tpu_to0",
5061077365a9SGeert Uytterhoeven 	"tpu_to1",
5062077365a9SGeert Uytterhoeven 	"tpu_to2",
5063077365a9SGeert Uytterhoeven 	"tpu_to3",
5064077365a9SGeert Uytterhoeven };
5065077365a9SGeert Uytterhoeven 
5066077365a9SGeert Uytterhoeven static const char * const usb0_groups[] = {
5067077365a9SGeert Uytterhoeven 	"usb0",
5068077365a9SGeert Uytterhoeven };
5069077365a9SGeert Uytterhoeven 
5070077365a9SGeert Uytterhoeven static const char * const usb1_groups[] = {
5071077365a9SGeert Uytterhoeven 	"usb1",
5072077365a9SGeert Uytterhoeven };
5073077365a9SGeert Uytterhoeven 
5074077365a9SGeert Uytterhoeven static const char * const usb2_groups[] = {
5075077365a9SGeert Uytterhoeven 	"usb2",
5076077365a9SGeert Uytterhoeven };
5077077365a9SGeert Uytterhoeven 
5078077365a9SGeert Uytterhoeven static const char * const usb2_ch3_groups[] = {
5079077365a9SGeert Uytterhoeven 	"usb2_ch3",
5080077365a9SGeert Uytterhoeven };
5081077365a9SGeert Uytterhoeven 
5082077365a9SGeert Uytterhoeven static const char * const usb30_groups[] = {
5083077365a9SGeert Uytterhoeven 	"usb30",
5084077365a9SGeert Uytterhoeven };
5085077365a9SGeert Uytterhoeven 
5086077365a9SGeert Uytterhoeven static const char * const vin4_groups[] = {
5087077365a9SGeert Uytterhoeven 	"vin4_data8_a",
5088077365a9SGeert Uytterhoeven 	"vin4_data10_a",
5089077365a9SGeert Uytterhoeven 	"vin4_data12_a",
5090077365a9SGeert Uytterhoeven 	"vin4_data16_a",
5091077365a9SGeert Uytterhoeven 	"vin4_data18_a",
5092077365a9SGeert Uytterhoeven 	"vin4_data20_a",
5093077365a9SGeert Uytterhoeven 	"vin4_data24_a",
5094077365a9SGeert Uytterhoeven 	"vin4_data8_b",
5095077365a9SGeert Uytterhoeven 	"vin4_data10_b",
5096077365a9SGeert Uytterhoeven 	"vin4_data12_b",
5097077365a9SGeert Uytterhoeven 	"vin4_data16_b",
5098077365a9SGeert Uytterhoeven 	"vin4_data18_b",
5099077365a9SGeert Uytterhoeven 	"vin4_data20_b",
5100077365a9SGeert Uytterhoeven 	"vin4_data24_b",
5101077365a9SGeert Uytterhoeven 	"vin4_sync",
5102077365a9SGeert Uytterhoeven 	"vin4_field",
5103077365a9SGeert Uytterhoeven 	"vin4_clkenb",
5104077365a9SGeert Uytterhoeven 	"vin4_clk",
5105077365a9SGeert Uytterhoeven };
5106077365a9SGeert Uytterhoeven 
5107077365a9SGeert Uytterhoeven static const char * const vin5_groups[] = {
5108077365a9SGeert Uytterhoeven 	"vin5_data8",
5109077365a9SGeert Uytterhoeven 	"vin5_data10",
5110077365a9SGeert Uytterhoeven 	"vin5_data12",
5111077365a9SGeert Uytterhoeven 	"vin5_data16",
5112077365a9SGeert Uytterhoeven 	"vin5_sync",
5113077365a9SGeert Uytterhoeven 	"vin5_field",
5114077365a9SGeert Uytterhoeven 	"vin5_clkenb",
5115077365a9SGeert Uytterhoeven 	"vin5_clk",
5116077365a9SGeert Uytterhoeven };
5117077365a9SGeert Uytterhoeven 
5118077365a9SGeert Uytterhoeven static const struct {
5119*590567bfSLad Prabhakar 	struct sh_pfc_function common[55];
5120b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
5121077365a9SGeert Uytterhoeven 	struct sh_pfc_function automotive[4];
5122b8029394SBiju Das #endif
5123077365a9SGeert Uytterhoeven } pinmux_functions = {
5124077365a9SGeert Uytterhoeven 	.common = {
5125077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(audio_clk),
5126077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(avb),
5127077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(can0),
5128077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(can1),
5129077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(can_clk),
5130077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(canfd0),
5131077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(canfd1),
5132077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(du),
5133077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(hscif0),
5134077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(hscif1),
5135077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(hscif2),
5136077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(hscif3),
5137077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(hscif4),
5138077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c0),
5139077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c1),
5140077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c2),
5141077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c3),
5142077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c5),
5143077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(i2c6),
5144077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(intc_ex),
5145077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(msiof0),
5146077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(msiof1),
5147077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(msiof2),
5148077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(msiof3),
5149077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm0),
5150077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm1),
5151077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm2),
5152077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm3),
5153077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm4),
5154077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm5),
5155077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(pwm6),
5156*590567bfSLad Prabhakar 		SH_PFC_FUNCTION(qspi0),
5157*590567bfSLad Prabhakar 		SH_PFC_FUNCTION(qspi1),
5158077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(sata0),
5159077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif0),
5160077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif1),
5161077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif2),
5162077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif3),
5163077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif4),
5164077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif5),
5165077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(scif_clk),
5166077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(sdhi0),
5167077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(sdhi1),
5168077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(sdhi2),
5169077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(sdhi3),
5170077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(ssi),
5171077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(tmu),
5172077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(tpu),
5173077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(usb0),
5174077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(usb1),
5175077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(usb2),
5176077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(usb2_ch3),
5177077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(usb30),
5178077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(vin4),
5179077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(vin5),
5180077365a9SGeert Uytterhoeven 	},
5181b8029394SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A77951
5182077365a9SGeert Uytterhoeven 	.automotive = {
5183077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(drif0),
5184077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(drif1),
5185077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(drif2),
5186077365a9SGeert Uytterhoeven 		SH_PFC_FUNCTION(drif3),
5187077365a9SGeert Uytterhoeven 	}
5188b8029394SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77951 */
5189077365a9SGeert Uytterhoeven };
5190077365a9SGeert Uytterhoeven 
5191077365a9SGeert Uytterhoeven static const struct pinmux_cfg_reg pinmux_config_regs[] = {
5192077365a9SGeert Uytterhoeven #define F_(x, y)	FN_##y
5193077365a9SGeert Uytterhoeven #define FM(x)		FN_##x
5194077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
5195077365a9SGeert Uytterhoeven 		0, 0,
5196077365a9SGeert Uytterhoeven 		0, 0,
5197077365a9SGeert Uytterhoeven 		0, 0,
5198077365a9SGeert Uytterhoeven 		0, 0,
5199077365a9SGeert Uytterhoeven 		0, 0,
5200077365a9SGeert Uytterhoeven 		0, 0,
5201077365a9SGeert Uytterhoeven 		0, 0,
5202077365a9SGeert Uytterhoeven 		0, 0,
5203077365a9SGeert Uytterhoeven 		0, 0,
5204077365a9SGeert Uytterhoeven 		0, 0,
5205077365a9SGeert Uytterhoeven 		0, 0,
5206077365a9SGeert Uytterhoeven 		0, 0,
5207077365a9SGeert Uytterhoeven 		0, 0,
5208077365a9SGeert Uytterhoeven 		0, 0,
5209077365a9SGeert Uytterhoeven 		0, 0,
5210077365a9SGeert Uytterhoeven 		0, 0,
5211077365a9SGeert Uytterhoeven 		GP_0_15_FN,	GPSR0_15,
5212077365a9SGeert Uytterhoeven 		GP_0_14_FN,	GPSR0_14,
5213077365a9SGeert Uytterhoeven 		GP_0_13_FN,	GPSR0_13,
5214077365a9SGeert Uytterhoeven 		GP_0_12_FN,	GPSR0_12,
5215077365a9SGeert Uytterhoeven 		GP_0_11_FN,	GPSR0_11,
5216077365a9SGeert Uytterhoeven 		GP_0_10_FN,	GPSR0_10,
5217077365a9SGeert Uytterhoeven 		GP_0_9_FN,	GPSR0_9,
5218077365a9SGeert Uytterhoeven 		GP_0_8_FN,	GPSR0_8,
5219077365a9SGeert Uytterhoeven 		GP_0_7_FN,	GPSR0_7,
5220077365a9SGeert Uytterhoeven 		GP_0_6_FN,	GPSR0_6,
5221077365a9SGeert Uytterhoeven 		GP_0_5_FN,	GPSR0_5,
5222077365a9SGeert Uytterhoeven 		GP_0_4_FN,	GPSR0_4,
5223077365a9SGeert Uytterhoeven 		GP_0_3_FN,	GPSR0_3,
5224077365a9SGeert Uytterhoeven 		GP_0_2_FN,	GPSR0_2,
5225077365a9SGeert Uytterhoeven 		GP_0_1_FN,	GPSR0_1,
5226077365a9SGeert Uytterhoeven 		GP_0_0_FN,	GPSR0_0, ))
5227077365a9SGeert Uytterhoeven 	},
5228077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
5229077365a9SGeert Uytterhoeven 		0, 0,
5230077365a9SGeert Uytterhoeven 		0, 0,
5231077365a9SGeert Uytterhoeven 		0, 0,
5232077365a9SGeert Uytterhoeven 		GP_1_28_FN,	GPSR1_28,
5233077365a9SGeert Uytterhoeven 		GP_1_27_FN,	GPSR1_27,
5234077365a9SGeert Uytterhoeven 		GP_1_26_FN,	GPSR1_26,
5235077365a9SGeert Uytterhoeven 		GP_1_25_FN,	GPSR1_25,
5236077365a9SGeert Uytterhoeven 		GP_1_24_FN,	GPSR1_24,
5237077365a9SGeert Uytterhoeven 		GP_1_23_FN,	GPSR1_23,
5238077365a9SGeert Uytterhoeven 		GP_1_22_FN,	GPSR1_22,
5239077365a9SGeert Uytterhoeven 		GP_1_21_FN,	GPSR1_21,
5240077365a9SGeert Uytterhoeven 		GP_1_20_FN,	GPSR1_20,
5241077365a9SGeert Uytterhoeven 		GP_1_19_FN,	GPSR1_19,
5242077365a9SGeert Uytterhoeven 		GP_1_18_FN,	GPSR1_18,
5243077365a9SGeert Uytterhoeven 		GP_1_17_FN,	GPSR1_17,
5244077365a9SGeert Uytterhoeven 		GP_1_16_FN,	GPSR1_16,
5245077365a9SGeert Uytterhoeven 		GP_1_15_FN,	GPSR1_15,
5246077365a9SGeert Uytterhoeven 		GP_1_14_FN,	GPSR1_14,
5247077365a9SGeert Uytterhoeven 		GP_1_13_FN,	GPSR1_13,
5248077365a9SGeert Uytterhoeven 		GP_1_12_FN,	GPSR1_12,
5249077365a9SGeert Uytterhoeven 		GP_1_11_FN,	GPSR1_11,
5250077365a9SGeert Uytterhoeven 		GP_1_10_FN,	GPSR1_10,
5251077365a9SGeert Uytterhoeven 		GP_1_9_FN,	GPSR1_9,
5252077365a9SGeert Uytterhoeven 		GP_1_8_FN,	GPSR1_8,
5253077365a9SGeert Uytterhoeven 		GP_1_7_FN,	GPSR1_7,
5254077365a9SGeert Uytterhoeven 		GP_1_6_FN,	GPSR1_6,
5255077365a9SGeert Uytterhoeven 		GP_1_5_FN,	GPSR1_5,
5256077365a9SGeert Uytterhoeven 		GP_1_4_FN,	GPSR1_4,
5257077365a9SGeert Uytterhoeven 		GP_1_3_FN,	GPSR1_3,
5258077365a9SGeert Uytterhoeven 		GP_1_2_FN,	GPSR1_2,
5259077365a9SGeert Uytterhoeven 		GP_1_1_FN,	GPSR1_1,
5260077365a9SGeert Uytterhoeven 		GP_1_0_FN,	GPSR1_0, ))
5261077365a9SGeert Uytterhoeven 	},
5262077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
5263077365a9SGeert Uytterhoeven 		0, 0,
5264077365a9SGeert Uytterhoeven 		0, 0,
5265077365a9SGeert Uytterhoeven 		0, 0,
5266077365a9SGeert Uytterhoeven 		0, 0,
5267077365a9SGeert Uytterhoeven 		0, 0,
5268077365a9SGeert Uytterhoeven 		0, 0,
5269077365a9SGeert Uytterhoeven 		0, 0,
5270077365a9SGeert Uytterhoeven 		0, 0,
5271077365a9SGeert Uytterhoeven 		0, 0,
5272077365a9SGeert Uytterhoeven 		0, 0,
5273077365a9SGeert Uytterhoeven 		0, 0,
5274077365a9SGeert Uytterhoeven 		0, 0,
5275077365a9SGeert Uytterhoeven 		0, 0,
5276077365a9SGeert Uytterhoeven 		0, 0,
5277077365a9SGeert Uytterhoeven 		0, 0,
5278077365a9SGeert Uytterhoeven 		0, 0,
5279077365a9SGeert Uytterhoeven 		0, 0,
5280077365a9SGeert Uytterhoeven 		GP_2_14_FN,	GPSR2_14,
5281077365a9SGeert Uytterhoeven 		GP_2_13_FN,	GPSR2_13,
5282077365a9SGeert Uytterhoeven 		GP_2_12_FN,	GPSR2_12,
5283077365a9SGeert Uytterhoeven 		GP_2_11_FN,	GPSR2_11,
5284077365a9SGeert Uytterhoeven 		GP_2_10_FN,	GPSR2_10,
5285077365a9SGeert Uytterhoeven 		GP_2_9_FN,	GPSR2_9,
5286077365a9SGeert Uytterhoeven 		GP_2_8_FN,	GPSR2_8,
5287077365a9SGeert Uytterhoeven 		GP_2_7_FN,	GPSR2_7,
5288077365a9SGeert Uytterhoeven 		GP_2_6_FN,	GPSR2_6,
5289077365a9SGeert Uytterhoeven 		GP_2_5_FN,	GPSR2_5,
5290077365a9SGeert Uytterhoeven 		GP_2_4_FN,	GPSR2_4,
5291077365a9SGeert Uytterhoeven 		GP_2_3_FN,	GPSR2_3,
5292077365a9SGeert Uytterhoeven 		GP_2_2_FN,	GPSR2_2,
5293077365a9SGeert Uytterhoeven 		GP_2_1_FN,	GPSR2_1,
5294077365a9SGeert Uytterhoeven 		GP_2_0_FN,	GPSR2_0, ))
5295077365a9SGeert Uytterhoeven 	},
5296077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
5297077365a9SGeert Uytterhoeven 		0, 0,
5298077365a9SGeert Uytterhoeven 		0, 0,
5299077365a9SGeert Uytterhoeven 		0, 0,
5300077365a9SGeert Uytterhoeven 		0, 0,
5301077365a9SGeert Uytterhoeven 		0, 0,
5302077365a9SGeert Uytterhoeven 		0, 0,
5303077365a9SGeert Uytterhoeven 		0, 0,
5304077365a9SGeert Uytterhoeven 		0, 0,
5305077365a9SGeert Uytterhoeven 		0, 0,
5306077365a9SGeert Uytterhoeven 		0, 0,
5307077365a9SGeert Uytterhoeven 		0, 0,
5308077365a9SGeert Uytterhoeven 		0, 0,
5309077365a9SGeert Uytterhoeven 		0, 0,
5310077365a9SGeert Uytterhoeven 		0, 0,
5311077365a9SGeert Uytterhoeven 		0, 0,
5312077365a9SGeert Uytterhoeven 		0, 0,
5313077365a9SGeert Uytterhoeven 		GP_3_15_FN,	GPSR3_15,
5314077365a9SGeert Uytterhoeven 		GP_3_14_FN,	GPSR3_14,
5315077365a9SGeert Uytterhoeven 		GP_3_13_FN,	GPSR3_13,
5316077365a9SGeert Uytterhoeven 		GP_3_12_FN,	GPSR3_12,
5317077365a9SGeert Uytterhoeven 		GP_3_11_FN,	GPSR3_11,
5318077365a9SGeert Uytterhoeven 		GP_3_10_FN,	GPSR3_10,
5319077365a9SGeert Uytterhoeven 		GP_3_9_FN,	GPSR3_9,
5320077365a9SGeert Uytterhoeven 		GP_3_8_FN,	GPSR3_8,
5321077365a9SGeert Uytterhoeven 		GP_3_7_FN,	GPSR3_7,
5322077365a9SGeert Uytterhoeven 		GP_3_6_FN,	GPSR3_6,
5323077365a9SGeert Uytterhoeven 		GP_3_5_FN,	GPSR3_5,
5324077365a9SGeert Uytterhoeven 		GP_3_4_FN,	GPSR3_4,
5325077365a9SGeert Uytterhoeven 		GP_3_3_FN,	GPSR3_3,
5326077365a9SGeert Uytterhoeven 		GP_3_2_FN,	GPSR3_2,
5327077365a9SGeert Uytterhoeven 		GP_3_1_FN,	GPSR3_1,
5328077365a9SGeert Uytterhoeven 		GP_3_0_FN,	GPSR3_0, ))
5329077365a9SGeert Uytterhoeven 	},
5330077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
5331077365a9SGeert Uytterhoeven 		0, 0,
5332077365a9SGeert Uytterhoeven 		0, 0,
5333077365a9SGeert Uytterhoeven 		0, 0,
5334077365a9SGeert Uytterhoeven 		0, 0,
5335077365a9SGeert Uytterhoeven 		0, 0,
5336077365a9SGeert Uytterhoeven 		0, 0,
5337077365a9SGeert Uytterhoeven 		0, 0,
5338077365a9SGeert Uytterhoeven 		0, 0,
5339077365a9SGeert Uytterhoeven 		0, 0,
5340077365a9SGeert Uytterhoeven 		0, 0,
5341077365a9SGeert Uytterhoeven 		0, 0,
5342077365a9SGeert Uytterhoeven 		0, 0,
5343077365a9SGeert Uytterhoeven 		0, 0,
5344077365a9SGeert Uytterhoeven 		0, 0,
5345077365a9SGeert Uytterhoeven 		GP_4_17_FN,	GPSR4_17,
5346077365a9SGeert Uytterhoeven 		GP_4_16_FN,	GPSR4_16,
5347077365a9SGeert Uytterhoeven 		GP_4_15_FN,	GPSR4_15,
5348077365a9SGeert Uytterhoeven 		GP_4_14_FN,	GPSR4_14,
5349077365a9SGeert Uytterhoeven 		GP_4_13_FN,	GPSR4_13,
5350077365a9SGeert Uytterhoeven 		GP_4_12_FN,	GPSR4_12,
5351077365a9SGeert Uytterhoeven 		GP_4_11_FN,	GPSR4_11,
5352077365a9SGeert Uytterhoeven 		GP_4_10_FN,	GPSR4_10,
5353077365a9SGeert Uytterhoeven 		GP_4_9_FN,	GPSR4_9,
5354077365a9SGeert Uytterhoeven 		GP_4_8_FN,	GPSR4_8,
5355077365a9SGeert Uytterhoeven 		GP_4_7_FN,	GPSR4_7,
5356077365a9SGeert Uytterhoeven 		GP_4_6_FN,	GPSR4_6,
5357077365a9SGeert Uytterhoeven 		GP_4_5_FN,	GPSR4_5,
5358077365a9SGeert Uytterhoeven 		GP_4_4_FN,	GPSR4_4,
5359077365a9SGeert Uytterhoeven 		GP_4_3_FN,	GPSR4_3,
5360077365a9SGeert Uytterhoeven 		GP_4_2_FN,	GPSR4_2,
5361077365a9SGeert Uytterhoeven 		GP_4_1_FN,	GPSR4_1,
5362077365a9SGeert Uytterhoeven 		GP_4_0_FN,	GPSR4_0, ))
5363077365a9SGeert Uytterhoeven 	},
5364077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
5365077365a9SGeert Uytterhoeven 		0, 0,
5366077365a9SGeert Uytterhoeven 		0, 0,
5367077365a9SGeert Uytterhoeven 		0, 0,
5368077365a9SGeert Uytterhoeven 		0, 0,
5369077365a9SGeert Uytterhoeven 		0, 0,
5370077365a9SGeert Uytterhoeven 		0, 0,
5371077365a9SGeert Uytterhoeven 		GP_5_25_FN,	GPSR5_25,
5372077365a9SGeert Uytterhoeven 		GP_5_24_FN,	GPSR5_24,
5373077365a9SGeert Uytterhoeven 		GP_5_23_FN,	GPSR5_23,
5374077365a9SGeert Uytterhoeven 		GP_5_22_FN,	GPSR5_22,
5375077365a9SGeert Uytterhoeven 		GP_5_21_FN,	GPSR5_21,
5376077365a9SGeert Uytterhoeven 		GP_5_20_FN,	GPSR5_20,
5377077365a9SGeert Uytterhoeven 		GP_5_19_FN,	GPSR5_19,
5378077365a9SGeert Uytterhoeven 		GP_5_18_FN,	GPSR5_18,
5379077365a9SGeert Uytterhoeven 		GP_5_17_FN,	GPSR5_17,
5380077365a9SGeert Uytterhoeven 		GP_5_16_FN,	GPSR5_16,
5381077365a9SGeert Uytterhoeven 		GP_5_15_FN,	GPSR5_15,
5382077365a9SGeert Uytterhoeven 		GP_5_14_FN,	GPSR5_14,
5383077365a9SGeert Uytterhoeven 		GP_5_13_FN,	GPSR5_13,
5384077365a9SGeert Uytterhoeven 		GP_5_12_FN,	GPSR5_12,
5385077365a9SGeert Uytterhoeven 		GP_5_11_FN,	GPSR5_11,
5386077365a9SGeert Uytterhoeven 		GP_5_10_FN,	GPSR5_10,
5387077365a9SGeert Uytterhoeven 		GP_5_9_FN,	GPSR5_9,
5388077365a9SGeert Uytterhoeven 		GP_5_8_FN,	GPSR5_8,
5389077365a9SGeert Uytterhoeven 		GP_5_7_FN,	GPSR5_7,
5390077365a9SGeert Uytterhoeven 		GP_5_6_FN,	GPSR5_6,
5391077365a9SGeert Uytterhoeven 		GP_5_5_FN,	GPSR5_5,
5392077365a9SGeert Uytterhoeven 		GP_5_4_FN,	GPSR5_4,
5393077365a9SGeert Uytterhoeven 		GP_5_3_FN,	GPSR5_3,
5394077365a9SGeert Uytterhoeven 		GP_5_2_FN,	GPSR5_2,
5395077365a9SGeert Uytterhoeven 		GP_5_1_FN,	GPSR5_1,
5396077365a9SGeert Uytterhoeven 		GP_5_0_FN,	GPSR5_0, ))
5397077365a9SGeert Uytterhoeven 	},
5398077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
5399077365a9SGeert Uytterhoeven 		GP_6_31_FN,	GPSR6_31,
5400077365a9SGeert Uytterhoeven 		GP_6_30_FN,	GPSR6_30,
5401077365a9SGeert Uytterhoeven 		GP_6_29_FN,	GPSR6_29,
5402077365a9SGeert Uytterhoeven 		GP_6_28_FN,	GPSR6_28,
5403077365a9SGeert Uytterhoeven 		GP_6_27_FN,	GPSR6_27,
5404077365a9SGeert Uytterhoeven 		GP_6_26_FN,	GPSR6_26,
5405077365a9SGeert Uytterhoeven 		GP_6_25_FN,	GPSR6_25,
5406077365a9SGeert Uytterhoeven 		GP_6_24_FN,	GPSR6_24,
5407077365a9SGeert Uytterhoeven 		GP_6_23_FN,	GPSR6_23,
5408077365a9SGeert Uytterhoeven 		GP_6_22_FN,	GPSR6_22,
5409077365a9SGeert Uytterhoeven 		GP_6_21_FN,	GPSR6_21,
5410077365a9SGeert Uytterhoeven 		GP_6_20_FN,	GPSR6_20,
5411077365a9SGeert Uytterhoeven 		GP_6_19_FN,	GPSR6_19,
5412077365a9SGeert Uytterhoeven 		GP_6_18_FN,	GPSR6_18,
5413077365a9SGeert Uytterhoeven 		GP_6_17_FN,	GPSR6_17,
5414077365a9SGeert Uytterhoeven 		GP_6_16_FN,	GPSR6_16,
5415077365a9SGeert Uytterhoeven 		GP_6_15_FN,	GPSR6_15,
5416077365a9SGeert Uytterhoeven 		GP_6_14_FN,	GPSR6_14,
5417077365a9SGeert Uytterhoeven 		GP_6_13_FN,	GPSR6_13,
5418077365a9SGeert Uytterhoeven 		GP_6_12_FN,	GPSR6_12,
5419077365a9SGeert Uytterhoeven 		GP_6_11_FN,	GPSR6_11,
5420077365a9SGeert Uytterhoeven 		GP_6_10_FN,	GPSR6_10,
5421077365a9SGeert Uytterhoeven 		GP_6_9_FN,	GPSR6_9,
5422077365a9SGeert Uytterhoeven 		GP_6_8_FN,	GPSR6_8,
5423077365a9SGeert Uytterhoeven 		GP_6_7_FN,	GPSR6_7,
5424077365a9SGeert Uytterhoeven 		GP_6_6_FN,	GPSR6_6,
5425077365a9SGeert Uytterhoeven 		GP_6_5_FN,	GPSR6_5,
5426077365a9SGeert Uytterhoeven 		GP_6_4_FN,	GPSR6_4,
5427077365a9SGeert Uytterhoeven 		GP_6_3_FN,	GPSR6_3,
5428077365a9SGeert Uytterhoeven 		GP_6_2_FN,	GPSR6_2,
5429077365a9SGeert Uytterhoeven 		GP_6_1_FN,	GPSR6_1,
5430077365a9SGeert Uytterhoeven 		GP_6_0_FN,	GPSR6_0, ))
5431077365a9SGeert Uytterhoeven 	},
5432077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1, GROUP(
5433077365a9SGeert Uytterhoeven 		0, 0,
5434077365a9SGeert Uytterhoeven 		0, 0,
5435077365a9SGeert Uytterhoeven 		0, 0,
5436077365a9SGeert Uytterhoeven 		0, 0,
5437077365a9SGeert Uytterhoeven 		0, 0,
5438077365a9SGeert Uytterhoeven 		0, 0,
5439077365a9SGeert Uytterhoeven 		0, 0,
5440077365a9SGeert Uytterhoeven 		0, 0,
5441077365a9SGeert Uytterhoeven 		0, 0,
5442077365a9SGeert Uytterhoeven 		0, 0,
5443077365a9SGeert Uytterhoeven 		0, 0,
5444077365a9SGeert Uytterhoeven 		0, 0,
5445077365a9SGeert Uytterhoeven 		0, 0,
5446077365a9SGeert Uytterhoeven 		0, 0,
5447077365a9SGeert Uytterhoeven 		0, 0,
5448077365a9SGeert Uytterhoeven 		0, 0,
5449077365a9SGeert Uytterhoeven 		0, 0,
5450077365a9SGeert Uytterhoeven 		0, 0,
5451077365a9SGeert Uytterhoeven 		0, 0,
5452077365a9SGeert Uytterhoeven 		0, 0,
5453077365a9SGeert Uytterhoeven 		0, 0,
5454077365a9SGeert Uytterhoeven 		0, 0,
5455077365a9SGeert Uytterhoeven 		0, 0,
5456077365a9SGeert Uytterhoeven 		0, 0,
5457077365a9SGeert Uytterhoeven 		0, 0,
5458077365a9SGeert Uytterhoeven 		0, 0,
5459077365a9SGeert Uytterhoeven 		0, 0,
5460077365a9SGeert Uytterhoeven 		0, 0,
5461077365a9SGeert Uytterhoeven 		GP_7_3_FN, GPSR7_3,
5462077365a9SGeert Uytterhoeven 		GP_7_2_FN, GPSR7_2,
5463077365a9SGeert Uytterhoeven 		GP_7_1_FN, GPSR7_1,
5464077365a9SGeert Uytterhoeven 		GP_7_0_FN, GPSR7_0, ))
5465077365a9SGeert Uytterhoeven 	},
5466077365a9SGeert Uytterhoeven #undef F_
5467077365a9SGeert Uytterhoeven #undef FM
5468077365a9SGeert Uytterhoeven 
5469077365a9SGeert Uytterhoeven #define F_(x, y)	x,
5470077365a9SGeert Uytterhoeven #define FM(x)		FN_##x,
5471077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
5472077365a9SGeert Uytterhoeven 		IP0_31_28
5473077365a9SGeert Uytterhoeven 		IP0_27_24
5474077365a9SGeert Uytterhoeven 		IP0_23_20
5475077365a9SGeert Uytterhoeven 		IP0_19_16
5476077365a9SGeert Uytterhoeven 		IP0_15_12
5477077365a9SGeert Uytterhoeven 		IP0_11_8
5478077365a9SGeert Uytterhoeven 		IP0_7_4
5479077365a9SGeert Uytterhoeven 		IP0_3_0 ))
5480077365a9SGeert Uytterhoeven 	},
5481077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
5482077365a9SGeert Uytterhoeven 		IP1_31_28
5483077365a9SGeert Uytterhoeven 		IP1_27_24
5484077365a9SGeert Uytterhoeven 		IP1_23_20
5485077365a9SGeert Uytterhoeven 		IP1_19_16
5486077365a9SGeert Uytterhoeven 		IP1_15_12
5487077365a9SGeert Uytterhoeven 		IP1_11_8
5488077365a9SGeert Uytterhoeven 		IP1_7_4
5489077365a9SGeert Uytterhoeven 		IP1_3_0 ))
5490077365a9SGeert Uytterhoeven 	},
5491077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
5492077365a9SGeert Uytterhoeven 		IP2_31_28
5493077365a9SGeert Uytterhoeven 		IP2_27_24
5494077365a9SGeert Uytterhoeven 		IP2_23_20
5495077365a9SGeert Uytterhoeven 		IP2_19_16
5496077365a9SGeert Uytterhoeven 		IP2_15_12
5497077365a9SGeert Uytterhoeven 		IP2_11_8
5498077365a9SGeert Uytterhoeven 		IP2_7_4
5499077365a9SGeert Uytterhoeven 		IP2_3_0 ))
5500077365a9SGeert Uytterhoeven 	},
5501077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
5502077365a9SGeert Uytterhoeven 		IP3_31_28
5503077365a9SGeert Uytterhoeven 		IP3_27_24
5504077365a9SGeert Uytterhoeven 		IP3_23_20
5505077365a9SGeert Uytterhoeven 		IP3_19_16
5506077365a9SGeert Uytterhoeven 		IP3_15_12
5507077365a9SGeert Uytterhoeven 		IP3_11_8
5508077365a9SGeert Uytterhoeven 		IP3_7_4
5509077365a9SGeert Uytterhoeven 		IP3_3_0 ))
5510077365a9SGeert Uytterhoeven 	},
5511077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
5512077365a9SGeert Uytterhoeven 		IP4_31_28
5513077365a9SGeert Uytterhoeven 		IP4_27_24
5514077365a9SGeert Uytterhoeven 		IP4_23_20
5515077365a9SGeert Uytterhoeven 		IP4_19_16
5516077365a9SGeert Uytterhoeven 		IP4_15_12
5517077365a9SGeert Uytterhoeven 		IP4_11_8
5518077365a9SGeert Uytterhoeven 		IP4_7_4
5519077365a9SGeert Uytterhoeven 		IP4_3_0 ))
5520077365a9SGeert Uytterhoeven 	},
5521077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
5522077365a9SGeert Uytterhoeven 		IP5_31_28
5523077365a9SGeert Uytterhoeven 		IP5_27_24
5524077365a9SGeert Uytterhoeven 		IP5_23_20
5525077365a9SGeert Uytterhoeven 		IP5_19_16
5526077365a9SGeert Uytterhoeven 		IP5_15_12
5527077365a9SGeert Uytterhoeven 		IP5_11_8
5528077365a9SGeert Uytterhoeven 		IP5_7_4
5529077365a9SGeert Uytterhoeven 		IP5_3_0 ))
5530077365a9SGeert Uytterhoeven 	},
5531077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
5532077365a9SGeert Uytterhoeven 		IP6_31_28
5533077365a9SGeert Uytterhoeven 		IP6_27_24
5534077365a9SGeert Uytterhoeven 		IP6_23_20
5535077365a9SGeert Uytterhoeven 		IP6_19_16
5536077365a9SGeert Uytterhoeven 		IP6_15_12
5537077365a9SGeert Uytterhoeven 		IP6_11_8
5538077365a9SGeert Uytterhoeven 		IP6_7_4
5539077365a9SGeert Uytterhoeven 		IP6_3_0 ))
5540077365a9SGeert Uytterhoeven 	},
5541077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
5542077365a9SGeert Uytterhoeven 		IP7_31_28
5543077365a9SGeert Uytterhoeven 		IP7_27_24
5544077365a9SGeert Uytterhoeven 		IP7_23_20
5545077365a9SGeert Uytterhoeven 		IP7_19_16
5546077365a9SGeert Uytterhoeven 		/* IP7_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5547077365a9SGeert Uytterhoeven 		IP7_11_8
5548077365a9SGeert Uytterhoeven 		IP7_7_4
5549077365a9SGeert Uytterhoeven 		IP7_3_0 ))
5550077365a9SGeert Uytterhoeven 	},
5551077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
5552077365a9SGeert Uytterhoeven 		IP8_31_28
5553077365a9SGeert Uytterhoeven 		IP8_27_24
5554077365a9SGeert Uytterhoeven 		IP8_23_20
5555077365a9SGeert Uytterhoeven 		IP8_19_16
5556077365a9SGeert Uytterhoeven 		IP8_15_12
5557077365a9SGeert Uytterhoeven 		IP8_11_8
5558077365a9SGeert Uytterhoeven 		IP8_7_4
5559077365a9SGeert Uytterhoeven 		IP8_3_0 ))
5560077365a9SGeert Uytterhoeven 	},
5561077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
5562077365a9SGeert Uytterhoeven 		IP9_31_28
5563077365a9SGeert Uytterhoeven 		IP9_27_24
5564077365a9SGeert Uytterhoeven 		IP9_23_20
5565077365a9SGeert Uytterhoeven 		IP9_19_16
5566077365a9SGeert Uytterhoeven 		IP9_15_12
5567077365a9SGeert Uytterhoeven 		IP9_11_8
5568077365a9SGeert Uytterhoeven 		IP9_7_4
5569077365a9SGeert Uytterhoeven 		IP9_3_0 ))
5570077365a9SGeert Uytterhoeven 	},
5571077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
5572077365a9SGeert Uytterhoeven 		IP10_31_28
5573077365a9SGeert Uytterhoeven 		IP10_27_24
5574077365a9SGeert Uytterhoeven 		IP10_23_20
5575077365a9SGeert Uytterhoeven 		IP10_19_16
5576077365a9SGeert Uytterhoeven 		IP10_15_12
5577077365a9SGeert Uytterhoeven 		IP10_11_8
5578077365a9SGeert Uytterhoeven 		IP10_7_4
5579077365a9SGeert Uytterhoeven 		IP10_3_0 ))
5580077365a9SGeert Uytterhoeven 	},
5581077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
5582077365a9SGeert Uytterhoeven 		IP11_31_28
5583077365a9SGeert Uytterhoeven 		IP11_27_24
5584077365a9SGeert Uytterhoeven 		IP11_23_20
5585077365a9SGeert Uytterhoeven 		IP11_19_16
5586077365a9SGeert Uytterhoeven 		IP11_15_12
5587077365a9SGeert Uytterhoeven 		IP11_11_8
5588077365a9SGeert Uytterhoeven 		IP11_7_4
5589077365a9SGeert Uytterhoeven 		IP11_3_0 ))
5590077365a9SGeert Uytterhoeven 	},
5591077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
5592077365a9SGeert Uytterhoeven 		IP12_31_28
5593077365a9SGeert Uytterhoeven 		IP12_27_24
5594077365a9SGeert Uytterhoeven 		IP12_23_20
5595077365a9SGeert Uytterhoeven 		IP12_19_16
5596077365a9SGeert Uytterhoeven 		IP12_15_12
5597077365a9SGeert Uytterhoeven 		IP12_11_8
5598077365a9SGeert Uytterhoeven 		IP12_7_4
5599077365a9SGeert Uytterhoeven 		IP12_3_0 ))
5600077365a9SGeert Uytterhoeven 	},
5601077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
5602077365a9SGeert Uytterhoeven 		IP13_31_28
5603077365a9SGeert Uytterhoeven 		IP13_27_24
5604077365a9SGeert Uytterhoeven 		IP13_23_20
5605077365a9SGeert Uytterhoeven 		IP13_19_16
5606077365a9SGeert Uytterhoeven 		IP13_15_12
5607077365a9SGeert Uytterhoeven 		IP13_11_8
5608077365a9SGeert Uytterhoeven 		IP13_7_4
5609077365a9SGeert Uytterhoeven 		IP13_3_0 ))
5610077365a9SGeert Uytterhoeven 	},
5611077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
5612077365a9SGeert Uytterhoeven 		IP14_31_28
5613077365a9SGeert Uytterhoeven 		IP14_27_24
5614077365a9SGeert Uytterhoeven 		IP14_23_20
5615077365a9SGeert Uytterhoeven 		IP14_19_16
5616077365a9SGeert Uytterhoeven 		IP14_15_12
5617077365a9SGeert Uytterhoeven 		IP14_11_8
5618077365a9SGeert Uytterhoeven 		IP14_7_4
5619077365a9SGeert Uytterhoeven 		IP14_3_0 ))
5620077365a9SGeert Uytterhoeven 	},
5621077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
5622077365a9SGeert Uytterhoeven 		IP15_31_28
5623077365a9SGeert Uytterhoeven 		IP15_27_24
5624077365a9SGeert Uytterhoeven 		IP15_23_20
5625077365a9SGeert Uytterhoeven 		IP15_19_16
5626077365a9SGeert Uytterhoeven 		IP15_15_12
5627077365a9SGeert Uytterhoeven 		IP15_11_8
5628077365a9SGeert Uytterhoeven 		IP15_7_4
5629077365a9SGeert Uytterhoeven 		IP15_3_0 ))
5630077365a9SGeert Uytterhoeven 	},
5631077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
5632077365a9SGeert Uytterhoeven 		IP16_31_28
5633077365a9SGeert Uytterhoeven 		IP16_27_24
5634077365a9SGeert Uytterhoeven 		IP16_23_20
5635077365a9SGeert Uytterhoeven 		IP16_19_16
5636077365a9SGeert Uytterhoeven 		IP16_15_12
5637077365a9SGeert Uytterhoeven 		IP16_11_8
5638077365a9SGeert Uytterhoeven 		IP16_7_4
5639077365a9SGeert Uytterhoeven 		IP16_3_0 ))
5640077365a9SGeert Uytterhoeven 	},
5641077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
5642077365a9SGeert Uytterhoeven 		IP17_31_28
5643077365a9SGeert Uytterhoeven 		IP17_27_24
5644077365a9SGeert Uytterhoeven 		IP17_23_20
5645077365a9SGeert Uytterhoeven 		IP17_19_16
5646077365a9SGeert Uytterhoeven 		IP17_15_12
5647077365a9SGeert Uytterhoeven 		IP17_11_8
5648077365a9SGeert Uytterhoeven 		IP17_7_4
5649077365a9SGeert Uytterhoeven 		IP17_3_0 ))
5650077365a9SGeert Uytterhoeven 	},
5651077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR18", 0xe6060248, 32, 4, GROUP(
5652077365a9SGeert Uytterhoeven 		/* IP18_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5653077365a9SGeert Uytterhoeven 		/* IP18_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5654077365a9SGeert Uytterhoeven 		/* IP18_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5655077365a9SGeert Uytterhoeven 		/* IP18_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5656077365a9SGeert Uytterhoeven 		/* IP18_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5657077365a9SGeert Uytterhoeven 		/* IP18_11_8  */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5658077365a9SGeert Uytterhoeven 		IP18_7_4
5659077365a9SGeert Uytterhoeven 		IP18_3_0 ))
5660077365a9SGeert Uytterhoeven 	},
5661077365a9SGeert Uytterhoeven #undef F_
5662077365a9SGeert Uytterhoeven #undef FM
5663077365a9SGeert Uytterhoeven 
5664077365a9SGeert Uytterhoeven #define F_(x, y)	x,
5665077365a9SGeert Uytterhoeven #define FM(x)		FN_##x,
5666077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
5667077365a9SGeert Uytterhoeven 			     GROUP(3, 2, 3, 1, 1, 1, 1, 1, 2, 1, 1, 2,
5668077365a9SGeert Uytterhoeven 				   1, 1, 1, 2, 2, 1, 2, 3),
5669077365a9SGeert Uytterhoeven 			     GROUP(
5670077365a9SGeert Uytterhoeven 		MOD_SEL0_31_30_29
5671077365a9SGeert Uytterhoeven 		MOD_SEL0_28_27
5672077365a9SGeert Uytterhoeven 		MOD_SEL0_26_25_24
5673077365a9SGeert Uytterhoeven 		MOD_SEL0_23
5674077365a9SGeert Uytterhoeven 		MOD_SEL0_22
5675077365a9SGeert Uytterhoeven 		MOD_SEL0_21
5676077365a9SGeert Uytterhoeven 		MOD_SEL0_20
5677077365a9SGeert Uytterhoeven 		MOD_SEL0_19
5678077365a9SGeert Uytterhoeven 		MOD_SEL0_18_17
5679077365a9SGeert Uytterhoeven 		MOD_SEL0_16
5680077365a9SGeert Uytterhoeven 		0, 0, /* RESERVED 15 */
5681077365a9SGeert Uytterhoeven 		MOD_SEL0_14_13
5682077365a9SGeert Uytterhoeven 		MOD_SEL0_12
5683077365a9SGeert Uytterhoeven 		MOD_SEL0_11
5684077365a9SGeert Uytterhoeven 		MOD_SEL0_10
5685077365a9SGeert Uytterhoeven 		MOD_SEL0_9_8
5686077365a9SGeert Uytterhoeven 		MOD_SEL0_7_6
5687077365a9SGeert Uytterhoeven 		MOD_SEL0_5
5688077365a9SGeert Uytterhoeven 		MOD_SEL0_4_3
5689077365a9SGeert Uytterhoeven 		/* RESERVED 2, 1, 0 */
5690077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0 ))
5691077365a9SGeert Uytterhoeven 	},
5692077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
5693077365a9SGeert Uytterhoeven 			     GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
5694077365a9SGeert Uytterhoeven 				   1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1),
5695077365a9SGeert Uytterhoeven 			     GROUP(
5696077365a9SGeert Uytterhoeven 		MOD_SEL1_31_30
5697077365a9SGeert Uytterhoeven 		MOD_SEL1_29_28_27
5698077365a9SGeert Uytterhoeven 		MOD_SEL1_26
5699077365a9SGeert Uytterhoeven 		MOD_SEL1_25_24
5700077365a9SGeert Uytterhoeven 		MOD_SEL1_23_22_21
5701077365a9SGeert Uytterhoeven 		MOD_SEL1_20
5702077365a9SGeert Uytterhoeven 		MOD_SEL1_19
5703077365a9SGeert Uytterhoeven 		MOD_SEL1_18_17
5704077365a9SGeert Uytterhoeven 		MOD_SEL1_16
5705077365a9SGeert Uytterhoeven 		MOD_SEL1_15_14
5706077365a9SGeert Uytterhoeven 		MOD_SEL1_13
5707077365a9SGeert Uytterhoeven 		MOD_SEL1_12
5708077365a9SGeert Uytterhoeven 		MOD_SEL1_11
5709077365a9SGeert Uytterhoeven 		MOD_SEL1_10
5710077365a9SGeert Uytterhoeven 		MOD_SEL1_9
5711077365a9SGeert Uytterhoeven 		0, 0, 0, 0, /* RESERVED 8, 7 */
5712077365a9SGeert Uytterhoeven 		MOD_SEL1_6
5713077365a9SGeert Uytterhoeven 		MOD_SEL1_5
5714077365a9SGeert Uytterhoeven 		MOD_SEL1_4
5715077365a9SGeert Uytterhoeven 		MOD_SEL1_3
5716077365a9SGeert Uytterhoeven 		MOD_SEL1_2
5717077365a9SGeert Uytterhoeven 		MOD_SEL1_1
5718077365a9SGeert Uytterhoeven 		MOD_SEL1_0 ))
5719077365a9SGeert Uytterhoeven 	},
5720077365a9SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
5721077365a9SGeert Uytterhoeven 			     GROUP(1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1,
5722077365a9SGeert Uytterhoeven 				   1, 4, 4, 4, 3, 1),
5723077365a9SGeert Uytterhoeven 			     GROUP(
5724077365a9SGeert Uytterhoeven 		MOD_SEL2_31
5725077365a9SGeert Uytterhoeven 		MOD_SEL2_30
5726077365a9SGeert Uytterhoeven 		MOD_SEL2_29
5727077365a9SGeert Uytterhoeven 		MOD_SEL2_28_27
5728077365a9SGeert Uytterhoeven 		MOD_SEL2_26
5729077365a9SGeert Uytterhoeven 		MOD_SEL2_25_24_23
5730077365a9SGeert Uytterhoeven 		/* RESERVED 22 */
5731077365a9SGeert Uytterhoeven 		0, 0,
5732077365a9SGeert Uytterhoeven 		MOD_SEL2_21
5733077365a9SGeert Uytterhoeven 		MOD_SEL2_20
5734077365a9SGeert Uytterhoeven 		MOD_SEL2_19
5735077365a9SGeert Uytterhoeven 		MOD_SEL2_18
5736077365a9SGeert Uytterhoeven 		MOD_SEL2_17
5737077365a9SGeert Uytterhoeven 		/* RESERVED 16 */
5738077365a9SGeert Uytterhoeven 		0, 0,
5739077365a9SGeert Uytterhoeven 		/* RESERVED 15, 14, 13, 12 */
5740077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5741077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5742077365a9SGeert Uytterhoeven 		/* RESERVED 11, 10, 9, 8 */
5743077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5744077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5745077365a9SGeert Uytterhoeven 		/* RESERVED 7, 6, 5, 4 */
5746077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5747077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5748077365a9SGeert Uytterhoeven 		/* RESERVED 3, 2, 1 */
5749077365a9SGeert Uytterhoeven 		0, 0, 0, 0, 0, 0, 0, 0,
5750077365a9SGeert Uytterhoeven 		MOD_SEL2_0 ))
5751077365a9SGeert Uytterhoeven 	},
5752077365a9SGeert Uytterhoeven 	{ },
5753077365a9SGeert Uytterhoeven };
5754077365a9SGeert Uytterhoeven 
5755077365a9SGeert Uytterhoeven static const struct pinmux_drive_reg pinmux_drive_regs[] = {
5756077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
5757077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_SPCLK,    28, 2 },	/* QSPI0_SPCLK */
5758077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_MOSI_IO0, 24, 2 },	/* QSPI0_MOSI_IO0 */
5759077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_MISO_IO1, 20, 2 },	/* QSPI0_MISO_IO1 */
5760077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_IO2,      16, 2 },	/* QSPI0_IO2 */
5761077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_IO3,      12, 2 },	/* QSPI0_IO3 */
5762077365a9SGeert Uytterhoeven 		{ PIN_QSPI0_SSL,       8, 2 },	/* QSPI0_SSL */
5763077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_SPCLK,     4, 2 },	/* QSPI1_SPCLK */
5764077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_MOSI_IO0,  0, 2 },	/* QSPI1_MOSI_IO0 */
5765077365a9SGeert Uytterhoeven 	} },
5766077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
5767077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_MISO_IO1, 28, 2 },	/* QSPI1_MISO_IO1 */
5768077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_IO2,      24, 2 },	/* QSPI1_IO2 */
5769077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_IO3,      20, 2 },	/* QSPI1_IO3 */
5770077365a9SGeert Uytterhoeven 		{ PIN_QSPI1_SSL,      16, 2 },	/* QSPI1_SSL */
5771077365a9SGeert Uytterhoeven 		{ PIN_RPC_INT_N,      12, 2 },	/* RPC_INT# */
5772077365a9SGeert Uytterhoeven 		{ PIN_RPC_WP_N,        8, 2 },	/* RPC_WP# */
5773077365a9SGeert Uytterhoeven 		{ PIN_RPC_RESET_N,     4, 2 },	/* RPC_RESET# */
5774077365a9SGeert Uytterhoeven 		{ PIN_AVB_RX_CTL,      0, 3 },	/* AVB_RX_CTL */
5775077365a9SGeert Uytterhoeven 	} },
5776077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
5777077365a9SGeert Uytterhoeven 		{ PIN_AVB_RXC,        28, 3 },	/* AVB_RXC */
5778077365a9SGeert Uytterhoeven 		{ PIN_AVB_RD0,        24, 3 },	/* AVB_RD0 */
5779077365a9SGeert Uytterhoeven 		{ PIN_AVB_RD1,        20, 3 },	/* AVB_RD1 */
5780077365a9SGeert Uytterhoeven 		{ PIN_AVB_RD2,        16, 3 },	/* AVB_RD2 */
5781077365a9SGeert Uytterhoeven 		{ PIN_AVB_RD3,        12, 3 },	/* AVB_RD3 */
5782077365a9SGeert Uytterhoeven 		{ PIN_AVB_TX_CTL,      8, 3 },	/* AVB_TX_CTL */
5783077365a9SGeert Uytterhoeven 		{ PIN_AVB_TXC,         4, 3 },	/* AVB_TXC */
5784077365a9SGeert Uytterhoeven 		{ PIN_AVB_TD0,         0, 3 },	/* AVB_TD0 */
5785077365a9SGeert Uytterhoeven 	} },
5786077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
5787077365a9SGeert Uytterhoeven 		{ PIN_AVB_TD1,        28, 3 },	/* AVB_TD1 */
5788077365a9SGeert Uytterhoeven 		{ PIN_AVB_TD2,        24, 3 },	/* AVB_TD2 */
5789077365a9SGeert Uytterhoeven 		{ PIN_AVB_TD3,        20, 3 },	/* AVB_TD3 */
5790077365a9SGeert Uytterhoeven 		{ PIN_AVB_TXCREFCLK,  16, 3 },	/* AVB_TXCREFCLK */
5791077365a9SGeert Uytterhoeven 		{ PIN_AVB_MDIO,       12, 3 },	/* AVB_MDIO */
5792077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  9),  8, 3 },	/* AVB_MDC */
5793077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2, 10),  4, 3 },	/* AVB_MAGIC */
5794077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2, 11),  0, 3 },	/* AVB_PHY_INT */
5795077365a9SGeert Uytterhoeven 	} },
5796077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
5797077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2, 12), 28, 3 },	/* AVB_LINK */
5798077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2, 13), 24, 3 },	/* AVB_AVTP_MATCH */
5799077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2, 14), 20, 3 },	/* AVB_AVTP_CAPTURE */
5800077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  0), 16, 3 },	/* IRQ0 */
5801077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  1), 12, 3 },	/* IRQ1 */
5802077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  2),  8, 3 },	/* IRQ2 */
5803077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  3),  4, 3 },	/* IRQ3 */
5804077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  4),  0, 3 },	/* IRQ4 */
5805077365a9SGeert Uytterhoeven 	} },
5806077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
5807077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  5), 28, 3 },	/* IRQ5 */
5808077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  6), 24, 3 },	/* PWM0 */
5809077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  7), 20, 3 },	/* PWM1 */
5810077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(2,  8), 16, 3 },	/* PWM2 */
5811077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  0), 12, 3 },	/* A0 */
5812077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  1),  8, 3 },	/* A1 */
5813077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  2),  4, 3 },	/* A2 */
5814077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  3),  0, 3 },	/* A3 */
5815077365a9SGeert Uytterhoeven 	} },
5816077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
5817077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  4), 28, 3 },	/* A4 */
5818077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  5), 24, 3 },	/* A5 */
5819077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  6), 20, 3 },	/* A6 */
5820077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  7), 16, 3 },	/* A7 */
5821077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  8), 12, 3 },	/* A8 */
5822077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1,  9),  8, 3 },	/* A9 */
5823077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 10),  4, 3 },	/* A10 */
5824077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 11),  0, 3 },	/* A11 */
5825077365a9SGeert Uytterhoeven 	} },
5826077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
5827077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 12), 28, 3 },	/* A12 */
5828077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 13), 24, 3 },	/* A13 */
5829077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 14), 20, 3 },	/* A14 */
5830077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 15), 16, 3 },	/* A15 */
5831077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 16), 12, 3 },	/* A16 */
5832077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 17),  8, 3 },	/* A17 */
5833077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 18),  4, 3 },	/* A18 */
5834077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 19),  0, 3 },	/* A19 */
5835077365a9SGeert Uytterhoeven 	} },
5836077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
5837077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 28), 28, 3 },	/* CLKOUT */
5838077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 20), 24, 3 },	/* CS0 */
5839077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 21), 20, 3 },	/* CS1_A26 */
5840077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 22), 16, 3 },	/* BS */
5841077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 23), 12, 3 },	/* RD */
5842077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 24),  8, 3 },	/* RD_WR */
5843077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 25),  4, 3 },	/* WE0 */
5844077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 26),  0, 3 },	/* WE1 */
5845077365a9SGeert Uytterhoeven 	} },
5846077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
5847077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(1, 27), 28, 3 },	/* EX_WAIT0 */
5848077365a9SGeert Uytterhoeven 		{ PIN_PRESETOUT_N,    24, 3 },	/* PRESETOUT# */
5849077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  0), 20, 3 },	/* D0 */
5850077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  1), 16, 3 },	/* D1 */
5851077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  2), 12, 3 },	/* D2 */
5852077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  3),  8, 3 },	/* D3 */
5853077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  4),  4, 3 },	/* D4 */
5854077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  5),  0, 3 },	/* D5 */
5855077365a9SGeert Uytterhoeven 	} },
5856077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
5857077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  6), 28, 3 },	/* D6 */
5858077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  7), 24, 3 },	/* D7 */
5859077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  8), 20, 3 },	/* D8 */
5860077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0,  9), 16, 3 },	/* D9 */
5861077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 10), 12, 3 },	/* D10 */
5862077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 11),  8, 3 },	/* D11 */
5863077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 12),  4, 3 },	/* D12 */
5864077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 13),  0, 3 },	/* D13 */
5865077365a9SGeert Uytterhoeven 	} },
5866077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
5867077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 14), 28, 3 },	/* D14 */
5868077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(0, 15), 24, 3 },	/* D15 */
5869077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(7,  0), 20, 3 },	/* AVS1 */
5870077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(7,  1), 16, 3 },	/* AVS2 */
5871077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(7,  2), 12, 3 },	/* GP7_02 */
5872077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(7,  3),  8, 3 },	/* GP7_03 */
5873077365a9SGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN0,    4, 2 },	/* DU_DOTCLKIN0 */
5874077365a9SGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN1,    0, 2 },	/* DU_DOTCLKIN1 */
5875077365a9SGeert Uytterhoeven 	} },
5876077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
5877077365a9SGeert Uytterhoeven #ifdef CONFIG_PINCTRL_PFC_R8A77951
5878077365a9SGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN2,   28, 2 },	/* DU_DOTCLKIN2 */
5879077365a9SGeert Uytterhoeven #endif
5880077365a9SGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN3,   24, 2 },	/* DU_DOTCLKIN3 */
5881077365a9SGeert Uytterhoeven 		{ PIN_FSCLKST_N,      20, 2 },	/* FSCLKST# */
5882077365a9SGeert Uytterhoeven 		{ PIN_TMS,             4, 2 },	/* TMS */
5883077365a9SGeert Uytterhoeven 	} },
5884077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
5885077365a9SGeert Uytterhoeven 		{ PIN_TDO,            28, 2 },	/* TDO */
5886077365a9SGeert Uytterhoeven 		{ PIN_ASEBRK,         24, 2 },	/* ASEBRK */
5887077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  0), 20, 3 },	/* SD0_CLK */
5888077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  1), 16, 3 },	/* SD0_CMD */
5889077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  2), 12, 3 },	/* SD0_DAT0 */
5890077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  3),  8, 3 },	/* SD0_DAT1 */
5891077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  4),  4, 3 },	/* SD0_DAT2 */
5892077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  5),  0, 3 },	/* SD0_DAT3 */
5893077365a9SGeert Uytterhoeven 	} },
5894077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
5895077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  6), 28, 3 },	/* SD1_CLK */
5896077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  7), 24, 3 },	/* SD1_CMD */
5897077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  8), 20, 3 },	/* SD1_DAT0 */
5898077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3,  9), 16, 3 },	/* SD1_DAT1 */
5899077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 10), 12, 3 },	/* SD1_DAT2 */
5900077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 11),  8, 3 },	/* SD1_DAT3 */
5901077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  0),  4, 3 },	/* SD2_CLK */
5902077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  1),  0, 3 },	/* SD2_CMD */
5903077365a9SGeert Uytterhoeven 	} },
5904077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
5905077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  2), 28, 3 },	/* SD2_DAT0 */
5906077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  3), 24, 3 },	/* SD2_DAT1 */
5907077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  4), 20, 3 },	/* SD2_DAT2 */
5908077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  5), 16, 3 },	/* SD2_DAT3 */
5909077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  6), 12, 3 },	/* SD2_DS */
5910077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  7),  8, 3 },	/* SD3_CLK */
5911077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  8),  4, 3 },	/* SD3_CMD */
5912077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4,  9),  0, 3 },	/* SD3_DAT0 */
5913077365a9SGeert Uytterhoeven 	} },
5914077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
5915077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 10), 28, 3 },	/* SD3_DAT1 */
5916077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 11), 24, 3 },	/* SD3_DAT2 */
5917077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 12), 20, 3 },	/* SD3_DAT3 */
5918077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 13), 16, 3 },	/* SD3_DAT4 */
5919077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 14), 12, 3 },	/* SD3_DAT5 */
5920077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 15),  8, 3 },	/* SD3_DAT6 */
5921077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 16),  4, 3 },	/* SD3_DAT7 */
5922077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(4, 17),  0, 3 },	/* SD3_DS */
5923077365a9SGeert Uytterhoeven 	} },
5924077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
5925077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 12), 28, 3 },	/* SD0_CD */
5926077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 13), 24, 3 },	/* SD0_WP */
5927077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 14), 20, 3 },	/* SD1_CD */
5928077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(3, 15), 16, 3 },	/* SD1_WP */
5929077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  0), 12, 3 },	/* SCK0 */
5930077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  1),  8, 3 },	/* RX0 */
5931077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  2),  4, 3 },	/* TX0 */
5932077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  3),  0, 3 },	/* CTS0 */
5933077365a9SGeert Uytterhoeven 	} },
5934077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
5935077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  4), 28, 3 },	/* RTS0 */
5936077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  5), 24, 3 },	/* RX1 */
5937077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  6), 20, 3 },	/* TX1 */
5938077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  7), 16, 3 },	/* CTS1 */
5939077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  8), 12, 3 },	/* RTS1 */
5940077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5,  9),  8, 3 },	/* SCK2 */
5941077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 10),  4, 3 },	/* TX2 */
5942077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 11),  0, 3 },	/* RX2 */
5943077365a9SGeert Uytterhoeven 	} },
5944077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
5945077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 12), 28, 3 },	/* HSCK0 */
5946077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 13), 24, 3 },	/* HRX0 */
5947077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 14), 20, 3 },	/* HTX0 */
5948077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 15), 16, 3 },	/* HCTS0 */
5949077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 16), 12, 3 },	/* HRTS0 */
5950077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 17),  8, 3 },	/* MSIOF0_SCK */
5951077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 18),  4, 3 },	/* MSIOF0_SYNC */
5952077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 19),  0, 3 },	/* MSIOF0_SS1 */
5953077365a9SGeert Uytterhoeven 	} },
5954077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
5955077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 20), 28, 3 },	/* MSIOF0_TXD */
5956077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 21), 24, 3 },	/* MSIOF0_SS2 */
5957077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 22), 20, 3 },	/* MSIOF0_RXD */
5958077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 23), 16, 3 },	/* MLB_CLK */
5959077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 24), 12, 3 },	/* MLB_SIG */
5960077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(5, 25),  8, 3 },	/* MLB_DAT */
5961077365a9SGeert Uytterhoeven 		{ PIN_MLB_REF,         4, 3 },	/* MLB_REF */
5962077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  0),  0, 3 },	/* SSI_SCK01239 */
5963077365a9SGeert Uytterhoeven 	} },
5964077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
5965077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  1), 28, 3 },	/* SSI_WS01239 */
5966077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  2), 24, 3 },	/* SSI_SDATA0 */
5967077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  3), 20, 3 },	/* SSI_SDATA1 */
5968077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  4), 16, 3 },	/* SSI_SDATA2 */
5969077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  5), 12, 3 },	/* SSI_SCK349 */
5970077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  6),  8, 3 },	/* SSI_WS349 */
5971077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  7),  4, 3 },	/* SSI_SDATA3 */
5972077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  8),  0, 3 },	/* SSI_SCK4 */
5973077365a9SGeert Uytterhoeven 	} },
5974077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
5975077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6,  9), 28, 3 },	/* SSI_WS4 */
5976077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 10), 24, 3 },	/* SSI_SDATA4 */
5977077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 11), 20, 3 },	/* SSI_SCK5 */
5978077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 12), 16, 3 },	/* SSI_WS5 */
5979077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 13), 12, 3 },	/* SSI_SDATA5 */
5980077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 14),  8, 3 },	/* SSI_SCK6 */
5981077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 15),  4, 3 },	/* SSI_WS6 */
5982077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 16),  0, 3 },	/* SSI_SDATA6 */
5983077365a9SGeert Uytterhoeven 	} },
5984077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
5985077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 17), 28, 3 },	/* SSI_SCK78 */
5986077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 18), 24, 3 },	/* SSI_WS78 */
5987077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 19), 20, 3 },	/* SSI_SDATA7 */
5988077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 20), 16, 3 },	/* SSI_SDATA8 */
5989077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 21), 12, 3 },	/* SSI_SDATA9 */
5990077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 22),  8, 3 },	/* AUDIO_CLKA */
5991077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 23),  4, 3 },	/* AUDIO_CLKB */
5992077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 24),  0, 3 },	/* USB0_PWEN */
5993077365a9SGeert Uytterhoeven 	} },
5994077365a9SGeert Uytterhoeven 	{ PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
5995077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 25), 28, 3 },	/* USB0_OVC */
5996077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 26), 24, 3 },	/* USB1_PWEN */
5997077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 27), 20, 3 },	/* USB1_OVC */
5998077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 28), 16, 3 },	/* USB30_PWEN */
5999077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 29), 12, 3 },	/* USB30_OVC */
6000077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 30),  8, 3 },	/* GP6_30/USB2_CH3_PWEN */
6001077365a9SGeert Uytterhoeven 		{ RCAR_GP_PIN(6, 31),  4, 3 },	/* GP6_31/USB2_CH3_OVC */
6002077365a9SGeert Uytterhoeven 	} },
6003077365a9SGeert Uytterhoeven 	{ },
6004077365a9SGeert Uytterhoeven };
6005077365a9SGeert Uytterhoeven 
6006077365a9SGeert Uytterhoeven enum ioctrl_regs {
6007077365a9SGeert Uytterhoeven 	POCCTRL,
6008077365a9SGeert Uytterhoeven 	TDSELCTRL,
6009077365a9SGeert Uytterhoeven };
6010077365a9SGeert Uytterhoeven 
6011077365a9SGeert Uytterhoeven static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
6012077365a9SGeert Uytterhoeven 	[POCCTRL] = { 0xe6060380, },
6013077365a9SGeert Uytterhoeven 	[TDSELCTRL] = { 0xe60603c0, },
6014077365a9SGeert Uytterhoeven 	{ /* sentinel */ },
6015077365a9SGeert Uytterhoeven };
6016077365a9SGeert Uytterhoeven 
6017077365a9SGeert Uytterhoeven static int r8a77951_pin_to_pocctrl(struct sh_pfc *pfc,
6018077365a9SGeert Uytterhoeven 				   unsigned int pin, u32 *pocctrl)
6019077365a9SGeert Uytterhoeven {
6020077365a9SGeert Uytterhoeven 	int bit = -EINVAL;
6021077365a9SGeert Uytterhoeven 
6022077365a9SGeert Uytterhoeven 	*pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
6023077365a9SGeert Uytterhoeven 
6024077365a9SGeert Uytterhoeven 	if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
6025077365a9SGeert Uytterhoeven 		bit = pin & 0x1f;
6026077365a9SGeert Uytterhoeven 
6027077365a9SGeert Uytterhoeven 	if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
6028077365a9SGeert Uytterhoeven 		bit = (pin & 0x1f) + 12;
6029077365a9SGeert Uytterhoeven 
6030077365a9SGeert Uytterhoeven 	return bit;
6031077365a9SGeert Uytterhoeven }
6032077365a9SGeert Uytterhoeven 
6033077365a9SGeert Uytterhoeven static const struct pinmux_bias_reg pinmux_bias_regs[] = {
6034077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
6035077365a9SGeert Uytterhoeven 		[ 0] = PIN_QSPI0_SPCLK,		/* QSPI0_SPCLK */
6036077365a9SGeert Uytterhoeven 		[ 1] = PIN_QSPI0_MOSI_IO0,	/* QSPI0_MOSI_IO0 */
6037077365a9SGeert Uytterhoeven 		[ 2] = PIN_QSPI0_MISO_IO1,	/* QSPI0_MISO_IO1 */
6038077365a9SGeert Uytterhoeven 		[ 3] = PIN_QSPI0_IO2,		/* QSPI0_IO2 */
6039077365a9SGeert Uytterhoeven 		[ 4] = PIN_QSPI0_IO3,		/* QSPI0_IO3 */
6040077365a9SGeert Uytterhoeven 		[ 5] = PIN_QSPI0_SSL,		/* QSPI0_SSL */
6041077365a9SGeert Uytterhoeven 		[ 6] = PIN_QSPI1_SPCLK,		/* QSPI1_SPCLK */
6042077365a9SGeert Uytterhoeven 		[ 7] = PIN_QSPI1_MOSI_IO0,	/* QSPI1_MOSI_IO0 */
6043077365a9SGeert Uytterhoeven 		[ 8] = PIN_QSPI1_MISO_IO1,	/* QSPI1_MISO_IO1 */
6044077365a9SGeert Uytterhoeven 		[ 9] = PIN_QSPI1_IO2,		/* QSPI1_IO2 */
6045077365a9SGeert Uytterhoeven 		[10] = PIN_QSPI1_IO3,		/* QSPI1_IO3 */
6046077365a9SGeert Uytterhoeven 		[11] = PIN_QSPI1_SSL,		/* QSPI1_SSL */
6047077365a9SGeert Uytterhoeven 		[12] = PIN_RPC_INT_N,		/* RPC_INT# */
6048077365a9SGeert Uytterhoeven 		[13] = PIN_RPC_WP_N,		/* RPC_WP# */
6049077365a9SGeert Uytterhoeven 		[14] = PIN_RPC_RESET_N,		/* RPC_RESET# */
6050077365a9SGeert Uytterhoeven 		[15] = PIN_AVB_RX_CTL,		/* AVB_RX_CTL */
6051077365a9SGeert Uytterhoeven 		[16] = PIN_AVB_RXC,		/* AVB_RXC */
6052077365a9SGeert Uytterhoeven 		[17] = PIN_AVB_RD0,		/* AVB_RD0 */
6053077365a9SGeert Uytterhoeven 		[18] = PIN_AVB_RD1,		/* AVB_RD1 */
6054077365a9SGeert Uytterhoeven 		[19] = PIN_AVB_RD2,		/* AVB_RD2 */
6055077365a9SGeert Uytterhoeven 		[20] = PIN_AVB_RD3,		/* AVB_RD3 */
6056077365a9SGeert Uytterhoeven 		[21] = PIN_AVB_TX_CTL,		/* AVB_TX_CTL */
6057077365a9SGeert Uytterhoeven 		[22] = PIN_AVB_TXC,		/* AVB_TXC */
6058077365a9SGeert Uytterhoeven 		[23] = PIN_AVB_TD0,		/* AVB_TD0 */
6059077365a9SGeert Uytterhoeven 		[24] = PIN_AVB_TD1,		/* AVB_TD1 */
6060077365a9SGeert Uytterhoeven 		[25] = PIN_AVB_TD2,		/* AVB_TD2 */
6061077365a9SGeert Uytterhoeven 		[26] = PIN_AVB_TD3,		/* AVB_TD3 */
6062077365a9SGeert Uytterhoeven 		[27] = PIN_AVB_TXCREFCLK,	/* AVB_TXCREFCLK */
6063077365a9SGeert Uytterhoeven 		[28] = PIN_AVB_MDIO,		/* AVB_MDIO */
6064077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(2,  9),	/* AVB_MDC */
6065077365a9SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(2, 10),	/* AVB_MAGIC */
6066077365a9SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(2, 11),	/* AVB_PHY_INT */
6067077365a9SGeert Uytterhoeven 	} },
6068077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
6069077365a9SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(2, 12),	/* AVB_LINK */
6070077365a9SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(2, 13),	/* AVB_AVTP_MATCH_A */
6071077365a9SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(2, 14),	/* AVB_AVTP_CAPTURE_A */
6072077365a9SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(2,  0),	/* IRQ0 */
6073077365a9SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(2,  1),	/* IRQ1 */
6074077365a9SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(2,  2),	/* IRQ2 */
6075077365a9SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(2,  3),	/* IRQ3 */
6076077365a9SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(2,  4),	/* IRQ4 */
6077077365a9SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(2,  5),	/* IRQ5 */
6078077365a9SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(2,  6),	/* PWM0 */
6079077365a9SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(2,  7),	/* PWM1_A */
6080077365a9SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(2,  8),	/* PWM2_A */
6081077365a9SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(1,  0),	/* A0 */
6082077365a9SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(1,  1),	/* A1 */
6083077365a9SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(1,  2),	/* A2 */
6084077365a9SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(1,  3),	/* A3 */
6085077365a9SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(1,  4),	/* A4 */
6086077365a9SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(1,  5),	/* A5 */
6087077365a9SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(1,  6),	/* A6 */
6088077365a9SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(1,  7),	/* A7 */
6089077365a9SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(1,  8),	/* A8 */
6090077365a9SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(1,  9),	/* A9 */
6091077365a9SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(1, 10),	/* A10 */
6092077365a9SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(1, 11),	/* A11 */
6093077365a9SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(1, 12),	/* A12 */
6094077365a9SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(1, 13),	/* A13 */
6095077365a9SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(1, 14),	/* A14 */
6096077365a9SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(1, 15),	/* A15 */
6097077365a9SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(1, 16),	/* A16 */
6098077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(1, 17),	/* A17 */
6099077365a9SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(1, 18),	/* A18 */
6100077365a9SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(1, 19),	/* A19 */
6101077365a9SGeert Uytterhoeven 	} },
6102077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
6103077365a9SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(1, 28),	/* CLKOUT */
6104077365a9SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(1, 20),	/* CS0_N */
6105077365a9SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(1, 21),	/* CS1_N */
6106077365a9SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(1, 22),	/* BS_N */
6107077365a9SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(1, 23),	/* RD_N */
6108077365a9SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(1, 24),	/* RD_WR_N */
6109077365a9SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(1, 25),	/* WE0_N */
6110077365a9SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(1, 26),	/* WE1_N */
6111077365a9SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(1, 27),	/* EX_WAIT0_A */
6112077365a9SGeert Uytterhoeven 		[ 9] = PIN_PRESETOUT_N,		/* PRESETOUT# */
6113077365a9SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(0,  0),	/* D0 */
6114077365a9SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(0,  1),	/* D1 */
6115077365a9SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(0,  2),	/* D2 */
6116077365a9SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(0,  3),	/* D3 */
6117077365a9SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(0,  4),	/* D4 */
6118077365a9SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(0,  5),	/* D5 */
6119077365a9SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(0,  6),	/* D6 */
6120077365a9SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(0,  7),	/* D7 */
6121077365a9SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(0,  8),	/* D8 */
6122077365a9SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(0,  9),	/* D9 */
6123077365a9SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(0, 10),	/* D10 */
6124077365a9SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(0, 11),	/* D11 */
6125077365a9SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(0, 12),	/* D12 */
6126077365a9SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(0, 13),	/* D13 */
6127077365a9SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(0, 14),	/* D14 */
6128077365a9SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(0, 15),	/* D15 */
6129077365a9SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(7,  0),	/* AVS1 */
6130077365a9SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(7,  1),	/* AVS2 */
6131077365a9SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(7,  2),	/* GP7_02 */
6132077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(7,  3),	/* GP7_03 */
6133077365a9SGeert Uytterhoeven 		[30] = PIN_DU_DOTCLKIN0,	/* DU_DOTCLKIN0 */
6134077365a9SGeert Uytterhoeven 		[31] = PIN_DU_DOTCLKIN1,	/* DU_DOTCLKIN1 */
6135077365a9SGeert Uytterhoeven 	} },
6136077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
6137077365a9SGeert Uytterhoeven 		[ 0] = PIN_DU_DOTCLKIN2,	/* DU_DOTCLKIN2 */
6138077365a9SGeert Uytterhoeven 		[ 1] = PIN_DU_DOTCLKIN3,	/* DU_DOTCLKIN3 */
6139077365a9SGeert Uytterhoeven 		[ 2] = PIN_FSCLKST_N,		/* FSCLKST# */
6140077365a9SGeert Uytterhoeven 		[ 3] = PIN_EXTALR,		/* EXTALR*/
6141077365a9SGeert Uytterhoeven 		[ 4] = PIN_TRST_N,		/* TRST# */
6142077365a9SGeert Uytterhoeven 		[ 5] = PIN_TCK,			/* TCK */
6143077365a9SGeert Uytterhoeven 		[ 6] = PIN_TMS,			/* TMS */
6144077365a9SGeert Uytterhoeven 		[ 7] = PIN_TDI,			/* TDI */
6145077365a9SGeert Uytterhoeven 		[ 8] = SH_PFC_PIN_NONE,
6146077365a9SGeert Uytterhoeven 		[ 9] = PIN_ASEBRK,		/* ASEBRK */
6147077365a9SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(3,  0),	/* SD0_CLK */
6148077365a9SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(3,  1),	/* SD0_CMD */
6149077365a9SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(3,  2),	/* SD0_DAT0 */
6150077365a9SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(3,  3),	/* SD0_DAT1 */
6151077365a9SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(3,  4),	/* SD0_DAT2 */
6152077365a9SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(3,  5),	/* SD0_DAT3 */
6153077365a9SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(3,  6),	/* SD1_CLK */
6154077365a9SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(3,  7),	/* SD1_CMD */
6155077365a9SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(3,  8),	/* SD1_DAT0 */
6156077365a9SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(3,  9),	/* SD1_DAT1 */
6157077365a9SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(3, 10),	/* SD1_DAT2 */
6158077365a9SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(3, 11),	/* SD1_DAT3 */
6159077365a9SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(4,  0),	/* SD2_CLK */
6160077365a9SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(4,  1),	/* SD2_CMD */
6161077365a9SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(4,  2),	/* SD2_DAT0 */
6162077365a9SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(4,  3),	/* SD2_DAT1 */
6163077365a9SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(4,  4),	/* SD2_DAT2 */
6164077365a9SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(4,  5),	/* SD2_DAT3 */
6165077365a9SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(4,  6),	/* SD2_DS */
6166077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(4,  7),	/* SD3_CLK */
6167077365a9SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(4,  8),	/* SD3_CMD */
6168077365a9SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(4,  9),	/* SD3_DAT0 */
6169077365a9SGeert Uytterhoeven 	} },
6170077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
6171077365a9SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(4, 10),	/* SD3_DAT1 */
6172077365a9SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(4, 11),	/* SD3_DAT2 */
6173077365a9SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(4, 12),	/* SD3_DAT3 */
6174077365a9SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(4, 13),	/* SD3_DAT4 */
6175077365a9SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(4, 14),	/* SD3_DAT5 */
6176077365a9SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(4, 15),	/* SD3_DAT6 */
6177077365a9SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(4, 16),	/* SD3_DAT7 */
6178077365a9SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(4, 17),	/* SD3_DS */
6179077365a9SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(3, 12),	/* SD0_CD */
6180077365a9SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(3, 13),	/* SD0_WP */
6181077365a9SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(3, 14),	/* SD1_CD */
6182077365a9SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(3, 15),	/* SD1_WP */
6183077365a9SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(5,  0),	/* SCK0 */
6184077365a9SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(5,  1),	/* RX0 */
6185077365a9SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(5,  2),	/* TX0 */
6186077365a9SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(5,  3),	/* CTS0_N */
6187077365a9SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(5,  4),	/* RTS0_N */
6188077365a9SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(5,  5),	/* RX1_A */
6189077365a9SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(5,  6),	/* TX1_A */
6190077365a9SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(5,  7),	/* CTS1_N */
6191077365a9SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(5,  8),	/* RTS1_N */
6192077365a9SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(5,  9),	/* SCK2 */
6193077365a9SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(5, 10),	/* TX2_A */
6194077365a9SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(5, 11),	/* RX2_A */
6195077365a9SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(5, 12),	/* HSCK0 */
6196077365a9SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(5, 13),	/* HRX0 */
6197077365a9SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(5, 14),	/* HTX0 */
6198077365a9SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(5, 15),	/* HCTS0_N */
6199077365a9SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(5, 16),	/* HRTS0_N */
6200077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(5, 17),	/* MSIOF0_SCK */
6201077365a9SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(5, 18),	/* MSIOF0_SYNC */
6202077365a9SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(5, 19),	/* MSIOF0_SS1 */
6203077365a9SGeert Uytterhoeven 	} },
6204077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
6205077365a9SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(5, 20),	/* MSIOF0_TXD */
6206077365a9SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(5, 21),	/* MSIOF0_SS2 */
6207077365a9SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(5, 22),	/* MSIOF0_RXD */
6208077365a9SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(5, 23),	/* MLB_CLK */
6209077365a9SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(5, 24),	/* MLB_SIG */
6210077365a9SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(5, 25),	/* MLB_DAT */
6211077365a9SGeert Uytterhoeven 		[ 6] = PIN_MLB_REF,		/* MLB_REF */
6212077365a9SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(6,  0),	/* SSI_SCK01239 */
6213077365a9SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(6,  1),	/* SSI_WS01239 */
6214077365a9SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(6,  2),	/* SSI_SDATA0 */
6215077365a9SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(6,  3),	/* SSI_SDATA1_A */
6216077365a9SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(6,  4),	/* SSI_SDATA2_A */
6217077365a9SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(6,  5),	/* SSI_SCK349 */
6218077365a9SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(6,  6),	/* SSI_WS349 */
6219077365a9SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(6,  7),	/* SSI_SDATA3 */
6220077365a9SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(6,  8),	/* SSI_SCK4 */
6221077365a9SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(6,  9),	/* SSI_WS4 */
6222077365a9SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(6, 10),	/* SSI_SDATA4 */
6223077365a9SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(6, 11),	/* SSI_SCK5 */
6224077365a9SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(6, 12),	/* SSI_WS5 */
6225077365a9SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(6, 13),	/* SSI_SDATA5 */
6226077365a9SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(6, 14),	/* SSI_SCK6 */
6227077365a9SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(6, 15),	/* SSI_WS6 */
6228077365a9SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(6, 16),	/* SSI_SDATA6 */
6229077365a9SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(6, 17),	/* SSI_SCK78 */
6230077365a9SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(6, 18),	/* SSI_WS78 */
6231077365a9SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(6, 19),	/* SSI_SDATA7 */
6232077365a9SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(6, 20),	/* SSI_SDATA8 */
6233077365a9SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(6, 21),	/* SSI_SDATA9_A */
6234077365a9SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(6, 22),	/* AUDIO_CLKA_A */
6235077365a9SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(6, 23),	/* AUDIO_CLKB_B */
6236077365a9SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(6, 24),	/* USB0_PWEN */
6237077365a9SGeert Uytterhoeven 	} },
6238077365a9SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
6239077365a9SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(6, 25),	/* USB0_OVC */
6240077365a9SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(6, 26),	/* USB1_PWEN */
6241077365a9SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(6, 27),	/* USB1_OVC */
6242077365a9SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(6, 28),	/* USB30_PWEN */
6243077365a9SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(6, 29),	/* USB30_OVC */
6244077365a9SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(6, 30),	/* USB2_CH3_PWEN */
6245077365a9SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(6, 31),	/* USB2_CH3_OVC */
6246077365a9SGeert Uytterhoeven 		[ 7] = SH_PFC_PIN_NONE,
6247077365a9SGeert Uytterhoeven 		[ 8] = SH_PFC_PIN_NONE,
6248077365a9SGeert Uytterhoeven 		[ 9] = SH_PFC_PIN_NONE,
6249077365a9SGeert Uytterhoeven 		[10] = SH_PFC_PIN_NONE,
6250077365a9SGeert Uytterhoeven 		[11] = SH_PFC_PIN_NONE,
6251077365a9SGeert Uytterhoeven 		[12] = SH_PFC_PIN_NONE,
6252077365a9SGeert Uytterhoeven 		[13] = SH_PFC_PIN_NONE,
6253077365a9SGeert Uytterhoeven 		[14] = SH_PFC_PIN_NONE,
6254077365a9SGeert Uytterhoeven 		[15] = SH_PFC_PIN_NONE,
6255077365a9SGeert Uytterhoeven 		[16] = SH_PFC_PIN_NONE,
6256077365a9SGeert Uytterhoeven 		[17] = SH_PFC_PIN_NONE,
6257077365a9SGeert Uytterhoeven 		[18] = SH_PFC_PIN_NONE,
6258077365a9SGeert Uytterhoeven 		[19] = SH_PFC_PIN_NONE,
6259077365a9SGeert Uytterhoeven 		[20] = SH_PFC_PIN_NONE,
6260077365a9SGeert Uytterhoeven 		[21] = SH_PFC_PIN_NONE,
6261077365a9SGeert Uytterhoeven 		[22] = SH_PFC_PIN_NONE,
6262077365a9SGeert Uytterhoeven 		[23] = SH_PFC_PIN_NONE,
6263077365a9SGeert Uytterhoeven 		[24] = SH_PFC_PIN_NONE,
6264077365a9SGeert Uytterhoeven 		[25] = SH_PFC_PIN_NONE,
6265077365a9SGeert Uytterhoeven 		[26] = SH_PFC_PIN_NONE,
6266077365a9SGeert Uytterhoeven 		[27] = SH_PFC_PIN_NONE,
6267077365a9SGeert Uytterhoeven 		[28] = SH_PFC_PIN_NONE,
6268077365a9SGeert Uytterhoeven 		[29] = SH_PFC_PIN_NONE,
6269077365a9SGeert Uytterhoeven 		[30] = SH_PFC_PIN_NONE,
6270077365a9SGeert Uytterhoeven 		[31] = SH_PFC_PIN_NONE,
6271077365a9SGeert Uytterhoeven 	} },
6272077365a9SGeert Uytterhoeven 	{ /* sentinel */ },
6273077365a9SGeert Uytterhoeven };
6274077365a9SGeert Uytterhoeven 
6275077365a9SGeert Uytterhoeven static const struct sh_pfc_soc_operations r8a77951_pinmux_ops = {
6276077365a9SGeert Uytterhoeven 	.pin_to_pocctrl = r8a77951_pin_to_pocctrl,
627727e768a4SGeert Uytterhoeven 	.get_bias = rcar_pinmux_get_bias,
627827e768a4SGeert Uytterhoeven 	.set_bias = rcar_pinmux_set_bias,
6279077365a9SGeert Uytterhoeven };
6280077365a9SGeert Uytterhoeven 
6281077365a9SGeert Uytterhoeven #ifdef CONFIG_PINCTRL_PFC_R8A774E1
6282077365a9SGeert Uytterhoeven const struct sh_pfc_soc_info r8a774e1_pinmux_info = {
6283077365a9SGeert Uytterhoeven 	.name = "r8a774e1_pfc",
6284077365a9SGeert Uytterhoeven 	.ops = &r8a77951_pinmux_ops,
6285077365a9SGeert Uytterhoeven 	.unlock_reg = 0xe6060000, /* PMMR */
6286077365a9SGeert Uytterhoeven 
6287077365a9SGeert Uytterhoeven 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6288077365a9SGeert Uytterhoeven 
6289077365a9SGeert Uytterhoeven 	.pins = pinmux_pins,
6290077365a9SGeert Uytterhoeven 	.nr_pins = ARRAY_SIZE(pinmux_pins),
6291077365a9SGeert Uytterhoeven 	.groups = pinmux_groups.common,
6292077365a9SGeert Uytterhoeven 	.nr_groups = ARRAY_SIZE(pinmux_groups.common),
6293077365a9SGeert Uytterhoeven 	.functions = pinmux_functions.common,
6294077365a9SGeert Uytterhoeven 	.nr_functions = ARRAY_SIZE(pinmux_functions.common),
6295077365a9SGeert Uytterhoeven 
6296077365a9SGeert Uytterhoeven 	.cfg_regs = pinmux_config_regs,
6297077365a9SGeert Uytterhoeven 	.drive_regs = pinmux_drive_regs,
6298077365a9SGeert Uytterhoeven 	.bias_regs = pinmux_bias_regs,
6299077365a9SGeert Uytterhoeven 	.ioctrl_regs = pinmux_ioctrl_regs,
6300077365a9SGeert Uytterhoeven 
6301077365a9SGeert Uytterhoeven 	.pinmux_data = pinmux_data,
6302077365a9SGeert Uytterhoeven 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
6303077365a9SGeert Uytterhoeven };
6304077365a9SGeert Uytterhoeven #endif
6305077365a9SGeert Uytterhoeven 
6306077365a9SGeert Uytterhoeven #ifdef CONFIG_PINCTRL_PFC_R8A77951
6307077365a9SGeert Uytterhoeven const struct sh_pfc_soc_info r8a77951_pinmux_info = {
6308077365a9SGeert Uytterhoeven 	.name = "r8a77951_pfc",
6309077365a9SGeert Uytterhoeven 	.ops = &r8a77951_pinmux_ops,
6310077365a9SGeert Uytterhoeven 	.unlock_reg = 0xe6060000, /* PMMR */
6311077365a9SGeert Uytterhoeven 
6312077365a9SGeert Uytterhoeven 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6313077365a9SGeert Uytterhoeven 
6314077365a9SGeert Uytterhoeven 	.pins = pinmux_pins,
6315077365a9SGeert Uytterhoeven 	.nr_pins = ARRAY_SIZE(pinmux_pins),
6316077365a9SGeert Uytterhoeven 	.groups = pinmux_groups.common,
6317077365a9SGeert Uytterhoeven 	.nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6318077365a9SGeert Uytterhoeven 			ARRAY_SIZE(pinmux_groups.automotive),
6319077365a9SGeert Uytterhoeven 	.functions = pinmux_functions.common,
6320077365a9SGeert Uytterhoeven 	.nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6321077365a9SGeert Uytterhoeven 			ARRAY_SIZE(pinmux_functions.automotive),
6322077365a9SGeert Uytterhoeven 
6323077365a9SGeert Uytterhoeven 	.cfg_regs = pinmux_config_regs,
6324077365a9SGeert Uytterhoeven 	.drive_regs = pinmux_drive_regs,
6325077365a9SGeert Uytterhoeven 	.bias_regs = pinmux_bias_regs,
6326077365a9SGeert Uytterhoeven 	.ioctrl_regs = pinmux_ioctrl_regs,
6327077365a9SGeert Uytterhoeven 
6328077365a9SGeert Uytterhoeven 	.pinmux_data = pinmux_data,
6329077365a9SGeert Uytterhoeven 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
6330077365a9SGeert Uytterhoeven };
6331077365a9SGeert Uytterhoeven #endif
6332