128b665f6SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
26732ae5cSJean-Christophe PLAGNIOL-VILLARD /*
36732ae5cSJean-Christophe PLAGNIOL-VILLARD  * at91 pinctrl driver based on at91 pinmux core
46732ae5cSJean-Christophe PLAGNIOL-VILLARD  *
56732ae5cSJean-Christophe PLAGNIOL-VILLARD  * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
66732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
76732ae5cSJean-Christophe PLAGNIOL-VILLARD 
86732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/clk.h>
96732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/err.h>
109ace1002SAndy Shevchenko #include <linux/gpio/driver.h>
116732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/init.h>
126732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/interrupt.h>
136732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/io.h>
149ace1002SAndy Shevchenko #include <linux/of.h>
159ace1002SAndy Shevchenko #include <linux/of_address.h>
169ace1002SAndy Shevchenko #include <linux/of_device.h>
179ace1002SAndy Shevchenko #include <linux/of_irq.h>
189ace1002SAndy Shevchenko #include <linux/pm.h>
199ace1002SAndy Shevchenko #include <linux/seq_file.h>
209ace1002SAndy Shevchenko #include <linux/slab.h>
21f494c191SAndy Shevchenko #include <linux/string_helpers.h>
229ace1002SAndy Shevchenko 
239ace1002SAndy Shevchenko /* Since we request GPIOs from ourself */
249ace1002SAndy Shevchenko #include <linux/pinctrl/consumer.h>
256732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/pinctrl/machine.h>
266732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/pinctrl/pinconf.h>
276732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/pinctrl/pinctrl.h>
286732ae5cSJean-Christophe PLAGNIOL-VILLARD #include <linux/pinctrl/pinmux.h>
2941dbf4a1SLee Jones 
30c654b6bfSAlexandre Belloni #include "pinctrl-at91.h"
316732ae5cSJean-Christophe PLAGNIOL-VILLARD #include "core.h"
326732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3394daf85eSLinus Walleij #define MAX_GPIO_BANKS		5
346732ae5cSJean-Christophe PLAGNIOL-VILLARD #define MAX_NB_GPIO_PER_BANK	32
356732ae5cSJean-Christophe PLAGNIOL-VILLARD 
366732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pinctrl_mux_ops;
376732ae5cSJean-Christophe PLAGNIOL-VILLARD 
387fec8c9cSClaudiu Beznea /**
397fec8c9cSClaudiu Beznea  * struct at91_gpio_chip: at91 gpio chip
407fec8c9cSClaudiu Beznea  * @chip: gpio chip
417fec8c9cSClaudiu Beznea  * @range: gpio range
427fec8c9cSClaudiu Beznea  * @next: bank sharing same clock
437fec8c9cSClaudiu Beznea  * @pioc_hwirq: PIO bank interrupt identifier on AIC
447fec8c9cSClaudiu Beznea  * @pioc_virq: PIO bank Linux virtual interrupt
457fec8c9cSClaudiu Beznea  * @regbase: PIO bank virtual address
467fec8c9cSClaudiu Beznea  * @clock: associated clock
477fec8c9cSClaudiu Beznea  * @ops: at91 pinctrl mux ops
48a5752075SClaudiu Beznea  * @wakeups: wakeup interrupts
49a5752075SClaudiu Beznea  * @backups: interrupts disabled in suspend
50a5752075SClaudiu Beznea  * @id: gpio chip identifier
517fec8c9cSClaudiu Beznea  */
526732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_gpio_chip {
536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct gpio_chip	chip;
546732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct pinctrl_gpio_range range;
557fec8c9cSClaudiu Beznea 	struct at91_gpio_chip	*next;
567fec8c9cSClaudiu Beznea 	int			pioc_hwirq;
577fec8c9cSClaudiu Beznea 	int			pioc_virq;
587fec8c9cSClaudiu Beznea 	void __iomem		*regbase;
597fec8c9cSClaudiu Beznea 	struct clk		*clock;
607fec8c9cSClaudiu Beznea 	const struct at91_pinctrl_mux_ops *ops;
61a5752075SClaudiu Beznea 	u32			wakeups;
62a5752075SClaudiu Beznea 	u32			backups;
63a5752075SClaudiu Beznea 	u32			id;
646732ae5cSJean-Christophe PLAGNIOL-VILLARD };
656732ae5cSJean-Christophe PLAGNIOL-VILLARD 
666732ae5cSJean-Christophe PLAGNIOL-VILLARD static struct at91_gpio_chip *gpio_chips[MAX_GPIO_BANKS];
676732ae5cSJean-Christophe PLAGNIOL-VILLARD 
686732ae5cSJean-Christophe PLAGNIOL-VILLARD static int gpio_banks;
696732ae5cSJean-Christophe PLAGNIOL-VILLARD 
70525fae21SJean-Christophe PLAGNIOL-VILLARD #define PULL_UP		(1 << 0)
716732ae5cSJean-Christophe PLAGNIOL-VILLARD #define MULTI_DRIVE	(1 << 1)
727ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define DEGLITCH	(1 << 2)
737ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define PULL_DOWN	(1 << 3)
747ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define DIS_SCHMIT	(1 << 4)
754334ac2dSMarek Roszko #define DRIVE_STRENGTH_SHIFT	5
764334ac2dSMarek Roszko #define DRIVE_STRENGTH_MASK		0x3
774334ac2dSMarek Roszko #define DRIVE_STRENGTH   (DRIVE_STRENGTH_MASK << DRIVE_STRENGTH_SHIFT)
7896bb12deSBoris BREZILLON #define OUTPUT		(1 << 7)
7996bb12deSBoris BREZILLON #define OUTPUT_VAL_SHIFT	8
8096bb12deSBoris BREZILLON #define OUTPUT_VAL	(0x1 << OUTPUT_VAL_SHIFT)
8164e21addSClaudiu Beznea #define SLEWRATE_SHIFT	9
8264e21addSClaudiu Beznea #define SLEWRATE_MASK	0x1
8364e21addSClaudiu Beznea #define SLEWRATE	(SLEWRATE_MASK << SLEWRATE_SHIFT)
847ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define DEBOUNCE	(1 << 16)
857ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define DEBOUNCE_VAL_SHIFT	17
867ebd7a3aSJean-Christophe PLAGNIOL-VILLARD #define DEBOUNCE_VAL	(0x3fff << DEBOUNCE_VAL_SHIFT)
876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
88aa78655dSLee Jones /*
894334ac2dSMarek Roszko  * These defines will translated the dt binding settings to our internal
904334ac2dSMarek Roszko  * settings. They are not necessarily the same value as the register setting.
914334ac2dSMarek Roszko  * The actual drive strength current of low, medium and high must be looked up
924334ac2dSMarek Roszko  * from the corresponding device datasheet. This value is different for pins
934334ac2dSMarek Roszko  * that are even in the same banks. It is also dependent on VCC.
944334ac2dSMarek Roszko  * DRIVE_STRENGTH_DEFAULT is just a placeholder to avoid changing the drive
954334ac2dSMarek Roszko  * strength when there is no dt config for it.
964334ac2dSMarek Roszko  */
97b67328e1SClaudiu Beznea enum drive_strength_bit {
98b67328e1SClaudiu Beznea 	DRIVE_STRENGTH_BIT_DEF,
99b67328e1SClaudiu Beznea 	DRIVE_STRENGTH_BIT_LOW,
100b67328e1SClaudiu Beznea 	DRIVE_STRENGTH_BIT_MED,
101b67328e1SClaudiu Beznea 	DRIVE_STRENGTH_BIT_HI,
102b67328e1SClaudiu Beznea };
103b67328e1SClaudiu Beznea 
104b67328e1SClaudiu Beznea #define DRIVE_STRENGTH_BIT_MSK(name)	(DRIVE_STRENGTH_BIT_##name << \
105b67328e1SClaudiu Beznea 					 DRIVE_STRENGTH_SHIFT)
1064334ac2dSMarek Roszko 
10764e21addSClaudiu Beznea enum slewrate_bit {
10864e21addSClaudiu Beznea 	SLEWRATE_BIT_ENA,
1090b329285SCodrin Ciubotariu 	SLEWRATE_BIT_DIS,
11064e21addSClaudiu Beznea };
11164e21addSClaudiu Beznea 
11264e21addSClaudiu Beznea #define SLEWRATE_BIT_MSK(name)		(SLEWRATE_BIT_##name << SLEWRATE_SHIFT)
11364e21addSClaudiu Beznea 
1144334ac2dSMarek Roszko /**
1156732ae5cSJean-Christophe PLAGNIOL-VILLARD  * struct at91_pmx_func - describes AT91 pinmux functions
1166732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @name: the name of this specific function
1176732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @groups: corresponding pin groups
1186732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @ngroups: the number of groups
1196732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
1206732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pmx_func {
1216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const char	*name;
1226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const char	**groups;
1236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned	ngroups;
1246732ae5cSJean-Christophe PLAGNIOL-VILLARD };
1256732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1266732ae5cSJean-Christophe PLAGNIOL-VILLARD enum at91_mux {
1276732ae5cSJean-Christophe PLAGNIOL-VILLARD 	AT91_MUX_GPIO = 0,
1286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	AT91_MUX_PERIPH_A = 1,
1296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	AT91_MUX_PERIPH_B = 2,
1306732ae5cSJean-Christophe PLAGNIOL-VILLARD 	AT91_MUX_PERIPH_C = 3,
1316732ae5cSJean-Christophe PLAGNIOL-VILLARD 	AT91_MUX_PERIPH_D = 4,
1326732ae5cSJean-Christophe PLAGNIOL-VILLARD };
1336732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1346732ae5cSJean-Christophe PLAGNIOL-VILLARD /**
1356732ae5cSJean-Christophe PLAGNIOL-VILLARD  * struct at91_pmx_pin - describes an At91 pin mux
1366732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @bank: the bank of the pin
1376732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @pin: the pin number in the @bank
1386732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @mux: the mux mode : gpio or periph_x of the pin i.e. alternate function.
1396732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @conf: the configuration of the pin: PULL_UP, MULTIDRIVE etc...
1406732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
1416732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pmx_pin {
1426732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t	bank;
1436732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t	pin;
1446732ae5cSJean-Christophe PLAGNIOL-VILLARD 	enum at91_mux	mux;
1456732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned long	conf;
1466732ae5cSJean-Christophe PLAGNIOL-VILLARD };
1476732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1486732ae5cSJean-Christophe PLAGNIOL-VILLARD /**
1496732ae5cSJean-Christophe PLAGNIOL-VILLARD  * struct at91_pin_group - describes an At91 pin group
1506732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @name: the name of this specific pin group
1516732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @pins_conf: the mux mode for each pin in this group. The size of this
1526732ae5cSJean-Christophe PLAGNIOL-VILLARD  *	array is the same as pins.
1536732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @pins: an array of discrete physical pins used in this group, taken
1546732ae5cSJean-Christophe PLAGNIOL-VILLARD  *	from the driver-local pin enumeration space
1556732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @npins: the number of pins in this group array, i.e. the number of
1566732ae5cSJean-Christophe PLAGNIOL-VILLARD  *	elements in .pins so we can iterate over that array
1576732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
1586732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pin_group {
1596732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const char		*name;
1606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pmx_pin	*pins_conf;
1616732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned int		*pins;
1626732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned		npins;
1636732ae5cSJean-Christophe PLAGNIOL-VILLARD };
1646732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1656732ae5cSJean-Christophe PLAGNIOL-VILLARD /**
166c2eb9e7fSAlexandre Belloni  * struct at91_pinctrl_mux_ops - describes an AT91 mux ops group
1676732ae5cSJean-Christophe PLAGNIOL-VILLARD  * on new IP with support for periph C and D the way to mux in
1686732ae5cSJean-Christophe PLAGNIOL-VILLARD  * periph A and B has changed
1696732ae5cSJean-Christophe PLAGNIOL-VILLARD  * So provide the right call back
1706732ae5cSJean-Christophe PLAGNIOL-VILLARD  * if not present means the IP does not support it
1716732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @get_periph: return the periph mode configured
1726732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @mux_A_periph: mux as periph A
1736732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @mux_B_periph: mux as periph B
1746732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @mux_C_periph: mux as periph C
1756732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @mux_D_periph: mux as periph D
1767ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @get_deglitch: get deglitch status
1777ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @set_deglitch: enable/disable deglitch
1787ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @get_debounce: get debounce status
1797ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @set_debounce: enable/disable debounce
1807ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @get_pulldown: get pulldown status
1817ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @set_pulldown: enable/disable pulldown
1827ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @get_schmitt_trig: get schmitt trigger status
1837ebd7a3aSJean-Christophe PLAGNIOL-VILLARD  * @disable_schmitt_trig: disable schmitt trigger
184aa78655dSLee Jones  * @get_drivestrength: get driver strength
185aa78655dSLee Jones  * @set_drivestrength: set driver strength
186aa78655dSLee Jones  * @get_slewrate: get slew rate
187aa78655dSLee Jones  * @set_slewrate: set slew rate
1886732ae5cSJean-Christophe PLAGNIOL-VILLARD  * @irq_type: return irq type
1896732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
1906732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pinctrl_mux_ops {
1916732ae5cSJean-Christophe PLAGNIOL-VILLARD 	enum at91_mux (*get_periph)(void __iomem *pio, unsigned mask);
1926732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void (*mux_A_periph)(void __iomem *pio, unsigned mask);
1936732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void (*mux_B_periph)(void __iomem *pio, unsigned mask);
1946732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void (*mux_C_periph)(void __iomem *pio, unsigned mask);
1956732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void (*mux_D_periph)(void __iomem *pio, unsigned mask);
1967ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	bool (*get_deglitch)(void __iomem *pio, unsigned pin);
19777966ad7SBoris BREZILLON 	void (*set_deglitch)(void __iomem *pio, unsigned mask, bool is_on);
1987ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	bool (*get_debounce)(void __iomem *pio, unsigned pin, u32 *div);
19977966ad7SBoris BREZILLON 	void (*set_debounce)(void __iomem *pio, unsigned mask, bool is_on, u32 div);
2007ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	bool (*get_pulldown)(void __iomem *pio, unsigned pin);
20177966ad7SBoris BREZILLON 	void (*set_pulldown)(void __iomem *pio, unsigned mask, bool is_on);
2027ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	bool (*get_schmitt_trig)(void __iomem *pio, unsigned pin);
2037ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	void (*disable_schmitt_trig)(void __iomem *pio, unsigned mask);
2044334ac2dSMarek Roszko 	unsigned (*get_drivestrength)(void __iomem *pio, unsigned pin);
2054334ac2dSMarek Roszko 	void (*set_drivestrength)(void __iomem *pio, unsigned pin,
2064334ac2dSMarek Roszko 					u32 strength);
20764e21addSClaudiu Beznea 	unsigned (*get_slewrate)(void __iomem *pio, unsigned pin);
20864e21addSClaudiu Beznea 	void (*set_slewrate)(void __iomem *pio, unsigned pin, u32 slewrate);
2096732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* irq */
2106732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int (*irq_type)(struct irq_data *d, unsigned type);
2116732ae5cSJean-Christophe PLAGNIOL-VILLARD };
2126732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2136732ae5cSJean-Christophe PLAGNIOL-VILLARD static int gpio_irq_type(struct irq_data *d, unsigned type);
2146732ae5cSJean-Christophe PLAGNIOL-VILLARD static int alt_gpio_irq_type(struct irq_data *d, unsigned type);
2156732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2166732ae5cSJean-Christophe PLAGNIOL-VILLARD struct at91_pinctrl {
2176732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct device		*dev;
2186732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct pinctrl_dev	*pctl;
2196732ae5cSJean-Christophe PLAGNIOL-VILLARD 
220a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	int			nactive_banks;
2216732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t		*mux_mask;
2236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int			nmux;
2246732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2256732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pmx_func	*functions;
2266732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int			nfunctions;
2276732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pin_group	*groups;
2296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int			ngroups;
2306732ae5cSJean-Christophe PLAGNIOL-VILLARD 
231f56b273cSRikard Falkeborn 	const struct at91_pinctrl_mux_ops *ops;
2326732ae5cSJean-Christophe PLAGNIOL-VILLARD };
2336732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_find_group_by_name(const struct at91_pinctrl * info,const char * name)23456411f3cSArnd Bergmann static inline const struct at91_pin_group *at91_pinctrl_find_group_by_name(
2356732ae5cSJean-Christophe PLAGNIOL-VILLARD 				const struct at91_pinctrl *info,
2366732ae5cSJean-Christophe PLAGNIOL-VILLARD 				const char *name)
2376732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2386732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const struct at91_pin_group *grp = NULL;
2396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int i;
2406732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2416732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < info->ngroups; i++) {
2426732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (strcmp(info->groups[i].name, name))
2436732ae5cSJean-Christophe PLAGNIOL-VILLARD 			continue;
2446732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2456732ae5cSJean-Christophe PLAGNIOL-VILLARD 		grp = &info->groups[i];
2466732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_dbg(info->dev, "%s: %d 0:%d\n", name, grp->npins, grp->pins[0]);
2476732ae5cSJean-Christophe PLAGNIOL-VILLARD 		break;
2486732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
2496732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2506732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return grp;
2516732ae5cSJean-Christophe PLAGNIOL-VILLARD }
2526732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_get_groups_count(struct pinctrl_dev * pctldev)2536732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_get_groups_count(struct pinctrl_dev *pctldev)
2546732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2556732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2566732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return info->ngroups;
2586732ae5cSJean-Christophe PLAGNIOL-VILLARD }
2596732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)2606732ae5cSJean-Christophe PLAGNIOL-VILLARD static const char *at91_get_group_name(struct pinctrl_dev *pctldev,
2616732ae5cSJean-Christophe PLAGNIOL-VILLARD 				       unsigned selector)
2626732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2636732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2646732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2656732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return info->groups[selector].name;
2666732ae5cSJean-Christophe PLAGNIOL-VILLARD }
2676732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * npins)2686732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
2696732ae5cSJean-Christophe PLAGNIOL-VILLARD 			       const unsigned **pins,
2706732ae5cSJean-Christophe PLAGNIOL-VILLARD 			       unsigned *npins)
2716732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2726732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2736732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (selector >= info->ngroups)
2756732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
2766732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2776732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*pins = info->groups[selector].pins;
2786732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*npins = info->groups[selector].npins;
2796732ae5cSJean-Christophe PLAGNIOL-VILLARD 
2806732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
2816732ae5cSJean-Christophe PLAGNIOL-VILLARD }
2826732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)2836732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
2846732ae5cSJean-Christophe PLAGNIOL-VILLARD 		   unsigned offset)
2856732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	seq_printf(s, "%s", dev_name(pctldev->dev));
2876732ae5cSJean-Christophe PLAGNIOL-VILLARD }
2886732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)2896732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_dt_node_to_map(struct pinctrl_dev *pctldev,
2906732ae5cSJean-Christophe PLAGNIOL-VILLARD 			struct device_node *np,
2916732ae5cSJean-Christophe PLAGNIOL-VILLARD 			struct pinctrl_map **map, unsigned *num_maps)
2926732ae5cSJean-Christophe PLAGNIOL-VILLARD {
2936732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2946732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const struct at91_pin_group *grp;
2956732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct pinctrl_map *new_map;
2966732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct device_node *parent;
2976732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int map_num = 1;
2986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int i;
2996732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/*
30161e310a1SAlexandre Belloni 	 * first find the group of this node and check if we need to create
3026732ae5cSJean-Christophe PLAGNIOL-VILLARD 	 * config maps for pins
3036732ae5cSJean-Christophe PLAGNIOL-VILLARD 	 */
3046732ae5cSJean-Christophe PLAGNIOL-VILLARD 	grp = at91_pinctrl_find_group_by_name(info, np->name);
3056732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!grp) {
30694f4e54cSRob Herring 		dev_err(info->dev, "unable to find group for node %pOFn\n",
30794f4e54cSRob Herring 			np);
3086732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
3096732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
3106732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3116732ae5cSJean-Christophe PLAGNIOL-VILLARD 	map_num += grp->npins;
312a86854d0SKees Cook 	new_map = devm_kcalloc(pctldev->dev, map_num, sizeof(*new_map),
313a86854d0SKees Cook 			       GFP_KERNEL);
3146732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!new_map)
3156732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
3166732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3176732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*map = new_map;
3186732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*num_maps = map_num;
3196732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3206732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* create mux map */
3216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	parent = of_get_parent(np);
3226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!parent) {
323c62b2b34SJulia Lawall 		devm_kfree(pctldev->dev, new_map);
3246732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
3256732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
3266732ae5cSJean-Christophe PLAGNIOL-VILLARD 	new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
3276732ae5cSJean-Christophe PLAGNIOL-VILLARD 	new_map[0].data.mux.function = parent->name;
3286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	new_map[0].data.mux.group = np->name;
3296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	of_node_put(parent);
3306732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3316732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* create config map */
3326732ae5cSJean-Christophe PLAGNIOL-VILLARD 	new_map++;
3336732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < grp->npins; i++) {
3346732ae5cSJean-Christophe PLAGNIOL-VILLARD 		new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
3356732ae5cSJean-Christophe PLAGNIOL-VILLARD 		new_map[i].data.configs.group_or_pin =
3366732ae5cSJean-Christophe PLAGNIOL-VILLARD 				pin_get_name(pctldev, grp->pins[i]);
3376732ae5cSJean-Christophe PLAGNIOL-VILLARD 		new_map[i].data.configs.configs = &grp->pins_conf[i].conf;
3386732ae5cSJean-Christophe PLAGNIOL-VILLARD 		new_map[i].data.configs.num_configs = 1;
3396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
3406732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3416732ae5cSJean-Christophe PLAGNIOL-VILLARD 	dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
3426732ae5cSJean-Christophe PLAGNIOL-VILLARD 		(*map)->data.mux.function, (*map)->data.mux.group, map_num);
3436732ae5cSJean-Christophe PLAGNIOL-VILLARD 
3446732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
3456732ae5cSJean-Christophe PLAGNIOL-VILLARD }
3466732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)3476732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_dt_free_map(struct pinctrl_dev *pctldev,
3486732ae5cSJean-Christophe PLAGNIOL-VILLARD 				struct pinctrl_map *map, unsigned num_maps)
3496732ae5cSJean-Christophe PLAGNIOL-VILLARD {
3506732ae5cSJean-Christophe PLAGNIOL-VILLARD }
3516732ae5cSJean-Christophe PLAGNIOL-VILLARD 
352022ab148SLaurent Pinchart static const struct pinctrl_ops at91_pctrl_ops = {
3536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_groups_count	= at91_get_groups_count,
3546732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_group_name		= at91_get_group_name,
3556732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_group_pins		= at91_get_group_pins,
3566732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pin_dbg_show		= at91_pin_dbg_show,
3576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.dt_node_to_map		= at91_dt_node_to_map,
3586732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.dt_free_map		= at91_dt_free_map,
3596732ae5cSJean-Christophe PLAGNIOL-VILLARD };
3606732ae5cSJean-Christophe PLAGNIOL-VILLARD 
pin_to_controller(struct at91_pinctrl * info,unsigned int bank)3616732ae5cSJean-Christophe PLAGNIOL-VILLARD static void __iomem *pin_to_controller(struct at91_pinctrl *info,
3626732ae5cSJean-Christophe PLAGNIOL-VILLARD 				 unsigned int bank)
3636732ae5cSJean-Christophe PLAGNIOL-VILLARD {
3641ab36387SDavid Dueck 	if (!gpio_chips[bank])
3651ab36387SDavid Dueck 		return NULL;
3661ab36387SDavid Dueck 
3676732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return gpio_chips[bank]->regbase;
3686732ae5cSJean-Christophe PLAGNIOL-VILLARD }
3696732ae5cSJean-Christophe PLAGNIOL-VILLARD 
pin_to_bank(unsigned pin)3706732ae5cSJean-Christophe PLAGNIOL-VILLARD static inline int pin_to_bank(unsigned pin)
3716732ae5cSJean-Christophe PLAGNIOL-VILLARD {
3726732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return pin /= MAX_NB_GPIO_PER_BANK;
3736732ae5cSJean-Christophe PLAGNIOL-VILLARD }
3746732ae5cSJean-Christophe PLAGNIOL-VILLARD 
pin_to_mask(unsigned int pin)3756732ae5cSJean-Christophe PLAGNIOL-VILLARD static unsigned pin_to_mask(unsigned int pin)
3766732ae5cSJean-Christophe PLAGNIOL-VILLARD {
3776732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 1 << pin;
3786732ae5cSJean-Christophe PLAGNIOL-VILLARD }
3796732ae5cSJean-Christophe PLAGNIOL-VILLARD 
two_bit_pin_value_shift_amount(unsigned int pin)3804334ac2dSMarek Roszko static unsigned two_bit_pin_value_shift_amount(unsigned int pin)
3814334ac2dSMarek Roszko {
3824334ac2dSMarek Roszko 	/* return the shift value for a pin for "two bit" per pin registers,
3834334ac2dSMarek Roszko 	 * i.e. drive strength */
3844334ac2dSMarek Roszko 	return 2*((pin >= MAX_NB_GPIO_PER_BANK/2)
3854334ac2dSMarek Roszko 			? pin - MAX_NB_GPIO_PER_BANK/2 : pin);
3864334ac2dSMarek Roszko }
3874334ac2dSMarek Roszko 
sama5d3_get_drive_register(unsigned int pin)3884334ac2dSMarek Roszko static unsigned sama5d3_get_drive_register(unsigned int pin)
3894334ac2dSMarek Roszko {
3904334ac2dSMarek Roszko 	/* drive strength is split between two registers
3914334ac2dSMarek Roszko 	 * with two bits per pin */
3924334ac2dSMarek Roszko 	return (pin >= MAX_NB_GPIO_PER_BANK/2)
3934334ac2dSMarek Roszko 			? SAMA5D3_PIO_DRIVER2 : SAMA5D3_PIO_DRIVER1;
3944334ac2dSMarek Roszko }
3954334ac2dSMarek Roszko 
at91sam9x5_get_drive_register(unsigned int pin)3964334ac2dSMarek Roszko static unsigned at91sam9x5_get_drive_register(unsigned int pin)
3974334ac2dSMarek Roszko {
3984334ac2dSMarek Roszko 	/* drive strength is split between two registers
3994334ac2dSMarek Roszko 	 * with two bits per pin */
4004334ac2dSMarek Roszko 	return (pin >= MAX_NB_GPIO_PER_BANK/2)
4014334ac2dSMarek Roszko 			? AT91SAM9X5_PIO_DRIVER2 : AT91SAM9X5_PIO_DRIVER1;
4024334ac2dSMarek Roszko }
4034334ac2dSMarek Roszko 
at91_mux_disable_interrupt(void __iomem * pio,unsigned mask)4046732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_disable_interrupt(void __iomem *pio, unsigned mask)
4056732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_IDR);
4076732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4086732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_get_pullup(void __iomem * pio,unsigned pin)4096732ae5cSJean-Christophe PLAGNIOL-VILLARD static unsigned at91_mux_get_pullup(void __iomem *pio, unsigned pin)
4106732ae5cSJean-Christophe PLAGNIOL-VILLARD {
41105d3534aSBoris BREZILLON 	return !((readl_relaxed(pio + PIO_PUSR) >> pin) & 0x1);
4126732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4136732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_set_pullup(void __iomem * pio,unsigned mask,bool on)4146732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_set_pullup(void __iomem *pio, unsigned mask, bool on)
4156732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4163d784273SWenyou Yang 	if (on)
4173d784273SWenyou Yang 		writel_relaxed(mask, pio + PIO_PPDDR);
4183d784273SWenyou Yang 
4196732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + (on ? PIO_PUER : PIO_PUDR));
4206732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4216732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_get_output(void __iomem * pio,unsigned int pin,bool * val)42296bb12deSBoris BREZILLON static bool at91_mux_get_output(void __iomem *pio, unsigned int pin, bool *val)
42396bb12deSBoris BREZILLON {
42496bb12deSBoris BREZILLON 	*val = (readl_relaxed(pio + PIO_ODSR) >> pin) & 0x1;
42596bb12deSBoris BREZILLON 	return (readl_relaxed(pio + PIO_OSR) >> pin) & 0x1;
42696bb12deSBoris BREZILLON }
42796bb12deSBoris BREZILLON 
at91_mux_set_output(void __iomem * pio,unsigned int mask,bool is_on,bool val)42896bb12deSBoris BREZILLON static void at91_mux_set_output(void __iomem *pio, unsigned int mask,
42996bb12deSBoris BREZILLON 				bool is_on, bool val)
43096bb12deSBoris BREZILLON {
43196bb12deSBoris BREZILLON 	writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
43296bb12deSBoris BREZILLON 	writel_relaxed(mask, pio + (is_on ? PIO_OER : PIO_ODR));
43396bb12deSBoris BREZILLON }
43496bb12deSBoris BREZILLON 
at91_mux_get_multidrive(void __iomem * pio,unsigned pin)4356732ae5cSJean-Christophe PLAGNIOL-VILLARD static unsigned at91_mux_get_multidrive(void __iomem *pio, unsigned pin)
4366732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4376732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return (readl_relaxed(pio + PIO_MDSR) >> pin) & 0x1;
4386732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4396732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_set_multidrive(void __iomem * pio,unsigned mask,bool on)4406732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_set_multidrive(void __iomem *pio, unsigned mask, bool on)
4416732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4426732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + (on ? PIO_MDER : PIO_MDDR));
4436732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4446732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_set_A_periph(void __iomem * pio,unsigned mask)4456732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_set_A_periph(void __iomem *pio, unsigned mask)
4466732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4476732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_ASR);
4486732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4496732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_set_B_periph(void __iomem * pio,unsigned mask)4506732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_set_B_periph(void __iomem *pio, unsigned mask)
4516732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_BSR);
4536732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_A_periph(void __iomem * pio,unsigned mask)4556732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_A_periph(void __iomem *pio, unsigned mask)
4566732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4576732ae5cSJean-Christophe PLAGNIOL-VILLARD 
4586732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask,
4596732ae5cSJean-Christophe PLAGNIOL-VILLARD 						pio + PIO_ABCDSR1);
4606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask,
4616732ae5cSJean-Christophe PLAGNIOL-VILLARD 						pio + PIO_ABCDSR2);
4626732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4636732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_B_periph(void __iomem * pio,unsigned mask)4646732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_B_periph(void __iomem *pio, unsigned mask)
4656732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4666732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask,
4676732ae5cSJean-Christophe PLAGNIOL-VILLARD 						pio + PIO_ABCDSR1);
4686732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask,
4696732ae5cSJean-Christophe PLAGNIOL-VILLARD 						pio + PIO_ABCDSR2);
4706732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4716732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_C_periph(void __iomem * pio,unsigned mask)4726732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_C_periph(void __iomem *pio, unsigned mask)
4736732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask, pio + PIO_ABCDSR1);
4756732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2);
4766732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4776732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_D_periph(void __iomem * pio,unsigned mask)4786732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_D_periph(void __iomem *pio, unsigned mask)
4796732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4806732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask, pio + PIO_ABCDSR1);
4816732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2);
4826732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4836732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_get_periph(void __iomem * pio,unsigned mask)4846732ae5cSJean-Christophe PLAGNIOL-VILLARD static enum at91_mux at91_mux_pio3_get_periph(void __iomem *pio, unsigned mask)
4856732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned select;
4876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
4886732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (readl_relaxed(pio + PIO_PSR) & mask)
4896732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return AT91_MUX_GPIO;
4906732ae5cSJean-Christophe PLAGNIOL-VILLARD 
4916732ae5cSJean-Christophe PLAGNIOL-VILLARD 	select = !!(readl_relaxed(pio + PIO_ABCDSR1) & mask);
4926732ae5cSJean-Christophe PLAGNIOL-VILLARD 	select |= (!!(readl_relaxed(pio + PIO_ABCDSR2) & mask) << 1);
4936732ae5cSJean-Christophe PLAGNIOL-VILLARD 
4946732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return select + 1;
4956732ae5cSJean-Christophe PLAGNIOL-VILLARD }
4966732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_get_periph(void __iomem * pio,unsigned mask)4976732ae5cSJean-Christophe PLAGNIOL-VILLARD static enum at91_mux at91_mux_get_periph(void __iomem *pio, unsigned mask)
4986732ae5cSJean-Christophe PLAGNIOL-VILLARD {
4996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned select;
5006732ae5cSJean-Christophe PLAGNIOL-VILLARD 
5016732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (readl_relaxed(pio + PIO_PSR) & mask)
5026732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return AT91_MUX_GPIO;
5036732ae5cSJean-Christophe PLAGNIOL-VILLARD 
5046732ae5cSJean-Christophe PLAGNIOL-VILLARD 	select = readl_relaxed(pio + PIO_ABSR) & mask;
5056732ae5cSJean-Christophe PLAGNIOL-VILLARD 
5066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return select + 1;
5076732ae5cSJean-Christophe PLAGNIOL-VILLARD }
5086732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_get_deglitch(void __iomem * pio,unsigned pin)5097ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static bool at91_mux_get_deglitch(void __iomem *pio, unsigned pin)
5107ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
511d480239bSBen Dooks 	return (readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1;
5127ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5137ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_set_deglitch(void __iomem * pio,unsigned mask,bool is_on)5147ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_set_deglitch(void __iomem *pio, unsigned mask, bool is_on)
5157ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
516d480239bSBen Dooks 	writel_relaxed(mask, pio + (is_on ? PIO_IFER : PIO_IFDR));
5177ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5187ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_get_deglitch(void __iomem * pio,unsigned pin)519c8dba02eSBoris BREZILLON static bool at91_mux_pio3_get_deglitch(void __iomem *pio, unsigned pin)
520c8dba02eSBoris BREZILLON {
521d480239bSBen Dooks 	if ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1)
522d480239bSBen Dooks 		return !((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1);
523c8dba02eSBoris BREZILLON 
524c8dba02eSBoris BREZILLON 	return false;
525c8dba02eSBoris BREZILLON }
526c8dba02eSBoris BREZILLON 
at91_mux_pio3_set_deglitch(void __iomem * pio,unsigned mask,bool is_on)5277ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_deglitch(void __iomem *pio, unsigned mask, bool is_on)
5287ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
5297ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (is_on)
530d480239bSBen Dooks 		writel_relaxed(mask, pio + PIO_IFSCDR);
5317ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	at91_mux_set_deglitch(pio, mask, is_on);
5327ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5337ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_get_debounce(void __iomem * pio,unsigned pin,u32 * div)5347ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static bool at91_mux_pio3_get_debounce(void __iomem *pio, unsigned pin, u32 *div)
5357ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
536d480239bSBen Dooks 	*div = readl_relaxed(pio + PIO_SCDR);
5377ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
538d480239bSBen Dooks 	return ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1) &&
539d480239bSBen Dooks 	       ((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1);
5407ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5417ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_debounce(void __iomem * pio,unsigned mask,bool is_on,u32 div)5427ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_debounce(void __iomem *pio, unsigned mask,
5437ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 				bool is_on, u32 div)
5447ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
5457ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (is_on) {
546d480239bSBen Dooks 		writel_relaxed(mask, pio + PIO_IFSCER);
547d480239bSBen Dooks 		writel_relaxed(div & PIO_SCDR_DIV, pio + PIO_SCDR);
548d480239bSBen Dooks 		writel_relaxed(mask, pio + PIO_IFER);
549c8dba02eSBoris BREZILLON 	} else
550d480239bSBen Dooks 		writel_relaxed(mask, pio + PIO_IFSCDR);
5517ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5527ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_get_pulldown(void __iomem * pio,unsigned pin)5537ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static bool at91_mux_pio3_get_pulldown(void __iomem *pio, unsigned pin)
5547ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
555d480239bSBen Dooks 	return !((readl_relaxed(pio + PIO_PPDSR) >> pin) & 0x1);
5567ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5577ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_set_pulldown(void __iomem * pio,unsigned mask,bool is_on)5587ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_set_pulldown(void __iomem *pio, unsigned mask, bool is_on)
5597ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
5603d784273SWenyou Yang 	if (is_on)
561d480239bSBen Dooks 		writel_relaxed(mask, pio + PIO_PUDR);
5623d784273SWenyou Yang 
563d480239bSBen Dooks 	writel_relaxed(mask, pio + (is_on ? PIO_PPDER : PIO_PPDDR));
5647ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5657ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_disable_schmitt_trig(void __iomem * pio,unsigned mask)5667ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_pio3_disable_schmitt_trig(void __iomem *pio, unsigned mask)
5677ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
568d480239bSBen Dooks 	writel_relaxed(readl_relaxed(pio + PIO_SCHMITT) | mask, pio + PIO_SCHMITT);
5697ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5707ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_pio3_get_schmitt_trig(void __iomem * pio,unsigned pin)5717ebd7a3aSJean-Christophe PLAGNIOL-VILLARD static bool at91_mux_pio3_get_schmitt_trig(void __iomem *pio, unsigned pin)
5727ebd7a3aSJean-Christophe PLAGNIOL-VILLARD {
573d480239bSBen Dooks 	return (readl_relaxed(pio + PIO_SCHMITT) >> pin) & 0x1;
5747ebd7a3aSJean-Christophe PLAGNIOL-VILLARD }
5757ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
read_drive_strength(void __iomem * reg,unsigned pin)5764334ac2dSMarek Roszko static inline u32 read_drive_strength(void __iomem *reg, unsigned pin)
5774334ac2dSMarek Roszko {
578d480239bSBen Dooks 	unsigned tmp = readl_relaxed(reg);
5794334ac2dSMarek Roszko 
5804334ac2dSMarek Roszko 	tmp = tmp >> two_bit_pin_value_shift_amount(pin);
5814334ac2dSMarek Roszko 
5824334ac2dSMarek Roszko 	return tmp & DRIVE_STRENGTH_MASK;
5834334ac2dSMarek Roszko }
5844334ac2dSMarek Roszko 
at91_mux_sama5d3_get_drivestrength(void __iomem * pio,unsigned pin)5854334ac2dSMarek Roszko static unsigned at91_mux_sama5d3_get_drivestrength(void __iomem *pio,
5864334ac2dSMarek Roszko 							unsigned pin)
5874334ac2dSMarek Roszko {
5884334ac2dSMarek Roszko 	unsigned tmp = read_drive_strength(pio +
5894334ac2dSMarek Roszko 					sama5d3_get_drive_register(pin), pin);
5904334ac2dSMarek Roszko 
5914334ac2dSMarek Roszko 	/* SAMA5 strength is 1:1 with our defines,
5924334ac2dSMarek Roszko 	 * except 0 is equivalent to low per datasheet */
5934334ac2dSMarek Roszko 	if (!tmp)
594b67328e1SClaudiu Beznea 		tmp = DRIVE_STRENGTH_BIT_MSK(LOW);
5954334ac2dSMarek Roszko 
5964334ac2dSMarek Roszko 	return tmp;
5974334ac2dSMarek Roszko }
5984334ac2dSMarek Roszko 
at91_mux_sam9x5_get_drivestrength(void __iomem * pio,unsigned pin)5994334ac2dSMarek Roszko static unsigned at91_mux_sam9x5_get_drivestrength(void __iomem *pio,
6004334ac2dSMarek Roszko 							unsigned pin)
6014334ac2dSMarek Roszko {
6024334ac2dSMarek Roszko 	unsigned tmp = read_drive_strength(pio +
6034334ac2dSMarek Roszko 				at91sam9x5_get_drive_register(pin), pin);
6044334ac2dSMarek Roszko 
6054334ac2dSMarek Roszko 	/* strength is inverse in SAM9x5s hardware with the pinctrl defines
6064334ac2dSMarek Roszko 	 * hardware: 0 = hi, 1 = med, 2 = low, 3 = rsvd */
607b67328e1SClaudiu Beznea 	tmp = DRIVE_STRENGTH_BIT_MSK(HI) - tmp;
6084334ac2dSMarek Roszko 
6094334ac2dSMarek Roszko 	return tmp;
6104334ac2dSMarek Roszko }
6114334ac2dSMarek Roszko 
at91_mux_sam9x60_get_drivestrength(void __iomem * pio,unsigned pin)61242ef7557SClaudiu Beznea static unsigned at91_mux_sam9x60_get_drivestrength(void __iomem *pio,
61342ef7557SClaudiu Beznea 						   unsigned pin)
61442ef7557SClaudiu Beznea {
61542ef7557SClaudiu Beznea 	unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1);
61642ef7557SClaudiu Beznea 
61742ef7557SClaudiu Beznea 	if (tmp & BIT(pin))
61842ef7557SClaudiu Beznea 		return DRIVE_STRENGTH_BIT_HI;
61942ef7557SClaudiu Beznea 
62042ef7557SClaudiu Beznea 	return DRIVE_STRENGTH_BIT_LOW;
62142ef7557SClaudiu Beznea }
62242ef7557SClaudiu Beznea 
at91_mux_sam9x60_get_slewrate(void __iomem * pio,unsigned pin)62364e21addSClaudiu Beznea static unsigned at91_mux_sam9x60_get_slewrate(void __iomem *pio, unsigned pin)
62464e21addSClaudiu Beznea {
62564e21addSClaudiu Beznea 	unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR);
62664e21addSClaudiu Beznea 
62764e21addSClaudiu Beznea 	if ((tmp & BIT(pin)))
62864e21addSClaudiu Beznea 		return SLEWRATE_BIT_ENA;
62964e21addSClaudiu Beznea 
63064e21addSClaudiu Beznea 	return SLEWRATE_BIT_DIS;
63164e21addSClaudiu Beznea }
63264e21addSClaudiu Beznea 
set_drive_strength(void __iomem * reg,unsigned pin,u32 strength)6334334ac2dSMarek Roszko static void set_drive_strength(void __iomem *reg, unsigned pin, u32 strength)
6344334ac2dSMarek Roszko {
635d480239bSBen Dooks 	unsigned tmp = readl_relaxed(reg);
6364334ac2dSMarek Roszko 	unsigned shift = two_bit_pin_value_shift_amount(pin);
6374334ac2dSMarek Roszko 
6384334ac2dSMarek Roszko 	tmp &= ~(DRIVE_STRENGTH_MASK  <<  shift);
6394334ac2dSMarek Roszko 	tmp |= strength << shift;
6404334ac2dSMarek Roszko 
641d480239bSBen Dooks 	writel_relaxed(tmp, reg);
6424334ac2dSMarek Roszko }
6434334ac2dSMarek Roszko 
at91_mux_sama5d3_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)6444334ac2dSMarek Roszko static void at91_mux_sama5d3_set_drivestrength(void __iomem *pio, unsigned pin,
6454334ac2dSMarek Roszko 						u32 setting)
6464334ac2dSMarek Roszko {
6474334ac2dSMarek Roszko 	/* do nothing if setting is zero */
6484334ac2dSMarek Roszko 	if (!setting)
6494334ac2dSMarek Roszko 		return;
6504334ac2dSMarek Roszko 
6514334ac2dSMarek Roszko 	/* strength is 1 to 1 with setting for SAMA5 */
6524334ac2dSMarek Roszko 	set_drive_strength(pio + sama5d3_get_drive_register(pin), pin, setting);
6534334ac2dSMarek Roszko }
6544334ac2dSMarek Roszko 
at91_mux_sam9x5_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)6554334ac2dSMarek Roszko static void at91_mux_sam9x5_set_drivestrength(void __iomem *pio, unsigned pin,
6564334ac2dSMarek Roszko 						u32 setting)
6574334ac2dSMarek Roszko {
6584334ac2dSMarek Roszko 	/* do nothing if setting is zero */
6594334ac2dSMarek Roszko 	if (!setting)
6604334ac2dSMarek Roszko 		return;
6614334ac2dSMarek Roszko 
6624334ac2dSMarek Roszko 	/* strength is inverse on SAM9x5s with our defines
6634334ac2dSMarek Roszko 	 * 0 = hi, 1 = med, 2 = low, 3 = rsvd */
664b67328e1SClaudiu Beznea 	setting = DRIVE_STRENGTH_BIT_MSK(HI) - setting;
6654334ac2dSMarek Roszko 
6664334ac2dSMarek Roszko 	set_drive_strength(pio + at91sam9x5_get_drive_register(pin), pin,
6674334ac2dSMarek Roszko 				setting);
6684334ac2dSMarek Roszko }
6694334ac2dSMarek Roszko 
at91_mux_sam9x60_set_drivestrength(void __iomem * pio,unsigned pin,u32 setting)67042ef7557SClaudiu Beznea static void at91_mux_sam9x60_set_drivestrength(void __iomem *pio, unsigned pin,
67142ef7557SClaudiu Beznea 					       u32 setting)
67242ef7557SClaudiu Beznea {
67342ef7557SClaudiu Beznea 	unsigned int tmp;
67442ef7557SClaudiu Beznea 
67542ef7557SClaudiu Beznea 	if (setting <= DRIVE_STRENGTH_BIT_DEF ||
67642ef7557SClaudiu Beznea 	    setting == DRIVE_STRENGTH_BIT_MED ||
67742ef7557SClaudiu Beznea 	    setting > DRIVE_STRENGTH_BIT_HI)
67842ef7557SClaudiu Beznea 		return;
67942ef7557SClaudiu Beznea 
68042ef7557SClaudiu Beznea 	tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1);
68142ef7557SClaudiu Beznea 
68242ef7557SClaudiu Beznea 	/* Strength is 0: low, 1: hi */
68342ef7557SClaudiu Beznea 	if (setting == DRIVE_STRENGTH_BIT_LOW)
68442ef7557SClaudiu Beznea 		tmp &= ~BIT(pin);
68542ef7557SClaudiu Beznea 	else
68642ef7557SClaudiu Beznea 		tmp |= BIT(pin);
68742ef7557SClaudiu Beznea 
68842ef7557SClaudiu Beznea 	writel_relaxed(tmp, pio + SAM9X60_PIO_DRIVER1);
68942ef7557SClaudiu Beznea }
69042ef7557SClaudiu Beznea 
at91_mux_sam9x60_set_slewrate(void __iomem * pio,unsigned pin,u32 setting)69164e21addSClaudiu Beznea static void at91_mux_sam9x60_set_slewrate(void __iomem *pio, unsigned pin,
69264e21addSClaudiu Beznea 					  u32 setting)
69364e21addSClaudiu Beznea {
69464e21addSClaudiu Beznea 	unsigned int tmp;
69564e21addSClaudiu Beznea 
6960b329285SCodrin Ciubotariu 	if (setting < SLEWRATE_BIT_ENA || setting > SLEWRATE_BIT_DIS)
69764e21addSClaudiu Beznea 		return;
69864e21addSClaudiu Beznea 
69964e21addSClaudiu Beznea 	tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR);
70064e21addSClaudiu Beznea 
70164e21addSClaudiu Beznea 	if (setting == SLEWRATE_BIT_DIS)
70264e21addSClaudiu Beznea 		tmp &= ~BIT(pin);
70364e21addSClaudiu Beznea 	else
70464e21addSClaudiu Beznea 		tmp |= BIT(pin);
70564e21addSClaudiu Beznea 
70664e21addSClaudiu Beznea 	writel_relaxed(tmp, pio + SAM9X60_PIO_SLEWR);
70764e21addSClaudiu Beznea }
70864e21addSClaudiu Beznea 
709f56b273cSRikard Falkeborn static const struct at91_pinctrl_mux_ops at91rm9200_ops = {
7106732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_periph	= at91_mux_get_periph,
7116732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_A_periph	= at91_mux_set_A_periph,
7126732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_B_periph	= at91_mux_set_B_periph,
7137ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.get_deglitch	= at91_mux_get_deglitch,
7147ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.set_deglitch	= at91_mux_set_deglitch,
7156732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.irq_type	= gpio_irq_type,
7166732ae5cSJean-Christophe PLAGNIOL-VILLARD };
7176732ae5cSJean-Christophe PLAGNIOL-VILLARD 
718f56b273cSRikard Falkeborn static const struct at91_pinctrl_mux_ops at91sam9x5_ops = {
7196732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_periph	= at91_mux_pio3_get_periph,
7206732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_A_periph	= at91_mux_pio3_set_A_periph,
7216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_B_periph	= at91_mux_pio3_set_B_periph,
7226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_C_periph	= at91_mux_pio3_set_C_periph,
7236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.mux_D_periph	= at91_mux_pio3_set_D_periph,
724c8dba02eSBoris BREZILLON 	.get_deglitch	= at91_mux_pio3_get_deglitch,
7257ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.set_deglitch	= at91_mux_pio3_set_deglitch,
7267ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.get_debounce	= at91_mux_pio3_get_debounce,
7277ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.set_debounce	= at91_mux_pio3_set_debounce,
7287ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.get_pulldown	= at91_mux_pio3_get_pulldown,
7297ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.set_pulldown	= at91_mux_pio3_set_pulldown,
7307ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
7317ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	.disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
7324334ac2dSMarek Roszko 	.get_drivestrength = at91_mux_sam9x5_get_drivestrength,
7334334ac2dSMarek Roszko 	.set_drivestrength = at91_mux_sam9x5_set_drivestrength,
7344334ac2dSMarek Roszko 	.irq_type	= alt_gpio_irq_type,
7354334ac2dSMarek Roszko };
7364334ac2dSMarek Roszko 
73742ef7557SClaudiu Beznea static const struct at91_pinctrl_mux_ops sam9x60_ops = {
73842ef7557SClaudiu Beznea 	.get_periph	= at91_mux_pio3_get_periph,
73942ef7557SClaudiu Beznea 	.mux_A_periph	= at91_mux_pio3_set_A_periph,
74042ef7557SClaudiu Beznea 	.mux_B_periph	= at91_mux_pio3_set_B_periph,
74142ef7557SClaudiu Beznea 	.mux_C_periph	= at91_mux_pio3_set_C_periph,
74242ef7557SClaudiu Beznea 	.mux_D_periph	= at91_mux_pio3_set_D_periph,
74342ef7557SClaudiu Beznea 	.get_deglitch	= at91_mux_pio3_get_deglitch,
74442ef7557SClaudiu Beznea 	.set_deglitch	= at91_mux_pio3_set_deglitch,
74542ef7557SClaudiu Beznea 	.get_debounce	= at91_mux_pio3_get_debounce,
74642ef7557SClaudiu Beznea 	.set_debounce	= at91_mux_pio3_set_debounce,
74742ef7557SClaudiu Beznea 	.get_pulldown	= at91_mux_pio3_get_pulldown,
74842ef7557SClaudiu Beznea 	.set_pulldown	= at91_mux_pio3_set_pulldown,
74942ef7557SClaudiu Beznea 	.get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
75042ef7557SClaudiu Beznea 	.disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
75142ef7557SClaudiu Beznea 	.get_drivestrength = at91_mux_sam9x60_get_drivestrength,
75242ef7557SClaudiu Beznea 	.set_drivestrength = at91_mux_sam9x60_set_drivestrength,
75364e21addSClaudiu Beznea 	.get_slewrate   = at91_mux_sam9x60_get_slewrate,
75464e21addSClaudiu Beznea 	.set_slewrate   = at91_mux_sam9x60_set_slewrate,
75542ef7557SClaudiu Beznea 	.irq_type	= alt_gpio_irq_type,
75642ef7557SClaudiu Beznea };
75742ef7557SClaudiu Beznea 
758f56b273cSRikard Falkeborn static const struct at91_pinctrl_mux_ops sama5d3_ops = {
7594334ac2dSMarek Roszko 	.get_periph	= at91_mux_pio3_get_periph,
7604334ac2dSMarek Roszko 	.mux_A_periph	= at91_mux_pio3_set_A_periph,
7614334ac2dSMarek Roszko 	.mux_B_periph	= at91_mux_pio3_set_B_periph,
7624334ac2dSMarek Roszko 	.mux_C_periph	= at91_mux_pio3_set_C_periph,
7634334ac2dSMarek Roszko 	.mux_D_periph	= at91_mux_pio3_set_D_periph,
7644334ac2dSMarek Roszko 	.get_deglitch	= at91_mux_pio3_get_deglitch,
7654334ac2dSMarek Roszko 	.set_deglitch	= at91_mux_pio3_set_deglitch,
7664334ac2dSMarek Roszko 	.get_debounce	= at91_mux_pio3_get_debounce,
7674334ac2dSMarek Roszko 	.set_debounce	= at91_mux_pio3_set_debounce,
7684334ac2dSMarek Roszko 	.get_pulldown	= at91_mux_pio3_get_pulldown,
7694334ac2dSMarek Roszko 	.set_pulldown	= at91_mux_pio3_set_pulldown,
7704334ac2dSMarek Roszko 	.get_schmitt_trig = at91_mux_pio3_get_schmitt_trig,
7714334ac2dSMarek Roszko 	.disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig,
7724334ac2dSMarek Roszko 	.get_drivestrength = at91_mux_sama5d3_get_drivestrength,
7734334ac2dSMarek Roszko 	.set_drivestrength = at91_mux_sama5d3_set_drivestrength,
7746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.irq_type	= alt_gpio_irq_type,
7756732ae5cSJean-Christophe PLAGNIOL-VILLARD };
7766732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pin_dbg(const struct device * dev,const struct at91_pmx_pin * pin)7776732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_pin_dbg(const struct device *dev, const struct at91_pmx_pin *pin)
7786732ae5cSJean-Christophe PLAGNIOL-VILLARD {
7796732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (pin->mux) {
7804b6fe45aSHans Wennborg 		dev_dbg(dev, "pio%c%d configured as periph%c with conf = 0x%lx\n",
7816732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pin->bank + 'A', pin->pin, pin->mux - 1 + 'A', pin->conf);
7826732ae5cSJean-Christophe PLAGNIOL-VILLARD 	} else {
7834b6fe45aSHans Wennborg 		dev_dbg(dev, "pio%c%d configured as gpio with conf = 0x%lx\n",
7846732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pin->bank + 'A', pin->pin, pin->conf);
7856732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
7866732ae5cSJean-Christophe PLAGNIOL-VILLARD }
7876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
pin_check_config(struct at91_pinctrl * info,const char * name,int index,const struct at91_pmx_pin * pin)7886732ae5cSJean-Christophe PLAGNIOL-VILLARD static int pin_check_config(struct at91_pinctrl *info, const char *name,
7896732ae5cSJean-Christophe PLAGNIOL-VILLARD 			    int index, const struct at91_pmx_pin *pin)
7906732ae5cSJean-Christophe PLAGNIOL-VILLARD {
7916732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int mux;
7926732ae5cSJean-Christophe PLAGNIOL-VILLARD 
7936732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* check if it's a valid config */
794a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	if (pin->bank >= gpio_banks) {
7956732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "%s: pin conf %d bank_id %d >= nbanks %d\n",
796a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			name, index, pin->bank, gpio_banks);
7976732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
7986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
7996732ae5cSJean-Christophe PLAGNIOL-VILLARD 
800a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	if (!gpio_chips[pin->bank]) {
801a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "%s: pin conf %d bank_id %d not enabled\n",
802a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			name, index, pin->bank);
803a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		return -ENXIO;
804a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	}
805a0b957f3SJean-Christophe PLAGNIOL-VILLARD 
8066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (pin->pin >= MAX_NB_GPIO_PER_BANK) {
8076732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "%s: pin conf %d pin_bank_id %d >= %d\n",
8086732ae5cSJean-Christophe PLAGNIOL-VILLARD 			name, index, pin->pin, MAX_NB_GPIO_PER_BANK);
8096732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
8106732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
8116732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8126732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!pin->mux)
8136732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return 0;
8146732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8156732ae5cSJean-Christophe PLAGNIOL-VILLARD 	mux = pin->mux - 1;
8166732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8176732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (mux >= info->nmux) {
8186732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "%s: pin conf %d mux_id %d >= nmux %d\n",
8196732ae5cSJean-Christophe PLAGNIOL-VILLARD 			name, index, mux, info->nmux);
8206732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
8216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
8226732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!(info->mux_mask[pin->bank * info->nmux + mux] & 1 << pin->pin)) {
8246732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "%s: pin conf %d mux_id %d not supported for pio%c%d\n",
8256732ae5cSJean-Christophe PLAGNIOL-VILLARD 			name, index, mux, pin->bank + 'A', pin->pin);
8266732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
8276732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
8286732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
8306732ae5cSJean-Christophe PLAGNIOL-VILLARD }
8316732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_gpio_disable(void __iomem * pio,unsigned mask)8326732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_gpio_disable(void __iomem *pio, unsigned mask)
8336732ae5cSJean-Christophe PLAGNIOL-VILLARD {
8346732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_PDR);
8356732ae5cSJean-Christophe PLAGNIOL-VILLARD }
8366732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_mux_gpio_enable(void __iomem * pio,unsigned mask,bool input)8376732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_mux_gpio_enable(void __iomem *pio, unsigned mask, bool input)
8386732ae5cSJean-Christophe PLAGNIOL-VILLARD {
8396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_PER);
8406732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + (input ? PIO_ODR : PIO_OER));
8416732ae5cSJean-Christophe PLAGNIOL-VILLARD }
8426732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pmx_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)84303e9f0caSLinus Walleij static int at91_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
8446732ae5cSJean-Christophe PLAGNIOL-VILLARD 			unsigned group)
8456732ae5cSJean-Christophe PLAGNIOL-VILLARD {
8466732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
8476732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const struct at91_pmx_pin *pins_conf = info->groups[group].pins_conf;
8486732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const struct at91_pmx_pin *pin;
8496732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t npins = info->groups[group].npins;
8506732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int i, ret;
8516732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask;
8526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio;
8536732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8546732ae5cSJean-Christophe PLAGNIOL-VILLARD 	dev_dbg(info->dev, "enable function %s group %s\n",
8556732ae5cSJean-Christophe PLAGNIOL-VILLARD 		info->functions[selector].name, info->groups[group].name);
8566732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* first check that all the pins of the group are valid with a valid
85861e310a1SAlexandre Belloni 	 * parameter */
8596732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < npins; i++) {
8606732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin = &pins_conf[i];
8616732ae5cSJean-Christophe PLAGNIOL-VILLARD 		ret = pin_check_config(info, info->groups[group].name, i, pin);
8626732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (ret)
8636732ae5cSJean-Christophe PLAGNIOL-VILLARD 			return ret;
8646732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
8656732ae5cSJean-Christophe PLAGNIOL-VILLARD 
8666732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < npins; i++) {
8676732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin = &pins_conf[i];
8686732ae5cSJean-Christophe PLAGNIOL-VILLARD 		at91_pin_dbg(info->dev, pin);
8696732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pio = pin_to_controller(info, pin->bank);
8701ab36387SDavid Dueck 
8711ab36387SDavid Dueck 		if (!pio)
8721ab36387SDavid Dueck 			continue;
8731ab36387SDavid Dueck 
8746732ae5cSJean-Christophe PLAGNIOL-VILLARD 		mask = pin_to_mask(pin->pin);
8756732ae5cSJean-Christophe PLAGNIOL-VILLARD 		at91_mux_disable_interrupt(pio, mask);
8766732ae5cSJean-Christophe PLAGNIOL-VILLARD 		switch (pin->mux) {
8776732ae5cSJean-Christophe PLAGNIOL-VILLARD 		case AT91_MUX_GPIO:
8786732ae5cSJean-Christophe PLAGNIOL-VILLARD 			at91_mux_gpio_enable(pio, mask, 1);
8796732ae5cSJean-Christophe PLAGNIOL-VILLARD 			break;
8806732ae5cSJean-Christophe PLAGNIOL-VILLARD 		case AT91_MUX_PERIPH_A:
8816732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->ops->mux_A_periph(pio, mask);
8826732ae5cSJean-Christophe PLAGNIOL-VILLARD 			break;
8836732ae5cSJean-Christophe PLAGNIOL-VILLARD 		case AT91_MUX_PERIPH_B:
8846732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->ops->mux_B_periph(pio, mask);
8856732ae5cSJean-Christophe PLAGNIOL-VILLARD 			break;
8866732ae5cSJean-Christophe PLAGNIOL-VILLARD 		case AT91_MUX_PERIPH_C:
8876732ae5cSJean-Christophe PLAGNIOL-VILLARD 			if (!info->ops->mux_C_periph)
8886732ae5cSJean-Christophe PLAGNIOL-VILLARD 				return -EINVAL;
8896732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->ops->mux_C_periph(pio, mask);
8906732ae5cSJean-Christophe PLAGNIOL-VILLARD 			break;
8916732ae5cSJean-Christophe PLAGNIOL-VILLARD 		case AT91_MUX_PERIPH_D:
8926732ae5cSJean-Christophe PLAGNIOL-VILLARD 			if (!info->ops->mux_D_periph)
8936732ae5cSJean-Christophe PLAGNIOL-VILLARD 				return -EINVAL;
8946732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->ops->mux_D_periph(pio, mask);
8956732ae5cSJean-Christophe PLAGNIOL-VILLARD 			break;
8966732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
8976732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (pin->mux)
8986732ae5cSJean-Christophe PLAGNIOL-VILLARD 			at91_mux_gpio_disable(pio, mask);
8996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
9006732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9016732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
9026732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9036732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pmx_get_funcs_count(struct pinctrl_dev * pctldev)9046732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
9056732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
9076732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9086732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return info->nfunctions;
9096732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9106732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)9116732ae5cSJean-Christophe PLAGNIOL-VILLARD static const char *at91_pmx_get_func_name(struct pinctrl_dev *pctldev,
9126732ae5cSJean-Christophe PLAGNIOL-VILLARD 					  unsigned selector)
9136732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9146732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
9156732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9166732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return info->functions[selector].name;
9176732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9186732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)9196732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
9206732ae5cSJean-Christophe PLAGNIOL-VILLARD 			       const char * const **groups,
9216732ae5cSJean-Christophe PLAGNIOL-VILLARD 			       unsigned * const num_groups)
9226732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
9246732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9256732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*groups = info->functions[selector].groups;
9266732ae5cSJean-Christophe PLAGNIOL-VILLARD 	*num_groups = info->functions[selector].ngroups;
9276732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
9296732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9306732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)931f6f94f66SAxel Lin static int at91_gpio_request_enable(struct pinctrl_dev *pctldev,
9326732ae5cSJean-Christophe PLAGNIOL-VILLARD 				    struct pinctrl_gpio_range *range,
9336732ae5cSJean-Christophe PLAGNIOL-VILLARD 				    unsigned offset)
9346732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9356732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
9366732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_chip;
9376732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct gpio_chip *chip;
9386732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask;
9396732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9406732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!range) {
9416732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(npct->dev, "invalid range\n");
9426732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
9436732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
9446732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!range->gc) {
9456732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(npct->dev, "missing GPIO chip in range\n");
9466732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
9476732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
9486732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chip = range->gc;
949370ea611SLinus Walleij 	at91_chip = gpiochip_get_data(chip);
9506732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9516732ae5cSJean-Christophe PLAGNIOL-VILLARD 	dev_dbg(npct->dev, "enable pin %u as GPIO\n", offset);
9526732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	mask = 1 << (offset - chip->base);
9546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9556732ae5cSJean-Christophe PLAGNIOL-VILLARD 	dev_dbg(npct->dev, "enable pin %u as PIO%c%d 0x%x\n",
9566732ae5cSJean-Christophe PLAGNIOL-VILLARD 		offset, 'A' + range->id, offset - chip->base, mask);
9576732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9586732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, at91_chip->regbase + PIO_PER);
9596732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
9616732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9626732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)963f6f94f66SAxel Lin static void at91_gpio_disable_free(struct pinctrl_dev *pctldev,
9646732ae5cSJean-Christophe PLAGNIOL-VILLARD 				   struct pinctrl_gpio_range *range,
9656732ae5cSJean-Christophe PLAGNIOL-VILLARD 				   unsigned offset)
9666732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9676732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
9686732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9696732ae5cSJean-Christophe PLAGNIOL-VILLARD 	dev_dbg(npct->dev, "disable pin %u as GPIO\n", offset);
9706732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* Set the pin to some default state, GPIO is usually default */
9716732ae5cSJean-Christophe PLAGNIOL-VILLARD }
9726732ae5cSJean-Christophe PLAGNIOL-VILLARD 
973022ab148SLaurent Pinchart static const struct pinmux_ops at91_pmx_ops = {
9746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_functions_count	= at91_pmx_get_funcs_count,
9756732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_function_name	= at91_pmx_get_func_name,
9766732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get_function_groups	= at91_pmx_get_groups,
97703e9f0caSLinus Walleij 	.set_mux		= at91_pmx_set,
9786732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.gpio_request_enable	= at91_gpio_request_enable,
9796732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.gpio_disable_free	= at91_gpio_disable_free,
9806732ae5cSJean-Christophe PLAGNIOL-VILLARD };
9816732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)9826732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_pinconf_get(struct pinctrl_dev *pctldev,
9836732ae5cSJean-Christophe PLAGNIOL-VILLARD 			     unsigned pin_id, unsigned long *config)
9846732ae5cSJean-Christophe PLAGNIOL-VILLARD {
9856732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
9866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio;
9876732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned pin;
9887ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	int div;
98996bb12deSBoris BREZILLON 	bool out;
9906732ae5cSJean-Christophe PLAGNIOL-VILLARD 
9911292e693SAlexandre Belloni 	*config = 0;
9921292e693SAlexandre Belloni 	dev_dbg(info->dev, "%s:%d, pin_id=%d", __func__, __LINE__, pin_id);
9936732ae5cSJean-Christophe PLAGNIOL-VILLARD 	pio = pin_to_controller(info, pin_to_bank(pin_id));
9941ab36387SDavid Dueck 
9951ab36387SDavid Dueck 	if (!pio)
9961ab36387SDavid Dueck 		return -EINVAL;
9971ab36387SDavid Dueck 
9986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	pin = pin_id % MAX_NB_GPIO_PER_BANK;
9996732ae5cSJean-Christophe PLAGNIOL-VILLARD 
10006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (at91_mux_get_multidrive(pio, pin))
10016732ae5cSJean-Christophe PLAGNIOL-VILLARD 		*config |= MULTI_DRIVE;
10026732ae5cSJean-Christophe PLAGNIOL-VILLARD 
10036732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (at91_mux_get_pullup(pio, pin))
10046732ae5cSJean-Christophe PLAGNIOL-VILLARD 		*config |= PULL_UP;
10056732ae5cSJean-Christophe PLAGNIOL-VILLARD 
10067ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (info->ops->get_deglitch && info->ops->get_deglitch(pio, pin))
10077ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		*config |= DEGLITCH;
10087ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (info->ops->get_debounce && info->ops->get_debounce(pio, pin, &div))
10097ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		*config |= DEBOUNCE | (div << DEBOUNCE_VAL_SHIFT);
10107ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (info->ops->get_pulldown && info->ops->get_pulldown(pio, pin))
10117ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		*config |= PULL_DOWN;
10127ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 	if (info->ops->get_schmitt_trig && info->ops->get_schmitt_trig(pio, pin))
10137ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		*config |= DIS_SCHMIT;
10144334ac2dSMarek Roszko 	if (info->ops->get_drivestrength)
10154334ac2dSMarek Roszko 		*config |= (info->ops->get_drivestrength(pio, pin)
10164334ac2dSMarek Roszko 				<< DRIVE_STRENGTH_SHIFT);
101764e21addSClaudiu Beznea 	if (info->ops->get_slewrate)
101864e21addSClaudiu Beznea 		*config |= (info->ops->get_slewrate(pio, pin) << SLEWRATE_SHIFT);
101996bb12deSBoris BREZILLON 	if (at91_mux_get_output(pio, pin, &out))
102096bb12deSBoris BREZILLON 		*config |= OUTPUT | (out << OUTPUT_VAL_SHIFT);
10217ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
10226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
10236732ae5cSJean-Christophe PLAGNIOL-VILLARD }
10246732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)10256732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_pinconf_set(struct pinctrl_dev *pctldev,
102603b054e9SSherman Yin 			     unsigned pin_id, unsigned long *configs,
102703b054e9SSherman Yin 			     unsigned num_configs)
10286732ae5cSJean-Christophe PLAGNIOL-VILLARD {
10296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
10306732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask;
10316732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio;
103203b054e9SSherman Yin 	int i;
103303b054e9SSherman Yin 	unsigned long config;
10344334ac2dSMarek Roszko 	unsigned pin;
10356732ae5cSJean-Christophe PLAGNIOL-VILLARD 
103603b054e9SSherman Yin 	for (i = 0; i < num_configs; i++) {
103703b054e9SSherman Yin 		config = configs[i];
103803b054e9SSherman Yin 
103903b054e9SSherman Yin 		dev_dbg(info->dev,
104003b054e9SSherman Yin 			"%s:%d, pin_id=%d, config=0x%lx",
104103b054e9SSherman Yin 			__func__, __LINE__, pin_id, config);
10426732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pio = pin_to_controller(info, pin_to_bank(pin_id));
10431ab36387SDavid Dueck 
10441ab36387SDavid Dueck 		if (!pio)
10451ab36387SDavid Dueck 			return -EINVAL;
10461ab36387SDavid Dueck 
10474334ac2dSMarek Roszko 		pin = pin_id % MAX_NB_GPIO_PER_BANK;
10484334ac2dSMarek Roszko 		mask = pin_to_mask(pin);
10496732ae5cSJean-Christophe PLAGNIOL-VILLARD 
10507ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		if (config & PULL_UP && config & PULL_DOWN)
10517ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 			return -EINVAL;
10527ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
105396bb12deSBoris BREZILLON 		at91_mux_set_output(pio, mask, config & OUTPUT,
105496bb12deSBoris BREZILLON 				    (config & OUTPUT_VAL) >> OUTPUT_VAL_SHIFT);
10556732ae5cSJean-Christophe PLAGNIOL-VILLARD 		at91_mux_set_pullup(pio, mask, config & PULL_UP);
10566732ae5cSJean-Christophe PLAGNIOL-VILLARD 		at91_mux_set_multidrive(pio, mask, config & MULTI_DRIVE);
10577ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		if (info->ops->set_deglitch)
10587ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 			info->ops->set_deglitch(pio, mask, config & DEGLITCH);
10597ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		if (info->ops->set_debounce)
10607ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 			info->ops->set_debounce(pio, mask, config & DEBOUNCE,
10617ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 				(config & DEBOUNCE_VAL) >> DEBOUNCE_VAL_SHIFT);
10627ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		if (info->ops->set_pulldown)
10637ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 			info->ops->set_pulldown(pio, mask, config & PULL_DOWN);
10647ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 		if (info->ops->disable_schmitt_trig && config & DIS_SCHMIT)
10657ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 			info->ops->disable_schmitt_trig(pio, mask);
10664334ac2dSMarek Roszko 		if (info->ops->set_drivestrength)
10674334ac2dSMarek Roszko 			info->ops->set_drivestrength(pio, pin,
10684334ac2dSMarek Roszko 				(config & DRIVE_STRENGTH)
10694334ac2dSMarek Roszko 					>> DRIVE_STRENGTH_SHIFT);
107064e21addSClaudiu Beznea 		if (info->ops->set_slewrate)
107164e21addSClaudiu Beznea 			info->ops->set_slewrate(pio, pin,
107264e21addSClaudiu Beznea 				(config & SLEWRATE) >> SLEWRATE_SHIFT);
10737ebd7a3aSJean-Christophe PLAGNIOL-VILLARD 
107403b054e9SSherman Yin 	} /* for each config */
107503b054e9SSherman Yin 
10766732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
10776732ae5cSJean-Christophe PLAGNIOL-VILLARD }
10786732ae5cSJean-Christophe PLAGNIOL-VILLARD 
10794d9b8a8eSAlexandre Belloni #define DBG_SHOW_FLAG(flag) do {		\
10804d9b8a8eSAlexandre Belloni 	if (config & flag) {			\
10814d9b8a8eSAlexandre Belloni 		if (num_conf)			\
10824d9b8a8eSAlexandre Belloni 			seq_puts(s, "|");	\
10834d9b8a8eSAlexandre Belloni 		seq_puts(s, #flag);		\
10844d9b8a8eSAlexandre Belloni 		num_conf++;			\
10854d9b8a8eSAlexandre Belloni 	}					\
10864d9b8a8eSAlexandre Belloni } while (0)
10874d9b8a8eSAlexandre Belloni 
1088b67328e1SClaudiu Beznea #define DBG_SHOW_FLAG_MASKED(mask, flag, name) do { \
10894334ac2dSMarek Roszko 	if ((config & mask) == flag) {		\
10904334ac2dSMarek Roszko 		if (num_conf)			\
10914334ac2dSMarek Roszko 			seq_puts(s, "|");	\
1092b67328e1SClaudiu Beznea 		seq_puts(s, #name);		\
10934334ac2dSMarek Roszko 		num_conf++;			\
10944334ac2dSMarek Roszko 	}					\
10954334ac2dSMarek Roszko } while (0)
10964334ac2dSMarek Roszko 
at91_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)10976732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_pinconf_dbg_show(struct pinctrl_dev *pctldev,
10986732ae5cSJean-Christophe PLAGNIOL-VILLARD 				   struct seq_file *s, unsigned pin_id)
10996732ae5cSJean-Christophe PLAGNIOL-VILLARD {
11004d9b8a8eSAlexandre Belloni 	unsigned long config;
1101445d2026SRickard Strandqvist 	int val, num_conf = 0;
11026732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1103445d2026SRickard Strandqvist 	at91_pinconf_get(pctldev, pin_id, &config);
11044d9b8a8eSAlexandre Belloni 
11054d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(MULTI_DRIVE);
11064d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(PULL_UP);
11074d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(PULL_DOWN);
11084d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(DIS_SCHMIT);
11094d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(DEGLITCH);
1110b67328e1SClaudiu Beznea 	DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(LOW),
1111b67328e1SClaudiu Beznea 			     DRIVE_STRENGTH_LOW);
1112b67328e1SClaudiu Beznea 	DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(MED),
1113b67328e1SClaudiu Beznea 			     DRIVE_STRENGTH_MED);
1114b67328e1SClaudiu Beznea 	DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(HI),
1115b67328e1SClaudiu Beznea 			     DRIVE_STRENGTH_HI);
111664e21addSClaudiu Beznea 	DBG_SHOW_FLAG(SLEWRATE);
11174d9b8a8eSAlexandre Belloni 	DBG_SHOW_FLAG(DEBOUNCE);
11184d9b8a8eSAlexandre Belloni 	if (config & DEBOUNCE) {
11194d9b8a8eSAlexandre Belloni 		val = config >> DEBOUNCE_VAL_SHIFT;
11204d9b8a8eSAlexandre Belloni 		seq_printf(s, "(%d)", val);
11214d9b8a8eSAlexandre Belloni 	}
11224d9b8a8eSAlexandre Belloni 
11234d9b8a8eSAlexandre Belloni 	return;
11246732ae5cSJean-Christophe PLAGNIOL-VILLARD }
11256732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)11266732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
11276732ae5cSJean-Christophe PLAGNIOL-VILLARD 					 struct seq_file *s, unsigned group)
11286732ae5cSJean-Christophe PLAGNIOL-VILLARD {
11296732ae5cSJean-Christophe PLAGNIOL-VILLARD }
11306732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1131022ab148SLaurent Pinchart static const struct pinconf_ops at91_pinconf_ops = {
11326732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pin_config_get			= at91_pinconf_get,
11336732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pin_config_set			= at91_pinconf_set,
11346732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pin_config_dbg_show		= at91_pinconf_dbg_show,
11356732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pin_config_group_dbg_show	= at91_pinconf_group_dbg_show,
11366732ae5cSJean-Christophe PLAGNIOL-VILLARD };
11376732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11386732ae5cSJean-Christophe PLAGNIOL-VILLARD static struct pinctrl_desc at91_pinctrl_desc = {
11396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pctlops	= &at91_pctrl_ops,
11406732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.pmxops		= &at91_pmx_ops,
11416732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.confops	= &at91_pinconf_ops,
11426732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.owner		= THIS_MODULE,
11436732ae5cSJean-Christophe PLAGNIOL-VILLARD };
11446732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11456732ae5cSJean-Christophe PLAGNIOL-VILLARD static const char *gpio_compat = "atmel,at91rm9200-gpio";
11466732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_child_count(struct at91_pinctrl * info,struct device_node * np)1147150632b0SGreg Kroah-Hartman static void at91_pinctrl_child_count(struct at91_pinctrl *info,
11486732ae5cSJean-Christophe PLAGNIOL-VILLARD 				     struct device_node *np)
11496732ae5cSJean-Christophe PLAGNIOL-VILLARD {
11506732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct device_node *child;
11516732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for_each_child_of_node(np, child) {
11536732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (of_device_is_compatible(child, gpio_compat)) {
1154a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			if (of_device_is_available(child))
1155a0b957f3SJean-Christophe PLAGNIOL-VILLARD 				info->nactive_banks++;
11566732ae5cSJean-Christophe PLAGNIOL-VILLARD 		} else {
11576732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->nfunctions++;
11586732ae5cSJean-Christophe PLAGNIOL-VILLARD 			info->ngroups += of_get_child_count(child);
11596732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
11606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
11616732ae5cSJean-Christophe PLAGNIOL-VILLARD }
11626732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_mux_mask(struct at91_pinctrl * info,struct device_node * np)1163150632b0SGreg Kroah-Hartman static int at91_pinctrl_mux_mask(struct at91_pinctrl *info,
11646732ae5cSJean-Christophe PLAGNIOL-VILLARD 				 struct device_node *np)
11656732ae5cSJean-Christophe PLAGNIOL-VILLARD {
11666732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int ret = 0;
11676732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int size;
11681164d73aSSachin Kamat 	const __be32 *list;
11696732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11706732ae5cSJean-Christophe PLAGNIOL-VILLARD 	list = of_get_property(np, "atmel,mux-mask", &size);
11716732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!list) {
11726732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "can not read the mux-mask of %d\n", size);
11736732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
11746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
11756732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11766732ae5cSJean-Christophe PLAGNIOL-VILLARD 	size /= sizeof(*list);
1177a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	if (!size || size % gpio_banks) {
1178a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "wrong mux mask array should be by %d\n", gpio_banks);
11796732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
11806732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
1181a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	info->nmux = size / gpio_banks;
11826732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1183a86854d0SKees Cook 	info->mux_mask = devm_kcalloc(info->dev, size, sizeof(u32),
1184a86854d0SKees Cook 				      GFP_KERNEL);
11853da941b0SMarkus Elfring 	if (!info->mux_mask)
11866732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
11876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
11886732ae5cSJean-Christophe PLAGNIOL-VILLARD 	ret = of_property_read_u32_array(np, "atmel,mux-mask",
11896732ae5cSJean-Christophe PLAGNIOL-VILLARD 					  info->mux_mask, size);
11906732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (ret)
11916732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "can not read the mux-mask of %d\n", size);
11926732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return ret;
11936732ae5cSJean-Christophe PLAGNIOL-VILLARD }
11946732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_parse_groups(struct device_node * np,struct at91_pin_group * grp,struct at91_pinctrl * info,u32 index)1195150632b0SGreg Kroah-Hartman static int at91_pinctrl_parse_groups(struct device_node *np,
11966732ae5cSJean-Christophe PLAGNIOL-VILLARD 				     struct at91_pin_group *grp,
1197150632b0SGreg Kroah-Hartman 				     struct at91_pinctrl *info, u32 index)
11986732ae5cSJean-Christophe PLAGNIOL-VILLARD {
11996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pmx_pin *pin;
12006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int size;
12011164d73aSSachin Kamat 	const __be32 *list;
12026732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int i, j;
12036732ae5cSJean-Christophe PLAGNIOL-VILLARD 
120494f4e54cSRob Herring 	dev_dbg(info->dev, "group(%d): %pOFn\n", index, np);
12056732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* Initialise group */
12076732ae5cSJean-Christophe PLAGNIOL-VILLARD 	grp->name = np->name;
12086732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12096732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/*
12106732ae5cSJean-Christophe PLAGNIOL-VILLARD 	 * the binding format is atmel,pins = <bank pin mux CONFIG ...>,
12116732ae5cSJean-Christophe PLAGNIOL-VILLARD 	 * do sanity check and calculate pins number
12126732ae5cSJean-Christophe PLAGNIOL-VILLARD 	 */
12136732ae5cSJean-Christophe PLAGNIOL-VILLARD 	list = of_get_property(np, "atmel,pins", &size);
12146732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* we do not check return since it's safe node passed down */
12156732ae5cSJean-Christophe PLAGNIOL-VILLARD 	size /= sizeof(*list);
12166732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!size || size % 4) {
12176732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
12186732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
12196732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
12206732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	grp->npins = size / 4;
1222a86854d0SKees Cook 	pin = grp->pins_conf = devm_kcalloc(info->dev,
1223a86854d0SKees Cook 					    grp->npins,
1224a86854d0SKees Cook 					    sizeof(struct at91_pmx_pin),
12256732ae5cSJean-Christophe PLAGNIOL-VILLARD 					    GFP_KERNEL);
1226a86854d0SKees Cook 	grp->pins = devm_kcalloc(info->dev, grp->npins, sizeof(unsigned int),
12276732ae5cSJean-Christophe PLAGNIOL-VILLARD 				 GFP_KERNEL);
12286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!grp->pins_conf || !grp->pins)
12296732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
12306732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12316732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0, j = 0; i < size; i += 4, j++) {
12326732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin->bank = be32_to_cpu(*list++);
12336732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin->pin = be32_to_cpu(*list++);
12346732ae5cSJean-Christophe PLAGNIOL-VILLARD 		grp->pins[j] = pin->bank * MAX_NB_GPIO_PER_BANK + pin->pin;
12356732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin->mux = be32_to_cpu(*list++);
12366732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin->conf = be32_to_cpu(*list++);
12376732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12386732ae5cSJean-Christophe PLAGNIOL-VILLARD 		at91_pin_dbg(info->dev, pin);
12396732ae5cSJean-Christophe PLAGNIOL-VILLARD 		pin++;
12406732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
12416732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12426732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
12436732ae5cSJean-Christophe PLAGNIOL-VILLARD }
12446732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_parse_functions(struct device_node * np,struct at91_pinctrl * info,u32 index)1245150632b0SGreg Kroah-Hartman static int at91_pinctrl_parse_functions(struct device_node *np,
12466732ae5cSJean-Christophe PLAGNIOL-VILLARD 					struct at91_pinctrl *info, u32 index)
12476732ae5cSJean-Christophe PLAGNIOL-VILLARD {
12486732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct device_node *child;
12496732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pmx_func *func;
12506732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pin_group *grp;
12516732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int ret;
12526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	static u32 grp_index;
12536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	u32 i = 0;
12546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
125594f4e54cSRob Herring 	dev_dbg(info->dev, "parse function(%d): %pOFn\n", index, np);
12566732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	func = &info->functions[index];
12586732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12596732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* Initialise function */
12606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	func->name = np->name;
12616732ae5cSJean-Christophe PLAGNIOL-VILLARD 	func->ngroups = of_get_child_count(np);
1262ca7162adSRickard Strandqvist 	if (func->ngroups == 0) {
12636732ae5cSJean-Christophe PLAGNIOL-VILLARD 		dev_err(info->dev, "no groups defined\n");
12646732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
12656732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
1266a86854d0SKees Cook 	func->groups = devm_kcalloc(info->dev,
1267a86854d0SKees Cook 			func->ngroups, sizeof(char *), GFP_KERNEL);
12686732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!func->groups)
12696732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
12706732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12716732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for_each_child_of_node(np, child) {
12726732ae5cSJean-Christophe PLAGNIOL-VILLARD 		func->groups[i] = child->name;
12736732ae5cSJean-Christophe PLAGNIOL-VILLARD 		grp = &info->groups[grp_index++];
12746732ae5cSJean-Christophe PLAGNIOL-VILLARD 		ret = at91_pinctrl_parse_groups(child, grp, info, i++);
1275d94b986aSJulia Lawall 		if (ret) {
1276d94b986aSJulia Lawall 			of_node_put(child);
12776732ae5cSJean-Christophe PLAGNIOL-VILLARD 			return ret;
12786732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
1279d94b986aSJulia Lawall 	}
12806732ae5cSJean-Christophe PLAGNIOL-VILLARD 
12816732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
12826732ae5cSJean-Christophe PLAGNIOL-VILLARD }
12836732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1284baa9946eSFabian Frederick static const struct of_device_id at91_pinctrl_of_match[] = {
12854334ac2dSMarek Roszko 	{ .compatible = "atmel,sama5d3-pinctrl", .data = &sama5d3_ops },
12866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ .compatible = "atmel,at91sam9x5-pinctrl", .data = &at91sam9x5_ops },
12876732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ .compatible = "atmel,at91rm9200-pinctrl", .data = &at91rm9200_ops },
1288a2fcb1ceSClaudiu Beznea 	{ .compatible = "microchip,sam9x60-pinctrl", .data = &sam9x60_ops },
12896732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ /* sentinel */ }
12906732ae5cSJean-Christophe PLAGNIOL-VILLARD };
12916732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_probe_dt(struct platform_device * pdev,struct at91_pinctrl * info)1292150632b0SGreg Kroah-Hartman static int at91_pinctrl_probe_dt(struct platform_device *pdev,
12936732ae5cSJean-Christophe PLAGNIOL-VILLARD 				 struct at91_pinctrl *info)
12946732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1295472bbb2cSAndy Shevchenko 	struct device *dev = &pdev->dev;
12966732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int ret = 0;
129791da7032SRob Herring 	int i, j, ngpio_chips_enabled = 0;
12986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t *tmp;
1299472bbb2cSAndy Shevchenko 	struct device_node *np = dev->of_node;
13006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct device_node *child;
13016732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13026732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!np)
13036732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENODEV;
13046732ae5cSJean-Christophe PLAGNIOL-VILLARD 
130500408f28SAndy Shevchenko 	info->dev = dev;
13066194485dSAndy Shevchenko 	info->ops = of_device_get_match_data(dev);
13076732ae5cSJean-Christophe PLAGNIOL-VILLARD 	at91_pinctrl_child_count(info, np);
13086732ae5cSJean-Christophe PLAGNIOL-VILLARD 
130991da7032SRob Herring 	/*
131091da7032SRob Herring 	 * We need all the GPIO drivers to probe FIRST, or we will not be able
131191da7032SRob Herring 	 * to obtain references to the struct gpio_chip * for them, and we
131291da7032SRob Herring 	 * need this to proceed.
131391da7032SRob Herring 	 */
131491da7032SRob Herring 	for (i = 0; i < MAX_GPIO_BANKS; i++)
131591da7032SRob Herring 		if (gpio_chips[i])
131691da7032SRob Herring 			ngpio_chips_enabled++;
131791da7032SRob Herring 
131891da7032SRob Herring 	if (ngpio_chips_enabled < info->nactive_banks)
131991da7032SRob Herring 		return -EPROBE_DEFER;
13206732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	ret = at91_pinctrl_mux_mask(info, np);
13226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (ret)
13236732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return ret;
13246732ae5cSJean-Christophe PLAGNIOL-VILLARD 
132500408f28SAndy Shevchenko 	dev_dbg(dev, "nmux = %d\n", info->nmux);
13266732ae5cSJean-Christophe PLAGNIOL-VILLARD 
132700408f28SAndy Shevchenko 	dev_dbg(dev, "mux-mask\n");
13286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	tmp = info->mux_mask;
1329a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < gpio_banks; i++) {
13306732ae5cSJean-Christophe PLAGNIOL-VILLARD 		for (j = 0; j < info->nmux; j++, tmp++) {
133100408f28SAndy Shevchenko 			dev_dbg(dev, "%d:%d\t0x%x\n", i, j, tmp[0]);
13326732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
13336732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
13346732ae5cSJean-Christophe PLAGNIOL-VILLARD 
133500408f28SAndy Shevchenko 	dev_dbg(dev, "nfunctions = %d\n", info->nfunctions);
133600408f28SAndy Shevchenko 	dev_dbg(dev, "ngroups = %d\n", info->ngroups);
133700408f28SAndy Shevchenko 	info->functions = devm_kcalloc(dev, info->nfunctions, sizeof(*info->functions),
13386732ae5cSJean-Christophe PLAGNIOL-VILLARD 				       GFP_KERNEL);
13396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!info->functions)
13406732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
13416732ae5cSJean-Christophe PLAGNIOL-VILLARD 
134200408f28SAndy Shevchenko 	info->groups = devm_kcalloc(dev, info->ngroups, sizeof(*info->groups),
13436732ae5cSJean-Christophe PLAGNIOL-VILLARD 				    GFP_KERNEL);
13446732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!info->groups)
13456732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
13466732ae5cSJean-Christophe PLAGNIOL-VILLARD 
134700408f28SAndy Shevchenko 	dev_dbg(dev, "nbanks = %d\n", gpio_banks);
134800408f28SAndy Shevchenko 	dev_dbg(dev, "nfunctions = %d\n", info->nfunctions);
134900408f28SAndy Shevchenko 	dev_dbg(dev, "ngroups = %d\n", info->ngroups);
13506732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13516732ae5cSJean-Christophe PLAGNIOL-VILLARD 	i = 0;
13526732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for_each_child_of_node(np, child) {
13546732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (of_device_is_compatible(child, gpio_compat))
13556732ae5cSJean-Christophe PLAGNIOL-VILLARD 			continue;
13566732ae5cSJean-Christophe PLAGNIOL-VILLARD 		ret = at91_pinctrl_parse_functions(child, info, i++);
13576732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (ret) {
1358d94b986aSJulia Lawall 			of_node_put(child);
1359472bbb2cSAndy Shevchenko 			return dev_err_probe(dev, ret, "failed to parse function\n");
13606732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
13616732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
13626732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13636732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
13646732ae5cSJean-Christophe PLAGNIOL-VILLARD }
13656732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_pinctrl_probe(struct platform_device * pdev)1366150632b0SGreg Kroah-Hartman static int at91_pinctrl_probe(struct platform_device *pdev)
13676732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1368f494c191SAndy Shevchenko 	struct device *dev = &pdev->dev;
13696732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_pinctrl *info;
13706732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct pinctrl_pin_desc *pdesc;
137191da7032SRob Herring 	int ret, i, j, k;
13726732ae5cSJean-Christophe PLAGNIOL-VILLARD 
137300408f28SAndy Shevchenko 	info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
13746732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!info)
13756732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
13766732ae5cSJean-Christophe PLAGNIOL-VILLARD 
13776732ae5cSJean-Christophe PLAGNIOL-VILLARD 	ret = at91_pinctrl_probe_dt(pdev, info);
13786732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (ret)
13796732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return ret;
13806732ae5cSJean-Christophe PLAGNIOL-VILLARD 
138100408f28SAndy Shevchenko 	at91_pinctrl_desc.name = dev_name(dev);
1382a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	at91_pinctrl_desc.npins = gpio_banks * MAX_NB_GPIO_PER_BANK;
13836732ae5cSJean-Christophe PLAGNIOL-VILLARD 	at91_pinctrl_desc.pins = pdesc =
138400408f28SAndy Shevchenko 		devm_kcalloc(dev, at91_pinctrl_desc.npins, sizeof(*pdesc), GFP_KERNEL);
13856732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!at91_pinctrl_desc.pins)
13866732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -ENOMEM;
13876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1388a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	for (i = 0, k = 0; i < gpio_banks; i++) {
1389f494c191SAndy Shevchenko 		char **names;
1390f494c191SAndy Shevchenko 
1391f494c191SAndy Shevchenko 		names = devm_kasprintf_strarray(dev, "pio", MAX_NB_GPIO_PER_BANK);
139235216718SDan Carpenter 		if (IS_ERR(names))
139335216718SDan Carpenter 			return PTR_ERR(names);
1394f494c191SAndy Shevchenko 
13956732ae5cSJean-Christophe PLAGNIOL-VILLARD 		for (j = 0; j < MAX_NB_GPIO_PER_BANK; j++, k++) {
1396f494c191SAndy Shevchenko 			char *name = names[j];
1397f494c191SAndy Shevchenko 
1398f494c191SAndy Shevchenko 			strreplace(name, '-', i + 'A');
1399f494c191SAndy Shevchenko 
14006732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pdesc->number = k;
1401f494c191SAndy Shevchenko 			pdesc->name = name;
14026732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pdesc++;
14036732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
14046732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
14056732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14066732ae5cSJean-Christophe PLAGNIOL-VILLARD 	platform_set_drvdata(pdev, info);
140700408f28SAndy Shevchenko 	info->pctl = devm_pinctrl_register(dev, &at91_pinctrl_desc, info);
1408472bbb2cSAndy Shevchenko 	if (IS_ERR(info->pctl))
1409472bbb2cSAndy Shevchenko 		return dev_err_probe(dev, PTR_ERR(info->pctl), "could not register AT91 pinctrl driver\n");
14106732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14116732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* We will handle a range of GPIO pins */
1412a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < gpio_banks; i++)
1413a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		if (gpio_chips[i])
14146732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pinctrl_add_gpio_range(info->pctl, &gpio_chips[i]->range);
14156732ae5cSJean-Christophe PLAGNIOL-VILLARD 
141600408f28SAndy Shevchenko 	dev_info(dev, "initialized AT91 pinctrl driver\n");
14176732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14186732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
14196732ae5cSJean-Christophe PLAGNIOL-VILLARD }
14206732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_get_direction(struct gpio_chip * chip,unsigned offset)14218af584b8SRichard Genoud static int at91_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
14228af584b8SRichard Genoud {
1423370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14248af584b8SRichard Genoud 	void __iomem *pio = at91_gpio->regbase;
14258af584b8SRichard Genoud 	unsigned mask = 1 << offset;
14268af584b8SRichard Genoud 	u32 osr;
14278af584b8SRichard Genoud 
14288af584b8SRichard Genoud 	osr = readl_relaxed(pio + PIO_OSR);
14293c827873SMatti Vaittinen 	if (osr & mask)
14303c827873SMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
14313c827873SMatti Vaittinen 
14323c827873SMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
14338af584b8SRichard Genoud }
14348af584b8SRichard Genoud 
at91_gpio_direction_input(struct gpio_chip * chip,unsigned offset)14356732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
14366732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1437370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14386732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio = at91_gpio->regbase;
14396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask = 1 << offset;
14406732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14416732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_ODR);
14426732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
14436732ae5cSJean-Christophe PLAGNIOL-VILLARD }
14446732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_get(struct gpio_chip * chip,unsigned offset)14456732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_gpio_get(struct gpio_chip *chip, unsigned offset)
14466732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1447370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14486732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio = at91_gpio->regbase;
14496732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask = 1 << offset;
14506732ae5cSJean-Christophe PLAGNIOL-VILLARD 	u32 pdsr;
14516732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	pdsr = readl_relaxed(pio + PIO_PDSR);
14536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return (pdsr & mask) != 0;
14546732ae5cSJean-Christophe PLAGNIOL-VILLARD }
14556732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_set(struct gpio_chip * chip,unsigned offset,int val)14566732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_gpio_set(struct gpio_chip *chip, unsigned offset,
14576732ae5cSJean-Christophe PLAGNIOL-VILLARD 				int val)
14586732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1459370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14606732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio = at91_gpio->regbase;
14616732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask = 1 << offset;
14626732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14636732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
14646732ae5cSJean-Christophe PLAGNIOL-VILLARD }
14656732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)14661893b2cfSAlexander Stein static void at91_gpio_set_multiple(struct gpio_chip *chip,
14671893b2cfSAlexander Stein 				      unsigned long *mask, unsigned long *bits)
14681893b2cfSAlexander Stein {
1469370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14701893b2cfSAlexander Stein 	void __iomem *pio = at91_gpio->regbase;
14711893b2cfSAlexander Stein 
14721893b2cfSAlexander Stein #define BITS_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1))
14731893b2cfSAlexander Stein 	/* Mask additionally to ngpio as not all GPIO controllers have 32 pins */
14741893b2cfSAlexander Stein 	uint32_t set_mask = (*mask & *bits) & BITS_MASK(chip->ngpio);
14751893b2cfSAlexander Stein 	uint32_t clear_mask = (*mask & ~(*bits)) & BITS_MASK(chip->ngpio);
14761893b2cfSAlexander Stein 
14771893b2cfSAlexander Stein 	writel_relaxed(set_mask, pio + PIO_SODR);
14781893b2cfSAlexander Stein 	writel_relaxed(clear_mask, pio + PIO_CODR);
14791893b2cfSAlexander Stein }
14801893b2cfSAlexander Stein 
at91_gpio_direction_output(struct gpio_chip * chip,unsigned offset,int val)14816732ae5cSJean-Christophe PLAGNIOL-VILLARD static int at91_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
14826732ae5cSJean-Christophe PLAGNIOL-VILLARD 				int val)
14836732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1484370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
14856732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio = at91_gpio->regbase;
14866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned mask = 1 << offset;
14876732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14886732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR));
14896732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_OER);
14906732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14916732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
14926732ae5cSJean-Christophe PLAGNIOL-VILLARD }
14936732ae5cSJean-Christophe PLAGNIOL-VILLARD 
14946732ae5cSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DEBUG_FS
at91_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)14956732ae5cSJean-Christophe PLAGNIOL-VILLARD static void at91_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
14966732ae5cSJean-Christophe PLAGNIOL-VILLARD {
14976732ae5cSJean-Christophe PLAGNIOL-VILLARD 	enum at91_mux mode;
14986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int i;
1499370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip);
15006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem *pio = at91_gpio->regbase;
15016732ae5cSJean-Christophe PLAGNIOL-VILLARD 	const char *gpio_label;
15026732ae5cSJean-Christophe PLAGNIOL-VILLARD 
15035bae1f08SAndy Shevchenko 	for_each_requested_gpio(chip, i, gpio_label) {
15045bae1f08SAndy Shevchenko 		unsigned mask = pin_to_mask(i);
15055bae1f08SAndy Shevchenko 
15066732ae5cSJean-Christophe PLAGNIOL-VILLARD 		mode = at91_gpio->ops->get_periph(pio, mask);
15076732ae5cSJean-Christophe PLAGNIOL-VILLARD 		seq_printf(s, "[%s] GPIO%s%d: ",
15086732ae5cSJean-Christophe PLAGNIOL-VILLARD 			   gpio_label, chip->label, i);
15096732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (mode == AT91_MUX_GPIO) {
1510853b6bf0SMatthieu Crapet 			seq_printf(s, "[gpio] ");
1511853b6bf0SMatthieu Crapet 			seq_printf(s, "%s ",
1512853b6bf0SMatthieu Crapet 				      readl_relaxed(pio + PIO_OSR) & mask ?
1513853b6bf0SMatthieu Crapet 				      "output" : "input");
1514853b6bf0SMatthieu Crapet 			seq_printf(s, "%s\n",
1515853b6bf0SMatthieu Crapet 				      readl_relaxed(pio + PIO_PDSR) & mask ?
15166732ae5cSJean-Christophe PLAGNIOL-VILLARD 				      "set" : "clear");
15176732ae5cSJean-Christophe PLAGNIOL-VILLARD 		} else {
15186732ae5cSJean-Christophe PLAGNIOL-VILLARD 			seq_printf(s, "[periph %c]\n",
15196732ae5cSJean-Christophe PLAGNIOL-VILLARD 				   mode + 'A' - 1);
15206732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
15216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
15226732ae5cSJean-Christophe PLAGNIOL-VILLARD }
15236732ae5cSJean-Christophe PLAGNIOL-VILLARD #else
15246732ae5cSJean-Christophe PLAGNIOL-VILLARD #define at91_gpio_dbg_show	NULL
15256732ae5cSJean-Christophe PLAGNIOL-VILLARD #endif
15266732ae5cSJean-Christophe PLAGNIOL-VILLARD 
gpio_irq_request_resources(struct irq_data * d)1527d61955daSMark Brown static int gpio_irq_request_resources(struct irq_data *d)
1528d61955daSMark Brown {
1529d61955daSMark Brown 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1530d61955daSMark Brown 
1531d61955daSMark Brown 	return gpiochip_lock_as_irq(&at91_gpio->chip, irqd_to_hwirq(d));
1532d61955daSMark Brown }
1533d61955daSMark Brown 
gpio_irq_release_resources(struct irq_data * d)1534d61955daSMark Brown static void gpio_irq_release_resources(struct irq_data *d)
1535d61955daSMark Brown {
1536d61955daSMark Brown 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1537d61955daSMark Brown 
1538d61955daSMark Brown 	gpiochip_unlock_as_irq(&at91_gpio->chip, irqd_to_hwirq(d));
1539d61955daSMark Brown }
1540d61955daSMark Brown 
15416732ae5cSJean-Christophe PLAGNIOL-VILLARD /* Several AIC controller irqs are dispatched through this GPIO handler.
15426732ae5cSJean-Christophe PLAGNIOL-VILLARD  * To use any AT91_PIN_* as an externally triggered IRQ, first call
15436732ae5cSJean-Christophe PLAGNIOL-VILLARD  * at91_set_gpio_input() then maybe enable its glitch filter.
15446732ae5cSJean-Christophe PLAGNIOL-VILLARD  * Then just request_irq() with the pin ID; it works like any ARM IRQ
15456732ae5cSJean-Christophe PLAGNIOL-VILLARD  * handler.
15466732ae5cSJean-Christophe PLAGNIOL-VILLARD  * First implementation always triggers on rising and falling edges
15476732ae5cSJean-Christophe PLAGNIOL-VILLARD  * whereas the newer PIO3 can be additionally configured to trigger on
15486732ae5cSJean-Christophe PLAGNIOL-VILLARD  * level, edge with any polarity.
15496732ae5cSJean-Christophe PLAGNIOL-VILLARD  *
15506732ae5cSJean-Christophe PLAGNIOL-VILLARD  * Alternatively, certain pins may be used directly as IRQ0..IRQ6 after
15516732ae5cSJean-Christophe PLAGNIOL-VILLARD  * configuring them with at91_set_a_periph() or at91_set_b_periph().
15526732ae5cSJean-Christophe PLAGNIOL-VILLARD  * IRQ0..IRQ6 should be configurable, e.g. level vs edge triggering.
15536732ae5cSJean-Christophe PLAGNIOL-VILLARD  */
15546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
gpio_irq_mask(struct irq_data * d)15556732ae5cSJean-Christophe PLAGNIOL-VILLARD static void gpio_irq_mask(struct irq_data *d)
15566732ae5cSJean-Christophe PLAGNIOL-VILLARD {
15576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
15586732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem	*pio = at91_gpio->regbase;
15596732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned	mask = 1 << d->hwirq;
1560d61955daSMark Brown 	unsigned        gpio = irqd_to_hwirq(d);
1561d61955daSMark Brown 
1562d61955daSMark Brown 	gpiochip_disable_irq(&at91_gpio->chip, gpio);
15636732ae5cSJean-Christophe PLAGNIOL-VILLARD 
15646732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (pio)
15656732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_IDR);
15666732ae5cSJean-Christophe PLAGNIOL-VILLARD }
15676732ae5cSJean-Christophe PLAGNIOL-VILLARD 
gpio_irq_unmask(struct irq_data * d)15686732ae5cSJean-Christophe PLAGNIOL-VILLARD static void gpio_irq_unmask(struct irq_data *d)
15696732ae5cSJean-Christophe PLAGNIOL-VILLARD {
15706732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
15716732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem	*pio = at91_gpio->regbase;
15726732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned	mask = 1 << d->hwirq;
1573d61955daSMark Brown 	unsigned        gpio = irqd_to_hwirq(d);
1574d61955daSMark Brown 
1575d61955daSMark Brown 	gpiochip_enable_irq(&at91_gpio->chip, gpio);
15766732ae5cSJean-Christophe PLAGNIOL-VILLARD 
15776732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (pio)
15786732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_IER);
15796732ae5cSJean-Christophe PLAGNIOL-VILLARD }
15806732ae5cSJean-Christophe PLAGNIOL-VILLARD 
gpio_irq_type(struct irq_data * d,unsigned type)15816732ae5cSJean-Christophe PLAGNIOL-VILLARD static int gpio_irq_type(struct irq_data *d, unsigned type)
15826732ae5cSJean-Christophe PLAGNIOL-VILLARD {
15836732ae5cSJean-Christophe PLAGNIOL-VILLARD 	switch (type) {
15846732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_NONE:
15856732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_EDGE_BOTH:
15866732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return 0;
15876732ae5cSJean-Christophe PLAGNIOL-VILLARD 	default:
15886732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
15896732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
15906732ae5cSJean-Christophe PLAGNIOL-VILLARD }
15916732ae5cSJean-Christophe PLAGNIOL-VILLARD 
15926732ae5cSJean-Christophe PLAGNIOL-VILLARD /* Alternate irq type for PIO3 support */
alt_gpio_irq_type(struct irq_data * d,unsigned type)15936732ae5cSJean-Christophe PLAGNIOL-VILLARD static int alt_gpio_irq_type(struct irq_data *d, unsigned type)
15946732ae5cSJean-Christophe PLAGNIOL-VILLARD {
15956732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
15966732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem	*pio = at91_gpio->regbase;
15976732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned	mask = 1 << d->hwirq;
15986732ae5cSJean-Christophe PLAGNIOL-VILLARD 
15996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	switch (type) {
16006732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_EDGE_RISING:
1601c639845bSThomas Gleixner 		irq_set_handler_locked(d, handle_simple_irq);
16026732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_ESR);
16036732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_REHLSR);
16046732ae5cSJean-Christophe PLAGNIOL-VILLARD 		break;
16056732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_EDGE_FALLING:
1606c639845bSThomas Gleixner 		irq_set_handler_locked(d, handle_simple_irq);
16076732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_ESR);
16086732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_FELLSR);
16096732ae5cSJean-Christophe PLAGNIOL-VILLARD 		break;
16106732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_LEVEL_LOW:
1611c639845bSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
16126732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_LSR);
16136732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_FELLSR);
16146732ae5cSJean-Christophe PLAGNIOL-VILLARD 		break;
16156732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_LEVEL_HIGH:
1616c639845bSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
16176732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_LSR);
16186732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_REHLSR);
16196732ae5cSJean-Christophe PLAGNIOL-VILLARD 		break;
16206732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_EDGE_BOTH:
16216732ae5cSJean-Christophe PLAGNIOL-VILLARD 		/*
16226732ae5cSJean-Christophe PLAGNIOL-VILLARD 		 * disable additional interrupt modes:
16236732ae5cSJean-Christophe PLAGNIOL-VILLARD 		 * fall back to default behavior
16246732ae5cSJean-Christophe PLAGNIOL-VILLARD 		 */
1625c639845bSThomas Gleixner 		irq_set_handler_locked(d, handle_simple_irq);
16266732ae5cSJean-Christophe PLAGNIOL-VILLARD 		writel_relaxed(mask, pio + PIO_AIMDR);
16276732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return 0;
16286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	case IRQ_TYPE_NONE:
16296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	default:
16301c5fb66aSLinus Walleij 		pr_warn("AT91: No type for GPIO irq offset %d\n", d->irq);
16316732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return -EINVAL;
16326732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
16336732ae5cSJean-Christophe PLAGNIOL-VILLARD 
16346732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* enable additional interrupt modes */
16356732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(mask, pio + PIO_AIMER);
16366732ae5cSJean-Christophe PLAGNIOL-VILLARD 
16376732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16386732ae5cSJean-Christophe PLAGNIOL-VILLARD }
16396732ae5cSJean-Christophe PLAGNIOL-VILLARD 
gpio_irq_ack(struct irq_data * d)164080cc3732SAlexander Stein static void gpio_irq_ack(struct irq_data *d)
164180cc3732SAlexander Stein {
164280cc3732SAlexander Stein 	/* the interrupt is already cleared before by reading ISR */
164380cc3732SAlexander Stein }
164480cc3732SAlexander Stein 
gpio_irq_set_wake(struct irq_data * d,unsigned state)16456732ae5cSJean-Christophe PLAGNIOL-VILLARD static int gpio_irq_set_wake(struct irq_data *d, unsigned state)
16466732ae5cSJean-Christophe PLAGNIOL-VILLARD {
16476732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d);
1648647f8d94SLudovic Desroches 	unsigned mask = 1 << d->hwirq;
16496732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1650647f8d94SLudovic Desroches 	if (state)
1651a5752075SClaudiu Beznea 		at91_gpio->wakeups |= mask;
1652647f8d94SLudovic Desroches 	else
1653a5752075SClaudiu Beznea 		at91_gpio->wakeups &= ~mask;
1654647f8d94SLudovic Desroches 
16556732ae5cSJean-Christophe PLAGNIOL-VILLARD 	irq_set_irq_wake(at91_gpio->pioc_virq, state);
16566732ae5cSJean-Christophe PLAGNIOL-VILLARD 
16576732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16586732ae5cSJean-Christophe PLAGNIOL-VILLARD }
1659647f8d94SLudovic Desroches 
at91_gpio_suspend(struct device * dev)1660*f0d8d0eeSAndy Shevchenko static int at91_gpio_suspend(struct device *dev)
1661647f8d94SLudovic Desroches {
1662a5752075SClaudiu Beznea 	struct at91_gpio_chip *at91_chip = dev_get_drvdata(dev);
1663a5752075SClaudiu Beznea 	void __iomem *pio = at91_chip->regbase;
1664647f8d94SLudovic Desroches 
1665a5752075SClaudiu Beznea 	at91_chip->backups = readl_relaxed(pio + PIO_IMR);
1666a5752075SClaudiu Beznea 	writel_relaxed(at91_chip->backups, pio + PIO_IDR);
1667a5752075SClaudiu Beznea 	writel_relaxed(at91_chip->wakeups, pio + PIO_IER);
1668647f8d94SLudovic Desroches 
1669a5752075SClaudiu Beznea 	if (!at91_chip->wakeups)
1670a5752075SClaudiu Beznea 		clk_disable_unprepare(at91_chip->clock);
1671795f9953SBoris BREZILLON 	else
167242eae17dSClaudiu Beznea 		dev_dbg(dev, "GPIO-%c may wake for %08x\n",
1673a5752075SClaudiu Beznea 			'A' + at91_chip->id, at91_chip->wakeups);
1674a5752075SClaudiu Beznea 
1675a5752075SClaudiu Beznea 	return 0;
1676647f8d94SLudovic Desroches }
1677647f8d94SLudovic Desroches 
at91_gpio_resume(struct device * dev)1678*f0d8d0eeSAndy Shevchenko static int at91_gpio_resume(struct device *dev)
1679647f8d94SLudovic Desroches {
1680a5752075SClaudiu Beznea 	struct at91_gpio_chip *at91_chip = dev_get_drvdata(dev);
1681a5752075SClaudiu Beznea 	void __iomem *pio = at91_chip->regbase;
1682647f8d94SLudovic Desroches 
1683a5752075SClaudiu Beznea 	if (!at91_chip->wakeups)
1684a5752075SClaudiu Beznea 		clk_prepare_enable(at91_chip->clock);
1685647f8d94SLudovic Desroches 
1686a5752075SClaudiu Beznea 	writel_relaxed(at91_chip->wakeups, pio + PIO_IDR);
1687a5752075SClaudiu Beznea 	writel_relaxed(at91_chip->backups, pio + PIO_IER);
1688647f8d94SLudovic Desroches 
1689a5752075SClaudiu Beznea 	return 0;
1690647f8d94SLudovic Desroches }
1691647f8d94SLudovic Desroches 
gpio_irq_handler(struct irq_desc * desc)1692bd0b9ac4SThomas Gleixner static void gpio_irq_handler(struct irq_desc *desc)
16936732ae5cSJean-Christophe PLAGNIOL-VILLARD {
16945663bb27SJiang Liu 	struct irq_chip *chip = irq_desc_get_chip(desc);
169580cc3732SAlexander Stein 	struct gpio_chip *gpio_chip = irq_desc_get_handler_data(desc);
1696370ea611SLinus Walleij 	struct at91_gpio_chip *at91_gpio = gpiochip_get_data(gpio_chip);
16976732ae5cSJean-Christophe PLAGNIOL-VILLARD 	void __iomem	*pio = at91_gpio->regbase;
16986732ae5cSJean-Christophe PLAGNIOL-VILLARD 	unsigned long	isr;
16996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int		n;
17006732ae5cSJean-Christophe PLAGNIOL-VILLARD 
17016732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chained_irq_enter(chip, desc);
17026732ae5cSJean-Christophe PLAGNIOL-VILLARD 	for (;;) {
17036732ae5cSJean-Christophe PLAGNIOL-VILLARD 		/* Reading ISR acks pending (edge triggered) GPIO interrupts.
1704c2eb9e7fSAlexandre Belloni 		 * When there are none pending, we're finished unless we need
17056732ae5cSJean-Christophe PLAGNIOL-VILLARD 		 * to process multiple banks (like ID_PIOCDE on sam9263).
17066732ae5cSJean-Christophe PLAGNIOL-VILLARD 		 */
17076732ae5cSJean-Christophe PLAGNIOL-VILLARD 		isr = readl_relaxed(pio + PIO_ISR) & readl_relaxed(pio + PIO_IMR);
17086732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (!isr) {
17096732ae5cSJean-Christophe PLAGNIOL-VILLARD 			if (!at91_gpio->next)
17106732ae5cSJean-Christophe PLAGNIOL-VILLARD 				break;
17116732ae5cSJean-Christophe PLAGNIOL-VILLARD 			at91_gpio = at91_gpio->next;
17126732ae5cSJean-Christophe PLAGNIOL-VILLARD 			pio = at91_gpio->regbase;
1713cccb0c3eSAlexander Stein 			gpio_chip = &at91_gpio->chip;
17146732ae5cSJean-Christophe PLAGNIOL-VILLARD 			continue;
17156732ae5cSJean-Christophe PLAGNIOL-VILLARD 		}
17166732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1717a9cb09b7SMarc Zyngier 		for_each_set_bit(n, &isr, BITS_PER_LONG)
1718a9cb09b7SMarc Zyngier 			generic_handle_domain_irq(gpio_chip->irq.domain, n);
17196732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
17206732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chained_irq_exit(chip, desc);
17216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* now it may re-trigger */
17226732ae5cSJean-Christophe PLAGNIOL-VILLARD }
17236732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_of_irq_setup(struct platform_device * pdev,struct at91_gpio_chip * at91_gpio)1724834e1678SPramod Gurav static int at91_gpio_of_irq_setup(struct platform_device *pdev,
17256732ae5cSJean-Christophe PLAGNIOL-VILLARD 				  struct at91_gpio_chip *at91_gpio)
17266732ae5cSJean-Christophe PLAGNIOL-VILLARD {
172700408f28SAndy Shevchenko 	struct device		*dev = &pdev->dev;
1728a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	struct gpio_chip	*gpiochip_prev = NULL;
1729cccb0c3eSAlexander Stein 	struct at91_gpio_chip   *prev = NULL;
17306732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct irq_data		*d = irq_get_irq_data(at91_gpio->pioc_virq);
17310c3dfa17SLudovic Desroches 	struct irq_chip		*gpio_irqchip;
173235dea5d7SLinus Walleij 	struct gpio_irq_chip	*girq;
173335dea5d7SLinus Walleij 	int i;
17346732ae5cSJean-Christophe PLAGNIOL-VILLARD 
173500408f28SAndy Shevchenko 	gpio_irqchip = devm_kzalloc(dev, sizeof(*gpio_irqchip), GFP_KERNEL);
17360c3dfa17SLudovic Desroches 	if (!gpio_irqchip)
17370c3dfa17SLudovic Desroches 		return -ENOMEM;
17380c3dfa17SLudovic Desroches 
17396732ae5cSJean-Christophe PLAGNIOL-VILLARD 	at91_gpio->pioc_hwirq = irqd_to_hwirq(d);
17406732ae5cSJean-Christophe PLAGNIOL-VILLARD 
17410c3dfa17SLudovic Desroches 	gpio_irqchip->name = "GPIO";
1742d61955daSMark Brown 	gpio_irqchip->irq_request_resources = gpio_irq_request_resources;
1743d61955daSMark Brown 	gpio_irqchip->irq_release_resources = gpio_irq_release_resources;
17440c3dfa17SLudovic Desroches 	gpio_irqchip->irq_ack = gpio_irq_ack;
17450c3dfa17SLudovic Desroches 	gpio_irqchip->irq_disable = gpio_irq_mask;
17460c3dfa17SLudovic Desroches 	gpio_irqchip->irq_mask = gpio_irq_mask;
17470c3dfa17SLudovic Desroches 	gpio_irqchip->irq_unmask = gpio_irq_unmask;
174804156e7dSClaudiu Beznea 	gpio_irqchip->irq_set_wake = pm_ptr(gpio_irq_set_wake);
17490c3dfa17SLudovic Desroches 	gpio_irqchip->irq_set_type = at91_gpio->ops->irq_type;
1750d61955daSMark Brown 	gpio_irqchip->flags = IRQCHIP_IMMUTABLE;
17516732ae5cSJean-Christophe PLAGNIOL-VILLARD 
17526732ae5cSJean-Christophe PLAGNIOL-VILLARD 	/* Disable irqs of this PIO controller */
17536732ae5cSJean-Christophe PLAGNIOL-VILLARD 	writel_relaxed(~0, at91_gpio->regbase + PIO_IDR);
17546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
175580cc3732SAlexander Stein 	/*
175653dd4188SSlark Xiao 	 * Let the generic code handle this edge IRQ, the chained
175780cc3732SAlexander Stein 	 * handler will perform the actual work of handling the parent
175880cc3732SAlexander Stein 	 * interrupt.
175980cc3732SAlexander Stein 	 */
176035dea5d7SLinus Walleij 	girq = &at91_gpio->chip.irq;
1761d61955daSMark Brown 	gpio_irq_chip_set_chip(girq, gpio_irqchip);
176235dea5d7SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
176335dea5d7SLinus Walleij 	girq->handler = handle_edge_irq;
17646732ae5cSJean-Christophe PLAGNIOL-VILLARD 
176535dea5d7SLinus Walleij 	/*
176635dea5d7SLinus Walleij 	 * The top level handler handles one bank of GPIOs, except
1767cccb0c3eSAlexander Stein 	 * on some SoC it can handle up to three...
1768cccb0c3eSAlexander Stein 	 * We only set up the handler for the first of the list.
1769cccb0c3eSAlexander Stein 	 */
1770a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	gpiochip_prev = irq_get_handler_data(at91_gpio->pioc_virq);
1771a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	if (!gpiochip_prev) {
177235dea5d7SLinus Walleij 		girq->parent_handler = gpio_irq_handler;
177335dea5d7SLinus Walleij 		girq->num_parents = 1;
177400408f28SAndy Shevchenko 		girq->parents = devm_kcalloc(dev, girq->num_parents,
177535dea5d7SLinus Walleij 					     sizeof(*girq->parents),
177635dea5d7SLinus Walleij 					     GFP_KERNEL);
177735dea5d7SLinus Walleij 		if (!girq->parents)
177835dea5d7SLinus Walleij 			return -ENOMEM;
177935dea5d7SLinus Walleij 		girq->parents[0] = at91_gpio->pioc_virq;
17806732ae5cSJean-Christophe PLAGNIOL-VILLARD 		return 0;
17816732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
17826732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1783370ea611SLinus Walleij 	prev = gpiochip_get_data(gpiochip_prev);
1784a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	/* we can only have 2 banks before */
1785a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 2; i++) {
1786a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		if (prev->next) {
1787a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			prev = prev->next;
1788a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		} else {
1789a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			prev->next = at91_gpio;
1790a0b957f3SJean-Christophe PLAGNIOL-VILLARD 			return 0;
1791a0b957f3SJean-Christophe PLAGNIOL-VILLARD 		}
1792a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	}
1793a0b957f3SJean-Christophe PLAGNIOL-VILLARD 
1794a0b957f3SJean-Christophe PLAGNIOL-VILLARD 	return -EINVAL;
1795a0b957f3SJean-Christophe PLAGNIOL-VILLARD }
1796a0b957f3SJean-Christophe PLAGNIOL-VILLARD 
17976732ae5cSJean-Christophe PLAGNIOL-VILLARD /* This structure is replicated for each GPIO block allocated at probe time */
1798234b6513SAlexander Stein static const struct gpio_chip at91_gpio_template = {
179998c85d58SJonas Gorski 	.request		= gpiochip_generic_request,
180098c85d58SJonas Gorski 	.free			= gpiochip_generic_free,
18018af584b8SRichard Genoud 	.get_direction		= at91_gpio_get_direction,
18026732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.direction_input	= at91_gpio_direction_input,
18036732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.get			= at91_gpio_get,
18046732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.direction_output	= at91_gpio_direction_output,
18056732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.set			= at91_gpio_set,
18061893b2cfSAlexander Stein 	.set_multiple		= at91_gpio_set_multiple,
18076732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.dbg_show		= at91_gpio_dbg_show,
18089fb1f39eSLinus Walleij 	.can_sleep		= false,
18096732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.ngpio			= MAX_NB_GPIO_PER_BANK,
18106732ae5cSJean-Christophe PLAGNIOL-VILLARD };
18116732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1812baa9946eSFabian Frederick static const struct of_device_id at91_gpio_of_match[] = {
18136732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ .compatible = "atmel,at91sam9x5-gpio", .data = &at91sam9x5_ops, },
18146732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ .compatible = "atmel,at91rm9200-gpio", .data = &at91rm9200_ops },
1815a2fcb1ceSClaudiu Beznea 	{ .compatible = "microchip,sam9x60-gpio", .data = &sam9x60_ops },
18166732ae5cSJean-Christophe PLAGNIOL-VILLARD 	{ /* sentinel */ }
18176732ae5cSJean-Christophe PLAGNIOL-VILLARD };
18186732ae5cSJean-Christophe PLAGNIOL-VILLARD 
at91_gpio_probe(struct platform_device * pdev)1819150632b0SGreg Kroah-Hartman static int at91_gpio_probe(struct platform_device *pdev)
18206732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1821f494c191SAndy Shevchenko 	struct device *dev = &pdev->dev;
1822f494c191SAndy Shevchenko 	struct device_node *np = dev->of_node;
18236732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct at91_gpio_chip *at91_chip = NULL;
18246732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct gpio_chip *chip;
18256732ae5cSJean-Christophe PLAGNIOL-VILLARD 	struct pinctrl_gpio_range *range;
18266732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int ret = 0;
182732b01a36SJean-Christophe PLAGNIOL-VILLARD 	int irq, i;
18286732ae5cSJean-Christophe PLAGNIOL-VILLARD 	int alias_idx = of_alias_get_id(np, "gpio");
18296732ae5cSJean-Christophe PLAGNIOL-VILLARD 	uint32_t ngpio;
183032b01a36SJean-Christophe PLAGNIOL-VILLARD 	char **names;
18316732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18326732ae5cSJean-Christophe PLAGNIOL-VILLARD 	BUG_ON(alias_idx >= ARRAY_SIZE(gpio_chips));
1833472bbb2cSAndy Shevchenko 	if (gpio_chips[alias_idx])
1834472bbb2cSAndy Shevchenko 		return dev_err_probe(dev, -EBUSY, "%d slot is occupied.\n", alias_idx);
18356732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18366732ae5cSJean-Christophe PLAGNIOL-VILLARD 	irq = platform_get_irq(pdev, 0);
1837472bbb2cSAndy Shevchenko 	if (irq < 0)
1838472bbb2cSAndy Shevchenko 		return irq;
18396732ae5cSJean-Christophe PLAGNIOL-VILLARD 
184000408f28SAndy Shevchenko 	at91_chip = devm_kzalloc(dev, sizeof(*at91_chip), GFP_KERNEL);
1841472bbb2cSAndy Shevchenko 	if (!at91_chip)
1842472bbb2cSAndy Shevchenko 		return -ENOMEM;
18436732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18444b024225SYueHaibing 	at91_chip->regbase = devm_platform_ioremap_resource(pdev, 0);
1845472bbb2cSAndy Shevchenko 	if (IS_ERR(at91_chip->regbase))
1846472bbb2cSAndy Shevchenko 		return PTR_ERR(at91_chip->regbase);
18476732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18486194485dSAndy Shevchenko 	at91_chip->ops = of_device_get_match_data(dev);
18496732ae5cSJean-Christophe PLAGNIOL-VILLARD 	at91_chip->pioc_virq = irq;
18506732ae5cSJean-Christophe PLAGNIOL-VILLARD 
185100408f28SAndy Shevchenko 	at91_chip->clock = devm_clk_get_enabled(dev, NULL);
1852472bbb2cSAndy Shevchenko 	if (IS_ERR(at91_chip->clock))
1853472bbb2cSAndy Shevchenko 		return dev_err_probe(dev, PTR_ERR(at91_chip->clock), "failed to get clock, ignoring.\n");
18546732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18556732ae5cSJean-Christophe PLAGNIOL-VILLARD 	at91_chip->chip = at91_gpio_template;
1856a5752075SClaudiu Beznea 	at91_chip->id = alias_idx;
18576732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18586732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chip = &at91_chip->chip;
185900408f28SAndy Shevchenko 	chip->label = dev_name(dev);
186000408f28SAndy Shevchenko 	chip->parent = dev;
18616732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chip->owner = THIS_MODULE;
18626732ae5cSJean-Christophe PLAGNIOL-VILLARD 	chip->base = alias_idx * MAX_NB_GPIO_PER_BANK;
18636732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18646732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (!of_property_read_u32(np, "#gpio-lines", &ngpio)) {
18656732ae5cSJean-Christophe PLAGNIOL-VILLARD 		if (ngpio >= MAX_NB_GPIO_PER_BANK)
1866472bbb2cSAndy Shevchenko 			dev_err(dev, "at91_gpio.%d, gpio-nb >= %d failback to %d\n",
18676732ae5cSJean-Christophe PLAGNIOL-VILLARD 				alias_idx, MAX_NB_GPIO_PER_BANK, MAX_NB_GPIO_PER_BANK);
18686732ae5cSJean-Christophe PLAGNIOL-VILLARD 		else
18696732ae5cSJean-Christophe PLAGNIOL-VILLARD 			chip->ngpio = ngpio;
18706732ae5cSJean-Christophe PLAGNIOL-VILLARD 	}
18716732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1872f494c191SAndy Shevchenko 	names = devm_kasprintf_strarray(dev, "pio", chip->ngpio);
187335216718SDan Carpenter 	if (IS_ERR(names))
187435216718SDan Carpenter 		return PTR_ERR(names);
187532b01a36SJean-Christophe PLAGNIOL-VILLARD 
187632b01a36SJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < chip->ngpio; i++)
1877f494c191SAndy Shevchenko 		strreplace(names[i], '-', alias_idx + 'A');
187832b01a36SJean-Christophe PLAGNIOL-VILLARD 
187932b01a36SJean-Christophe PLAGNIOL-VILLARD 	chip->names = (const char *const *)names;
188032b01a36SJean-Christophe PLAGNIOL-VILLARD 
18816732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range = &at91_chip->range;
18826732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range->name = chip->label;
18836732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range->id = alias_idx;
18846732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range->pin_base = range->base = range->id * MAX_NB_GPIO_PER_BANK;
18856732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18866732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range->npins = chip->ngpio;
18876732ae5cSJean-Christophe PLAGNIOL-VILLARD 	range->gc = chip;
18886732ae5cSJean-Christophe PLAGNIOL-VILLARD 
188935dea5d7SLinus Walleij 	ret = at91_gpio_of_irq_setup(pdev, at91_chip);
189035dea5d7SLinus Walleij 	if (ret)
1891472bbb2cSAndy Shevchenko 		return ret;
189235dea5d7SLinus Walleij 
1893370ea611SLinus Walleij 	ret = gpiochip_add_data(chip, at91_chip);
18946732ae5cSJean-Christophe PLAGNIOL-VILLARD 	if (ret)
1895472bbb2cSAndy Shevchenko 		return ret;
18966732ae5cSJean-Christophe PLAGNIOL-VILLARD 
18976732ae5cSJean-Christophe PLAGNIOL-VILLARD 	gpio_chips[alias_idx] = at91_chip;
1898a5752075SClaudiu Beznea 	platform_set_drvdata(pdev, at91_chip);
18996732ae5cSJean-Christophe PLAGNIOL-VILLARD 	gpio_banks = max(gpio_banks, alias_idx + 1);
19006732ae5cSJean-Christophe PLAGNIOL-VILLARD 
190100408f28SAndy Shevchenko 	dev_info(dev, "at address %p\n", at91_chip->regbase);
19026732ae5cSJean-Christophe PLAGNIOL-VILLARD 
19036732ae5cSJean-Christophe PLAGNIOL-VILLARD 	return 0;
19046732ae5cSJean-Christophe PLAGNIOL-VILLARD }
19056732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1906*f0d8d0eeSAndy Shevchenko static DEFINE_NOIRQ_DEV_PM_OPS(at91_gpio_pm_ops, at91_gpio_suspend, at91_gpio_resume);
1907a5752075SClaudiu Beznea 
19086732ae5cSJean-Christophe PLAGNIOL-VILLARD static struct platform_driver at91_gpio_driver = {
19096732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.driver = {
19106732ae5cSJean-Christophe PLAGNIOL-VILLARD 		.name = "gpio-at91",
1911606fca94SSachin Kamat 		.of_match_table = at91_gpio_of_match,
1912*f0d8d0eeSAndy Shevchenko 		.pm = pm_sleep_ptr(&at91_gpio_pm_ops),
19136732ae5cSJean-Christophe PLAGNIOL-VILLARD 	},
19146732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.probe = at91_gpio_probe,
19156732ae5cSJean-Christophe PLAGNIOL-VILLARD };
19166732ae5cSJean-Christophe PLAGNIOL-VILLARD 
19176732ae5cSJean-Christophe PLAGNIOL-VILLARD static struct platform_driver at91_pinctrl_driver = {
19186732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.driver = {
19196732ae5cSJean-Christophe PLAGNIOL-VILLARD 		.name = "pinctrl-at91",
1920606fca94SSachin Kamat 		.of_match_table = at91_pinctrl_of_match,
19216732ae5cSJean-Christophe PLAGNIOL-VILLARD 	},
19226732ae5cSJean-Christophe PLAGNIOL-VILLARD 	.probe = at91_pinctrl_probe,
19236732ae5cSJean-Christophe PLAGNIOL-VILLARD };
19246732ae5cSJean-Christophe PLAGNIOL-VILLARD 
1925bab7f5a4SThierry Reding static struct platform_driver * const drivers[] = {
1926bab7f5a4SThierry Reding 	&at91_gpio_driver,
1927bab7f5a4SThierry Reding 	&at91_pinctrl_driver,
1928bab7f5a4SThierry Reding };
1929bab7f5a4SThierry Reding 
at91_pinctrl_init(void)19306732ae5cSJean-Christophe PLAGNIOL-VILLARD static int __init at91_pinctrl_init(void)
19316732ae5cSJean-Christophe PLAGNIOL-VILLARD {
1932bab7f5a4SThierry Reding 	return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
19336732ae5cSJean-Christophe PLAGNIOL-VILLARD }
19346732ae5cSJean-Christophe PLAGNIOL-VILLARD arch_initcall(at91_pinctrl_init);
1935