1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
23a198059SLinus Walleij /*
33a198059SLinus Walleij  * Generic GPIO driver for logic cells found in the Nomadik SoC
43a198059SLinus Walleij  *
53a198059SLinus Walleij  * Copyright (C) 2008,2009 STMicroelectronics
63a198059SLinus Walleij  * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
73a198059SLinus Walleij  *   Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
83a198059SLinus Walleij  * Copyright (C) 2011-2013 Linus Walleij <linus.walleij@linaro.org>
93a198059SLinus Walleij  */
10937e7a39SAndy Shevchenko #include <linux/bitops.h>
113a198059SLinus Walleij #include <linux/clk.h>
12937e7a39SAndy Shevchenko #include <linux/device.h>
133a198059SLinus Walleij #include <linux/err.h>
141c5fb66aSLinus Walleij #include <linux/gpio/driver.h>
15937e7a39SAndy Shevchenko #include <linux/init.h>
163a198059SLinus Walleij #include <linux/interrupt.h>
17937e7a39SAndy Shevchenko #include <linux/io.h>
18937e7a39SAndy Shevchenko #include <linux/kernel.h>
193a198059SLinus Walleij #include <linux/of_address.h>
20937e7a39SAndy Shevchenko #include <linux/of_device.h>
21937e7a39SAndy Shevchenko #include <linux/platform_device.h>
22937e7a39SAndy Shevchenko #include <linux/seq_file.h>
23937e7a39SAndy Shevchenko #include <linux/slab.h>
24937e7a39SAndy Shevchenko #include <linux/spinlock.h>
25937e7a39SAndy Shevchenko 
263a198059SLinus Walleij /* Since we request GPIOs from ourself */
273a198059SLinus Walleij #include <linux/pinctrl/consumer.h>
28937e7a39SAndy Shevchenko #include <linux/pinctrl/machine.h>
29937e7a39SAndy Shevchenko #include <linux/pinctrl/pinconf.h>
30937e7a39SAndy Shevchenko #include <linux/pinctrl/pinctrl.h>
31937e7a39SAndy Shevchenko #include <linux/pinctrl/pinmux.h>
32937e7a39SAndy Shevchenko 
333a198059SLinus Walleij #include "../core.h"
34ba388294SLinus Walleij #include "../pinctrl-utils.h"
353a198059SLinus Walleij 
36937e7a39SAndy Shevchenko #include "pinctrl-nomadik.h"
37937e7a39SAndy Shevchenko 
383a198059SLinus Walleij /*
393a198059SLinus Walleij  * The GPIO module in the Nomadik family of Systems-on-Chip is an
403a198059SLinus Walleij  * AMBA device, managing 32 pins and alternate functions.  The logic block
413a198059SLinus Walleij  * is currently used in the Nomadik and ux500.
423a198059SLinus Walleij  *
433a198059SLinus Walleij  * Symbols in this file are called "nmk_gpio" for "nomadik gpio"
443a198059SLinus Walleij  */
453a198059SLinus Walleij 
463a198059SLinus Walleij /*
473a198059SLinus Walleij  * pin configurations are represented by 32-bit integers:
483a198059SLinus Walleij  *
493a198059SLinus Walleij  *	bit  0.. 8 - Pin Number (512 Pins Maximum)
503a198059SLinus Walleij  *	bit  9..10 - Alternate Function Selection
513a198059SLinus Walleij  *	bit 11..12 - Pull up/down state
523a198059SLinus Walleij  *	bit     13 - Sleep mode behaviour
533a198059SLinus Walleij  *	bit     14 - Direction
543a198059SLinus Walleij  *	bit     15 - Value (if output)
553a198059SLinus Walleij  *	bit 16..18 - SLPM pull up/down state
563a198059SLinus Walleij  *	bit 19..20 - SLPM direction
573a198059SLinus Walleij  *	bit 21..22 - SLPM Value (if output)
583a198059SLinus Walleij  *	bit 23..25 - PDIS value (if input)
593a198059SLinus Walleij  *	bit	26 - Gpio mode
603a198059SLinus Walleij  *	bit	27 - Sleep mode
613a198059SLinus Walleij  *
623a198059SLinus Walleij  * to facilitate the definition, the following macros are provided
633a198059SLinus Walleij  *
643a198059SLinus Walleij  * PIN_CFG_DEFAULT - default config (0):
653a198059SLinus Walleij  *		     pull up/down = disabled
663a198059SLinus Walleij  *		     sleep mode = input/wakeup
673a198059SLinus Walleij  *		     direction = input
683a198059SLinus Walleij  *		     value = low
693a198059SLinus Walleij  *		     SLPM direction = same as normal
703a198059SLinus Walleij  *		     SLPM pull = same as normal
713a198059SLinus Walleij  *		     SLPM value = same as normal
723a198059SLinus Walleij  *
733a198059SLinus Walleij  * PIN_CFG	   - default config with alternate function
743a198059SLinus Walleij  */
753a198059SLinus Walleij 
763a198059SLinus Walleij typedef unsigned long pin_cfg_t;
773a198059SLinus Walleij 
783a198059SLinus Walleij #define PIN_NUM_MASK		0x1ff
793a198059SLinus Walleij #define PIN_NUM(x)		((x) & PIN_NUM_MASK)
803a198059SLinus Walleij 
813a198059SLinus Walleij #define PIN_ALT_SHIFT		9
823a198059SLinus Walleij #define PIN_ALT_MASK		(0x3 << PIN_ALT_SHIFT)
833a198059SLinus Walleij #define PIN_ALT(x)		(((x) & PIN_ALT_MASK) >> PIN_ALT_SHIFT)
843a198059SLinus Walleij #define PIN_GPIO		(NMK_GPIO_ALT_GPIO << PIN_ALT_SHIFT)
853a198059SLinus Walleij #define PIN_ALT_A		(NMK_GPIO_ALT_A << PIN_ALT_SHIFT)
863a198059SLinus Walleij #define PIN_ALT_B		(NMK_GPIO_ALT_B << PIN_ALT_SHIFT)
873a198059SLinus Walleij #define PIN_ALT_C		(NMK_GPIO_ALT_C << PIN_ALT_SHIFT)
883a198059SLinus Walleij 
893a198059SLinus Walleij #define PIN_PULL_SHIFT		11
903a198059SLinus Walleij #define PIN_PULL_MASK		(0x3 << PIN_PULL_SHIFT)
913a198059SLinus Walleij #define PIN_PULL(x)		(((x) & PIN_PULL_MASK) >> PIN_PULL_SHIFT)
923a198059SLinus Walleij #define PIN_PULL_NONE		(NMK_GPIO_PULL_NONE << PIN_PULL_SHIFT)
933a198059SLinus Walleij #define PIN_PULL_UP		(NMK_GPIO_PULL_UP << PIN_PULL_SHIFT)
943a198059SLinus Walleij #define PIN_PULL_DOWN		(NMK_GPIO_PULL_DOWN << PIN_PULL_SHIFT)
953a198059SLinus Walleij 
963a198059SLinus Walleij #define PIN_SLPM_SHIFT		13
973a198059SLinus Walleij #define PIN_SLPM_MASK		(0x1 << PIN_SLPM_SHIFT)
983a198059SLinus Walleij #define PIN_SLPM(x)		(((x) & PIN_SLPM_MASK) >> PIN_SLPM_SHIFT)
993a198059SLinus Walleij #define PIN_SLPM_MAKE_INPUT	(NMK_GPIO_SLPM_INPUT << PIN_SLPM_SHIFT)
1003a198059SLinus Walleij #define PIN_SLPM_NOCHANGE	(NMK_GPIO_SLPM_NOCHANGE << PIN_SLPM_SHIFT)
1013a198059SLinus Walleij /* These two replace the above in DB8500v2+ */
1023a198059SLinus Walleij #define PIN_SLPM_WAKEUP_ENABLE	(NMK_GPIO_SLPM_WAKEUP_ENABLE << PIN_SLPM_SHIFT)
1033a198059SLinus Walleij #define PIN_SLPM_WAKEUP_DISABLE	(NMK_GPIO_SLPM_WAKEUP_DISABLE << PIN_SLPM_SHIFT)
1043a198059SLinus Walleij #define PIN_SLPM_USE_MUX_SETTINGS_IN_SLEEP PIN_SLPM_WAKEUP_DISABLE
1053a198059SLinus Walleij 
1063a198059SLinus Walleij #define PIN_SLPM_GPIO  PIN_SLPM_WAKEUP_ENABLE /* In SLPM, pin is a gpio */
1073a198059SLinus Walleij #define PIN_SLPM_ALTFUNC PIN_SLPM_WAKEUP_DISABLE /* In SLPM, pin is altfunc */
1083a198059SLinus Walleij 
1093a198059SLinus Walleij #define PIN_DIR_SHIFT		14
1103a198059SLinus Walleij #define PIN_DIR_MASK		(0x1 << PIN_DIR_SHIFT)
1113a198059SLinus Walleij #define PIN_DIR(x)		(((x) & PIN_DIR_MASK) >> PIN_DIR_SHIFT)
1123a198059SLinus Walleij #define PIN_DIR_INPUT		(0 << PIN_DIR_SHIFT)
1133a198059SLinus Walleij #define PIN_DIR_OUTPUT		(1 << PIN_DIR_SHIFT)
1143a198059SLinus Walleij 
1153a198059SLinus Walleij #define PIN_VAL_SHIFT		15
1163a198059SLinus Walleij #define PIN_VAL_MASK		(0x1 << PIN_VAL_SHIFT)
1173a198059SLinus Walleij #define PIN_VAL(x)		(((x) & PIN_VAL_MASK) >> PIN_VAL_SHIFT)
1183a198059SLinus Walleij #define PIN_VAL_LOW		(0 << PIN_VAL_SHIFT)
1193a198059SLinus Walleij #define PIN_VAL_HIGH		(1 << PIN_VAL_SHIFT)
1203a198059SLinus Walleij 
1213a198059SLinus Walleij #define PIN_SLPM_PULL_SHIFT	16
1223a198059SLinus Walleij #define PIN_SLPM_PULL_MASK	(0x7 << PIN_SLPM_PULL_SHIFT)
1233a198059SLinus Walleij #define PIN_SLPM_PULL(x)	\
1243a198059SLinus Walleij 	(((x) & PIN_SLPM_PULL_MASK) >> PIN_SLPM_PULL_SHIFT)
1253a198059SLinus Walleij #define PIN_SLPM_PULL_NONE	\
1263a198059SLinus Walleij 	((1 + NMK_GPIO_PULL_NONE) << PIN_SLPM_PULL_SHIFT)
1273a198059SLinus Walleij #define PIN_SLPM_PULL_UP	\
1283a198059SLinus Walleij 	((1 + NMK_GPIO_PULL_UP) << PIN_SLPM_PULL_SHIFT)
1293a198059SLinus Walleij #define PIN_SLPM_PULL_DOWN	\
1303a198059SLinus Walleij 	((1 + NMK_GPIO_PULL_DOWN) << PIN_SLPM_PULL_SHIFT)
1313a198059SLinus Walleij 
1323a198059SLinus Walleij #define PIN_SLPM_DIR_SHIFT	19
1333a198059SLinus Walleij #define PIN_SLPM_DIR_MASK	(0x3 << PIN_SLPM_DIR_SHIFT)
1343a198059SLinus Walleij #define PIN_SLPM_DIR(x)		\
1353a198059SLinus Walleij 	(((x) & PIN_SLPM_DIR_MASK) >> PIN_SLPM_DIR_SHIFT)
1363a198059SLinus Walleij #define PIN_SLPM_DIR_INPUT	((1 + 0) << PIN_SLPM_DIR_SHIFT)
1373a198059SLinus Walleij #define PIN_SLPM_DIR_OUTPUT	((1 + 1) << PIN_SLPM_DIR_SHIFT)
1383a198059SLinus Walleij 
1393a198059SLinus Walleij #define PIN_SLPM_VAL_SHIFT	21
1403a198059SLinus Walleij #define PIN_SLPM_VAL_MASK	(0x3 << PIN_SLPM_VAL_SHIFT)
1413a198059SLinus Walleij #define PIN_SLPM_VAL(x)		\
1423a198059SLinus Walleij 	(((x) & PIN_SLPM_VAL_MASK) >> PIN_SLPM_VAL_SHIFT)
1433a198059SLinus Walleij #define PIN_SLPM_VAL_LOW	((1 + 0) << PIN_SLPM_VAL_SHIFT)
1443a198059SLinus Walleij #define PIN_SLPM_VAL_HIGH	((1 + 1) << PIN_SLPM_VAL_SHIFT)
1453a198059SLinus Walleij 
1463a198059SLinus Walleij #define PIN_SLPM_PDIS_SHIFT		23
1473a198059SLinus Walleij #define PIN_SLPM_PDIS_MASK		(0x3 << PIN_SLPM_PDIS_SHIFT)
1483a198059SLinus Walleij #define PIN_SLPM_PDIS(x)	\
1493a198059SLinus Walleij 	(((x) & PIN_SLPM_PDIS_MASK) >> PIN_SLPM_PDIS_SHIFT)
1503a198059SLinus Walleij #define PIN_SLPM_PDIS_NO_CHANGE		(0 << PIN_SLPM_PDIS_SHIFT)
1513a198059SLinus Walleij #define PIN_SLPM_PDIS_DISABLED		(1 << PIN_SLPM_PDIS_SHIFT)
1523a198059SLinus Walleij #define PIN_SLPM_PDIS_ENABLED		(2 << PIN_SLPM_PDIS_SHIFT)
1533a198059SLinus Walleij 
1543a198059SLinus Walleij #define PIN_LOWEMI_SHIFT	25
1553a198059SLinus Walleij #define PIN_LOWEMI_MASK		(0x1 << PIN_LOWEMI_SHIFT)
1563a198059SLinus Walleij #define PIN_LOWEMI(x)		(((x) & PIN_LOWEMI_MASK) >> PIN_LOWEMI_SHIFT)
1573a198059SLinus Walleij #define PIN_LOWEMI_DISABLED	(0 << PIN_LOWEMI_SHIFT)
1583a198059SLinus Walleij #define PIN_LOWEMI_ENABLED	(1 << PIN_LOWEMI_SHIFT)
1593a198059SLinus Walleij 
1603a198059SLinus Walleij #define PIN_GPIOMODE_SHIFT	26
1613a198059SLinus Walleij #define PIN_GPIOMODE_MASK	(0x1 << PIN_GPIOMODE_SHIFT)
1623a198059SLinus Walleij #define PIN_GPIOMODE(x)		(((x) & PIN_GPIOMODE_MASK) >> PIN_GPIOMODE_SHIFT)
1633a198059SLinus Walleij #define PIN_GPIOMODE_DISABLED	(0 << PIN_GPIOMODE_SHIFT)
1643a198059SLinus Walleij #define PIN_GPIOMODE_ENABLED	(1 << PIN_GPIOMODE_SHIFT)
1653a198059SLinus Walleij 
1663a198059SLinus Walleij #define PIN_SLEEPMODE_SHIFT	27
1673a198059SLinus Walleij #define PIN_SLEEPMODE_MASK	(0x1 << PIN_SLEEPMODE_SHIFT)
1683a198059SLinus Walleij #define PIN_SLEEPMODE(x)	(((x) & PIN_SLEEPMODE_MASK) >> PIN_SLEEPMODE_SHIFT)
1693a198059SLinus Walleij #define PIN_SLEEPMODE_DISABLED	(0 << PIN_SLEEPMODE_SHIFT)
1703a198059SLinus Walleij #define PIN_SLEEPMODE_ENABLED	(1 << PIN_SLEEPMODE_SHIFT)
1713a198059SLinus Walleij 
1723a198059SLinus Walleij 
1733a198059SLinus Walleij /* Shortcuts.  Use these instead of separate DIR, PULL, and VAL.  */
1743a198059SLinus Walleij #define PIN_INPUT_PULLDOWN	(PIN_DIR_INPUT | PIN_PULL_DOWN)
1753a198059SLinus Walleij #define PIN_INPUT_PULLUP	(PIN_DIR_INPUT | PIN_PULL_UP)
1763a198059SLinus Walleij #define PIN_INPUT_NOPULL	(PIN_DIR_INPUT | PIN_PULL_NONE)
1773a198059SLinus Walleij #define PIN_OUTPUT_LOW		(PIN_DIR_OUTPUT | PIN_VAL_LOW)
1783a198059SLinus Walleij #define PIN_OUTPUT_HIGH		(PIN_DIR_OUTPUT | PIN_VAL_HIGH)
1793a198059SLinus Walleij 
1803a198059SLinus Walleij #define PIN_SLPM_INPUT_PULLDOWN	(PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_DOWN)
1813a198059SLinus Walleij #define PIN_SLPM_INPUT_PULLUP	(PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_UP)
1823a198059SLinus Walleij #define PIN_SLPM_INPUT_NOPULL	(PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_NONE)
1833a198059SLinus Walleij #define PIN_SLPM_OUTPUT_LOW	(PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_LOW)
1843a198059SLinus Walleij #define PIN_SLPM_OUTPUT_HIGH	(PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_HIGH)
1853a198059SLinus Walleij 
1863a198059SLinus Walleij #define PIN_CFG_DEFAULT		(0)
1873a198059SLinus Walleij 
1883a198059SLinus Walleij #define PIN_CFG(num, alt)		\
1893a198059SLinus Walleij 	(PIN_CFG_DEFAULT |\
1903a198059SLinus Walleij 	 (PIN_NUM(num) | PIN_##alt))
1913a198059SLinus Walleij 
1923a198059SLinus Walleij #define PIN_CFG_INPUT(num, alt, pull)		\
1933a198059SLinus Walleij 	(PIN_CFG_DEFAULT |\
1943a198059SLinus Walleij 	 (PIN_NUM(num) | PIN_##alt | PIN_INPUT_##pull))
1953a198059SLinus Walleij 
1963a198059SLinus Walleij #define PIN_CFG_OUTPUT(num, alt, val)		\
1973a198059SLinus Walleij 	(PIN_CFG_DEFAULT |\
1983a198059SLinus Walleij 	 (PIN_NUM(num) | PIN_##alt | PIN_OUTPUT_##val))
1993a198059SLinus Walleij 
2003a198059SLinus Walleij /*
2013a198059SLinus Walleij  * "nmk_gpio" and "NMK_GPIO" stand for "Nomadik GPIO", leaving
2023a198059SLinus Walleij  * the "gpio" namespace for generic and cross-machine functions
2033a198059SLinus Walleij  */
2043a198059SLinus Walleij 
2053a198059SLinus Walleij #define GPIO_BLOCK_SHIFT 5
2063a198059SLinus Walleij #define NMK_GPIO_PER_CHIP (1 << GPIO_BLOCK_SHIFT)
2071c5fb66aSLinus Walleij #define NMK_MAX_BANKS DIV_ROUND_UP(512, NMK_GPIO_PER_CHIP)
2083a198059SLinus Walleij 
2093a198059SLinus Walleij /* Register in the logic block */
2103a198059SLinus Walleij #define NMK_GPIO_DAT	0x00
2113a198059SLinus Walleij #define NMK_GPIO_DATS	0x04
2123a198059SLinus Walleij #define NMK_GPIO_DATC	0x08
2133a198059SLinus Walleij #define NMK_GPIO_PDIS	0x0c
2143a198059SLinus Walleij #define NMK_GPIO_DIR	0x10
2153a198059SLinus Walleij #define NMK_GPIO_DIRS	0x14
2163a198059SLinus Walleij #define NMK_GPIO_DIRC	0x18
2173a198059SLinus Walleij #define NMK_GPIO_SLPC	0x1c
2183a198059SLinus Walleij #define NMK_GPIO_AFSLA	0x20
2193a198059SLinus Walleij #define NMK_GPIO_AFSLB	0x24
2203a198059SLinus Walleij #define NMK_GPIO_LOWEMI	0x28
2213a198059SLinus Walleij 
2223a198059SLinus Walleij #define NMK_GPIO_RIMSC	0x40
2233a198059SLinus Walleij #define NMK_GPIO_FIMSC	0x44
2243a198059SLinus Walleij #define NMK_GPIO_IS	0x48
2253a198059SLinus Walleij #define NMK_GPIO_IC	0x4c
2263a198059SLinus Walleij #define NMK_GPIO_RWIMSC	0x50
2273a198059SLinus Walleij #define NMK_GPIO_FWIMSC	0x54
2283a198059SLinus Walleij #define NMK_GPIO_WKS	0x58
2293a198059SLinus Walleij /* These appear in DB8540 and later ASICs */
2303a198059SLinus Walleij #define NMK_GPIO_EDGELEVEL 0x5C
2313a198059SLinus Walleij #define NMK_GPIO_LEVEL	0x60
2323a198059SLinus Walleij 
2333a198059SLinus Walleij 
2343a198059SLinus Walleij /* Pull up/down values */
2353a198059SLinus Walleij enum nmk_gpio_pull {
2363a198059SLinus Walleij 	NMK_GPIO_PULL_NONE,
2373a198059SLinus Walleij 	NMK_GPIO_PULL_UP,
2383a198059SLinus Walleij 	NMK_GPIO_PULL_DOWN,
2393a198059SLinus Walleij };
2403a198059SLinus Walleij 
2413a198059SLinus Walleij /* Sleep mode */
2423a198059SLinus Walleij enum nmk_gpio_slpm {
2433a198059SLinus Walleij 	NMK_GPIO_SLPM_INPUT,
2443a198059SLinus Walleij 	NMK_GPIO_SLPM_WAKEUP_ENABLE = NMK_GPIO_SLPM_INPUT,
2453a198059SLinus Walleij 	NMK_GPIO_SLPM_NOCHANGE,
2463a198059SLinus Walleij 	NMK_GPIO_SLPM_WAKEUP_DISABLE = NMK_GPIO_SLPM_NOCHANGE,
2473a198059SLinus Walleij };
2483a198059SLinus Walleij 
2493a198059SLinus Walleij struct nmk_gpio_chip {
2503a198059SLinus Walleij 	struct gpio_chip chip;
2513a198059SLinus Walleij 	void __iomem *addr;
2523a198059SLinus Walleij 	struct clk *clk;
2533a198059SLinus Walleij 	unsigned int bank;
2543a198059SLinus Walleij 	void (*set_ioforce)(bool enable);
2553a198059SLinus Walleij 	spinlock_t lock;
2563a198059SLinus Walleij 	bool sleepmode;
2573a198059SLinus Walleij 	/* Keep track of configured edges */
2583a198059SLinus Walleij 	u32 edge_rising;
2593a198059SLinus Walleij 	u32 edge_falling;
2603a198059SLinus Walleij 	u32 real_wake;
2613a198059SLinus Walleij 	u32 rwimsc;
2623a198059SLinus Walleij 	u32 fwimsc;
2633a198059SLinus Walleij 	u32 rimsc;
2643a198059SLinus Walleij 	u32 fimsc;
2653a198059SLinus Walleij 	u32 pull_up;
2663a198059SLinus Walleij 	u32 lowemi;
2673a198059SLinus Walleij };
2683a198059SLinus Walleij 
2693a198059SLinus Walleij /**
2703a198059SLinus Walleij  * struct nmk_pinctrl - state container for the Nomadik pin controller
2713a198059SLinus Walleij  * @dev: containing device pointer
2723a198059SLinus Walleij  * @pctl: corresponding pin controller device
2733a198059SLinus Walleij  * @soc: SoC data for this specific chip
2743a198059SLinus Walleij  * @prcm_base: PRCM register range virtual base
2753a198059SLinus Walleij  */
2763a198059SLinus Walleij struct nmk_pinctrl {
2773a198059SLinus Walleij 	struct device *dev;
2783a198059SLinus Walleij 	struct pinctrl_dev *pctl;
2793a198059SLinus Walleij 	const struct nmk_pinctrl_soc_data *soc;
2803a198059SLinus Walleij 	void __iomem *prcm_base;
2813a198059SLinus Walleij };
2823a198059SLinus Walleij 
283bc222ef4SLinus Walleij static struct nmk_gpio_chip *nmk_gpio_chips[NMK_MAX_BANKS];
2843a198059SLinus Walleij 
2853a198059SLinus Walleij static DEFINE_SPINLOCK(nmk_gpio_slpm_lock);
2863a198059SLinus Walleij 
2873a198059SLinus Walleij #define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips)
2883a198059SLinus Walleij 
__nmk_gpio_set_mode(struct nmk_gpio_chip * nmk_chip,unsigned offset,int gpio_mode)2893a198059SLinus Walleij static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip,
2903a198059SLinus Walleij 				unsigned offset, int gpio_mode)
2913a198059SLinus Walleij {
2923a198059SLinus Walleij 	u32 afunc, bfunc;
2933a198059SLinus Walleij 
2945e81e0a0SLinus Walleij 	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~BIT(offset);
2955e81e0a0SLinus Walleij 	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~BIT(offset);
2963a198059SLinus Walleij 	if (gpio_mode & NMK_GPIO_ALT_A)
2975e81e0a0SLinus Walleij 		afunc |= BIT(offset);
2983a198059SLinus Walleij 	if (gpio_mode & NMK_GPIO_ALT_B)
2995e81e0a0SLinus Walleij 		bfunc |= BIT(offset);
3003a198059SLinus Walleij 	writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA);
3013a198059SLinus Walleij 	writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB);
3023a198059SLinus Walleij }
3033a198059SLinus Walleij 
__nmk_gpio_set_slpm(struct nmk_gpio_chip * nmk_chip,unsigned offset,enum nmk_gpio_slpm mode)3043a198059SLinus Walleij static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip,
3053a198059SLinus Walleij 				unsigned offset, enum nmk_gpio_slpm mode)
3063a198059SLinus Walleij {
3073a198059SLinus Walleij 	u32 slpm;
3083a198059SLinus Walleij 
3093a198059SLinus Walleij 	slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC);
3103a198059SLinus Walleij 	if (mode == NMK_GPIO_SLPM_NOCHANGE)
3115e81e0a0SLinus Walleij 		slpm |= BIT(offset);
3123a198059SLinus Walleij 	else
3135e81e0a0SLinus Walleij 		slpm &= ~BIT(offset);
3143a198059SLinus Walleij 	writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC);
3153a198059SLinus Walleij }
3163a198059SLinus Walleij 
__nmk_gpio_set_pull(struct nmk_gpio_chip * nmk_chip,unsigned offset,enum nmk_gpio_pull pull)3173a198059SLinus Walleij static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip,
3183a198059SLinus Walleij 				unsigned offset, enum nmk_gpio_pull pull)
3193a198059SLinus Walleij {
3203a198059SLinus Walleij 	u32 pdis;
3213a198059SLinus Walleij 
3223a198059SLinus Walleij 	pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS);
3233a198059SLinus Walleij 	if (pull == NMK_GPIO_PULL_NONE) {
3245e81e0a0SLinus Walleij 		pdis |= BIT(offset);
3255e81e0a0SLinus Walleij 		nmk_chip->pull_up &= ~BIT(offset);
3263a198059SLinus Walleij 	} else {
3275e81e0a0SLinus Walleij 		pdis &= ~BIT(offset);
3283a198059SLinus Walleij 	}
3293a198059SLinus Walleij 
3303a198059SLinus Walleij 	writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS);
3313a198059SLinus Walleij 
3323a198059SLinus Walleij 	if (pull == NMK_GPIO_PULL_UP) {
3335e81e0a0SLinus Walleij 		nmk_chip->pull_up |= BIT(offset);
3345e81e0a0SLinus Walleij 		writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATS);
3353a198059SLinus Walleij 	} else if (pull == NMK_GPIO_PULL_DOWN) {
3365e81e0a0SLinus Walleij 		nmk_chip->pull_up &= ~BIT(offset);
3375e81e0a0SLinus Walleij 		writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATC);
3383a198059SLinus Walleij 	}
3393a198059SLinus Walleij }
3403a198059SLinus Walleij 
__nmk_gpio_set_lowemi(struct nmk_gpio_chip * nmk_chip,unsigned offset,bool lowemi)3413a198059SLinus Walleij static void __nmk_gpio_set_lowemi(struct nmk_gpio_chip *nmk_chip,
3423a198059SLinus Walleij 				  unsigned offset, bool lowemi)
3433a198059SLinus Walleij {
3445e81e0a0SLinus Walleij 	bool enabled = nmk_chip->lowemi & BIT(offset);
3453a198059SLinus Walleij 
3463a198059SLinus Walleij 	if (lowemi == enabled)
3473a198059SLinus Walleij 		return;
3483a198059SLinus Walleij 
3493a198059SLinus Walleij 	if (lowemi)
3505e81e0a0SLinus Walleij 		nmk_chip->lowemi |= BIT(offset);
3513a198059SLinus Walleij 	else
3525e81e0a0SLinus Walleij 		nmk_chip->lowemi &= ~BIT(offset);
3533a198059SLinus Walleij 
3543a198059SLinus Walleij 	writel_relaxed(nmk_chip->lowemi,
3553a198059SLinus Walleij 		       nmk_chip->addr + NMK_GPIO_LOWEMI);
3563a198059SLinus Walleij }
3573a198059SLinus Walleij 
__nmk_gpio_make_input(struct nmk_gpio_chip * nmk_chip,unsigned offset)3583a198059SLinus Walleij static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip,
3593a198059SLinus Walleij 				  unsigned offset)
3603a198059SLinus Walleij {
3615e81e0a0SLinus Walleij 	writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRC);
3623a198059SLinus Walleij }
3633a198059SLinus Walleij 
__nmk_gpio_set_output(struct nmk_gpio_chip * nmk_chip,unsigned offset,int val)3643a198059SLinus Walleij static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip,
3653a198059SLinus Walleij 				  unsigned offset, int val)
3663a198059SLinus Walleij {
3673a198059SLinus Walleij 	if (val)
3685e81e0a0SLinus Walleij 		writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATS);
3693a198059SLinus Walleij 	else
3705e81e0a0SLinus Walleij 		writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DATC);
3713a198059SLinus Walleij }
3723a198059SLinus Walleij 
__nmk_gpio_make_output(struct nmk_gpio_chip * nmk_chip,unsigned offset,int val)3733a198059SLinus Walleij static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip,
3743a198059SLinus Walleij 				  unsigned offset, int val)
3753a198059SLinus Walleij {
3765e81e0a0SLinus Walleij 	writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRS);
3773a198059SLinus Walleij 	__nmk_gpio_set_output(nmk_chip, offset, val);
3783a198059SLinus Walleij }
3793a198059SLinus Walleij 
__nmk_gpio_set_mode_safe(struct nmk_gpio_chip * nmk_chip,unsigned offset,int gpio_mode,bool glitch)3803a198059SLinus Walleij static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip,
3813a198059SLinus Walleij 				     unsigned offset, int gpio_mode,
3823a198059SLinus Walleij 				     bool glitch)
3833a198059SLinus Walleij {
3843a198059SLinus Walleij 	u32 rwimsc = nmk_chip->rwimsc;
3853a198059SLinus Walleij 	u32 fwimsc = nmk_chip->fwimsc;
3863a198059SLinus Walleij 
3873a198059SLinus Walleij 	if (glitch && nmk_chip->set_ioforce) {
3883a198059SLinus Walleij 		u32 bit = BIT(offset);
3893a198059SLinus Walleij 
3903a198059SLinus Walleij 		/* Prevent spurious wakeups */
3913a198059SLinus Walleij 		writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC);
3923a198059SLinus Walleij 		writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC);
3933a198059SLinus Walleij 
3943a198059SLinus Walleij 		nmk_chip->set_ioforce(true);
3953a198059SLinus Walleij 	}
3963a198059SLinus Walleij 
3973a198059SLinus Walleij 	__nmk_gpio_set_mode(nmk_chip, offset, gpio_mode);
3983a198059SLinus Walleij 
3993a198059SLinus Walleij 	if (glitch && nmk_chip->set_ioforce) {
4003a198059SLinus Walleij 		nmk_chip->set_ioforce(false);
4013a198059SLinus Walleij 
4023a198059SLinus Walleij 		writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC);
4033a198059SLinus Walleij 		writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC);
4043a198059SLinus Walleij 	}
4053a198059SLinus Walleij }
4063a198059SLinus Walleij 
4073a198059SLinus Walleij static void
nmk_gpio_disable_lazy_irq(struct nmk_gpio_chip * nmk_chip,unsigned offset)4083a198059SLinus Walleij nmk_gpio_disable_lazy_irq(struct nmk_gpio_chip *nmk_chip, unsigned offset)
4093a198059SLinus Walleij {
4103a198059SLinus Walleij 	u32 falling = nmk_chip->fimsc & BIT(offset);
4113a198059SLinus Walleij 	u32 rising = nmk_chip->rimsc & BIT(offset);
4123a198059SLinus Walleij 	int gpio = nmk_chip->chip.base + offset;
413f0fbe7bcSThierry Reding 	int irq = irq_find_mapping(nmk_chip->chip.irq.domain, offset);
4143a198059SLinus Walleij 	struct irq_data *d = irq_get_irq_data(irq);
4153a198059SLinus Walleij 
4163a198059SLinus Walleij 	if (!rising && !falling)
4173a198059SLinus Walleij 		return;
4183a198059SLinus Walleij 
4193a198059SLinus Walleij 	if (!d || !irqd_irq_disabled(d))
4203a198059SLinus Walleij 		return;
4213a198059SLinus Walleij 
4223a198059SLinus Walleij 	if (rising) {
4233a198059SLinus Walleij 		nmk_chip->rimsc &= ~BIT(offset);
4243a198059SLinus Walleij 		writel_relaxed(nmk_chip->rimsc,
4253a198059SLinus Walleij 			       nmk_chip->addr + NMK_GPIO_RIMSC);
4263a198059SLinus Walleij 	}
4273a198059SLinus Walleij 
4283a198059SLinus Walleij 	if (falling) {
4293a198059SLinus Walleij 		nmk_chip->fimsc &= ~BIT(offset);
4303a198059SLinus Walleij 		writel_relaxed(nmk_chip->fimsc,
4313a198059SLinus Walleij 			       nmk_chip->addr + NMK_GPIO_FIMSC);
4323a198059SLinus Walleij 	}
4333a198059SLinus Walleij 
43458383c78SLinus Walleij 	dev_dbg(nmk_chip->chip.parent, "%d: clearing interrupt mask\n", gpio);
4353a198059SLinus Walleij }
4363a198059SLinus Walleij 
nmk_write_masked(void __iomem * reg,u32 mask,u32 value)4373a198059SLinus Walleij static void nmk_write_masked(void __iomem *reg, u32 mask, u32 value)
4383a198059SLinus Walleij {
4393a198059SLinus Walleij 	u32 val;
4403a198059SLinus Walleij 
4413a198059SLinus Walleij 	val = readl(reg);
4423a198059SLinus Walleij 	val = ((val & ~mask) | (value & mask));
4433a198059SLinus Walleij 	writel(val, reg);
4443a198059SLinus Walleij }
4453a198059SLinus Walleij 
nmk_prcm_altcx_set_mode(struct nmk_pinctrl * npct,unsigned offset,unsigned alt_num)4463a198059SLinus Walleij static void nmk_prcm_altcx_set_mode(struct nmk_pinctrl *npct,
4473a198059SLinus Walleij 	unsigned offset, unsigned alt_num)
4483a198059SLinus Walleij {
4493a198059SLinus Walleij 	int i;
4503a198059SLinus Walleij 	u16 reg;
4513a198059SLinus Walleij 	u8 bit;
4523a198059SLinus Walleij 	u8 alt_index;
4533a198059SLinus Walleij 	const struct prcm_gpiocr_altcx_pin_desc *pin_desc;
4543a198059SLinus Walleij 	const u16 *gpiocr_regs;
4553a198059SLinus Walleij 
4563a198059SLinus Walleij 	if (!npct->prcm_base)
4573a198059SLinus Walleij 		return;
4583a198059SLinus Walleij 
4593a198059SLinus Walleij 	if (alt_num > PRCM_IDX_GPIOCR_ALTC_MAX) {
4603a198059SLinus Walleij 		dev_err(npct->dev, "PRCM GPIOCR: alternate-C%i is invalid\n",
4613a198059SLinus Walleij 			alt_num);
4623a198059SLinus Walleij 		return;
4633a198059SLinus Walleij 	}
4643a198059SLinus Walleij 
4653a198059SLinus Walleij 	for (i = 0 ; i < npct->soc->npins_altcx ; i++) {
4663a198059SLinus Walleij 		if (npct->soc->altcx_pins[i].pin == offset)
4673a198059SLinus Walleij 			break;
4683a198059SLinus Walleij 	}
4693a198059SLinus Walleij 	if (i == npct->soc->npins_altcx) {
4703a198059SLinus Walleij 		dev_dbg(npct->dev, "PRCM GPIOCR: pin %i is not found\n",
4713a198059SLinus Walleij 			offset);
4723a198059SLinus Walleij 		return;
4733a198059SLinus Walleij 	}
4743a198059SLinus Walleij 
4753a198059SLinus Walleij 	pin_desc = npct->soc->altcx_pins + i;
4763a198059SLinus Walleij 	gpiocr_regs = npct->soc->prcm_gpiocr_registers;
4773a198059SLinus Walleij 
4783a198059SLinus Walleij 	/*
4793a198059SLinus Walleij 	 * If alt_num is NULL, just clear current ALTCx selection
4803a198059SLinus Walleij 	 * to make sure we come back to a pure ALTC selection
4813a198059SLinus Walleij 	 */
4823a198059SLinus Walleij 	if (!alt_num) {
4833a198059SLinus Walleij 		for (i = 0 ; i < PRCM_IDX_GPIOCR_ALTC_MAX ; i++) {
4843a198059SLinus Walleij 			if (pin_desc->altcx[i].used == true) {
4853a198059SLinus Walleij 				reg = gpiocr_regs[pin_desc->altcx[i].reg_index];
4863a198059SLinus Walleij 				bit = pin_desc->altcx[i].control_bit;
4873a198059SLinus Walleij 				if (readl(npct->prcm_base + reg) & BIT(bit)) {
4883a198059SLinus Walleij 					nmk_write_masked(npct->prcm_base + reg, BIT(bit), 0);
4893a198059SLinus Walleij 					dev_dbg(npct->dev,
4903a198059SLinus Walleij 						"PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n",
4913a198059SLinus Walleij 						offset, i+1);
4923a198059SLinus Walleij 				}
4933a198059SLinus Walleij 			}
4943a198059SLinus Walleij 		}
4953a198059SLinus Walleij 		return;
4963a198059SLinus Walleij 	}
4973a198059SLinus Walleij 
4983a198059SLinus Walleij 	alt_index = alt_num - 1;
4993a198059SLinus Walleij 	if (pin_desc->altcx[alt_index].used == false) {
5003a198059SLinus Walleij 		dev_warn(npct->dev,
5013a198059SLinus Walleij 			"PRCM GPIOCR: pin %i: alternate-C%i does not exist\n",
5023a198059SLinus Walleij 			offset, alt_num);
5033a198059SLinus Walleij 		return;
5043a198059SLinus Walleij 	}
5053a198059SLinus Walleij 
5063a198059SLinus Walleij 	/*
5073a198059SLinus Walleij 	 * Check if any other ALTCx functions are activated on this pin
5083a198059SLinus Walleij 	 * and disable it first.
5093a198059SLinus Walleij 	 */
5103a198059SLinus Walleij 	for (i = 0 ; i < PRCM_IDX_GPIOCR_ALTC_MAX ; i++) {
5113a198059SLinus Walleij 		if (i == alt_index)
5123a198059SLinus Walleij 			continue;
5133a198059SLinus Walleij 		if (pin_desc->altcx[i].used == true) {
5143a198059SLinus Walleij 			reg = gpiocr_regs[pin_desc->altcx[i].reg_index];
5153a198059SLinus Walleij 			bit = pin_desc->altcx[i].control_bit;
5163a198059SLinus Walleij 			if (readl(npct->prcm_base + reg) & BIT(bit)) {
5173a198059SLinus Walleij 				nmk_write_masked(npct->prcm_base + reg, BIT(bit), 0);
5183a198059SLinus Walleij 				dev_dbg(npct->dev,
5193a198059SLinus Walleij 					"PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n",
5203a198059SLinus Walleij 					offset, i+1);
5213a198059SLinus Walleij 			}
5223a198059SLinus Walleij 		}
5233a198059SLinus Walleij 	}
5243a198059SLinus Walleij 
5253a198059SLinus Walleij 	reg = gpiocr_regs[pin_desc->altcx[alt_index].reg_index];
5263a198059SLinus Walleij 	bit = pin_desc->altcx[alt_index].control_bit;
5273a198059SLinus Walleij 	dev_dbg(npct->dev, "PRCM GPIOCR: pin %i: alternate-C%i has been selected\n",
5283a198059SLinus Walleij 		offset, alt_index+1);
5293a198059SLinus Walleij 	nmk_write_masked(npct->prcm_base + reg, BIT(bit), BIT(bit));
5303a198059SLinus Walleij }
5313a198059SLinus Walleij 
5323a198059SLinus Walleij /*
5333a198059SLinus Walleij  * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
5343a198059SLinus Walleij  *  - Save SLPM registers
5353a198059SLinus Walleij  *  - Set SLPM=0 for the IOs you want to switch and others to 1
5363a198059SLinus Walleij  *  - Configure the GPIO registers for the IOs that are being switched
5373a198059SLinus Walleij  *  - Set IOFORCE=1
5383a198059SLinus Walleij  *  - Modify the AFLSA/B registers for the IOs that are being switched
5393a198059SLinus Walleij  *  - Set IOFORCE=0
5403a198059SLinus Walleij  *  - Restore SLPM registers
5413a198059SLinus Walleij  *  - Any spurious wake up event during switch sequence to be ignored and
5423a198059SLinus Walleij  *    cleared
5433a198059SLinus Walleij  */
nmk_gpio_glitch_slpm_init(unsigned int * slpm)5443a198059SLinus Walleij static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
5453a198059SLinus Walleij {
5463a198059SLinus Walleij 	int i;
5473a198059SLinus Walleij 
5483a198059SLinus Walleij 	for (i = 0; i < NUM_BANKS; i++) {
5493a198059SLinus Walleij 		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
5503a198059SLinus Walleij 		unsigned int temp = slpm[i];
5513a198059SLinus Walleij 
5523a198059SLinus Walleij 		if (!chip)
5533a198059SLinus Walleij 			break;
5543a198059SLinus Walleij 
5553a198059SLinus Walleij 		clk_enable(chip->clk);
5563a198059SLinus Walleij 
5573a198059SLinus Walleij 		slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
5583a198059SLinus Walleij 		writel(temp, chip->addr + NMK_GPIO_SLPC);
5593a198059SLinus Walleij 	}
5603a198059SLinus Walleij }
5613a198059SLinus Walleij 
nmk_gpio_glitch_slpm_restore(unsigned int * slpm)5623a198059SLinus Walleij static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
5633a198059SLinus Walleij {
5643a198059SLinus Walleij 	int i;
5653a198059SLinus Walleij 
5663a198059SLinus Walleij 	for (i = 0; i < NUM_BANKS; i++) {
5673a198059SLinus Walleij 		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
5683a198059SLinus Walleij 
5693a198059SLinus Walleij 		if (!chip)
5703a198059SLinus Walleij 			break;
5713a198059SLinus Walleij 
5723a198059SLinus Walleij 		writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
5733a198059SLinus Walleij 
5743a198059SLinus Walleij 		clk_disable(chip->clk);
5753a198059SLinus Walleij 	}
5763a198059SLinus Walleij }
5773a198059SLinus Walleij 
nmk_prcm_gpiocr_get_mode(struct pinctrl_dev * pctldev,int gpio)5783a198059SLinus Walleij static int __maybe_unused nmk_prcm_gpiocr_get_mode(struct pinctrl_dev *pctldev, int gpio)
5793a198059SLinus Walleij {
5803a198059SLinus Walleij 	int i;
5813a198059SLinus Walleij 	u16 reg;
5823a198059SLinus Walleij 	u8 bit;
5833a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
5843a198059SLinus Walleij 	const struct prcm_gpiocr_altcx_pin_desc *pin_desc;
5853a198059SLinus Walleij 	const u16 *gpiocr_regs;
5863a198059SLinus Walleij 
5873a198059SLinus Walleij 	if (!npct->prcm_base)
5883a198059SLinus Walleij 		return NMK_GPIO_ALT_C;
5893a198059SLinus Walleij 
5903a198059SLinus Walleij 	for (i = 0; i < npct->soc->npins_altcx; i++) {
5913a198059SLinus Walleij 		if (npct->soc->altcx_pins[i].pin == gpio)
5923a198059SLinus Walleij 			break;
5933a198059SLinus Walleij 	}
5943a198059SLinus Walleij 	if (i == npct->soc->npins_altcx)
5953a198059SLinus Walleij 		return NMK_GPIO_ALT_C;
5963a198059SLinus Walleij 
5973a198059SLinus Walleij 	pin_desc = npct->soc->altcx_pins + i;
5983a198059SLinus Walleij 	gpiocr_regs = npct->soc->prcm_gpiocr_registers;
5993a198059SLinus Walleij 	for (i = 0; i < PRCM_IDX_GPIOCR_ALTC_MAX; i++) {
6003a198059SLinus Walleij 		if (pin_desc->altcx[i].used == true) {
6013a198059SLinus Walleij 			reg = gpiocr_regs[pin_desc->altcx[i].reg_index];
6023a198059SLinus Walleij 			bit = pin_desc->altcx[i].control_bit;
6033a198059SLinus Walleij 			if (readl(npct->prcm_base + reg) & BIT(bit))
6043a198059SLinus Walleij 				return NMK_GPIO_ALT_C+i+1;
6053a198059SLinus Walleij 		}
6063a198059SLinus Walleij 	}
6073a198059SLinus Walleij 	return NMK_GPIO_ALT_C;
6083a198059SLinus Walleij }
6093a198059SLinus Walleij 
6103a198059SLinus Walleij /* IRQ functions */
6113a198059SLinus Walleij 
nmk_gpio_irq_ack(struct irq_data * d)6123a198059SLinus Walleij static void nmk_gpio_irq_ack(struct irq_data *d)
6133a198059SLinus Walleij {
614e5ec1f9dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
615e5ec1f9dSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
6163a198059SLinus Walleij 
6173a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
6185e81e0a0SLinus Walleij 	writel(BIT(d->hwirq), nmk_chip->addr + NMK_GPIO_IC);
6193a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
6203a198059SLinus Walleij }
6213a198059SLinus Walleij 
6223a198059SLinus Walleij enum nmk_gpio_irq_type {
6233a198059SLinus Walleij 	NORMAL,
6243a198059SLinus Walleij 	WAKE,
6253a198059SLinus Walleij };
6263a198059SLinus Walleij 
__nmk_gpio_irq_modify(struct nmk_gpio_chip * nmk_chip,int offset,enum nmk_gpio_irq_type which,bool enable)6273a198059SLinus Walleij static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip,
6285e81e0a0SLinus Walleij 				  int offset, enum nmk_gpio_irq_type which,
6293a198059SLinus Walleij 				  bool enable)
6303a198059SLinus Walleij {
6313a198059SLinus Walleij 	u32 *rimscval;
6323a198059SLinus Walleij 	u32 *fimscval;
6333a198059SLinus Walleij 	u32 rimscreg;
6343a198059SLinus Walleij 	u32 fimscreg;
6353a198059SLinus Walleij 
6363a198059SLinus Walleij 	if (which == NORMAL) {
6373a198059SLinus Walleij 		rimscreg = NMK_GPIO_RIMSC;
6383a198059SLinus Walleij 		fimscreg = NMK_GPIO_FIMSC;
6393a198059SLinus Walleij 		rimscval = &nmk_chip->rimsc;
6403a198059SLinus Walleij 		fimscval = &nmk_chip->fimsc;
6413a198059SLinus Walleij 	} else  {
6423a198059SLinus Walleij 		rimscreg = NMK_GPIO_RWIMSC;
6433a198059SLinus Walleij 		fimscreg = NMK_GPIO_FWIMSC;
6443a198059SLinus Walleij 		rimscval = &nmk_chip->rwimsc;
6453a198059SLinus Walleij 		fimscval = &nmk_chip->fwimsc;
6463a198059SLinus Walleij 	}
6473a198059SLinus Walleij 
6483a198059SLinus Walleij 	/* we must individually set/clear the two edges */
6495e81e0a0SLinus Walleij 	if (nmk_chip->edge_rising & BIT(offset)) {
6503a198059SLinus Walleij 		if (enable)
6515e81e0a0SLinus Walleij 			*rimscval |= BIT(offset);
6523a198059SLinus Walleij 		else
6535e81e0a0SLinus Walleij 			*rimscval &= ~BIT(offset);
6543a198059SLinus Walleij 		writel(*rimscval, nmk_chip->addr + rimscreg);
6553a198059SLinus Walleij 	}
6565e81e0a0SLinus Walleij 	if (nmk_chip->edge_falling & BIT(offset)) {
6573a198059SLinus Walleij 		if (enable)
6585e81e0a0SLinus Walleij 			*fimscval |= BIT(offset);
6593a198059SLinus Walleij 		else
6605e81e0a0SLinus Walleij 			*fimscval &= ~BIT(offset);
6613a198059SLinus Walleij 		writel(*fimscval, nmk_chip->addr + fimscreg);
6623a198059SLinus Walleij 	}
6633a198059SLinus Walleij }
6643a198059SLinus Walleij 
__nmk_gpio_set_wake(struct nmk_gpio_chip * nmk_chip,int offset,bool on)6653a198059SLinus Walleij static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip,
6665e81e0a0SLinus Walleij 				int offset, bool on)
6673a198059SLinus Walleij {
6683a198059SLinus Walleij 	/*
6693a198059SLinus Walleij 	 * Ensure WAKEUP_ENABLE is on.  No need to disable it if wakeup is
6703a198059SLinus Walleij 	 * disabled, since setting SLPM to 1 increases power consumption, and
6713a198059SLinus Walleij 	 * wakeup is anyhow controlled by the RIMSC and FIMSC registers.
6723a198059SLinus Walleij 	 */
6733a198059SLinus Walleij 	if (nmk_chip->sleepmode && on) {
6745e81e0a0SLinus Walleij 		__nmk_gpio_set_slpm(nmk_chip, offset,
6753a198059SLinus Walleij 				    NMK_GPIO_SLPM_WAKEUP_ENABLE);
6763a198059SLinus Walleij 	}
6773a198059SLinus Walleij 
6785e81e0a0SLinus Walleij 	__nmk_gpio_irq_modify(nmk_chip, offset, WAKE, on);
6793a198059SLinus Walleij }
6803a198059SLinus Walleij 
nmk_gpio_irq_maskunmask(struct nmk_gpio_chip * nmk_chip,struct irq_data * d,bool enable)68142da71adSLinus Walleij static void nmk_gpio_irq_maskunmask(struct nmk_gpio_chip *nmk_chip,
68242da71adSLinus Walleij 				    struct irq_data *d, bool enable)
6833a198059SLinus Walleij {
6843a198059SLinus Walleij 	unsigned long flags;
6853a198059SLinus Walleij 
6863a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
6873a198059SLinus Walleij 	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
6883a198059SLinus Walleij 	spin_lock(&nmk_chip->lock);
6893a198059SLinus Walleij 
6903a198059SLinus Walleij 	__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, enable);
6913a198059SLinus Walleij 
6925e81e0a0SLinus Walleij 	if (!(nmk_chip->real_wake & BIT(d->hwirq)))
6933a198059SLinus Walleij 		__nmk_gpio_set_wake(nmk_chip, d->hwirq, enable);
6943a198059SLinus Walleij 
6953a198059SLinus Walleij 	spin_unlock(&nmk_chip->lock);
6963a198059SLinus Walleij 	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
6973a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
6983a198059SLinus Walleij }
6993a198059SLinus Walleij 
nmk_gpio_irq_mask(struct irq_data * d)7003a198059SLinus Walleij static void nmk_gpio_irq_mask(struct irq_data *d)
7013a198059SLinus Walleij {
70242da71adSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
70342da71adSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
70442da71adSLinus Walleij 
70542da71adSLinus Walleij 	nmk_gpio_irq_maskunmask(nmk_chip, d, false);
70642da71adSLinus Walleij 	gpiochip_disable_irq(gc, irqd_to_hwirq(d));
7073a198059SLinus Walleij }
7083a198059SLinus Walleij 
nmk_gpio_irq_unmask(struct irq_data * d)7093a198059SLinus Walleij static void nmk_gpio_irq_unmask(struct irq_data *d)
7103a198059SLinus Walleij {
71142da71adSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
71242da71adSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
71342da71adSLinus Walleij 
71442da71adSLinus Walleij 	gpiochip_enable_irq(gc, irqd_to_hwirq(d));
71542da71adSLinus Walleij 	nmk_gpio_irq_maskunmask(nmk_chip, d, true);
7163a198059SLinus Walleij }
7173a198059SLinus Walleij 
nmk_gpio_irq_set_wake(struct irq_data * d,unsigned int on)7183a198059SLinus Walleij static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
7193a198059SLinus Walleij {
720e5ec1f9dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
721e5ec1f9dSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
7223a198059SLinus Walleij 	unsigned long flags;
7233a198059SLinus Walleij 
7243a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
7253a198059SLinus Walleij 	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
7263a198059SLinus Walleij 	spin_lock(&nmk_chip->lock);
7273a198059SLinus Walleij 
7283a198059SLinus Walleij 	if (irqd_irq_disabled(d))
7293a198059SLinus Walleij 		__nmk_gpio_set_wake(nmk_chip, d->hwirq, on);
7303a198059SLinus Walleij 
7313a198059SLinus Walleij 	if (on)
7325e81e0a0SLinus Walleij 		nmk_chip->real_wake |= BIT(d->hwirq);
7333a198059SLinus Walleij 	else
7345e81e0a0SLinus Walleij 		nmk_chip->real_wake &= ~BIT(d->hwirq);
7353a198059SLinus Walleij 
7363a198059SLinus Walleij 	spin_unlock(&nmk_chip->lock);
7373a198059SLinus Walleij 	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
7383a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
7393a198059SLinus Walleij 
7403a198059SLinus Walleij 	return 0;
7413a198059SLinus Walleij }
7423a198059SLinus Walleij 
nmk_gpio_irq_set_type(struct irq_data * d,unsigned int type)7433a198059SLinus Walleij static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
7443a198059SLinus Walleij {
745e5ec1f9dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
746e5ec1f9dSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
7473a198059SLinus Walleij 	bool enabled = !irqd_irq_disabled(d);
7483a198059SLinus Walleij 	bool wake = irqd_is_wakeup_set(d);
7493a198059SLinus Walleij 	unsigned long flags;
7503a198059SLinus Walleij 
7513a198059SLinus Walleij 	if (type & IRQ_TYPE_LEVEL_HIGH)
7523a198059SLinus Walleij 		return -EINVAL;
7533a198059SLinus Walleij 	if (type & IRQ_TYPE_LEVEL_LOW)
7543a198059SLinus Walleij 		return -EINVAL;
7553a198059SLinus Walleij 
7563a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
7573a198059SLinus Walleij 	spin_lock_irqsave(&nmk_chip->lock, flags);
7583a198059SLinus Walleij 
7593a198059SLinus Walleij 	if (enabled)
7603a198059SLinus Walleij 		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, false);
7613a198059SLinus Walleij 
7623a198059SLinus Walleij 	if (enabled || wake)
7633a198059SLinus Walleij 		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, false);
7643a198059SLinus Walleij 
7655e81e0a0SLinus Walleij 	nmk_chip->edge_rising &= ~BIT(d->hwirq);
7663a198059SLinus Walleij 	if (type & IRQ_TYPE_EDGE_RISING)
7675e81e0a0SLinus Walleij 		nmk_chip->edge_rising |= BIT(d->hwirq);
7683a198059SLinus Walleij 
7695e81e0a0SLinus Walleij 	nmk_chip->edge_falling &= ~BIT(d->hwirq);
7703a198059SLinus Walleij 	if (type & IRQ_TYPE_EDGE_FALLING)
7715e81e0a0SLinus Walleij 		nmk_chip->edge_falling |= BIT(d->hwirq);
7723a198059SLinus Walleij 
7733a198059SLinus Walleij 	if (enabled)
7743a198059SLinus Walleij 		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, true);
7753a198059SLinus Walleij 
7763a198059SLinus Walleij 	if (enabled || wake)
7773a198059SLinus Walleij 		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, true);
7783a198059SLinus Walleij 
7793a198059SLinus Walleij 	spin_unlock_irqrestore(&nmk_chip->lock, flags);
7803a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
7813a198059SLinus Walleij 
7823a198059SLinus Walleij 	return 0;
7833a198059SLinus Walleij }
7843a198059SLinus Walleij 
nmk_gpio_irq_startup(struct irq_data * d)7853a198059SLinus Walleij static unsigned int nmk_gpio_irq_startup(struct irq_data *d)
7863a198059SLinus Walleij {
787e5ec1f9dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
788e5ec1f9dSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
7893a198059SLinus Walleij 
7903a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
7913a198059SLinus Walleij 	nmk_gpio_irq_unmask(d);
7923a198059SLinus Walleij 	return 0;
7933a198059SLinus Walleij }
7943a198059SLinus Walleij 
nmk_gpio_irq_shutdown(struct irq_data * d)7953a198059SLinus Walleij static void nmk_gpio_irq_shutdown(struct irq_data *d)
7963a198059SLinus Walleij {
797e5ec1f9dSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
798e5ec1f9dSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
7993a198059SLinus Walleij 
8003a198059SLinus Walleij 	nmk_gpio_irq_mask(d);
8013a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
8023a198059SLinus Walleij }
8033a198059SLinus Walleij 
nmk_gpio_irq_handler(struct irq_desc * desc)80422406b3eSLinus Walleij static void nmk_gpio_irq_handler(struct irq_desc *desc)
8053a198059SLinus Walleij {
8065663bb27SJiang Liu 	struct irq_chip *host_chip = irq_desc_get_chip(desc);
8073a198059SLinus Walleij 	struct gpio_chip *chip = irq_desc_get_handler_data(desc);
80822406b3eSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
80922406b3eSLinus Walleij 	u32 status;
8103a198059SLinus Walleij 
8113a198059SLinus Walleij 	chained_irq_enter(host_chip, desc);
8123a198059SLinus Walleij 
81322406b3eSLinus Walleij 	clk_enable(nmk_chip->clk);
81422406b3eSLinus Walleij 	status = readl(nmk_chip->addr + NMK_GPIO_IS);
81522406b3eSLinus Walleij 	clk_disable(nmk_chip->clk);
81622406b3eSLinus Walleij 
8173a198059SLinus Walleij 	while (status) {
8183a198059SLinus Walleij 		int bit = __ffs(status);
8193a198059SLinus Walleij 
820a9cb09b7SMarc Zyngier 		generic_handle_domain_irq(chip->irq.domain, bit);
8213a198059SLinus Walleij 		status &= ~BIT(bit);
8223a198059SLinus Walleij 	}
8233a198059SLinus Walleij 
8243a198059SLinus Walleij 	chained_irq_exit(host_chip, desc);
8253a198059SLinus Walleij }
8263a198059SLinus Walleij 
8273a198059SLinus Walleij /* I/O Functions */
8283a198059SLinus Walleij 
nmk_gpio_get_dir(struct gpio_chip * chip,unsigned offset)82967668a57SLinus Walleij static int nmk_gpio_get_dir(struct gpio_chip *chip, unsigned offset)
83067668a57SLinus Walleij {
83167668a57SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
83267668a57SLinus Walleij 	int dir;
83367668a57SLinus Walleij 
83467668a57SLinus Walleij 	clk_enable(nmk_chip->clk);
83567668a57SLinus Walleij 
8363c827873SMatti Vaittinen 	dir = readl(nmk_chip->addr + NMK_GPIO_DIR) & BIT(offset);
83767668a57SLinus Walleij 
83867668a57SLinus Walleij 	clk_disable(nmk_chip->clk);
83967668a57SLinus Walleij 
8403c827873SMatti Vaittinen 	if (dir)
8413c827873SMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
8423c827873SMatti Vaittinen 
8433c827873SMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
84467668a57SLinus Walleij }
84567668a57SLinus Walleij 
nmk_gpio_make_input(struct gpio_chip * chip,unsigned offset)8463a198059SLinus Walleij static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
8473a198059SLinus Walleij {
84868ab0126SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
8493a198059SLinus Walleij 
8503a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
8513a198059SLinus Walleij 
8525e81e0a0SLinus Walleij 	writel(BIT(offset), nmk_chip->addr + NMK_GPIO_DIRC);
8533a198059SLinus Walleij 
8543a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
8553a198059SLinus Walleij 
8563a198059SLinus Walleij 	return 0;
8573a198059SLinus Walleij }
8583a198059SLinus Walleij 
nmk_gpio_get_input(struct gpio_chip * chip,unsigned offset)8593a198059SLinus Walleij static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
8603a198059SLinus Walleij {
86168ab0126SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
8623a198059SLinus Walleij 	int value;
8633a198059SLinus Walleij 
8643a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
8653a198059SLinus Walleij 
8665e81e0a0SLinus Walleij 	value = !!(readl(nmk_chip->addr + NMK_GPIO_DAT) & BIT(offset));
8673a198059SLinus Walleij 
8683a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
8693a198059SLinus Walleij 
8703a198059SLinus Walleij 	return value;
8713a198059SLinus Walleij }
8723a198059SLinus Walleij 
nmk_gpio_set_output(struct gpio_chip * chip,unsigned offset,int val)8733a198059SLinus Walleij static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
8743a198059SLinus Walleij 				int val)
8753a198059SLinus Walleij {
87668ab0126SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
8773a198059SLinus Walleij 
8783a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
8793a198059SLinus Walleij 
8803a198059SLinus Walleij 	__nmk_gpio_set_output(nmk_chip, offset, val);
8813a198059SLinus Walleij 
8823a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
8833a198059SLinus Walleij }
8843a198059SLinus Walleij 
nmk_gpio_make_output(struct gpio_chip * chip,unsigned offset,int val)8853a198059SLinus Walleij static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
8863a198059SLinus Walleij 				int val)
8873a198059SLinus Walleij {
88868ab0126SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
8893a198059SLinus Walleij 
8903a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
8913a198059SLinus Walleij 
8923a198059SLinus Walleij 	__nmk_gpio_make_output(nmk_chip, offset, val);
8933a198059SLinus Walleij 
8943a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
8953a198059SLinus Walleij 
8963a198059SLinus Walleij 	return 0;
8973a198059SLinus Walleij }
8983a198059SLinus Walleij 
8993a198059SLinus Walleij #ifdef CONFIG_DEBUG_FS
nmk_gpio_get_mode(struct nmk_gpio_chip * nmk_chip,int offset)900caee57ecSArnd Bergmann static int nmk_gpio_get_mode(struct nmk_gpio_chip *nmk_chip, int offset)
901caee57ecSArnd Bergmann {
902caee57ecSArnd Bergmann 	u32 afunc, bfunc;
903caee57ecSArnd Bergmann 
904caee57ecSArnd Bergmann 	clk_enable(nmk_chip->clk);
905caee57ecSArnd Bergmann 
906caee57ecSArnd Bergmann 	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & BIT(offset);
907caee57ecSArnd Bergmann 	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & BIT(offset);
908caee57ecSArnd Bergmann 
909caee57ecSArnd Bergmann 	clk_disable(nmk_chip->clk);
910caee57ecSArnd Bergmann 
911caee57ecSArnd Bergmann 	return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
912caee57ecSArnd Bergmann }
9133a198059SLinus Walleij 
nmk_gpio_dbg_show_one(struct seq_file * s,struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned offset,unsigned gpio)9143a198059SLinus Walleij static void nmk_gpio_dbg_show_one(struct seq_file *s,
9153a198059SLinus Walleij 	struct pinctrl_dev *pctldev, struct gpio_chip *chip,
9163a198059SLinus Walleij 	unsigned offset, unsigned gpio)
9173a198059SLinus Walleij {
9183a198059SLinus Walleij 	const char *label = gpiochip_is_requested(chip, offset);
91968ab0126SLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(chip);
9203a198059SLinus Walleij 	int mode;
9213a198059SLinus Walleij 	bool is_out;
9228f1774a2SLinus Walleij 	bool data_out;
9233a198059SLinus Walleij 	bool pull;
9243a198059SLinus Walleij 	const char *modes[] = {
9253a198059SLinus Walleij 		[NMK_GPIO_ALT_GPIO]	= "gpio",
9263a198059SLinus Walleij 		[NMK_GPIO_ALT_A]	= "altA",
9273a198059SLinus Walleij 		[NMK_GPIO_ALT_B]	= "altB",
9283a198059SLinus Walleij 		[NMK_GPIO_ALT_C]	= "altC",
9293a198059SLinus Walleij 		[NMK_GPIO_ALT_C+1]	= "altC1",
9303a198059SLinus Walleij 		[NMK_GPIO_ALT_C+2]	= "altC2",
9313a198059SLinus Walleij 		[NMK_GPIO_ALT_C+3]	= "altC3",
9323a198059SLinus Walleij 		[NMK_GPIO_ALT_C+4]	= "altC4",
9333a198059SLinus Walleij 	};
9343a198059SLinus Walleij 
9353a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
9365e81e0a0SLinus Walleij 	is_out = !!(readl(nmk_chip->addr + NMK_GPIO_DIR) & BIT(offset));
9375e81e0a0SLinus Walleij 	pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & BIT(offset));
9385e81e0a0SLinus Walleij 	data_out = !!(readl(nmk_chip->addr + NMK_GPIO_DAT) & BIT(offset));
9395e81e0a0SLinus Walleij 	mode = nmk_gpio_get_mode(nmk_chip, offset);
9403a198059SLinus Walleij 	if ((mode == NMK_GPIO_ALT_C) && pctldev)
9413a198059SLinus Walleij 		mode = nmk_prcm_gpiocr_get_mode(pctldev, gpio);
9423a198059SLinus Walleij 
9438f1774a2SLinus Walleij 	if (is_out) {
9448f1774a2SLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) out %s           %s",
9458f1774a2SLinus Walleij 			   gpio,
9468f1774a2SLinus Walleij 			   label ?: "(none)",
9478f1774a2SLinus Walleij 			   data_out ? "hi" : "lo",
9488f1774a2SLinus Walleij 			   (mode < 0) ? "unknown" : modes[mode]);
9498f1774a2SLinus Walleij 	} else {
950936a3a23SLinus Walleij 		int irq = chip->to_irq(chip, offset);
951fe9c3644SAndrew Halaney 		const int pullidx = pull ? 1 : 0;
952d7f005e8SLinus Walleij 		int val;
953fe9c3644SAndrew Halaney 		static const char * const pulls[] = {
954fe9c3644SAndrew Halaney 			"none        ",
955fe9c3644SAndrew Halaney 			"pull enabled",
956fe9c3644SAndrew Halaney 		};
9578f1774a2SLinus Walleij 
9588f1774a2SLinus Walleij 		seq_printf(s, " gpio-%-3d (%-20.20s) in  %s %s",
9598f1774a2SLinus Walleij 			   gpio,
9608f1774a2SLinus Walleij 			   label ?: "(none)",
9618f1774a2SLinus Walleij 			   pulls[pullidx],
9628f1774a2SLinus Walleij 			   (mode < 0) ? "unknown" : modes[mode]);
963d7f005e8SLinus Walleij 
964d7f005e8SLinus Walleij 		val = nmk_gpio_get_input(chip, offset);
965d7f005e8SLinus Walleij 		seq_printf(s, " VAL %d", val);
966d7f005e8SLinus Walleij 
9678f1774a2SLinus Walleij 		/*
9688f1774a2SLinus Walleij 		 * This races with request_irq(), set_irq_type(),
9693a198059SLinus Walleij 		 * and set_irq_wake() ... but those are "rare".
9703a198059SLinus Walleij 		 */
971f3925032SThomas Gleixner 		if (irq > 0 && irq_has_action(irq)) {
9723a198059SLinus Walleij 			char *trigger;
973f3925032SThomas Gleixner 			bool wake;
9743a198059SLinus Walleij 
9755e81e0a0SLinus Walleij 			if (nmk_chip->edge_rising & BIT(offset))
9763a198059SLinus Walleij 				trigger = "edge-rising";
9775e81e0a0SLinus Walleij 			else if (nmk_chip->edge_falling & BIT(offset))
9783a198059SLinus Walleij 				trigger = "edge-falling";
9793a198059SLinus Walleij 			else
9803a198059SLinus Walleij 				trigger = "edge-undefined";
9813a198059SLinus Walleij 
982f3925032SThomas Gleixner 			wake = !!(nmk_chip->real_wake & BIT(offset));
983f3925032SThomas Gleixner 
9843a198059SLinus Walleij 			seq_printf(s, " irq-%d %s%s",
985f3925032SThomas Gleixner 				   irq, trigger, wake ? " wakeup" : "");
9863a198059SLinus Walleij 		}
9873a198059SLinus Walleij 	}
9883a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
9893a198059SLinus Walleij }
9903a198059SLinus Walleij 
nmk_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)9913a198059SLinus Walleij static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
9923a198059SLinus Walleij {
9933a198059SLinus Walleij 	unsigned		i;
9943a198059SLinus Walleij 	unsigned		gpio = chip->base;
9953a198059SLinus Walleij 
9963a198059SLinus Walleij 	for (i = 0; i < chip->ngpio; i++, gpio++) {
9973a198059SLinus Walleij 		nmk_gpio_dbg_show_one(s, NULL, chip, i, gpio);
9983a198059SLinus Walleij 		seq_printf(s, "\n");
9993a198059SLinus Walleij 	}
10003a198059SLinus Walleij }
10013a198059SLinus Walleij 
10023a198059SLinus Walleij #else
nmk_gpio_dbg_show_one(struct seq_file * s,struct pinctrl_dev * pctldev,struct gpio_chip * chip,unsigned offset,unsigned gpio)10033a198059SLinus Walleij static inline void nmk_gpio_dbg_show_one(struct seq_file *s,
10043a198059SLinus Walleij 					 struct pinctrl_dev *pctldev,
10053a198059SLinus Walleij 					 struct gpio_chip *chip,
10063a198059SLinus Walleij 					 unsigned offset, unsigned gpio)
10073a198059SLinus Walleij {
10083a198059SLinus Walleij }
10093a198059SLinus Walleij #define nmk_gpio_dbg_show	NULL
10103a198059SLinus Walleij #endif
10113a198059SLinus Walleij 
1012bc222ef4SLinus Walleij /*
1013bc222ef4SLinus Walleij  * We will allocate memory for the state container using devm* allocators
1014bc222ef4SLinus Walleij  * binding to the first device reaching this point, it doesn't matter if
1015bc222ef4SLinus Walleij  * it is the pin controller or GPIO driver. However we need to use the right
1016bc222ef4SLinus Walleij  * platform device when looking up resources so pay attention to pdev.
1017bc222ef4SLinus Walleij  */
nmk_gpio_populate_chip(struct device_node * np,struct platform_device * pdev)1018bc222ef4SLinus Walleij static struct nmk_gpio_chip *nmk_gpio_populate_chip(struct device_node *np,
1019bc222ef4SLinus Walleij 						struct platform_device *pdev)
1020bc222ef4SLinus Walleij {
1021bc222ef4SLinus Walleij 	struct nmk_gpio_chip *nmk_chip;
1022bc222ef4SLinus Walleij 	struct platform_device *gpio_pdev;
1023bc222ef4SLinus Walleij 	struct gpio_chip *chip;
1024bc222ef4SLinus Walleij 	struct resource *res;
1025bc222ef4SLinus Walleij 	struct clk *clk;
1026bc222ef4SLinus Walleij 	void __iomem *base;
1027bc222ef4SLinus Walleij 	u32 id;
1028bc222ef4SLinus Walleij 
1029bc222ef4SLinus Walleij 	gpio_pdev = of_find_device_by_node(np);
1030bc222ef4SLinus Walleij 	if (!gpio_pdev) {
103194f4e54cSRob Herring 		pr_err("populate \"%pOFn\": device not found\n", np);
1032bc222ef4SLinus Walleij 		return ERR_PTR(-ENODEV);
1033bc222ef4SLinus Walleij 	}
1034bc222ef4SLinus Walleij 	if (of_property_read_u32(np, "gpio-bank", &id)) {
1035bc222ef4SLinus Walleij 		dev_err(&pdev->dev, "populate: gpio-bank property not found\n");
10367c6daeafSWangBo 		platform_device_put(gpio_pdev);
1037bc222ef4SLinus Walleij 		return ERR_PTR(-EINVAL);
1038bc222ef4SLinus Walleij 	}
1039bc222ef4SLinus Walleij 
1040bc222ef4SLinus Walleij 	/* Already populated? */
1041bc222ef4SLinus Walleij 	nmk_chip = nmk_gpio_chips[id];
10427c6daeafSWangBo 	if (nmk_chip) {
10437c6daeafSWangBo 		platform_device_put(gpio_pdev);
1044bc222ef4SLinus Walleij 		return nmk_chip;
10457c6daeafSWangBo 	}
1046bc222ef4SLinus Walleij 
1047bc222ef4SLinus Walleij 	nmk_chip = devm_kzalloc(&pdev->dev, sizeof(*nmk_chip), GFP_KERNEL);
10487c6daeafSWangBo 	if (!nmk_chip) {
10497c6daeafSWangBo 		platform_device_put(gpio_pdev);
1050bc222ef4SLinus Walleij 		return ERR_PTR(-ENOMEM);
10517c6daeafSWangBo 	}
1052bc222ef4SLinus Walleij 
1053bc222ef4SLinus Walleij 	nmk_chip->bank = id;
1054bc222ef4SLinus Walleij 	chip = &nmk_chip->chip;
1055bc222ef4SLinus Walleij 	chip->base = id * NMK_GPIO_PER_CHIP;
1056bc222ef4SLinus Walleij 	chip->ngpio = NMK_GPIO_PER_CHIP;
1057bc222ef4SLinus Walleij 	chip->label = dev_name(&gpio_pdev->dev);
105858383c78SLinus Walleij 	chip->parent = &gpio_pdev->dev;
1059bc222ef4SLinus Walleij 
1060bc222ef4SLinus Walleij 	res = platform_get_resource(gpio_pdev, IORESOURCE_MEM, 0);
1061bc222ef4SLinus Walleij 	base = devm_ioremap_resource(&pdev->dev, res);
10627c6daeafSWangBo 	if (IS_ERR(base)) {
10637c6daeafSWangBo 		platform_device_put(gpio_pdev);
1064376c7a75SMasahiro Yamada 		return ERR_CAST(base);
10657c6daeafSWangBo 	}
1066bc222ef4SLinus Walleij 	nmk_chip->addr = base;
1067bc222ef4SLinus Walleij 
1068bc222ef4SLinus Walleij 	clk = clk_get(&gpio_pdev->dev, NULL);
10697c6daeafSWangBo 	if (IS_ERR(clk)) {
10707c6daeafSWangBo 		platform_device_put(gpio_pdev);
1071bc222ef4SLinus Walleij 		return (void *) clk;
10727c6daeafSWangBo 	}
1073bc222ef4SLinus Walleij 	clk_prepare(clk);
1074bc222ef4SLinus Walleij 	nmk_chip->clk = clk;
1075bc222ef4SLinus Walleij 
1076bc222ef4SLinus Walleij 	BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips));
1077bc222ef4SLinus Walleij 	nmk_gpio_chips[id] = nmk_chip;
1078bc222ef4SLinus Walleij 	return nmk_chip;
1079bc222ef4SLinus Walleij }
1080bc222ef4SLinus Walleij 
nmk_gpio_irq_print_chip(struct irq_data * d,struct seq_file * p)108142da71adSLinus Walleij static void nmk_gpio_irq_print_chip(struct irq_data *d, struct seq_file *p)
108242da71adSLinus Walleij {
108342da71adSLinus Walleij 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
108442da71adSLinus Walleij 	struct nmk_gpio_chip *nmk_chip = gpiochip_get_data(gc);
108542da71adSLinus Walleij 
108642da71adSLinus Walleij 	seq_printf(p, "nmk%u-%u-%u", nmk_chip->bank,
108742da71adSLinus Walleij 		   gc->base, gc->base + gc->ngpio - 1);
108842da71adSLinus Walleij }
108942da71adSLinus Walleij 
109042da71adSLinus Walleij static const struct irq_chip nmk_irq_chip = {
109142da71adSLinus Walleij 	.irq_ack = nmk_gpio_irq_ack,
109242da71adSLinus Walleij 	.irq_mask = nmk_gpio_irq_mask,
109342da71adSLinus Walleij 	.irq_unmask = nmk_gpio_irq_unmask,
109442da71adSLinus Walleij 	.irq_set_type = nmk_gpio_irq_set_type,
109542da71adSLinus Walleij 	.irq_set_wake = nmk_gpio_irq_set_wake,
109642da71adSLinus Walleij 	.irq_startup = nmk_gpio_irq_startup,
109742da71adSLinus Walleij 	.irq_shutdown = nmk_gpio_irq_shutdown,
109842da71adSLinus Walleij 	.irq_print_chip = nmk_gpio_irq_print_chip,
109942da71adSLinus Walleij 	.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
110042da71adSLinus Walleij 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
110142da71adSLinus Walleij };
110242da71adSLinus Walleij 
nmk_gpio_probe(struct platform_device * dev)11033a198059SLinus Walleij static int nmk_gpio_probe(struct platform_device *dev)
11043a198059SLinus Walleij {
11053a198059SLinus Walleij 	struct device_node *np = dev->dev.of_node;
11063a198059SLinus Walleij 	struct nmk_gpio_chip *nmk_chip;
11073a198059SLinus Walleij 	struct gpio_chip *chip;
11082da7852eSLinus Walleij 	struct gpio_irq_chip *girq;
11093a198059SLinus Walleij 	bool supports_sleepmode;
11103a198059SLinus Walleij 	int irq;
11113a198059SLinus Walleij 	int ret;
11123a198059SLinus Walleij 
1113bc222ef4SLinus Walleij 	nmk_chip = nmk_gpio_populate_chip(np, dev);
1114bc222ef4SLinus Walleij 	if (IS_ERR(nmk_chip)) {
1115bc222ef4SLinus Walleij 		dev_err(&dev->dev, "could not populate nmk chip struct\n");
1116bc222ef4SLinus Walleij 		return PTR_ERR(nmk_chip);
1117bc222ef4SLinus Walleij 	}
1118bc222ef4SLinus Walleij 
11190f9d85b7SJulia Lawall 	supports_sleepmode =
11200f9d85b7SJulia Lawall 		of_property_read_bool(np, "st,supports-sleepmode");
11213a198059SLinus Walleij 
1122bc222ef4SLinus Walleij 	/* Correct platform device ID */
1123bc222ef4SLinus Walleij 	dev->id = nmk_chip->bank;
11243a198059SLinus Walleij 
11253a198059SLinus Walleij 	irq = platform_get_irq(dev, 0);
11263a198059SLinus Walleij 	if (irq < 0)
11273a198059SLinus Walleij 		return irq;
11283a198059SLinus Walleij 
11293a198059SLinus Walleij 	/*
11303a198059SLinus Walleij 	 * The virt address in nmk_chip->addr is in the nomadik register space,
11313a198059SLinus Walleij 	 * so we can simply convert the resource address, without remapping
11323a198059SLinus Walleij 	 */
11333a198059SLinus Walleij 	nmk_chip->sleepmode = supports_sleepmode;
11343a198059SLinus Walleij 	spin_lock_init(&nmk_chip->lock);
11353a198059SLinus Walleij 
11363a198059SLinus Walleij 	chip = &nmk_chip->chip;
1137f4f1739aSAndy Shevchenko 	chip->parent = &dev->dev;
113898c85d58SJonas Gorski 	chip->request = gpiochip_generic_request;
113998c85d58SJonas Gorski 	chip->free = gpiochip_generic_free;
114067668a57SLinus Walleij 	chip->get_direction = nmk_gpio_get_dir;
11413007d941SLinus Walleij 	chip->direction_input = nmk_gpio_make_input;
11423007d941SLinus Walleij 	chip->get = nmk_gpio_get_input;
11433007d941SLinus Walleij 	chip->direction_output = nmk_gpio_make_output;
11443007d941SLinus Walleij 	chip->set = nmk_gpio_set_output;
11453007d941SLinus Walleij 	chip->dbg_show = nmk_gpio_dbg_show;
11463007d941SLinus Walleij 	chip->can_sleep = false;
11473a198059SLinus Walleij 	chip->owner = THIS_MODULE;
11483a198059SLinus Walleij 
11492da7852eSLinus Walleij 	girq = &chip->irq;
115042da71adSLinus Walleij 	gpio_irq_chip_set_chip(girq, &nmk_irq_chip);
11512da7852eSLinus Walleij 	girq->parent_handler = nmk_gpio_irq_handler;
11522da7852eSLinus Walleij 	girq->num_parents = 1;
11532da7852eSLinus Walleij 	girq->parents = devm_kcalloc(&dev->dev, 1,
11542da7852eSLinus Walleij 				     sizeof(*girq->parents),
11552da7852eSLinus Walleij 				     GFP_KERNEL);
11562da7852eSLinus Walleij 	if (!girq->parents)
11572da7852eSLinus Walleij 		return -ENOMEM;
11582da7852eSLinus Walleij 	girq->parents[0] = irq;
11592da7852eSLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
11602da7852eSLinus Walleij 	girq->handler = handle_edge_irq;
11612da7852eSLinus Walleij 
11623a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
11633a198059SLinus Walleij 	nmk_chip->lowemi = readl_relaxed(nmk_chip->addr + NMK_GPIO_LOWEMI);
11643a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
11653a198059SLinus Walleij 
116668ab0126SLinus Walleij 	ret = gpiochip_add_data(chip, nmk_chip);
11673a198059SLinus Walleij 	if (ret)
11683a198059SLinus Walleij 		return ret;
11693a198059SLinus Walleij 
11703a198059SLinus Walleij 	platform_set_drvdata(dev, nmk_chip);
11713a198059SLinus Walleij 
11722da7852eSLinus Walleij 	dev_info(&dev->dev, "chip registered\n");
11733a198059SLinus Walleij 
11743a198059SLinus Walleij 	return 0;
11753a198059SLinus Walleij }
11763a198059SLinus Walleij 
nmk_get_groups_cnt(struct pinctrl_dev * pctldev)11773a198059SLinus Walleij static int nmk_get_groups_cnt(struct pinctrl_dev *pctldev)
11783a198059SLinus Walleij {
11793a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
11803a198059SLinus Walleij 
11813a198059SLinus Walleij 	return npct->soc->ngroups;
11823a198059SLinus Walleij }
11833a198059SLinus Walleij 
nmk_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)11843a198059SLinus Walleij static const char *nmk_get_group_name(struct pinctrl_dev *pctldev,
11853a198059SLinus Walleij 				       unsigned selector)
11863a198059SLinus Walleij {
11873a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
11883a198059SLinus Walleij 
118939b707faSAndy Shevchenko 	return npct->soc->groups[selector].grp.name;
11903a198059SLinus Walleij }
11913a198059SLinus Walleij 
nmk_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * npins)11923a198059SLinus Walleij static int nmk_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
11933a198059SLinus Walleij 			      const unsigned **pins,
119439b707faSAndy Shevchenko 			      unsigned *npins)
11953a198059SLinus Walleij {
11963a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
11973a198059SLinus Walleij 
119839b707faSAndy Shevchenko 	*pins = npct->soc->groups[selector].grp.pins;
119939b707faSAndy Shevchenko 	*npins = npct->soc->groups[selector].grp.npins;
12003a198059SLinus Walleij 	return 0;
12013a198059SLinus Walleij }
12023a198059SLinus Walleij 
find_nmk_gpio_from_pin(unsigned pin)12036ca7d2e3SLinus Walleij static struct nmk_gpio_chip *find_nmk_gpio_from_pin(unsigned pin)
12043a198059SLinus Walleij {
12053a198059SLinus Walleij 	int i;
12066ca7d2e3SLinus Walleij 	struct nmk_gpio_chip *nmk_gpio;
12073a198059SLinus Walleij 
12086ca7d2e3SLinus Walleij 	for(i = 0; i < NMK_MAX_BANKS; i++) {
12096ca7d2e3SLinus Walleij 		nmk_gpio = nmk_gpio_chips[i];
12106ca7d2e3SLinus Walleij 		if (!nmk_gpio)
12116ca7d2e3SLinus Walleij 			continue;
12126ca7d2e3SLinus Walleij 		if (pin >= nmk_gpio->chip.base &&
12136ca7d2e3SLinus Walleij 			pin < nmk_gpio->chip.base + nmk_gpio->chip.ngpio)
12146ca7d2e3SLinus Walleij 			return nmk_gpio;
12153a198059SLinus Walleij 	}
12163a198059SLinus Walleij 	return NULL;
12173a198059SLinus Walleij }
12183a198059SLinus Walleij 
find_gc_from_pin(unsigned pin)12196ca7d2e3SLinus Walleij static struct gpio_chip *find_gc_from_pin(unsigned pin)
12206ca7d2e3SLinus Walleij {
12216ca7d2e3SLinus Walleij 	struct nmk_gpio_chip *nmk_gpio = find_nmk_gpio_from_pin(pin);
12226ca7d2e3SLinus Walleij 
12236ca7d2e3SLinus Walleij 	if (nmk_gpio)
12246ca7d2e3SLinus Walleij 		return &nmk_gpio->chip;
12256ca7d2e3SLinus Walleij 	return NULL;
12266ca7d2e3SLinus Walleij }
12276ca7d2e3SLinus Walleij 
nmk_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)12283a198059SLinus Walleij static void nmk_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
12293a198059SLinus Walleij 		   unsigned offset)
12303a198059SLinus Walleij {
12316ca7d2e3SLinus Walleij 	struct gpio_chip *chip = find_gc_from_pin(offset);
12323a198059SLinus Walleij 
12336ca7d2e3SLinus Walleij 	if (!chip) {
12343a198059SLinus Walleij 		seq_printf(s, "invalid pin offset");
12353a198059SLinus Walleij 		return;
12363a198059SLinus Walleij 	}
12373a198059SLinus Walleij 	nmk_gpio_dbg_show_one(s, pctldev, chip, offset - chip->base, offset);
12383a198059SLinus Walleij }
12393a198059SLinus Walleij 
nmk_dt_add_map_mux(struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps,const char * group,const char * function)12403a198059SLinus Walleij static int nmk_dt_add_map_mux(struct pinctrl_map **map, unsigned *reserved_maps,
12413a198059SLinus Walleij 		unsigned *num_maps, const char *group,
12423a198059SLinus Walleij 		const char *function)
12433a198059SLinus Walleij {
12443a198059SLinus Walleij 	if (*num_maps == *reserved_maps)
12453a198059SLinus Walleij 		return -ENOSPC;
12463a198059SLinus Walleij 
12473a198059SLinus Walleij 	(*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
12483a198059SLinus Walleij 	(*map)[*num_maps].data.mux.group = group;
12493a198059SLinus Walleij 	(*map)[*num_maps].data.mux.function = function;
12503a198059SLinus Walleij 	(*num_maps)++;
12513a198059SLinus Walleij 
12523a198059SLinus Walleij 	return 0;
12533a198059SLinus Walleij }
12543a198059SLinus Walleij 
nmk_dt_add_map_configs(struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps,const char * group,unsigned long * configs,unsigned num_configs)12553a198059SLinus Walleij static int nmk_dt_add_map_configs(struct pinctrl_map **map,
12563a198059SLinus Walleij 		unsigned *reserved_maps,
12573a198059SLinus Walleij 		unsigned *num_maps, const char *group,
12583a198059SLinus Walleij 		unsigned long *configs, unsigned num_configs)
12593a198059SLinus Walleij {
12603a198059SLinus Walleij 	unsigned long *dup_configs;
12613a198059SLinus Walleij 
12623a198059SLinus Walleij 	if (*num_maps == *reserved_maps)
12633a198059SLinus Walleij 		return -ENOSPC;
12643a198059SLinus Walleij 
12653a198059SLinus Walleij 	dup_configs = kmemdup(configs, num_configs * sizeof(*dup_configs),
12663a198059SLinus Walleij 			      GFP_KERNEL);
12673a198059SLinus Walleij 	if (!dup_configs)
12683a198059SLinus Walleij 		return -ENOMEM;
12693a198059SLinus Walleij 
12703a198059SLinus Walleij 	(*map)[*num_maps].type = PIN_MAP_TYPE_CONFIGS_PIN;
12713a198059SLinus Walleij 
12723a198059SLinus Walleij 	(*map)[*num_maps].data.configs.group_or_pin = group;
12733a198059SLinus Walleij 	(*map)[*num_maps].data.configs.configs = dup_configs;
12743a198059SLinus Walleij 	(*map)[*num_maps].data.configs.num_configs = num_configs;
12753a198059SLinus Walleij 	(*num_maps)++;
12763a198059SLinus Walleij 
12773a198059SLinus Walleij 	return 0;
12783a198059SLinus Walleij }
12793a198059SLinus Walleij 
12803a198059SLinus Walleij #define NMK_CONFIG_PIN(x, y) { .property = x, .config = y, }
12813a198059SLinus Walleij #define NMK_CONFIG_PIN_ARRAY(x, y) { .property = x, .choice = y, \
12823a198059SLinus Walleij 	.size = ARRAY_SIZE(y), }
12833a198059SLinus Walleij 
12843a198059SLinus Walleij static const unsigned long nmk_pin_input_modes[] = {
12853a198059SLinus Walleij 	PIN_INPUT_NOPULL,
12863a198059SLinus Walleij 	PIN_INPUT_PULLUP,
12873a198059SLinus Walleij 	PIN_INPUT_PULLDOWN,
12883a198059SLinus Walleij };
12893a198059SLinus Walleij 
12903a198059SLinus Walleij static const unsigned long nmk_pin_output_modes[] = {
12913a198059SLinus Walleij 	PIN_OUTPUT_LOW,
12923a198059SLinus Walleij 	PIN_OUTPUT_HIGH,
12933a198059SLinus Walleij 	PIN_DIR_OUTPUT,
12943a198059SLinus Walleij };
12953a198059SLinus Walleij 
12963a198059SLinus Walleij static const unsigned long nmk_pin_sleep_modes[] = {
12973a198059SLinus Walleij 	PIN_SLEEPMODE_DISABLED,
12983a198059SLinus Walleij 	PIN_SLEEPMODE_ENABLED,
12993a198059SLinus Walleij };
13003a198059SLinus Walleij 
13013a198059SLinus Walleij static const unsigned long nmk_pin_sleep_input_modes[] = {
13023a198059SLinus Walleij 	PIN_SLPM_INPUT_NOPULL,
13033a198059SLinus Walleij 	PIN_SLPM_INPUT_PULLUP,
13043a198059SLinus Walleij 	PIN_SLPM_INPUT_PULLDOWN,
13053a198059SLinus Walleij 	PIN_SLPM_DIR_INPUT,
13063a198059SLinus Walleij };
13073a198059SLinus Walleij 
13083a198059SLinus Walleij static const unsigned long nmk_pin_sleep_output_modes[] = {
13093a198059SLinus Walleij 	PIN_SLPM_OUTPUT_LOW,
13103a198059SLinus Walleij 	PIN_SLPM_OUTPUT_HIGH,
13113a198059SLinus Walleij 	PIN_SLPM_DIR_OUTPUT,
13123a198059SLinus Walleij };
13133a198059SLinus Walleij 
13143a198059SLinus Walleij static const unsigned long nmk_pin_sleep_wakeup_modes[] = {
13153a198059SLinus Walleij 	PIN_SLPM_WAKEUP_DISABLE,
13163a198059SLinus Walleij 	PIN_SLPM_WAKEUP_ENABLE,
13173a198059SLinus Walleij };
13183a198059SLinus Walleij 
13193a198059SLinus Walleij static const unsigned long nmk_pin_gpio_modes[] = {
13203a198059SLinus Walleij 	PIN_GPIOMODE_DISABLED,
13213a198059SLinus Walleij 	PIN_GPIOMODE_ENABLED,
13223a198059SLinus Walleij };
13233a198059SLinus Walleij 
13243a198059SLinus Walleij static const unsigned long nmk_pin_sleep_pdis_modes[] = {
13253a198059SLinus Walleij 	PIN_SLPM_PDIS_DISABLED,
13263a198059SLinus Walleij 	PIN_SLPM_PDIS_ENABLED,
13273a198059SLinus Walleij };
13283a198059SLinus Walleij 
13293a198059SLinus Walleij struct nmk_cfg_param {
13303a198059SLinus Walleij 	const char *property;
13313a198059SLinus Walleij 	unsigned long config;
13323a198059SLinus Walleij 	const unsigned long *choice;
13333a198059SLinus Walleij 	int size;
13343a198059SLinus Walleij };
13353a198059SLinus Walleij 
13363a198059SLinus Walleij static const struct nmk_cfg_param nmk_cfg_params[] = {
13373a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,input",		nmk_pin_input_modes),
13383a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,output",		nmk_pin_output_modes),
13393a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,sleep",		nmk_pin_sleep_modes),
13403a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,sleep-input",		nmk_pin_sleep_input_modes),
13413a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,sleep-output",	nmk_pin_sleep_output_modes),
13423a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,sleep-wakeup",	nmk_pin_sleep_wakeup_modes),
13433a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,gpio",		nmk_pin_gpio_modes),
13443a198059SLinus Walleij 	NMK_CONFIG_PIN_ARRAY("ste,sleep-pull-disable",	nmk_pin_sleep_pdis_modes),
13453a198059SLinus Walleij };
13463a198059SLinus Walleij 
nmk_dt_pin_config(int index,int val,unsigned long * config)13473a198059SLinus Walleij static int nmk_dt_pin_config(int index, int val, unsigned long *config)
13483a198059SLinus Walleij {
13493a198059SLinus Walleij 	if (nmk_cfg_params[index].choice == NULL)
13503a198059SLinus Walleij 		*config = nmk_cfg_params[index].config;
13513a198059SLinus Walleij 	else {
13523a198059SLinus Walleij 		/* test if out of range */
13533a198059SLinus Walleij 		if  (val < nmk_cfg_params[index].size) {
13543a198059SLinus Walleij 			*config = nmk_cfg_params[index].config |
13553a198059SLinus Walleij 				nmk_cfg_params[index].choice[val];
13563a198059SLinus Walleij 		}
13573a198059SLinus Walleij 	}
13587e23ab72SDing Xiang 	return 0;
13593a198059SLinus Walleij }
13603a198059SLinus Walleij 
nmk_find_pin_name(struct pinctrl_dev * pctldev,const char * pin_name)13613a198059SLinus Walleij static const char *nmk_find_pin_name(struct pinctrl_dev *pctldev, const char *pin_name)
13623a198059SLinus Walleij {
13633a198059SLinus Walleij 	int i, pin_number;
13643a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
13653a198059SLinus Walleij 
13663a198059SLinus Walleij 	if (sscanf((char *)pin_name, "GPIO%d", &pin_number) == 1)
13673a198059SLinus Walleij 		for (i = 0; i < npct->soc->npins; i++)
13683a198059SLinus Walleij 			if (npct->soc->pins[i].number == pin_number)
13693a198059SLinus Walleij 				return npct->soc->pins[i].name;
13703a198059SLinus Walleij 	return NULL;
13713a198059SLinus Walleij }
13723a198059SLinus Walleij 
nmk_pinctrl_dt_get_config(struct device_node * np,unsigned long * configs)13733a198059SLinus Walleij static bool nmk_pinctrl_dt_get_config(struct device_node *np,
13743a198059SLinus Walleij 		unsigned long *configs)
13753a198059SLinus Walleij {
13763a198059SLinus Walleij 	bool has_config = 0;
13773a198059SLinus Walleij 	unsigned long cfg = 0;
13783a198059SLinus Walleij 	int i, val, ret;
13793a198059SLinus Walleij 
13803a198059SLinus Walleij 	for (i = 0; i < ARRAY_SIZE(nmk_cfg_params); i++) {
13813a198059SLinus Walleij 		ret = of_property_read_u32(np,
13823a198059SLinus Walleij 				nmk_cfg_params[i].property, &val);
13833a198059SLinus Walleij 		if (ret != -EINVAL) {
13843a198059SLinus Walleij 			if (nmk_dt_pin_config(i, val, &cfg) == 0) {
13853a198059SLinus Walleij 				*configs |= cfg;
13863a198059SLinus Walleij 				has_config = 1;
13873a198059SLinus Walleij 			}
13883a198059SLinus Walleij 		}
13893a198059SLinus Walleij 	}
13903a198059SLinus Walleij 
13913a198059SLinus Walleij 	return has_config;
13923a198059SLinus Walleij }
13933a198059SLinus Walleij 
nmk_pinctrl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)13943a198059SLinus Walleij static int nmk_pinctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
13953a198059SLinus Walleij 		struct device_node *np,
13963a198059SLinus Walleij 		struct pinctrl_map **map,
13973a198059SLinus Walleij 		unsigned *reserved_maps,
13983a198059SLinus Walleij 		unsigned *num_maps)
13993a198059SLinus Walleij {
14003a198059SLinus Walleij 	int ret;
14013a198059SLinus Walleij 	const char *function = NULL;
14023a198059SLinus Walleij 	unsigned long configs = 0;
14033a198059SLinus Walleij 	bool has_config = 0;
14043a198059SLinus Walleij 	struct property *prop;
14053a198059SLinus Walleij 	struct device_node *np_config;
14063a198059SLinus Walleij 
140768d41f23SLinus Walleij 	ret = of_property_read_string(np, "function", &function);
1408c2f6d059SLinus Walleij 	if (ret >= 0) {
140968d41f23SLinus Walleij 		const char *group;
141068d41f23SLinus Walleij 
141168d41f23SLinus Walleij 		ret = of_property_count_strings(np, "groups");
14123a198059SLinus Walleij 		if (ret < 0)
14133a198059SLinus Walleij 			goto exit;
14143a198059SLinus Walleij 
1415c2f6d059SLinus Walleij 		ret = pinctrl_utils_reserve_map(pctldev, map,
1416c2f6d059SLinus Walleij 						reserved_maps,
1417c2f6d059SLinus Walleij 						num_maps, ret);
14183a198059SLinus Walleij 		if (ret < 0)
14193a198059SLinus Walleij 			goto exit;
14203a198059SLinus Walleij 
142168d41f23SLinus Walleij 		of_property_for_each_string(np, "groups", prop, group) {
14223a198059SLinus Walleij 			ret = nmk_dt_add_map_mux(map, reserved_maps, num_maps,
14233a198059SLinus Walleij 					  group, function);
14243a198059SLinus Walleij 			if (ret < 0)
14253a198059SLinus Walleij 				goto exit;
14263a198059SLinus Walleij 		}
1427c2f6d059SLinus Walleij 	}
1428c2f6d059SLinus Walleij 
1429c2f6d059SLinus Walleij 	has_config = nmk_pinctrl_dt_get_config(np, &configs);
1430c2f6d059SLinus Walleij 	np_config = of_parse_phandle(np, "ste,config", 0);
14314b32e054SMiaoqian Lin 	if (np_config) {
1432c2f6d059SLinus Walleij 		has_config |= nmk_pinctrl_dt_get_config(np_config, &configs);
14334b32e054SMiaoqian Lin 		of_node_put(np_config);
14344b32e054SMiaoqian Lin 	}
14353a198059SLinus Walleij 	if (has_config) {
143668d41f23SLinus Walleij 		const char *gpio_name;
143768d41f23SLinus Walleij 		const char *pin;
143868d41f23SLinus Walleij 
14391637d480SLinus Walleij 		ret = of_property_count_strings(np, "pins");
1440c2f6d059SLinus Walleij 		if (ret < 0)
1441c2f6d059SLinus Walleij 			goto exit;
1442c2f6d059SLinus Walleij 		ret = pinctrl_utils_reserve_map(pctldev, map,
1443c2f6d059SLinus Walleij 						reserved_maps,
1444c2f6d059SLinus Walleij 						num_maps, ret);
1445c2f6d059SLinus Walleij 		if (ret < 0)
1446c2f6d059SLinus Walleij 			goto exit;
1447c2f6d059SLinus Walleij 
14481637d480SLinus Walleij 		of_property_for_each_string(np, "pins", prop, pin) {
144968d41f23SLinus Walleij 			gpio_name = nmk_find_pin_name(pctldev, pin);
14503a198059SLinus Walleij 
1451c2f6d059SLinus Walleij 			ret = nmk_dt_add_map_configs(map, reserved_maps,
1452c2f6d059SLinus Walleij 						     num_maps,
14533a198059SLinus Walleij 						     gpio_name, &configs, 1);
14543a198059SLinus Walleij 			if (ret < 0)
14553a198059SLinus Walleij 				goto exit;
14563a198059SLinus Walleij 		}
14573a198059SLinus Walleij 	}
1458c2f6d059SLinus Walleij 
14593a198059SLinus Walleij exit:
14603a198059SLinus Walleij 	return ret;
14613a198059SLinus Walleij }
14623a198059SLinus Walleij 
nmk_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)14633a198059SLinus Walleij static int nmk_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
14643a198059SLinus Walleij 				 struct device_node *np_config,
14653a198059SLinus Walleij 				 struct pinctrl_map **map, unsigned *num_maps)
14663a198059SLinus Walleij {
14673a198059SLinus Walleij 	unsigned reserved_maps;
14683a198059SLinus Walleij 	struct device_node *np;
14693a198059SLinus Walleij 	int ret;
14703a198059SLinus Walleij 
14713a198059SLinus Walleij 	reserved_maps = 0;
14723a198059SLinus Walleij 	*map = NULL;
14733a198059SLinus Walleij 	*num_maps = 0;
14743a198059SLinus Walleij 
14753a198059SLinus Walleij 	for_each_child_of_node(np_config, np) {
14763a198059SLinus Walleij 		ret = nmk_pinctrl_dt_subnode_to_map(pctldev, np, map,
14773a198059SLinus Walleij 				&reserved_maps, num_maps);
14783a198059SLinus Walleij 		if (ret < 0) {
1479d32f7fd3SIrina Tirdea 			pinctrl_utils_free_map(pctldev, *map, *num_maps);
1480ea8cf5c5SNishka Dasgupta 			of_node_put(np);
14813a198059SLinus Walleij 			return ret;
14823a198059SLinus Walleij 		}
14833a198059SLinus Walleij 	}
14843a198059SLinus Walleij 
14853a198059SLinus Walleij 	return 0;
14863a198059SLinus Walleij }
14873a198059SLinus Walleij 
14883a198059SLinus Walleij static const struct pinctrl_ops nmk_pinctrl_ops = {
14893a198059SLinus Walleij 	.get_groups_count = nmk_get_groups_cnt,
14903a198059SLinus Walleij 	.get_group_name = nmk_get_group_name,
14913a198059SLinus Walleij 	.get_group_pins = nmk_get_group_pins,
14923a198059SLinus Walleij 	.pin_dbg_show = nmk_pin_dbg_show,
14933a198059SLinus Walleij 	.dt_node_to_map = nmk_pinctrl_dt_node_to_map,
1494d32f7fd3SIrina Tirdea 	.dt_free_map = pinctrl_utils_free_map,
14953a198059SLinus Walleij };
14963a198059SLinus Walleij 
nmk_pmx_get_funcs_cnt(struct pinctrl_dev * pctldev)14973a198059SLinus Walleij static int nmk_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
14983a198059SLinus Walleij {
14993a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
15003a198059SLinus Walleij 
15013a198059SLinus Walleij 	return npct->soc->nfunctions;
15023a198059SLinus Walleij }
15033a198059SLinus Walleij 
nmk_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned function)15043a198059SLinus Walleij static const char *nmk_pmx_get_func_name(struct pinctrl_dev *pctldev,
15053a198059SLinus Walleij 					 unsigned function)
15063a198059SLinus Walleij {
15073a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
15083a198059SLinus Walleij 
15093a198059SLinus Walleij 	return npct->soc->functions[function].name;
15103a198059SLinus Walleij }
15113a198059SLinus Walleij 
nmk_pmx_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)15123a198059SLinus Walleij static int nmk_pmx_get_func_groups(struct pinctrl_dev *pctldev,
15133a198059SLinus Walleij 				   unsigned function,
15143a198059SLinus Walleij 				   const char * const **groups,
15153a198059SLinus Walleij 				   unsigned * const num_groups)
15163a198059SLinus Walleij {
15173a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
15183a198059SLinus Walleij 
15193a198059SLinus Walleij 	*groups = npct->soc->functions[function].groups;
15203a198059SLinus Walleij 	*num_groups = npct->soc->functions[function].ngroups;
15213a198059SLinus Walleij 
15223a198059SLinus Walleij 	return 0;
15233a198059SLinus Walleij }
15243a198059SLinus Walleij 
nmk_pmx_set(struct pinctrl_dev * pctldev,unsigned function,unsigned group)152503e9f0caSLinus Walleij static int nmk_pmx_set(struct pinctrl_dev *pctldev, unsigned function,
15263a198059SLinus Walleij 		       unsigned group)
15273a198059SLinus Walleij {
15283a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
15293a198059SLinus Walleij 	const struct nmk_pingroup *g;
15303a198059SLinus Walleij 	static unsigned int slpm[NUM_BANKS];
15313a198059SLinus Walleij 	unsigned long flags = 0;
15323a198059SLinus Walleij 	bool glitch;
15333a198059SLinus Walleij 	int ret = -EINVAL;
15343a198059SLinus Walleij 	int i;
15353a198059SLinus Walleij 
15363a198059SLinus Walleij 	g = &npct->soc->groups[group];
15373a198059SLinus Walleij 
15383a198059SLinus Walleij 	if (g->altsetting < 0)
15393a198059SLinus Walleij 		return -EINVAL;
15403a198059SLinus Walleij 
154139b707faSAndy Shevchenko 	dev_dbg(npct->dev, "enable group %s, %u pins\n", g->grp.name, g->grp.npins);
15423a198059SLinus Walleij 
15433a198059SLinus Walleij 	/*
15443a198059SLinus Walleij 	 * If we're setting altfunc C by setting both AFSLA and AFSLB to 1,
15453a198059SLinus Walleij 	 * we may pass through an undesired state. In this case we take
15463a198059SLinus Walleij 	 * some extra care.
15473a198059SLinus Walleij 	 *
15483a198059SLinus Walleij 	 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
15493a198059SLinus Walleij 	 *  - Save SLPM registers (since we have a shadow register in the
15503a198059SLinus Walleij 	 *    nmk_chip we're using that as backup)
15513a198059SLinus Walleij 	 *  - Set SLPM=0 for the IOs you want to switch and others to 1
15523a198059SLinus Walleij 	 *  - Configure the GPIO registers for the IOs that are being switched
15533a198059SLinus Walleij 	 *  - Set IOFORCE=1
15543a198059SLinus Walleij 	 *  - Modify the AFLSA/B registers for the IOs that are being switched
15553a198059SLinus Walleij 	 *  - Set IOFORCE=0
15563a198059SLinus Walleij 	 *  - Restore SLPM registers
15573a198059SLinus Walleij 	 *  - Any spurious wake up event during switch sequence to be ignored
15583a198059SLinus Walleij 	 *    and cleared
15593a198059SLinus Walleij 	 *
15603a198059SLinus Walleij 	 * We REALLY need to save ALL slpm registers, because the external
15613a198059SLinus Walleij 	 * IOFORCE will switch *all* ports to their sleepmode setting to as
15623a198059SLinus Walleij 	 * to avoid glitches. (Not just one port!)
15633a198059SLinus Walleij 	 */
15643a198059SLinus Walleij 	glitch = ((g->altsetting & NMK_GPIO_ALT_C) == NMK_GPIO_ALT_C);
15653a198059SLinus Walleij 
15663a198059SLinus Walleij 	if (glitch) {
15673a198059SLinus Walleij 		spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
15683a198059SLinus Walleij 
15693a198059SLinus Walleij 		/* Initially don't put any pins to sleep when switching */
15703a198059SLinus Walleij 		memset(slpm, 0xff, sizeof(slpm));
15713a198059SLinus Walleij 
15723a198059SLinus Walleij 		/*
15733a198059SLinus Walleij 		 * Then mask the pins that need to be sleeping now when we're
15743a198059SLinus Walleij 		 * switching to the ALT C function.
15753a198059SLinus Walleij 		 */
1576*37e0f758SThéo Lebrun 		for (i = 0; i < g->grp.npins; i++) {
1577*37e0f758SThéo Lebrun 			unsigned int bit = g->grp.pins[i] % NMK_GPIO_PER_CHIP;
1578*37e0f758SThéo Lebrun 			slpm[g->grp.pins[i] / NMK_GPIO_PER_CHIP] &= ~BIT(bit);
1579*37e0f758SThéo Lebrun 		}
15803a198059SLinus Walleij 		nmk_gpio_glitch_slpm_init(slpm);
15813a198059SLinus Walleij 	}
15823a198059SLinus Walleij 
158339b707faSAndy Shevchenko 	for (i = 0; i < g->grp.npins; i++) {
15843a198059SLinus Walleij 		struct nmk_gpio_chip *nmk_chip;
15853a198059SLinus Walleij 		unsigned bit;
15863a198059SLinus Walleij 
158739b707faSAndy Shevchenko 		nmk_chip = find_nmk_gpio_from_pin(g->grp.pins[i]);
15886ca7d2e3SLinus Walleij 		if (!nmk_chip) {
15893a198059SLinus Walleij 			dev_err(npct->dev,
15903a198059SLinus Walleij 				"invalid pin offset %d in group %s at index %d\n",
159139b707faSAndy Shevchenko 				g->grp.pins[i], g->grp.name, i);
15923a198059SLinus Walleij 			goto out_glitch;
15933a198059SLinus Walleij 		}
159439b707faSAndy Shevchenko 		dev_dbg(npct->dev, "setting pin %d to altsetting %d\n", g->grp.pins[i], g->altsetting);
15953a198059SLinus Walleij 
15963a198059SLinus Walleij 		clk_enable(nmk_chip->clk);
159739b707faSAndy Shevchenko 		bit = g->grp.pins[i] % NMK_GPIO_PER_CHIP;
15983a198059SLinus Walleij 		/*
15993a198059SLinus Walleij 		 * If the pin is switching to altfunc, and there was an
16003a198059SLinus Walleij 		 * interrupt installed on it which has been lazy disabled,
16013a198059SLinus Walleij 		 * actually mask the interrupt to prevent spurious interrupts
16023a198059SLinus Walleij 		 * that would occur while the pin is under control of the
16033a198059SLinus Walleij 		 * peripheral. Only SKE does this.
16043a198059SLinus Walleij 		 */
16053a198059SLinus Walleij 		nmk_gpio_disable_lazy_irq(nmk_chip, bit);
16063a198059SLinus Walleij 
16073a198059SLinus Walleij 		__nmk_gpio_set_mode_safe(nmk_chip, bit,
16083a198059SLinus Walleij 			(g->altsetting & NMK_GPIO_ALT_C), glitch);
16093a198059SLinus Walleij 		clk_disable(nmk_chip->clk);
16103a198059SLinus Walleij 
16113a198059SLinus Walleij 		/*
16123a198059SLinus Walleij 		 * Call PRCM GPIOCR config function in case ALTC
16133a198059SLinus Walleij 		 * has been selected:
16143a198059SLinus Walleij 		 * - If selection is a ALTCx, some bits in PRCM GPIOCR registers
16153a198059SLinus Walleij 		 *   must be set.
16163a198059SLinus Walleij 		 * - If selection is pure ALTC and previous selection was ALTCx,
16173a198059SLinus Walleij 		 *   then some bits in PRCM GPIOCR registers must be cleared.
16183a198059SLinus Walleij 		 */
16193a198059SLinus Walleij 		if ((g->altsetting & NMK_GPIO_ALT_C) == NMK_GPIO_ALT_C)
162039b707faSAndy Shevchenko 			nmk_prcm_altcx_set_mode(npct, g->grp.pins[i],
16213a198059SLinus Walleij 				g->altsetting >> NMK_GPIO_ALT_CX_SHIFT);
16223a198059SLinus Walleij 	}
16233a198059SLinus Walleij 
16243a198059SLinus Walleij 	/* When all pins are successfully reconfigured we get here */
16253a198059SLinus Walleij 	ret = 0;
16263a198059SLinus Walleij 
16273a198059SLinus Walleij out_glitch:
16283a198059SLinus Walleij 	if (glitch) {
16293a198059SLinus Walleij 		nmk_gpio_glitch_slpm_restore(slpm);
16303a198059SLinus Walleij 		spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
16313a198059SLinus Walleij 	}
16323a198059SLinus Walleij 
16333a198059SLinus Walleij 	return ret;
16343a198059SLinus Walleij }
16353a198059SLinus Walleij 
nmk_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)16363a198059SLinus Walleij static int nmk_gpio_request_enable(struct pinctrl_dev *pctldev,
16373a198059SLinus Walleij 				   struct pinctrl_gpio_range *range,
16383a198059SLinus Walleij 				   unsigned offset)
16393a198059SLinus Walleij {
16403a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
16413a198059SLinus Walleij 	struct nmk_gpio_chip *nmk_chip;
16423a198059SLinus Walleij 	struct gpio_chip *chip;
16433a198059SLinus Walleij 	unsigned bit;
16443a198059SLinus Walleij 
16453a198059SLinus Walleij 	if (!range) {
16463a198059SLinus Walleij 		dev_err(npct->dev, "invalid range\n");
16473a198059SLinus Walleij 		return -EINVAL;
16483a198059SLinus Walleij 	}
16493a198059SLinus Walleij 	if (!range->gc) {
16503a198059SLinus Walleij 		dev_err(npct->dev, "missing GPIO chip in range\n");
16513a198059SLinus Walleij 		return -EINVAL;
16523a198059SLinus Walleij 	}
16533a198059SLinus Walleij 	chip = range->gc;
165468ab0126SLinus Walleij 	nmk_chip = gpiochip_get_data(chip);
16553a198059SLinus Walleij 
16563a198059SLinus Walleij 	dev_dbg(npct->dev, "enable pin %u as GPIO\n", offset);
16573a198059SLinus Walleij 
16583a198059SLinus Walleij 	clk_enable(nmk_chip->clk);
16593a198059SLinus Walleij 	bit = offset % NMK_GPIO_PER_CHIP;
16603a198059SLinus Walleij 	/* There is no glitch when converting any pin to GPIO */
16613a198059SLinus Walleij 	__nmk_gpio_set_mode(nmk_chip, bit, NMK_GPIO_ALT_GPIO);
16623a198059SLinus Walleij 	clk_disable(nmk_chip->clk);
16633a198059SLinus Walleij 
16643a198059SLinus Walleij 	return 0;
16653a198059SLinus Walleij }
16663a198059SLinus Walleij 
nmk_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)16673a198059SLinus Walleij static void nmk_gpio_disable_free(struct pinctrl_dev *pctldev,
16683a198059SLinus Walleij 				  struct pinctrl_gpio_range *range,
16693a198059SLinus Walleij 				  unsigned offset)
16703a198059SLinus Walleij {
16713a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
16723a198059SLinus Walleij 
16733a198059SLinus Walleij 	dev_dbg(npct->dev, "disable pin %u as GPIO\n", offset);
16743a198059SLinus Walleij 	/* Set the pin to some default state, GPIO is usually default */
16753a198059SLinus Walleij }
16763a198059SLinus Walleij 
16773a198059SLinus Walleij static const struct pinmux_ops nmk_pinmux_ops = {
16783a198059SLinus Walleij 	.get_functions_count = nmk_pmx_get_funcs_cnt,
16793a198059SLinus Walleij 	.get_function_name = nmk_pmx_get_func_name,
16803a198059SLinus Walleij 	.get_function_groups = nmk_pmx_get_func_groups,
168103e9f0caSLinus Walleij 	.set_mux = nmk_pmx_set,
16823a198059SLinus Walleij 	.gpio_request_enable = nmk_gpio_request_enable,
16833a198059SLinus Walleij 	.gpio_disable_free = nmk_gpio_disable_free,
1684a21763a0SLinus Walleij 	.strict = true,
16853a198059SLinus Walleij };
16863a198059SLinus Walleij 
nmk_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)16873a198059SLinus Walleij static int nmk_pin_config_get(struct pinctrl_dev *pctldev, unsigned pin,
16883a198059SLinus Walleij 			      unsigned long *config)
16893a198059SLinus Walleij {
16903a198059SLinus Walleij 	/* Not implemented */
16913a198059SLinus Walleij 	return -EINVAL;
16923a198059SLinus Walleij }
16933a198059SLinus Walleij 
nmk_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)16943a198059SLinus Walleij static int nmk_pin_config_set(struct pinctrl_dev *pctldev, unsigned pin,
16953a198059SLinus Walleij 			      unsigned long *configs, unsigned num_configs)
16963a198059SLinus Walleij {
16973a198059SLinus Walleij 	static const char *pullnames[] = {
16983a198059SLinus Walleij 		[NMK_GPIO_PULL_NONE]	= "none",
16993a198059SLinus Walleij 		[NMK_GPIO_PULL_UP]	= "up",
17003a198059SLinus Walleij 		[NMK_GPIO_PULL_DOWN]	= "down",
17013a198059SLinus Walleij 		[3] /* illegal */	= "??"
17023a198059SLinus Walleij 	};
17033a198059SLinus Walleij 	static const char *slpmnames[] = {
17043a198059SLinus Walleij 		[NMK_GPIO_SLPM_INPUT]		= "input/wakeup",
17053a198059SLinus Walleij 		[NMK_GPIO_SLPM_NOCHANGE]	= "no-change/no-wakeup",
17063a198059SLinus Walleij 	};
17073a198059SLinus Walleij 	struct nmk_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev);
17083a198059SLinus Walleij 	struct nmk_gpio_chip *nmk_chip;
17093a198059SLinus Walleij 	unsigned bit;
17103a198059SLinus Walleij 	pin_cfg_t cfg;
17113a198059SLinus Walleij 	int pull, slpm, output, val, i;
17123a198059SLinus Walleij 	bool lowemi, gpiomode, sleep;
17133a198059SLinus Walleij 
17146ca7d2e3SLinus Walleij 	nmk_chip = find_nmk_gpio_from_pin(pin);
17156ca7d2e3SLinus Walleij 	if (!nmk_chip) {
17166ca7d2e3SLinus Walleij 		dev_err(npct->dev,
17176ca7d2e3SLinus Walleij 			"invalid pin offset %d\n", pin);
17183a198059SLinus Walleij 		return -EINVAL;
17193a198059SLinus Walleij 	}
17203a198059SLinus Walleij 
17213a198059SLinus Walleij 	for (i = 0; i < num_configs; i++) {
17223a198059SLinus Walleij 		/*
17233a198059SLinus Walleij 		 * The pin config contains pin number and altfunction fields,
17243a198059SLinus Walleij 		 * here we just ignore that part. It's being handled by the
17253a198059SLinus Walleij 		 * framework and pinmux callback respectively.
17263a198059SLinus Walleij 		 */
17273a198059SLinus Walleij 		cfg = (pin_cfg_t) configs[i];
17283a198059SLinus Walleij 		pull = PIN_PULL(cfg);
17293a198059SLinus Walleij 		slpm = PIN_SLPM(cfg);
17303a198059SLinus Walleij 		output = PIN_DIR(cfg);
17313a198059SLinus Walleij 		val = PIN_VAL(cfg);
17323a198059SLinus Walleij 		lowemi = PIN_LOWEMI(cfg);
17333a198059SLinus Walleij 		gpiomode = PIN_GPIOMODE(cfg);
17343a198059SLinus Walleij 		sleep = PIN_SLEEPMODE(cfg);
17353a198059SLinus Walleij 
17363a198059SLinus Walleij 		if (sleep) {
17373a198059SLinus Walleij 			int slpm_pull = PIN_SLPM_PULL(cfg);
17383a198059SLinus Walleij 			int slpm_output = PIN_SLPM_DIR(cfg);
17393a198059SLinus Walleij 			int slpm_val = PIN_SLPM_VAL(cfg);
17403a198059SLinus Walleij 
17413a198059SLinus Walleij 			/* All pins go into GPIO mode at sleep */
17423a198059SLinus Walleij 			gpiomode = true;
17433a198059SLinus Walleij 
17443a198059SLinus Walleij 			/*
17453a198059SLinus Walleij 			 * The SLPM_* values are normal values + 1 to allow zero
17463a198059SLinus Walleij 			 * to mean "same as normal".
17473a198059SLinus Walleij 			 */
17483a198059SLinus Walleij 			if (slpm_pull)
17493a198059SLinus Walleij 				pull = slpm_pull - 1;
17503a198059SLinus Walleij 			if (slpm_output)
17513a198059SLinus Walleij 				output = slpm_output - 1;
17523a198059SLinus Walleij 			if (slpm_val)
17533a198059SLinus Walleij 				val = slpm_val - 1;
17543a198059SLinus Walleij 
175558383c78SLinus Walleij 			dev_dbg(nmk_chip->chip.parent,
17563a198059SLinus Walleij 				"pin %d: sleep pull %s, dir %s, val %s\n",
17573a198059SLinus Walleij 				pin,
17583a198059SLinus Walleij 				slpm_pull ? pullnames[pull] : "same",
17593a198059SLinus Walleij 				slpm_output ? (output ? "output" : "input")
17603a198059SLinus Walleij 				: "same",
17613a198059SLinus Walleij 				slpm_val ? (val ? "high" : "low") : "same");
17623a198059SLinus Walleij 		}
17633a198059SLinus Walleij 
176458383c78SLinus Walleij 		dev_dbg(nmk_chip->chip.parent,
17653a198059SLinus Walleij 			"pin %d [%#lx]: pull %s, slpm %s (%s%s), lowemi %s\n",
17663a198059SLinus Walleij 			pin, cfg, pullnames[pull], slpmnames[slpm],
17673a198059SLinus Walleij 			output ? "output " : "input",
17683a198059SLinus Walleij 			output ? (val ? "high" : "low") : "",
17693a198059SLinus Walleij 			lowemi ? "on" : "off");
17703a198059SLinus Walleij 
17713a198059SLinus Walleij 		clk_enable(nmk_chip->clk);
17723a198059SLinus Walleij 		bit = pin % NMK_GPIO_PER_CHIP;
17733a198059SLinus Walleij 		if (gpiomode)
17743a198059SLinus Walleij 			/* No glitch when going to GPIO mode */
17753a198059SLinus Walleij 			__nmk_gpio_set_mode(nmk_chip, bit, NMK_GPIO_ALT_GPIO);
17763a198059SLinus Walleij 		if (output)
17773a198059SLinus Walleij 			__nmk_gpio_make_output(nmk_chip, bit, val);
17783a198059SLinus Walleij 		else {
17793a198059SLinus Walleij 			__nmk_gpio_make_input(nmk_chip, bit);
17803a198059SLinus Walleij 			__nmk_gpio_set_pull(nmk_chip, bit, pull);
17813a198059SLinus Walleij 		}
17823a198059SLinus Walleij 		/* TODO: isn't this only applicable on output pins? */
17833a198059SLinus Walleij 		__nmk_gpio_set_lowemi(nmk_chip, bit, lowemi);
17843a198059SLinus Walleij 
17853a198059SLinus Walleij 		__nmk_gpio_set_slpm(nmk_chip, bit, slpm);
17863a198059SLinus Walleij 		clk_disable(nmk_chip->clk);
17873a198059SLinus Walleij 	} /* for each config */
17883a198059SLinus Walleij 
17893a198059SLinus Walleij 	return 0;
17903a198059SLinus Walleij }
17913a198059SLinus Walleij 
17923a198059SLinus Walleij static const struct pinconf_ops nmk_pinconf_ops = {
17933a198059SLinus Walleij 	.pin_config_get = nmk_pin_config_get,
17943a198059SLinus Walleij 	.pin_config_set = nmk_pin_config_set,
17953a198059SLinus Walleij };
17963a198059SLinus Walleij 
17973a198059SLinus Walleij static struct pinctrl_desc nmk_pinctrl_desc = {
17983a198059SLinus Walleij 	.name = "pinctrl-nomadik",
17993a198059SLinus Walleij 	.pctlops = &nmk_pinctrl_ops,
18003a198059SLinus Walleij 	.pmxops = &nmk_pinmux_ops,
18013a198059SLinus Walleij 	.confops = &nmk_pinconf_ops,
18023a198059SLinus Walleij 	.owner = THIS_MODULE,
18033a198059SLinus Walleij };
18043a198059SLinus Walleij 
18053a198059SLinus Walleij static const struct of_device_id nmk_pinctrl_match[] = {
18063a198059SLinus Walleij 	{
18073a198059SLinus Walleij 		.compatible = "stericsson,stn8815-pinctrl",
18083a198059SLinus Walleij 		.data = (void *)PINCTRL_NMK_STN8815,
18093a198059SLinus Walleij 	},
18103a198059SLinus Walleij 	{
18113a198059SLinus Walleij 		.compatible = "stericsson,db8500-pinctrl",
18123a198059SLinus Walleij 		.data = (void *)PINCTRL_NMK_DB8500,
18133a198059SLinus Walleij 	},
18143a198059SLinus Walleij 	{},
18153a198059SLinus Walleij };
18163a198059SLinus Walleij 
18173a198059SLinus Walleij #ifdef CONFIG_PM_SLEEP
nmk_pinctrl_suspend(struct device * dev)18183a198059SLinus Walleij static int nmk_pinctrl_suspend(struct device *dev)
18193a198059SLinus Walleij {
18203a198059SLinus Walleij 	struct nmk_pinctrl *npct;
18213a198059SLinus Walleij 
18223a198059SLinus Walleij 	npct = dev_get_drvdata(dev);
18233a198059SLinus Walleij 	if (!npct)
18243a198059SLinus Walleij 		return -EINVAL;
18253a198059SLinus Walleij 
18263a198059SLinus Walleij 	return pinctrl_force_sleep(npct->pctl);
18273a198059SLinus Walleij }
18283a198059SLinus Walleij 
nmk_pinctrl_resume(struct device * dev)18293a198059SLinus Walleij static int nmk_pinctrl_resume(struct device *dev)
18303a198059SLinus Walleij {
18313a198059SLinus Walleij 	struct nmk_pinctrl *npct;
18323a198059SLinus Walleij 
18333a198059SLinus Walleij 	npct = dev_get_drvdata(dev);
18343a198059SLinus Walleij 	if (!npct)
18353a198059SLinus Walleij 		return -EINVAL;
18363a198059SLinus Walleij 
18373a198059SLinus Walleij 	return pinctrl_force_default(npct->pctl);
18383a198059SLinus Walleij }
18393a198059SLinus Walleij #endif
18403a198059SLinus Walleij 
nmk_pinctrl_probe(struct platform_device * pdev)18413a198059SLinus Walleij static int nmk_pinctrl_probe(struct platform_device *pdev)
18423a198059SLinus Walleij {
18433a198059SLinus Walleij 	const struct of_device_id *match;
18443a198059SLinus Walleij 	struct device_node *np = pdev->dev.of_node;
18453a198059SLinus Walleij 	struct device_node *prcm_np;
18463a198059SLinus Walleij 	struct nmk_pinctrl *npct;
18473a198059SLinus Walleij 	unsigned int version = 0;
18483a198059SLinus Walleij 	int i;
18493a198059SLinus Walleij 
18503a198059SLinus Walleij 	npct = devm_kzalloc(&pdev->dev, sizeof(*npct), GFP_KERNEL);
18513a198059SLinus Walleij 	if (!npct)
18523a198059SLinus Walleij 		return -ENOMEM;
18533a198059SLinus Walleij 
18543a198059SLinus Walleij 	match = of_match_device(nmk_pinctrl_match, &pdev->dev);
18553a198059SLinus Walleij 	if (!match)
18563a198059SLinus Walleij 		return -ENODEV;
18573a198059SLinus Walleij 	version = (unsigned int) match->data;
18583a198059SLinus Walleij 
18593a198059SLinus Walleij 	/* Poke in other ASIC variants here */
18603a198059SLinus Walleij 	if (version == PINCTRL_NMK_STN8815)
18613a198059SLinus Walleij 		nmk_pinctrl_stn8815_init(&npct->soc);
18623a198059SLinus Walleij 	if (version == PINCTRL_NMK_DB8500)
18633a198059SLinus Walleij 		nmk_pinctrl_db8500_init(&npct->soc);
18643a198059SLinus Walleij 
1865ab4a9362SLinus Walleij 	/*
1866ab4a9362SLinus Walleij 	 * Since we depend on the GPIO chips to provide clock and register base
1867ab4a9362SLinus Walleij 	 * for the pin control operations, make sure that we have these
1868ab4a9362SLinus Walleij 	 * populated before we continue. Follow the phandles to instantiate
1869ab4a9362SLinus Walleij 	 * them. The GPIO portion of the actual hardware may be probed before
1870ab4a9362SLinus Walleij 	 * or after this point: it shouldn't matter as the APIs are orthogonal.
1871ab4a9362SLinus Walleij 	 */
1872ab4a9362SLinus Walleij 	for (i = 0; i < NMK_MAX_BANKS; i++) {
1873ab4a9362SLinus Walleij 		struct device_node *gpio_np;
1874ab4a9362SLinus Walleij 		struct nmk_gpio_chip *nmk_chip;
1875ab4a9362SLinus Walleij 
1876ab4a9362SLinus Walleij 		gpio_np = of_parse_phandle(np, "nomadik-gpio-chips", i);
1877ab4a9362SLinus Walleij 		if (gpio_np) {
1878ab4a9362SLinus Walleij 			dev_info(&pdev->dev,
187994f4e54cSRob Herring 				 "populate NMK GPIO %d \"%pOFn\"\n",
188094f4e54cSRob Herring 				 i, gpio_np);
1881ab4a9362SLinus Walleij 			nmk_chip = nmk_gpio_populate_chip(gpio_np, pdev);
1882ab4a9362SLinus Walleij 			if (IS_ERR(nmk_chip))
1883ab4a9362SLinus Walleij 				dev_err(&pdev->dev,
1884ab4a9362SLinus Walleij 					"could not populate nmk chip struct "
1885ab4a9362SLinus Walleij 					"- continue anyway\n");
1886ab4a9362SLinus Walleij 			of_node_put(gpio_np);
1887ab4a9362SLinus Walleij 		}
1888ab4a9362SLinus Walleij 	}
1889ab4a9362SLinus Walleij 
18903a198059SLinus Walleij 	prcm_np = of_parse_phandle(np, "prcm", 0);
1891c09ac191SMiaoqian Lin 	if (prcm_np) {
18923a198059SLinus Walleij 		npct->prcm_base = of_iomap(prcm_np, 0);
1893c09ac191SMiaoqian Lin 		of_node_put(prcm_np);
1894c09ac191SMiaoqian Lin 	}
18953a198059SLinus Walleij 	if (!npct->prcm_base) {
18963a198059SLinus Walleij 		if (version == PINCTRL_NMK_STN8815) {
18973a198059SLinus Walleij 			dev_info(&pdev->dev,
18983a198059SLinus Walleij 				 "No PRCM base, "
18993a198059SLinus Walleij 				 "assuming no ALT-Cx control is available\n");
19003a198059SLinus Walleij 		} else {
19013a198059SLinus Walleij 			dev_err(&pdev->dev, "missing PRCM base address\n");
19023a198059SLinus Walleij 			return -EINVAL;
19033a198059SLinus Walleij 		}
19043a198059SLinus Walleij 	}
19053a198059SLinus Walleij 
19063a198059SLinus Walleij 	nmk_pinctrl_desc.pins = npct->soc->pins;
19073a198059SLinus Walleij 	nmk_pinctrl_desc.npins = npct->soc->npins;
19083a198059SLinus Walleij 	npct->dev = &pdev->dev;
19093a198059SLinus Walleij 
19100ee60110SLaxman Dewangan 	npct->pctl = devm_pinctrl_register(&pdev->dev, &nmk_pinctrl_desc, npct);
1911323de9efSMasahiro Yamada 	if (IS_ERR(npct->pctl)) {
19123a198059SLinus Walleij 		dev_err(&pdev->dev, "could not register Nomadik pinctrl driver\n");
1913323de9efSMasahiro Yamada 		return PTR_ERR(npct->pctl);
19143a198059SLinus Walleij 	}
19153a198059SLinus Walleij 
19163a198059SLinus Walleij 	platform_set_drvdata(pdev, npct);
19173a198059SLinus Walleij 	dev_info(&pdev->dev, "initialized Nomadik pin control driver\n");
19183a198059SLinus Walleij 
19193a198059SLinus Walleij 	return 0;
19203a198059SLinus Walleij }
19213a198059SLinus Walleij 
19223a198059SLinus Walleij static const struct of_device_id nmk_gpio_match[] = {
19233a198059SLinus Walleij 	{ .compatible = "st,nomadik-gpio", },
19243a198059SLinus Walleij 	{}
19253a198059SLinus Walleij };
19263a198059SLinus Walleij 
19273a198059SLinus Walleij static struct platform_driver nmk_gpio_driver = {
19283a198059SLinus Walleij 	.driver = {
19293a198059SLinus Walleij 		.name = "gpio",
19303a198059SLinus Walleij 		.of_match_table = nmk_gpio_match,
19313a198059SLinus Walleij 	},
19323a198059SLinus Walleij 	.probe = nmk_gpio_probe,
19333a198059SLinus Walleij };
19343a198059SLinus Walleij 
19353a198059SLinus Walleij static SIMPLE_DEV_PM_OPS(nmk_pinctrl_pm_ops,
19363a198059SLinus Walleij 			nmk_pinctrl_suspend,
19373a198059SLinus Walleij 			nmk_pinctrl_resume);
19383a198059SLinus Walleij 
19393a198059SLinus Walleij static struct platform_driver nmk_pinctrl_driver = {
19403a198059SLinus Walleij 	.driver = {
19413a198059SLinus Walleij 		.name = "pinctrl-nomadik",
19423a198059SLinus Walleij 		.of_match_table = nmk_pinctrl_match,
19433a198059SLinus Walleij 		.pm = &nmk_pinctrl_pm_ops,
19443a198059SLinus Walleij 	},
19453a198059SLinus Walleij 	.probe = nmk_pinctrl_probe,
19463a198059SLinus Walleij };
19473a198059SLinus Walleij 
nmk_gpio_init(void)19483a198059SLinus Walleij static int __init nmk_gpio_init(void)
19493a198059SLinus Walleij {
1950802bb9b6SLinus Walleij 	return platform_driver_register(&nmk_gpio_driver);
1951802bb9b6SLinus Walleij }
1952802bb9b6SLinus Walleij subsys_initcall(nmk_gpio_init);
19533a198059SLinus Walleij 
nmk_pinctrl_init(void)1954802bb9b6SLinus Walleij static int __init nmk_pinctrl_init(void)
1955802bb9b6SLinus Walleij {
19563a198059SLinus Walleij 	return platform_driver_register(&nmk_pinctrl_driver);
19573a198059SLinus Walleij }
1958802bb9b6SLinus Walleij core_initcall(nmk_pinctrl_init);
1959