1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Intel Tiger Lake PCH pinctrl/GPIO driver
4  *
5  * Copyright (C) 2019 - 2020, Intel Corporation
6  * Authors: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7  *          Mika Westerberg <mika.westerberg@linux.intel.com>
8  */
9 
10 #include <linux/mod_devicetable.h>
11 #include <linux/module.h>
12 #include <linux/platform_device.h>
13 
14 #include <linux/pinctrl/pinctrl.h>
15 
16 #include "pinctrl-intel.h"
17 
18 #define TGL_PAD_OWN	0x020
19 #define TGL_PADCFGLOCK	0x080
20 #define TGL_HOSTSW_OWN	0x0b0
21 #define TGL_GPI_IS	0x100
22 #define TGL_GPI_IE	0x120
23 
24 #define TGL_GPP(r, s, e, g)				\
25 	{						\
26 		.reg_num = (r),				\
27 		.base = (s),				\
28 		.size = ((e) - (s) + 1),		\
29 		.gpio_base = (g),			\
30 	}
31 
32 #define TGL_COMMUNITY(b, s, e, g)			\
33 	{						\
34 		.barno = (b),				\
35 		.padown_offset = TGL_PAD_OWN,		\
36 		.padcfglock_offset = TGL_PADCFGLOCK,	\
37 		.hostown_offset = TGL_HOSTSW_OWN,	\
38 		.is_offset = TGL_GPI_IS,		\
39 		.ie_offset = TGL_GPI_IE,		\
40 		.pin_base = (s),			\
41 		.npins = ((e) - (s) + 1),		\
42 		.gpps = (g),				\
43 		.ngpps = ARRAY_SIZE(g),			\
44 	}
45 
46 /* Tiger Lake-LP */
47 static const struct pinctrl_pin_desc tgllp_pins[] = {
48 	/* GPP_B */
49 	PINCTRL_PIN(0, "CORE_VID_0"),
50 	PINCTRL_PIN(1, "CORE_VID_1"),
51 	PINCTRL_PIN(2, "VRALERTB"),
52 	PINCTRL_PIN(3, "CPU_GP_2"),
53 	PINCTRL_PIN(4, "CPU_GP_3"),
54 	PINCTRL_PIN(5, "ISH_I2C0_SDA"),
55 	PINCTRL_PIN(6, "ISH_I2C0_SCL"),
56 	PINCTRL_PIN(7, "ISH_I2C1_SDA"),
57 	PINCTRL_PIN(8, "ISH_I2C1_SCL"),
58 	PINCTRL_PIN(9, "I2C5_SDA"),
59 	PINCTRL_PIN(10, "I2C5_SCL"),
60 	PINCTRL_PIN(11, "PMCALERTB"),
61 	PINCTRL_PIN(12, "SLP_S0B"),
62 	PINCTRL_PIN(13, "PLTRSTB"),
63 	PINCTRL_PIN(14, "SPKR"),
64 	PINCTRL_PIN(15, "GSPI0_CS0B"),
65 	PINCTRL_PIN(16, "GSPI0_CLK"),
66 	PINCTRL_PIN(17, "GSPI0_MISO"),
67 	PINCTRL_PIN(18, "GSPI0_MOSI"),
68 	PINCTRL_PIN(19, "GSPI1_CS0B"),
69 	PINCTRL_PIN(20, "GSPI1_CLK"),
70 	PINCTRL_PIN(21, "GSPI1_MISO"),
71 	PINCTRL_PIN(22, "GSPI1_MOSI"),
72 	PINCTRL_PIN(23, "SML1ALERTB"),
73 	PINCTRL_PIN(24, "GSPI0_CLK_LOOPBK"),
74 	PINCTRL_PIN(25, "GSPI1_CLK_LOOPBK"),
75 	/* GPP_T */
76 	PINCTRL_PIN(26, "I2C6_SDA"),
77 	PINCTRL_PIN(27, "I2C6_SCL"),
78 	PINCTRL_PIN(28, "I2C7_SDA"),
79 	PINCTRL_PIN(29, "I2C7_SCL"),
80 	PINCTRL_PIN(30, "UART4_RXD"),
81 	PINCTRL_PIN(31, "UART4_TXD"),
82 	PINCTRL_PIN(32, "UART4_RTSB"),
83 	PINCTRL_PIN(33, "UART4_CTSB"),
84 	PINCTRL_PIN(34, "UART5_RXD"),
85 	PINCTRL_PIN(35, "UART5_TXD"),
86 	PINCTRL_PIN(36, "UART5_RTSB"),
87 	PINCTRL_PIN(37, "UART5_CTSB"),
88 	PINCTRL_PIN(38, "UART6_RXD"),
89 	PINCTRL_PIN(39, "UART6_TXD"),
90 	PINCTRL_PIN(40, "UART6_RTSB"),
91 	PINCTRL_PIN(41, "UART6_CTSB"),
92 	/* GPP_A */
93 	PINCTRL_PIN(42, "ESPI_IO_0"),
94 	PINCTRL_PIN(43, "ESPI_IO_1"),
95 	PINCTRL_PIN(44, "ESPI_IO_2"),
96 	PINCTRL_PIN(45, "ESPI_IO_3"),
97 	PINCTRL_PIN(46, "ESPI_CSB"),
98 	PINCTRL_PIN(47, "ESPI_CLK"),
99 	PINCTRL_PIN(48, "ESPI_RESETB"),
100 	PINCTRL_PIN(49, "I2S2_SCLK"),
101 	PINCTRL_PIN(50, "I2S2_SFRM"),
102 	PINCTRL_PIN(51, "I2S2_TXD"),
103 	PINCTRL_PIN(52, "I2S2_RXD"),
104 	PINCTRL_PIN(53, "PMC_I2C_SDA"),
105 	PINCTRL_PIN(54, "SATAXPCIE_1"),
106 	PINCTRL_PIN(55, "PMC_I2C_SCL"),
107 	PINCTRL_PIN(56, "USB2_OCB_1"),
108 	PINCTRL_PIN(57, "USB2_OCB_2"),
109 	PINCTRL_PIN(58, "USB2_OCB_3"),
110 	PINCTRL_PIN(59, "DDSP_HPD_C"),
111 	PINCTRL_PIN(60, "DDSP_HPD_B"),
112 	PINCTRL_PIN(61, "DDSP_HPD_1"),
113 	PINCTRL_PIN(62, "DDSP_HPD_2"),
114 	PINCTRL_PIN(63, "GPPC_A_21"),
115 	PINCTRL_PIN(64, "GPPC_A_22"),
116 	PINCTRL_PIN(65, "I2S1_SCLK"),
117 	PINCTRL_PIN(66, "ESPI_CLK_LOOPBK"),
118 	/* GPP_S */
119 	PINCTRL_PIN(67, "SNDW0_CLK"),
120 	PINCTRL_PIN(68, "SNDW0_DATA"),
121 	PINCTRL_PIN(69, "SNDW1_CLK"),
122 	PINCTRL_PIN(70, "SNDW1_DATA"),
123 	PINCTRL_PIN(71, "SNDW2_CLK"),
124 	PINCTRL_PIN(72, "SNDW2_DATA"),
125 	PINCTRL_PIN(73, "SNDW3_CLK"),
126 	PINCTRL_PIN(74, "SNDW3_DATA"),
127 	/* GPP_H */
128 	PINCTRL_PIN(75, "GPPC_H_0"),
129 	PINCTRL_PIN(76, "GPPC_H_1"),
130 	PINCTRL_PIN(77, "GPPC_H_2"),
131 	PINCTRL_PIN(78, "SX_EXIT_HOLDOFFB"),
132 	PINCTRL_PIN(79, "I2C2_SDA"),
133 	PINCTRL_PIN(80, "I2C2_SCL"),
134 	PINCTRL_PIN(81, "I2C3_SDA"),
135 	PINCTRL_PIN(82, "I2C3_SCL"),
136 	PINCTRL_PIN(83, "I2C4_SDA"),
137 	PINCTRL_PIN(84, "I2C4_SCL"),
138 	PINCTRL_PIN(85, "SRCCLKREQB_4"),
139 	PINCTRL_PIN(86, "SRCCLKREQB_5"),
140 	PINCTRL_PIN(87, "M2_SKT2_CFG_0"),
141 	PINCTRL_PIN(88, "M2_SKT2_CFG_1"),
142 	PINCTRL_PIN(89, "M2_SKT2_CFG_2"),
143 	PINCTRL_PIN(90, "M2_SKT2_CFG_3"),
144 	PINCTRL_PIN(91, "DDPB_CTRLCLK"),
145 	PINCTRL_PIN(92, "DDPB_CTRLDATA"),
146 	PINCTRL_PIN(93, "CPU_C10_GATEB"),
147 	PINCTRL_PIN(94, "TIME_SYNC_0"),
148 	PINCTRL_PIN(95, "IMGCLKOUT_1"),
149 	PINCTRL_PIN(96, "IMGCLKOUT_2"),
150 	PINCTRL_PIN(97, "IMGCLKOUT_3"),
151 	PINCTRL_PIN(98, "IMGCLKOUT_4"),
152 	/* GPP_D */
153 	PINCTRL_PIN(99, "ISH_GP_0"),
154 	PINCTRL_PIN(100, "ISH_GP_1"),
155 	PINCTRL_PIN(101, "ISH_GP_2"),
156 	PINCTRL_PIN(102, "ISH_GP_3"),
157 	PINCTRL_PIN(103, "IMGCLKOUT_0"),
158 	PINCTRL_PIN(104, "SRCCLKREQB_0"),
159 	PINCTRL_PIN(105, "SRCCLKREQB_1"),
160 	PINCTRL_PIN(106, "SRCCLKREQB_2"),
161 	PINCTRL_PIN(107, "SRCCLKREQB_3"),
162 	PINCTRL_PIN(108, "ISH_SPI_CSB"),
163 	PINCTRL_PIN(109, "ISH_SPI_CLK"),
164 	PINCTRL_PIN(110, "ISH_SPI_MISO"),
165 	PINCTRL_PIN(111, "ISH_SPI_MOSI"),
166 	PINCTRL_PIN(112, "ISH_UART0_RXD"),
167 	PINCTRL_PIN(113, "ISH_UART0_TXD"),
168 	PINCTRL_PIN(114, "ISH_UART0_RTSB"),
169 	PINCTRL_PIN(115, "ISH_UART0_CTSB"),
170 	PINCTRL_PIN(116, "ISH_GP_4"),
171 	PINCTRL_PIN(117, "ISH_GP_5"),
172 	PINCTRL_PIN(118, "I2S_MCLK1_OUT"),
173 	PINCTRL_PIN(119, "GSPI2_CLK_LOOPBK"),
174 	/* GPP_U */
175 	PINCTRL_PIN(120, "UART3_RXD"),
176 	PINCTRL_PIN(121, "UART3_TXD"),
177 	PINCTRL_PIN(122, "UART3_RTSB"),
178 	PINCTRL_PIN(123, "UART3_CTSB"),
179 	PINCTRL_PIN(124, "GSPI3_CS0B"),
180 	PINCTRL_PIN(125, "GSPI3_CLK"),
181 	PINCTRL_PIN(126, "GSPI3_MISO"),
182 	PINCTRL_PIN(127, "GSPI3_MOSI"),
183 	PINCTRL_PIN(128, "GSPI4_CS0B"),
184 	PINCTRL_PIN(129, "GSPI4_CLK"),
185 	PINCTRL_PIN(130, "GSPI4_MISO"),
186 	PINCTRL_PIN(131, "GSPI4_MOSI"),
187 	PINCTRL_PIN(132, "GSPI5_CS0B"),
188 	PINCTRL_PIN(133, "GSPI5_CLK"),
189 	PINCTRL_PIN(134, "GSPI5_MISO"),
190 	PINCTRL_PIN(135, "GSPI5_MOSI"),
191 	PINCTRL_PIN(136, "GSPI6_CS0B"),
192 	PINCTRL_PIN(137, "GSPI6_CLK"),
193 	PINCTRL_PIN(138, "GSPI6_MISO"),
194 	PINCTRL_PIN(139, "GSPI6_MOSI"),
195 	PINCTRL_PIN(140, "GSPI3_CLK_LOOPBK"),
196 	PINCTRL_PIN(141, "GSPI4_CLK_LOOPBK"),
197 	PINCTRL_PIN(142, "GSPI5_CLK_LOOPBK"),
198 	PINCTRL_PIN(143, "GSPI6_CLK_LOOPBK"),
199 	/* vGPIO */
200 	PINCTRL_PIN(144, "CNV_BTEN"),
201 	PINCTRL_PIN(145, "CNV_BT_HOST_WAKEB"),
202 	PINCTRL_PIN(146, "CNV_BT_IF_SELECT"),
203 	PINCTRL_PIN(147, "vCNV_BT_UART_TXD"),
204 	PINCTRL_PIN(148, "vCNV_BT_UART_RXD"),
205 	PINCTRL_PIN(149, "vCNV_BT_UART_CTS_B"),
206 	PINCTRL_PIN(150, "vCNV_BT_UART_RTS_B"),
207 	PINCTRL_PIN(151, "vCNV_MFUART1_TXD"),
208 	PINCTRL_PIN(152, "vCNV_MFUART1_RXD"),
209 	PINCTRL_PIN(153, "vCNV_MFUART1_CTS_B"),
210 	PINCTRL_PIN(154, "vCNV_MFUART1_RTS_B"),
211 	PINCTRL_PIN(155, "vUART0_TXD"),
212 	PINCTRL_PIN(156, "vUART0_RXD"),
213 	PINCTRL_PIN(157, "vUART0_CTS_B"),
214 	PINCTRL_PIN(158, "vUART0_RTS_B"),
215 	PINCTRL_PIN(159, "vISH_UART0_TXD"),
216 	PINCTRL_PIN(160, "vISH_UART0_RXD"),
217 	PINCTRL_PIN(161, "vISH_UART0_CTS_B"),
218 	PINCTRL_PIN(162, "vISH_UART0_RTS_B"),
219 	PINCTRL_PIN(163, "vCNV_BT_I2S_BCLK"),
220 	PINCTRL_PIN(164, "vCNV_BT_I2S_WS_SYNC"),
221 	PINCTRL_PIN(165, "vCNV_BT_I2S_SDO"),
222 	PINCTRL_PIN(166, "vCNV_BT_I2S_SDI"),
223 	PINCTRL_PIN(167, "vI2S2_SCLK"),
224 	PINCTRL_PIN(168, "vI2S2_SFRM"),
225 	PINCTRL_PIN(169, "vI2S2_TXD"),
226 	PINCTRL_PIN(170, "vI2S2_RXD"),
227 	/* GPP_C */
228 	PINCTRL_PIN(171, "SMBCLK"),
229 	PINCTRL_PIN(172, "SMBDATA"),
230 	PINCTRL_PIN(173, "SMBALERTB"),
231 	PINCTRL_PIN(174, "SML0CLK"),
232 	PINCTRL_PIN(175, "SML0DATA"),
233 	PINCTRL_PIN(176, "SML0ALERTB"),
234 	PINCTRL_PIN(177, "SML1CLK"),
235 	PINCTRL_PIN(178, "SML1DATA"),
236 	PINCTRL_PIN(179, "UART0_RXD"),
237 	PINCTRL_PIN(180, "UART0_TXD"),
238 	PINCTRL_PIN(181, "UART0_RTSB"),
239 	PINCTRL_PIN(182, "UART0_CTSB"),
240 	PINCTRL_PIN(183, "UART1_RXD"),
241 	PINCTRL_PIN(184, "UART1_TXD"),
242 	PINCTRL_PIN(185, "UART1_RTSB"),
243 	PINCTRL_PIN(186, "UART1_CTSB"),
244 	PINCTRL_PIN(187, "I2C0_SDA"),
245 	PINCTRL_PIN(188, "I2C0_SCL"),
246 	PINCTRL_PIN(189, "I2C1_SDA"),
247 	PINCTRL_PIN(190, "I2C1_SCL"),
248 	PINCTRL_PIN(191, "UART2_RXD"),
249 	PINCTRL_PIN(192, "UART2_TXD"),
250 	PINCTRL_PIN(193, "UART2_RTSB"),
251 	PINCTRL_PIN(194, "UART2_CTSB"),
252 	/* GPP_F */
253 	PINCTRL_PIN(195, "CNV_BRI_DT"),
254 	PINCTRL_PIN(196, "CNV_BRI_RSP"),
255 	PINCTRL_PIN(197, "CNV_RGI_DT"),
256 	PINCTRL_PIN(198, "CNV_RGI_RSP"),
257 	PINCTRL_PIN(199, "CNV_RF_RESET_B"),
258 	PINCTRL_PIN(200, "GPPC_F_5"),
259 	PINCTRL_PIN(201, "CNV_PA_BLANKING"),
260 	PINCTRL_PIN(202, "GPPC_F_7"),
261 	PINCTRL_PIN(203, "I2S_MCLK2_INOUT"),
262 	PINCTRL_PIN(204, "BOOTMPC"),
263 	PINCTRL_PIN(205, "GPPC_F_10"),
264 	PINCTRL_PIN(206, "GPPC_F_11"),
265 	PINCTRL_PIN(207, "GSXDOUT"),
266 	PINCTRL_PIN(208, "GSXSLOAD"),
267 	PINCTRL_PIN(209, "GSXDIN"),
268 	PINCTRL_PIN(210, "GSXSRESETB"),
269 	PINCTRL_PIN(211, "GSXCLK"),
270 	PINCTRL_PIN(212, "GMII_MDC"),
271 	PINCTRL_PIN(213, "GMII_MDIO"),
272 	PINCTRL_PIN(214, "SRCCLKREQB_6"),
273 	PINCTRL_PIN(215, "EXT_PWR_GATEB"),
274 	PINCTRL_PIN(216, "EXT_PWR_GATE2B"),
275 	PINCTRL_PIN(217, "VNN_CTRL"),
276 	PINCTRL_PIN(218, "V1P05_CTRL"),
277 	PINCTRL_PIN(219, "GPPF_CLK_LOOPBACK"),
278 	/* HVCMOS */
279 	PINCTRL_PIN(220, "L_BKLTEN"),
280 	PINCTRL_PIN(221, "L_BKLTCTL"),
281 	PINCTRL_PIN(222, "L_VDDEN"),
282 	PINCTRL_PIN(223, "SYS_PWROK"),
283 	PINCTRL_PIN(224, "SYS_RESETB"),
284 	PINCTRL_PIN(225, "MLK_RSTB"),
285 	/* GPP_E */
286 	PINCTRL_PIN(226, "SATAXPCIE_0"),
287 	PINCTRL_PIN(227, "SPI1_IO_2"),
288 	PINCTRL_PIN(228, "SPI1_IO_3"),
289 	PINCTRL_PIN(229, "CPU_GP_0"),
290 	PINCTRL_PIN(230, "SATA_DEVSLP_0"),
291 	PINCTRL_PIN(231, "SATA_DEVSLP_1"),
292 	PINCTRL_PIN(232, "GPPC_E_6"),
293 	PINCTRL_PIN(233, "CPU_GP_1"),
294 	PINCTRL_PIN(234, "SPI1_CS1B"),
295 	PINCTRL_PIN(235, "USB2_OCB_0"),
296 	PINCTRL_PIN(236, "SPI1_CSB"),
297 	PINCTRL_PIN(237, "SPI1_CLK"),
298 	PINCTRL_PIN(238, "SPI1_MISO_IO_1"),
299 	PINCTRL_PIN(239, "SPI1_MOSI_IO_0"),
300 	PINCTRL_PIN(240, "DDSP_HPD_A"),
301 	PINCTRL_PIN(241, "ISH_GP_6"),
302 	PINCTRL_PIN(242, "ISH_GP_7"),
303 	PINCTRL_PIN(243, "GPPC_E_17"),
304 	PINCTRL_PIN(244, "DDP1_CTRLCLK"),
305 	PINCTRL_PIN(245, "DDP1_CTRLDATA"),
306 	PINCTRL_PIN(246, "DDP2_CTRLCLK"),
307 	PINCTRL_PIN(247, "DDP2_CTRLDATA"),
308 	PINCTRL_PIN(248, "DDPA_CTRLCLK"),
309 	PINCTRL_PIN(249, "DDPA_CTRLDATA"),
310 	PINCTRL_PIN(250, "SPI1_CLK_LOOPBK"),
311 	/* JTAG */
312 	PINCTRL_PIN(251, "JTAG_TDO"),
313 	PINCTRL_PIN(252, "JTAGX"),
314 	PINCTRL_PIN(253, "PRDYB"),
315 	PINCTRL_PIN(254, "PREQB"),
316 	PINCTRL_PIN(255, "CPU_TRSTB"),
317 	PINCTRL_PIN(256, "JTAG_TDI"),
318 	PINCTRL_PIN(257, "JTAG_TMS"),
319 	PINCTRL_PIN(258, "JTAG_TCK"),
320 	PINCTRL_PIN(259, "DBG_PMODE"),
321 	/* GPP_R */
322 	PINCTRL_PIN(260, "HDA_BCLK"),
323 	PINCTRL_PIN(261, "HDA_SYNC"),
324 	PINCTRL_PIN(262, "HDA_SDO"),
325 	PINCTRL_PIN(263, "HDA_SDI_0"),
326 	PINCTRL_PIN(264, "HDA_RSTB"),
327 	PINCTRL_PIN(265, "HDA_SDI_1"),
328 	PINCTRL_PIN(266, "GPP_R_6"),
329 	PINCTRL_PIN(267, "GPP_R_7"),
330 	/* SPI */
331 	PINCTRL_PIN(268, "SPI0_IO_2"),
332 	PINCTRL_PIN(269, "SPI0_IO_3"),
333 	PINCTRL_PIN(270, "SPI0_MOSI_IO_0"),
334 	PINCTRL_PIN(271, "SPI0_MISO_IO_1"),
335 	PINCTRL_PIN(272, "SPI0_TPM_CSB"),
336 	PINCTRL_PIN(273, "SPI0_FLASH_0_CSB"),
337 	PINCTRL_PIN(274, "SPI0_FLASH_1_CSB"),
338 	PINCTRL_PIN(275, "SPI0_CLK"),
339 	PINCTRL_PIN(276, "SPI0_CLK_LOOPBK"),
340 };
341 
342 static const struct intel_padgroup tgllp_community0_gpps[] = {
343 	TGL_GPP(0, 0, 25, 0),				/* GPP_B */
344 	TGL_GPP(1, 26, 41, 32),				/* GPP_T */
345 	TGL_GPP(2, 42, 66, 64),				/* GPP_A */
346 };
347 
348 static const struct intel_padgroup tgllp_community1_gpps[] = {
349 	TGL_GPP(0, 67, 74, 96),				/* GPP_S */
350 	TGL_GPP(1, 75, 98, 128),			/* GPP_H */
351 	TGL_GPP(2, 99, 119, 160),			/* GPP_D */
352 	TGL_GPP(3, 120, 143, 192),			/* GPP_U */
353 	TGL_GPP(4, 144, 170, 224),			/* vGPIO */
354 };
355 
356 static const struct intel_padgroup tgllp_community4_gpps[] = {
357 	TGL_GPP(0, 171, 194, 256),			/* GPP_C */
358 	TGL_GPP(1, 195, 219, 288),			/* GPP_F */
359 	TGL_GPP(2, 220, 225, INTEL_GPIO_BASE_NOMAP),	/* HVCMOS */
360 	TGL_GPP(3, 226, 250, 320),			/* GPP_E */
361 	TGL_GPP(4, 251, 259, INTEL_GPIO_BASE_NOMAP),	/* JTAG */
362 };
363 
364 static const struct intel_padgroup tgllp_community5_gpps[] = {
365 	TGL_GPP(0, 260, 267, 352),			/* GPP_R */
366 	TGL_GPP(1, 268, 276, INTEL_GPIO_BASE_NOMAP),	/* SPI */
367 };
368 
369 static const struct intel_community tgllp_communities[] = {
370 	TGL_COMMUNITY(0, 0, 66, tgllp_community0_gpps),
371 	TGL_COMMUNITY(1, 67, 170, tgllp_community1_gpps),
372 	TGL_COMMUNITY(2, 171, 259, tgllp_community4_gpps),
373 	TGL_COMMUNITY(3, 260, 276, tgllp_community5_gpps),
374 };
375 
376 static const struct intel_pinctrl_soc_data tgllp_soc_data = {
377 	.pins = tgllp_pins,
378 	.npins = ARRAY_SIZE(tgllp_pins),
379 	.communities = tgllp_communities,
380 	.ncommunities = ARRAY_SIZE(tgllp_communities),
381 };
382 
383 /* Tiger Lake-H */
384 static const struct pinctrl_pin_desc tglh_pins[] = {
385 	/* GPP_A */
386 	PINCTRL_PIN(0, "SPI0_IO_2"),
387 	PINCTRL_PIN(1, "SPI0_IO_3"),
388 	PINCTRL_PIN(2, "SPI0_MOSI_IO_0"),
389 	PINCTRL_PIN(3, "SPI0_MISO_IO_1"),
390 	PINCTRL_PIN(4, "SPI0_TPM_CSB"),
391 	PINCTRL_PIN(5, "SPI0_FLASH_0_CSB"),
392 	PINCTRL_PIN(6, "SPI0_FLASH_1_CSB"),
393 	PINCTRL_PIN(7, "SPI0_CLK"),
394 	PINCTRL_PIN(8, "ESPI_IO_0"),
395 	PINCTRL_PIN(9, "ESPI_IO_1"),
396 	PINCTRL_PIN(10, "ESPI_IO_2"),
397 	PINCTRL_PIN(11, "ESPI_IO_3"),
398 	PINCTRL_PIN(12, "ESPI_CS0B"),
399 	PINCTRL_PIN(13, "ESPI_CLK"),
400 	PINCTRL_PIN(14, "ESPI_RESETB"),
401 	PINCTRL_PIN(15, "ESPI_CS1B"),
402 	PINCTRL_PIN(16, "ESPI_CS2B"),
403 	PINCTRL_PIN(17, "ESPI_CS3B"),
404 	PINCTRL_PIN(18, "ESPI_ALERT0B"),
405 	PINCTRL_PIN(19, "ESPI_ALERT1B"),
406 	PINCTRL_PIN(20, "ESPI_ALERT2B"),
407 	PINCTRL_PIN(21, "ESPI_ALERT3B"),
408 	PINCTRL_PIN(22, "GPPC_A_14"),
409 	PINCTRL_PIN(23, "SPI0_CLK_LOOPBK"),
410 	PINCTRL_PIN(24, "ESPI_CLK_LOOPBK"),
411 	/* GPP_R */
412 	PINCTRL_PIN(25, "HDA_BCLK"),
413 	PINCTRL_PIN(26, "HDA_SYNC"),
414 	PINCTRL_PIN(27, "HDA_SDO"),
415 	PINCTRL_PIN(28, "HDA_SDI_0"),
416 	PINCTRL_PIN(29, "HDA_RSTB"),
417 	PINCTRL_PIN(30, "HDA_SDI_1"),
418 	PINCTRL_PIN(31, "GPP_R_6"),
419 	PINCTRL_PIN(32, "GPP_R_7"),
420 	PINCTRL_PIN(33, "GPP_R_8"),
421 	PINCTRL_PIN(34, "PCIE_LNK_DOWN"),
422 	PINCTRL_PIN(35, "ISH_UART0_RTSB"),
423 	PINCTRL_PIN(36, "SX_EXIT_HOLDOFFB"),
424 	PINCTRL_PIN(37, "CLKOUT_48"),
425 	PINCTRL_PIN(38, "ISH_GP_7"),
426 	PINCTRL_PIN(39, "ISH_GP_0"),
427 	PINCTRL_PIN(40, "ISH_GP_1"),
428 	PINCTRL_PIN(41, "ISH_GP_2"),
429 	PINCTRL_PIN(42, "ISH_GP_3"),
430 	PINCTRL_PIN(43, "ISH_GP_4"),
431 	PINCTRL_PIN(44, "ISH_GP_5"),
432 	/* GPP_B */
433 	PINCTRL_PIN(45, "GSPI0_CS1B"),
434 	PINCTRL_PIN(46, "GSPI1_CS1B"),
435 	PINCTRL_PIN(47, "VRALERTB"),
436 	PINCTRL_PIN(48, "CPU_GP_2"),
437 	PINCTRL_PIN(49, "CPU_GP_3"),
438 	PINCTRL_PIN(50, "SRCCLKREQB_0"),
439 	PINCTRL_PIN(51, "SRCCLKREQB_1"),
440 	PINCTRL_PIN(52, "SRCCLKREQB_2"),
441 	PINCTRL_PIN(53, "SRCCLKREQB_3"),
442 	PINCTRL_PIN(54, "SRCCLKREQB_4"),
443 	PINCTRL_PIN(55, "SRCCLKREQB_5"),
444 	PINCTRL_PIN(56, "I2S_MCLK"),
445 	PINCTRL_PIN(57, "SLP_S0B"),
446 	PINCTRL_PIN(58, "PLTRSTB"),
447 	PINCTRL_PIN(59, "SPKR"),
448 	PINCTRL_PIN(60, "GSPI0_CS0B"),
449 	PINCTRL_PIN(61, "GSPI0_CLK"),
450 	PINCTRL_PIN(62, "GSPI0_MISO"),
451 	PINCTRL_PIN(63, "GSPI0_MOSI"),
452 	PINCTRL_PIN(64, "GSPI1_CS0B"),
453 	PINCTRL_PIN(65, "GSPI1_CLK"),
454 	PINCTRL_PIN(66, "GSPI1_MISO"),
455 	PINCTRL_PIN(67, "GSPI1_MOSI"),
456 	PINCTRL_PIN(68, "SML1ALERTB"),
457 	PINCTRL_PIN(69, "GSPI0_CLK_LOOPBK"),
458 	PINCTRL_PIN(70, "GSPI1_CLK_LOOPBK"),
459 	/* vGPIO_0 */
460 	PINCTRL_PIN(71, "ESPI_USB_OCB_0"),
461 	PINCTRL_PIN(72, "ESPI_USB_OCB_1"),
462 	PINCTRL_PIN(73, "ESPI_USB_OCB_2"),
463 	PINCTRL_PIN(74, "ESPI_USB_OCB_3"),
464 	PINCTRL_PIN(75, "USB_CPU_OCB_0"),
465 	PINCTRL_PIN(76, "USB_CPU_OCB_1"),
466 	PINCTRL_PIN(77, "USB_CPU_OCB_2"),
467 	PINCTRL_PIN(78, "USB_CPU_OCB_3"),
468 	/* GPP_D */
469 	PINCTRL_PIN(79, "SPI1_CSB"),
470 	PINCTRL_PIN(80, "SPI1_CLK"),
471 	PINCTRL_PIN(81, "SPI1_MISO_IO_1"),
472 	PINCTRL_PIN(82, "SPI1_MOSI_IO_0"),
473 	PINCTRL_PIN(83, "SML1CLK"),
474 	PINCTRL_PIN(84, "I2S2_SFRM"),
475 	PINCTRL_PIN(85, "I2S2_TXD"),
476 	PINCTRL_PIN(86, "I2S2_RXD"),
477 	PINCTRL_PIN(87, "I2S2_SCLK"),
478 	PINCTRL_PIN(88, "SML0CLK"),
479 	PINCTRL_PIN(89, "SML0DATA"),
480 	PINCTRL_PIN(90, "GPP_D_11"),
481 	PINCTRL_PIN(91, "ISH_UART0_CTSB"),
482 	PINCTRL_PIN(92, "SPI1_IO_2"),
483 	PINCTRL_PIN(93, "SPI1_IO_3"),
484 	PINCTRL_PIN(94, "SML1DATA"),
485 	PINCTRL_PIN(95, "GSPI3_CS0B"),
486 	PINCTRL_PIN(96, "GSPI3_CLK"),
487 	PINCTRL_PIN(97, "GSPI3_MISO"),
488 	PINCTRL_PIN(98, "GSPI3_MOSI"),
489 	PINCTRL_PIN(99, "UART3_RXD"),
490 	PINCTRL_PIN(100, "UART3_TXD"),
491 	PINCTRL_PIN(101, "UART3_RTSB"),
492 	PINCTRL_PIN(102, "UART3_CTSB"),
493 	PINCTRL_PIN(103, "SPI1_CLK_LOOPBK"),
494 	PINCTRL_PIN(104, "GSPI3_CLK_LOOPBK"),
495 	/* GPP_C */
496 	PINCTRL_PIN(105, "SMBCLK"),
497 	PINCTRL_PIN(106, "SMBDATA"),
498 	PINCTRL_PIN(107, "SMBALERTB"),
499 	PINCTRL_PIN(108, "ISH_UART0_RXD"),
500 	PINCTRL_PIN(109, "ISH_UART0_TXD"),
501 	PINCTRL_PIN(110, "SML0ALERTB"),
502 	PINCTRL_PIN(111, "ISH_I2C2_SDA"),
503 	PINCTRL_PIN(112, "ISH_I2C2_SCL"),
504 	PINCTRL_PIN(113, "UART0_RXD"),
505 	PINCTRL_PIN(114, "UART0_TXD"),
506 	PINCTRL_PIN(115, "UART0_RTSB"),
507 	PINCTRL_PIN(116, "UART0_CTSB"),
508 	PINCTRL_PIN(117, "UART1_RXD"),
509 	PINCTRL_PIN(118, "UART1_TXD"),
510 	PINCTRL_PIN(119, "UART1_RTSB"),
511 	PINCTRL_PIN(120, "UART1_CTSB"),
512 	PINCTRL_PIN(121, "I2C0_SDA"),
513 	PINCTRL_PIN(122, "I2C0_SCL"),
514 	PINCTRL_PIN(123, "I2C1_SDA"),
515 	PINCTRL_PIN(124, "I2C1_SCL"),
516 	PINCTRL_PIN(125, "UART2_RXD"),
517 	PINCTRL_PIN(126, "UART2_TXD"),
518 	PINCTRL_PIN(127, "UART2_RTSB"),
519 	PINCTRL_PIN(128, "UART2_CTSB"),
520 	/* GPP_S */
521 	PINCTRL_PIN(129, "SNDW1_CLK"),
522 	PINCTRL_PIN(130, "SNDW1_DATA"),
523 	PINCTRL_PIN(131, "SNDW2_CLK"),
524 	PINCTRL_PIN(132, "SNDW2_DATA"),
525 	PINCTRL_PIN(133, "SNDW3_CLK"),
526 	PINCTRL_PIN(134, "SNDW3_DATA"),
527 	PINCTRL_PIN(135, "SNDW4_CLK"),
528 	PINCTRL_PIN(136, "SNDW4_DATA"),
529 	/* GPP_G */
530 	PINCTRL_PIN(137, "DDPA_CTRLCLK"),
531 	PINCTRL_PIN(138, "DDPA_CTRLDATA"),
532 	PINCTRL_PIN(139, "DNX_FORCE_RELOAD"),
533 	PINCTRL_PIN(140, "GMII_MDC_0"),
534 	PINCTRL_PIN(141, "GMII_MDIO_0"),
535 	PINCTRL_PIN(142, "SLP_DRAMB"),
536 	PINCTRL_PIN(143, "GPPC_G_6"),
537 	PINCTRL_PIN(144, "GPPC_G_7"),
538 	PINCTRL_PIN(145, "ISH_SPI_CSB"),
539 	PINCTRL_PIN(146, "ISH_SPI_CLK"),
540 	PINCTRL_PIN(147, "ISH_SPI_MISO"),
541 	PINCTRL_PIN(148, "ISH_SPI_MOSI"),
542 	PINCTRL_PIN(149, "DDP1_CTRLCLK"),
543 	PINCTRL_PIN(150, "DDP1_CTRLDATA"),
544 	PINCTRL_PIN(151, "DDP2_CTRLCLK"),
545 	PINCTRL_PIN(152, "DDP2_CTRLDATA"),
546 	PINCTRL_PIN(153, "GSPI2_CLK_LOOPBK"),
547 	/* vGPIO */
548 	PINCTRL_PIN(154, "CNV_BTEN"),
549 	PINCTRL_PIN(155, "CNV_BT_HOST_WAKEB"),
550 	PINCTRL_PIN(156, "CNV_BT_IF_SELECT"),
551 	PINCTRL_PIN(157, "vCNV_BT_UART_TXD"),
552 	PINCTRL_PIN(158, "vCNV_BT_UART_RXD"),
553 	PINCTRL_PIN(159, "vCNV_BT_UART_CTS_B"),
554 	PINCTRL_PIN(160, "vCNV_BT_UART_RTS_B"),
555 	PINCTRL_PIN(161, "vCNV_MFUART1_TXD"),
556 	PINCTRL_PIN(162, "vCNV_MFUART1_RXD"),
557 	PINCTRL_PIN(163, "vCNV_MFUART1_CTS_B"),
558 	PINCTRL_PIN(164, "vCNV_MFUART1_RTS_B"),
559 	PINCTRL_PIN(165, "vUART0_TXD"),
560 	PINCTRL_PIN(166, "vUART0_RXD"),
561 	PINCTRL_PIN(167, "vUART0_CTS_B"),
562 	PINCTRL_PIN(168, "vUART0_RTS_B"),
563 	PINCTRL_PIN(169, "vISH_UART0_TXD"),
564 	PINCTRL_PIN(170, "vISH_UART0_RXD"),
565 	PINCTRL_PIN(171, "vISH_UART0_CTS_B"),
566 	PINCTRL_PIN(172, "vISH_UART0_RTS_B"),
567 	PINCTRL_PIN(173, "vCNV_BT_I2S_BCLK"),
568 	PINCTRL_PIN(174, "vCNV_BT_I2S_WS_SYNC"),
569 	PINCTRL_PIN(175, "vCNV_BT_I2S_SDO"),
570 	PINCTRL_PIN(176, "vCNV_BT_I2S_SDI"),
571 	PINCTRL_PIN(177, "vI2S2_SCLK"),
572 	PINCTRL_PIN(178, "vI2S2_SFRM"),
573 	PINCTRL_PIN(179, "vI2S2_TXD"),
574 	PINCTRL_PIN(180, "vI2S2_RXD"),
575 	/* GPP_E */
576 	PINCTRL_PIN(181, "SATAXPCIE_0"),
577 	PINCTRL_PIN(182, "SATAXPCIE_1"),
578 	PINCTRL_PIN(183, "SATAXPCIE_2"),
579 	PINCTRL_PIN(184, "CPU_GP_0"),
580 	PINCTRL_PIN(185, "SATA_DEVSLP_0"),
581 	PINCTRL_PIN(186, "SATA_DEVSLP_1"),
582 	PINCTRL_PIN(187, "SATA_DEVSLP_2"),
583 	PINCTRL_PIN(188, "CPU_GP_1"),
584 	PINCTRL_PIN(189, "SATA_LEDB"),
585 	PINCTRL_PIN(190, "USB2_OCB_0"),
586 	PINCTRL_PIN(191, "USB2_OCB_1"),
587 	PINCTRL_PIN(192, "USB2_OCB_2"),
588 	PINCTRL_PIN(193, "USB2_OCB_3"),
589 	/* GPP_F */
590 	PINCTRL_PIN(194, "SATAXPCIE_3"),
591 	PINCTRL_PIN(195, "SATAXPCIE_4"),
592 	PINCTRL_PIN(196, "SATAXPCIE_5"),
593 	PINCTRL_PIN(197, "SATAXPCIE_6"),
594 	PINCTRL_PIN(198, "SATAXPCIE_7"),
595 	PINCTRL_PIN(199, "SATA_DEVSLP_3"),
596 	PINCTRL_PIN(200, "SATA_DEVSLP_4"),
597 	PINCTRL_PIN(201, "SATA_DEVSLP_5"),
598 	PINCTRL_PIN(202, "SATA_DEVSLP_6"),
599 	PINCTRL_PIN(203, "SATA_DEVSLP_7"),
600 	PINCTRL_PIN(204, "SATA_SCLOCK"),
601 	PINCTRL_PIN(205, "SATA_SLOAD"),
602 	PINCTRL_PIN(206, "SATA_SDATAOUT1"),
603 	PINCTRL_PIN(207, "SATA_SDATAOUT0"),
604 	PINCTRL_PIN(208, "PS_ONB"),
605 	PINCTRL_PIN(209, "M2_SKT2_CFG_0"),
606 	PINCTRL_PIN(210, "M2_SKT2_CFG_1"),
607 	PINCTRL_PIN(211, "M2_SKT2_CFG_2"),
608 	PINCTRL_PIN(212, "M2_SKT2_CFG_3"),
609 	PINCTRL_PIN(213, "L_VDDEN"),
610 	PINCTRL_PIN(214, "L_BKLTEN"),
611 	PINCTRL_PIN(215, "L_BKLTCTL"),
612 	PINCTRL_PIN(216, "VNN_CTRL"),
613 	PINCTRL_PIN(217, "GPP_F_23"),
614 	/* GPP_H */
615 	PINCTRL_PIN(218, "SRCCLKREQB_6"),
616 	PINCTRL_PIN(219, "SRCCLKREQB_7"),
617 	PINCTRL_PIN(220, "SRCCLKREQB_8"),
618 	PINCTRL_PIN(221, "SRCCLKREQB_9"),
619 	PINCTRL_PIN(222, "SRCCLKREQB_10"),
620 	PINCTRL_PIN(223, "SRCCLKREQB_11"),
621 	PINCTRL_PIN(224, "SRCCLKREQB_12"),
622 	PINCTRL_PIN(225, "SRCCLKREQB_13"),
623 	PINCTRL_PIN(226, "SRCCLKREQB_14"),
624 	PINCTRL_PIN(227, "SRCCLKREQB_15"),
625 	PINCTRL_PIN(228, "SML2CLK"),
626 	PINCTRL_PIN(229, "SML2DATA"),
627 	PINCTRL_PIN(230, "SML2ALERTB"),
628 	PINCTRL_PIN(231, "SML3CLK"),
629 	PINCTRL_PIN(232, "SML3DATA"),
630 	PINCTRL_PIN(233, "SML3ALERTB"),
631 	PINCTRL_PIN(234, "SML4CLK"),
632 	PINCTRL_PIN(235, "SML4DATA"),
633 	PINCTRL_PIN(236, "SML4ALERTB"),
634 	PINCTRL_PIN(237, "ISH_I2C0_SDA"),
635 	PINCTRL_PIN(238, "ISH_I2C0_SCL"),
636 	PINCTRL_PIN(239, "ISH_I2C1_SDA"),
637 	PINCTRL_PIN(240, "ISH_I2C1_SCL"),
638 	PINCTRL_PIN(241, "TIME_SYNC_0"),
639 	/* GPP_J */
640 	PINCTRL_PIN(242, "CNV_PA_BLANKING"),
641 	PINCTRL_PIN(243, "CPU_C10_GATEB"),
642 	PINCTRL_PIN(244, "CNV_BRI_DT"),
643 	PINCTRL_PIN(245, "CNV_BRI_RSP"),
644 	PINCTRL_PIN(246, "CNV_RGI_DT"),
645 	PINCTRL_PIN(247, "CNV_RGI_RSP"),
646 	PINCTRL_PIN(248, "CNV_MFUART2_RXD"),
647 	PINCTRL_PIN(249, "CNV_MFUART2_TXD"),
648 	PINCTRL_PIN(250, "GPP_J_8"),
649 	PINCTRL_PIN(251, "GPP_J_9"),
650 	/* GPP_K */
651 	PINCTRL_PIN(252, "GSXDOUT"),
652 	PINCTRL_PIN(253, "GSXSLOAD"),
653 	PINCTRL_PIN(254, "GSXDIN"),
654 	PINCTRL_PIN(255, "GSXSRESETB"),
655 	PINCTRL_PIN(256, "GSXCLK"),
656 	PINCTRL_PIN(257, "ADR_COMPLETE"),
657 	PINCTRL_PIN(258, "DDSP_HPD_A"),
658 	PINCTRL_PIN(259, "DDSP_HPD_B"),
659 	PINCTRL_PIN(260, "CORE_VID_0"),
660 	PINCTRL_PIN(261, "CORE_VID_1"),
661 	PINCTRL_PIN(262, "DDSP_HPD_C"),
662 	PINCTRL_PIN(263, "GPP_K_11"),
663 	PINCTRL_PIN(264, "SYS_PWROK"),
664 	PINCTRL_PIN(265, "SYS_RESETB"),
665 	PINCTRL_PIN(266, "MLK_RSTB"),
666 	/* GPP_I */
667 	PINCTRL_PIN(267, "PMCALERTB"),
668 	PINCTRL_PIN(268, "DDSP_HPD_1"),
669 	PINCTRL_PIN(269, "DDSP_HPD_2"),
670 	PINCTRL_PIN(270, "DDSP_HPD_3"),
671 	PINCTRL_PIN(271, "DDSP_HPD_4"),
672 	PINCTRL_PIN(272, "DDPB_CTRLCLK"),
673 	PINCTRL_PIN(273, "DDPB_CTRLDATA"),
674 	PINCTRL_PIN(274, "DDPC_CTRLCLK"),
675 	PINCTRL_PIN(275, "DDPC_CTRLDATA"),
676 	PINCTRL_PIN(276, "FUSA_DIAGTEST_EN"),
677 	PINCTRL_PIN(277, "FUSA_DIAGTEST_MODE"),
678 	PINCTRL_PIN(278, "USB2_OCB_4"),
679 	PINCTRL_PIN(279, "USB2_OCB_5"),
680 	PINCTRL_PIN(280, "USB2_OCB_6"),
681 	PINCTRL_PIN(281, "USB2_OCB_7"),
682 	/* JTAG */
683 	PINCTRL_PIN(282, "JTAG_TDO"),
684 	PINCTRL_PIN(283, "JTAGX"),
685 	PINCTRL_PIN(284, "PRDYB"),
686 	PINCTRL_PIN(285, "PREQB"),
687 	PINCTRL_PIN(286, "JTAG_TDI"),
688 	PINCTRL_PIN(287, "JTAG_TMS"),
689 	PINCTRL_PIN(288, "JTAG_TCK"),
690 	PINCTRL_PIN(289, "DBG_PMODE"),
691 	PINCTRL_PIN(290, "CPU_TRSTB"),
692 };
693 
694 static const struct intel_padgroup tglh_community0_gpps[] = {
695 	TGL_GPP(0, 0, 24, 0),				/* GPP_A */
696 	TGL_GPP(1, 25, 44, 128),			/* GPP_R */
697 	TGL_GPP(2, 45, 70, 32),				/* GPP_B */
698 	TGL_GPP(3, 71, 78, INTEL_GPIO_BASE_NOMAP),	/* vGPIO_0 */
699 };
700 
701 static const struct intel_padgroup tglh_community1_gpps[] = {
702 	TGL_GPP(0, 79, 104, 96),			/* GPP_D */
703 	TGL_GPP(1, 105, 128, 64),			/* GPP_C */
704 	TGL_GPP(2, 129, 136, 160),			/* GPP_S */
705 	TGL_GPP(3, 137, 153, 192),			/* GPP_G */
706 	TGL_GPP(4, 154, 180, 224),			/* vGPIO */
707 };
708 
709 static const struct intel_padgroup tglh_community3_gpps[] = {
710 	TGL_GPP(0, 181, 193, 256),			/* GPP_E */
711 	TGL_GPP(1, 194, 217, 288),			/* GPP_F */
712 };
713 
714 static const struct intel_padgroup tglh_community4_gpps[] = {
715 	TGL_GPP(0, 218, 241, 320),			/* GPP_H */
716 	TGL_GPP(1, 242, 251, 384),			/* GPP_J */
717 	TGL_GPP(2, 252, 266, 352),			/* GPP_K */
718 };
719 
720 static const struct intel_padgroup tglh_community5_gpps[] = {
721 	TGL_GPP(0, 267, 281, 416),			/* GPP_I */
722 	TGL_GPP(1, 282, 290, INTEL_GPIO_BASE_NOMAP),	/* JTAG */
723 };
724 
725 static const struct intel_community tglh_communities[] = {
726 	TGL_COMMUNITY(0, 0, 78, tglh_community0_gpps),
727 	TGL_COMMUNITY(1, 79, 180, tglh_community1_gpps),
728 	TGL_COMMUNITY(2, 181, 217, tglh_community3_gpps),
729 	TGL_COMMUNITY(3, 218, 266, tglh_community4_gpps),
730 	TGL_COMMUNITY(4, 267, 290, tglh_community5_gpps),
731 };
732 
733 static const struct intel_pinctrl_soc_data tglh_soc_data = {
734 	.pins = tglh_pins,
735 	.npins = ARRAY_SIZE(tglh_pins),
736 	.communities = tglh_communities,
737 	.ncommunities = ARRAY_SIZE(tglh_communities),
738 };
739 
740 static const struct acpi_device_id tgl_pinctrl_acpi_match[] = {
741 	{ "INT34C5", (kernel_ulong_t)&tgllp_soc_data },
742 	{ "INT34C6", (kernel_ulong_t)&tglh_soc_data },
743 	{ }
744 };
745 MODULE_DEVICE_TABLE(acpi, tgl_pinctrl_acpi_match);
746 
747 static INTEL_PINCTRL_PM_OPS(tgl_pinctrl_pm_ops);
748 
749 static struct platform_driver tgl_pinctrl_driver = {
750 	.probe = intel_pinctrl_probe_by_hid,
751 	.driver = {
752 		.name = "tigerlake-pinctrl",
753 		.acpi_match_table = tgl_pinctrl_acpi_match,
754 		.pm = &tgl_pinctrl_pm_ops,
755 	},
756 };
757 
758 module_platform_driver(tgl_pinctrl_driver);
759 
760 MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
761 MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
762 MODULE_DESCRIPTION("Intel Tiger Lake PCH pinctrl/GPIO driver");
763 MODULE_LICENSE("GPL v2");
764