1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Intel Sunrisepoint PCH pinctrl/GPIO driver
4  *
5  * Copyright (C) 2015, Intel Corporation
6  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
7  *          Mika Westerberg <mika.westerberg@linux.intel.com>
8  */
9 
10 #include <linux/mod_devicetable.h>
11 #include <linux/module.h>
12 #include <linux/platform_device.h>
13 
14 #include <linux/pinctrl/pinctrl.h>
15 
16 #include "pinctrl-intel.h"
17 
18 #define SPT_PAD_OWN	0x020
19 #define SPT_PADCFGLOCK	0x0a0
20 #define SPT_HOSTSW_OWN	0x0d0
21 #define SPT_GPI_IS	0x100
22 #define SPT_GPI_IE	0x120
23 
24 #define SPT_COMMUNITY(b, s, e)				\
25 	{						\
26 		.barno = (b),				\
27 		.padown_offset = SPT_PAD_OWN,		\
28 		.padcfglock_offset = SPT_PADCFGLOCK,	\
29 		.hostown_offset = SPT_HOSTSW_OWN,	\
30 		.is_offset = SPT_GPI_IS,		\
31 		.ie_offset = SPT_GPI_IE,		\
32 		.gpp_size = 24,				\
33 		.gpp_num_padown_regs = 4,		\
34 		.pin_base = (s),			\
35 		.npins = ((e) - (s) + 1),		\
36 	}
37 
38 #define SPTH_GPP(r, s, e, g)				\
39 	{						\
40 		.reg_num = (r),				\
41 		.base = (s),				\
42 		.size = ((e) - (s) + 1),		\
43 		.gpio_base = (g),			\
44 	}
45 
46 #define SPTH_COMMUNITY(b, s, e, g)			\
47 	{						\
48 		.barno = (b),				\
49 		.padown_offset = SPT_PAD_OWN,		\
50 		.padcfglock_offset = SPT_PADCFGLOCK,	\
51 		.hostown_offset = SPT_HOSTSW_OWN,	\
52 		.is_offset = SPT_GPI_IS,		\
53 		.ie_offset = SPT_GPI_IE,		\
54 		.pin_base = (s),			\
55 		.npins = ((e) - (s) + 1),		\
56 		.gpps = (g),				\
57 		.ngpps = ARRAY_SIZE(g),			\
58 	}
59 
60 /* Sunrisepoint-LP */
61 static const struct pinctrl_pin_desc sptlp_pins[] = {
62 	/* GPP_A */
63 	PINCTRL_PIN(0, "RCINB"),
64 	PINCTRL_PIN(1, "LAD_0"),
65 	PINCTRL_PIN(2, "LAD_1"),
66 	PINCTRL_PIN(3, "LAD_2"),
67 	PINCTRL_PIN(4, "LAD_3"),
68 	PINCTRL_PIN(5, "LFRAMEB"),
69 	PINCTRL_PIN(6, "SERIQ"),
70 	PINCTRL_PIN(7, "PIRQAB"),
71 	PINCTRL_PIN(8, "CLKRUNB"),
72 	PINCTRL_PIN(9, "CLKOUT_LPC_0"),
73 	PINCTRL_PIN(10, "CLKOUT_LPC_1"),
74 	PINCTRL_PIN(11, "PMEB"),
75 	PINCTRL_PIN(12, "BM_BUSYB"),
76 	PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
77 	PINCTRL_PIN(14, "SUS_STATB"),
78 	PINCTRL_PIN(15, "SUSACKB"),
79 	PINCTRL_PIN(16, "SD_1P8_SEL"),
80 	PINCTRL_PIN(17, "SD_PWR_EN_B"),
81 	PINCTRL_PIN(18, "ISH_GP_0"),
82 	PINCTRL_PIN(19, "ISH_GP_1"),
83 	PINCTRL_PIN(20, "ISH_GP_2"),
84 	PINCTRL_PIN(21, "ISH_GP_3"),
85 	PINCTRL_PIN(22, "ISH_GP_4"),
86 	PINCTRL_PIN(23, "ISH_GP_5"),
87 	/* GPP_B */
88 	PINCTRL_PIN(24, "CORE_VID_0"),
89 	PINCTRL_PIN(25, "CORE_VID_1"),
90 	PINCTRL_PIN(26, "VRALERTB"),
91 	PINCTRL_PIN(27, "CPU_GP_2"),
92 	PINCTRL_PIN(28, "CPU_GP_3"),
93 	PINCTRL_PIN(29, "SRCCLKREQB_0"),
94 	PINCTRL_PIN(30, "SRCCLKREQB_1"),
95 	PINCTRL_PIN(31, "SRCCLKREQB_2"),
96 	PINCTRL_PIN(32, "SRCCLKREQB_3"),
97 	PINCTRL_PIN(33, "SRCCLKREQB_4"),
98 	PINCTRL_PIN(34, "SRCCLKREQB_5"),
99 	PINCTRL_PIN(35, "EXT_PWR_GATEB"),
100 	PINCTRL_PIN(36, "SLP_S0B"),
101 	PINCTRL_PIN(37, "PLTRSTB"),
102 	PINCTRL_PIN(38, "SPKR"),
103 	PINCTRL_PIN(39, "GSPI0_CSB"),
104 	PINCTRL_PIN(40, "GSPI0_CLK"),
105 	PINCTRL_PIN(41, "GSPI0_MISO"),
106 	PINCTRL_PIN(42, "GSPI0_MOSI"),
107 	PINCTRL_PIN(43, "GSPI1_CSB"),
108 	PINCTRL_PIN(44, "GSPI1_CLK"),
109 	PINCTRL_PIN(45, "GSPI1_MISO"),
110 	PINCTRL_PIN(46, "GSPI1_MOSI"),
111 	PINCTRL_PIN(47, "SML1ALERTB"),
112 	/* GPP_C */
113 	PINCTRL_PIN(48, "SMBCLK"),
114 	PINCTRL_PIN(49, "SMBDATA"),
115 	PINCTRL_PIN(50, "SMBALERTB"),
116 	PINCTRL_PIN(51, "SML0CLK"),
117 	PINCTRL_PIN(52, "SML0DATA"),
118 	PINCTRL_PIN(53, "SML0ALERTB"),
119 	PINCTRL_PIN(54, "SML1CLK"),
120 	PINCTRL_PIN(55, "SML1DATA"),
121 	PINCTRL_PIN(56, "UART0_RXD"),
122 	PINCTRL_PIN(57, "UART0_TXD"),
123 	PINCTRL_PIN(58, "UART0_RTSB"),
124 	PINCTRL_PIN(59, "UART0_CTSB"),
125 	PINCTRL_PIN(60, "UART1_RXD"),
126 	PINCTRL_PIN(61, "UART1_TXD"),
127 	PINCTRL_PIN(62, "UART1_RTSB"),
128 	PINCTRL_PIN(63, "UART1_CTSB"),
129 	PINCTRL_PIN(64, "I2C0_SDA"),
130 	PINCTRL_PIN(65, "I2C0_SCL"),
131 	PINCTRL_PIN(66, "I2C1_SDA"),
132 	PINCTRL_PIN(67, "I2C1_SCL"),
133 	PINCTRL_PIN(68, "UART2_RXD"),
134 	PINCTRL_PIN(69, "UART2_TXD"),
135 	PINCTRL_PIN(70, "UART2_RTSB"),
136 	PINCTRL_PIN(71, "UART2_CTSB"),
137 	/* GPP_D */
138 	PINCTRL_PIN(72, "SPI1_CSB"),
139 	PINCTRL_PIN(73, "SPI1_CLK"),
140 	PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
141 	PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
142 	PINCTRL_PIN(76, "FLASHTRIG"),
143 	PINCTRL_PIN(77, "ISH_I2C0_SDA"),
144 	PINCTRL_PIN(78, "ISH_I2C0_SCL"),
145 	PINCTRL_PIN(79, "ISH_I2C1_SDA"),
146 	PINCTRL_PIN(80, "ISH_I2C1_SCL"),
147 	PINCTRL_PIN(81, "ISH_SPI_CSB"),
148 	PINCTRL_PIN(82, "ISH_SPI_CLK"),
149 	PINCTRL_PIN(83, "ISH_SPI_MISO"),
150 	PINCTRL_PIN(84, "ISH_SPI_MOSI"),
151 	PINCTRL_PIN(85, "ISH_UART0_RXD"),
152 	PINCTRL_PIN(86, "ISH_UART0_TXD"),
153 	PINCTRL_PIN(87, "ISH_UART0_RTSB"),
154 	PINCTRL_PIN(88, "ISH_UART0_CTSB"),
155 	PINCTRL_PIN(89, "DMIC_CLK_1"),
156 	PINCTRL_PIN(90, "DMIC_DATA_1"),
157 	PINCTRL_PIN(91, "DMIC_CLK_0"),
158 	PINCTRL_PIN(92, "DMIC_DATA_0"),
159 	PINCTRL_PIN(93, "SPI1_IO_2"),
160 	PINCTRL_PIN(94, "SPI1_IO_3"),
161 	PINCTRL_PIN(95, "SSP_MCLK"),
162 	/* GPP_E */
163 	PINCTRL_PIN(96, "SATAXPCIE_0"),
164 	PINCTRL_PIN(97, "SATAXPCIE_1"),
165 	PINCTRL_PIN(98, "SATAXPCIE_2"),
166 	PINCTRL_PIN(99, "CPU_GP_0"),
167 	PINCTRL_PIN(100, "SATA_DEVSLP_0"),
168 	PINCTRL_PIN(101, "SATA_DEVSLP_1"),
169 	PINCTRL_PIN(102, "SATA_DEVSLP_2"),
170 	PINCTRL_PIN(103, "CPU_GP_1"),
171 	PINCTRL_PIN(104, "SATA_LEDB"),
172 	PINCTRL_PIN(105, "USB2_OCB_0"),
173 	PINCTRL_PIN(106, "USB2_OCB_1"),
174 	PINCTRL_PIN(107, "USB2_OCB_2"),
175 	PINCTRL_PIN(108, "USB2_OCB_3"),
176 	PINCTRL_PIN(109, "DDSP_HPD_0"),
177 	PINCTRL_PIN(110, "DDSP_HPD_1"),
178 	PINCTRL_PIN(111, "DDSP_HPD_2"),
179 	PINCTRL_PIN(112, "DDSP_HPD_3"),
180 	PINCTRL_PIN(113, "EDP_HPD"),
181 	PINCTRL_PIN(114, "DDPB_CTRLCLK"),
182 	PINCTRL_PIN(115, "DDPB_CTRLDATA"),
183 	PINCTRL_PIN(116, "DDPC_CTRLCLK"),
184 	PINCTRL_PIN(117, "DDPC_CTRLDATA"),
185 	PINCTRL_PIN(118, "DDPD_CTRLCLK"),
186 	PINCTRL_PIN(119, "DDPD_CTRLDATA"),
187 	/* GPP_F */
188 	PINCTRL_PIN(120, "SSP2_SCLK"),
189 	PINCTRL_PIN(121, "SSP2_SFRM"),
190 	PINCTRL_PIN(122, "SSP2_TXD"),
191 	PINCTRL_PIN(123, "SSP2_RXD"),
192 	PINCTRL_PIN(124, "I2C2_SDA"),
193 	PINCTRL_PIN(125, "I2C2_SCL"),
194 	PINCTRL_PIN(126, "I2C3_SDA"),
195 	PINCTRL_PIN(127, "I2C3_SCL"),
196 	PINCTRL_PIN(128, "I2C4_SDA"),
197 	PINCTRL_PIN(129, "I2C4_SCL"),
198 	PINCTRL_PIN(130, "I2C5_SDA"),
199 	PINCTRL_PIN(131, "I2C5_SCL"),
200 	PINCTRL_PIN(132, "EMMC_CMD"),
201 	PINCTRL_PIN(133, "EMMC_DATA_0"),
202 	PINCTRL_PIN(134, "EMMC_DATA_1"),
203 	PINCTRL_PIN(135, "EMMC_DATA_2"),
204 	PINCTRL_PIN(136, "EMMC_DATA_3"),
205 	PINCTRL_PIN(137, "EMMC_DATA_4"),
206 	PINCTRL_PIN(138, "EMMC_DATA_5"),
207 	PINCTRL_PIN(139, "EMMC_DATA_6"),
208 	PINCTRL_PIN(140, "EMMC_DATA_7"),
209 	PINCTRL_PIN(141, "EMMC_RCLK"),
210 	PINCTRL_PIN(142, "EMMC_CLK"),
211 	PINCTRL_PIN(143, "GPP_F_23"),
212 	/* GPP_G */
213 	PINCTRL_PIN(144, "SD_CMD"),
214 	PINCTRL_PIN(145, "SD_DATA_0"),
215 	PINCTRL_PIN(146, "SD_DATA_1"),
216 	PINCTRL_PIN(147, "SD_DATA_2"),
217 	PINCTRL_PIN(148, "SD_DATA_3"),
218 	PINCTRL_PIN(149, "SD_CDB"),
219 	PINCTRL_PIN(150, "SD_CLK"),
220 	PINCTRL_PIN(151, "SD_WP"),
221 };
222 
223 static const unsigned sptlp_spi0_pins[] = { 39, 40, 41, 42 };
224 static const unsigned sptlp_spi1_pins[] = { 43, 44, 45, 46 };
225 static const unsigned sptlp_uart0_pins[] = { 56, 57, 58, 59 };
226 static const unsigned sptlp_uart1_pins[] = { 60, 61, 62, 63 };
227 static const unsigned sptlp_uart2_pins[] = { 68, 69, 71, 71 };
228 static const unsigned sptlp_i2c0_pins[] = { 64, 65 };
229 static const unsigned sptlp_i2c1_pins[] = { 66, 67 };
230 static const unsigned sptlp_i2c2_pins[] = { 124, 125 };
231 static const unsigned sptlp_i2c3_pins[] = { 126, 127 };
232 static const unsigned sptlp_i2c4_pins[] = { 128, 129 };
233 static const unsigned sptlp_i2c4b_pins[] = { 85, 86 };
234 static const unsigned sptlp_i2c5_pins[] = { 130, 131 };
235 static const unsigned sptlp_ssp2_pins[] = { 120, 121, 122, 123 };
236 static const unsigned sptlp_emmc_pins[] = {
237 	132, 133, 134, 135, 136, 137, 138, 139, 140, 141, 142,
238 };
239 static const unsigned sptlp_sd_pins[] = {
240 	144, 145, 146, 147, 148, 149, 150, 151,
241 };
242 
243 static const struct intel_pingroup sptlp_groups[] = {
244 	PIN_GROUP("spi0_grp", sptlp_spi0_pins, 1),
245 	PIN_GROUP("spi1_grp", sptlp_spi1_pins, 1),
246 	PIN_GROUP("uart0_grp", sptlp_uart0_pins, 1),
247 	PIN_GROUP("uart1_grp", sptlp_uart1_pins, 1),
248 	PIN_GROUP("uart2_grp", sptlp_uart2_pins, 1),
249 	PIN_GROUP("i2c0_grp", sptlp_i2c0_pins, 1),
250 	PIN_GROUP("i2c1_grp", sptlp_i2c1_pins, 1),
251 	PIN_GROUP("i2c2_grp", sptlp_i2c2_pins, 1),
252 	PIN_GROUP("i2c3_grp", sptlp_i2c3_pins, 1),
253 	PIN_GROUP("i2c4_grp", sptlp_i2c4_pins, 1),
254 	PIN_GROUP("i2c4b_grp", sptlp_i2c4b_pins, 3),
255 	PIN_GROUP("i2c5_grp", sptlp_i2c5_pins, 1),
256 	PIN_GROUP("ssp2_grp", sptlp_ssp2_pins, 1),
257 	PIN_GROUP("emmc_grp", sptlp_emmc_pins, 1),
258 	PIN_GROUP("sd_grp", sptlp_sd_pins, 1),
259 };
260 
261 static const char * const sptlp_spi0_groups[] = { "spi0_grp" };
262 static const char * const sptlp_spi1_groups[] = { "spi0_grp" };
263 static const char * const sptlp_uart0_groups[] = { "uart0_grp" };
264 static const char * const sptlp_uart1_groups[] = { "uart1_grp" };
265 static const char * const sptlp_uart2_groups[] = { "uart2_grp" };
266 static const char * const sptlp_i2c0_groups[] = { "i2c0_grp" };
267 static const char * const sptlp_i2c1_groups[] = { "i2c1_grp" };
268 static const char * const sptlp_i2c2_groups[] = { "i2c2_grp" };
269 static const char * const sptlp_i2c3_groups[] = { "i2c3_grp" };
270 static const char * const sptlp_i2c4_groups[] = { "i2c4_grp", "i2c4b_grp" };
271 static const char * const sptlp_i2c5_groups[] = { "i2c5_grp" };
272 static const char * const sptlp_ssp2_groups[] = { "ssp2_grp" };
273 static const char * const sptlp_emmc_groups[] = { "emmc_grp" };
274 static const char * const sptlp_sd_groups[] = { "sd_grp" };
275 
276 static const struct intel_function sptlp_functions[] = {
277 	FUNCTION("spi0", sptlp_spi0_groups),
278 	FUNCTION("spi1", sptlp_spi1_groups),
279 	FUNCTION("uart0", sptlp_uart0_groups),
280 	FUNCTION("uart1", sptlp_uart1_groups),
281 	FUNCTION("uart2", sptlp_uart2_groups),
282 	FUNCTION("i2c0", sptlp_i2c0_groups),
283 	FUNCTION("i2c1", sptlp_i2c1_groups),
284 	FUNCTION("i2c2", sptlp_i2c2_groups),
285 	FUNCTION("i2c3", sptlp_i2c3_groups),
286 	FUNCTION("i2c4", sptlp_i2c4_groups),
287 	FUNCTION("i2c5", sptlp_i2c5_groups),
288 	FUNCTION("ssp2", sptlp_ssp2_groups),
289 	FUNCTION("emmc", sptlp_emmc_groups),
290 	FUNCTION("sd", sptlp_sd_groups),
291 };
292 
293 static const struct intel_community sptlp_communities[] = {
294 	SPT_COMMUNITY(0, 0, 47),
295 	SPT_COMMUNITY(1, 48, 119),
296 	SPT_COMMUNITY(2, 120, 151),
297 };
298 
299 static const struct intel_pinctrl_soc_data sptlp_soc_data = {
300 	.pins = sptlp_pins,
301 	.npins = ARRAY_SIZE(sptlp_pins),
302 	.groups = sptlp_groups,
303 	.ngroups = ARRAY_SIZE(sptlp_groups),
304 	.functions = sptlp_functions,
305 	.nfunctions = ARRAY_SIZE(sptlp_functions),
306 	.communities = sptlp_communities,
307 	.ncommunities = ARRAY_SIZE(sptlp_communities),
308 };
309 
310 /* Sunrisepoint-H */
311 static const struct pinctrl_pin_desc spth_pins[] = {
312 	/* GPP_A */
313 	PINCTRL_PIN(0, "RCINB"),
314 	PINCTRL_PIN(1, "LAD_0"),
315 	PINCTRL_PIN(2, "LAD_1"),
316 	PINCTRL_PIN(3, "LAD_2"),
317 	PINCTRL_PIN(4, "LAD_3"),
318 	PINCTRL_PIN(5, "LFRAMEB"),
319 	PINCTRL_PIN(6, "SERIQ"),
320 	PINCTRL_PIN(7, "PIRQAB"),
321 	PINCTRL_PIN(8, "CLKRUNB"),
322 	PINCTRL_PIN(9, "CLKOUT_LPC_0"),
323 	PINCTRL_PIN(10, "CLKOUT_LPC_1"),
324 	PINCTRL_PIN(11, "PMEB"),
325 	PINCTRL_PIN(12, "BM_BUSYB"),
326 	PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
327 	PINCTRL_PIN(14, "SUS_STATB"),
328 	PINCTRL_PIN(15, "SUSACKB"),
329 	PINCTRL_PIN(16, "CLKOUT_48"),
330 	PINCTRL_PIN(17, "ISH_GP_7"),
331 	PINCTRL_PIN(18, "ISH_GP_0"),
332 	PINCTRL_PIN(19, "ISH_GP_1"),
333 	PINCTRL_PIN(20, "ISH_GP_2"),
334 	PINCTRL_PIN(21, "ISH_GP_3"),
335 	PINCTRL_PIN(22, "ISH_GP_4"),
336 	PINCTRL_PIN(23, "ISH_GP_5"),
337 	/* GPP_B */
338 	PINCTRL_PIN(24, "CORE_VID_0"),
339 	PINCTRL_PIN(25, "CORE_VID_1"),
340 	PINCTRL_PIN(26, "VRALERTB"),
341 	PINCTRL_PIN(27, "CPU_GP_2"),
342 	PINCTRL_PIN(28, "CPU_GP_3"),
343 	PINCTRL_PIN(29, "SRCCLKREQB_0"),
344 	PINCTRL_PIN(30, "SRCCLKREQB_1"),
345 	PINCTRL_PIN(31, "SRCCLKREQB_2"),
346 	PINCTRL_PIN(32, "SRCCLKREQB_3"),
347 	PINCTRL_PIN(33, "SRCCLKREQB_4"),
348 	PINCTRL_PIN(34, "SRCCLKREQB_5"),
349 	PINCTRL_PIN(35, "EXT_PWR_GATEB"),
350 	PINCTRL_PIN(36, "SLP_S0B"),
351 	PINCTRL_PIN(37, "PLTRSTB"),
352 	PINCTRL_PIN(38, "SPKR"),
353 	PINCTRL_PIN(39, "GSPI0_CSB"),
354 	PINCTRL_PIN(40, "GSPI0_CLK"),
355 	PINCTRL_PIN(41, "GSPI0_MISO"),
356 	PINCTRL_PIN(42, "GSPI0_MOSI"),
357 	PINCTRL_PIN(43, "GSPI1_CSB"),
358 	PINCTRL_PIN(44, "GSPI1_CLK"),
359 	PINCTRL_PIN(45, "GSPI1_MISO"),
360 	PINCTRL_PIN(46, "GSPI1_MOSI"),
361 	PINCTRL_PIN(47, "SML1ALERTB"),
362 	/* GPP_C */
363 	PINCTRL_PIN(48, "SMBCLK"),
364 	PINCTRL_PIN(49, "SMBDATA"),
365 	PINCTRL_PIN(50, "SMBALERTB"),
366 	PINCTRL_PIN(51, "SML0CLK"),
367 	PINCTRL_PIN(52, "SML0DATA"),
368 	PINCTRL_PIN(53, "SML0ALERTB"),
369 	PINCTRL_PIN(54, "SML1CLK"),
370 	PINCTRL_PIN(55, "SML1DATA"),
371 	PINCTRL_PIN(56, "UART0_RXD"),
372 	PINCTRL_PIN(57, "UART0_TXD"),
373 	PINCTRL_PIN(58, "UART0_RTSB"),
374 	PINCTRL_PIN(59, "UART0_CTSB"),
375 	PINCTRL_PIN(60, "UART1_RXD"),
376 	PINCTRL_PIN(61, "UART1_TXD"),
377 	PINCTRL_PIN(62, "UART1_RTSB"),
378 	PINCTRL_PIN(63, "UART1_CTSB"),
379 	PINCTRL_PIN(64, "I2C0_SDA"),
380 	PINCTRL_PIN(65, "I2C0_SCL"),
381 	PINCTRL_PIN(66, "I2C1_SDA"),
382 	PINCTRL_PIN(67, "I2C1_SCL"),
383 	PINCTRL_PIN(68, "UART2_RXD"),
384 	PINCTRL_PIN(69, "UART2_TXD"),
385 	PINCTRL_PIN(70, "UART2_RTSB"),
386 	PINCTRL_PIN(71, "UART2_CTSB"),
387 	/* GPP_D */
388 	PINCTRL_PIN(72, "SPI1_CSB"),
389 	PINCTRL_PIN(73, "SPI1_CLK"),
390 	PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
391 	PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
392 	PINCTRL_PIN(76, "ISH_I2C2_SDA"),
393 	PINCTRL_PIN(77, "SSP0_SFRM"),
394 	PINCTRL_PIN(78, "SSP0_TXD"),
395 	PINCTRL_PIN(79, "SSP0_RXD"),
396 	PINCTRL_PIN(80, "SSP0_SCLK"),
397 	PINCTRL_PIN(81, "ISH_SPI_CSB"),
398 	PINCTRL_PIN(82, "ISH_SPI_CLK"),
399 	PINCTRL_PIN(83, "ISH_SPI_MISO"),
400 	PINCTRL_PIN(84, "ISH_SPI_MOSI"),
401 	PINCTRL_PIN(85, "ISH_UART0_RXD"),
402 	PINCTRL_PIN(86, "ISH_UART0_TXD"),
403 	PINCTRL_PIN(87, "ISH_UART0_RTSB"),
404 	PINCTRL_PIN(88, "ISH_UART0_CTSB"),
405 	PINCTRL_PIN(89, "DMIC_CLK_1"),
406 	PINCTRL_PIN(90, "DMIC_DATA_1"),
407 	PINCTRL_PIN(91, "DMIC_CLK_0"),
408 	PINCTRL_PIN(92, "DMIC_DATA_0"),
409 	PINCTRL_PIN(93, "SPI1_IO_2"),
410 	PINCTRL_PIN(94, "SPI1_IO_3"),
411 	PINCTRL_PIN(95, "ISH_I2C2_SCL"),
412 	/* GPP_E */
413 	PINCTRL_PIN(96, "SATAXPCIE_0"),
414 	PINCTRL_PIN(97, "SATAXPCIE_1"),
415 	PINCTRL_PIN(98, "SATAXPCIE_2"),
416 	PINCTRL_PIN(99, "CPU_GP_0"),
417 	PINCTRL_PIN(100, "SATA_DEVSLP_0"),
418 	PINCTRL_PIN(101, "SATA_DEVSLP_1"),
419 	PINCTRL_PIN(102, "SATA_DEVSLP_2"),
420 	PINCTRL_PIN(103, "CPU_GP_1"),
421 	PINCTRL_PIN(104, "SATA_LEDB"),
422 	PINCTRL_PIN(105, "USB2_OCB_0"),
423 	PINCTRL_PIN(106, "USB2_OCB_1"),
424 	PINCTRL_PIN(107, "USB2_OCB_2"),
425 	PINCTRL_PIN(108, "USB2_OCB_3"),
426 	/* GPP_F */
427 	PINCTRL_PIN(109, "SATAXPCIE_3"),
428 	PINCTRL_PIN(110, "SATAXPCIE_4"),
429 	PINCTRL_PIN(111, "SATAXPCIE_5"),
430 	PINCTRL_PIN(112, "SATAXPCIE_6"),
431 	PINCTRL_PIN(113, "SATAXPCIE_7"),
432 	PINCTRL_PIN(114, "SATA_DEVSLP_3"),
433 	PINCTRL_PIN(115, "SATA_DEVSLP_4"),
434 	PINCTRL_PIN(116, "SATA_DEVSLP_5"),
435 	PINCTRL_PIN(117, "SATA_DEVSLP_6"),
436 	PINCTRL_PIN(118, "SATA_DEVSLP_7"),
437 	PINCTRL_PIN(119, "SATA_SCLOCK"),
438 	PINCTRL_PIN(120, "SATA_SLOAD"),
439 	PINCTRL_PIN(121, "SATA_SDATAOUT1"),
440 	PINCTRL_PIN(122, "SATA_SDATAOUT0"),
441 	PINCTRL_PIN(123, "GPP_F_14"),
442 	PINCTRL_PIN(124, "USB_OCB_4"),
443 	PINCTRL_PIN(125, "USB_OCB_5"),
444 	PINCTRL_PIN(126, "USB_OCB_6"),
445 	PINCTRL_PIN(127, "USB_OCB_7"),
446 	PINCTRL_PIN(128, "L_VDDEN"),
447 	PINCTRL_PIN(129, "L_BKLTEN"),
448 	PINCTRL_PIN(130, "L_BKLTCTL"),
449 	PINCTRL_PIN(131, "GPP_F_22"),
450 	PINCTRL_PIN(132, "GPP_F_23"),
451 	/* GPP_G */
452 	PINCTRL_PIN(133, "FAN_TACH_0"),
453 	PINCTRL_PIN(134, "FAN_TACH_1"),
454 	PINCTRL_PIN(135, "FAN_TACH_2"),
455 	PINCTRL_PIN(136, "FAN_TACH_3"),
456 	PINCTRL_PIN(137, "FAN_TACH_4"),
457 	PINCTRL_PIN(138, "FAN_TACH_5"),
458 	PINCTRL_PIN(139, "FAN_TACH_6"),
459 	PINCTRL_PIN(140, "FAN_TACH_7"),
460 	PINCTRL_PIN(141, "FAN_PWM_0"),
461 	PINCTRL_PIN(142, "FAN_PWM_1"),
462 	PINCTRL_PIN(143, "FAN_PWM_2"),
463 	PINCTRL_PIN(144, "FAN_PWM_3"),
464 	PINCTRL_PIN(145, "GSXDOUT"),
465 	PINCTRL_PIN(146, "GSXSLOAD"),
466 	PINCTRL_PIN(147, "GSXDIN"),
467 	PINCTRL_PIN(148, "GSXRESETB"),
468 	PINCTRL_PIN(149, "GSXCLK"),
469 	PINCTRL_PIN(150, "ADR_COMPLETE"),
470 	PINCTRL_PIN(151, "NMIB"),
471 	PINCTRL_PIN(152, "SMIB"),
472 	PINCTRL_PIN(153, "GPP_G_20"),
473 	PINCTRL_PIN(154, "GPP_G_21"),
474 	PINCTRL_PIN(155, "GPP_G_22"),
475 	PINCTRL_PIN(156, "GPP_G_23"),
476 	/* GPP_H */
477 	PINCTRL_PIN(157, "SRCCLKREQB_6"),
478 	PINCTRL_PIN(158, "SRCCLKREQB_7"),
479 	PINCTRL_PIN(159, "SRCCLKREQB_8"),
480 	PINCTRL_PIN(160, "SRCCLKREQB_9"),
481 	PINCTRL_PIN(161, "SRCCLKREQB_10"),
482 	PINCTRL_PIN(162, "SRCCLKREQB_11"),
483 	PINCTRL_PIN(163, "SRCCLKREQB_12"),
484 	PINCTRL_PIN(164, "SRCCLKREQB_13"),
485 	PINCTRL_PIN(165, "SRCCLKREQB_14"),
486 	PINCTRL_PIN(166, "SRCCLKREQB_15"),
487 	PINCTRL_PIN(167, "SML2CLK"),
488 	PINCTRL_PIN(168, "SML2DATA"),
489 	PINCTRL_PIN(169, "SML2ALERTB"),
490 	PINCTRL_PIN(170, "SML3CLK"),
491 	PINCTRL_PIN(171, "SML3DATA"),
492 	PINCTRL_PIN(172, "SML3ALERTB"),
493 	PINCTRL_PIN(173, "SML4CLK"),
494 	PINCTRL_PIN(174, "SML4DATA"),
495 	PINCTRL_PIN(175, "SML4ALERTB"),
496 	PINCTRL_PIN(176, "ISH_I2C0_SDA"),
497 	PINCTRL_PIN(177, "ISH_I2C0_SCL"),
498 	PINCTRL_PIN(178, "ISH_I2C1_SDA"),
499 	PINCTRL_PIN(179, "ISH_I2C1_SCL"),
500 	PINCTRL_PIN(180, "GPP_H_23"),
501 	/* GPP_I */
502 	PINCTRL_PIN(181, "DDSP_HDP_0"),
503 	PINCTRL_PIN(182, "DDSP_HDP_1"),
504 	PINCTRL_PIN(183, "DDSP_HDP_2"),
505 	PINCTRL_PIN(184, "DDSP_HDP_3"),
506 	PINCTRL_PIN(185, "EDP_HPD"),
507 	PINCTRL_PIN(186, "DDPB_CTRLCLK"),
508 	PINCTRL_PIN(187, "DDPB_CTRLDATA"),
509 	PINCTRL_PIN(188, "DDPC_CTRLCLK"),
510 	PINCTRL_PIN(189, "DDPC_CTRLDATA"),
511 	PINCTRL_PIN(190, "DDPD_CTRLCLK"),
512 	PINCTRL_PIN(191, "DDPD_CTRLDATA"),
513 };
514 
515 static const unsigned spth_spi0_pins[] = { 39, 40, 41, 42 };
516 static const unsigned spth_spi1_pins[] = { 43, 44, 45, 46 };
517 static const unsigned spth_uart0_pins[] = { 56, 57, 58, 59 };
518 static const unsigned spth_uart1_pins[] = { 60, 61, 62, 63 };
519 static const unsigned spth_uart2_pins[] = { 68, 69, 71, 71 };
520 static const unsigned spth_i2c0_pins[] = { 64, 65 };
521 static const unsigned spth_i2c1_pins[] = { 66, 67 };
522 static const unsigned spth_i2c2_pins[] = { 76, 95 };
523 
524 static const struct intel_pingroup spth_groups[] = {
525 	PIN_GROUP("spi0_grp", spth_spi0_pins, 1),
526 	PIN_GROUP("spi1_grp", spth_spi1_pins, 1),
527 	PIN_GROUP("uart0_grp", spth_uart0_pins, 1),
528 	PIN_GROUP("uart1_grp", spth_uart1_pins, 1),
529 	PIN_GROUP("uart2_grp", spth_uart2_pins, 1),
530 	PIN_GROUP("i2c0_grp", spth_i2c0_pins, 1),
531 	PIN_GROUP("i2c1_grp", spth_i2c1_pins, 1),
532 	PIN_GROUP("i2c2_grp", spth_i2c2_pins, 2),
533 };
534 
535 static const char * const spth_spi0_groups[] = { "spi0_grp" };
536 static const char * const spth_spi1_groups[] = { "spi0_grp" };
537 static const char * const spth_uart0_groups[] = { "uart0_grp" };
538 static const char * const spth_uart1_groups[] = { "uart1_grp" };
539 static const char * const spth_uart2_groups[] = { "uart2_grp" };
540 static const char * const spth_i2c0_groups[] = { "i2c0_grp" };
541 static const char * const spth_i2c1_groups[] = { "i2c1_grp" };
542 static const char * const spth_i2c2_groups[] = { "i2c2_grp" };
543 
544 static const struct intel_function spth_functions[] = {
545 	FUNCTION("spi0", spth_spi0_groups),
546 	FUNCTION("spi1", spth_spi1_groups),
547 	FUNCTION("uart0", spth_uart0_groups),
548 	FUNCTION("uart1", spth_uart1_groups),
549 	FUNCTION("uart2", spth_uart2_groups),
550 	FUNCTION("i2c0", spth_i2c0_groups),
551 	FUNCTION("i2c1", spth_i2c1_groups),
552 	FUNCTION("i2c2", spth_i2c2_groups),
553 };
554 
555 static const struct intel_padgroup spth_community0_gpps[] = {
556 	SPTH_GPP(0, 0, 23, 0),		/* GPP_A */
557 	SPTH_GPP(1, 24, 47, 24),	/* GPP_B */
558 };
559 
560 static const struct intel_padgroup spth_community1_gpps[] = {
561 	SPTH_GPP(0, 48, 71, 48),	/* GPP_C */
562 	SPTH_GPP(1, 72, 95, 72),	/* GPP_D */
563 	SPTH_GPP(2, 96, 108, 96),	/* GPP_E */
564 	SPTH_GPP(3, 109, 132, 120),	/* GPP_F */
565 	SPTH_GPP(4, 133, 156, 144),	/* GPP_G */
566 	SPTH_GPP(5, 157, 180, 168),	/* GPP_H */
567 };
568 
569 static const struct intel_padgroup spth_community3_gpps[] = {
570 	SPTH_GPP(0, 181, 191, 192),	/* GPP_I */
571 };
572 
573 static const struct intel_community spth_communities[] = {
574 	SPTH_COMMUNITY(0, 0, 47, spth_community0_gpps),
575 	SPTH_COMMUNITY(1, 48, 180, spth_community1_gpps),
576 	SPTH_COMMUNITY(2, 181, 191, spth_community3_gpps),
577 };
578 
579 static const struct intel_pinctrl_soc_data spth_soc_data = {
580 	.pins = spth_pins,
581 	.npins = ARRAY_SIZE(spth_pins),
582 	.groups = spth_groups,
583 	.ngroups = ARRAY_SIZE(spth_groups),
584 	.functions = spth_functions,
585 	.nfunctions = ARRAY_SIZE(spth_functions),
586 	.communities = spth_communities,
587 	.ncommunities = ARRAY_SIZE(spth_communities),
588 };
589 
590 static const struct acpi_device_id spt_pinctrl_acpi_match[] = {
591 	{ "INT344B", (kernel_ulong_t)&sptlp_soc_data },
592 	{ "INT3451", (kernel_ulong_t)&spth_soc_data },
593 	{ "INT345D", (kernel_ulong_t)&spth_soc_data },
594 	{ }
595 };
596 MODULE_DEVICE_TABLE(acpi, spt_pinctrl_acpi_match);
597 
598 static INTEL_PINCTRL_PM_OPS(spt_pinctrl_pm_ops);
599 
600 static struct platform_driver spt_pinctrl_driver = {
601 	.probe = intel_pinctrl_probe_by_hid,
602 	.driver = {
603 		.name = "sunrisepoint-pinctrl",
604 		.acpi_match_table = spt_pinctrl_acpi_match,
605 		.pm = &spt_pinctrl_pm_ops,
606 	},
607 };
608 
609 static int __init spt_pinctrl_init(void)
610 {
611 	return platform_driver_register(&spt_pinctrl_driver);
612 }
613 subsys_initcall(spt_pinctrl_init);
614 
615 static void __exit spt_pinctrl_exit(void)
616 {
617 	platform_driver_unregister(&spt_pinctrl_driver);
618 }
619 module_exit(spt_pinctrl_exit);
620 
621 MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
622 MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
623 MODULE_DESCRIPTION("Intel Sunrisepoint PCH pinctrl/GPIO driver");
624 MODULE_LICENSE("GPL v2");
625