1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
26e08d6bbSMika Westerberg /*
36e08d6bbSMika Westerberg  * Cherryview/Braswell pinctrl driver
46e08d6bbSMika Westerberg  *
5293428f9SAndy Shevchenko  * Copyright (C) 2014, 2020 Intel Corporation
66e08d6bbSMika Westerberg  * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
76e08d6bbSMika Westerberg  *
86e08d6bbSMika Westerberg  * This driver is based on the original Cherryview GPIO driver by
96e08d6bbSMika Westerberg  *   Ning Li <ning.li@intel.com>
106e08d6bbSMika Westerberg  *   Alan Cox <alan@linux.intel.com>
116e08d6bbSMika Westerberg  */
126e08d6bbSMika Westerberg 
13994f8865SAndy Shevchenko #include <linux/acpi.h>
1470365027SMika Westerberg #include <linux/dmi.h>
15994f8865SAndy Shevchenko #include <linux/gpio/driver.h>
166e08d6bbSMika Westerberg #include <linux/kernel.h>
176e08d6bbSMika Westerberg #include <linux/module.h>
18994f8865SAndy Shevchenko #include <linux/platform_device.h>
19414fb9f2SAndy Shevchenko #include <linux/seq_file.h>
206e08d6bbSMika Westerberg #include <linux/types.h>
21994f8865SAndy Shevchenko 
22414fb9f2SAndy Shevchenko #include <linux/pinctrl/consumer.h>
23414fb9f2SAndy Shevchenko #include <linux/pinctrl/pinconf-generic.h>
24414fb9f2SAndy Shevchenko #include <linux/pinctrl/pinconf.h>
256e08d6bbSMika Westerberg #include <linux/pinctrl/pinctrl.h>
266e08d6bbSMika Westerberg #include <linux/pinctrl/pinmux.h>
276e08d6bbSMika Westerberg 
285458b7ceSAndy Shevchenko #include "pinctrl-intel.h"
295458b7ceSAndy Shevchenko 
306e08d6bbSMika Westerberg #define CHV_INTSTAT			0x300
316e08d6bbSMika Westerberg #define CHV_INTMASK			0x380
326e08d6bbSMika Westerberg 
336e08d6bbSMika Westerberg #define FAMILY_PAD_REGS_OFF		0x4400
346e08d6bbSMika Westerberg #define FAMILY_PAD_REGS_SIZE		0x400
356e08d6bbSMika Westerberg #define MAX_FAMILY_PAD_GPIO_NO		15
366e08d6bbSMika Westerberg #define GPIO_REGS_SIZE			8
376e08d6bbSMika Westerberg 
386e08d6bbSMika Westerberg #define CHV_PADCTRL0			0x000
396e08d6bbSMika Westerberg #define CHV_PADCTRL0_INTSEL_SHIFT	28
405707dd73SAndy Shevchenko #define CHV_PADCTRL0_INTSEL_MASK	GENMASK(31, 28)
416e08d6bbSMika Westerberg #define CHV_PADCTRL0_TERM_UP		BIT(23)
426e08d6bbSMika Westerberg #define CHV_PADCTRL0_TERM_SHIFT		20
435707dd73SAndy Shevchenko #define CHV_PADCTRL0_TERM_MASK		GENMASK(22, 20)
446e08d6bbSMika Westerberg #define CHV_PADCTRL0_TERM_20K		1
456e08d6bbSMika Westerberg #define CHV_PADCTRL0_TERM_5K		2
466e08d6bbSMika Westerberg #define CHV_PADCTRL0_TERM_1K		4
476e08d6bbSMika Westerberg #define CHV_PADCTRL0_PMODE_SHIFT	16
485707dd73SAndy Shevchenko #define CHV_PADCTRL0_PMODE_MASK		GENMASK(19, 16)
496e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOEN		BIT(15)
506e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOCFG_SHIFT	8
515707dd73SAndy Shevchenko #define CHV_PADCTRL0_GPIOCFG_MASK	GENMASK(10, 8)
526e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOCFG_GPIO	0
536e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOCFG_GPO	1
546e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOCFG_GPI	2
556e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOCFG_HIZ	3
566e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIOTXSTATE	BIT(1)
576e08d6bbSMika Westerberg #define CHV_PADCTRL0_GPIORXSTATE	BIT(0)
586e08d6bbSMika Westerberg 
596e08d6bbSMika Westerberg #define CHV_PADCTRL1			0x004
606e08d6bbSMika Westerberg #define CHV_PADCTRL1_CFGLOCK		BIT(31)
616e08d6bbSMika Westerberg #define CHV_PADCTRL1_INVRXTX_SHIFT	4
625707dd73SAndy Shevchenko #define CHV_PADCTRL1_INVRXTX_MASK	GENMASK(7, 4)
63a0bf06dcSHans de Goede #define CHV_PADCTRL1_INVRXTX_TXDATA	BIT(7)
645707dd73SAndy Shevchenko #define CHV_PADCTRL1_INVRXTX_RXDATA	BIT(6)
655707dd73SAndy Shevchenko #define CHV_PADCTRL1_INVRXTX_TXENABLE	BIT(5)
666e08d6bbSMika Westerberg #define CHV_PADCTRL1_ODEN		BIT(3)
675707dd73SAndy Shevchenko #define CHV_PADCTRL1_INTWAKECFG_MASK	GENMASK(2, 0)
686e08d6bbSMika Westerberg #define CHV_PADCTRL1_INTWAKECFG_FALLING	1
696e08d6bbSMika Westerberg #define CHV_PADCTRL1_INTWAKECFG_RISING	2
706e08d6bbSMika Westerberg #define CHV_PADCTRL1_INTWAKECFG_BOTH	3
716e08d6bbSMika Westerberg #define CHV_PADCTRL1_INTWAKECFG_LEVEL	4
726e08d6bbSMika Westerberg 
73293428f9SAndy Shevchenko struct intel_pad_context {
749eb457b5SMika Westerberg 	u32 padctrl0;
759eb457b5SMika Westerberg 	u32 padctrl1;
769eb457b5SMika Westerberg };
779eb457b5SMika Westerberg 
780633dc4aSAndy Shevchenko #define CHV_INVALID_HWIRQ	(~0U)
79bdfbef2dSHans de Goede 
806e08d6bbSMika Westerberg /**
818a828570SAndy Shevchenko  * struct intel_community_context - community context for Cherryview
828a828570SAndy Shevchenko  * @intr_lines: Mapping between 16 HW interrupt wires and GPIO offset (in GPIO number space)
838a828570SAndy Shevchenko  * @saved_intmask: Interrupt mask saved for system sleep
848a828570SAndy Shevchenko  */
858a828570SAndy Shevchenko struct intel_community_context {
868a828570SAndy Shevchenko 	unsigned int intr_lines[16];
878a828570SAndy Shevchenko 	u32 saved_intmask;
888a828570SAndy Shevchenko };
898a828570SAndy Shevchenko 
9036ad7b24SAndy Shevchenko #define	PINMODE_INVERT_OE	BIT(15)
916e08d6bbSMika Westerberg 
9236ad7b24SAndy Shevchenko #define PINMODE(m, i)		((m) | ((i) * PINMODE_INVERT_OE))
936e08d6bbSMika Westerberg 
9436ad7b24SAndy Shevchenko #define CHV_GPP(start, end)			\
956e08d6bbSMika Westerberg 	{					\
966e08d6bbSMika Westerberg 		.base = (start),		\
9736ad7b24SAndy Shevchenko 		.size = (end) - (start) + 1,	\
986e08d6bbSMika Westerberg 	}
996e08d6bbSMika Westerberg 
100293428f9SAndy Shevchenko #define CHV_COMMUNITY(g, i, a)			\
101293428f9SAndy Shevchenko 	{					\
102293428f9SAndy Shevchenko 		.gpps = (g),			\
103293428f9SAndy Shevchenko 		.ngpps = ARRAY_SIZE(g),		\
104293428f9SAndy Shevchenko 		.nirqs = (i),			\
105293428f9SAndy Shevchenko 		.acpi_space_id = (a),		\
106293428f9SAndy Shevchenko 	}
107293428f9SAndy Shevchenko 
1086e08d6bbSMika Westerberg static const struct pinctrl_pin_desc southwest_pins[] = {
1096e08d6bbSMika Westerberg 	PINCTRL_PIN(0, "FST_SPI_D2"),
1106e08d6bbSMika Westerberg 	PINCTRL_PIN(1, "FST_SPI_D0"),
1116e08d6bbSMika Westerberg 	PINCTRL_PIN(2, "FST_SPI_CLK"),
1126e08d6bbSMika Westerberg 	PINCTRL_PIN(3, "FST_SPI_D3"),
1136e08d6bbSMika Westerberg 	PINCTRL_PIN(4, "FST_SPI_CS1_B"),
1146e08d6bbSMika Westerberg 	PINCTRL_PIN(5, "FST_SPI_D1"),
1156e08d6bbSMika Westerberg 	PINCTRL_PIN(6, "FST_SPI_CS0_B"),
1166e08d6bbSMika Westerberg 	PINCTRL_PIN(7, "FST_SPI_CS2_B"),
1176e08d6bbSMika Westerberg 
1186e08d6bbSMika Westerberg 	PINCTRL_PIN(15, "UART1_RTS_B"),
1196e08d6bbSMika Westerberg 	PINCTRL_PIN(16, "UART1_RXD"),
1206e08d6bbSMika Westerberg 	PINCTRL_PIN(17, "UART2_RXD"),
1216e08d6bbSMika Westerberg 	PINCTRL_PIN(18, "UART1_CTS_B"),
1226e08d6bbSMika Westerberg 	PINCTRL_PIN(19, "UART2_RTS_B"),
1236e08d6bbSMika Westerberg 	PINCTRL_PIN(20, "UART1_TXD"),
1246e08d6bbSMika Westerberg 	PINCTRL_PIN(21, "UART2_TXD"),
1256e08d6bbSMika Westerberg 	PINCTRL_PIN(22, "UART2_CTS_B"),
1266e08d6bbSMika Westerberg 
1276e08d6bbSMika Westerberg 	PINCTRL_PIN(30, "MF_HDA_CLK"),
1286e08d6bbSMika Westerberg 	PINCTRL_PIN(31, "MF_HDA_RSTB"),
1296e08d6bbSMika Westerberg 	PINCTRL_PIN(32, "MF_HDA_SDIO"),
1306e08d6bbSMika Westerberg 	PINCTRL_PIN(33, "MF_HDA_SDO"),
1316e08d6bbSMika Westerberg 	PINCTRL_PIN(34, "MF_HDA_DOCKRSTB"),
1326e08d6bbSMika Westerberg 	PINCTRL_PIN(35, "MF_HDA_SYNC"),
1336e08d6bbSMika Westerberg 	PINCTRL_PIN(36, "MF_HDA_SDI1"),
1346e08d6bbSMika Westerberg 	PINCTRL_PIN(37, "MF_HDA_DOCKENB"),
1356e08d6bbSMika Westerberg 
1366e08d6bbSMika Westerberg 	PINCTRL_PIN(45, "I2C5_SDA"),
1376e08d6bbSMika Westerberg 	PINCTRL_PIN(46, "I2C4_SDA"),
1386e08d6bbSMika Westerberg 	PINCTRL_PIN(47, "I2C6_SDA"),
1396e08d6bbSMika Westerberg 	PINCTRL_PIN(48, "I2C5_SCL"),
1406e08d6bbSMika Westerberg 	PINCTRL_PIN(49, "I2C_NFC_SDA"),
1416e08d6bbSMika Westerberg 	PINCTRL_PIN(50, "I2C4_SCL"),
1426e08d6bbSMika Westerberg 	PINCTRL_PIN(51, "I2C6_SCL"),
1436e08d6bbSMika Westerberg 	PINCTRL_PIN(52, "I2C_NFC_SCL"),
1446e08d6bbSMika Westerberg 
1456e08d6bbSMika Westerberg 	PINCTRL_PIN(60, "I2C1_SDA"),
1466e08d6bbSMika Westerberg 	PINCTRL_PIN(61, "I2C0_SDA"),
1476e08d6bbSMika Westerberg 	PINCTRL_PIN(62, "I2C2_SDA"),
1486e08d6bbSMika Westerberg 	PINCTRL_PIN(63, "I2C1_SCL"),
1496e08d6bbSMika Westerberg 	PINCTRL_PIN(64, "I2C3_SDA"),
1506e08d6bbSMika Westerberg 	PINCTRL_PIN(65, "I2C0_SCL"),
1516e08d6bbSMika Westerberg 	PINCTRL_PIN(66, "I2C2_SCL"),
1526e08d6bbSMika Westerberg 	PINCTRL_PIN(67, "I2C3_SCL"),
1536e08d6bbSMika Westerberg 
1546e08d6bbSMika Westerberg 	PINCTRL_PIN(75, "SATA_GP0"),
1556e08d6bbSMika Westerberg 	PINCTRL_PIN(76, "SATA_GP1"),
1566e08d6bbSMika Westerberg 	PINCTRL_PIN(77, "SATA_LEDN"),
1576e08d6bbSMika Westerberg 	PINCTRL_PIN(78, "SATA_GP2"),
1586e08d6bbSMika Westerberg 	PINCTRL_PIN(79, "MF_SMB_ALERTB"),
1596e08d6bbSMika Westerberg 	PINCTRL_PIN(80, "SATA_GP3"),
1606e08d6bbSMika Westerberg 	PINCTRL_PIN(81, "MF_SMB_CLK"),
1616e08d6bbSMika Westerberg 	PINCTRL_PIN(82, "MF_SMB_DATA"),
1626e08d6bbSMika Westerberg 
1636e08d6bbSMika Westerberg 	PINCTRL_PIN(90, "PCIE_CLKREQ0B"),
1646e08d6bbSMika Westerberg 	PINCTRL_PIN(91, "PCIE_CLKREQ1B"),
1656e08d6bbSMika Westerberg 	PINCTRL_PIN(92, "GP_SSP_2_CLK"),
1666e08d6bbSMika Westerberg 	PINCTRL_PIN(93, "PCIE_CLKREQ2B"),
1676e08d6bbSMika Westerberg 	PINCTRL_PIN(94, "GP_SSP_2_RXD"),
1686e08d6bbSMika Westerberg 	PINCTRL_PIN(95, "PCIE_CLKREQ3B"),
1696e08d6bbSMika Westerberg 	PINCTRL_PIN(96, "GP_SSP_2_FS"),
1706e08d6bbSMika Westerberg 	PINCTRL_PIN(97, "GP_SSP_2_TXD"),
1716e08d6bbSMika Westerberg };
1726e08d6bbSMika Westerberg 
1736e08d6bbSMika Westerberg static const unsigned southwest_uart0_pins[] = { 16, 20 };
1746e08d6bbSMika Westerberg static const unsigned southwest_uart1_pins[] = { 15, 16, 18, 20 };
1756e08d6bbSMika Westerberg static const unsigned southwest_uart2_pins[] = { 17, 19, 21, 22 };
1766e08d6bbSMika Westerberg static const unsigned southwest_i2c0_pins[] = { 61, 65 };
1776e08d6bbSMika Westerberg static const unsigned southwest_hda_pins[] = { 30, 31, 32, 33, 34, 35, 36, 37 };
1786e08d6bbSMika Westerberg static const unsigned southwest_lpe_pins[] = {
1796e08d6bbSMika Westerberg 	30, 31, 32, 33, 34, 35, 36, 37, 92, 94, 96, 97,
1806e08d6bbSMika Westerberg };
1816e08d6bbSMika Westerberg static const unsigned southwest_i2c1_pins[] = { 60, 63 };
1826e08d6bbSMika Westerberg static const unsigned southwest_i2c2_pins[] = { 62, 66 };
1836e08d6bbSMika Westerberg static const unsigned southwest_i2c3_pins[] = { 64, 67 };
1846e08d6bbSMika Westerberg static const unsigned southwest_i2c4_pins[] = { 46, 50 };
1856e08d6bbSMika Westerberg static const unsigned southwest_i2c5_pins[] = { 45, 48 };
1866e08d6bbSMika Westerberg static const unsigned southwest_i2c6_pins[] = { 47, 51 };
1876e08d6bbSMika Westerberg static const unsigned southwest_i2c_nfc_pins[] = { 49, 52 };
1886e08d6bbSMika Westerberg static const unsigned southwest_spi3_pins[] = { 76, 79, 80, 81, 82 };
1896e08d6bbSMika Westerberg 
19036ad7b24SAndy Shevchenko /* Some of LPE I2S TXD pins need to have OE inversion set */
19136ad7b24SAndy Shevchenko static const unsigned int southwest_lpe_altfuncs[] = {
19236ad7b24SAndy Shevchenko 	PINMODE(1, 1), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), /* 30, 31, 32, 33 */
19336ad7b24SAndy Shevchenko 	PINMODE(1, 1), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), /* 34, 35, 36, 37 */
19436ad7b24SAndy Shevchenko 	PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 0), PINMODE(1, 1), /* 92, 94, 96, 97 */
1956e08d6bbSMika Westerberg };
1966e08d6bbSMika Westerberg 
1976e08d6bbSMika Westerberg /*
1986e08d6bbSMika Westerberg  * Two spi3 chipselects are available in different mode than the main spi3
19936ad7b24SAndy Shevchenko  * functionality, which is using mode 2.
2006e08d6bbSMika Westerberg  */
20136ad7b24SAndy Shevchenko static const unsigned int southwest_spi3_altfuncs[] = {
20236ad7b24SAndy Shevchenko 	PINMODE(3, 0), PINMODE(2, 0), PINMODE(3, 0), PINMODE(2, 0), /* 76, 79, 80, 81 */
20336ad7b24SAndy Shevchenko 	PINMODE(2, 0),						    /* 82 */
2046e08d6bbSMika Westerberg };
2056e08d6bbSMika Westerberg 
20636ad7b24SAndy Shevchenko static const struct intel_pingroup southwest_groups[] = {
20736ad7b24SAndy Shevchenko 	PIN_GROUP("uart0_grp", southwest_uart0_pins, PINMODE(2, 0)),
20836ad7b24SAndy Shevchenko 	PIN_GROUP("uart1_grp", southwest_uart1_pins, PINMODE(1, 0)),
20936ad7b24SAndy Shevchenko 	PIN_GROUP("uart2_grp", southwest_uart2_pins, PINMODE(1, 0)),
21036ad7b24SAndy Shevchenko 	PIN_GROUP("hda_grp", southwest_hda_pins, PINMODE(2, 0)),
21136ad7b24SAndy Shevchenko 	PIN_GROUP("i2c0_grp", southwest_i2c0_pins, PINMODE(1, 1)),
21236ad7b24SAndy Shevchenko 	PIN_GROUP("i2c1_grp", southwest_i2c1_pins, PINMODE(1, 1)),
21336ad7b24SAndy Shevchenko 	PIN_GROUP("i2c2_grp", southwest_i2c2_pins, PINMODE(1, 1)),
21436ad7b24SAndy Shevchenko 	PIN_GROUP("i2c3_grp", southwest_i2c3_pins, PINMODE(1, 1)),
21536ad7b24SAndy Shevchenko 	PIN_GROUP("i2c4_grp", southwest_i2c4_pins, PINMODE(1, 1)),
21636ad7b24SAndy Shevchenko 	PIN_GROUP("i2c5_grp", southwest_i2c5_pins, PINMODE(1, 1)),
21736ad7b24SAndy Shevchenko 	PIN_GROUP("i2c6_grp", southwest_i2c6_pins, PINMODE(1, 1)),
21836ad7b24SAndy Shevchenko 	PIN_GROUP("i2c_nfc_grp", southwest_i2c_nfc_pins, PINMODE(2, 1)),
21936ad7b24SAndy Shevchenko 	PIN_GROUP("lpe_grp", southwest_lpe_pins, southwest_lpe_altfuncs),
22036ad7b24SAndy Shevchenko 	PIN_GROUP("spi3_grp", southwest_spi3_pins, southwest_spi3_altfuncs),
2216e08d6bbSMika Westerberg };
2226e08d6bbSMika Westerberg 
2236e08d6bbSMika Westerberg static const char * const southwest_uart0_groups[] = { "uart0_grp" };
2246e08d6bbSMika Westerberg static const char * const southwest_uart1_groups[] = { "uart1_grp" };
2256e08d6bbSMika Westerberg static const char * const southwest_uart2_groups[] = { "uart2_grp" };
2266e08d6bbSMika Westerberg static const char * const southwest_hda_groups[] = { "hda_grp" };
2276e08d6bbSMika Westerberg static const char * const southwest_lpe_groups[] = { "lpe_grp" };
2286e08d6bbSMika Westerberg static const char * const southwest_i2c0_groups[] = { "i2c0_grp" };
2296e08d6bbSMika Westerberg static const char * const southwest_i2c1_groups[] = { "i2c1_grp" };
2306e08d6bbSMika Westerberg static const char * const southwest_i2c2_groups[] = { "i2c2_grp" };
2316e08d6bbSMika Westerberg static const char * const southwest_i2c3_groups[] = { "i2c3_grp" };
2326e08d6bbSMika Westerberg static const char * const southwest_i2c4_groups[] = { "i2c4_grp" };
2336e08d6bbSMika Westerberg static const char * const southwest_i2c5_groups[] = { "i2c5_grp" };
2346e08d6bbSMika Westerberg static const char * const southwest_i2c6_groups[] = { "i2c6_grp" };
2356e08d6bbSMika Westerberg static const char * const southwest_i2c_nfc_groups[] = { "i2c_nfc_grp" };
2366e08d6bbSMika Westerberg static const char * const southwest_spi3_groups[] = { "spi3_grp" };
2376e08d6bbSMika Westerberg 
2386e08d6bbSMika Westerberg /*
2396e08d6bbSMika Westerberg  * Only do pinmuxing for certain LPSS devices for now. Rest of the pins are
2406e08d6bbSMika Westerberg  * enabled only as GPIOs.
2416e08d6bbSMika Westerberg  */
2425458b7ceSAndy Shevchenko static const struct intel_function southwest_functions[] = {
2436e08d6bbSMika Westerberg 	FUNCTION("uart0", southwest_uart0_groups),
2446e08d6bbSMika Westerberg 	FUNCTION("uart1", southwest_uart1_groups),
2456e08d6bbSMika Westerberg 	FUNCTION("uart2", southwest_uart2_groups),
2466e08d6bbSMika Westerberg 	FUNCTION("hda", southwest_hda_groups),
2476e08d6bbSMika Westerberg 	FUNCTION("lpe", southwest_lpe_groups),
2486e08d6bbSMika Westerberg 	FUNCTION("i2c0", southwest_i2c0_groups),
2496e08d6bbSMika Westerberg 	FUNCTION("i2c1", southwest_i2c1_groups),
2506e08d6bbSMika Westerberg 	FUNCTION("i2c2", southwest_i2c2_groups),
2516e08d6bbSMika Westerberg 	FUNCTION("i2c3", southwest_i2c3_groups),
2526e08d6bbSMika Westerberg 	FUNCTION("i2c4", southwest_i2c4_groups),
2536e08d6bbSMika Westerberg 	FUNCTION("i2c5", southwest_i2c5_groups),
2546e08d6bbSMika Westerberg 	FUNCTION("i2c6", southwest_i2c6_groups),
2556e08d6bbSMika Westerberg 	FUNCTION("i2c_nfc", southwest_i2c_nfc_groups),
2566e08d6bbSMika Westerberg 	FUNCTION("spi3", southwest_spi3_groups),
2576e08d6bbSMika Westerberg };
2586e08d6bbSMika Westerberg 
25936ad7b24SAndy Shevchenko static const struct intel_padgroup southwest_gpps[] = {
26036ad7b24SAndy Shevchenko 	CHV_GPP(0, 7),
26136ad7b24SAndy Shevchenko 	CHV_GPP(15, 22),
26236ad7b24SAndy Shevchenko 	CHV_GPP(30, 37),
26336ad7b24SAndy Shevchenko 	CHV_GPP(45, 52),
26436ad7b24SAndy Shevchenko 	CHV_GPP(60, 67),
26536ad7b24SAndy Shevchenko 	CHV_GPP(75, 82),
26636ad7b24SAndy Shevchenko 	CHV_GPP(90, 97),
2676e08d6bbSMika Westerberg };
2686e08d6bbSMika Westerberg 
269293428f9SAndy Shevchenko /*
270293428f9SAndy Shevchenko  * Southwest community can generate GPIO interrupts only for the first 8
271293428f9SAndy Shevchenko  * interrupts. The upper half (8-15) can only be used to trigger GPEs.
272293428f9SAndy Shevchenko  */
273293428f9SAndy Shevchenko static const struct intel_community southwest_communities[] = {
274293428f9SAndy Shevchenko 	CHV_COMMUNITY(southwest_gpps, 8, 0x91),
275293428f9SAndy Shevchenko };
276293428f9SAndy Shevchenko 
277293428f9SAndy Shevchenko static const struct intel_pinctrl_soc_data southwest_soc_data = {
2786e08d6bbSMika Westerberg 	.uid = "1",
2796e08d6bbSMika Westerberg 	.pins = southwest_pins,
2806e08d6bbSMika Westerberg 	.npins = ARRAY_SIZE(southwest_pins),
2816e08d6bbSMika Westerberg 	.groups = southwest_groups,
2826e08d6bbSMika Westerberg 	.ngroups = ARRAY_SIZE(southwest_groups),
2836e08d6bbSMika Westerberg 	.functions = southwest_functions,
2846e08d6bbSMika Westerberg 	.nfunctions = ARRAY_SIZE(southwest_functions),
285293428f9SAndy Shevchenko 	.communities = southwest_communities,
286293428f9SAndy Shevchenko 	.ncommunities = ARRAY_SIZE(southwest_communities),
2876e08d6bbSMika Westerberg };
2886e08d6bbSMika Westerberg 
2896e08d6bbSMika Westerberg static const struct pinctrl_pin_desc north_pins[] = {
2906e08d6bbSMika Westerberg 	PINCTRL_PIN(0, "GPIO_DFX_0"),
2916e08d6bbSMika Westerberg 	PINCTRL_PIN(1, "GPIO_DFX_3"),
2926e08d6bbSMika Westerberg 	PINCTRL_PIN(2, "GPIO_DFX_7"),
2936e08d6bbSMika Westerberg 	PINCTRL_PIN(3, "GPIO_DFX_1"),
2946e08d6bbSMika Westerberg 	PINCTRL_PIN(4, "GPIO_DFX_5"),
2956e08d6bbSMika Westerberg 	PINCTRL_PIN(5, "GPIO_DFX_4"),
2966e08d6bbSMika Westerberg 	PINCTRL_PIN(6, "GPIO_DFX_8"),
2976e08d6bbSMika Westerberg 	PINCTRL_PIN(7, "GPIO_DFX_2"),
2986e08d6bbSMika Westerberg 	PINCTRL_PIN(8, "GPIO_DFX_6"),
2996e08d6bbSMika Westerberg 
3006e08d6bbSMika Westerberg 	PINCTRL_PIN(15, "GPIO_SUS0"),
3016e08d6bbSMika Westerberg 	PINCTRL_PIN(16, "SEC_GPIO_SUS10"),
3026e08d6bbSMika Westerberg 	PINCTRL_PIN(17, "GPIO_SUS3"),
3036e08d6bbSMika Westerberg 	PINCTRL_PIN(18, "GPIO_SUS7"),
3046e08d6bbSMika Westerberg 	PINCTRL_PIN(19, "GPIO_SUS1"),
3056e08d6bbSMika Westerberg 	PINCTRL_PIN(20, "GPIO_SUS5"),
3066e08d6bbSMika Westerberg 	PINCTRL_PIN(21, "SEC_GPIO_SUS11"),
3076e08d6bbSMika Westerberg 	PINCTRL_PIN(22, "GPIO_SUS4"),
3086e08d6bbSMika Westerberg 	PINCTRL_PIN(23, "SEC_GPIO_SUS8"),
3096e08d6bbSMika Westerberg 	PINCTRL_PIN(24, "GPIO_SUS2"),
3106e08d6bbSMika Westerberg 	PINCTRL_PIN(25, "GPIO_SUS6"),
3116e08d6bbSMika Westerberg 	PINCTRL_PIN(26, "CX_PREQ_B"),
3126e08d6bbSMika Westerberg 	PINCTRL_PIN(27, "SEC_GPIO_SUS9"),
3136e08d6bbSMika Westerberg 
3146e08d6bbSMika Westerberg 	PINCTRL_PIN(30, "TRST_B"),
3156e08d6bbSMika Westerberg 	PINCTRL_PIN(31, "TCK"),
3166e08d6bbSMika Westerberg 	PINCTRL_PIN(32, "PROCHOT_B"),
3176e08d6bbSMika Westerberg 	PINCTRL_PIN(33, "SVIDO_DATA"),
3186e08d6bbSMika Westerberg 	PINCTRL_PIN(34, "TMS"),
3196e08d6bbSMika Westerberg 	PINCTRL_PIN(35, "CX_PRDY_B_2"),
3206e08d6bbSMika Westerberg 	PINCTRL_PIN(36, "TDO_2"),
3216e08d6bbSMika Westerberg 	PINCTRL_PIN(37, "CX_PRDY_B"),
3226e08d6bbSMika Westerberg 	PINCTRL_PIN(38, "SVIDO_ALERT_B"),
3236e08d6bbSMika Westerberg 	PINCTRL_PIN(39, "TDO"),
3246e08d6bbSMika Westerberg 	PINCTRL_PIN(40, "SVIDO_CLK"),
3256e08d6bbSMika Westerberg 	PINCTRL_PIN(41, "TDI"),
3266e08d6bbSMika Westerberg 
3276e08d6bbSMika Westerberg 	PINCTRL_PIN(45, "GP_CAMERASB_05"),
3286e08d6bbSMika Westerberg 	PINCTRL_PIN(46, "GP_CAMERASB_02"),
3296e08d6bbSMika Westerberg 	PINCTRL_PIN(47, "GP_CAMERASB_08"),
3306e08d6bbSMika Westerberg 	PINCTRL_PIN(48, "GP_CAMERASB_00"),
3316e08d6bbSMika Westerberg 	PINCTRL_PIN(49, "GP_CAMERASB_06"),
3326e08d6bbSMika Westerberg 	PINCTRL_PIN(50, "GP_CAMERASB_10"),
3336e08d6bbSMika Westerberg 	PINCTRL_PIN(51, "GP_CAMERASB_03"),
3346e08d6bbSMika Westerberg 	PINCTRL_PIN(52, "GP_CAMERASB_09"),
3356e08d6bbSMika Westerberg 	PINCTRL_PIN(53, "GP_CAMERASB_01"),
3366e08d6bbSMika Westerberg 	PINCTRL_PIN(54, "GP_CAMERASB_07"),
3376e08d6bbSMika Westerberg 	PINCTRL_PIN(55, "GP_CAMERASB_11"),
3386e08d6bbSMika Westerberg 	PINCTRL_PIN(56, "GP_CAMERASB_04"),
3396e08d6bbSMika Westerberg 
3406e08d6bbSMika Westerberg 	PINCTRL_PIN(60, "PANEL0_BKLTEN"),
3416e08d6bbSMika Westerberg 	PINCTRL_PIN(61, "HV_DDI0_HPD"),
3426e08d6bbSMika Westerberg 	PINCTRL_PIN(62, "HV_DDI2_DDC_SDA"),
3436e08d6bbSMika Westerberg 	PINCTRL_PIN(63, "PANEL1_BKLTCTL"),
3446e08d6bbSMika Westerberg 	PINCTRL_PIN(64, "HV_DDI1_HPD"),
3456e08d6bbSMika Westerberg 	PINCTRL_PIN(65, "PANEL0_BKLTCTL"),
3466e08d6bbSMika Westerberg 	PINCTRL_PIN(66, "HV_DDI0_DDC_SDA"),
3476e08d6bbSMika Westerberg 	PINCTRL_PIN(67, "HV_DDI2_DDC_SCL"),
3486e08d6bbSMika Westerberg 	PINCTRL_PIN(68, "HV_DDI2_HPD"),
3496e08d6bbSMika Westerberg 	PINCTRL_PIN(69, "PANEL1_VDDEN"),
3506e08d6bbSMika Westerberg 	PINCTRL_PIN(70, "PANEL1_BKLTEN"),
3516e08d6bbSMika Westerberg 	PINCTRL_PIN(71, "HV_DDI0_DDC_SCL"),
3526e08d6bbSMika Westerberg 	PINCTRL_PIN(72, "PANEL0_VDDEN"),
3536e08d6bbSMika Westerberg };
3546e08d6bbSMika Westerberg 
35536ad7b24SAndy Shevchenko static const struct intel_padgroup north_gpps[] = {
35636ad7b24SAndy Shevchenko 	CHV_GPP(0, 8),
35736ad7b24SAndy Shevchenko 	CHV_GPP(15, 27),
35836ad7b24SAndy Shevchenko 	CHV_GPP(30, 41),
35936ad7b24SAndy Shevchenko 	CHV_GPP(45, 56),
36036ad7b24SAndy Shevchenko 	CHV_GPP(60, 72),
3616e08d6bbSMika Westerberg };
3626e08d6bbSMika Westerberg 
363293428f9SAndy Shevchenko /*
364293428f9SAndy Shevchenko  * North community can generate GPIO interrupts only for the first 8
365293428f9SAndy Shevchenko  * interrupts. The upper half (8-15) can only be used to trigger GPEs.
366293428f9SAndy Shevchenko  */
367293428f9SAndy Shevchenko static const struct intel_community north_communities[] = {
368293428f9SAndy Shevchenko 	CHV_COMMUNITY(north_gpps, 8, 0x92),
369293428f9SAndy Shevchenko };
370293428f9SAndy Shevchenko 
371293428f9SAndy Shevchenko static const struct intel_pinctrl_soc_data north_soc_data = {
3726e08d6bbSMika Westerberg 	.uid = "2",
3736e08d6bbSMika Westerberg 	.pins = north_pins,
3746e08d6bbSMika Westerberg 	.npins = ARRAY_SIZE(north_pins),
375293428f9SAndy Shevchenko 	.communities = north_communities,
376293428f9SAndy Shevchenko 	.ncommunities = ARRAY_SIZE(north_communities),
3776e08d6bbSMika Westerberg };
3786e08d6bbSMika Westerberg 
3796e08d6bbSMika Westerberg static const struct pinctrl_pin_desc east_pins[] = {
3806e08d6bbSMika Westerberg 	PINCTRL_PIN(0, "PMU_SLP_S3_B"),
3816e08d6bbSMika Westerberg 	PINCTRL_PIN(1, "PMU_BATLOW_B"),
3826e08d6bbSMika Westerberg 	PINCTRL_PIN(2, "SUS_STAT_B"),
3836e08d6bbSMika Westerberg 	PINCTRL_PIN(3, "PMU_SLP_S0IX_B"),
3846e08d6bbSMika Westerberg 	PINCTRL_PIN(4, "PMU_AC_PRESENT"),
3856e08d6bbSMika Westerberg 	PINCTRL_PIN(5, "PMU_PLTRST_B"),
3866e08d6bbSMika Westerberg 	PINCTRL_PIN(6, "PMU_SUSCLK"),
3876e08d6bbSMika Westerberg 	PINCTRL_PIN(7, "PMU_SLP_LAN_B"),
3886e08d6bbSMika Westerberg 	PINCTRL_PIN(8, "PMU_PWRBTN_B"),
3896e08d6bbSMika Westerberg 	PINCTRL_PIN(9, "PMU_SLP_S4_B"),
3906e08d6bbSMika Westerberg 	PINCTRL_PIN(10, "PMU_WAKE_B"),
3916e08d6bbSMika Westerberg 	PINCTRL_PIN(11, "PMU_WAKE_LAN_B"),
3926e08d6bbSMika Westerberg 
3936e08d6bbSMika Westerberg 	PINCTRL_PIN(15, "MF_ISH_GPIO_3"),
3946e08d6bbSMika Westerberg 	PINCTRL_PIN(16, "MF_ISH_GPIO_7"),
3956e08d6bbSMika Westerberg 	PINCTRL_PIN(17, "MF_ISH_I2C1_SCL"),
3966e08d6bbSMika Westerberg 	PINCTRL_PIN(18, "MF_ISH_GPIO_1"),
3976e08d6bbSMika Westerberg 	PINCTRL_PIN(19, "MF_ISH_GPIO_5"),
3986e08d6bbSMika Westerberg 	PINCTRL_PIN(20, "MF_ISH_GPIO_9"),
3996e08d6bbSMika Westerberg 	PINCTRL_PIN(21, "MF_ISH_GPIO_0"),
4006e08d6bbSMika Westerberg 	PINCTRL_PIN(22, "MF_ISH_GPIO_4"),
4016e08d6bbSMika Westerberg 	PINCTRL_PIN(23, "MF_ISH_GPIO_8"),
4026e08d6bbSMika Westerberg 	PINCTRL_PIN(24, "MF_ISH_GPIO_2"),
4036e08d6bbSMika Westerberg 	PINCTRL_PIN(25, "MF_ISH_GPIO_6"),
4046e08d6bbSMika Westerberg 	PINCTRL_PIN(26, "MF_ISH_I2C1_SDA"),
4056e08d6bbSMika Westerberg };
4066e08d6bbSMika Westerberg 
40736ad7b24SAndy Shevchenko static const struct intel_padgroup east_gpps[] = {
40836ad7b24SAndy Shevchenko 	CHV_GPP(0, 11),
40936ad7b24SAndy Shevchenko 	CHV_GPP(15, 26),
4106e08d6bbSMika Westerberg };
4116e08d6bbSMika Westerberg 
412293428f9SAndy Shevchenko static const struct intel_community east_communities[] = {
413293428f9SAndy Shevchenko 	CHV_COMMUNITY(east_gpps, 16, 0x93),
414293428f9SAndy Shevchenko };
415293428f9SAndy Shevchenko 
416293428f9SAndy Shevchenko static const struct intel_pinctrl_soc_data east_soc_data = {
4176e08d6bbSMika Westerberg 	.uid = "3",
4186e08d6bbSMika Westerberg 	.pins = east_pins,
4196e08d6bbSMika Westerberg 	.npins = ARRAY_SIZE(east_pins),
420293428f9SAndy Shevchenko 	.communities = east_communities,
421293428f9SAndy Shevchenko 	.ncommunities = ARRAY_SIZE(east_communities),
4226e08d6bbSMika Westerberg };
4236e08d6bbSMika Westerberg 
4246e08d6bbSMika Westerberg static const struct pinctrl_pin_desc southeast_pins[] = {
4256e08d6bbSMika Westerberg 	PINCTRL_PIN(0, "MF_PLT_CLK0"),
4266e08d6bbSMika Westerberg 	PINCTRL_PIN(1, "PWM1"),
4276e08d6bbSMika Westerberg 	PINCTRL_PIN(2, "MF_PLT_CLK1"),
4286e08d6bbSMika Westerberg 	PINCTRL_PIN(3, "MF_PLT_CLK4"),
4296e08d6bbSMika Westerberg 	PINCTRL_PIN(4, "MF_PLT_CLK3"),
4306e08d6bbSMika Westerberg 	PINCTRL_PIN(5, "PWM0"),
4316e08d6bbSMika Westerberg 	PINCTRL_PIN(6, "MF_PLT_CLK5"),
4326e08d6bbSMika Westerberg 	PINCTRL_PIN(7, "MF_PLT_CLK2"),
4336e08d6bbSMika Westerberg 
4346e08d6bbSMika Westerberg 	PINCTRL_PIN(15, "SDMMC2_D3_CD_B"),
4356e08d6bbSMika Westerberg 	PINCTRL_PIN(16, "SDMMC1_CLK"),
4366e08d6bbSMika Westerberg 	PINCTRL_PIN(17, "SDMMC1_D0"),
4376e08d6bbSMika Westerberg 	PINCTRL_PIN(18, "SDMMC2_D1"),
4386e08d6bbSMika Westerberg 	PINCTRL_PIN(19, "SDMMC2_CLK"),
4396e08d6bbSMika Westerberg 	PINCTRL_PIN(20, "SDMMC1_D2"),
4406e08d6bbSMika Westerberg 	PINCTRL_PIN(21, "SDMMC2_D2"),
4416e08d6bbSMika Westerberg 	PINCTRL_PIN(22, "SDMMC2_CMD"),
4426e08d6bbSMika Westerberg 	PINCTRL_PIN(23, "SDMMC1_CMD"),
4436e08d6bbSMika Westerberg 	PINCTRL_PIN(24, "SDMMC1_D1"),
4446e08d6bbSMika Westerberg 	PINCTRL_PIN(25, "SDMMC2_D0"),
4456e08d6bbSMika Westerberg 	PINCTRL_PIN(26, "SDMMC1_D3_CD_B"),
4466e08d6bbSMika Westerberg 
4476e08d6bbSMika Westerberg 	PINCTRL_PIN(30, "SDMMC3_D1"),
4486e08d6bbSMika Westerberg 	PINCTRL_PIN(31, "SDMMC3_CLK"),
4496e08d6bbSMika Westerberg 	PINCTRL_PIN(32, "SDMMC3_D3"),
4506e08d6bbSMika Westerberg 	PINCTRL_PIN(33, "SDMMC3_D2"),
4516e08d6bbSMika Westerberg 	PINCTRL_PIN(34, "SDMMC3_CMD"),
4526e08d6bbSMika Westerberg 	PINCTRL_PIN(35, "SDMMC3_D0"),
4536e08d6bbSMika Westerberg 
4546e08d6bbSMika Westerberg 	PINCTRL_PIN(45, "MF_LPC_AD2"),
4556e08d6bbSMika Westerberg 	PINCTRL_PIN(46, "LPC_CLKRUNB"),
4566e08d6bbSMika Westerberg 	PINCTRL_PIN(47, "MF_LPC_AD0"),
4576e08d6bbSMika Westerberg 	PINCTRL_PIN(48, "LPC_FRAMEB"),
4586e08d6bbSMika Westerberg 	PINCTRL_PIN(49, "MF_LPC_CLKOUT1"),
4596e08d6bbSMika Westerberg 	PINCTRL_PIN(50, "MF_LPC_AD3"),
4606e08d6bbSMika Westerberg 	PINCTRL_PIN(51, "MF_LPC_CLKOUT0"),
4616e08d6bbSMika Westerberg 	PINCTRL_PIN(52, "MF_LPC_AD1"),
4626e08d6bbSMika Westerberg 
4636e08d6bbSMika Westerberg 	PINCTRL_PIN(60, "SPI1_MISO"),
4646e08d6bbSMika Westerberg 	PINCTRL_PIN(61, "SPI1_CSO_B"),
4656e08d6bbSMika Westerberg 	PINCTRL_PIN(62, "SPI1_CLK"),
4666e08d6bbSMika Westerberg 	PINCTRL_PIN(63, "MMC1_D6"),
4676e08d6bbSMika Westerberg 	PINCTRL_PIN(64, "SPI1_MOSI"),
4686e08d6bbSMika Westerberg 	PINCTRL_PIN(65, "MMC1_D5"),
4696e08d6bbSMika Westerberg 	PINCTRL_PIN(66, "SPI1_CS1_B"),
4706e08d6bbSMika Westerberg 	PINCTRL_PIN(67, "MMC1_D4_SD_WE"),
4716e08d6bbSMika Westerberg 	PINCTRL_PIN(68, "MMC1_D7"),
4726e08d6bbSMika Westerberg 	PINCTRL_PIN(69, "MMC1_RCLK"),
4736e08d6bbSMika Westerberg 
4746e08d6bbSMika Westerberg 	PINCTRL_PIN(75, "USB_OC1_B"),
4756e08d6bbSMika Westerberg 	PINCTRL_PIN(76, "PMU_RESETBUTTON_B"),
4766e08d6bbSMika Westerberg 	PINCTRL_PIN(77, "GPIO_ALERT"),
4776e08d6bbSMika Westerberg 	PINCTRL_PIN(78, "SDMMC3_PWR_EN_B"),
4786e08d6bbSMika Westerberg 	PINCTRL_PIN(79, "ILB_SERIRQ"),
4796e08d6bbSMika Westerberg 	PINCTRL_PIN(80, "USB_OC0_B"),
4806e08d6bbSMika Westerberg 	PINCTRL_PIN(81, "SDMMC3_CD_B"),
4816e08d6bbSMika Westerberg 	PINCTRL_PIN(82, "SPKR"),
4826e08d6bbSMika Westerberg 	PINCTRL_PIN(83, "SUSPWRDNACK"),
4836e08d6bbSMika Westerberg 	PINCTRL_PIN(84, "SPARE_PIN"),
4846e08d6bbSMika Westerberg 	PINCTRL_PIN(85, "SDMMC3_1P8_EN"),
4856e08d6bbSMika Westerberg };
4866e08d6bbSMika Westerberg 
4876e08d6bbSMika Westerberg static const unsigned southeast_pwm0_pins[] = { 5 };
4886e08d6bbSMika Westerberg static const unsigned southeast_pwm1_pins[] = { 1 };
4896e08d6bbSMika Westerberg static const unsigned southeast_sdmmc1_pins[] = {
4906e08d6bbSMika Westerberg 	16, 17, 20, 23, 24, 26, 63, 65, 67, 68, 69,
4916e08d6bbSMika Westerberg };
4926e08d6bbSMika Westerberg static const unsigned southeast_sdmmc2_pins[] = { 15, 18, 19, 21, 22, 25 };
4936e08d6bbSMika Westerberg static const unsigned southeast_sdmmc3_pins[] = {
4946e08d6bbSMika Westerberg 	30, 31, 32, 33, 34, 35, 78, 81, 85,
4956e08d6bbSMika Westerberg };
4966e08d6bbSMika Westerberg static const unsigned southeast_spi1_pins[] = { 60, 61, 62, 64, 66 };
4976e08d6bbSMika Westerberg static const unsigned southeast_spi2_pins[] = { 2, 3, 4, 6, 7 };
4986e08d6bbSMika Westerberg 
49936ad7b24SAndy Shevchenko static const struct intel_pingroup southeast_groups[] = {
50036ad7b24SAndy Shevchenko 	PIN_GROUP("pwm0_grp", southeast_pwm0_pins, PINMODE(1, 0)),
50136ad7b24SAndy Shevchenko 	PIN_GROUP("pwm1_grp", southeast_pwm1_pins, PINMODE(1, 0)),
50236ad7b24SAndy Shevchenko 	PIN_GROUP("sdmmc1_grp", southeast_sdmmc1_pins, PINMODE(1, 0)),
50336ad7b24SAndy Shevchenko 	PIN_GROUP("sdmmc2_grp", southeast_sdmmc2_pins, PINMODE(1, 0)),
50436ad7b24SAndy Shevchenko 	PIN_GROUP("sdmmc3_grp", southeast_sdmmc3_pins, PINMODE(1, 0)),
50536ad7b24SAndy Shevchenko 	PIN_GROUP("spi1_grp", southeast_spi1_pins, PINMODE(1, 0)),
50636ad7b24SAndy Shevchenko 	PIN_GROUP("spi2_grp", southeast_spi2_pins, PINMODE(4, 0)),
5076e08d6bbSMika Westerberg };
5086e08d6bbSMika Westerberg 
5096e08d6bbSMika Westerberg static const char * const southeast_pwm0_groups[] = { "pwm0_grp" };
5106e08d6bbSMika Westerberg static const char * const southeast_pwm1_groups[] = { "pwm1_grp" };
5116e08d6bbSMika Westerberg static const char * const southeast_sdmmc1_groups[] = { "sdmmc1_grp" };
5126e08d6bbSMika Westerberg static const char * const southeast_sdmmc2_groups[] = { "sdmmc2_grp" };
5136e08d6bbSMika Westerberg static const char * const southeast_sdmmc3_groups[] = { "sdmmc3_grp" };
5146e08d6bbSMika Westerberg static const char * const southeast_spi1_groups[] = { "spi1_grp" };
5156e08d6bbSMika Westerberg static const char * const southeast_spi2_groups[] = { "spi2_grp" };
5166e08d6bbSMika Westerberg 
5175458b7ceSAndy Shevchenko static const struct intel_function southeast_functions[] = {
5186e08d6bbSMika Westerberg 	FUNCTION("pwm0", southeast_pwm0_groups),
5196e08d6bbSMika Westerberg 	FUNCTION("pwm1", southeast_pwm1_groups),
5206e08d6bbSMika Westerberg 	FUNCTION("sdmmc1", southeast_sdmmc1_groups),
5216e08d6bbSMika Westerberg 	FUNCTION("sdmmc2", southeast_sdmmc2_groups),
5226e08d6bbSMika Westerberg 	FUNCTION("sdmmc3", southeast_sdmmc3_groups),
5236e08d6bbSMika Westerberg 	FUNCTION("spi1", southeast_spi1_groups),
5246e08d6bbSMika Westerberg 	FUNCTION("spi2", southeast_spi2_groups),
5256e08d6bbSMika Westerberg };
5266e08d6bbSMika Westerberg 
52736ad7b24SAndy Shevchenko static const struct intel_padgroup southeast_gpps[] = {
52836ad7b24SAndy Shevchenko 	CHV_GPP(0, 7),
52936ad7b24SAndy Shevchenko 	CHV_GPP(15, 26),
53036ad7b24SAndy Shevchenko 	CHV_GPP(30, 35),
53136ad7b24SAndy Shevchenko 	CHV_GPP(45, 52),
53236ad7b24SAndy Shevchenko 	CHV_GPP(60, 69),
53336ad7b24SAndy Shevchenko 	CHV_GPP(75, 85),
5346e08d6bbSMika Westerberg };
5356e08d6bbSMika Westerberg 
536293428f9SAndy Shevchenko static const struct intel_community southeast_communities[] = {
537293428f9SAndy Shevchenko 	CHV_COMMUNITY(southeast_gpps, 16, 0x94),
538293428f9SAndy Shevchenko };
539293428f9SAndy Shevchenko 
540293428f9SAndy Shevchenko static const struct intel_pinctrl_soc_data southeast_soc_data = {
5416e08d6bbSMika Westerberg 	.uid = "4",
5426e08d6bbSMika Westerberg 	.pins = southeast_pins,
5436e08d6bbSMika Westerberg 	.npins = ARRAY_SIZE(southeast_pins),
5446e08d6bbSMika Westerberg 	.groups = southeast_groups,
5456e08d6bbSMika Westerberg 	.ngroups = ARRAY_SIZE(southeast_groups),
5466e08d6bbSMika Westerberg 	.functions = southeast_functions,
5476e08d6bbSMika Westerberg 	.nfunctions = ARRAY_SIZE(southeast_functions),
548293428f9SAndy Shevchenko 	.communities = southeast_communities,
549293428f9SAndy Shevchenko 	.ncommunities = ARRAY_SIZE(southeast_communities),
5506e08d6bbSMika Westerberg };
5516e08d6bbSMika Westerberg 
552293428f9SAndy Shevchenko static const struct intel_pinctrl_soc_data *chv_soc_data[] = {
553293428f9SAndy Shevchenko 	&southwest_soc_data,
554293428f9SAndy Shevchenko 	&north_soc_data,
555293428f9SAndy Shevchenko 	&east_soc_data,
556293428f9SAndy Shevchenko 	&southeast_soc_data,
557293428f9SAndy Shevchenko 	NULL
5586e08d6bbSMika Westerberg };
5596e08d6bbSMika Westerberg 
5600bd50d71SDan O'Donovan /*
5610bd50d71SDan O'Donovan  * Lock to serialize register accesses
5620bd50d71SDan O'Donovan  *
5630bd50d71SDan O'Donovan  * Due to a silicon issue, a shared lock must be used to prevent
5640bd50d71SDan O'Donovan  * concurrent accesses across the 4 GPIO controllers.
5650bd50d71SDan O'Donovan  *
5660bd50d71SDan O'Donovan  * See Intel Atom Z8000 Processor Series Specification Update (Rev. 005),
5670bd50d71SDan O'Donovan  * errata #CHT34, for further information.
5680bd50d71SDan O'Donovan  */
5690bd50d71SDan O'Donovan static DEFINE_RAW_SPINLOCK(chv_lock);
5700bd50d71SDan O'Donovan 
chv_pctrl_readl(struct intel_pinctrl * pctrl,unsigned int offset)5713ea2e2caSAndy Shevchenko static u32 chv_pctrl_readl(struct intel_pinctrl *pctrl, unsigned int offset)
57299fd6512SAndy Shevchenko {
573293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
574293428f9SAndy Shevchenko 
575293428f9SAndy Shevchenko 	return readl(community->regs + offset);
57699fd6512SAndy Shevchenko }
57799fd6512SAndy Shevchenko 
chv_pctrl_writel(struct intel_pinctrl * pctrl,unsigned int offset,u32 value)5783ea2e2caSAndy Shevchenko static void chv_pctrl_writel(struct intel_pinctrl *pctrl, unsigned int offset, u32 value)
57999fd6512SAndy Shevchenko {
580293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
581293428f9SAndy Shevchenko 	void __iomem *reg = community->regs + offset;
58299fd6512SAndy Shevchenko 
58399fd6512SAndy Shevchenko 	/* Write and simple read back to confirm the bus transferring done */
58499fd6512SAndy Shevchenko 	writel(value, reg);
58599fd6512SAndy Shevchenko 	readl(reg);
58699fd6512SAndy Shevchenko }
58799fd6512SAndy Shevchenko 
chv_padreg(struct intel_pinctrl * pctrl,unsigned int offset,unsigned int reg)5883ea2e2caSAndy Shevchenko static void __iomem *chv_padreg(struct intel_pinctrl *pctrl, unsigned int offset,
5894e737af8SAndy Shevchenko 				unsigned int reg)
5906e08d6bbSMika Westerberg {
591293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
5924e737af8SAndy Shevchenko 	unsigned int family_no = offset / MAX_FAMILY_PAD_GPIO_NO;
5934e737af8SAndy Shevchenko 	unsigned int pad_no = offset % MAX_FAMILY_PAD_GPIO_NO;
5946e08d6bbSMika Westerberg 
595293428f9SAndy Shevchenko 	offset = FAMILY_PAD_REGS_SIZE * family_no + GPIO_REGS_SIZE * pad_no;
5966e08d6bbSMika Westerberg 
597293428f9SAndy Shevchenko 	return community->pad_regs + offset + reg;
5986e08d6bbSMika Westerberg }
5996e08d6bbSMika Westerberg 
chv_readl(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int offset)6003ea2e2caSAndy Shevchenko static u32 chv_readl(struct intel_pinctrl *pctrl, unsigned int pin, unsigned int offset)
6014e7293e3SAndy Shevchenko {
6024e7293e3SAndy Shevchenko 	return readl(chv_padreg(pctrl, pin, offset));
6034e7293e3SAndy Shevchenko }
6044e7293e3SAndy Shevchenko 
chv_writel(struct intel_pinctrl * pctrl,unsigned int pin,unsigned int offset,u32 value)6053ea2e2caSAndy Shevchenko static void chv_writel(struct intel_pinctrl *pctrl, unsigned int pin, unsigned int offset, u32 value)
6066e08d6bbSMika Westerberg {
607bfc8a4baSAndy Shevchenko 	void __iomem *reg = chv_padreg(pctrl, pin, offset);
608bfc8a4baSAndy Shevchenko 
609bfc8a4baSAndy Shevchenko 	/* Write and simple read back to confirm the bus transferring done */
6106e08d6bbSMika Westerberg 	writel(value, reg);
6116e08d6bbSMika Westerberg 	readl(reg);
6126e08d6bbSMika Westerberg }
6136e08d6bbSMika Westerberg 
6146e08d6bbSMika Westerberg /* When Pad Cfg is locked, driver can only change GPIOTXState or GPIORXState */
chv_pad_locked(struct intel_pinctrl * pctrl,unsigned int offset)6153ea2e2caSAndy Shevchenko static bool chv_pad_locked(struct intel_pinctrl *pctrl, unsigned int offset)
6166e08d6bbSMika Westerberg {
6174e7293e3SAndy Shevchenko 	return chv_readl(pctrl, offset, CHV_PADCTRL1) & CHV_PADCTRL1_CFGLOCK;
6186e08d6bbSMika Westerberg }
6196e08d6bbSMika Westerberg 
chv_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned int offset)6206e08d6bbSMika Westerberg static void chv_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
6214e737af8SAndy Shevchenko 			     unsigned int offset)
6226e08d6bbSMika Westerberg {
6233ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
6246e08d6bbSMika Westerberg 	unsigned long flags;
6256e08d6bbSMika Westerberg 	u32 ctrl0, ctrl1;
6266e08d6bbSMika Westerberg 	bool locked;
6276e08d6bbSMika Westerberg 
6280bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
6296e08d6bbSMika Westerberg 
6304e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
6314e7293e3SAndy Shevchenko 	ctrl1 = chv_readl(pctrl, offset, CHV_PADCTRL1);
6326e08d6bbSMika Westerberg 	locked = chv_pad_locked(pctrl, offset);
6336e08d6bbSMika Westerberg 
6340bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
6356e08d6bbSMika Westerberg 
6366e08d6bbSMika Westerberg 	if (ctrl0 & CHV_PADCTRL0_GPIOEN) {
6376e08d6bbSMika Westerberg 		seq_puts(s, "GPIO ");
6386e08d6bbSMika Westerberg 	} else {
6396e08d6bbSMika Westerberg 		u32 mode;
6406e08d6bbSMika Westerberg 
6416e08d6bbSMika Westerberg 		mode = ctrl0 & CHV_PADCTRL0_PMODE_MASK;
6426e08d6bbSMika Westerberg 		mode >>= CHV_PADCTRL0_PMODE_SHIFT;
6436e08d6bbSMika Westerberg 
6446e08d6bbSMika Westerberg 		seq_printf(s, "mode %d ", mode);
6456e08d6bbSMika Westerberg 	}
6466e08d6bbSMika Westerberg 
647684373eaSMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", ctrl0, ctrl1);
6486e08d6bbSMika Westerberg 
6496e08d6bbSMika Westerberg 	if (locked)
6506e08d6bbSMika Westerberg 		seq_puts(s, " [LOCKED]");
6516e08d6bbSMika Westerberg }
6526e08d6bbSMika Westerberg 
6536e08d6bbSMika Westerberg static const struct pinctrl_ops chv_pinctrl_ops = {
654a2118cebSRaag Jadav 	.get_groups_count = intel_get_groups_count,
655a2118cebSRaag Jadav 	.get_group_name = intel_get_group_name,
656a2118cebSRaag Jadav 	.get_group_pins = intel_get_group_pins,
6576e08d6bbSMika Westerberg 	.pin_dbg_show = chv_pin_dbg_show,
6586e08d6bbSMika Westerberg };
6596e08d6bbSMika Westerberg 
chv_pinmux_set_mux(struct pinctrl_dev * pctldev,unsigned int function,unsigned int group)6604e737af8SAndy Shevchenko static int chv_pinmux_set_mux(struct pinctrl_dev *pctldev,
6614e737af8SAndy Shevchenko 			      unsigned int function, unsigned int group)
6626e08d6bbSMika Westerberg {
6633ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
664db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
66536ad7b24SAndy Shevchenko 	const struct intel_pingroup *grp;
6666e08d6bbSMika Westerberg 	unsigned long flags;
6676e08d6bbSMika Westerberg 	int i;
6686e08d6bbSMika Westerberg 
669293428f9SAndy Shevchenko 	grp = &pctrl->soc->groups[group];
6706e08d6bbSMika Westerberg 
6710bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
6726e08d6bbSMika Westerberg 
6736e08d6bbSMika Westerberg 	/* Check first that the pad is not locked */
6742c292a78SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
6752c292a78SAndy Shevchenko 		if (chv_pad_locked(pctrl, grp->grp.pins[i])) {
6760bd50d71SDan O'Donovan 			raw_spin_unlock_irqrestore(&chv_lock, flags);
6772c292a78SAndy Shevchenko 			dev_warn(dev, "unable to set mode for locked pin %u\n", grp->grp.pins[i]);
6786e08d6bbSMika Westerberg 			return -EBUSY;
6796e08d6bbSMika Westerberg 		}
6806e08d6bbSMika Westerberg 	}
6816e08d6bbSMika Westerberg 
6822c292a78SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
6832c292a78SAndy Shevchenko 		int pin = grp->grp.pins[i];
68436ad7b24SAndy Shevchenko 		unsigned int mode;
68536ad7b24SAndy Shevchenko 		bool invert_oe;
6866e08d6bbSMika Westerberg 		u32 value;
6876e08d6bbSMika Westerberg 
6886e08d6bbSMika Westerberg 		/* Check if there is pin-specific config */
68936ad7b24SAndy Shevchenko 		if (grp->modes)
69036ad7b24SAndy Shevchenko 			mode = grp->modes[i];
69136ad7b24SAndy Shevchenko 		else
69236ad7b24SAndy Shevchenko 			mode = grp->mode;
6936e08d6bbSMika Westerberg 
69436ad7b24SAndy Shevchenko 		/* Extract OE inversion */
69536ad7b24SAndy Shevchenko 		invert_oe = mode & PINMODE_INVERT_OE;
69636ad7b24SAndy Shevchenko 		mode &= ~PINMODE_INVERT_OE;
6976e08d6bbSMika Westerberg 
6984e7293e3SAndy Shevchenko 		value = chv_readl(pctrl, pin, CHV_PADCTRL0);
6996e08d6bbSMika Westerberg 		/* Disable GPIO mode */
7006e08d6bbSMika Westerberg 		value &= ~CHV_PADCTRL0_GPIOEN;
7016e08d6bbSMika Westerberg 		/* Set to desired mode */
7026e08d6bbSMika Westerberg 		value &= ~CHV_PADCTRL0_PMODE_MASK;
70336ad7b24SAndy Shevchenko 		value |= mode << CHV_PADCTRL0_PMODE_SHIFT;
704bfc8a4baSAndy Shevchenko 		chv_writel(pctrl, pin, CHV_PADCTRL0, value);
7056e08d6bbSMika Westerberg 
7066e08d6bbSMika Westerberg 		/* Update for invert_oe */
7074e7293e3SAndy Shevchenko 		value = chv_readl(pctrl, pin, CHV_PADCTRL1) & ~CHV_PADCTRL1_INVRXTX_MASK;
70836ad7b24SAndy Shevchenko 		if (invert_oe)
7096e08d6bbSMika Westerberg 			value |= CHV_PADCTRL1_INVRXTX_TXENABLE;
710bfc8a4baSAndy Shevchenko 		chv_writel(pctrl, pin, CHV_PADCTRL1, value);
7116e08d6bbSMika Westerberg 
712db1b2a8cSAndy Shevchenko 		dev_dbg(dev, "configured pin %u mode %u OE %sinverted\n", pin, mode,
713db1b2a8cSAndy Shevchenko 			invert_oe ? "" : "not ");
7146e08d6bbSMika Westerberg 	}
7156e08d6bbSMika Westerberg 
7160bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
7176e08d6bbSMika Westerberg 
7186e08d6bbSMika Westerberg 	return 0;
7196e08d6bbSMika Westerberg }
7206e08d6bbSMika Westerberg 
chv_gpio_clear_triggering(struct intel_pinctrl * pctrl,unsigned int offset)7213ea2e2caSAndy Shevchenko static void chv_gpio_clear_triggering(struct intel_pinctrl *pctrl,
722b6fb6e11SHans de Goede 				      unsigned int offset)
723b6fb6e11SHans de Goede {
724a0bf06dcSHans de Goede 	u32 invrxtx_mask = CHV_PADCTRL1_INVRXTX_MASK;
725b6fb6e11SHans de Goede 	u32 value;
726b6fb6e11SHans de Goede 
727a0bf06dcSHans de Goede 	/*
728a0bf06dcSHans de Goede 	 * One some devices the GPIO should output the inverted value from what
729a0bf06dcSHans de Goede 	 * device-drivers / ACPI code expects (inverted external buffer?). The
730a0bf06dcSHans de Goede 	 * BIOS makes this work by setting the CHV_PADCTRL1_INVRXTX_TXDATA flag,
731a0bf06dcSHans de Goede 	 * preserve this flag if the pin is already setup as GPIO.
732a0bf06dcSHans de Goede 	 */
733a0bf06dcSHans de Goede 	value = chv_readl(pctrl, offset, CHV_PADCTRL0);
734a0bf06dcSHans de Goede 	if (value & CHV_PADCTRL0_GPIOEN)
735a0bf06dcSHans de Goede 		invrxtx_mask &= ~CHV_PADCTRL1_INVRXTX_TXDATA;
736a0bf06dcSHans de Goede 
7374e7293e3SAndy Shevchenko 	value = chv_readl(pctrl, offset, CHV_PADCTRL1);
738b6fb6e11SHans de Goede 	value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
739a0bf06dcSHans de Goede 	value &= ~invrxtx_mask;
740bfc8a4baSAndy Shevchenko 	chv_writel(pctrl, offset, CHV_PADCTRL1, value);
741b6fb6e11SHans de Goede }
742b6fb6e11SHans de Goede 
chv_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)7436e08d6bbSMika Westerberg static int chv_gpio_request_enable(struct pinctrl_dev *pctldev,
7446e08d6bbSMika Westerberg 				   struct pinctrl_gpio_range *range,
7454e737af8SAndy Shevchenko 				   unsigned int offset)
7466e08d6bbSMika Westerberg {
7473ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
7486e08d6bbSMika Westerberg 	unsigned long flags;
7496e08d6bbSMika Westerberg 	u32 value;
7506e08d6bbSMika Westerberg 
7510bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
7526e08d6bbSMika Westerberg 
7536e08d6bbSMika Westerberg 	if (chv_pad_locked(pctrl, offset)) {
7544e7293e3SAndy Shevchenko 		value = chv_readl(pctrl, offset, CHV_PADCTRL0);
7556e08d6bbSMika Westerberg 		if (!(value & CHV_PADCTRL0_GPIOEN)) {
7566e08d6bbSMika Westerberg 			/* Locked so cannot enable */
7570bd50d71SDan O'Donovan 			raw_spin_unlock_irqrestore(&chv_lock, flags);
7586e08d6bbSMika Westerberg 			return -EBUSY;
7596e08d6bbSMika Westerberg 		}
7606e08d6bbSMika Westerberg 	} else {
7618a828570SAndy Shevchenko 		struct intel_community_context *cctx = &pctrl->context.communities[0];
7626e08d6bbSMika Westerberg 		int i;
7636e08d6bbSMika Westerberg 
7646e08d6bbSMika Westerberg 		/* Reset the interrupt mapping */
7658a828570SAndy Shevchenko 		for (i = 0; i < ARRAY_SIZE(cctx->intr_lines); i++) {
7668a828570SAndy Shevchenko 			if (cctx->intr_lines[i] == offset) {
767bdfbef2dSHans de Goede 				cctx->intr_lines[i] = CHV_INVALID_HWIRQ;
7686e08d6bbSMika Westerberg 				break;
7696e08d6bbSMika Westerberg 			}
7706e08d6bbSMika Westerberg 		}
7716e08d6bbSMika Westerberg 
7726e08d6bbSMika Westerberg 		/* Disable interrupt generation */
773b6fb6e11SHans de Goede 		chv_gpio_clear_triggering(pctrl, offset);
7746e08d6bbSMika Westerberg 
7754e7293e3SAndy Shevchenko 		value = chv_readl(pctrl, offset, CHV_PADCTRL0);
7762479c730SMika Westerberg 
7772479c730SMika Westerberg 		/*
7782479c730SMika Westerberg 		 * If the pin is in HiZ mode (both TX and RX buffers are
7792479c730SMika Westerberg 		 * disabled) we turn it to be input now.
7802479c730SMika Westerberg 		 */
7812479c730SMika Westerberg 		if ((value & CHV_PADCTRL0_GPIOCFG_MASK) ==
7822479c730SMika Westerberg 		     (CHV_PADCTRL0_GPIOCFG_HIZ << CHV_PADCTRL0_GPIOCFG_SHIFT)) {
7832479c730SMika Westerberg 			value &= ~CHV_PADCTRL0_GPIOCFG_MASK;
784bfc8a4baSAndy Shevchenko 			value |= CHV_PADCTRL0_GPIOCFG_GPI << CHV_PADCTRL0_GPIOCFG_SHIFT;
7852479c730SMika Westerberg 		}
7862479c730SMika Westerberg 
7872479c730SMika Westerberg 		/* Switch to a GPIO mode */
7882479c730SMika Westerberg 		value |= CHV_PADCTRL0_GPIOEN;
789bfc8a4baSAndy Shevchenko 		chv_writel(pctrl, offset, CHV_PADCTRL0, value);
7906e08d6bbSMika Westerberg 	}
7916e08d6bbSMika Westerberg 
7920bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
7936e08d6bbSMika Westerberg 
7946e08d6bbSMika Westerberg 	return 0;
7956e08d6bbSMika Westerberg }
7966e08d6bbSMika Westerberg 
chv_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)7976e08d6bbSMika Westerberg static void chv_gpio_disable_free(struct pinctrl_dev *pctldev,
7986e08d6bbSMika Westerberg 				  struct pinctrl_gpio_range *range,
7994e737af8SAndy Shevchenko 				  unsigned int offset)
8006e08d6bbSMika Westerberg {
8013ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8026e08d6bbSMika Westerberg 	unsigned long flags;
8036e08d6bbSMika Westerberg 
8040bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
8056e08d6bbSMika Westerberg 
8061adde32aSHans de Goede 	if (!chv_pad_locked(pctrl, offset))
8071adde32aSHans de Goede 		chv_gpio_clear_triggering(pctrl, offset);
8086e08d6bbSMika Westerberg 
8090bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
8106e08d6bbSMika Westerberg }
8116e08d6bbSMika Westerberg 
chv_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset,bool input)8126e08d6bbSMika Westerberg static int chv_gpio_set_direction(struct pinctrl_dev *pctldev,
8136e08d6bbSMika Westerberg 				  struct pinctrl_gpio_range *range,
8144e737af8SAndy Shevchenko 				  unsigned int offset, bool input)
8156e08d6bbSMika Westerberg {
8163ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8176e08d6bbSMika Westerberg 	unsigned long flags;
8186e08d6bbSMika Westerberg 	u32 ctrl0;
8196e08d6bbSMika Westerberg 
8200bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
8216e08d6bbSMika Westerberg 
8224e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0) & ~CHV_PADCTRL0_GPIOCFG_MASK;
8236e08d6bbSMika Westerberg 	if (input)
8246e08d6bbSMika Westerberg 		ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPI << CHV_PADCTRL0_GPIOCFG_SHIFT;
8256e08d6bbSMika Westerberg 	else
8266e08d6bbSMika Westerberg 		ctrl0 |= CHV_PADCTRL0_GPIOCFG_GPO << CHV_PADCTRL0_GPIOCFG_SHIFT;
827bfc8a4baSAndy Shevchenko 	chv_writel(pctrl, offset, CHV_PADCTRL0, ctrl0);
8286e08d6bbSMika Westerberg 
8290bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
8306e08d6bbSMika Westerberg 
8316e08d6bbSMika Westerberg 	return 0;
8326e08d6bbSMika Westerberg }
8336e08d6bbSMika Westerberg 
8346e08d6bbSMika Westerberg static const struct pinmux_ops chv_pinmux_ops = {
835a2118cebSRaag Jadav 	.get_functions_count = intel_get_functions_count,
836a2118cebSRaag Jadav 	.get_function_name = intel_get_function_name,
837a2118cebSRaag Jadav 	.get_function_groups = intel_get_function_groups,
8386e08d6bbSMika Westerberg 	.set_mux = chv_pinmux_set_mux,
8396e08d6bbSMika Westerberg 	.gpio_request_enable = chv_gpio_request_enable,
8406e08d6bbSMika Westerberg 	.gpio_disable_free = chv_gpio_disable_free,
8416e08d6bbSMika Westerberg 	.gpio_set_direction = chv_gpio_set_direction,
8426e08d6bbSMika Westerberg };
8436e08d6bbSMika Westerberg 
chv_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)8444e737af8SAndy Shevchenko static int chv_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
8456e08d6bbSMika Westerberg 			  unsigned long *config)
8466e08d6bbSMika Westerberg {
8473ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8486e08d6bbSMika Westerberg 	enum pin_config_param param = pinconf_to_config_param(*config);
8496e08d6bbSMika Westerberg 	unsigned long flags;
8506e08d6bbSMika Westerberg 	u32 ctrl0, ctrl1;
8516e08d6bbSMika Westerberg 	u16 arg = 0;
8526e08d6bbSMika Westerberg 	u32 term;
8536e08d6bbSMika Westerberg 
8540bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
8554e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, pin, CHV_PADCTRL0);
8564e7293e3SAndy Shevchenko 	ctrl1 = chv_readl(pctrl, pin, CHV_PADCTRL1);
8570bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
8586e08d6bbSMika Westerberg 
8596e08d6bbSMika Westerberg 	term = (ctrl0 & CHV_PADCTRL0_TERM_MASK) >> CHV_PADCTRL0_TERM_SHIFT;
8606e08d6bbSMika Westerberg 
8616e08d6bbSMika Westerberg 	switch (param) {
8626e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
8636e08d6bbSMika Westerberg 		if (term)
8646e08d6bbSMika Westerberg 			return -EINVAL;
8656e08d6bbSMika Westerberg 		break;
8666e08d6bbSMika Westerberg 
8676e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
8686e08d6bbSMika Westerberg 		if (!(ctrl0 & CHV_PADCTRL0_TERM_UP))
8696e08d6bbSMika Westerberg 			return -EINVAL;
8706e08d6bbSMika Westerberg 
8716e08d6bbSMika Westerberg 		switch (term) {
8726e08d6bbSMika Westerberg 		case CHV_PADCTRL0_TERM_20K:
8736e08d6bbSMika Westerberg 			arg = 20000;
8746e08d6bbSMika Westerberg 			break;
8756e08d6bbSMika Westerberg 		case CHV_PADCTRL0_TERM_5K:
8766e08d6bbSMika Westerberg 			arg = 5000;
8776e08d6bbSMika Westerberg 			break;
8786e08d6bbSMika Westerberg 		case CHV_PADCTRL0_TERM_1K:
8796e08d6bbSMika Westerberg 			arg = 1000;
8806e08d6bbSMika Westerberg 			break;
8816e08d6bbSMika Westerberg 		}
8826e08d6bbSMika Westerberg 
8836e08d6bbSMika Westerberg 		break;
8846e08d6bbSMika Westerberg 
8856e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
8866e08d6bbSMika Westerberg 		if (!term || (ctrl0 & CHV_PADCTRL0_TERM_UP))
8876e08d6bbSMika Westerberg 			return -EINVAL;
8886e08d6bbSMika Westerberg 
8896e08d6bbSMika Westerberg 		switch (term) {
8906e08d6bbSMika Westerberg 		case CHV_PADCTRL0_TERM_20K:
8916e08d6bbSMika Westerberg 			arg = 20000;
8926e08d6bbSMika Westerberg 			break;
8936e08d6bbSMika Westerberg 		case CHV_PADCTRL0_TERM_5K:
8946e08d6bbSMika Westerberg 			arg = 5000;
8956e08d6bbSMika Westerberg 			break;
8966e08d6bbSMika Westerberg 		}
8976e08d6bbSMika Westerberg 
8986e08d6bbSMika Westerberg 		break;
8996e08d6bbSMika Westerberg 
9006e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE: {
9016e08d6bbSMika Westerberg 		u32 cfg;
9026e08d6bbSMika Westerberg 
9036e08d6bbSMika Westerberg 		cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
9046e08d6bbSMika Westerberg 		cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
9056e08d6bbSMika Westerberg 		if (cfg != CHV_PADCTRL0_GPIOCFG_HIZ)
9066e08d6bbSMika Westerberg 			return -EINVAL;
9076e08d6bbSMika Westerberg 
9086e08d6bbSMika Westerberg 		break;
9095835196aSAndy Shevchenko 
9105835196aSAndy Shevchenko 	case PIN_CONFIG_DRIVE_PUSH_PULL:
9115835196aSAndy Shevchenko 		if (ctrl1 & CHV_PADCTRL1_ODEN)
9125835196aSAndy Shevchenko 			return -EINVAL;
9135835196aSAndy Shevchenko 		break;
9145835196aSAndy Shevchenko 
9155835196aSAndy Shevchenko 	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
9165835196aSAndy Shevchenko 		if (!(ctrl1 & CHV_PADCTRL1_ODEN))
9175835196aSAndy Shevchenko 			return -EINVAL;
9185835196aSAndy Shevchenko 		break;
9196e08d6bbSMika Westerberg 	}
9206e08d6bbSMika Westerberg 
9216e08d6bbSMika Westerberg 	default:
9226e08d6bbSMika Westerberg 		return -ENOTSUPP;
9236e08d6bbSMika Westerberg 	}
9246e08d6bbSMika Westerberg 
9256e08d6bbSMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
9266e08d6bbSMika Westerberg 	return 0;
9276e08d6bbSMika Westerberg }
9286e08d6bbSMika Westerberg 
chv_config_set_pull(struct intel_pinctrl * pctrl,unsigned int pin,enum pin_config_param param,u32 arg)9293ea2e2caSAndy Shevchenko static int chv_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
93058957d2eSMika Westerberg 			       enum pin_config_param param, u32 arg)
9316e08d6bbSMika Westerberg {
9326e08d6bbSMika Westerberg 	unsigned long flags;
9336e08d6bbSMika Westerberg 	u32 ctrl0, pull;
9346e08d6bbSMika Westerberg 
9350bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
9364e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, pin, CHV_PADCTRL0);
9376e08d6bbSMika Westerberg 
9386e08d6bbSMika Westerberg 	switch (param) {
9396e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
9406e08d6bbSMika Westerberg 		ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
9416e08d6bbSMika Westerberg 		break;
9426e08d6bbSMika Westerberg 
9436e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
9446e08d6bbSMika Westerberg 		ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
9456e08d6bbSMika Westerberg 
9466e08d6bbSMika Westerberg 		switch (arg) {
9476e08d6bbSMika Westerberg 		case 1000:
9486e08d6bbSMika Westerberg 			/* For 1k there is only pull up */
9496e08d6bbSMika Westerberg 			pull = CHV_PADCTRL0_TERM_1K << CHV_PADCTRL0_TERM_SHIFT;
9506e08d6bbSMika Westerberg 			break;
9516e08d6bbSMika Westerberg 		case 5000:
9526e08d6bbSMika Westerberg 			pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
9536e08d6bbSMika Westerberg 			break;
9546e08d6bbSMika Westerberg 		case 20000:
9556e08d6bbSMika Westerberg 			pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
9566e08d6bbSMika Westerberg 			break;
9576e08d6bbSMika Westerberg 		default:
9580bd50d71SDan O'Donovan 			raw_spin_unlock_irqrestore(&chv_lock, flags);
9596e08d6bbSMika Westerberg 			return -EINVAL;
9606e08d6bbSMika Westerberg 		}
9616e08d6bbSMika Westerberg 
9626e08d6bbSMika Westerberg 		ctrl0 |= CHV_PADCTRL0_TERM_UP | pull;
9636e08d6bbSMika Westerberg 		break;
9646e08d6bbSMika Westerberg 
9656e08d6bbSMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
9666e08d6bbSMika Westerberg 		ctrl0 &= ~(CHV_PADCTRL0_TERM_MASK | CHV_PADCTRL0_TERM_UP);
9676e08d6bbSMika Westerberg 
9686e08d6bbSMika Westerberg 		switch (arg) {
9696e08d6bbSMika Westerberg 		case 5000:
9706e08d6bbSMika Westerberg 			pull = CHV_PADCTRL0_TERM_5K << CHV_PADCTRL0_TERM_SHIFT;
9716e08d6bbSMika Westerberg 			break;
9726e08d6bbSMika Westerberg 		case 20000:
9736e08d6bbSMika Westerberg 			pull = CHV_PADCTRL0_TERM_20K << CHV_PADCTRL0_TERM_SHIFT;
9746e08d6bbSMika Westerberg 			break;
9756e08d6bbSMika Westerberg 		default:
9760bd50d71SDan O'Donovan 			raw_spin_unlock_irqrestore(&chv_lock, flags);
9776e08d6bbSMika Westerberg 			return -EINVAL;
9786e08d6bbSMika Westerberg 		}
9796e08d6bbSMika Westerberg 
9806e08d6bbSMika Westerberg 		ctrl0 |= pull;
9816e08d6bbSMika Westerberg 		break;
9826e08d6bbSMika Westerberg 
9836e08d6bbSMika Westerberg 	default:
9840bd50d71SDan O'Donovan 		raw_spin_unlock_irqrestore(&chv_lock, flags);
9856e08d6bbSMika Westerberg 		return -EINVAL;
9866e08d6bbSMika Westerberg 	}
9876e08d6bbSMika Westerberg 
988bfc8a4baSAndy Shevchenko 	chv_writel(pctrl, pin, CHV_PADCTRL0, ctrl0);
9890bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
9906e08d6bbSMika Westerberg 
9916e08d6bbSMika Westerberg 	return 0;
9926e08d6bbSMika Westerberg }
9936e08d6bbSMika Westerberg 
chv_config_set_oden(struct intel_pinctrl * pctrl,unsigned int pin,bool enable)9943ea2e2caSAndy Shevchenko static int chv_config_set_oden(struct intel_pinctrl *pctrl, unsigned int pin,
995ccdf81d0SDan O'Donovan 			       bool enable)
996ccdf81d0SDan O'Donovan {
997ccdf81d0SDan O'Donovan 	unsigned long flags;
998ccdf81d0SDan O'Donovan 	u32 ctrl1;
999ccdf81d0SDan O'Donovan 
1000ccdf81d0SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
10014e7293e3SAndy Shevchenko 	ctrl1 = chv_readl(pctrl, pin, CHV_PADCTRL1);
1002ccdf81d0SDan O'Donovan 
1003ccdf81d0SDan O'Donovan 	if (enable)
1004ccdf81d0SDan O'Donovan 		ctrl1 |= CHV_PADCTRL1_ODEN;
1005ccdf81d0SDan O'Donovan 	else
1006ccdf81d0SDan O'Donovan 		ctrl1 &= ~CHV_PADCTRL1_ODEN;
1007ccdf81d0SDan O'Donovan 
1008bfc8a4baSAndy Shevchenko 	chv_writel(pctrl, pin, CHV_PADCTRL1, ctrl1);
1009ccdf81d0SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
1010ccdf81d0SDan O'Donovan 
1011ccdf81d0SDan O'Donovan 	return 0;
1012ccdf81d0SDan O'Donovan }
1013ccdf81d0SDan O'Donovan 
chv_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int nconfigs)10144e737af8SAndy Shevchenko static int chv_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
10154e737af8SAndy Shevchenko 			  unsigned long *configs, unsigned int nconfigs)
10166e08d6bbSMika Westerberg {
10173ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
1018db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
10196e08d6bbSMika Westerberg 	enum pin_config_param param;
10206e08d6bbSMika Westerberg 	int i, ret;
102158957d2eSMika Westerberg 	u32 arg;
10226e08d6bbSMika Westerberg 
10236e08d6bbSMika Westerberg 	if (chv_pad_locked(pctrl, pin))
10246e08d6bbSMika Westerberg 		return -EBUSY;
10256e08d6bbSMika Westerberg 
10266e08d6bbSMika Westerberg 	for (i = 0; i < nconfigs; i++) {
10276e08d6bbSMika Westerberg 		param = pinconf_to_config_param(configs[i]);
10286e08d6bbSMika Westerberg 		arg = pinconf_to_config_argument(configs[i]);
10296e08d6bbSMika Westerberg 
10306e08d6bbSMika Westerberg 		switch (param) {
10316e08d6bbSMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
10326e08d6bbSMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
10336e08d6bbSMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
10346e08d6bbSMika Westerberg 			ret = chv_config_set_pull(pctrl, pin, param, arg);
10356e08d6bbSMika Westerberg 			if (ret)
10366e08d6bbSMika Westerberg 				return ret;
10376e08d6bbSMika Westerberg 			break;
10386e08d6bbSMika Westerberg 
1039ccdf81d0SDan O'Donovan 		case PIN_CONFIG_DRIVE_PUSH_PULL:
1040ccdf81d0SDan O'Donovan 			ret = chv_config_set_oden(pctrl, pin, false);
1041ccdf81d0SDan O'Donovan 			if (ret)
1042ccdf81d0SDan O'Donovan 				return ret;
1043ccdf81d0SDan O'Donovan 			break;
1044ccdf81d0SDan O'Donovan 
1045ccdf81d0SDan O'Donovan 		case PIN_CONFIG_DRIVE_OPEN_DRAIN:
1046ccdf81d0SDan O'Donovan 			ret = chv_config_set_oden(pctrl, pin, true);
1047ccdf81d0SDan O'Donovan 			if (ret)
1048ccdf81d0SDan O'Donovan 				return ret;
1049ccdf81d0SDan O'Donovan 			break;
1050ccdf81d0SDan O'Donovan 
10516e08d6bbSMika Westerberg 		default:
10526e08d6bbSMika Westerberg 			return -ENOTSUPP;
10536e08d6bbSMika Westerberg 		}
10546e08d6bbSMika Westerberg 
1055db1b2a8cSAndy Shevchenko 		dev_dbg(dev, "pin %d set config %d arg %u\n", pin, param, arg);
10566e08d6bbSMika Westerberg 	}
10576e08d6bbSMika Westerberg 
10586e08d6bbSMika Westerberg 	return 0;
10596e08d6bbSMika Westerberg }
10606e08d6bbSMika Westerberg 
chv_config_group_get(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * config)106177401d7fSDan O'Donovan static int chv_config_group_get(struct pinctrl_dev *pctldev,
106277401d7fSDan O'Donovan 				unsigned int group,
106377401d7fSDan O'Donovan 				unsigned long *config)
106477401d7fSDan O'Donovan {
106577401d7fSDan O'Donovan 	const unsigned int *pins;
106677401d7fSDan O'Donovan 	unsigned int npins;
106777401d7fSDan O'Donovan 	int ret;
106877401d7fSDan O'Donovan 
1069a2118cebSRaag Jadav 	ret = intel_get_group_pins(pctldev, group, &pins, &npins);
107077401d7fSDan O'Donovan 	if (ret)
107177401d7fSDan O'Donovan 		return ret;
107277401d7fSDan O'Donovan 
107377401d7fSDan O'Donovan 	ret = chv_config_get(pctldev, pins[0], config);
107477401d7fSDan O'Donovan 	if (ret)
107577401d7fSDan O'Donovan 		return ret;
107677401d7fSDan O'Donovan 
107777401d7fSDan O'Donovan 	return 0;
107877401d7fSDan O'Donovan }
107977401d7fSDan O'Donovan 
chv_config_group_set(struct pinctrl_dev * pctldev,unsigned int group,unsigned long * configs,unsigned int num_configs)108077401d7fSDan O'Donovan static int chv_config_group_set(struct pinctrl_dev *pctldev,
108177401d7fSDan O'Donovan 				unsigned int group, unsigned long *configs,
108277401d7fSDan O'Donovan 				unsigned int num_configs)
108377401d7fSDan O'Donovan {
108477401d7fSDan O'Donovan 	const unsigned int *pins;
108577401d7fSDan O'Donovan 	unsigned int npins;
108677401d7fSDan O'Donovan 	int i, ret;
108777401d7fSDan O'Donovan 
1088a2118cebSRaag Jadav 	ret = intel_get_group_pins(pctldev, group, &pins, &npins);
108977401d7fSDan O'Donovan 	if (ret)
109077401d7fSDan O'Donovan 		return ret;
109177401d7fSDan O'Donovan 
109277401d7fSDan O'Donovan 	for (i = 0; i < npins; i++) {
109377401d7fSDan O'Donovan 		ret = chv_config_set(pctldev, pins[i], configs, num_configs);
109477401d7fSDan O'Donovan 		if (ret)
109577401d7fSDan O'Donovan 			return ret;
109677401d7fSDan O'Donovan 	}
109777401d7fSDan O'Donovan 
109877401d7fSDan O'Donovan 	return 0;
109977401d7fSDan O'Donovan }
110077401d7fSDan O'Donovan 
11016e08d6bbSMika Westerberg static const struct pinconf_ops chv_pinconf_ops = {
11026e08d6bbSMika Westerberg 	.is_generic = true,
11036e08d6bbSMika Westerberg 	.pin_config_set = chv_config_set,
11046e08d6bbSMika Westerberg 	.pin_config_get = chv_config_get,
110577401d7fSDan O'Donovan 	.pin_config_group_get = chv_config_group_get,
110677401d7fSDan O'Donovan 	.pin_config_group_set = chv_config_group_set,
11076e08d6bbSMika Westerberg };
11086e08d6bbSMika Westerberg 
11096e08d6bbSMika Westerberg static struct pinctrl_desc chv_pinctrl_desc = {
11106e08d6bbSMika Westerberg 	.pctlops = &chv_pinctrl_ops,
11116e08d6bbSMika Westerberg 	.pmxops = &chv_pinmux_ops,
11126e08d6bbSMika Westerberg 	.confops = &chv_pinconf_ops,
11136e08d6bbSMika Westerberg 	.owner = THIS_MODULE,
11146e08d6bbSMika Westerberg };
11156e08d6bbSMika Westerberg 
chv_gpio_get(struct gpio_chip * chip,unsigned int offset)11164e737af8SAndy Shevchenko static int chv_gpio_get(struct gpio_chip *chip, unsigned int offset)
11176e08d6bbSMika Westerberg {
11183ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
11194585b000SMika Westerberg 	unsigned long flags;
11206e08d6bbSMika Westerberg 	u32 ctrl0, cfg;
11216e08d6bbSMika Westerberg 
11220bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
11234e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
11240bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
11256e08d6bbSMika Westerberg 
11266e08d6bbSMika Westerberg 	cfg = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
11276e08d6bbSMika Westerberg 	cfg >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
11286e08d6bbSMika Westerberg 
11296e08d6bbSMika Westerberg 	if (cfg == CHV_PADCTRL0_GPIOCFG_GPO)
11306e08d6bbSMika Westerberg 		return !!(ctrl0 & CHV_PADCTRL0_GPIOTXSTATE);
11316e08d6bbSMika Westerberg 	return !!(ctrl0 & CHV_PADCTRL0_GPIORXSTATE);
11326e08d6bbSMika Westerberg }
11336e08d6bbSMika Westerberg 
chv_gpio_set(struct gpio_chip * chip,unsigned int offset,int value)11344e737af8SAndy Shevchenko static void chv_gpio_set(struct gpio_chip *chip, unsigned int offset, int value)
11356e08d6bbSMika Westerberg {
11363ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
11376e08d6bbSMika Westerberg 	unsigned long flags;
11386e08d6bbSMika Westerberg 	u32 ctrl0;
11396e08d6bbSMika Westerberg 
11400bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
11416e08d6bbSMika Westerberg 
11424e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
11436e08d6bbSMika Westerberg 
11446e08d6bbSMika Westerberg 	if (value)
11456e08d6bbSMika Westerberg 		ctrl0 |= CHV_PADCTRL0_GPIOTXSTATE;
11466e08d6bbSMika Westerberg 	else
11476e08d6bbSMika Westerberg 		ctrl0 &= ~CHV_PADCTRL0_GPIOTXSTATE;
11486e08d6bbSMika Westerberg 
1149bfc8a4baSAndy Shevchenko 	chv_writel(pctrl, offset, CHV_PADCTRL0, ctrl0);
11506e08d6bbSMika Westerberg 
11510bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
11526e08d6bbSMika Westerberg }
11536e08d6bbSMika Westerberg 
chv_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)11544e737af8SAndy Shevchenko static int chv_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
11556e08d6bbSMika Westerberg {
11563ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
11576e08d6bbSMika Westerberg 	u32 ctrl0, direction;
11584585b000SMika Westerberg 	unsigned long flags;
11596e08d6bbSMika Westerberg 
11600bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
11614e7293e3SAndy Shevchenko 	ctrl0 = chv_readl(pctrl, offset, CHV_PADCTRL0);
11620bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
11636e08d6bbSMika Westerberg 
11646e08d6bbSMika Westerberg 	direction = ctrl0 & CHV_PADCTRL0_GPIOCFG_MASK;
11656e08d6bbSMika Westerberg 	direction >>= CHV_PADCTRL0_GPIOCFG_SHIFT;
11666e08d6bbSMika Westerberg 
116790a1eb18SMatti Vaittinen 	if (direction == CHV_PADCTRL0_GPIOCFG_GPO)
116890a1eb18SMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
116990a1eb18SMatti Vaittinen 
117090a1eb18SMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
11716e08d6bbSMika Westerberg }
11726e08d6bbSMika Westerberg 
chv_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)11734e737af8SAndy Shevchenko static int chv_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
11746e08d6bbSMika Westerberg {
11756e08d6bbSMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
11766e08d6bbSMika Westerberg }
11776e08d6bbSMika Westerberg 
chv_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int value)11784e737af8SAndy Shevchenko static int chv_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
11796e08d6bbSMika Westerberg 				     int value)
11806e08d6bbSMika Westerberg {
1181549e783fSqipeng.zha 	chv_gpio_set(chip, offset, value);
11826e08d6bbSMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
11836e08d6bbSMika Westerberg }
11846e08d6bbSMika Westerberg 
11856e08d6bbSMika Westerberg static const struct gpio_chip chv_gpio_chip = {
11866e08d6bbSMika Westerberg 	.owner = THIS_MODULE,
118798c85d58SJonas Gorski 	.request = gpiochip_generic_request,
118898c85d58SJonas Gorski 	.free = gpiochip_generic_free,
11896e08d6bbSMika Westerberg 	.get_direction = chv_gpio_get_direction,
11906e08d6bbSMika Westerberg 	.direction_input = chv_gpio_direction_input,
11916e08d6bbSMika Westerberg 	.direction_output = chv_gpio_direction_output,
11926e08d6bbSMika Westerberg 	.get = chv_gpio_get,
11936e08d6bbSMika Westerberg 	.set = chv_gpio_set,
11946e08d6bbSMika Westerberg };
11956e08d6bbSMika Westerberg 
chv_gpio_irq_ack(struct irq_data * d)11966e08d6bbSMika Westerberg static void chv_gpio_irq_ack(struct irq_data *d)
11976e08d6bbSMika Westerberg {
11986e08d6bbSMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
11993ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1200df38990dSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
12016e08d6bbSMika Westerberg 	u32 intr_line;
12026e08d6bbSMika Westerberg 
12030bd50d71SDan O'Donovan 	raw_spin_lock(&chv_lock);
12046e08d6bbSMika Westerberg 
1205df38990dSAndy Shevchenko 	intr_line = chv_readl(pctrl, hwirq, CHV_PADCTRL0);
12066e08d6bbSMika Westerberg 	intr_line &= CHV_PADCTRL0_INTSEL_MASK;
12076e08d6bbSMika Westerberg 	intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
120899fd6512SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTSTAT, BIT(intr_line));
12096e08d6bbSMika Westerberg 
12100bd50d71SDan O'Donovan 	raw_spin_unlock(&chv_lock);
12116e08d6bbSMika Westerberg }
12126e08d6bbSMika Westerberg 
chv_gpio_irq_mask_unmask(struct gpio_chip * gc,irq_hw_number_t hwirq,bool mask)121368aa84ffSAndy Shevchenko static void chv_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask)
12146e08d6bbSMika Westerberg {
12153ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
12166e08d6bbSMika Westerberg 	u32 value, intr_line;
12176e08d6bbSMika Westerberg 	unsigned long flags;
12186e08d6bbSMika Westerberg 
12190bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
12206e08d6bbSMika Westerberg 
1221df38990dSAndy Shevchenko 	intr_line = chv_readl(pctrl, hwirq, CHV_PADCTRL0);
12226e08d6bbSMika Westerberg 	intr_line &= CHV_PADCTRL0_INTSEL_MASK;
12236e08d6bbSMika Westerberg 	intr_line >>= CHV_PADCTRL0_INTSEL_SHIFT;
12246e08d6bbSMika Westerberg 
122599fd6512SAndy Shevchenko 	value = chv_pctrl_readl(pctrl, CHV_INTMASK);
12266e08d6bbSMika Westerberg 	if (mask)
12276e08d6bbSMika Westerberg 		value &= ~BIT(intr_line);
12286e08d6bbSMika Westerberg 	else
12296e08d6bbSMika Westerberg 		value |= BIT(intr_line);
123099fd6512SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTMASK, value);
12316e08d6bbSMika Westerberg 
12320bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
12336e08d6bbSMika Westerberg }
12346e08d6bbSMika Westerberg 
chv_gpio_irq_mask(struct irq_data * d)12356e08d6bbSMika Westerberg static void chv_gpio_irq_mask(struct irq_data *d)
12366e08d6bbSMika Westerberg {
1237df38990dSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1238df38990dSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
1239df38990dSAndy Shevchenko 
124068aa84ffSAndy Shevchenko 	chv_gpio_irq_mask_unmask(gc, hwirq, true);
1241df38990dSAndy Shevchenko 	gpiochip_disable_irq(gc, hwirq);
12426e08d6bbSMika Westerberg }
12436e08d6bbSMika Westerberg 
chv_gpio_irq_unmask(struct irq_data * d)12446e08d6bbSMika Westerberg static void chv_gpio_irq_unmask(struct irq_data *d)
12456e08d6bbSMika Westerberg {
1246df38990dSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1247df38990dSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
1248df38990dSAndy Shevchenko 
1249df38990dSAndy Shevchenko 	gpiochip_enable_irq(gc, hwirq);
125068aa84ffSAndy Shevchenko 	chv_gpio_irq_mask_unmask(gc, hwirq, false);
12516e08d6bbSMika Westerberg }
12526e08d6bbSMika Westerberg 
chv_gpio_irq_startup(struct irq_data * d)1253e6c906deSMika Westerberg static unsigned chv_gpio_irq_startup(struct irq_data *d)
1254e6c906deSMika Westerberg {
1255e6c906deSMika Westerberg 	/*
1256e6c906deSMika Westerberg 	 * Check if the interrupt has been requested with 0 as triggering
1257e6c906deSMika Westerberg 	 * type. In that case it is assumed that the current values
1258e6c906deSMika Westerberg 	 * programmed to the hardware are used (e.g BIOS configured
1259e6c906deSMika Westerberg 	 * defaults).
1260e6c906deSMika Westerberg 	 *
1261e6c906deSMika Westerberg 	 * In that case ->irq_set_type() will never be called so we need to
1262e6c906deSMika Westerberg 	 * read back the values from hardware now, set correct flow handler
1263e6c906deSMika Westerberg 	 * and update mappings before the interrupt is being used.
1264e6c906deSMika Westerberg 	 */
1265e6c906deSMika Westerberg 	if (irqd_get_trigger_type(d) == IRQ_TYPE_NONE) {
1266e6c906deSMika Westerberg 		struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
12673ea2e2caSAndy Shevchenko 		struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1268db1b2a8cSAndy Shevchenko 		struct device *dev = pctrl->dev;
12698a828570SAndy Shevchenko 		struct intel_community_context *cctx = &pctrl->context.communities[0];
1270df38990dSAndy Shevchenko 		irq_hw_number_t hwirq = irqd_to_hwirq(d);
1271e6c906deSMika Westerberg 		irq_flow_handler_t handler;
1272e6c906deSMika Westerberg 		unsigned long flags;
1273e6c906deSMika Westerberg 		u32 intsel, value;
1274e6c906deSMika Westerberg 
12750bd50d71SDan O'Donovan 		raw_spin_lock_irqsave(&chv_lock, flags);
1276df38990dSAndy Shevchenko 		intsel = chv_readl(pctrl, hwirq, CHV_PADCTRL0);
1277e6c906deSMika Westerberg 		intsel &= CHV_PADCTRL0_INTSEL_MASK;
1278e6c906deSMika Westerberg 		intsel >>= CHV_PADCTRL0_INTSEL_SHIFT;
1279e6c906deSMika Westerberg 
1280df38990dSAndy Shevchenko 		value = chv_readl(pctrl, hwirq, CHV_PADCTRL1);
1281e6c906deSMika Westerberg 		if (value & CHV_PADCTRL1_INTWAKECFG_LEVEL)
1282e6c906deSMika Westerberg 			handler = handle_level_irq;
1283e6c906deSMika Westerberg 		else
1284e6c906deSMika Westerberg 			handler = handle_edge_irq;
1285e6c906deSMika Westerberg 
1286bdfbef2dSHans de Goede 		if (cctx->intr_lines[intsel] == CHV_INVALID_HWIRQ) {
1287a4e3f783SThomas Gleixner 			irq_set_handler_locked(d, handler);
1288df38990dSAndy Shevchenko 			dev_dbg(dev, "using interrupt line %u for IRQ_TYPE_NONE on pin %lu\n",
1289df38990dSAndy Shevchenko 				intsel, hwirq);
1290df38990dSAndy Shevchenko 			cctx->intr_lines[intsel] = hwirq;
1291e6c906deSMika Westerberg 		}
12920bd50d71SDan O'Donovan 		raw_spin_unlock_irqrestore(&chv_lock, flags);
1293e6c906deSMika Westerberg 	}
1294e6c906deSMika Westerberg 
1295e6c906deSMika Westerberg 	chv_gpio_irq_unmask(d);
1296e6c906deSMika Westerberg 	return 0;
1297e6c906deSMika Westerberg }
1298e6c906deSMika Westerberg 
chv_gpio_set_intr_line(struct intel_pinctrl * pctrl,unsigned int pin)129907199dbfSHans de Goede static int chv_gpio_set_intr_line(struct intel_pinctrl *pctrl, unsigned int pin)
130007199dbfSHans de Goede {
1301db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
130207199dbfSHans de Goede 	struct intel_community_context *cctx = &pctrl->context.communities[0];
130307199dbfSHans de Goede 	const struct intel_community *community = &pctrl->communities[0];
130407199dbfSHans de Goede 	u32 value, intsel;
130507199dbfSHans de Goede 	int i;
130607199dbfSHans de Goede 
130707199dbfSHans de Goede 	value = chv_readl(pctrl, pin, CHV_PADCTRL0);
130807199dbfSHans de Goede 	intsel = (value & CHV_PADCTRL0_INTSEL_MASK) >> CHV_PADCTRL0_INTSEL_SHIFT;
130907199dbfSHans de Goede 
131007199dbfSHans de Goede 	if (cctx->intr_lines[intsel] == pin)
131107199dbfSHans de Goede 		return 0;
131207199dbfSHans de Goede 
131307199dbfSHans de Goede 	if (cctx->intr_lines[intsel] == CHV_INVALID_HWIRQ) {
1314db1b2a8cSAndy Shevchenko 		dev_dbg(dev, "using interrupt line %u for pin %u\n", intsel, pin);
131507199dbfSHans de Goede 		cctx->intr_lines[intsel] = pin;
131607199dbfSHans de Goede 		return 0;
131707199dbfSHans de Goede 	}
131807199dbfSHans de Goede 
131907199dbfSHans de Goede 	/*
132007199dbfSHans de Goede 	 * The interrupt line selected by the BIOS is already in use by
132107199dbfSHans de Goede 	 * another pin, this is a known BIOS bug found on several models.
132207199dbfSHans de Goede 	 * But this may also be caused by Linux deciding to use a pin as
132307199dbfSHans de Goede 	 * IRQ which was not expected to be used as such by the BIOS authors,
132407199dbfSHans de Goede 	 * so log this at info level only.
132507199dbfSHans de Goede 	 */
1326db1b2a8cSAndy Shevchenko 	dev_info(dev, "interrupt line %u is used by both pin %u and pin %u\n", intsel,
1327db1b2a8cSAndy Shevchenko 		 cctx->intr_lines[intsel], pin);
132807199dbfSHans de Goede 
132907199dbfSHans de Goede 	if (chv_pad_locked(pctrl, pin))
133007199dbfSHans de Goede 		return -EBUSY;
133107199dbfSHans de Goede 
133207199dbfSHans de Goede 	/*
133307199dbfSHans de Goede 	 * The BIOS fills the interrupt lines from 0 counting up, start at
133407199dbfSHans de Goede 	 * the other end to find a free interrupt line to workaround this.
133507199dbfSHans de Goede 	 */
133607199dbfSHans de Goede 	for (i = community->nirqs - 1; i >= 0; i--) {
133707199dbfSHans de Goede 		if (cctx->intr_lines[i] == CHV_INVALID_HWIRQ)
133807199dbfSHans de Goede 			break;
133907199dbfSHans de Goede 	}
134007199dbfSHans de Goede 	if (i < 0)
134107199dbfSHans de Goede 		return -EBUSY;
134207199dbfSHans de Goede 
1343db1b2a8cSAndy Shevchenko 	dev_info(dev, "changing the interrupt line for pin %u to %d\n", pin, i);
134407199dbfSHans de Goede 
134507199dbfSHans de Goede 	value = (value & ~CHV_PADCTRL0_INTSEL_MASK) | (i << CHV_PADCTRL0_INTSEL_SHIFT);
134607199dbfSHans de Goede 	chv_writel(pctrl, pin, CHV_PADCTRL0, value);
134707199dbfSHans de Goede 	cctx->intr_lines[i] = pin;
134807199dbfSHans de Goede 
134907199dbfSHans de Goede 	return 0;
135007199dbfSHans de Goede }
135107199dbfSHans de Goede 
chv_gpio_irq_type(struct irq_data * d,unsigned int type)13524e737af8SAndy Shevchenko static int chv_gpio_irq_type(struct irq_data *d, unsigned int type)
13536e08d6bbSMika Westerberg {
13546e08d6bbSMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
13553ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1356df38990dSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
13576e08d6bbSMika Westerberg 	unsigned long flags;
13586e08d6bbSMika Westerberg 	u32 value;
135907199dbfSHans de Goede 	int ret;
13606e08d6bbSMika Westerberg 
13610bd50d71SDan O'Donovan 	raw_spin_lock_irqsave(&chv_lock, flags);
13626e08d6bbSMika Westerberg 
1363df38990dSAndy Shevchenko 	ret = chv_gpio_set_intr_line(pctrl, hwirq);
13649314d053SAndy Shevchenko 	if (ret) {
13659314d053SAndy Shevchenko 		raw_spin_unlock_irqrestore(&chv_lock, flags);
13669314d053SAndy Shevchenko 		return ret;
13679314d053SAndy Shevchenko 	}
136807199dbfSHans de Goede 
13696e08d6bbSMika Westerberg 	/*
13706e08d6bbSMika Westerberg 	 * Pins which can be used as shared interrupt are configured in
13716e08d6bbSMika Westerberg 	 * BIOS. Driver trusts BIOS configurations and assigns different
13726e08d6bbSMika Westerberg 	 * handler according to the irq type.
13736e08d6bbSMika Westerberg 	 *
13746e08d6bbSMika Westerberg 	 * Driver needs to save the mapping between each pin and
13756e08d6bbSMika Westerberg 	 * its interrupt line.
13766e08d6bbSMika Westerberg 	 * 1. If the pin cfg is locked in BIOS:
13776e08d6bbSMika Westerberg 	 *	Trust BIOS has programmed IntWakeCfg bits correctly,
13786e08d6bbSMika Westerberg 	 *	driver just needs to save the mapping.
13796e08d6bbSMika Westerberg 	 * 2. If the pin cfg is not locked in BIOS:
13806e08d6bbSMika Westerberg 	 *	Driver programs the IntWakeCfg bits and save the mapping.
13816e08d6bbSMika Westerberg 	 */
1382df38990dSAndy Shevchenko 	if (!chv_pad_locked(pctrl, hwirq)) {
1383df38990dSAndy Shevchenko 		value = chv_readl(pctrl, hwirq, CHV_PADCTRL1);
13846e08d6bbSMika Westerberg 		value &= ~CHV_PADCTRL1_INTWAKECFG_MASK;
13856e08d6bbSMika Westerberg 		value &= ~CHV_PADCTRL1_INVRXTX_MASK;
13866e08d6bbSMika Westerberg 
13876e08d6bbSMika Westerberg 		if (type & IRQ_TYPE_EDGE_BOTH) {
13886e08d6bbSMika Westerberg 			if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
13896e08d6bbSMika Westerberg 				value |= CHV_PADCTRL1_INTWAKECFG_BOTH;
13906e08d6bbSMika Westerberg 			else if (type & IRQ_TYPE_EDGE_RISING)
13916e08d6bbSMika Westerberg 				value |= CHV_PADCTRL1_INTWAKECFG_RISING;
13926e08d6bbSMika Westerberg 			else if (type & IRQ_TYPE_EDGE_FALLING)
13936e08d6bbSMika Westerberg 				value |= CHV_PADCTRL1_INTWAKECFG_FALLING;
13946e08d6bbSMika Westerberg 		} else if (type & IRQ_TYPE_LEVEL_MASK) {
13956e08d6bbSMika Westerberg 			value |= CHV_PADCTRL1_INTWAKECFG_LEVEL;
13966e08d6bbSMika Westerberg 			if (type & IRQ_TYPE_LEVEL_LOW)
13976e08d6bbSMika Westerberg 				value |= CHV_PADCTRL1_INVRXTX_RXDATA;
13986e08d6bbSMika Westerberg 		}
13996e08d6bbSMika Westerberg 
1400df38990dSAndy Shevchenko 		chv_writel(pctrl, hwirq, CHV_PADCTRL1, value);
14016e08d6bbSMika Westerberg 	}
14026e08d6bbSMika Westerberg 
14036e08d6bbSMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1404a4e3f783SThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
14056e08d6bbSMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1406a4e3f783SThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
14076e08d6bbSMika Westerberg 
14080bd50d71SDan O'Donovan 	raw_spin_unlock_irqrestore(&chv_lock, flags);
14096e08d6bbSMika Westerberg 
14109314d053SAndy Shevchenko 	return 0;
14116e08d6bbSMika Westerberg }
14126e08d6bbSMika Westerberg 
1413df38990dSAndy Shevchenko static const struct irq_chip chv_gpio_irq_chip = {
1414df38990dSAndy Shevchenko 	.name		= "chv-gpio",
1415df38990dSAndy Shevchenko 	.irq_startup	= chv_gpio_irq_startup,
1416df38990dSAndy Shevchenko 	.irq_ack	= chv_gpio_irq_ack,
1417df38990dSAndy Shevchenko 	.irq_mask	= chv_gpio_irq_mask,
1418df38990dSAndy Shevchenko 	.irq_unmask	= chv_gpio_irq_unmask,
1419df38990dSAndy Shevchenko 	.irq_set_type	= chv_gpio_irq_type,
1420df38990dSAndy Shevchenko 	.flags		= IRQCHIP_SKIP_SET_WAKE | IRQCHIP_IMMUTABLE,
1421df38990dSAndy Shevchenko 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
1422df38990dSAndy Shevchenko };
1423df38990dSAndy Shevchenko 
chv_gpio_irq_handler(struct irq_desc * desc)1424bd0b9ac4SThomas Gleixner static void chv_gpio_irq_handler(struct irq_desc *desc)
14256e08d6bbSMika Westerberg {
14266e08d6bbSMika Westerberg 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
14273ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1428db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
1429293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
14308a828570SAndy Shevchenko 	struct intel_community_context *cctx = &pctrl->context.communities[0];
14315663bb27SJiang Liu 	struct irq_chip *chip = irq_desc_get_chip(desc);
14326e08d6bbSMika Westerberg 	unsigned long pending;
14333dbf1ee6SGrace Kao 	unsigned long flags;
14346e08d6bbSMika Westerberg 	u32 intr_line;
14356e08d6bbSMika Westerberg 
14366e08d6bbSMika Westerberg 	chained_irq_enter(chip, desc);
14376e08d6bbSMika Westerberg 
14383dbf1ee6SGrace Kao 	raw_spin_lock_irqsave(&chv_lock, flags);
143999fd6512SAndy Shevchenko 	pending = chv_pctrl_readl(pctrl, CHV_INTSTAT);
14403dbf1ee6SGrace Kao 	raw_spin_unlock_irqrestore(&chv_lock, flags);
14413dbf1ee6SGrace Kao 
1442293428f9SAndy Shevchenko 	for_each_set_bit(intr_line, &pending, community->nirqs) {
1443a9cb09b7SMarc Zyngier 		unsigned int offset;
14446e08d6bbSMika Westerberg 
14458a828570SAndy Shevchenko 		offset = cctx->intr_lines[intr_line];
1446bdfbef2dSHans de Goede 		if (offset == CHV_INVALID_HWIRQ) {
1447aa285145SHans de Goede 			dev_warn_once(dev, "interrupt on unmapped interrupt line %u\n", intr_line);
1448aa285145SHans de Goede 			/* Some boards expect hwirq 0 to trigger in this case */
1449aa285145SHans de Goede 			offset = 0;
1450bdfbef2dSHans de Goede 		}
1451bdfbef2dSHans de Goede 
1452a9cb09b7SMarc Zyngier 		generic_handle_domain_irq(gc->irq.domain, offset);
14536e08d6bbSMika Westerberg 	}
14546e08d6bbSMika Westerberg 
14556e08d6bbSMika Westerberg 	chained_irq_exit(chip, desc);
14566e08d6bbSMika Westerberg }
14576e08d6bbSMika Westerberg 
145870365027SMika Westerberg /*
145970365027SMika Westerberg  * Certain machines seem to hardcode Linux IRQ numbers in their ACPI
146070365027SMika Westerberg  * tables. Since we leave GPIOs that are not capable of generating
146170365027SMika Westerberg  * interrupts out of the irqdomain the numbering will be different and
146270365027SMika Westerberg  * cause devices using the hardcoded IRQ numbers fail. In order not to
146370365027SMika Westerberg  * break such machines we will only mask pins from irqdomain if the machine
146470365027SMika Westerberg  * is not listed below.
146570365027SMika Westerberg  */
146670365027SMika Westerberg static const struct dmi_system_id chv_no_valid_mask[] = {
146770365027SMika Westerberg 	/* See https://bugzilla.kernel.org/show_bug.cgi?id=194945 */
14682a8209faSMika Westerberg 	{
14692a8209faSMika Westerberg 		.ident = "Intel_Strago based Chromebooks (All models)",
147070365027SMika Westerberg 		.matches = {
147170365027SMika Westerberg 			DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
14722a8209faSMika Westerberg 			DMI_MATCH(DMI_PRODUCT_FAMILY, "Intel_Strago"),
14732a8209faSMika Westerberg 		},
14742a8209faSMika Westerberg 	},
14752a8209faSMika Westerberg 	{
14762d80bd3fSAndy Shevchenko 		.ident = "HP Chromebook 11 G5 (Setzer)",
14772d80bd3fSAndy Shevchenko 		.matches = {
14782d80bd3fSAndy Shevchenko 			DMI_MATCH(DMI_SYS_VENDOR, "HP"),
14792d80bd3fSAndy Shevchenko 			DMI_MATCH(DMI_PRODUCT_NAME, "Setzer"),
14802d80bd3fSAndy Shevchenko 		},
14812d80bd3fSAndy Shevchenko 	},
14822d80bd3fSAndy Shevchenko 	{
14832a8209faSMika Westerberg 		.ident = "Acer Chromebook R11 (Cyan)",
14842a8209faSMika Westerberg 		.matches = {
14852a8209faSMika Westerberg 			DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
14862a8209faSMika Westerberg 			DMI_MATCH(DMI_PRODUCT_NAME, "Cyan"),
14872a8209faSMika Westerberg 		},
14882a8209faSMika Westerberg 	},
14892a8209faSMika Westerberg 	{
14902a8209faSMika Westerberg 		.ident = "Samsung Chromebook 3 (Celes)",
14912a8209faSMika Westerberg 		.matches = {
14922a8209faSMika Westerberg 			DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
14932a8209faSMika Westerberg 			DMI_MATCH(DMI_PRODUCT_NAME, "Celes"),
149470365027SMika Westerberg 		},
1495a9de080bSWei Yongjun 	},
1496a9de080bSWei Yongjun 	{}
149770365027SMika Westerberg };
149870365027SMika Westerberg 
chv_init_irq_valid_mask(struct gpio_chip * chip,unsigned long * valid_mask,unsigned int ngpios)14995fbe5b58SLinus Walleij static void chv_init_irq_valid_mask(struct gpio_chip *chip,
15005fbe5b58SLinus Walleij 				    unsigned long *valid_mask,
15015fbe5b58SLinus Walleij 				    unsigned int ngpios)
15025fbe5b58SLinus Walleij {
15033ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1504293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
15055fbe5b58SLinus Walleij 	int i;
15065fbe5b58SLinus Walleij 
15075fbe5b58SLinus Walleij 	/* Do not add GPIOs that can only generate GPEs to the IRQ domain */
1508293428f9SAndy Shevchenko 	for (i = 0; i < pctrl->soc->npins; i++) {
15095fbe5b58SLinus Walleij 		const struct pinctrl_pin_desc *desc;
15105fbe5b58SLinus Walleij 		u32 intsel;
15115fbe5b58SLinus Walleij 
1512293428f9SAndy Shevchenko 		desc = &pctrl->soc->pins[i];
15135fbe5b58SLinus Walleij 
15144e7293e3SAndy Shevchenko 		intsel = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
15155fbe5b58SLinus Walleij 		intsel &= CHV_PADCTRL0_INTSEL_MASK;
15165fbe5b58SLinus Walleij 		intsel >>= CHV_PADCTRL0_INTSEL_SHIFT;
15175fbe5b58SLinus Walleij 
15185fbe5b58SLinus Walleij 		if (intsel >= community->nirqs)
151937398985SHans de Goede 			clear_bit(desc->number, valid_mask);
15205fbe5b58SLinus Walleij 	}
15215fbe5b58SLinus Walleij }
15225fbe5b58SLinus Walleij 
chv_gpio_irq_init_hw(struct gpio_chip * chip)152382d9beb4SHans de Goede static int chv_gpio_irq_init_hw(struct gpio_chip *chip)
152482d9beb4SHans de Goede {
15253ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1526293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
152782d9beb4SHans de Goede 
152882d9beb4SHans de Goede 	/*
152982d9beb4SHans de Goede 	 * The same set of machines in chv_no_valid_mask[] have incorrectly
153082d9beb4SHans de Goede 	 * configured GPIOs that generate spurious interrupts so we use
153182d9beb4SHans de Goede 	 * this same list to apply another quirk for them.
153282d9beb4SHans de Goede 	 *
153382d9beb4SHans de Goede 	 * See also https://bugzilla.kernel.org/show_bug.cgi?id=197953.
153482d9beb4SHans de Goede 	 */
153582d9beb4SHans de Goede 	if (!pctrl->chip.irq.init_valid_mask) {
153682d9beb4SHans de Goede 		/*
153782d9beb4SHans de Goede 		 * Mask all interrupts the community is able to generate
153882d9beb4SHans de Goede 		 * but leave the ones that can only generate GPEs unmasked.
153982d9beb4SHans de Goede 		 */
1540293428f9SAndy Shevchenko 		chv_pctrl_writel(pctrl, CHV_INTMASK, GENMASK(31, community->nirqs));
154182d9beb4SHans de Goede 	}
154282d9beb4SHans de Goede 
154382d9beb4SHans de Goede 	/* Clear all interrupts */
154499fd6512SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTSTAT, 0xffff);
154582d9beb4SHans de Goede 
154682d9beb4SHans de Goede 	return 0;
154782d9beb4SHans de Goede }
154882d9beb4SHans de Goede 
chv_gpio_add_pin_ranges(struct gpio_chip * chip)1549bd90633aSHans de Goede static int chv_gpio_add_pin_ranges(struct gpio_chip *chip)
1550bd90633aSHans de Goede {
15513ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1552db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
1553293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
155436ad7b24SAndy Shevchenko 	const struct intel_padgroup *gpp;
1555bd90633aSHans de Goede 	int ret, i;
1556bd90633aSHans de Goede 
155736ad7b24SAndy Shevchenko 	for (i = 0; i < community->ngpps; i++) {
155836ad7b24SAndy Shevchenko 		gpp = &community->gpps[i];
1559db1b2a8cSAndy Shevchenko 		ret = gpiochip_add_pin_range(chip, dev_name(dev), gpp->base, gpp->base, gpp->size);
1560bd90633aSHans de Goede 		if (ret) {
1561db1b2a8cSAndy Shevchenko 			dev_err(dev, "failed to add GPIO pin range\n");
1562bd90633aSHans de Goede 			return ret;
1563bd90633aSHans de Goede 		}
1564bd90633aSHans de Goede 	}
1565bd90633aSHans de Goede 
1566bd90633aSHans de Goede 	return 0;
1567bd90633aSHans de Goede }
1568bd90633aSHans de Goede 
chv_gpio_probe(struct intel_pinctrl * pctrl,int irq)15693ea2e2caSAndy Shevchenko static int chv_gpio_probe(struct intel_pinctrl *pctrl, int irq)
15706e08d6bbSMika Westerberg {
1571293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
157236ad7b24SAndy Shevchenko 	const struct intel_padgroup *gpp;
15736e08d6bbSMika Westerberg 	struct gpio_chip *chip = &pctrl->chip;
1574db1b2a8cSAndy Shevchenko 	struct device *dev = pctrl->dev;
157570365027SMika Westerberg 	bool need_valid_mask = !dmi_check_system(chv_no_valid_mask);
157603c4749dSMika Westerberg 	int ret, i, irq_base;
15776e08d6bbSMika Westerberg 
15786e08d6bbSMika Westerberg 	*chip = chv_gpio_chip;
15796e08d6bbSMika Westerberg 
1580293428f9SAndy Shevchenko 	chip->ngpio = pctrl->soc->pins[pctrl->soc->npins - 1].number + 1;
1581db1b2a8cSAndy Shevchenko 	chip->label = dev_name(dev);
1582bd90633aSHans de Goede 	chip->add_pin_ranges = chv_gpio_add_pin_ranges;
1583db1b2a8cSAndy Shevchenko 	chip->parent = dev;
15846e08d6bbSMika Westerberg 	chip->base = -1;
15856e08d6bbSMika Westerberg 
1586b9a19bdbSHans de Goede 	pctrl->irq = irq;
1587e58e1773SAndy Shevchenko 
1588df38990dSAndy Shevchenko 	gpio_irq_chip_set_chip(&chip->irq, &chv_gpio_irq_chip);
1589b9a19bdbSHans de Goede 	chip->irq.init_hw = chv_gpio_irq_init_hw;
1590b9a19bdbSHans de Goede 	chip->irq.parent_handler = chv_gpio_irq_handler;
1591b9a19bdbSHans de Goede 	chip->irq.num_parents = 1;
1592b9a19bdbSHans de Goede 	chip->irq.parents = &pctrl->irq;
1593b9a19bdbSHans de Goede 	chip->irq.default_type = IRQ_TYPE_NONE;
1594b9a19bdbSHans de Goede 	chip->irq.handler = handle_bad_irq;
1595b9a19bdbSHans de Goede 	if (need_valid_mask) {
1596b9a19bdbSHans de Goede 		chip->irq.init_valid_mask = chv_init_irq_valid_mask;
1597b9a19bdbSHans de Goede 	} else {
1598db1b2a8cSAndy Shevchenko 		irq_base = devm_irq_alloc_descs(dev, -1, 0, pctrl->soc->npins, NUMA_NO_NODE);
1599b9a19bdbSHans de Goede 		if (irq_base < 0) {
1600db1b2a8cSAndy Shevchenko 			dev_err(dev, "Failed to allocate IRQ numbers\n");
1601b9a19bdbSHans de Goede 			return irq_base;
1602b9a19bdbSHans de Goede 		}
1603b9a19bdbSHans de Goede 	}
1604b9a19bdbSHans de Goede 
1605db1b2a8cSAndy Shevchenko 	ret = devm_gpiochip_add_data(dev, chip, pctrl);
16066e08d6bbSMika Westerberg 	if (ret) {
1607db1b2a8cSAndy Shevchenko 		dev_err(dev, "Failed to register gpiochip\n");
1608d1073418SMika Westerberg 		return ret;
16096e08d6bbSMika Westerberg 	}
16106e08d6bbSMika Westerberg 
161183b9dc11SMika Westerberg 	if (!need_valid_mask) {
161236ad7b24SAndy Shevchenko 		for (i = 0; i < community->ngpps; i++) {
161336ad7b24SAndy Shevchenko 			gpp = &community->gpps[i];
161483b9dc11SMika Westerberg 
161583b9dc11SMika Westerberg 			irq_domain_associate_many(chip->irq.domain, irq_base,
161636ad7b24SAndy Shevchenko 						  gpp->base, gpp->size);
161736ad7b24SAndy Shevchenko 			irq_base += gpp->size;
161883b9dc11SMika Westerberg 		}
161983b9dc11SMika Westerberg 	}
162083b9dc11SMika Westerberg 
16216e08d6bbSMika Westerberg 	return 0;
16226e08d6bbSMika Westerberg }
16236e08d6bbSMika Westerberg 
chv_pinctrl_mmio_access_handler(u32 function,acpi_physical_address address,u32 bits,u64 * value,void * handler_context,void * region_context)1624a0b02859SHans de Goede static acpi_status chv_pinctrl_mmio_access_handler(u32 function,
1625a0b02859SHans de Goede 	acpi_physical_address address, u32 bits, u64 *value,
1626a0b02859SHans de Goede 	void *handler_context, void *region_context)
1627a0b02859SHans de Goede {
16283ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = region_context;
1629a0b02859SHans de Goede 	unsigned long flags;
1630a0b02859SHans de Goede 	acpi_status ret = AE_OK;
1631a0b02859SHans de Goede 
1632a0b02859SHans de Goede 	raw_spin_lock_irqsave(&chv_lock, flags);
1633a0b02859SHans de Goede 
1634a0b02859SHans de Goede 	if (function == ACPI_WRITE)
163599fd6512SAndy Shevchenko 		chv_pctrl_writel(pctrl, address, *value);
1636a0b02859SHans de Goede 	else if (function == ACPI_READ)
163799fd6512SAndy Shevchenko 		*value = chv_pctrl_readl(pctrl, address);
1638a0b02859SHans de Goede 	else
1639a0b02859SHans de Goede 		ret = AE_BAD_PARAMETER;
1640a0b02859SHans de Goede 
1641a0b02859SHans de Goede 	raw_spin_unlock_irqrestore(&chv_lock, flags);
1642a0b02859SHans de Goede 
1643a0b02859SHans de Goede 	return ret;
1644a0b02859SHans de Goede }
1645a0b02859SHans de Goede 
chv_pinctrl_probe(struct platform_device * pdev)16466e08d6bbSMika Westerberg static int chv_pinctrl_probe(struct platform_device *pdev)
16476e08d6bbSMika Westerberg {
164810c857f0SAndy Shevchenko 	const struct intel_pinctrl_soc_data *soc_data;
1649bdfbef2dSHans de Goede 	struct intel_community_context *cctx;
1650293428f9SAndy Shevchenko 	struct intel_community *community;
1651293428f9SAndy Shevchenko 	struct device *dev = &pdev->dev;
16523ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl;
1653a0b02859SHans de Goede 	acpi_status status;
1654bdfbef2dSHans de Goede 	unsigned int i;
165510c857f0SAndy Shevchenko 	int ret, irq;
16566e08d6bbSMika Westerberg 
165710c857f0SAndy Shevchenko 	soc_data = intel_pinctrl_get_soc_data(pdev);
165810c857f0SAndy Shevchenko 	if (IS_ERR(soc_data))
165910c857f0SAndy Shevchenko 		return PTR_ERR(soc_data);
1660293428f9SAndy Shevchenko 
1661293428f9SAndy Shevchenko 	pctrl = devm_kzalloc(dev, sizeof(*pctrl), GFP_KERNEL);
16626e08d6bbSMika Westerberg 	if (!pctrl)
16636e08d6bbSMika Westerberg 		return -ENOMEM;
16646e08d6bbSMika Westerberg 
1665359164faSAndy Shevchenko 	pctrl->dev = dev;
1666293428f9SAndy Shevchenko 	pctrl->soc = soc_data;
1667293428f9SAndy Shevchenko 
1668293428f9SAndy Shevchenko 	pctrl->ncommunities = pctrl->soc->ncommunities;
1669293428f9SAndy Shevchenko 	pctrl->communities = devm_kmemdup(dev, pctrl->soc->communities,
1670293428f9SAndy Shevchenko 					  pctrl->ncommunities * sizeof(*pctrl->communities),
1671293428f9SAndy Shevchenko 					  GFP_KERNEL);
1672293428f9SAndy Shevchenko 	if (!pctrl->communities)
1673293428f9SAndy Shevchenko 		return -ENOMEM;
1674293428f9SAndy Shevchenko 
1675293428f9SAndy Shevchenko 	community = &pctrl->communities[0];
1676293428f9SAndy Shevchenko 	community->regs = devm_platform_ioremap_resource(pdev, 0);
1677293428f9SAndy Shevchenko 	if (IS_ERR(community->regs))
1678293428f9SAndy Shevchenko 		return PTR_ERR(community->regs);
1679293428f9SAndy Shevchenko 
1680293428f9SAndy Shevchenko 	community->pad_regs = community->regs + FAMILY_PAD_REGS_OFF;
16816e08d6bbSMika Westerberg 
16829eb457b5SMika Westerberg #ifdef CONFIG_PM_SLEEP
1683293428f9SAndy Shevchenko 	pctrl->context.pads = devm_kcalloc(dev, pctrl->soc->npins,
1684293428f9SAndy Shevchenko 					   sizeof(*pctrl->context.pads),
16859eb457b5SMika Westerberg 					   GFP_KERNEL);
1686293428f9SAndy Shevchenko 	if (!pctrl->context.pads)
16879eb457b5SMika Westerberg 		return -ENOMEM;
16889eb457b5SMika Westerberg #endif
16899eb457b5SMika Westerberg 
16908a828570SAndy Shevchenko 	pctrl->context.communities = devm_kcalloc(dev, pctrl->soc->ncommunities,
16918a828570SAndy Shevchenko 						  sizeof(*pctrl->context.communities),
16928a828570SAndy Shevchenko 						  GFP_KERNEL);
16938a828570SAndy Shevchenko 	if (!pctrl->context.communities)
16948a828570SAndy Shevchenko 		return -ENOMEM;
16958a828570SAndy Shevchenko 
1696bdfbef2dSHans de Goede 	cctx = &pctrl->context.communities[0];
1697bdfbef2dSHans de Goede 	for (i = 0; i < ARRAY_SIZE(cctx->intr_lines); i++)
1698bdfbef2dSHans de Goede 		cctx->intr_lines[i] = CHV_INVALID_HWIRQ;
1699bdfbef2dSHans de Goede 
17006e08d6bbSMika Westerberg 	irq = platform_get_irq(pdev, 0);
170157afe3eaSStephen Boyd 	if (irq < 0)
17026e08d6bbSMika Westerberg 		return irq;
17036e08d6bbSMika Westerberg 
17046e08d6bbSMika Westerberg 	pctrl->pctldesc = chv_pinctrl_desc;
1705359164faSAndy Shevchenko 	pctrl->pctldesc.name = dev_name(dev);
1706293428f9SAndy Shevchenko 	pctrl->pctldesc.pins = pctrl->soc->pins;
1707293428f9SAndy Shevchenko 	pctrl->pctldesc.npins = pctrl->soc->npins;
17086e08d6bbSMika Westerberg 
1709359164faSAndy Shevchenko 	pctrl->pctldev = devm_pinctrl_register(dev, &pctrl->pctldesc, pctrl);
1710323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
1711359164faSAndy Shevchenko 		dev_err(dev, "failed to register pinctrl driver\n");
1712323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
17136e08d6bbSMika Westerberg 	}
17146e08d6bbSMika Westerberg 
17156e08d6bbSMika Westerberg 	ret = chv_gpio_probe(pctrl, irq);
17167cf061faSLaxman Dewangan 	if (ret)
17176e08d6bbSMika Westerberg 		return ret;
17186e08d6bbSMika Westerberg 
1719*d5301c90SRaag Jadav 	status = acpi_install_address_space_handler(ACPI_HANDLE(dev),
1720293428f9SAndy Shevchenko 					community->acpi_space_id,
1721a0b02859SHans de Goede 					chv_pinctrl_mmio_access_handler,
1722a0b02859SHans de Goede 					NULL, pctrl);
1723a0b02859SHans de Goede 	if (ACPI_FAILURE(status))
1724359164faSAndy Shevchenko 		dev_err(dev, "failed to install ACPI addr space handler\n");
1725a0b02859SHans de Goede 
17266e08d6bbSMika Westerberg 	platform_set_drvdata(pdev, pctrl);
17276e08d6bbSMika Westerberg 
17286e08d6bbSMika Westerberg 	return 0;
17296e08d6bbSMika Westerberg }
17306e08d6bbSMika Westerberg 
chv_pinctrl_remove(struct platform_device * pdev)1731a0b02859SHans de Goede static int chv_pinctrl_remove(struct platform_device *pdev)
1732a0b02859SHans de Goede {
17333ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
1734293428f9SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[0];
1735a0b02859SHans de Goede 
1736*d5301c90SRaag Jadav 	acpi_remove_address_space_handler(ACPI_HANDLE(&pdev->dev),
1737293428f9SAndy Shevchenko 					  community->acpi_space_id,
1738a0b02859SHans de Goede 					  chv_pinctrl_mmio_access_handler);
1739a0b02859SHans de Goede 
1740a0b02859SHans de Goede 	return 0;
1741a0b02859SHans de Goede }
1742a0b02859SHans de Goede 
chv_pinctrl_suspend_noirq(struct device * dev)1743d2cdf5dcSMika Westerberg static int chv_pinctrl_suspend_noirq(struct device *dev)
17449eb457b5SMika Westerberg {
17453ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17468a828570SAndy Shevchenko 	struct intel_community_context *cctx = &pctrl->context.communities[0];
174756211121SMika Westerberg 	unsigned long flags;
17489eb457b5SMika Westerberg 	int i;
17499eb457b5SMika Westerberg 
175056211121SMika Westerberg 	raw_spin_lock_irqsave(&chv_lock, flags);
175156211121SMika Westerberg 
17528a828570SAndy Shevchenko 	cctx->saved_intmask = chv_pctrl_readl(pctrl, CHV_INTMASK);
17539eb457b5SMika Westerberg 
1754293428f9SAndy Shevchenko 	for (i = 0; i < pctrl->soc->npins; i++) {
17559eb457b5SMika Westerberg 		const struct pinctrl_pin_desc *desc;
1756293428f9SAndy Shevchenko 		struct intel_pad_context *ctx = &pctrl->context.pads[i];
17579eb457b5SMika Westerberg 
1758293428f9SAndy Shevchenko 		desc = &pctrl->soc->pins[i];
17599eb457b5SMika Westerberg 		if (chv_pad_locked(pctrl, desc->number))
17609eb457b5SMika Westerberg 			continue;
17619eb457b5SMika Westerberg 
17624e7293e3SAndy Shevchenko 		ctx->padctrl0 = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
17634e7293e3SAndy Shevchenko 		ctx->padctrl0 &= ~CHV_PADCTRL0_GPIORXSTATE;
17649eb457b5SMika Westerberg 
17654e7293e3SAndy Shevchenko 		ctx->padctrl1 = chv_readl(pctrl, desc->number, CHV_PADCTRL1);
17669eb457b5SMika Westerberg 	}
17679eb457b5SMika Westerberg 
176856211121SMika Westerberg 	raw_spin_unlock_irqrestore(&chv_lock, flags);
176956211121SMika Westerberg 
17709eb457b5SMika Westerberg 	return 0;
17719eb457b5SMika Westerberg }
17729eb457b5SMika Westerberg 
chv_pinctrl_resume_noirq(struct device * dev)1773d2cdf5dcSMika Westerberg static int chv_pinctrl_resume_noirq(struct device *dev)
17749eb457b5SMika Westerberg {
17753ea2e2caSAndy Shevchenko 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17768a828570SAndy Shevchenko 	struct intel_community_context *cctx = &pctrl->context.communities[0];
177756211121SMika Westerberg 	unsigned long flags;
17789eb457b5SMika Westerberg 	int i;
17799eb457b5SMika Westerberg 
178056211121SMika Westerberg 	raw_spin_lock_irqsave(&chv_lock, flags);
178156211121SMika Westerberg 
17829eb457b5SMika Westerberg 	/*
17839eb457b5SMika Westerberg 	 * Mask all interrupts before restoring per-pin configuration
17849eb457b5SMika Westerberg 	 * registers because we don't know in which state BIOS left them
17859eb457b5SMika Westerberg 	 * upon exiting suspend.
17869eb457b5SMika Westerberg 	 */
178799fd6512SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTMASK, 0x0000);
17889eb457b5SMika Westerberg 
1789293428f9SAndy Shevchenko 	for (i = 0; i < pctrl->soc->npins; i++) {
17909eb457b5SMika Westerberg 		const struct pinctrl_pin_desc *desc;
1791293428f9SAndy Shevchenko 		struct intel_pad_context *ctx = &pctrl->context.pads[i];
17929eb457b5SMika Westerberg 		u32 val;
17939eb457b5SMika Westerberg 
1794293428f9SAndy Shevchenko 		desc = &pctrl->soc->pins[i];
17959eb457b5SMika Westerberg 		if (chv_pad_locked(pctrl, desc->number))
17969eb457b5SMika Westerberg 			continue;
17979eb457b5SMika Westerberg 
17989eb457b5SMika Westerberg 		/* Only restore if our saved state differs from the current */
17994e7293e3SAndy Shevchenko 		val = chv_readl(pctrl, desc->number, CHV_PADCTRL0);
18004e7293e3SAndy Shevchenko 		val &= ~CHV_PADCTRL0_GPIORXSTATE;
18019eb457b5SMika Westerberg 		if (ctx->padctrl0 != val) {
1802bfc8a4baSAndy Shevchenko 			chv_writel(pctrl, desc->number, CHV_PADCTRL0, ctx->padctrl0);
1803db1b2a8cSAndy Shevchenko 			dev_dbg(dev, "restored pin %2u ctrl0 0x%08x\n", desc->number,
1804db1b2a8cSAndy Shevchenko 				chv_readl(pctrl, desc->number, CHV_PADCTRL0));
18059eb457b5SMika Westerberg 		}
18069eb457b5SMika Westerberg 
18074e7293e3SAndy Shevchenko 		val = chv_readl(pctrl, desc->number, CHV_PADCTRL1);
18089eb457b5SMika Westerberg 		if (ctx->padctrl1 != val) {
1809bfc8a4baSAndy Shevchenko 			chv_writel(pctrl, desc->number, CHV_PADCTRL1, ctx->padctrl1);
1810db1b2a8cSAndy Shevchenko 			dev_dbg(dev, "restored pin %2u ctrl1 0x%08x\n", desc->number,
1811db1b2a8cSAndy Shevchenko 				chv_readl(pctrl, desc->number, CHV_PADCTRL1));
18129eb457b5SMika Westerberg 		}
18139eb457b5SMika Westerberg 	}
18149eb457b5SMika Westerberg 
18159eb457b5SMika Westerberg 	/*
18169eb457b5SMika Westerberg 	 * Now that all pins are restored to known state, we can restore
18179eb457b5SMika Westerberg 	 * the interrupt mask register as well.
18189eb457b5SMika Westerberg 	 */
181999fd6512SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTSTAT, 0xffff);
18208a828570SAndy Shevchenko 	chv_pctrl_writel(pctrl, CHV_INTMASK, cctx->saved_intmask);
18219eb457b5SMika Westerberg 
182256211121SMika Westerberg 	raw_spin_unlock_irqrestore(&chv_lock, flags);
182356211121SMika Westerberg 
18249eb457b5SMika Westerberg 	return 0;
18259eb457b5SMika Westerberg }
18269eb457b5SMika Westerberg 
1827e5f32bf0SAndy Shevchenko static DEFINE_NOIRQ_DEV_PM_OPS(chv_pinctrl_pm_ops,
1828e5f32bf0SAndy Shevchenko 			       chv_pinctrl_suspend_noirq, chv_pinctrl_resume_noirq);
18299eb457b5SMika Westerberg 
18306e08d6bbSMika Westerberg static const struct acpi_device_id chv_pinctrl_acpi_match[] = {
1831293428f9SAndy Shevchenko 	{ "INT33FF", (kernel_ulong_t)chv_soc_data },
18326e08d6bbSMika Westerberg 	{ }
18336e08d6bbSMika Westerberg };
18346e08d6bbSMika Westerberg MODULE_DEVICE_TABLE(acpi, chv_pinctrl_acpi_match);
18356e08d6bbSMika Westerberg 
18366e08d6bbSMika Westerberg static struct platform_driver chv_pinctrl_driver = {
18376e08d6bbSMika Westerberg 	.probe = chv_pinctrl_probe,
1838a0b02859SHans de Goede 	.remove = chv_pinctrl_remove,
18396e08d6bbSMika Westerberg 	.driver = {
18406e08d6bbSMika Westerberg 		.name = "cherryview-pinctrl",
1841e5f32bf0SAndy Shevchenko 		.pm = pm_sleep_ptr(&chv_pinctrl_pm_ops),
18426e08d6bbSMika Westerberg 		.acpi_match_table = chv_pinctrl_acpi_match,
18436e08d6bbSMika Westerberg 	},
18446e08d6bbSMika Westerberg };
18456e08d6bbSMika Westerberg 
chv_pinctrl_init(void)18466e08d6bbSMika Westerberg static int __init chv_pinctrl_init(void)
18476e08d6bbSMika Westerberg {
18486e08d6bbSMika Westerberg 	return platform_driver_register(&chv_pinctrl_driver);
18496e08d6bbSMika Westerberg }
18506e08d6bbSMika Westerberg subsys_initcall(chv_pinctrl_init);
18516e08d6bbSMika Westerberg 
chv_pinctrl_exit(void)18526e08d6bbSMika Westerberg static void __exit chv_pinctrl_exit(void)
18536e08d6bbSMika Westerberg {
18546e08d6bbSMika Westerberg 	platform_driver_unregister(&chv_pinctrl_driver);
18556e08d6bbSMika Westerberg }
18566e08d6bbSMika Westerberg module_exit(chv_pinctrl_exit);
18576e08d6bbSMika Westerberg 
18586e08d6bbSMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
18596e08d6bbSMika Westerberg MODULE_DESCRIPTION("Intel Cherryview/Braswell pinctrl driver");
18606e08d6bbSMika Westerberg MODULE_LICENSE("GPL v2");
1861a2118cebSRaag Jadav MODULE_IMPORT_NS(PINCTRL_INTEL);
1862