1c2b39decSFabio Estevam // SPDX-License-Identifier: GPL-2.0+
2c2b39decSFabio Estevam //
3c2b39decSFabio Estevam // Core driver for the imx pin controller in imx1/21/27
4c2b39decSFabio Estevam //
5c2b39decSFabio Estevam // Copyright (C) 2013 Pengutronix
6c2b39decSFabio Estevam // Author: Markus Pargmann <mpa@pengutronix.de>
7c2b39decSFabio Estevam //
8c2b39decSFabio Estevam // Based on pinctrl-imx.c:
9c2b39decSFabio Estevam //	Author: Dong Aisheng <dong.aisheng@linaro.org>
10c2b39decSFabio Estevam //	Copyright (C) 2012 Freescale Semiconductor, Inc.
11c2b39decSFabio Estevam //	Copyright (C) 2012 Linaro Ltd.
12edad3b2aSLinus Walleij 
13edad3b2aSLinus Walleij #include <linux/bitops.h>
14edad3b2aSLinus Walleij #include <linux/err.h>
15edad3b2aSLinus Walleij #include <linux/init.h>
16edad3b2aSLinus Walleij #include <linux/io.h>
17edad3b2aSLinus Walleij #include <linux/of.h>
18*060f03e9SRob Herring #include <linux/of_platform.h>
19*060f03e9SRob Herring #include <linux/platform_device.h>
206e8bc379SAndy Shevchenko #include <linux/seq_file.h>
216e8bc379SAndy Shevchenko #include <linux/slab.h>
226e8bc379SAndy Shevchenko 
23edad3b2aSLinus Walleij #include <linux/pinctrl/machine.h>
24edad3b2aSLinus Walleij #include <linux/pinctrl/pinconf.h>
25edad3b2aSLinus Walleij #include <linux/pinctrl/pinctrl.h>
26edad3b2aSLinus Walleij #include <linux/pinctrl/pinmux.h>
27edad3b2aSLinus Walleij 
28edad3b2aSLinus Walleij #include "../core.h"
29edad3b2aSLinus Walleij #include "pinctrl-imx1.h"
30edad3b2aSLinus Walleij 
31edad3b2aSLinus Walleij struct imx1_pinctrl {
32edad3b2aSLinus Walleij 	struct device *dev;
33edad3b2aSLinus Walleij 	struct pinctrl_dev *pctl;
34edad3b2aSLinus Walleij 	void __iomem *base;
35edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info;
36edad3b2aSLinus Walleij };
37edad3b2aSLinus Walleij 
38edad3b2aSLinus Walleij /*
39edad3b2aSLinus Walleij  * MX1 register offsets
40edad3b2aSLinus Walleij  */
41edad3b2aSLinus Walleij 
42edad3b2aSLinus Walleij #define MX1_DDIR 0x00
43edad3b2aSLinus Walleij #define MX1_OCR 0x04
44edad3b2aSLinus Walleij #define MX1_ICONFA 0x0c
45edad3b2aSLinus Walleij #define MX1_ICONFB 0x14
46edad3b2aSLinus Walleij #define MX1_GIUS 0x20
47edad3b2aSLinus Walleij #define MX1_GPR 0x38
48edad3b2aSLinus Walleij #define MX1_PUEN 0x40
49edad3b2aSLinus Walleij 
50edad3b2aSLinus Walleij #define MX1_PORT_STRIDE 0x100
51edad3b2aSLinus Walleij 
52edad3b2aSLinus Walleij 
53edad3b2aSLinus Walleij /*
54edad3b2aSLinus Walleij  * MUX_ID format defines
55edad3b2aSLinus Walleij  */
56edad3b2aSLinus Walleij #define MX1_MUX_FUNCTION(val) (BIT(0) & val)
57edad3b2aSLinus Walleij #define MX1_MUX_GPIO(val) ((BIT(1) & val) >> 1)
58edad3b2aSLinus Walleij #define MX1_MUX_DIR(val) ((BIT(2) & val) >> 2)
59edad3b2aSLinus Walleij #define MX1_MUX_OCONF(val) (((BIT(4) | BIT(5)) & val) >> 4)
60edad3b2aSLinus Walleij #define MX1_MUX_ICONFA(val) (((BIT(8) | BIT(9)) & val) >> 8)
61edad3b2aSLinus Walleij #define MX1_MUX_ICONFB(val) (((BIT(10) | BIT(11)) & val) >> 10)
62edad3b2aSLinus Walleij 
63edad3b2aSLinus Walleij 
64edad3b2aSLinus Walleij /*
65edad3b2aSLinus Walleij  * IMX1 IOMUXC manages the pins based on ports. Each port has 32 pins. IOMUX
66d71ffeb9SDejin Zheng  * control registers are separated into function, output configuration, input
67edad3b2aSLinus Walleij  * configuration A, input configuration B, GPIO in use and data direction.
68edad3b2aSLinus Walleij  *
69edad3b2aSLinus Walleij  * Those controls that are represented by 1 bit have a direct mapping between
70edad3b2aSLinus Walleij  * bit position and pin id. If they are represented by 2 bit, the lower 16 pins
71edad3b2aSLinus Walleij  * are in the first register and the upper 16 pins in the second (next)
72edad3b2aSLinus Walleij  * register. pin_id is stored in bit (pin_id%16)*2 and the bit above.
73edad3b2aSLinus Walleij  */
74edad3b2aSLinus Walleij 
75edad3b2aSLinus Walleij /*
76edad3b2aSLinus Walleij  * Calculates the register offset from a pin_id
77edad3b2aSLinus Walleij  */
imx1_mem(struct imx1_pinctrl * ipctl,unsigned int pin_id)78edad3b2aSLinus Walleij static void __iomem *imx1_mem(struct imx1_pinctrl *ipctl, unsigned int pin_id)
79edad3b2aSLinus Walleij {
80edad3b2aSLinus Walleij 	unsigned int port = pin_id / 32;
81edad3b2aSLinus Walleij 	return ipctl->base + port * MX1_PORT_STRIDE;
82edad3b2aSLinus Walleij }
83edad3b2aSLinus Walleij 
84edad3b2aSLinus Walleij /*
85edad3b2aSLinus Walleij  * Write to a register with 2 bits per pin. The function will automatically
86edad3b2aSLinus Walleij  * use the next register if the pin is managed in the second register.
87edad3b2aSLinus Walleij  */
imx1_write_2bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 value,u32 reg_offset)88edad3b2aSLinus Walleij static void imx1_write_2bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
89edad3b2aSLinus Walleij 		u32 value, u32 reg_offset)
90edad3b2aSLinus Walleij {
91edad3b2aSLinus Walleij 	void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
92edad3b2aSLinus Walleij 	int offset = (pin_id % 16) * 2; /* offset, regardless of register used */
93edad3b2aSLinus Walleij 	int mask = ~(0x3 << offset); /* Mask for 2 bits at offset */
94edad3b2aSLinus Walleij 	u32 old_val;
95edad3b2aSLinus Walleij 	u32 new_val;
96edad3b2aSLinus Walleij 
97edad3b2aSLinus Walleij 	/* Use the next register if the pin's port pin number is >=16 */
98edad3b2aSLinus Walleij 	if (pin_id % 32 >= 16)
99edad3b2aSLinus Walleij 		reg += 0x04;
100edad3b2aSLinus Walleij 
101edad3b2aSLinus Walleij 	dev_dbg(ipctl->dev, "write: register 0x%p offset %d value 0x%x\n",
102edad3b2aSLinus Walleij 			reg, offset, value);
103edad3b2aSLinus Walleij 
104edad3b2aSLinus Walleij 	/* Get current state of pins */
105edad3b2aSLinus Walleij 	old_val = readl(reg);
106edad3b2aSLinus Walleij 	old_val &= mask;
107edad3b2aSLinus Walleij 
108edad3b2aSLinus Walleij 	new_val = value & 0x3; /* Make sure value is really 2 bit */
109edad3b2aSLinus Walleij 	new_val <<= offset;
110edad3b2aSLinus Walleij 	new_val |= old_val;/* Set new state for pin_id */
111edad3b2aSLinus Walleij 
112edad3b2aSLinus Walleij 	writel(new_val, reg);
113edad3b2aSLinus Walleij }
114edad3b2aSLinus Walleij 
imx1_write_bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 value,u32 reg_offset)115edad3b2aSLinus Walleij static void imx1_write_bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
116edad3b2aSLinus Walleij 		u32 value, u32 reg_offset)
117edad3b2aSLinus Walleij {
118edad3b2aSLinus Walleij 	void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
119edad3b2aSLinus Walleij 	int offset = pin_id % 32;
120edad3b2aSLinus Walleij 	int mask = ~BIT_MASK(offset);
121edad3b2aSLinus Walleij 	u32 old_val;
122edad3b2aSLinus Walleij 	u32 new_val;
123edad3b2aSLinus Walleij 
124edad3b2aSLinus Walleij 	/* Get current state of pins */
125edad3b2aSLinus Walleij 	old_val = readl(reg);
126edad3b2aSLinus Walleij 	old_val &= mask;
127edad3b2aSLinus Walleij 
128edad3b2aSLinus Walleij 	new_val = value & 0x1; /* Make sure value is really 1 bit */
129edad3b2aSLinus Walleij 	new_val <<= offset;
130edad3b2aSLinus Walleij 	new_val |= old_val;/* Set new state for pin_id */
131edad3b2aSLinus Walleij 
132edad3b2aSLinus Walleij 	writel(new_val, reg);
133edad3b2aSLinus Walleij }
134edad3b2aSLinus Walleij 
imx1_read_2bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 reg_offset)135edad3b2aSLinus Walleij static int imx1_read_2bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
136edad3b2aSLinus Walleij 		u32 reg_offset)
137edad3b2aSLinus Walleij {
138edad3b2aSLinus Walleij 	void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
139edad3b2aSLinus Walleij 	int offset = (pin_id % 16) * 2;
140edad3b2aSLinus Walleij 
141edad3b2aSLinus Walleij 	/* Use the next register if the pin's port pin number is >=16 */
142edad3b2aSLinus Walleij 	if (pin_id % 32 >= 16)
143edad3b2aSLinus Walleij 		reg += 0x04;
144edad3b2aSLinus Walleij 
145edad3b2aSLinus Walleij 	return (readl(reg) & (BIT(offset) | BIT(offset+1))) >> offset;
146edad3b2aSLinus Walleij }
147edad3b2aSLinus Walleij 
imx1_read_bit(struct imx1_pinctrl * ipctl,unsigned int pin_id,u32 reg_offset)148edad3b2aSLinus Walleij static int imx1_read_bit(struct imx1_pinctrl *ipctl, unsigned int pin_id,
149edad3b2aSLinus Walleij 		u32 reg_offset)
150edad3b2aSLinus Walleij {
151edad3b2aSLinus Walleij 	void __iomem *reg = imx1_mem(ipctl, pin_id) + reg_offset;
152edad3b2aSLinus Walleij 	int offset = pin_id % 32;
153edad3b2aSLinus Walleij 
154edad3b2aSLinus Walleij 	return !!(readl(reg) & BIT(offset));
155edad3b2aSLinus Walleij }
156edad3b2aSLinus Walleij 
imx1_pinctrl_find_group_by_name(const struct imx1_pinctrl_soc_info * info,const char * name)15756411f3cSArnd Bergmann static inline const struct imx1_pin_group *imx1_pinctrl_find_group_by_name(
158edad3b2aSLinus Walleij 				const struct imx1_pinctrl_soc_info *info,
159edad3b2aSLinus Walleij 				const char *name)
160edad3b2aSLinus Walleij {
161edad3b2aSLinus Walleij 	const struct imx1_pin_group *grp = NULL;
162edad3b2aSLinus Walleij 	int i;
163edad3b2aSLinus Walleij 
164edad3b2aSLinus Walleij 	for (i = 0; i < info->ngroups; i++) {
165edad3b2aSLinus Walleij 		if (!strcmp(info->groups[i].name, name)) {
166edad3b2aSLinus Walleij 			grp = &info->groups[i];
167edad3b2aSLinus Walleij 			break;
168edad3b2aSLinus Walleij 		}
169edad3b2aSLinus Walleij 	}
170edad3b2aSLinus Walleij 
171edad3b2aSLinus Walleij 	return grp;
172edad3b2aSLinus Walleij }
173edad3b2aSLinus Walleij 
imx1_get_groups_count(struct pinctrl_dev * pctldev)174edad3b2aSLinus Walleij static int imx1_get_groups_count(struct pinctrl_dev *pctldev)
175edad3b2aSLinus Walleij {
176edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
177edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
178edad3b2aSLinus Walleij 
179edad3b2aSLinus Walleij 	return info->ngroups;
180edad3b2aSLinus Walleij }
181edad3b2aSLinus Walleij 
imx1_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)182edad3b2aSLinus Walleij static const char *imx1_get_group_name(struct pinctrl_dev *pctldev,
183edad3b2aSLinus Walleij 				       unsigned selector)
184edad3b2aSLinus Walleij {
185edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
186edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
187edad3b2aSLinus Walleij 
188edad3b2aSLinus Walleij 	return info->groups[selector].name;
189edad3b2aSLinus Walleij }
190edad3b2aSLinus Walleij 
imx1_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned int ** pins,unsigned * npins)191edad3b2aSLinus Walleij static int imx1_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
192edad3b2aSLinus Walleij 			       const unsigned int **pins,
193edad3b2aSLinus Walleij 			       unsigned *npins)
194edad3b2aSLinus Walleij {
195edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
196edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
197edad3b2aSLinus Walleij 
198edad3b2aSLinus Walleij 	if (selector >= info->ngroups)
199edad3b2aSLinus Walleij 		return -EINVAL;
200edad3b2aSLinus Walleij 
201edad3b2aSLinus Walleij 	*pins = info->groups[selector].pin_ids;
202edad3b2aSLinus Walleij 	*npins = info->groups[selector].npins;
203edad3b2aSLinus Walleij 
204edad3b2aSLinus Walleij 	return 0;
205edad3b2aSLinus Walleij }
206edad3b2aSLinus Walleij 
imx1_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)207edad3b2aSLinus Walleij static void imx1_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
208edad3b2aSLinus Walleij 		   unsigned offset)
209edad3b2aSLinus Walleij {
210edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
211edad3b2aSLinus Walleij 
212edad3b2aSLinus Walleij 	seq_printf(s, "GPIO %d, function %d, direction %d, oconf %d, iconfa %d, iconfb %d",
213edad3b2aSLinus Walleij 			imx1_read_bit(ipctl, offset, MX1_GIUS),
214edad3b2aSLinus Walleij 			imx1_read_bit(ipctl, offset, MX1_GPR),
215edad3b2aSLinus Walleij 			imx1_read_bit(ipctl, offset, MX1_DDIR),
216edad3b2aSLinus Walleij 			imx1_read_2bit(ipctl, offset, MX1_OCR),
217edad3b2aSLinus Walleij 			imx1_read_2bit(ipctl, offset, MX1_ICONFA),
218edad3b2aSLinus Walleij 			imx1_read_2bit(ipctl, offset, MX1_ICONFB));
219edad3b2aSLinus Walleij }
220edad3b2aSLinus Walleij 
imx1_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)221edad3b2aSLinus Walleij static int imx1_dt_node_to_map(struct pinctrl_dev *pctldev,
222edad3b2aSLinus Walleij 			struct device_node *np,
223edad3b2aSLinus Walleij 			struct pinctrl_map **map, unsigned *num_maps)
224edad3b2aSLinus Walleij {
225edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
226edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
227edad3b2aSLinus Walleij 	const struct imx1_pin_group *grp;
228edad3b2aSLinus Walleij 	struct pinctrl_map *new_map;
229edad3b2aSLinus Walleij 	struct device_node *parent;
230edad3b2aSLinus Walleij 	int map_num = 1;
231edad3b2aSLinus Walleij 	int i, j;
232edad3b2aSLinus Walleij 
233edad3b2aSLinus Walleij 	/*
234edad3b2aSLinus Walleij 	 * first find the group of this node and check if we need create
235edad3b2aSLinus Walleij 	 * config maps for pins
236edad3b2aSLinus Walleij 	 */
237edad3b2aSLinus Walleij 	grp = imx1_pinctrl_find_group_by_name(info, np->name);
238edad3b2aSLinus Walleij 	if (!grp) {
23994f4e54cSRob Herring 		dev_err(info->dev, "unable to find group for node %pOFn\n",
24094f4e54cSRob Herring 			np);
241edad3b2aSLinus Walleij 		return -EINVAL;
242edad3b2aSLinus Walleij 	}
243edad3b2aSLinus Walleij 
244edad3b2aSLinus Walleij 	for (i = 0; i < grp->npins; i++)
245edad3b2aSLinus Walleij 		map_num++;
246edad3b2aSLinus Walleij 
2476da2ec56SKees Cook 	new_map = kmalloc_array(map_num, sizeof(struct pinctrl_map),
2486da2ec56SKees Cook 				GFP_KERNEL);
249edad3b2aSLinus Walleij 	if (!new_map)
250edad3b2aSLinus Walleij 		return -ENOMEM;
251edad3b2aSLinus Walleij 
252edad3b2aSLinus Walleij 	*map = new_map;
253edad3b2aSLinus Walleij 	*num_maps = map_num;
254edad3b2aSLinus Walleij 
255edad3b2aSLinus Walleij 	/* create mux map */
256edad3b2aSLinus Walleij 	parent = of_get_parent(np);
257edad3b2aSLinus Walleij 	if (!parent) {
258edad3b2aSLinus Walleij 		kfree(new_map);
259edad3b2aSLinus Walleij 		return -EINVAL;
260edad3b2aSLinus Walleij 	}
261edad3b2aSLinus Walleij 	new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
262edad3b2aSLinus Walleij 	new_map[0].data.mux.function = parent->name;
263edad3b2aSLinus Walleij 	new_map[0].data.mux.group = np->name;
264edad3b2aSLinus Walleij 	of_node_put(parent);
265edad3b2aSLinus Walleij 
266edad3b2aSLinus Walleij 	/* create config map */
267edad3b2aSLinus Walleij 	new_map++;
268edad3b2aSLinus Walleij 	for (i = j = 0; i < grp->npins; i++) {
269edad3b2aSLinus Walleij 		new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
270edad3b2aSLinus Walleij 		new_map[j].data.configs.group_or_pin =
271edad3b2aSLinus Walleij 				pin_get_name(pctldev, grp->pins[i].pin_id);
272edad3b2aSLinus Walleij 		new_map[j].data.configs.configs = &grp->pins[i].config;
273edad3b2aSLinus Walleij 		new_map[j].data.configs.num_configs = 1;
274edad3b2aSLinus Walleij 		j++;
275edad3b2aSLinus Walleij 	}
276edad3b2aSLinus Walleij 
277edad3b2aSLinus Walleij 	dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
278edad3b2aSLinus Walleij 		(*map)->data.mux.function, (*map)->data.mux.group, map_num);
279edad3b2aSLinus Walleij 
280edad3b2aSLinus Walleij 	return 0;
281edad3b2aSLinus Walleij }
282edad3b2aSLinus Walleij 
imx1_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)283edad3b2aSLinus Walleij static void imx1_dt_free_map(struct pinctrl_dev *pctldev,
284edad3b2aSLinus Walleij 				struct pinctrl_map *map, unsigned num_maps)
285edad3b2aSLinus Walleij {
286edad3b2aSLinus Walleij 	kfree(map);
287edad3b2aSLinus Walleij }
288edad3b2aSLinus Walleij 
289edad3b2aSLinus Walleij static const struct pinctrl_ops imx1_pctrl_ops = {
290edad3b2aSLinus Walleij 	.get_groups_count = imx1_get_groups_count,
291edad3b2aSLinus Walleij 	.get_group_name = imx1_get_group_name,
292edad3b2aSLinus Walleij 	.get_group_pins = imx1_get_group_pins,
293edad3b2aSLinus Walleij 	.pin_dbg_show = imx1_pin_dbg_show,
294edad3b2aSLinus Walleij 	.dt_node_to_map = imx1_dt_node_to_map,
295edad3b2aSLinus Walleij 	.dt_free_map = imx1_dt_free_map,
296edad3b2aSLinus Walleij };
297edad3b2aSLinus Walleij 
imx1_pmx_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)298edad3b2aSLinus Walleij static int imx1_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
299edad3b2aSLinus Walleij 			unsigned group)
300edad3b2aSLinus Walleij {
301edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
302edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
303edad3b2aSLinus Walleij 	const struct imx1_pin *pins;
304edad3b2aSLinus Walleij 	unsigned int npins;
305edad3b2aSLinus Walleij 	int i;
306edad3b2aSLinus Walleij 
307edad3b2aSLinus Walleij 	/*
308edad3b2aSLinus Walleij 	 * Configure the mux mode for each pin in the group for a specific
309edad3b2aSLinus Walleij 	 * function.
310edad3b2aSLinus Walleij 	 */
311edad3b2aSLinus Walleij 	pins = info->groups[group].pins;
312edad3b2aSLinus Walleij 	npins = info->groups[group].npins;
313edad3b2aSLinus Walleij 
314edad3b2aSLinus Walleij 	WARN_ON(!pins || !npins);
315edad3b2aSLinus Walleij 
316edad3b2aSLinus Walleij 	dev_dbg(ipctl->dev, "enable function %s group %s\n",
317edad3b2aSLinus Walleij 		info->functions[selector].name, info->groups[group].name);
318edad3b2aSLinus Walleij 
319edad3b2aSLinus Walleij 	for (i = 0; i < npins; i++) {
320edad3b2aSLinus Walleij 		unsigned int mux = pins[i].mux_id;
321edad3b2aSLinus Walleij 		unsigned int pin_id = pins[i].pin_id;
322edad3b2aSLinus Walleij 		unsigned int afunction = MX1_MUX_FUNCTION(mux);
323edad3b2aSLinus Walleij 		unsigned int gpio_in_use = MX1_MUX_GPIO(mux);
324edad3b2aSLinus Walleij 		unsigned int direction = MX1_MUX_DIR(mux);
325edad3b2aSLinus Walleij 		unsigned int gpio_oconf = MX1_MUX_OCONF(mux);
326edad3b2aSLinus Walleij 		unsigned int gpio_iconfa = MX1_MUX_ICONFA(mux);
327edad3b2aSLinus Walleij 		unsigned int gpio_iconfb = MX1_MUX_ICONFB(mux);
328edad3b2aSLinus Walleij 
329edad3b2aSLinus Walleij 		dev_dbg(pctldev->dev, "%s, pin 0x%x, function %d, gpio %d, direction %d, oconf %d, iconfa %d, iconfb %d\n",
330edad3b2aSLinus Walleij 				__func__, pin_id, afunction, gpio_in_use,
331edad3b2aSLinus Walleij 				direction, gpio_oconf, gpio_iconfa,
332edad3b2aSLinus Walleij 				gpio_iconfb);
333edad3b2aSLinus Walleij 
334edad3b2aSLinus Walleij 		imx1_write_bit(ipctl, pin_id, gpio_in_use, MX1_GIUS);
335edad3b2aSLinus Walleij 		imx1_write_bit(ipctl, pin_id, direction, MX1_DDIR);
336edad3b2aSLinus Walleij 
337edad3b2aSLinus Walleij 		if (gpio_in_use) {
338edad3b2aSLinus Walleij 			imx1_write_2bit(ipctl, pin_id, gpio_oconf, MX1_OCR);
339edad3b2aSLinus Walleij 			imx1_write_2bit(ipctl, pin_id, gpio_iconfa,
340edad3b2aSLinus Walleij 					MX1_ICONFA);
341edad3b2aSLinus Walleij 			imx1_write_2bit(ipctl, pin_id, gpio_iconfb,
342edad3b2aSLinus Walleij 					MX1_ICONFB);
343edad3b2aSLinus Walleij 		} else {
344edad3b2aSLinus Walleij 			imx1_write_bit(ipctl, pin_id, afunction, MX1_GPR);
345edad3b2aSLinus Walleij 		}
346edad3b2aSLinus Walleij 	}
347edad3b2aSLinus Walleij 
348edad3b2aSLinus Walleij 	return 0;
349edad3b2aSLinus Walleij }
350edad3b2aSLinus Walleij 
imx1_pmx_get_funcs_count(struct pinctrl_dev * pctldev)351edad3b2aSLinus Walleij static int imx1_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
352edad3b2aSLinus Walleij {
353edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
354edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
355edad3b2aSLinus Walleij 
356edad3b2aSLinus Walleij 	return info->nfunctions;
357edad3b2aSLinus Walleij }
358edad3b2aSLinus Walleij 
imx1_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)359edad3b2aSLinus Walleij static const char *imx1_pmx_get_func_name(struct pinctrl_dev *pctldev,
360edad3b2aSLinus Walleij 					  unsigned selector)
361edad3b2aSLinus Walleij {
362edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
363edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
364edad3b2aSLinus Walleij 
365edad3b2aSLinus Walleij 	return info->functions[selector].name;
366edad3b2aSLinus Walleij }
367edad3b2aSLinus Walleij 
imx1_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)368edad3b2aSLinus Walleij static int imx1_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
369edad3b2aSLinus Walleij 			       const char * const **groups,
370edad3b2aSLinus Walleij 			       unsigned * const num_groups)
371edad3b2aSLinus Walleij {
372edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
373edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
374edad3b2aSLinus Walleij 
375edad3b2aSLinus Walleij 	*groups = info->functions[selector].groups;
376edad3b2aSLinus Walleij 	*num_groups = info->functions[selector].num_groups;
377edad3b2aSLinus Walleij 
378edad3b2aSLinus Walleij 	return 0;
379edad3b2aSLinus Walleij }
380edad3b2aSLinus Walleij 
381edad3b2aSLinus Walleij static const struct pinmux_ops imx1_pmx_ops = {
382edad3b2aSLinus Walleij 	.get_functions_count = imx1_pmx_get_funcs_count,
383edad3b2aSLinus Walleij 	.get_function_name = imx1_pmx_get_func_name,
384edad3b2aSLinus Walleij 	.get_function_groups = imx1_pmx_get_groups,
385edad3b2aSLinus Walleij 	.set_mux = imx1_pmx_set,
386edad3b2aSLinus Walleij };
387edad3b2aSLinus Walleij 
imx1_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * config)388edad3b2aSLinus Walleij static int imx1_pinconf_get(struct pinctrl_dev *pctldev,
389edad3b2aSLinus Walleij 			     unsigned pin_id, unsigned long *config)
390edad3b2aSLinus Walleij {
391edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
392edad3b2aSLinus Walleij 
393edad3b2aSLinus Walleij 	*config = imx1_read_bit(ipctl, pin_id, MX1_PUEN);
394edad3b2aSLinus Walleij 
395edad3b2aSLinus Walleij 	return 0;
396edad3b2aSLinus Walleij }
397edad3b2aSLinus Walleij 
imx1_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin_id,unsigned long * configs,unsigned num_configs)398edad3b2aSLinus Walleij static int imx1_pinconf_set(struct pinctrl_dev *pctldev,
399edad3b2aSLinus Walleij 			     unsigned pin_id, unsigned long *configs,
400edad3b2aSLinus Walleij 			     unsigned num_configs)
401edad3b2aSLinus Walleij {
402edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
403edad3b2aSLinus Walleij 	int i;
404edad3b2aSLinus Walleij 
405edad3b2aSLinus Walleij 	for (i = 0; i != num_configs; ++i) {
406edad3b2aSLinus Walleij 		imx1_write_bit(ipctl, pin_id, configs[i] & 0x01, MX1_PUEN);
407edad3b2aSLinus Walleij 
408edad3b2aSLinus Walleij 		dev_dbg(ipctl->dev, "pinconf set pullup pin %s\n",
4099571b25dSUwe Kleine-König 			pin_desc_get(pctldev, pin_id)->name);
410edad3b2aSLinus Walleij 	}
411edad3b2aSLinus Walleij 
412edad3b2aSLinus Walleij 	return 0;
413edad3b2aSLinus Walleij }
414edad3b2aSLinus Walleij 
imx1_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned pin_id)415edad3b2aSLinus Walleij static void imx1_pinconf_dbg_show(struct pinctrl_dev *pctldev,
416edad3b2aSLinus Walleij 				   struct seq_file *s, unsigned pin_id)
417edad3b2aSLinus Walleij {
418edad3b2aSLinus Walleij 	unsigned long config;
419edad3b2aSLinus Walleij 
420edad3b2aSLinus Walleij 	imx1_pinconf_get(pctldev, pin_id, &config);
421edad3b2aSLinus Walleij 	seq_printf(s, "0x%lx", config);
422edad3b2aSLinus Walleij }
423edad3b2aSLinus Walleij 
imx1_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)424edad3b2aSLinus Walleij static void imx1_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
425edad3b2aSLinus Walleij 					 struct seq_file *s, unsigned group)
426edad3b2aSLinus Walleij {
427edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
428edad3b2aSLinus Walleij 	const struct imx1_pinctrl_soc_info *info = ipctl->info;
429edad3b2aSLinus Walleij 	struct imx1_pin_group *grp;
430edad3b2aSLinus Walleij 	unsigned long config;
431edad3b2aSLinus Walleij 	const char *name;
432edad3b2aSLinus Walleij 	int i, ret;
433edad3b2aSLinus Walleij 
43419da44cdSDan Carpenter 	if (group >= info->ngroups)
435edad3b2aSLinus Walleij 		return;
436edad3b2aSLinus Walleij 
437edad3b2aSLinus Walleij 	seq_puts(s, "\n");
438edad3b2aSLinus Walleij 	grp = &info->groups[group];
439edad3b2aSLinus Walleij 	for (i = 0; i < grp->npins; i++) {
440edad3b2aSLinus Walleij 		name = pin_get_name(pctldev, grp->pins[i].pin_id);
441edad3b2aSLinus Walleij 		ret = imx1_pinconf_get(pctldev, grp->pins[i].pin_id, &config);
442edad3b2aSLinus Walleij 		if (ret)
443edad3b2aSLinus Walleij 			return;
444edad3b2aSLinus Walleij 		seq_printf(s, "%s: 0x%lx", name, config);
445edad3b2aSLinus Walleij 	}
446edad3b2aSLinus Walleij }
447edad3b2aSLinus Walleij 
448edad3b2aSLinus Walleij static const struct pinconf_ops imx1_pinconf_ops = {
449edad3b2aSLinus Walleij 	.pin_config_get = imx1_pinconf_get,
450edad3b2aSLinus Walleij 	.pin_config_set = imx1_pinconf_set,
451edad3b2aSLinus Walleij 	.pin_config_dbg_show = imx1_pinconf_dbg_show,
452edad3b2aSLinus Walleij 	.pin_config_group_dbg_show = imx1_pinconf_group_dbg_show,
453edad3b2aSLinus Walleij };
454edad3b2aSLinus Walleij 
455edad3b2aSLinus Walleij static struct pinctrl_desc imx1_pinctrl_desc = {
456edad3b2aSLinus Walleij 	.pctlops = &imx1_pctrl_ops,
457edad3b2aSLinus Walleij 	.pmxops = &imx1_pmx_ops,
458edad3b2aSLinus Walleij 	.confops = &imx1_pinconf_ops,
459edad3b2aSLinus Walleij 	.owner = THIS_MODULE,
460edad3b2aSLinus Walleij };
461edad3b2aSLinus Walleij 
imx1_pinctrl_parse_groups(struct device_node * np,struct imx1_pin_group * grp,struct imx1_pinctrl_soc_info * info,u32 index)462edad3b2aSLinus Walleij static int imx1_pinctrl_parse_groups(struct device_node *np,
463edad3b2aSLinus Walleij 				    struct imx1_pin_group *grp,
464edad3b2aSLinus Walleij 				    struct imx1_pinctrl_soc_info *info,
465edad3b2aSLinus Walleij 				    u32 index)
466edad3b2aSLinus Walleij {
467edad3b2aSLinus Walleij 	int size;
468edad3b2aSLinus Walleij 	const __be32 *list;
469edad3b2aSLinus Walleij 	int i;
470edad3b2aSLinus Walleij 
47194f4e54cSRob Herring 	dev_dbg(info->dev, "group(%d): %pOFn\n", index, np);
472edad3b2aSLinus Walleij 
473edad3b2aSLinus Walleij 	/* Initialise group */
474edad3b2aSLinus Walleij 	grp->name = np->name;
475edad3b2aSLinus Walleij 
476edad3b2aSLinus Walleij 	/*
477edad3b2aSLinus Walleij 	 * the binding format is fsl,pins = <PIN MUX_ID CONFIG>
478edad3b2aSLinus Walleij 	 */
479edad3b2aSLinus Walleij 	list = of_get_property(np, "fsl,pins", &size);
480edad3b2aSLinus Walleij 	/* we do not check return since it's safe node passed down */
481edad3b2aSLinus Walleij 	if (!size || size % 12) {
48294f4e54cSRob Herring 		dev_notice(info->dev, "Not a valid fsl,pins property (%pOFn)\n",
48394f4e54cSRob Herring 				np);
484edad3b2aSLinus Walleij 		return -EINVAL;
485edad3b2aSLinus Walleij 	}
486edad3b2aSLinus Walleij 
487edad3b2aSLinus Walleij 	grp->npins = size / 12;
488a86854d0SKees Cook 	grp->pins = devm_kcalloc(info->dev,
489a86854d0SKees Cook 			grp->npins, sizeof(struct imx1_pin), GFP_KERNEL);
490a86854d0SKees Cook 	grp->pin_ids = devm_kcalloc(info->dev,
491a86854d0SKees Cook 			grp->npins, sizeof(unsigned int), GFP_KERNEL);
492edad3b2aSLinus Walleij 
493edad3b2aSLinus Walleij 	if (!grp->pins || !grp->pin_ids)
494edad3b2aSLinus Walleij 		return -ENOMEM;
495edad3b2aSLinus Walleij 
496edad3b2aSLinus Walleij 	for (i = 0; i < grp->npins; i++) {
497edad3b2aSLinus Walleij 		grp->pins[i].pin_id = be32_to_cpu(*list++);
498edad3b2aSLinus Walleij 		grp->pins[i].mux_id = be32_to_cpu(*list++);
499edad3b2aSLinus Walleij 		grp->pins[i].config = be32_to_cpu(*list++);
500edad3b2aSLinus Walleij 
501edad3b2aSLinus Walleij 		grp->pin_ids[i] = grp->pins[i].pin_id;
502edad3b2aSLinus Walleij 	}
503edad3b2aSLinus Walleij 
504edad3b2aSLinus Walleij 	return 0;
505edad3b2aSLinus Walleij }
506edad3b2aSLinus Walleij 
imx1_pinctrl_parse_functions(struct device_node * np,struct imx1_pinctrl_soc_info * info,u32 index)507edad3b2aSLinus Walleij static int imx1_pinctrl_parse_functions(struct device_node *np,
508edad3b2aSLinus Walleij 				       struct imx1_pinctrl_soc_info *info,
509edad3b2aSLinus Walleij 				       u32 index)
510edad3b2aSLinus Walleij {
511edad3b2aSLinus Walleij 	struct device_node *child;
512edad3b2aSLinus Walleij 	struct imx1_pmx_func *func;
513edad3b2aSLinus Walleij 	struct imx1_pin_group *grp;
514edad3b2aSLinus Walleij 	int ret;
515edad3b2aSLinus Walleij 	static u32 grp_index;
516edad3b2aSLinus Walleij 	u32 i = 0;
517edad3b2aSLinus Walleij 
51894f4e54cSRob Herring 	dev_dbg(info->dev, "parse function(%d): %pOFn\n", index, np);
519edad3b2aSLinus Walleij 
520edad3b2aSLinus Walleij 	func = &info->functions[index];
521edad3b2aSLinus Walleij 
522edad3b2aSLinus Walleij 	/* Initialise function */
523edad3b2aSLinus Walleij 	func->name = np->name;
524edad3b2aSLinus Walleij 	func->num_groups = of_get_child_count(np);
525edad3b2aSLinus Walleij 	if (func->num_groups == 0)
526edad3b2aSLinus Walleij 		return -EINVAL;
527edad3b2aSLinus Walleij 
528a86854d0SKees Cook 	func->groups = devm_kcalloc(info->dev,
529a86854d0SKees Cook 			func->num_groups, sizeof(char *), GFP_KERNEL);
530edad3b2aSLinus Walleij 
531edad3b2aSLinus Walleij 	if (!func->groups)
532edad3b2aSLinus Walleij 		return -ENOMEM;
533edad3b2aSLinus Walleij 
534edad3b2aSLinus Walleij 	for_each_child_of_node(np, child) {
535edad3b2aSLinus Walleij 		func->groups[i] = child->name;
536edad3b2aSLinus Walleij 		grp = &info->groups[grp_index++];
537edad3b2aSLinus Walleij 		ret = imx1_pinctrl_parse_groups(child, grp, info, i++);
5380563df2cSVaishali Thakkar 		if (ret == -ENOMEM) {
5390563df2cSVaishali Thakkar 			of_node_put(child);
540edad3b2aSLinus Walleij 			return ret;
541edad3b2aSLinus Walleij 		}
5420563df2cSVaishali Thakkar 	}
543edad3b2aSLinus Walleij 
544edad3b2aSLinus Walleij 	return 0;
545edad3b2aSLinus Walleij }
546edad3b2aSLinus Walleij 
imx1_pinctrl_parse_dt(struct platform_device * pdev,struct imx1_pinctrl * pctl,struct imx1_pinctrl_soc_info * info)547edad3b2aSLinus Walleij static int imx1_pinctrl_parse_dt(struct platform_device *pdev,
548edad3b2aSLinus Walleij 		struct imx1_pinctrl *pctl, struct imx1_pinctrl_soc_info *info)
549edad3b2aSLinus Walleij {
550edad3b2aSLinus Walleij 	struct device_node *np = pdev->dev.of_node;
551edad3b2aSLinus Walleij 	struct device_node *child;
552edad3b2aSLinus Walleij 	int ret;
553edad3b2aSLinus Walleij 	u32 nfuncs = 0;
554edad3b2aSLinus Walleij 	u32 ngroups = 0;
555edad3b2aSLinus Walleij 	u32 ifunc = 0;
556edad3b2aSLinus Walleij 
557edad3b2aSLinus Walleij 	if (!np)
558edad3b2aSLinus Walleij 		return -ENODEV;
559edad3b2aSLinus Walleij 
560edad3b2aSLinus Walleij 	for_each_child_of_node(np, child) {
561edad3b2aSLinus Walleij 		++nfuncs;
562edad3b2aSLinus Walleij 		ngroups += of_get_child_count(child);
563edad3b2aSLinus Walleij 	}
564edad3b2aSLinus Walleij 
565edad3b2aSLinus Walleij 	if (!nfuncs) {
566edad3b2aSLinus Walleij 		dev_err(&pdev->dev, "No pin functions defined\n");
567edad3b2aSLinus Walleij 		return -EINVAL;
568edad3b2aSLinus Walleij 	}
569edad3b2aSLinus Walleij 
570edad3b2aSLinus Walleij 	info->nfunctions = nfuncs;
571a86854d0SKees Cook 	info->functions = devm_kcalloc(&pdev->dev,
572a86854d0SKees Cook 			nfuncs, sizeof(struct imx1_pmx_func), GFP_KERNEL);
573edad3b2aSLinus Walleij 
574edad3b2aSLinus Walleij 	info->ngroups = ngroups;
575a86854d0SKees Cook 	info->groups = devm_kcalloc(&pdev->dev,
576a86854d0SKees Cook 			ngroups, sizeof(struct imx1_pin_group), GFP_KERNEL);
577edad3b2aSLinus Walleij 
578edad3b2aSLinus Walleij 
579edad3b2aSLinus Walleij 	if (!info->functions || !info->groups)
580edad3b2aSLinus Walleij 		return -ENOMEM;
581edad3b2aSLinus Walleij 
582edad3b2aSLinus Walleij 	for_each_child_of_node(np, child) {
583edad3b2aSLinus Walleij 		ret = imx1_pinctrl_parse_functions(child, info, ifunc++);
5840563df2cSVaishali Thakkar 		if (ret == -ENOMEM) {
5850563df2cSVaishali Thakkar 			of_node_put(child);
586edad3b2aSLinus Walleij 			return -ENOMEM;
587edad3b2aSLinus Walleij 		}
5880563df2cSVaishali Thakkar 	}
589edad3b2aSLinus Walleij 
590edad3b2aSLinus Walleij 	return 0;
591edad3b2aSLinus Walleij }
592edad3b2aSLinus Walleij 
imx1_pinctrl_core_probe(struct platform_device * pdev,struct imx1_pinctrl_soc_info * info)593edad3b2aSLinus Walleij int imx1_pinctrl_core_probe(struct platform_device *pdev,
594edad3b2aSLinus Walleij 		      struct imx1_pinctrl_soc_info *info)
595edad3b2aSLinus Walleij {
596edad3b2aSLinus Walleij 	struct imx1_pinctrl *ipctl;
597edad3b2aSLinus Walleij 	struct resource *res;
598edad3b2aSLinus Walleij 	struct pinctrl_desc *pctl_desc;
599edad3b2aSLinus Walleij 	int ret;
600edad3b2aSLinus Walleij 
601edad3b2aSLinus Walleij 	if (!info || !info->pins || !info->npins) {
602edad3b2aSLinus Walleij 		dev_err(&pdev->dev, "wrong pinctrl info\n");
603edad3b2aSLinus Walleij 		return -EINVAL;
604edad3b2aSLinus Walleij 	}
605edad3b2aSLinus Walleij 	info->dev = &pdev->dev;
606edad3b2aSLinus Walleij 
607edad3b2aSLinus Walleij 	/* Create state holders etc for this driver */
608edad3b2aSLinus Walleij 	ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
609edad3b2aSLinus Walleij 	if (!ipctl)
610edad3b2aSLinus Walleij 		return -ENOMEM;
611edad3b2aSLinus Walleij 
612edad3b2aSLinus Walleij 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
613edad3b2aSLinus Walleij 	if (!res)
614edad3b2aSLinus Walleij 		return -ENOENT;
615edad3b2aSLinus Walleij 
6164bdc0d67SChristoph Hellwig 	ipctl->base = devm_ioremap(&pdev->dev, res->start,
617edad3b2aSLinus Walleij 			resource_size(res));
618edad3b2aSLinus Walleij 	if (!ipctl->base)
619edad3b2aSLinus Walleij 		return -ENOMEM;
620edad3b2aSLinus Walleij 
621edad3b2aSLinus Walleij 	pctl_desc = &imx1_pinctrl_desc;
622edad3b2aSLinus Walleij 	pctl_desc->name = dev_name(&pdev->dev);
623edad3b2aSLinus Walleij 	pctl_desc->pins = info->pins;
624edad3b2aSLinus Walleij 	pctl_desc->npins = info->npins;
625edad3b2aSLinus Walleij 
626edad3b2aSLinus Walleij 	ret = imx1_pinctrl_parse_dt(pdev, ipctl, info);
627edad3b2aSLinus Walleij 	if (ret) {
628edad3b2aSLinus Walleij 		dev_err(&pdev->dev, "fail to probe dt properties\n");
629edad3b2aSLinus Walleij 		return ret;
630edad3b2aSLinus Walleij 	}
631edad3b2aSLinus Walleij 
632edad3b2aSLinus Walleij 	ipctl->info = info;
633edad3b2aSLinus Walleij 	ipctl->dev = info->dev;
634edad3b2aSLinus Walleij 	platform_set_drvdata(pdev, ipctl);
635e55e025dSLaxman Dewangan 	ipctl->pctl = devm_pinctrl_register(&pdev->dev, pctl_desc, ipctl);
636323de9efSMasahiro Yamada 	if (IS_ERR(ipctl->pctl)) {
637edad3b2aSLinus Walleij 		dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
638323de9efSMasahiro Yamada 		return PTR_ERR(ipctl->pctl);
639edad3b2aSLinus Walleij 	}
640edad3b2aSLinus Walleij 
641edad3b2aSLinus Walleij 	ret = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
642edad3b2aSLinus Walleij 	if (ret) {
643edad3b2aSLinus Walleij 		dev_err(&pdev->dev, "Failed to populate subdevices\n");
644edad3b2aSLinus Walleij 		return ret;
645edad3b2aSLinus Walleij 	}
646edad3b2aSLinus Walleij 
647edad3b2aSLinus Walleij 	dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
648edad3b2aSLinus Walleij 
649edad3b2aSLinus Walleij 	return 0;
650edad3b2aSLinus Walleij }
651