14d3d0e42SAndrew Jeffery /*
24d3d0e42SAndrew Jeffery  * Copyright (C) 2016 IBM Corp.
34d3d0e42SAndrew Jeffery  *
44d3d0e42SAndrew Jeffery  * This program is free software; you can redistribute it and/or modify
54d3d0e42SAndrew Jeffery  * it under the terms of the GNU General Public License as published by
64d3d0e42SAndrew Jeffery  * the Free Software Foundation; either version 2 of the License, or
74d3d0e42SAndrew Jeffery  * (at your option) any later version.
84d3d0e42SAndrew Jeffery  */
94d3d0e42SAndrew Jeffery 
104d3d0e42SAndrew Jeffery #ifndef PINCTRL_ASPEED
114d3d0e42SAndrew Jeffery #define PINCTRL_ASPEED
124d3d0e42SAndrew Jeffery 
134d3d0e42SAndrew Jeffery #include <linux/pinctrl/pinctrl.h>
144d3d0e42SAndrew Jeffery #include <linux/pinctrl/pinmux.h>
154d3d0e42SAndrew Jeffery #include <linux/pinctrl/pinconf.h>
164d3d0e42SAndrew Jeffery #include <linux/pinctrl/pinconf-generic.h>
174d3d0e42SAndrew Jeffery #include <linux/regmap.h>
184d3d0e42SAndrew Jeffery 
194d3d0e42SAndrew Jeffery /*
204d3d0e42SAndrew Jeffery  * The ASPEED SoCs provide typically more than 200 pins for GPIO and other
214d3d0e42SAndrew Jeffery  * functions. The SoC function enabled on a pin is determined on a priority
224d3d0e42SAndrew Jeffery  * basis where a given pin can provide a number of different signal types.
234d3d0e42SAndrew Jeffery  *
244d3d0e42SAndrew Jeffery  * The signal active on a pin is described by both a priority level and
254d3d0e42SAndrew Jeffery  * compound logical expressions involving multiple operators, registers and
264d3d0e42SAndrew Jeffery  * bits. Some difficulty arises as the pin's function bit masks for each
274d3d0e42SAndrew Jeffery  * priority level are frequently not the same (i.e. cannot just flip a bit to
284d3d0e42SAndrew Jeffery  * change from a high to low priority signal), or even in the same register.
294d3d0e42SAndrew Jeffery  * Further, not all signals can be unmuxed, as some expressions depend on
304d3d0e42SAndrew Jeffery  * values in the hardware strapping register (which is treated as read-only).
314d3d0e42SAndrew Jeffery  *
324d3d0e42SAndrew Jeffery  * SoC Multi-function Pin Expression Examples
334d3d0e42SAndrew Jeffery  * ------------------------------------------
344d3d0e42SAndrew Jeffery  *
354d3d0e42SAndrew Jeffery  * Here are some sample mux configurations from the AST2400 and AST2500
364d3d0e42SAndrew Jeffery  * datasheets to illustrate the corner cases, roughly in order of least to most
374d3d0e42SAndrew Jeffery  * corner. The signal priorities are in decending order from P0 (highest).
384d3d0e42SAndrew Jeffery  *
394d3d0e42SAndrew Jeffery  * D6 is a pin with a single function (beside GPIO); a high priority signal
404d3d0e42SAndrew Jeffery  * that participates in one function:
414d3d0e42SAndrew Jeffery  *
424d3d0e42SAndrew Jeffery  * Ball | Default | P0 Signal | P0 Expression               | P1 Signal | P1 Expression | Other
434d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
444d3d0e42SAndrew Jeffery  *  D6    GPIOA0    MAC1LINK    SCU80[0]=1                                                GPIOA0
454d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
464d3d0e42SAndrew Jeffery  *
474d3d0e42SAndrew Jeffery  * C5 is a multi-signal pin (high and low priority signals). Here we touch
484d3d0e42SAndrew Jeffery  * different registers for the different functions that enable each signal:
494d3d0e42SAndrew Jeffery  *
504d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
514d3d0e42SAndrew Jeffery  *  C5    GPIOA4    SCL9        SCU90[22]=1                   TIMER5      SCU80[4]=1      GPIOA4
524d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
534d3d0e42SAndrew Jeffery  *
544d3d0e42SAndrew Jeffery  * E19 is a single-signal pin with two functions that influence the active
554d3d0e42SAndrew Jeffery  * signal. In this case both bits have the same meaning - enable a dedicated
564d3d0e42SAndrew Jeffery  * LPC reset pin. However it's not always the case that the bits in the
574d3d0e42SAndrew Jeffery  * OR-relationship have the same meaning.
584d3d0e42SAndrew Jeffery  *
594d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
604d3d0e42SAndrew Jeffery  *  E19   GPIOB4    LPCRST#     SCU80[12]=1 | Strap[14]=1                                 GPIOB4
614d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------+-----------+---------------+----------
624d3d0e42SAndrew Jeffery  *
634d3d0e42SAndrew Jeffery  * For example, pin B19 has a low-priority signal that's enabled by two
644d3d0e42SAndrew Jeffery  * distinct SoC functions: A specific SIOPBI bit in register SCUA4, and an ACPI
654d3d0e42SAndrew Jeffery  * bit in the STRAP register. The ACPI bit configures signals on pins in
664d3d0e42SAndrew Jeffery  * addition to B19. Both of the low priority functions as well as the high
674d3d0e42SAndrew Jeffery  * priority function must be disabled for GPIOF1 to be used.
684d3d0e42SAndrew Jeffery  *
694d3d0e42SAndrew Jeffery  * Ball | Default | P0 Signal | P0 Expression                           | P1 Signal | P1 Expression                          | Other
704d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------------------+-----------+----------------------------------------+----------
714d3d0e42SAndrew Jeffery  *  B19   GPIOF1    NDCD4       SCU80[25]=1                               SIOPBI#     SCUA4[12]=1 | Strap[19]=0                GPIOF1
724d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------------------+-----------+----------------------------------------+----------
734d3d0e42SAndrew Jeffery  *
744d3d0e42SAndrew Jeffery  * For pin E18, the SoC ANDs the expected state of three bits to determine the
754d3d0e42SAndrew Jeffery  * pin's active signal:
764d3d0e42SAndrew Jeffery  *
774d3d0e42SAndrew Jeffery  * * SCU3C[3]: Enable external SOC reset function
784d3d0e42SAndrew Jeffery  * * SCU80[15]: Enable SPICS1# or EXTRST# function pin
794d3d0e42SAndrew Jeffery  * * SCU90[31]: Select SPI interface CS# output
804d3d0e42SAndrew Jeffery  *
814d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------------------+-----------+----------------------------------------+----------
824d3d0e42SAndrew Jeffery  *  E18   GPIOB7    EXTRST#     SCU3C[3]=1 & SCU80[15]=1 & SCU90[31]=0    SPICS1#     SCU3C[3]=1 & SCU80[15]=1 & SCU90[31]=1   GPIOB7
834d3d0e42SAndrew Jeffery  * -----+---------+-----------+-----------------------------------------+-----------+----------------------------------------+----------
844d3d0e42SAndrew Jeffery  *
854d3d0e42SAndrew Jeffery  * (Bits SCU3C[3] and SCU80[15] appear to only be used in the expressions for
864d3d0e42SAndrew Jeffery  * selecting the signals on pin E18)
874d3d0e42SAndrew Jeffery  *
884d3d0e42SAndrew Jeffery  * Pin T5 is a multi-signal pin with a more complex configuration:
894d3d0e42SAndrew Jeffery  *
904d3d0e42SAndrew Jeffery  * Ball | Default | P0 Signal | P0 Expression                | P1 Signal | P1 Expression | Other
914d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
924d3d0e42SAndrew Jeffery  *  T5    GPIOL1    VPIDE       SCU90[5:4]!=0 & SCU84[17]=1    NDCD1       SCU84[17]=1     GPIOL1
934d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
944d3d0e42SAndrew Jeffery  *
954d3d0e42SAndrew Jeffery  * The high priority signal configuration is best thought of in terms of its
964d3d0e42SAndrew Jeffery  * exploded form, with reference to the SCU90[5:4] bits:
974d3d0e42SAndrew Jeffery  *
984d3d0e42SAndrew Jeffery  * * SCU90[5:4]=00: disable
994d3d0e42SAndrew Jeffery  * * SCU90[5:4]=01: 18 bits (R6/G6/B6) video mode.
1004d3d0e42SAndrew Jeffery  * * SCU90[5:4]=10: 24 bits (R8/G8/B8) video mode.
1014d3d0e42SAndrew Jeffery  * * SCU90[5:4]=11: 30 bits (R10/G10/B10) video mode.
1024d3d0e42SAndrew Jeffery  *
1034d3d0e42SAndrew Jeffery  * Re-writing:
1044d3d0e42SAndrew Jeffery  *
1054d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
1064d3d0e42SAndrew Jeffery  *  T5    GPIOL1    VPIDE      (SCU90[5:4]=1 & SCU84[17]=1)    NDCD1       SCU84[17]=1     GPIOL1
1074d3d0e42SAndrew Jeffery  *                             | (SCU90[5:4]=2 & SCU84[17]=1)
1084d3d0e42SAndrew Jeffery  *                             | (SCU90[5:4]=3 & SCU84[17]=1)
1094d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
1104d3d0e42SAndrew Jeffery  *
1114d3d0e42SAndrew Jeffery  * For reference the SCU84[17] bit configure the "UART1 NDCD1 or Video VPIDE
1124d3d0e42SAndrew Jeffery  * function pin", where the signal itself is determined by whether SCU94[5:4]
1134d3d0e42SAndrew Jeffery  * is disabled or in one of the 18, 24 or 30bit video modes.
1144d3d0e42SAndrew Jeffery  *
1154d3d0e42SAndrew Jeffery  * Other video-input-related pins require an explicit state in SCU90[5:4], e.g.
1164d3d0e42SAndrew Jeffery  * W1 and U5:
1174d3d0e42SAndrew Jeffery  *
1184d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
1194d3d0e42SAndrew Jeffery  *  W1    GPIOL6    VPIB0       SCU90[5:4]=3 & SCU84[22]=1     TXD1        SCU84[22]=1     GPIOL6
1204d3d0e42SAndrew Jeffery  *  U5    GPIOL7    VPIB1       SCU90[5:4]=3 & SCU84[23]=1     RXD1        SCU84[23]=1     GPIOL7
1214d3d0e42SAndrew Jeffery  * -----+---------+-----------+------------------------------+-----------+---------------+----------
1224d3d0e42SAndrew Jeffery  *
1234d3d0e42SAndrew Jeffery  * The examples of T5 and W1 are particularly fertile, as they also demonstrate
1244d3d0e42SAndrew Jeffery  * that despite operating as part of the video input bus each signal needs to
1254d3d0e42SAndrew Jeffery  * be enabled individually via it's own SCU84 (in the cases of T5 and W1)
1264d3d0e42SAndrew Jeffery  * register bit. This is a little crazy if the bus doesn't have optional
1274d3d0e42SAndrew Jeffery  * signals, but is used to decent effect with some of the UARTs where not all
1284d3d0e42SAndrew Jeffery  * signals are required. However, this isn't done consistently - UART1 is
1294d3d0e42SAndrew Jeffery  * enabled on a per-pin basis, and by contrast, all signals for UART6 are
1304d3d0e42SAndrew Jeffery  * enabled by a single bit.
1314d3d0e42SAndrew Jeffery  *
1324d3d0e42SAndrew Jeffery  * Further, the high and low priority signals listed in the table above share
1334d3d0e42SAndrew Jeffery  * a configuration bit. The VPI signals should operate in concert in a single
1344d3d0e42SAndrew Jeffery  * function, but the UART signals should retain the ability to be configured
1354d3d0e42SAndrew Jeffery  * independently. This pushes the implementation down the path of tagging a
1364d3d0e42SAndrew Jeffery  * signal's expressions with the function they participate in, rather than
1374d3d0e42SAndrew Jeffery  * defining masks affecting multiple signals per function. The latter approach
1384d3d0e42SAndrew Jeffery  * fails in this instance where applying the configuration for the UART pin of
1394d3d0e42SAndrew Jeffery  * interest will stomp on the state of other UART signals when disabling the
1404d3d0e42SAndrew Jeffery  * VPI functions on the current pin.
1414d3d0e42SAndrew Jeffery  *
1424d3d0e42SAndrew Jeffery  * Ball |  Default   | P0 Signal | P0 Expression             | P1 Signal | P1 Expression | Other
1434d3d0e42SAndrew Jeffery  * -----+------------+-----------+---------------------------+-----------+---------------+------------
1444d3d0e42SAndrew Jeffery  *  A12   RGMII1TXCK   GPIOT0      SCUA0[0]=1                  RMII1TXEN   Strap[6]=0      RGMII1TXCK
1454d3d0e42SAndrew Jeffery  *  B12   RGMII1TXCTL  GPIOT1      SCUA0[1]=1                  –           Strap[6]=0      RGMII1TXCTL
1464d3d0e42SAndrew Jeffery  * -----+------------+-----------+---------------------------+-----------+---------------+------------
1474d3d0e42SAndrew Jeffery  *
1484d3d0e42SAndrew Jeffery  * A12 demonstrates that the "Other" signal isn't always GPIO - in this case
1494d3d0e42SAndrew Jeffery  * GPIOT0 is a high-priority signal and RGMII1TXCK is Other. Thus, GPIO
1504d3d0e42SAndrew Jeffery  * should be treated like any other signal type with full function expression
1514d3d0e42SAndrew Jeffery  * requirements, and not assumed to be the default case. Separately, GPIOT0 and
1524d3d0e42SAndrew Jeffery  * GPIOT1's signal descriptor bits are distinct, therefore we must iterate all
1534d3d0e42SAndrew Jeffery  * pins in the function's group to disable the higher-priority signals such
1544d3d0e42SAndrew Jeffery  * that the signal for the function of interest is correctly enabled.
1554d3d0e42SAndrew Jeffery  *
1564d3d0e42SAndrew Jeffery  * Finally, three priority levels aren't always enough; the AST2500 brings with
1574d3d0e42SAndrew Jeffery  * it 18 pins of five priority levels, however the 18 pins only use three of
1584d3d0e42SAndrew Jeffery  * the five priority levels.
1594d3d0e42SAndrew Jeffery  *
1604d3d0e42SAndrew Jeffery  * Ultimately the requirement to control pins in the examples above drive the
1614d3d0e42SAndrew Jeffery  * design:
1624d3d0e42SAndrew Jeffery  *
1634d3d0e42SAndrew Jeffery  * * Pins provide signals according to functions activated in the mux
1644d3d0e42SAndrew Jeffery  *   configuration
1654d3d0e42SAndrew Jeffery  *
1664d3d0e42SAndrew Jeffery  * * Pins provide up to five signal types in a priority order
1674d3d0e42SAndrew Jeffery  *
1684d3d0e42SAndrew Jeffery  * * For priorities levels defined on a pin, each priority provides one signal
1694d3d0e42SAndrew Jeffery  *
1704d3d0e42SAndrew Jeffery  * * Enabling lower priority signals requires higher priority signals be
1714d3d0e42SAndrew Jeffery  *   disabled
1724d3d0e42SAndrew Jeffery  *
1734d3d0e42SAndrew Jeffery  * * A function represents a set of signals; functions are distinct if their
1744d3d0e42SAndrew Jeffery  *   sets of signals are not equal
1754d3d0e42SAndrew Jeffery  *
1764d3d0e42SAndrew Jeffery  * * Signals participate in one or more functions
1774d3d0e42SAndrew Jeffery  *
1784d3d0e42SAndrew Jeffery  * * A function is described by an expression of one or more signal
1794d3d0e42SAndrew Jeffery  *   descriptors, which compare bit values in a register
1804d3d0e42SAndrew Jeffery  *
1814d3d0e42SAndrew Jeffery  * * A signal expression is the smallest set of signal descriptors whose
1824d3d0e42SAndrew Jeffery  *   comparisons must evaluate 'true' for a signal to be enabled on a pin.
1834d3d0e42SAndrew Jeffery  *
1844d3d0e42SAndrew Jeffery  * * A function's signal is active on a pin if evaluating all signal
1854d3d0e42SAndrew Jeffery  *   descriptors in the pin's signal expression for the function yields a 'true'
1864d3d0e42SAndrew Jeffery  *   result
1874d3d0e42SAndrew Jeffery  *
1884d3d0e42SAndrew Jeffery  * * A signal at a given priority on a given pin is active if any of the
1894d3d0e42SAndrew Jeffery  *   functions in which the signal participates are active, and no higher
1904d3d0e42SAndrew Jeffery  *   priority signal on the pin is active
1914d3d0e42SAndrew Jeffery  *
1924d3d0e42SAndrew Jeffery  * * GPIO is configured per-pin
1934d3d0e42SAndrew Jeffery  *
1944d3d0e42SAndrew Jeffery  * And so:
1954d3d0e42SAndrew Jeffery  *
1964d3d0e42SAndrew Jeffery  * * To disable a signal, any function(s) activating the signal must be
1974d3d0e42SAndrew Jeffery  *   disabled
1984d3d0e42SAndrew Jeffery  *
1994d3d0e42SAndrew Jeffery  * * Each pin must know the signal expressions of functions in which it
2004d3d0e42SAndrew Jeffery  *   participates, for the purpose of enabling the Other function. This is done
2014d3d0e42SAndrew Jeffery  *   by deactivating all functions that activate higher priority signals on the
2024d3d0e42SAndrew Jeffery  *   pin.
2034d3d0e42SAndrew Jeffery  *
2044d3d0e42SAndrew Jeffery  * As a concrete example:
2054d3d0e42SAndrew Jeffery  *
2064d3d0e42SAndrew Jeffery  * * T5 provides three signals types: VPIDE, NDCD1 and GPIO
2074d3d0e42SAndrew Jeffery  *
2084d3d0e42SAndrew Jeffery  * * The VPIDE signal participates in 3 functions: VPI18, VPI24 and VPI30
2094d3d0e42SAndrew Jeffery  *
2104d3d0e42SAndrew Jeffery  * * The NDCD1 signal participates in just its own NDCD1 function
2114d3d0e42SAndrew Jeffery  *
2124d3d0e42SAndrew Jeffery  * * VPIDE is high priority, NDCD1 is low priority, and GPIOL1 is the least
2134d3d0e42SAndrew Jeffery  *   prioritised
2144d3d0e42SAndrew Jeffery  *
2154d3d0e42SAndrew Jeffery  * * The prerequisit for activating the NDCD1 signal is that the VPI18, VPI24
2164d3d0e42SAndrew Jeffery  *   and VPI30 functions all be disabled
2174d3d0e42SAndrew Jeffery  *
2184d3d0e42SAndrew Jeffery  * * Similarly, all of VPI18, VPI24, VPI30 and NDCD1 functions must be disabled
2194d3d0e42SAndrew Jeffery  *   to provide GPIOL6
2204d3d0e42SAndrew Jeffery  *
2214d3d0e42SAndrew Jeffery  * Considerations
2224d3d0e42SAndrew Jeffery  * --------------
2234d3d0e42SAndrew Jeffery  *
2244d3d0e42SAndrew Jeffery  * If pinctrl allows us to allocate a pin we can configure a function without
2254d3d0e42SAndrew Jeffery  * concern for the function of already allocated pins, if pin groups are
2264d3d0e42SAndrew Jeffery  * created with respect to the SoC functions in which they participate. This is
2274d3d0e42SAndrew Jeffery  * intuitive, but it did not feel obvious from the bit/pin relationships.
2284d3d0e42SAndrew Jeffery  *
2294d3d0e42SAndrew Jeffery  * Conversely, failing to allocate all pins in a group indicates some bits (as
2304d3d0e42SAndrew Jeffery  * well as pins) required for the group's configuration will already be in use,
2314d3d0e42SAndrew Jeffery  * likely in a way that's inconsistent with the requirements of the failed
2324d3d0e42SAndrew Jeffery  * group.
2334d3d0e42SAndrew Jeffery  */
2344d3d0e42SAndrew Jeffery 
2357d29ed88SAndrew Jeffery #define ASPEED_IP_SCU		0
2367d29ed88SAndrew Jeffery #define ASPEED_IP_GFX		1
2377d29ed88SAndrew Jeffery #define ASPEED_IP_LPC		2
2387d29ed88SAndrew Jeffery #define ASPEED_NR_PINMUX_IPS	3
2397d29ed88SAndrew Jeffery 
2404d3d0e42SAndrew Jeffery /*
2414d3d0e42SAndrew Jeffery  * The "Multi-function Pins Mapping and Control" table in the SoC datasheet
2424d3d0e42SAndrew Jeffery  * references registers by the device/offset mnemonic. The register macros
2434d3d0e42SAndrew Jeffery  * below are named the same way to ease transcription and verification (as
2444d3d0e42SAndrew Jeffery  * opposed to naming them e.g. PINMUX_CTRL_[0-9]). Further, signal expressions
2454d3d0e42SAndrew Jeffery  * reference registers beyond those dedicated to pinmux, such as the system
2464d3d0e42SAndrew Jeffery  * reset control and MAC clock configuration registers. The AST2500 goes a step
2474d3d0e42SAndrew Jeffery  * further and references registers in the graphics IP block, but that isn't
2484d3d0e42SAndrew Jeffery  * handled yet.
2494d3d0e42SAndrew Jeffery  */
2504d3d0e42SAndrew Jeffery #define SCU2C           0x2C /* Misc. Control Register */
2514d3d0e42SAndrew Jeffery #define SCU3C           0x3C /* System Reset Control/Status Register */
2524d3d0e42SAndrew Jeffery #define SCU48           0x48 /* MAC Interface Clock Delay Setting */
2534d3d0e42SAndrew Jeffery #define HW_STRAP1       0x70 /* AST2400 strapping is 33 bits, is split */
2544d3d0e42SAndrew Jeffery #define SCU80           0x80 /* Multi-function Pin Control #1 */
2554d3d0e42SAndrew Jeffery #define SCU84           0x84 /* Multi-function Pin Control #2 */
2564d3d0e42SAndrew Jeffery #define SCU88           0x88 /* Multi-function Pin Control #3 */
2574d3d0e42SAndrew Jeffery #define SCU8C           0x8C /* Multi-function Pin Control #4 */
2584d3d0e42SAndrew Jeffery #define SCU90           0x90 /* Multi-function Pin Control #5 */
2594d3d0e42SAndrew Jeffery #define SCU94           0x94 /* Multi-function Pin Control #6 */
2604d3d0e42SAndrew Jeffery #define SCUA0           0xA0 /* Multi-function Pin Control #7 */
2614d3d0e42SAndrew Jeffery #define SCUA4           0xA4 /* Multi-function Pin Control #8 */
2624d3d0e42SAndrew Jeffery #define SCUA8           0xA8 /* Multi-function Pin Control #9 */
263f1337856SAndrew Jeffery #define SCUAC           0xAC /* Multi-function Pin Control #10 */
2644d3d0e42SAndrew Jeffery #define HW_STRAP2       0xD0 /* Strapping */
2654d3d0e42SAndrew Jeffery 
2664d3d0e42SAndrew Jeffery  /**
2674d3d0e42SAndrew Jeffery   * A signal descriptor, which describes the register, bits and the
2684d3d0e42SAndrew Jeffery   * enable/disable values that should be compared or written.
2694d3d0e42SAndrew Jeffery   *
2707d29ed88SAndrew Jeffery   * @ip: The IP block identifier, used as an index into the regmap array in
2717d29ed88SAndrew Jeffery   *      struct aspeed_pinctrl_data
2727d29ed88SAndrew Jeffery   * @reg: The register offset with respect to the base address of the IP block
2734d3d0e42SAndrew Jeffery   * @mask: The mask to apply to the register. The lowest set bit of the mask is
2744d3d0e42SAndrew Jeffery   *        used to derive the shift value.
2754d3d0e42SAndrew Jeffery   * @enable: The value that enables the function. Value should be in the LSBs,
2764d3d0e42SAndrew Jeffery   *          not at the position of the mask.
2774d3d0e42SAndrew Jeffery   * @disable: The value that disables the function. Value should be in the
2784d3d0e42SAndrew Jeffery   *           LSBs, not at the position of the mask.
2794d3d0e42SAndrew Jeffery   */
2804d3d0e42SAndrew Jeffery struct aspeed_sig_desc {
2817d29ed88SAndrew Jeffery 	unsigned int ip;
2824d3d0e42SAndrew Jeffery 	unsigned int reg;
2834d3d0e42SAndrew Jeffery 	u32 mask;
2844d3d0e42SAndrew Jeffery 	u32 enable;
2854d3d0e42SAndrew Jeffery 	u32 disable;
2864d3d0e42SAndrew Jeffery };
2874d3d0e42SAndrew Jeffery 
2884d3d0e42SAndrew Jeffery /**
2894d3d0e42SAndrew Jeffery  * Describes a signal expression. The expression is evaluated by ANDing the
2904d3d0e42SAndrew Jeffery  * evaluation of the descriptors.
2914d3d0e42SAndrew Jeffery  *
2924d3d0e42SAndrew Jeffery  * @signal: The signal name for the priority level on the pin. If the signal
2934d3d0e42SAndrew Jeffery  *          type is GPIO, then the signal name must begin with the string
2944d3d0e42SAndrew Jeffery  *          "GPIO", e.g. GPIOA0, GPIOT4 etc.
2954d3d0e42SAndrew Jeffery  * @function: The name of the function the signal participates in for the
2964d3d0e42SAndrew Jeffery  *            associated expression
2974d3d0e42SAndrew Jeffery  * @ndescs: The number of signal descriptors in the expression
2984d3d0e42SAndrew Jeffery  * @descs: Pointer to an array of signal descriptors that comprise the
2994d3d0e42SAndrew Jeffery  *         function expression
3004d3d0e42SAndrew Jeffery  */
3014d3d0e42SAndrew Jeffery struct aspeed_sig_expr {
3024d3d0e42SAndrew Jeffery 	const char *signal;
3034d3d0e42SAndrew Jeffery 	const char *function;
3044d3d0e42SAndrew Jeffery 	int ndescs;
3054d3d0e42SAndrew Jeffery 	const struct aspeed_sig_desc *descs;
3064d3d0e42SAndrew Jeffery };
3074d3d0e42SAndrew Jeffery 
3084d3d0e42SAndrew Jeffery /**
3094d3d0e42SAndrew Jeffery  * A struct capturing the list of expressions enabling signals at each priority
3104d3d0e42SAndrew Jeffery  * for a given pin. The signal configuration for a priority level is evaluated
3114d3d0e42SAndrew Jeffery  * by ORing the evaluation of the signal expressions in the respective
3124d3d0e42SAndrew Jeffery  * priority's list.
3134d3d0e42SAndrew Jeffery  *
3144d3d0e42SAndrew Jeffery  * @name: A name for the pin
3154d3d0e42SAndrew Jeffery  * @prios: A pointer to an array of expression list pointers
3164d3d0e42SAndrew Jeffery  *
3174d3d0e42SAndrew Jeffery  */
3184d3d0e42SAndrew Jeffery struct aspeed_pin_desc {
3194d3d0e42SAndrew Jeffery 	const char *name;
3204d3d0e42SAndrew Jeffery 	const struct aspeed_sig_expr ***prios;
3214d3d0e42SAndrew Jeffery };
3224d3d0e42SAndrew Jeffery 
3234d3d0e42SAndrew Jeffery /* Macro hell */
3244d3d0e42SAndrew Jeffery 
3257d29ed88SAndrew Jeffery #define SIG_DESC_IP_BIT(ip, reg, idx, val) \
3267d29ed88SAndrew Jeffery 	{ ip, reg, BIT_MASK(idx), val, (((val) + 1) & 1) }
3277d29ed88SAndrew Jeffery 
3284d3d0e42SAndrew Jeffery /**
3297d29ed88SAndrew Jeffery  * Short-hand macro for describing an SCU descriptor enabled by the state of
3307d29ed88SAndrew Jeffery  * one bit. The disable value is derived.
3314d3d0e42SAndrew Jeffery  *
3324d3d0e42SAndrew Jeffery  * @reg: The signal's associated register, offset from base
3334d3d0e42SAndrew Jeffery  * @idx: The signal's bit index in the register
3344d3d0e42SAndrew Jeffery  * @val: The value (0 or 1) that enables the function
3354d3d0e42SAndrew Jeffery  */
3364d3d0e42SAndrew Jeffery #define SIG_DESC_BIT(reg, idx, val) \
3377d29ed88SAndrew Jeffery 	SIG_DESC_IP_BIT(ASPEED_IP_SCU, reg, idx, val)
3387d29ed88SAndrew Jeffery 
3397d29ed88SAndrew Jeffery #define SIG_DESC_IP_SET(ip, reg, idx) SIG_DESC_IP_BIT(ip, reg, idx, 1)
3404d3d0e42SAndrew Jeffery 
3414d3d0e42SAndrew Jeffery /**
3427d29ed88SAndrew Jeffery  * A further short-hand macro expanding to an SCU descriptor enabled by a set
3437d29ed88SAndrew Jeffery  * bit.
3444d3d0e42SAndrew Jeffery  *
3457d29ed88SAndrew Jeffery  * @reg: The register, offset from base
3467d29ed88SAndrew Jeffery  * @idx: The bit index in the register
3474d3d0e42SAndrew Jeffery  */
3487d29ed88SAndrew Jeffery #define SIG_DESC_SET(reg, idx) SIG_DESC_IP_BIT(ASPEED_IP_SCU, reg, idx, 1)
3494d3d0e42SAndrew Jeffery 
3504d3d0e42SAndrew Jeffery #define SIG_DESC_LIST_SYM(sig, func) sig_descs_ ## sig ## _ ## func
3514d3d0e42SAndrew Jeffery #define SIG_DESC_LIST_DECL(sig, func, ...) \
3524d3d0e42SAndrew Jeffery 	static const struct aspeed_sig_desc SIG_DESC_LIST_SYM(sig, func)[] = \
3534d3d0e42SAndrew Jeffery 		{ __VA_ARGS__ }
3544d3d0e42SAndrew Jeffery 
3554d3d0e42SAndrew Jeffery #define SIG_EXPR_SYM(sig, func) sig_expr_ ## sig ## _ ## func
3564d3d0e42SAndrew Jeffery #define SIG_EXPR_DECL_(sig, func) \
3574d3d0e42SAndrew Jeffery 	static const struct aspeed_sig_expr SIG_EXPR_SYM(sig, func) = \
3584d3d0e42SAndrew Jeffery 	{ \
3594d3d0e42SAndrew Jeffery 		.signal = #sig, \
3604d3d0e42SAndrew Jeffery 		.function = #func, \
3614d3d0e42SAndrew Jeffery 		.ndescs = ARRAY_SIZE(SIG_DESC_LIST_SYM(sig, func)), \
3624d3d0e42SAndrew Jeffery 		.descs = &(SIG_DESC_LIST_SYM(sig, func))[0], \
3634d3d0e42SAndrew Jeffery 	}
3644d3d0e42SAndrew Jeffery 
3654d3d0e42SAndrew Jeffery /**
3664d3d0e42SAndrew Jeffery  * Declare a signal expression.
3674d3d0e42SAndrew Jeffery  *
3684d3d0e42SAndrew Jeffery  * @sig: A macro symbol name for the signal (is subjected to stringification
3694d3d0e42SAndrew Jeffery  *        and token pasting)
3704d3d0e42SAndrew Jeffery  * @func: The function in which the signal is participating
3714d3d0e42SAndrew Jeffery  * @...: Signal descriptors that define the signal expression
3724d3d0e42SAndrew Jeffery  *
3734d3d0e42SAndrew Jeffery  * For example, the following declares the ROMD8 signal for the ROM16 function:
3744d3d0e42SAndrew Jeffery  *
3754d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16, SIG_DESC_SET(SCU90, 6));
3764d3d0e42SAndrew Jeffery  *
3774d3d0e42SAndrew Jeffery  * And with multiple signal descriptors:
3784d3d0e42SAndrew Jeffery  *
3794d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16S, SIG_DESC_SET(HW_STRAP1, 4),
3804d3d0e42SAndrew Jeffery  *              { HW_STRAP1, GENMASK(1, 0), 0, 0 });
3814d3d0e42SAndrew Jeffery  */
3824d3d0e42SAndrew Jeffery #define SIG_EXPR_DECL(sig, func, ...) \
3834d3d0e42SAndrew Jeffery 	SIG_DESC_LIST_DECL(sig, func, __VA_ARGS__); \
3844d3d0e42SAndrew Jeffery 	SIG_EXPR_DECL_(sig, func)
3854d3d0e42SAndrew Jeffery 
3864d3d0e42SAndrew Jeffery /**
3874d3d0e42SAndrew Jeffery  * Declare a pointer to a signal expression
3884d3d0e42SAndrew Jeffery  *
3894d3d0e42SAndrew Jeffery  * @sig: The macro symbol name for the signal (subjected to token pasting)
3904d3d0e42SAndrew Jeffery  * @func: The macro symbol name for the function (subjected to token pasting)
3914d3d0e42SAndrew Jeffery  */
3924d3d0e42SAndrew Jeffery #define SIG_EXPR_PTR(sig, func) (&SIG_EXPR_SYM(sig, func))
3934d3d0e42SAndrew Jeffery 
3944d3d0e42SAndrew Jeffery #define SIG_EXPR_LIST_SYM(sig) sig_exprs_ ## sig
3954d3d0e42SAndrew Jeffery 
3964d3d0e42SAndrew Jeffery /**
3974d3d0e42SAndrew Jeffery  * Declare a signal expression list for reference in a struct aspeed_pin_prio.
3984d3d0e42SAndrew Jeffery  *
3994d3d0e42SAndrew Jeffery  * @sig: A macro symbol name for the signal (is subjected to token pasting)
4004d3d0e42SAndrew Jeffery  * @...: Signal expression structure pointers (use SIG_EXPR_PTR())
4014d3d0e42SAndrew Jeffery  *
4024d3d0e42SAndrew Jeffery  * For example, the 16-bit ROM bus can be enabled by one of two possible signal
4034d3d0e42SAndrew Jeffery  * expressions:
4044d3d0e42SAndrew Jeffery  *
4054d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16, SIG_DESC_SET(SCU90, 6));
4064d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16S, SIG_DESC_SET(HW_STRAP1, 4),
4074d3d0e42SAndrew Jeffery  *              { HW_STRAP1, GENMASK(1, 0), 0, 0 });
4084d3d0e42SAndrew Jeffery  *     SIG_EXPR_LIST_DECL(ROMD8, SIG_EXPR_PTR(ROMD8, ROM16),
4094d3d0e42SAndrew Jeffery  *              SIG_EXPR_PTR(ROMD8, ROM16S));
4104d3d0e42SAndrew Jeffery  */
4114d3d0e42SAndrew Jeffery #define SIG_EXPR_LIST_DECL(sig, ...) \
4124d3d0e42SAndrew Jeffery 	static const struct aspeed_sig_expr *SIG_EXPR_LIST_SYM(sig)[] = \
4134d3d0e42SAndrew Jeffery 		{ __VA_ARGS__, NULL }
4144d3d0e42SAndrew Jeffery 
4154d3d0e42SAndrew Jeffery /**
4164d3d0e42SAndrew Jeffery  * A short-hand macro for declaring a function expression and an expression
4174d3d0e42SAndrew Jeffery  * list with a single function.
4184d3d0e42SAndrew Jeffery  *
4194d3d0e42SAndrew Jeffery  * @func: A macro symbol name for the function (is subjected to token pasting)
4204d3d0e42SAndrew Jeffery  * @...: Function descriptors that define the function expression
4214d3d0e42SAndrew Jeffery  *
4224d3d0e42SAndrew Jeffery  * For example, signal NCTS6 participates in its own function with one group:
4234d3d0e42SAndrew Jeffery  *
4244d3d0e42SAndrew Jeffery  *     SIG_EXPR_LIST_DECL_SINGLE(NCTS6, NCTS6, SIG_DESC_SET(SCU90, 7));
4254d3d0e42SAndrew Jeffery  */
4264d3d0e42SAndrew Jeffery #define SIG_EXPR_LIST_DECL_SINGLE(sig, func, ...) \
4274d3d0e42SAndrew Jeffery 	SIG_DESC_LIST_DECL(sig, func, __VA_ARGS__); \
4284d3d0e42SAndrew Jeffery 	SIG_EXPR_DECL_(sig, func); \
4294d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL(sig, SIG_EXPR_PTR(sig, func))
4304d3d0e42SAndrew Jeffery 
4314d3d0e42SAndrew Jeffery #define SIG_EXPR_LIST_DECL_DUAL(sig, f0, f1) \
4324d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL(sig, SIG_EXPR_PTR(sig, f0), SIG_EXPR_PTR(sig, f1))
4334d3d0e42SAndrew Jeffery 
4344d3d0e42SAndrew Jeffery #define SIG_EXPR_LIST_PTR(sig) (&SIG_EXPR_LIST_SYM(sig)[0])
4354d3d0e42SAndrew Jeffery 
4364d3d0e42SAndrew Jeffery #define PIN_EXPRS_SYM(pin) pin_exprs_ ## pin
4374d3d0e42SAndrew Jeffery #define PIN_EXPRS_PTR(pin) (&PIN_EXPRS_SYM(pin)[0])
4384d3d0e42SAndrew Jeffery #define PIN_SYM(pin) pin_ ## pin
4394d3d0e42SAndrew Jeffery 
4404d3d0e42SAndrew Jeffery #define MS_PIN_DECL_(pin, ...) \
4414d3d0e42SAndrew Jeffery 	static const struct aspeed_sig_expr **PIN_EXPRS_SYM(pin)[] = \
4424d3d0e42SAndrew Jeffery 		{ __VA_ARGS__, NULL }; \
4434d3d0e42SAndrew Jeffery 	static const struct aspeed_pin_desc PIN_SYM(pin) = \
4444d3d0e42SAndrew Jeffery 		{ #pin, PIN_EXPRS_PTR(pin) }
4454d3d0e42SAndrew Jeffery 
4464d3d0e42SAndrew Jeffery /**
4474d3d0e42SAndrew Jeffery  * Declare a multi-signal pin
4484d3d0e42SAndrew Jeffery  *
4494d3d0e42SAndrew Jeffery  * @pin: The pin number
4504d3d0e42SAndrew Jeffery  * @other: Macro name for "other" functionality (subjected to stringification)
4514d3d0e42SAndrew Jeffery  * @high: Macro name for the highest priority signal functions
4524d3d0e42SAndrew Jeffery  * @low: Macro name for the low signal functions
4534d3d0e42SAndrew Jeffery  *
4544d3d0e42SAndrew Jeffery  * For example:
4554d3d0e42SAndrew Jeffery  *
4564d3d0e42SAndrew Jeffery  *     #define A8 56
4574d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16, SIG_DESC_SET(SCU90, 6));
4584d3d0e42SAndrew Jeffery  *     SIG_EXPR_DECL(ROMD8, ROM16S, SIG_DESC_SET(HW_STRAP1, 4),
4594d3d0e42SAndrew Jeffery  *              { HW_STRAP1, GENMASK(1, 0), 0, 0 });
4604d3d0e42SAndrew Jeffery  *     SIG_EXPR_LIST_DECL(ROMD8, SIG_EXPR_PTR(ROMD8, ROM16),
4614d3d0e42SAndrew Jeffery  *              SIG_EXPR_PTR(ROMD8, ROM16S));
4624d3d0e42SAndrew Jeffery  *     SIG_EXPR_LIST_DECL_SINGLE(NCTS6, NCTS6, SIG_DESC_SET(SCU90, 7));
4634d3d0e42SAndrew Jeffery  *     MS_PIN_DECL(A8, GPIOH0, ROMD8, NCTS6);
4644d3d0e42SAndrew Jeffery  */
4654d3d0e42SAndrew Jeffery #define MS_PIN_DECL(pin, other, high, low) \
4664d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL_SINGLE(other, other); \
4674d3d0e42SAndrew Jeffery 	MS_PIN_DECL_(pin, \
4684d3d0e42SAndrew Jeffery 			SIG_EXPR_LIST_PTR(high), \
4694d3d0e42SAndrew Jeffery 			SIG_EXPR_LIST_PTR(low), \
4704d3d0e42SAndrew Jeffery 			SIG_EXPR_LIST_PTR(other))
4714d3d0e42SAndrew Jeffery 
4724d3d0e42SAndrew Jeffery #define PIN_GROUP_SYM(func) pins_ ## func
4734d3d0e42SAndrew Jeffery #define FUNC_GROUP_SYM(func) groups_ ## func
4744d3d0e42SAndrew Jeffery #define FUNC_GROUP_DECL(func, ...) \
4754d3d0e42SAndrew Jeffery 	static const int PIN_GROUP_SYM(func)[] = { __VA_ARGS__ }; \
4764d3d0e42SAndrew Jeffery 	static const char *FUNC_GROUP_SYM(func)[] = { #func }
4774d3d0e42SAndrew Jeffery 
4784d3d0e42SAndrew Jeffery /**
4794d3d0e42SAndrew Jeffery  * Declare a single signal pin
4804d3d0e42SAndrew Jeffery  *
4814d3d0e42SAndrew Jeffery  * @pin: The pin number
4824d3d0e42SAndrew Jeffery  * @other: Macro name for "other" functionality (subjected to stringification)
4834d3d0e42SAndrew Jeffery  * @sig: Macro name for the signal (subjected to stringification)
4844d3d0e42SAndrew Jeffery  *
4854d3d0e42SAndrew Jeffery  * For example:
4864d3d0e42SAndrew Jeffery  *
4874d3d0e42SAndrew Jeffery  *     #define E3 80
4884d3d0e42SAndrew Jeffery  *     SIG_EXPR_LIST_DECL_SINGLE(SCL5, I2C5, I2C5_DESC);
4894d3d0e42SAndrew Jeffery  *     SS_PIN_DECL(E3, GPIOK0, SCL5);
4904d3d0e42SAndrew Jeffery  */
4914d3d0e42SAndrew Jeffery #define SS_PIN_DECL(pin, other, sig) \
4924d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL_SINGLE(other, other); \
4934d3d0e42SAndrew Jeffery 	MS_PIN_DECL_(pin, SIG_EXPR_LIST_PTR(sig), SIG_EXPR_LIST_PTR(other))
4944d3d0e42SAndrew Jeffery 
4954d3d0e42SAndrew Jeffery /**
4964d3d0e42SAndrew Jeffery  * Single signal, single function pin declaration
4974d3d0e42SAndrew Jeffery  *
4984d3d0e42SAndrew Jeffery  * @pin: The pin number
4994d3d0e42SAndrew Jeffery  * @other: Macro name for "other" functionality (subjected to stringification)
5004d3d0e42SAndrew Jeffery  * @sig: Macro name for the signal (subjected to stringification)
5014d3d0e42SAndrew Jeffery  * @...: Signal descriptors that define the function expression
5024d3d0e42SAndrew Jeffery  *
5034d3d0e42SAndrew Jeffery  * For example:
5044d3d0e42SAndrew Jeffery  *
5054d3d0e42SAndrew Jeffery  *    SSSF_PIN_DECL(A4, GPIOA2, TIMER3, SIG_DESC_SET(SCU80, 2));
5064d3d0e42SAndrew Jeffery  */
5074d3d0e42SAndrew Jeffery #define SSSF_PIN_DECL(pin, other, sig, ...) \
5084d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL_SINGLE(sig, sig, __VA_ARGS__); \
5094d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL_SINGLE(other, other); \
5104d3d0e42SAndrew Jeffery 	MS_PIN_DECL_(pin, SIG_EXPR_LIST_PTR(sig), SIG_EXPR_LIST_PTR(other)); \
5114d3d0e42SAndrew Jeffery 	FUNC_GROUP_DECL(sig, pin)
5124d3d0e42SAndrew Jeffery 
5134d3d0e42SAndrew Jeffery #define GPIO_PIN_DECL(pin, gpio) \
5144d3d0e42SAndrew Jeffery 	SIG_EXPR_LIST_DECL_SINGLE(gpio, gpio); \
5154d3d0e42SAndrew Jeffery 	MS_PIN_DECL_(pin, SIG_EXPR_LIST_PTR(gpio))
5164d3d0e42SAndrew Jeffery 
5177f354fd1SAndrew Jeffery /**
5187f354fd1SAndrew Jeffery  * @param The pinconf parameter type
5197f354fd1SAndrew Jeffery  * @pins The pin range this config struct covers, [low, high]
5207f354fd1SAndrew Jeffery  * @reg The register housing the configuration bits
5217f354fd1SAndrew Jeffery  * @mask The mask to select the bits of interest in @reg
5227f354fd1SAndrew Jeffery  */
5237f354fd1SAndrew Jeffery struct aspeed_pin_config {
5247f354fd1SAndrew Jeffery 	enum pin_config_param param;
5257f354fd1SAndrew Jeffery 	unsigned int pins[2];
5267f354fd1SAndrew Jeffery 	unsigned int reg;
5277f354fd1SAndrew Jeffery 	u8 bit;
5287f354fd1SAndrew Jeffery 	u8 value;
5297f354fd1SAndrew Jeffery };
5307f354fd1SAndrew Jeffery 
5314d3d0e42SAndrew Jeffery struct aspeed_pinctrl_data {
5327d29ed88SAndrew Jeffery 	struct regmap *maps[ASPEED_NR_PINMUX_IPS];
5334d3d0e42SAndrew Jeffery 
5344d3d0e42SAndrew Jeffery 	const struct pinctrl_pin_desc *pins;
5354d3d0e42SAndrew Jeffery 	const unsigned int npins;
5364d3d0e42SAndrew Jeffery 
5374d3d0e42SAndrew Jeffery 	const struct aspeed_pin_group *groups;
5384d3d0e42SAndrew Jeffery 	const unsigned int ngroups;
5394d3d0e42SAndrew Jeffery 
5404d3d0e42SAndrew Jeffery 	const struct aspeed_pin_function *functions;
5414d3d0e42SAndrew Jeffery 	const unsigned int nfunctions;
5427f354fd1SAndrew Jeffery 
5437f354fd1SAndrew Jeffery 	const struct aspeed_pin_config *configs;
5447f354fd1SAndrew Jeffery 	const unsigned int nconfigs;
5454d3d0e42SAndrew Jeffery };
5464d3d0e42SAndrew Jeffery 
5474d3d0e42SAndrew Jeffery #define ASPEED_PINCTRL_PIN(name_) \
5484d3d0e42SAndrew Jeffery 	[name_] = { \
5494d3d0e42SAndrew Jeffery 		.number = name_, \
5504d3d0e42SAndrew Jeffery 		.name = #name_, \
5514d3d0e42SAndrew Jeffery 		.drv_data = (void *) &(PIN_SYM(name_)) \
5524d3d0e42SAndrew Jeffery 	}
5534d3d0e42SAndrew Jeffery 
5544d3d0e42SAndrew Jeffery struct aspeed_pin_group {
5554d3d0e42SAndrew Jeffery 	const char *name;
5564d3d0e42SAndrew Jeffery 	const unsigned int *pins;
5574d3d0e42SAndrew Jeffery 	const unsigned int npins;
5584d3d0e42SAndrew Jeffery };
5594d3d0e42SAndrew Jeffery 
5604d3d0e42SAndrew Jeffery #define ASPEED_PINCTRL_GROUP(name_) { \
5614d3d0e42SAndrew Jeffery 	.name = #name_, \
5624d3d0e42SAndrew Jeffery 	.pins = &(PIN_GROUP_SYM(name_))[0], \
5634d3d0e42SAndrew Jeffery 	.npins = ARRAY_SIZE(PIN_GROUP_SYM(name_)), \
5644d3d0e42SAndrew Jeffery }
5654d3d0e42SAndrew Jeffery 
5664d3d0e42SAndrew Jeffery struct aspeed_pin_function {
5674d3d0e42SAndrew Jeffery 	const char *name;
5684d3d0e42SAndrew Jeffery 	const char *const *groups;
5694d3d0e42SAndrew Jeffery 	unsigned int ngroups;
5704d3d0e42SAndrew Jeffery };
5714d3d0e42SAndrew Jeffery 
5724d3d0e42SAndrew Jeffery #define ASPEED_PINCTRL_FUNC(name_, ...) { \
5734d3d0e42SAndrew Jeffery 	.name = #name_, \
5744d3d0e42SAndrew Jeffery 	.groups = &FUNC_GROUP_SYM(name_)[0], \
5754d3d0e42SAndrew Jeffery 	.ngroups = ARRAY_SIZE(FUNC_GROUP_SYM(name_)), \
5764d3d0e42SAndrew Jeffery }
5774d3d0e42SAndrew Jeffery 
5784d3d0e42SAndrew Jeffery int aspeed_pinctrl_get_groups_count(struct pinctrl_dev *pctldev);
5794d3d0e42SAndrew Jeffery const char *aspeed_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
5804d3d0e42SAndrew Jeffery 		unsigned int group);
5814d3d0e42SAndrew Jeffery int aspeed_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
5824d3d0e42SAndrew Jeffery 		unsigned int group, const unsigned int **pins,
5834d3d0e42SAndrew Jeffery 		unsigned int *npins);
5844d3d0e42SAndrew Jeffery void aspeed_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
5854d3d0e42SAndrew Jeffery 		struct seq_file *s, unsigned int offset);
5864d3d0e42SAndrew Jeffery int aspeed_pinmux_get_fn_count(struct pinctrl_dev *pctldev);
5874d3d0e42SAndrew Jeffery const char *aspeed_pinmux_get_fn_name(struct pinctrl_dev *pctldev,
5884d3d0e42SAndrew Jeffery 		unsigned int function);
5894d3d0e42SAndrew Jeffery int aspeed_pinmux_get_fn_groups(struct pinctrl_dev *pctldev,
5904d3d0e42SAndrew Jeffery 		unsigned int function, const char * const **groups,
5914d3d0e42SAndrew Jeffery 		unsigned int * const num_groups);
5924d3d0e42SAndrew Jeffery int aspeed_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned int function,
5934d3d0e42SAndrew Jeffery 		unsigned int group);
5944d3d0e42SAndrew Jeffery int aspeed_gpio_request_enable(struct pinctrl_dev *pctldev,
5954d3d0e42SAndrew Jeffery 		struct pinctrl_gpio_range *range,
5964d3d0e42SAndrew Jeffery 		unsigned int offset);
5974d3d0e42SAndrew Jeffery int aspeed_pinctrl_probe(struct platform_device *pdev,
5984d3d0e42SAndrew Jeffery 		struct pinctrl_desc *pdesc,
5994d3d0e42SAndrew Jeffery 		struct aspeed_pinctrl_data *pdata);
6007f354fd1SAndrew Jeffery int aspeed_pin_config_get(struct pinctrl_dev *pctldev, unsigned int offset,
6017f354fd1SAndrew Jeffery 		unsigned long *config);
6027f354fd1SAndrew Jeffery int aspeed_pin_config_set(struct pinctrl_dev *pctldev, unsigned int offset,
6037f354fd1SAndrew Jeffery 		unsigned long *configs, unsigned int num_configs);
6047f354fd1SAndrew Jeffery int aspeed_pin_config_group_get(struct pinctrl_dev *pctldev,
6057f354fd1SAndrew Jeffery 		unsigned int selector,
6067f354fd1SAndrew Jeffery 		unsigned long *config);
6077f354fd1SAndrew Jeffery int aspeed_pin_config_group_set(struct pinctrl_dev *pctldev,
6087f354fd1SAndrew Jeffery 		unsigned int selector,
6097f354fd1SAndrew Jeffery 		unsigned long *configs,
6107f354fd1SAndrew Jeffery 		unsigned int num_configs);
6114d3d0e42SAndrew Jeffery 
6124d3d0e42SAndrew Jeffery #endif /* PINCTRL_ASPEED */
613