1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20b56e9a7SVivek Gautam /*
30b56e9a7SVivek Gautam  * ST SPEAr1310-miphy driver
40b56e9a7SVivek Gautam  *
50b56e9a7SVivek Gautam  * Copyright (C) 2014 ST Microelectronics
60b56e9a7SVivek Gautam  * Pratyush Anand <pratyush.anand@gmail.com>
70b56e9a7SVivek Gautam  * Mohit Kumar <mohit.kumar.dhaka@gmail.com>
80b56e9a7SVivek Gautam  */
90b56e9a7SVivek Gautam 
100b56e9a7SVivek Gautam #include <linux/bitops.h>
110b56e9a7SVivek Gautam #include <linux/delay.h>
120b56e9a7SVivek Gautam #include <linux/dma-mapping.h>
130b56e9a7SVivek Gautam #include <linux/kernel.h>
140b56e9a7SVivek Gautam #include <linux/mfd/syscon.h>
150b56e9a7SVivek Gautam #include <linux/module.h>
16*7559e757SRob Herring #include <linux/of.h>
170b56e9a7SVivek Gautam #include <linux/phy/phy.h>
18*7559e757SRob Herring #include <linux/platform_device.h>
190b56e9a7SVivek Gautam #include <linux/regmap.h>
200b56e9a7SVivek Gautam 
210b56e9a7SVivek Gautam /* SPEAr1310 Registers */
220b56e9a7SVivek Gautam #define SPEAR1310_PCIE_SATA_CFG			0x3A4
230b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA2_SEL_PCIE		(0 << 31)
240b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA1_SEL_PCIE		(0 << 30)
250b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA0_SEL_PCIE		(0 << 29)
260b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA2_SEL_SATA		BIT(31)
270b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA1_SEL_SATA		BIT(30)
280b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA0_SEL_SATA		BIT(29)
290b56e9a7SVivek Gautam 	#define SPEAR1310_SATA2_CFG_TX_CLK_EN		BIT(27)
300b56e9a7SVivek Gautam 	#define SPEAR1310_SATA2_CFG_RX_CLK_EN		BIT(26)
310b56e9a7SVivek Gautam 	#define SPEAR1310_SATA2_CFG_POWERUP_RESET	BIT(25)
320b56e9a7SVivek Gautam 	#define SPEAR1310_SATA2_CFG_PM_CLK_EN		BIT(24)
330b56e9a7SVivek Gautam 	#define SPEAR1310_SATA1_CFG_TX_CLK_EN		BIT(23)
340b56e9a7SVivek Gautam 	#define SPEAR1310_SATA1_CFG_RX_CLK_EN		BIT(22)
350b56e9a7SVivek Gautam 	#define SPEAR1310_SATA1_CFG_POWERUP_RESET	BIT(21)
360b56e9a7SVivek Gautam 	#define SPEAR1310_SATA1_CFG_PM_CLK_EN		BIT(20)
370b56e9a7SVivek Gautam 	#define SPEAR1310_SATA0_CFG_TX_CLK_EN		BIT(19)
380b56e9a7SVivek Gautam 	#define SPEAR1310_SATA0_CFG_RX_CLK_EN		BIT(18)
390b56e9a7SVivek Gautam 	#define SPEAR1310_SATA0_CFG_POWERUP_RESET	BIT(17)
400b56e9a7SVivek Gautam 	#define SPEAR1310_SATA0_CFG_PM_CLK_EN		BIT(16)
410b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE2_CFG_DEVICE_PRESENT	BIT(11)
420b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE2_CFG_POWERUP_RESET	BIT(10)
430b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE2_CFG_CORE_CLK_EN		BIT(9)
440b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE2_CFG_AUX_CLK_EN		BIT(8)
450b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE1_CFG_DEVICE_PRESENT	BIT(7)
460b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE1_CFG_POWERUP_RESET	BIT(6)
470b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE1_CFG_CORE_CLK_EN		BIT(5)
480b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE1_CFG_AUX_CLK_EN		BIT(4)
490b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE0_CFG_DEVICE_PRESENT	BIT(3)
500b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE0_CFG_POWERUP_RESET	BIT(2)
510b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE0_CFG_CORE_CLK_EN		BIT(1)
520b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE0_CFG_AUX_CLK_EN		BIT(0)
530b56e9a7SVivek Gautam 
540b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_CFG_MASK(x) ((0xF << (x * 4)) | BIT((x + 29)))
550b56e9a7SVivek Gautam 	#define SPEAR1310_SATA_CFG_MASK(x) ((0xF << (x * 4 + 16)) | \
560b56e9a7SVivek Gautam 			BIT((x + 29)))
570b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_CFG_VAL(x) \
580b56e9a7SVivek Gautam 			(SPEAR1310_PCIE_SATA##x##_SEL_PCIE | \
590b56e9a7SVivek Gautam 			SPEAR1310_PCIE##x##_CFG_AUX_CLK_EN | \
600b56e9a7SVivek Gautam 			SPEAR1310_PCIE##x##_CFG_CORE_CLK_EN | \
610b56e9a7SVivek Gautam 			SPEAR1310_PCIE##x##_CFG_POWERUP_RESET | \
620b56e9a7SVivek Gautam 			SPEAR1310_PCIE##x##_CFG_DEVICE_PRESENT)
630b56e9a7SVivek Gautam 	#define SPEAR1310_SATA_CFG_VAL(x) \
640b56e9a7SVivek Gautam 			(SPEAR1310_PCIE_SATA##x##_SEL_SATA | \
650b56e9a7SVivek Gautam 			SPEAR1310_SATA##x##_CFG_PM_CLK_EN | \
660b56e9a7SVivek Gautam 			SPEAR1310_SATA##x##_CFG_POWERUP_RESET | \
670b56e9a7SVivek Gautam 			SPEAR1310_SATA##x##_CFG_RX_CLK_EN | \
680b56e9a7SVivek Gautam 			SPEAR1310_SATA##x##_CFG_TX_CLK_EN)
690b56e9a7SVivek Gautam 
700b56e9a7SVivek Gautam #define SPEAR1310_PCIE_MIPHY_CFG_1		0x3A8
710b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT	BIT(31)
720b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2	BIT(28)
730b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(x)	(x << 16)
740b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT	BIT(15)
750b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2	BIT(12)
760b56e9a7SVivek Gautam 	#define SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(x)	(x << 0)
770b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_MASK (0xFFFF)
780b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK (0xFFFF << 16)
790b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA \
800b56e9a7SVivek Gautam 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
810b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2 | \
820b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(60) | \
830b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
840b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2 | \
850b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(60))
860b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK \
870b56e9a7SVivek Gautam 			(SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(120))
880b56e9a7SVivek Gautam 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE \
890b56e9a7SVivek Gautam 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
900b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(25) | \
910b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
920b56e9a7SVivek Gautam 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(25))
930b56e9a7SVivek Gautam 
940b56e9a7SVivek Gautam #define SPEAR1310_PCIE_MIPHY_CFG_2		0x3AC
950b56e9a7SVivek Gautam 
960b56e9a7SVivek Gautam enum spear1310_miphy_mode {
970b56e9a7SVivek Gautam 	SATA,
980b56e9a7SVivek Gautam 	PCIE,
990b56e9a7SVivek Gautam };
1000b56e9a7SVivek Gautam 
1010b56e9a7SVivek Gautam struct spear1310_miphy_priv {
1020b56e9a7SVivek Gautam 	/* instance id of this phy */
1030b56e9a7SVivek Gautam 	u32				id;
1040b56e9a7SVivek Gautam 	/* phy mode: 0 for SATA 1 for PCIe */
1050b56e9a7SVivek Gautam 	enum spear1310_miphy_mode	mode;
1060b56e9a7SVivek Gautam 	/* regmap for any soc specific misc registers */
1070b56e9a7SVivek Gautam 	struct regmap			*misc;
1080b56e9a7SVivek Gautam 	/* phy struct pointer */
1090b56e9a7SVivek Gautam 	struct phy			*phy;
1100b56e9a7SVivek Gautam };
1110b56e9a7SVivek Gautam 
spear1310_miphy_pcie_init(struct spear1310_miphy_priv * priv)1120b56e9a7SVivek Gautam static int spear1310_miphy_pcie_init(struct spear1310_miphy_priv *priv)
1130b56e9a7SVivek Gautam {
1140b56e9a7SVivek Gautam 	u32 val;
1150b56e9a7SVivek Gautam 
1160b56e9a7SVivek Gautam 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
1170b56e9a7SVivek Gautam 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK,
1180b56e9a7SVivek Gautam 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE);
1190b56e9a7SVivek Gautam 
1200b56e9a7SVivek Gautam 	switch (priv->id) {
1210b56e9a7SVivek Gautam 	case 0:
1220b56e9a7SVivek Gautam 		val = SPEAR1310_PCIE_CFG_VAL(0);
1230b56e9a7SVivek Gautam 		break;
1240b56e9a7SVivek Gautam 	case 1:
1250b56e9a7SVivek Gautam 		val = SPEAR1310_PCIE_CFG_VAL(1);
1260b56e9a7SVivek Gautam 		break;
1270b56e9a7SVivek Gautam 	case 2:
1280b56e9a7SVivek Gautam 		val = SPEAR1310_PCIE_CFG_VAL(2);
1290b56e9a7SVivek Gautam 		break;
1300b56e9a7SVivek Gautam 	default:
1310b56e9a7SVivek Gautam 		return -EINVAL;
1320b56e9a7SVivek Gautam 	}
1330b56e9a7SVivek Gautam 
1340b56e9a7SVivek Gautam 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
1350b56e9a7SVivek Gautam 			   SPEAR1310_PCIE_CFG_MASK(priv->id), val);
1360b56e9a7SVivek Gautam 
1370b56e9a7SVivek Gautam 	return 0;
1380b56e9a7SVivek Gautam }
1390b56e9a7SVivek Gautam 
spear1310_miphy_pcie_exit(struct spear1310_miphy_priv * priv)1400b56e9a7SVivek Gautam static int spear1310_miphy_pcie_exit(struct spear1310_miphy_priv *priv)
1410b56e9a7SVivek Gautam {
1420b56e9a7SVivek Gautam 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
1430b56e9a7SVivek Gautam 			   SPEAR1310_PCIE_CFG_MASK(priv->id), 0);
1440b56e9a7SVivek Gautam 
1450b56e9a7SVivek Gautam 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
1460b56e9a7SVivek Gautam 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK, 0);
1470b56e9a7SVivek Gautam 
1480b56e9a7SVivek Gautam 	return 0;
1490b56e9a7SVivek Gautam }
1500b56e9a7SVivek Gautam 
spear1310_miphy_init(struct phy * phy)1510b56e9a7SVivek Gautam static int spear1310_miphy_init(struct phy *phy)
1520b56e9a7SVivek Gautam {
1530b56e9a7SVivek Gautam 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
1540b56e9a7SVivek Gautam 	int ret = 0;
1550b56e9a7SVivek Gautam 
1560b56e9a7SVivek Gautam 	if (priv->mode == PCIE)
1570b56e9a7SVivek Gautam 		ret = spear1310_miphy_pcie_init(priv);
1580b56e9a7SVivek Gautam 
1590b56e9a7SVivek Gautam 	return ret;
1600b56e9a7SVivek Gautam }
1610b56e9a7SVivek Gautam 
spear1310_miphy_exit(struct phy * phy)1620b56e9a7SVivek Gautam static int spear1310_miphy_exit(struct phy *phy)
1630b56e9a7SVivek Gautam {
1640b56e9a7SVivek Gautam 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
1650b56e9a7SVivek Gautam 	int ret = 0;
1660b56e9a7SVivek Gautam 
1670b56e9a7SVivek Gautam 	if (priv->mode == PCIE)
1680b56e9a7SVivek Gautam 		ret = spear1310_miphy_pcie_exit(priv);
1690b56e9a7SVivek Gautam 
1700b56e9a7SVivek Gautam 	return ret;
1710b56e9a7SVivek Gautam }
1720b56e9a7SVivek Gautam 
1730b56e9a7SVivek Gautam static const struct of_device_id spear1310_miphy_of_match[] = {
1740b56e9a7SVivek Gautam 	{ .compatible = "st,spear1310-miphy" },
1750b56e9a7SVivek Gautam 	{ },
1760b56e9a7SVivek Gautam };
1770b56e9a7SVivek Gautam MODULE_DEVICE_TABLE(of, spear1310_miphy_of_match);
1780b56e9a7SVivek Gautam 
1790b56e9a7SVivek Gautam static const struct phy_ops spear1310_miphy_ops = {
1800b56e9a7SVivek Gautam 	.init = spear1310_miphy_init,
1810b56e9a7SVivek Gautam 	.exit = spear1310_miphy_exit,
1820b56e9a7SVivek Gautam 	.owner = THIS_MODULE,
1830b56e9a7SVivek Gautam };
1840b56e9a7SVivek Gautam 
spear1310_miphy_xlate(struct device * dev,struct of_phandle_args * args)1850b56e9a7SVivek Gautam static struct phy *spear1310_miphy_xlate(struct device *dev,
1860b56e9a7SVivek Gautam 					 struct of_phandle_args *args)
1870b56e9a7SVivek Gautam {
1880b56e9a7SVivek Gautam 	struct spear1310_miphy_priv *priv = dev_get_drvdata(dev);
1890b56e9a7SVivek Gautam 
1900b56e9a7SVivek Gautam 	if (args->args_count < 1) {
1910b56e9a7SVivek Gautam 		dev_err(dev, "DT did not pass correct no of args\n");
1920b56e9a7SVivek Gautam 		return ERR_PTR(-ENODEV);
1930b56e9a7SVivek Gautam 	}
1940b56e9a7SVivek Gautam 
1950b56e9a7SVivek Gautam 	priv->mode = args->args[0];
1960b56e9a7SVivek Gautam 
1970b56e9a7SVivek Gautam 	if (priv->mode != SATA && priv->mode != PCIE) {
1980b56e9a7SVivek Gautam 		dev_err(dev, "DT did not pass correct phy mode\n");
1990b56e9a7SVivek Gautam 		return ERR_PTR(-ENODEV);
2000b56e9a7SVivek Gautam 	}
2010b56e9a7SVivek Gautam 
2020b56e9a7SVivek Gautam 	return priv->phy;
2030b56e9a7SVivek Gautam }
2040b56e9a7SVivek Gautam 
spear1310_miphy_probe(struct platform_device * pdev)2050b56e9a7SVivek Gautam static int spear1310_miphy_probe(struct platform_device *pdev)
2060b56e9a7SVivek Gautam {
2070b56e9a7SVivek Gautam 	struct device *dev = &pdev->dev;
2080b56e9a7SVivek Gautam 	struct spear1310_miphy_priv *priv;
2090b56e9a7SVivek Gautam 	struct phy_provider *phy_provider;
2100b56e9a7SVivek Gautam 
2110b56e9a7SVivek Gautam 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
2120b56e9a7SVivek Gautam 	if (!priv)
2130b56e9a7SVivek Gautam 		return -ENOMEM;
2140b56e9a7SVivek Gautam 
2150b56e9a7SVivek Gautam 	priv->misc =
2160b56e9a7SVivek Gautam 		syscon_regmap_lookup_by_phandle(dev->of_node, "misc");
2170b56e9a7SVivek Gautam 	if (IS_ERR(priv->misc)) {
2180b56e9a7SVivek Gautam 		dev_err(dev, "failed to find misc regmap\n");
2190b56e9a7SVivek Gautam 		return PTR_ERR(priv->misc);
2200b56e9a7SVivek Gautam 	}
2210b56e9a7SVivek Gautam 
2220b56e9a7SVivek Gautam 	if (of_property_read_u32(dev->of_node, "phy-id", &priv->id)) {
2230b56e9a7SVivek Gautam 		dev_err(dev, "failed to find phy id\n");
2240b56e9a7SVivek Gautam 		return -EINVAL;
2250b56e9a7SVivek Gautam 	}
2260b56e9a7SVivek Gautam 
2270b56e9a7SVivek Gautam 	priv->phy = devm_phy_create(dev, NULL, &spear1310_miphy_ops);
2280b56e9a7SVivek Gautam 	if (IS_ERR(priv->phy)) {
2290b56e9a7SVivek Gautam 		dev_err(dev, "failed to create SATA PCIe PHY\n");
2300b56e9a7SVivek Gautam 		return PTR_ERR(priv->phy);
2310b56e9a7SVivek Gautam 	}
2320b56e9a7SVivek Gautam 
2330b56e9a7SVivek Gautam 	dev_set_drvdata(dev, priv);
2340b56e9a7SVivek Gautam 	phy_set_drvdata(priv->phy, priv);
2350b56e9a7SVivek Gautam 
2360b56e9a7SVivek Gautam 	phy_provider =
2370b56e9a7SVivek Gautam 		devm_of_phy_provider_register(dev, spear1310_miphy_xlate);
2380b56e9a7SVivek Gautam 	if (IS_ERR(phy_provider)) {
2390b56e9a7SVivek Gautam 		dev_err(dev, "failed to register phy provider\n");
2400b56e9a7SVivek Gautam 		return PTR_ERR(phy_provider);
2410b56e9a7SVivek Gautam 	}
2420b56e9a7SVivek Gautam 
2430b56e9a7SVivek Gautam 	return 0;
2440b56e9a7SVivek Gautam }
2450b56e9a7SVivek Gautam 
2460b56e9a7SVivek Gautam static struct platform_driver spear1310_miphy_driver = {
2470b56e9a7SVivek Gautam 	.probe		= spear1310_miphy_probe,
2480b56e9a7SVivek Gautam 	.driver = {
2490b56e9a7SVivek Gautam 		.name = "spear1310-miphy",
2505e4d267fSKrzysztof Kozlowski 		.of_match_table = spear1310_miphy_of_match,
2510b56e9a7SVivek Gautam 	},
2520b56e9a7SVivek Gautam };
2530b56e9a7SVivek Gautam 
2540b56e9a7SVivek Gautam module_platform_driver(spear1310_miphy_driver);
2550b56e9a7SVivek Gautam 
2560b56e9a7SVivek Gautam MODULE_DESCRIPTION("ST SPEAR1310-MIPHY driver");
2570b56e9a7SVivek Gautam MODULE_AUTHOR("Pratyush Anand <pratyush.anand@gmail.com>");
2580b56e9a7SVivek Gautam MODULE_LICENSE("GPL v2");
259