1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
22411a736SJohn Crispin /*
32411a736SJohn Crispin  * Copyright (C) 2017 John Crispin <john@phrozen.org>
42411a736SJohn Crispin  *
52411a736SJohn Crispin  * Based on code from
62411a736SJohn Crispin  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
72411a736SJohn Crispin  */
82411a736SJohn Crispin 
92411a736SJohn Crispin #include <linux/delay.h>
102411a736SJohn Crispin #include <linux/err.h>
112411a736SJohn Crispin #include <linux/io.h>
122411a736SJohn Crispin #include <linux/kernel.h>
132411a736SJohn Crispin #include <linux/mfd/syscon.h>
142411a736SJohn Crispin #include <linux/module.h>
152411a736SJohn Crispin #include <linux/mutex.h>
162411a736SJohn Crispin #include <linux/of_platform.h>
172411a736SJohn Crispin #include <linux/phy/phy.h>
182411a736SJohn Crispin #include <linux/platform_device.h>
192411a736SJohn Crispin #include <linux/regmap.h>
202411a736SJohn Crispin #include <linux/reset.h>
212411a736SJohn Crispin 
222411a736SJohn Crispin #define RT_SYSC_REG_SYSCFG1		0x014
232411a736SJohn Crispin #define RT_SYSC_REG_CLKCFG1		0x030
242411a736SJohn Crispin #define RT_SYSC_REG_USB_PHY_CFG		0x05c
252411a736SJohn Crispin 
262411a736SJohn Crispin #define OFS_U2_PHY_AC0			0x800
272411a736SJohn Crispin #define OFS_U2_PHY_AC1			0x804
282411a736SJohn Crispin #define OFS_U2_PHY_AC2			0x808
292411a736SJohn Crispin #define OFS_U2_PHY_ACR0			0x810
302411a736SJohn Crispin #define OFS_U2_PHY_ACR1			0x814
312411a736SJohn Crispin #define OFS_U2_PHY_ACR2			0x818
322411a736SJohn Crispin #define OFS_U2_PHY_ACR3			0x81C
332411a736SJohn Crispin #define OFS_U2_PHY_ACR4			0x820
342411a736SJohn Crispin #define OFS_U2_PHY_AMON0		0x824
352411a736SJohn Crispin #define OFS_U2_PHY_DCR0			0x860
362411a736SJohn Crispin #define OFS_U2_PHY_DCR1			0x864
372411a736SJohn Crispin #define OFS_U2_PHY_DTM0			0x868
382411a736SJohn Crispin #define OFS_U2_PHY_DTM1			0x86C
392411a736SJohn Crispin 
402411a736SJohn Crispin #define RT_RSTCTRL_UDEV			BIT(25)
412411a736SJohn Crispin #define RT_RSTCTRL_UHST			BIT(22)
422411a736SJohn Crispin #define RT_SYSCFG1_USB0_HOST_MODE	BIT(10)
432411a736SJohn Crispin 
442411a736SJohn Crispin #define MT7620_CLKCFG1_UPHY0_CLK_EN	BIT(25)
452411a736SJohn Crispin #define MT7620_CLKCFG1_UPHY1_CLK_EN	BIT(22)
462411a736SJohn Crispin #define RT_CLKCFG1_UPHY1_CLK_EN		BIT(20)
472411a736SJohn Crispin #define RT_CLKCFG1_UPHY0_CLK_EN		BIT(18)
482411a736SJohn Crispin 
492411a736SJohn Crispin #define USB_PHY_UTMI_8B60M		BIT(1)
502411a736SJohn Crispin #define UDEV_WAKEUP			BIT(0)
512411a736SJohn Crispin 
522411a736SJohn Crispin struct ralink_usb_phy {
532411a736SJohn Crispin 	struct reset_control	*rstdev;
542411a736SJohn Crispin 	struct reset_control	*rsthost;
552411a736SJohn Crispin 	u32			clk;
562411a736SJohn Crispin 	struct phy		*phy;
572411a736SJohn Crispin 	void __iomem		*base;
582411a736SJohn Crispin 	struct regmap		*sysctl;
592411a736SJohn Crispin };
602411a736SJohn Crispin 
u2_phy_w32(struct ralink_usb_phy * phy,u32 val,u32 reg)612411a736SJohn Crispin static void u2_phy_w32(struct ralink_usb_phy *phy, u32 val, u32 reg)
622411a736SJohn Crispin {
632411a736SJohn Crispin 	writel(val, phy->base + reg);
642411a736SJohn Crispin }
652411a736SJohn Crispin 
u2_phy_r32(struct ralink_usb_phy * phy,u32 reg)662411a736SJohn Crispin static u32 u2_phy_r32(struct ralink_usb_phy *phy, u32 reg)
672411a736SJohn Crispin {
682411a736SJohn Crispin 	return readl(phy->base + reg);
692411a736SJohn Crispin }
702411a736SJohn Crispin 
ralink_usb_phy_init(struct ralink_usb_phy * phy)712411a736SJohn Crispin static void ralink_usb_phy_init(struct ralink_usb_phy *phy)
722411a736SJohn Crispin {
732411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_AC2);
742411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_ACR0);
752411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
762411a736SJohn Crispin 
772411a736SJohn Crispin 	u2_phy_w32(phy, 0x00ffff02, OFS_U2_PHY_DCR0);
782411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
792411a736SJohn Crispin 	u2_phy_w32(phy, 0x00555502, OFS_U2_PHY_DCR0);
802411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
812411a736SJohn Crispin 	u2_phy_w32(phy, 0x00aaaa02, OFS_U2_PHY_DCR0);
822411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
832411a736SJohn Crispin 	u2_phy_w32(phy, 0x00000402, OFS_U2_PHY_DCR0);
842411a736SJohn Crispin 	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
852411a736SJohn Crispin 	u2_phy_w32(phy, 0x0048086a, OFS_U2_PHY_AC0);
862411a736SJohn Crispin 	u2_phy_w32(phy, 0x4400001c, OFS_U2_PHY_AC1);
872411a736SJohn Crispin 	u2_phy_w32(phy, 0xc0200000, OFS_U2_PHY_ACR3);
882411a736SJohn Crispin 	u2_phy_w32(phy, 0x02000000, OFS_U2_PHY_DTM0);
892411a736SJohn Crispin }
902411a736SJohn Crispin 
ralink_usb_phy_power_on(struct phy * _phy)912411a736SJohn Crispin static int ralink_usb_phy_power_on(struct phy *_phy)
922411a736SJohn Crispin {
932411a736SJohn Crispin 	struct ralink_usb_phy *phy = phy_get_drvdata(_phy);
942411a736SJohn Crispin 	u32 t;
952411a736SJohn Crispin 
962411a736SJohn Crispin 	/* enable the phy */
972411a736SJohn Crispin 	regmap_update_bits(phy->sysctl, RT_SYSC_REG_CLKCFG1,
982411a736SJohn Crispin 			   phy->clk, phy->clk);
992411a736SJohn Crispin 
1002411a736SJohn Crispin 	/* setup host mode */
1012411a736SJohn Crispin 	regmap_update_bits(phy->sysctl, RT_SYSC_REG_SYSCFG1,
1022411a736SJohn Crispin 			   RT_SYSCFG1_USB0_HOST_MODE,
1032411a736SJohn Crispin 			   RT_SYSCFG1_USB0_HOST_MODE);
1042411a736SJohn Crispin 
1052411a736SJohn Crispin 	/* deassert the reset lines */
1062411a736SJohn Crispin 	reset_control_deassert(phy->rsthost);
1072411a736SJohn Crispin 	reset_control_deassert(phy->rstdev);
1082411a736SJohn Crispin 
1092411a736SJohn Crispin 	/*
1102411a736SJohn Crispin 	 * The SDK kernel had a delay of 100ms. however on device
1112411a736SJohn Crispin 	 * testing showed that 10ms is enough
1122411a736SJohn Crispin 	 */
1132411a736SJohn Crispin 	mdelay(10);
1142411a736SJohn Crispin 
1152411a736SJohn Crispin 	if (phy->base)
1162411a736SJohn Crispin 		ralink_usb_phy_init(phy);
1172411a736SJohn Crispin 
1182411a736SJohn Crispin 	/* print some status info */
1192411a736SJohn Crispin 	regmap_read(phy->sysctl, RT_SYSC_REG_USB_PHY_CFG, &t);
1202411a736SJohn Crispin 	dev_info(&phy->phy->dev, "remote usb device wakeup %s\n",
1212411a736SJohn Crispin 		(t & UDEV_WAKEUP) ? ("enabled") : ("disabled"));
1222411a736SJohn Crispin 	if (t & USB_PHY_UTMI_8B60M)
1232411a736SJohn Crispin 		dev_info(&phy->phy->dev, "UTMI 8bit 60MHz\n");
1242411a736SJohn Crispin 	else
1252411a736SJohn Crispin 		dev_info(&phy->phy->dev, "UTMI 16bit 30MHz\n");
1262411a736SJohn Crispin 
1272411a736SJohn Crispin 	return 0;
1282411a736SJohn Crispin }
1292411a736SJohn Crispin 
ralink_usb_phy_power_off(struct phy * _phy)1302411a736SJohn Crispin static int ralink_usb_phy_power_off(struct phy *_phy)
1312411a736SJohn Crispin {
1322411a736SJohn Crispin 	struct ralink_usb_phy *phy = phy_get_drvdata(_phy);
1332411a736SJohn Crispin 
1342411a736SJohn Crispin 	/* disable the phy */
1352411a736SJohn Crispin 	regmap_update_bits(phy->sysctl, RT_SYSC_REG_CLKCFG1,
1362411a736SJohn Crispin 			   phy->clk, 0);
1372411a736SJohn Crispin 
1382411a736SJohn Crispin 	/* assert the reset lines */
1392411a736SJohn Crispin 	reset_control_assert(phy->rstdev);
1402411a736SJohn Crispin 	reset_control_assert(phy->rsthost);
1412411a736SJohn Crispin 
1422411a736SJohn Crispin 	return 0;
1432411a736SJohn Crispin }
1442411a736SJohn Crispin 
145d6541a86SRikard Falkeborn static const struct phy_ops ralink_usb_phy_ops = {
1462411a736SJohn Crispin 	.power_on	= ralink_usb_phy_power_on,
1472411a736SJohn Crispin 	.power_off	= ralink_usb_phy_power_off,
1482411a736SJohn Crispin 	.owner		= THIS_MODULE,
1492411a736SJohn Crispin };
1502411a736SJohn Crispin 
1512411a736SJohn Crispin static const struct of_device_id ralink_usb_phy_of_match[] = {
1522411a736SJohn Crispin 	{
1532411a736SJohn Crispin 		.compatible = "ralink,rt3352-usbphy",
154e593beafSArnd Bergmann 		.data = (void *)(uintptr_t)(RT_CLKCFG1_UPHY1_CLK_EN |
1552411a736SJohn Crispin 					    RT_CLKCFG1_UPHY0_CLK_EN)
1562411a736SJohn Crispin 	},
1572411a736SJohn Crispin 	{
1582411a736SJohn Crispin 		.compatible = "mediatek,mt7620-usbphy",
159e593beafSArnd Bergmann 		.data = (void *)(uintptr_t)(MT7620_CLKCFG1_UPHY1_CLK_EN |
1602411a736SJohn Crispin 					    MT7620_CLKCFG1_UPHY0_CLK_EN)
1612411a736SJohn Crispin 	},
1622411a736SJohn Crispin 	{
1632411a736SJohn Crispin 		.compatible = "mediatek,mt7628-usbphy",
164e593beafSArnd Bergmann 		.data = (void *)(uintptr_t)(MT7620_CLKCFG1_UPHY1_CLK_EN |
1652411a736SJohn Crispin 					    MT7620_CLKCFG1_UPHY0_CLK_EN) },
1662411a736SJohn Crispin 	{ },
1672411a736SJohn Crispin };
1682411a736SJohn Crispin MODULE_DEVICE_TABLE(of, ralink_usb_phy_of_match);
1692411a736SJohn Crispin 
ralink_usb_phy_probe(struct platform_device * pdev)1702411a736SJohn Crispin static int ralink_usb_phy_probe(struct platform_device *pdev)
1712411a736SJohn Crispin {
1722411a736SJohn Crispin 	struct device *dev = &pdev->dev;
1732411a736SJohn Crispin 	struct phy_provider *phy_provider;
1742411a736SJohn Crispin 	const struct of_device_id *match;
1752411a736SJohn Crispin 	struct ralink_usb_phy *phy;
1762411a736SJohn Crispin 
1772411a736SJohn Crispin 	match = of_match_device(ralink_usb_phy_of_match, &pdev->dev);
1782411a736SJohn Crispin 	if (!match)
1792411a736SJohn Crispin 		return -ENODEV;
1802411a736SJohn Crispin 
1812411a736SJohn Crispin 	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
1822411a736SJohn Crispin 	if (!phy)
1832411a736SJohn Crispin 		return -ENOMEM;
1842411a736SJohn Crispin 
185e593beafSArnd Bergmann 	phy->clk = (uintptr_t)match->data;
1862411a736SJohn Crispin 	phy->base = NULL;
1872411a736SJohn Crispin 
1882411a736SJohn Crispin 	phy->sysctl = syscon_regmap_lookup_by_phandle(dev->of_node, "ralink,sysctl");
1892411a736SJohn Crispin 	if (IS_ERR(phy->sysctl)) {
1902411a736SJohn Crispin 		dev_err(dev, "failed to get sysctl registers\n");
1912411a736SJohn Crispin 		return PTR_ERR(phy->sysctl);
1922411a736SJohn Crispin 	}
1932411a736SJohn Crispin 
1942411a736SJohn Crispin 	/* The MT7628 and MT7688 require extra setup of PHY registers. */
1952411a736SJohn Crispin 	if (of_device_is_compatible(dev->of_node, "mediatek,mt7628-usbphy")) {
196*fc566212SChunfeng Yun 		phy->base = devm_platform_ioremap_resource(pdev, 0);
1972411a736SJohn Crispin 		if (IS_ERR(phy->base)) {
1982411a736SJohn Crispin 			dev_err(dev, "failed to remap register memory\n");
1992411a736SJohn Crispin 			return PTR_ERR(phy->base);
2002411a736SJohn Crispin 		}
2012411a736SJohn Crispin 	}
2022411a736SJohn Crispin 
2032411a736SJohn Crispin 	phy->rsthost = devm_reset_control_get(&pdev->dev, "host");
2042411a736SJohn Crispin 	if (IS_ERR(phy->rsthost)) {
2052411a736SJohn Crispin 		dev_err(dev, "host reset is missing\n");
2062411a736SJohn Crispin 		return PTR_ERR(phy->rsthost);
2072411a736SJohn Crispin 	}
2082411a736SJohn Crispin 
2092411a736SJohn Crispin 	phy->rstdev = devm_reset_control_get(&pdev->dev, "device");
2102411a736SJohn Crispin 	if (IS_ERR(phy->rstdev)) {
2112411a736SJohn Crispin 		dev_err(dev, "device reset is missing\n");
2122411a736SJohn Crispin 		return PTR_ERR(phy->rstdev);
2132411a736SJohn Crispin 	}
2142411a736SJohn Crispin 
2152411a736SJohn Crispin 	phy->phy = devm_phy_create(dev, NULL, &ralink_usb_phy_ops);
2162411a736SJohn Crispin 	if (IS_ERR(phy->phy)) {
2172411a736SJohn Crispin 		dev_err(dev, "failed to create PHY\n");
2182411a736SJohn Crispin 		return PTR_ERR(phy->phy);
2192411a736SJohn Crispin 	}
2202411a736SJohn Crispin 	phy_set_drvdata(phy->phy, phy);
2212411a736SJohn Crispin 
2222411a736SJohn Crispin 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
2232411a736SJohn Crispin 
2242411a736SJohn Crispin 	return PTR_ERR_OR_ZERO(phy_provider);
2252411a736SJohn Crispin }
2262411a736SJohn Crispin 
2272411a736SJohn Crispin static struct platform_driver ralink_usb_phy_driver = {
2282411a736SJohn Crispin 	.probe	= ralink_usb_phy_probe,
2292411a736SJohn Crispin 	.driver = {
2302411a736SJohn Crispin 		.of_match_table	= ralink_usb_phy_of_match,
2312411a736SJohn Crispin 		.name  = "ralink-usb-phy",
2322411a736SJohn Crispin 	}
2332411a736SJohn Crispin };
2342411a736SJohn Crispin module_platform_driver(ralink_usb_phy_driver);
2352411a736SJohn Crispin 
2362411a736SJohn Crispin MODULE_DESCRIPTION("Ralink USB phy driver");
2372411a736SJohn Crispin MODULE_AUTHOR("John Crispin <john@phrozen.org>");
2382411a736SJohn Crispin MODULE_LICENSE("GPL v2");
239