1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Copyright (c) 2017, The Linux Foundation. All rights reserved.
4  */
5 
6 #ifndef QCOM_PHY_QMP_H_
7 #define QCOM_PHY_QMP_H_
8 
9 /* Only for QMP V2 PHY - QSERDES COM registers */
10 #define QSERDES_COM_BG_TIMER				0x00c
11 #define QSERDES_COM_SSC_EN_CENTER			0x010
12 #define QSERDES_COM_SSC_ADJ_PER1			0x014
13 #define QSERDES_COM_SSC_ADJ_PER2			0x018
14 #define QSERDES_COM_SSC_PER1				0x01c
15 #define QSERDES_COM_SSC_PER2				0x020
16 #define QSERDES_COM_SSC_STEP_SIZE1			0x024
17 #define QSERDES_COM_SSC_STEP_SIZE2			0x028
18 #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN			0x034
19 #define QSERDES_COM_CLK_ENABLE1				0x038
20 #define QSERDES_COM_SYS_CLK_CTRL			0x03c
21 #define QSERDES_COM_SYSCLK_BUF_ENABLE			0x040
22 #define QSERDES_COM_PLL_IVCO				0x048
23 #define QSERDES_COM_LOCK_CMP1_MODE0			0x04c
24 #define QSERDES_COM_LOCK_CMP2_MODE0			0x050
25 #define QSERDES_COM_LOCK_CMP3_MODE0			0x054
26 #define QSERDES_COM_LOCK_CMP1_MODE1			0x058
27 #define QSERDES_COM_LOCK_CMP2_MODE1			0x05c
28 #define QSERDES_COM_LOCK_CMP3_MODE1			0x060
29 #define QSERDES_COM_BG_TRIM				0x070
30 #define QSERDES_COM_CLK_EP_DIV				0x074
31 #define QSERDES_COM_CP_CTRL_MODE0			0x078
32 #define QSERDES_COM_CP_CTRL_MODE1			0x07c
33 #define QSERDES_COM_PLL_RCTRL_MODE0			0x084
34 #define QSERDES_COM_PLL_RCTRL_MODE1			0x088
35 #define QSERDES_COM_PLL_CCTRL_MODE0			0x090
36 #define QSERDES_COM_PLL_CCTRL_MODE1			0x094
37 #define QSERDES_COM_BIAS_EN_CTRL_BY_PSM			0x0a8
38 #define QSERDES_COM_SYSCLK_EN_SEL			0x0ac
39 #define QSERDES_COM_RESETSM_CNTRL			0x0b4
40 #define QSERDES_COM_RESTRIM_CTRL			0x0bc
41 #define QSERDES_COM_RESCODE_DIV_NUM			0x0c4
42 #define QSERDES_COM_LOCK_CMP_EN				0x0c8
43 #define QSERDES_COM_LOCK_CMP_CFG			0x0cc
44 #define QSERDES_COM_DEC_START_MODE0			0x0d0
45 #define QSERDES_COM_DEC_START_MODE1			0x0d4
46 #define QSERDES_COM_DIV_FRAC_START1_MODE0		0x0dc
47 #define QSERDES_COM_DIV_FRAC_START2_MODE0		0x0e0
48 #define QSERDES_COM_DIV_FRAC_START3_MODE0		0x0e4
49 #define QSERDES_COM_DIV_FRAC_START1_MODE1		0x0e8
50 #define QSERDES_COM_DIV_FRAC_START2_MODE1		0x0ec
51 #define QSERDES_COM_DIV_FRAC_START3_MODE1		0x0f0
52 #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0		0x108
53 #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0		0x10c
54 #define QSERDES_COM_INTEGLOOP_GAIN0_MODE1		0x110
55 #define QSERDES_COM_INTEGLOOP_GAIN1_MODE1		0x114
56 #define QSERDES_COM_VCO_TUNE_CTRL			0x124
57 #define QSERDES_COM_VCO_TUNE_MAP			0x128
58 #define QSERDES_COM_VCO_TUNE1_MODE0			0x12c
59 #define QSERDES_COM_VCO_TUNE2_MODE0			0x130
60 #define QSERDES_COM_VCO_TUNE1_MODE1			0x134
61 #define QSERDES_COM_VCO_TUNE2_MODE1			0x138
62 #define QSERDES_COM_VCO_TUNE_TIMER1			0x144
63 #define QSERDES_COM_VCO_TUNE_TIMER2			0x148
64 #define QSERDES_COM_BG_CTRL				0x170
65 #define QSERDES_COM_CLK_SELECT				0x174
66 #define QSERDES_COM_HSCLK_SEL				0x178
67 #define QSERDES_COM_CORECLK_DIV				0x184
68 #define QSERDES_COM_CORE_CLK_EN				0x18c
69 #define QSERDES_COM_C_READY_STATUS			0x190
70 #define QSERDES_COM_CMN_CONFIG				0x194
71 #define QSERDES_COM_SVS_MODE_CLK_SEL			0x19c
72 #define QSERDES_COM_DEBUG_BUS0				0x1a0
73 #define QSERDES_COM_DEBUG_BUS1				0x1a4
74 #define QSERDES_COM_DEBUG_BUS2				0x1a8
75 #define QSERDES_COM_DEBUG_BUS3				0x1ac
76 #define QSERDES_COM_DEBUG_BUS_SEL			0x1b0
77 #define QSERDES_COM_CORECLK_DIV_MODE1			0x1bc
78 
79 /* Only for QMP V2 PHY - TX registers */
80 #define QSERDES_TX_RES_CODE_LANE_OFFSET			0x054
81 #define QSERDES_TX_DEBUG_BUS_SEL			0x064
82 #define QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN	0x068
83 #define QSERDES_TX_LANE_MODE				0x094
84 #define QSERDES_TX_RCV_DETECT_LVL_2			0x0ac
85 
86 /* Only for QMP V2 PHY - RX registers */
87 #define QSERDES_RX_UCDR_SO_GAIN_HALF			0x010
88 #define QSERDES_RX_UCDR_SO_GAIN				0x01c
89 #define QSERDES_RX_UCDR_FASTLOCK_FO_GAIN		0x040
90 #define QSERDES_RX_UCDR_SO_SATURATION_AND_ENABLE	0x048
91 #define QSERDES_RX_RX_TERM_BW				0x090
92 #define QSERDES_RX_RX_EQ_GAIN1_LSB			0x0c4
93 #define QSERDES_RX_RX_EQ_GAIN1_MSB			0x0c8
94 #define QSERDES_RX_RX_EQ_GAIN2_LSB			0x0cc
95 #define QSERDES_RX_RX_EQ_GAIN2_MSB			0x0d0
96 #define QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2		0x0d8
97 #define QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3		0x0dc
98 #define QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4		0x0e0
99 #define QSERDES_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1		0x108
100 #define QSERDES_RX_RX_OFFSET_ADAPTOR_CNTRL2		0x10c
101 #define QSERDES_RX_SIGDET_ENABLES			0x110
102 #define QSERDES_RX_SIGDET_CNTRL				0x114
103 #define QSERDES_RX_SIGDET_LVL				0x118
104 #define QSERDES_RX_SIGDET_DEGLITCH_CNTRL		0x11c
105 #define QSERDES_RX_RX_BAND				0x120
106 #define QSERDES_RX_RX_INTERFACE_MODE			0x12c
107 
108 /* Only for QMP V2 PHY - PCS registers */
109 #define QPHY_POWER_DOWN_CONTROL				0x04
110 #define QPHY_TXDEEMPH_M6DB_V0				0x24
111 #define QPHY_TXDEEMPH_M3P5DB_V0				0x28
112 #define QPHY_ENDPOINT_REFCLK_DRIVE			0x54
113 #define QPHY_RX_IDLE_DTCT_CNTRL				0x58
114 #define QPHY_POWER_STATE_CONFIG1			0x60
115 #define QPHY_POWER_STATE_CONFIG2			0x64
116 #define QPHY_POWER_STATE_CONFIG4			0x6c
117 #define QPHY_LOCK_DETECT_CONFIG1			0x80
118 #define QPHY_LOCK_DETECT_CONFIG2			0x84
119 #define QPHY_LOCK_DETECT_CONFIG3			0x88
120 #define QPHY_PWRUP_RESET_DLY_TIME_AUXCLK		0xa0
121 #define QPHY_LP_WAKEUP_DLY_TIME_AUXCLK			0xa4
122 #define QPHY_PLL_LOCK_CHK_DLY_TIME_AUXCLK_LSB		0x1A8
123 #define QPHY_OSC_DTCT_ACTIONS				0x1AC
124 #define QPHY_RX_SIGDET_LVL				0x1D8
125 #define QPHY_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB		0x1DC
126 #define QPHY_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB		0x1E0
127 
128 /* Only for QMP V3 & V4 PHY - DP COM registers */
129 #define QPHY_V3_DP_COM_PHY_MODE_CTRL			0x00
130 #define QPHY_V3_DP_COM_SW_RESET				0x04
131 #define QPHY_V3_DP_COM_POWER_DOWN_CTRL			0x08
132 #define QPHY_V3_DP_COM_SWI_CTRL				0x0c
133 #define QPHY_V3_DP_COM_TYPEC_CTRL			0x10
134 #define QPHY_V3_DP_COM_TYPEC_PWRDN_CTRL			0x14
135 #define QPHY_V3_DP_COM_RESET_OVRD_CTRL			0x1c
136 
137 /* Only for QMP V3 PHY - QSERDES COM registers */
138 #define QSERDES_V3_COM_BG_TIMER				0x00c
139 #define QSERDES_V3_COM_SSC_EN_CENTER			0x010
140 #define QSERDES_V3_COM_SSC_ADJ_PER1			0x014
141 #define QSERDES_V3_COM_SSC_ADJ_PER2			0x018
142 #define QSERDES_V3_COM_SSC_PER1				0x01c
143 #define QSERDES_V3_COM_SSC_PER2				0x020
144 #define QSERDES_V3_COM_SSC_STEP_SIZE1			0x024
145 #define QSERDES_V3_COM_SSC_STEP_SIZE2			0x028
146 #define QSERDES_V3_COM_BIAS_EN_CLKBUFLR_EN		0x034
147 #define QSERDES_V3_COM_CLK_ENABLE1			0x038
148 #define QSERDES_V3_COM_SYS_CLK_CTRL			0x03c
149 #define QSERDES_V3_COM_SYSCLK_BUF_ENABLE		0x040
150 #define QSERDES_V3_COM_PLL_IVCO				0x048
151 #define QSERDES_V3_COM_LOCK_CMP1_MODE0			0x098
152 #define QSERDES_V3_COM_LOCK_CMP2_MODE0			0x09c
153 #define QSERDES_V3_COM_LOCK_CMP3_MODE0			0x0a0
154 #define QSERDES_V3_COM_LOCK_CMP1_MODE1			0x0a4
155 #define QSERDES_V3_COM_LOCK_CMP2_MODE1			0x0a8
156 #define QSERDES_V3_COM_LOCK_CMP3_MODE1			0x0ac
157 #define QSERDES_V3_COM_CLK_EP_DIV			0x05c
158 #define QSERDES_V3_COM_CP_CTRL_MODE0			0x060
159 #define QSERDES_V3_COM_CP_CTRL_MODE1			0x064
160 #define QSERDES_V3_COM_PLL_RCTRL_MODE0			0x068
161 #define QSERDES_V3_COM_PLL_RCTRL_MODE1			0x06c
162 #define QSERDES_V3_COM_PLL_CCTRL_MODE0			0x070
163 #define QSERDES_V3_COM_PLL_CCTRL_MODE1			0x074
164 #define QSERDES_V3_COM_SYSCLK_EN_SEL			0x080
165 #define QSERDES_V3_COM_RESETSM_CNTRL			0x088
166 #define QSERDES_V3_COM_RESETSM_CNTRL2			0x08c
167 #define QSERDES_V3_COM_LOCK_CMP_EN			0x090
168 #define QSERDES_V3_COM_LOCK_CMP_CFG			0x094
169 #define QSERDES_V3_COM_DEC_START_MODE0			0x0b0
170 #define QSERDES_V3_COM_DEC_START_MODE1			0x0b4
171 #define QSERDES_V3_COM_DIV_FRAC_START1_MODE0		0x0b8
172 #define QSERDES_V3_COM_DIV_FRAC_START2_MODE0		0x0bc
173 #define QSERDES_V3_COM_DIV_FRAC_START3_MODE0		0x0c0
174 #define QSERDES_V3_COM_DIV_FRAC_START1_MODE1		0x0c4
175 #define QSERDES_V3_COM_DIV_FRAC_START2_MODE1		0x0c8
176 #define QSERDES_V3_COM_DIV_FRAC_START3_MODE1		0x0cc
177 #define QSERDES_V3_COM_INTEGLOOP_INITVAL		0x0d0
178 #define QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE0		0x0d8
179 #define QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE0		0x0dc
180 #define QSERDES_V3_COM_INTEGLOOP_GAIN0_MODE1		0x0e0
181 #define QSERDES_V3_COM_INTEGLOOP_GAIN1_MODE1		0x0e4
182 #define QSERDES_V3_COM_VCO_TUNE_CTRL			0x0ec
183 #define QSERDES_V3_COM_VCO_TUNE_MAP			0x0f0
184 #define QSERDES_V3_COM_VCO_TUNE1_MODE0			0x0f4
185 #define QSERDES_V3_COM_VCO_TUNE2_MODE0			0x0f8
186 #define QSERDES_V3_COM_VCO_TUNE1_MODE1			0x0fc
187 #define QSERDES_V3_COM_VCO_TUNE2_MODE1			0x100
188 #define QSERDES_V3_COM_VCO_TUNE_INITVAL1		0x104
189 #define QSERDES_V3_COM_VCO_TUNE_INITVAL2		0x108
190 #define QSERDES_V3_COM_VCO_TUNE_TIMER1			0x11c
191 #define QSERDES_V3_COM_VCO_TUNE_TIMER2			0x120
192 #define QSERDES_V3_COM_CLK_SELECT			0x138
193 #define QSERDES_V3_COM_HSCLK_SEL			0x13c
194 #define QSERDES_V3_COM_CORECLK_DIV_MODE0		0x148
195 #define QSERDES_V3_COM_CORECLK_DIV_MODE1		0x14c
196 #define QSERDES_V3_COM_CORE_CLK_EN			0x154
197 #define QSERDES_V3_COM_C_READY_STATUS			0x158
198 #define QSERDES_V3_COM_CMN_CONFIG			0x15c
199 #define QSERDES_V3_COM_SVS_MODE_CLK_SEL			0x164
200 #define QSERDES_V3_COM_DEBUG_BUS0			0x168
201 #define QSERDES_V3_COM_DEBUG_BUS1			0x16c
202 #define QSERDES_V3_COM_DEBUG_BUS2			0x170
203 #define QSERDES_V3_COM_DEBUG_BUS3			0x174
204 #define QSERDES_V3_COM_DEBUG_BUS_SEL			0x178
205 #define QSERDES_V3_COM_CMN_MODE				0x184
206 
207 /* Only for QMP V3 PHY - TX registers */
208 #define QSERDES_V3_TX_RES_CODE_LANE_OFFSET_TX		0x044
209 #define QSERDES_V3_TX_RES_CODE_LANE_OFFSET_RX		0x048
210 #define QSERDES_V3_TX_DEBUG_BUS_SEL			0x058
211 #define QSERDES_V3_TX_HIGHZ_DRVR_EN			0x060
212 #define QSERDES_V3_TX_LANE_MODE_1			0x08c
213 #define QSERDES_V3_TX_RCV_DETECT_LVL_2			0x0a4
214 
215 /* Only for QMP V3 PHY - RX registers */
216 #define QSERDES_V3_RX_UCDR_FO_GAIN			0x008
217 #define QSERDES_V3_RX_UCDR_SO_GAIN_HALF			0x00c
218 #define QSERDES_V3_RX_UCDR_SO_GAIN			0x014
219 #define QSERDES_V3_RX_UCDR_SVS_SO_GAIN_HALF		0x024
220 #define QSERDES_V3_RX_UCDR_SVS_SO_GAIN_QUARTER		0x028
221 #define QSERDES_V3_RX_UCDR_SVS_SO_GAIN			0x02c
222 #define QSERDES_V3_RX_UCDR_FASTLOCK_FO_GAIN		0x030
223 #define QSERDES_V3_RX_UCDR_SO_SATURATION_AND_ENABLE	0x034
224 #define QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_LOW		0x03c
225 #define QSERDES_V3_RX_UCDR_FASTLOCK_COUNT_HIGH		0x040
226 #define QSERDES_V3_RX_UCDR_PI_CONTROLS			0x044
227 #define QSERDES_V3_RX_RX_TERM_BW			0x07c
228 #define QSERDES_V3_RX_VGA_CAL_CNTRL1			0x0bc
229 #define QSERDES_V3_RX_VGA_CAL_CNTRL2			0x0c0
230 #define QSERDES_V3_RX_RX_EQ_GAIN2_LSB			0x0c8
231 #define QSERDES_V3_RX_RX_EQ_GAIN2_MSB			0x0cc
232 #define QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL2		0x0d4
233 #define QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL3		0x0d8
234 #define QSERDES_V3_RX_RX_EQU_ADAPTOR_CNTRL4		0x0dc
235 #define QSERDES_V3_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1	0x0f8
236 #define QSERDES_V3_RX_RX_OFFSET_ADAPTOR_CNTRL2		0x0fc
237 #define QSERDES_V3_RX_SIGDET_ENABLES			0x100
238 #define QSERDES_V3_RX_SIGDET_CNTRL			0x104
239 #define QSERDES_V3_RX_SIGDET_LVL			0x108
240 #define QSERDES_V3_RX_SIGDET_DEGLITCH_CNTRL		0x10c
241 #define QSERDES_V3_RX_RX_BAND				0x110
242 #define QSERDES_V3_RX_RX_INTERFACE_MODE			0x11c
243 #define QSERDES_V3_RX_RX_MODE_00			0x164
244 #define QSERDES_V3_RX_RX_MODE_01			0x168
245 
246 /* Only for QMP V3 PHY - PCS registers */
247 #define QPHY_V3_PCS_POWER_DOWN_CONTROL			0x004
248 #define QPHY_V3_PCS_TXMGN_V0				0x00c
249 #define QPHY_V3_PCS_TXMGN_V1				0x010
250 #define QPHY_V3_PCS_TXMGN_V2				0x014
251 #define QPHY_V3_PCS_TXMGN_V3				0x018
252 #define QPHY_V3_PCS_TXMGN_V4				0x01c
253 #define QPHY_V3_PCS_TXMGN_LS				0x020
254 #define QPHY_V3_PCS_TX_LARGE_AMP_DRV_LVL		0x02c
255 #define QPHY_V3_PCS_TX_SMALL_AMP_DRV_LVL		0x034
256 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V0			0x024
257 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_V0			0x028
258 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V1			0x02c
259 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_V1			0x030
260 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V2			0x034
261 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_V2			0x038
262 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V3			0x03c
263 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_V3			0x040
264 #define QPHY_V3_PCS_TXDEEMPH_M6DB_V4			0x044
265 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_V4			0x048
266 #define QPHY_V3_PCS_TXDEEMPH_M6DB_LS			0x04c
267 #define QPHY_V3_PCS_TXDEEMPH_M3P5DB_LS			0x050
268 #define QPHY_V3_PCS_ENDPOINT_REFCLK_DRIVE		0x054
269 #define QPHY_V3_PCS_RX_IDLE_DTCT_CNTRL			0x058
270 #define QPHY_V3_PCS_RATE_SLEW_CNTRL			0x05c
271 #define QPHY_V3_PCS_POWER_STATE_CONFIG1			0x060
272 #define QPHY_V3_PCS_POWER_STATE_CONFIG2			0x064
273 #define QPHY_V3_PCS_POWER_STATE_CONFIG4			0x06c
274 #define QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_L		0x070
275 #define QPHY_V3_PCS_RCVR_DTCT_DLY_P1U2_H		0x074
276 #define QPHY_V3_PCS_RCVR_DTCT_DLY_U3_L			0x078
277 #define QPHY_V3_PCS_RCVR_DTCT_DLY_U3_H			0x07c
278 #define QPHY_V3_PCS_LOCK_DETECT_CONFIG1			0x080
279 #define QPHY_V3_PCS_LOCK_DETECT_CONFIG2			0x084
280 #define QPHY_V3_PCS_LOCK_DETECT_CONFIG3			0x088
281 #define QPHY_V3_PCS_TSYNC_RSYNC_TIME			0x08c
282 #define QPHY_V3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK		0x0a0
283 #define QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK		0x0a4
284 #define QPHY_V3_PCS_PLL_LOCK_CHK_DLY_TIME		0x0a8
285 #define QPHY_V3_PCS_LFPS_TX_ECSTART_EQTLOCK		0x0b0
286 #define QPHY_V3_PCS_RXEQTRAINING_WAIT_TIME		0x0b8
287 #define QPHY_V3_PCS_RXEQTRAINING_RUN_TIME		0x0bc
288 #define QPHY_V3_PCS_FLL_CNTRL1				0x0c4
289 #define QPHY_V3_PCS_FLL_CNTRL2				0x0c8
290 #define QPHY_V3_PCS_FLL_CNT_VAL_L			0x0cc
291 #define QPHY_V3_PCS_FLL_CNT_VAL_H_TOL			0x0d0
292 #define QPHY_V3_PCS_FLL_MAN_CODE			0x0d4
293 #define QPHY_V3_PCS_RX_SYM_RESYNC_CTRL			0x134
294 #define QPHY_V3_PCS_RX_MIN_HIBERN8_TIME			0x138
295 #define QPHY_V3_PCS_RX_SIGDET_CTRL1			0x13c
296 #define QPHY_V3_PCS_RX_SIGDET_CTRL2			0x140
297 #define QPHY_V3_PCS_LP_WAKEUP_DLY_TIME_AUXCLK_MSB	0x1a8
298 #define QPHY_V3_PCS_OSC_DTCT_ACTIONS			0x1ac
299 #define QPHY_V3_PCS_SIGDET_CNTRL			0x1b0
300 #define QPHY_V3_PCS_TX_MID_TERM_CTRL1			0x1bc
301 #define QPHY_V3_PCS_MULTI_LANE_CTRL1			0x1c4
302 #define QPHY_V3_PCS_RX_SIGDET_LVL			0x1d8
303 #define QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_LSB	0x1dc
304 #define QPHY_V3_PCS_L1SS_WAKEUP_DLY_TIME_AUXCLK_MSB	0x1e0
305 #define QPHY_V3_PCS_REFGEN_REQ_CONFIG1			0x20c
306 #define QPHY_V3_PCS_REFGEN_REQ_CONFIG2			0x210
307 
308 /* Only for QMP V3 PHY - PCS_MISC registers */
309 #define QPHY_V3_PCS_MISC_CLAMP_ENABLE			0x0c
310 #define QPHY_V3_PCS_MISC_OSC_DTCT_CONFIG2		0x2c
311 #define QPHY_V3_PCS_MISC_PCIE_INT_AUX_CLK_CONFIG1	0x44
312 #define QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG2		0x54
313 #define QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG4		0x5c
314 #define QPHY_V3_PCS_MISC_OSC_DTCT_MODE2_CONFIG5		0x60
315 
316 /* Only for QMP V4 PHY - QSERDES COM registers */
317 #define QSERDES_V4_COM_SSC_EN_CENTER			0x010
318 #define QSERDES_V4_COM_SSC_PER1				0x01c
319 #define QSERDES_V4_COM_SSC_PER2				0x020
320 #define QSERDES_V4_COM_SSC_STEP_SIZE1_MODE0		0x024
321 #define QSERDES_V4_COM_SSC_STEP_SIZE2_MODE0		0x028
322 #define QSERDES_V4_COM_SSC_STEP_SIZE1_MODE1		0x030
323 #define QSERDES_V4_COM_SSC_STEP_SIZE2_MODE1		0x034
324 #define QSERDES_V4_COM_SYSCLK_BUF_ENABLE		0x050
325 #define QSERDES_V4_COM_PLL_IVCO				0x058
326 #define QSERDES_V4_COM_CMN_IPTRIM			0x060
327 #define QSERDES_V4_COM_CP_CTRL_MODE0			0x074
328 #define QSERDES_V4_COM_CP_CTRL_MODE1			0x078
329 #define QSERDES_V4_COM_PLL_RCTRL_MODE0			0x07c
330 #define QSERDES_V4_COM_PLL_RCTRL_MODE1			0x080
331 #define QSERDES_V4_COM_PLL_CCTRL_MODE0			0x084
332 #define QSERDES_V4_COM_PLL_CCTRL_MODE1			0x088
333 #define QSERDES_V4_COM_SYSCLK_EN_SEL			0x094
334 #define QSERDES_V4_COM_LOCK_CMP_EN			0x0a4
335 #define QSERDES_V4_COM_LOCK_CMP1_MODE0			0x0ac
336 #define QSERDES_V4_COM_LOCK_CMP2_MODE0			0x0b0
337 #define QSERDES_V4_COM_LOCK_CMP1_MODE1			0x0b4
338 #define QSERDES_V4_COM_DEC_START_MODE0			0x0bc
339 #define QSERDES_V4_COM_LOCK_CMP2_MODE1			0x0b8
340 #define QSERDES_V4_COM_DEC_START_MODE1			0x0c4
341 #define QSERDES_V4_COM_DIV_FRAC_START1_MODE0		0x0cc
342 #define QSERDES_V4_COM_DIV_FRAC_START2_MODE0		0x0d0
343 #define QSERDES_V4_COM_DIV_FRAC_START3_MODE0		0x0d4
344 #define QSERDES_V4_COM_DIV_FRAC_START1_MODE1		0x0d8
345 #define QSERDES_V4_COM_DIV_FRAC_START2_MODE1		0x0dc
346 #define QSERDES_V4_COM_DIV_FRAC_START3_MODE1		0x0e0
347 #define QSERDES_V4_COM_VCO_TUNE_MAP			0x10c
348 #define QSERDES_V4_COM_VCO_TUNE1_MODE0			0x110
349 #define QSERDES_V4_COM_VCO_TUNE2_MODE0			0x114
350 #define QSERDES_V4_COM_VCO_TUNE1_MODE1			0x118
351 #define QSERDES_V4_COM_VCO_TUNE2_MODE1			0x11c
352 #define QSERDES_V4_COM_VCO_TUNE_INITVAL2		0x124
353 #define QSERDES_V4_COM_HSCLK_SEL			0x158
354 #define QSERDES_V4_COM_HSCLK_HS_SWITCH_SEL		0x15c
355 #define QSERDES_V4_COM_CORECLK_DIV_MODE1		0x16c
356 #define QSERDES_V4_COM_SVS_MODE_CLK_SEL			0x184
357 #define QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE0	0x1ac
358 #define QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE0	0x1b0
359 #define QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE1_MODE1	0x1b4
360 #define QSERDES_V4_COM_BIN_VCOCAL_HSCLK_SEL		0x1bc
361 #define QSERDES_V4_COM_BIN_VCOCAL_CMP_CODE2_MODE1	0x1b8
362 
363 /* Only for QMP V4 PHY - TX registers */
364 #define QSERDES_V4_TX_RES_CODE_LANE_TX			0x34
365 #define QSERDES_V4_TX_RES_CODE_LANE_RX			0x38
366 #define QSERDES_V4_TX_LANE_MODE_1			0x84
367 #define QSERDES_V4_TX_RCV_DETECT_LVL_2			0x9c
368 #define QSERDES_V4_TX_PWM_GEAR_1_DIVIDER_BAND0_1	0xd8
369 #define QSERDES_V4_TX_PWM_GEAR_2_DIVIDER_BAND0_1	0xdC
370 #define QSERDES_V4_TX_PWM_GEAR_3_DIVIDER_BAND0_1	0xe0
371 #define QSERDES_V4_TX_PWM_GEAR_4_DIVIDER_BAND0_1	0xe4
372 #define QSERDES_V4_TX_TRAN_DRVR_EMP_EN			0xb8
373 #define QSERDES_V4_TX_PI_QEC_CTRL		0x104
374 
375 /* Only for QMP V4 PHY - RX registers */
376 #define QSERDES_V4_RX_UCDR_FO_GAIN			0x008
377 #define QSERDES_V4_RX_UCDR_SO_GAIN			0x014
378 #define QSERDES_V4_RX_UCDR_FASTLOCK_FO_GAIN		0x030
379 #define QSERDES_V4_RX_UCDR_SO_SATURATION_AND_ENABLE	0x034
380 #define QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_LOW		0x03c
381 #define QSERDES_V4_RX_UCDR_FASTLOCK_COUNT_HIGH		0x040
382 #define QSERDES_V4_RX_UCDR_PI_CONTROLS			0x044
383 #define QSERDES_V4_RX_UCDR_PI_CTRL2			0x048
384 #define QSERDES_V4_RX_UCDR_SB2_THRESH1			0x04c
385 #define QSERDES_V4_RX_UCDR_SB2_THRESH2			0x050
386 #define QSERDES_V4_RX_UCDR_SB2_GAIN1			0x054
387 #define QSERDES_V4_RX_UCDR_SB2_GAIN2			0x058
388 #define QSERDES_V4_RX_AUX_DATA_TCOARSE_TFINE			0x060
389 #define QSERDES_V4_RX_AC_JTAG_ENABLE			0x068
390 #define QSERDES_V4_RX_AC_JTAG_MODE			0x078
391 #define QSERDES_V4_RX_RX_TERM_BW			0x080
392 #define QSERDES_V4_RX_VGA_CAL_CNTRL1			0x0d4
393 #define QSERDES_V4_RX_VGA_CAL_CNTRL2			0x0d8
394 #define QSERDES_V4_RX_GM_CAL				0x0dc
395 #define QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL2		0x0ec
396 #define QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL3		0x0f0
397 #define QSERDES_V4_RX_RX_EQU_ADAPTOR_CNTRL4		0x0f4
398 #define QSERDES_V4_RX_RX_IDAC_TSETTLE_LOW		0x0f8
399 #define QSERDES_V4_RX_RX_IDAC_TSETTLE_HIGH		0x0fc
400 #define QSERDES_V4_RX_RX_IDAC_MEASURE_TIME		0x100
401 #define QSERDES_V4_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1	0x110
402 #define QSERDES_V4_RX_RX_OFFSET_ADAPTOR_CNTRL2		0x114
403 #define QSERDES_V4_RX_SIGDET_CNTRL			0x11c
404 #define QSERDES_V4_RX_SIGDET_LVL			0x120
405 #define QSERDES_V4_RX_SIGDET_DEGLITCH_CNTRL		0x124
406 #define QSERDES_V4_RX_RX_BAND				0x128
407 #define QSERDES_V4_RX_RX_MODE_00_LOW			0x170
408 #define QSERDES_V4_RX_RX_MODE_00_HIGH			0x174
409 #define QSERDES_V4_RX_RX_MODE_00_HIGH2			0x178
410 #define QSERDES_V4_RX_RX_MODE_00_HIGH3			0x17c
411 #define QSERDES_V4_RX_RX_MODE_00_HIGH4			0x180
412 #define QSERDES_V4_RX_RX_MODE_01_LOW			0x184
413 #define QSERDES_V4_RX_RX_MODE_01_HIGH			0x188
414 #define QSERDES_V4_RX_RX_MODE_01_HIGH2			0x18c
415 #define QSERDES_V4_RX_RX_MODE_01_HIGH3			0x190
416 #define QSERDES_V4_RX_RX_MODE_01_HIGH4			0x194
417 #define QSERDES_V4_RX_RX_MODE_10_LOW			0x198
418 #define QSERDES_V4_RX_RX_MODE_10_HIGH			0x19c
419 #define QSERDES_V4_RX_RX_MODE_10_HIGH2			0x1a0
420 #define QSERDES_V4_RX_RX_MODE_10_HIGH3			0x1a4
421 #define QSERDES_V4_RX_RX_MODE_10_HIGH4			0x1a8
422 #define QSERDES_V4_RX_DFE_EN_TIMER			0x1b4
423 #define QSERDES_V4_RX_DFE_CTLE_POST_CAL_OFFSET		0x1b8
424 #define QSERDES_V4_RX_DCC_CTRL1				0x1bc
425 #define QSERDES_V4_RX_VTH_CODE				0x1c4
426 
427 /* Only for QMP V4 PHY - UFS PCS registers */
428 #define QPHY_V4_PCS_UFS_PHY_START				0x000
429 #define QPHY_V4_PCS_UFS_POWER_DOWN_CONTROL			0x004
430 #define QPHY_V4_PCS_UFS_SW_RESET				0x008
431 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_MSB		0x00c
432 #define QPHY_V4_PCS_UFS_TIMER_20US_CORECLK_STEPS_LSB		0x010
433 #define QPHY_V4_PCS_UFS_PLL_CNTL				0x02c
434 #define QPHY_V4_PCS_UFS_TX_LARGE_AMP_DRV_LVL			0x030
435 #define QPHY_V4_PCS_UFS_TX_SMALL_AMP_DRV_LVL			0x038
436 #define QPHY_V4_PCS_UFS_BIST_FIXED_PAT_CTRL			0x060
437 #define QPHY_V4_PCS_UFS_TX_HSGEAR_CAPABILITY			0x074
438 #define QPHY_V4_PCS_UFS_RX_HSGEAR_CAPABILITY			0x0b4
439 #define QPHY_V4_PCS_UFS_DEBUG_BUS_CLKSEL			0x124
440 #define QPHY_V4_PCS_UFS_LINECFG_DISABLE				0x148
441 #define QPHY_V4_PCS_UFS_RX_MIN_HIBERN8_TIME			0x150
442 #define QPHY_V4_PCS_UFS_RX_SIGDET_CTRL2				0x158
443 #define QPHY_V4_PCS_UFS_TX_PWM_GEAR_BAND			0x160
444 #define QPHY_V4_PCS_UFS_TX_HS_GEAR_BAND				0x168
445 #define QPHY_V4_PCS_UFS_READY_STATUS			0x180
446 #define QPHY_V4_PCS_UFS_TX_MID_TERM_CTRL1			0x1d8
447 #define QPHY_V4_PCS_UFS_MULTI_LANE_CTRL1			0x1e0
448 
449 /* PCIE GEN3 COM registers */
450 #define PCIE_GEN3_QHP_COM_SSC_EN_CENTER			0x14
451 #define PCIE_GEN3_QHP_COM_SSC_PER1			0x20
452 #define PCIE_GEN3_QHP_COM_SSC_PER2			0x24
453 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1		0x28
454 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2		0x2c
455 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1		0x34
456 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1		0x38
457 #define PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN		0x54
458 #define PCIE_GEN3_QHP_COM_CLK_ENABLE1			0x58
459 #define PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0		0x6c
460 #define PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE0		0x70
461 #define PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE1		0x78
462 #define PCIE_GEN3_QHP_COM_LOCK_CMP2_MODE1		0x7c
463 #define PCIE_GEN3_QHP_COM_BGV_TRIM			0x98
464 #define PCIE_GEN3_QHP_COM_CP_CTRL_MODE0			0xb4
465 #define PCIE_GEN3_QHP_COM_CP_CTRL_MODE1			0xb8
466 #define PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE0		0xc0
467 #define PCIE_GEN3_QHP_COM_PLL_RCTRL_MODE1		0xc4
468 #define PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE0		0xcc
469 #define PCIE_GEN3_QHP_COM_PLL_CCTRL_MODE1		0xd0
470 #define PCIE_GEN3_QHP_COM_SYSCLK_EN_SEL			0xdc
471 #define PCIE_GEN3_QHP_COM_RESTRIM_CTRL2			0xf0
472 #define PCIE_GEN3_QHP_COM_LOCK_CMP_EN			0xf8
473 #define PCIE_GEN3_QHP_COM_DEC_START_MODE0		0x100
474 #define PCIE_GEN3_QHP_COM_DEC_START_MODE1		0x108
475 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE0		0x11c
476 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE0		0x120
477 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE0		0x124
478 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START1_MODE1		0x128
479 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START2_MODE1		0x12c
480 #define PCIE_GEN3_QHP_COM_DIV_FRAC_START3_MODE1		0x130
481 #define PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE0		0x150
482 #define PCIE_GEN3_QHP_COM_INTEGLOOP_GAIN0_MODE1		0x158
483 #define PCIE_GEN3_QHP_COM_VCO_TUNE_MAP			0x178
484 #define PCIE_GEN3_QHP_COM_BG_CTRL			0x1c8
485 #define PCIE_GEN3_QHP_COM_CLK_SELECT			0x1cc
486 #define PCIE_GEN3_QHP_COM_HSCLK_SEL1			0x1d0
487 #define PCIE_GEN3_QHP_COM_CORECLK_DIV			0x1e0
488 #define PCIE_GEN3_QHP_COM_CORE_CLK_EN			0x1e8
489 #define PCIE_GEN3_QHP_COM_CMN_CONFIG			0x1f0
490 #define PCIE_GEN3_QHP_COM_SVS_MODE_CLK_SEL		0x1fc
491 #define PCIE_GEN3_QHP_COM_CORECLK_DIV_MODE1		0x21c
492 #define PCIE_GEN3_QHP_COM_CMN_MODE			0x224
493 #define PCIE_GEN3_QHP_COM_VREGCLK_DIV1			0x228
494 #define PCIE_GEN3_QHP_COM_VREGCLK_DIV2			0x22c
495 
496 /* PCIE GEN3 QHP Lane registers */
497 #define PCIE_GEN3_QHP_L0_DRVR_CTRL0			0xc
498 #define PCIE_GEN3_QHP_L0_DRVR_CTRL1			0x10
499 #define PCIE_GEN3_QHP_L0_DRVR_CTRL2			0x14
500 #define PCIE_GEN3_QHP_L0_DRVR_TAP_EN			0x18
501 #define PCIE_GEN3_QHP_L0_TX_BAND_MODE			0x60
502 #define PCIE_GEN3_QHP_L0_LANE_MODE			0x64
503 #define PCIE_GEN3_QHP_L0_PARALLEL_RATE			0x7c
504 #define PCIE_GEN3_QHP_L0_CML_CTRL_MODE0			0xc0
505 #define PCIE_GEN3_QHP_L0_CML_CTRL_MODE1			0xc4
506 #define PCIE_GEN3_QHP_L0_CML_CTRL_MODE2			0xc8
507 #define PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE1		0xd0
508 #define PCIE_GEN3_QHP_L0_PREAMP_CTRL_MODE2		0xd4
509 #define PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE0		0xd8
510 #define PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE1		0xdc
511 #define PCIE_GEN3_QHP_L0_MIXER_CTRL_MODE2		0xe0
512 #define PCIE_GEN3_QHP_L0_CTLE_THRESH_DFE		0xfc
513 #define PCIE_GEN3_QHP_L0_CGA_THRESH_DFE			0x100
514 #define PCIE_GEN3_QHP_L0_RXENGINE_EN0			0x108
515 #define PCIE_GEN3_QHP_L0_CTLE_TRAIN_TIME		0x114
516 #define PCIE_GEN3_QHP_L0_CTLE_DFE_OVRLP_TIME		0x118
517 #define PCIE_GEN3_QHP_L0_DFE_REFRESH_TIME		0x11c
518 #define PCIE_GEN3_QHP_L0_DFE_ENABLE_TIME		0x120
519 #define PCIE_GEN3_QHP_L0_VGA_GAIN			0x124
520 #define PCIE_GEN3_QHP_L0_DFE_GAIN			0x128
521 #define PCIE_GEN3_QHP_L0_EQ_GAIN			0x130
522 #define PCIE_GEN3_QHP_L0_OFFSET_GAIN			0x134
523 #define PCIE_GEN3_QHP_L0_PRE_GAIN			0x138
524 #define PCIE_GEN3_QHP_L0_VGA_INITVAL			0x13c
525 #define PCIE_GEN3_QHP_L0_EQ_INTVAL			0x154
526 #define PCIE_GEN3_QHP_L0_EDAC_INITVAL			0x160
527 #define PCIE_GEN3_QHP_L0_RXEQ_INITB0			0x168
528 #define PCIE_GEN3_QHP_L0_RXEQ_INITB1			0x16c
529 #define PCIE_GEN3_QHP_L0_RCVRDONE_THRESH1		0x178
530 #define PCIE_GEN3_QHP_L0_RXEQ_CTRL			0x180
531 #define PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE0		0x184
532 #define PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE1		0x188
533 #define PCIE_GEN3_QHP_L0_UCDR_FO_GAIN_MODE2		0x18c
534 #define PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE0		0x190
535 #define PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE1		0x194
536 #define PCIE_GEN3_QHP_L0_UCDR_SO_GAIN_MODE2		0x198
537 #define PCIE_GEN3_QHP_L0_UCDR_SO_CONFIG			0x19c
538 #define PCIE_GEN3_QHP_L0_RX_BAND			0x1a4
539 #define PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE0		0x1c0
540 #define PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE1		0x1c4
541 #define PCIE_GEN3_QHP_L0_RX_RCVR_PATH1_MODE2		0x1c8
542 #define PCIE_GEN3_QHP_L0_SIGDET_ENABLES			0x230
543 #define PCIE_GEN3_QHP_L0_SIGDET_CNTRL			0x234
544 #define PCIE_GEN3_QHP_L0_SIGDET_DEGLITCH_CNTRL		0x238
545 #define PCIE_GEN3_QHP_L0_DCC_GAIN			0x2a4
546 #define PCIE_GEN3_QHP_L0_RSM_START			0x2a8
547 #define PCIE_GEN3_QHP_L0_RX_EN_SIGNAL			0x2ac
548 #define PCIE_GEN3_QHP_L0_PSM_RX_EN_CAL			0x2b0
549 #define PCIE_GEN3_QHP_L0_RX_MISC_CNTRL0			0x2b8
550 #define PCIE_GEN3_QHP_L0_TS0_TIMER			0x2c0
551 #define PCIE_GEN3_QHP_L0_DLL_HIGHDATARATE		0x2c4
552 #define PCIE_GEN3_QHP_L0_RX_RESETCODE_OFFSET		0x2cc
553 
554 /* PCIE GEN3 PCS registers */
555 #define PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M3P5DB		0x2c
556 #define PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M3P5DB		0x40
557 #define PCIE_GEN3_QHP_PHY_TXMGN_MAIN_V0_M6DB		0x54
558 #define PCIE_GEN3_QHP_PHY_TXMGN_POST_V0_M6DB		0x68
559 #define PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG		0x15c
560 #define PCIE_GEN3_QHP_PHY_POWER_STATE_CONFIG5		0x16c
561 #define PCIE_GEN3_QHP_PHY_PCS_TX_RX_CONFIG		0x174
562 
563 /* Only for QMP V4 PHY - USB/PCIe PCS registers */
564 #define QPHY_V4_PCS_SW_RESET				0x000
565 #define QPHY_V4_PCS_REVISION_ID0			0x004
566 #define QPHY_V4_PCS_REVISION_ID1			0x008
567 #define QPHY_V4_PCS_REVISION_ID2			0x00c
568 #define QPHY_V4_PCS_REVISION_ID3			0x010
569 #define QPHY_V4_PCS_PCS_STATUS1				0x014
570 #define QPHY_V4_PCS_PCS_STATUS2				0x018
571 #define QPHY_V4_PCS_PCS_STATUS3				0x01c
572 #define QPHY_V4_PCS_PCS_STATUS4				0x020
573 #define QPHY_V4_PCS_PCS_STATUS5				0x024
574 #define QPHY_V4_PCS_PCS_STATUS6				0x028
575 #define QPHY_V4_PCS_PCS_STATUS7				0x02c
576 #define QPHY_V4_PCS_DEBUG_BUS_0_STATUS			0x030
577 #define QPHY_V4_PCS_DEBUG_BUS_1_STATUS			0x034
578 #define QPHY_V4_PCS_DEBUG_BUS_2_STATUS			0x038
579 #define QPHY_V4_PCS_DEBUG_BUS_3_STATUS			0x03c
580 #define QPHY_V4_PCS_POWER_DOWN_CONTROL			0x040
581 #define QPHY_V4_PCS_START_CONTROL			0x044
582 #define QPHY_V4_PCS_INSIG_SW_CTRL1			0x048
583 #define QPHY_V4_PCS_INSIG_SW_CTRL2			0x04c
584 #define QPHY_V4_PCS_INSIG_SW_CTRL3			0x050
585 #define QPHY_V4_PCS_INSIG_SW_CTRL4			0x054
586 #define QPHY_V4_PCS_INSIG_SW_CTRL5			0x058
587 #define QPHY_V4_PCS_INSIG_SW_CTRL6			0x05c
588 #define QPHY_V4_PCS_INSIG_SW_CTRL7			0x060
589 #define QPHY_V4_PCS_INSIG_SW_CTRL8			0x064
590 #define QPHY_V4_PCS_INSIG_MX_CTRL1			0x068
591 #define QPHY_V4_PCS_INSIG_MX_CTRL2			0x06c
592 #define QPHY_V4_PCS_INSIG_MX_CTRL3			0x070
593 #define QPHY_V4_PCS_INSIG_MX_CTRL4			0x074
594 #define QPHY_V4_PCS_INSIG_MX_CTRL5			0x078
595 #define QPHY_V4_PCS_INSIG_MX_CTRL7			0x07c
596 #define QPHY_V4_PCS_INSIG_MX_CTRL8			0x080
597 #define QPHY_V4_PCS_OUTSIG_SW_CTRL1			0x084
598 #define QPHY_V4_PCS_OUTSIG_MX_CTRL1			0x088
599 #define QPHY_V4_PCS_CLAMP_ENABLE			0x08c
600 #define QPHY_V4_PCS_POWER_STATE_CONFIG1			0x090
601 #define QPHY_V4_PCS_POWER_STATE_CONFIG2			0x094
602 #define QPHY_V4_PCS_FLL_CNTRL1				0x098
603 #define QPHY_V4_PCS_FLL_CNTRL2				0x09c
604 #define QPHY_V4_PCS_FLL_CNT_VAL_L			0x0a0
605 #define QPHY_V4_PCS_FLL_CNT_VAL_H_TOL			0x0a4
606 #define QPHY_V4_PCS_FLL_MAN_CODE			0x0a8
607 #define QPHY_V4_PCS_TEST_CONTROL1			0x0ac
608 #define QPHY_V4_PCS_TEST_CONTROL2			0x0b0
609 #define QPHY_V4_PCS_TEST_CONTROL3			0x0b4
610 #define QPHY_V4_PCS_TEST_CONTROL4			0x0b8
611 #define QPHY_V4_PCS_TEST_CONTROL5			0x0bc
612 #define QPHY_V4_PCS_TEST_CONTROL6			0x0c0
613 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG1			0x0c4
614 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG2			0x0c8
615 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG3			0x0cc
616 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG4			0x0d0
617 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG5			0x0d4
618 #define QPHY_V4_PCS_LOCK_DETECT_CONFIG6			0x0d8
619 #define QPHY_V4_PCS_REFGEN_REQ_CONFIG1			0x0dc
620 #define QPHY_V4_PCS_REFGEN_REQ_CONFIG2			0x0e0
621 #define QPHY_V4_PCS_REFGEN_REQ_CONFIG3			0x0e4
622 #define QPHY_V4_PCS_BIST_CTRL				0x0e8
623 #define QPHY_V4_PCS_PRBS_POLY0				0x0ec
624 #define QPHY_V4_PCS_PRBS_POLY1				0x0f0
625 #define QPHY_V4_PCS_FIXED_PAT0				0x0f4
626 #define QPHY_V4_PCS_FIXED_PAT1				0x0f8
627 #define QPHY_V4_PCS_FIXED_PAT2				0x0fc
628 #define QPHY_V4_PCS_FIXED_PAT3				0x100
629 #define QPHY_V4_PCS_FIXED_PAT4				0x104
630 #define QPHY_V4_PCS_FIXED_PAT5				0x108
631 #define QPHY_V4_PCS_FIXED_PAT6				0x10c
632 #define QPHY_V4_PCS_FIXED_PAT7				0x110
633 #define QPHY_V4_PCS_FIXED_PAT8				0x114
634 #define QPHY_V4_PCS_FIXED_PAT9				0x118
635 #define QPHY_V4_PCS_FIXED_PAT10				0x11c
636 #define QPHY_V4_PCS_FIXED_PAT11				0x120
637 #define QPHY_V4_PCS_FIXED_PAT12				0x124
638 #define QPHY_V4_PCS_FIXED_PAT13				0x128
639 #define QPHY_V4_PCS_FIXED_PAT14				0x12c
640 #define QPHY_V4_PCS_FIXED_PAT15				0x130
641 #define QPHY_V4_PCS_TXMGN_CONFIG			0x134
642 #define QPHY_V4_PCS_G12S1_TXMGN_V0			0x138
643 #define QPHY_V4_PCS_G12S1_TXMGN_V1			0x13c
644 #define QPHY_V4_PCS_G12S1_TXMGN_V2			0x140
645 #define QPHY_V4_PCS_G12S1_TXMGN_V3			0x144
646 #define QPHY_V4_PCS_G12S1_TXMGN_V4			0x148
647 #define QPHY_V4_PCS_G12S1_TXMGN_V0_RS			0x14c
648 #define QPHY_V4_PCS_G12S1_TXMGN_V1_RS			0x150
649 #define QPHY_V4_PCS_G12S1_TXMGN_V2_RS			0x154
650 #define QPHY_V4_PCS_G12S1_TXMGN_V3_RS			0x158
651 #define QPHY_V4_PCS_G12S1_TXMGN_V4_RS			0x15c
652 #define QPHY_V4_PCS_G3S2_TXMGN_MAIN			0x160
653 #define QPHY_V4_PCS_G3S2_TXMGN_MAIN_RS			0x164
654 #define QPHY_V4_PCS_G12S1_TXDEEMPH_M6DB			0x168
655 #define QPHY_V4_PCS_G12S1_TXDEEMPH_M3P5DB		0x16c
656 #define QPHY_V4_PCS_G3S2_PRE_GAIN			0x170
657 #define QPHY_V4_PCS_G3S2_POST_GAIN			0x174
658 #define QPHY_V4_PCS_G3S2_PRE_POST_OFFSET		0x178
659 #define QPHY_V4_PCS_G3S2_PRE_GAIN_RS			0x17c
660 #define QPHY_V4_PCS_G3S2_POST_GAIN_RS			0x180
661 #define QPHY_V4_PCS_G3S2_PRE_POST_OFFSET_RS		0x184
662 #define QPHY_V4_PCS_RX_SIGDET_LVL			0x188
663 #define QPHY_V4_PCS_RX_SIGDET_DTCT_CNTRL		0x18c
664 #define QPHY_V4_PCS_RCVR_DTCT_DLY_P1U2_L		0x190
665 #define QPHY_V4_PCS_RCVR_DTCT_DLY_P1U2_H		0x194
666 #define QPHY_V4_PCS_RATE_SLEW_CNTRL1			0x198
667 #define QPHY_V4_PCS_RATE_SLEW_CNTRL2			0x19c
668 #define QPHY_V4_PCS_PWRUP_RESET_DLY_TIME_AUXCLK		0x1a0
669 #define QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_L	0x1a4
670 #define QPHY_V4_PCS_P2U3_WAKEUP_DLY_TIME_AUXCLK_H	0x1a8
671 #define QPHY_V4_PCS_TSYNC_RSYNC_TIME			0x1ac
672 #define QPHY_V4_PCS_CDR_RESET_TIME			0x1b0
673 #define QPHY_V4_PCS_TSYNC_DLY_TIME			0x1b4
674 #define QPHY_V4_PCS_ELECIDLE_DLY_SEL			0x1b8
675 #define QPHY_V4_PCS_CMN_ACK_OUT_SEL			0x1bc
676 #define QPHY_V4_PCS_ALIGN_DETECT_CONFIG1		0x1c0
677 #define QPHY_V4_PCS_ALIGN_DETECT_CONFIG2		0x1c4
678 #define QPHY_V4_PCS_ALIGN_DETECT_CONFIG3		0x1c8
679 #define QPHY_V4_PCS_ALIGN_DETECT_CONFIG4		0x1cc
680 #define QPHY_V4_PCS_PCS_TX_RX_CONFIG			0x1d0
681 #define QPHY_V4_PCS_RX_IDLE_DTCT_CNTRL			0x1d4
682 #define QPHY_V4_PCS_RX_DCC_CAL_CONFIG			0x1d8
683 #define QPHY_V4_PCS_EQ_CONFIG1				0x1dc
684 #define QPHY_V4_PCS_EQ_CONFIG2				0x1e0
685 #define QPHY_V4_PCS_EQ_CONFIG3				0x1e4
686 #define QPHY_V4_PCS_EQ_CONFIG4				0x1e8
687 #define QPHY_V4_PCS_EQ_CONFIG5				0x1ec
688 #define QPHY_V4_PCS_USB3_POWER_STATE_CONFIG1		0x300
689 #define QPHY_V4_PCS_USB3_AUTONOMOUS_MODE_STATUS		0x304
690 #define QPHY_V4_PCS_USB3_AUTONOMOUS_MODE_CTRL		0x308
691 #define QPHY_V4_PCS_USB3_AUTONOMOUS_MODE_CTRL2		0x30c
692 #define QPHY_V4_PCS_USB3_LFPS_RXTERM_IRQ_SOURCE_STATUS	0x310
693 #define QPHY_V4_PCS_USB3_LFPS_RXTERM_IRQ_CLEAR		0x314
694 #define QPHY_V4_PCS_USB3_LFPS_DET_HIGH_COUNT_VAL	0x318
695 #define QPHY_V4_PCS_USB3_LFPS_TX_ECSTART		0x31c
696 #define QPHY_V4_PCS_USB3_LFPS_PER_TIMER_VAL		0x320
697 #define QPHY_V4_PCS_USB3_LFPS_TX_END_CNT_U3_START	0x324
698 #define QPHY_V4_PCS_USB3_RXEQTRAINING_LOCK_TIME		0x328
699 #define QPHY_V4_PCS_USB3_RXEQTRAINING_WAIT_TIME		0x32c
700 #define QPHY_V4_PCS_USB3_RXEQTRAINING_CTLE_TIME		0x330
701 #define QPHY_V4_PCS_USB3_RXEQTRAINING_WAIT_TIME_S2	0x334
702 #define QPHY_V4_PCS_USB3_RXEQTRAINING_DFE_TIME_S2	0x338
703 #define QPHY_V4_PCS_USB3_RCVR_DTCT_DLY_U3_L		0x33c
704 #define QPHY_V4_PCS_USB3_RCVR_DTCT_DLY_U3_H		0x340
705 #define QPHY_V4_PCS_USB3_ARCVR_DTCT_EN_PERIOD		0x344
706 #define QPHY_V4_PCS_USB3_ARCVR_DTCT_CM_DLY		0x348
707 #define QPHY_V4_PCS_USB3_TXONESZEROS_RUN_LENGTH		0x34c
708 #define QPHY_V4_PCS_USB3_ALFPS_DEGLITCH_VAL		0x350
709 #define QPHY_V4_PCS_USB3_SIGDET_STARTUP_TIMER_VAL	0x354
710 #define QPHY_V4_PCS_USB3_TEST_CONTROL			0x358
711 
712 /* Only for QMP V4 PHY - PCS_MISC registers */
713 #define QPHY_V4_PCS_MISC_TYPEC_CTRL			0x00
714 #define QPHY_V4_PCS_MISC_TYPEC_PWRDN_CTRL		0x04
715 #define QPHY_V4_PCS_MISC_PCS_MISC_CONFIG1		0x08
716 #define QPHY_V4_PCS_MISC_CLAMP_ENABLE			0x0c
717 #define QPHY_V4_PCS_MISC_TYPEC_STATUS			0x10
718 #define QPHY_V4_PCS_MISC_PLACEHOLDER_STATUS		0x14
719 
720 #endif
721