190f80d95SChun-Kuang Hu // SPDX-License-Identifier: GPL-2.0
290f80d95SChun-Kuang Hu /*
390f80d95SChun-Kuang Hu  * Copyright (c) 2019 MediaTek Inc.
490f80d95SChun-Kuang Hu  * Author: jitao.shi <jitao.shi@mediatek.com>
590f80d95SChun-Kuang Hu  */
690f80d95SChun-Kuang Hu 
75f88a93bSChunfeng Yun #include "phy-mtk-io.h"
890f80d95SChun-Kuang Hu #include "phy-mtk-mipi-dsi.h"
990f80d95SChun-Kuang Hu 
1090f80d95SChun-Kuang Hu #define MIPITX_LANE_CON		0x000c
1190f80d95SChun-Kuang Hu #define RG_DSI_CPHY_T1DRV_EN		BIT(0)
1290f80d95SChun-Kuang Hu #define RG_DSI_ANA_CK_SEL		BIT(1)
1390f80d95SChun-Kuang Hu #define RG_DSI_PHY_CK_SEL		BIT(2)
1490f80d95SChun-Kuang Hu #define RG_DSI_CPHY_EN			BIT(3)
1590f80d95SChun-Kuang Hu #define RG_DSI_PHYCK_INV_EN		BIT(4)
1690f80d95SChun-Kuang Hu #define RG_DSI_PWR04_EN			BIT(5)
1790f80d95SChun-Kuang Hu #define RG_DSI_BG_LPF_EN		BIT(6)
1890f80d95SChun-Kuang Hu #define RG_DSI_BG_CORE_EN		BIT(7)
1990f80d95SChun-Kuang Hu #define RG_DSI_PAD_TIEL_SEL		BIT(8)
2090f80d95SChun-Kuang Hu 
2190f80d95SChun-Kuang Hu #define MIPITX_VOLTAGE_SEL	0x0010
22d36d69a5SChunfeng Yun #define RG_DSI_HSTX_LDO_REF_SEL		GENMASK(9, 6)
2390f80d95SChun-Kuang Hu 
2490f80d95SChun-Kuang Hu #define MIPITX_PLL_PWR		0x0028
2590f80d95SChun-Kuang Hu #define MIPITX_PLL_CON0		0x002c
2690f80d95SChun-Kuang Hu #define MIPITX_PLL_CON1		0x0030
2790f80d95SChun-Kuang Hu #define MIPITX_PLL_CON2		0x0034
2890f80d95SChun-Kuang Hu #define MIPITX_PLL_CON3		0x0038
2990f80d95SChun-Kuang Hu #define MIPITX_PLL_CON4		0x003c
30d36d69a5SChunfeng Yun #define RG_DSI_PLL_IBIAS		GENMASK(11, 10)
3190f80d95SChun-Kuang Hu 
3290f80d95SChun-Kuang Hu #define MIPITX_D2P_RTCODE	0x0100
3390f80d95SChun-Kuang Hu #define MIPITX_D2_SW_CTL_EN	0x0144
3490f80d95SChun-Kuang Hu #define MIPITX_D0_SW_CTL_EN	0x0244
3590f80d95SChun-Kuang Hu #define MIPITX_CK_CKMODE_EN	0x0328
3690f80d95SChun-Kuang Hu #define DSI_CK_CKMODE_EN		BIT(0)
3790f80d95SChun-Kuang Hu #define MIPITX_CK_SW_CTL_EN	0x0344
3890f80d95SChun-Kuang Hu #define MIPITX_D1_SW_CTL_EN	0x0444
3990f80d95SChun-Kuang Hu #define MIPITX_D3_SW_CTL_EN	0x0544
4090f80d95SChun-Kuang Hu #define DSI_SW_CTL_EN			BIT(0)
4190f80d95SChun-Kuang Hu #define AD_DSI_PLL_SDM_PWR_ON		BIT(0)
4290f80d95SChun-Kuang Hu #define AD_DSI_PLL_SDM_ISO_EN		BIT(1)
4390f80d95SChun-Kuang Hu 
4490f80d95SChun-Kuang Hu #define RG_DSI_PLL_EN			BIT(4)
45d36d69a5SChunfeng Yun #define RG_DSI_PLL_POSDIV		GENMASK(10, 8)
4690f80d95SChun-Kuang Hu 
mtk_mipi_tx_pll_enable(struct clk_hw * hw)4790f80d95SChun-Kuang Hu static int mtk_mipi_tx_pll_enable(struct clk_hw *hw)
4890f80d95SChun-Kuang Hu {
4990f80d95SChun-Kuang Hu 	struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
505f88a93bSChunfeng Yun 	void __iomem *base = mipi_tx->regs;
5190f80d95SChun-Kuang Hu 	unsigned int txdiv, txdiv0;
5290f80d95SChun-Kuang Hu 	u64 pcw;
5390f80d95SChun-Kuang Hu 
5490f80d95SChun-Kuang Hu 	dev_dbg(mipi_tx->dev, "enable: %u bps\n", mipi_tx->data_rate);
5590f80d95SChun-Kuang Hu 
5690f80d95SChun-Kuang Hu 	if (mipi_tx->data_rate >= 2000000000) {
5790f80d95SChun-Kuang Hu 		txdiv = 1;
5890f80d95SChun-Kuang Hu 		txdiv0 = 0;
5990f80d95SChun-Kuang Hu 	} else if (mipi_tx->data_rate >= 1000000000) {
6090f80d95SChun-Kuang Hu 		txdiv = 2;
6190f80d95SChun-Kuang Hu 		txdiv0 = 1;
6290f80d95SChun-Kuang Hu 	} else if (mipi_tx->data_rate >= 500000000) {
6390f80d95SChun-Kuang Hu 		txdiv = 4;
6490f80d95SChun-Kuang Hu 		txdiv0 = 2;
6590f80d95SChun-Kuang Hu 	} else if (mipi_tx->data_rate > 250000000) {
6690f80d95SChun-Kuang Hu 		txdiv = 8;
6790f80d95SChun-Kuang Hu 		txdiv0 = 3;
6890f80d95SChun-Kuang Hu 	} else if (mipi_tx->data_rate >= 125000000) {
6990f80d95SChun-Kuang Hu 		txdiv = 16;
7090f80d95SChun-Kuang Hu 		txdiv0 = 4;
7190f80d95SChun-Kuang Hu 	} else {
7290f80d95SChun-Kuang Hu 		return -EINVAL;
7390f80d95SChun-Kuang Hu 	}
7490f80d95SChun-Kuang Hu 
755f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_PLL_CON4, RG_DSI_PLL_IBIAS);
7690f80d95SChun-Kuang Hu 
775f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON);
785f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
7990f80d95SChun-Kuang Hu 	udelay(1);
805f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN);
8190f80d95SChun-Kuang Hu 	pcw = div_u64(((u64)mipi_tx->data_rate * txdiv) << 24, 26000000);
825f88a93bSChunfeng Yun 	writel(pcw, base + MIPITX_PLL_CON0);
835f88a93bSChunfeng Yun 	mtk_phy_update_field(base + MIPITX_PLL_CON1, RG_DSI_PLL_POSDIV, txdiv0);
845f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
8590f80d95SChun-Kuang Hu 
8690f80d95SChun-Kuang Hu 	return 0;
8790f80d95SChun-Kuang Hu }
8890f80d95SChun-Kuang Hu 
mtk_mipi_tx_pll_disable(struct clk_hw * hw)8990f80d95SChun-Kuang Hu static void mtk_mipi_tx_pll_disable(struct clk_hw *hw)
9090f80d95SChun-Kuang Hu {
9190f80d95SChun-Kuang Hu 	struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
925f88a93bSChunfeng Yun 	void __iomem *base = mipi_tx->regs;
9390f80d95SChun-Kuang Hu 
945f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_PLL_CON1, RG_DSI_PLL_EN);
9590f80d95SChun-Kuang Hu 
965f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_ISO_EN);
975f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_PLL_PWR, AD_DSI_PLL_SDM_PWR_ON);
9890f80d95SChun-Kuang Hu }
9990f80d95SChun-Kuang Hu 
mtk_mipi_tx_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)10090f80d95SChun-Kuang Hu static long mtk_mipi_tx_pll_round_rate(struct clk_hw *hw, unsigned long rate,
10190f80d95SChun-Kuang Hu 				       unsigned long *prate)
10290f80d95SChun-Kuang Hu {
103*c7573ba3SMichael Walle 	return clamp_val(rate, 125000000, 1600000000);
10490f80d95SChun-Kuang Hu }
10590f80d95SChun-Kuang Hu 
10690f80d95SChun-Kuang Hu static const struct clk_ops mtk_mipi_tx_pll_ops = {
10790f80d95SChun-Kuang Hu 	.enable = mtk_mipi_tx_pll_enable,
10890f80d95SChun-Kuang Hu 	.disable = mtk_mipi_tx_pll_disable,
10990f80d95SChun-Kuang Hu 	.round_rate = mtk_mipi_tx_pll_round_rate,
11090f80d95SChun-Kuang Hu 	.set_rate = mtk_mipi_tx_pll_set_rate,
11190f80d95SChun-Kuang Hu 	.recalc_rate = mtk_mipi_tx_pll_recalc_rate,
11290f80d95SChun-Kuang Hu };
11390f80d95SChun-Kuang Hu 
mtk_mipi_tx_config_calibration_data(struct mtk_mipi_tx * mipi_tx)11490f80d95SChun-Kuang Hu static void mtk_mipi_tx_config_calibration_data(struct mtk_mipi_tx *mipi_tx)
11590f80d95SChun-Kuang Hu {
11690f80d95SChun-Kuang Hu 	int i, j;
11790f80d95SChun-Kuang Hu 
11890f80d95SChun-Kuang Hu 	for (i = 0; i < 5; i++) {
11990f80d95SChun-Kuang Hu 		if ((mipi_tx->rt_code[i] & 0x1f) == 0)
12090f80d95SChun-Kuang Hu 			mipi_tx->rt_code[i] |= 0x10;
12190f80d95SChun-Kuang Hu 
12290f80d95SChun-Kuang Hu 		if ((mipi_tx->rt_code[i] >> 5 & 0x1f) == 0)
12390f80d95SChun-Kuang Hu 			mipi_tx->rt_code[i] |= 0x10 << 5;
12490f80d95SChun-Kuang Hu 
12590f80d95SChun-Kuang Hu 		for (j = 0; j < 10; j++)
1265f88a93bSChunfeng Yun 			mtk_phy_update_bits(mipi_tx->regs +
12790f80d95SChun-Kuang Hu 				MIPITX_D2P_RTCODE * (i + 1) + j * 4,
12890f80d95SChun-Kuang Hu 				1, mipi_tx->rt_code[i] >> j & 1);
12990f80d95SChun-Kuang Hu 	}
13090f80d95SChun-Kuang Hu }
13190f80d95SChun-Kuang Hu 
mtk_mipi_tx_power_on_signal(struct phy * phy)13290f80d95SChun-Kuang Hu static void mtk_mipi_tx_power_on_signal(struct phy *phy)
13390f80d95SChun-Kuang Hu {
13490f80d95SChun-Kuang Hu 	struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
1355f88a93bSChunfeng Yun 	void __iomem *base = mipi_tx->regs;
13690f80d95SChun-Kuang Hu 
13790f80d95SChun-Kuang Hu 	/* BG_LPF_EN / BG_CORE_EN */
1385f88a93bSChunfeng Yun 	writel(RG_DSI_PAD_TIEL_SEL | RG_DSI_BG_CORE_EN, base + MIPITX_LANE_CON);
13990f80d95SChun-Kuang Hu 	usleep_range(30, 100);
1405f88a93bSChunfeng Yun 	writel(RG_DSI_BG_CORE_EN | RG_DSI_BG_LPF_EN, base + MIPITX_LANE_CON);
14190f80d95SChun-Kuang Hu 
14290f80d95SChun-Kuang Hu 	/* Switch OFF each Lane */
1435f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_D0_SW_CTL_EN, DSI_SW_CTL_EN);
1445f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_D1_SW_CTL_EN, DSI_SW_CTL_EN);
1455f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_D2_SW_CTL_EN, DSI_SW_CTL_EN);
1465f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_D3_SW_CTL_EN, DSI_SW_CTL_EN);
1475f88a93bSChunfeng Yun 	mtk_phy_clear_bits(base + MIPITX_CK_SW_CTL_EN, DSI_SW_CTL_EN);
14890f80d95SChun-Kuang Hu 
1495f88a93bSChunfeng Yun 	mtk_phy_update_field(base + MIPITX_VOLTAGE_SEL, RG_DSI_HSTX_LDO_REF_SEL,
1505f88a93bSChunfeng Yun 			     (mipi_tx->mipitx_drive - 3000) / 200);
15190f80d95SChun-Kuang Hu 
15290f80d95SChun-Kuang Hu 	mtk_mipi_tx_config_calibration_data(mipi_tx);
15390f80d95SChun-Kuang Hu 
1545f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_CK_CKMODE_EN, DSI_CK_CKMODE_EN);
15590f80d95SChun-Kuang Hu }
15690f80d95SChun-Kuang Hu 
mtk_mipi_tx_power_off_signal(struct phy * phy)15790f80d95SChun-Kuang Hu static void mtk_mipi_tx_power_off_signal(struct phy *phy)
15890f80d95SChun-Kuang Hu {
15990f80d95SChun-Kuang Hu 	struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
1605f88a93bSChunfeng Yun 	void __iomem *base = mipi_tx->regs;
16190f80d95SChun-Kuang Hu 
16290f80d95SChun-Kuang Hu 	/* Switch ON each Lane */
1635f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_D0_SW_CTL_EN, DSI_SW_CTL_EN);
1645f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_D1_SW_CTL_EN, DSI_SW_CTL_EN);
1655f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_D2_SW_CTL_EN, DSI_SW_CTL_EN);
1665f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_D3_SW_CTL_EN, DSI_SW_CTL_EN);
1675f88a93bSChunfeng Yun 	mtk_phy_set_bits(base + MIPITX_CK_SW_CTL_EN, DSI_SW_CTL_EN);
16890f80d95SChun-Kuang Hu 
1695f88a93bSChunfeng Yun 	writel(RG_DSI_PAD_TIEL_SEL | RG_DSI_BG_CORE_EN, base + MIPITX_LANE_CON);
1705f88a93bSChunfeng Yun 	writel(RG_DSI_PAD_TIEL_SEL, base + MIPITX_LANE_CON);
17190f80d95SChun-Kuang Hu }
17290f80d95SChun-Kuang Hu 
17390f80d95SChun-Kuang Hu const struct mtk_mipitx_data mt8183_mipitx_data = {
17490f80d95SChun-Kuang Hu 	.mipi_tx_clk_ops = &mtk_mipi_tx_pll_ops,
17590f80d95SChun-Kuang Hu 	.mipi_tx_enable_signal = mtk_mipi_tx_power_on_signal,
17690f80d95SChun-Kuang Hu 	.mipi_tx_disable_signal = mtk_mipi_tx_power_off_signal,
17790f80d95SChun-Kuang Hu };
178