19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20b56e9a7SVivek Gautam /*
30b56e9a7SVivek Gautam  * Copyright (C) 2015 Linaro, Ltd.
40b56e9a7SVivek Gautam  * Rob Herring <robh@kernel.org>
50b56e9a7SVivek Gautam  *
60b56e9a7SVivek Gautam  * Based on vendor driver:
70b56e9a7SVivek Gautam  * Copyright (C) 2013 Marvell Inc.
80b56e9a7SVivek Gautam  * Author: Chao Xie <xiechao.mail@gmail.com>
90b56e9a7SVivek Gautam  */
100b56e9a7SVivek Gautam 
110b56e9a7SVivek Gautam #include <linux/delay.h>
120b56e9a7SVivek Gautam #include <linux/slab.h>
130b56e9a7SVivek Gautam #include <linux/of.h>
140b56e9a7SVivek Gautam #include <linux/io.h>
15dce9d812SChunfeng Yun #include <linux/iopoll.h>
160b56e9a7SVivek Gautam #include <linux/err.h>
170b56e9a7SVivek Gautam #include <linux/clk.h>
180b56e9a7SVivek Gautam #include <linux/module.h>
190b56e9a7SVivek Gautam #include <linux/platform_device.h>
200b56e9a7SVivek Gautam #include <linux/phy/phy.h>
210b56e9a7SVivek Gautam 
220b56e9a7SVivek Gautam /* USB PXA1928 PHY mapping */
230b56e9a7SVivek Gautam #define PHY_28NM_PLL_REG0			0x0
240b56e9a7SVivek Gautam #define PHY_28NM_PLL_REG1			0x4
250b56e9a7SVivek Gautam #define PHY_28NM_CAL_REG			0x8
260b56e9a7SVivek Gautam #define PHY_28NM_TX_REG0			0x0c
270b56e9a7SVivek Gautam #define PHY_28NM_TX_REG1			0x10
280b56e9a7SVivek Gautam #define PHY_28NM_RX_REG0			0x14
290b56e9a7SVivek Gautam #define PHY_28NM_RX_REG1			0x18
300b56e9a7SVivek Gautam #define PHY_28NM_DIG_REG0			0x1c
310b56e9a7SVivek Gautam #define PHY_28NM_DIG_REG1			0x20
320b56e9a7SVivek Gautam #define PHY_28NM_TEST_REG0			0x24
330b56e9a7SVivek Gautam #define PHY_28NM_TEST_REG1			0x28
340b56e9a7SVivek Gautam #define PHY_28NM_MOC_REG			0x2c
350b56e9a7SVivek Gautam #define PHY_28NM_PHY_RESERVE			0x30
360b56e9a7SVivek Gautam #define PHY_28NM_OTG_REG			0x34
370b56e9a7SVivek Gautam #define PHY_28NM_CHRG_DET			0x38
380b56e9a7SVivek Gautam #define PHY_28NM_CTRL_REG0			0xc4
390b56e9a7SVivek Gautam #define PHY_28NM_CTRL_REG1			0xc8
400b56e9a7SVivek Gautam #define PHY_28NM_CTRL_REG2			0xd4
410b56e9a7SVivek Gautam #define PHY_28NM_CTRL_REG3			0xdc
420b56e9a7SVivek Gautam 
430b56e9a7SVivek Gautam /* PHY_28NM_PLL_REG0 */
440b56e9a7SVivek Gautam #define PHY_28NM_PLL_READY			BIT(31)
450b56e9a7SVivek Gautam 
460b56e9a7SVivek Gautam #define PHY_28NM_PLL_SELLPFR_SHIFT		28
470b56e9a7SVivek Gautam #define PHY_28NM_PLL_SELLPFR_MASK		(0x3 << 28)
480b56e9a7SVivek Gautam 
490b56e9a7SVivek Gautam #define PHY_28NM_PLL_FBDIV_SHIFT		16
500b56e9a7SVivek Gautam #define PHY_28NM_PLL_FBDIV_MASK			(0x1ff << 16)
510b56e9a7SVivek Gautam 
520b56e9a7SVivek Gautam #define PHY_28NM_PLL_ICP_SHIFT			8
530b56e9a7SVivek Gautam #define PHY_28NM_PLL_ICP_MASK			(0x7 << 8)
540b56e9a7SVivek Gautam 
550b56e9a7SVivek Gautam #define PHY_28NM_PLL_REFDIV_SHIFT		0
560b56e9a7SVivek Gautam #define PHY_28NM_PLL_REFDIV_MASK		0x7f
570b56e9a7SVivek Gautam 
580b56e9a7SVivek Gautam /* PHY_28NM_PLL_REG1 */
590b56e9a7SVivek Gautam #define PHY_28NM_PLL_PU_BY_REG			BIT(1)
600b56e9a7SVivek Gautam 
610b56e9a7SVivek Gautam #define PHY_28NM_PLL_PU_PLL			BIT(0)
620b56e9a7SVivek Gautam 
630b56e9a7SVivek Gautam /* PHY_28NM_CAL_REG */
640b56e9a7SVivek Gautam #define PHY_28NM_PLL_PLLCAL_DONE		BIT(31)
650b56e9a7SVivek Gautam 
660b56e9a7SVivek Gautam #define PHY_28NM_PLL_IMPCAL_DONE		BIT(23)
670b56e9a7SVivek Gautam 
680b56e9a7SVivek Gautam #define PHY_28NM_PLL_KVCO_SHIFT			16
690b56e9a7SVivek Gautam #define PHY_28NM_PLL_KVCO_MASK			(0x7 << 16)
700b56e9a7SVivek Gautam 
710b56e9a7SVivek Gautam #define PHY_28NM_PLL_CAL12_SHIFT		20
720b56e9a7SVivek Gautam #define PHY_28NM_PLL_CAL12_MASK			(0x3 << 20)
730b56e9a7SVivek Gautam 
740b56e9a7SVivek Gautam #define PHY_28NM_IMPCAL_VTH_SHIFT		8
750b56e9a7SVivek Gautam #define PHY_28NM_IMPCAL_VTH_MASK		(0x7 << 8)
760b56e9a7SVivek Gautam 
770b56e9a7SVivek Gautam #define PHY_28NM_PLLCAL_START_SHIFT		22
780b56e9a7SVivek Gautam #define PHY_28NM_IMPCAL_START_SHIFT		13
790b56e9a7SVivek Gautam 
800b56e9a7SVivek Gautam /* PHY_28NM_TX_REG0 */
810b56e9a7SVivek Gautam #define PHY_28NM_TX_PU_BY_REG			BIT(25)
820b56e9a7SVivek Gautam 
830b56e9a7SVivek Gautam #define PHY_28NM_TX_PU_ANA			BIT(24)
840b56e9a7SVivek Gautam 
850b56e9a7SVivek Gautam #define PHY_28NM_TX_AMP_SHIFT			20
860b56e9a7SVivek Gautam #define PHY_28NM_TX_AMP_MASK			(0x7 << 20)
870b56e9a7SVivek Gautam 
880b56e9a7SVivek Gautam /* PHY_28NM_RX_REG0 */
890b56e9a7SVivek Gautam #define PHY_28NM_RX_SQ_THRESH_SHIFT		0
900b56e9a7SVivek Gautam #define PHY_28NM_RX_SQ_THRESH_MASK		(0xf << 0)
910b56e9a7SVivek Gautam 
920b56e9a7SVivek Gautam /* PHY_28NM_RX_REG1 */
930b56e9a7SVivek Gautam #define PHY_28NM_RX_SQCAL_DONE			BIT(31)
940b56e9a7SVivek Gautam 
950b56e9a7SVivek Gautam /* PHY_28NM_DIG_REG0 */
960b56e9a7SVivek Gautam #define PHY_28NM_DIG_BITSTAFFING_ERR		BIT(31)
970b56e9a7SVivek Gautam #define PHY_28NM_DIG_SYNC_ERR			BIT(30)
980b56e9a7SVivek Gautam 
990b56e9a7SVivek Gautam #define PHY_28NM_DIG_SQ_FILT_SHIFT		16
1000b56e9a7SVivek Gautam #define PHY_28NM_DIG_SQ_FILT_MASK		(0x7 << 16)
1010b56e9a7SVivek Gautam 
1020b56e9a7SVivek Gautam #define PHY_28NM_DIG_SQ_BLK_SHIFT		12
1030b56e9a7SVivek Gautam #define PHY_28NM_DIG_SQ_BLK_MASK		(0x7 << 12)
1040b56e9a7SVivek Gautam 
1050b56e9a7SVivek Gautam #define PHY_28NM_DIG_SYNC_NUM_SHIFT		0
1060b56e9a7SVivek Gautam #define PHY_28NM_DIG_SYNC_NUM_MASK		(0x3 << 0)
1070b56e9a7SVivek Gautam 
1080b56e9a7SVivek Gautam #define PHY_28NM_PLL_LOCK_BYPASS		BIT(7)
1090b56e9a7SVivek Gautam 
1100b56e9a7SVivek Gautam /* PHY_28NM_OTG_REG */
1110b56e9a7SVivek Gautam #define PHY_28NM_OTG_CONTROL_BY_PIN		BIT(5)
1120b56e9a7SVivek Gautam #define PHY_28NM_OTG_PU_OTG			BIT(4)
1130b56e9a7SVivek Gautam 
1140b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_ENABLE_SWITCH_DM_SHIFT_28 13
1150b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_ENABLE_SWITCH_DP_SHIFT_28 12
1160b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_VSRC_CHARGE_SHIFT_28	10
1170b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_VDAT_CHARGE_SHIFT_28	8
1180b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_CDP_DM_AUTO_SWITCH_SHIFT_28 7
1190b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_DP_DM_SWAP_SHIFT_28	6
1200b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_PU_CHRG_DTC_SHIFT_28	5
1210b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_PD_EN_SHIFT_28		4
1220b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_DCP_EN_SHIFT_28		3
1230b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_CDP_EN_SHIFT_28		2
1240b56e9a7SVivek Gautam #define PHY_28NM_CHGDTC_TESTMON_CHRGDTC_SHIFT_28 0
1250b56e9a7SVivek Gautam 
1260b56e9a7SVivek Gautam #define PHY_28NM_CTRL1_CHRG_DTC_OUT_SHIFT_28	4
1270b56e9a7SVivek Gautam #define PHY_28NM_CTRL1_VBUSDTC_OUT_SHIFT_28	2
1280b56e9a7SVivek Gautam 
1290b56e9a7SVivek Gautam #define PHY_28NM_CTRL3_OVERWRITE		BIT(0)
1300b56e9a7SVivek Gautam #define PHY_28NM_CTRL3_VBUS_VALID		BIT(4)
1310b56e9a7SVivek Gautam #define PHY_28NM_CTRL3_AVALID			BIT(5)
1320b56e9a7SVivek Gautam #define PHY_28NM_CTRL3_BVALID			BIT(6)
1330b56e9a7SVivek Gautam 
1340b56e9a7SVivek Gautam struct mv_usb2_phy {
1350b56e9a7SVivek Gautam 	struct phy		*phy;
1360b56e9a7SVivek Gautam 	struct platform_device	*pdev;
1370b56e9a7SVivek Gautam 	void __iomem		*base;
1380b56e9a7SVivek Gautam 	struct clk		*clk;
1390b56e9a7SVivek Gautam };
1400b56e9a7SVivek Gautam 
wait_for_reg(void __iomem * reg,u32 mask,u32 ms)141dce9d812SChunfeng Yun static int wait_for_reg(void __iomem *reg, u32 mask, u32 ms)
1420b56e9a7SVivek Gautam {
143dce9d812SChunfeng Yun 	u32 val;
144dce9d812SChunfeng Yun 
145dce9d812SChunfeng Yun 	return readl_poll_timeout(reg, val, ((val & mask) == mask),
146dce9d812SChunfeng Yun 				   1000, 1000 * ms);
1470b56e9a7SVivek Gautam }
1480b56e9a7SVivek Gautam 
mv_usb2_phy_28nm_init(struct phy * phy)1490b56e9a7SVivek Gautam static int mv_usb2_phy_28nm_init(struct phy *phy)
1500b56e9a7SVivek Gautam {
1510b56e9a7SVivek Gautam 	struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
1520b56e9a7SVivek Gautam 	struct platform_device *pdev = mv_phy->pdev;
1530b56e9a7SVivek Gautam 	void __iomem *base = mv_phy->base;
1540b56e9a7SVivek Gautam 	u32 reg;
1550b56e9a7SVivek Gautam 	int ret;
1560b56e9a7SVivek Gautam 
1570b56e9a7SVivek Gautam 	clk_prepare_enable(mv_phy->clk);
1580b56e9a7SVivek Gautam 
1590b56e9a7SVivek Gautam 	/* PHY_28NM_PLL_REG0 */
1600b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_PLL_REG0) &
1610b56e9a7SVivek Gautam 		~(PHY_28NM_PLL_SELLPFR_MASK | PHY_28NM_PLL_FBDIV_MASK
1620b56e9a7SVivek Gautam 		| PHY_28NM_PLL_ICP_MASK	| PHY_28NM_PLL_REFDIV_MASK);
1630b56e9a7SVivek Gautam 	writel(reg | (0x1 << PHY_28NM_PLL_SELLPFR_SHIFT
1640b56e9a7SVivek Gautam 		| 0xf0 << PHY_28NM_PLL_FBDIV_SHIFT
1650b56e9a7SVivek Gautam 		| 0x3 << PHY_28NM_PLL_ICP_SHIFT
1660b56e9a7SVivek Gautam 		| 0xd << PHY_28NM_PLL_REFDIV_SHIFT),
1670b56e9a7SVivek Gautam 		base + PHY_28NM_PLL_REG0);
1680b56e9a7SVivek Gautam 
1690b56e9a7SVivek Gautam 	/* PHY_28NM_PLL_REG1 */
1700b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_PLL_REG1);
1710b56e9a7SVivek Gautam 	writel(reg | PHY_28NM_PLL_PU_PLL | PHY_28NM_PLL_PU_BY_REG,
1720b56e9a7SVivek Gautam 		base + PHY_28NM_PLL_REG1);
1730b56e9a7SVivek Gautam 
1740b56e9a7SVivek Gautam 	/* PHY_28NM_TX_REG0 */
1750b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_TX_REG0) & ~PHY_28NM_TX_AMP_MASK;
1760b56e9a7SVivek Gautam 	writel(reg | PHY_28NM_TX_PU_BY_REG | 0x3 << PHY_28NM_TX_AMP_SHIFT |
1770b56e9a7SVivek Gautam 		PHY_28NM_TX_PU_ANA,
1780b56e9a7SVivek Gautam 		base + PHY_28NM_TX_REG0);
1790b56e9a7SVivek Gautam 
1800b56e9a7SVivek Gautam 	/* PHY_28NM_RX_REG0 */
1810b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_RX_REG0) & ~PHY_28NM_RX_SQ_THRESH_MASK;
1820b56e9a7SVivek Gautam 	writel(reg | 0xa << PHY_28NM_RX_SQ_THRESH_SHIFT,
1830b56e9a7SVivek Gautam 		base + PHY_28NM_RX_REG0);
1840b56e9a7SVivek Gautam 
1850b56e9a7SVivek Gautam 	/* PHY_28NM_DIG_REG0 */
1860b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_DIG_REG0) &
1870b56e9a7SVivek Gautam 		~(PHY_28NM_DIG_BITSTAFFING_ERR | PHY_28NM_DIG_SYNC_ERR |
1880b56e9a7SVivek Gautam 		PHY_28NM_DIG_SQ_FILT_MASK | PHY_28NM_DIG_SQ_BLK_MASK |
1890b56e9a7SVivek Gautam 		PHY_28NM_DIG_SYNC_NUM_MASK);
1900b56e9a7SVivek Gautam 	writel(reg | (0x1 << PHY_28NM_DIG_SYNC_NUM_SHIFT |
1910b56e9a7SVivek Gautam 		PHY_28NM_PLL_LOCK_BYPASS),
1920b56e9a7SVivek Gautam 		base + PHY_28NM_DIG_REG0);
1930b56e9a7SVivek Gautam 
1940b56e9a7SVivek Gautam 	/* PHY_28NM_OTG_REG */
1950b56e9a7SVivek Gautam 	reg = readl(base + PHY_28NM_OTG_REG) | PHY_28NM_OTG_PU_OTG;
1960b56e9a7SVivek Gautam 	writel(reg & ~PHY_28NM_OTG_CONTROL_BY_PIN, base + PHY_28NM_OTG_REG);
1970b56e9a7SVivek Gautam 
1980b56e9a7SVivek Gautam 	/*
1990b56e9a7SVivek Gautam 	 *  Calibration Timing
2000b56e9a7SVivek Gautam 	 *		   ____________________________
2010b56e9a7SVivek Gautam 	 *  CAL START   ___|
2020b56e9a7SVivek Gautam 	 *			   ____________________
2030b56e9a7SVivek Gautam 	 *  CAL_DONE    ___________|
2040b56e9a7SVivek Gautam 	 *		   | 400us |
2050b56e9a7SVivek Gautam 	 */
2060b56e9a7SVivek Gautam 
2070b56e9a7SVivek Gautam 	/* Make sure PHY Calibration is ready */
208dce9d812SChunfeng Yun 	ret = wait_for_reg(base + PHY_28NM_CAL_REG,
2090b56e9a7SVivek Gautam 			   PHY_28NM_PLL_PLLCAL_DONE | PHY_28NM_PLL_IMPCAL_DONE,
210dce9d812SChunfeng Yun 			   100);
211dce9d812SChunfeng Yun 	if (ret) {
2120b56e9a7SVivek Gautam 		dev_warn(&pdev->dev, "USB PHY PLL calibrate not done after 100mS.");
2130b56e9a7SVivek Gautam 		goto err_clk;
2140b56e9a7SVivek Gautam 	}
215dce9d812SChunfeng Yun 	ret = wait_for_reg(base + PHY_28NM_RX_REG1,
216dce9d812SChunfeng Yun 			   PHY_28NM_RX_SQCAL_DONE, 100);
217dce9d812SChunfeng Yun 	if (ret) {
2180b56e9a7SVivek Gautam 		dev_warn(&pdev->dev, "USB PHY RX SQ calibrate not done after 100mS.");
2190b56e9a7SVivek Gautam 		goto err_clk;
2200b56e9a7SVivek Gautam 	}
2210b56e9a7SVivek Gautam 	/* Make sure PHY PLL is ready */
222dce9d812SChunfeng Yun 	ret = wait_for_reg(base + PHY_28NM_PLL_REG0, PHY_28NM_PLL_READY, 100);
223dce9d812SChunfeng Yun 	if (ret) {
2240b56e9a7SVivek Gautam 		dev_warn(&pdev->dev, "PLL_READY not set after 100mS.");
2250b56e9a7SVivek Gautam 		goto err_clk;
2260b56e9a7SVivek Gautam 	}
2270b56e9a7SVivek Gautam 
2280b56e9a7SVivek Gautam 	return 0;
2290b56e9a7SVivek Gautam err_clk:
2300b56e9a7SVivek Gautam 	clk_disable_unprepare(mv_phy->clk);
2310b56e9a7SVivek Gautam 	return ret;
2320b56e9a7SVivek Gautam }
2330b56e9a7SVivek Gautam 
mv_usb2_phy_28nm_power_on(struct phy * phy)2340b56e9a7SVivek Gautam static int mv_usb2_phy_28nm_power_on(struct phy *phy)
2350b56e9a7SVivek Gautam {
2360b56e9a7SVivek Gautam 	struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
2370b56e9a7SVivek Gautam 	void __iomem *base = mv_phy->base;
2380b56e9a7SVivek Gautam 
2390b56e9a7SVivek Gautam 	writel(readl(base + PHY_28NM_CTRL_REG3) |
2400b56e9a7SVivek Gautam 		(PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID |
2410b56e9a7SVivek Gautam 		PHY_28NM_CTRL3_AVALID | PHY_28NM_CTRL3_BVALID),
2420b56e9a7SVivek Gautam 		base + PHY_28NM_CTRL_REG3);
2430b56e9a7SVivek Gautam 
2440b56e9a7SVivek Gautam 	return 0;
2450b56e9a7SVivek Gautam }
2460b56e9a7SVivek Gautam 
mv_usb2_phy_28nm_power_off(struct phy * phy)2470b56e9a7SVivek Gautam static int mv_usb2_phy_28nm_power_off(struct phy *phy)
2480b56e9a7SVivek Gautam {
2490b56e9a7SVivek Gautam 	struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
2500b56e9a7SVivek Gautam 	void __iomem *base = mv_phy->base;
2510b56e9a7SVivek Gautam 
2520b56e9a7SVivek Gautam 	writel(readl(base + PHY_28NM_CTRL_REG3) |
2530b56e9a7SVivek Gautam 		~(PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID
2540b56e9a7SVivek Gautam 		| PHY_28NM_CTRL3_AVALID	| PHY_28NM_CTRL3_BVALID),
2550b56e9a7SVivek Gautam 		base + PHY_28NM_CTRL_REG3);
2560b56e9a7SVivek Gautam 
2570b56e9a7SVivek Gautam 	return 0;
2580b56e9a7SVivek Gautam }
2590b56e9a7SVivek Gautam 
mv_usb2_phy_28nm_exit(struct phy * phy)2600b56e9a7SVivek Gautam static int mv_usb2_phy_28nm_exit(struct phy *phy)
2610b56e9a7SVivek Gautam {
2620b56e9a7SVivek Gautam 	struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy);
2630b56e9a7SVivek Gautam 	void __iomem *base = mv_phy->base;
2640b56e9a7SVivek Gautam 	unsigned int val;
2650b56e9a7SVivek Gautam 
2660b56e9a7SVivek Gautam 	val = readw(base + PHY_28NM_PLL_REG1);
2670b56e9a7SVivek Gautam 	val &= ~PHY_28NM_PLL_PU_PLL;
2680b56e9a7SVivek Gautam 	writew(val, base + PHY_28NM_PLL_REG1);
2690b56e9a7SVivek Gautam 
2700b56e9a7SVivek Gautam 	/* power down PHY Analog part */
2710b56e9a7SVivek Gautam 	val = readw(base + PHY_28NM_TX_REG0);
2720b56e9a7SVivek Gautam 	val &= ~PHY_28NM_TX_PU_ANA;
2730b56e9a7SVivek Gautam 	writew(val, base + PHY_28NM_TX_REG0);
2740b56e9a7SVivek Gautam 
2750b56e9a7SVivek Gautam 	/* power down PHY OTG part */
2760b56e9a7SVivek Gautam 	val = readw(base + PHY_28NM_OTG_REG);
2770b56e9a7SVivek Gautam 	val &= ~PHY_28NM_OTG_PU_OTG;
2780b56e9a7SVivek Gautam 	writew(val, base + PHY_28NM_OTG_REG);
2790b56e9a7SVivek Gautam 
2800b56e9a7SVivek Gautam 	clk_disable_unprepare(mv_phy->clk);
2810b56e9a7SVivek Gautam 	return 0;
2820b56e9a7SVivek Gautam }
2830b56e9a7SVivek Gautam 
2840b56e9a7SVivek Gautam static const struct phy_ops usb_ops = {
2850b56e9a7SVivek Gautam 	.init		= mv_usb2_phy_28nm_init,
2860b56e9a7SVivek Gautam 	.power_on	= mv_usb2_phy_28nm_power_on,
2870b56e9a7SVivek Gautam 	.power_off	= mv_usb2_phy_28nm_power_off,
2880b56e9a7SVivek Gautam 	.exit		= mv_usb2_phy_28nm_exit,
2890b56e9a7SVivek Gautam 	.owner		= THIS_MODULE,
2900b56e9a7SVivek Gautam };
2910b56e9a7SVivek Gautam 
mv_usb2_phy_probe(struct platform_device * pdev)2920b56e9a7SVivek Gautam static int mv_usb2_phy_probe(struct platform_device *pdev)
2930b56e9a7SVivek Gautam {
2940b56e9a7SVivek Gautam 	struct phy_provider *phy_provider;
2950b56e9a7SVivek Gautam 	struct mv_usb2_phy *mv_phy;
2960b56e9a7SVivek Gautam 
2970b56e9a7SVivek Gautam 	mv_phy = devm_kzalloc(&pdev->dev, sizeof(*mv_phy), GFP_KERNEL);
2980b56e9a7SVivek Gautam 	if (!mv_phy)
2990b56e9a7SVivek Gautam 		return -ENOMEM;
3000b56e9a7SVivek Gautam 
3010b56e9a7SVivek Gautam 	mv_phy->pdev = pdev;
3020b56e9a7SVivek Gautam 
3030b56e9a7SVivek Gautam 	mv_phy->clk = devm_clk_get(&pdev->dev, NULL);
3040b56e9a7SVivek Gautam 	if (IS_ERR(mv_phy->clk)) {
3050b56e9a7SVivek Gautam 		dev_err(&pdev->dev, "failed to get clock.\n");
3060b56e9a7SVivek Gautam 		return PTR_ERR(mv_phy->clk);
3070b56e9a7SVivek Gautam 	}
3080b56e9a7SVivek Gautam 
309ee55b501SChunfeng Yun 	mv_phy->base = devm_platform_ioremap_resource(pdev, 0);
3100b56e9a7SVivek Gautam 	if (IS_ERR(mv_phy->base))
3110b56e9a7SVivek Gautam 		return PTR_ERR(mv_phy->base);
3120b56e9a7SVivek Gautam 
3130b56e9a7SVivek Gautam 	mv_phy->phy = devm_phy_create(&pdev->dev, pdev->dev.of_node, &usb_ops);
3140b56e9a7SVivek Gautam 	if (IS_ERR(mv_phy->phy))
3150b56e9a7SVivek Gautam 		return PTR_ERR(mv_phy->phy);
3160b56e9a7SVivek Gautam 
3170b56e9a7SVivek Gautam 	phy_set_drvdata(mv_phy->phy, mv_phy);
3180b56e9a7SVivek Gautam 
3190b56e9a7SVivek Gautam 	phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
3200b56e9a7SVivek Gautam 	return PTR_ERR_OR_ZERO(phy_provider);
3210b56e9a7SVivek Gautam }
3220b56e9a7SVivek Gautam 
3230b56e9a7SVivek Gautam static const struct of_device_id mv_usbphy_dt_match[] = {
3240b56e9a7SVivek Gautam 	{ .compatible = "marvell,pxa1928-usb-phy", },
3250b56e9a7SVivek Gautam 	{},
3260b56e9a7SVivek Gautam };
3270b56e9a7SVivek Gautam MODULE_DEVICE_TABLE(of, mv_usbphy_dt_match);
3280b56e9a7SVivek Gautam 
3290b56e9a7SVivek Gautam static struct platform_driver mv_usb2_phy_driver = {
3300b56e9a7SVivek Gautam 	.probe	= mv_usb2_phy_probe,
3310b56e9a7SVivek Gautam 	.driver = {
3320b56e9a7SVivek Gautam 		.name   = "mv-usb2-phy",
333*8a65acddSKrzysztof Kozlowski 		.of_match_table = mv_usbphy_dt_match,
3340b56e9a7SVivek Gautam 	},
3350b56e9a7SVivek Gautam };
3360b56e9a7SVivek Gautam module_platform_driver(mv_usb2_phy_driver);
3370b56e9a7SVivek Gautam 
3380b56e9a7SVivek Gautam MODULE_AUTHOR("Rob Herring <robh@kernel.org>");
3390b56e9a7SVivek Gautam MODULE_DESCRIPTION("Marvell USB2 phy driver");
3400b56e9a7SVivek Gautam MODULE_LICENSE("GPL v2");
341