1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * Meson G12A USB2 PHY driver 4 * 5 * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com> 6 * Copyright (C) 2017 Amlogic, Inc. All rights reserved 7 * Copyright (C) 2019 BayLibre, SAS 8 * Author: Neil Armstrong <narmstrong@baylibre.com> 9 */ 10 11 #include <linux/bitfield.h> 12 #include <linux/bitops.h> 13 #include <linux/clk.h> 14 #include <linux/delay.h> 15 #include <linux/io.h> 16 #include <linux/module.h> 17 #include <linux/of_device.h> 18 #include <linux/regmap.h> 19 #include <linux/reset.h> 20 #include <linux/phy/phy.h> 21 #include <linux/platform_device.h> 22 23 #define PHY_CTRL_R0 0x0 24 #define PHY_CTRL_R1 0x4 25 #define PHY_CTRL_R2 0x8 26 #define PHY_CTRL_R3 0xc 27 #define PHY_CTRL_R3_SQUELCH_REF GENMASK(1, 0) 28 #define PHY_CTRL_R3_HSDIC_REF GENMASK(3, 2) 29 #define PHY_CTRL_R3_DISC_THRESH GENMASK(7, 4) 30 31 #define PHY_CTRL_R4 0x10 32 #define PHY_CTRL_R4_CALIB_CODE_7_0 GENMASK(7, 0) 33 #define PHY_CTRL_R4_CALIB_CODE_15_8 GENMASK(15, 8) 34 #define PHY_CTRL_R4_CALIB_CODE_23_16 GENMASK(23, 16) 35 #define PHY_CTRL_R4_I_C2L_CAL_EN BIT(24) 36 #define PHY_CTRL_R4_I_C2L_CAL_RESET_N BIT(25) 37 #define PHY_CTRL_R4_I_C2L_CAL_DONE BIT(26) 38 #define PHY_CTRL_R4_TEST_BYPASS_MODE_EN BIT(27) 39 #define PHY_CTRL_R4_I_C2L_BIAS_TRIM_1_0 GENMASK(29, 28) 40 #define PHY_CTRL_R4_I_C2L_BIAS_TRIM_3_2 GENMASK(31, 30) 41 42 #define PHY_CTRL_R5 0x14 43 #define PHY_CTRL_R6 0x18 44 #define PHY_CTRL_R7 0x1c 45 #define PHY_CTRL_R8 0x20 46 #define PHY_CTRL_R9 0x24 47 #define PHY_CTRL_R10 0x28 48 #define PHY_CTRL_R11 0x2c 49 #define PHY_CTRL_R12 0x30 50 #define PHY_CTRL_R13 0x34 51 #define PHY_CTRL_R13_CUSTOM_PATTERN_19 GENMASK(7, 0) 52 #define PHY_CTRL_R13_LOAD_STAT BIT(14) 53 #define PHY_CTRL_R13_UPDATE_PMA_SIGNALS BIT(15) 54 #define PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET GENMASK(20, 16) 55 #define PHY_CTRL_R13_CLEAR_HOLD_HS_DISCONNECT BIT(21) 56 #define PHY_CTRL_R13_BYPASS_HOST_DISCONNECT_VAL BIT(22) 57 #define PHY_CTRL_R13_BYPASS_HOST_DISCONNECT_EN BIT(23) 58 #define PHY_CTRL_R13_I_C2L_HS_EN BIT(24) 59 #define PHY_CTRL_R13_I_C2L_FS_EN BIT(25) 60 #define PHY_CTRL_R13_I_C2L_LS_EN BIT(26) 61 #define PHY_CTRL_R13_I_C2L_HS_OE BIT(27) 62 #define PHY_CTRL_R13_I_C2L_FS_OE BIT(28) 63 #define PHY_CTRL_R13_I_C2L_HS_RX_EN BIT(29) 64 #define PHY_CTRL_R13_I_C2L_FSLS_RX_EN BIT(30) 65 66 #define PHY_CTRL_R14 0x38 67 #define PHY_CTRL_R14_I_RDP_EN BIT(0) 68 #define PHY_CTRL_R14_I_RPU_SW1_EN BIT(1) 69 #define PHY_CTRL_R14_I_RPU_SW2_EN GENMASK(3, 2) 70 #define PHY_CTRL_R14_PG_RSTN BIT(4) 71 #define PHY_CTRL_R14_I_C2L_DATA_16_8 BIT(5) 72 #define PHY_CTRL_R14_I_C2L_ASSERT_SINGLE_EN_ZERO BIT(6) 73 #define PHY_CTRL_R14_BYPASS_CTRL_7_0 GENMASK(15, 8) 74 #define PHY_CTRL_R14_BYPASS_CTRL_15_8 GENMASK(23, 16) 75 76 #define PHY_CTRL_R15 0x3c 77 #define PHY_CTRL_R16 0x40 78 #define PHY_CTRL_R16_MPLL_M GENMASK(8, 0) 79 #define PHY_CTRL_R16_MPLL_N GENMASK(14, 10) 80 #define PHY_CTRL_R16_MPLL_TDC_MODE BIT(20) 81 #define PHY_CTRL_R16_MPLL_SDM_EN BIT(21) 82 #define PHY_CTRL_R16_MPLL_LOAD BIT(22) 83 #define PHY_CTRL_R16_MPLL_DCO_SDM_EN BIT(23) 84 #define PHY_CTRL_R16_MPLL_LOCK_LONG GENMASK(25, 24) 85 #define PHY_CTRL_R16_MPLL_LOCK_F BIT(26) 86 #define PHY_CTRL_R16_MPLL_FAST_LOCK BIT(27) 87 #define PHY_CTRL_R16_MPLL_EN BIT(28) 88 #define PHY_CTRL_R16_MPLL_RESET BIT(29) 89 #define PHY_CTRL_R16_MPLL_LOCK BIT(30) 90 #define PHY_CTRL_R16_MPLL_LOCK_DIG BIT(31) 91 92 #define PHY_CTRL_R17 0x44 93 #define PHY_CTRL_R17_MPLL_FRAC_IN GENMASK(13, 0) 94 #define PHY_CTRL_R17_MPLL_FIX_EN BIT(16) 95 #define PHY_CTRL_R17_MPLL_LAMBDA1 GENMASK(19, 17) 96 #define PHY_CTRL_R17_MPLL_LAMBDA0 GENMASK(22, 20) 97 #define PHY_CTRL_R17_MPLL_FILTER_MODE BIT(23) 98 #define PHY_CTRL_R17_MPLL_FILTER_PVT2 GENMASK(27, 24) 99 #define PHY_CTRL_R17_MPLL_FILTER_PVT1 GENMASK(31, 28) 100 101 #define PHY_CTRL_R18 0x48 102 #define PHY_CTRL_R18_MPLL_LKW_SEL GENMASK(1, 0) 103 #define PHY_CTRL_R18_MPLL_LK_W GENMASK(5, 2) 104 #define PHY_CTRL_R18_MPLL_LK_S GENMASK(11, 6) 105 #define PHY_CTRL_R18_MPLL_DCO_M_EN BIT(12) 106 #define PHY_CTRL_R18_MPLL_DCO_CLK_SEL BIT(13) 107 #define PHY_CTRL_R18_MPLL_PFD_GAIN GENMASK(15, 14) 108 #define PHY_CTRL_R18_MPLL_ROU GENMASK(18, 16) 109 #define PHY_CTRL_R18_MPLL_DATA_SEL GENMASK(21, 19) 110 #define PHY_CTRL_R18_MPLL_BIAS_ADJ GENMASK(23, 22) 111 #define PHY_CTRL_R18_MPLL_BB_MODE GENMASK(25, 24) 112 #define PHY_CTRL_R18_MPLL_ALPHA GENMASK(28, 26) 113 #define PHY_CTRL_R18_MPLL_ADJ_LDO GENMASK(30, 29) 114 #define PHY_CTRL_R18_MPLL_ACG_RANGE BIT(31) 115 116 #define PHY_CTRL_R19 0x4c 117 #define PHY_CTRL_R20 0x50 118 #define PHY_CTRL_R20_USB2_IDDET_EN BIT(0) 119 #define PHY_CTRL_R20_USB2_OTG_VBUS_TRIM_2_0 GENMASK(3, 1) 120 #define PHY_CTRL_R20_USB2_OTG_VBUSDET_EN BIT(4) 121 #define PHY_CTRL_R20_USB2_AMON_EN BIT(5) 122 #define PHY_CTRL_R20_USB2_CAL_CODE_R5 BIT(6) 123 #define PHY_CTRL_R20_BYPASS_OTG_DET BIT(7) 124 #define PHY_CTRL_R20_USB2_DMON_EN BIT(8) 125 #define PHY_CTRL_R20_USB2_DMON_SEL_3_0 GENMASK(12, 9) 126 #define PHY_CTRL_R20_USB2_EDGE_DRV_EN BIT(13) 127 #define PHY_CTRL_R20_USB2_EDGE_DRV_TRIM_1_0 GENMASK(15, 14) 128 #define PHY_CTRL_R20_USB2_BGR_ADJ_4_0 GENMASK(20, 16) 129 #define PHY_CTRL_R20_USB2_BGR_START BIT(21) 130 #define PHY_CTRL_R20_USB2_BGR_VREF_4_0 GENMASK(28, 24) 131 #define PHY_CTRL_R20_USB2_BGR_DBG_1_0 GENMASK(30, 29) 132 #define PHY_CTRL_R20_BYPASS_CAL_DONE_R5 BIT(31) 133 134 #define PHY_CTRL_R21 0x54 135 #define PHY_CTRL_R21_USB2_BGR_FORCE BIT(0) 136 #define PHY_CTRL_R21_USB2_CAL_ACK_EN BIT(1) 137 #define PHY_CTRL_R21_USB2_OTG_ACA_EN BIT(2) 138 #define PHY_CTRL_R21_USB2_TX_STRG_PD BIT(3) 139 #define PHY_CTRL_R21_USB2_OTG_ACA_TRIM_1_0 GENMASK(5, 4) 140 #define PHY_CTRL_R21_BYPASS_UTMI_CNTR GENMASK(15, 6) 141 #define PHY_CTRL_R21_BYPASS_UTMI_REG GENMASK(25, 20) 142 143 #define PHY_CTRL_R22 0x58 144 #define PHY_CTRL_R23 0x5c 145 146 #define RESET_COMPLETE_TIME 1000 147 #define PLL_RESET_COMPLETE_TIME 100 148 149 enum meson_soc_id { 150 MESON_SOC_G12A = 0, 151 MESON_SOC_A1, 152 }; 153 154 struct phy_meson_g12a_usb2_priv { 155 struct device *dev; 156 struct regmap *regmap; 157 struct clk *clk; 158 struct reset_control *reset; 159 int soc_id; 160 }; 161 162 static const struct regmap_config phy_meson_g12a_usb2_regmap_conf = { 163 .reg_bits = 8, 164 .val_bits = 32, 165 .reg_stride = 4, 166 .max_register = PHY_CTRL_R23, 167 }; 168 169 static int phy_meson_g12a_usb2_init(struct phy *phy) 170 { 171 struct phy_meson_g12a_usb2_priv *priv = phy_get_drvdata(phy); 172 int ret; 173 unsigned int value; 174 175 ret = reset_control_reset(priv->reset); 176 if (ret) 177 return ret; 178 179 udelay(RESET_COMPLETE_TIME); 180 181 /* usb2_otg_aca_en == 0 */ 182 regmap_update_bits(priv->regmap, PHY_CTRL_R21, 183 PHY_CTRL_R21_USB2_OTG_ACA_EN, 0); 184 185 /* PLL Setup : 24MHz * 20 / 1 = 480MHz */ 186 regmap_write(priv->regmap, PHY_CTRL_R16, 187 FIELD_PREP(PHY_CTRL_R16_MPLL_M, 20) | 188 FIELD_PREP(PHY_CTRL_R16_MPLL_N, 1) | 189 PHY_CTRL_R16_MPLL_LOAD | 190 FIELD_PREP(PHY_CTRL_R16_MPLL_LOCK_LONG, 1) | 191 PHY_CTRL_R16_MPLL_FAST_LOCK | 192 PHY_CTRL_R16_MPLL_EN | 193 PHY_CTRL_R16_MPLL_RESET); 194 195 regmap_write(priv->regmap, PHY_CTRL_R17, 196 FIELD_PREP(PHY_CTRL_R17_MPLL_FRAC_IN, 0) | 197 FIELD_PREP(PHY_CTRL_R17_MPLL_LAMBDA1, 7) | 198 FIELD_PREP(PHY_CTRL_R17_MPLL_LAMBDA0, 7) | 199 FIELD_PREP(PHY_CTRL_R17_MPLL_FILTER_PVT2, 2) | 200 FIELD_PREP(PHY_CTRL_R17_MPLL_FILTER_PVT1, 9)); 201 202 value = FIELD_PREP(PHY_CTRL_R18_MPLL_LKW_SEL, 1) | 203 FIELD_PREP(PHY_CTRL_R18_MPLL_LK_W, 9) | 204 FIELD_PREP(PHY_CTRL_R18_MPLL_LK_S, 0x27) | 205 FIELD_PREP(PHY_CTRL_R18_MPLL_PFD_GAIN, 1) | 206 FIELD_PREP(PHY_CTRL_R18_MPLL_ROU, 7) | 207 FIELD_PREP(PHY_CTRL_R18_MPLL_DATA_SEL, 3) | 208 FIELD_PREP(PHY_CTRL_R18_MPLL_BIAS_ADJ, 1) | 209 FIELD_PREP(PHY_CTRL_R18_MPLL_BB_MODE, 0) | 210 FIELD_PREP(PHY_CTRL_R18_MPLL_ALPHA, 3) | 211 FIELD_PREP(PHY_CTRL_R18_MPLL_ADJ_LDO, 1) | 212 PHY_CTRL_R18_MPLL_ACG_RANGE; 213 214 if (priv->soc_id == MESON_SOC_A1) 215 value |= PHY_CTRL_R18_MPLL_DCO_CLK_SEL; 216 217 regmap_write(priv->regmap, PHY_CTRL_R18, value); 218 219 udelay(PLL_RESET_COMPLETE_TIME); 220 221 /* UnReset PLL */ 222 regmap_write(priv->regmap, PHY_CTRL_R16, 223 FIELD_PREP(PHY_CTRL_R16_MPLL_M, 20) | 224 FIELD_PREP(PHY_CTRL_R16_MPLL_N, 1) | 225 PHY_CTRL_R16_MPLL_LOAD | 226 FIELD_PREP(PHY_CTRL_R16_MPLL_LOCK_LONG, 1) | 227 PHY_CTRL_R16_MPLL_FAST_LOCK | 228 PHY_CTRL_R16_MPLL_EN); 229 230 /* PHY Tuning */ 231 regmap_write(priv->regmap, PHY_CTRL_R20, 232 FIELD_PREP(PHY_CTRL_R20_USB2_OTG_VBUS_TRIM_2_0, 4) | 233 PHY_CTRL_R20_USB2_OTG_VBUSDET_EN | 234 FIELD_PREP(PHY_CTRL_R20_USB2_DMON_SEL_3_0, 15) | 235 PHY_CTRL_R20_USB2_EDGE_DRV_EN | 236 FIELD_PREP(PHY_CTRL_R20_USB2_EDGE_DRV_TRIM_1_0, 3) | 237 FIELD_PREP(PHY_CTRL_R20_USB2_BGR_ADJ_4_0, 0) | 238 FIELD_PREP(PHY_CTRL_R20_USB2_BGR_VREF_4_0, 0) | 239 FIELD_PREP(PHY_CTRL_R20_USB2_BGR_DBG_1_0, 0)); 240 241 if (priv->soc_id == MESON_SOC_G12A) 242 regmap_write(priv->regmap, PHY_CTRL_R4, 243 FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_7_0, 0xf) | 244 FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_15_8, 0xf) | 245 FIELD_PREP(PHY_CTRL_R4_CALIB_CODE_23_16, 0xf) | 246 PHY_CTRL_R4_TEST_BYPASS_MODE_EN | 247 FIELD_PREP(PHY_CTRL_R4_I_C2L_BIAS_TRIM_1_0, 0) | 248 FIELD_PREP(PHY_CTRL_R4_I_C2L_BIAS_TRIM_3_2, 0)); 249 else if (priv->soc_id == MESON_SOC_A1) { 250 regmap_write(priv->regmap, PHY_CTRL_R21, 251 PHY_CTRL_R21_USB2_CAL_ACK_EN | 252 PHY_CTRL_R21_USB2_TX_STRG_PD | 253 FIELD_PREP(PHY_CTRL_R21_USB2_OTG_ACA_TRIM_1_0, 2)); 254 255 /* Analog Settings */ 256 regmap_write(priv->regmap, PHY_CTRL_R13, 257 FIELD_PREP(PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET, 7)); 258 } 259 260 /* Tuning Disconnect Threshold */ 261 regmap_write(priv->regmap, PHY_CTRL_R3, 262 FIELD_PREP(PHY_CTRL_R3_SQUELCH_REF, 0) | 263 FIELD_PREP(PHY_CTRL_R3_HSDIC_REF, 1) | 264 FIELD_PREP(PHY_CTRL_R3_DISC_THRESH, 3)); 265 266 if (priv->soc_id == MESON_SOC_G12A) { 267 /* Analog Settings */ 268 regmap_write(priv->regmap, PHY_CTRL_R14, 0); 269 regmap_write(priv->regmap, PHY_CTRL_R13, 270 PHY_CTRL_R13_UPDATE_PMA_SIGNALS | 271 FIELD_PREP(PHY_CTRL_R13_MIN_COUNT_FOR_SYNC_DET, 7)); 272 } 273 274 return 0; 275 } 276 277 static int phy_meson_g12a_usb2_exit(struct phy *phy) 278 { 279 struct phy_meson_g12a_usb2_priv *priv = phy_get_drvdata(phy); 280 281 return reset_control_reset(priv->reset); 282 } 283 284 /* set_mode is not needed, mode setting is handled via the UTMI bus */ 285 static const struct phy_ops phy_meson_g12a_usb2_ops = { 286 .init = phy_meson_g12a_usb2_init, 287 .exit = phy_meson_g12a_usb2_exit, 288 .owner = THIS_MODULE, 289 }; 290 291 static int phy_meson_g12a_usb2_probe(struct platform_device *pdev) 292 { 293 struct device *dev = &pdev->dev; 294 struct phy_provider *phy_provider; 295 struct phy_meson_g12a_usb2_priv *priv; 296 struct phy *phy; 297 void __iomem *base; 298 int ret; 299 300 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 301 if (!priv) 302 return -ENOMEM; 303 304 priv->dev = dev; 305 platform_set_drvdata(pdev, priv); 306 307 base = devm_platform_ioremap_resource(pdev, 0); 308 if (IS_ERR(base)) 309 return PTR_ERR(base); 310 311 priv->soc_id = (enum meson_soc_id)of_device_get_match_data(&pdev->dev); 312 313 priv->regmap = devm_regmap_init_mmio(dev, base, 314 &phy_meson_g12a_usb2_regmap_conf); 315 if (IS_ERR(priv->regmap)) 316 return PTR_ERR(priv->regmap); 317 318 priv->clk = devm_clk_get(dev, "xtal"); 319 if (IS_ERR(priv->clk)) 320 return PTR_ERR(priv->clk); 321 322 priv->reset = devm_reset_control_get(dev, "phy"); 323 if (IS_ERR(priv->reset)) 324 return PTR_ERR(priv->reset); 325 326 ret = reset_control_deassert(priv->reset); 327 if (ret) 328 return ret; 329 330 phy = devm_phy_create(dev, NULL, &phy_meson_g12a_usb2_ops); 331 if (IS_ERR(phy)) { 332 ret = PTR_ERR(phy); 333 if (ret != -EPROBE_DEFER) 334 dev_err(dev, "failed to create PHY\n"); 335 336 return ret; 337 } 338 339 phy_set_bus_width(phy, 8); 340 phy_set_drvdata(phy, priv); 341 342 phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 343 344 return PTR_ERR_OR_ZERO(phy_provider); 345 } 346 347 static const struct of_device_id phy_meson_g12a_usb2_of_match[] = { 348 { 349 .compatible = "amlogic,g12a-usb2-phy", 350 .data = (void *)MESON_SOC_G12A, 351 }, 352 { 353 .compatible = "amlogic,a1-usb2-phy", 354 .data = (void *)MESON_SOC_A1, 355 }, 356 { /* Sentinel */ } 357 }; 358 MODULE_DEVICE_TABLE(of, phy_meson_g12a_usb2_of_match); 359 360 static struct platform_driver phy_meson_g12a_usb2_driver = { 361 .probe = phy_meson_g12a_usb2_probe, 362 .driver = { 363 .name = "phy-meson-g12a-usb2", 364 .of_match_table = phy_meson_g12a_usb2_of_match, 365 }, 366 }; 367 module_platform_driver(phy_meson_g12a_usb2_driver); 368 369 MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>"); 370 MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>"); 371 MODULE_DESCRIPTION("Meson G12A USB2 PHY driver"); 372 MODULE_LICENSE("GPL v2"); 373