xref: /openbmc/linux/drivers/pci/quirks.c (revision 48cc39c3)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * This file contains work-arounds for many known PCI hardware bugs.
4  * Devices present only on certain architectures (host bridges et cetera)
5  * should be handled in arch-specific code.
6  *
7  * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8  *
9  * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10  *
11  * Init/reset quirks for USB host controllers should be in the USB quirks
12  * file, where their drivers can use them.
13  */
14 
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/export.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/acpi.h>
22 #include <linux/dmi.h>
23 #include <linux/ioport.h>
24 #include <linux/sched.h>
25 #include <linux/ktime.h>
26 #include <linux/mm.h>
27 #include <linux/nvme.h>
28 #include <linux/platform_data/x86/apple.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/suspend.h>
31 #include <linux/switchtec.h>
32 #include <asm/dma.h>	/* isa_dma_bridge_buggy */
33 #include "pci.h"
34 
35 static ktime_t fixup_debug_start(struct pci_dev *dev,
36 				 void (*fn)(struct pci_dev *dev))
37 {
38 	if (initcall_debug)
39 		pci_info(dev, "calling  %pS @ %i\n", fn, task_pid_nr(current));
40 
41 	return ktime_get();
42 }
43 
44 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 			       void (*fn)(struct pci_dev *dev))
46 {
47 	ktime_t delta, rettime;
48 	unsigned long long duration;
49 
50 	rettime = ktime_get();
51 	delta = ktime_sub(rettime, calltime);
52 	duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 	if (initcall_debug || duration > 10000)
54 		pci_info(dev, "%pS took %lld usecs\n", fn, duration);
55 }
56 
57 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 			  struct pci_fixup *end)
59 {
60 	ktime_t calltime;
61 
62 	for (; f < end; f++)
63 		if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 		     f->class == (u32) PCI_ANY_ID) &&
65 		    (f->vendor == dev->vendor ||
66 		     f->vendor == (u16) PCI_ANY_ID) &&
67 		    (f->device == dev->device ||
68 		     f->device == (u16) PCI_ANY_ID)) {
69 			void (*hook)(struct pci_dev *dev);
70 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 			hook = offset_to_ptr(&f->hook_offset);
72 #else
73 			hook = f->hook;
74 #endif
75 			calltime = fixup_debug_start(dev, hook);
76 			hook(dev);
77 			fixup_debug_report(dev, calltime, hook);
78 		}
79 }
80 
81 extern struct pci_fixup __start_pci_fixups_early[];
82 extern struct pci_fixup __end_pci_fixups_early[];
83 extern struct pci_fixup __start_pci_fixups_header[];
84 extern struct pci_fixup __end_pci_fixups_header[];
85 extern struct pci_fixup __start_pci_fixups_final[];
86 extern struct pci_fixup __end_pci_fixups_final[];
87 extern struct pci_fixup __start_pci_fixups_enable[];
88 extern struct pci_fixup __end_pci_fixups_enable[];
89 extern struct pci_fixup __start_pci_fixups_resume[];
90 extern struct pci_fixup __end_pci_fixups_resume[];
91 extern struct pci_fixup __start_pci_fixups_resume_early[];
92 extern struct pci_fixup __end_pci_fixups_resume_early[];
93 extern struct pci_fixup __start_pci_fixups_suspend[];
94 extern struct pci_fixup __end_pci_fixups_suspend[];
95 extern struct pci_fixup __start_pci_fixups_suspend_late[];
96 extern struct pci_fixup __end_pci_fixups_suspend_late[];
97 
98 static bool pci_apply_fixup_final_quirks;
99 
100 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101 {
102 	struct pci_fixup *start, *end;
103 
104 	switch (pass) {
105 	case pci_fixup_early:
106 		start = __start_pci_fixups_early;
107 		end = __end_pci_fixups_early;
108 		break;
109 
110 	case pci_fixup_header:
111 		start = __start_pci_fixups_header;
112 		end = __end_pci_fixups_header;
113 		break;
114 
115 	case pci_fixup_final:
116 		if (!pci_apply_fixup_final_quirks)
117 			return;
118 		start = __start_pci_fixups_final;
119 		end = __end_pci_fixups_final;
120 		break;
121 
122 	case pci_fixup_enable:
123 		start = __start_pci_fixups_enable;
124 		end = __end_pci_fixups_enable;
125 		break;
126 
127 	case pci_fixup_resume:
128 		start = __start_pci_fixups_resume;
129 		end = __end_pci_fixups_resume;
130 		break;
131 
132 	case pci_fixup_resume_early:
133 		start = __start_pci_fixups_resume_early;
134 		end = __end_pci_fixups_resume_early;
135 		break;
136 
137 	case pci_fixup_suspend:
138 		start = __start_pci_fixups_suspend;
139 		end = __end_pci_fixups_suspend;
140 		break;
141 
142 	case pci_fixup_suspend_late:
143 		start = __start_pci_fixups_suspend_late;
144 		end = __end_pci_fixups_suspend_late;
145 		break;
146 
147 	default:
148 		/* stupid compiler warning, you would think with an enum... */
149 		return;
150 	}
151 	pci_do_fixups(dev, start, end);
152 }
153 EXPORT_SYMBOL(pci_fixup_device);
154 
155 static int __init pci_apply_final_quirks(void)
156 {
157 	struct pci_dev *dev = NULL;
158 	u8 cls = 0;
159 	u8 tmp;
160 
161 	if (pci_cache_line_size)
162 		pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
163 
164 	pci_apply_fixup_final_quirks = true;
165 	for_each_pci_dev(dev) {
166 		pci_fixup_device(pci_fixup_final, dev);
167 		/*
168 		 * If arch hasn't set it explicitly yet, use the CLS
169 		 * value shared by all PCI devices.  If there's a
170 		 * mismatch, fall back to the default value.
171 		 */
172 		if (!pci_cache_line_size) {
173 			pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
174 			if (!cls)
175 				cls = tmp;
176 			if (!tmp || cls == tmp)
177 				continue;
178 
179 			pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
180 			         cls << 2, tmp << 2,
181 				 pci_dfl_cache_line_size << 2);
182 			pci_cache_line_size = pci_dfl_cache_line_size;
183 		}
184 	}
185 
186 	if (!pci_cache_line_size) {
187 		pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
188 			pci_dfl_cache_line_size << 2);
189 		pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
190 	}
191 
192 	return 0;
193 }
194 fs_initcall_sync(pci_apply_final_quirks);
195 
196 /*
197  * Decoding should be disabled for a PCI device during BAR sizing to avoid
198  * conflict. But doing so may cause problems on host bridge and perhaps other
199  * key system devices. For devices that need to have mmio decoding always-on,
200  * we need to set the dev->mmio_always_on bit.
201  */
202 static void quirk_mmio_always_on(struct pci_dev *dev)
203 {
204 	dev->mmio_always_on = 1;
205 }
206 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
207 				PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
208 
209 /*
210  * The Mellanox Tavor device gives false positive parity errors.  Disable
211  * parity error reporting.
212  */
213 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, pci_disable_parity);
214 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, pci_disable_parity);
215 
216 /*
217  * Deal with broken BIOSes that neglect to enable passive release,
218  * which can cause problems in combination with the 82441FX/PPro MTRRs
219  */
220 static void quirk_passive_release(struct pci_dev *dev)
221 {
222 	struct pci_dev *d = NULL;
223 	unsigned char dlc;
224 
225 	/*
226 	 * We have to make sure a particular bit is set in the PIIX3
227 	 * ISA bridge, so we have to go out and find it.
228 	 */
229 	while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
230 		pci_read_config_byte(d, 0x82, &dlc);
231 		if (!(dlc & 1<<1)) {
232 			pci_info(d, "PIIX3: Enabling Passive Release\n");
233 			dlc |= 1<<1;
234 			pci_write_config_byte(d, 0x82, dlc);
235 		}
236 	}
237 }
238 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
239 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_passive_release);
240 
241 /*
242  * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
243  * workaround but VIA don't answer queries. If you happen to have good
244  * contacts at VIA ask them for me please -- Alan
245  *
246  * This appears to be BIOS not version dependent. So presumably there is a
247  * chipset level fix.
248  */
249 static void quirk_isa_dma_hangs(struct pci_dev *dev)
250 {
251 	if (!isa_dma_bridge_buggy) {
252 		isa_dma_bridge_buggy = 1;
253 		pci_info(dev, "Activating ISA DMA hang workarounds\n");
254 	}
255 }
256 /*
257  * It's not totally clear which chipsets are the problematic ones.  We know
258  * 82C586 and 82C596 variants are affected.
259  */
260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_0,	quirk_isa_dma_hangs);
261 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C596,	quirk_isa_dma_hangs);
262 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82371SB_0,  quirk_isa_dma_hangs);
263 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1533,		quirk_isa_dma_hangs);
264 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_1,	quirk_isa_dma_hangs);
265 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_2,	quirk_isa_dma_hangs);
266 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC,	PCI_DEVICE_ID_NEC_CBUS_3,	quirk_isa_dma_hangs);
267 
268 /*
269  * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
270  * for some HT machines to use C4 w/o hanging.
271  */
272 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
273 {
274 	u32 pmbase;
275 	u16 pm1a;
276 
277 	pci_read_config_dword(dev, 0x40, &pmbase);
278 	pmbase = pmbase & 0xff80;
279 	pm1a = inw(pmbase);
280 
281 	if (pm1a & 0x10) {
282 		pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
283 		outw(0x10, pmbase);
284 	}
285 }
286 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
287 
288 /* Chipsets where PCI->PCI transfers vanish or hang */
289 static void quirk_nopcipci(struct pci_dev *dev)
290 {
291 	if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
292 		pci_info(dev, "Disabling direct PCI/PCI transfers\n");
293 		pci_pci_problems |= PCIPCI_FAIL;
294 	}
295 }
296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_5597,		quirk_nopcipci);
297 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_496,		quirk_nopcipci);
298 
299 static void quirk_nopciamd(struct pci_dev *dev)
300 {
301 	u8 rev;
302 	pci_read_config_byte(dev, 0x08, &rev);
303 	if (rev == 0x13) {
304 		/* Erratum 24 */
305 		pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
306 		pci_pci_problems |= PCIAGP_FAIL;
307 	}
308 }
309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8151_0,	quirk_nopciamd);
310 
311 /* Triton requires workarounds to be used by the drivers */
312 static void quirk_triton(struct pci_dev *dev)
313 {
314 	if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
315 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
316 		pci_pci_problems |= PCIPCI_TRITON;
317 	}
318 }
319 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437,	quirk_triton);
320 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82437VX,	quirk_triton);
321 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439,	quirk_triton);
322 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82439TX,	quirk_triton);
323 
324 /*
325  * VIA Apollo KT133 needs PCI latency patch
326  * Made according to a Windows driver-based patch by George E. Breese;
327  * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
328  * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
329  * which Mr Breese based his work.
330  *
331  * Updated based on further information from the site and also on
332  * information provided by VIA
333  */
334 static void quirk_vialatency(struct pci_dev *dev)
335 {
336 	struct pci_dev *p;
337 	u8 busarb;
338 
339 	/*
340 	 * Ok, we have a potential problem chipset here. Now see if we have
341 	 * a buggy southbridge.
342 	 */
343 	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
344 	if (p != NULL) {
345 
346 		/*
347 		 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
348 		 * thanks Dan Hollis.
349 		 * Check for buggy part revisions
350 		 */
351 		if (p->revision < 0x40 || p->revision > 0x42)
352 			goto exit;
353 	} else {
354 		p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
355 		if (p == NULL)	/* No problem parts */
356 			goto exit;
357 
358 		/* Check for buggy part revisions */
359 		if (p->revision < 0x10 || p->revision > 0x12)
360 			goto exit;
361 	}
362 
363 	/*
364 	 * Ok we have the problem. Now set the PCI master grant to occur
365 	 * every master grant. The apparent bug is that under high PCI load
366 	 * (quite common in Linux of course) you can get data loss when the
367 	 * CPU is held off the bus for 3 bus master requests.  This happens
368 	 * to include the IDE controllers....
369 	 *
370 	 * VIA only apply this fix when an SB Live! is present but under
371 	 * both Linux and Windows this isn't enough, and we have seen
372 	 * corruption without SB Live! but with things like 3 UDMA IDE
373 	 * controllers. So we ignore that bit of the VIA recommendation..
374 	 */
375 	pci_read_config_byte(dev, 0x76, &busarb);
376 
377 	/*
378 	 * Set bit 4 and bit 5 of byte 76 to 0x01
379 	 * "Master priority rotation on every PCI master grant"
380 	 */
381 	busarb &= ~(1<<5);
382 	busarb |= (1<<4);
383 	pci_write_config_byte(dev, 0x76, busarb);
384 	pci_info(dev, "Applying VIA southbridge workaround\n");
385 exit:
386 	pci_dev_put(p);
387 }
388 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
389 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
390 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
391 /* Must restore this on a resume from RAM */
392 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8363_0,	quirk_vialatency);
393 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8371_1,	quirk_vialatency);
394 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8361,		quirk_vialatency);
395 
396 /* VIA Apollo VP3 needs ETBF on BT848/878 */
397 static void quirk_viaetbf(struct pci_dev *dev)
398 {
399 	if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
400 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
401 		pci_pci_problems |= PCIPCI_VIAETBF;
402 	}
403 }
404 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_viaetbf);
405 
406 static void quirk_vsfx(struct pci_dev *dev)
407 {
408 	if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
409 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
410 		pci_pci_problems |= PCIPCI_VSFX;
411 	}
412 }
413 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C576,	quirk_vsfx);
414 
415 /*
416  * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
417  * space. Latency must be set to 0xA and Triton workaround applied too.
418  * [Info kindly provided by ALi]
419  */
420 static void quirk_alimagik(struct pci_dev *dev)
421 {
422 	if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
423 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
424 		pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
425 	}
426 }
427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1647,		quirk_alimagik);
428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M1651,		quirk_alimagik);
429 
430 /* Natoma has some interesting boundary conditions with Zoran stuff at least */
431 static void quirk_natoma(struct pci_dev *dev)
432 {
433 	if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
434 		pci_info(dev, "Limiting direct PCI/PCI transfers\n");
435 		pci_pci_problems |= PCIPCI_NATOMA;
436 	}
437 }
438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82441,	quirk_natoma);
439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_0,	quirk_natoma);
440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443LX_1,	quirk_natoma);
441 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_0,	quirk_natoma);
442 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_1,	quirk_natoma);
443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443BX_2,	quirk_natoma);
444 
445 /*
446  * This chip can cause PCI parity errors if config register 0xA0 is read
447  * while DMAs are occurring.
448  */
449 static void quirk_citrine(struct pci_dev *dev)
450 {
451 	dev->cfg_size = 0xA0;
452 }
453 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM,	PCI_DEVICE_ID_IBM_CITRINE,	quirk_citrine);
454 
455 /*
456  * This chip can cause bus lockups if config addresses above 0x600
457  * are read or written.
458  */
459 static void quirk_nfp6000(struct pci_dev *dev)
460 {
461 	dev->cfg_size = 0x600;
462 }
463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP4000,	quirk_nfp6000);
464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000,	quirk_nfp6000);
465 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP5000,	quirk_nfp6000);
466 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME,	PCI_DEVICE_ID_NETRONOME_NFP6000_VF,	quirk_nfp6000);
467 
468 /*  On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
469 static void quirk_extend_bar_to_page(struct pci_dev *dev)
470 {
471 	int i;
472 
473 	for (i = 0; i < PCI_STD_NUM_BARS; i++) {
474 		struct resource *r = &dev->resource[i];
475 
476 		if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
477 			r->end = PAGE_SIZE - 1;
478 			r->start = 0;
479 			r->flags |= IORESOURCE_UNSET;
480 			pci_info(dev, "expanded BAR %d to page size: %pR\n",
481 				 i, r);
482 		}
483 	}
484 }
485 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
486 
487 /*
488  * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
489  * If it's needed, re-allocate the region.
490  */
491 static void quirk_s3_64M(struct pci_dev *dev)
492 {
493 	struct resource *r = &dev->resource[0];
494 
495 	if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
496 		r->flags |= IORESOURCE_UNSET;
497 		r->start = 0;
498 		r->end = 0x3ffffff;
499 	}
500 }
501 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_868,		quirk_s3_64M);
502 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3,	PCI_DEVICE_ID_S3_968,		quirk_s3_64M);
503 
504 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
505 		     const char *name)
506 {
507 	u32 region;
508 	struct pci_bus_region bus_region;
509 	struct resource *res = dev->resource + pos;
510 
511 	pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
512 
513 	if (!region)
514 		return;
515 
516 	res->name = pci_name(dev);
517 	res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
518 	res->flags |=
519 		(IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
520 	region &= ~(size - 1);
521 
522 	/* Convert from PCI bus to resource space */
523 	bus_region.start = region;
524 	bus_region.end = region + size - 1;
525 	pcibios_bus_to_resource(dev->bus, res, &bus_region);
526 
527 	pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
528 		 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
529 }
530 
531 /*
532  * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
533  * ver. 1.33  20070103) don't set the correct ISA PCI region header info.
534  * BAR0 should be 8 bytes; instead, it may be set to something like 8k
535  * (which conflicts w/ BAR1's memory range).
536  *
537  * CS553x's ISA PCI BARs may also be read-only (ref:
538  * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
539  */
540 static void quirk_cs5536_vsa(struct pci_dev *dev)
541 {
542 	static char *name = "CS5536 ISA bridge";
543 
544 	if (pci_resource_len(dev, 0) != 8) {
545 		quirk_io(dev, 0,   8, name);	/* SMB */
546 		quirk_io(dev, 1, 256, name);	/* GPIO */
547 		quirk_io(dev, 2,  64, name);	/* MFGPT */
548 		pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
549 			 name);
550 	}
551 }
552 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
553 
554 static void quirk_io_region(struct pci_dev *dev, int port,
555 				unsigned size, int nr, const char *name)
556 {
557 	u16 region;
558 	struct pci_bus_region bus_region;
559 	struct resource *res = dev->resource + nr;
560 
561 	pci_read_config_word(dev, port, &region);
562 	region &= ~(size - 1);
563 
564 	if (!region)
565 		return;
566 
567 	res->name = pci_name(dev);
568 	res->flags = IORESOURCE_IO;
569 
570 	/* Convert from PCI bus to resource space */
571 	bus_region.start = region;
572 	bus_region.end = region + size - 1;
573 	pcibios_bus_to_resource(dev->bus, res, &bus_region);
574 
575 	if (!pci_claim_resource(dev, nr))
576 		pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
577 }
578 
579 /*
580  * ATI Northbridge setups MCE the processor if you even read somewhere
581  * between 0x3b0->0x3bb or read 0x3d3
582  */
583 static void quirk_ati_exploding_mce(struct pci_dev *dev)
584 {
585 	pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
586 	/* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
587 	request_region(0x3b0, 0x0C, "RadeonIGP");
588 	request_region(0x3d3, 0x01, "RadeonIGP");
589 }
590 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI,	PCI_DEVICE_ID_ATI_RS100,   quirk_ati_exploding_mce);
591 
592 /*
593  * In the AMD NL platform, this device ([1022:7912]) has a class code of
594  * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
595  * claim it.
596  *
597  * But the dwc3 driver is a more specific driver for this device, and we'd
598  * prefer to use it instead of xhci. To prevent xhci from claiming the
599  * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
600  * defines as "USB device (not host controller)". The dwc3 driver can then
601  * claim it based on its Vendor and Device ID.
602  */
603 static void quirk_amd_nl_class(struct pci_dev *pdev)
604 {
605 	u32 class = pdev->class;
606 
607 	/* Use "USB Device (not host controller)" class */
608 	pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
609 	pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
610 		 class, pdev->class);
611 }
612 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
613 		quirk_amd_nl_class);
614 
615 /*
616  * Synopsys USB 3.x host HAPS platform has a class code of
617  * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it.  However, these
618  * devices should use dwc3-haps driver.  Change these devices' class code to
619  * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
620  * them.
621  */
622 static void quirk_synopsys_haps(struct pci_dev *pdev)
623 {
624 	u32 class = pdev->class;
625 
626 	switch (pdev->device) {
627 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
628 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
629 	case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
630 		pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
631 		pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
632 			 class, pdev->class);
633 		break;
634 	}
635 }
636 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
637 			       PCI_CLASS_SERIAL_USB_XHCI, 0,
638 			       quirk_synopsys_haps);
639 
640 /*
641  * Let's make the southbridge information explicit instead of having to
642  * worry about people probing the ACPI areas, for example.. (Yes, it
643  * happens, and if you read the wrong ACPI register it will put the machine
644  * to sleep with no way of waking it up again. Bummer).
645  *
646  * ALI M7101: Two IO regions pointed to by words at
647  *	0xE0 (64 bytes of ACPI registers)
648  *	0xE2 (32 bytes of SMB registers)
649  */
650 static void quirk_ali7101_acpi(struct pci_dev *dev)
651 {
652 	quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
653 	quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
654 }
655 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL,	PCI_DEVICE_ID_AL_M7101,		quirk_ali7101_acpi);
656 
657 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
658 {
659 	u32 devres;
660 	u32 mask, size, base;
661 
662 	pci_read_config_dword(dev, port, &devres);
663 	if ((devres & enable) != enable)
664 		return;
665 	mask = (devres >> 16) & 15;
666 	base = devres & 0xffff;
667 	size = 16;
668 	for (;;) {
669 		unsigned bit = size >> 1;
670 		if ((bit & mask) == bit)
671 			break;
672 		size = bit;
673 	}
674 	/*
675 	 * For now we only print it out. Eventually we'll want to
676 	 * reserve it (at least if it's in the 0x1000+ range), but
677 	 * let's get enough confirmation reports first.
678 	 */
679 	base &= -size;
680 	pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
681 }
682 
683 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
684 {
685 	u32 devres;
686 	u32 mask, size, base;
687 
688 	pci_read_config_dword(dev, port, &devres);
689 	if ((devres & enable) != enable)
690 		return;
691 	base = devres & 0xffff0000;
692 	mask = (devres & 0x3f) << 16;
693 	size = 128 << 16;
694 	for (;;) {
695 		unsigned bit = size >> 1;
696 		if ((bit & mask) == bit)
697 			break;
698 		size = bit;
699 	}
700 
701 	/*
702 	 * For now we only print it out. Eventually we'll want to
703 	 * reserve it, but let's get enough confirmation reports first.
704 	 */
705 	base &= -size;
706 	pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
707 }
708 
709 /*
710  * PIIX4 ACPI: Two IO regions pointed to by longwords at
711  *	0x40 (64 bytes of ACPI registers)
712  *	0x90 (16 bytes of SMB registers)
713  * and a few strange programmable PIIX4 device resources.
714  */
715 static void quirk_piix4_acpi(struct pci_dev *dev)
716 {
717 	u32 res_a;
718 
719 	quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
720 	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
721 
722 	/* Device resource A has enables for some of the other ones */
723 	pci_read_config_dword(dev, 0x5c, &res_a);
724 
725 	piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
726 	piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
727 
728 	/* Device resource D is just bitfields for static resources */
729 
730 	/* Device 12 enabled? */
731 	if (res_a & (1 << 29)) {
732 		piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
733 		piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
734 	}
735 	/* Device 13 enabled? */
736 	if (res_a & (1 << 30)) {
737 		piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
738 		piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
739 	}
740 	piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
741 	piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
742 }
743 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82371AB_3,	quirk_piix4_acpi);
744 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82443MX_3,	quirk_piix4_acpi);
745 
746 #define ICH_PMBASE	0x40
747 #define ICH_ACPI_CNTL	0x44
748 #define  ICH4_ACPI_EN	0x10
749 #define  ICH6_ACPI_EN	0x80
750 #define ICH4_GPIOBASE	0x58
751 #define ICH4_GPIO_CNTL	0x5c
752 #define  ICH4_GPIO_EN	0x10
753 #define ICH6_GPIOBASE	0x48
754 #define ICH6_GPIO_CNTL	0x4c
755 #define  ICH6_GPIO_EN	0x10
756 
757 /*
758  * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
759  *	0x40 (128 bytes of ACPI, GPIO & TCO registers)
760  *	0x58 (64 bytes of GPIO I/O space)
761  */
762 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
763 {
764 	u8 enable;
765 
766 	/*
767 	 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
768 	 * with low legacy (and fixed) ports. We don't know the decoding
769 	 * priority and can't tell whether the legacy device or the one created
770 	 * here is really at that address.  This happens on boards with broken
771 	 * BIOSes.
772 	 */
773 	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
774 	if (enable & ICH4_ACPI_EN)
775 		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
776 				 "ICH4 ACPI/GPIO/TCO");
777 
778 	pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
779 	if (enable & ICH4_GPIO_EN)
780 		quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
781 				"ICH4 GPIO");
782 }
783 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AA_0,		quirk_ich4_lpc_acpi);
784 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801AB_0,		quirk_ich4_lpc_acpi);
785 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_0,		quirk_ich4_lpc_acpi);
786 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801BA_10,	quirk_ich4_lpc_acpi);
787 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_0,		quirk_ich4_lpc_acpi);
788 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801CA_12,	quirk_ich4_lpc_acpi);
789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_0,		quirk_ich4_lpc_acpi);
790 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801DB_12,	quirk_ich4_lpc_acpi);
791 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_82801EB_0,		quirk_ich4_lpc_acpi);
792 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,    PCI_DEVICE_ID_INTEL_ESB_1,		quirk_ich4_lpc_acpi);
793 
794 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
795 {
796 	u8 enable;
797 
798 	pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
799 	if (enable & ICH6_ACPI_EN)
800 		quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
801 				 "ICH6 ACPI/GPIO/TCO");
802 
803 	pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
804 	if (enable & ICH6_GPIO_EN)
805 		quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
806 				"ICH6 GPIO");
807 }
808 
809 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
810 				    const char *name, int dynsize)
811 {
812 	u32 val;
813 	u32 size, base;
814 
815 	pci_read_config_dword(dev, reg, &val);
816 
817 	/* Enabled? */
818 	if (!(val & 1))
819 		return;
820 	base = val & 0xfffc;
821 	if (dynsize) {
822 		/*
823 		 * This is not correct. It is 16, 32 or 64 bytes depending on
824 		 * register D31:F0:ADh bits 5:4.
825 		 *
826 		 * But this gets us at least _part_ of it.
827 		 */
828 		size = 16;
829 	} else {
830 		size = 128;
831 	}
832 	base &= ~(size-1);
833 
834 	/*
835 	 * Just print it out for now. We should reserve it after more
836 	 * debugging.
837 	 */
838 	pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
839 }
840 
841 static void quirk_ich6_lpc(struct pci_dev *dev)
842 {
843 	/* Shared ACPI/GPIO decode with all ICH6+ */
844 	ich6_lpc_acpi_gpio(dev);
845 
846 	/* ICH6-specific generic IO decode */
847 	ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
848 	ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
849 }
850 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
851 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
852 
853 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
854 				    const char *name)
855 {
856 	u32 val;
857 	u32 mask, base;
858 
859 	pci_read_config_dword(dev, reg, &val);
860 
861 	/* Enabled? */
862 	if (!(val & 1))
863 		return;
864 
865 	/* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
866 	base = val & 0xfffc;
867 	mask = (val >> 16) & 0xfc;
868 	mask |= 3;
869 
870 	/*
871 	 * Just print it out for now. We should reserve it after more
872 	 * debugging.
873 	 */
874 	pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
875 }
876 
877 /* ICH7-10 has the same common LPC generic IO decode registers */
878 static void quirk_ich7_lpc(struct pci_dev *dev)
879 {
880 	/* We share the common ACPI/GPIO decode with ICH6 */
881 	ich6_lpc_acpi_gpio(dev);
882 
883 	/* And have 4 ICH7+ generic decodes */
884 	ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
885 	ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
886 	ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
887 	ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
888 }
889 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
890 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
891 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
892 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
893 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
901 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,   PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
902 
903 /*
904  * VIA ACPI: One IO region pointed to by longword at
905  *	0x48 or 0x20 (256 bytes of ACPI registers)
906  */
907 static void quirk_vt82c586_acpi(struct pci_dev *dev)
908 {
909 	if (dev->revision & 0x10)
910 		quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
911 				"vt82c586 ACPI");
912 }
913 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_vt82c586_acpi);
914 
915 /*
916  * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
917  *	0x48 (256 bytes of ACPI registers)
918  *	0x70 (128 bytes of hardware monitoring register)
919  *	0x90 (16 bytes of SMB registers)
920  */
921 static void quirk_vt82c686_acpi(struct pci_dev *dev)
922 {
923 	quirk_vt82c586_acpi(dev);
924 
925 	quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
926 				 "vt82c686 HW-mon");
927 
928 	quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
929 }
930 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_vt82c686_acpi);
931 
932 /*
933  * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
934  *	0x88 (128 bytes of power management registers)
935  *	0xd0 (16 bytes of SMB registers)
936  */
937 static void quirk_vt8235_acpi(struct pci_dev *dev)
938 {
939 	quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
940 	quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
941 }
942 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,	quirk_vt8235_acpi);
943 
944 /*
945  * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
946  * back-to-back: Disable fast back-to-back on the secondary bus segment
947  */
948 static void quirk_xio2000a(struct pci_dev *dev)
949 {
950 	struct pci_dev *pdev;
951 	u16 command;
952 
953 	pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
954 	list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
955 		pci_read_config_word(pdev, PCI_COMMAND, &command);
956 		if (command & PCI_COMMAND_FAST_BACK)
957 			pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
958 	}
959 }
960 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
961 			quirk_xio2000a);
962 
963 #ifdef CONFIG_X86_IO_APIC
964 
965 #include <asm/io_apic.h>
966 
967 /*
968  * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
969  * devices to the external APIC.
970  *
971  * TODO: When we have device-specific interrupt routers, this code will go
972  * away from quirks.
973  */
974 static void quirk_via_ioapic(struct pci_dev *dev)
975 {
976 	u8 tmp;
977 
978 	if (nr_ioapics < 1)
979 		tmp = 0;    /* nothing routed to external APIC */
980 	else
981 		tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
982 
983 	pci_info(dev, "%sbling VIA external APIC routing\n",
984 	       tmp == 0 ? "Disa" : "Ena");
985 
986 	/* Offset 0x58: External APIC IRQ output control */
987 	pci_write_config_byte(dev, 0x58, tmp);
988 }
989 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
990 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_ioapic);
991 
992 /*
993  * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
994  * This leads to doubled level interrupt rates.
995  * Set this bit to get rid of cycle wastage.
996  * Otherwise uncritical.
997  */
998 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
999 {
1000 	u8 misc_control2;
1001 #define BYPASS_APIC_DEASSERT 8
1002 
1003 	pci_read_config_byte(dev, 0x5B, &misc_control2);
1004 	if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1005 		pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1006 		pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1007 	}
1008 }
1009 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
1010 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_vt8237_bypass_apic_deassert);
1011 
1012 /*
1013  * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1014  * We check all revs >= B0 (yet not in the pre production!) as the bug
1015  * is currently marked NoFix
1016  *
1017  * We have multiple reports of hangs with this chipset that went away with
1018  * noapic specified. For the moment we assume it's the erratum. We may be wrong
1019  * of course. However the advice is demonstrably good even if so.
1020  */
1021 static void quirk_amd_ioapic(struct pci_dev *dev)
1022 {
1023 	if (dev->revision >= 0x02) {
1024 		pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1025 		pci_warn(dev, "        : booting with the \"noapic\" option\n");
1026 	}
1027 }
1028 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_VIPER_7410,	quirk_amd_ioapic);
1029 #endif /* CONFIG_X86_IO_APIC */
1030 
1031 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1032 
1033 static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1034 {
1035 	/* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1036 	if (dev->subsystem_device == 0xa118)
1037 		dev->sriov->link = dev->devfn;
1038 }
1039 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1040 #endif
1041 
1042 /*
1043  * Some settings of MMRBC can lead to data corruption so block changes.
1044  * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1045  */
1046 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1047 {
1048 	if (dev->subordinate && dev->revision <= 0x12) {
1049 		pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1050 			 dev->revision);
1051 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1052 	}
1053 }
1054 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1055 
1056 /*
1057  * FIXME: it is questionable that quirk_via_acpi() is needed.  It shows up
1058  * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1059  * at all.  Therefore it seems like setting the pci_dev's IRQ to the value
1060  * of the ACPI SCI interrupt is only done for convenience.
1061  *	-jgarzik
1062  */
1063 static void quirk_via_acpi(struct pci_dev *d)
1064 {
1065 	u8 irq;
1066 
1067 	/* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1068 	pci_read_config_byte(d, 0x42, &irq);
1069 	irq &= 0xf;
1070 	if (irq && (irq != 2))
1071 		d->irq = irq;
1072 }
1073 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C586_3,	quirk_via_acpi);
1074 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686_4,	quirk_via_acpi);
1075 
1076 /* VIA bridges which have VLink */
1077 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1078 
1079 static void quirk_via_bridge(struct pci_dev *dev)
1080 {
1081 	/* See what bridge we have and find the device ranges */
1082 	switch (dev->device) {
1083 	case PCI_DEVICE_ID_VIA_82C686:
1084 		/*
1085 		 * The VT82C686 is special; it attaches to PCI and can have
1086 		 * any device number. All its subdevices are functions of
1087 		 * that single device.
1088 		 */
1089 		via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1090 		via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1091 		break;
1092 	case PCI_DEVICE_ID_VIA_8237:
1093 	case PCI_DEVICE_ID_VIA_8237A:
1094 		via_vlink_dev_lo = 15;
1095 		break;
1096 	case PCI_DEVICE_ID_VIA_8235:
1097 		via_vlink_dev_lo = 16;
1098 		break;
1099 	case PCI_DEVICE_ID_VIA_8231:
1100 	case PCI_DEVICE_ID_VIA_8233_0:
1101 	case PCI_DEVICE_ID_VIA_8233A:
1102 	case PCI_DEVICE_ID_VIA_8233C_0:
1103 		via_vlink_dev_lo = 17;
1104 		break;
1105 	}
1106 }
1107 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C686,	quirk_via_bridge);
1108 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8231,		quirk_via_bridge);
1109 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233_0,	quirk_via_bridge);
1110 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233A,	quirk_via_bridge);
1111 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8233C_0,	quirk_via_bridge);
1112 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8235,		quirk_via_bridge);
1113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237,		quirk_via_bridge);
1114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237A,	quirk_via_bridge);
1115 
1116 /*
1117  * quirk_via_vlink		-	VIA VLink IRQ number update
1118  * @dev: PCI device
1119  *
1120  * If the device we are dealing with is on a PIC IRQ we need to ensure that
1121  * the IRQ line register which usually is not relevant for PCI cards, is
1122  * actually written so that interrupts get sent to the right place.
1123  *
1124  * We only do this on systems where a VIA south bridge was detected, and
1125  * only for VIA devices on the motherboard (see quirk_via_bridge above).
1126  */
1127 static void quirk_via_vlink(struct pci_dev *dev)
1128 {
1129 	u8 irq, new_irq;
1130 
1131 	/* Check if we have VLink at all */
1132 	if (via_vlink_dev_lo == -1)
1133 		return;
1134 
1135 	new_irq = dev->irq;
1136 
1137 	/* Don't quirk interrupts outside the legacy IRQ range */
1138 	if (!new_irq || new_irq > 15)
1139 		return;
1140 
1141 	/* Internal device ? */
1142 	if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1143 	    PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1144 		return;
1145 
1146 	/*
1147 	 * This is an internal VLink device on a PIC interrupt. The BIOS
1148 	 * ought to have set this but may not have, so we redo it.
1149 	 */
1150 	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1151 	if (new_irq != irq) {
1152 		pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1153 			irq, new_irq);
1154 		udelay(15);	/* unknown if delay really needed */
1155 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1156 	}
1157 }
1158 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1159 
1160 /*
1161  * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1162  * of VT82C597 for backward compatibility.  We need to switch it off to be
1163  * able to recognize the real type of the chip.
1164  */
1165 static void quirk_vt82c598_id(struct pci_dev *dev)
1166 {
1167 	pci_write_config_byte(dev, 0xfc, 0);
1168 	pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1169 }
1170 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_82C597_0,	quirk_vt82c598_id);
1171 
1172 /*
1173  * CardBus controllers have a legacy base address that enables them to
1174  * respond as i82365 pcmcia controllers.  We don't want them to do this
1175  * even if the Linux CardBus driver is not loaded, because the Linux i82365
1176  * driver does not (and should not) handle CardBus.
1177  */
1178 static void quirk_cardbus_legacy(struct pci_dev *dev)
1179 {
1180 	pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1181 }
1182 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1183 			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1184 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1185 			PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1186 
1187 /*
1188  * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1189  * what the designers were smoking but let's not inhale...
1190  *
1191  * To be fair to AMD, it follows the spec by default, it's BIOS people who
1192  * turn it off!
1193  */
1194 static void quirk_amd_ordering(struct pci_dev *dev)
1195 {
1196 	u32 pcic;
1197 	pci_read_config_dword(dev, 0x4C, &pcic);
1198 	if ((pcic & 6) != 6) {
1199 		pcic |= 6;
1200 		pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1201 		pci_write_config_dword(dev, 0x4C, pcic);
1202 		pci_read_config_dword(dev, 0x84, &pcic);
1203 		pcic |= (1 << 23);	/* Required in this mode */
1204 		pci_write_config_dword(dev, 0x84, pcic);
1205 	}
1206 }
1207 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1208 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1209 
1210 /*
1211  * DreamWorks-provided workaround for Dunord I-3000 problem
1212  *
1213  * This card decodes and responds to addresses not apparently assigned to
1214  * it.  We force a larger allocation to ensure that nothing gets put too
1215  * close to it.
1216  */
1217 static void quirk_dunord(struct pci_dev *dev)
1218 {
1219 	struct resource *r = &dev->resource[1];
1220 
1221 	r->flags |= IORESOURCE_UNSET;
1222 	r->start = 0;
1223 	r->end = 0xffffff;
1224 }
1225 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD,	PCI_DEVICE_ID_DUNORD_I3000,	quirk_dunord);
1226 
1227 /*
1228  * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1229  * decoding (transparent), and does indicate this in the ProgIf.
1230  * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1231  */
1232 static void quirk_transparent_bridge(struct pci_dev *dev)
1233 {
1234 	dev->transparent = 1;
1235 }
1236 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82380FB,	quirk_transparent_bridge);
1237 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA,	0x605,	quirk_transparent_bridge);
1238 
1239 /*
1240  * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1241  * PCI bandwidth from 70MB/s to 25MB/s.  See the GXM/GXLV/GX1 datasheets
1242  * found at http://www.national.com/analog for info on what these bits do.
1243  * <christer@weinigel.se>
1244  */
1245 static void quirk_mediagx_master(struct pci_dev *dev)
1246 {
1247 	u8 reg;
1248 
1249 	pci_read_config_byte(dev, 0x41, &reg);
1250 	if (reg & 2) {
1251 		reg &= ~2;
1252 		pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1253 			 reg);
1254 		pci_write_config_byte(dev, 0x41, reg);
1255 	}
1256 }
1257 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1258 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX,	PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1259 
1260 /*
1261  * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1262  * in the odd case it is not the results are corruption hence the presence
1263  * of a Linux check.
1264  */
1265 static void quirk_disable_pxb(struct pci_dev *pdev)
1266 {
1267 	u16 config;
1268 
1269 	if (pdev->revision != 0x04)		/* Only C0 requires this */
1270 		return;
1271 	pci_read_config_word(pdev, 0x40, &config);
1272 	if (config & (1<<6)) {
1273 		config &= ~(1<<6);
1274 		pci_write_config_word(pdev, 0x40, config);
1275 		pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1276 	}
1277 }
1278 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1279 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82454NX,	quirk_disable_pxb);
1280 
1281 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1282 {
1283 	/* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1284 	u8 tmp;
1285 
1286 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1287 	if (tmp == 0x01) {
1288 		pci_read_config_byte(pdev, 0x40, &tmp);
1289 		pci_write_config_byte(pdev, 0x40, tmp|1);
1290 		pci_write_config_byte(pdev, 0x9, 1);
1291 		pci_write_config_byte(pdev, 0xa, 6);
1292 		pci_write_config_byte(pdev, 0x40, tmp);
1293 
1294 		pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1295 		pci_info(pdev, "set SATA to AHCI mode\n");
1296 	}
1297 }
1298 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1299 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1300 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1301 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1302 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1303 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1304 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1305 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1306 
1307 /* Serverworks CSB5 IDE does not fully support native mode */
1308 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1309 {
1310 	u8 prog;
1311 	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1312 	if (prog & 5) {
1313 		prog &= ~5;
1314 		pdev->class &= ~5;
1315 		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1316 		/* PCI layer will sort out resources */
1317 	}
1318 }
1319 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1320 
1321 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1322 static void quirk_ide_samemode(struct pci_dev *pdev)
1323 {
1324 	u8 prog;
1325 
1326 	pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1327 
1328 	if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1329 		pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1330 		prog &= ~5;
1331 		pdev->class &= ~5;
1332 		pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1333 	}
1334 }
1335 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1336 
1337 /* Some ATA devices break if put into D3 */
1338 static void quirk_no_ata_d3(struct pci_dev *pdev)
1339 {
1340 	pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1341 }
1342 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1343 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1344 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1345 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1346 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1347 /* ALi loses some register settings that we cannot then restore */
1348 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1349 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1350 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1351    occur when mode detecting */
1352 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1353 				PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1354 
1355 /*
1356  * This was originally an Alpha-specific thing, but it really fits here.
1357  * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1358  */
1359 static void quirk_eisa_bridge(struct pci_dev *dev)
1360 {
1361 	dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1362 }
1363 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82375,	quirk_eisa_bridge);
1364 
1365 /*
1366  * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1367  * is not activated. The myth is that Asus said that they do not want the
1368  * users to be irritated by just another PCI Device in the Win98 device
1369  * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1370  * package 2.7.0 for details)
1371  *
1372  * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1373  * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1374  * becomes necessary to do this tweak in two steps -- the chosen trigger
1375  * is either the Host bridge (preferred) or on-board VGA controller.
1376  *
1377  * Note that we used to unhide the SMBus that way on Toshiba laptops
1378  * (Satellite A40 and Tecra M2) but then found that the thermal management
1379  * was done by SMM code, which could cause unsynchronized concurrent
1380  * accesses to the SMBus registers, with potentially bad effects. Thus you
1381  * should be very careful when adding new entries: if SMM is accessing the
1382  * Intel SMBus, this is a very good reason to leave it hidden.
1383  *
1384  * Likewise, many recent laptops use ACPI for thermal management. If the
1385  * ACPI DSDT code accesses the SMBus, then Linux should not access it
1386  * natively, and keeping the SMBus hidden is the right thing to do. If you
1387  * are about to add an entry in the table below, please first disassemble
1388  * the DSDT and double-check that there is no code accessing the SMBus.
1389  */
1390 static int asus_hides_smbus;
1391 
1392 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1393 {
1394 	if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1395 		if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1396 			switch (dev->subsystem_device) {
1397 			case 0x8025: /* P4B-LX */
1398 			case 0x8070: /* P4B */
1399 			case 0x8088: /* P4B533 */
1400 			case 0x1626: /* L3C notebook */
1401 				asus_hides_smbus = 1;
1402 			}
1403 		else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1404 			switch (dev->subsystem_device) {
1405 			case 0x80b1: /* P4GE-V */
1406 			case 0x80b2: /* P4PE */
1407 			case 0x8093: /* P4B533-V */
1408 				asus_hides_smbus = 1;
1409 			}
1410 		else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1411 			switch (dev->subsystem_device) {
1412 			case 0x8030: /* P4T533 */
1413 				asus_hides_smbus = 1;
1414 			}
1415 		else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1416 			switch (dev->subsystem_device) {
1417 			case 0x8070: /* P4G8X Deluxe */
1418 				asus_hides_smbus = 1;
1419 			}
1420 		else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1421 			switch (dev->subsystem_device) {
1422 			case 0x80c9: /* PU-DLS */
1423 				asus_hides_smbus = 1;
1424 			}
1425 		else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1426 			switch (dev->subsystem_device) {
1427 			case 0x1751: /* M2N notebook */
1428 			case 0x1821: /* M5N notebook */
1429 			case 0x1897: /* A6L notebook */
1430 				asus_hides_smbus = 1;
1431 			}
1432 		else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1433 			switch (dev->subsystem_device) {
1434 			case 0x184b: /* W1N notebook */
1435 			case 0x186a: /* M6Ne notebook */
1436 				asus_hides_smbus = 1;
1437 			}
1438 		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1439 			switch (dev->subsystem_device) {
1440 			case 0x80f2: /* P4P800-X */
1441 				asus_hides_smbus = 1;
1442 			}
1443 		else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1444 			switch (dev->subsystem_device) {
1445 			case 0x1882: /* M6V notebook */
1446 			case 0x1977: /* A6VA notebook */
1447 				asus_hides_smbus = 1;
1448 			}
1449 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1450 		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1451 			switch (dev->subsystem_device) {
1452 			case 0x088C: /* HP Compaq nc8000 */
1453 			case 0x0890: /* HP Compaq nc6000 */
1454 				asus_hides_smbus = 1;
1455 			}
1456 		else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1457 			switch (dev->subsystem_device) {
1458 			case 0x12bc: /* HP D330L */
1459 			case 0x12bd: /* HP D530 */
1460 			case 0x006a: /* HP Compaq nx9500 */
1461 				asus_hides_smbus = 1;
1462 			}
1463 		else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1464 			switch (dev->subsystem_device) {
1465 			case 0x12bf: /* HP xw4100 */
1466 				asus_hides_smbus = 1;
1467 			}
1468 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1469 		if (dev->device ==  PCI_DEVICE_ID_INTEL_82855PM_HB)
1470 			switch (dev->subsystem_device) {
1471 			case 0xC00C: /* Samsung P35 notebook */
1472 				asus_hides_smbus = 1;
1473 		}
1474 	} else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1475 		if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1476 			switch (dev->subsystem_device) {
1477 			case 0x0058: /* Compaq Evo N620c */
1478 				asus_hides_smbus = 1;
1479 			}
1480 		else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1481 			switch (dev->subsystem_device) {
1482 			case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1483 				/* Motherboard doesn't have Host bridge
1484 				 * subvendor/subdevice IDs, therefore checking
1485 				 * its on-board VGA controller */
1486 				asus_hides_smbus = 1;
1487 			}
1488 		else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1489 			switch (dev->subsystem_device) {
1490 			case 0x00b8: /* Compaq Evo D510 CMT */
1491 			case 0x00b9: /* Compaq Evo D510 SFF */
1492 			case 0x00ba: /* Compaq Evo D510 USDT */
1493 				/* Motherboard doesn't have Host bridge
1494 				 * subvendor/subdevice IDs and on-board VGA
1495 				 * controller is disabled if an AGP card is
1496 				 * inserted, therefore checking USB UHCI
1497 				 * Controller #1 */
1498 				asus_hides_smbus = 1;
1499 			}
1500 		else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1501 			switch (dev->subsystem_device) {
1502 			case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1503 				/* Motherboard doesn't have host bridge
1504 				 * subvendor/subdevice IDs, therefore checking
1505 				 * its on-board VGA controller */
1506 				asus_hides_smbus = 1;
1507 			}
1508 	}
1509 }
1510 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845_HB,	asus_hides_smbus_hostbridge);
1511 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82845G_HB,	asus_hides_smbus_hostbridge);
1512 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82850_HB,	asus_hides_smbus_hostbridge);
1513 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82865_HB,	asus_hides_smbus_hostbridge);
1514 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82875_HB,	asus_hides_smbus_hostbridge);
1515 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_7205_0,	asus_hides_smbus_hostbridge);
1516 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7501_MCH,	asus_hides_smbus_hostbridge);
1517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855PM_HB,	asus_hides_smbus_hostbridge);
1518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82855GM_HB,	asus_hides_smbus_hostbridge);
1519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1520 
1521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82810_IG3,	asus_hides_smbus_hostbridge);
1522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_2,	asus_hides_smbus_hostbridge);
1523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82815_CGC,	asus_hides_smbus_hostbridge);
1524 
1525 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1526 {
1527 	u16 val;
1528 
1529 	if (likely(!asus_hides_smbus))
1530 		return;
1531 
1532 	pci_read_config_word(dev, 0xF2, &val);
1533 	if (val & 0x8) {
1534 		pci_write_config_word(dev, 0xF2, val & (~0x8));
1535 		pci_read_config_word(dev, 0xF2, &val);
1536 		if (val & 0x8)
1537 			pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1538 				 val);
1539 		else
1540 			pci_info(dev, "Enabled i801 SMBus device\n");
1541 	}
1542 }
1543 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1544 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1545 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1546 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1547 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1548 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1549 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1550 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801AA_0,	asus_hides_smbus_lpc);
1551 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_0,	asus_hides_smbus_lpc);
1552 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801BA_0,	asus_hides_smbus_lpc);
1553 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_0,	asus_hides_smbus_lpc);
1554 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801CA_12,	asus_hides_smbus_lpc);
1555 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801DB_12,	asus_hides_smbus_lpc);
1556 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_82801EB_0,	asus_hides_smbus_lpc);
1557 
1558 /* It appears we just have one such device. If not, we have a warning */
1559 static void __iomem *asus_rcba_base;
1560 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1561 {
1562 	u32 rcba;
1563 
1564 	if (likely(!asus_hides_smbus))
1565 		return;
1566 	WARN_ON(asus_rcba_base);
1567 
1568 	pci_read_config_dword(dev, 0xF0, &rcba);
1569 	/* use bits 31:14, 16 kB aligned */
1570 	asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
1571 	if (asus_rcba_base == NULL)
1572 		return;
1573 }
1574 
1575 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1576 {
1577 	u32 val;
1578 
1579 	if (likely(!asus_hides_smbus || !asus_rcba_base))
1580 		return;
1581 
1582 	/* read the Function Disable register, dword mode only */
1583 	val = readl(asus_rcba_base + 0x3418);
1584 
1585 	/* enable the SMBus device */
1586 	writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1587 }
1588 
1589 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1590 {
1591 	if (likely(!asus_hides_smbus || !asus_rcba_base))
1592 		return;
1593 
1594 	iounmap(asus_rcba_base);
1595 	asus_rcba_base = NULL;
1596 	pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1597 }
1598 
1599 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1600 {
1601 	asus_hides_smbus_lpc_ich6_suspend(dev);
1602 	asus_hides_smbus_lpc_ich6_resume_early(dev);
1603 	asus_hides_smbus_lpc_ich6_resume(dev);
1604 }
1605 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6);
1606 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_suspend);
1607 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume);
1608 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ICH6_1,	asus_hides_smbus_lpc_ich6_resume_early);
1609 
1610 /* SiS 96x south bridge: BIOS typically hides SMBus device...  */
1611 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1612 {
1613 	u8 val = 0;
1614 	pci_read_config_byte(dev, 0x77, &val);
1615 	if (val & 0x10) {
1616 		pci_info(dev, "Enabling SiS 96x SMBus\n");
1617 		pci_write_config_byte(dev, 0x77, val & ~0x10);
1618 	}
1619 }
1620 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1621 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1622 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1623 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1624 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_961,		quirk_sis_96x_smbus);
1625 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_962,		quirk_sis_96x_smbus);
1626 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_963,		quirk_sis_96x_smbus);
1627 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_LPC,		quirk_sis_96x_smbus);
1628 
1629 /*
1630  * ... This is further complicated by the fact that some SiS96x south
1631  * bridges pretend to be 85C503/5513 instead.  In that case see if we
1632  * spotted a compatible north bridge to make sure.
1633  * (pci_find_device() doesn't work yet)
1634  *
1635  * We can also enable the sis96x bit in the discovery register..
1636  */
1637 #define SIS_DETECT_REGISTER 0x40
1638 
1639 static void quirk_sis_503(struct pci_dev *dev)
1640 {
1641 	u8 reg;
1642 	u16 devid;
1643 
1644 	pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1645 	pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1646 	pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1647 	if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1648 		pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1649 		return;
1650 	}
1651 
1652 	/*
1653 	 * Ok, it now shows up as a 96x.  Run the 96x quirk by hand in case
1654 	 * it has already been processed.  (Depends on link order, which is
1655 	 * apparently not guaranteed)
1656 	 */
1657 	dev->device = devid;
1658 	quirk_sis_96x_smbus(dev);
1659 }
1660 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1661 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI,	PCI_DEVICE_ID_SI_503,		quirk_sis_503);
1662 
1663 /*
1664  * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1665  * and MC97 modem controller are disabled when a second PCI soundcard is
1666  * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1667  * -- bjd
1668  */
1669 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1670 {
1671 	u8 val;
1672 	int asus_hides_ac97 = 0;
1673 
1674 	if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1675 		if (dev->device == PCI_DEVICE_ID_VIA_8237)
1676 			asus_hides_ac97 = 1;
1677 	}
1678 
1679 	if (!asus_hides_ac97)
1680 		return;
1681 
1682 	pci_read_config_byte(dev, 0x50, &val);
1683 	if (val & 0xc0) {
1684 		pci_write_config_byte(dev, 0x50, val & (~0xc0));
1685 		pci_read_config_byte(dev, 0x50, &val);
1686 		if (val & 0xc0)
1687 			pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1688 				 val);
1689 		else
1690 			pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1691 	}
1692 }
1693 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1694 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA,	PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1695 
1696 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1697 
1698 /*
1699  * If we are using libata we can drive this chip properly but must do this
1700  * early on to make the additional device appear during the PCI scanning.
1701  */
1702 static void quirk_jmicron_ata(struct pci_dev *pdev)
1703 {
1704 	u32 conf1, conf5, class;
1705 	u8 hdr;
1706 
1707 	/* Only poke fn 0 */
1708 	if (PCI_FUNC(pdev->devfn))
1709 		return;
1710 
1711 	pci_read_config_dword(pdev, 0x40, &conf1);
1712 	pci_read_config_dword(pdev, 0x80, &conf5);
1713 
1714 	conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1715 	conf5 &= ~(1 << 24);  /* Clear bit 24 */
1716 
1717 	switch (pdev->device) {
1718 	case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1719 	case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1720 	case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1721 		/* The controller should be in single function ahci mode */
1722 		conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1723 		break;
1724 
1725 	case PCI_DEVICE_ID_JMICRON_JMB365:
1726 	case PCI_DEVICE_ID_JMICRON_JMB366:
1727 		/* Redirect IDE second PATA port to the right spot */
1728 		conf5 |= (1 << 24);
1729 		fallthrough;
1730 	case PCI_DEVICE_ID_JMICRON_JMB361:
1731 	case PCI_DEVICE_ID_JMICRON_JMB363:
1732 	case PCI_DEVICE_ID_JMICRON_JMB369:
1733 		/* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1734 		/* Set the class codes correctly and then direct IDE 0 */
1735 		conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1736 		break;
1737 
1738 	case PCI_DEVICE_ID_JMICRON_JMB368:
1739 		/* The controller should be in single function IDE mode */
1740 		conf1 |= 0x00C00000; /* Set 22, 23 */
1741 		break;
1742 	}
1743 
1744 	pci_write_config_dword(pdev, 0x40, conf1);
1745 	pci_write_config_dword(pdev, 0x80, conf5);
1746 
1747 	/* Update pdev accordingly */
1748 	pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1749 	pdev->hdr_type = hdr & 0x7f;
1750 	pdev->multifunction = !!(hdr & 0x80);
1751 
1752 	pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1753 	pdev->class = class >> 8;
1754 }
1755 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1756 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1757 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1758 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1759 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1760 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1761 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1763 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1764 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1765 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1766 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1767 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1768 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1769 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1770 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1771 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1772 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1773 
1774 #endif
1775 
1776 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1777 {
1778 	if (dev->multifunction) {
1779 		device_disable_async_suspend(&dev->dev);
1780 		pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1781 	}
1782 }
1783 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1784 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1785 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1786 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1787 
1788 #ifdef CONFIG_X86_IO_APIC
1789 static void quirk_alder_ioapic(struct pci_dev *pdev)
1790 {
1791 	int i;
1792 
1793 	if ((pdev->class >> 8) != 0xff00)
1794 		return;
1795 
1796 	/*
1797 	 * The first BAR is the location of the IO-APIC... we must
1798 	 * not touch this (and it's already covered by the fixmap), so
1799 	 * forcibly insert it into the resource tree.
1800 	 */
1801 	if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1802 		insert_resource(&iomem_resource, &pdev->resource[0]);
1803 
1804 	/*
1805 	 * The next five BARs all seem to be rubbish, so just clean
1806 	 * them out.
1807 	 */
1808 	for (i = 1; i < PCI_STD_NUM_BARS; i++)
1809 		memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1810 }
1811 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_EESSC,	quirk_alder_ioapic);
1812 #endif
1813 
1814 static void quirk_pcie_mch(struct pci_dev *pdev)
1815 {
1816 	pdev->no_msi = 1;
1817 }
1818 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7520_MCH,	quirk_pcie_mch);
1819 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7320_MCH,	quirk_pcie_mch);
1820 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_E7525_MCH,	quirk_pcie_mch);
1821 
1822 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1823 
1824 /*
1825  * HiSilicon KunPeng920 and KunPeng930 have devices appear as PCI but are
1826  * actually on the AMBA bus. These fake PCI devices can support SVA via
1827  * SMMU stall feature, by setting dma-can-stall for ACPI platforms.
1828  *
1829  * Normally stalling must not be enabled for PCI devices, since it would
1830  * break the PCI requirement for free-flowing writes and may lead to
1831  * deadlock.  We expect PCI devices to support ATS and PRI if they want to
1832  * be fault-tolerant, so there's no ACPI binding to describe anything else,
1833  * even when a "PCI" device turns out to be a regular old SoC device
1834  * dressed up as a RCiEP and normal rules don't apply.
1835  */
1836 static void quirk_huawei_pcie_sva(struct pci_dev *pdev)
1837 {
1838 	struct property_entry properties[] = {
1839 		PROPERTY_ENTRY_BOOL("dma-can-stall"),
1840 		{},
1841 	};
1842 
1843 	if (pdev->revision != 0x21 && pdev->revision != 0x30)
1844 		return;
1845 
1846 	pdev->pasid_no_tlp = 1;
1847 
1848 	/*
1849 	 * Set the dma-can-stall property on ACPI platforms. Device tree
1850 	 * can set it directly.
1851 	 */
1852 	if (!pdev->dev.of_node &&
1853 	    device_add_properties(&pdev->dev, properties))
1854 		pci_warn(pdev, "could not add stall property");
1855 }
1856 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa250, quirk_huawei_pcie_sva);
1857 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa251, quirk_huawei_pcie_sva);
1858 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa255, quirk_huawei_pcie_sva);
1859 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa256, quirk_huawei_pcie_sva);
1860 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa258, quirk_huawei_pcie_sva);
1861 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa259, quirk_huawei_pcie_sva);
1862 
1863 /*
1864  * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1865  * together on certain PXH-based systems.
1866  */
1867 static void quirk_pcie_pxh(struct pci_dev *dev)
1868 {
1869 	dev->no_msi = 1;
1870 	pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1871 }
1872 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_0,	quirk_pcie_pxh);
1873 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHD_1,	quirk_pcie_pxh);
1874 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_pcie_pxh);
1875 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_pcie_pxh);
1876 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_pcie_pxh);
1877 
1878 /*
1879  * Some Intel PCI Express chipsets have trouble with downstream device
1880  * power management.
1881  */
1882 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1883 {
1884 	pci_pm_d3hot_delay = 120;
1885 	dev->no_d1d2 = 1;
1886 }
1887 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e2, quirk_intel_pcie_pm);
1888 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e3, quirk_intel_pcie_pm);
1889 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e4, quirk_intel_pcie_pm);
1890 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e5, quirk_intel_pcie_pm);
1891 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e6, quirk_intel_pcie_pm);
1892 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25e7, quirk_intel_pcie_pm);
1893 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f7, quirk_intel_pcie_pm);
1894 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f8, quirk_intel_pcie_pm);
1895 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25f9, quirk_intel_pcie_pm);
1896 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x25fa, quirk_intel_pcie_pm);
1897 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2601, quirk_intel_pcie_pm);
1898 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2602, quirk_intel_pcie_pm);
1899 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2603, quirk_intel_pcie_pm);
1900 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2604, quirk_intel_pcie_pm);
1901 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2605, quirk_intel_pcie_pm);
1902 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2606, quirk_intel_pcie_pm);
1903 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2607, quirk_intel_pcie_pm);
1904 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2608, quirk_intel_pcie_pm);
1905 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2609, quirk_intel_pcie_pm);
1906 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260a, quirk_intel_pcie_pm);
1907 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x260b, quirk_intel_pcie_pm);
1908 
1909 static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1910 {
1911 	if (dev->d3hot_delay >= delay)
1912 		return;
1913 
1914 	dev->d3hot_delay = delay;
1915 	pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1916 		 dev->d3hot_delay);
1917 }
1918 
1919 static void quirk_radeon_pm(struct pci_dev *dev)
1920 {
1921 	if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1922 	    dev->subsystem_device == 0x00e2)
1923 		quirk_d3hot_delay(dev, 20);
1924 }
1925 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1926 
1927 /*
1928  * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1929  * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1930  *
1931  * The kernel attempts to transition these devices to D3cold, but that seems
1932  * to be ineffective on the platforms in question; the PCI device appears to
1933  * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1934  * extended delay in order to succeed.
1935  */
1936 static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1937 {
1938 	quirk_d3hot_delay(dev, 20);
1939 }
1940 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1941 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1942 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1943 
1944 #ifdef CONFIG_X86_IO_APIC
1945 static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1946 {
1947 	noioapicreroute = 1;
1948 	pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1949 
1950 	return 0;
1951 }
1952 
1953 static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1954 	/*
1955 	 * Systems to exclude from boot interrupt reroute quirks
1956 	 */
1957 	{
1958 		.callback = dmi_disable_ioapicreroute,
1959 		.ident = "ASUSTek Computer INC. M2N-LR",
1960 		.matches = {
1961 			DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1962 			DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1963 		},
1964 	},
1965 	{}
1966 };
1967 
1968 /*
1969  * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1970  * remap the original interrupt in the Linux kernel to the boot interrupt, so
1971  * that a PCI device's interrupt handler is installed on the boot interrupt
1972  * line instead.
1973  */
1974 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1975 {
1976 	dmi_check_system(boot_interrupt_dmi_table);
1977 	if (noioapicquirk || noioapicreroute)
1978 		return;
1979 
1980 	dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1981 	pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1982 		 dev->vendor, dev->device);
1983 }
1984 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1985 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1986 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1987 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1988 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1989 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1990 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1991 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
1992 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_0,	quirk_reroute_to_boot_interrupts_intel);
1993 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80333_1,	quirk_reroute_to_boot_interrupts_intel);
1994 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB2_0,	quirk_reroute_to_boot_interrupts_intel);
1995 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_0,	quirk_reroute_to_boot_interrupts_intel);
1996 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXH_1,	quirk_reroute_to_boot_interrupts_intel);
1997 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_PXHV,	quirk_reroute_to_boot_interrupts_intel);
1998 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_0,	quirk_reroute_to_boot_interrupts_intel);
1999 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_80332_1,	quirk_reroute_to_boot_interrupts_intel);
2000 
2001 /*
2002  * On some chipsets we can disable the generation of legacy INTx boot
2003  * interrupts.
2004  */
2005 
2006 /*
2007  * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
2008  * 300641-004US, section 5.7.3.
2009  *
2010  * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
2011  * Core IO on Xeon E5 v2, see Intel order no 329188-003.
2012  * Core IO on Xeon E7 v2, see Intel order no 329595-002.
2013  * Core IO on Xeon E5 v3, see Intel order no 330784-003.
2014  * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
2015  * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
2016  * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
2017  * Core IO on Xeon D-1500, see Intel order no 332051-001.
2018  * Core IO on Xeon Scalable, see Intel order no 610950.
2019  */
2020 #define INTEL_6300_IOAPIC_ABAR		0x40	/* Bus 0, Dev 29, Func 5 */
2021 #define INTEL_6300_DISABLE_BOOT_IRQ	(1<<14)
2022 
2023 #define INTEL_CIPINTRC_CFG_OFFSET	0x14C	/* Bus 0, Dev 5, Func 0 */
2024 #define INTEL_CIPINTRC_DIS_INTX_ICH	(1<<25)
2025 
2026 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
2027 {
2028 	u16 pci_config_word;
2029 	u32 pci_config_dword;
2030 
2031 	if (noioapicquirk)
2032 		return;
2033 
2034 	switch (dev->device) {
2035 	case PCI_DEVICE_ID_INTEL_ESB_10:
2036 		pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2037 				     &pci_config_word);
2038 		pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2039 		pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2040 				      pci_config_word);
2041 		break;
2042 	case 0x3c28:	/* Xeon E5 1600/2600/4600	*/
2043 	case 0x0e28:	/* Xeon E5/E7 V2		*/
2044 	case 0x2f28:	/* Xeon E5/E7 V3,V4		*/
2045 	case 0x6f28:	/* Xeon D-1500			*/
2046 	case 0x2034:	/* Xeon Scalable Family		*/
2047 		pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2048 				      &pci_config_dword);
2049 		pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2050 		pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2051 				       pci_config_dword);
2052 		break;
2053 	default:
2054 		return;
2055 	}
2056 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2057 		 dev->vendor, dev->device);
2058 }
2059 /*
2060  * Device 29 Func 5 Device IDs of IO-APIC
2061  * containing ABAR—APIC1 Alternate Base Address Register
2062  */
2063 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB_10,
2064 		quirk_disable_intel_boot_interrupt);
2065 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_ESB_10,
2066 		quirk_disable_intel_boot_interrupt);
2067 
2068 /*
2069  * Device 5 Func 0 Device IDs of Core IO modules/hubs
2070  * containing Coherent Interface Protocol Interrupt Control
2071  *
2072  * Device IDs obtained from volume 2 datasheets of commented
2073  * families above.
2074  */
2075 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x3c28,
2076 		quirk_disable_intel_boot_interrupt);
2077 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x0e28,
2078 		quirk_disable_intel_boot_interrupt);
2079 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2f28,
2080 		quirk_disable_intel_boot_interrupt);
2081 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x6f28,
2082 		quirk_disable_intel_boot_interrupt);
2083 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	0x2034,
2084 		quirk_disable_intel_boot_interrupt);
2085 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x3c28,
2086 		quirk_disable_intel_boot_interrupt);
2087 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x0e28,
2088 		quirk_disable_intel_boot_interrupt);
2089 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x2f28,
2090 		quirk_disable_intel_boot_interrupt);
2091 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x6f28,
2092 		quirk_disable_intel_boot_interrupt);
2093 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL,	0x2034,
2094 		quirk_disable_intel_boot_interrupt);
2095 
2096 /* Disable boot interrupts on HT-1000 */
2097 #define BC_HT1000_FEATURE_REG		0x64
2098 #define BC_HT1000_PIC_REGS_ENABLE	(1<<0)
2099 #define BC_HT1000_MAP_IDX		0xC00
2100 #define BC_HT1000_MAP_DATA		0xC01
2101 
2102 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2103 {
2104 	u32 pci_config_dword;
2105 	u8 irq;
2106 
2107 	if (noioapicquirk)
2108 		return;
2109 
2110 	pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2111 	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2112 			BC_HT1000_PIC_REGS_ENABLE);
2113 
2114 	for (irq = 0x10; irq < 0x10 + 32; irq++) {
2115 		outb(irq, BC_HT1000_MAP_IDX);
2116 		outb(0x00, BC_HT1000_MAP_DATA);
2117 	}
2118 
2119 	pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2120 
2121 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2122 		 dev->vendor, dev->device);
2123 }
2124 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
2125 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS,   PCI_DEVICE_ID_SERVERWORKS_HT1000SB,	quirk_disable_broadcom_boot_interrupt);
2126 
2127 /* Disable boot interrupts on AMD and ATI chipsets */
2128 
2129 /*
2130  * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2131  * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2132  * (due to an erratum).
2133  */
2134 #define AMD_813X_MISC			0x40
2135 #define AMD_813X_NOIOAMODE		(1<<0)
2136 #define AMD_813X_REV_B1			0x12
2137 #define AMD_813X_REV_B2			0x13
2138 
2139 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2140 {
2141 	u32 pci_config_dword;
2142 
2143 	if (noioapicquirk)
2144 		return;
2145 	if ((dev->revision == AMD_813X_REV_B1) ||
2146 	    (dev->revision == AMD_813X_REV_B2))
2147 		return;
2148 
2149 	pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2150 	pci_config_dword &= ~AMD_813X_NOIOAMODE;
2151 	pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2152 
2153 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2154 		 dev->vendor, dev->device);
2155 }
2156 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2157 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8131_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2158 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2159 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,	PCI_DEVICE_ID_AMD_8132_BRIDGE,	quirk_disable_amd_813x_boot_interrupt);
2160 
2161 #define AMD_8111_PCI_IRQ_ROUTING	0x56
2162 
2163 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2164 {
2165 	u16 pci_config_word;
2166 
2167 	if (noioapicquirk)
2168 		return;
2169 
2170 	pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2171 	if (!pci_config_word) {
2172 		pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2173 			 dev->vendor, dev->device);
2174 		return;
2175 	}
2176 	pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2177 	pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2178 		 dev->vendor, dev->device);
2179 }
2180 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
2181 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD,   PCI_DEVICE_ID_AMD_8111_SMBUS,	quirk_disable_amd_8111_boot_interrupt);
2182 #endif /* CONFIG_X86_IO_APIC */
2183 
2184 /*
2185  * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2186  * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2187  * Re-allocate the region if needed...
2188  */
2189 static void quirk_tc86c001_ide(struct pci_dev *dev)
2190 {
2191 	struct resource *r = &dev->resource[0];
2192 
2193 	if (r->start & 0x8) {
2194 		r->flags |= IORESOURCE_UNSET;
2195 		r->start = 0;
2196 		r->end = 0xf;
2197 	}
2198 }
2199 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2200 			 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2201 			 quirk_tc86c001_ide);
2202 
2203 /*
2204  * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2205  * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2206  * being read correctly if bit 7 of the base address is set.
2207  * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2208  * Re-allocate the regions to a 256-byte boundary if necessary.
2209  */
2210 static void quirk_plx_pci9050(struct pci_dev *dev)
2211 {
2212 	unsigned int bar;
2213 
2214 	/* Fixed in revision 2 (PCI 9052). */
2215 	if (dev->revision >= 2)
2216 		return;
2217 	for (bar = 0; bar <= 1; bar++)
2218 		if (pci_resource_len(dev, bar) == 0x80 &&
2219 		    (pci_resource_start(dev, bar) & 0x80)) {
2220 			struct resource *r = &dev->resource[bar];
2221 			pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2222 				 bar);
2223 			r->flags |= IORESOURCE_UNSET;
2224 			r->start = 0;
2225 			r->end = 0xff;
2226 		}
2227 }
2228 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2229 			 quirk_plx_pci9050);
2230 /*
2231  * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2232  * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2233  * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2234  * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2235  *
2236  * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2237  * driver.
2238  */
2239 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2240 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2241 
2242 static void quirk_netmos(struct pci_dev *dev)
2243 {
2244 	unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2245 	unsigned int num_serial = dev->subsystem_device & 0xf;
2246 
2247 	/*
2248 	 * These Netmos parts are multiport serial devices with optional
2249 	 * parallel ports.  Even when parallel ports are present, they
2250 	 * are identified as class SERIAL, which means the serial driver
2251 	 * will claim them.  To prevent this, mark them as class OTHER.
2252 	 * These combo devices should be claimed by parport_serial.
2253 	 *
2254 	 * The subdevice ID is of the form 0x00PS, where <P> is the number
2255 	 * of parallel ports and <S> is the number of serial ports.
2256 	 */
2257 	switch (dev->device) {
2258 	case PCI_DEVICE_ID_NETMOS_9835:
2259 		/* Well, this rule doesn't hold for the following 9835 device */
2260 		if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2261 				dev->subsystem_device == 0x0299)
2262 			return;
2263 		fallthrough;
2264 	case PCI_DEVICE_ID_NETMOS_9735:
2265 	case PCI_DEVICE_ID_NETMOS_9745:
2266 	case PCI_DEVICE_ID_NETMOS_9845:
2267 	case PCI_DEVICE_ID_NETMOS_9855:
2268 		if (num_parallel) {
2269 			pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2270 				dev->device, num_parallel, num_serial);
2271 			dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2272 			    (dev->class & 0xff);
2273 		}
2274 	}
2275 }
2276 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2277 			 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2278 
2279 static void quirk_e100_interrupt(struct pci_dev *dev)
2280 {
2281 	u16 command, pmcsr;
2282 	u8 __iomem *csr;
2283 	u8 cmd_hi;
2284 
2285 	switch (dev->device) {
2286 	/* PCI IDs taken from drivers/net/e100.c */
2287 	case 0x1029:
2288 	case 0x1030 ... 0x1034:
2289 	case 0x1038 ... 0x103E:
2290 	case 0x1050 ... 0x1057:
2291 	case 0x1059:
2292 	case 0x1064 ... 0x106B:
2293 	case 0x1091 ... 0x1095:
2294 	case 0x1209:
2295 	case 0x1229:
2296 	case 0x2449:
2297 	case 0x2459:
2298 	case 0x245D:
2299 	case 0x27DC:
2300 		break;
2301 	default:
2302 		return;
2303 	}
2304 
2305 	/*
2306 	 * Some firmware hands off the e100 with interrupts enabled,
2307 	 * which can cause a flood of interrupts if packets are
2308 	 * received before the driver attaches to the device.  So
2309 	 * disable all e100 interrupts here.  The driver will
2310 	 * re-enable them when it's ready.
2311 	 */
2312 	pci_read_config_word(dev, PCI_COMMAND, &command);
2313 
2314 	if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2315 		return;
2316 
2317 	/*
2318 	 * Check that the device is in the D0 power state. If it's not,
2319 	 * there is no point to look any further.
2320 	 */
2321 	if (dev->pm_cap) {
2322 		pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2323 		if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2324 			return;
2325 	}
2326 
2327 	/* Convert from PCI bus to resource space.  */
2328 	csr = ioremap(pci_resource_start(dev, 0), 8);
2329 	if (!csr) {
2330 		pci_warn(dev, "Can't map e100 registers\n");
2331 		return;
2332 	}
2333 
2334 	cmd_hi = readb(csr + 3);
2335 	if (cmd_hi == 0) {
2336 		pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2337 		writeb(1, csr + 3);
2338 	}
2339 
2340 	iounmap(csr);
2341 }
2342 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2343 			PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2344 
2345 /*
2346  * The 82575 and 82598 may experience data corruption issues when transitioning
2347  * out of L0S.  To prevent this we need to disable L0S on the PCIe link.
2348  */
2349 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2350 {
2351 	pci_info(dev, "Disabling L0s\n");
2352 	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2353 }
2354 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2355 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2356 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2357 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2358 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2359 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2360 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2361 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2362 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2363 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2364 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2365 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2366 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2367 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2368 
2369 static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2370 {
2371 	pci_info(dev, "Disabling ASPM L0s/L1\n");
2372 	pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2373 }
2374 
2375 /*
2376  * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2377  * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2378  * disable both L0s and L1 for now to be safe.
2379  */
2380 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2381 
2382 /*
2383  * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2384  * Link bit cleared after starting the link retrain process to allow this
2385  * process to finish.
2386  *
2387  * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130.  See also the
2388  * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2389  */
2390 static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2391 {
2392 	dev->clear_retrain_link = 1;
2393 	pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2394 }
2395 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe110, quirk_enable_clear_retrain_link);
2396 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe111, quirk_enable_clear_retrain_link);
2397 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe130, quirk_enable_clear_retrain_link);
2398 
2399 static void fixup_rev1_53c810(struct pci_dev *dev)
2400 {
2401 	u32 class = dev->class;
2402 
2403 	/*
2404 	 * rev 1 ncr53c810 chips don't set the class at all which means
2405 	 * they don't get their resources remapped. Fix that here.
2406 	 */
2407 	if (class)
2408 		return;
2409 
2410 	dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2411 	pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2412 		 class, dev->class);
2413 }
2414 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2415 
2416 /* Enable 1k I/O space granularity on the Intel P64H2 */
2417 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2418 {
2419 	u16 en1k;
2420 
2421 	pci_read_config_word(dev, 0x40, &en1k);
2422 
2423 	if (en1k & 0x200) {
2424 		pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2425 		dev->io_window_1k = 1;
2426 	}
2427 }
2428 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2429 
2430 /*
2431  * Under some circumstances, AER is not linked with extended capabilities.
2432  * Force it to be linked by setting the corresponding control bit in the
2433  * config space.
2434  */
2435 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2436 {
2437 	uint8_t b;
2438 
2439 	if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2440 		if (!(b & 0x20)) {
2441 			pci_write_config_byte(dev, 0xf41, b | 0x20);
2442 			pci_info(dev, "Linking AER extended capability\n");
2443 		}
2444 	}
2445 }
2446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2447 			quirk_nvidia_ck804_pcie_aer_ext_cap);
2448 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA,  PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2449 			quirk_nvidia_ck804_pcie_aer_ext_cap);
2450 
2451 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2452 {
2453 	/*
2454 	 * Disable PCI Bus Parking and PCI Master read caching on CX700
2455 	 * which causes unspecified timing errors with a VT6212L on the PCI
2456 	 * bus leading to USB2.0 packet loss.
2457 	 *
2458 	 * This quirk is only enabled if a second (on the external PCI bus)
2459 	 * VT6212L is found -- the CX700 core itself also contains a USB
2460 	 * host controller with the same PCI ID as the VT6212L.
2461 	 */
2462 
2463 	/* Count VT6212L instances */
2464 	struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2465 		PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2466 	uint8_t b;
2467 
2468 	/*
2469 	 * p should contain the first (internal) VT6212L -- see if we have
2470 	 * an external one by searching again.
2471 	 */
2472 	p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2473 	if (!p)
2474 		return;
2475 	pci_dev_put(p);
2476 
2477 	if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2478 		if (b & 0x40) {
2479 			/* Turn off PCI Bus Parking */
2480 			pci_write_config_byte(dev, 0x76, b ^ 0x40);
2481 
2482 			pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2483 		}
2484 	}
2485 
2486 	if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2487 		if (b != 0) {
2488 			/* Turn off PCI Master read caching */
2489 			pci_write_config_byte(dev, 0x72, 0x0);
2490 
2491 			/* Set PCI Master Bus time-out to "1x16 PCLK" */
2492 			pci_write_config_byte(dev, 0x75, 0x1);
2493 
2494 			/* Disable "Read FIFO Timer" */
2495 			pci_write_config_byte(dev, 0x77, 0x0);
2496 
2497 			pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2498 		}
2499 	}
2500 }
2501 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2502 
2503 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2504 {
2505 	u32 rev;
2506 
2507 	pci_read_config_dword(dev, 0xf4, &rev);
2508 
2509 	/* Only CAP the MRRS if the device is a 5719 A0 */
2510 	if (rev == 0x05719000) {
2511 		int readrq = pcie_get_readrq(dev);
2512 		if (readrq > 2048)
2513 			pcie_set_readrq(dev, 2048);
2514 	}
2515 }
2516 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2517 			 PCI_DEVICE_ID_TIGON3_5719,
2518 			 quirk_brcm_5719_limit_mrrs);
2519 
2520 /*
2521  * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2522  * hide device 6 which configures the overflow device access containing the
2523  * DRBs - this is where we expose device 6.
2524  * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2525  */
2526 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2527 {
2528 	u8 reg;
2529 
2530 	if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2531 		pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2532 		pci_write_config_byte(dev, 0xF4, reg | 0x02);
2533 	}
2534 }
2535 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2536 			quirk_unhide_mch_dev6);
2537 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2538 			quirk_unhide_mch_dev6);
2539 
2540 #ifdef CONFIG_PCI_MSI
2541 /*
2542  * Some chipsets do not support MSI. We cannot easily rely on setting
2543  * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2544  * other buses controlled by the chipset even if Linux is not aware of it.
2545  * Instead of setting the flag on all buses in the machine, simply disable
2546  * MSI globally.
2547  */
2548 static void quirk_disable_all_msi(struct pci_dev *dev)
2549 {
2550 	pci_no_msi();
2551 	pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2552 }
2553 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2554 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2555 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2556 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2557 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2558 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2559 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2560 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2561 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SAMSUNG, 0xa5e3, quirk_disable_all_msi);
2562 
2563 /* Disable MSI on chipsets that are known to not support it */
2564 static void quirk_disable_msi(struct pci_dev *dev)
2565 {
2566 	if (dev->subordinate) {
2567 		pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2568 		dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2569 	}
2570 }
2571 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2572 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2573 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2574 
2575 /*
2576  * The APC bridge device in AMD 780 family northbridges has some random
2577  * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2578  * we use the possible vendor/device IDs of the host bridge for the
2579  * declared quirk, and search for the APC bridge by slot number.
2580  */
2581 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2582 {
2583 	struct pci_dev *apc_bridge;
2584 
2585 	apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2586 	if (apc_bridge) {
2587 		if (apc_bridge->device == 0x9602)
2588 			quirk_disable_msi(apc_bridge);
2589 		pci_dev_put(apc_bridge);
2590 	}
2591 }
2592 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2593 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2594 
2595 /*
2596  * Go through the list of HyperTransport capabilities and return 1 if a HT
2597  * MSI capability is found and enabled.
2598  */
2599 static int msi_ht_cap_enabled(struct pci_dev *dev)
2600 {
2601 	int pos, ttl = PCI_FIND_CAP_TTL;
2602 
2603 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2604 	while (pos && ttl--) {
2605 		u8 flags;
2606 
2607 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2608 					 &flags) == 0) {
2609 			pci_info(dev, "Found %s HT MSI Mapping\n",
2610 				flags & HT_MSI_FLAGS_ENABLE ?
2611 				"enabled" : "disabled");
2612 			return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2613 		}
2614 
2615 		pos = pci_find_next_ht_capability(dev, pos,
2616 						  HT_CAPTYPE_MSI_MAPPING);
2617 	}
2618 	return 0;
2619 }
2620 
2621 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2622 static void quirk_msi_ht_cap(struct pci_dev *dev)
2623 {
2624 	if (!msi_ht_cap_enabled(dev))
2625 		quirk_disable_msi(dev);
2626 }
2627 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2628 			quirk_msi_ht_cap);
2629 
2630 /*
2631  * The nVidia CK804 chipset may have 2 HT MSI mappings.  MSI is supported
2632  * if the MSI capability is set in any of these mappings.
2633  */
2634 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2635 {
2636 	struct pci_dev *pdev;
2637 
2638 	/*
2639 	 * Check HT MSI cap on this chipset and the root one.  A single one
2640 	 * having MSI is enough to be sure that MSI is supported.
2641 	 */
2642 	pdev = pci_get_slot(dev->bus, 0);
2643 	if (!pdev)
2644 		return;
2645 	if (!msi_ht_cap_enabled(pdev))
2646 		quirk_msi_ht_cap(dev);
2647 	pci_dev_put(pdev);
2648 }
2649 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2650 			quirk_nvidia_ck804_msi_ht_cap);
2651 
2652 /* Force enable MSI mapping capability on HT bridges */
2653 static void ht_enable_msi_mapping(struct pci_dev *dev)
2654 {
2655 	int pos, ttl = PCI_FIND_CAP_TTL;
2656 
2657 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2658 	while (pos && ttl--) {
2659 		u8 flags;
2660 
2661 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2662 					 &flags) == 0) {
2663 			pci_info(dev, "Enabling HT MSI Mapping\n");
2664 
2665 			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2666 					      flags | HT_MSI_FLAGS_ENABLE);
2667 		}
2668 		pos = pci_find_next_ht_capability(dev, pos,
2669 						  HT_CAPTYPE_MSI_MAPPING);
2670 	}
2671 }
2672 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2673 			 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2674 			 ht_enable_msi_mapping);
2675 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2676 			 ht_enable_msi_mapping);
2677 
2678 /*
2679  * The P5N32-SLI motherboards from Asus have a problem with MSI
2680  * for the MCP55 NIC. It is not yet determined whether the MSI problem
2681  * also affects other devices. As for now, turn off MSI for this device.
2682  */
2683 static void nvenet_msi_disable(struct pci_dev *dev)
2684 {
2685 	const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2686 
2687 	if (board_name &&
2688 	    (strstr(board_name, "P5N32-SLI PREMIUM") ||
2689 	     strstr(board_name, "P5N32-E SLI"))) {
2690 		pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2691 		dev->no_msi = 1;
2692 	}
2693 }
2694 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2695 			PCI_DEVICE_ID_NVIDIA_NVENET_15,
2696 			nvenet_msi_disable);
2697 
2698 /*
2699  * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled,
2700  * then the device can't use INTx interrupts. Tegra's PCIe root ports don't
2701  * generate MSI interrupts for PME and AER events instead only INTx interrupts
2702  * are generated. Though Tegra's PCIe root ports can generate MSI interrupts
2703  * for other events, since PCIe specificiation doesn't support using a mix of
2704  * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2705  * service drivers registering their respective ISRs for MSIs.
2706  */
2707 static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2708 {
2709 	dev->no_msi = 1;
2710 }
2711 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2712 			      PCI_CLASS_BRIDGE_PCI, 8,
2713 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2714 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2715 			      PCI_CLASS_BRIDGE_PCI, 8,
2716 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2717 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2718 			      PCI_CLASS_BRIDGE_PCI, 8,
2719 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2720 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2721 			      PCI_CLASS_BRIDGE_PCI, 8,
2722 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2723 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2724 			      PCI_CLASS_BRIDGE_PCI, 8,
2725 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2726 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2727 			      PCI_CLASS_BRIDGE_PCI, 8,
2728 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2729 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2730 			      PCI_CLASS_BRIDGE_PCI, 8,
2731 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2732 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2733 			      PCI_CLASS_BRIDGE_PCI, 8,
2734 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2735 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2736 			      PCI_CLASS_BRIDGE_PCI, 8,
2737 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2738 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2739 			      PCI_CLASS_BRIDGE_PCI, 8,
2740 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2741 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2742 			      PCI_CLASS_BRIDGE_PCI, 8,
2743 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2744 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2745 			      PCI_CLASS_BRIDGE_PCI, 8,
2746 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2747 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2748 			      PCI_CLASS_BRIDGE_PCI, 8,
2749 			      pci_quirk_nvidia_tegra_disable_rp_msi);
2750 
2751 /*
2752  * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2753  * config register.  This register controls the routing of legacy
2754  * interrupts from devices that route through the MCP55.  If this register
2755  * is misprogrammed, interrupts are only sent to the BSP, unlike
2756  * conventional systems where the IRQ is broadcast to all online CPUs.  Not
2757  * having this register set properly prevents kdump from booting up
2758  * properly, so let's make sure that we have it set correctly.
2759  * Note that this is an undocumented register.
2760  */
2761 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2762 {
2763 	u32 cfg;
2764 
2765 	if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2766 		return;
2767 
2768 	pci_read_config_dword(dev, 0x74, &cfg);
2769 
2770 	if (cfg & ((1 << 2) | (1 << 15))) {
2771 		pr_info("Rewriting IRQ routing register on MCP55\n");
2772 		cfg &= ~((1 << 2) | (1 << 15));
2773 		pci_write_config_dword(dev, 0x74, cfg);
2774 	}
2775 }
2776 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2777 			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2778 			nvbridge_check_legacy_irq_routing);
2779 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2780 			PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2781 			nvbridge_check_legacy_irq_routing);
2782 
2783 static int ht_check_msi_mapping(struct pci_dev *dev)
2784 {
2785 	int pos, ttl = PCI_FIND_CAP_TTL;
2786 	int found = 0;
2787 
2788 	/* Check if there is HT MSI cap or enabled on this device */
2789 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2790 	while (pos && ttl--) {
2791 		u8 flags;
2792 
2793 		if (found < 1)
2794 			found = 1;
2795 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2796 					 &flags) == 0) {
2797 			if (flags & HT_MSI_FLAGS_ENABLE) {
2798 				if (found < 2) {
2799 					found = 2;
2800 					break;
2801 				}
2802 			}
2803 		}
2804 		pos = pci_find_next_ht_capability(dev, pos,
2805 						  HT_CAPTYPE_MSI_MAPPING);
2806 	}
2807 
2808 	return found;
2809 }
2810 
2811 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2812 {
2813 	struct pci_dev *dev;
2814 	int pos;
2815 	int i, dev_no;
2816 	int found = 0;
2817 
2818 	dev_no = host_bridge->devfn >> 3;
2819 	for (i = dev_no + 1; i < 0x20; i++) {
2820 		dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2821 		if (!dev)
2822 			continue;
2823 
2824 		/* found next host bridge? */
2825 		pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2826 		if (pos != 0) {
2827 			pci_dev_put(dev);
2828 			break;
2829 		}
2830 
2831 		if (ht_check_msi_mapping(dev)) {
2832 			found = 1;
2833 			pci_dev_put(dev);
2834 			break;
2835 		}
2836 		pci_dev_put(dev);
2837 	}
2838 
2839 	return found;
2840 }
2841 
2842 #define PCI_HT_CAP_SLAVE_CTRL0     4    /* link control */
2843 #define PCI_HT_CAP_SLAVE_CTRL1     8    /* link control to */
2844 
2845 static int is_end_of_ht_chain(struct pci_dev *dev)
2846 {
2847 	int pos, ctrl_off;
2848 	int end = 0;
2849 	u16 flags, ctrl;
2850 
2851 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2852 
2853 	if (!pos)
2854 		goto out;
2855 
2856 	pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2857 
2858 	ctrl_off = ((flags >> 10) & 1) ?
2859 			PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2860 	pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2861 
2862 	if (ctrl & (1 << 6))
2863 		end = 1;
2864 
2865 out:
2866 	return end;
2867 }
2868 
2869 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2870 {
2871 	struct pci_dev *host_bridge;
2872 	int pos;
2873 	int i, dev_no;
2874 	int found = 0;
2875 
2876 	dev_no = dev->devfn >> 3;
2877 	for (i = dev_no; i >= 0; i--) {
2878 		host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2879 		if (!host_bridge)
2880 			continue;
2881 
2882 		pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2883 		if (pos != 0) {
2884 			found = 1;
2885 			break;
2886 		}
2887 		pci_dev_put(host_bridge);
2888 	}
2889 
2890 	if (!found)
2891 		return;
2892 
2893 	/* don't enable end_device/host_bridge with leaf directly here */
2894 	if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2895 	    host_bridge_with_leaf(host_bridge))
2896 		goto out;
2897 
2898 	/* root did that ! */
2899 	if (msi_ht_cap_enabled(host_bridge))
2900 		goto out;
2901 
2902 	ht_enable_msi_mapping(dev);
2903 
2904 out:
2905 	pci_dev_put(host_bridge);
2906 }
2907 
2908 static void ht_disable_msi_mapping(struct pci_dev *dev)
2909 {
2910 	int pos, ttl = PCI_FIND_CAP_TTL;
2911 
2912 	pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2913 	while (pos && ttl--) {
2914 		u8 flags;
2915 
2916 		if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2917 					 &flags) == 0) {
2918 			pci_info(dev, "Disabling HT MSI Mapping\n");
2919 
2920 			pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2921 					      flags & ~HT_MSI_FLAGS_ENABLE);
2922 		}
2923 		pos = pci_find_next_ht_capability(dev, pos,
2924 						  HT_CAPTYPE_MSI_MAPPING);
2925 	}
2926 }
2927 
2928 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2929 {
2930 	struct pci_dev *host_bridge;
2931 	int pos;
2932 	int found;
2933 
2934 	if (!pci_msi_enabled())
2935 		return;
2936 
2937 	/* check if there is HT MSI cap or enabled on this device */
2938 	found = ht_check_msi_mapping(dev);
2939 
2940 	/* no HT MSI CAP */
2941 	if (found == 0)
2942 		return;
2943 
2944 	/*
2945 	 * HT MSI mapping should be disabled on devices that are below
2946 	 * a non-Hypertransport host bridge. Locate the host bridge...
2947 	 */
2948 	host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2949 						  PCI_DEVFN(0, 0));
2950 	if (host_bridge == NULL) {
2951 		pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2952 		return;
2953 	}
2954 
2955 	pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2956 	if (pos != 0) {
2957 		/* Host bridge is to HT */
2958 		if (found == 1) {
2959 			/* it is not enabled, try to enable it */
2960 			if (all)
2961 				ht_enable_msi_mapping(dev);
2962 			else
2963 				nv_ht_enable_msi_mapping(dev);
2964 		}
2965 		goto out;
2966 	}
2967 
2968 	/* HT MSI is not enabled */
2969 	if (found == 1)
2970 		goto out;
2971 
2972 	/* Host bridge is not to HT, disable HT MSI mapping on this device */
2973 	ht_disable_msi_mapping(dev);
2974 
2975 out:
2976 	pci_dev_put(host_bridge);
2977 }
2978 
2979 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2980 {
2981 	return __nv_msi_ht_cap_quirk(dev, 1);
2982 }
2983 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2984 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2985 
2986 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2987 {
2988 	return __nv_msi_ht_cap_quirk(dev, 0);
2989 }
2990 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2991 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2992 
2993 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2994 {
2995 	dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2996 }
2997 
2998 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2999 {
3000 	struct pci_dev *p;
3001 
3002 	/*
3003 	 * SB700 MSI issue will be fixed at HW level from revision A21;
3004 	 * we need check PCI REVISION ID of SMBus controller to get SB700
3005 	 * revision.
3006 	 */
3007 	p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3008 			   NULL);
3009 	if (!p)
3010 		return;
3011 
3012 	if ((p->revision < 0x3B) && (p->revision >= 0x30))
3013 		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3014 	pci_dev_put(p);
3015 }
3016 
3017 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
3018 {
3019 	/* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
3020 	if (dev->revision < 0x18) {
3021 		pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3022 		dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3023 	}
3024 }
3025 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3026 			PCI_DEVICE_ID_TIGON3_5780,
3027 			quirk_msi_intx_disable_bug);
3028 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3029 			PCI_DEVICE_ID_TIGON3_5780S,
3030 			quirk_msi_intx_disable_bug);
3031 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3032 			PCI_DEVICE_ID_TIGON3_5714,
3033 			quirk_msi_intx_disable_bug);
3034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3035 			PCI_DEVICE_ID_TIGON3_5714S,
3036 			quirk_msi_intx_disable_bug);
3037 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3038 			PCI_DEVICE_ID_TIGON3_5715,
3039 			quirk_msi_intx_disable_bug);
3040 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3041 			PCI_DEVICE_ID_TIGON3_5715S,
3042 			quirk_msi_intx_disable_bug);
3043 
3044 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3045 			quirk_msi_intx_disable_ati_bug);
3046 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3047 			quirk_msi_intx_disable_ati_bug);
3048 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3049 			quirk_msi_intx_disable_ati_bug);
3050 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3051 			quirk_msi_intx_disable_ati_bug);
3052 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3053 			quirk_msi_intx_disable_ati_bug);
3054 
3055 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3056 			quirk_msi_intx_disable_bug);
3057 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3058 			quirk_msi_intx_disable_bug);
3059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3060 			quirk_msi_intx_disable_bug);
3061 
3062 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3063 			quirk_msi_intx_disable_bug);
3064 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3065 			quirk_msi_intx_disable_bug);
3066 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3067 			quirk_msi_intx_disable_bug);
3068 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3069 			quirk_msi_intx_disable_bug);
3070 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3071 			quirk_msi_intx_disable_bug);
3072 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3073 			quirk_msi_intx_disable_bug);
3074 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3075 			quirk_msi_intx_disable_qca_bug);
3076 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3077 			quirk_msi_intx_disable_qca_bug);
3078 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3079 			quirk_msi_intx_disable_qca_bug);
3080 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3081 			quirk_msi_intx_disable_qca_bug);
3082 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3083 			quirk_msi_intx_disable_qca_bug);
3084 
3085 /*
3086  * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3087  * should be disabled on platforms where the device (mistakenly) advertises it.
3088  *
3089  * Notice that this quirk also disables MSI (which may work, but hasn't been
3090  * tested), since currently there is no standard way to disable only MSI-X.
3091  *
3092  * The 0031 device id is reused for other non Root Port device types,
3093  * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3094  */
3095 static void quirk_al_msi_disable(struct pci_dev *dev)
3096 {
3097 	dev->no_msi = 1;
3098 	pci_warn(dev, "Disabling MSI/MSI-X\n");
3099 }
3100 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3101 			      PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3102 #endif /* CONFIG_PCI_MSI */
3103 
3104 /*
3105  * Allow manual resource allocation for PCI hotplug bridges via
3106  * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3107  * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3108  * allocate resources when hotplug device is inserted and PCI bus is
3109  * rescanned.
3110  */
3111 static void quirk_hotplug_bridge(struct pci_dev *dev)
3112 {
3113 	dev->is_hotplug_bridge = 1;
3114 }
3115 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3116 
3117 /*
3118  * This is a quirk for the Ricoh MMC controller found as a part of some
3119  * multifunction chips.
3120  *
3121  * This is very similar and based on the ricoh_mmc driver written by
3122  * Philip Langdale. Thank you for these magic sequences.
3123  *
3124  * These chips implement the four main memory card controllers (SD, MMC,
3125  * MS, xD) and one or both of CardBus or FireWire.
3126  *
3127  * It happens that they implement SD and MMC support as separate
3128  * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3129  * cards but the chip detects MMC cards in hardware and directs them to the
3130  * MMC controller - so the SDHCI driver never sees them.
3131  *
3132  * To get around this, we must disable the useless MMC controller.  At that
3133  * point, the SDHCI controller will start seeing them.  It seems to be the
3134  * case that the relevant PCI registers to deactivate the MMC controller
3135  * live on PCI function 0, which might be the CardBus controller or the
3136  * FireWire controller, depending on the particular chip in question
3137  *
3138  * This has to be done early, because as soon as we disable the MMC controller
3139  * other PCI functions shift up one level, e.g. function #2 becomes function
3140  * #1, and this will confuse the PCI core.
3141  */
3142 #ifdef CONFIG_MMC_RICOH_MMC
3143 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3144 {
3145 	u8 write_enable;
3146 	u8 write_target;
3147 	u8 disable;
3148 
3149 	/*
3150 	 * Disable via CardBus interface
3151 	 *
3152 	 * This must be done via function #0
3153 	 */
3154 	if (PCI_FUNC(dev->devfn))
3155 		return;
3156 
3157 	pci_read_config_byte(dev, 0xB7, &disable);
3158 	if (disable & 0x02)
3159 		return;
3160 
3161 	pci_read_config_byte(dev, 0x8E, &write_enable);
3162 	pci_write_config_byte(dev, 0x8E, 0xAA);
3163 	pci_read_config_byte(dev, 0x8D, &write_target);
3164 	pci_write_config_byte(dev, 0x8D, 0xB7);
3165 	pci_write_config_byte(dev, 0xB7, disable | 0x02);
3166 	pci_write_config_byte(dev, 0x8E, write_enable);
3167 	pci_write_config_byte(dev, 0x8D, write_target);
3168 
3169 	pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3170 	pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3171 }
3172 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3173 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3174 
3175 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3176 {
3177 	u8 write_enable;
3178 	u8 disable;
3179 
3180 	/*
3181 	 * Disable via FireWire interface
3182 	 *
3183 	 * This must be done via function #0
3184 	 */
3185 	if (PCI_FUNC(dev->devfn))
3186 		return;
3187 	/*
3188 	 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3189 	 * certain types of SD/MMC cards. Lowering the SD base clock
3190 	 * frequency from 200Mhz to 50Mhz fixes this issue.
3191 	 *
3192 	 * 0x150 - SD2.0 mode enable for changing base clock
3193 	 *	   frequency to 50Mhz
3194 	 * 0xe1  - Base clock frequency
3195 	 * 0x32  - 50Mhz new clock frequency
3196 	 * 0xf9  - Key register for 0x150
3197 	 * 0xfc  - key register for 0xe1
3198 	 */
3199 	if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3200 	    dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3201 		pci_write_config_byte(dev, 0xf9, 0xfc);
3202 		pci_write_config_byte(dev, 0x150, 0x10);
3203 		pci_write_config_byte(dev, 0xf9, 0x00);
3204 		pci_write_config_byte(dev, 0xfc, 0x01);
3205 		pci_write_config_byte(dev, 0xe1, 0x32);
3206 		pci_write_config_byte(dev, 0xfc, 0x00);
3207 
3208 		pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3209 	}
3210 
3211 	pci_read_config_byte(dev, 0xCB, &disable);
3212 
3213 	if (disable & 0x02)
3214 		return;
3215 
3216 	pci_read_config_byte(dev, 0xCA, &write_enable);
3217 	pci_write_config_byte(dev, 0xCA, 0x57);
3218 	pci_write_config_byte(dev, 0xCB, disable | 0x02);
3219 	pci_write_config_byte(dev, 0xCA, write_enable);
3220 
3221 	pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3222 	pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3223 
3224 }
3225 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3226 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3227 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3228 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3229 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3230 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3231 #endif /*CONFIG_MMC_RICOH_MMC*/
3232 
3233 #ifdef CONFIG_DMAR_TABLE
3234 #define VTUNCERRMSK_REG	0x1ac
3235 #define VTD_MSK_SPEC_ERRORS	(1 << 31)
3236 /*
3237  * This is a quirk for masking VT-d spec-defined errors to platform error
3238  * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3239  * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3240  * on the RAS config settings of the platform) when a VT-d fault happens.
3241  * The resulting SMI caused the system to hang.
3242  *
3243  * VT-d spec-related errors are already handled by the VT-d OS code, so no
3244  * need to report the same error through other channels.
3245  */
3246 static void vtd_mask_spec_errors(struct pci_dev *dev)
3247 {
3248 	u32 word;
3249 
3250 	pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3251 	pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3252 }
3253 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3254 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3255 #endif
3256 
3257 static void fixup_ti816x_class(struct pci_dev *dev)
3258 {
3259 	u32 class = dev->class;
3260 
3261 	/* TI 816x devices do not have class code set when in PCIe boot mode */
3262 	dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3263 	pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3264 		 class, dev->class);
3265 }
3266 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3267 			      PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3268 
3269 /*
3270  * Some PCIe devices do not work reliably with the claimed maximum
3271  * payload size supported.
3272  */
3273 static void fixup_mpss_256(struct pci_dev *dev)
3274 {
3275 	dev->pcie_mpss = 1; /* 256 bytes */
3276 }
3277 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3278 			PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3279 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3280 			PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3281 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3282 			PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3283 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3284 
3285 /*
3286  * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3287  * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3288  * Since there is no way of knowing what the PCIe MPS on each fabric will be
3289  * until all of the devices are discovered and buses walked, read completion
3290  * coalescing must be disabled.  Unfortunately, it cannot be re-enabled because
3291  * it is possible to hotplug a device with MPS of 256B.
3292  */
3293 static void quirk_intel_mc_errata(struct pci_dev *dev)
3294 {
3295 	int err;
3296 	u16 rcc;
3297 
3298 	if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3299 	    pcie_bus_config == PCIE_BUS_DEFAULT)
3300 		return;
3301 
3302 	/*
3303 	 * Intel erratum specifies bits to change but does not say what
3304 	 * they are.  Keeping them magical until such time as the registers
3305 	 * and values can be explained.
3306 	 */
3307 	err = pci_read_config_word(dev, 0x48, &rcc);
3308 	if (err) {
3309 		pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3310 		return;
3311 	}
3312 
3313 	if (!(rcc & (1 << 10)))
3314 		return;
3315 
3316 	rcc &= ~(1 << 10);
3317 
3318 	err = pci_write_config_word(dev, 0x48, rcc);
3319 	if (err) {
3320 		pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3321 		return;
3322 	}
3323 
3324 	pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3325 }
3326 /* Intel 5000 series memory controllers and ports 2-7 */
3327 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3328 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3329 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3330 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3331 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3332 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3333 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3335 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3336 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3337 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3338 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3339 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3340 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3341 /* Intel 5100 series memory controllers and ports 2-7 */
3342 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3344 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3345 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3346 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3347 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3348 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3349 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3350 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3351 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3352 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3353 
3354 /*
3355  * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3356  * To work around this, query the size it should be configured to by the
3357  * device and modify the resource end to correspond to this new size.
3358  */
3359 static void quirk_intel_ntb(struct pci_dev *dev)
3360 {
3361 	int rc;
3362 	u8 val;
3363 
3364 	rc = pci_read_config_byte(dev, 0x00D0, &val);
3365 	if (rc)
3366 		return;
3367 
3368 	dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3369 
3370 	rc = pci_read_config_byte(dev, 0x00D1, &val);
3371 	if (rc)
3372 		return;
3373 
3374 	dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3375 }
3376 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3377 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3378 
3379 /*
3380  * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3381  * though no one is handling them (e.g., if the i915 driver is never
3382  * loaded).  Additionally the interrupt destination is not set up properly
3383  * and the interrupt ends up -somewhere-.
3384  *
3385  * These spurious interrupts are "sticky" and the kernel disables the
3386  * (shared) interrupt line after 100,000+ generated interrupts.
3387  *
3388  * Fix it by disabling the still enabled interrupts.  This resolves crashes
3389  * often seen on monitor unplug.
3390  */
3391 #define I915_DEIER_REG 0x4400c
3392 static void disable_igfx_irq(struct pci_dev *dev)
3393 {
3394 	void __iomem *regs = pci_iomap(dev, 0, 0);
3395 	if (regs == NULL) {
3396 		pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3397 		return;
3398 	}
3399 
3400 	/* Check if any interrupt line is still enabled */
3401 	if (readl(regs + I915_DEIER_REG) != 0) {
3402 		pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3403 
3404 		writel(0, regs + I915_DEIER_REG);
3405 	}
3406 
3407 	pci_iounmap(dev, regs);
3408 }
3409 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3410 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3411 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3412 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3413 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3414 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3415 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3416 
3417 /*
3418  * PCI devices which are on Intel chips can skip the 10ms delay
3419  * before entering D3 mode.
3420  */
3421 static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3422 {
3423 	dev->d3hot_delay = 0;
3424 }
3425 /* C600 Series devices do not need 10ms d3hot_delay */
3426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3429 /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */
3430 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3435 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3436 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3437 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3441 /* Intel Cherrytrail devices do not need 10ms d3hot_delay */
3442 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3449 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3450 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
3451 
3452 /*
3453  * Some devices may pass our check in pci_intx_mask_supported() if
3454  * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3455  * support this feature.
3456  */
3457 static void quirk_broken_intx_masking(struct pci_dev *dev)
3458 {
3459 	dev->broken_intx_masking = 1;
3460 }
3461 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3462 			quirk_broken_intx_masking);
3463 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3464 			quirk_broken_intx_masking);
3465 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3466 			quirk_broken_intx_masking);
3467 
3468 /*
3469  * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3470  * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3471  *
3472  * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3473  */
3474 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3475 			quirk_broken_intx_masking);
3476 
3477 /*
3478  * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3479  * DisINTx can be set but the interrupt status bit is non-functional.
3480  */
3481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3482 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3483 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3484 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3485 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3486 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3487 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3488 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3489 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3490 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3491 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3492 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3493 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3494 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3495 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3496 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3497 
3498 static u16 mellanox_broken_intx_devs[] = {
3499 	PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3500 	PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3501 	PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3502 	PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3503 	PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3504 	PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3505 	PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3506 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3507 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3508 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3509 	PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3510 	PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3511 	PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3512 	PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3513 };
3514 
3515 #define CONNECTX_4_CURR_MAX_MINOR 99
3516 #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3517 
3518 /*
3519  * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3520  * If so, don't mark it as broken.
3521  * FW minor > 99 means older FW version format and no INTx masking support.
3522  * FW minor < 14 means new FW version format and no INTx masking support.
3523  */
3524 static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3525 {
3526 	__be32 __iomem *fw_ver;
3527 	u16 fw_major;
3528 	u16 fw_minor;
3529 	u16 fw_subminor;
3530 	u32 fw_maj_min;
3531 	u32 fw_sub_min;
3532 	int i;
3533 
3534 	for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3535 		if (pdev->device == mellanox_broken_intx_devs[i]) {
3536 			pdev->broken_intx_masking = 1;
3537 			return;
3538 		}
3539 	}
3540 
3541 	/*
3542 	 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3543 	 * support so shouldn't be checked further
3544 	 */
3545 	if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3546 		return;
3547 
3548 	if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3549 	    pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3550 		return;
3551 
3552 	/* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3553 	if (pci_enable_device_mem(pdev)) {
3554 		pci_warn(pdev, "Can't enable device memory\n");
3555 		return;
3556 	}
3557 
3558 	fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3559 	if (!fw_ver) {
3560 		pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3561 		goto out;
3562 	}
3563 
3564 	/* Reading from resource space should be 32b aligned */
3565 	fw_maj_min = ioread32be(fw_ver);
3566 	fw_sub_min = ioread32be(fw_ver + 1);
3567 	fw_major = fw_maj_min & 0xffff;
3568 	fw_minor = fw_maj_min >> 16;
3569 	fw_subminor = fw_sub_min & 0xffff;
3570 	if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3571 	    fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3572 		pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3573 			 fw_major, fw_minor, fw_subminor, pdev->device ==
3574 			 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3575 		pdev->broken_intx_masking = 1;
3576 	}
3577 
3578 	iounmap(fw_ver);
3579 
3580 out:
3581 	pci_disable_device(pdev);
3582 }
3583 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3584 			mellanox_check_broken_intx_masking);
3585 
3586 static void quirk_no_bus_reset(struct pci_dev *dev)
3587 {
3588 	dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3589 }
3590 
3591 /*
3592  * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be
3593  * prevented for those affected devices.
3594  */
3595 static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3596 {
3597 	if ((dev->device & 0xffc0) == 0x2340)
3598 		quirk_no_bus_reset(dev);
3599 }
3600 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3601 			 quirk_nvidia_no_bus_reset);
3602 
3603 /*
3604  * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3605  * The device will throw a Link Down error on AER-capable systems and
3606  * regardless of AER, config space of the device is never accessible again
3607  * and typically causes the system to hang or reset when access is attempted.
3608  * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/
3609  */
3610 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3611 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3612 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3613 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3614 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3615 
3616 /*
3617  * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3618  * reset when used with certain child devices.  After the reset, config
3619  * accesses to the child may fail.
3620  */
3621 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3622 
3623 /*
3624  * Some TI KeyStone C667X devices do not support bus/hot reset.  The PCIESS
3625  * automatically disables LTSSM when Secondary Bus Reset is received and
3626  * the device stops working.  Prevent bus reset for these devices.  With
3627  * this change, the device can be assigned to VMs with VFIO, but it will
3628  * leak state between VMs.  Reference
3629  * https://e2e.ti.com/support/processors/f/791/t/954382
3630  */
3631 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3632 
3633 static void quirk_no_pm_reset(struct pci_dev *dev)
3634 {
3635 	/*
3636 	 * We can't do a bus reset on root bus devices, but an ineffective
3637 	 * PM reset may be better than nothing.
3638 	 */
3639 	if (!pci_is_root_bus(dev->bus))
3640 		dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3641 }
3642 
3643 /*
3644  * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3645  * causes a reset (i.e., they advertise NoSoftRst-).  This transition seems
3646  * to have no effect on the device: it retains the framebuffer contents and
3647  * monitor sync.  Advertising this support makes other layers, like VFIO,
3648  * assume pci_reset_function() is viable for this device.  Mark it as
3649  * unavailable to skip it when testing reset methods.
3650  */
3651 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3652 			       PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3653 
3654 /*
3655  * Thunderbolt controllers with broken MSI hotplug signaling:
3656  * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3657  * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3658  */
3659 static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3660 {
3661 	if (pdev->is_hotplug_bridge &&
3662 	    (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3663 	     pdev->revision <= 1))
3664 		pdev->no_msi = 1;
3665 }
3666 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3667 			quirk_thunderbolt_hotplug_msi);
3668 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3669 			quirk_thunderbolt_hotplug_msi);
3670 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3671 			quirk_thunderbolt_hotplug_msi);
3672 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3673 			quirk_thunderbolt_hotplug_msi);
3674 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3675 			quirk_thunderbolt_hotplug_msi);
3676 
3677 #ifdef CONFIG_ACPI
3678 /*
3679  * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3680  *
3681  * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3682  * shutdown before suspend. Otherwise the native host interface (NHI) will not
3683  * be present after resume if a device was plugged in before suspend.
3684  *
3685  * The Thunderbolt controller consists of a PCIe switch with downstream
3686  * bridges leading to the NHI and to the tunnel PCI bridges.
3687  *
3688  * This quirk cuts power to the whole chip. Therefore we have to apply it
3689  * during suspend_noirq of the upstream bridge.
3690  *
3691  * Power is automagically restored before resume. No action is needed.
3692  */
3693 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3694 {
3695 	acpi_handle bridge, SXIO, SXFP, SXLV;
3696 
3697 	if (!x86_apple_machine)
3698 		return;
3699 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3700 		return;
3701 
3702 	/*
3703 	 * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller.
3704 	 * We don't know how to turn it back on again, but firmware does,
3705 	 * so we can only use SXIO/SXFP/SXLF if we're suspending via
3706 	 * firmware.
3707 	 */
3708 	if (!pm_suspend_via_firmware())
3709 		return;
3710 
3711 	bridge = ACPI_HANDLE(&dev->dev);
3712 	if (!bridge)
3713 		return;
3714 
3715 	/*
3716 	 * SXIO and SXLV are present only on machines requiring this quirk.
3717 	 * Thunderbolt bridges in external devices might have the same
3718 	 * device ID as those on the host, but they will not have the
3719 	 * associated ACPI methods. This implicitly checks that we are at
3720 	 * the right bridge.
3721 	 */
3722 	if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3723 	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3724 	    || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3725 		return;
3726 	pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3727 
3728 	/* magic sequence */
3729 	acpi_execute_simple_method(SXIO, NULL, 1);
3730 	acpi_execute_simple_method(SXFP, NULL, 0);
3731 	msleep(300);
3732 	acpi_execute_simple_method(SXLV, NULL, 0);
3733 	acpi_execute_simple_method(SXIO, NULL, 0);
3734 	acpi_execute_simple_method(SXLV, NULL, 0);
3735 }
3736 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3737 			       PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3738 			       quirk_apple_poweroff_thunderbolt);
3739 #endif
3740 
3741 /*
3742  * Following are device-specific reset methods which can be used to
3743  * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3744  * not available.
3745  */
3746 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, bool probe)
3747 {
3748 	/*
3749 	 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3750 	 *
3751 	 * The 82599 supports FLR on VFs, but FLR support is reported only
3752 	 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3753 	 * Thus we must call pcie_flr() directly without first checking if it is
3754 	 * supported.
3755 	 */
3756 	if (!probe)
3757 		pcie_flr(dev);
3758 	return 0;
3759 }
3760 
3761 #define SOUTH_CHICKEN2		0xc2004
3762 #define PCH_PP_STATUS		0xc7200
3763 #define PCH_PP_CONTROL		0xc7204
3764 #define MSG_CTL			0x45010
3765 #define NSDE_PWR_STATE		0xd0100
3766 #define IGD_OPERATION_TIMEOUT	10000     /* set timeout 10 seconds */
3767 
3768 static int reset_ivb_igd(struct pci_dev *dev, bool probe)
3769 {
3770 	void __iomem *mmio_base;
3771 	unsigned long timeout;
3772 	u32 val;
3773 
3774 	if (probe)
3775 		return 0;
3776 
3777 	mmio_base = pci_iomap(dev, 0, 0);
3778 	if (!mmio_base)
3779 		return -ENOMEM;
3780 
3781 	iowrite32(0x00000002, mmio_base + MSG_CTL);
3782 
3783 	/*
3784 	 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3785 	 * driver loaded sets the right bits. However, this's a reset and
3786 	 * the bits have been set by i915 previously, so we clobber
3787 	 * SOUTH_CHICKEN2 register directly here.
3788 	 */
3789 	iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3790 
3791 	val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3792 	iowrite32(val, mmio_base + PCH_PP_CONTROL);
3793 
3794 	timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3795 	do {
3796 		val = ioread32(mmio_base + PCH_PP_STATUS);
3797 		if ((val & 0xb0000000) == 0)
3798 			goto reset_complete;
3799 		msleep(10);
3800 	} while (time_before(jiffies, timeout));
3801 	pci_warn(dev, "timeout during reset\n");
3802 
3803 reset_complete:
3804 	iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3805 
3806 	pci_iounmap(dev, mmio_base);
3807 	return 0;
3808 }
3809 
3810 /* Device-specific reset method for Chelsio T4-based adapters */
3811 static int reset_chelsio_generic_dev(struct pci_dev *dev, bool probe)
3812 {
3813 	u16 old_command;
3814 	u16 msix_flags;
3815 
3816 	/*
3817 	 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3818 	 * that we have no device-specific reset method.
3819 	 */
3820 	if ((dev->device & 0xf000) != 0x4000)
3821 		return -ENOTTY;
3822 
3823 	/*
3824 	 * If this is the "probe" phase, return 0 indicating that we can
3825 	 * reset this device.
3826 	 */
3827 	if (probe)
3828 		return 0;
3829 
3830 	/*
3831 	 * T4 can wedge if there are DMAs in flight within the chip and Bus
3832 	 * Master has been disabled.  We need to have it on till the Function
3833 	 * Level Reset completes.  (BUS_MASTER is disabled in
3834 	 * pci_reset_function()).
3835 	 */
3836 	pci_read_config_word(dev, PCI_COMMAND, &old_command);
3837 	pci_write_config_word(dev, PCI_COMMAND,
3838 			      old_command | PCI_COMMAND_MASTER);
3839 
3840 	/*
3841 	 * Perform the actual device function reset, saving and restoring
3842 	 * configuration information around the reset.
3843 	 */
3844 	pci_save_state(dev);
3845 
3846 	/*
3847 	 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3848 	 * are disabled when an MSI-X interrupt message needs to be delivered.
3849 	 * So we briefly re-enable MSI-X interrupts for the duration of the
3850 	 * FLR.  The pci_restore_state() below will restore the original
3851 	 * MSI-X state.
3852 	 */
3853 	pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3854 	if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3855 		pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3856 				      msix_flags |
3857 				      PCI_MSIX_FLAGS_ENABLE |
3858 				      PCI_MSIX_FLAGS_MASKALL);
3859 
3860 	pcie_flr(dev);
3861 
3862 	/*
3863 	 * Restore the configuration information (BAR values, etc.) including
3864 	 * the original PCI Configuration Space Command word, and return
3865 	 * success.
3866 	 */
3867 	pci_restore_state(dev);
3868 	pci_write_config_word(dev, PCI_COMMAND, old_command);
3869 	return 0;
3870 }
3871 
3872 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF   0x10ed
3873 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA      0x0156
3874 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA     0x0166
3875 
3876 /*
3877  * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3878  * FLR where config space reads from the device return -1.  We seem to be
3879  * able to avoid this condition if we disable the NVMe controller prior to
3880  * FLR.  This quirk is generic for any NVMe class device requiring similar
3881  * assistance to quiesce the device prior to FLR.
3882  *
3883  * NVMe specification: https://nvmexpress.org/resources/specifications/
3884  * Revision 1.0e:
3885  *    Chapter 2: Required and optional PCI config registers
3886  *    Chapter 3: NVMe control registers
3887  *    Chapter 7.3: Reset behavior
3888  */
3889 static int nvme_disable_and_flr(struct pci_dev *dev, bool probe)
3890 {
3891 	void __iomem *bar;
3892 	u16 cmd;
3893 	u32 cfg;
3894 
3895 	if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3896 	    pcie_reset_flr(dev, PCI_RESET_PROBE) || !pci_resource_start(dev, 0))
3897 		return -ENOTTY;
3898 
3899 	if (probe)
3900 		return 0;
3901 
3902 	bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3903 	if (!bar)
3904 		return -ENOTTY;
3905 
3906 	pci_read_config_word(dev, PCI_COMMAND, &cmd);
3907 	pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3908 
3909 	cfg = readl(bar + NVME_REG_CC);
3910 
3911 	/* Disable controller if enabled */
3912 	if (cfg & NVME_CC_ENABLE) {
3913 		u32 cap = readl(bar + NVME_REG_CAP);
3914 		unsigned long timeout;
3915 
3916 		/*
3917 		 * Per nvme_disable_ctrl() skip shutdown notification as it
3918 		 * could complete commands to the admin queue.  We only intend
3919 		 * to quiesce the device before reset.
3920 		 */
3921 		cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3922 
3923 		writel(cfg, bar + NVME_REG_CC);
3924 
3925 		/*
3926 		 * Some controllers require an additional delay here, see
3927 		 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY.  None of those are yet
3928 		 * supported by this quirk.
3929 		 */
3930 
3931 		/* Cap register provides max timeout in 500ms increments */
3932 		timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3933 
3934 		for (;;) {
3935 			u32 status = readl(bar + NVME_REG_CSTS);
3936 
3937 			/* Ready status becomes zero on disable complete */
3938 			if (!(status & NVME_CSTS_RDY))
3939 				break;
3940 
3941 			msleep(100);
3942 
3943 			if (time_after(jiffies, timeout)) {
3944 				pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3945 				break;
3946 			}
3947 		}
3948 	}
3949 
3950 	pci_iounmap(dev, bar);
3951 
3952 	pcie_flr(dev);
3953 
3954 	return 0;
3955 }
3956 
3957 /*
3958  * Intel DC P3700 NVMe controller will timeout waiting for ready status
3959  * to change after NVMe enable if the driver starts interacting with the
3960  * device too soon after FLR.  A 250ms delay after FLR has heuristically
3961  * proven to produce reliably working results for device assignment cases.
3962  */
3963 static int delay_250ms_after_flr(struct pci_dev *dev, bool probe)
3964 {
3965 	if (probe)
3966 		return pcie_reset_flr(dev, PCI_RESET_PROBE);
3967 
3968 	pcie_reset_flr(dev, PCI_RESET_DO_RESET);
3969 
3970 	msleep(250);
3971 
3972 	return 0;
3973 }
3974 
3975 #define PCI_DEVICE_ID_HINIC_VF      0x375E
3976 #define HINIC_VF_FLR_TYPE           0x1000
3977 #define HINIC_VF_FLR_CAP_BIT        (1UL << 30)
3978 #define HINIC_VF_OP                 0xE80
3979 #define HINIC_VF_FLR_PROC_BIT       (1UL << 18)
3980 #define HINIC_OPERATION_TIMEOUT     15000	/* 15 seconds */
3981 
3982 /* Device-specific reset method for Huawei Intelligent NIC virtual functions */
3983 static int reset_hinic_vf_dev(struct pci_dev *pdev, bool probe)
3984 {
3985 	unsigned long timeout;
3986 	void __iomem *bar;
3987 	u32 val;
3988 
3989 	if (probe)
3990 		return 0;
3991 
3992 	bar = pci_iomap(pdev, 0, 0);
3993 	if (!bar)
3994 		return -ENOTTY;
3995 
3996 	/* Get and check firmware capabilities */
3997 	val = ioread32be(bar + HINIC_VF_FLR_TYPE);
3998 	if (!(val & HINIC_VF_FLR_CAP_BIT)) {
3999 		pci_iounmap(pdev, bar);
4000 		return -ENOTTY;
4001 	}
4002 
4003 	/* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */
4004 	val = ioread32be(bar + HINIC_VF_OP);
4005 	val = val | HINIC_VF_FLR_PROC_BIT;
4006 	iowrite32be(val, bar + HINIC_VF_OP);
4007 
4008 	pcie_flr(pdev);
4009 
4010 	/*
4011 	 * The device must recapture its Bus and Device Numbers after FLR
4012 	 * in order generate Completions.  Issue a config write to let the
4013 	 * device capture this information.
4014 	 */
4015 	pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4016 
4017 	/* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */
4018 	timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4019 	do {
4020 		val = ioread32be(bar + HINIC_VF_OP);
4021 		if (!(val & HINIC_VF_FLR_PROC_BIT))
4022 			goto reset_complete;
4023 		msleep(20);
4024 	} while (time_before(jiffies, timeout));
4025 
4026 	val = ioread32be(bar + HINIC_VF_OP);
4027 	if (!(val & HINIC_VF_FLR_PROC_BIT))
4028 		goto reset_complete;
4029 
4030 	pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4031 
4032 reset_complete:
4033 	pci_iounmap(pdev, bar);
4034 
4035 	return 0;
4036 }
4037 
4038 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4039 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4040 		 reset_intel_82599_sfp_virtfn },
4041 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4042 		reset_ivb_igd },
4043 	{ PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4044 		reset_ivb_igd },
4045 	{ PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4046 	{ PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4047 	{ PCI_VENDOR_ID_INTEL, 0x0a54, delay_250ms_after_flr },
4048 	{ PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4049 		reset_chelsio_generic_dev },
4050 	{ PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4051 		reset_hinic_vf_dev },
4052 	{ 0 }
4053 };
4054 
4055 /*
4056  * These device-specific reset methods are here rather than in a driver
4057  * because when a host assigns a device to a guest VM, the host may need
4058  * to reset the device but probably doesn't have a driver for it.
4059  */
4060 int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
4061 {
4062 	const struct pci_dev_reset_methods *i;
4063 
4064 	for (i = pci_dev_reset_methods; i->reset; i++) {
4065 		if ((i->vendor == dev->vendor ||
4066 		     i->vendor == (u16)PCI_ANY_ID) &&
4067 		    (i->device == dev->device ||
4068 		     i->device == (u16)PCI_ANY_ID))
4069 			return i->reset(dev, probe);
4070 	}
4071 
4072 	return -ENOTTY;
4073 }
4074 
4075 static void quirk_dma_func0_alias(struct pci_dev *dev)
4076 {
4077 	if (PCI_FUNC(dev->devfn) != 0)
4078 		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4079 }
4080 
4081 /*
4082  * https://bugzilla.redhat.com/show_bug.cgi?id=605888
4083  *
4084  * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
4085  */
4086 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4087 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4088 
4089 static void quirk_dma_func1_alias(struct pci_dev *dev)
4090 {
4091 	if (PCI_FUNC(dev->devfn) != 1)
4092 		pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4093 }
4094 
4095 /*
4096  * Marvell 88SE9123 uses function 1 as the requester ID for DMA.  In some
4097  * SKUs function 1 is present and is a legacy IDE controller, in other
4098  * SKUs this function is not present, making this a ghost requester.
4099  * https://bugzilla.kernel.org/show_bug.cgi?id=42679
4100  */
4101 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4102 			 quirk_dma_func1_alias);
4103 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4104 			 quirk_dma_func1_alias);
4105 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4106 			 quirk_dma_func1_alias);
4107 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
4108 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4109 			 quirk_dma_func1_alias);
4110 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4111 			 quirk_dma_func1_alias);
4112 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
4113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4114 			 quirk_dma_func1_alias);
4115 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
4116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4117 			 quirk_dma_func1_alias);
4118 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
4119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4120 			 quirk_dma_func1_alias);
4121 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
4122 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4123 			 quirk_dma_func1_alias);
4124 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
4125 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4126 			 quirk_dma_func1_alias);
4127 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */
4128 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4129 			 quirk_dma_func1_alias);
4130 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4131 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4132 			 quirk_dma_func1_alias);
4133 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4134 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4135 			 quirk_dma_func1_alias);
4136 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4137 			 quirk_dma_func1_alias);
4138 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4139 			 quirk_dma_func1_alias);
4140 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4141 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4142 			 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4143 			 quirk_dma_func1_alias);
4144 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4145 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4146 			 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4147 			 quirk_dma_func1_alias);
4148 
4149 /*
4150  * Some devices DMA with the wrong devfn, not just the wrong function.
4151  * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4152  * the alias is "fixed" and independent of the device devfn.
4153  *
4154  * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4155  * processor.  To software, this appears as a PCIe-to-PCI/X bridge with a
4156  * single device on the secondary bus.  In reality, the single exposed
4157  * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4158  * that provides a bridge to the internal bus of the I/O processor.  The
4159  * controller supports private devices, which can be hidden from PCI config
4160  * space.  In the case of the Adaptec 3405, a private device at 01.0
4161  * appears to be the DMA engine, which therefore needs to become a DMA
4162  * alias for the device.
4163  */
4164 static const struct pci_device_id fixed_dma_alias_tbl[] = {
4165 	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4166 			 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4167 	  .driver_data = PCI_DEVFN(1, 0) },
4168 	{ PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4169 			 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4170 	  .driver_data = PCI_DEVFN(1, 0) },
4171 	{ 0 }
4172 };
4173 
4174 static void quirk_fixed_dma_alias(struct pci_dev *dev)
4175 {
4176 	const struct pci_device_id *id;
4177 
4178 	id = pci_match_id(fixed_dma_alias_tbl, dev);
4179 	if (id)
4180 		pci_add_dma_alias(dev, id->driver_data, 1);
4181 }
4182 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4183 
4184 /*
4185  * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4186  * using the wrong DMA alias for the device.  Some of these devices can be
4187  * used as either forward or reverse bridges, so we need to test whether the
4188  * device is operating in the correct mode.  We could probably apply this
4189  * quirk to PCI_ANY_ID, but for now we'll just use known offenders.  The test
4190  * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4191  * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4192  */
4193 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4194 {
4195 	if (!pci_is_root_bus(pdev->bus) &&
4196 	    pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4197 	    !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4198 	    pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4199 		pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4200 }
4201 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4202 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4203 			 quirk_use_pcie_bridge_dma_alias);
4204 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4205 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4206 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4207 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4208 /* ITE 8893 has the same problem as the 8892 */
4209 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4210 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4211 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4212 
4213 /*
4214  * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4215  * be added as aliases to the DMA device in order to allow buffer access
4216  * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4217  * programmed in the EEPROM.
4218  */
4219 static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4220 {
4221 	pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4222 	pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4223 	pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4224 }
4225 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4226 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4227 
4228 /*
4229  * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4230  * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4231  *
4232  * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4233  * when IOMMU is enabled.  These aliases allow computational unit access to
4234  * host memory.  These aliases mark the whole VCA device as one IOMMU
4235  * group.
4236  *
4237  * All possible slot numbers (0x20) are used, since we are unable to tell
4238  * what slot is used on other side.  This quirk is intended for both host
4239  * and computational unit sides.  The VCA devices have up to five functions
4240  * (four for DMA channels and one additional).
4241  */
4242 static void quirk_pex_vca_alias(struct pci_dev *pdev)
4243 {
4244 	const unsigned int num_pci_slots = 0x20;
4245 	unsigned int slot;
4246 
4247 	for (slot = 0; slot < num_pci_slots; slot++)
4248 		pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4249 }
4250 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4251 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4252 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4253 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4254 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4255 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4256 
4257 /*
4258  * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4259  * associated not at the root bus, but at a bridge below. This quirk avoids
4260  * generating invalid DMA aliases.
4261  */
4262 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4263 {
4264 	pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4265 }
4266 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4267 				quirk_bridge_cavm_thrx2_pcie_root);
4268 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4269 				quirk_bridge_cavm_thrx2_pcie_root);
4270 
4271 /*
4272  * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4273  * class code.  Fix it.
4274  */
4275 static void quirk_tw686x_class(struct pci_dev *pdev)
4276 {
4277 	u32 class = pdev->class;
4278 
4279 	/* Use "Multimedia controller" class */
4280 	pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4281 	pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4282 		 class, pdev->class);
4283 }
4284 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4285 			      quirk_tw686x_class);
4286 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4287 			      quirk_tw686x_class);
4288 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4289 			      quirk_tw686x_class);
4290 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4291 			      quirk_tw686x_class);
4292 
4293 /*
4294  * Some devices have problems with Transaction Layer Packets with the Relaxed
4295  * Ordering Attribute set.  Such devices should mark themselves and other
4296  * device drivers should check before sending TLPs with RO set.
4297  */
4298 static void quirk_relaxedordering_disable(struct pci_dev *dev)
4299 {
4300 	dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4301 	pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4302 }
4303 
4304 /*
4305  * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4306  * Complex have a Flow Control Credit issue which can cause performance
4307  * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4308  */
4309 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4310 			      quirk_relaxedordering_disable);
4311 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4312 			      quirk_relaxedordering_disable);
4313 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4314 			      quirk_relaxedordering_disable);
4315 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4316 			      quirk_relaxedordering_disable);
4317 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4318 			      quirk_relaxedordering_disable);
4319 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4320 			      quirk_relaxedordering_disable);
4321 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4322 			      quirk_relaxedordering_disable);
4323 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4324 			      quirk_relaxedordering_disable);
4325 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4326 			      quirk_relaxedordering_disable);
4327 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4328 			      quirk_relaxedordering_disable);
4329 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4330 			      quirk_relaxedordering_disable);
4331 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4332 			      quirk_relaxedordering_disable);
4333 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4334 			      quirk_relaxedordering_disable);
4335 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4336 			      quirk_relaxedordering_disable);
4337 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4338 			      quirk_relaxedordering_disable);
4339 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4340 			      quirk_relaxedordering_disable);
4341 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4342 			      quirk_relaxedordering_disable);
4343 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4344 			      quirk_relaxedordering_disable);
4345 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4346 			      quirk_relaxedordering_disable);
4347 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4348 			      quirk_relaxedordering_disable);
4349 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4350 			      quirk_relaxedordering_disable);
4351 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4352 			      quirk_relaxedordering_disable);
4353 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4354 			      quirk_relaxedordering_disable);
4355 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4356 			      quirk_relaxedordering_disable);
4357 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4358 			      quirk_relaxedordering_disable);
4359 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4360 			      quirk_relaxedordering_disable);
4361 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4362 			      quirk_relaxedordering_disable);
4363 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4364 			      quirk_relaxedordering_disable);
4365 
4366 /*
4367  * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4368  * where Upstream Transaction Layer Packets with the Relaxed Ordering
4369  * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4370  * set.  This is a violation of the PCIe 3.0 Transaction Ordering Rules
4371  * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4372  * November 10, 2010).  As a result, on this platform we can't use Relaxed
4373  * Ordering for Upstream TLPs.
4374  */
4375 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4376 			      quirk_relaxedordering_disable);
4377 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4378 			      quirk_relaxedordering_disable);
4379 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4380 			      quirk_relaxedordering_disable);
4381 
4382 /*
4383  * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4384  * values for the Attribute as were supplied in the header of the
4385  * corresponding Request, except as explicitly allowed when IDO is used."
4386  *
4387  * If a non-compliant device generates a completion with a different
4388  * attribute than the request, the receiver may accept it (which itself
4389  * seems non-compliant based on sec 2.3.2), or it may handle it as a
4390  * Malformed TLP or an Unexpected Completion, which will probably lead to a
4391  * device access timeout.
4392  *
4393  * If the non-compliant device generates completions with zero attributes
4394  * (instead of copying the attributes from the request), we can work around
4395  * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4396  * upstream devices so they always generate requests with zero attributes.
4397  *
4398  * This affects other devices under the same Root Port, but since these
4399  * attributes are performance hints, there should be no functional problem.
4400  *
4401  * Note that Configuration Space accesses are never supposed to have TLP
4402  * Attributes, so we're safe waiting till after any Configuration Space
4403  * accesses to do the Root Port fixup.
4404  */
4405 static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4406 {
4407 	struct pci_dev *root_port = pcie_find_root_port(pdev);
4408 
4409 	if (!root_port) {
4410 		pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4411 		return;
4412 	}
4413 
4414 	pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4415 		 dev_name(&pdev->dev));
4416 	pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4417 					   PCI_EXP_DEVCTL_RELAX_EN |
4418 					   PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4419 }
4420 
4421 /*
4422  * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4423  * Completion it generates.
4424  */
4425 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4426 {
4427 	/*
4428 	 * This mask/compare operation selects for Physical Function 4 on a
4429 	 * T5.  We only need to fix up the Root Port once for any of the
4430 	 * PFs.  PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4431 	 * 0x54xx so we use that one.
4432 	 */
4433 	if ((pdev->device & 0xff00) == 0x5400)
4434 		quirk_disable_root_port_attributes(pdev);
4435 }
4436 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4437 			 quirk_chelsio_T5_disable_root_port_attributes);
4438 
4439 /*
4440  * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4441  *			  by a device
4442  * @acs_ctrl_req: Bitmask of desired ACS controls
4443  * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4444  *		  the hardware design
4445  *
4446  * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4447  * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4448  * caller desires.  Return 0 otherwise.
4449  */
4450 static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4451 {
4452 	if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4453 		return 1;
4454 	return 0;
4455 }
4456 
4457 /*
4458  * AMD has indicated that the devices below do not support peer-to-peer
4459  * in any system where they are found in the southbridge with an AMD
4460  * IOMMU in the system.  Multifunction devices that do not support
4461  * peer-to-peer between functions can claim to support a subset of ACS.
4462  * Such devices effectively enable request redirect (RR) and completion
4463  * redirect (CR) since all transactions are redirected to the upstream
4464  * root complex.
4465  *
4466  * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/
4467  * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/
4468  * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/
4469  *
4470  * 1002:4385 SBx00 SMBus Controller
4471  * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4472  * 1002:4383 SBx00 Azalia (Intel HDA)
4473  * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4474  * 1002:4384 SBx00 PCI to PCI Bridge
4475  * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4476  *
4477  * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4478  *
4479  * 1022:780f [AMD] FCH PCI Bridge
4480  * 1022:7809 [AMD] FCH USB OHCI Controller
4481  */
4482 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4483 {
4484 #ifdef CONFIG_ACPI
4485 	struct acpi_table_header *header = NULL;
4486 	acpi_status status;
4487 
4488 	/* Targeting multifunction devices on the SB (appears on root bus) */
4489 	if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4490 		return -ENODEV;
4491 
4492 	/* The IVRS table describes the AMD IOMMU */
4493 	status = acpi_get_table("IVRS", 0, &header);
4494 	if (ACPI_FAILURE(status))
4495 		return -ENODEV;
4496 
4497 	acpi_put_table(header);
4498 
4499 	/* Filter out flags not applicable to multifunction */
4500 	acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4501 
4502 	return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
4503 #else
4504 	return -ENODEV;
4505 #endif
4506 }
4507 
4508 static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4509 {
4510 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4511 		return false;
4512 
4513 	switch (dev->device) {
4514 	/*
4515 	 * Effectively selects all downstream ports for whole ThunderX1
4516 	 * (which represents 8 SoCs).
4517 	 */
4518 	case 0xa000 ... 0xa7ff: /* ThunderX1 */
4519 	case 0xaf84:  /* ThunderX2 */
4520 	case 0xb884:  /* ThunderX3 */
4521 		return true;
4522 	default:
4523 		return false;
4524 	}
4525 }
4526 
4527 static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4528 {
4529 	if (!pci_quirk_cavium_acs_match(dev))
4530 		return -ENOTTY;
4531 
4532 	/*
4533 	 * Cavium Root Ports don't advertise an ACS capability.  However,
4534 	 * the RTL internally implements similar protection as if ACS had
4535 	 * Source Validation, Request Redirection, Completion Redirection,
4536 	 * and Upstream Forwarding features enabled.  Assert that the
4537 	 * hardware implements and enables equivalent ACS functionality for
4538 	 * these flags.
4539 	 */
4540 	return pci_acs_ctrl_enabled(acs_flags,
4541 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4542 }
4543 
4544 static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4545 {
4546 	/*
4547 	 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4548 	 * transactions with others, allowing masking out these bits as if they
4549 	 * were unimplemented in the ACS capability.
4550 	 */
4551 	return pci_acs_ctrl_enabled(acs_flags,
4552 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4553 }
4554 
4555 /*
4556  * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4557  * But the implementation could block peer-to-peer transactions between them
4558  * and provide ACS-like functionality.
4559  */
4560 static int  pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4561 {
4562 	if (!pci_is_pcie(dev) ||
4563 	    ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4564 	     (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4565 		return -ENOTTY;
4566 
4567 	switch (dev->device) {
4568 	case 0x0710 ... 0x071e:
4569 	case 0x0721:
4570 	case 0x0723 ... 0x0732:
4571 		return pci_acs_ctrl_enabled(acs_flags,
4572 			PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4573 	}
4574 
4575 	return false;
4576 }
4577 
4578 /*
4579  * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4580  * transactions and validate bus numbers in requests, but do not provide an
4581  * actual PCIe ACS capability.  This is the list of device IDs known to fall
4582  * into that category as provided by Intel in Red Hat bugzilla 1037684.
4583  */
4584 static const u16 pci_quirk_intel_pch_acs_ids[] = {
4585 	/* Ibexpeak PCH */
4586 	0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4587 	0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4588 	/* Cougarpoint PCH */
4589 	0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4590 	0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4591 	/* Pantherpoint PCH */
4592 	0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4593 	0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4594 	/* Lynxpoint-H PCH */
4595 	0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4596 	0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4597 	/* Lynxpoint-LP PCH */
4598 	0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4599 	0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4600 	/* Wildcat PCH */
4601 	0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4602 	0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4603 	/* Patsburg (X79) PCH */
4604 	0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4605 	/* Wellsburg (X99) PCH */
4606 	0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4607 	0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4608 	/* Lynx Point (9 series) PCH */
4609 	0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4610 };
4611 
4612 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4613 {
4614 	int i;
4615 
4616 	/* Filter out a few obvious non-matches first */
4617 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4618 		return false;
4619 
4620 	for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4621 		if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4622 			return true;
4623 
4624 	return false;
4625 }
4626 
4627 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4628 {
4629 	if (!pci_quirk_intel_pch_acs_match(dev))
4630 		return -ENOTTY;
4631 
4632 	if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
4633 		return pci_acs_ctrl_enabled(acs_flags,
4634 			PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4635 
4636 	return pci_acs_ctrl_enabled(acs_flags, 0);
4637 }
4638 
4639 /*
4640  * These QCOM Root Ports do provide ACS-like features to disable peer
4641  * transactions and validate bus numbers in requests, but do not provide an
4642  * actual PCIe ACS capability.  Hardware supports source validation but it
4643  * will report the issue as Completer Abort instead of ACS Violation.
4644  * Hardware doesn't support peer-to-peer and each Root Port is a Root
4645  * Complex with unique segment numbers.  It is not possible for one Root
4646  * Port to pass traffic to another Root Port.  All PCIe transactions are
4647  * terminated inside the Root Port.
4648  */
4649 static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4650 {
4651 	return pci_acs_ctrl_enabled(acs_flags,
4652 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4653 }
4654 
4655 /*
4656  * Each of these NXP Root Ports is in a Root Complex with a unique segment
4657  * number and does provide isolation features to disable peer transactions
4658  * and validate bus numbers in requests, but does not provide an ACS
4659  * capability.
4660  */
4661 static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags)
4662 {
4663 	return pci_acs_ctrl_enabled(acs_flags,
4664 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4665 }
4666 
4667 static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4668 {
4669 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4670 		return -ENOTTY;
4671 
4672 	/*
4673 	 * Amazon's Annapurna Labs root ports don't include an ACS capability,
4674 	 * but do include ACS-like functionality. The hardware doesn't support
4675 	 * peer-to-peer transactions via the root port and each has a unique
4676 	 * segment number.
4677 	 *
4678 	 * Additionally, the root ports cannot send traffic to each other.
4679 	 */
4680 	acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4681 
4682 	return acs_flags ? 0 : 1;
4683 }
4684 
4685 /*
4686  * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4687  * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4688  * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4689  * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4690  * 7.16 ACS Extended Capability).  The bit definitions are correct, but the
4691  * control register is at offset 8 instead of 6 and we should probably use
4692  * dword accesses to them.  This applies to the following PCI Device IDs, as
4693  * found in volume 1 of the datasheet[2]:
4694  *
4695  * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4696  * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4697  *
4698  * N.B. This doesn't fix what lspci shows.
4699  *
4700  * The 100 series chipset specification update includes this as errata #23[3].
4701  *
4702  * The 200 series chipset (Union Point) has the same bug according to the
4703  * specification update (Intel 200 Series Chipset Family Platform Controller
4704  * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4705  * Errata 22)[4].  Per the datasheet[5], root port PCI Device IDs for this
4706  * chipset include:
4707  *
4708  * 0xa290-0xa29f PCI Express Root port #{0-16}
4709  * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4710  *
4711  * Mobile chipsets are also affected, 7th & 8th Generation
4712  * Specification update confirms ACS errata 22, status no fix: (7th Generation
4713  * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4714  * Processor Family I/O for U Quad Core Platforms Specification Update,
4715  * August 2017, Revision 002, Document#: 334660-002)[6]
4716  * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4717  * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4718  * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4719  *
4720  * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4721  *
4722  * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4723  * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4724  * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4725  * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4726  * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4727  * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4728  * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4729  */
4730 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4731 {
4732 	if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4733 		return false;
4734 
4735 	switch (dev->device) {
4736 	case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4737 	case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4738 	case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4739 		return true;
4740 	}
4741 
4742 	return false;
4743 }
4744 
4745 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4746 
4747 static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4748 {
4749 	int pos;
4750 	u32 cap, ctrl;
4751 
4752 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
4753 		return -ENOTTY;
4754 
4755 	pos = dev->acs_cap;
4756 	if (!pos)
4757 		return -ENOTTY;
4758 
4759 	/* see pci_acs_flags_enabled() */
4760 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4761 	acs_flags &= (cap | PCI_ACS_EC);
4762 
4763 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4764 
4765 	return pci_acs_ctrl_enabled(acs_flags, ctrl);
4766 }
4767 
4768 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4769 {
4770 	/*
4771 	 * SV, TB, and UF are not relevant to multifunction endpoints.
4772 	 *
4773 	 * Multifunction devices are only required to implement RR, CR, and DT
4774 	 * in their ACS capability if they support peer-to-peer transactions.
4775 	 * Devices matching this quirk have been verified by the vendor to not
4776 	 * perform peer-to-peer with other functions, allowing us to mask out
4777 	 * these bits as if they were unimplemented in the ACS capability.
4778 	 */
4779 	return pci_acs_ctrl_enabled(acs_flags,
4780 		PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4781 		PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4782 }
4783 
4784 static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4785 {
4786 	/*
4787 	 * Intel RCiEP's are required to allow p2p only on translated
4788 	 * addresses.  Refer to Intel VT-d specification, r3.1, sec 3.16,
4789 	 * "Root-Complex Peer to Peer Considerations".
4790 	 */
4791 	if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4792 		return -ENOTTY;
4793 
4794 	return pci_acs_ctrl_enabled(acs_flags,
4795 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4796 }
4797 
4798 static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4799 {
4800 	/*
4801 	 * iProc PAXB Root Ports don't advertise an ACS capability, but
4802 	 * they do not allow peer-to-peer transactions between Root Ports.
4803 	 * Allow each Root Port to be in a separate IOMMU group by masking
4804 	 * SV/RR/CR/UF bits.
4805 	 */
4806 	return pci_acs_ctrl_enabled(acs_flags,
4807 		PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4808 }
4809 
4810 static const struct pci_dev_acs_enabled {
4811 	u16 vendor;
4812 	u16 device;
4813 	int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4814 } pci_dev_acs_enabled[] = {
4815 	{ PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4816 	{ PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4817 	{ PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4818 	{ PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4819 	{ PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4820 	{ PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4821 	{ PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4822 	{ PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4823 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4824 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4825 	{ PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4826 	{ PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4827 	{ PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4828 	{ PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4829 	{ PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4830 	{ PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4831 	{ PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4832 	{ PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4833 	{ PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4834 	{ PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4835 	{ PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4836 	{ PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4837 	{ PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4838 	{ PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4839 	{ PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4840 	{ PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4841 	{ PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4842 	{ PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4843 	{ PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4844 	{ PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4845 	{ PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4846 	/* 82580 */
4847 	{ PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4848 	{ PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4849 	{ PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4850 	{ PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4851 	{ PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4852 	{ PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4853 	{ PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4854 	/* 82576 */
4855 	{ PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4856 	{ PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4857 	{ PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4858 	{ PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4859 	{ PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4860 	{ PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4861 	{ PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4862 	{ PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4863 	/* 82575 */
4864 	{ PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4865 	{ PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4866 	{ PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4867 	/* I350 */
4868 	{ PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4869 	{ PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4870 	{ PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4871 	{ PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4872 	/* 82571 (Quads omitted due to non-ACS switch) */
4873 	{ PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4874 	{ PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4875 	{ PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4876 	{ PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4877 	/* I219 */
4878 	{ PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4879 	{ PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4880 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
4881 	/* QCOM QDF2xxx root ports */
4882 	{ PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4883 	{ PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4884 	/* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4885 	{ PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
4886 	/* Intel PCH root ports */
4887 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4888 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4889 	{ 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4890 	{ 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4891 	/* Cavium ThunderX */
4892 	{ PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4893 	/* Cavium multi-function devices */
4894 	{ PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs },
4895 	{ PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs },
4896 	{ PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs },
4897 	/* APM X-Gene */
4898 	{ PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4899 	/* Ampere Computing */
4900 	{ PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4901 	{ PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4902 	{ PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4903 	{ PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4904 	{ PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4905 	{ PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4906 	{ PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4907 	{ PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4908 	/* Broadcom multi-function device */
4909 	{ PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs },
4910 	{ PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
4911 	/* Amazon Annapurna Labs */
4912 	{ PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
4913 	/* Zhaoxin multi-function devices */
4914 	{ PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
4915 	{ PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
4916 	{ PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
4917 	/* NXP root ports, xx=16, 12, or 08 cores */
4918 	/* LX2xx0A : without security features + CAN-FD */
4919 	{ PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs },
4920 	{ PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs },
4921 	{ PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs },
4922 	/* LX2xx0C : security features + CAN-FD */
4923 	{ PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs },
4924 	{ PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs },
4925 	{ PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs },
4926 	/* LX2xx0E : security features + CAN */
4927 	{ PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs },
4928 	{ PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs },
4929 	{ PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs },
4930 	/* LX2xx0N : without security features + CAN */
4931 	{ PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs },
4932 	{ PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs },
4933 	{ PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs },
4934 	/* LX2xx2A : without security features + CAN-FD */
4935 	{ PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs },
4936 	{ PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs },
4937 	{ PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs },
4938 	/* LX2xx2C : security features + CAN-FD */
4939 	{ PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs },
4940 	{ PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs },
4941 	{ PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs },
4942 	/* LX2xx2E : security features + CAN */
4943 	{ PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs },
4944 	{ PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs },
4945 	{ PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs },
4946 	/* LX2xx2N : without security features + CAN */
4947 	{ PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs },
4948 	{ PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs },
4949 	{ PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs },
4950 	/* Zhaoxin Root/Downstream Ports */
4951 	{ PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
4952 	{ 0 }
4953 };
4954 
4955 /*
4956  * pci_dev_specific_acs_enabled - check whether device provides ACS controls
4957  * @dev:	PCI device
4958  * @acs_flags:	Bitmask of desired ACS controls
4959  *
4960  * Returns:
4961  *   -ENOTTY:	No quirk applies to this device; we can't tell whether the
4962  *		device provides the desired controls
4963  *   0:		Device does not provide all the desired controls
4964  *   >0:	Device provides all the controls in @acs_flags
4965  */
4966 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4967 {
4968 	const struct pci_dev_acs_enabled *i;
4969 	int ret;
4970 
4971 	/*
4972 	 * Allow devices that do not expose standard PCIe ACS capabilities
4973 	 * or control to indicate their support here.  Multi-function express
4974 	 * devices which do not allow internal peer-to-peer between functions,
4975 	 * but do not implement PCIe ACS may wish to return true here.
4976 	 */
4977 	for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4978 		if ((i->vendor == dev->vendor ||
4979 		     i->vendor == (u16)PCI_ANY_ID) &&
4980 		    (i->device == dev->device ||
4981 		     i->device == (u16)PCI_ANY_ID)) {
4982 			ret = i->acs_enabled(dev, acs_flags);
4983 			if (ret >= 0)
4984 				return ret;
4985 		}
4986 	}
4987 
4988 	return -ENOTTY;
4989 }
4990 
4991 /* Config space offset of Root Complex Base Address register */
4992 #define INTEL_LPC_RCBA_REG 0xf0
4993 /* 31:14 RCBA address */
4994 #define INTEL_LPC_RCBA_MASK 0xffffc000
4995 /* RCBA Enable */
4996 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
4997 
4998 /* Backbone Scratch Pad Register */
4999 #define INTEL_BSPR_REG 0x1104
5000 /* Backbone Peer Non-Posted Disable */
5001 #define INTEL_BSPR_REG_BPNPD (1 << 8)
5002 /* Backbone Peer Posted Disable */
5003 #define INTEL_BSPR_REG_BPPD  (1 << 9)
5004 
5005 /* Upstream Peer Decode Configuration Register */
5006 #define INTEL_UPDCR_REG 0x1014
5007 /* 5:0 Peer Decode Enable bits */
5008 #define INTEL_UPDCR_REG_MASK 0x3f
5009 
5010 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
5011 {
5012 	u32 rcba, bspr, updcr;
5013 	void __iomem *rcba_mem;
5014 
5015 	/*
5016 	 * Read the RCBA register from the LPC (D31:F0).  PCH root ports
5017 	 * are D28:F* and therefore get probed before LPC, thus we can't
5018 	 * use pci_get_slot()/pci_read_config_dword() here.
5019 	 */
5020 	pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
5021 				  INTEL_LPC_RCBA_REG, &rcba);
5022 	if (!(rcba & INTEL_LPC_RCBA_ENABLE))
5023 		return -EINVAL;
5024 
5025 	rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK,
5026 				   PAGE_ALIGN(INTEL_UPDCR_REG));
5027 	if (!rcba_mem)
5028 		return -ENOMEM;
5029 
5030 	/*
5031 	 * The BSPR can disallow peer cycles, but it's set by soft strap and
5032 	 * therefore read-only.  If both posted and non-posted peer cycles are
5033 	 * disallowed, we're ok.  If either are allowed, then we need to use
5034 	 * the UPDCR to disable peer decodes for each port.  This provides the
5035 	 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5036 	 */
5037 	bspr = readl(rcba_mem + INTEL_BSPR_REG);
5038 	bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
5039 	if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
5040 		updcr = readl(rcba_mem + INTEL_UPDCR_REG);
5041 		if (updcr & INTEL_UPDCR_REG_MASK) {
5042 			pci_info(dev, "Disabling UPDCR peer decodes\n");
5043 			updcr &= ~INTEL_UPDCR_REG_MASK;
5044 			writel(updcr, rcba_mem + INTEL_UPDCR_REG);
5045 		}
5046 	}
5047 
5048 	iounmap(rcba_mem);
5049 	return 0;
5050 }
5051 
5052 /* Miscellaneous Port Configuration register */
5053 #define INTEL_MPC_REG 0xd8
5054 /* MPC: Invalid Receive Bus Number Check Enable */
5055 #define INTEL_MPC_REG_IRBNCE (1 << 26)
5056 
5057 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
5058 {
5059 	u32 mpc;
5060 
5061 	/*
5062 	 * When enabled, the IRBNCE bit of the MPC register enables the
5063 	 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
5064 	 * ensures that requester IDs fall within the bus number range
5065 	 * of the bridge.  Enable if not already.
5066 	 */
5067 	pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
5068 	if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
5069 		pci_info(dev, "Enabling MPC IRBNCE\n");
5070 		mpc |= INTEL_MPC_REG_IRBNCE;
5071 		pci_write_config_word(dev, INTEL_MPC_REG, mpc);
5072 	}
5073 }
5074 
5075 /*
5076  * Currently this quirk does the equivalent of
5077  * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5078  *
5079  * TODO: This quirk also needs to do equivalent of PCI_ACS_TB,
5080  * if dev->external_facing || dev->untrusted
5081  */
5082 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
5083 {
5084 	if (!pci_quirk_intel_pch_acs_match(dev))
5085 		return -ENOTTY;
5086 
5087 	if (pci_quirk_enable_intel_lpc_acs(dev)) {
5088 		pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
5089 		return 0;
5090 	}
5091 
5092 	pci_quirk_enable_intel_rp_mpc_acs(dev);
5093 
5094 	dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
5095 
5096 	pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
5097 
5098 	return 0;
5099 }
5100 
5101 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
5102 {
5103 	int pos;
5104 	u32 cap, ctrl;
5105 
5106 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
5107 		return -ENOTTY;
5108 
5109 	pos = dev->acs_cap;
5110 	if (!pos)
5111 		return -ENOTTY;
5112 
5113 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5114 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5115 
5116 	ctrl |= (cap & PCI_ACS_SV);
5117 	ctrl |= (cap & PCI_ACS_RR);
5118 	ctrl |= (cap & PCI_ACS_CR);
5119 	ctrl |= (cap & PCI_ACS_UF);
5120 
5121 	if (pci_ats_disabled() || dev->external_facing || dev->untrusted)
5122 		ctrl |= (cap & PCI_ACS_TB);
5123 
5124 	pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5125 
5126 	pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
5127 
5128 	return 0;
5129 }
5130 
5131 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
5132 {
5133 	int pos;
5134 	u32 cap, ctrl;
5135 
5136 	if (!pci_quirk_intel_spt_pch_acs_match(dev))
5137 		return -ENOTTY;
5138 
5139 	pos = dev->acs_cap;
5140 	if (!pos)
5141 		return -ENOTTY;
5142 
5143 	pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5144 	pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5145 
5146 	ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
5147 
5148 	pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5149 
5150 	pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
5151 
5152 	return 0;
5153 }
5154 
5155 static const struct pci_dev_acs_ops {
5156 	u16 vendor;
5157 	u16 device;
5158 	int (*enable_acs)(struct pci_dev *dev);
5159 	int (*disable_acs_redir)(struct pci_dev *dev);
5160 } pci_dev_acs_ops[] = {
5161 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5162 	    .enable_acs = pci_quirk_enable_intel_pch_acs,
5163 	},
5164 	{ PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5165 	    .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
5166 	    .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
5167 	},
5168 };
5169 
5170 int pci_dev_specific_enable_acs(struct pci_dev *dev)
5171 {
5172 	const struct pci_dev_acs_ops *p;
5173 	int i, ret;
5174 
5175 	for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5176 		p = &pci_dev_acs_ops[i];
5177 		if ((p->vendor == dev->vendor ||
5178 		     p->vendor == (u16)PCI_ANY_ID) &&
5179 		    (p->device == dev->device ||
5180 		     p->device == (u16)PCI_ANY_ID) &&
5181 		    p->enable_acs) {
5182 			ret = p->enable_acs(dev);
5183 			if (ret >= 0)
5184 				return ret;
5185 		}
5186 	}
5187 
5188 	return -ENOTTY;
5189 }
5190 
5191 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5192 {
5193 	const struct pci_dev_acs_ops *p;
5194 	int i, ret;
5195 
5196 	for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5197 		p = &pci_dev_acs_ops[i];
5198 		if ((p->vendor == dev->vendor ||
5199 		     p->vendor == (u16)PCI_ANY_ID) &&
5200 		    (p->device == dev->device ||
5201 		     p->device == (u16)PCI_ANY_ID) &&
5202 		    p->disable_acs_redir) {
5203 			ret = p->disable_acs_redir(dev);
5204 			if (ret >= 0)
5205 				return ret;
5206 		}
5207 	}
5208 
5209 	return -ENOTTY;
5210 }
5211 
5212 /*
5213  * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
5214  * QuickAssist Technology (QAT) is prematurely terminated in hardware.  The
5215  * Next Capability pointer in the MSI Capability Structure should point to
5216  * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5217  * the list.
5218  */
5219 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5220 {
5221 	int pos, i = 0;
5222 	u8 next_cap;
5223 	u16 reg16, *cap;
5224 	struct pci_cap_saved_state *state;
5225 
5226 	/* Bail if the hardware bug is fixed */
5227 	if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5228 		return;
5229 
5230 	/* Bail if MSI Capability Structure is not found for some reason */
5231 	pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5232 	if (!pos)
5233 		return;
5234 
5235 	/*
5236 	 * Bail if Next Capability pointer in the MSI Capability Structure
5237 	 * is not the expected incorrect 0x00.
5238 	 */
5239 	pci_read_config_byte(pdev, pos + 1, &next_cap);
5240 	if (next_cap)
5241 		return;
5242 
5243 	/*
5244 	 * PCIe Capability Structure is expected to be at 0x50 and should
5245 	 * terminate the list (Next Capability pointer is 0x00).  Verify
5246 	 * Capability Id and Next Capability pointer is as expected.
5247 	 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5248 	 * to correctly set kernel data structures which have already been
5249 	 * set incorrectly due to the hardware bug.
5250 	 */
5251 	pos = 0x50;
5252 	pci_read_config_word(pdev, pos, &reg16);
5253 	if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5254 		u32 status;
5255 #ifndef PCI_EXP_SAVE_REGS
5256 #define PCI_EXP_SAVE_REGS     7
5257 #endif
5258 		int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5259 
5260 		pdev->pcie_cap = pos;
5261 		pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
5262 		pdev->pcie_flags_reg = reg16;
5263 		pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
5264 		pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5265 
5266 		pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5267 		if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5268 		    PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5269 			pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5270 
5271 		if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5272 			return;
5273 
5274 		/* Save PCIe cap */
5275 		state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5276 		if (!state)
5277 			return;
5278 
5279 		state->cap.cap_nr = PCI_CAP_ID_EXP;
5280 		state->cap.cap_extended = 0;
5281 		state->cap.size = size;
5282 		cap = (u16 *)&state->cap.data[0];
5283 		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5284 		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5285 		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5286 		pcie_capability_read_word(pdev, PCI_EXP_RTCTL,  &cap[i++]);
5287 		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5288 		pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5289 		pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5290 		hlist_add_head(&state->next, &pdev->saved_cap_space);
5291 	}
5292 }
5293 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
5294 
5295 /*
5296  * FLR may cause the following to devices to hang:
5297  *
5298  * AMD Starship/Matisse HD Audio Controller 0x1487
5299  * AMD Starship USB 3.0 Host Controller 0x148c
5300  * AMD Matisse USB 3.0 Host Controller 0x149c
5301  * Intel 82579LM Gigabit Ethernet Controller 0x1502
5302  * Intel 82579V Gigabit Ethernet Controller 0x1503
5303  *
5304  */
5305 static void quirk_no_flr(struct pci_dev *dev)
5306 {
5307 	dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5308 }
5309 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5310 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
5311 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5312 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5313 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
5314 
5315 static void quirk_no_ext_tags(struct pci_dev *pdev)
5316 {
5317 	struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5318 
5319 	if (!bridge)
5320 		return;
5321 
5322 	bridge->no_ext_tags = 1;
5323 	pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
5324 
5325 	pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5326 }
5327 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
5328 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
5329 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
5330 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5331 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
5332 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5333 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
5334 
5335 #ifdef CONFIG_PCI_ATS
5336 /*
5337  * Some devices require additional driver setup to enable ATS.  Don't use
5338  * ATS for those devices as ATS will be enabled before the driver has had a
5339  * chance to load and configure the device.
5340  */
5341 static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
5342 {
5343 	if ((pdev->device == 0x7312 && pdev->revision != 0x00) ||
5344 	    (pdev->device == 0x7340 && pdev->revision != 0xc5) ||
5345 	    (pdev->device == 0x7341 && pdev->revision != 0x00))
5346 		return;
5347 
5348 	if (pdev->device == 0x15d8) {
5349 		if (pdev->revision == 0xcf &&
5350 		    pdev->subsystem_vendor == 0xea50 &&
5351 		    (pdev->subsystem_device == 0xce19 ||
5352 		     pdev->subsystem_device == 0xcc10 ||
5353 		     pdev->subsystem_device == 0xcc08))
5354 			goto no_ats;
5355 		else
5356 			return;
5357 	}
5358 
5359 no_ats:
5360 	pci_info(pdev, "disabling ATS\n");
5361 	pdev->ats_cap = 0;
5362 }
5363 
5364 /* AMD Stoney platform GPU */
5365 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5366 /* AMD Iceland dGPU */
5367 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
5368 /* AMD Navi10 dGPU */
5369 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5370 /* AMD Navi14 dGPU */
5371 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
5372 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats);
5373 /* AMD Raven platform iGPU */
5374 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x15d8, quirk_amd_harvest_no_ats);
5375 #endif /* CONFIG_PCI_ATS */
5376 
5377 /* Freescale PCIe doesn't support MSI in RC mode */
5378 static void quirk_fsl_no_msi(struct pci_dev *pdev)
5379 {
5380 	if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5381 		pdev->no_msi = 1;
5382 }
5383 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
5384 
5385 /*
5386  * Although not allowed by the spec, some multi-function devices have
5387  * dependencies of one function (consumer) on another (supplier).  For the
5388  * consumer to work in D0, the supplier must also be in D0.  Create a
5389  * device link from the consumer to the supplier to enforce this
5390  * dependency.  Runtime PM is allowed by default on the consumer to prevent
5391  * it from permanently keeping the supplier awake.
5392  */
5393 static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5394 				   unsigned int supplier, unsigned int class,
5395 				   unsigned int class_shift)
5396 {
5397 	struct pci_dev *supplier_pdev;
5398 
5399 	if (PCI_FUNC(pdev->devfn) != consumer)
5400 		return;
5401 
5402 	supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5403 				pdev->bus->number,
5404 				PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5405 	if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5406 		pci_dev_put(supplier_pdev);
5407 		return;
5408 	}
5409 
5410 	if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5411 			    DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5412 		pci_info(pdev, "D0 power state depends on %s\n",
5413 			 pci_name(supplier_pdev));
5414 	else
5415 		pci_err(pdev, "Cannot enforce power dependency on %s\n",
5416 			pci_name(supplier_pdev));
5417 
5418 	pm_runtime_allow(&pdev->dev);
5419 	pci_dev_put(supplier_pdev);
5420 }
5421 
5422 /*
5423  * Create device link for GPUs with integrated HDA controller for streaming
5424  * audio to attached displays.
5425  */
5426 static void quirk_gpu_hda(struct pci_dev *hda)
5427 {
5428 	pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
5429 }
5430 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5431 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5432 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5433 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5434 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5435 			      PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5436 
5437 /*
5438  * Create device link for NVIDIA GPU with integrated USB xHCI Host
5439  * controller to VGA.
5440  */
5441 static void quirk_gpu_usb(struct pci_dev *usb)
5442 {
5443 	pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5444 }
5445 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5446 			      PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5447 
5448 /*
5449  * Create device link for NVIDIA GPU with integrated Type-C UCSI controller
5450  * to VGA. Currently there is no class code defined for UCSI device over PCI
5451  * so using UNKNOWN class for now and it will be updated when UCSI
5452  * over PCI gets a class code.
5453  */
5454 #define PCI_CLASS_SERIAL_UNKNOWN	0x0c80
5455 static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5456 {
5457 	pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5458 }
5459 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5460 			      PCI_CLASS_SERIAL_UNKNOWN, 8,
5461 			      quirk_gpu_usb_typec_ucsi);
5462 
5463 /*
5464  * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5465  * disabled.  https://devtalk.nvidia.com/default/topic/1024022
5466  */
5467 static void quirk_nvidia_hda(struct pci_dev *gpu)
5468 {
5469 	u8 hdr_type;
5470 	u32 val;
5471 
5472 	/* There was no integrated HDA controller before MCP89 */
5473 	if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5474 		return;
5475 
5476 	/* Bit 25 at offset 0x488 enables the HDA controller */
5477 	pci_read_config_dword(gpu, 0x488, &val);
5478 	if (val & BIT(25))
5479 		return;
5480 
5481 	pci_info(gpu, "Enabling HDA controller\n");
5482 	pci_write_config_dword(gpu, 0x488, val | BIT(25));
5483 
5484 	/* The GPU becomes a multi-function device when the HDA is enabled */
5485 	pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5486 	gpu->multifunction = !!(hdr_type & 0x80);
5487 }
5488 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5489 			       PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5490 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5491 			       PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5492 
5493 /*
5494  * Some IDT switches incorrectly flag an ACS Source Validation error on
5495  * completions for config read requests even though PCIe r4.0, sec
5496  * 6.12.1.1, says that completions are never affected by ACS Source
5497  * Validation.  Here's the text of IDT 89H32H8G3-YC, erratum #36:
5498  *
5499  *   Item #36 - Downstream port applies ACS Source Validation to Completions
5500  *   Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5501  *   completions are never affected by ACS Source Validation.  However,
5502  *   completions received by a downstream port of the PCIe switch from a
5503  *   device that has not yet captured a PCIe bus number are incorrectly
5504  *   dropped by ACS Source Validation by the switch downstream port.
5505  *
5506  * The workaround suggested by IDT is to issue a config write to the
5507  * downstream device before issuing the first config read.  This allows the
5508  * downstream device to capture its bus and device numbers (see PCIe r4.0,
5509  * sec 2.2.9), thus avoiding the ACS error on the completion.
5510  *
5511  * However, we don't know when the device is ready to accept the config
5512  * write, so we do config reads until we receive a non-Config Request Retry
5513  * Status, then do the config write.
5514  *
5515  * To avoid hitting the erratum when doing the config reads, we disable ACS
5516  * SV around this process.
5517  */
5518 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5519 {
5520 	int pos;
5521 	u16 ctrl = 0;
5522 	bool found;
5523 	struct pci_dev *bridge = bus->self;
5524 
5525 	pos = bridge->acs_cap;
5526 
5527 	/* Disable ACS SV before initial config reads */
5528 	if (pos) {
5529 		pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5530 		if (ctrl & PCI_ACS_SV)
5531 			pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5532 					      ctrl & ~PCI_ACS_SV);
5533 	}
5534 
5535 	found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5536 
5537 	/* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5538 	if (found)
5539 		pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5540 
5541 	/* Re-enable ACS_SV if it was previously enabled */
5542 	if (ctrl & PCI_ACS_SV)
5543 		pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5544 
5545 	return found;
5546 }
5547 
5548 /*
5549  * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5550  * NT endpoints via the internal switch fabric. These IDs replace the
5551  * originating requestor ID TLPs which access host memory on peer NTB
5552  * ports. Therefore, all proxy IDs must be aliased to the NTB device
5553  * to permit access when the IOMMU is turned on.
5554  */
5555 static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5556 {
5557 	void __iomem *mmio;
5558 	struct ntb_info_regs __iomem *mmio_ntb;
5559 	struct ntb_ctrl_regs __iomem *mmio_ctrl;
5560 	u64 partition_map;
5561 	u8 partition;
5562 	int pp;
5563 
5564 	if (pci_enable_device(pdev)) {
5565 		pci_err(pdev, "Cannot enable Switchtec device\n");
5566 		return;
5567 	}
5568 
5569 	mmio = pci_iomap(pdev, 0, 0);
5570 	if (mmio == NULL) {
5571 		pci_disable_device(pdev);
5572 		pci_err(pdev, "Cannot iomap Switchtec device\n");
5573 		return;
5574 	}
5575 
5576 	pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5577 
5578 	mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5579 	mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5580 
5581 	partition = ioread8(&mmio_ntb->partition_id);
5582 
5583 	partition_map = ioread32(&mmio_ntb->ep_map);
5584 	partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5585 	partition_map &= ~(1ULL << partition);
5586 
5587 	for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5588 		struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5589 		u32 table_sz = 0;
5590 		int te;
5591 
5592 		if (!(partition_map & (1ULL << pp)))
5593 			continue;
5594 
5595 		pci_dbg(pdev, "Processing partition %d\n", pp);
5596 
5597 		mmio_peer_ctrl = &mmio_ctrl[pp];
5598 
5599 		table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5600 		if (!table_sz) {
5601 			pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5602 			continue;
5603 		}
5604 
5605 		if (table_sz > 512) {
5606 			pci_warn(pdev,
5607 				 "Invalid Switchtec partition %d table_sz %d\n",
5608 				 pp, table_sz);
5609 			continue;
5610 		}
5611 
5612 		for (te = 0; te < table_sz; te++) {
5613 			u32 rid_entry;
5614 			u8 devfn;
5615 
5616 			rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5617 			devfn = (rid_entry >> 1) & 0xFF;
5618 			pci_dbg(pdev,
5619 				"Aliasing Partition %d Proxy ID %02x.%d\n",
5620 				pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5621 			pci_add_dma_alias(pdev, devfn, 1);
5622 		}
5623 	}
5624 
5625 	pci_iounmap(pdev, mmio);
5626 	pci_disable_device(pdev);
5627 }
5628 #define SWITCHTEC_QUIRK(vid) \
5629 	DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5630 		PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5631 
5632 SWITCHTEC_QUIRK(0x8531);  /* PFX 24xG3 */
5633 SWITCHTEC_QUIRK(0x8532);  /* PFX 32xG3 */
5634 SWITCHTEC_QUIRK(0x8533);  /* PFX 48xG3 */
5635 SWITCHTEC_QUIRK(0x8534);  /* PFX 64xG3 */
5636 SWITCHTEC_QUIRK(0x8535);  /* PFX 80xG3 */
5637 SWITCHTEC_QUIRK(0x8536);  /* PFX 96xG3 */
5638 SWITCHTEC_QUIRK(0x8541);  /* PSX 24xG3 */
5639 SWITCHTEC_QUIRK(0x8542);  /* PSX 32xG3 */
5640 SWITCHTEC_QUIRK(0x8543);  /* PSX 48xG3 */
5641 SWITCHTEC_QUIRK(0x8544);  /* PSX 64xG3 */
5642 SWITCHTEC_QUIRK(0x8545);  /* PSX 80xG3 */
5643 SWITCHTEC_QUIRK(0x8546);  /* PSX 96xG3 */
5644 SWITCHTEC_QUIRK(0x8551);  /* PAX 24XG3 */
5645 SWITCHTEC_QUIRK(0x8552);  /* PAX 32XG3 */
5646 SWITCHTEC_QUIRK(0x8553);  /* PAX 48XG3 */
5647 SWITCHTEC_QUIRK(0x8554);  /* PAX 64XG3 */
5648 SWITCHTEC_QUIRK(0x8555);  /* PAX 80XG3 */
5649 SWITCHTEC_QUIRK(0x8556);  /* PAX 96XG3 */
5650 SWITCHTEC_QUIRK(0x8561);  /* PFXL 24XG3 */
5651 SWITCHTEC_QUIRK(0x8562);  /* PFXL 32XG3 */
5652 SWITCHTEC_QUIRK(0x8563);  /* PFXL 48XG3 */
5653 SWITCHTEC_QUIRK(0x8564);  /* PFXL 64XG3 */
5654 SWITCHTEC_QUIRK(0x8565);  /* PFXL 80XG3 */
5655 SWITCHTEC_QUIRK(0x8566);  /* PFXL 96XG3 */
5656 SWITCHTEC_QUIRK(0x8571);  /* PFXI 24XG3 */
5657 SWITCHTEC_QUIRK(0x8572);  /* PFXI 32XG3 */
5658 SWITCHTEC_QUIRK(0x8573);  /* PFXI 48XG3 */
5659 SWITCHTEC_QUIRK(0x8574);  /* PFXI 64XG3 */
5660 SWITCHTEC_QUIRK(0x8575);  /* PFXI 80XG3 */
5661 SWITCHTEC_QUIRK(0x8576);  /* PFXI 96XG3 */
5662 SWITCHTEC_QUIRK(0x4000);  /* PFX 100XG4 */
5663 SWITCHTEC_QUIRK(0x4084);  /* PFX 84XG4  */
5664 SWITCHTEC_QUIRK(0x4068);  /* PFX 68XG4  */
5665 SWITCHTEC_QUIRK(0x4052);  /* PFX 52XG4  */
5666 SWITCHTEC_QUIRK(0x4036);  /* PFX 36XG4  */
5667 SWITCHTEC_QUIRK(0x4028);  /* PFX 28XG4  */
5668 SWITCHTEC_QUIRK(0x4100);  /* PSX 100XG4 */
5669 SWITCHTEC_QUIRK(0x4184);  /* PSX 84XG4  */
5670 SWITCHTEC_QUIRK(0x4168);  /* PSX 68XG4  */
5671 SWITCHTEC_QUIRK(0x4152);  /* PSX 52XG4  */
5672 SWITCHTEC_QUIRK(0x4136);  /* PSX 36XG4  */
5673 SWITCHTEC_QUIRK(0x4128);  /* PSX 28XG4  */
5674 SWITCHTEC_QUIRK(0x4200);  /* PAX 100XG4 */
5675 SWITCHTEC_QUIRK(0x4284);  /* PAX 84XG4  */
5676 SWITCHTEC_QUIRK(0x4268);  /* PAX 68XG4  */
5677 SWITCHTEC_QUIRK(0x4252);  /* PAX 52XG4  */
5678 SWITCHTEC_QUIRK(0x4236);  /* PAX 36XG4  */
5679 SWITCHTEC_QUIRK(0x4228);  /* PAX 28XG4  */
5680 
5681 /*
5682  * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5683  * These IDs are used to forward responses to the originator on the other
5684  * side of the NTB.  Alias all possible IDs to the NTB to permit access when
5685  * the IOMMU is turned on.
5686  */
5687 static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5688 {
5689 	pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5690 	/* PLX NTB may use all 256 devfns */
5691 	pci_add_dma_alias(pdev, 0, 256);
5692 }
5693 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5694 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
5695 
5696 /*
5697  * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5698  * not always reset the secondary Nvidia GPU between reboots if the system
5699  * is configured to use Hybrid Graphics mode.  This results in the GPU
5700  * being left in whatever state it was in during the *previous* boot, which
5701  * causes spurious interrupts from the GPU, which in turn causes us to
5702  * disable the wrong IRQ and end up breaking the touchpad.  Unsurprisingly,
5703  * this also completely breaks nouveau.
5704  *
5705  * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5706  * clean state and fixes all these issues.
5707  *
5708  * When the machine is configured in Dedicated display mode, the issue
5709  * doesn't occur.  Fortunately the GPU advertises NoReset+ when in this
5710  * mode, so we can detect that and avoid resetting it.
5711  */
5712 static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5713 {
5714 	void __iomem *map;
5715 	int ret;
5716 
5717 	if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5718 	    pdev->subsystem_device != 0x222e ||
5719 	    !pci_reset_supported(pdev))
5720 		return;
5721 
5722 	if (pci_enable_device_mem(pdev))
5723 		return;
5724 
5725 	/*
5726 	 * Based on nvkm_device_ctor() in
5727 	 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5728 	 */
5729 	map = pci_iomap(pdev, 0, 0x23000);
5730 	if (!map) {
5731 		pci_err(pdev, "Can't map MMIO space\n");
5732 		goto out_disable;
5733 	}
5734 
5735 	/*
5736 	 * Make sure the GPU looks like it's been POSTed before resetting
5737 	 * it.
5738 	 */
5739 	if (ioread32(map + 0x2240c) & 0x2) {
5740 		pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5741 		ret = pci_reset_bus(pdev);
5742 		if (ret < 0)
5743 			pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5744 	}
5745 
5746 	iounmap(map);
5747 out_disable:
5748 	pci_disable_device(pdev);
5749 }
5750 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5751 			      PCI_CLASS_DISPLAY_VGA, 8,
5752 			      quirk_reset_lenovo_thinkpad_p50_nvgpu);
5753 
5754 /*
5755  * Device [1b21:2142]
5756  * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5757  */
5758 static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5759 {
5760 	pci_info(dev, "PME# does not work under D0, disabling it\n");
5761 	dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5762 }
5763 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
5764 
5765 /*
5766  * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI]
5767  *
5768  * These devices advertise PME# support in all power states but don't
5769  * reliably assert it.
5770  *
5771  * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf)
5772  * says "The MSI Function is not implemented on this device" in chapters
5773  * 7.3.27, 7.3.29-7.3.31.
5774  */
5775 static void pci_fixup_no_msi_no_pme(struct pci_dev *dev)
5776 {
5777 #ifdef CONFIG_PCI_MSI
5778 	pci_info(dev, "MSI is not implemented on this device, disabling it\n");
5779 	dev->no_msi = 1;
5780 #endif
5781 	pci_info(dev, "PME# is unreliable, disabling it\n");
5782 	dev->pme_support = 0;
5783 }
5784 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme);
5785 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme);
5786 
5787 static void apex_pci_fixup_class(struct pci_dev *pdev)
5788 {
5789 	pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5790 }
5791 DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5792 			       PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);
5793