xref: /openbmc/linux/drivers/pci/pci-bridge-emul.c (revision 658aea35)
123a5fba4SThomas Petazzoni // SPDX-License-Identifier: GPL-2.0
223a5fba4SThomas Petazzoni /*
323a5fba4SThomas Petazzoni  * Copyright (C) 2018 Marvell
423a5fba4SThomas Petazzoni  *
523a5fba4SThomas Petazzoni  * Author: Thomas Petazzoni <thomas.petazzoni@bootlin.com>
623a5fba4SThomas Petazzoni  *
723a5fba4SThomas Petazzoni  * This file helps PCI controller drivers implement a fake root port
823a5fba4SThomas Petazzoni  * PCI bridge when the HW doesn't provide such a root port PCI
923a5fba4SThomas Petazzoni  * bridge.
1023a5fba4SThomas Petazzoni  *
1123a5fba4SThomas Petazzoni  * It emulates a PCI bridge by providing a fake PCI configuration
1223a5fba4SThomas Petazzoni  * space (and optionally a PCIe capability configuration space) in
1323a5fba4SThomas Petazzoni  * memory. By default the read/write operations simply read and update
1423a5fba4SThomas Petazzoni  * this fake configuration space in memory. However, PCI controller
1523a5fba4SThomas Petazzoni  * drivers can provide through the 'struct pci_sw_bridge_ops'
1623a5fba4SThomas Petazzoni  * structure a set of operations to override or complement this
1723a5fba4SThomas Petazzoni  * default behavior.
1823a5fba4SThomas Petazzoni  */
1923a5fba4SThomas Petazzoni 
2023a5fba4SThomas Petazzoni #include <linux/pci.h>
2123a5fba4SThomas Petazzoni #include "pci-bridge-emul.h"
2223a5fba4SThomas Petazzoni 
2323a5fba4SThomas Petazzoni #define PCI_BRIDGE_CONF_END	PCI_STD_HEADER_SIZEOF
243767a902SPali Rohár #define PCI_CAP_SSID_SIZEOF	(PCI_SSVID_DEVICE_ID + 2)
25f8ee579dSRussell King #define PCI_CAP_PCIE_SIZEOF	(PCI_EXP_SLTSTA2 + 2)
2623a5fba4SThomas Petazzoni 
271446978dSJon Derrick /**
281446978dSJon Derrick  * struct pci_bridge_reg_behavior - register bits behaviors
291446978dSJon Derrick  * @ro:		Read-Only bits
301446978dSJon Derrick  * @rw:		Read-Write bits
311446978dSJon Derrick  * @w1c:	Write-1-to-Clear bits
321446978dSJon Derrick  *
331446978dSJon Derrick  * Reads and Writes will be filtered by specified behavior. All other bits not
341446978dSJon Derrick  * declared are assumed 'Reserved' and will return 0 on reads, per PCIe 5.0:
351446978dSJon Derrick  * "Reserved register fields must be read only and must return 0 (all 0's for
361446978dSJon Derrick  * multi-bit fields) when read".
371446978dSJon Derrick  */
3823a5fba4SThomas Petazzoni struct pci_bridge_reg_behavior {
3923a5fba4SThomas Petazzoni 	/* Read-only bits */
4023a5fba4SThomas Petazzoni 	u32 ro;
4123a5fba4SThomas Petazzoni 
4223a5fba4SThomas Petazzoni 	/* Read-write bits */
4323a5fba4SThomas Petazzoni 	u32 rw;
4423a5fba4SThomas Petazzoni 
4523a5fba4SThomas Petazzoni 	/* Write-1-to-clear bits */
4623a5fba4SThomas Petazzoni 	u32 w1c;
4723a5fba4SThomas Petazzoni };
4823a5fba4SThomas Petazzoni 
49f8ee579dSRussell King static const
50f8ee579dSRussell King struct pci_bridge_reg_behavior pci_regs_behavior[PCI_STD_HEADER_SIZEOF / 4] = {
5123a5fba4SThomas Petazzoni 	[PCI_VENDOR_ID / 4] = { .ro = ~0 },
5223a5fba4SThomas Petazzoni 	[PCI_COMMAND / 4] = {
5323a5fba4SThomas Petazzoni 		.rw = (PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
5423a5fba4SThomas Petazzoni 		       PCI_COMMAND_MASTER | PCI_COMMAND_PARITY |
5523a5fba4SThomas Petazzoni 		       PCI_COMMAND_SERR),
5623a5fba4SThomas Petazzoni 		.ro = ((PCI_COMMAND_SPECIAL | PCI_COMMAND_INVALIDATE |
5723a5fba4SThomas Petazzoni 			PCI_COMMAND_VGA_PALETTE | PCI_COMMAND_WAIT |
5823a5fba4SThomas Petazzoni 			PCI_COMMAND_FAST_BACK) |
5923a5fba4SThomas Petazzoni 		       (PCI_STATUS_CAP_LIST | PCI_STATUS_66MHZ |
6023a5fba4SThomas Petazzoni 			PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MASK) << 16),
6175e1fd42SHeiner Kallweit 		.w1c = PCI_STATUS_ERROR_BITS << 16,
6223a5fba4SThomas Petazzoni 	},
6323a5fba4SThomas Petazzoni 	[PCI_CLASS_REVISION / 4] = { .ro = ~0 },
6423a5fba4SThomas Petazzoni 
6523a5fba4SThomas Petazzoni 	/*
6623a5fba4SThomas Petazzoni 	 * Cache Line Size register: implement as read-only, we do not
6723a5fba4SThomas Petazzoni 	 * pretend implementing "Memory Write and Invalidate"
6823a5fba4SThomas Petazzoni 	 * transactions"
6923a5fba4SThomas Petazzoni 	 *
7023a5fba4SThomas Petazzoni 	 * Latency Timer Register: implemented as read-only, as "A
7123a5fba4SThomas Petazzoni 	 * bridge that is not capable of a burst transfer of more than
7223a5fba4SThomas Petazzoni 	 * two data phases on its primary interface is permitted to
7323a5fba4SThomas Petazzoni 	 * hardwire the Latency Timer to a value of 16 or less"
7423a5fba4SThomas Petazzoni 	 *
7523a5fba4SThomas Petazzoni 	 * Header Type: always read-only
7623a5fba4SThomas Petazzoni 	 *
7723a5fba4SThomas Petazzoni 	 * BIST register: implemented as read-only, as "A bridge that
7823a5fba4SThomas Petazzoni 	 * does not support BIST must implement this register as a
7923a5fba4SThomas Petazzoni 	 * read-only register that returns 0 when read"
8023a5fba4SThomas Petazzoni 	 */
8123a5fba4SThomas Petazzoni 	[PCI_CACHE_LINE_SIZE / 4] = { .ro = ~0 },
8223a5fba4SThomas Petazzoni 
8323a5fba4SThomas Petazzoni 	/*
8423a5fba4SThomas Petazzoni 	 * Base Address registers not used must be implemented as
8523a5fba4SThomas Petazzoni 	 * read-only registers that return 0 when read.
8623a5fba4SThomas Petazzoni 	 */
8723a5fba4SThomas Petazzoni 	[PCI_BASE_ADDRESS_0 / 4] = { .ro = ~0 },
8823a5fba4SThomas Petazzoni 	[PCI_BASE_ADDRESS_1 / 4] = { .ro = ~0 },
8923a5fba4SThomas Petazzoni 
9023a5fba4SThomas Petazzoni 	[PCI_PRIMARY_BUS / 4] = {
9123a5fba4SThomas Petazzoni 		/* Primary, secondary and subordinate bus are RW */
9223a5fba4SThomas Petazzoni 		.rw = GENMASK(24, 0),
9323a5fba4SThomas Petazzoni 		/* Secondary latency is read-only */
9423a5fba4SThomas Petazzoni 		.ro = GENMASK(31, 24),
9523a5fba4SThomas Petazzoni 	},
9623a5fba4SThomas Petazzoni 
9723a5fba4SThomas Petazzoni 	[PCI_IO_BASE / 4] = {
9823a5fba4SThomas Petazzoni 		/* The high four bits of I/O base/limit are RW */
9923a5fba4SThomas Petazzoni 		.rw = (GENMASK(15, 12) | GENMASK(7, 4)),
10023a5fba4SThomas Petazzoni 
10123a5fba4SThomas Petazzoni 		/* The low four bits of I/O base/limit are RO */
10223a5fba4SThomas Petazzoni 		.ro = (((PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK |
10323a5fba4SThomas Petazzoni 			 PCI_STATUS_DEVSEL_MASK) << 16) |
10423a5fba4SThomas Petazzoni 		       GENMASK(11, 8) | GENMASK(3, 0)),
10523a5fba4SThomas Petazzoni 
10675e1fd42SHeiner Kallweit 		.w1c = PCI_STATUS_ERROR_BITS << 16,
10723a5fba4SThomas Petazzoni 	},
10823a5fba4SThomas Petazzoni 
10923a5fba4SThomas Petazzoni 	[PCI_MEMORY_BASE / 4] = {
11023a5fba4SThomas Petazzoni 		/* The high 12-bits of mem base/limit are RW */
11123a5fba4SThomas Petazzoni 		.rw = GENMASK(31, 20) | GENMASK(15, 4),
11223a5fba4SThomas Petazzoni 
11323a5fba4SThomas Petazzoni 		/* The low four bits of mem base/limit are RO */
11423a5fba4SThomas Petazzoni 		.ro = GENMASK(19, 16) | GENMASK(3, 0),
11523a5fba4SThomas Petazzoni 	},
11623a5fba4SThomas Petazzoni 
11723a5fba4SThomas Petazzoni 	[PCI_PREF_MEMORY_BASE / 4] = {
11823a5fba4SThomas Petazzoni 		/* The high 12-bits of pref mem base/limit are RW */
11923a5fba4SThomas Petazzoni 		.rw = GENMASK(31, 20) | GENMASK(15, 4),
12023a5fba4SThomas Petazzoni 
12123a5fba4SThomas Petazzoni 		/* The low four bits of pref mem base/limit are RO */
12223a5fba4SThomas Petazzoni 		.ro = GENMASK(19, 16) | GENMASK(3, 0),
12323a5fba4SThomas Petazzoni 	},
12423a5fba4SThomas Petazzoni 
12523a5fba4SThomas Petazzoni 	[PCI_PREF_BASE_UPPER32 / 4] = {
12623a5fba4SThomas Petazzoni 		.rw = ~0,
12723a5fba4SThomas Petazzoni 	},
12823a5fba4SThomas Petazzoni 
12923a5fba4SThomas Petazzoni 	[PCI_PREF_LIMIT_UPPER32 / 4] = {
13023a5fba4SThomas Petazzoni 		.rw = ~0,
13123a5fba4SThomas Petazzoni 	},
13223a5fba4SThomas Petazzoni 
13323a5fba4SThomas Petazzoni 	[PCI_IO_BASE_UPPER16 / 4] = {
13423a5fba4SThomas Petazzoni 		.rw = ~0,
13523a5fba4SThomas Petazzoni 	},
13623a5fba4SThomas Petazzoni 
13723a5fba4SThomas Petazzoni 	[PCI_CAPABILITY_LIST / 4] = {
13823a5fba4SThomas Petazzoni 		.ro = GENMASK(7, 0),
13923a5fba4SThomas Petazzoni 	},
14023a5fba4SThomas Petazzoni 
1411c1a3b4dSPali Rohár 	/*
1421c1a3b4dSPali Rohár 	 * If expansion ROM is unsupported then ROM Base Address register must
1431c1a3b4dSPali Rohár 	 * be implemented as read-only register that return 0 when read, same
1441c1a3b4dSPali Rohár 	 * as for unused Base Address registers.
1451c1a3b4dSPali Rohár 	 */
14623a5fba4SThomas Petazzoni 	[PCI_ROM_ADDRESS1 / 4] = {
1471c1a3b4dSPali Rohár 		.ro = ~0,
14823a5fba4SThomas Petazzoni 	},
14923a5fba4SThomas Petazzoni 
15023a5fba4SThomas Petazzoni 	/*
15123a5fba4SThomas Petazzoni 	 * Interrupt line (bits 7:0) are RW, interrupt pin (bits 15:8)
15223a5fba4SThomas Petazzoni 	 * are RO, and bridge control (31:16) are a mix of RW, RO,
15323a5fba4SThomas Petazzoni 	 * reserved and W1C bits
15423a5fba4SThomas Petazzoni 	 */
15523a5fba4SThomas Petazzoni 	[PCI_INTERRUPT_LINE / 4] = {
15623a5fba4SThomas Petazzoni 		/* Interrupt line is RW */
15723a5fba4SThomas Petazzoni 		.rw = (GENMASK(7, 0) |
15823a5fba4SThomas Petazzoni 		       ((PCI_BRIDGE_CTL_PARITY |
15923a5fba4SThomas Petazzoni 			 PCI_BRIDGE_CTL_SERR |
16023a5fba4SThomas Petazzoni 			 PCI_BRIDGE_CTL_ISA |
16123a5fba4SThomas Petazzoni 			 PCI_BRIDGE_CTL_VGA |
16223a5fba4SThomas Petazzoni 			 PCI_BRIDGE_CTL_MASTER_ABORT |
16323a5fba4SThomas Petazzoni 			 PCI_BRIDGE_CTL_BUS_RESET |
16423a5fba4SThomas Petazzoni 			 BIT(8) | BIT(9) | BIT(11)) << 16)),
16523a5fba4SThomas Petazzoni 
16623a5fba4SThomas Petazzoni 		/* Interrupt pin is RO */
16723a5fba4SThomas Petazzoni 		.ro = (GENMASK(15, 8) | ((PCI_BRIDGE_CTL_FAST_BACK) << 16)),
16823a5fba4SThomas Petazzoni 
16923a5fba4SThomas Petazzoni 		.w1c = BIT(10) << 16,
17023a5fba4SThomas Petazzoni 	},
17123a5fba4SThomas Petazzoni };
17223a5fba4SThomas Petazzoni 
173f8ee579dSRussell King static const
174f8ee579dSRussell King struct pci_bridge_reg_behavior pcie_cap_regs_behavior[PCI_CAP_PCIE_SIZEOF / 4] = {
17523a5fba4SThomas Petazzoni 	[PCI_CAP_LIST_ID / 4] = {
17623a5fba4SThomas Petazzoni 		/*
17723a5fba4SThomas Petazzoni 		 * Capability ID, Next Capability Pointer and
17812998087SPali Rohár 		 * bits [14:0] of Capabilities register are all read-only.
17912998087SPali Rohár 		 * Bit 15 of Capabilities register is reserved.
18023a5fba4SThomas Petazzoni 		 */
18112998087SPali Rohár 		.ro = GENMASK(30, 0),
18223a5fba4SThomas Petazzoni 	},
18323a5fba4SThomas Petazzoni 
18423a5fba4SThomas Petazzoni 	[PCI_EXP_DEVCAP / 4] = {
18512998087SPali Rohár 		/*
18612998087SPali Rohár 		 * Bits [31:29] and [17:16] are reserved.
18712998087SPali Rohár 		 * Bits [27:18] are reserved for non-upstream ports.
18812998087SPali Rohár 		 * Bits 28 and [14:6] are reserved for non-endpoint devices.
18912998087SPali Rohár 		 * Other bits are read-only.
19012998087SPali Rohár 		 */
19112998087SPali Rohár 		.ro = BIT(15) | GENMASK(5, 0),
19223a5fba4SThomas Petazzoni 	},
19323a5fba4SThomas Petazzoni 
19423a5fba4SThomas Petazzoni 	[PCI_EXP_DEVCTL / 4] = {
19512998087SPali Rohár 		/*
19612998087SPali Rohár 		 * Device control register is RW, except bit 15 which is
19712998087SPali Rohár 		 * reserved for non-endpoints or non-PCIe-to-PCI/X bridges.
19812998087SPali Rohár 		 */
19912998087SPali Rohár 		.rw = GENMASK(14, 0),
20023a5fba4SThomas Petazzoni 
20123a5fba4SThomas Petazzoni 		/*
20229608651SJon Derrick 		 * Device status register has bits 6 and [3:0] W1C, [5:4] RO,
20312998087SPali Rohár 		 * the rest is reserved. Also bit 6 is reserved for non-upstream
20412998087SPali Rohár 		 * ports.
20523a5fba4SThomas Petazzoni 		 */
20612998087SPali Rohár 		.w1c = GENMASK(3, 0) << 16,
20729608651SJon Derrick 		.ro = GENMASK(5, 4) << 16,
20823a5fba4SThomas Petazzoni 	},
20923a5fba4SThomas Petazzoni 
21023a5fba4SThomas Petazzoni 	[PCI_EXP_LNKCAP / 4] = {
21112998087SPali Rohár 		/*
21212998087SPali Rohár 		 * All bits are RO, except bit 23 which is reserved and
21312998087SPali Rohár 		 * bit 18 which is reserved for non-upstream ports.
21412998087SPali Rohár 		 */
21512998087SPali Rohár 		.ro = lower_32_bits(~(BIT(23) | PCI_EXP_LNKCAP_CLKPM)),
21623a5fba4SThomas Petazzoni 	},
21723a5fba4SThomas Petazzoni 
21823a5fba4SThomas Petazzoni 	[PCI_EXP_LNKCTL / 4] = {
21923a5fba4SThomas Petazzoni 		/*
22029608651SJon Derrick 		 * Link control has bits [15:14], [11:3] and [1:0] RW, the
22112998087SPali Rohár 		 * rest is reserved. Bit 8 is reserved for non-upstream ports.
22229608651SJon Derrick 		 *
22329608651SJon Derrick 		 * Link status has bits [13:0] RO, and bits [15:14]
22423a5fba4SThomas Petazzoni 		 * W1C.
22523a5fba4SThomas Petazzoni 		 */
22612998087SPali Rohár 		.rw = GENMASK(15, 14) | GENMASK(11, 9) | GENMASK(7, 3) | GENMASK(1, 0),
22723a5fba4SThomas Petazzoni 		.ro = GENMASK(13, 0) << 16,
22823a5fba4SThomas Petazzoni 		.w1c = GENMASK(15, 14) << 16,
22923a5fba4SThomas Petazzoni 	},
23023a5fba4SThomas Petazzoni 
23123a5fba4SThomas Petazzoni 	[PCI_EXP_SLTCAP / 4] = {
23223a5fba4SThomas Petazzoni 		.ro = ~0,
23323a5fba4SThomas Petazzoni 	},
23423a5fba4SThomas Petazzoni 
23523a5fba4SThomas Petazzoni 	[PCI_EXP_SLTCTL / 4] = {
23623a5fba4SThomas Petazzoni 		/*
23729608651SJon Derrick 		 * Slot control has bits [14:0] RW, the rest is
23823a5fba4SThomas Petazzoni 		 * reserved.
23923a5fba4SThomas Petazzoni 		 *
24029608651SJon Derrick 		 * Slot status has bits 8 and [4:0] W1C, bits [7:5] RO, the
24129608651SJon Derrick 		 * rest is reserved.
24223a5fba4SThomas Petazzoni 		 */
24329608651SJon Derrick 		.rw = GENMASK(14, 0),
24423a5fba4SThomas Petazzoni 		.w1c = (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
24523a5fba4SThomas Petazzoni 			PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
24623a5fba4SThomas Petazzoni 			PCI_EXP_SLTSTA_CC | PCI_EXP_SLTSTA_DLLSC) << 16,
24723a5fba4SThomas Petazzoni 		.ro = (PCI_EXP_SLTSTA_MRLSS | PCI_EXP_SLTSTA_PDS |
24823a5fba4SThomas Petazzoni 		       PCI_EXP_SLTSTA_EIS) << 16,
24923a5fba4SThomas Petazzoni 	},
25023a5fba4SThomas Petazzoni 
25123a5fba4SThomas Petazzoni 	[PCI_EXP_RTCTL / 4] = {
25223a5fba4SThomas Petazzoni 		/*
25323a5fba4SThomas Petazzoni 		 * Root control has bits [4:0] RW, the rest is
25423a5fba4SThomas Petazzoni 		 * reserved.
25523a5fba4SThomas Petazzoni 		 *
256f61959b6SJon Derrick 		 * Root capabilities has bit 0 RO, the rest is reserved.
25723a5fba4SThomas Petazzoni 		 */
25823a5fba4SThomas Petazzoni 		.rw = (PCI_EXP_RTCTL_SECEE | PCI_EXP_RTCTL_SENFEE |
25923a5fba4SThomas Petazzoni 		       PCI_EXP_RTCTL_SEFEE | PCI_EXP_RTCTL_PMEIE |
26023a5fba4SThomas Petazzoni 		       PCI_EXP_RTCTL_CRSSVE),
26123a5fba4SThomas Petazzoni 		.ro = PCI_EXP_RTCAP_CRSVIS << 16,
26223a5fba4SThomas Petazzoni 	},
26323a5fba4SThomas Petazzoni 
26423a5fba4SThomas Petazzoni 	[PCI_EXP_RTSTA / 4] = {
265f61959b6SJon Derrick 		/*
266f61959b6SJon Derrick 		 * Root status has bits 17 and [15:0] RO, bit 16 W1C, the rest
267f61959b6SJon Derrick 		 * is reserved.
268f61959b6SJon Derrick 		 */
26923a5fba4SThomas Petazzoni 		.ro = GENMASK(15, 0) | PCI_EXP_RTSTA_PENDING,
27023a5fba4SThomas Petazzoni 		.w1c = PCI_EXP_RTSTA_PME,
27123a5fba4SThomas Petazzoni 	},
2728ea673a8SPali Rohár 
2738ea673a8SPali Rohár 	[PCI_EXP_DEVCAP2 / 4] = {
2748ea673a8SPali Rohár 		/*
2758ea673a8SPali Rohár 		 * Device capabilities 2 register has reserved bits [30:27].
2768ea673a8SPali Rohár 		 * Also bits [26:24] are reserved for non-upstream ports.
2778ea673a8SPali Rohár 		 */
2788ea673a8SPali Rohár 		.ro = BIT(31) | GENMASK(23, 0),
2798ea673a8SPali Rohár 	},
2808ea673a8SPali Rohár 
2818ea673a8SPali Rohár 	[PCI_EXP_DEVCTL2 / 4] = {
2828ea673a8SPali Rohár 		/*
2838ea673a8SPali Rohár 		 * Device control 2 register is RW. Bit 11 is reserved for
2848ea673a8SPali Rohár 		 * non-upstream ports.
2858ea673a8SPali Rohár 		 *
2868ea673a8SPali Rohár 		 * Device status 2 register is reserved.
2878ea673a8SPali Rohár 		 */
2888ea673a8SPali Rohár 		.rw = GENMASK(15, 12) | GENMASK(10, 0),
2898ea673a8SPali Rohár 	},
2908ea673a8SPali Rohár 
2918ea673a8SPali Rohár 	[PCI_EXP_LNKCAP2 / 4] = {
2928ea673a8SPali Rohár 		/* Link capabilities 2 register has reserved bits [30:25] and 0. */
2938ea673a8SPali Rohár 		.ro = BIT(31) | GENMASK(24, 1),
2948ea673a8SPali Rohár 	},
2958ea673a8SPali Rohár 
2968ea673a8SPali Rohár 	[PCI_EXP_LNKCTL2 / 4] = {
2978ea673a8SPali Rohár 		/*
2988ea673a8SPali Rohár 		 * Link control 2 register is RW.
2998ea673a8SPali Rohár 		 *
3008ea673a8SPali Rohár 		 * Link status 2 register has bits 5, 15 W1C;
3018ea673a8SPali Rohár 		 * bits 10, 11 reserved and others are RO.
3028ea673a8SPali Rohár 		 */
3038ea673a8SPali Rohár 		.rw = GENMASK(15, 0),
3048ea673a8SPali Rohár 		.w1c = (BIT(15) | BIT(5)) << 16,
3058ea673a8SPali Rohár 		.ro = (GENMASK(14, 12) | GENMASK(9, 6) | GENMASK(4, 0)) << 16,
3068ea673a8SPali Rohár 	},
3078ea673a8SPali Rohár 
3088ea673a8SPali Rohár 	[PCI_EXP_SLTCAP2 / 4] = {
3098ea673a8SPali Rohár 		/* Slot capabilities 2 register is reserved. */
3108ea673a8SPali Rohár 	},
3118ea673a8SPali Rohár 
3128ea673a8SPali Rohár 	[PCI_EXP_SLTCTL2 / 4] = {
3138ea673a8SPali Rohár 		/* Both Slot control 2 and Slot status 2 registers are reserved. */
3148ea673a8SPali Rohár 	},
31523a5fba4SThomas Petazzoni };
31623a5fba4SThomas Petazzoni 
3173767a902SPali Rohár static pci_bridge_emul_read_status_t
pci_bridge_emul_read_ssid(struct pci_bridge_emul * bridge,int reg,u32 * value)3183767a902SPali Rohár pci_bridge_emul_read_ssid(struct pci_bridge_emul *bridge, int reg, u32 *value)
3193767a902SPali Rohár {
3203767a902SPali Rohár 	switch (reg) {
3213767a902SPali Rohár 	case PCI_CAP_LIST_ID:
3223767a902SPali Rohár 		*value = PCI_CAP_ID_SSVID |
323*658aea35SPali Rohár 			((bridge->pcie_start > bridge->ssid_start) ? (bridge->pcie_start << 8) : 0);
3243767a902SPali Rohár 		return PCI_BRIDGE_EMUL_HANDLED;
3253767a902SPali Rohár 
3263767a902SPali Rohár 	case PCI_SSVID_VENDOR_ID:
3273767a902SPali Rohár 		*value = bridge->subsystem_vendor_id |
3283767a902SPali Rohár 			(bridge->subsystem_id << 16);
3293767a902SPali Rohár 		return PCI_BRIDGE_EMUL_HANDLED;
3303767a902SPali Rohár 
3313767a902SPali Rohár 	default:
3323767a902SPali Rohár 		return PCI_BRIDGE_EMUL_NOT_HANDLED;
3333767a902SPali Rohár 	}
3343767a902SPali Rohár }
3353767a902SPali Rohár 
33623a5fba4SThomas Petazzoni /*
33759f81c35SThomas Petazzoni  * Initialize a pci_bridge_emul structure to represent a fake PCI
33859f81c35SThomas Petazzoni  * bridge configuration space. The caller needs to have initialized
33959f81c35SThomas Petazzoni  * the PCI configuration space with whatever values make sense
34059f81c35SThomas Petazzoni  * (typically at least vendor, device, revision), the ->ops pointer,
34159f81c35SThomas Petazzoni  * and optionally ->data and ->has_pcie.
34259f81c35SThomas Petazzoni  */
pci_bridge_emul_init(struct pci_bridge_emul * bridge,unsigned int flags)34333776d05SThomas Petazzoni int pci_bridge_emul_init(struct pci_bridge_emul *bridge,
34433776d05SThomas Petazzoni 			 unsigned int flags)
34559f81c35SThomas Petazzoni {
346f8ee579dSRussell King 	BUILD_BUG_ON(sizeof(bridge->conf) != PCI_BRIDGE_CONF_END);
347f8ee579dSRussell King 
3489319230aSPali Rohár 	/*
349904b10fbSPali Rohár 	 * class_revision: Class is high 24 bits and revision is low 8 bit
350904b10fbSPali Rohár 	 * of this member, while class for PCI Bridge Normal Decode has the
351904b10fbSPali Rohár 	 * 24-bit value: PCI_CLASS_BRIDGE_PCI_NORMAL
3529319230aSPali Rohár 	 */
353904b10fbSPali Rohár 	bridge->conf.class_revision |=
354904b10fbSPali Rohár 		cpu_to_le32(PCI_CLASS_BRIDGE_PCI_NORMAL << 8);
35559f81c35SThomas Petazzoni 	bridge->conf.header_type = PCI_HEADER_TYPE_BRIDGE;
35659f81c35SThomas Petazzoni 	bridge->conf.cache_line_size = 0x10;
357e0d9d30bSGrzegorz Jaszczyk 	bridge->conf.status = cpu_to_le16(PCI_STATUS_CAP_LIST);
35859f81c35SThomas Petazzoni 	bridge->pci_regs_behavior = kmemdup(pci_regs_behavior,
35959f81c35SThomas Petazzoni 					    sizeof(pci_regs_behavior),
36059f81c35SThomas Petazzoni 					    GFP_KERNEL);
36159f81c35SThomas Petazzoni 	if (!bridge->pci_regs_behavior)
36259f81c35SThomas Petazzoni 		return -ENOMEM;
36359f81c35SThomas Petazzoni 
364*658aea35SPali Rohár 	/* If ssid_start and pcie_start were not specified then choose the lowest possible value. */
365*658aea35SPali Rohár 	if (!bridge->ssid_start && !bridge->pcie_start) {
3663767a902SPali Rohár 		if (bridge->subsystem_vendor_id)
367*658aea35SPali Rohár 			bridge->ssid_start = PCI_BRIDGE_CONF_END;
368*658aea35SPali Rohár 		if (bridge->has_pcie)
369*658aea35SPali Rohár 			bridge->pcie_start = bridge->ssid_start + PCI_CAP_SSID_SIZEOF;
370*658aea35SPali Rohár 	} else if (!bridge->ssid_start && bridge->subsystem_vendor_id) {
371*658aea35SPali Rohár 		if (bridge->pcie_start - PCI_BRIDGE_CONF_END >= PCI_CAP_SSID_SIZEOF)
372*658aea35SPali Rohár 			bridge->ssid_start = PCI_BRIDGE_CONF_END;
3733767a902SPali Rohár 		else
374*658aea35SPali Rohár 			bridge->ssid_start = bridge->pcie_start + PCI_CAP_PCIE_SIZEOF;
375*658aea35SPali Rohár 	} else if (!bridge->pcie_start && bridge->has_pcie) {
376*658aea35SPali Rohár 		if (bridge->ssid_start - PCI_BRIDGE_CONF_END >= PCI_CAP_PCIE_SIZEOF)
377*658aea35SPali Rohár 			bridge->pcie_start = PCI_BRIDGE_CONF_END;
378*658aea35SPali Rohár 		else
379*658aea35SPali Rohár 			bridge->pcie_start = bridge->ssid_start + PCI_CAP_SSID_SIZEOF;
380*658aea35SPali Rohár 	}
381*658aea35SPali Rohár 
382*658aea35SPali Rohár 	bridge->conf.capabilities_pointer = min(bridge->ssid_start, bridge->pcie_start);
3833767a902SPali Rohár 
3843767a902SPali Rohár 	if (bridge->conf.capabilities_pointer)
3853be9d243SPali Rohár 		bridge->conf.status |= cpu_to_le16(PCI_STATUS_CAP_LIST);
3863767a902SPali Rohár 
3873767a902SPali Rohár 	if (bridge->has_pcie) {
38859f81c35SThomas Petazzoni 		bridge->pcie_conf.cap_id = PCI_CAP_ID_EXP;
389*658aea35SPali Rohár 		bridge->pcie_conf.next = (bridge->ssid_start > bridge->pcie_start) ?
390*658aea35SPali Rohár 					 bridge->ssid_start : 0;
3911f1050c5SPali Rohár 		bridge->pcie_conf.cap |= cpu_to_le16(PCI_EXP_TYPE_ROOT_PORT << 4);
39259f81c35SThomas Petazzoni 		bridge->pcie_cap_regs_behavior =
39359f81c35SThomas Petazzoni 			kmemdup(pcie_cap_regs_behavior,
39459f81c35SThomas Petazzoni 				sizeof(pcie_cap_regs_behavior),
39559f81c35SThomas Petazzoni 				GFP_KERNEL);
39659f81c35SThomas Petazzoni 		if (!bridge->pcie_cap_regs_behavior) {
39759f81c35SThomas Petazzoni 			kfree(bridge->pci_regs_behavior);
39859f81c35SThomas Petazzoni 			return -ENOMEM;
39959f81c35SThomas Petazzoni 		}
4007b067ac6SPali Rohár 		/* These bits are applicable only for PCI and reserved on PCIe */
4017b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_CACHE_LINE_SIZE / 4].ro &=
4027b067ac6SPali Rohár 			~GENMASK(15, 8);
4037b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_COMMAND / 4].ro &=
4047b067ac6SPali Rohár 			~((PCI_COMMAND_SPECIAL | PCI_COMMAND_INVALIDATE |
4057b067ac6SPali Rohár 			   PCI_COMMAND_VGA_PALETTE | PCI_COMMAND_WAIT |
4067b067ac6SPali Rohár 			   PCI_COMMAND_FAST_BACK) |
4077b067ac6SPali Rohár 			  (PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK |
4087b067ac6SPali Rohár 			   PCI_STATUS_DEVSEL_MASK) << 16);
4097b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_PRIMARY_BUS / 4].ro &=
4107b067ac6SPali Rohár 			~GENMASK(31, 24);
4117b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_IO_BASE / 4].ro &=
4127b067ac6SPali Rohár 			~((PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK |
4137b067ac6SPali Rohár 			   PCI_STATUS_DEVSEL_MASK) << 16);
4147b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_INTERRUPT_LINE / 4].rw &=
4157b067ac6SPali Rohár 			~((PCI_BRIDGE_CTL_MASTER_ABORT |
4167b067ac6SPali Rohár 			   BIT(8) | BIT(9) | BIT(11)) << 16);
4177b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_INTERRUPT_LINE / 4].ro &=
4187b067ac6SPali Rohár 			~((PCI_BRIDGE_CTL_FAST_BACK) << 16);
4197b067ac6SPali Rohár 		bridge->pci_regs_behavior[PCI_INTERRUPT_LINE / 4].w1c &=
4207b067ac6SPali Rohár 			~(BIT(10) << 16);
42159f81c35SThomas Petazzoni 	}
42259f81c35SThomas Petazzoni 
423d3f332b5SPali Rohár 	if (flags & PCI_BRIDGE_EMUL_NO_PREFMEM_FORWARD) {
42433776d05SThomas Petazzoni 		bridge->pci_regs_behavior[PCI_PREF_MEMORY_BASE / 4].ro = ~0;
42533776d05SThomas Petazzoni 		bridge->pci_regs_behavior[PCI_PREF_MEMORY_BASE / 4].rw = 0;
42633776d05SThomas Petazzoni 	}
42733776d05SThomas Petazzoni 
42805241c13SPali Rohár 	if (flags & PCI_BRIDGE_EMUL_NO_IO_FORWARD) {
42905241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_COMMAND / 4].ro |= PCI_COMMAND_IO;
43005241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_COMMAND / 4].rw &= ~PCI_COMMAND_IO;
43105241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_IO_BASE / 4].ro |= GENMASK(15, 0);
43205241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_IO_BASE / 4].rw &= ~GENMASK(15, 0);
43305241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_IO_BASE_UPPER16 / 4].ro = ~0;
43405241c13SPali Rohár 		bridge->pci_regs_behavior[PCI_IO_BASE_UPPER16 / 4].rw = 0;
43505241c13SPali Rohár 	}
43605241c13SPali Rohár 
43759f81c35SThomas Petazzoni 	return 0;
43859f81c35SThomas Petazzoni }
439d39ff8eeSPali Rohár EXPORT_SYMBOL_GPL(pci_bridge_emul_init);
44059f81c35SThomas Petazzoni 
44159f81c35SThomas Petazzoni /*
442f6b6aefeSBjorn Helgaas  * Cleanup a pci_bridge_emul structure that was previously initialized
44359f81c35SThomas Petazzoni  * using pci_bridge_emul_init().
44459f81c35SThomas Petazzoni  */
pci_bridge_emul_cleanup(struct pci_bridge_emul * bridge)44559f81c35SThomas Petazzoni void pci_bridge_emul_cleanup(struct pci_bridge_emul *bridge)
44659f81c35SThomas Petazzoni {
44759f81c35SThomas Petazzoni 	if (bridge->has_pcie)
44859f81c35SThomas Petazzoni 		kfree(bridge->pcie_cap_regs_behavior);
44959f81c35SThomas Petazzoni 	kfree(bridge->pci_regs_behavior);
45059f81c35SThomas Petazzoni }
451d39ff8eeSPali Rohár EXPORT_SYMBOL_GPL(pci_bridge_emul_cleanup);
45259f81c35SThomas Petazzoni 
45359f81c35SThomas Petazzoni /*
45423a5fba4SThomas Petazzoni  * Should be called by the PCI controller driver when reading the PCI
45523a5fba4SThomas Petazzoni  * configuration space of the fake bridge. It will call back the
45623a5fba4SThomas Petazzoni  * ->ops->read_base or ->ops->read_pcie operations.
45723a5fba4SThomas Petazzoni  */
pci_bridge_emul_conf_read(struct pci_bridge_emul * bridge,int where,int size,u32 * value)45823a5fba4SThomas Petazzoni int pci_bridge_emul_conf_read(struct pci_bridge_emul *bridge, int where,
45923a5fba4SThomas Petazzoni 			      int size, u32 *value)
46023a5fba4SThomas Petazzoni {
46123a5fba4SThomas Petazzoni 	int ret;
46223a5fba4SThomas Petazzoni 	int reg = where & ~3;
46323a5fba4SThomas Petazzoni 	pci_bridge_emul_read_status_t (*read_op)(struct pci_bridge_emul *bridge,
46423a5fba4SThomas Petazzoni 						 int reg, u32 *value);
465e0d9d30bSGrzegorz Jaszczyk 	__le32 *cfgspace;
46623a5fba4SThomas Petazzoni 	const struct pci_bridge_reg_behavior *behavior;
46723a5fba4SThomas Petazzoni 
468c453bf6fSRussell King 	if (reg < PCI_BRIDGE_CONF_END) {
469c453bf6fSRussell King 		/* Emulated PCI space */
470c453bf6fSRussell King 		read_op = bridge->ops->read_base;
471c453bf6fSRussell King 		cfgspace = (__le32 *) &bridge->conf;
472c453bf6fSRussell King 		behavior = bridge->pci_regs_behavior;
473*658aea35SPali Rohár 	} else if (reg >= bridge->ssid_start && reg < bridge->ssid_start + PCI_CAP_SSID_SIZEOF &&
474*658aea35SPali Rohár 		   bridge->subsystem_vendor_id) {
4753767a902SPali Rohár 		/* Emulated PCI Bridge Subsystem Vendor ID capability */
476*658aea35SPali Rohár 		reg -= bridge->ssid_start;
4773767a902SPali Rohár 		read_op = pci_bridge_emul_read_ssid;
4783767a902SPali Rohár 		cfgspace = NULL;
4793767a902SPali Rohár 		behavior = NULL;
480*658aea35SPali Rohár 	} else if (reg >= bridge->pcie_start && reg < bridge->pcie_start + PCI_CAP_PCIE_SIZEOF &&
481*658aea35SPali Rohár 		   bridge->has_pcie) {
482c453bf6fSRussell King 		/* Our emulated PCIe capability */
483*658aea35SPali Rohár 		reg -= bridge->pcie_start;
48423a5fba4SThomas Petazzoni 		read_op = bridge->ops->read_pcie;
485e0d9d30bSGrzegorz Jaszczyk 		cfgspace = (__le32 *) &bridge->pcie_conf;
48659f81c35SThomas Petazzoni 		behavior = bridge->pcie_cap_regs_behavior;
4873767a902SPali Rohár 	} else if (reg >= PCI_CFG_SPACE_SIZE && bridge->has_pcie) {
488c0bd4197SRussell King 		/* PCIe extended capability space */
489c0bd4197SRussell King 		reg -= PCI_CFG_SPACE_SIZE;
490c0bd4197SRussell King 		read_op = bridge->ops->read_ext;
491c0bd4197SRussell King 		cfgspace = NULL;
492c0bd4197SRussell King 		behavior = NULL;
49323a5fba4SThomas Petazzoni 	} else {
4943767a902SPali Rohár 		/* Not implemented */
4953767a902SPali Rohár 		*value = 0;
4963767a902SPali Rohár 		return PCIBIOS_SUCCESSFUL;
49723a5fba4SThomas Petazzoni 	}
49823a5fba4SThomas Petazzoni 
49923a5fba4SThomas Petazzoni 	if (read_op)
50023a5fba4SThomas Petazzoni 		ret = read_op(bridge, reg, value);
50123a5fba4SThomas Petazzoni 	else
50223a5fba4SThomas Petazzoni 		ret = PCI_BRIDGE_EMUL_NOT_HANDLED;
50323a5fba4SThomas Petazzoni 
504c0bd4197SRussell King 	if (ret == PCI_BRIDGE_EMUL_NOT_HANDLED) {
505c0bd4197SRussell King 		if (cfgspace)
506e0d9d30bSGrzegorz Jaszczyk 			*value = le32_to_cpu(cfgspace[reg / 4]);
507c0bd4197SRussell King 		else
508c0bd4197SRussell King 			*value = 0;
509c0bd4197SRussell King 	}
51023a5fba4SThomas Petazzoni 
51123a5fba4SThomas Petazzoni 	/*
51223a5fba4SThomas Petazzoni 	 * Make sure we never return any reserved bit with a value
51323a5fba4SThomas Petazzoni 	 * different from 0.
51423a5fba4SThomas Petazzoni 	 */
515c0bd4197SRussell King 	if (behavior)
5161446978dSJon Derrick 		*value &= behavior[reg / 4].ro | behavior[reg / 4].rw |
5171446978dSJon Derrick 			  behavior[reg / 4].w1c;
51823a5fba4SThomas Petazzoni 
51923a5fba4SThomas Petazzoni 	if (size == 1)
52023a5fba4SThomas Petazzoni 		*value = (*value >> (8 * (where & 3))) & 0xff;
52123a5fba4SThomas Petazzoni 	else if (size == 2)
52223a5fba4SThomas Petazzoni 		*value = (*value >> (8 * (where & 3))) & 0xffff;
52323a5fba4SThomas Petazzoni 	else if (size != 4)
52423a5fba4SThomas Petazzoni 		return PCIBIOS_BAD_REGISTER_NUMBER;
52523a5fba4SThomas Petazzoni 
52623a5fba4SThomas Petazzoni 	return PCIBIOS_SUCCESSFUL;
52723a5fba4SThomas Petazzoni }
528d39ff8eeSPali Rohár EXPORT_SYMBOL_GPL(pci_bridge_emul_conf_read);
52923a5fba4SThomas Petazzoni 
53023a5fba4SThomas Petazzoni /*
53123a5fba4SThomas Petazzoni  * Should be called by the PCI controller driver when writing the PCI
53223a5fba4SThomas Petazzoni  * configuration space of the fake bridge. It will call back the
53323a5fba4SThomas Petazzoni  * ->ops->write_base or ->ops->write_pcie operations.
53423a5fba4SThomas Petazzoni  */
pci_bridge_emul_conf_write(struct pci_bridge_emul * bridge,int where,int size,u32 value)53523a5fba4SThomas Petazzoni int pci_bridge_emul_conf_write(struct pci_bridge_emul *bridge, int where,
53623a5fba4SThomas Petazzoni 			       int size, u32 value)
53723a5fba4SThomas Petazzoni {
53823a5fba4SThomas Petazzoni 	int reg = where & ~3;
53923a5fba4SThomas Petazzoni 	int mask, ret, old, new, shift;
54023a5fba4SThomas Petazzoni 	void (*write_op)(struct pci_bridge_emul *bridge, int reg,
54123a5fba4SThomas Petazzoni 			 u32 old, u32 new, u32 mask);
542e0d9d30bSGrzegorz Jaszczyk 	__le32 *cfgspace;
54323a5fba4SThomas Petazzoni 	const struct pci_bridge_reg_behavior *behavior;
54423a5fba4SThomas Petazzoni 
545c453bf6fSRussell King 	ret = pci_bridge_emul_conf_read(bridge, reg, 4, &old);
546c453bf6fSRussell King 	if (ret != PCIBIOS_SUCCESSFUL)
547c453bf6fSRussell King 		return ret;
54823a5fba4SThomas Petazzoni 
549c453bf6fSRussell King 	if (reg < PCI_BRIDGE_CONF_END) {
550c453bf6fSRussell King 		/* Emulated PCI space */
551c453bf6fSRussell King 		write_op = bridge->ops->write_base;
552c453bf6fSRussell King 		cfgspace = (__le32 *) &bridge->conf;
553c453bf6fSRussell King 		behavior = bridge->pci_regs_behavior;
554*658aea35SPali Rohár 	} else if (reg >= bridge->pcie_start && reg < bridge->pcie_start + PCI_CAP_PCIE_SIZEOF &&
555*658aea35SPali Rohár 		   bridge->has_pcie) {
556c453bf6fSRussell King 		/* Our emulated PCIe capability */
557*658aea35SPali Rohár 		reg -= bridge->pcie_start;
558c453bf6fSRussell King 		write_op = bridge->ops->write_pcie;
559c453bf6fSRussell King 		cfgspace = (__le32 *) &bridge->pcie_conf;
560c453bf6fSRussell King 		behavior = bridge->pcie_cap_regs_behavior;
5613767a902SPali Rohár 	} else if (reg >= PCI_CFG_SPACE_SIZE && bridge->has_pcie) {
562c0bd4197SRussell King 		/* PCIe extended capability space */
563c0bd4197SRussell King 		reg -= PCI_CFG_SPACE_SIZE;
564c0bd4197SRussell King 		write_op = bridge->ops->write_ext;
565c0bd4197SRussell King 		cfgspace = NULL;
566c0bd4197SRussell King 		behavior = NULL;
5673767a902SPali Rohár 	} else {
5683767a902SPali Rohár 		/* Not implemented */
56923a5fba4SThomas Petazzoni 		return PCIBIOS_SUCCESSFUL;
570c453bf6fSRussell King 	}
57123a5fba4SThomas Petazzoni 
57223a5fba4SThomas Petazzoni 	shift = (where & 0x3) * 8;
57323a5fba4SThomas Petazzoni 
57423a5fba4SThomas Petazzoni 	if (size == 4)
57523a5fba4SThomas Petazzoni 		mask = 0xffffffff;
57623a5fba4SThomas Petazzoni 	else if (size == 2)
57723a5fba4SThomas Petazzoni 		mask = 0xffff << shift;
57823a5fba4SThomas Petazzoni 	else if (size == 1)
57923a5fba4SThomas Petazzoni 		mask = 0xff << shift;
58023a5fba4SThomas Petazzoni 	else
58123a5fba4SThomas Petazzoni 		return PCIBIOS_BAD_REGISTER_NUMBER;
58223a5fba4SThomas Petazzoni 
583c0bd4197SRussell King 	if (behavior) {
58423a5fba4SThomas Petazzoni 		/* Keep all bits, except the RW bits */
58523a5fba4SThomas Petazzoni 		new = old & (~mask | ~behavior[reg / 4].rw);
58623a5fba4SThomas Petazzoni 
58723a5fba4SThomas Petazzoni 		/* Update the value of the RW bits */
58823a5fba4SThomas Petazzoni 		new |= (value << shift) & (behavior[reg / 4].rw & mask);
58923a5fba4SThomas Petazzoni 
59023a5fba4SThomas Petazzoni 		/* Clear the W1C bits */
59123a5fba4SThomas Petazzoni 		new &= ~((value << shift) & (behavior[reg / 4].w1c & mask));
592c0bd4197SRussell King 	} else {
593c0bd4197SRussell King 		new = old & ~mask;
594c0bd4197SRussell King 		new |= (value << shift) & mask;
595c0bd4197SRussell King 	}
59623a5fba4SThomas Petazzoni 
597c0bd4197SRussell King 	if (cfgspace) {
5987a41ae80SMarek Behún 		/* Save the new value with the cleared W1C bits into the cfgspace */
599e0d9d30bSGrzegorz Jaszczyk 		cfgspace[reg / 4] = cpu_to_le32(new);
600c0bd4197SRussell King 	}
60123a5fba4SThomas Petazzoni 
602c0bd4197SRussell King 	if (behavior) {
6037a41ae80SMarek Behún 		/*
6047a41ae80SMarek Behún 		 * Clear the W1C bits not specified by the write mask, so that the
6057a41ae80SMarek Behún 		 * write_op() does not clear them.
6067a41ae80SMarek Behún 		 */
6077a41ae80SMarek Behún 		new &= ~(behavior[reg / 4].w1c & ~mask);
6087a41ae80SMarek Behún 
6097a41ae80SMarek Behún 		/*
6107a41ae80SMarek Behún 		 * Set the W1C bits specified by the write mask, so that write_op()
6117a41ae80SMarek Behún 		 * knows about that they are to be cleared.
6127a41ae80SMarek Behún 		 */
6137a41ae80SMarek Behún 		new |= (value << shift) & (behavior[reg / 4].w1c & mask);
614c0bd4197SRussell King 	}
6157a41ae80SMarek Behún 
61623a5fba4SThomas Petazzoni 	if (write_op)
61723a5fba4SThomas Petazzoni 		write_op(bridge, reg, old, new, mask);
61823a5fba4SThomas Petazzoni 
61923a5fba4SThomas Petazzoni 	return PCIBIOS_SUCCESSFUL;
62023a5fba4SThomas Petazzoni }
621d39ff8eeSPali Rohár EXPORT_SYMBOL_GPL(pci_bridge_emul_conf_write);
622