16e0832faSShawn Lin // SPDX-License-Identifier: GPL-2.0
26e0832faSShawn Lin /*
36e0832faSShawn Lin  * Qualcomm PCIe root complex driver
46e0832faSShawn Lin  *
56e0832faSShawn Lin  * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
66e0832faSShawn Lin  * Copyright 2015 Linaro Limited.
76e0832faSShawn Lin  *
86e0832faSShawn Lin  * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
96e0832faSShawn Lin  */
106e0832faSShawn Lin 
116e0832faSShawn Lin #include <linux/clk.h>
124c939882SManivannan Sadhasivam #include <linux/crc8.h>
1305f46464SManivannan Sadhasivam #include <linux/debugfs.h>
146e0832faSShawn Lin #include <linux/delay.h>
156e0832faSShawn Lin #include <linux/gpio/consumer.h>
16c4860af8SJohan Hovold #include <linux/interconnect.h>
176e0832faSShawn Lin #include <linux/interrupt.h>
186e0832faSShawn Lin #include <linux/io.h>
196e0832faSShawn Lin #include <linux/iopoll.h>
206e0832faSShawn Lin #include <linux/kernel.h>
216e0832faSShawn Lin #include <linux/init.h>
22c925cfafSRob Herring #include <linux/of.h>
236e0832faSShawn Lin #include <linux/of_gpio.h>
246e0832faSShawn Lin #include <linux/pci.h>
256e0832faSShawn Lin #include <linux/pm_runtime.h>
266e0832faSShawn Lin #include <linux/platform_device.h>
27f90747d1SDmitry Baryshkov #include <linux/phy/pcie.h>
286e0832faSShawn Lin #include <linux/phy/phy.h>
296e0832faSShawn Lin #include <linux/regulator/consumer.h>
306e0832faSShawn Lin #include <linux/reset.h>
316e0832faSShawn Lin #include <linux/slab.h>
326e0832faSShawn Lin #include <linux/types.h>
336e0832faSShawn Lin 
3451ed2c2bSSham Muthayyan #include "../../pci.h"
356e0832faSShawn Lin #include "pcie-designware.h"
366e0832faSShawn Lin 
37769e49d8SManivannan Sadhasivam /* PARF registers */
3839171b33SManivannan Sadhasivam #define PARF_SYS_CTRL				0x00
39769e49d8SManivannan Sadhasivam #define PARF_PM_CTRL				0x20
40769e49d8SManivannan Sadhasivam #define PARF_PCS_DEEMPH				0x34
41769e49d8SManivannan Sadhasivam #define PARF_PCS_SWING				0x38
42769e49d8SManivannan Sadhasivam #define PARF_PHY_CTRL				0x40
4394ebd232SManivannan Sadhasivam #define PARF_PHY_REFCLK				0x4c
44769e49d8SManivannan Sadhasivam #define PARF_CONFIG_BITS			0x50
45769e49d8SManivannan Sadhasivam #define PARF_DBI_BASE_ADDR			0x168
46769e49d8SManivannan Sadhasivam #define PARF_MHI_CLOCK_RESET_CTRL		0x174
47769e49d8SManivannan Sadhasivam #define PARF_AXI_MSTR_WR_ADDR_HALT		0x178
4894ebd232SManivannan Sadhasivam #define PARF_AXI_MSTR_WR_ADDR_HALT_V2		0x1a8
4994ebd232SManivannan Sadhasivam #define PARF_Q2A_FLUSH				0x1ac
5094ebd232SManivannan Sadhasivam #define PARF_LTSSM				0x1b0
51769e49d8SManivannan Sadhasivam #define PARF_SID_OFFSET				0x234
5294ebd232SManivannan Sadhasivam #define PARF_BDF_TRANSLATE_CFG			0x24c
53769e49d8SManivannan Sadhasivam #define PARF_SLV_ADDR_SPACE_SIZE		0x358
54769e49d8SManivannan Sadhasivam #define PARF_DEVICE_TYPE			0x1000
55769e49d8SManivannan Sadhasivam #define PARF_BDF_TO_SID_TABLE_N			0x2000
567aeca6f4SManivannan Sadhasivam #define PARF_BDF_TO_SID_CFG			0x2c00
57769e49d8SManivannan Sadhasivam 
58769e49d8SManivannan Sadhasivam /* ELBI registers */
59769e49d8SManivannan Sadhasivam #define ELBI_SYS_CTRL				0x04
60769e49d8SManivannan Sadhasivam 
61769e49d8SManivannan Sadhasivam /* DBI registers */
62769e49d8SManivannan Sadhasivam #define AXI_MSTR_RESP_COMP_CTRL0		0x818
63769e49d8SManivannan Sadhasivam #define AXI_MSTR_RESP_COMP_CTRL1		0x81c
64769e49d8SManivannan Sadhasivam 
6505f46464SManivannan Sadhasivam /* MHI registers */
6605f46464SManivannan Sadhasivam #define PARF_DEBUG_CNT_PM_LINKST_IN_L2		0xc04
6705f46464SManivannan Sadhasivam #define PARF_DEBUG_CNT_PM_LINKST_IN_L1		0xc0c
6805f46464SManivannan Sadhasivam #define PARF_DEBUG_CNT_PM_LINKST_IN_L0S		0xc10
6905f46464SManivannan Sadhasivam #define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1	0xc84
7005f46464SManivannan Sadhasivam #define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2	0xc88
7105f46464SManivannan Sadhasivam 
72769e49d8SManivannan Sadhasivam /* PARF_SYS_CTRL register fields */
7317804668SManivannan Sadhasivam #define MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN	BIT(29)
746e0832faSShawn Lin #define MST_WAKEUP_EN				BIT(13)
756e0832faSShawn Lin #define SLV_WAKEUP_EN				BIT(12)
766e0832faSShawn Lin #define MSTR_ACLK_CGC_DIS			BIT(10)
776e0832faSShawn Lin #define SLV_ACLK_CGC_DIS			BIT(9)
786e0832faSShawn Lin #define CORE_CLK_CGC_DIS			BIT(6)
796e0832faSShawn Lin #define AUX_PWR_DET				BIT(4)
806e0832faSShawn Lin #define L23_CLK_RMV_DIS				BIT(2)
816e0832faSShawn Lin #define L1_CLK_RMV_DIS				BIT(1)
826e0832faSShawn Lin 
83769e49d8SManivannan Sadhasivam /* PARF_PM_CTRL register fields */
845147ba8aSKrishna chaitanya chundru #define REQ_NOT_ENTR_L1				BIT(5)
855147ba8aSKrishna chaitanya chundru 
86769e49d8SManivannan Sadhasivam /* PARF_PCS_DEEMPH register fields */
8757eddec8SManivannan Sadhasivam #define PCS_DEEMPH_TX_DEEMPH_GEN1(x)		FIELD_PREP(GENMASK(21, 16), x)
8857eddec8SManivannan Sadhasivam #define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x)	FIELD_PREP(GENMASK(13, 8), x)
8957eddec8SManivannan Sadhasivam #define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x)	FIELD_PREP(GENMASK(5, 0), x)
90769e49d8SManivannan Sadhasivam 
91769e49d8SManivannan Sadhasivam /* PARF_PCS_SWING register fields */
9257eddec8SManivannan Sadhasivam #define PCS_SWING_TX_SWING_FULL(x)		FIELD_PREP(GENMASK(14, 8), x)
9357eddec8SManivannan Sadhasivam #define PCS_SWING_TX_SWING_LOW(x)		FIELD_PREP(GENMASK(6, 0), x)
94769e49d8SManivannan Sadhasivam 
95769e49d8SManivannan Sadhasivam /* PARF_PHY_CTRL register fields */
96de3c4bf6SAnsuel Smith #define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK	GENMASK(20, 16)
9757eddec8SManivannan Sadhasivam #define PHY_CTRL_PHY_TX0_TERM_OFFSET(x)		FIELD_PREP(PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK, x)
9817804668SManivannan Sadhasivam #define PHY_TEST_PWR_DOWN			BIT(0)
99de3c4bf6SAnsuel Smith 
100769e49d8SManivannan Sadhasivam /* PARF_PHY_REFCLK register fields */
101de3c4bf6SAnsuel Smith #define PHY_REFCLK_SSP_EN			BIT(16)
102de3c4bf6SAnsuel Smith #define PHY_REFCLK_USE_PAD			BIT(12)
103de3c4bf6SAnsuel Smith 
104769e49d8SManivannan Sadhasivam /* PARF_CONFIG_BITS register fields */
10557eddec8SManivannan Sadhasivam #define PHY_RX0_EQ(x)				FIELD_PREP(GENMASK(26, 24), x)
106769e49d8SManivannan Sadhasivam 
107769e49d8SManivannan Sadhasivam /* PARF_SLV_ADDR_SPACE_SIZE register value */
108769e49d8SManivannan Sadhasivam #define SLV_ADDR_SPACE_SZ			0x10000000
109769e49d8SManivannan Sadhasivam 
110769e49d8SManivannan Sadhasivam /* PARF_MHI_CLOCK_RESET_CTRL register fields */
1110cf7c2efSSelvam Sathappan Periakaruppan #define AHB_CLK_EN				BIT(0)
1120cf7c2efSSelvam Sathappan Periakaruppan #define MSTR_AXI_CLK_EN				BIT(1)
1130cf7c2efSSelvam Sathappan Periakaruppan #define BYPASS					BIT(4)
1140cf7c2efSSelvam Sathappan Periakaruppan 
11517804668SManivannan Sadhasivam /* PARF_AXI_MSTR_WR_ADDR_HALT register fields */
11617804668SManivannan Sadhasivam #define EN					BIT(31)
11717804668SManivannan Sadhasivam 
11817804668SManivannan Sadhasivam /* PARF_LTSSM register fields */
11917804668SManivannan Sadhasivam #define LTSSM_EN				BIT(8)
12017804668SManivannan Sadhasivam 
121769e49d8SManivannan Sadhasivam /* PARF_DEVICE_TYPE register fields */
122769e49d8SManivannan Sadhasivam #define DEVICE_TYPE_RC				0x4
1236e0832faSShawn Lin 
1247aeca6f4SManivannan Sadhasivam /* PARF_BDF_TO_SID_CFG fields */
1257aeca6f4SManivannan Sadhasivam #define BDF_TO_SID_BYPASS			BIT(0)
1267aeca6f4SManivannan Sadhasivam 
127769e49d8SManivannan Sadhasivam /* ELBI_SYS_CTRL register fields */
12839171b33SManivannan Sadhasivam #define ELBI_SYS_CTRL_LT_ENABLE			BIT(0)
1296e0832faSShawn Lin 
130769e49d8SManivannan Sadhasivam /* AXI_MSTR_RESP_COMP_CTRL0 register fields */
1316e0832faSShawn Lin #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K	0x4
1326e0832faSShawn Lin #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K	0x5
133769e49d8SManivannan Sadhasivam 
134769e49d8SManivannan Sadhasivam /* AXI_MSTR_RESP_COMP_CTRL1 register fields */
1356e0832faSShawn Lin #define CFG_BRIDGE_SB_INIT			BIT(0)
1366e0832faSShawn Lin 
137769e49d8SManivannan Sadhasivam /* PCI_EXP_SLTCAP register fields */
138769e49d8SManivannan Sadhasivam #define PCIE_CAP_SLOT_POWER_LIMIT_VAL		FIELD_PREP(PCI_EXP_SLTCAP_SPLV, 250)
139769e49d8SManivannan Sadhasivam #define PCIE_CAP_SLOT_POWER_LIMIT_SCALE		FIELD_PREP(PCI_EXP_SLTCAP_SPLS, 1)
1409a765805SBaruch Siach #define PCIE_CAP_SLOT_VAL			(PCI_EXP_SLTCAP_ABP | \
1419a765805SBaruch Siach 						PCI_EXP_SLTCAP_PCP | \
1429a765805SBaruch Siach 						PCI_EXP_SLTCAP_MRLSP | \
1439a765805SBaruch Siach 						PCI_EXP_SLTCAP_AIP | \
1449a765805SBaruch Siach 						PCI_EXP_SLTCAP_PIP | \
1459a765805SBaruch Siach 						PCI_EXP_SLTCAP_HPS | \
1469a765805SBaruch Siach 						PCI_EXP_SLTCAP_EIP | \
1479a765805SBaruch Siach 						PCIE_CAP_SLOT_POWER_LIMIT_VAL | \
1489a765805SBaruch Siach 						PCIE_CAP_SLOT_POWER_LIMIT_SCALE)
1496e0832faSShawn Lin 
1506e0832faSShawn Lin #define PERST_DELAY_US				1000
151ed8cc3b1SBjorn Andersson 
1524c939882SManivannan Sadhasivam #define QCOM_PCIE_CRC8_POLYNOMIAL		(BIT(2) | BIT(1) | BIT(0))
1534c939882SManivannan Sadhasivam 
1545d4ffe5eSManivannan Sadhasivam #define QCOM_PCIE_1_0_0_MAX_CLOCKS		4
1556e0832faSShawn Lin struct qcom_pcie_resources_1_0_0 {
1565d4ffe5eSManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_1_0_0_MAX_CLOCKS];
1576e0832faSShawn Lin 	struct reset_control *core;
1586e0832faSShawn Lin 	struct regulator *vdda;
1596e0832faSShawn Lin };
1606e0832faSShawn Lin 
161383215ddSManivannan Sadhasivam #define QCOM_PCIE_2_1_0_MAX_CLOCKS		5
162383215ddSManivannan Sadhasivam #define QCOM_PCIE_2_1_0_MAX_RESETS		6
163383215ddSManivannan Sadhasivam #define QCOM_PCIE_2_1_0_MAX_SUPPLY		3
164383215ddSManivannan Sadhasivam struct qcom_pcie_resources_2_1_0 {
165383215ddSManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
166383215ddSManivannan Sadhasivam 	struct reset_control_bulk_data resets[QCOM_PCIE_2_1_0_MAX_RESETS];
167383215ddSManivannan Sadhasivam 	int num_resets;
168383215ddSManivannan Sadhasivam 	struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
169383215ddSManivannan Sadhasivam };
170383215ddSManivannan Sadhasivam 
1715329bcc4SManivannan Sadhasivam #define QCOM_PCIE_2_3_2_MAX_CLOCKS		4
1726e0832faSShawn Lin #define QCOM_PCIE_2_3_2_MAX_SUPPLY		2
1736e0832faSShawn Lin struct qcom_pcie_resources_2_3_2 {
1745329bcc4SManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_2_3_2_MAX_CLOCKS];
1756e0832faSShawn Lin 	struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
1766e0832faSShawn Lin };
1776e0832faSShawn Lin 
178b699ed9bSManivannan Sadhasivam #define QCOM_PCIE_2_3_3_MAX_CLOCKS		5
179157feccaSManivannan Sadhasivam #define QCOM_PCIE_2_3_3_MAX_RESETS		7
180b699ed9bSManivannan Sadhasivam struct qcom_pcie_resources_2_3_3 {
181b699ed9bSManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_2_3_3_MAX_CLOCKS];
182157feccaSManivannan Sadhasivam 	struct reset_control_bulk_data rst[QCOM_PCIE_2_3_3_MAX_RESETS];
183b699ed9bSManivannan Sadhasivam };
184b699ed9bSManivannan Sadhasivam 
18567021ae0SBjorn Andersson #define QCOM_PCIE_2_4_0_MAX_CLOCKS		4
186fb0eacb2SManivannan Sadhasivam #define QCOM_PCIE_2_4_0_MAX_RESETS		12
1876e0832faSShawn Lin struct qcom_pcie_resources_2_4_0 {
1885aa18097SBjorn Andersson 	struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
1895aa18097SBjorn Andersson 	int num_clks;
190fb0eacb2SManivannan Sadhasivam 	struct reset_control_bulk_data resets[QCOM_PCIE_2_4_0_MAX_RESETS];
191fb0eacb2SManivannan Sadhasivam 	int num_resets;
1926e0832faSShawn Lin };
1936e0832faSShawn Lin 
1946276a403SAbel Vesa #define QCOM_PCIE_2_7_0_MAX_CLOCKS		15
195656a0882SManivannan Sadhasivam #define QCOM_PCIE_2_7_0_MAX_SUPPLIES		2
196ed8cc3b1SBjorn Andersson struct qcom_pcie_resources_2_7_0 {
197656a0882SManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_2_7_0_MAX_CLOCKS];
1987081556fSDmitry Baryshkov 	int num_clks;
199656a0882SManivannan Sadhasivam 	struct regulator_bulk_data supplies[QCOM_PCIE_2_7_0_MAX_SUPPLIES];
2006276a403SAbel Vesa 	struct reset_control *rst;
201ed8cc3b1SBjorn Andersson };
202ed8cc3b1SBjorn Andersson 
203656a0882SManivannan Sadhasivam #define QCOM_PCIE_2_9_0_MAX_CLOCKS		5
2040cf7c2efSSelvam Sathappan Periakaruppan struct qcom_pcie_resources_2_9_0 {
205656a0882SManivannan Sadhasivam 	struct clk_bulk_data clks[QCOM_PCIE_2_9_0_MAX_CLOCKS];
2060cf7c2efSSelvam Sathappan Periakaruppan 	struct reset_control *rst;
2076e0832faSShawn Lin };
2086e0832faSShawn Lin 
2096e0832faSShawn Lin union qcom_pcie_resources {
2106e0832faSShawn Lin 	struct qcom_pcie_resources_1_0_0 v1_0_0;
2116e0832faSShawn Lin 	struct qcom_pcie_resources_2_1_0 v2_1_0;
2126e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_2 v2_3_2;
2136e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_3 v2_3_3;
2146e0832faSShawn Lin 	struct qcom_pcie_resources_2_4_0 v2_4_0;
215ed8cc3b1SBjorn Andersson 	struct qcom_pcie_resources_2_7_0 v2_7_0;
2160cf7c2efSSelvam Sathappan Periakaruppan 	struct qcom_pcie_resources_2_9_0 v2_9_0;
2176e0832faSShawn Lin };
2186e0832faSShawn Lin 
2196e0832faSShawn Lin struct qcom_pcie;
2206e0832faSShawn Lin 
2216e0832faSShawn Lin struct qcom_pcie_ops {
2226e0832faSShawn Lin 	int (*get_resources)(struct qcom_pcie *pcie);
2236e0832faSShawn Lin 	int (*init)(struct qcom_pcie *pcie);
2246e0832faSShawn Lin 	int (*post_init)(struct qcom_pcie *pcie);
2256e0832faSShawn Lin 	void (*deinit)(struct qcom_pcie *pcie);
2266e0832faSShawn Lin 	void (*ltssm_enable)(struct qcom_pcie *pcie);
2274c939882SManivannan Sadhasivam 	int (*config_sid)(struct qcom_pcie *pcie);
2286e0832faSShawn Lin };
2296e0832faSShawn Lin 
230b89ff410SPrasad Malisetty struct qcom_pcie_cfg {
231b89ff410SPrasad Malisetty 	const struct qcom_pcie_ops *ops;
232b89ff410SPrasad Malisetty };
233b89ff410SPrasad Malisetty 
2346e0832faSShawn Lin struct qcom_pcie {
2356e0832faSShawn Lin 	struct dw_pcie *pci;
2366e0832faSShawn Lin 	void __iomem *parf;			/* DT parf */
2376e0832faSShawn Lin 	void __iomem *elbi;			/* DT elbi */
23805f46464SManivannan Sadhasivam 	void __iomem *mhi;
2396e0832faSShawn Lin 	union qcom_pcie_resources res;
2406e0832faSShawn Lin 	struct phy *phy;
2416e0832faSShawn Lin 	struct gpio_desc *reset;
242c4860af8SJohan Hovold 	struct icc_path *icc_mem;
243f94c35e0SDmitry Baryshkov 	const struct qcom_pcie_cfg *cfg;
24405f46464SManivannan Sadhasivam 	struct dentry *debugfs;
245ad9b9b6eSManivannan Sadhasivam 	bool suspended;
2466e0832faSShawn Lin };
2476e0832faSShawn Lin 
2486e0832faSShawn Lin #define to_qcom_pcie(x)		dev_get_drvdata((x)->dev)
2496e0832faSShawn Lin 
qcom_ep_reset_assert(struct qcom_pcie * pcie)2506e0832faSShawn Lin static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
2516e0832faSShawn Lin {
2526e0832faSShawn Lin 	gpiod_set_value_cansleep(pcie->reset, 1);
2536e0832faSShawn Lin 	usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
2546e0832faSShawn Lin }
2556e0832faSShawn Lin 
qcom_ep_reset_deassert(struct qcom_pcie * pcie)2566e0832faSShawn Lin static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
2576e0832faSShawn Lin {
25864adde31SNiklas Cassel 	/* Ensure that PERST has been asserted for at least 100 ms */
25964adde31SNiklas Cassel 	msleep(100);
2606e0832faSShawn Lin 	gpiod_set_value_cansleep(pcie->reset, 0);
2616e0832faSShawn Lin 	usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
2626e0832faSShawn Lin }
2636e0832faSShawn Lin 
qcom_pcie_start_link(struct dw_pcie * pci)264886a9c13SRob Herring static int qcom_pcie_start_link(struct dw_pcie *pci)
2656e0832faSShawn Lin {
266886a9c13SRob Herring 	struct qcom_pcie *pcie = to_qcom_pcie(pci);
2676e0832faSShawn Lin 
2686e0832faSShawn Lin 	/* Enable Link Training state machine */
269f94c35e0SDmitry Baryshkov 	if (pcie->cfg->ops->ltssm_enable)
270f94c35e0SDmitry Baryshkov 		pcie->cfg->ops->ltssm_enable(pcie);
2716e0832faSShawn Lin 
272886a9c13SRob Herring 	return 0;
2736e0832faSShawn Lin }
2746e0832faSShawn Lin 
qcom_pcie_clear_hpc(struct dw_pcie * pci)275a54db86dSManivannan Sadhasivam static void qcom_pcie_clear_hpc(struct dw_pcie *pci)
276a54db86dSManivannan Sadhasivam {
277a54db86dSManivannan Sadhasivam 	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
278a54db86dSManivannan Sadhasivam 	u32 val;
279a54db86dSManivannan Sadhasivam 
280a54db86dSManivannan Sadhasivam 	dw_pcie_dbi_ro_wr_en(pci);
281a54db86dSManivannan Sadhasivam 
282a54db86dSManivannan Sadhasivam 	val = readl(pci->dbi_base + offset + PCI_EXP_SLTCAP);
283a54db86dSManivannan Sadhasivam 	val &= ~PCI_EXP_SLTCAP_HPC;
284a54db86dSManivannan Sadhasivam 	writel(val, pci->dbi_base + offset + PCI_EXP_SLTCAP);
285a54db86dSManivannan Sadhasivam 
286a54db86dSManivannan Sadhasivam 	dw_pcie_dbi_ro_wr_dis(pci);
287a54db86dSManivannan Sadhasivam }
288a54db86dSManivannan Sadhasivam 
qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie * pcie)2896e0832faSShawn Lin static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
2906e0832faSShawn Lin {
2916e0832faSShawn Lin 	u32 val;
2926e0832faSShawn Lin 
2936e0832faSShawn Lin 	/* enable link training */
29439171b33SManivannan Sadhasivam 	val = readl(pcie->elbi + ELBI_SYS_CTRL);
29539171b33SManivannan Sadhasivam 	val |= ELBI_SYS_CTRL_LT_ENABLE;
29639171b33SManivannan Sadhasivam 	writel(val, pcie->elbi + ELBI_SYS_CTRL);
2976e0832faSShawn Lin }
2986e0832faSShawn Lin 
qcom_pcie_get_resources_2_1_0(struct qcom_pcie * pcie)2996e0832faSShawn Lin static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
3006e0832faSShawn Lin {
3016e0832faSShawn Lin 	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
3026e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
3036e0832faSShawn Lin 	struct device *dev = pci->dev;
304383215ddSManivannan Sadhasivam 	bool is_apq = of_device_is_compatible(dev->of_node, "qcom,pcie-apq8064");
3056e0832faSShawn Lin 	int ret;
3066e0832faSShawn Lin 
3076e0832faSShawn Lin 	res->supplies[0].supply = "vdda";
3086e0832faSShawn Lin 	res->supplies[1].supply = "vdda_phy";
3096e0832faSShawn Lin 	res->supplies[2].supply = "vdda_refclk";
3106e0832faSShawn Lin 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
3116e0832faSShawn Lin 				      res->supplies);
3126e0832faSShawn Lin 	if (ret)
3136e0832faSShawn Lin 		return ret;
3146e0832faSShawn Lin 
3156a114526SAnsuel Smith 	res->clks[0].id = "iface";
3166a114526SAnsuel Smith 	res->clks[1].id = "core";
3176a114526SAnsuel Smith 	res->clks[2].id = "phy";
3186a114526SAnsuel Smith 	res->clks[3].id = "aux";
3196a114526SAnsuel Smith 	res->clks[4].id = "ref";
3206e0832faSShawn Lin 
3216a114526SAnsuel Smith 	/* iface, core, phy are required */
3226a114526SAnsuel Smith 	ret = devm_clk_bulk_get(dev, 3, res->clks);
3236a114526SAnsuel Smith 	if (ret < 0)
3246a114526SAnsuel Smith 		return ret;
3256e0832faSShawn Lin 
3266a114526SAnsuel Smith 	/* aux, ref are optional */
3276a114526SAnsuel Smith 	ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
3286a114526SAnsuel Smith 	if (ret < 0)
3296a114526SAnsuel Smith 		return ret;
3308b6f0330SAnsuel Smith 
331383215ddSManivannan Sadhasivam 	res->resets[0].id = "pci";
332383215ddSManivannan Sadhasivam 	res->resets[1].id = "axi";
333383215ddSManivannan Sadhasivam 	res->resets[2].id = "ahb";
334383215ddSManivannan Sadhasivam 	res->resets[3].id = "por";
335383215ddSManivannan Sadhasivam 	res->resets[4].id = "phy";
336383215ddSManivannan Sadhasivam 	res->resets[5].id = "ext";
3376e0832faSShawn Lin 
338383215ddSManivannan Sadhasivam 	/* ext is optional on APQ8016 */
339383215ddSManivannan Sadhasivam 	res->num_resets = is_apq ? 5 : 6;
340383215ddSManivannan Sadhasivam 	ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
341383215ddSManivannan Sadhasivam 	if (ret < 0)
342383215ddSManivannan Sadhasivam 		return ret;
3436e0832faSShawn Lin 
344383215ddSManivannan Sadhasivam 	return 0;
3456e0832faSShawn Lin }
3466e0832faSShawn Lin 
qcom_pcie_deinit_2_1_0(struct qcom_pcie * pcie)3476e0832faSShawn Lin static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
3486e0832faSShawn Lin {
3496e0832faSShawn Lin 	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
3506e0832faSShawn Lin 
3516a114526SAnsuel Smith 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
352383215ddSManivannan Sadhasivam 	reset_control_bulk_assert(res->num_resets, res->resets);
353d3d4d028SAnsuel Smith 
35439171b33SManivannan Sadhasivam 	writel(1, pcie->parf + PARF_PHY_CTRL);
355d3d4d028SAnsuel Smith 
3566e0832faSShawn Lin 	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
3576e0832faSShawn Lin }
3586e0832faSShawn Lin 
qcom_pcie_init_2_1_0(struct qcom_pcie * pcie)3596e0832faSShawn Lin static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
3606e0832faSShawn Lin {
3616e0832faSShawn Lin 	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
3626e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
3636e0832faSShawn Lin 	struct device *dev = pci->dev;
3646e0832faSShawn Lin 	int ret;
3656e0832faSShawn Lin 
366d3d4d028SAnsuel Smith 	/* reset the PCIe interface as uboot can leave it undefined state */
367383215ddSManivannan Sadhasivam 	ret = reset_control_bulk_assert(res->num_resets, res->resets);
368383215ddSManivannan Sadhasivam 	if (ret < 0) {
369383215ddSManivannan Sadhasivam 		dev_err(dev, "cannot assert resets\n");
370383215ddSManivannan Sadhasivam 		return ret;
371383215ddSManivannan Sadhasivam 	}
372d3d4d028SAnsuel Smith 
3736e0832faSShawn Lin 	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
3746e0832faSShawn Lin 	if (ret < 0) {
3756e0832faSShawn Lin 		dev_err(dev, "cannot enable regulators\n");
3766e0832faSShawn Lin 		return ret;
3776e0832faSShawn Lin 	}
3786e0832faSShawn Lin 
379383215ddSManivannan Sadhasivam 	ret = reset_control_bulk_deassert(res->num_resets, res->resets);
380383215ddSManivannan Sadhasivam 	if (ret < 0) {
381383215ddSManivannan Sadhasivam 		dev_err(dev, "cannot deassert resets\n");
382383215ddSManivannan Sadhasivam 		regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
383383215ddSManivannan Sadhasivam 		return ret;
3846a114526SAnsuel Smith 	}
3856a114526SAnsuel Smith 
38636d9018dSRobert Marko 	return 0;
38736d9018dSRobert Marko }
38836d9018dSRobert Marko 
qcom_pcie_post_init_2_1_0(struct qcom_pcie * pcie)38936d9018dSRobert Marko static int qcom_pcie_post_init_2_1_0(struct qcom_pcie *pcie)
39036d9018dSRobert Marko {
39136d9018dSRobert Marko 	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
39236d9018dSRobert Marko 	struct dw_pcie *pci = pcie->pci;
39336d9018dSRobert Marko 	struct device *dev = pci->dev;
39436d9018dSRobert Marko 	struct device_node *node = dev->of_node;
39536d9018dSRobert Marko 	u32 val;
39636d9018dSRobert Marko 	int ret;
3976a114526SAnsuel Smith 
3986e0832faSShawn Lin 	/* enable PCIe clocks and resets */
39939171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_CTRL);
40017804668SManivannan Sadhasivam 	val &= ~PHY_TEST_PWR_DOWN;
40139171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_CTRL);
4026e0832faSShawn Lin 
40338f897aeSChristian Marangi 	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
40438f897aeSChristian Marangi 	if (ret)
40536d9018dSRobert Marko 		return ret;
40638f897aeSChristian Marangi 
4078df093feSAnsuel Smith 	if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
4088df093feSAnsuel Smith 	    of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
4095149901eSAnsuel Smith 		writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
4105149901eSAnsuel Smith 			       PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
4115149901eSAnsuel Smith 			       PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
41239171b33SManivannan Sadhasivam 		       pcie->parf + PARF_PCS_DEEMPH);
4135149901eSAnsuel Smith 		writel(PCS_SWING_TX_SWING_FULL(120) |
4145149901eSAnsuel Smith 			       PCS_SWING_TX_SWING_LOW(120),
41539171b33SManivannan Sadhasivam 		       pcie->parf + PARF_PCS_SWING);
41639171b33SManivannan Sadhasivam 		writel(PHY_RX0_EQ(4), pcie->parf + PARF_CONFIG_BITS);
4175149901eSAnsuel Smith 	}
4185149901eSAnsuel Smith 
419de3c4bf6SAnsuel Smith 	if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
420de3c4bf6SAnsuel Smith 		/* set TX termination offset */
42139171b33SManivannan Sadhasivam 		val = readl(pcie->parf + PARF_PHY_CTRL);
422de3c4bf6SAnsuel Smith 		val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
423de3c4bf6SAnsuel Smith 		val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
42439171b33SManivannan Sadhasivam 		writel(val, pcie->parf + PARF_PHY_CTRL);
425de3c4bf6SAnsuel Smith 	}
426de3c4bf6SAnsuel Smith 
4276e0832faSShawn Lin 	/* enable external reference clock */
42839171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_REFCLK);
4292cfef197SAnsuel Smith 	/* USE_PAD is required only for ipq806x */
4302cfef197SAnsuel Smith 	if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
431de3c4bf6SAnsuel Smith 		val &= ~PHY_REFCLK_USE_PAD;
432de3c4bf6SAnsuel Smith 	val |= PHY_REFCLK_SSP_EN;
43339171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_REFCLK);
4346e0832faSShawn Lin 
4356e0832faSShawn Lin 	/* wait for clock acquisition */
4366e0832faSShawn Lin 	usleep_range(1000, 1500);
4376e0832faSShawn Lin 
4386e0832faSShawn Lin 	/* Set the Max TLP size to 2K, instead of using default of 4K */
4396e0832faSShawn Lin 	writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
44039171b33SManivannan Sadhasivam 	       pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL0);
4416e0832faSShawn Lin 	writel(CFG_BRIDGE_SB_INIT,
44239171b33SManivannan Sadhasivam 	       pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL1);
4436e0832faSShawn Lin 
4441fdecc5bSManivannan Sadhasivam 	qcom_pcie_clear_hpc(pcie->pci);
4451fdecc5bSManivannan Sadhasivam 
4466e0832faSShawn Lin 	return 0;
4476e0832faSShawn Lin }
4486e0832faSShawn Lin 
qcom_pcie_get_resources_1_0_0(struct qcom_pcie * pcie)4496e0832faSShawn Lin static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
4506e0832faSShawn Lin {
4516e0832faSShawn Lin 	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4526e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
4536e0832faSShawn Lin 	struct device *dev = pci->dev;
4545d4ffe5eSManivannan Sadhasivam 	int ret;
4556e0832faSShawn Lin 
4566e0832faSShawn Lin 	res->vdda = devm_regulator_get(dev, "vdda");
4576e0832faSShawn Lin 	if (IS_ERR(res->vdda))
4586e0832faSShawn Lin 		return PTR_ERR(res->vdda);
4596e0832faSShawn Lin 
4605d4ffe5eSManivannan Sadhasivam 	res->clks[0].id = "iface";
4615d4ffe5eSManivannan Sadhasivam 	res->clks[1].id = "aux";
4625d4ffe5eSManivannan Sadhasivam 	res->clks[2].id = "master_bus";
4635d4ffe5eSManivannan Sadhasivam 	res->clks[3].id = "slave_bus";
4646e0832faSShawn Lin 
4655d4ffe5eSManivannan Sadhasivam 	ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
4665d4ffe5eSManivannan Sadhasivam 	if (ret < 0)
4675d4ffe5eSManivannan Sadhasivam 		return ret;
4686e0832faSShawn Lin 
4696e0832faSShawn Lin 	res->core = devm_reset_control_get_exclusive(dev, "core");
4706e0832faSShawn Lin 	return PTR_ERR_OR_ZERO(res->core);
4716e0832faSShawn Lin }
4726e0832faSShawn Lin 
qcom_pcie_deinit_1_0_0(struct qcom_pcie * pcie)4736e0832faSShawn Lin static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
4746e0832faSShawn Lin {
4756e0832faSShawn Lin 	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4766e0832faSShawn Lin 
4776e0832faSShawn Lin 	reset_control_assert(res->core);
4785d4ffe5eSManivannan Sadhasivam 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
4796e0832faSShawn Lin 	regulator_disable(res->vdda);
4806e0832faSShawn Lin }
4816e0832faSShawn Lin 
qcom_pcie_init_1_0_0(struct qcom_pcie * pcie)4826e0832faSShawn Lin static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
4836e0832faSShawn Lin {
4846e0832faSShawn Lin 	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4856e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
4866e0832faSShawn Lin 	struct device *dev = pci->dev;
4876e0832faSShawn Lin 	int ret;
4886e0832faSShawn Lin 
4896e0832faSShawn Lin 	ret = reset_control_deassert(res->core);
4906e0832faSShawn Lin 	if (ret) {
4916e0832faSShawn Lin 		dev_err(dev, "cannot deassert core reset\n");
4926e0832faSShawn Lin 		return ret;
4936e0832faSShawn Lin 	}
4946e0832faSShawn Lin 
4955d4ffe5eSManivannan Sadhasivam 	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
4966e0832faSShawn Lin 	if (ret) {
4975d4ffe5eSManivannan Sadhasivam 		dev_err(dev, "cannot prepare/enable clocks\n");
4985d4ffe5eSManivannan Sadhasivam 		goto err_assert_reset;
4996e0832faSShawn Lin 	}
5006e0832faSShawn Lin 
5016e0832faSShawn Lin 	ret = regulator_enable(res->vdda);
5026e0832faSShawn Lin 	if (ret) {
5036e0832faSShawn Lin 		dev_err(dev, "cannot enable vdda regulator\n");
5045d4ffe5eSManivannan Sadhasivam 		goto err_disable_clks;
5056e0832faSShawn Lin 	}
5066e0832faSShawn Lin 
5076e0832faSShawn Lin 	return 0;
5085d4ffe5eSManivannan Sadhasivam 
5095d4ffe5eSManivannan Sadhasivam err_disable_clks:
5105d4ffe5eSManivannan Sadhasivam 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
5115d4ffe5eSManivannan Sadhasivam err_assert_reset:
5126e0832faSShawn Lin 	reset_control_assert(res->core);
5136e0832faSShawn Lin 
5146e0832faSShawn Lin 	return ret;
5156e0832faSShawn Lin }
5166e0832faSShawn Lin 
qcom_pcie_post_init_1_0_0(struct qcom_pcie * pcie)51736d9018dSRobert Marko static int qcom_pcie_post_init_1_0_0(struct qcom_pcie *pcie)
51836d9018dSRobert Marko {
51936d9018dSRobert Marko 	/* change DBI base address */
52039171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
52136d9018dSRobert Marko 
52236d9018dSRobert Marko 	if (IS_ENABLED(CONFIG_PCI_MSI)) {
52339171b33SManivannan Sadhasivam 		u32 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
52436d9018dSRobert Marko 
52517804668SManivannan Sadhasivam 		val |= EN;
52639171b33SManivannan Sadhasivam 		writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
52736d9018dSRobert Marko 	}
52836d9018dSRobert Marko 
529fa2dc252SManivannan Sadhasivam 	qcom_pcie_clear_hpc(pcie->pci);
530fa2dc252SManivannan Sadhasivam 
53136d9018dSRobert Marko 	return 0;
53236d9018dSRobert Marko }
53336d9018dSRobert Marko 
qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie * pcie)5346e0832faSShawn Lin static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
5356e0832faSShawn Lin {
5366e0832faSShawn Lin 	u32 val;
5376e0832faSShawn Lin 
5386e0832faSShawn Lin 	/* enable link training */
53939171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_LTSSM);
54017804668SManivannan Sadhasivam 	val |= LTSSM_EN;
54139171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_LTSSM);
5426e0832faSShawn Lin }
5436e0832faSShawn Lin 
qcom_pcie_get_resources_2_3_2(struct qcom_pcie * pcie)5446e0832faSShawn Lin static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
5456e0832faSShawn Lin {
5466e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
5476e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
5486e0832faSShawn Lin 	struct device *dev = pci->dev;
5496e0832faSShawn Lin 	int ret;
5506e0832faSShawn Lin 
5516e0832faSShawn Lin 	res->supplies[0].supply = "vdda";
5526e0832faSShawn Lin 	res->supplies[1].supply = "vddpe-3v3";
5536e0832faSShawn Lin 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
5546e0832faSShawn Lin 				      res->supplies);
5556e0832faSShawn Lin 	if (ret)
5566e0832faSShawn Lin 		return ret;
5576e0832faSShawn Lin 
5585329bcc4SManivannan Sadhasivam 	res->clks[0].id = "aux";
5595329bcc4SManivannan Sadhasivam 	res->clks[1].id = "cfg";
5605329bcc4SManivannan Sadhasivam 	res->clks[2].id = "bus_master";
5615329bcc4SManivannan Sadhasivam 	res->clks[3].id = "bus_slave";
5626e0832faSShawn Lin 
5635329bcc4SManivannan Sadhasivam 	ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
5645329bcc4SManivannan Sadhasivam 	if (ret < 0)
5655329bcc4SManivannan Sadhasivam 		return ret;
5666e0832faSShawn Lin 
567affac98aSDmitry Baryshkov 	return 0;
5686e0832faSShawn Lin }
5696e0832faSShawn Lin 
qcom_pcie_deinit_2_3_2(struct qcom_pcie * pcie)5706e0832faSShawn Lin static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
5716e0832faSShawn Lin {
5726e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
5736e0832faSShawn Lin 
5745329bcc4SManivannan Sadhasivam 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
5756e0832faSShawn Lin 	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
5766e0832faSShawn Lin }
5776e0832faSShawn Lin 
qcom_pcie_init_2_3_2(struct qcom_pcie * pcie)5786e0832faSShawn Lin static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
5796e0832faSShawn Lin {
5806e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
5816e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
5826e0832faSShawn Lin 	struct device *dev = pci->dev;
5836e0832faSShawn Lin 	int ret;
5846e0832faSShawn Lin 
5856e0832faSShawn Lin 	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
5866e0832faSShawn Lin 	if (ret < 0) {
5876e0832faSShawn Lin 		dev_err(dev, "cannot enable regulators\n");
5886e0832faSShawn Lin 		return ret;
5896e0832faSShawn Lin 	}
5906e0832faSShawn Lin 
5915329bcc4SManivannan Sadhasivam 	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
5926e0832faSShawn Lin 	if (ret) {
5935329bcc4SManivannan Sadhasivam 		dev_err(dev, "cannot prepare/enable clocks\n");
5945329bcc4SManivannan Sadhasivam 		regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
5955329bcc4SManivannan Sadhasivam 		return ret;
5966e0832faSShawn Lin 	}
5976e0832faSShawn Lin 
5986e0832faSShawn Lin 	return 0;
5996e0832faSShawn Lin }
6006e0832faSShawn Lin 
qcom_pcie_post_init_2_3_2(struct qcom_pcie * pcie)6016e0832faSShawn Lin static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
6026e0832faSShawn Lin {
60336d9018dSRobert Marko 	u32 val;
6046e0832faSShawn Lin 
6056e0832faSShawn Lin 	/* enable PCIe clocks and resets */
60639171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_CTRL);
60717804668SManivannan Sadhasivam 	val &= ~PHY_TEST_PWR_DOWN;
60839171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_CTRL);
6096e0832faSShawn Lin 
6106e0832faSShawn Lin 	/* change DBI base address */
61139171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
6126e0832faSShawn Lin 
6136e0832faSShawn Lin 	/* MAC PHY_POWERDOWN MUX DISABLE  */
61439171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_SYS_CTRL);
61517804668SManivannan Sadhasivam 	val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
61639171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_SYS_CTRL);
6176e0832faSShawn Lin 
61839171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
61917804668SManivannan Sadhasivam 	val |= BYPASS;
62039171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
6216e0832faSShawn Lin 
62239171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
62317804668SManivannan Sadhasivam 	val |= EN;
62439171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
6256e0832faSShawn Lin 
62625966e78SManivannan Sadhasivam 	qcom_pcie_clear_hpc(pcie->pci);
62725966e78SManivannan Sadhasivam 
6286e0832faSShawn Lin 	return 0;
6296e0832faSShawn Lin }
6306e0832faSShawn Lin 
qcom_pcie_get_resources_2_4_0(struct qcom_pcie * pcie)6316e0832faSShawn Lin static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
6326e0832faSShawn Lin {
6336e0832faSShawn Lin 	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
6346e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
6356e0832faSShawn Lin 	struct device *dev = pci->dev;
63667021ae0SBjorn Andersson 	bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
6375aa18097SBjorn Andersson 	int ret;
6386e0832faSShawn Lin 
6395aa18097SBjorn Andersson 	res->clks[0].id = "aux";
6405aa18097SBjorn Andersson 	res->clks[1].id = "master_bus";
6415aa18097SBjorn Andersson 	res->clks[2].id = "slave_bus";
64267021ae0SBjorn Andersson 	res->clks[3].id = "iface";
6436e0832faSShawn Lin 
64467021ae0SBjorn Andersson 	/* qcom,pcie-ipq4019 is defined without "iface" */
64567021ae0SBjorn Andersson 	res->num_clks = is_ipq ? 3 : 4;
6466e0832faSShawn Lin 
6475aa18097SBjorn Andersson 	ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
6485aa18097SBjorn Andersson 	if (ret < 0)
6495aa18097SBjorn Andersson 		return ret;
6506e0832faSShawn Lin 
651fb0eacb2SManivannan Sadhasivam 	res->resets[0].id = "axi_m";
652fb0eacb2SManivannan Sadhasivam 	res->resets[1].id = "axi_s";
653fb0eacb2SManivannan Sadhasivam 	res->resets[2].id = "axi_m_sticky";
654fb0eacb2SManivannan Sadhasivam 	res->resets[3].id = "pipe_sticky";
655fb0eacb2SManivannan Sadhasivam 	res->resets[4].id = "pwr";
656fb0eacb2SManivannan Sadhasivam 	res->resets[5].id = "ahb";
657fb0eacb2SManivannan Sadhasivam 	res->resets[6].id = "pipe";
658fb0eacb2SManivannan Sadhasivam 	res->resets[7].id = "axi_m_vmid";
659fb0eacb2SManivannan Sadhasivam 	res->resets[8].id = "axi_s_xpu";
660fb0eacb2SManivannan Sadhasivam 	res->resets[9].id = "parf";
661fb0eacb2SManivannan Sadhasivam 	res->resets[10].id = "phy";
662fb0eacb2SManivannan Sadhasivam 	res->resets[11].id = "phy_ahb";
6636e0832faSShawn Lin 
664fb0eacb2SManivannan Sadhasivam 	res->num_resets = is_ipq ? 12 : 6;
6656e0832faSShawn Lin 
666fb0eacb2SManivannan Sadhasivam 	ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
667fb0eacb2SManivannan Sadhasivam 	if (ret < 0)
668fb0eacb2SManivannan Sadhasivam 		return ret;
6696e0832faSShawn Lin 
6706e0832faSShawn Lin 	return 0;
6716e0832faSShawn Lin }
6726e0832faSShawn Lin 
qcom_pcie_deinit_2_4_0(struct qcom_pcie * pcie)6736e0832faSShawn Lin static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
6746e0832faSShawn Lin {
6756e0832faSShawn Lin 	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
6766e0832faSShawn Lin 
677fb0eacb2SManivannan Sadhasivam 	reset_control_bulk_assert(res->num_resets, res->resets);
6785aa18097SBjorn Andersson 	clk_bulk_disable_unprepare(res->num_clks, res->clks);
6796e0832faSShawn Lin }
6806e0832faSShawn Lin 
qcom_pcie_init_2_4_0(struct qcom_pcie * pcie)6816e0832faSShawn Lin static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
6826e0832faSShawn Lin {
6836e0832faSShawn Lin 	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
6846e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
6856e0832faSShawn Lin 	struct device *dev = pci->dev;
6866e0832faSShawn Lin 	int ret;
6876e0832faSShawn Lin 
688fb0eacb2SManivannan Sadhasivam 	ret = reset_control_bulk_assert(res->num_resets, res->resets);
689fb0eacb2SManivannan Sadhasivam 	if (ret < 0) {
690fb0eacb2SManivannan Sadhasivam 		dev_err(dev, "cannot assert resets\n");
6916e0832faSShawn Lin 		return ret;
6926e0832faSShawn Lin 	}
6936e0832faSShawn Lin 
6946e0832faSShawn Lin 	usleep_range(10000, 12000);
6956e0832faSShawn Lin 
696fb0eacb2SManivannan Sadhasivam 	ret = reset_control_bulk_deassert(res->num_resets, res->resets);
697fb0eacb2SManivannan Sadhasivam 	if (ret < 0) {
698fb0eacb2SManivannan Sadhasivam 		dev_err(dev, "cannot deassert resets\n");
6996e0832faSShawn Lin 		return ret;
7006e0832faSShawn Lin 	}
7016e0832faSShawn Lin 
7026e0832faSShawn Lin 	usleep_range(10000, 12000);
7036e0832faSShawn Lin 
7045aa18097SBjorn Andersson 	ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
705fb0eacb2SManivannan Sadhasivam 	if (ret) {
706fb0eacb2SManivannan Sadhasivam 		reset_control_bulk_assert(res->num_resets, res->resets);
707fb0eacb2SManivannan Sadhasivam 		return ret;
708fb0eacb2SManivannan Sadhasivam 	}
7096e0832faSShawn Lin 
71036d9018dSRobert Marko 	return 0;
71136d9018dSRobert Marko }
71236d9018dSRobert Marko 
qcom_pcie_get_resources_2_3_3(struct qcom_pcie * pcie)7136e0832faSShawn Lin static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
7146e0832faSShawn Lin {
7156e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
7166e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
7176e0832faSShawn Lin 	struct device *dev = pci->dev;
718b699ed9bSManivannan Sadhasivam 	int ret;
7196e0832faSShawn Lin 
720b699ed9bSManivannan Sadhasivam 	res->clks[0].id = "iface";
721b699ed9bSManivannan Sadhasivam 	res->clks[1].id = "axi_m";
722b699ed9bSManivannan Sadhasivam 	res->clks[2].id = "axi_s";
723b699ed9bSManivannan Sadhasivam 	res->clks[3].id = "ahb";
724b699ed9bSManivannan Sadhasivam 	res->clks[4].id = "aux";
7256e0832faSShawn Lin 
726b699ed9bSManivannan Sadhasivam 	ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
727b699ed9bSManivannan Sadhasivam 	if (ret < 0)
728b699ed9bSManivannan Sadhasivam 		return ret;
7296e0832faSShawn Lin 
730157feccaSManivannan Sadhasivam 	res->rst[0].id = "axi_m";
731157feccaSManivannan Sadhasivam 	res->rst[1].id = "axi_s";
732157feccaSManivannan Sadhasivam 	res->rst[2].id = "pipe";
733157feccaSManivannan Sadhasivam 	res->rst[3].id = "axi_m_sticky";
734157feccaSManivannan Sadhasivam 	res->rst[4].id = "sticky";
735157feccaSManivannan Sadhasivam 	res->rst[5].id = "ahb";
736157feccaSManivannan Sadhasivam 	res->rst[6].id = "sleep";
737157feccaSManivannan Sadhasivam 
738157feccaSManivannan Sadhasivam 	ret = devm_reset_control_bulk_get_exclusive(dev, ARRAY_SIZE(res->rst), res->rst);
739157feccaSManivannan Sadhasivam 	if (ret < 0)
740157feccaSManivannan Sadhasivam 		return ret;
7416e0832faSShawn Lin 
7426e0832faSShawn Lin 	return 0;
7436e0832faSShawn Lin }
7446e0832faSShawn Lin 
qcom_pcie_deinit_2_3_3(struct qcom_pcie * pcie)7456e0832faSShawn Lin static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
7466e0832faSShawn Lin {
7476e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
7486e0832faSShawn Lin 
749b699ed9bSManivannan Sadhasivam 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
7506e0832faSShawn Lin }
7516e0832faSShawn Lin 
qcom_pcie_init_2_3_3(struct qcom_pcie * pcie)7526e0832faSShawn Lin static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
7536e0832faSShawn Lin {
7546e0832faSShawn Lin 	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
7556e0832faSShawn Lin 	struct dw_pcie *pci = pcie->pci;
7566e0832faSShawn Lin 	struct device *dev = pci->dev;
757157feccaSManivannan Sadhasivam 	int ret;
7586e0832faSShawn Lin 
759157feccaSManivannan Sadhasivam 	ret = reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
760157feccaSManivannan Sadhasivam 	if (ret < 0) {
761157feccaSManivannan Sadhasivam 		dev_err(dev, "cannot assert resets\n");
7626e0832faSShawn Lin 		return ret;
7636e0832faSShawn Lin 	}
7646e0832faSShawn Lin 
7656e0832faSShawn Lin 	usleep_range(2000, 2500);
7666e0832faSShawn Lin 
767157feccaSManivannan Sadhasivam 	ret = reset_control_bulk_deassert(ARRAY_SIZE(res->rst), res->rst);
768157feccaSManivannan Sadhasivam 	if (ret < 0) {
769157feccaSManivannan Sadhasivam 		dev_err(dev, "cannot deassert resets\n");
7706e0832faSShawn Lin 		return ret;
7716e0832faSShawn Lin 	}
7726e0832faSShawn Lin 
7736e0832faSShawn Lin 	/*
7746e0832faSShawn Lin 	 * Don't have a way to see if the reset has completed.
7756e0832faSShawn Lin 	 * Wait for some time.
7766e0832faSShawn Lin 	 */
7776e0832faSShawn Lin 	usleep_range(2000, 2500);
7786e0832faSShawn Lin 
779b699ed9bSManivannan Sadhasivam 	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
7806e0832faSShawn Lin 	if (ret) {
781b699ed9bSManivannan Sadhasivam 		dev_err(dev, "cannot prepare/enable clocks\n");
782b699ed9bSManivannan Sadhasivam 		goto err_assert_resets;
7836e0832faSShawn Lin 	}
7846e0832faSShawn Lin 
7856e0832faSShawn Lin 	return 0;
7866e0832faSShawn Lin 
787b699ed9bSManivannan Sadhasivam err_assert_resets:
7886e0832faSShawn Lin 	/*
7896e0832faSShawn Lin 	 * Not checking for failure, will anyway return
7906e0832faSShawn Lin 	 * the original failure in 'ret'.
7916e0832faSShawn Lin 	 */
792157feccaSManivannan Sadhasivam 	reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
7936e0832faSShawn Lin 
7946e0832faSShawn Lin 	return ret;
7956e0832faSShawn Lin }
7966e0832faSShawn Lin 
qcom_pcie_post_init_2_3_3(struct qcom_pcie * pcie)797a0e43bb9SRobert Marko static int qcom_pcie_post_init_2_3_3(struct qcom_pcie *pcie)
798a0e43bb9SRobert Marko {
799a0e43bb9SRobert Marko 	struct dw_pcie *pci = pcie->pci;
800a0e43bb9SRobert Marko 	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
801a0e43bb9SRobert Marko 	u32 val;
802a0e43bb9SRobert Marko 
8036a878a54SSricharan Ramabadhran 	writel(SLV_ADDR_SPACE_SZ, pcie->parf + PARF_SLV_ADDR_SPACE_SIZE);
8046e0832faSShawn Lin 
80539171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_CTRL);
80617804668SManivannan Sadhasivam 	val &= ~PHY_TEST_PWR_DOWN;
80739171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_CTRL);
8086e0832faSShawn Lin 
80939171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
8106e0832faSShawn Lin 
8116e0832faSShawn Lin 	writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
8126e0832faSShawn Lin 		| SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
8136e0832faSShawn Lin 		AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
81439171b33SManivannan Sadhasivam 		pcie->parf + PARF_SYS_CTRL);
81539171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_Q2A_FLUSH);
8166e0832faSShawn Lin 
8176e0832faSShawn Lin 	writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
81860f0072dSManivannan Sadhasivam 
81960f0072dSManivannan Sadhasivam 	dw_pcie_dbi_ro_wr_en(pci);
82060f0072dSManivannan Sadhasivam 
8219a765805SBaruch Siach 	writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
8226e0832faSShawn Lin 
8236e0832faSShawn Lin 	val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
8246e0832faSShawn Lin 	val &= ~PCI_EXP_LNKCAP_ASPMS;
8256e0832faSShawn Lin 	writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
8266e0832faSShawn Lin 
8276e0832faSShawn Lin 	writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
8286e0832faSShawn Lin 		PCI_EXP_DEVCTL2);
8296e0832faSShawn Lin 
830a33d700eSManivannan Sadhasivam 	dw_pcie_dbi_ro_wr_dis(pci);
831a33d700eSManivannan Sadhasivam 
8326e0832faSShawn Lin 	return 0;
8336e0832faSShawn Lin }
8346e0832faSShawn Lin 
qcom_pcie_get_resources_2_7_0(struct qcom_pcie * pcie)835ed8cc3b1SBjorn Andersson static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
836ed8cc3b1SBjorn Andersson {
837ed8cc3b1SBjorn Andersson 	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
838ed8cc3b1SBjorn Andersson 	struct dw_pcie *pci = pcie->pci;
839ed8cc3b1SBjorn Andersson 	struct device *dev = pci->dev;
84070574511SJohan Hovold 	unsigned int num_clks, num_opt_clks;
8411c5aa037SDmitry Baryshkov 	unsigned int idx;
842ed8cc3b1SBjorn Andersson 	int ret;
843ed8cc3b1SBjorn Andersson 
8446276a403SAbel Vesa 	res->rst = devm_reset_control_array_get_exclusive(dev);
8456276a403SAbel Vesa 	if (IS_ERR(res->rst))
8466276a403SAbel Vesa 		return PTR_ERR(res->rst);
847ed8cc3b1SBjorn Andersson 
848ed8cc3b1SBjorn Andersson 	res->supplies[0].supply = "vdda";
849ed8cc3b1SBjorn Andersson 	res->supplies[1].supply = "vddpe-3v3";
850ed8cc3b1SBjorn Andersson 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
851ed8cc3b1SBjorn Andersson 				      res->supplies);
852ed8cc3b1SBjorn Andersson 	if (ret)
853ed8cc3b1SBjorn Andersson 		return ret;
854ed8cc3b1SBjorn Andersson 
8551c5aa037SDmitry Baryshkov 	idx = 0;
8561c5aa037SDmitry Baryshkov 	res->clks[idx++].id = "aux";
8571c5aa037SDmitry Baryshkov 	res->clks[idx++].id = "cfg";
8581c5aa037SDmitry Baryshkov 	res->clks[idx++].id = "bus_master";
8591c5aa037SDmitry Baryshkov 	res->clks[idx++].id = "bus_slave";
8601c5aa037SDmitry Baryshkov 	res->clks[idx++].id = "slave_q2a";
8611c5aa037SDmitry Baryshkov 
86270574511SJohan Hovold 	num_clks = idx;
86370574511SJohan Hovold 
86470574511SJohan Hovold 	ret = devm_clk_bulk_get(dev, num_clks, res->clks);
86570574511SJohan Hovold 	if (ret < 0)
86670574511SJohan Hovold 		return ret;
86770574511SJohan Hovold 
868014aa351SJohan Hovold 	res->clks[idx++].id = "tbu";
869014aa351SJohan Hovold 	res->clks[idx++].id = "ddrss_sf_tbu";
870014aa351SJohan Hovold 	res->clks[idx++].id = "aggre0";
871014aa351SJohan Hovold 	res->clks[idx++].id = "aggre1";
8726276a403SAbel Vesa 	res->clks[idx++].id = "noc_aggr";
87370574511SJohan Hovold 	res->clks[idx++].id = "noc_aggr_4";
87470574511SJohan Hovold 	res->clks[idx++].id = "noc_aggr_south_sf";
87570574511SJohan Hovold 	res->clks[idx++].id = "cnoc_qx";
8767394d0a8SManivannan Sadhasivam 	res->clks[idx++].id = "sleep";
8776276a403SAbel Vesa 	res->clks[idx++].id = "cnoc_sf_axi";
87870574511SJohan Hovold 
87970574511SJohan Hovold 	num_opt_clks = idx - num_clks;
8801c5aa037SDmitry Baryshkov 	res->num_clks = idx;
881ed8cc3b1SBjorn Andersson 
88270574511SJohan Hovold 	ret = devm_clk_bulk_get_optional(dev, num_opt_clks, res->clks + num_clks);
883ed8cc3b1SBjorn Andersson 	if (ret < 0)
884ed8cc3b1SBjorn Andersson 		return ret;
885ed8cc3b1SBjorn Andersson 
886affac98aSDmitry Baryshkov 	return 0;
887ed8cc3b1SBjorn Andersson }
888ed8cc3b1SBjorn Andersson 
qcom_pcie_init_2_7_0(struct qcom_pcie * pcie)889ed8cc3b1SBjorn Andersson static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
890ed8cc3b1SBjorn Andersson {
891ed8cc3b1SBjorn Andersson 	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
892ed8cc3b1SBjorn Andersson 	struct dw_pcie *pci = pcie->pci;
893ed8cc3b1SBjorn Andersson 	struct device *dev = pci->dev;
894ed8cc3b1SBjorn Andersson 	u32 val;
895ed8cc3b1SBjorn Andersson 	int ret;
896ed8cc3b1SBjorn Andersson 
897ed8cc3b1SBjorn Andersson 	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
898ed8cc3b1SBjorn Andersson 	if (ret < 0) {
899ed8cc3b1SBjorn Andersson 		dev_err(dev, "cannot enable regulators\n");
900ed8cc3b1SBjorn Andersson 		return ret;
901ed8cc3b1SBjorn Andersson 	}
902ed8cc3b1SBjorn Andersson 
9037081556fSDmitry Baryshkov 	ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
904ed8cc3b1SBjorn Andersson 	if (ret < 0)
905ed8cc3b1SBjorn Andersson 		goto err_disable_regulators;
906ed8cc3b1SBjorn Andersson 
9076276a403SAbel Vesa 	ret = reset_control_assert(res->rst);
9086276a403SAbel Vesa 	if (ret) {
9096276a403SAbel Vesa 		dev_err(dev, "reset assert failed (%d)\n", ret);
910ed8cc3b1SBjorn Andersson 		goto err_disable_clocks;
911ed8cc3b1SBjorn Andersson 	}
912ed8cc3b1SBjorn Andersson 
913ed8cc3b1SBjorn Andersson 	usleep_range(1000, 1500);
914ed8cc3b1SBjorn Andersson 
9156276a403SAbel Vesa 	ret = reset_control_deassert(res->rst);
9166276a403SAbel Vesa 	if (ret) {
9176276a403SAbel Vesa 		dev_err(dev, "reset deassert failed (%d)\n", ret);
918ed8cc3b1SBjorn Andersson 		goto err_disable_clocks;
919ed8cc3b1SBjorn Andersson 	}
920ed8cc3b1SBjorn Andersson 
9211c5aa037SDmitry Baryshkov 	/* Wait for reset to complete, required on SM8450 */
9221c5aa037SDmitry Baryshkov 	usleep_range(1000, 1500);
9231c5aa037SDmitry Baryshkov 
924ed8cc3b1SBjorn Andersson 	/* configure PCIe to RC mode */
92539171b33SManivannan Sadhasivam 	writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
926ed8cc3b1SBjorn Andersson 
927ed8cc3b1SBjorn Andersson 	/* enable PCIe clocks and resets */
92839171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_CTRL);
92917804668SManivannan Sadhasivam 	val &= ~PHY_TEST_PWR_DOWN;
93039171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_CTRL);
931ed8cc3b1SBjorn Andersson 
932ed8cc3b1SBjorn Andersson 	/* change DBI base address */
93339171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
934ed8cc3b1SBjorn Andersson 
935ed8cc3b1SBjorn Andersson 	/* MAC PHY_POWERDOWN MUX DISABLE  */
93639171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_SYS_CTRL);
93717804668SManivannan Sadhasivam 	val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
93839171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_SYS_CTRL);
939ed8cc3b1SBjorn Andersson 
94039171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
94117804668SManivannan Sadhasivam 	val |= BYPASS;
94239171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
943ed8cc3b1SBjorn Andersson 
9445147ba8aSKrishna chaitanya chundru 	/* Enable L1 and L1SS */
94539171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PM_CTRL);
9465147ba8aSKrishna chaitanya chundru 	val &= ~REQ_NOT_ENTR_L1;
94739171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PM_CTRL);
9485147ba8aSKrishna chaitanya chundru 
94939171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
95017804668SManivannan Sadhasivam 	val |= EN;
95139171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
952ed8cc3b1SBjorn Andersson 
953ed8cc3b1SBjorn Andersson 	return 0;
954ed8cc3b1SBjorn Andersson err_disable_clocks:
9557081556fSDmitry Baryshkov 	clk_bulk_disable_unprepare(res->num_clks, res->clks);
956ed8cc3b1SBjorn Andersson err_disable_regulators:
957ed8cc3b1SBjorn Andersson 	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
958ed8cc3b1SBjorn Andersson 
959ed8cc3b1SBjorn Andersson 	return ret;
960ed8cc3b1SBjorn Andersson }
961ed8cc3b1SBjorn Andersson 
qcom_pcie_post_init_2_7_0(struct qcom_pcie * pcie)962a54db86dSManivannan Sadhasivam static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
963a54db86dSManivannan Sadhasivam {
964a54db86dSManivannan Sadhasivam 	qcom_pcie_clear_hpc(pcie->pci);
965a54db86dSManivannan Sadhasivam 
966a54db86dSManivannan Sadhasivam 	return 0;
967a54db86dSManivannan Sadhasivam }
968a54db86dSManivannan Sadhasivam 
qcom_pcie_deinit_2_7_0(struct qcom_pcie * pcie)969ed8cc3b1SBjorn Andersson static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
970ed8cc3b1SBjorn Andersson {
971ed8cc3b1SBjorn Andersson 	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
972ed8cc3b1SBjorn Andersson 
9737081556fSDmitry Baryshkov 	clk_bulk_disable_unprepare(res->num_clks, res->clks);
9747eb5768cSDmitry Baryshkov 
975ed8cc3b1SBjorn Andersson 	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
976ed8cc3b1SBjorn Andersson }
977ed8cc3b1SBjorn Andersson 
qcom_pcie_config_sid_1_9_0(struct qcom_pcie * pcie)9781f709398SManivannan Sadhasivam static int qcom_pcie_config_sid_1_9_0(struct qcom_pcie *pcie)
9791f709398SManivannan Sadhasivam {
9801f709398SManivannan Sadhasivam 	/* iommu map structure */
9811f709398SManivannan Sadhasivam 	struct {
9821f709398SManivannan Sadhasivam 		u32 bdf;
9831f709398SManivannan Sadhasivam 		u32 phandle;
9841f709398SManivannan Sadhasivam 		u32 smmu_sid;
9851f709398SManivannan Sadhasivam 		u32 smmu_sid_len;
9861f709398SManivannan Sadhasivam 	} *map;
9871f709398SManivannan Sadhasivam 	void __iomem *bdf_to_sid_base = pcie->parf + PARF_BDF_TO_SID_TABLE_N;
9881f709398SManivannan Sadhasivam 	struct device *dev = pcie->pci->dev;
9891f709398SManivannan Sadhasivam 	u8 qcom_pcie_crc8_table[CRC8_TABLE_SIZE];
9901f709398SManivannan Sadhasivam 	int i, nr_map, size = 0;
9911f709398SManivannan Sadhasivam 	u32 smmu_sid_base;
9927aeca6f4SManivannan Sadhasivam 	u32 val;
9931f709398SManivannan Sadhasivam 
9941f709398SManivannan Sadhasivam 	of_get_property(dev->of_node, "iommu-map", &size);
9951f709398SManivannan Sadhasivam 	if (!size)
9961f709398SManivannan Sadhasivam 		return 0;
9971f709398SManivannan Sadhasivam 
9987aeca6f4SManivannan Sadhasivam 	/* Enable BDF to SID translation by disabling bypass mode (default) */
9997aeca6f4SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_BDF_TO_SID_CFG);
10007aeca6f4SManivannan Sadhasivam 	val &= ~BDF_TO_SID_BYPASS;
10017aeca6f4SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_BDF_TO_SID_CFG);
10027aeca6f4SManivannan Sadhasivam 
10031f709398SManivannan Sadhasivam 	map = kzalloc(size, GFP_KERNEL);
10041f709398SManivannan Sadhasivam 	if (!map)
10051f709398SManivannan Sadhasivam 		return -ENOMEM;
10061f709398SManivannan Sadhasivam 
10071f709398SManivannan Sadhasivam 	of_property_read_u32_array(dev->of_node, "iommu-map", (u32 *)map,
10081f709398SManivannan Sadhasivam 				   size / sizeof(u32));
10091f709398SManivannan Sadhasivam 
10101f709398SManivannan Sadhasivam 	nr_map = size / (sizeof(*map));
10111f709398SManivannan Sadhasivam 
10121f709398SManivannan Sadhasivam 	crc8_populate_msb(qcom_pcie_crc8_table, QCOM_PCIE_CRC8_POLYNOMIAL);
10131f709398SManivannan Sadhasivam 
10141f709398SManivannan Sadhasivam 	/* Registers need to be zero out first */
10151f709398SManivannan Sadhasivam 	memset_io(bdf_to_sid_base, 0, CRC8_TABLE_SIZE * sizeof(u32));
10161f709398SManivannan Sadhasivam 
10171f709398SManivannan Sadhasivam 	/* Extract the SMMU SID base from the first entry of iommu-map */
10181f709398SManivannan Sadhasivam 	smmu_sid_base = map[0].smmu_sid;
10191f709398SManivannan Sadhasivam 
10201f709398SManivannan Sadhasivam 	/* Look for an available entry to hold the mapping */
10211f709398SManivannan Sadhasivam 	for (i = 0; i < nr_map; i++) {
10221f709398SManivannan Sadhasivam 		__be16 bdf_be = cpu_to_be16(map[i].bdf);
10231f709398SManivannan Sadhasivam 		u32 val;
10241f709398SManivannan Sadhasivam 		u8 hash;
10251f709398SManivannan Sadhasivam 
10261f709398SManivannan Sadhasivam 		hash = crc8(qcom_pcie_crc8_table, (u8 *)&bdf_be, sizeof(bdf_be), 0);
10271f709398SManivannan Sadhasivam 
10281f709398SManivannan Sadhasivam 		val = readl(bdf_to_sid_base + hash * sizeof(u32));
10291f709398SManivannan Sadhasivam 
10301f709398SManivannan Sadhasivam 		/* If the register is already populated, look for next available entry */
10311f709398SManivannan Sadhasivam 		while (val) {
10321f709398SManivannan Sadhasivam 			u8 current_hash = hash++;
10331f709398SManivannan Sadhasivam 			u8 next_mask = 0xff;
10341f709398SManivannan Sadhasivam 
10351f709398SManivannan Sadhasivam 			/* If NEXT field is NULL then update it with next hash */
10361f709398SManivannan Sadhasivam 			if (!(val & next_mask)) {
10371f709398SManivannan Sadhasivam 				val |= (u32)hash;
10381f709398SManivannan Sadhasivam 				writel(val, bdf_to_sid_base + current_hash * sizeof(u32));
10391f709398SManivannan Sadhasivam 			}
10401f709398SManivannan Sadhasivam 
10411f709398SManivannan Sadhasivam 			val = readl(bdf_to_sid_base + hash * sizeof(u32));
10421f709398SManivannan Sadhasivam 		}
10431f709398SManivannan Sadhasivam 
10441f709398SManivannan Sadhasivam 		/* BDF [31:16] | SID [15:8] | NEXT [7:0] */
10451f709398SManivannan Sadhasivam 		val = map[i].bdf << 16 | (map[i].smmu_sid - smmu_sid_base) << 8 | 0;
10461f709398SManivannan Sadhasivam 		writel(val, bdf_to_sid_base + hash * sizeof(u32));
10471f709398SManivannan Sadhasivam 	}
10481f709398SManivannan Sadhasivam 
10491f709398SManivannan Sadhasivam 	kfree(map);
10501f709398SManivannan Sadhasivam 
10511f709398SManivannan Sadhasivam 	return 0;
10521f709398SManivannan Sadhasivam }
10531f709398SManivannan Sadhasivam 
qcom_pcie_get_resources_2_9_0(struct qcom_pcie * pcie)10540cf7c2efSSelvam Sathappan Periakaruppan static int qcom_pcie_get_resources_2_9_0(struct qcom_pcie *pcie)
1055ed8cc3b1SBjorn Andersson {
10560cf7c2efSSelvam Sathappan Periakaruppan 	struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
10570cf7c2efSSelvam Sathappan Periakaruppan 	struct dw_pcie *pci = pcie->pci;
10580cf7c2efSSelvam Sathappan Periakaruppan 	struct device *dev = pci->dev;
10590cf7c2efSSelvam Sathappan Periakaruppan 	int ret;
1060ed8cc3b1SBjorn Andersson 
10610cf7c2efSSelvam Sathappan Periakaruppan 	res->clks[0].id = "iface";
10620cf7c2efSSelvam Sathappan Periakaruppan 	res->clks[1].id = "axi_m";
10630cf7c2efSSelvam Sathappan Periakaruppan 	res->clks[2].id = "axi_s";
10640cf7c2efSSelvam Sathappan Periakaruppan 	res->clks[3].id = "axi_bridge";
10650cf7c2efSSelvam Sathappan Periakaruppan 	res->clks[4].id = "rchng";
1066aa9c0df9SPrasad Malisetty 
10670cf7c2efSSelvam Sathappan Periakaruppan 	ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
10680cf7c2efSSelvam Sathappan Periakaruppan 	if (ret < 0)
10690cf7c2efSSelvam Sathappan Periakaruppan 		return ret;
10700cf7c2efSSelvam Sathappan Periakaruppan 
10710cf7c2efSSelvam Sathappan Periakaruppan 	res->rst = devm_reset_control_array_get_exclusive(dev);
10720cf7c2efSSelvam Sathappan Periakaruppan 	if (IS_ERR(res->rst))
10730cf7c2efSSelvam Sathappan Periakaruppan 		return PTR_ERR(res->rst);
10740cf7c2efSSelvam Sathappan Periakaruppan 
10750cf7c2efSSelvam Sathappan Periakaruppan 	return 0;
1076ed8cc3b1SBjorn Andersson }
1077ed8cc3b1SBjorn Andersson 
qcom_pcie_deinit_2_9_0(struct qcom_pcie * pcie)10780cf7c2efSSelvam Sathappan Periakaruppan static void qcom_pcie_deinit_2_9_0(struct qcom_pcie *pcie)
1079ed8cc3b1SBjorn Andersson {
10800cf7c2efSSelvam Sathappan Periakaruppan 	struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1081ed8cc3b1SBjorn Andersson 
10820cf7c2efSSelvam Sathappan Periakaruppan 	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
10830cf7c2efSSelvam Sathappan Periakaruppan }
10840cf7c2efSSelvam Sathappan Periakaruppan 
qcom_pcie_init_2_9_0(struct qcom_pcie * pcie)10850cf7c2efSSelvam Sathappan Periakaruppan static int qcom_pcie_init_2_9_0(struct qcom_pcie *pcie)
10860cf7c2efSSelvam Sathappan Periakaruppan {
10870cf7c2efSSelvam Sathappan Periakaruppan 	struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
10880cf7c2efSSelvam Sathappan Periakaruppan 	struct device *dev = pcie->pci->dev;
10890cf7c2efSSelvam Sathappan Periakaruppan 	int ret;
10900cf7c2efSSelvam Sathappan Periakaruppan 
10910cf7c2efSSelvam Sathappan Periakaruppan 	ret = reset_control_assert(res->rst);
10920cf7c2efSSelvam Sathappan Periakaruppan 	if (ret) {
10930cf7c2efSSelvam Sathappan Periakaruppan 		dev_err(dev, "reset assert failed (%d)\n", ret);
10940cf7c2efSSelvam Sathappan Periakaruppan 		return ret;
10950cf7c2efSSelvam Sathappan Periakaruppan 	}
10960cf7c2efSSelvam Sathappan Periakaruppan 
10970cf7c2efSSelvam Sathappan Periakaruppan 	/*
10980cf7c2efSSelvam Sathappan Periakaruppan 	 * Delay periods before and after reset deassert are working values
10990cf7c2efSSelvam Sathappan Periakaruppan 	 * from downstream Codeaurora kernel
11000cf7c2efSSelvam Sathappan Periakaruppan 	 */
11010cf7c2efSSelvam Sathappan Periakaruppan 	usleep_range(2000, 2500);
11020cf7c2efSSelvam Sathappan Periakaruppan 
11030cf7c2efSSelvam Sathappan Periakaruppan 	ret = reset_control_deassert(res->rst);
11040cf7c2efSSelvam Sathappan Periakaruppan 	if (ret) {
11050cf7c2efSSelvam Sathappan Periakaruppan 		dev_err(dev, "reset deassert failed (%d)\n", ret);
11060cf7c2efSSelvam Sathappan Periakaruppan 		return ret;
11070cf7c2efSSelvam Sathappan Periakaruppan 	}
11080cf7c2efSSelvam Sathappan Periakaruppan 
11090cf7c2efSSelvam Sathappan Periakaruppan 	usleep_range(2000, 2500);
11100cf7c2efSSelvam Sathappan Periakaruppan 
11110cf7c2efSSelvam Sathappan Periakaruppan 	return clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
11120cf7c2efSSelvam Sathappan Periakaruppan }
11130cf7c2efSSelvam Sathappan Periakaruppan 
qcom_pcie_post_init_2_9_0(struct qcom_pcie * pcie)11140cf7c2efSSelvam Sathappan Periakaruppan static int qcom_pcie_post_init_2_9_0(struct qcom_pcie *pcie)
11150cf7c2efSSelvam Sathappan Periakaruppan {
11160cf7c2efSSelvam Sathappan Periakaruppan 	struct dw_pcie *pci = pcie->pci;
11170cf7c2efSSelvam Sathappan Periakaruppan 	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
11180cf7c2efSSelvam Sathappan Periakaruppan 	u32 val;
11190cf7c2efSSelvam Sathappan Periakaruppan 	int i;
11200cf7c2efSSelvam Sathappan Periakaruppan 
11210cf7c2efSSelvam Sathappan Periakaruppan 	writel(SLV_ADDR_SPACE_SZ,
112239171b33SManivannan Sadhasivam 		pcie->parf + PARF_SLV_ADDR_SPACE_SIZE);
11230cf7c2efSSelvam Sathappan Periakaruppan 
112439171b33SManivannan Sadhasivam 	val = readl(pcie->parf + PARF_PHY_CTRL);
112517804668SManivannan Sadhasivam 	val &= ~PHY_TEST_PWR_DOWN;
112639171b33SManivannan Sadhasivam 	writel(val, pcie->parf + PARF_PHY_CTRL);
11270cf7c2efSSelvam Sathappan Periakaruppan 
112839171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
11290cf7c2efSSelvam Sathappan Periakaruppan 
113039171b33SManivannan Sadhasivam 	writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
11310cf7c2efSSelvam Sathappan Periakaruppan 	writel(BYPASS | MSTR_AXI_CLK_EN | AHB_CLK_EN,
113239171b33SManivannan Sadhasivam 		pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
11330cf7c2efSSelvam Sathappan Periakaruppan 	writel(GEN3_RELATED_OFF_RXEQ_RGRDLESS_RXTS |
11340cf7c2efSSelvam Sathappan Periakaruppan 		GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL,
11350cf7c2efSSelvam Sathappan Periakaruppan 		pci->dbi_base + GEN3_RELATED_OFF);
11360cf7c2efSSelvam Sathappan Periakaruppan 
11370cf7c2efSSelvam Sathappan Periakaruppan 	writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS |
11380cf7c2efSSelvam Sathappan Periakaruppan 		SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
11390cf7c2efSSelvam Sathappan Periakaruppan 		AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
114039171b33SManivannan Sadhasivam 		pcie->parf + PARF_SYS_CTRL);
11410cf7c2efSSelvam Sathappan Periakaruppan 
114239171b33SManivannan Sadhasivam 	writel(0, pcie->parf + PARF_Q2A_FLUSH);
11430cf7c2efSSelvam Sathappan Periakaruppan 
11440cf7c2efSSelvam Sathappan Periakaruppan 	dw_pcie_dbi_ro_wr_en(pci);
1145200b8f85SManivannan Sadhasivam 
11460cf7c2efSSelvam Sathappan Periakaruppan 	writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
11470cf7c2efSSelvam Sathappan Periakaruppan 
11480cf7c2efSSelvam Sathappan Periakaruppan 	val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
11490cf7c2efSSelvam Sathappan Periakaruppan 	val &= ~PCI_EXP_LNKCAP_ASPMS;
11500cf7c2efSSelvam Sathappan Periakaruppan 	writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
11510cf7c2efSSelvam Sathappan Periakaruppan 
11520cf7c2efSSelvam Sathappan Periakaruppan 	writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
11530cf7c2efSSelvam Sathappan Periakaruppan 			PCI_EXP_DEVCTL2);
11540cf7c2efSSelvam Sathappan Periakaruppan 
1155200b8f85SManivannan Sadhasivam 	dw_pcie_dbi_ro_wr_dis(pci);
1156200b8f85SManivannan Sadhasivam 
11570cf7c2efSSelvam Sathappan Periakaruppan 	for (i = 0; i < 256; i++)
115839171b33SManivannan Sadhasivam 		writel(0, pcie->parf + PARF_BDF_TO_SID_TABLE_N + (4 * i));
11590cf7c2efSSelvam Sathappan Periakaruppan 
11600cf7c2efSSelvam Sathappan Periakaruppan 	return 0;
1161ed8cc3b1SBjorn Andersson }
1162ed8cc3b1SBjorn Andersson 
qcom_pcie_link_up(struct dw_pcie * pci)11636e0832faSShawn Lin static int qcom_pcie_link_up(struct dw_pcie *pci)
11646e0832faSShawn Lin {
11657b87ddc0SRob Herring 	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
11667b87ddc0SRob Herring 	u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
11676e0832faSShawn Lin 
11686e0832faSShawn Lin 	return !!(val & PCI_EXP_LNKSTA_DLLLA);
11696e0832faSShawn Lin }
11706e0832faSShawn Lin 
qcom_pcie_host_init(struct dw_pcie_rp * pp)117160b3c27fSSerge Semin static int qcom_pcie_host_init(struct dw_pcie_rp *pp)
11726e0832faSShawn Lin {
11736e0832faSShawn Lin 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
11746e0832faSShawn Lin 	struct qcom_pcie *pcie = to_qcom_pcie(pci);
11756e0832faSShawn Lin 	int ret;
11766e0832faSShawn Lin 
11776e0832faSShawn Lin 	qcom_ep_reset_assert(pcie);
11786e0832faSShawn Lin 
1179f94c35e0SDmitry Baryshkov 	ret = pcie->cfg->ops->init(pcie);
11806e0832faSShawn Lin 	if (ret)
11816e0832faSShawn Lin 		return ret;
11826e0832faSShawn Lin 
1183f90747d1SDmitry Baryshkov 	ret = phy_set_mode_ext(pcie->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_RC);
1184f90747d1SDmitry Baryshkov 	if (ret)
1185f90747d1SDmitry Baryshkov 		goto err_deinit;
1186f90747d1SDmitry Baryshkov 
11876e0832faSShawn Lin 	ret = phy_power_on(pcie->phy);
11886e0832faSShawn Lin 	if (ret)
11896e0832faSShawn Lin 		goto err_deinit;
11906e0832faSShawn Lin 
1191f94c35e0SDmitry Baryshkov 	if (pcie->cfg->ops->post_init) {
1192f94c35e0SDmitry Baryshkov 		ret = pcie->cfg->ops->post_init(pcie);
11936e0832faSShawn Lin 		if (ret)
11946e0832faSShawn Lin 			goto err_disable_phy;
11956e0832faSShawn Lin 	}
11966e0832faSShawn Lin 
11976e0832faSShawn Lin 	qcom_ep_reset_deassert(pcie);
11986e0832faSShawn Lin 
1199f94c35e0SDmitry Baryshkov 	if (pcie->cfg->ops->config_sid) {
1200f94c35e0SDmitry Baryshkov 		ret = pcie->cfg->ops->config_sid(pcie);
12014c939882SManivannan Sadhasivam 		if (ret)
12020e4d9a5cSJohan Hovold 			goto err_assert_reset;
12034c939882SManivannan Sadhasivam 	}
12044c939882SManivannan Sadhasivam 
12056e0832faSShawn Lin 	return 0;
1206886a9c13SRob Herring 
12070e4d9a5cSJohan Hovold err_assert_reset:
12084c939882SManivannan Sadhasivam 	qcom_ep_reset_assert(pcie);
12096e0832faSShawn Lin err_disable_phy:
12106e0832faSShawn Lin 	phy_power_off(pcie->phy);
12116e0832faSShawn Lin err_deinit:
1212f94c35e0SDmitry Baryshkov 	pcie->cfg->ops->deinit(pcie);
12136e0832faSShawn Lin 
12146e0832faSShawn Lin 	return ret;
12156e0832faSShawn Lin }
12166e0832faSShawn Lin 
qcom_pcie_host_deinit(struct dw_pcie_rp * pp)1217997e010dSJohan Hovold static void qcom_pcie_host_deinit(struct dw_pcie_rp *pp)
1218997e010dSJohan Hovold {
1219997e010dSJohan Hovold 	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1220997e010dSJohan Hovold 	struct qcom_pcie *pcie = to_qcom_pcie(pci);
1221997e010dSJohan Hovold 
1222997e010dSJohan Hovold 	qcom_ep_reset_assert(pcie);
1223997e010dSJohan Hovold 	phy_power_off(pcie->phy);
1224997e010dSJohan Hovold 	pcie->cfg->ops->deinit(pcie);
1225997e010dSJohan Hovold }
1226997e010dSJohan Hovold 
12276e0832faSShawn Lin static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
12286e0832faSShawn Lin 	.host_init	= qcom_pcie_host_init,
1229997e010dSJohan Hovold 	.host_deinit	= qcom_pcie_host_deinit,
12306e0832faSShawn Lin };
12316e0832faSShawn Lin 
12326e0832faSShawn Lin /* Qcom IP rev.: 2.1.0	Synopsys IP rev.: 4.01a */
12336e0832faSShawn Lin static const struct qcom_pcie_ops ops_2_1_0 = {
12346e0832faSShawn Lin 	.get_resources = qcom_pcie_get_resources_2_1_0,
12356e0832faSShawn Lin 	.init = qcom_pcie_init_2_1_0,
123636d9018dSRobert Marko 	.post_init = qcom_pcie_post_init_2_1_0,
12376e0832faSShawn Lin 	.deinit = qcom_pcie_deinit_2_1_0,
12386e0832faSShawn Lin 	.ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
12396e0832faSShawn Lin };
12406e0832faSShawn Lin 
12416e0832faSShawn Lin /* Qcom IP rev.: 1.0.0	Synopsys IP rev.: 4.11a */
12426e0832faSShawn Lin static const struct qcom_pcie_ops ops_1_0_0 = {
12436e0832faSShawn Lin 	.get_resources = qcom_pcie_get_resources_1_0_0,
12446e0832faSShawn Lin 	.init = qcom_pcie_init_1_0_0,
124536d9018dSRobert Marko 	.post_init = qcom_pcie_post_init_1_0_0,
12466e0832faSShawn Lin 	.deinit = qcom_pcie_deinit_1_0_0,
12476e0832faSShawn Lin 	.ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
12486e0832faSShawn Lin };
12496e0832faSShawn Lin 
12506e0832faSShawn Lin /* Qcom IP rev.: 2.3.2	Synopsys IP rev.: 4.21a */
12516e0832faSShawn Lin static const struct qcom_pcie_ops ops_2_3_2 = {
12526e0832faSShawn Lin 	.get_resources = qcom_pcie_get_resources_2_3_2,
12536e0832faSShawn Lin 	.init = qcom_pcie_init_2_3_2,
12546e0832faSShawn Lin 	.post_init = qcom_pcie_post_init_2_3_2,
12556e0832faSShawn Lin 	.deinit = qcom_pcie_deinit_2_3_2,
12566e0832faSShawn Lin 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
12576e0832faSShawn Lin };
12586e0832faSShawn Lin 
12596e0832faSShawn Lin /* Qcom IP rev.: 2.4.0	Synopsys IP rev.: 4.20a */
12606e0832faSShawn Lin static const struct qcom_pcie_ops ops_2_4_0 = {
12616e0832faSShawn Lin 	.get_resources = qcom_pcie_get_resources_2_4_0,
12626e0832faSShawn Lin 	.init = qcom_pcie_init_2_4_0,
1263e35d13a5SManivannan Sadhasivam 	.post_init = qcom_pcie_post_init_2_3_2,
12646e0832faSShawn Lin 	.deinit = qcom_pcie_deinit_2_4_0,
12656e0832faSShawn Lin 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
12666e0832faSShawn Lin };
12676e0832faSShawn Lin 
12686e0832faSShawn Lin /* Qcom IP rev.: 2.3.3	Synopsys IP rev.: 4.30a */
12696e0832faSShawn Lin static const struct qcom_pcie_ops ops_2_3_3 = {
12706e0832faSShawn Lin 	.get_resources = qcom_pcie_get_resources_2_3_3,
12716e0832faSShawn Lin 	.init = qcom_pcie_init_2_3_3,
1272a0e43bb9SRobert Marko 	.post_init = qcom_pcie_post_init_2_3_3,
12736e0832faSShawn Lin 	.deinit = qcom_pcie_deinit_2_3_3,
12746e0832faSShawn Lin 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
12756e0832faSShawn Lin };
12766e0832faSShawn Lin 
1277ed8cc3b1SBjorn Andersson /* Qcom IP rev.: 2.7.0	Synopsys IP rev.: 4.30a */
1278ed8cc3b1SBjorn Andersson static const struct qcom_pcie_ops ops_2_7_0 = {
1279ed8cc3b1SBjorn Andersson 	.get_resources = qcom_pcie_get_resources_2_7_0,
1280ed8cc3b1SBjorn Andersson 	.init = qcom_pcie_init_2_7_0,
1281a54db86dSManivannan Sadhasivam 	.post_init = qcom_pcie_post_init_2_7_0,
1282ed8cc3b1SBjorn Andersson 	.deinit = qcom_pcie_deinit_2_7_0,
1283ed8cc3b1SBjorn Andersson 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1284ed8cc3b1SBjorn Andersson };
1285ed8cc3b1SBjorn Andersson 
1286e1dd639eSManivannan Sadhasivam /* Qcom IP rev.: 1.9.0 */
1287e1dd639eSManivannan Sadhasivam static const struct qcom_pcie_ops ops_1_9_0 = {
1288e1dd639eSManivannan Sadhasivam 	.get_resources = qcom_pcie_get_resources_2_7_0,
1289e1dd639eSManivannan Sadhasivam 	.init = qcom_pcie_init_2_7_0,
1290a54db86dSManivannan Sadhasivam 	.post_init = qcom_pcie_post_init_2_7_0,
1291e1dd639eSManivannan Sadhasivam 	.deinit = qcom_pcie_deinit_2_7_0,
1292e1dd639eSManivannan Sadhasivam 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
12931f709398SManivannan Sadhasivam 	.config_sid = qcom_pcie_config_sid_1_9_0,
1294e1dd639eSManivannan Sadhasivam };
1295e1dd639eSManivannan Sadhasivam 
12960cf7c2efSSelvam Sathappan Periakaruppan /* Qcom IP rev.: 2.9.0  Synopsys IP rev.: 5.00a */
12970cf7c2efSSelvam Sathappan Periakaruppan static const struct qcom_pcie_ops ops_2_9_0 = {
12980cf7c2efSSelvam Sathappan Periakaruppan 	.get_resources = qcom_pcie_get_resources_2_9_0,
12990cf7c2efSSelvam Sathappan Periakaruppan 	.init = qcom_pcie_init_2_9_0,
13000cf7c2efSSelvam Sathappan Periakaruppan 	.post_init = qcom_pcie_post_init_2_9_0,
13010cf7c2efSSelvam Sathappan Periakaruppan 	.deinit = qcom_pcie_deinit_2_9_0,
13020cf7c2efSSelvam Sathappan Periakaruppan 	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
13030cf7c2efSSelvam Sathappan Periakaruppan };
13040cf7c2efSSelvam Sathappan Periakaruppan 
130522311735SJohan Hovold static const struct qcom_pcie_cfg cfg_1_0_0 = {
1306b89ff410SPrasad Malisetty 	.ops = &ops_1_0_0,
1307b89ff410SPrasad Malisetty };
1308b89ff410SPrasad Malisetty 
130922311735SJohan Hovold static const struct qcom_pcie_cfg cfg_1_9_0 = {
131022311735SJohan Hovold 	.ops = &ops_1_9_0,
131122311735SJohan Hovold };
131222311735SJohan Hovold 
131322311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_1_0 = {
1314b89ff410SPrasad Malisetty 	.ops = &ops_2_1_0,
1315b89ff410SPrasad Malisetty };
1316b89ff410SPrasad Malisetty 
131722311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_3_2 = {
1318b89ff410SPrasad Malisetty 	.ops = &ops_2_3_2,
1319b89ff410SPrasad Malisetty };
1320b89ff410SPrasad Malisetty 
132122311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_3_3 = {
1322b89ff410SPrasad Malisetty 	.ops = &ops_2_3_3,
1323b89ff410SPrasad Malisetty };
1324b89ff410SPrasad Malisetty 
132522311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_4_0 = {
1326b89ff410SPrasad Malisetty 	.ops = &ops_2_4_0,
1327b89ff410SPrasad Malisetty };
1328b89ff410SPrasad Malisetty 
132922311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_7_0 = {
1330b89ff410SPrasad Malisetty 	.ops = &ops_2_7_0,
1331b89ff410SPrasad Malisetty };
1332b89ff410SPrasad Malisetty 
133322311735SJohan Hovold static const struct qcom_pcie_cfg cfg_2_9_0 = {
13340cf7c2efSSelvam Sathappan Periakaruppan 	.ops = &ops_2_9_0,
13350cf7c2efSSelvam Sathappan Periakaruppan };
13360cf7c2efSSelvam Sathappan Periakaruppan 
13376e0832faSShawn Lin static const struct dw_pcie_ops dw_pcie_ops = {
13386e0832faSShawn Lin 	.link_up = qcom_pcie_link_up,
1339886a9c13SRob Herring 	.start_link = qcom_pcie_start_link,
13406e0832faSShawn Lin };
13416e0832faSShawn Lin 
qcom_pcie_icc_init(struct qcom_pcie * pcie)1342c4860af8SJohan Hovold static int qcom_pcie_icc_init(struct qcom_pcie *pcie)
1343c4860af8SJohan Hovold {
1344c4860af8SJohan Hovold 	struct dw_pcie *pci = pcie->pci;
1345c4860af8SJohan Hovold 	int ret;
1346c4860af8SJohan Hovold 
1347c4860af8SJohan Hovold 	pcie->icc_mem = devm_of_icc_get(pci->dev, "pcie-mem");
1348c4860af8SJohan Hovold 	if (IS_ERR(pcie->icc_mem))
1349c4860af8SJohan Hovold 		return PTR_ERR(pcie->icc_mem);
1350c4860af8SJohan Hovold 
1351c4860af8SJohan Hovold 	/*
1352c4860af8SJohan Hovold 	 * Some Qualcomm platforms require interconnect bandwidth constraints
1353c4860af8SJohan Hovold 	 * to be set before enabling interconnect clocks.
1354c4860af8SJohan Hovold 	 *
1355c4860af8SJohan Hovold 	 * Set an initial peak bandwidth corresponding to single-lane Gen 1
1356c4860af8SJohan Hovold 	 * for the pcie-mem path.
1357c4860af8SJohan Hovold 	 */
1358c4860af8SJohan Hovold 	ret = icc_set_bw(pcie->icc_mem, 0, MBps_to_icc(250));
1359c4860af8SJohan Hovold 	if (ret) {
1360c4860af8SJohan Hovold 		dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
1361c4860af8SJohan Hovold 			ret);
1362c4860af8SJohan Hovold 		return ret;
1363c4860af8SJohan Hovold 	}
1364c4860af8SJohan Hovold 
1365c4860af8SJohan Hovold 	return 0;
1366c4860af8SJohan Hovold }
1367c4860af8SJohan Hovold 
qcom_pcie_icc_update(struct qcom_pcie * pcie)1368c4860af8SJohan Hovold static void qcom_pcie_icc_update(struct qcom_pcie *pcie)
1369c4860af8SJohan Hovold {
1370c4860af8SJohan Hovold 	struct dw_pcie *pci = pcie->pci;
1371c4860af8SJohan Hovold 	u32 offset, status, bw;
1372c4860af8SJohan Hovold 	int speed, width;
1373c4860af8SJohan Hovold 	int ret;
1374c4860af8SJohan Hovold 
1375c4860af8SJohan Hovold 	if (!pcie->icc_mem)
1376c4860af8SJohan Hovold 		return;
1377c4860af8SJohan Hovold 
1378c4860af8SJohan Hovold 	offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1379c4860af8SJohan Hovold 	status = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1380c4860af8SJohan Hovold 
1381c4860af8SJohan Hovold 	/* Only update constraints if link is up. */
1382c4860af8SJohan Hovold 	if (!(status & PCI_EXP_LNKSTA_DLLLA))
1383c4860af8SJohan Hovold 		return;
1384c4860af8SJohan Hovold 
1385c4860af8SJohan Hovold 	speed = FIELD_GET(PCI_EXP_LNKSTA_CLS, status);
1386c4860af8SJohan Hovold 	width = FIELD_GET(PCI_EXP_LNKSTA_NLW, status);
1387c4860af8SJohan Hovold 
1388c4860af8SJohan Hovold 	switch (speed) {
1389c4860af8SJohan Hovold 	case 1:
1390c4860af8SJohan Hovold 		bw = MBps_to_icc(250);
1391c4860af8SJohan Hovold 		break;
1392c4860af8SJohan Hovold 	case 2:
1393c4860af8SJohan Hovold 		bw = MBps_to_icc(500);
1394c4860af8SJohan Hovold 		break;
1395c4860af8SJohan Hovold 	default:
1396c4860af8SJohan Hovold 		WARN_ON_ONCE(1);
1397c4860af8SJohan Hovold 		fallthrough;
1398c4860af8SJohan Hovold 	case 3:
1399c4860af8SJohan Hovold 		bw = MBps_to_icc(985);
1400c4860af8SJohan Hovold 		break;
1401c4860af8SJohan Hovold 	}
1402c4860af8SJohan Hovold 
1403c4860af8SJohan Hovold 	ret = icc_set_bw(pcie->icc_mem, 0, width * bw);
1404c4860af8SJohan Hovold 	if (ret) {
1405c4860af8SJohan Hovold 		dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
1406c4860af8SJohan Hovold 			ret);
1407c4860af8SJohan Hovold 	}
1408c4860af8SJohan Hovold }
1409c4860af8SJohan Hovold 
qcom_pcie_link_transition_count(struct seq_file * s,void * data)141005f46464SManivannan Sadhasivam static int qcom_pcie_link_transition_count(struct seq_file *s, void *data)
141105f46464SManivannan Sadhasivam {
141205f46464SManivannan Sadhasivam 	struct qcom_pcie *pcie = (struct qcom_pcie *)dev_get_drvdata(s->private);
141305f46464SManivannan Sadhasivam 
141405f46464SManivannan Sadhasivam 	seq_printf(s, "L0s transition count: %u\n",
141505f46464SManivannan Sadhasivam 		   readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L0S));
141605f46464SManivannan Sadhasivam 
141705f46464SManivannan Sadhasivam 	seq_printf(s, "L1 transition count: %u\n",
141805f46464SManivannan Sadhasivam 		   readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L1));
141905f46464SManivannan Sadhasivam 
142005f46464SManivannan Sadhasivam 	seq_printf(s, "L1.1 transition count: %u\n",
142105f46464SManivannan Sadhasivam 		   readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1));
142205f46464SManivannan Sadhasivam 
142305f46464SManivannan Sadhasivam 	seq_printf(s, "L1.2 transition count: %u\n",
142405f46464SManivannan Sadhasivam 		   readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2));
142505f46464SManivannan Sadhasivam 
142605f46464SManivannan Sadhasivam 	seq_printf(s, "L2 transition count: %u\n",
142705f46464SManivannan Sadhasivam 		   readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L2));
142805f46464SManivannan Sadhasivam 
142905f46464SManivannan Sadhasivam 	return 0;
143005f46464SManivannan Sadhasivam }
143105f46464SManivannan Sadhasivam 
qcom_pcie_init_debugfs(struct qcom_pcie * pcie)143205f46464SManivannan Sadhasivam static void qcom_pcie_init_debugfs(struct qcom_pcie *pcie)
143305f46464SManivannan Sadhasivam {
143405f46464SManivannan Sadhasivam 	struct dw_pcie *pci = pcie->pci;
143505f46464SManivannan Sadhasivam 	struct device *dev = pci->dev;
143605f46464SManivannan Sadhasivam 	char *name;
143705f46464SManivannan Sadhasivam 
143805f46464SManivannan Sadhasivam 	name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
143905f46464SManivannan Sadhasivam 	if (!name)
144005f46464SManivannan Sadhasivam 		return;
144105f46464SManivannan Sadhasivam 
144205f46464SManivannan Sadhasivam 	pcie->debugfs = debugfs_create_dir(name, NULL);
144305f46464SManivannan Sadhasivam 	debugfs_create_devm_seqfile(dev, "link_transition_count", pcie->debugfs,
144405f46464SManivannan Sadhasivam 				    qcom_pcie_link_transition_count);
144505f46464SManivannan Sadhasivam }
144605f46464SManivannan Sadhasivam 
qcom_pcie_probe(struct platform_device * pdev)14476e0832faSShawn Lin static int qcom_pcie_probe(struct platform_device *pdev)
14486e0832faSShawn Lin {
1449b89ff410SPrasad Malisetty 	const struct qcom_pcie_cfg *pcie_cfg;
145005f46464SManivannan Sadhasivam 	struct device *dev = &pdev->dev;
145105f46464SManivannan Sadhasivam 	struct qcom_pcie *pcie;
145205f46464SManivannan Sadhasivam 	struct dw_pcie_rp *pp;
145305f46464SManivannan Sadhasivam 	struct resource *res;
145405f46464SManivannan Sadhasivam 	struct dw_pcie *pci;
14556e0832faSShawn Lin 	int ret;
14566e0832faSShawn Lin 
14574e0e9053SChristophe JAILLET 	pcie_cfg = of_device_get_match_data(dev);
14584e0e9053SChristophe JAILLET 	if (!pcie_cfg || !pcie_cfg->ops) {
14594e0e9053SChristophe JAILLET 		dev_err(dev, "Invalid platform data\n");
14604e0e9053SChristophe JAILLET 		return -EINVAL;
14614e0e9053SChristophe JAILLET 	}
14624e0e9053SChristophe JAILLET 
14636e0832faSShawn Lin 	pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
14646e0832faSShawn Lin 	if (!pcie)
14656e0832faSShawn Lin 		return -ENOMEM;
14666e0832faSShawn Lin 
14676e0832faSShawn Lin 	pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
14686e0832faSShawn Lin 	if (!pci)
14696e0832faSShawn Lin 		return -ENOMEM;
14706e0832faSShawn Lin 
14716e0832faSShawn Lin 	pm_runtime_enable(dev);
14726e5da6f7SBjorn Andersson 	ret = pm_runtime_get_sync(dev);
1473cb52a402SDinghao Liu 	if (ret < 0)
1474cb52a402SDinghao Liu 		goto err_pm_runtime_put;
14756e5da6f7SBjorn Andersson 
14766e0832faSShawn Lin 	pci->dev = dev;
14776e0832faSShawn Lin 	pci->ops = &dw_pcie_ops;
14786e0832faSShawn Lin 	pp = &pci->pp;
14796e0832faSShawn Lin 
14806e0832faSShawn Lin 	pcie->pci = pci;
14816e0832faSShawn Lin 
1482f94c35e0SDmitry Baryshkov 	pcie->cfg = pcie_cfg;
14836e0832faSShawn Lin 
148402b485e3SBjorn Andersson 	pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
14856e5da6f7SBjorn Andersson 	if (IS_ERR(pcie->reset)) {
14866e5da6f7SBjorn Andersson 		ret = PTR_ERR(pcie->reset);
14876e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
14886e5da6f7SBjorn Andersson 	}
14896e0832faSShawn Lin 
1490936fa5cdSDejin Zheng 	pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
14916e5da6f7SBjorn Andersson 	if (IS_ERR(pcie->parf)) {
14926e5da6f7SBjorn Andersson 		ret = PTR_ERR(pcie->parf);
14936e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
14946e5da6f7SBjorn Andersson 	}
14956e0832faSShawn Lin 
1496936fa5cdSDejin Zheng 	pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
14976e5da6f7SBjorn Andersson 	if (IS_ERR(pcie->elbi)) {
14986e5da6f7SBjorn Andersson 		ret = PTR_ERR(pcie->elbi);
14996e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
15006e5da6f7SBjorn Andersson 	}
15016e0832faSShawn Lin 
150205f46464SManivannan Sadhasivam 	/* MHI region is optional */
150305f46464SManivannan Sadhasivam 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mhi");
150405f46464SManivannan Sadhasivam 	if (res) {
150505f46464SManivannan Sadhasivam 		pcie->mhi = devm_ioremap_resource(dev, res);
150605f46464SManivannan Sadhasivam 		if (IS_ERR(pcie->mhi)) {
150705f46464SManivannan Sadhasivam 			ret = PTR_ERR(pcie->mhi);
150805f46464SManivannan Sadhasivam 			goto err_pm_runtime_put;
150905f46464SManivannan Sadhasivam 		}
151005f46464SManivannan Sadhasivam 	}
151105f46464SManivannan Sadhasivam 
15126e0832faSShawn Lin 	pcie->phy = devm_phy_optional_get(dev, "pciephy");
15136e5da6f7SBjorn Andersson 	if (IS_ERR(pcie->phy)) {
15146e5da6f7SBjorn Andersson 		ret = PTR_ERR(pcie->phy);
15156e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
15166e5da6f7SBjorn Andersson 	}
15176e0832faSShawn Lin 
1518c4860af8SJohan Hovold 	ret = qcom_pcie_icc_init(pcie);
1519c4860af8SJohan Hovold 	if (ret)
1520c4860af8SJohan Hovold 		goto err_pm_runtime_put;
1521c4860af8SJohan Hovold 
1522f94c35e0SDmitry Baryshkov 	ret = pcie->cfg->ops->get_resources(pcie);
15236e0832faSShawn Lin 	if (ret)
15246e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
15256e0832faSShawn Lin 
15266e0832faSShawn Lin 	pp->ops = &qcom_pcie_dw_ops;
15276e0832faSShawn Lin 
15286e0832faSShawn Lin 	ret = phy_init(pcie->phy);
152987d83b96SJohan Hovold 	if (ret)
15306e5da6f7SBjorn Andersson 		goto err_pm_runtime_put;
15316e0832faSShawn Lin 
15326e0832faSShawn Lin 	platform_set_drvdata(pdev, pcie);
15336e0832faSShawn Lin 
15346e0832faSShawn Lin 	ret = dw_pcie_host_init(pp);
15356e0832faSShawn Lin 	if (ret) {
15366e0832faSShawn Lin 		dev_err(dev, "cannot initialize host\n");
153783013631SJohan Hovold 		goto err_phy_exit;
15386e0832faSShawn Lin 	}
15396e0832faSShawn Lin 
1540c4860af8SJohan Hovold 	qcom_pcie_icc_update(pcie);
1541c4860af8SJohan Hovold 
154205f46464SManivannan Sadhasivam 	if (pcie->mhi)
154305f46464SManivannan Sadhasivam 		qcom_pcie_init_debugfs(pcie);
154405f46464SManivannan Sadhasivam 
15456e0832faSShawn Lin 	return 0;
15466e5da6f7SBjorn Andersson 
154783013631SJohan Hovold err_phy_exit:
154883013631SJohan Hovold 	phy_exit(pcie->phy);
15496e5da6f7SBjorn Andersson err_pm_runtime_put:
15506e5da6f7SBjorn Andersson 	pm_runtime_put(dev);
15516e5da6f7SBjorn Andersson 	pm_runtime_disable(dev);
15526e5da6f7SBjorn Andersson 
15536e5da6f7SBjorn Andersson 	return ret;
15546e0832faSShawn Lin }
15556e0832faSShawn Lin 
qcom_pcie_suspend_noirq(struct device * dev)1556ad9b9b6eSManivannan Sadhasivam static int qcom_pcie_suspend_noirq(struct device *dev)
1557ad9b9b6eSManivannan Sadhasivam {
1558ad9b9b6eSManivannan Sadhasivam 	struct qcom_pcie *pcie = dev_get_drvdata(dev);
1559ad9b9b6eSManivannan Sadhasivam 	int ret;
1560ad9b9b6eSManivannan Sadhasivam 
1561ad9b9b6eSManivannan Sadhasivam 	/*
1562ad9b9b6eSManivannan Sadhasivam 	 * Set minimum bandwidth required to keep data path functional during
1563ad9b9b6eSManivannan Sadhasivam 	 * suspend.
1564ad9b9b6eSManivannan Sadhasivam 	 */
1565ad9b9b6eSManivannan Sadhasivam 	ret = icc_set_bw(pcie->icc_mem, 0, kBps_to_icc(1));
1566ad9b9b6eSManivannan Sadhasivam 	if (ret) {
1567ad9b9b6eSManivannan Sadhasivam 		dev_err(dev, "Failed to set interconnect bandwidth: %d\n", ret);
1568ad9b9b6eSManivannan Sadhasivam 		return ret;
1569ad9b9b6eSManivannan Sadhasivam 	}
1570ad9b9b6eSManivannan Sadhasivam 
1571ad9b9b6eSManivannan Sadhasivam 	/*
1572ad9b9b6eSManivannan Sadhasivam 	 * Turn OFF the resources only for controllers without active PCIe
1573ad9b9b6eSManivannan Sadhasivam 	 * devices. For controllers with active devices, the resources are kept
1574ad9b9b6eSManivannan Sadhasivam 	 * ON and the link is expected to be in L0/L1 (sub)states.
1575ad9b9b6eSManivannan Sadhasivam 	 *
1576ad9b9b6eSManivannan Sadhasivam 	 * Turning OFF the resources for controllers with active PCIe devices
1577ad9b9b6eSManivannan Sadhasivam 	 * will trigger access violation during the end of the suspend cycle,
1578ad9b9b6eSManivannan Sadhasivam 	 * as kernel tries to access the PCIe devices config space for masking
1579ad9b9b6eSManivannan Sadhasivam 	 * MSIs.
1580ad9b9b6eSManivannan Sadhasivam 	 *
1581ad9b9b6eSManivannan Sadhasivam 	 * Also, it is not desirable to put the link into L2/L3 state as that
1582ad9b9b6eSManivannan Sadhasivam 	 * implies VDD supply will be removed and the devices may go into
1583ad9b9b6eSManivannan Sadhasivam 	 * powerdown state. This will affect the lifetime of the storage devices
1584ad9b9b6eSManivannan Sadhasivam 	 * like NVMe.
1585ad9b9b6eSManivannan Sadhasivam 	 */
1586ad9b9b6eSManivannan Sadhasivam 	if (!dw_pcie_link_up(pcie->pci)) {
1587ad9b9b6eSManivannan Sadhasivam 		qcom_pcie_host_deinit(&pcie->pci->pp);
1588ad9b9b6eSManivannan Sadhasivam 		pcie->suspended = true;
1589ad9b9b6eSManivannan Sadhasivam 	}
1590ad9b9b6eSManivannan Sadhasivam 
1591ad9b9b6eSManivannan Sadhasivam 	return 0;
1592ad9b9b6eSManivannan Sadhasivam }
1593ad9b9b6eSManivannan Sadhasivam 
qcom_pcie_resume_noirq(struct device * dev)1594ad9b9b6eSManivannan Sadhasivam static int qcom_pcie_resume_noirq(struct device *dev)
1595ad9b9b6eSManivannan Sadhasivam {
1596ad9b9b6eSManivannan Sadhasivam 	struct qcom_pcie *pcie = dev_get_drvdata(dev);
1597ad9b9b6eSManivannan Sadhasivam 	int ret;
1598ad9b9b6eSManivannan Sadhasivam 
1599ad9b9b6eSManivannan Sadhasivam 	if (pcie->suspended) {
1600ad9b9b6eSManivannan Sadhasivam 		ret = qcom_pcie_host_init(&pcie->pci->pp);
1601ad9b9b6eSManivannan Sadhasivam 		if (ret)
1602ad9b9b6eSManivannan Sadhasivam 			return ret;
1603ad9b9b6eSManivannan Sadhasivam 
1604ad9b9b6eSManivannan Sadhasivam 		pcie->suspended = false;
1605ad9b9b6eSManivannan Sadhasivam 	}
1606ad9b9b6eSManivannan Sadhasivam 
1607ad9b9b6eSManivannan Sadhasivam 	qcom_pcie_icc_update(pcie);
1608ad9b9b6eSManivannan Sadhasivam 
1609ad9b9b6eSManivannan Sadhasivam 	return 0;
1610ad9b9b6eSManivannan Sadhasivam }
1611ad9b9b6eSManivannan Sadhasivam 
16126e0832faSShawn Lin static const struct of_device_id qcom_pcie_match[] = {
1613d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-apq8064", .data = &cfg_2_1_0 },
161422311735SJohan Hovold 	{ .compatible = "qcom,pcie-apq8084", .data = &cfg_1_0_0 },
1615d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-ipq4019", .data = &cfg_2_4_0 },
1616d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-ipq6018", .data = &cfg_2_9_0 },
161722311735SJohan Hovold 	{ .compatible = "qcom,pcie-ipq8064", .data = &cfg_2_1_0 },
161822311735SJohan Hovold 	{ .compatible = "qcom,pcie-ipq8064-v2", .data = &cfg_2_1_0 },
161922311735SJohan Hovold 	{ .compatible = "qcom,pcie-ipq8074", .data = &cfg_2_3_3 },
1620f3561322SRobert Marko 	{ .compatible = "qcom,pcie-ipq8074-gen3", .data = &cfg_2_9_0 },
1621d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-msm8996", .data = &cfg_2_3_2 },
162222311735SJohan Hovold 	{ .compatible = "qcom,pcie-qcs404", .data = &cfg_2_4_0 },
162322311735SJohan Hovold 	{ .compatible = "qcom,pcie-sa8540p", .data = &cfg_1_9_0 },
1624d60379d6SMrinmay Sarkar 	{ .compatible = "qcom,pcie-sa8775p", .data = &cfg_1_9_0},
1625d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-sc7280", .data = &cfg_1_9_0 },
1626d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-sc8180x", .data = &cfg_1_9_0 },
1627d6cbfcd2SJohan Hovold 	{ .compatible = "qcom,pcie-sc8280xp", .data = &cfg_1_9_0 },
162822311735SJohan Hovold 	{ .compatible = "qcom,pcie-sdm845", .data = &cfg_2_7_0 },
16297394d0a8SManivannan Sadhasivam 	{ .compatible = "qcom,pcie-sdx55", .data = &cfg_1_9_0 },
163022311735SJohan Hovold 	{ .compatible = "qcom,pcie-sm8150", .data = &cfg_1_9_0 },
163122311735SJohan Hovold 	{ .compatible = "qcom,pcie-sm8250", .data = &cfg_1_9_0 },
1632720e0d91SDmitry Baryshkov 	{ .compatible = "qcom,pcie-sm8350", .data = &cfg_1_9_0 },
163322311735SJohan Hovold 	{ .compatible = "qcom,pcie-sm8450-pcie0", .data = &cfg_1_9_0 },
163422311735SJohan Hovold 	{ .compatible = "qcom,pcie-sm8450-pcie1", .data = &cfg_1_9_0 },
16356276a403SAbel Vesa 	{ .compatible = "qcom,pcie-sm8550", .data = &cfg_1_9_0 },
16366e0832faSShawn Lin 	{ }
16376e0832faSShawn Lin };
16386e0832faSShawn Lin 
qcom_fixup_class(struct pci_dev * dev)1639322f0343SMarc Gonzalez static void qcom_fixup_class(struct pci_dev *dev)
1640322f0343SMarc Gonzalez {
1641904b10fbSPali Rohár 	dev->class = PCI_CLASS_BRIDGE_PCI_NORMAL;
1642322f0343SMarc Gonzalez }
1643604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1644604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1645604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1646604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1647604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1648604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1649604f3956SBjorn Andersson DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1650322f0343SMarc Gonzalez 
1651ad9b9b6eSManivannan Sadhasivam static const struct dev_pm_ops qcom_pcie_pm_ops = {
1652ad9b9b6eSManivannan Sadhasivam 	NOIRQ_SYSTEM_SLEEP_PM_OPS(qcom_pcie_suspend_noirq, qcom_pcie_resume_noirq)
1653ad9b9b6eSManivannan Sadhasivam };
1654ad9b9b6eSManivannan Sadhasivam 
16556e0832faSShawn Lin static struct platform_driver qcom_pcie_driver = {
16566e0832faSShawn Lin 	.probe = qcom_pcie_probe,
16576e0832faSShawn Lin 	.driver = {
16586e0832faSShawn Lin 		.name = "qcom-pcie",
16596e0832faSShawn Lin 		.suppress_bind_attrs = true,
16606e0832faSShawn Lin 		.of_match_table = qcom_pcie_match,
1661ad9b9b6eSManivannan Sadhasivam 		.pm = &qcom_pcie_pm_ops,
1662c0e1eb44SManivannan Sadhasivam 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
16636e0832faSShawn Lin 	},
16646e0832faSShawn Lin };
16656e0832faSShawn Lin builtin_platform_driver(qcom_pcie_driver);
1666