1de80f95cSTom Joseph // SPDX-License-Identifier: GPL-2.0
2de80f95cSTom Joseph // Copyright (c) 2017 Cadence
3de80f95cSTom Joseph // Cadence PCIe endpoint controller driver.
4de80f95cSTom Joseph // Author: Cyrille Pitchen <cyrille.pitchen@free-electrons.com>
5de80f95cSTom Joseph 
6de80f95cSTom Joseph #include <linux/delay.h>
7de80f95cSTom Joseph #include <linux/kernel.h>
8de80f95cSTom Joseph #include <linux/of.h>
9de80f95cSTom Joseph #include <linux/pci-epc.h>
10de80f95cSTom Joseph #include <linux/platform_device.h>
11de80f95cSTom Joseph #include <linux/sizes.h>
12de80f95cSTom Joseph 
13de80f95cSTom Joseph #include "pcie-cadence.h"
14de80f95cSTom Joseph 
15de80f95cSTom Joseph #define CDNS_PCIE_EP_MIN_APERTURE		128	/* 128 bytes */
16de80f95cSTom Joseph #define CDNS_PCIE_EP_IRQ_PCI_ADDR_NONE		0x1
17de80f95cSTom Joseph #define CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY	0x3
18de80f95cSTom Joseph 
cdns_pcie_get_fn_from_vfn(struct cdns_pcie * pcie,u8 fn,u8 vfn)19e19a0adfSKishon Vijay Abraham I static u8 cdns_pcie_get_fn_from_vfn(struct cdns_pcie *pcie, u8 fn, u8 vfn)
20e19a0adfSKishon Vijay Abraham I {
21e19a0adfSKishon Vijay Abraham I 	u32 cap = CDNS_PCIE_EP_FUNC_SRIOV_CAP_OFFSET;
22e19a0adfSKishon Vijay Abraham I 	u32 first_vf_offset, stride;
23e19a0adfSKishon Vijay Abraham I 
24e19a0adfSKishon Vijay Abraham I 	if (vfn == 0)
25e19a0adfSKishon Vijay Abraham I 		return fn;
26e19a0adfSKishon Vijay Abraham I 
27e19a0adfSKishon Vijay Abraham I 	first_vf_offset = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_SRIOV_VF_OFFSET);
28e19a0adfSKishon Vijay Abraham I 	stride = cdns_pcie_ep_fn_readw(pcie, fn, cap +  PCI_SRIOV_VF_STRIDE);
29e19a0adfSKishon Vijay Abraham I 	fn = fn + first_vf_offset + ((vfn - 1) * stride);
30e19a0adfSKishon Vijay Abraham I 
31e19a0adfSKishon Vijay Abraham I 	return fn;
32e19a0adfSKishon Vijay Abraham I }
33e19a0adfSKishon Vijay Abraham I 
cdns_pcie_ep_write_header(struct pci_epc * epc,u8 fn,u8 vfn,struct pci_epf_header * hdr)3453fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_write_header(struct pci_epc *epc, u8 fn, u8 vfn,
35de80f95cSTom Joseph 				     struct pci_epf_header *hdr)
36de80f95cSTom Joseph {
37de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
38e19a0adfSKishon Vijay Abraham I 	u32 cap = CDNS_PCIE_EP_FUNC_SRIOV_CAP_OFFSET;
39de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
40e19a0adfSKishon Vijay Abraham I 	u32 reg;
41e19a0adfSKishon Vijay Abraham I 
42e19a0adfSKishon Vijay Abraham I 	if (vfn > 1) {
43e19a0adfSKishon Vijay Abraham I 		dev_err(&epc->dev, "Only Virtual Function #1 has deviceID\n");
44e19a0adfSKishon Vijay Abraham I 		return -EINVAL;
45e19a0adfSKishon Vijay Abraham I 	} else if (vfn == 1) {
46e19a0adfSKishon Vijay Abraham I 		reg = cap + PCI_SRIOV_VF_DID;
47e19a0adfSKishon Vijay Abraham I 		cdns_pcie_ep_fn_writew(pcie, fn, reg, hdr->deviceid);
48e19a0adfSKishon Vijay Abraham I 		return 0;
49e19a0adfSKishon Vijay Abraham I 	}
50de80f95cSTom Joseph 
51de80f95cSTom Joseph 	cdns_pcie_ep_fn_writew(pcie, fn, PCI_DEVICE_ID, hdr->deviceid);
52de80f95cSTom Joseph 	cdns_pcie_ep_fn_writeb(pcie, fn, PCI_REVISION_ID, hdr->revid);
53de80f95cSTom Joseph 	cdns_pcie_ep_fn_writeb(pcie, fn, PCI_CLASS_PROG, hdr->progif_code);
54de80f95cSTom Joseph 	cdns_pcie_ep_fn_writew(pcie, fn, PCI_CLASS_DEVICE,
55de80f95cSTom Joseph 			       hdr->subclass_code | hdr->baseclass_code << 8);
56de80f95cSTom Joseph 	cdns_pcie_ep_fn_writeb(pcie, fn, PCI_CACHE_LINE_SIZE,
57de80f95cSTom Joseph 			       hdr->cache_line_size);
58de80f95cSTom Joseph 	cdns_pcie_ep_fn_writew(pcie, fn, PCI_SUBSYSTEM_ID, hdr->subsys_id);
59de80f95cSTom Joseph 	cdns_pcie_ep_fn_writeb(pcie, fn, PCI_INTERRUPT_PIN, hdr->interrupt_pin);
60de80f95cSTom Joseph 
61de80f95cSTom Joseph 	/*
62de80f95cSTom Joseph 	 * Vendor ID can only be modified from function 0, all other functions
63de80f95cSTom Joseph 	 * use the same vendor ID as function 0.
64de80f95cSTom Joseph 	 */
65de80f95cSTom Joseph 	if (fn == 0) {
66de80f95cSTom Joseph 		/* Update the vendor IDs. */
67de80f95cSTom Joseph 		u32 id = CDNS_PCIE_LM_ID_VENDOR(hdr->vendorid) |
68de80f95cSTom Joseph 			 CDNS_PCIE_LM_ID_SUBSYS(hdr->subsys_vendor_id);
69de80f95cSTom Joseph 
70de80f95cSTom Joseph 		cdns_pcie_writel(pcie, CDNS_PCIE_LM_ID, id);
71de80f95cSTom Joseph 	}
72de80f95cSTom Joseph 
73de80f95cSTom Joseph 	return 0;
74de80f95cSTom Joseph }
75de80f95cSTom Joseph 
cdns_pcie_ep_set_bar(struct pci_epc * epc,u8 fn,u8 vfn,struct pci_epf_bar * epf_bar)7653fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_set_bar(struct pci_epc *epc, u8 fn, u8 vfn,
77de80f95cSTom Joseph 				struct pci_epf_bar *epf_bar)
78de80f95cSTom Joseph {
79de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
803ef5d16fSAlan Douglas 	struct cdns_pcie_epf *epf = &ep->epf[fn];
81de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
82de80f95cSTom Joseph 	dma_addr_t bar_phys = epf_bar->phys_addr;
83de80f95cSTom Joseph 	enum pci_barno bar = epf_bar->barno;
84de80f95cSTom Joseph 	int flags = epf_bar->flags;
85de80f95cSTom Joseph 	u32 addr0, addr1, reg, cfg, b, aperture, ctrl;
86de80f95cSTom Joseph 	u64 sz;
87de80f95cSTom Joseph 
88de80f95cSTom Joseph 	/* BAR size is 2^(aperture + 7) */
89de80f95cSTom Joseph 	sz = max_t(size_t, epf_bar->size, CDNS_PCIE_EP_MIN_APERTURE);
90de80f95cSTom Joseph 	/*
91de80f95cSTom Joseph 	 * roundup_pow_of_two() returns an unsigned long, which is not suited
92de80f95cSTom Joseph 	 * for 64bit values.
93de80f95cSTom Joseph 	 */
94de80f95cSTom Joseph 	sz = 1ULL << fls64(sz - 1);
95de80f95cSTom Joseph 	aperture = ilog2(sz) - 7; /* 128B -> 0, 256B -> 1, 512B -> 2, ... */
96de80f95cSTom Joseph 
97de80f95cSTom Joseph 	if ((flags & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
98de80f95cSTom Joseph 		ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_IO_32BITS;
99de80f95cSTom Joseph 	} else {
100de80f95cSTom Joseph 		bool is_prefetch = !!(flags & PCI_BASE_ADDRESS_MEM_PREFETCH);
101de80f95cSTom Joseph 		bool is_64bits = sz > SZ_2G;
102de80f95cSTom Joseph 
103de80f95cSTom Joseph 		if (is_64bits && (bar & 1))
104de80f95cSTom Joseph 			return -EINVAL;
105de80f95cSTom Joseph 
106de80f95cSTom Joseph 		if (is_64bits && !(flags & PCI_BASE_ADDRESS_MEM_TYPE_64))
107de80f95cSTom Joseph 			epf_bar->flags |= PCI_BASE_ADDRESS_MEM_TYPE_64;
108de80f95cSTom Joseph 
109de80f95cSTom Joseph 		if (is_64bits && is_prefetch)
110de80f95cSTom Joseph 			ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_64BITS;
111de80f95cSTom Joseph 		else if (is_prefetch)
112de80f95cSTom Joseph 			ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_32BITS;
113de80f95cSTom Joseph 		else if (is_64bits)
114de80f95cSTom Joseph 			ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_64BITS;
115de80f95cSTom Joseph 		else
116de80f95cSTom Joseph 			ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_32BITS;
117de80f95cSTom Joseph 	}
118de80f95cSTom Joseph 
119de80f95cSTom Joseph 	addr0 = lower_32_bits(bar_phys);
120de80f95cSTom Joseph 	addr1 = upper_32_bits(bar_phys);
121de80f95cSTom Joseph 
122e19a0adfSKishon Vijay Abraham I 	if (vfn == 1)
123e19a0adfSKishon Vijay Abraham I 		reg = CDNS_PCIE_LM_EP_VFUNC_BAR_CFG(bar, fn);
124e19a0adfSKishon Vijay Abraham I 	else
1250cf985d6SKishon Vijay Abraham I 		reg = CDNS_PCIE_LM_EP_FUNC_BAR_CFG(bar, fn);
1260cf985d6SKishon Vijay Abraham I 	b = (bar < BAR_4) ? bar : bar - BAR_4;
127de80f95cSTom Joseph 
128e19a0adfSKishon Vijay Abraham I 	if (vfn == 0 || vfn == 1) {
129de80f95cSTom Joseph 		cfg = cdns_pcie_readl(pcie, reg);
130de80f95cSTom Joseph 		cfg &= ~(CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
131de80f95cSTom Joseph 			 CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
132de80f95cSTom Joseph 		cfg |= (CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE(b, aperture) |
133de80f95cSTom Joseph 			CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl));
134de80f95cSTom Joseph 		cdns_pcie_writel(pcie, reg, cfg);
135e19a0adfSKishon Vijay Abraham I 	}
136de80f95cSTom Joseph 
137e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
138e19a0adfSKishon Vijay Abraham I 	cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar),
139e19a0adfSKishon Vijay Abraham I 			 addr0);
140e19a0adfSKishon Vijay Abraham I 	cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar),
141e19a0adfSKishon Vijay Abraham I 			 addr1);
142e19a0adfSKishon Vijay Abraham I 
143e19a0adfSKishon Vijay Abraham I 	if (vfn > 0)
144e19a0adfSKishon Vijay Abraham I 		epf = &epf->epf[vfn - 1];
1453ef5d16fSAlan Douglas 	epf->epf_bar[bar] = epf_bar;
1463ef5d16fSAlan Douglas 
147de80f95cSTom Joseph 	return 0;
148de80f95cSTom Joseph }
149de80f95cSTom Joseph 
cdns_pcie_ep_clear_bar(struct pci_epc * epc,u8 fn,u8 vfn,struct pci_epf_bar * epf_bar)15053fd3cbeSKishon Vijay Abraham I static void cdns_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn, u8 vfn,
151de80f95cSTom Joseph 				   struct pci_epf_bar *epf_bar)
152de80f95cSTom Joseph {
153de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
1543ef5d16fSAlan Douglas 	struct cdns_pcie_epf *epf = &ep->epf[fn];
155de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
156de80f95cSTom Joseph 	enum pci_barno bar = epf_bar->barno;
157de80f95cSTom Joseph 	u32 reg, cfg, b, ctrl;
158de80f95cSTom Joseph 
159e19a0adfSKishon Vijay Abraham I 	if (vfn == 1)
160e19a0adfSKishon Vijay Abraham I 		reg = CDNS_PCIE_LM_EP_VFUNC_BAR_CFG(bar, fn);
161e19a0adfSKishon Vijay Abraham I 	else
1620cf985d6SKishon Vijay Abraham I 		reg = CDNS_PCIE_LM_EP_FUNC_BAR_CFG(bar, fn);
1630cf985d6SKishon Vijay Abraham I 	b = (bar < BAR_4) ? bar : bar - BAR_4;
164de80f95cSTom Joseph 
165e19a0adfSKishon Vijay Abraham I 	if (vfn == 0 || vfn == 1) {
166de80f95cSTom Joseph 		ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_DISABLED;
167de80f95cSTom Joseph 		cfg = cdns_pcie_readl(pcie, reg);
168de80f95cSTom Joseph 		cfg &= ~(CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
169de80f95cSTom Joseph 			 CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
170de80f95cSTom Joseph 		cfg |= CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl);
171de80f95cSTom Joseph 		cdns_pcie_writel(pcie, reg, cfg);
172e19a0adfSKishon Vijay Abraham I 	}
173de80f95cSTom Joseph 
174e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
175de80f95cSTom Joseph 	cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar), 0);
176de80f95cSTom Joseph 	cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar), 0);
1773ef5d16fSAlan Douglas 
178e19a0adfSKishon Vijay Abraham I 	if (vfn > 0)
179e19a0adfSKishon Vijay Abraham I 		epf = &epf->epf[vfn - 1];
1803ef5d16fSAlan Douglas 	epf->epf_bar[bar] = NULL;
181de80f95cSTom Joseph }
182de80f95cSTom Joseph 
cdns_pcie_ep_map_addr(struct pci_epc * epc,u8 fn,u8 vfn,phys_addr_t addr,u64 pci_addr,size_t size)18353fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_map_addr(struct pci_epc *epc, u8 fn, u8 vfn,
18453fd3cbeSKishon Vijay Abraham I 				 phys_addr_t addr, u64 pci_addr, size_t size)
185de80f95cSTom Joseph {
186de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
187de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
188de80f95cSTom Joseph 	u32 r;
189de80f95cSTom Joseph 
1900aa3a093SDan Carpenter 	r = find_first_zero_bit(&ep->ob_region_map, BITS_PER_LONG);
191de80f95cSTom Joseph 	if (r >= ep->max_regions - 1) {
192de80f95cSTom Joseph 		dev_err(&epc->dev, "no free outbound region\n");
193de80f95cSTom Joseph 		return -EINVAL;
194de80f95cSTom Joseph 	}
195de80f95cSTom Joseph 
196e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
197ec64e279SRob Herring 	cdns_pcie_set_outbound_region(pcie, 0, fn, r, false, addr, pci_addr, size);
198de80f95cSTom Joseph 
199de80f95cSTom Joseph 	set_bit(r, &ep->ob_region_map);
200de80f95cSTom Joseph 	ep->ob_addr[r] = addr;
201de80f95cSTom Joseph 
202de80f95cSTom Joseph 	return 0;
203de80f95cSTom Joseph }
204de80f95cSTom Joseph 
cdns_pcie_ep_unmap_addr(struct pci_epc * epc,u8 fn,u8 vfn,phys_addr_t addr)20553fd3cbeSKishon Vijay Abraham I static void cdns_pcie_ep_unmap_addr(struct pci_epc *epc, u8 fn, u8 vfn,
206de80f95cSTom Joseph 				    phys_addr_t addr)
207de80f95cSTom Joseph {
208de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
209de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
210de80f95cSTom Joseph 	u32 r;
211de80f95cSTom Joseph 
212de80f95cSTom Joseph 	for (r = 0; r < ep->max_regions - 1; r++)
213de80f95cSTom Joseph 		if (ep->ob_addr[r] == addr)
214de80f95cSTom Joseph 			break;
215de80f95cSTom Joseph 
216de80f95cSTom Joseph 	if (r == ep->max_regions - 1)
217de80f95cSTom Joseph 		return;
218de80f95cSTom Joseph 
219de80f95cSTom Joseph 	cdns_pcie_reset_outbound_region(pcie, r);
220de80f95cSTom Joseph 
221de80f95cSTom Joseph 	ep->ob_addr[r] = 0;
222de80f95cSTom Joseph 	clear_bit(r, &ep->ob_region_map);
223de80f95cSTom Joseph }
224de80f95cSTom Joseph 
cdns_pcie_ep_set_msi(struct pci_epc * epc,u8 fn,u8 vfn,u8 mmc)22553fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_set_msi(struct pci_epc *epc, u8 fn, u8 vfn, u8 mmc)
226de80f95cSTom Joseph {
227de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
228de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
229de80f95cSTom Joseph 	u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
230de80f95cSTom Joseph 	u16 flags;
231de80f95cSTom Joseph 
232e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
233e19a0adfSKishon Vijay Abraham I 
234de80f95cSTom Joseph 	/*
235de80f95cSTom Joseph 	 * Set the Multiple Message Capable bitfield into the Message Control
236de80f95cSTom Joseph 	 * register.
237de80f95cSTom Joseph 	 */
238de80f95cSTom Joseph 	flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
239de80f95cSTom Joseph 	flags = (flags & ~PCI_MSI_FLAGS_QMASK) | (mmc << 1);
240de80f95cSTom Joseph 	flags |= PCI_MSI_FLAGS_64BIT;
241de80f95cSTom Joseph 	flags &= ~PCI_MSI_FLAGS_MASKBIT;
242de80f95cSTom Joseph 	cdns_pcie_ep_fn_writew(pcie, fn, cap + PCI_MSI_FLAGS, flags);
243de80f95cSTom Joseph 
244de80f95cSTom Joseph 	return 0;
245de80f95cSTom Joseph }
246de80f95cSTom Joseph 
cdns_pcie_ep_get_msi(struct pci_epc * epc,u8 fn,u8 vfn)24753fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_get_msi(struct pci_epc *epc, u8 fn, u8 vfn)
248de80f95cSTom Joseph {
249de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
250de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
251de80f95cSTom Joseph 	u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
252de80f95cSTom Joseph 	u16 flags, mme;
253de80f95cSTom Joseph 
254e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
255e19a0adfSKishon Vijay Abraham I 
256de80f95cSTom Joseph 	/* Validate that the MSI feature is actually enabled. */
257de80f95cSTom Joseph 	flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
258de80f95cSTom Joseph 	if (!(flags & PCI_MSI_FLAGS_ENABLE))
259de80f95cSTom Joseph 		return -EINVAL;
260de80f95cSTom Joseph 
261de80f95cSTom Joseph 	/*
262de80f95cSTom Joseph 	 * Get the Multiple Message Enable bitfield from the Message Control
263de80f95cSTom Joseph 	 * register.
264de80f95cSTom Joseph 	 */
265de80f95cSTom Joseph 	mme = (flags & PCI_MSI_FLAGS_QSIZE) >> 4;
266de80f95cSTom Joseph 
267de80f95cSTom Joseph 	return mme;
268de80f95cSTom Joseph }
269de80f95cSTom Joseph 
cdns_pcie_ep_get_msix(struct pci_epc * epc,u8 func_no,u8 vfunc_no)27053fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_get_msix(struct pci_epc *epc, u8 func_no, u8 vfunc_no)
2713ef5d16fSAlan Douglas {
2723ef5d16fSAlan Douglas 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
2733ef5d16fSAlan Douglas 	struct cdns_pcie *pcie = &ep->pcie;
2743ef5d16fSAlan Douglas 	u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
2753ef5d16fSAlan Douglas 	u32 val, reg;
2763ef5d16fSAlan Douglas 
277e19a0adfSKishon Vijay Abraham I 	func_no = cdns_pcie_get_fn_from_vfn(pcie, func_no, vfunc_no);
278e19a0adfSKishon Vijay Abraham I 
2793ef5d16fSAlan Douglas 	reg = cap + PCI_MSIX_FLAGS;
2803ef5d16fSAlan Douglas 	val = cdns_pcie_ep_fn_readw(pcie, func_no, reg);
2813ef5d16fSAlan Douglas 	if (!(val & PCI_MSIX_FLAGS_ENABLE))
2823ef5d16fSAlan Douglas 		return -EINVAL;
2833ef5d16fSAlan Douglas 
2843ef5d16fSAlan Douglas 	val &= PCI_MSIX_FLAGS_QSIZE;
2853ef5d16fSAlan Douglas 
2863ef5d16fSAlan Douglas 	return val;
2873ef5d16fSAlan Douglas }
2883ef5d16fSAlan Douglas 
cdns_pcie_ep_set_msix(struct pci_epc * epc,u8 fn,u8 vfn,u16 interrupts,enum pci_barno bir,u32 offset)28953fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_set_msix(struct pci_epc *epc, u8 fn, u8 vfn,
29053fd3cbeSKishon Vijay Abraham I 				 u16 interrupts, enum pci_barno bir,
29153fd3cbeSKishon Vijay Abraham I 				 u32 offset)
2923ef5d16fSAlan Douglas {
2933ef5d16fSAlan Douglas 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
2943ef5d16fSAlan Douglas 	struct cdns_pcie *pcie = &ep->pcie;
2953ef5d16fSAlan Douglas 	u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
2963ef5d16fSAlan Douglas 	u32 val, reg;
2973ef5d16fSAlan Douglas 
298e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
299e19a0adfSKishon Vijay Abraham I 
3003ef5d16fSAlan Douglas 	reg = cap + PCI_MSIX_FLAGS;
3013ef5d16fSAlan Douglas 	val = cdns_pcie_ep_fn_readw(pcie, fn, reg);
3023ef5d16fSAlan Douglas 	val &= ~PCI_MSIX_FLAGS_QSIZE;
3033ef5d16fSAlan Douglas 	val |= interrupts;
3043ef5d16fSAlan Douglas 	cdns_pcie_ep_fn_writew(pcie, fn, reg, val);
3053ef5d16fSAlan Douglas 
3063ef5d16fSAlan Douglas 	/* Set MSIX BAR and offset */
3073ef5d16fSAlan Douglas 	reg = cap + PCI_MSIX_TABLE;
3083ef5d16fSAlan Douglas 	val = offset | bir;
3093ef5d16fSAlan Douglas 	cdns_pcie_ep_fn_writel(pcie, fn, reg, val);
3103ef5d16fSAlan Douglas 
3113ef5d16fSAlan Douglas 	/* Set PBA BAR and offset.  BAR must match MSIX BAR */
3123ef5d16fSAlan Douglas 	reg = cap + PCI_MSIX_PBA;
3133ef5d16fSAlan Douglas 	val = (offset + (interrupts * PCI_MSIX_ENTRY_SIZE)) | bir;
3143ef5d16fSAlan Douglas 	cdns_pcie_ep_fn_writel(pcie, fn, reg, val);
3153ef5d16fSAlan Douglas 
3163ef5d16fSAlan Douglas 	return 0;
3173ef5d16fSAlan Douglas }
3183ef5d16fSAlan Douglas 
cdns_pcie_ep_assert_intx(struct cdns_pcie_ep * ep,u8 fn,u8 intx,bool is_asserted)319e19a0adfSKishon Vijay Abraham I static void cdns_pcie_ep_assert_intx(struct cdns_pcie_ep *ep, u8 fn, u8 intx,
320e19a0adfSKishon Vijay Abraham I 				     bool is_asserted)
321de80f95cSTom Joseph {
322de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
323a8b661ebSKishon Vijay Abraham I 	unsigned long flags;
324de80f95cSTom Joseph 	u32 offset;
325de80f95cSTom Joseph 	u16 status;
326de80f95cSTom Joseph 	u8 msg_code;
327de80f95cSTom Joseph 
328de80f95cSTom Joseph 	intx &= 3;
329de80f95cSTom Joseph 
330de80f95cSTom Joseph 	/* Set the outbound region if needed. */
331de80f95cSTom Joseph 	if (unlikely(ep->irq_pci_addr != CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY ||
332de80f95cSTom Joseph 		     ep->irq_pci_fn != fn)) {
333de80f95cSTom Joseph 		/* First region was reserved for IRQ writes. */
334ec64e279SRob Herring 		cdns_pcie_set_outbound_region_for_normal_msg(pcie, 0, fn, 0,
335de80f95cSTom Joseph 							     ep->irq_phys_addr);
336de80f95cSTom Joseph 		ep->irq_pci_addr = CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY;
337de80f95cSTom Joseph 		ep->irq_pci_fn = fn;
338de80f95cSTom Joseph 	}
339de80f95cSTom Joseph 
340de80f95cSTom Joseph 	if (is_asserted) {
341de80f95cSTom Joseph 		ep->irq_pending |= BIT(intx);
342de80f95cSTom Joseph 		msg_code = MSG_CODE_ASSERT_INTA + intx;
343de80f95cSTom Joseph 	} else {
344de80f95cSTom Joseph 		ep->irq_pending &= ~BIT(intx);
345de80f95cSTom Joseph 		msg_code = MSG_CODE_DEASSERT_INTA + intx;
346de80f95cSTom Joseph 	}
347de80f95cSTom Joseph 
348a8b661ebSKishon Vijay Abraham I 	spin_lock_irqsave(&ep->lock, flags);
349de80f95cSTom Joseph 	status = cdns_pcie_ep_fn_readw(pcie, fn, PCI_STATUS);
350de80f95cSTom Joseph 	if (((status & PCI_STATUS_INTERRUPT) != 0) ^ (ep->irq_pending != 0)) {
351de80f95cSTom Joseph 		status ^= PCI_STATUS_INTERRUPT;
352de80f95cSTom Joseph 		cdns_pcie_ep_fn_writew(pcie, fn, PCI_STATUS, status);
353de80f95cSTom Joseph 	}
354a8b661ebSKishon Vijay Abraham I 	spin_unlock_irqrestore(&ep->lock, flags);
355de80f95cSTom Joseph 
356de80f95cSTom Joseph 	offset = CDNS_PCIE_NORMAL_MSG_ROUTING(MSG_ROUTING_LOCAL) |
357de80f95cSTom Joseph 		 CDNS_PCIE_NORMAL_MSG_CODE(msg_code) |
358de80f95cSTom Joseph 		 CDNS_PCIE_MSG_NO_DATA;
359de80f95cSTom Joseph 	writel(0, ep->irq_cpu_addr + offset);
360de80f95cSTom Joseph }
361de80f95cSTom Joseph 
cdns_pcie_ep_send_legacy_irq(struct cdns_pcie_ep * ep,u8 fn,u8 vfn,u8 intx)36253fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_send_legacy_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
36353fd3cbeSKishon Vijay Abraham I 					u8 intx)
364de80f95cSTom Joseph {
365de80f95cSTom Joseph 	u16 cmd;
366de80f95cSTom Joseph 
367de80f95cSTom Joseph 	cmd = cdns_pcie_ep_fn_readw(&ep->pcie, fn, PCI_COMMAND);
368de80f95cSTom Joseph 	if (cmd & PCI_COMMAND_INTX_DISABLE)
369de80f95cSTom Joseph 		return -EINVAL;
370de80f95cSTom Joseph 
371de80f95cSTom Joseph 	cdns_pcie_ep_assert_intx(ep, fn, intx, true);
372de80f95cSTom Joseph 	/*
373de80f95cSTom Joseph 	 * The mdelay() value was taken from dra7xx_pcie_raise_legacy_irq()
374de80f95cSTom Joseph 	 */
375de80f95cSTom Joseph 	mdelay(1);
376de80f95cSTom Joseph 	cdns_pcie_ep_assert_intx(ep, fn, intx, false);
377de80f95cSTom Joseph 	return 0;
378de80f95cSTom Joseph }
379de80f95cSTom Joseph 
cdns_pcie_ep_send_msi_irq(struct cdns_pcie_ep * ep,u8 fn,u8 vfn,u8 interrupt_num)38053fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_send_msi_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
381de80f95cSTom Joseph 				     u8 interrupt_num)
382de80f95cSTom Joseph {
383de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
384de80f95cSTom Joseph 	u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
385de80f95cSTom Joseph 	u16 flags, mme, data, data_mask;
386de80f95cSTom Joseph 	u8 msi_count;
387de80f95cSTom Joseph 	u64 pci_addr, pci_addr_mask = 0xff;
388de80f95cSTom Joseph 
389e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
390e19a0adfSKishon Vijay Abraham I 
391de80f95cSTom Joseph 	/* Check whether the MSI feature has been enabled by the PCI host. */
392de80f95cSTom Joseph 	flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
393de80f95cSTom Joseph 	if (!(flags & PCI_MSI_FLAGS_ENABLE))
394de80f95cSTom Joseph 		return -EINVAL;
395de80f95cSTom Joseph 
396de80f95cSTom Joseph 	/* Get the number of enabled MSIs */
397de80f95cSTom Joseph 	mme = (flags & PCI_MSI_FLAGS_QSIZE) >> 4;
398de80f95cSTom Joseph 	msi_count = 1 << mme;
399de80f95cSTom Joseph 	if (!interrupt_num || interrupt_num > msi_count)
400de80f95cSTom Joseph 		return -EINVAL;
401de80f95cSTom Joseph 
402de80f95cSTom Joseph 	/* Compute the data value to be written. */
403de80f95cSTom Joseph 	data_mask = msi_count - 1;
404de80f95cSTom Joseph 	data = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_DATA_64);
405de80f95cSTom Joseph 	data = (data & ~data_mask) | ((interrupt_num - 1) & data_mask);
406de80f95cSTom Joseph 
407de80f95cSTom Joseph 	/* Get the PCI address where to write the data into. */
408de80f95cSTom Joseph 	pci_addr = cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_HI);
409de80f95cSTom Joseph 	pci_addr <<= 32;
410de80f95cSTom Joseph 	pci_addr |= cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_LO);
411de80f95cSTom Joseph 	pci_addr &= GENMASK_ULL(63, 2);
412de80f95cSTom Joseph 
413de80f95cSTom Joseph 	/* Set the outbound region if needed. */
414de80f95cSTom Joseph 	if (unlikely(ep->irq_pci_addr != (pci_addr & ~pci_addr_mask) ||
415de80f95cSTom Joseph 		     ep->irq_pci_fn != fn)) {
416de80f95cSTom Joseph 		/* First region was reserved for IRQ writes. */
417ec64e279SRob Herring 		cdns_pcie_set_outbound_region(pcie, 0, fn, 0,
418de80f95cSTom Joseph 					      false,
419de80f95cSTom Joseph 					      ep->irq_phys_addr,
420de80f95cSTom Joseph 					      pci_addr & ~pci_addr_mask,
421de80f95cSTom Joseph 					      pci_addr_mask + 1);
422de80f95cSTom Joseph 		ep->irq_pci_addr = (pci_addr & ~pci_addr_mask);
423de80f95cSTom Joseph 		ep->irq_pci_fn = fn;
424de80f95cSTom Joseph 	}
425de80f95cSTom Joseph 	writel(data, ep->irq_cpu_addr + (pci_addr & pci_addr_mask));
426de80f95cSTom Joseph 
427de80f95cSTom Joseph 	return 0;
428de80f95cSTom Joseph }
429de80f95cSTom Joseph 
cdns_pcie_ep_map_msi_irq(struct pci_epc * epc,u8 fn,u8 vfn,phys_addr_t addr,u8 interrupt_num,u32 entry_size,u32 * msi_data,u32 * msi_addr_offset)43053fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_map_msi_irq(struct pci_epc *epc, u8 fn, u8 vfn,
431dbcc542fSKishon Vijay Abraham I 				    phys_addr_t addr, u8 interrupt_num,
432dbcc542fSKishon Vijay Abraham I 				    u32 entry_size, u32 *msi_data,
433dbcc542fSKishon Vijay Abraham I 				    u32 *msi_addr_offset)
434dbcc542fSKishon Vijay Abraham I {
435dbcc542fSKishon Vijay Abraham I 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
436dbcc542fSKishon Vijay Abraham I 	u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
437dbcc542fSKishon Vijay Abraham I 	struct cdns_pcie *pcie = &ep->pcie;
438dbcc542fSKishon Vijay Abraham I 	u64 pci_addr, pci_addr_mask = 0xff;
439dbcc542fSKishon Vijay Abraham I 	u16 flags, mme, data, data_mask;
440dbcc542fSKishon Vijay Abraham I 	u8 msi_count;
441dbcc542fSKishon Vijay Abraham I 	int ret;
442dbcc542fSKishon Vijay Abraham I 	int i;
443dbcc542fSKishon Vijay Abraham I 
444e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
445e19a0adfSKishon Vijay Abraham I 
446dbcc542fSKishon Vijay Abraham I 	/* Check whether the MSI feature has been enabled by the PCI host. */
447dbcc542fSKishon Vijay Abraham I 	flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
448dbcc542fSKishon Vijay Abraham I 	if (!(flags & PCI_MSI_FLAGS_ENABLE))
449dbcc542fSKishon Vijay Abraham I 		return -EINVAL;
450dbcc542fSKishon Vijay Abraham I 
451dbcc542fSKishon Vijay Abraham I 	/* Get the number of enabled MSIs */
452dbcc542fSKishon Vijay Abraham I 	mme = (flags & PCI_MSI_FLAGS_QSIZE) >> 4;
453dbcc542fSKishon Vijay Abraham I 	msi_count = 1 << mme;
454dbcc542fSKishon Vijay Abraham I 	if (!interrupt_num || interrupt_num > msi_count)
455dbcc542fSKishon Vijay Abraham I 		return -EINVAL;
456dbcc542fSKishon Vijay Abraham I 
457dbcc542fSKishon Vijay Abraham I 	/* Compute the data value to be written. */
458dbcc542fSKishon Vijay Abraham I 	data_mask = msi_count - 1;
459dbcc542fSKishon Vijay Abraham I 	data = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_DATA_64);
460dbcc542fSKishon Vijay Abraham I 	data = data & ~data_mask;
461dbcc542fSKishon Vijay Abraham I 
462dbcc542fSKishon Vijay Abraham I 	/* Get the PCI address where to write the data into. */
463dbcc542fSKishon Vijay Abraham I 	pci_addr = cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_HI);
464dbcc542fSKishon Vijay Abraham I 	pci_addr <<= 32;
465dbcc542fSKishon Vijay Abraham I 	pci_addr |= cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_LO);
466dbcc542fSKishon Vijay Abraham I 	pci_addr &= GENMASK_ULL(63, 2);
467dbcc542fSKishon Vijay Abraham I 
468dbcc542fSKishon Vijay Abraham I 	for (i = 0; i < interrupt_num; i++) {
46953fd3cbeSKishon Vijay Abraham I 		ret = cdns_pcie_ep_map_addr(epc, fn, vfn, addr,
470dbcc542fSKishon Vijay Abraham I 					    pci_addr & ~pci_addr_mask,
471dbcc542fSKishon Vijay Abraham I 					    entry_size);
472dbcc542fSKishon Vijay Abraham I 		if (ret)
473dbcc542fSKishon Vijay Abraham I 			return ret;
474dbcc542fSKishon Vijay Abraham I 		addr = addr + entry_size;
475dbcc542fSKishon Vijay Abraham I 	}
476dbcc542fSKishon Vijay Abraham I 
477dbcc542fSKishon Vijay Abraham I 	*msi_data = data;
478dbcc542fSKishon Vijay Abraham I 	*msi_addr_offset = pci_addr & pci_addr_mask;
479dbcc542fSKishon Vijay Abraham I 
480dbcc542fSKishon Vijay Abraham I 	return 0;
481dbcc542fSKishon Vijay Abraham I }
482dbcc542fSKishon Vijay Abraham I 
cdns_pcie_ep_send_msix_irq(struct cdns_pcie_ep * ep,u8 fn,u8 vfn,u16 interrupt_num)48353fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_send_msix_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
4843ef5d16fSAlan Douglas 				      u16 interrupt_num)
4853ef5d16fSAlan Douglas {
4863ef5d16fSAlan Douglas 	u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
4873ef5d16fSAlan Douglas 	u32 tbl_offset, msg_data, reg;
4883ef5d16fSAlan Douglas 	struct cdns_pcie *pcie = &ep->pcie;
4893ef5d16fSAlan Douglas 	struct pci_epf_msix_tbl *msix_tbl;
4903ef5d16fSAlan Douglas 	struct cdns_pcie_epf *epf;
4913ef5d16fSAlan Douglas 	u64 pci_addr_mask = 0xff;
4923ef5d16fSAlan Douglas 	u64 msg_addr;
4933ef5d16fSAlan Douglas 	u16 flags;
4943ef5d16fSAlan Douglas 	u8 bir;
4953ef5d16fSAlan Douglas 
496e19a0adfSKishon Vijay Abraham I 	epf = &ep->epf[fn];
497e19a0adfSKishon Vijay Abraham I 	if (vfn > 0)
498e19a0adfSKishon Vijay Abraham I 		epf = &epf->epf[vfn - 1];
499e19a0adfSKishon Vijay Abraham I 
500e19a0adfSKishon Vijay Abraham I 	fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
501e19a0adfSKishon Vijay Abraham I 
5023ef5d16fSAlan Douglas 	/* Check whether the MSI-X feature has been enabled by the PCI host. */
5033ef5d16fSAlan Douglas 	flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSIX_FLAGS);
5043ef5d16fSAlan Douglas 	if (!(flags & PCI_MSIX_FLAGS_ENABLE))
5053ef5d16fSAlan Douglas 		return -EINVAL;
5063ef5d16fSAlan Douglas 
5073ef5d16fSAlan Douglas 	reg = cap + PCI_MSIX_TABLE;
5083ef5d16fSAlan Douglas 	tbl_offset = cdns_pcie_ep_fn_readl(pcie, fn, reg);
5093ef5d16fSAlan Douglas 	bir = tbl_offset & PCI_MSIX_TABLE_BIR;
5103ef5d16fSAlan Douglas 	tbl_offset &= PCI_MSIX_TABLE_OFFSET;
5113ef5d16fSAlan Douglas 
5123ef5d16fSAlan Douglas 	msix_tbl = epf->epf_bar[bir]->addr + tbl_offset;
5133ef5d16fSAlan Douglas 	msg_addr = msix_tbl[(interrupt_num - 1)].msg_addr;
5143ef5d16fSAlan Douglas 	msg_data = msix_tbl[(interrupt_num - 1)].msg_data;
5153ef5d16fSAlan Douglas 
5163ef5d16fSAlan Douglas 	/* Set the outbound region if needed. */
5173ef5d16fSAlan Douglas 	if (ep->irq_pci_addr != (msg_addr & ~pci_addr_mask) ||
5183ef5d16fSAlan Douglas 	    ep->irq_pci_fn != fn) {
5193ef5d16fSAlan Douglas 		/* First region was reserved for IRQ writes. */
52049e427e6SBjorn Helgaas 		cdns_pcie_set_outbound_region(pcie, 0, fn, 0,
5213ef5d16fSAlan Douglas 					      false,
5223ef5d16fSAlan Douglas 					      ep->irq_phys_addr,
5233ef5d16fSAlan Douglas 					      msg_addr & ~pci_addr_mask,
5243ef5d16fSAlan Douglas 					      pci_addr_mask + 1);
5253ef5d16fSAlan Douglas 		ep->irq_pci_addr = (msg_addr & ~pci_addr_mask);
5263ef5d16fSAlan Douglas 		ep->irq_pci_fn = fn;
5273ef5d16fSAlan Douglas 	}
5283ef5d16fSAlan Douglas 	writel(msg_data, ep->irq_cpu_addr + (msg_addr & pci_addr_mask));
5293ef5d16fSAlan Douglas 
5303ef5d16fSAlan Douglas 	return 0;
5313ef5d16fSAlan Douglas }
5323ef5d16fSAlan Douglas 
cdns_pcie_ep_raise_irq(struct pci_epc * epc,u8 fn,u8 vfn,enum pci_epc_irq_type type,u16 interrupt_num)53353fd3cbeSKishon Vijay Abraham I static int cdns_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn, u8 vfn,
534de80f95cSTom Joseph 				  enum pci_epc_irq_type type,
535de80f95cSTom Joseph 				  u16 interrupt_num)
536de80f95cSTom Joseph {
537de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
538e19a0adfSKishon Vijay Abraham I 	struct cdns_pcie *pcie = &ep->pcie;
539e19a0adfSKishon Vijay Abraham I 	struct device *dev = pcie->dev;
540de80f95cSTom Joseph 
541de80f95cSTom Joseph 	switch (type) {
542de80f95cSTom Joseph 	case PCI_EPC_IRQ_LEGACY:
543e19a0adfSKishon Vijay Abraham I 		if (vfn > 0) {
544e19a0adfSKishon Vijay Abraham I 			dev_err(dev, "Cannot raise legacy interrupts for VF\n");
545e19a0adfSKishon Vijay Abraham I 			return -EINVAL;
546e19a0adfSKishon Vijay Abraham I 		}
54753fd3cbeSKishon Vijay Abraham I 		return cdns_pcie_ep_send_legacy_irq(ep, fn, vfn, 0);
548de80f95cSTom Joseph 
549de80f95cSTom Joseph 	case PCI_EPC_IRQ_MSI:
55053fd3cbeSKishon Vijay Abraham I 		return cdns_pcie_ep_send_msi_irq(ep, fn, vfn, interrupt_num);
551de80f95cSTom Joseph 
5523ef5d16fSAlan Douglas 	case PCI_EPC_IRQ_MSIX:
55353fd3cbeSKishon Vijay Abraham I 		return cdns_pcie_ep_send_msix_irq(ep, fn, vfn, interrupt_num);
5543ef5d16fSAlan Douglas 
555de80f95cSTom Joseph 	default:
556de80f95cSTom Joseph 		break;
557de80f95cSTom Joseph 	}
558de80f95cSTom Joseph 
559de80f95cSTom Joseph 	return -EINVAL;
560de80f95cSTom Joseph }
561de80f95cSTom Joseph 
cdns_pcie_ep_start(struct pci_epc * epc)562de80f95cSTom Joseph static int cdns_pcie_ep_start(struct pci_epc *epc)
563de80f95cSTom Joseph {
564de80f95cSTom Joseph 	struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
565de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
56640d957e6SKishon Vijay Abraham I 	struct device *dev = pcie->dev;
567*95b00f68SParshuram Thombare 	int max_epfs = sizeof(epc->function_num_map) * 8;
568*95b00f68SParshuram Thombare 	int ret, value, epf;
569de80f95cSTom Joseph 
570de80f95cSTom Joseph 	/*
571de80f95cSTom Joseph 	 * BIT(0) is hardwired to 1, hence function 0 is always enabled
572de80f95cSTom Joseph 	 * and can't be disabled anyway.
573de80f95cSTom Joseph 	 */
574a62074a9SKishon Vijay Abraham I 	cdns_pcie_writel(pcie, CDNS_PCIE_LM_EP_FUNC_CFG, epc->function_num_map);
575de80f95cSTom Joseph 
576*95b00f68SParshuram Thombare 	if (ep->quirk_disable_flr) {
577*95b00f68SParshuram Thombare 		for (epf = 0; epf < max_epfs; epf++) {
578*95b00f68SParshuram Thombare 			if (!(epc->function_num_map & BIT(epf)))
579*95b00f68SParshuram Thombare 				continue;
580*95b00f68SParshuram Thombare 
581*95b00f68SParshuram Thombare 			value = cdns_pcie_ep_fn_readl(pcie, epf,
582*95b00f68SParshuram Thombare 					CDNS_PCIE_EP_FUNC_DEV_CAP_OFFSET +
583*95b00f68SParshuram Thombare 					PCI_EXP_DEVCAP);
584*95b00f68SParshuram Thombare 			value &= ~PCI_EXP_DEVCAP_FLR;
585*95b00f68SParshuram Thombare 			cdns_pcie_ep_fn_writel(pcie, epf,
586*95b00f68SParshuram Thombare 					CDNS_PCIE_EP_FUNC_DEV_CAP_OFFSET +
587*95b00f68SParshuram Thombare 					PCI_EXP_DEVCAP, value);
588*95b00f68SParshuram Thombare 		}
589*95b00f68SParshuram Thombare 	}
590*95b00f68SParshuram Thombare 
59140d957e6SKishon Vijay Abraham I 	ret = cdns_pcie_start_link(pcie);
59240d957e6SKishon Vijay Abraham I 	if (ret) {
59340d957e6SKishon Vijay Abraham I 		dev_err(dev, "Failed to start link\n");
59440d957e6SKishon Vijay Abraham I 		return ret;
59540d957e6SKishon Vijay Abraham I 	}
59640d957e6SKishon Vijay Abraham I 
597de80f95cSTom Joseph 	return 0;
598de80f95cSTom Joseph }
599de80f95cSTom Joseph 
600e19a0adfSKishon Vijay Abraham I static const struct pci_epc_features cdns_pcie_epc_vf_features = {
601e19a0adfSKishon Vijay Abraham I 	.linkup_notifier = false,
602e19a0adfSKishon Vijay Abraham I 	.msi_capable = true,
603e19a0adfSKishon Vijay Abraham I 	.msix_capable = true,
604e19a0adfSKishon Vijay Abraham I 	.align = 65536,
605e19a0adfSKishon Vijay Abraham I };
606e19a0adfSKishon Vijay Abraham I 
607de80f95cSTom Joseph static const struct pci_epc_features cdns_pcie_epc_features = {
608de80f95cSTom Joseph 	.linkup_notifier = false,
609de80f95cSTom Joseph 	.msi_capable = true,
6103ef5d16fSAlan Douglas 	.msix_capable = true,
611dbcc542fSKishon Vijay Abraham I 	.align = 256,
612de80f95cSTom Joseph };
613de80f95cSTom Joseph 
614de80f95cSTom Joseph static const struct pci_epc_features*
cdns_pcie_ep_get_features(struct pci_epc * epc,u8 func_no,u8 vfunc_no)61553fd3cbeSKishon Vijay Abraham I cdns_pcie_ep_get_features(struct pci_epc *epc, u8 func_no, u8 vfunc_no)
616de80f95cSTom Joseph {
617e19a0adfSKishon Vijay Abraham I 	if (!vfunc_no)
618de80f95cSTom Joseph 		return &cdns_pcie_epc_features;
619e19a0adfSKishon Vijay Abraham I 
620e19a0adfSKishon Vijay Abraham I 	return &cdns_pcie_epc_vf_features;
621de80f95cSTom Joseph }
622de80f95cSTom Joseph 
623de80f95cSTom Joseph static const struct pci_epc_ops cdns_pcie_epc_ops = {
624de80f95cSTom Joseph 	.write_header	= cdns_pcie_ep_write_header,
625de80f95cSTom Joseph 	.set_bar	= cdns_pcie_ep_set_bar,
626de80f95cSTom Joseph 	.clear_bar	= cdns_pcie_ep_clear_bar,
627de80f95cSTom Joseph 	.map_addr	= cdns_pcie_ep_map_addr,
628de80f95cSTom Joseph 	.unmap_addr	= cdns_pcie_ep_unmap_addr,
629de80f95cSTom Joseph 	.set_msi	= cdns_pcie_ep_set_msi,
630de80f95cSTom Joseph 	.get_msi	= cdns_pcie_ep_get_msi,
6313ef5d16fSAlan Douglas 	.set_msix	= cdns_pcie_ep_set_msix,
6323ef5d16fSAlan Douglas 	.get_msix	= cdns_pcie_ep_get_msix,
633de80f95cSTom Joseph 	.raise_irq	= cdns_pcie_ep_raise_irq,
634dbcc542fSKishon Vijay Abraham I 	.map_msi_irq	= cdns_pcie_ep_map_msi_irq,
635de80f95cSTom Joseph 	.start		= cdns_pcie_ep_start,
636de80f95cSTom Joseph 	.get_features	= cdns_pcie_ep_get_features,
637de80f95cSTom Joseph };
638de80f95cSTom Joseph 
639de80f95cSTom Joseph 
cdns_pcie_ep_setup(struct cdns_pcie_ep * ep)640de80f95cSTom Joseph int cdns_pcie_ep_setup(struct cdns_pcie_ep *ep)
641de80f95cSTom Joseph {
642de80f95cSTom Joseph 	struct device *dev = ep->pcie.dev;
643de80f95cSTom Joseph 	struct platform_device *pdev = to_platform_device(dev);
644de80f95cSTom Joseph 	struct device_node *np = dev->of_node;
645de80f95cSTom Joseph 	struct cdns_pcie *pcie = &ep->pcie;
646e19a0adfSKishon Vijay Abraham I 	struct cdns_pcie_epf *epf;
647de80f95cSTom Joseph 	struct resource *res;
648de80f95cSTom Joseph 	struct pci_epc *epc;
649de80f95cSTom Joseph 	int ret;
650e19a0adfSKishon Vijay Abraham I 	int i;
651de80f95cSTom Joseph 
652de80f95cSTom Joseph 	pcie->is_rc = false;
653de80f95cSTom Joseph 
654e2dcd20bSDejin Zheng 	pcie->reg_base = devm_platform_ioremap_resource_byname(pdev, "reg");
655de80f95cSTom Joseph 	if (IS_ERR(pcie->reg_base)) {
656de80f95cSTom Joseph 		dev_err(dev, "missing \"reg\"\n");
657de80f95cSTom Joseph 		return PTR_ERR(pcie->reg_base);
658de80f95cSTom Joseph 	}
659de80f95cSTom Joseph 
660de80f95cSTom Joseph 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem");
661de80f95cSTom Joseph 	if (!res) {
662de80f95cSTom Joseph 		dev_err(dev, "missing \"mem\"\n");
663de80f95cSTom Joseph 		return -EINVAL;
664de80f95cSTom Joseph 	}
665de80f95cSTom Joseph 	pcie->mem_res = res;
666de80f95cSTom Joseph 
667e87d17caSKishon Vijay Abraham I 	ep->max_regions = CDNS_PCIE_MAX_OB;
668e87d17caSKishon Vijay Abraham I 	of_property_read_u32(np, "cdns,max-outbound-regions", &ep->max_regions);
669e87d17caSKishon Vijay Abraham I 
670de80f95cSTom Joseph 	ep->ob_addr = devm_kcalloc(dev,
671de80f95cSTom Joseph 				   ep->max_regions, sizeof(*ep->ob_addr),
672de80f95cSTom Joseph 				   GFP_KERNEL);
673de80f95cSTom Joseph 	if (!ep->ob_addr)
674de80f95cSTom Joseph 		return -ENOMEM;
675de80f95cSTom Joseph 
676de80f95cSTom Joseph 	/* Disable all but function 0 (anyway BIT(0) is hardwired to 1). */
677de80f95cSTom Joseph 	cdns_pcie_writel(pcie, CDNS_PCIE_LM_EP_FUNC_CFG, BIT(0));
678de80f95cSTom Joseph 
679de80f95cSTom Joseph 	epc = devm_pci_epc_create(dev, &cdns_pcie_epc_ops);
680de80f95cSTom Joseph 	if (IS_ERR(epc)) {
681de80f95cSTom Joseph 		dev_err(dev, "failed to create epc device\n");
68219abcd79SKishon Vijay Abraham I 		return PTR_ERR(epc);
683de80f95cSTom Joseph 	}
684de80f95cSTom Joseph 
685de80f95cSTom Joseph 	epc_set_drvdata(epc, ep);
686de80f95cSTom Joseph 
687de80f95cSTom Joseph 	if (of_property_read_u8(np, "max-functions", &epc->max_functions) < 0)
688de80f95cSTom Joseph 		epc->max_functions = 1;
689de80f95cSTom Joseph 
6903ef5d16fSAlan Douglas 	ep->epf = devm_kcalloc(dev, epc->max_functions, sizeof(*ep->epf),
6913ef5d16fSAlan Douglas 			       GFP_KERNEL);
6923ef5d16fSAlan Douglas 	if (!ep->epf)
6933ef5d16fSAlan Douglas 		return -ENOMEM;
6943ef5d16fSAlan Douglas 
695e19a0adfSKishon Vijay Abraham I 	epc->max_vfs = devm_kcalloc(dev, epc->max_functions,
696e19a0adfSKishon Vijay Abraham I 				    sizeof(*epc->max_vfs), GFP_KERNEL);
697e19a0adfSKishon Vijay Abraham I 	if (!epc->max_vfs)
698e19a0adfSKishon Vijay Abraham I 		return -ENOMEM;
699e19a0adfSKishon Vijay Abraham I 
700e19a0adfSKishon Vijay Abraham I 	ret = of_property_read_u8_array(np, "max-virtual-functions",
701e19a0adfSKishon Vijay Abraham I 					epc->max_vfs, epc->max_functions);
702e19a0adfSKishon Vijay Abraham I 	if (ret == 0) {
703e19a0adfSKishon Vijay Abraham I 		for (i = 0; i < epc->max_functions; i++) {
704e19a0adfSKishon Vijay Abraham I 			epf = &ep->epf[i];
705e19a0adfSKishon Vijay Abraham I 			if (epc->max_vfs[i] == 0)
706e19a0adfSKishon Vijay Abraham I 				continue;
707e19a0adfSKishon Vijay Abraham I 			epf->epf = devm_kcalloc(dev, epc->max_vfs[i],
708e19a0adfSKishon Vijay Abraham I 						sizeof(*ep->epf), GFP_KERNEL);
709e19a0adfSKishon Vijay Abraham I 			if (!epf->epf)
710e19a0adfSKishon Vijay Abraham I 				return -ENOMEM;
711e19a0adfSKishon Vijay Abraham I 		}
712e19a0adfSKishon Vijay Abraham I 	}
713e19a0adfSKishon Vijay Abraham I 
714de80f95cSTom Joseph 	ret = pci_epc_mem_init(epc, pcie->mem_res->start,
715975cf23eSLad Prabhakar 			       resource_size(pcie->mem_res), PAGE_SIZE);
716de80f95cSTom Joseph 	if (ret < 0) {
717de80f95cSTom Joseph 		dev_err(dev, "failed to initialize the memory space\n");
71819abcd79SKishon Vijay Abraham I 		return ret;
719de80f95cSTom Joseph 	}
720de80f95cSTom Joseph 
721de80f95cSTom Joseph 	ep->irq_cpu_addr = pci_epc_mem_alloc_addr(epc, &ep->irq_phys_addr,
722de80f95cSTom Joseph 						  SZ_128K);
723de80f95cSTom Joseph 	if (!ep->irq_cpu_addr) {
724de80f95cSTom Joseph 		dev_err(dev, "failed to reserve memory space for MSI\n");
725de80f95cSTom Joseph 		ret = -ENOMEM;
726de80f95cSTom Joseph 		goto free_epc_mem;
727de80f95cSTom Joseph 	}
728de80f95cSTom Joseph 	ep->irq_pci_addr = CDNS_PCIE_EP_IRQ_PCI_ADDR_NONE;
729de80f95cSTom Joseph 	/* Reserve region 0 for IRQs */
730de80f95cSTom Joseph 	set_bit(0, &ep->ob_region_map);
73109c24094SNadeem Athani 
73209c24094SNadeem Athani 	if (ep->quirk_detect_quiet_flag)
73309c24094SNadeem Athani 		cdns_pcie_detect_quiet_min_delay_set(&ep->pcie);
73409c24094SNadeem Athani 
735a8b661ebSKishon Vijay Abraham I 	spin_lock_init(&ep->lock);
736de80f95cSTom Joseph 
737de80f95cSTom Joseph 	return 0;
738de80f95cSTom Joseph 
739de80f95cSTom Joseph  free_epc_mem:
740de80f95cSTom Joseph 	pci_epc_mem_exit(epc);
741de80f95cSTom Joseph 
742de80f95cSTom Joseph 	return ret;
743de80f95cSTom Joseph }
744