1 /* Low-level parallel-port routines for 8255-based PC-style hardware. 2 * 3 * Authors: Phil Blundell <philb@gnu.org> 4 * Tim Waugh <tim@cyberelk.demon.co.uk> 5 * Jose Renau <renau@acm.org> 6 * David Campbell 7 * Andrea Arcangeli 8 * 9 * based on work by Grant Guenther <grant@torque.net> and Phil Blundell. 10 * 11 * Cleaned up include files - Russell King <linux@arm.uk.linux.org> 12 * DMA support - Bert De Jonghe <bert@sophis.be> 13 * Many ECP bugs fixed. Fred Barnes & Jamie Lokier, 1999 14 * More PCI support now conditional on CONFIG_PCI, 03/2001, Paul G. 15 * Various hacks, Fred Barnes, 04/2001 16 * Updated probing logic - Adam Belay <ambx1@neo.rr.com> 17 */ 18 19 /* This driver should work with any hardware that is broadly compatible 20 * with that in the IBM PC. This applies to the majority of integrated 21 * I/O chipsets that are commonly available. The expected register 22 * layout is: 23 * 24 * base+0 data 25 * base+1 status 26 * base+2 control 27 * 28 * In addition, there are some optional registers: 29 * 30 * base+3 EPP address 31 * base+4 EPP data 32 * base+0x400 ECP config A 33 * base+0x401 ECP config B 34 * base+0x402 ECP control 35 * 36 * All registers are 8 bits wide and read/write. If your hardware differs 37 * only in register addresses (eg because your registers are on 32-bit 38 * word boundaries) then you can alter the constants in parport_pc.h to 39 * accommodate this. 40 * 41 * Note that the ECP registers may not start at offset 0x400 for PCI cards, 42 * but rather will start at port->base_hi. 43 */ 44 45 #include <linux/module.h> 46 #include <linux/init.h> 47 #include <linux/sched.h> 48 #include <linux/delay.h> 49 #include <linux/errno.h> 50 #include <linux/interrupt.h> 51 #include <linux/ioport.h> 52 #include <linux/kernel.h> 53 #include <linux/slab.h> 54 #include <linux/dma-mapping.h> 55 #include <linux/pci.h> 56 #include <linux/pnp.h> 57 #include <linux/platform_device.h> 58 #include <linux/sysctl.h> 59 60 #include <asm/io.h> 61 #include <asm/dma.h> 62 #include <asm/uaccess.h> 63 64 #include <linux/parport.h> 65 #include <linux/parport_pc.h> 66 #include <linux/via.h> 67 #include <asm/parport.h> 68 69 #define PARPORT_PC_MAX_PORTS PARPORT_MAX 70 71 #ifdef CONFIG_ISA_DMA_API 72 #define HAS_DMA 73 #endif 74 75 /* ECR modes */ 76 #define ECR_SPP 00 77 #define ECR_PS2 01 78 #define ECR_PPF 02 79 #define ECR_ECP 03 80 #define ECR_EPP 04 81 #define ECR_VND 05 82 #define ECR_TST 06 83 #define ECR_CNF 07 84 #define ECR_MODE_MASK 0xe0 85 #define ECR_WRITE(p,v) frob_econtrol((p),0xff,(v)) 86 87 #undef DEBUG 88 89 #ifdef DEBUG 90 #define DPRINTK printk 91 #else 92 #define DPRINTK(stuff...) 93 #endif 94 95 96 #define NR_SUPERIOS 3 97 static struct superio_struct { /* For Super-IO chips autodetection */ 98 int io; 99 int irq; 100 int dma; 101 } superios[NR_SUPERIOS] = { {0,},}; 102 103 static int user_specified; 104 #if defined(CONFIG_PARPORT_PC_SUPERIO) || \ 105 (defined(CONFIG_PARPORT_1284) && defined(CONFIG_PARPORT_PC_FIFO)) 106 static int verbose_probing; 107 #endif 108 static int pci_registered_parport; 109 static int pnp_registered_parport; 110 111 /* frob_control, but for ECR */ 112 static void frob_econtrol (struct parport *pb, unsigned char m, 113 unsigned char v) 114 { 115 unsigned char ectr = 0; 116 117 if (m != 0xff) 118 ectr = inb (ECONTROL (pb)); 119 120 DPRINTK (KERN_DEBUG "frob_econtrol(%02x,%02x): %02x -> %02x\n", 121 m, v, ectr, (ectr & ~m) ^ v); 122 123 outb ((ectr & ~m) ^ v, ECONTROL (pb)); 124 } 125 126 static __inline__ void frob_set_mode (struct parport *p, int mode) 127 { 128 frob_econtrol (p, ECR_MODE_MASK, mode << 5); 129 } 130 131 #ifdef CONFIG_PARPORT_PC_FIFO 132 /* Safely change the mode bits in the ECR 133 Returns: 134 0 : Success 135 -EBUSY: Could not drain FIFO in some finite amount of time, 136 mode not changed! 137 */ 138 static int change_mode(struct parport *p, int m) 139 { 140 const struct parport_pc_private *priv = p->physport->private_data; 141 unsigned char oecr; 142 int mode; 143 144 DPRINTK(KERN_INFO "parport change_mode ECP-ISA to mode 0x%02x\n",m); 145 146 if (!priv->ecr) { 147 printk (KERN_DEBUG "change_mode: but there's no ECR!\n"); 148 return 0; 149 } 150 151 /* Bits <7:5> contain the mode. */ 152 oecr = inb (ECONTROL (p)); 153 mode = (oecr >> 5) & 0x7; 154 if (mode == m) return 0; 155 156 if (mode >= 2 && !(priv->ctr & 0x20)) { 157 /* This mode resets the FIFO, so we may 158 * have to wait for it to drain first. */ 159 unsigned long expire = jiffies + p->physport->cad->timeout; 160 int counter; 161 switch (mode) { 162 case ECR_PPF: /* Parallel Port FIFO mode */ 163 case ECR_ECP: /* ECP Parallel Port mode */ 164 /* Busy wait for 200us */ 165 for (counter = 0; counter < 40; counter++) { 166 if (inb (ECONTROL (p)) & 0x01) 167 break; 168 if (signal_pending (current)) break; 169 udelay (5); 170 } 171 172 /* Poll slowly. */ 173 while (!(inb (ECONTROL (p)) & 0x01)) { 174 if (time_after_eq (jiffies, expire)) 175 /* The FIFO is stuck. */ 176 return -EBUSY; 177 schedule_timeout_interruptible(msecs_to_jiffies(10)); 178 if (signal_pending (current)) 179 break; 180 } 181 } 182 } 183 184 if (mode >= 2 && m >= 2) { 185 /* We have to go through mode 001 */ 186 oecr &= ~(7 << 5); 187 oecr |= ECR_PS2 << 5; 188 ECR_WRITE (p, oecr); 189 } 190 191 /* Set the mode. */ 192 oecr &= ~(7 << 5); 193 oecr |= m << 5; 194 ECR_WRITE (p, oecr); 195 return 0; 196 } 197 198 #ifdef CONFIG_PARPORT_1284 199 /* Find FIFO lossage; FIFO is reset */ 200 #if 0 201 static int get_fifo_residue (struct parport *p) 202 { 203 int residue; 204 int cnfga; 205 const struct parport_pc_private *priv = p->physport->private_data; 206 207 /* Adjust for the contents of the FIFO. */ 208 for (residue = priv->fifo_depth; ; residue--) { 209 if (inb (ECONTROL (p)) & 0x2) 210 /* Full up. */ 211 break; 212 213 outb (0, FIFO (p)); 214 } 215 216 printk (KERN_DEBUG "%s: %d PWords were left in FIFO\n", p->name, 217 residue); 218 219 /* Reset the FIFO. */ 220 frob_set_mode (p, ECR_PS2); 221 222 /* Now change to config mode and clean up. FIXME */ 223 frob_set_mode (p, ECR_CNF); 224 cnfga = inb (CONFIGA (p)); 225 printk (KERN_DEBUG "%s: cnfgA contains 0x%02x\n", p->name, cnfga); 226 227 if (!(cnfga & (1<<2))) { 228 printk (KERN_DEBUG "%s: Accounting for extra byte\n", p->name); 229 residue++; 230 } 231 232 /* Don't care about partial PWords until support is added for 233 * PWord != 1 byte. */ 234 235 /* Back to PS2 mode. */ 236 frob_set_mode (p, ECR_PS2); 237 238 DPRINTK (KERN_DEBUG "*** get_fifo_residue: done residue collecting (ecr = 0x%2.2x)\n", inb (ECONTROL (p))); 239 return residue; 240 } 241 #endif /* 0 */ 242 #endif /* IEEE 1284 support */ 243 #endif /* FIFO support */ 244 245 /* 246 * Clear TIMEOUT BIT in EPP MODE 247 * 248 * This is also used in SPP detection. 249 */ 250 static int clear_epp_timeout(struct parport *pb) 251 { 252 unsigned char r; 253 254 if (!(parport_pc_read_status(pb) & 0x01)) 255 return 1; 256 257 /* To clear timeout some chips require double read */ 258 parport_pc_read_status(pb); 259 r = parport_pc_read_status(pb); 260 outb (r | 0x01, STATUS (pb)); /* Some reset by writing 1 */ 261 outb (r & 0xfe, STATUS (pb)); /* Others by writing 0 */ 262 r = parport_pc_read_status(pb); 263 264 return !(r & 0x01); 265 } 266 267 /* 268 * Access functions. 269 * 270 * Most of these aren't static because they may be used by the 271 * parport_xxx_yyy macros. extern __inline__ versions of several 272 * of these are in parport_pc.h. 273 */ 274 275 static void parport_pc_init_state(struct pardevice *dev, struct parport_state *s) 276 { 277 s->u.pc.ctr = 0xc; 278 if (dev->irq_func && 279 dev->port->irq != PARPORT_IRQ_NONE) 280 /* Set ackIntEn */ 281 s->u.pc.ctr |= 0x10; 282 283 s->u.pc.ecr = 0x34; /* NetMos chip can cause problems 0x24; 284 * D.Gruszka VScom */ 285 } 286 287 static void parport_pc_save_state(struct parport *p, struct parport_state *s) 288 { 289 const struct parport_pc_private *priv = p->physport->private_data; 290 s->u.pc.ctr = priv->ctr; 291 if (priv->ecr) 292 s->u.pc.ecr = inb (ECONTROL (p)); 293 } 294 295 static void parport_pc_restore_state(struct parport *p, struct parport_state *s) 296 { 297 struct parport_pc_private *priv = p->physport->private_data; 298 register unsigned char c = s->u.pc.ctr & priv->ctr_writable; 299 outb (c, CONTROL (p)); 300 priv->ctr = c; 301 if (priv->ecr) 302 ECR_WRITE (p, s->u.pc.ecr); 303 } 304 305 #ifdef CONFIG_PARPORT_1284 306 static size_t parport_pc_epp_read_data (struct parport *port, void *buf, 307 size_t length, int flags) 308 { 309 size_t got = 0; 310 311 if (flags & PARPORT_W91284PIC) { 312 unsigned char status; 313 size_t left = length; 314 315 /* use knowledge about data lines..: 316 * nFault is 0 if there is at least 1 byte in the Warp's FIFO 317 * pError is 1 if there are 16 bytes in the Warp's FIFO 318 */ 319 status = inb (STATUS (port)); 320 321 while (!(status & 0x08) && (got < length)) { 322 if ((left >= 16) && (status & 0x20) && !(status & 0x08)) { 323 /* can grab 16 bytes from warp fifo */ 324 if (!((long)buf & 0x03)) { 325 insl (EPPDATA (port), buf, 4); 326 } else { 327 insb (EPPDATA (port), buf, 16); 328 } 329 buf += 16; 330 got += 16; 331 left -= 16; 332 } else { 333 /* grab single byte from the warp fifo */ 334 *((char *)buf) = inb (EPPDATA (port)); 335 buf++; 336 got++; 337 left--; 338 } 339 status = inb (STATUS (port)); 340 if (status & 0x01) { 341 /* EPP timeout should never occur... */ 342 printk (KERN_DEBUG "%s: EPP timeout occurred while talking to " 343 "w91284pic (should not have done)\n", port->name); 344 clear_epp_timeout (port); 345 } 346 } 347 return got; 348 } 349 if ((flags & PARPORT_EPP_FAST) && (length > 1)) { 350 if (!(((long)buf | length) & 0x03)) { 351 insl (EPPDATA (port), buf, (length >> 2)); 352 } else { 353 insb (EPPDATA (port), buf, length); 354 } 355 if (inb (STATUS (port)) & 0x01) { 356 clear_epp_timeout (port); 357 return -EIO; 358 } 359 return length; 360 } 361 for (; got < length; got++) { 362 *((char*)buf) = inb (EPPDATA(port)); 363 buf++; 364 if (inb (STATUS (port)) & 0x01) { 365 /* EPP timeout */ 366 clear_epp_timeout (port); 367 break; 368 } 369 } 370 371 return got; 372 } 373 374 static size_t parport_pc_epp_write_data (struct parport *port, const void *buf, 375 size_t length, int flags) 376 { 377 size_t written = 0; 378 379 if ((flags & PARPORT_EPP_FAST) && (length > 1)) { 380 if (!(((long)buf | length) & 0x03)) { 381 outsl (EPPDATA (port), buf, (length >> 2)); 382 } else { 383 outsb (EPPDATA (port), buf, length); 384 } 385 if (inb (STATUS (port)) & 0x01) { 386 clear_epp_timeout (port); 387 return -EIO; 388 } 389 return length; 390 } 391 for (; written < length; written++) { 392 outb (*((char*)buf), EPPDATA(port)); 393 buf++; 394 if (inb (STATUS(port)) & 0x01) { 395 clear_epp_timeout (port); 396 break; 397 } 398 } 399 400 return written; 401 } 402 403 static size_t parport_pc_epp_read_addr (struct parport *port, void *buf, 404 size_t length, int flags) 405 { 406 size_t got = 0; 407 408 if ((flags & PARPORT_EPP_FAST) && (length > 1)) { 409 insb (EPPADDR (port), buf, length); 410 if (inb (STATUS (port)) & 0x01) { 411 clear_epp_timeout (port); 412 return -EIO; 413 } 414 return length; 415 } 416 for (; got < length; got++) { 417 *((char*)buf) = inb (EPPADDR (port)); 418 buf++; 419 if (inb (STATUS (port)) & 0x01) { 420 clear_epp_timeout (port); 421 break; 422 } 423 } 424 425 return got; 426 } 427 428 static size_t parport_pc_epp_write_addr (struct parport *port, 429 const void *buf, size_t length, 430 int flags) 431 { 432 size_t written = 0; 433 434 if ((flags & PARPORT_EPP_FAST) && (length > 1)) { 435 outsb (EPPADDR (port), buf, length); 436 if (inb (STATUS (port)) & 0x01) { 437 clear_epp_timeout (port); 438 return -EIO; 439 } 440 return length; 441 } 442 for (; written < length; written++) { 443 outb (*((char*)buf), EPPADDR (port)); 444 buf++; 445 if (inb (STATUS (port)) & 0x01) { 446 clear_epp_timeout (port); 447 break; 448 } 449 } 450 451 return written; 452 } 453 454 static size_t parport_pc_ecpepp_read_data (struct parport *port, void *buf, 455 size_t length, int flags) 456 { 457 size_t got; 458 459 frob_set_mode (port, ECR_EPP); 460 parport_pc_data_reverse (port); 461 parport_pc_write_control (port, 0x4); 462 got = parport_pc_epp_read_data (port, buf, length, flags); 463 frob_set_mode (port, ECR_PS2); 464 465 return got; 466 } 467 468 static size_t parport_pc_ecpepp_write_data (struct parport *port, 469 const void *buf, size_t length, 470 int flags) 471 { 472 size_t written; 473 474 frob_set_mode (port, ECR_EPP); 475 parport_pc_write_control (port, 0x4); 476 parport_pc_data_forward (port); 477 written = parport_pc_epp_write_data (port, buf, length, flags); 478 frob_set_mode (port, ECR_PS2); 479 480 return written; 481 } 482 483 static size_t parport_pc_ecpepp_read_addr (struct parport *port, void *buf, 484 size_t length, int flags) 485 { 486 size_t got; 487 488 frob_set_mode (port, ECR_EPP); 489 parport_pc_data_reverse (port); 490 parport_pc_write_control (port, 0x4); 491 got = parport_pc_epp_read_addr (port, buf, length, flags); 492 frob_set_mode (port, ECR_PS2); 493 494 return got; 495 } 496 497 static size_t parport_pc_ecpepp_write_addr (struct parport *port, 498 const void *buf, size_t length, 499 int flags) 500 { 501 size_t written; 502 503 frob_set_mode (port, ECR_EPP); 504 parport_pc_write_control (port, 0x4); 505 parport_pc_data_forward (port); 506 written = parport_pc_epp_write_addr (port, buf, length, flags); 507 frob_set_mode (port, ECR_PS2); 508 509 return written; 510 } 511 #endif /* IEEE 1284 support */ 512 513 #ifdef CONFIG_PARPORT_PC_FIFO 514 static size_t parport_pc_fifo_write_block_pio (struct parport *port, 515 const void *buf, size_t length) 516 { 517 int ret = 0; 518 const unsigned char *bufp = buf; 519 size_t left = length; 520 unsigned long expire = jiffies + port->physport->cad->timeout; 521 const int fifo = FIFO (port); 522 int poll_for = 8; /* 80 usecs */ 523 const struct parport_pc_private *priv = port->physport->private_data; 524 const int fifo_depth = priv->fifo_depth; 525 526 port = port->physport; 527 528 /* We don't want to be interrupted every character. */ 529 parport_pc_disable_irq (port); 530 /* set nErrIntrEn and serviceIntr */ 531 frob_econtrol (port, (1<<4) | (1<<2), (1<<4) | (1<<2)); 532 533 /* Forward mode. */ 534 parport_pc_data_forward (port); /* Must be in PS2 mode */ 535 536 while (left) { 537 unsigned char byte; 538 unsigned char ecrval = inb (ECONTROL (port)); 539 int i = 0; 540 541 if (need_resched() && time_before (jiffies, expire)) 542 /* Can't yield the port. */ 543 schedule (); 544 545 /* Anyone else waiting for the port? */ 546 if (port->waithead) { 547 printk (KERN_DEBUG "Somebody wants the port\n"); 548 break; 549 } 550 551 if (ecrval & 0x02) { 552 /* FIFO is full. Wait for interrupt. */ 553 554 /* Clear serviceIntr */ 555 ECR_WRITE (port, ecrval & ~(1<<2)); 556 false_alarm: 557 ret = parport_wait_event (port, HZ); 558 if (ret < 0) break; 559 ret = 0; 560 if (!time_before (jiffies, expire)) { 561 /* Timed out. */ 562 printk (KERN_DEBUG "FIFO write timed out\n"); 563 break; 564 } 565 ecrval = inb (ECONTROL (port)); 566 if (!(ecrval & (1<<2))) { 567 if (need_resched() && 568 time_before (jiffies, expire)) 569 schedule (); 570 571 goto false_alarm; 572 } 573 574 continue; 575 } 576 577 /* Can't fail now. */ 578 expire = jiffies + port->cad->timeout; 579 580 poll: 581 if (signal_pending (current)) 582 break; 583 584 if (ecrval & 0x01) { 585 /* FIFO is empty. Blast it full. */ 586 const int n = left < fifo_depth ? left : fifo_depth; 587 outsb (fifo, bufp, n); 588 bufp += n; 589 left -= n; 590 591 /* Adjust the poll time. */ 592 if (i < (poll_for - 2)) poll_for--; 593 continue; 594 } else if (i++ < poll_for) { 595 udelay (10); 596 ecrval = inb (ECONTROL (port)); 597 goto poll; 598 } 599 600 /* Half-full (call me an optimist) */ 601 byte = *bufp++; 602 outb (byte, fifo); 603 left--; 604 } 605 606 dump_parport_state ("leave fifo_write_block_pio", port); 607 return length - left; 608 } 609 610 #ifdef HAS_DMA 611 static size_t parport_pc_fifo_write_block_dma (struct parport *port, 612 const void *buf, size_t length) 613 { 614 int ret = 0; 615 unsigned long dmaflag; 616 size_t left = length; 617 const struct parport_pc_private *priv = port->physport->private_data; 618 struct device *dev = port->physport->dev; 619 dma_addr_t dma_addr, dma_handle; 620 size_t maxlen = 0x10000; /* max 64k per DMA transfer */ 621 unsigned long start = (unsigned long) buf; 622 unsigned long end = (unsigned long) buf + length - 1; 623 624 dump_parport_state ("enter fifo_write_block_dma", port); 625 if (end < MAX_DMA_ADDRESS) { 626 /* If it would cross a 64k boundary, cap it at the end. */ 627 if ((start ^ end) & ~0xffffUL) 628 maxlen = 0x10000 - (start & 0xffff); 629 630 dma_addr = dma_handle = dma_map_single(dev, (void *)buf, length, 631 DMA_TO_DEVICE); 632 } else { 633 /* above 16 MB we use a bounce buffer as ISA-DMA is not possible */ 634 maxlen = PAGE_SIZE; /* sizeof(priv->dma_buf) */ 635 dma_addr = priv->dma_handle; 636 dma_handle = 0; 637 } 638 639 port = port->physport; 640 641 /* We don't want to be interrupted every character. */ 642 parport_pc_disable_irq (port); 643 /* set nErrIntrEn and serviceIntr */ 644 frob_econtrol (port, (1<<4) | (1<<2), (1<<4) | (1<<2)); 645 646 /* Forward mode. */ 647 parport_pc_data_forward (port); /* Must be in PS2 mode */ 648 649 while (left) { 650 unsigned long expire = jiffies + port->physport->cad->timeout; 651 652 size_t count = left; 653 654 if (count > maxlen) 655 count = maxlen; 656 657 if (!dma_handle) /* bounce buffer ! */ 658 memcpy(priv->dma_buf, buf, count); 659 660 dmaflag = claim_dma_lock(); 661 disable_dma(port->dma); 662 clear_dma_ff(port->dma); 663 set_dma_mode(port->dma, DMA_MODE_WRITE); 664 set_dma_addr(port->dma, dma_addr); 665 set_dma_count(port->dma, count); 666 667 /* Set DMA mode */ 668 frob_econtrol (port, 1<<3, 1<<3); 669 670 /* Clear serviceIntr */ 671 frob_econtrol (port, 1<<2, 0); 672 673 enable_dma(port->dma); 674 release_dma_lock(dmaflag); 675 676 /* assume DMA will be successful */ 677 left -= count; 678 buf += count; 679 if (dma_handle) dma_addr += count; 680 681 /* Wait for interrupt. */ 682 false_alarm: 683 ret = parport_wait_event (port, HZ); 684 if (ret < 0) break; 685 ret = 0; 686 if (!time_before (jiffies, expire)) { 687 /* Timed out. */ 688 printk (KERN_DEBUG "DMA write timed out\n"); 689 break; 690 } 691 /* Is serviceIntr set? */ 692 if (!(inb (ECONTROL (port)) & (1<<2))) { 693 cond_resched(); 694 695 goto false_alarm; 696 } 697 698 dmaflag = claim_dma_lock(); 699 disable_dma(port->dma); 700 clear_dma_ff(port->dma); 701 count = get_dma_residue(port->dma); 702 release_dma_lock(dmaflag); 703 704 cond_resched(); /* Can't yield the port. */ 705 706 /* Anyone else waiting for the port? */ 707 if (port->waithead) { 708 printk (KERN_DEBUG "Somebody wants the port\n"); 709 break; 710 } 711 712 /* update for possible DMA residue ! */ 713 buf -= count; 714 left += count; 715 if (dma_handle) dma_addr -= count; 716 } 717 718 /* Maybe got here through break, so adjust for DMA residue! */ 719 dmaflag = claim_dma_lock(); 720 disable_dma(port->dma); 721 clear_dma_ff(port->dma); 722 left += get_dma_residue(port->dma); 723 release_dma_lock(dmaflag); 724 725 /* Turn off DMA mode */ 726 frob_econtrol (port, 1<<3, 0); 727 728 if (dma_handle) 729 dma_unmap_single(dev, dma_handle, length, DMA_TO_DEVICE); 730 731 dump_parport_state ("leave fifo_write_block_dma", port); 732 return length - left; 733 } 734 #endif 735 736 static inline size_t parport_pc_fifo_write_block(struct parport *port, 737 const void *buf, size_t length) 738 { 739 #ifdef HAS_DMA 740 if (port->dma != PARPORT_DMA_NONE) 741 return parport_pc_fifo_write_block_dma (port, buf, length); 742 #endif 743 return parport_pc_fifo_write_block_pio (port, buf, length); 744 } 745 746 /* Parallel Port FIFO mode (ECP chipsets) */ 747 static size_t parport_pc_compat_write_block_pio (struct parport *port, 748 const void *buf, size_t length, 749 int flags) 750 { 751 size_t written; 752 int r; 753 unsigned long expire; 754 const struct parport_pc_private *priv = port->physport->private_data; 755 756 /* Special case: a timeout of zero means we cannot call schedule(). 757 * Also if O_NONBLOCK is set then use the default implementation. */ 758 if (port->physport->cad->timeout <= PARPORT_INACTIVITY_O_NONBLOCK) 759 return parport_ieee1284_write_compat (port, buf, 760 length, flags); 761 762 /* Set up parallel port FIFO mode.*/ 763 parport_pc_data_forward (port); /* Must be in PS2 mode */ 764 parport_pc_frob_control (port, PARPORT_CONTROL_STROBE, 0); 765 r = change_mode (port, ECR_PPF); /* Parallel port FIFO */ 766 if (r) printk (KERN_DEBUG "%s: Warning change_mode ECR_PPF failed\n", port->name); 767 768 port->physport->ieee1284.phase = IEEE1284_PH_FWD_DATA; 769 770 /* Write the data to the FIFO. */ 771 written = parport_pc_fifo_write_block(port, buf, length); 772 773 /* Finish up. */ 774 /* For some hardware we don't want to touch the mode until 775 * the FIFO is empty, so allow 4 seconds for each position 776 * in the fifo. 777 */ 778 expire = jiffies + (priv->fifo_depth * HZ * 4); 779 do { 780 /* Wait for the FIFO to empty */ 781 r = change_mode (port, ECR_PS2); 782 if (r != -EBUSY) { 783 break; 784 } 785 } while (time_before (jiffies, expire)); 786 if (r == -EBUSY) { 787 788 printk (KERN_DEBUG "%s: FIFO is stuck\n", port->name); 789 790 /* Prevent further data transfer. */ 791 frob_set_mode (port, ECR_TST); 792 793 /* Adjust for the contents of the FIFO. */ 794 for (written -= priv->fifo_depth; ; written++) { 795 if (inb (ECONTROL (port)) & 0x2) { 796 /* Full up. */ 797 break; 798 } 799 outb (0, FIFO (port)); 800 } 801 802 /* Reset the FIFO and return to PS2 mode. */ 803 frob_set_mode (port, ECR_PS2); 804 } 805 806 r = parport_wait_peripheral (port, 807 PARPORT_STATUS_BUSY, 808 PARPORT_STATUS_BUSY); 809 if (r) 810 printk (KERN_DEBUG 811 "%s: BUSY timeout (%d) in compat_write_block_pio\n", 812 port->name, r); 813 814 port->physport->ieee1284.phase = IEEE1284_PH_FWD_IDLE; 815 816 return written; 817 } 818 819 /* ECP */ 820 #ifdef CONFIG_PARPORT_1284 821 static size_t parport_pc_ecp_write_block_pio (struct parport *port, 822 const void *buf, size_t length, 823 int flags) 824 { 825 size_t written; 826 int r; 827 unsigned long expire; 828 const struct parport_pc_private *priv = port->physport->private_data; 829 830 /* Special case: a timeout of zero means we cannot call schedule(). 831 * Also if O_NONBLOCK is set then use the default implementation. */ 832 if (port->physport->cad->timeout <= PARPORT_INACTIVITY_O_NONBLOCK) 833 return parport_ieee1284_ecp_write_data (port, buf, 834 length, flags); 835 836 /* Switch to forward mode if necessary. */ 837 if (port->physport->ieee1284.phase != IEEE1284_PH_FWD_IDLE) { 838 /* Event 47: Set nInit high. */ 839 parport_frob_control (port, 840 PARPORT_CONTROL_INIT 841 | PARPORT_CONTROL_AUTOFD, 842 PARPORT_CONTROL_INIT 843 | PARPORT_CONTROL_AUTOFD); 844 845 /* Event 49: PError goes high. */ 846 r = parport_wait_peripheral (port, 847 PARPORT_STATUS_PAPEROUT, 848 PARPORT_STATUS_PAPEROUT); 849 if (r) { 850 printk (KERN_DEBUG "%s: PError timeout (%d) " 851 "in ecp_write_block_pio\n", port->name, r); 852 } 853 } 854 855 /* Set up ECP parallel port mode.*/ 856 parport_pc_data_forward (port); /* Must be in PS2 mode */ 857 parport_pc_frob_control (port, 858 PARPORT_CONTROL_STROBE | 859 PARPORT_CONTROL_AUTOFD, 860 0); 861 r = change_mode (port, ECR_ECP); /* ECP FIFO */ 862 if (r) printk (KERN_DEBUG "%s: Warning change_mode ECR_ECP failed\n", port->name); 863 port->physport->ieee1284.phase = IEEE1284_PH_FWD_DATA; 864 865 /* Write the data to the FIFO. */ 866 written = parport_pc_fifo_write_block(port, buf, length); 867 868 /* Finish up. */ 869 /* For some hardware we don't want to touch the mode until 870 * the FIFO is empty, so allow 4 seconds for each position 871 * in the fifo. 872 */ 873 expire = jiffies + (priv->fifo_depth * (HZ * 4)); 874 do { 875 /* Wait for the FIFO to empty */ 876 r = change_mode (port, ECR_PS2); 877 if (r != -EBUSY) { 878 break; 879 } 880 } while (time_before (jiffies, expire)); 881 if (r == -EBUSY) { 882 883 printk (KERN_DEBUG "%s: FIFO is stuck\n", port->name); 884 885 /* Prevent further data transfer. */ 886 frob_set_mode (port, ECR_TST); 887 888 /* Adjust for the contents of the FIFO. */ 889 for (written -= priv->fifo_depth; ; written++) { 890 if (inb (ECONTROL (port)) & 0x2) { 891 /* Full up. */ 892 break; 893 } 894 outb (0, FIFO (port)); 895 } 896 897 /* Reset the FIFO and return to PS2 mode. */ 898 frob_set_mode (port, ECR_PS2); 899 900 /* Host transfer recovery. */ 901 parport_pc_data_reverse (port); /* Must be in PS2 mode */ 902 udelay (5); 903 parport_frob_control (port, PARPORT_CONTROL_INIT, 0); 904 r = parport_wait_peripheral (port, PARPORT_STATUS_PAPEROUT, 0); 905 if (r) 906 printk (KERN_DEBUG "%s: PE,1 timeout (%d) " 907 "in ecp_write_block_pio\n", port->name, r); 908 909 parport_frob_control (port, 910 PARPORT_CONTROL_INIT, 911 PARPORT_CONTROL_INIT); 912 r = parport_wait_peripheral (port, 913 PARPORT_STATUS_PAPEROUT, 914 PARPORT_STATUS_PAPEROUT); 915 if (r) 916 printk (KERN_DEBUG "%s: PE,2 timeout (%d) " 917 "in ecp_write_block_pio\n", port->name, r); 918 } 919 920 r = parport_wait_peripheral (port, 921 PARPORT_STATUS_BUSY, 922 PARPORT_STATUS_BUSY); 923 if(r) 924 printk (KERN_DEBUG 925 "%s: BUSY timeout (%d) in ecp_write_block_pio\n", 926 port->name, r); 927 928 port->physport->ieee1284.phase = IEEE1284_PH_FWD_IDLE; 929 930 return written; 931 } 932 933 #if 0 934 static size_t parport_pc_ecp_read_block_pio (struct parport *port, 935 void *buf, size_t length, 936 int flags) 937 { 938 size_t left = length; 939 size_t fifofull; 940 int r; 941 const int fifo = FIFO(port); 942 const struct parport_pc_private *priv = port->physport->private_data; 943 const int fifo_depth = priv->fifo_depth; 944 char *bufp = buf; 945 946 port = port->physport; 947 DPRINTK (KERN_DEBUG "parport_pc: parport_pc_ecp_read_block_pio\n"); 948 dump_parport_state ("enter fcn", port); 949 950 /* Special case: a timeout of zero means we cannot call schedule(). 951 * Also if O_NONBLOCK is set then use the default implementation. */ 952 if (port->cad->timeout <= PARPORT_INACTIVITY_O_NONBLOCK) 953 return parport_ieee1284_ecp_read_data (port, buf, 954 length, flags); 955 956 if (port->ieee1284.mode == IEEE1284_MODE_ECPRLE) { 957 /* If the peripheral is allowed to send RLE compressed 958 * data, it is possible for a byte to expand to 128 959 * bytes in the FIFO. */ 960 fifofull = 128; 961 } else { 962 fifofull = fifo_depth; 963 } 964 965 /* If the caller wants less than a full FIFO's worth of data, 966 * go through software emulation. Otherwise we may have to throw 967 * away data. */ 968 if (length < fifofull) 969 return parport_ieee1284_ecp_read_data (port, buf, 970 length, flags); 971 972 if (port->ieee1284.phase != IEEE1284_PH_REV_IDLE) { 973 /* change to reverse-idle phase (must be in forward-idle) */ 974 975 /* Event 38: Set nAutoFd low (also make sure nStrobe is high) */ 976 parport_frob_control (port, 977 PARPORT_CONTROL_AUTOFD 978 | PARPORT_CONTROL_STROBE, 979 PARPORT_CONTROL_AUTOFD); 980 parport_pc_data_reverse (port); /* Must be in PS2 mode */ 981 udelay (5); 982 /* Event 39: Set nInit low to initiate bus reversal */ 983 parport_frob_control (port, 984 PARPORT_CONTROL_INIT, 985 0); 986 /* Event 40: Wait for nAckReverse (PError) to go low */ 987 r = parport_wait_peripheral (port, PARPORT_STATUS_PAPEROUT, 0); 988 if (r) { 989 printk (KERN_DEBUG "%s: PE timeout Event 40 (%d) " 990 "in ecp_read_block_pio\n", port->name, r); 991 return 0; 992 } 993 } 994 995 /* Set up ECP FIFO mode.*/ 996 /* parport_pc_frob_control (port, 997 PARPORT_CONTROL_STROBE | 998 PARPORT_CONTROL_AUTOFD, 999 PARPORT_CONTROL_AUTOFD); */ 1000 r = change_mode (port, ECR_ECP); /* ECP FIFO */ 1001 if (r) printk (KERN_DEBUG "%s: Warning change_mode ECR_ECP failed\n", port->name); 1002 1003 port->ieee1284.phase = IEEE1284_PH_REV_DATA; 1004 1005 /* the first byte must be collected manually */ 1006 dump_parport_state ("pre 43", port); 1007 /* Event 43: Wait for nAck to go low */ 1008 r = parport_wait_peripheral (port, PARPORT_STATUS_ACK, 0); 1009 if (r) { 1010 /* timed out while reading -- no data */ 1011 printk (KERN_DEBUG "PIO read timed out (initial byte)\n"); 1012 goto out_no_data; 1013 } 1014 /* read byte */ 1015 *bufp++ = inb (DATA (port)); 1016 left--; 1017 dump_parport_state ("43-44", port); 1018 /* Event 44: nAutoFd (HostAck) goes high to acknowledge */ 1019 parport_pc_frob_control (port, 1020 PARPORT_CONTROL_AUTOFD, 1021 0); 1022 dump_parport_state ("pre 45", port); 1023 /* Event 45: Wait for nAck to go high */ 1024 /* r = parport_wait_peripheral (port, PARPORT_STATUS_ACK, PARPORT_STATUS_ACK); */ 1025 dump_parport_state ("post 45", port); 1026 r = 0; 1027 if (r) { 1028 /* timed out while waiting for peripheral to respond to ack */ 1029 printk (KERN_DEBUG "ECP PIO read timed out (waiting for nAck)\n"); 1030 1031 /* keep hold of the byte we've got already */ 1032 goto out_no_data; 1033 } 1034 /* Event 46: nAutoFd (HostAck) goes low to accept more data */ 1035 parport_pc_frob_control (port, 1036 PARPORT_CONTROL_AUTOFD, 1037 PARPORT_CONTROL_AUTOFD); 1038 1039 1040 dump_parport_state ("rev idle", port); 1041 /* Do the transfer. */ 1042 while (left > fifofull) { 1043 int ret; 1044 unsigned long expire = jiffies + port->cad->timeout; 1045 unsigned char ecrval = inb (ECONTROL (port)); 1046 1047 if (need_resched() && time_before (jiffies, expire)) 1048 /* Can't yield the port. */ 1049 schedule (); 1050 1051 /* At this point, the FIFO may already be full. In 1052 * that case ECP is already holding back the 1053 * peripheral (assuming proper design) with a delayed 1054 * handshake. Work fast to avoid a peripheral 1055 * timeout. */ 1056 1057 if (ecrval & 0x01) { 1058 /* FIFO is empty. Wait for interrupt. */ 1059 dump_parport_state ("FIFO empty", port); 1060 1061 /* Anyone else waiting for the port? */ 1062 if (port->waithead) { 1063 printk (KERN_DEBUG "Somebody wants the port\n"); 1064 break; 1065 } 1066 1067 /* Clear serviceIntr */ 1068 ECR_WRITE (port, ecrval & ~(1<<2)); 1069 false_alarm: 1070 dump_parport_state ("waiting", port); 1071 ret = parport_wait_event (port, HZ); 1072 DPRINTK (KERN_DEBUG "parport_wait_event returned %d\n", ret); 1073 if (ret < 0) 1074 break; 1075 ret = 0; 1076 if (!time_before (jiffies, expire)) { 1077 /* Timed out. */ 1078 dump_parport_state ("timeout", port); 1079 printk (KERN_DEBUG "PIO read timed out\n"); 1080 break; 1081 } 1082 ecrval = inb (ECONTROL (port)); 1083 if (!(ecrval & (1<<2))) { 1084 if (need_resched() && 1085 time_before (jiffies, expire)) { 1086 schedule (); 1087 } 1088 goto false_alarm; 1089 } 1090 1091 /* Depending on how the FIFO threshold was 1092 * set, how long interrupt service took, and 1093 * how fast the peripheral is, we might be 1094 * lucky and have a just filled FIFO. */ 1095 continue; 1096 } 1097 1098 if (ecrval & 0x02) { 1099 /* FIFO is full. */ 1100 dump_parport_state ("FIFO full", port); 1101 insb (fifo, bufp, fifo_depth); 1102 bufp += fifo_depth; 1103 left -= fifo_depth; 1104 continue; 1105 } 1106 1107 DPRINTK (KERN_DEBUG "*** ecp_read_block_pio: reading one byte from the FIFO\n"); 1108 1109 /* FIFO not filled. We will cycle this loop for a while 1110 * and either the peripheral will fill it faster, 1111 * tripping a fast empty with insb, or we empty it. */ 1112 *bufp++ = inb (fifo); 1113 left--; 1114 } 1115 1116 /* scoop up anything left in the FIFO */ 1117 while (left && !(inb (ECONTROL (port) & 0x01))) { 1118 *bufp++ = inb (fifo); 1119 left--; 1120 } 1121 1122 port->ieee1284.phase = IEEE1284_PH_REV_IDLE; 1123 dump_parport_state ("rev idle2", port); 1124 1125 out_no_data: 1126 1127 /* Go to forward idle mode to shut the peripheral up (event 47). */ 1128 parport_frob_control (port, PARPORT_CONTROL_INIT, PARPORT_CONTROL_INIT); 1129 1130 /* event 49: PError goes high */ 1131 r = parport_wait_peripheral (port, 1132 PARPORT_STATUS_PAPEROUT, 1133 PARPORT_STATUS_PAPEROUT); 1134 if (r) { 1135 printk (KERN_DEBUG 1136 "%s: PE timeout FWDIDLE (%d) in ecp_read_block_pio\n", 1137 port->name, r); 1138 } 1139 1140 port->ieee1284.phase = IEEE1284_PH_FWD_IDLE; 1141 1142 /* Finish up. */ 1143 { 1144 int lost = get_fifo_residue (port); 1145 if (lost) 1146 /* Shouldn't happen with compliant peripherals. */ 1147 printk (KERN_DEBUG "%s: DATA LOSS (%d bytes)!\n", 1148 port->name, lost); 1149 } 1150 1151 dump_parport_state ("fwd idle", port); 1152 return length - left; 1153 } 1154 #endif /* 0 */ 1155 #endif /* IEEE 1284 support */ 1156 #endif /* Allowed to use FIFO/DMA */ 1157 1158 1159 /* 1160 * ****************************************** 1161 * INITIALISATION AND MODULE STUFF BELOW HERE 1162 * ****************************************** 1163 */ 1164 1165 /* GCC is not inlining extern inline function later overwriten to non-inline, 1166 so we use outlined_ variants here. */ 1167 static const struct parport_operations parport_pc_ops = 1168 { 1169 .write_data = parport_pc_write_data, 1170 .read_data = parport_pc_read_data, 1171 1172 .write_control = parport_pc_write_control, 1173 .read_control = parport_pc_read_control, 1174 .frob_control = parport_pc_frob_control, 1175 1176 .read_status = parport_pc_read_status, 1177 1178 .enable_irq = parport_pc_enable_irq, 1179 .disable_irq = parport_pc_disable_irq, 1180 1181 .data_forward = parport_pc_data_forward, 1182 .data_reverse = parport_pc_data_reverse, 1183 1184 .init_state = parport_pc_init_state, 1185 .save_state = parport_pc_save_state, 1186 .restore_state = parport_pc_restore_state, 1187 1188 .epp_write_data = parport_ieee1284_epp_write_data, 1189 .epp_read_data = parport_ieee1284_epp_read_data, 1190 .epp_write_addr = parport_ieee1284_epp_write_addr, 1191 .epp_read_addr = parport_ieee1284_epp_read_addr, 1192 1193 .ecp_write_data = parport_ieee1284_ecp_write_data, 1194 .ecp_read_data = parport_ieee1284_ecp_read_data, 1195 .ecp_write_addr = parport_ieee1284_ecp_write_addr, 1196 1197 .compat_write_data = parport_ieee1284_write_compat, 1198 .nibble_read_data = parport_ieee1284_read_nibble, 1199 .byte_read_data = parport_ieee1284_read_byte, 1200 1201 .owner = THIS_MODULE, 1202 }; 1203 1204 #ifdef CONFIG_PARPORT_PC_SUPERIO 1205 /* Super-IO chipset detection, Winbond, SMSC */ 1206 static void __devinit show_parconfig_smsc37c669(int io, int key) 1207 { 1208 int cr1,cr4,cra,cr23,cr26,cr27,i=0; 1209 static const char *const modes[]={ 1210 "SPP and Bidirectional (PS/2)", 1211 "EPP and SPP", 1212 "ECP", 1213 "ECP and EPP" }; 1214 1215 outb(key,io); 1216 outb(key,io); 1217 outb(1,io); 1218 cr1=inb(io+1); 1219 outb(4,io); 1220 cr4=inb(io+1); 1221 outb(0x0a,io); 1222 cra=inb(io+1); 1223 outb(0x23,io); 1224 cr23=inb(io+1); 1225 outb(0x26,io); 1226 cr26=inb(io+1); 1227 outb(0x27,io); 1228 cr27=inb(io+1); 1229 outb(0xaa,io); 1230 1231 if (verbose_probing) { 1232 printk (KERN_INFO "SMSC 37c669 LPT Config: cr_1=0x%02x, 4=0x%02x, " 1233 "A=0x%2x, 23=0x%02x, 26=0x%02x, 27=0x%02x\n", 1234 cr1,cr4,cra,cr23,cr26,cr27); 1235 1236 /* The documentation calls DMA and IRQ-Lines by letters, so 1237 the board maker can/will wire them 1238 appropriately/randomly... G=reserved H=IDE-irq, */ 1239 printk (KERN_INFO "SMSC LPT Config: io=0x%04x, irq=%c, dma=%c, " 1240 "fifo threshold=%d\n", cr23*4, 1241 (cr27 &0x0f) ? 'A'-1+(cr27 &0x0f): '-', 1242 (cr26 &0x0f) ? 'A'-1+(cr26 &0x0f): '-', cra & 0x0f); 1243 printk(KERN_INFO "SMSC LPT Config: enabled=%s power=%s\n", 1244 (cr23*4 >=0x100) ?"yes":"no", (cr1 & 4) ? "yes" : "no"); 1245 printk(KERN_INFO "SMSC LPT Config: Port mode=%s, EPP version =%s\n", 1246 (cr1 & 0x08 ) ? "Standard mode only (SPP)" : modes[cr4 & 0x03], 1247 (cr4 & 0x40) ? "1.7" : "1.9"); 1248 } 1249 1250 /* Heuristics ! BIOS setup for this mainboard device limits 1251 the choices to standard settings, i.e. io-address and IRQ 1252 are related, however DMA can be 1 or 3, assume DMA_A=DMA1, 1253 DMA_C=DMA3 (this is true e.g. for TYAN 1564D Tomcat IV) */ 1254 if(cr23*4 >=0x100) { /* if active */ 1255 while((superios[i].io!= 0) && (i<NR_SUPERIOS)) 1256 i++; 1257 if(i==NR_SUPERIOS) 1258 printk(KERN_INFO "Super-IO: too many chips!\n"); 1259 else { 1260 int d; 1261 switch (cr23*4) { 1262 case 0x3bc: 1263 superios[i].io = 0x3bc; 1264 superios[i].irq = 7; 1265 break; 1266 case 0x378: 1267 superios[i].io = 0x378; 1268 superios[i].irq = 7; 1269 break; 1270 case 0x278: 1271 superios[i].io = 0x278; 1272 superios[i].irq = 5; 1273 } 1274 d=(cr26 &0x0f); 1275 if((d==1) || (d==3)) 1276 superios[i].dma= d; 1277 else 1278 superios[i].dma= PARPORT_DMA_NONE; 1279 } 1280 } 1281 } 1282 1283 1284 static void __devinit show_parconfig_winbond(int io, int key) 1285 { 1286 int cr30,cr60,cr61,cr70,cr74,crf0,i=0; 1287 static const char *const modes[] = { 1288 "Standard (SPP) and Bidirectional(PS/2)", /* 0 */ 1289 "EPP-1.9 and SPP", 1290 "ECP", 1291 "ECP and EPP-1.9", 1292 "Standard (SPP)", 1293 "EPP-1.7 and SPP", /* 5 */ 1294 "undefined!", 1295 "ECP and EPP-1.7" }; 1296 static char *const irqtypes[] = { 1297 "pulsed low, high-Z", 1298 "follows nACK" }; 1299 1300 /* The registers are called compatible-PnP because the 1301 register layout is modelled after ISA-PnP, the access 1302 method is just another ... */ 1303 outb(key,io); 1304 outb(key,io); 1305 outb(0x07,io); /* Register 7: Select Logical Device */ 1306 outb(0x01,io+1); /* LD1 is Parallel Port */ 1307 outb(0x30,io); 1308 cr30=inb(io+1); 1309 outb(0x60,io); 1310 cr60=inb(io+1); 1311 outb(0x61,io); 1312 cr61=inb(io+1); 1313 outb(0x70,io); 1314 cr70=inb(io+1); 1315 outb(0x74,io); 1316 cr74=inb(io+1); 1317 outb(0xf0,io); 1318 crf0=inb(io+1); 1319 outb(0xaa,io); 1320 1321 if (verbose_probing) { 1322 printk(KERN_INFO "Winbond LPT Config: cr_30=%02x 60,61=%02x%02x " 1323 "70=%02x 74=%02x, f0=%02x\n", cr30,cr60,cr61,cr70,cr74,crf0); 1324 printk(KERN_INFO "Winbond LPT Config: active=%s, io=0x%02x%02x irq=%d, ", 1325 (cr30 & 0x01) ? "yes":"no", cr60,cr61,cr70&0x0f ); 1326 if ((cr74 & 0x07) > 3) 1327 printk("dma=none\n"); 1328 else 1329 printk("dma=%d\n",cr74 & 0x07); 1330 printk(KERN_INFO "Winbond LPT Config: irqtype=%s, ECP fifo threshold=%d\n", 1331 irqtypes[crf0>>7], (crf0>>3)&0x0f); 1332 printk(KERN_INFO "Winbond LPT Config: Port mode=%s\n", modes[crf0 & 0x07]); 1333 } 1334 1335 if(cr30 & 0x01) { /* the settings can be interrogated later ... */ 1336 while((superios[i].io!= 0) && (i<NR_SUPERIOS)) 1337 i++; 1338 if(i==NR_SUPERIOS) 1339 printk(KERN_INFO "Super-IO: too many chips!\n"); 1340 else { 1341 superios[i].io = (cr60<<8)|cr61; 1342 superios[i].irq = cr70&0x0f; 1343 superios[i].dma = (((cr74 & 0x07) > 3) ? 1344 PARPORT_DMA_NONE : (cr74 & 0x07)); 1345 } 1346 } 1347 } 1348 1349 static void __devinit decode_winbond(int efer, int key, int devid, int devrev, int oldid) 1350 { 1351 const char *type = "unknown"; 1352 int id,progif=2; 1353 1354 if (devid == devrev) 1355 /* simple heuristics, we happened to read some 1356 non-winbond register */ 1357 return; 1358 1359 id=(devid<<8) | devrev; 1360 1361 /* Values are from public data sheets pdf files, I can just 1362 confirm 83977TF is correct :-) */ 1363 if (id == 0x9771) type="83977F/AF"; 1364 else if (id == 0x9773) type="83977TF / SMSC 97w33x/97w34x"; 1365 else if (id == 0x9774) type="83977ATF"; 1366 else if ((id & ~0x0f) == 0x5270) type="83977CTF / SMSC 97w36x"; 1367 else if ((id & ~0x0f) == 0x52f0) type="83977EF / SMSC 97w35x"; 1368 else if ((id & ~0x0f) == 0x5210) type="83627"; 1369 else if ((id & ~0x0f) == 0x6010) type="83697HF"; 1370 else if ((oldid &0x0f ) == 0x0a) { type="83877F"; progif=1;} 1371 else if ((oldid &0x0f ) == 0x0b) { type="83877AF"; progif=1;} 1372 else if ((oldid &0x0f ) == 0x0c) { type="83877TF"; progif=1;} 1373 else if ((oldid &0x0f ) == 0x0d) { type="83877ATF"; progif=1;} 1374 else progif=0; 1375 1376 if (verbose_probing) 1377 printk(KERN_INFO "Winbond chip at EFER=0x%x key=0x%02x " 1378 "devid=%02x devrev=%02x oldid=%02x type=%s\n", 1379 efer, key, devid, devrev, oldid, type); 1380 1381 if (progif == 2) 1382 show_parconfig_winbond(efer,key); 1383 } 1384 1385 static void __devinit decode_smsc(int efer, int key, int devid, int devrev) 1386 { 1387 const char *type = "unknown"; 1388 void (*func)(int io, int key); 1389 int id; 1390 1391 if (devid == devrev) 1392 /* simple heuristics, we happened to read some 1393 non-smsc register */ 1394 return; 1395 1396 func=NULL; 1397 id=(devid<<8) | devrev; 1398 1399 if (id==0x0302) {type="37c669"; func=show_parconfig_smsc37c669;} 1400 else if (id==0x6582) type="37c665IR"; 1401 else if (devid==0x65) type="37c665GT"; 1402 else if (devid==0x66) type="37c666GT"; 1403 1404 if (verbose_probing) 1405 printk(KERN_INFO "SMSC chip at EFER=0x%x " 1406 "key=0x%02x devid=%02x devrev=%02x type=%s\n", 1407 efer, key, devid, devrev, type); 1408 1409 if (func) 1410 func(efer,key); 1411 } 1412 1413 1414 static void __devinit winbond_check(int io, int key) 1415 { 1416 int devid,devrev,oldid,x_devid,x_devrev,x_oldid; 1417 1418 if (!request_region(io, 3, __FUNCTION__)) 1419 return; 1420 1421 /* First probe without key */ 1422 outb(0x20,io); 1423 x_devid=inb(io+1); 1424 outb(0x21,io); 1425 x_devrev=inb(io+1); 1426 outb(0x09,io); 1427 x_oldid=inb(io+1); 1428 1429 outb(key,io); 1430 outb(key,io); /* Write Magic Sequence to EFER, extended 1431 funtion enable register */ 1432 outb(0x20,io); /* Write EFIR, extended function index register */ 1433 devid=inb(io+1); /* Read EFDR, extended function data register */ 1434 outb(0x21,io); 1435 devrev=inb(io+1); 1436 outb(0x09,io); 1437 oldid=inb(io+1); 1438 outb(0xaa,io); /* Magic Seal */ 1439 1440 if ((x_devid == devid) && (x_devrev == devrev) && (x_oldid == oldid)) 1441 goto out; /* protection against false positives */ 1442 1443 decode_winbond(io,key,devid,devrev,oldid); 1444 out: 1445 release_region(io, 3); 1446 } 1447 1448 static void __devinit winbond_check2(int io,int key) 1449 { 1450 int devid,devrev,oldid,x_devid,x_devrev,x_oldid; 1451 1452 if (!request_region(io, 3, __FUNCTION__)) 1453 return; 1454 1455 /* First probe without the key */ 1456 outb(0x20,io+2); 1457 x_devid=inb(io+2); 1458 outb(0x21,io+1); 1459 x_devrev=inb(io+2); 1460 outb(0x09,io+1); 1461 x_oldid=inb(io+2); 1462 1463 outb(key,io); /* Write Magic Byte to EFER, extended 1464 funtion enable register */ 1465 outb(0x20,io+2); /* Write EFIR, extended function index register */ 1466 devid=inb(io+2); /* Read EFDR, extended function data register */ 1467 outb(0x21,io+1); 1468 devrev=inb(io+2); 1469 outb(0x09,io+1); 1470 oldid=inb(io+2); 1471 outb(0xaa,io); /* Magic Seal */ 1472 1473 if ((x_devid == devid) && (x_devrev == devrev) && (x_oldid == oldid)) 1474 goto out; /* protection against false positives */ 1475 1476 decode_winbond(io,key,devid,devrev,oldid); 1477 out: 1478 release_region(io, 3); 1479 } 1480 1481 static void __devinit smsc_check(int io, int key) 1482 { 1483 int id,rev,oldid,oldrev,x_id,x_rev,x_oldid,x_oldrev; 1484 1485 if (!request_region(io, 3, __FUNCTION__)) 1486 return; 1487 1488 /* First probe without the key */ 1489 outb(0x0d,io); 1490 x_oldid=inb(io+1); 1491 outb(0x0e,io); 1492 x_oldrev=inb(io+1); 1493 outb(0x20,io); 1494 x_id=inb(io+1); 1495 outb(0x21,io); 1496 x_rev=inb(io+1); 1497 1498 outb(key,io); 1499 outb(key,io); /* Write Magic Sequence to EFER, extended 1500 funtion enable register */ 1501 outb(0x0d,io); /* Write EFIR, extended function index register */ 1502 oldid=inb(io+1); /* Read EFDR, extended function data register */ 1503 outb(0x0e,io); 1504 oldrev=inb(io+1); 1505 outb(0x20,io); 1506 id=inb(io+1); 1507 outb(0x21,io); 1508 rev=inb(io+1); 1509 outb(0xaa,io); /* Magic Seal */ 1510 1511 if ((x_id == id) && (x_oldrev == oldrev) && 1512 (x_oldid == oldid) && (x_rev == rev)) 1513 goto out; /* protection against false positives */ 1514 1515 decode_smsc(io,key,oldid,oldrev); 1516 out: 1517 release_region(io, 3); 1518 } 1519 1520 1521 static void __devinit detect_and_report_winbond (void) 1522 { 1523 if (verbose_probing) 1524 printk(KERN_DEBUG "Winbond Super-IO detection, now testing ports 3F0,370,250,4E,2E ...\n"); 1525 winbond_check(0x3f0,0x87); 1526 winbond_check(0x370,0x87); 1527 winbond_check(0x2e ,0x87); 1528 winbond_check(0x4e ,0x87); 1529 winbond_check(0x3f0,0x86); 1530 winbond_check2(0x250,0x88); 1531 winbond_check2(0x250,0x89); 1532 } 1533 1534 static void __devinit detect_and_report_smsc (void) 1535 { 1536 if (verbose_probing) 1537 printk(KERN_DEBUG "SMSC Super-IO detection, now testing Ports 2F0, 370 ...\n"); 1538 smsc_check(0x3f0,0x55); 1539 smsc_check(0x370,0x55); 1540 smsc_check(0x3f0,0x44); 1541 smsc_check(0x370,0x44); 1542 } 1543 1544 static void __devinit detect_and_report_it87(void) 1545 { 1546 u16 dev; 1547 u8 r; 1548 if (verbose_probing) 1549 printk(KERN_DEBUG "IT8705 Super-IO detection, now testing port 2E ...\n"); 1550 if (!request_region(0x2e, 1, __FUNCTION__)) 1551 return; 1552 outb(0x87, 0x2e); 1553 outb(0x01, 0x2e); 1554 outb(0x55, 0x2e); 1555 outb(0x55, 0x2e); 1556 outb(0x20, 0x2e); 1557 dev = inb(0x2f) << 8; 1558 outb(0x21, 0x2e); 1559 dev |= inb(0x2f); 1560 if (dev == 0x8712 || dev == 0x8705 || dev == 0x8715 || 1561 dev == 0x8716 || dev == 0x8718 || dev == 0x8726) { 1562 printk(KERN_INFO "IT%04X SuperIO detected.\n", dev); 1563 outb(0x07, 0x2E); /* Parallel Port */ 1564 outb(0x03, 0x2F); 1565 outb(0xF0, 0x2E); /* BOOT 0x80 off */ 1566 r = inb(0x2f); 1567 outb(0xF0, 0x2E); 1568 outb(r | 8, 0x2F); 1569 outb(0x02, 0x2E); /* Lock */ 1570 outb(0x02, 0x2F); 1571 } 1572 release_region(0x2e, 1); 1573 } 1574 #endif /* CONFIG_PARPORT_PC_SUPERIO */ 1575 1576 static int get_superio_dma (struct parport *p) 1577 { 1578 int i=0; 1579 while( (superios[i].io != p->base) && (i<NR_SUPERIOS)) 1580 i++; 1581 if (i!=NR_SUPERIOS) 1582 return superios[i].dma; 1583 return PARPORT_DMA_NONE; 1584 } 1585 1586 static int get_superio_irq (struct parport *p) 1587 { 1588 int i=0; 1589 while( (superios[i].io != p->base) && (i<NR_SUPERIOS)) 1590 i++; 1591 if (i!=NR_SUPERIOS) 1592 return superios[i].irq; 1593 return PARPORT_IRQ_NONE; 1594 } 1595 1596 1597 /* --- Mode detection ------------------------------------- */ 1598 1599 /* 1600 * Checks for port existence, all ports support SPP MODE 1601 * Returns: 1602 * 0 : No parallel port at this address 1603 * PARPORT_MODE_PCSPP : SPP port detected 1604 * (if the user specified an ioport himself, 1605 * this shall always be the case!) 1606 * 1607 */ 1608 static int parport_SPP_supported(struct parport *pb) 1609 { 1610 unsigned char r, w; 1611 1612 /* 1613 * first clear an eventually pending EPP timeout 1614 * I (sailer@ife.ee.ethz.ch) have an SMSC chipset 1615 * that does not even respond to SPP cycles if an EPP 1616 * timeout is pending 1617 */ 1618 clear_epp_timeout(pb); 1619 1620 /* Do a simple read-write test to make sure the port exists. */ 1621 w = 0xc; 1622 outb (w, CONTROL (pb)); 1623 1624 /* Is there a control register that we can read from? Some 1625 * ports don't allow reads, so read_control just returns a 1626 * software copy. Some ports _do_ allow reads, so bypass the 1627 * software copy here. In addition, some bits aren't 1628 * writable. */ 1629 r = inb (CONTROL (pb)); 1630 if ((r & 0xf) == w) { 1631 w = 0xe; 1632 outb (w, CONTROL (pb)); 1633 r = inb (CONTROL (pb)); 1634 outb (0xc, CONTROL (pb)); 1635 if ((r & 0xf) == w) 1636 return PARPORT_MODE_PCSPP; 1637 } 1638 1639 if (user_specified) 1640 /* That didn't work, but the user thinks there's a 1641 * port here. */ 1642 printk (KERN_INFO "parport 0x%lx (WARNING): CTR: " 1643 "wrote 0x%02x, read 0x%02x\n", pb->base, w, r); 1644 1645 /* Try the data register. The data lines aren't tri-stated at 1646 * this stage, so we expect back what we wrote. */ 1647 w = 0xaa; 1648 parport_pc_write_data (pb, w); 1649 r = parport_pc_read_data (pb); 1650 if (r == w) { 1651 w = 0x55; 1652 parport_pc_write_data (pb, w); 1653 r = parport_pc_read_data (pb); 1654 if (r == w) 1655 return PARPORT_MODE_PCSPP; 1656 } 1657 1658 if (user_specified) { 1659 /* Didn't work, but the user is convinced this is the 1660 * place. */ 1661 printk (KERN_INFO "parport 0x%lx (WARNING): DATA: " 1662 "wrote 0x%02x, read 0x%02x\n", pb->base, w, r); 1663 printk (KERN_INFO "parport 0x%lx: You gave this address, " 1664 "but there is probably no parallel port there!\n", 1665 pb->base); 1666 } 1667 1668 /* It's possible that we can't read the control register or 1669 * the data register. In that case just believe the user. */ 1670 if (user_specified) 1671 return PARPORT_MODE_PCSPP; 1672 1673 return 0; 1674 } 1675 1676 /* Check for ECR 1677 * 1678 * Old style XT ports alias io ports every 0x400, hence accessing ECR 1679 * on these cards actually accesses the CTR. 1680 * 1681 * Modern cards don't do this but reading from ECR will return 0xff 1682 * regardless of what is written here if the card does NOT support 1683 * ECP. 1684 * 1685 * We first check to see if ECR is the same as CTR. If not, the low 1686 * two bits of ECR aren't writable, so we check by writing ECR and 1687 * reading it back to see if it's what we expect. 1688 */ 1689 static int parport_ECR_present(struct parport *pb) 1690 { 1691 struct parport_pc_private *priv = pb->private_data; 1692 unsigned char r = 0xc; 1693 1694 outb (r, CONTROL (pb)); 1695 if ((inb (ECONTROL (pb)) & 0x3) == (r & 0x3)) { 1696 outb (r ^ 0x2, CONTROL (pb)); /* Toggle bit 1 */ 1697 1698 r = inb (CONTROL (pb)); 1699 if ((inb (ECONTROL (pb)) & 0x2) == (r & 0x2)) 1700 goto no_reg; /* Sure that no ECR register exists */ 1701 } 1702 1703 if ((inb (ECONTROL (pb)) & 0x3 ) != 0x1) 1704 goto no_reg; 1705 1706 ECR_WRITE (pb, 0x34); 1707 if (inb (ECONTROL (pb)) != 0x35) 1708 goto no_reg; 1709 1710 priv->ecr = 1; 1711 outb (0xc, CONTROL (pb)); 1712 1713 /* Go to mode 000 */ 1714 frob_set_mode (pb, ECR_SPP); 1715 1716 return 1; 1717 1718 no_reg: 1719 outb (0xc, CONTROL (pb)); 1720 return 0; 1721 } 1722 1723 #ifdef CONFIG_PARPORT_1284 1724 /* Detect PS/2 support. 1725 * 1726 * Bit 5 (0x20) sets the PS/2 data direction; setting this high 1727 * allows us to read data from the data lines. In theory we would get back 1728 * 0xff but any peripheral attached to the port may drag some or all of the 1729 * lines down to zero. So if we get back anything that isn't the contents 1730 * of the data register we deem PS/2 support to be present. 1731 * 1732 * Some SPP ports have "half PS/2" ability - you can't turn off the line 1733 * drivers, but an external peripheral with sufficiently beefy drivers of 1734 * its own can overpower them and assert its own levels onto the bus, from 1735 * where they can then be read back as normal. Ports with this property 1736 * and the right type of device attached are likely to fail the SPP test, 1737 * (as they will appear to have stuck bits) and so the fact that they might 1738 * be misdetected here is rather academic. 1739 */ 1740 1741 static int parport_PS2_supported(struct parport *pb) 1742 { 1743 int ok = 0; 1744 1745 clear_epp_timeout(pb); 1746 1747 /* try to tri-state the buffer */ 1748 parport_pc_data_reverse (pb); 1749 1750 parport_pc_write_data(pb, 0x55); 1751 if (parport_pc_read_data(pb) != 0x55) ok++; 1752 1753 parport_pc_write_data(pb, 0xaa); 1754 if (parport_pc_read_data(pb) != 0xaa) ok++; 1755 1756 /* cancel input mode */ 1757 parport_pc_data_forward (pb); 1758 1759 if (ok) { 1760 pb->modes |= PARPORT_MODE_TRISTATE; 1761 } else { 1762 struct parport_pc_private *priv = pb->private_data; 1763 priv->ctr_writable &= ~0x20; 1764 } 1765 1766 return ok; 1767 } 1768 1769 #ifdef CONFIG_PARPORT_PC_FIFO 1770 static int parport_ECP_supported(struct parport *pb) 1771 { 1772 int i; 1773 int config, configb; 1774 int pword; 1775 struct parport_pc_private *priv = pb->private_data; 1776 /* Translate ECP intrLine to ISA irq value */ 1777 static const int intrline[]= { 0, 7, 9, 10, 11, 14, 15, 5 }; 1778 1779 /* If there is no ECR, we have no hope of supporting ECP. */ 1780 if (!priv->ecr) 1781 return 0; 1782 1783 /* Find out FIFO depth */ 1784 ECR_WRITE (pb, ECR_SPP << 5); /* Reset FIFO */ 1785 ECR_WRITE (pb, ECR_TST << 5); /* TEST FIFO */ 1786 for (i=0; i < 1024 && !(inb (ECONTROL (pb)) & 0x02); i++) 1787 outb (0xaa, FIFO (pb)); 1788 1789 /* 1790 * Using LGS chipset it uses ECR register, but 1791 * it doesn't support ECP or FIFO MODE 1792 */ 1793 if (i == 1024) { 1794 ECR_WRITE (pb, ECR_SPP << 5); 1795 return 0; 1796 } 1797 1798 priv->fifo_depth = i; 1799 if (verbose_probing) 1800 printk (KERN_DEBUG "0x%lx: FIFO is %d bytes\n", pb->base, i); 1801 1802 /* Find out writeIntrThreshold */ 1803 frob_econtrol (pb, 1<<2, 1<<2); 1804 frob_econtrol (pb, 1<<2, 0); 1805 for (i = 1; i <= priv->fifo_depth; i++) { 1806 inb (FIFO (pb)); 1807 udelay (50); 1808 if (inb (ECONTROL (pb)) & (1<<2)) 1809 break; 1810 } 1811 1812 if (i <= priv->fifo_depth) { 1813 if (verbose_probing) 1814 printk (KERN_DEBUG "0x%lx: writeIntrThreshold is %d\n", 1815 pb->base, i); 1816 } else 1817 /* Number of bytes we know we can write if we get an 1818 interrupt. */ 1819 i = 0; 1820 1821 priv->writeIntrThreshold = i; 1822 1823 /* Find out readIntrThreshold */ 1824 frob_set_mode (pb, ECR_PS2); /* Reset FIFO and enable PS2 */ 1825 parport_pc_data_reverse (pb); /* Must be in PS2 mode */ 1826 frob_set_mode (pb, ECR_TST); /* Test FIFO */ 1827 frob_econtrol (pb, 1<<2, 1<<2); 1828 frob_econtrol (pb, 1<<2, 0); 1829 for (i = 1; i <= priv->fifo_depth; i++) { 1830 outb (0xaa, FIFO (pb)); 1831 if (inb (ECONTROL (pb)) & (1<<2)) 1832 break; 1833 } 1834 1835 if (i <= priv->fifo_depth) { 1836 if (verbose_probing) 1837 printk (KERN_INFO "0x%lx: readIntrThreshold is %d\n", 1838 pb->base, i); 1839 } else 1840 /* Number of bytes we can read if we get an interrupt. */ 1841 i = 0; 1842 1843 priv->readIntrThreshold = i; 1844 1845 ECR_WRITE (pb, ECR_SPP << 5); /* Reset FIFO */ 1846 ECR_WRITE (pb, 0xf4); /* Configuration mode */ 1847 config = inb (CONFIGA (pb)); 1848 pword = (config >> 4) & 0x7; 1849 switch (pword) { 1850 case 0: 1851 pword = 2; 1852 printk (KERN_WARNING "0x%lx: Unsupported pword size!\n", 1853 pb->base); 1854 break; 1855 case 2: 1856 pword = 4; 1857 printk (KERN_WARNING "0x%lx: Unsupported pword size!\n", 1858 pb->base); 1859 break; 1860 default: 1861 printk (KERN_WARNING "0x%lx: Unknown implementation ID\n", 1862 pb->base); 1863 /* Assume 1 */ 1864 case 1: 1865 pword = 1; 1866 } 1867 priv->pword = pword; 1868 1869 if (verbose_probing) { 1870 printk (KERN_DEBUG "0x%lx: PWord is %d bits\n", pb->base, 8 * pword); 1871 1872 printk (KERN_DEBUG "0x%lx: Interrupts are ISA-%s\n", pb->base, 1873 config & 0x80 ? "Level" : "Pulses"); 1874 1875 configb = inb (CONFIGB (pb)); 1876 printk (KERN_DEBUG "0x%lx: ECP port cfgA=0x%02x cfgB=0x%02x\n", 1877 pb->base, config, configb); 1878 printk (KERN_DEBUG "0x%lx: ECP settings irq=", pb->base); 1879 if ((configb >>3) & 0x07) 1880 printk("%d",intrline[(configb >>3) & 0x07]); 1881 else 1882 printk("<none or set by other means>"); 1883 printk (" dma="); 1884 if( (configb & 0x03 ) == 0x00) 1885 printk("<none or set by other means>\n"); 1886 else 1887 printk("%d\n",configb & 0x07); 1888 } 1889 1890 /* Go back to mode 000 */ 1891 frob_set_mode (pb, ECR_SPP); 1892 1893 return 1; 1894 } 1895 #endif 1896 1897 static int parport_ECPPS2_supported(struct parport *pb) 1898 { 1899 const struct parport_pc_private *priv = pb->private_data; 1900 int result; 1901 unsigned char oecr; 1902 1903 if (!priv->ecr) 1904 return 0; 1905 1906 oecr = inb (ECONTROL (pb)); 1907 ECR_WRITE (pb, ECR_PS2 << 5); 1908 result = parport_PS2_supported(pb); 1909 ECR_WRITE (pb, oecr); 1910 return result; 1911 } 1912 1913 /* EPP mode detection */ 1914 1915 static int parport_EPP_supported(struct parport *pb) 1916 { 1917 const struct parport_pc_private *priv = pb->private_data; 1918 1919 /* 1920 * Theory: 1921 * Bit 0 of STR is the EPP timeout bit, this bit is 0 1922 * when EPP is possible and is set high when an EPP timeout 1923 * occurs (EPP uses the HALT line to stop the CPU while it does 1924 * the byte transfer, an EPP timeout occurs if the attached 1925 * device fails to respond after 10 micro seconds). 1926 * 1927 * This bit is cleared by either reading it (National Semi) 1928 * or writing a 1 to the bit (SMC, UMC, WinBond), others ??? 1929 * This bit is always high in non EPP modes. 1930 */ 1931 1932 /* If EPP timeout bit clear then EPP available */ 1933 if (!clear_epp_timeout(pb)) { 1934 return 0; /* No way to clear timeout */ 1935 } 1936 1937 /* Check for Intel bug. */ 1938 if (priv->ecr) { 1939 unsigned char i; 1940 for (i = 0x00; i < 0x80; i += 0x20) { 1941 ECR_WRITE (pb, i); 1942 if (clear_epp_timeout (pb)) { 1943 /* Phony EPP in ECP. */ 1944 return 0; 1945 } 1946 } 1947 } 1948 1949 pb->modes |= PARPORT_MODE_EPP; 1950 1951 /* Set up access functions to use EPP hardware. */ 1952 pb->ops->epp_read_data = parport_pc_epp_read_data; 1953 pb->ops->epp_write_data = parport_pc_epp_write_data; 1954 pb->ops->epp_read_addr = parport_pc_epp_read_addr; 1955 pb->ops->epp_write_addr = parport_pc_epp_write_addr; 1956 1957 return 1; 1958 } 1959 1960 static int parport_ECPEPP_supported(struct parport *pb) 1961 { 1962 struct parport_pc_private *priv = pb->private_data; 1963 int result; 1964 unsigned char oecr; 1965 1966 if (!priv->ecr) { 1967 return 0; 1968 } 1969 1970 oecr = inb (ECONTROL (pb)); 1971 /* Search for SMC style EPP+ECP mode */ 1972 ECR_WRITE (pb, 0x80); 1973 outb (0x04, CONTROL (pb)); 1974 result = parport_EPP_supported(pb); 1975 1976 ECR_WRITE (pb, oecr); 1977 1978 if (result) { 1979 /* Set up access functions to use ECP+EPP hardware. */ 1980 pb->ops->epp_read_data = parport_pc_ecpepp_read_data; 1981 pb->ops->epp_write_data = parport_pc_ecpepp_write_data; 1982 pb->ops->epp_read_addr = parport_pc_ecpepp_read_addr; 1983 pb->ops->epp_write_addr = parport_pc_ecpepp_write_addr; 1984 } 1985 1986 return result; 1987 } 1988 1989 #else /* No IEEE 1284 support */ 1990 1991 /* Don't bother probing for modes we know we won't use. */ 1992 static int __devinit parport_PS2_supported(struct parport *pb) { return 0; } 1993 #ifdef CONFIG_PARPORT_PC_FIFO 1994 static int parport_ECP_supported(struct parport *pb) { return 0; } 1995 #endif 1996 static int __devinit parport_EPP_supported(struct parport *pb) { return 0; } 1997 static int __devinit parport_ECPEPP_supported(struct parport *pb){return 0;} 1998 static int __devinit parport_ECPPS2_supported(struct parport *pb){return 0;} 1999 2000 #endif /* No IEEE 1284 support */ 2001 2002 /* --- IRQ detection -------------------------------------- */ 2003 2004 /* Only if supports ECP mode */ 2005 static int programmable_irq_support(struct parport *pb) 2006 { 2007 int irq, intrLine; 2008 unsigned char oecr = inb (ECONTROL (pb)); 2009 static const int lookup[8] = { 2010 PARPORT_IRQ_NONE, 7, 9, 10, 11, 14, 15, 5 2011 }; 2012 2013 ECR_WRITE (pb, ECR_CNF << 5); /* Configuration MODE */ 2014 2015 intrLine = (inb (CONFIGB (pb)) >> 3) & 0x07; 2016 irq = lookup[intrLine]; 2017 2018 ECR_WRITE (pb, oecr); 2019 return irq; 2020 } 2021 2022 static int irq_probe_ECP(struct parport *pb) 2023 { 2024 int i; 2025 unsigned long irqs; 2026 2027 irqs = probe_irq_on(); 2028 2029 ECR_WRITE (pb, ECR_SPP << 5); /* Reset FIFO */ 2030 ECR_WRITE (pb, (ECR_TST << 5) | 0x04); 2031 ECR_WRITE (pb, ECR_TST << 5); 2032 2033 /* If Full FIFO sure that writeIntrThreshold is generated */ 2034 for (i=0; i < 1024 && !(inb (ECONTROL (pb)) & 0x02) ; i++) 2035 outb (0xaa, FIFO (pb)); 2036 2037 pb->irq = probe_irq_off(irqs); 2038 ECR_WRITE (pb, ECR_SPP << 5); 2039 2040 if (pb->irq <= 0) 2041 pb->irq = PARPORT_IRQ_NONE; 2042 2043 return pb->irq; 2044 } 2045 2046 /* 2047 * This detection seems that only works in National Semiconductors 2048 * This doesn't work in SMC, LGS, and Winbond 2049 */ 2050 static int irq_probe_EPP(struct parport *pb) 2051 { 2052 #ifndef ADVANCED_DETECT 2053 return PARPORT_IRQ_NONE; 2054 #else 2055 int irqs; 2056 unsigned char oecr; 2057 2058 if (pb->modes & PARPORT_MODE_PCECR) 2059 oecr = inb (ECONTROL (pb)); 2060 2061 irqs = probe_irq_on(); 2062 2063 if (pb->modes & PARPORT_MODE_PCECR) 2064 frob_econtrol (pb, 0x10, 0x10); 2065 2066 clear_epp_timeout(pb); 2067 parport_pc_frob_control (pb, 0x20, 0x20); 2068 parport_pc_frob_control (pb, 0x10, 0x10); 2069 clear_epp_timeout(pb); 2070 2071 /* Device isn't expecting an EPP read 2072 * and generates an IRQ. 2073 */ 2074 parport_pc_read_epp(pb); 2075 udelay(20); 2076 2077 pb->irq = probe_irq_off (irqs); 2078 if (pb->modes & PARPORT_MODE_PCECR) 2079 ECR_WRITE (pb, oecr); 2080 parport_pc_write_control(pb, 0xc); 2081 2082 if (pb->irq <= 0) 2083 pb->irq = PARPORT_IRQ_NONE; 2084 2085 return pb->irq; 2086 #endif /* Advanced detection */ 2087 } 2088 2089 static int irq_probe_SPP(struct parport *pb) 2090 { 2091 /* Don't even try to do this. */ 2092 return PARPORT_IRQ_NONE; 2093 } 2094 2095 /* We will attempt to share interrupt requests since other devices 2096 * such as sound cards and network cards seem to like using the 2097 * printer IRQs. 2098 * 2099 * When ECP is available we can autoprobe for IRQs. 2100 * NOTE: If we can autoprobe it, we can register the IRQ. 2101 */ 2102 static int parport_irq_probe(struct parport *pb) 2103 { 2104 struct parport_pc_private *priv = pb->private_data; 2105 2106 if (priv->ecr) { 2107 pb->irq = programmable_irq_support(pb); 2108 2109 if (pb->irq == PARPORT_IRQ_NONE) 2110 pb->irq = irq_probe_ECP(pb); 2111 } 2112 2113 if ((pb->irq == PARPORT_IRQ_NONE) && priv->ecr && 2114 (pb->modes & PARPORT_MODE_EPP)) 2115 pb->irq = irq_probe_EPP(pb); 2116 2117 clear_epp_timeout(pb); 2118 2119 if (pb->irq == PARPORT_IRQ_NONE && (pb->modes & PARPORT_MODE_EPP)) 2120 pb->irq = irq_probe_EPP(pb); 2121 2122 clear_epp_timeout(pb); 2123 2124 if (pb->irq == PARPORT_IRQ_NONE) 2125 pb->irq = irq_probe_SPP(pb); 2126 2127 if (pb->irq == PARPORT_IRQ_NONE) 2128 pb->irq = get_superio_irq(pb); 2129 2130 return pb->irq; 2131 } 2132 2133 /* --- DMA detection -------------------------------------- */ 2134 2135 /* Only if chipset conforms to ECP ISA Interface Standard */ 2136 static int programmable_dma_support (struct parport *p) 2137 { 2138 unsigned char oecr = inb (ECONTROL (p)); 2139 int dma; 2140 2141 frob_set_mode (p, ECR_CNF); 2142 2143 dma = inb (CONFIGB(p)) & 0x07; 2144 /* 000: Indicates jumpered 8-bit DMA if read-only. 2145 100: Indicates jumpered 16-bit DMA if read-only. */ 2146 if ((dma & 0x03) == 0) 2147 dma = PARPORT_DMA_NONE; 2148 2149 ECR_WRITE (p, oecr); 2150 return dma; 2151 } 2152 2153 static int parport_dma_probe (struct parport *p) 2154 { 2155 const struct parport_pc_private *priv = p->private_data; 2156 if (priv->ecr) 2157 p->dma = programmable_dma_support(p); /* ask ECP chipset first */ 2158 if (p->dma == PARPORT_DMA_NONE) { 2159 /* ask known Super-IO chips proper, although these 2160 claim ECP compatible, some don't report their DMA 2161 conforming to ECP standards */ 2162 p->dma = get_superio_dma(p); 2163 } 2164 2165 return p->dma; 2166 } 2167 2168 /* --- Initialisation code -------------------------------- */ 2169 2170 static LIST_HEAD(ports_list); 2171 static DEFINE_SPINLOCK(ports_lock); 2172 2173 struct parport *parport_pc_probe_port (unsigned long int base, 2174 unsigned long int base_hi, 2175 int irq, int dma, 2176 struct device *dev) 2177 { 2178 struct parport_pc_private *priv; 2179 struct parport_operations *ops; 2180 struct parport *p; 2181 int probedirq = PARPORT_IRQ_NONE; 2182 struct resource *base_res; 2183 struct resource *ECR_res = NULL; 2184 struct resource *EPP_res = NULL; 2185 struct platform_device *pdev = NULL; 2186 2187 if (!dev) { 2188 /* We need a physical device to attach to, but none was 2189 * provided. Create our own. */ 2190 pdev = platform_device_register_simple("parport_pc", 2191 base, NULL, 0); 2192 if (IS_ERR(pdev)) 2193 return NULL; 2194 dev = &pdev->dev; 2195 } 2196 2197 ops = kmalloc(sizeof (struct parport_operations), GFP_KERNEL); 2198 if (!ops) 2199 goto out1; 2200 2201 priv = kmalloc (sizeof (struct parport_pc_private), GFP_KERNEL); 2202 if (!priv) 2203 goto out2; 2204 2205 /* a misnomer, actually - it's allocate and reserve parport number */ 2206 p = parport_register_port(base, irq, dma, ops); 2207 if (!p) 2208 goto out3; 2209 2210 base_res = request_region(base, 3, p->name); 2211 if (!base_res) 2212 goto out4; 2213 2214 memcpy(ops, &parport_pc_ops, sizeof (struct parport_operations)); 2215 priv->ctr = 0xc; 2216 priv->ctr_writable = ~0x10; 2217 priv->ecr = 0; 2218 priv->fifo_depth = 0; 2219 priv->dma_buf = NULL; 2220 priv->dma_handle = 0; 2221 INIT_LIST_HEAD(&priv->list); 2222 priv->port = p; 2223 2224 p->dev = dev; 2225 p->base_hi = base_hi; 2226 p->modes = PARPORT_MODE_PCSPP | PARPORT_MODE_SAFEININT; 2227 p->private_data = priv; 2228 2229 if (base_hi) { 2230 ECR_res = request_region(base_hi, 3, p->name); 2231 if (ECR_res) 2232 parport_ECR_present(p); 2233 } 2234 2235 if (base != 0x3bc) { 2236 EPP_res = request_region(base+0x3, 5, p->name); 2237 if (EPP_res) 2238 if (!parport_EPP_supported(p)) 2239 parport_ECPEPP_supported(p); 2240 } 2241 if (!parport_SPP_supported (p)) 2242 /* No port. */ 2243 goto out5; 2244 if (priv->ecr) 2245 parport_ECPPS2_supported(p); 2246 else 2247 parport_PS2_supported(p); 2248 2249 p->size = (p->modes & PARPORT_MODE_EPP)?8:3; 2250 2251 printk(KERN_INFO "%s: PC-style at 0x%lx", p->name, p->base); 2252 if (p->base_hi && priv->ecr) 2253 printk(" (0x%lx)", p->base_hi); 2254 if (p->irq == PARPORT_IRQ_AUTO) { 2255 p->irq = PARPORT_IRQ_NONE; 2256 parport_irq_probe(p); 2257 } else if (p->irq == PARPORT_IRQ_PROBEONLY) { 2258 p->irq = PARPORT_IRQ_NONE; 2259 parport_irq_probe(p); 2260 probedirq = p->irq; 2261 p->irq = PARPORT_IRQ_NONE; 2262 } 2263 if (p->irq != PARPORT_IRQ_NONE) { 2264 printk(", irq %d", p->irq); 2265 priv->ctr_writable |= 0x10; 2266 2267 if (p->dma == PARPORT_DMA_AUTO) { 2268 p->dma = PARPORT_DMA_NONE; 2269 parport_dma_probe(p); 2270 } 2271 } 2272 if (p->dma == PARPORT_DMA_AUTO) /* To use DMA, giving the irq 2273 is mandatory (see above) */ 2274 p->dma = PARPORT_DMA_NONE; 2275 2276 #ifdef CONFIG_PARPORT_PC_FIFO 2277 if (parport_ECP_supported(p) && 2278 p->dma != PARPORT_DMA_NOFIFO && 2279 priv->fifo_depth > 0 && p->irq != PARPORT_IRQ_NONE) { 2280 p->modes |= PARPORT_MODE_ECP | PARPORT_MODE_COMPAT; 2281 p->ops->compat_write_data = parport_pc_compat_write_block_pio; 2282 #ifdef CONFIG_PARPORT_1284 2283 p->ops->ecp_write_data = parport_pc_ecp_write_block_pio; 2284 /* currently broken, but working on it.. (FB) */ 2285 /* p->ops->ecp_read_data = parport_pc_ecp_read_block_pio; */ 2286 #endif /* IEEE 1284 support */ 2287 if (p->dma != PARPORT_DMA_NONE) { 2288 printk(", dma %d", p->dma); 2289 p->modes |= PARPORT_MODE_DMA; 2290 } 2291 else printk(", using FIFO"); 2292 } 2293 else 2294 /* We can't use the DMA channel after all. */ 2295 p->dma = PARPORT_DMA_NONE; 2296 #endif /* Allowed to use FIFO/DMA */ 2297 2298 printk(" ["); 2299 #define printmode(x) {if(p->modes&PARPORT_MODE_##x){printk("%s%s",f?",":"",#x);f++;}} 2300 { 2301 int f = 0; 2302 printmode(PCSPP); 2303 printmode(TRISTATE); 2304 printmode(COMPAT) 2305 printmode(EPP); 2306 printmode(ECP); 2307 printmode(DMA); 2308 } 2309 #undef printmode 2310 #ifndef CONFIG_PARPORT_1284 2311 printk ("(,...)"); 2312 #endif /* CONFIG_PARPORT_1284 */ 2313 printk("]\n"); 2314 if (probedirq != PARPORT_IRQ_NONE) 2315 printk(KERN_INFO "%s: irq %d detected\n", p->name, probedirq); 2316 2317 /* If No ECP release the ports grabbed above. */ 2318 if (ECR_res && (p->modes & PARPORT_MODE_ECP) == 0) { 2319 release_region(base_hi, 3); 2320 ECR_res = NULL; 2321 } 2322 /* Likewise for EEP ports */ 2323 if (EPP_res && (p->modes & PARPORT_MODE_EPP) == 0) { 2324 release_region(base+3, 5); 2325 EPP_res = NULL; 2326 } 2327 if (p->irq != PARPORT_IRQ_NONE) { 2328 if (request_irq (p->irq, parport_irq_handler, 2329 0, p->name, p)) { 2330 printk (KERN_WARNING "%s: irq %d in use, " 2331 "resorting to polled operation\n", 2332 p->name, p->irq); 2333 p->irq = PARPORT_IRQ_NONE; 2334 p->dma = PARPORT_DMA_NONE; 2335 } 2336 2337 #ifdef CONFIG_PARPORT_PC_FIFO 2338 #ifdef HAS_DMA 2339 if (p->dma != PARPORT_DMA_NONE) { 2340 if (request_dma (p->dma, p->name)) { 2341 printk (KERN_WARNING "%s: dma %d in use, " 2342 "resorting to PIO operation\n", 2343 p->name, p->dma); 2344 p->dma = PARPORT_DMA_NONE; 2345 } else { 2346 priv->dma_buf = 2347 dma_alloc_coherent(dev, 2348 PAGE_SIZE, 2349 &priv->dma_handle, 2350 GFP_KERNEL); 2351 if (! priv->dma_buf) { 2352 printk (KERN_WARNING "%s: " 2353 "cannot get buffer for DMA, " 2354 "resorting to PIO operation\n", 2355 p->name); 2356 free_dma(p->dma); 2357 p->dma = PARPORT_DMA_NONE; 2358 } 2359 } 2360 } 2361 #endif 2362 #endif 2363 } 2364 2365 /* Done probing. Now put the port into a sensible start-up state. */ 2366 if (priv->ecr) 2367 /* 2368 * Put the ECP detected port in PS2 mode. 2369 * Do this also for ports that have ECR but don't do ECP. 2370 */ 2371 ECR_WRITE (p, 0x34); 2372 2373 parport_pc_write_data(p, 0); 2374 parport_pc_data_forward (p); 2375 2376 /* Now that we've told the sharing engine about the port, and 2377 found out its characteristics, let the high-level drivers 2378 know about it. */ 2379 spin_lock(&ports_lock); 2380 list_add(&priv->list, &ports_list); 2381 spin_unlock(&ports_lock); 2382 parport_announce_port (p); 2383 2384 return p; 2385 2386 out5: 2387 if (ECR_res) 2388 release_region(base_hi, 3); 2389 if (EPP_res) 2390 release_region(base+0x3, 5); 2391 release_region(base, 3); 2392 out4: 2393 parport_put_port(p); 2394 out3: 2395 kfree (priv); 2396 out2: 2397 kfree (ops); 2398 out1: 2399 if (pdev) 2400 platform_device_unregister(pdev); 2401 return NULL; 2402 } 2403 2404 EXPORT_SYMBOL (parport_pc_probe_port); 2405 2406 void parport_pc_unregister_port (struct parport *p) 2407 { 2408 struct parport_pc_private *priv = p->private_data; 2409 struct parport_operations *ops = p->ops; 2410 2411 parport_remove_port(p); 2412 spin_lock(&ports_lock); 2413 list_del_init(&priv->list); 2414 spin_unlock(&ports_lock); 2415 #if defined(CONFIG_PARPORT_PC_FIFO) && defined(HAS_DMA) 2416 if (p->dma != PARPORT_DMA_NONE) 2417 free_dma(p->dma); 2418 #endif 2419 if (p->irq != PARPORT_IRQ_NONE) 2420 free_irq(p->irq, p); 2421 release_region(p->base, 3); 2422 if (p->size > 3) 2423 release_region(p->base + 3, p->size - 3); 2424 if (p->modes & PARPORT_MODE_ECP) 2425 release_region(p->base_hi, 3); 2426 #if defined(CONFIG_PARPORT_PC_FIFO) && defined(HAS_DMA) 2427 if (priv->dma_buf) 2428 dma_free_coherent(p->physport->dev, PAGE_SIZE, 2429 priv->dma_buf, 2430 priv->dma_handle); 2431 #endif 2432 kfree (p->private_data); 2433 parport_put_port(p); 2434 kfree (ops); /* hope no-one cached it */ 2435 } 2436 2437 EXPORT_SYMBOL (parport_pc_unregister_port); 2438 2439 #ifdef CONFIG_PCI 2440 2441 /* ITE support maintained by Rich Liu <richliu@poorman.org> */ 2442 static int __devinit sio_ite_8872_probe (struct pci_dev *pdev, int autoirq, 2443 int autodma, 2444 const struct parport_pc_via_data *via) 2445 { 2446 short inta_addr[6] = { 0x2A0, 0x2C0, 0x220, 0x240, 0x1E0 }; 2447 struct resource *base_res; 2448 u32 ite8872set; 2449 u32 ite8872_lpt, ite8872_lpthi; 2450 u8 ite8872_irq, type; 2451 int irq; 2452 int i; 2453 2454 DPRINTK (KERN_DEBUG "sio_ite_8872_probe()\n"); 2455 2456 // make sure which one chip 2457 for(i = 0; i < 5; i++) { 2458 base_res = request_region(inta_addr[i], 32, "it887x"); 2459 if (base_res) { 2460 int test; 2461 pci_write_config_dword (pdev, 0x60, 2462 0xe5000000 | inta_addr[i]); 2463 pci_write_config_dword (pdev, 0x78, 2464 0x00000000 | inta_addr[i]); 2465 test = inb (inta_addr[i]); 2466 if (test != 0xff) break; 2467 release_region(inta_addr[i], 0x8); 2468 } 2469 } 2470 if(i >= 5) { 2471 printk (KERN_INFO "parport_pc: cannot find ITE8872 INTA\n"); 2472 return 0; 2473 } 2474 2475 type = inb (inta_addr[i] + 0x18); 2476 type &= 0x0f; 2477 2478 switch (type) { 2479 case 0x2: 2480 printk (KERN_INFO "parport_pc: ITE8871 found (1P)\n"); 2481 ite8872set = 0x64200000; 2482 break; 2483 case 0xa: 2484 printk (KERN_INFO "parport_pc: ITE8875 found (1P)\n"); 2485 ite8872set = 0x64200000; 2486 break; 2487 case 0xe: 2488 printk (KERN_INFO "parport_pc: ITE8872 found (2S1P)\n"); 2489 ite8872set = 0x64e00000; 2490 break; 2491 case 0x6: 2492 printk (KERN_INFO "parport_pc: ITE8873 found (1S)\n"); 2493 return 0; 2494 case 0x8: 2495 DPRINTK (KERN_DEBUG "parport_pc: ITE8874 found (2S)\n"); 2496 return 0; 2497 default: 2498 printk (KERN_INFO "parport_pc: unknown ITE887x\n"); 2499 printk (KERN_INFO "parport_pc: please mail 'lspci -nvv' " 2500 "output to Rich.Liu@ite.com.tw\n"); 2501 return 0; 2502 } 2503 2504 pci_read_config_byte (pdev, 0x3c, &ite8872_irq); 2505 pci_read_config_dword (pdev, 0x1c, &ite8872_lpt); 2506 ite8872_lpt &= 0x0000ff00; 2507 pci_read_config_dword (pdev, 0x20, &ite8872_lpthi); 2508 ite8872_lpthi &= 0x0000ff00; 2509 pci_write_config_dword (pdev, 0x6c, 0xe3000000 | ite8872_lpt); 2510 pci_write_config_dword (pdev, 0x70, 0xe3000000 | ite8872_lpthi); 2511 pci_write_config_dword (pdev, 0x80, (ite8872_lpthi<<16) | ite8872_lpt); 2512 // SET SPP&EPP , Parallel Port NO DMA , Enable All Function 2513 // SET Parallel IRQ 2514 pci_write_config_dword (pdev, 0x9c, 2515 ite8872set | (ite8872_irq * 0x11111)); 2516 2517 DPRINTK (KERN_DEBUG "ITE887x: The IRQ is %d.\n", ite8872_irq); 2518 DPRINTK (KERN_DEBUG "ITE887x: The PARALLEL I/O port is 0x%x.\n", 2519 ite8872_lpt); 2520 DPRINTK (KERN_DEBUG "ITE887x: The PARALLEL I/O porthi is 0x%x.\n", 2521 ite8872_lpthi); 2522 2523 /* Let the user (or defaults) steer us away from interrupts */ 2524 irq = ite8872_irq; 2525 if (autoirq != PARPORT_IRQ_AUTO) 2526 irq = PARPORT_IRQ_NONE; 2527 2528 /* 2529 * Release the resource so that parport_pc_probe_port can get it. 2530 */ 2531 release_resource(base_res); 2532 if (parport_pc_probe_port (ite8872_lpt, ite8872_lpthi, 2533 irq, PARPORT_DMA_NONE, &pdev->dev)) { 2534 printk (KERN_INFO 2535 "parport_pc: ITE 8872 parallel port: io=0x%X", 2536 ite8872_lpt); 2537 if (irq != PARPORT_IRQ_NONE) 2538 printk (", irq=%d", irq); 2539 printk ("\n"); 2540 return 1; 2541 } 2542 2543 return 0; 2544 } 2545 2546 /* VIA 8231 support by Pavel Fedin <sonic_amiga@rambler.ru> 2547 based on VIA 686a support code by Jeff Garzik <jgarzik@pobox.com> */ 2548 static int __devinitdata parport_init_mode = 0; 2549 2550 /* Data for two known VIA chips */ 2551 static struct parport_pc_via_data via_686a_data __devinitdata = { 2552 0x51, 2553 0x50, 2554 0x85, 2555 0x02, 2556 0xE2, 2557 0xF0, 2558 0xE6 2559 }; 2560 static struct parport_pc_via_data via_8231_data __devinitdata = { 2561 0x45, 2562 0x44, 2563 0x50, 2564 0x04, 2565 0xF2, 2566 0xFA, 2567 0xF6 2568 }; 2569 2570 static int __devinit sio_via_probe (struct pci_dev *pdev, int autoirq, 2571 int autodma, 2572 const struct parport_pc_via_data *via) 2573 { 2574 u8 tmp, tmp2, siofunc; 2575 u8 ppcontrol = 0; 2576 int dma, irq; 2577 unsigned port1, port2; 2578 unsigned have_epp = 0; 2579 2580 printk(KERN_DEBUG "parport_pc: VIA 686A/8231 detected\n"); 2581 2582 switch(parport_init_mode) 2583 { 2584 case 1: 2585 printk(KERN_DEBUG "parport_pc: setting SPP mode\n"); 2586 siofunc = VIA_FUNCTION_PARPORT_SPP; 2587 break; 2588 case 2: 2589 printk(KERN_DEBUG "parport_pc: setting PS/2 mode\n"); 2590 siofunc = VIA_FUNCTION_PARPORT_SPP; 2591 ppcontrol = VIA_PARPORT_BIDIR; 2592 break; 2593 case 3: 2594 printk(KERN_DEBUG "parport_pc: setting EPP mode\n"); 2595 siofunc = VIA_FUNCTION_PARPORT_EPP; 2596 ppcontrol = VIA_PARPORT_BIDIR; 2597 have_epp = 1; 2598 break; 2599 case 4: 2600 printk(KERN_DEBUG "parport_pc: setting ECP mode\n"); 2601 siofunc = VIA_FUNCTION_PARPORT_ECP; 2602 ppcontrol = VIA_PARPORT_BIDIR; 2603 break; 2604 case 5: 2605 printk(KERN_DEBUG "parport_pc: setting EPP+ECP mode\n"); 2606 siofunc = VIA_FUNCTION_PARPORT_ECP; 2607 ppcontrol = VIA_PARPORT_BIDIR|VIA_PARPORT_ECPEPP; 2608 have_epp = 1; 2609 break; 2610 default: 2611 printk(KERN_DEBUG "parport_pc: probing current configuration\n"); 2612 siofunc = VIA_FUNCTION_PROBE; 2613 break; 2614 } 2615 /* 2616 * unlock super i/o configuration 2617 */ 2618 pci_read_config_byte(pdev, via->via_pci_superio_config_reg, &tmp); 2619 tmp |= via->via_pci_superio_config_data; 2620 pci_write_config_byte(pdev, via->via_pci_superio_config_reg, tmp); 2621 2622 /* Bits 1-0: Parallel Port Mode / Enable */ 2623 outb(via->viacfg_function, VIA_CONFIG_INDEX); 2624 tmp = inb (VIA_CONFIG_DATA); 2625 /* Bit 5: EPP+ECP enable; bit 7: PS/2 bidirectional port enable */ 2626 outb(via->viacfg_parport_control, VIA_CONFIG_INDEX); 2627 tmp2 = inb (VIA_CONFIG_DATA); 2628 if (siofunc == VIA_FUNCTION_PROBE) 2629 { 2630 siofunc = tmp & VIA_FUNCTION_PARPORT_DISABLE; 2631 ppcontrol = tmp2; 2632 } 2633 else 2634 { 2635 tmp &= ~VIA_FUNCTION_PARPORT_DISABLE; 2636 tmp |= siofunc; 2637 outb(via->viacfg_function, VIA_CONFIG_INDEX); 2638 outb(tmp, VIA_CONFIG_DATA); 2639 tmp2 &= ~(VIA_PARPORT_BIDIR|VIA_PARPORT_ECPEPP); 2640 tmp2 |= ppcontrol; 2641 outb(via->viacfg_parport_control, VIA_CONFIG_INDEX); 2642 outb(tmp2, VIA_CONFIG_DATA); 2643 } 2644 2645 /* Parallel Port I/O Base Address, bits 9-2 */ 2646 outb(via->viacfg_parport_base, VIA_CONFIG_INDEX); 2647 port1 = inb(VIA_CONFIG_DATA) << 2; 2648 2649 printk (KERN_DEBUG "parport_pc: Current parallel port base: 0x%X\n",port1); 2650 if ((port1 == 0x3BC) && have_epp) 2651 { 2652 outb(via->viacfg_parport_base, VIA_CONFIG_INDEX); 2653 outb((0x378 >> 2), VIA_CONFIG_DATA); 2654 printk(KERN_DEBUG "parport_pc: Parallel port base changed to 0x378\n"); 2655 port1 = 0x378; 2656 } 2657 2658 /* 2659 * lock super i/o configuration 2660 */ 2661 pci_read_config_byte(pdev, via->via_pci_superio_config_reg, &tmp); 2662 tmp &= ~via->via_pci_superio_config_data; 2663 pci_write_config_byte(pdev, via->via_pci_superio_config_reg, tmp); 2664 2665 if (siofunc == VIA_FUNCTION_PARPORT_DISABLE) { 2666 printk(KERN_INFO "parport_pc: VIA parallel port disabled in BIOS\n"); 2667 return 0; 2668 } 2669 2670 /* Bits 7-4: PnP Routing for Parallel Port IRQ */ 2671 pci_read_config_byte(pdev, via->via_pci_parport_irq_reg, &tmp); 2672 irq = ((tmp & VIA_IRQCONTROL_PARALLEL) >> 4); 2673 2674 if (siofunc == VIA_FUNCTION_PARPORT_ECP) 2675 { 2676 /* Bits 3-2: PnP Routing for Parallel Port DMA */ 2677 pci_read_config_byte(pdev, via->via_pci_parport_dma_reg, &tmp); 2678 dma = ((tmp & VIA_DMACONTROL_PARALLEL) >> 2); 2679 } 2680 else 2681 /* if ECP not enabled, DMA is not enabled, assumed bogus 'dma' value */ 2682 dma = PARPORT_DMA_NONE; 2683 2684 /* Let the user (or defaults) steer us away from interrupts and DMA */ 2685 if (autoirq == PARPORT_IRQ_NONE) { 2686 irq = PARPORT_IRQ_NONE; 2687 dma = PARPORT_DMA_NONE; 2688 } 2689 if (autodma == PARPORT_DMA_NONE) 2690 dma = PARPORT_DMA_NONE; 2691 2692 switch (port1) { 2693 case 0x3bc: port2 = 0x7bc; break; 2694 case 0x378: port2 = 0x778; break; 2695 case 0x278: port2 = 0x678; break; 2696 default: 2697 printk(KERN_INFO "parport_pc: Weird VIA parport base 0x%X, ignoring\n", 2698 port1); 2699 return 0; 2700 } 2701 2702 /* filter bogus IRQs */ 2703 switch (irq) { 2704 case 0: 2705 case 2: 2706 case 8: 2707 case 13: 2708 irq = PARPORT_IRQ_NONE; 2709 break; 2710 2711 default: /* do nothing */ 2712 break; 2713 } 2714 2715 /* finally, do the probe with values obtained */ 2716 if (parport_pc_probe_port (port1, port2, irq, dma, &pdev->dev)) { 2717 printk (KERN_INFO 2718 "parport_pc: VIA parallel port: io=0x%X", port1); 2719 if (irq != PARPORT_IRQ_NONE) 2720 printk (", irq=%d", irq); 2721 if (dma != PARPORT_DMA_NONE) 2722 printk (", dma=%d", dma); 2723 printk ("\n"); 2724 return 1; 2725 } 2726 2727 printk(KERN_WARNING "parport_pc: Strange, can't probe VIA parallel port: io=0x%X, irq=%d, dma=%d\n", 2728 port1, irq, dma); 2729 return 0; 2730 } 2731 2732 2733 enum parport_pc_sio_types { 2734 sio_via_686a = 0, /* Via VT82C686A motherboard Super I/O */ 2735 sio_via_8231, /* Via VT8231 south bridge integrated Super IO */ 2736 sio_ite_8872, 2737 last_sio 2738 }; 2739 2740 /* each element directly indexed from enum list, above */ 2741 static struct parport_pc_superio { 2742 int (*probe) (struct pci_dev *pdev, int autoirq, int autodma, 2743 const struct parport_pc_via_data *via); 2744 const struct parport_pc_via_data *via; 2745 } parport_pc_superio_info[] __devinitdata = { 2746 { sio_via_probe, &via_686a_data, }, 2747 { sio_via_probe, &via_8231_data, }, 2748 { sio_ite_8872_probe, NULL, }, 2749 }; 2750 2751 enum parport_pc_pci_cards { 2752 siig_1p_10x = last_sio, 2753 siig_2p_10x, 2754 siig_1p_20x, 2755 siig_2p_20x, 2756 lava_parallel, 2757 lava_parallel_dual_a, 2758 lava_parallel_dual_b, 2759 boca_ioppar, 2760 plx_9050, 2761 timedia_4078a, 2762 timedia_4079h, 2763 timedia_4085h, 2764 timedia_4088a, 2765 timedia_4089a, 2766 timedia_4095a, 2767 timedia_4096a, 2768 timedia_4078u, 2769 timedia_4079a, 2770 timedia_4085u, 2771 timedia_4079r, 2772 timedia_4079s, 2773 timedia_4079d, 2774 timedia_4079e, 2775 timedia_4079f, 2776 timedia_9079a, 2777 timedia_9079b, 2778 timedia_9079c, 2779 timedia_4006a, 2780 timedia_4014, 2781 timedia_4008a, 2782 timedia_4018, 2783 timedia_9018a, 2784 syba_2p_epp, 2785 syba_1p_ecp, 2786 titan_010l, 2787 titan_1284p1, 2788 titan_1284p2, 2789 avlab_1p, 2790 avlab_2p, 2791 oxsemi_952, 2792 oxsemi_954, 2793 oxsemi_840, 2794 aks_0100, 2795 mobility_pp, 2796 netmos_9705, 2797 netmos_9715, 2798 netmos_9755, 2799 netmos_9805, 2800 netmos_9815, 2801 quatech_sppxp100, 2802 }; 2803 2804 2805 /* each element directly indexed from enum list, above 2806 * (but offset by last_sio) */ 2807 static struct parport_pc_pci { 2808 int numports; 2809 struct { /* BAR (base address registers) numbers in the config 2810 space header */ 2811 int lo; 2812 int hi; /* -1 if not there, >6 for offset-method (max 2813 BAR is 6) */ 2814 } addr[4]; 2815 2816 /* If set, this is called immediately after pci_enable_device. 2817 * If it returns non-zero, no probing will take place and the 2818 * ports will not be used. */ 2819 int (*preinit_hook) (struct pci_dev *pdev, int autoirq, int autodma); 2820 2821 /* If set, this is called after probing for ports. If 'failed' 2822 * is non-zero we couldn't use any of the ports. */ 2823 void (*postinit_hook) (struct pci_dev *pdev, int failed); 2824 } cards[] = { 2825 /* siig_1p_10x */ { 1, { { 2, 3 }, } }, 2826 /* siig_2p_10x */ { 2, { { 2, 3 }, { 4, 5 }, } }, 2827 /* siig_1p_20x */ { 1, { { 0, 1 }, } }, 2828 /* siig_2p_20x */ { 2, { { 0, 1 }, { 2, 3 }, } }, 2829 /* lava_parallel */ { 1, { { 0, -1 }, } }, 2830 /* lava_parallel_dual_a */ { 1, { { 0, -1 }, } }, 2831 /* lava_parallel_dual_b */ { 1, { { 0, -1 }, } }, 2832 /* boca_ioppar */ { 1, { { 0, -1 }, } }, 2833 /* plx_9050 */ { 2, { { 4, -1 }, { 5, -1 }, } }, 2834 /* timedia_4078a */ { 1, { { 2, -1 }, } }, 2835 /* timedia_4079h */ { 1, { { 2, 3 }, } }, 2836 /* timedia_4085h */ { 2, { { 2, -1 }, { 4, -1 }, } }, 2837 /* timedia_4088a */ { 2, { { 2, 3 }, { 4, 5 }, } }, 2838 /* timedia_4089a */ { 2, { { 2, 3 }, { 4, 5 }, } }, 2839 /* timedia_4095a */ { 2, { { 2, 3 }, { 4, 5 }, } }, 2840 /* timedia_4096a */ { 2, { { 2, 3 }, { 4, 5 }, } }, 2841 /* timedia_4078u */ { 1, { { 2, -1 }, } }, 2842 /* timedia_4079a */ { 1, { { 2, 3 }, } }, 2843 /* timedia_4085u */ { 2, { { 2, -1 }, { 4, -1 }, } }, 2844 /* timedia_4079r */ { 1, { { 2, 3 }, } }, 2845 /* timedia_4079s */ { 1, { { 2, 3 }, } }, 2846 /* timedia_4079d */ { 1, { { 2, 3 }, } }, 2847 /* timedia_4079e */ { 1, { { 2, 3 }, } }, 2848 /* timedia_4079f */ { 1, { { 2, 3 }, } }, 2849 /* timedia_9079a */ { 1, { { 2, 3 }, } }, 2850 /* timedia_9079b */ { 1, { { 2, 3 }, } }, 2851 /* timedia_9079c */ { 1, { { 2, 3 }, } }, 2852 /* timedia_4006a */ { 1, { { 0, -1 }, } }, 2853 /* timedia_4014 */ { 2, { { 0, -1 }, { 2, -1 }, } }, 2854 /* timedia_4008a */ { 1, { { 0, 1 }, } }, 2855 /* timedia_4018 */ { 2, { { 0, 1 }, { 2, 3 }, } }, 2856 /* timedia_9018a */ { 2, { { 0, 1 }, { 2, 3 }, } }, 2857 /* SYBA uses fixed offsets in 2858 a 1K io window */ 2859 /* syba_2p_epp AP138B */ { 2, { { 0, 0x078 }, { 0, 0x178 }, } }, 2860 /* syba_1p_ecp W83787 */ { 1, { { 0, 0x078 }, } }, 2861 /* titan_010l */ { 1, { { 3, -1 }, } }, 2862 /* titan_1284p1 */ { 1, { { 0, 1 }, } }, 2863 /* titan_1284p2 */ { 2, { { 0, 1 }, { 2, 3 }, } }, 2864 /* avlab_1p */ { 1, { { 0, 1}, } }, 2865 /* avlab_2p */ { 2, { { 0, 1}, { 2, 3 },} }, 2866 /* The Oxford Semi cards are unusual: 954 doesn't support ECP, 2867 * and 840 locks up if you write 1 to bit 2! */ 2868 /* oxsemi_952 */ { 1, { { 0, 1 }, } }, 2869 /* oxsemi_954 */ { 1, { { 0, -1 }, } }, 2870 /* oxsemi_840 */ { 1, { { 0, -1 }, } }, 2871 /* aks_0100 */ { 1, { { 0, -1 }, } }, 2872 /* mobility_pp */ { 1, { { 0, 1 }, } }, 2873 /* netmos_9705 */ { 1, { { 0, -1 }, } }, /* untested */ 2874 /* netmos_9715 */ { 2, { { 0, 1 }, { 2, 3 },} }, /* untested */ 2875 /* netmos_9755 */ { 2, { { 0, 1 }, { 2, 3 },} }, /* untested */ 2876 /* netmos_9805 */ { 1, { { 0, -1 }, } }, /* untested */ 2877 /* netmos_9815 */ { 2, { { 0, -1 }, { 2, -1 }, } }, /* untested */ 2878 /* quatech_sppxp100 */ { 1, { { 0, 1 }, } }, 2879 }; 2880 2881 static const struct pci_device_id parport_pc_pci_tbl[] = { 2882 /* Super-IO onboard chips */ 2883 { 0x1106, 0x0686, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sio_via_686a }, 2884 { 0x1106, 0x8231, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sio_via_8231 }, 2885 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872, 2886 PCI_ANY_ID, PCI_ANY_ID, 0, 0, sio_ite_8872 }, 2887 2888 /* PCI cards */ 2889 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1P_10x, 2890 PCI_ANY_ID, PCI_ANY_ID, 0, 0, siig_1p_10x }, 2891 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2P_10x, 2892 PCI_ANY_ID, PCI_ANY_ID, 0, 0, siig_2p_10x }, 2893 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1P_20x, 2894 PCI_ANY_ID, PCI_ANY_ID, 0, 0, siig_1p_20x }, 2895 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2P_20x, 2896 PCI_ANY_ID, PCI_ANY_ID, 0, 0, siig_2p_20x }, 2897 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PARALLEL, 2898 PCI_ANY_ID, PCI_ANY_ID, 0, 0, lava_parallel }, 2899 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DUAL_PAR_A, 2900 PCI_ANY_ID, PCI_ANY_ID, 0, 0, lava_parallel_dual_a }, 2901 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DUAL_PAR_B, 2902 PCI_ANY_ID, PCI_ANY_ID, 0, 0, lava_parallel_dual_b }, 2903 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_BOCA_IOPPAR, 2904 PCI_ANY_ID, PCI_ANY_ID, 0, 0, boca_ioppar }, 2905 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, 2906 PCI_SUBVENDOR_ID_EXSYS, PCI_SUBDEVICE_ID_EXSYS_4014, 0,0, plx_9050 }, 2907 /* PCI_VENDOR_ID_TIMEDIA/SUNIX has many differing cards ...*/ 2908 { 0x1409, 0x7168, 0x1409, 0x4078, 0, 0, timedia_4078a }, 2909 { 0x1409, 0x7168, 0x1409, 0x4079, 0, 0, timedia_4079h }, 2910 { 0x1409, 0x7168, 0x1409, 0x4085, 0, 0, timedia_4085h }, 2911 { 0x1409, 0x7168, 0x1409, 0x4088, 0, 0, timedia_4088a }, 2912 { 0x1409, 0x7168, 0x1409, 0x4089, 0, 0, timedia_4089a }, 2913 { 0x1409, 0x7168, 0x1409, 0x4095, 0, 0, timedia_4095a }, 2914 { 0x1409, 0x7168, 0x1409, 0x4096, 0, 0, timedia_4096a }, 2915 { 0x1409, 0x7168, 0x1409, 0x5078, 0, 0, timedia_4078u }, 2916 { 0x1409, 0x7168, 0x1409, 0x5079, 0, 0, timedia_4079a }, 2917 { 0x1409, 0x7168, 0x1409, 0x5085, 0, 0, timedia_4085u }, 2918 { 0x1409, 0x7168, 0x1409, 0x6079, 0, 0, timedia_4079r }, 2919 { 0x1409, 0x7168, 0x1409, 0x7079, 0, 0, timedia_4079s }, 2920 { 0x1409, 0x7168, 0x1409, 0x8079, 0, 0, timedia_4079d }, 2921 { 0x1409, 0x7168, 0x1409, 0x9079, 0, 0, timedia_4079e }, 2922 { 0x1409, 0x7168, 0x1409, 0xa079, 0, 0, timedia_4079f }, 2923 { 0x1409, 0x7168, 0x1409, 0xb079, 0, 0, timedia_9079a }, 2924 { 0x1409, 0x7168, 0x1409, 0xc079, 0, 0, timedia_9079b }, 2925 { 0x1409, 0x7168, 0x1409, 0xd079, 0, 0, timedia_9079c }, 2926 { 0x1409, 0x7268, 0x1409, 0x0101, 0, 0, timedia_4006a }, 2927 { 0x1409, 0x7268, 0x1409, 0x0102, 0, 0, timedia_4014 }, 2928 { 0x1409, 0x7268, 0x1409, 0x0103, 0, 0, timedia_4008a }, 2929 { 0x1409, 0x7268, 0x1409, 0x0104, 0, 0, timedia_4018 }, 2930 { 0x1409, 0x7268, 0x1409, 0x9018, 0, 0, timedia_9018a }, 2931 { 0x14f2, 0x0121, PCI_ANY_ID, PCI_ANY_ID, 0, 0, mobility_pp }, 2932 { PCI_VENDOR_ID_SYBA, PCI_DEVICE_ID_SYBA_2P_EPP, 2933 PCI_ANY_ID, PCI_ANY_ID, 0, 0, syba_2p_epp }, 2934 { PCI_VENDOR_ID_SYBA, PCI_DEVICE_ID_SYBA_1P_ECP, 2935 PCI_ANY_ID, PCI_ANY_ID, 0, 0, syba_1p_ecp }, 2936 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_010L, 2937 PCI_ANY_ID, PCI_ANY_ID, 0, 0, titan_010l }, 2938 { 0x9710, 0x9805, 0x1000, 0x0010, 0, 0, titan_1284p1 }, 2939 { 0x9710, 0x9815, 0x1000, 0x0020, 0, 0, titan_1284p2 }, 2940 /* PCI_VENDOR_ID_AVLAB/Intek21 has another bunch of cards ...*/ 2941 { 0x14db, 0x2120, PCI_ANY_ID, PCI_ANY_ID, 0, 0, avlab_1p}, /* AFAVLAB_TK9902 */ 2942 { 0x14db, 0x2121, PCI_ANY_ID, PCI_ANY_ID, 0, 0, avlab_2p}, 2943 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952PP, 2944 PCI_ANY_ID, PCI_ANY_ID, 0, 0, oxsemi_952 }, 2945 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954PP, 2946 PCI_ANY_ID, PCI_ANY_ID, 0, 0, oxsemi_954 }, 2947 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_12PCI840, 2948 PCI_ANY_ID, PCI_ANY_ID, 0, 0, oxsemi_840 }, 2949 { PCI_VENDOR_ID_AKS, PCI_DEVICE_ID_AKS_ALADDINCARD, 2950 PCI_ANY_ID, PCI_ANY_ID, 0, 0, aks_0100 }, 2951 /* NetMos communication controllers */ 2952 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9705, 2953 PCI_ANY_ID, PCI_ANY_ID, 0, 0, netmos_9705 }, 2954 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9715, 2955 PCI_ANY_ID, PCI_ANY_ID, 0, 0, netmos_9715 }, 2956 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9755, 2957 PCI_ANY_ID, PCI_ANY_ID, 0, 0, netmos_9755 }, 2958 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9805, 2959 PCI_ANY_ID, PCI_ANY_ID, 0, 0, netmos_9805 }, 2960 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9815, 2961 PCI_ANY_ID, PCI_ANY_ID, 0, 0, netmos_9815 }, 2962 /* Quatech SPPXP-100 Parallel port PCI ExpressCard */ 2963 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SPPXP_100, 2964 PCI_ANY_ID, PCI_ANY_ID, 0, 0, quatech_sppxp100 }, 2965 { 0, } /* terminate list */ 2966 }; 2967 MODULE_DEVICE_TABLE(pci,parport_pc_pci_tbl); 2968 2969 struct pci_parport_data { 2970 int num; 2971 struct parport *ports[2]; 2972 }; 2973 2974 static int parport_pc_pci_probe (struct pci_dev *dev, 2975 const struct pci_device_id *id) 2976 { 2977 int err, count, n, i = id->driver_data; 2978 struct pci_parport_data *data; 2979 2980 if (i < last_sio) 2981 /* This is an onboard Super-IO and has already been probed */ 2982 return 0; 2983 2984 /* This is a PCI card */ 2985 i -= last_sio; 2986 count = 0; 2987 if ((err = pci_enable_device (dev)) != 0) 2988 return err; 2989 2990 data = kmalloc(sizeof(struct pci_parport_data), GFP_KERNEL); 2991 if (!data) 2992 return -ENOMEM; 2993 2994 if (cards[i].preinit_hook && 2995 cards[i].preinit_hook (dev, PARPORT_IRQ_NONE, PARPORT_DMA_NONE)) { 2996 kfree(data); 2997 return -ENODEV; 2998 } 2999 3000 for (n = 0; n < cards[i].numports; n++) { 3001 int lo = cards[i].addr[n].lo; 3002 int hi = cards[i].addr[n].hi; 3003 unsigned long io_lo, io_hi; 3004 io_lo = pci_resource_start (dev, lo); 3005 io_hi = 0; 3006 if ((hi >= 0) && (hi <= 6)) 3007 io_hi = pci_resource_start (dev, hi); 3008 else if (hi > 6) 3009 io_lo += hi; /* Reinterpret the meaning of 3010 "hi" as an offset (see SYBA 3011 def.) */ 3012 /* TODO: test if sharing interrupts works */ 3013 printk (KERN_DEBUG "PCI parallel port detected: %04x:%04x, " 3014 "I/O at %#lx(%#lx)\n", 3015 parport_pc_pci_tbl[i + last_sio].vendor, 3016 parport_pc_pci_tbl[i + last_sio].device, io_lo, io_hi); 3017 data->ports[count] = 3018 parport_pc_probe_port (io_lo, io_hi, PARPORT_IRQ_NONE, 3019 PARPORT_DMA_NONE, &dev->dev); 3020 if (data->ports[count]) 3021 count++; 3022 } 3023 3024 data->num = count; 3025 3026 if (cards[i].postinit_hook) 3027 cards[i].postinit_hook (dev, count == 0); 3028 3029 if (count) { 3030 pci_set_drvdata(dev, data); 3031 return 0; 3032 } 3033 3034 kfree(data); 3035 3036 return -ENODEV; 3037 } 3038 3039 static void __devexit parport_pc_pci_remove(struct pci_dev *dev) 3040 { 3041 struct pci_parport_data *data = pci_get_drvdata(dev); 3042 int i; 3043 3044 pci_set_drvdata(dev, NULL); 3045 3046 if (data) { 3047 for (i = data->num - 1; i >= 0; i--) 3048 parport_pc_unregister_port(data->ports[i]); 3049 3050 kfree(data); 3051 } 3052 } 3053 3054 static struct pci_driver parport_pc_pci_driver = { 3055 .name = "parport_pc", 3056 .id_table = parport_pc_pci_tbl, 3057 .probe = parport_pc_pci_probe, 3058 .remove = __devexit_p(parport_pc_pci_remove), 3059 }; 3060 3061 static int __init parport_pc_init_superio (int autoirq, int autodma) 3062 { 3063 const struct pci_device_id *id; 3064 struct pci_dev *pdev = NULL; 3065 int ret = 0; 3066 3067 for_each_pci_dev(pdev) { 3068 id = pci_match_id(parport_pc_pci_tbl, pdev); 3069 if (id == NULL || id->driver_data >= last_sio) 3070 continue; 3071 3072 if (parport_pc_superio_info[id->driver_data].probe 3073 (pdev, autoirq, autodma,parport_pc_superio_info[id->driver_data].via)) { 3074 ret++; 3075 } 3076 } 3077 3078 return ret; /* number of devices found */ 3079 } 3080 #else 3081 static struct pci_driver parport_pc_pci_driver; 3082 static int __init parport_pc_init_superio(int autoirq, int autodma) {return 0;} 3083 #endif /* CONFIG_PCI */ 3084 3085 3086 static const struct pnp_device_id parport_pc_pnp_tbl[] = { 3087 /* Standard LPT Printer Port */ 3088 {.id = "PNP0400", .driver_data = 0}, 3089 /* ECP Printer Port */ 3090 {.id = "PNP0401", .driver_data = 0}, 3091 { } 3092 }; 3093 3094 MODULE_DEVICE_TABLE(pnp,parport_pc_pnp_tbl); 3095 3096 static int parport_pc_pnp_probe(struct pnp_dev *dev, const struct pnp_device_id *id) 3097 { 3098 struct parport *pdata; 3099 unsigned long io_lo, io_hi; 3100 int dma, irq; 3101 3102 if (pnp_port_valid(dev,0) && 3103 !(pnp_port_flags(dev,0) & IORESOURCE_DISABLED)) { 3104 io_lo = pnp_port_start(dev,0); 3105 } else 3106 return -EINVAL; 3107 3108 if (pnp_port_valid(dev,1) && 3109 !(pnp_port_flags(dev,1) & IORESOURCE_DISABLED)) { 3110 io_hi = pnp_port_start(dev,1); 3111 } else 3112 io_hi = 0; 3113 3114 if (pnp_irq_valid(dev,0) && 3115 !(pnp_irq_flags(dev,0) & IORESOURCE_DISABLED)) { 3116 irq = pnp_irq(dev,0); 3117 } else 3118 irq = PARPORT_IRQ_NONE; 3119 3120 if (pnp_dma_valid(dev,0) && 3121 !(pnp_dma_flags(dev,0) & IORESOURCE_DISABLED)) { 3122 dma = pnp_dma(dev,0); 3123 } else 3124 dma = PARPORT_DMA_NONE; 3125 3126 dev_info(&dev->dev, "reported by %s\n", dev->protocol->name); 3127 if (!(pdata = parport_pc_probe_port (io_lo, io_hi, irq, dma, &dev->dev))) 3128 return -ENODEV; 3129 3130 pnp_set_drvdata(dev,pdata); 3131 return 0; 3132 } 3133 3134 static void parport_pc_pnp_remove(struct pnp_dev *dev) 3135 { 3136 struct parport *pdata = (struct parport *)pnp_get_drvdata(dev); 3137 if (!pdata) 3138 return; 3139 3140 parport_pc_unregister_port(pdata); 3141 } 3142 3143 /* we only need the pnp layer to activate the device, at least for now */ 3144 static struct pnp_driver parport_pc_pnp_driver = { 3145 .name = "parport_pc", 3146 .id_table = parport_pc_pnp_tbl, 3147 .probe = parport_pc_pnp_probe, 3148 .remove = parport_pc_pnp_remove, 3149 }; 3150 3151 3152 static int __devinit parport_pc_platform_probe(struct platform_device *pdev) 3153 { 3154 /* Always succeed, the actual probing is done in 3155 * parport_pc_probe_port(). */ 3156 return 0; 3157 } 3158 3159 static struct platform_driver parport_pc_platform_driver = { 3160 .driver = { 3161 .owner = THIS_MODULE, 3162 .name = "parport_pc", 3163 }, 3164 .probe = parport_pc_platform_probe, 3165 }; 3166 3167 /* This is called by parport_pc_find_nonpci_ports (in asm/parport.h) */ 3168 static int __devinit __attribute__((unused)) 3169 parport_pc_find_isa_ports (int autoirq, int autodma) 3170 { 3171 int count = 0; 3172 3173 if (parport_pc_probe_port(0x3bc, 0x7bc, autoirq, autodma, NULL)) 3174 count++; 3175 if (parport_pc_probe_port(0x378, 0x778, autoirq, autodma, NULL)) 3176 count++; 3177 if (parport_pc_probe_port(0x278, 0x678, autoirq, autodma, NULL)) 3178 count++; 3179 3180 return count; 3181 } 3182 3183 /* This function is called by parport_pc_init if the user didn't 3184 * specify any ports to probe. Its job is to find some ports. Order 3185 * is important here -- we want ISA ports to be registered first, 3186 * followed by PCI cards (for least surprise), but before that we want 3187 * to do chipset-specific tests for some onboard ports that we know 3188 * about. 3189 * 3190 * autoirq is PARPORT_IRQ_NONE, PARPORT_IRQ_AUTO, or PARPORT_IRQ_PROBEONLY 3191 * autodma is PARPORT_DMA_NONE or PARPORT_DMA_AUTO 3192 */ 3193 static void __init parport_pc_find_ports (int autoirq, int autodma) 3194 { 3195 int count = 0, err; 3196 3197 #ifdef CONFIG_PARPORT_PC_SUPERIO 3198 detect_and_report_it87(); 3199 detect_and_report_winbond(); 3200 detect_and_report_smsc(); 3201 #endif 3202 3203 /* Onboard SuperIO chipsets that show themselves on the PCI bus. */ 3204 count += parport_pc_init_superio(autoirq, autodma); 3205 3206 /* PnP ports, skip detection if SuperIO already found them */ 3207 if (!count) { 3208 err = pnp_register_driver(&parport_pc_pnp_driver); 3209 if (!err) 3210 pnp_registered_parport = 1; 3211 } 3212 3213 /* ISA ports and whatever (see asm/parport.h). */ 3214 parport_pc_find_nonpci_ports(autoirq, autodma); 3215 3216 err = pci_register_driver(&parport_pc_pci_driver); 3217 if (!err) 3218 pci_registered_parport = 1; 3219 } 3220 3221 /* 3222 * Piles of crap below pretend to be a parser for module and kernel 3223 * parameters. Say "thank you" to whoever had come up with that 3224 * syntax and keep in mind that code below is a cleaned up version. 3225 */ 3226 3227 static int __initdata io[PARPORT_PC_MAX_PORTS+1] = { [0 ... PARPORT_PC_MAX_PORTS] = 0 }; 3228 static int __initdata io_hi[PARPORT_PC_MAX_PORTS+1] = 3229 { [0 ... PARPORT_PC_MAX_PORTS] = PARPORT_IOHI_AUTO }; 3230 static int __initdata dmaval[PARPORT_PC_MAX_PORTS] = { [0 ... PARPORT_PC_MAX_PORTS-1] = PARPORT_DMA_NONE }; 3231 static int __initdata irqval[PARPORT_PC_MAX_PORTS] = { [0 ... PARPORT_PC_MAX_PORTS-1] = PARPORT_IRQ_PROBEONLY }; 3232 3233 static int __init parport_parse_param(const char *s, int *val, 3234 int automatic, int none, int nofifo) 3235 { 3236 if (!s) 3237 return 0; 3238 if (!strncmp(s, "auto", 4)) 3239 *val = automatic; 3240 else if (!strncmp(s, "none", 4)) 3241 *val = none; 3242 else if (nofifo && !strncmp(s, "nofifo", 4)) 3243 *val = nofifo; 3244 else { 3245 char *ep; 3246 unsigned long r = simple_strtoul(s, &ep, 0); 3247 if (ep != s) 3248 *val = r; 3249 else { 3250 printk(KERN_ERR "parport: bad specifier `%s'\n", s); 3251 return -1; 3252 } 3253 } 3254 return 0; 3255 } 3256 3257 static int __init parport_parse_irq(const char *irqstr, int *val) 3258 { 3259 return parport_parse_param(irqstr, val, PARPORT_IRQ_AUTO, 3260 PARPORT_IRQ_NONE, 0); 3261 } 3262 3263 static int __init parport_parse_dma(const char *dmastr, int *val) 3264 { 3265 return parport_parse_param(dmastr, val, PARPORT_DMA_AUTO, 3266 PARPORT_DMA_NONE, PARPORT_DMA_NOFIFO); 3267 } 3268 3269 #ifdef CONFIG_PCI 3270 static int __init parport_init_mode_setup(char *str) 3271 { 3272 printk(KERN_DEBUG "parport_pc.c: Specified parameter parport_init_mode=%s\n", str); 3273 3274 if (!strcmp (str, "spp")) 3275 parport_init_mode=1; 3276 if (!strcmp (str, "ps2")) 3277 parport_init_mode=2; 3278 if (!strcmp (str, "epp")) 3279 parport_init_mode=3; 3280 if (!strcmp (str, "ecp")) 3281 parport_init_mode=4; 3282 if (!strcmp (str, "ecpepp")) 3283 parport_init_mode=5; 3284 return 1; 3285 } 3286 #endif 3287 3288 #ifdef MODULE 3289 static const char *irq[PARPORT_PC_MAX_PORTS]; 3290 static const char *dma[PARPORT_PC_MAX_PORTS]; 3291 3292 MODULE_PARM_DESC(io, "Base I/O address (SPP regs)"); 3293 module_param_array(io, int, NULL, 0); 3294 MODULE_PARM_DESC(io_hi, "Base I/O address (ECR)"); 3295 module_param_array(io_hi, int, NULL, 0); 3296 MODULE_PARM_DESC(irq, "IRQ line"); 3297 module_param_array(irq, charp, NULL, 0); 3298 MODULE_PARM_DESC(dma, "DMA channel"); 3299 module_param_array(dma, charp, NULL, 0); 3300 #if defined(CONFIG_PARPORT_PC_SUPERIO) || \ 3301 (defined(CONFIG_PARPORT_1284) && defined(CONFIG_PARPORT_PC_FIFO)) 3302 MODULE_PARM_DESC(verbose_probing, "Log chit-chat during initialisation"); 3303 module_param(verbose_probing, int, 0644); 3304 #endif 3305 #ifdef CONFIG_PCI 3306 static char *init_mode; 3307 MODULE_PARM_DESC(init_mode, "Initialise mode for VIA VT8231 port (spp, ps2, epp, ecp or ecpepp)"); 3308 module_param(init_mode, charp, 0); 3309 #endif 3310 3311 static int __init parse_parport_params(void) 3312 { 3313 unsigned int i; 3314 int val; 3315 3316 #ifdef CONFIG_PCI 3317 if (init_mode) 3318 parport_init_mode_setup(init_mode); 3319 #endif 3320 3321 for (i = 0; i < PARPORT_PC_MAX_PORTS && io[i]; i++) { 3322 if (parport_parse_irq(irq[i], &val)) 3323 return 1; 3324 irqval[i] = val; 3325 if (parport_parse_dma(dma[i], &val)) 3326 return 1; 3327 dmaval[i] = val; 3328 } 3329 if (!io[0]) { 3330 /* The user can make us use any IRQs or DMAs we find. */ 3331 if (irq[0] && !parport_parse_irq(irq[0], &val)) 3332 switch (val) { 3333 case PARPORT_IRQ_NONE: 3334 case PARPORT_IRQ_AUTO: 3335 irqval[0] = val; 3336 break; 3337 default: 3338 printk (KERN_WARNING 3339 "parport_pc: irq specified " 3340 "without base address. Use 'io=' " 3341 "to specify one\n"); 3342 } 3343 3344 if (dma[0] && !parport_parse_dma(dma[0], &val)) 3345 switch (val) { 3346 case PARPORT_DMA_NONE: 3347 case PARPORT_DMA_AUTO: 3348 dmaval[0] = val; 3349 break; 3350 default: 3351 printk (KERN_WARNING 3352 "parport_pc: dma specified " 3353 "without base address. Use 'io=' " 3354 "to specify one\n"); 3355 } 3356 } 3357 return 0; 3358 } 3359 3360 #else 3361 3362 static int parport_setup_ptr __initdata = 0; 3363 3364 /* 3365 * Acceptable parameters: 3366 * 3367 * parport=0 3368 * parport=auto 3369 * parport=0xBASE[,IRQ[,DMA]] 3370 * 3371 * IRQ/DMA may be numeric or 'auto' or 'none' 3372 */ 3373 static int __init parport_setup (char *str) 3374 { 3375 char *endptr; 3376 char *sep; 3377 int val; 3378 3379 if (!str || !*str || (*str == '0' && !*(str+1))) { 3380 /* Disable parport if "parport=0" in cmdline */ 3381 io[0] = PARPORT_DISABLE; 3382 return 1; 3383 } 3384 3385 if (!strncmp (str, "auto", 4)) { 3386 irqval[0] = PARPORT_IRQ_AUTO; 3387 dmaval[0] = PARPORT_DMA_AUTO; 3388 return 1; 3389 } 3390 3391 val = simple_strtoul (str, &endptr, 0); 3392 if (endptr == str) { 3393 printk (KERN_WARNING "parport=%s not understood\n", str); 3394 return 1; 3395 } 3396 3397 if (parport_setup_ptr == PARPORT_PC_MAX_PORTS) { 3398 printk(KERN_ERR "parport=%s ignored, too many ports\n", str); 3399 return 1; 3400 } 3401 3402 io[parport_setup_ptr] = val; 3403 irqval[parport_setup_ptr] = PARPORT_IRQ_NONE; 3404 dmaval[parport_setup_ptr] = PARPORT_DMA_NONE; 3405 3406 sep = strchr(str, ','); 3407 if (sep++) { 3408 if (parport_parse_irq(sep, &val)) 3409 return 1; 3410 irqval[parport_setup_ptr] = val; 3411 sep = strchr(sep, ','); 3412 if (sep++) { 3413 if (parport_parse_dma(sep, &val)) 3414 return 1; 3415 dmaval[parport_setup_ptr] = val; 3416 } 3417 } 3418 parport_setup_ptr++; 3419 return 1; 3420 } 3421 3422 static int __init parse_parport_params(void) 3423 { 3424 return io[0] == PARPORT_DISABLE; 3425 } 3426 3427 __setup ("parport=", parport_setup); 3428 3429 /* 3430 * Acceptable parameters: 3431 * 3432 * parport_init_mode=[spp|ps2|epp|ecp|ecpepp] 3433 */ 3434 #ifdef CONFIG_PCI 3435 __setup("parport_init_mode=",parport_init_mode_setup); 3436 #endif 3437 #endif 3438 3439 /* "Parser" ends here */ 3440 3441 static int __init parport_pc_init(void) 3442 { 3443 int err; 3444 3445 if (parse_parport_params()) 3446 return -EINVAL; 3447 3448 err = platform_driver_register(&parport_pc_platform_driver); 3449 if (err) 3450 return err; 3451 3452 if (io[0]) { 3453 int i; 3454 /* Only probe the ports we were given. */ 3455 user_specified = 1; 3456 for (i = 0; i < PARPORT_PC_MAX_PORTS; i++) { 3457 if (!io[i]) 3458 break; 3459 if ((io_hi[i]) == PARPORT_IOHI_AUTO) 3460 io_hi[i] = 0x400 + io[i]; 3461 parport_pc_probe_port(io[i], io_hi[i], 3462 irqval[i], dmaval[i], NULL); 3463 } 3464 } else 3465 parport_pc_find_ports (irqval[0], dmaval[0]); 3466 3467 return 0; 3468 } 3469 3470 static void __exit parport_pc_exit(void) 3471 { 3472 if (pci_registered_parport) 3473 pci_unregister_driver (&parport_pc_pci_driver); 3474 if (pnp_registered_parport) 3475 pnp_unregister_driver (&parport_pc_pnp_driver); 3476 platform_driver_unregister(&parport_pc_platform_driver); 3477 3478 while (!list_empty(&ports_list)) { 3479 struct parport_pc_private *priv; 3480 struct parport *port; 3481 priv = list_entry(ports_list.next, 3482 struct parport_pc_private, list); 3483 port = priv->port; 3484 if (port->dev && port->dev->bus == &platform_bus_type) 3485 platform_device_unregister( 3486 to_platform_device(port->dev)); 3487 parport_pc_unregister_port(port); 3488 } 3489 } 3490 3491 MODULE_AUTHOR("Phil Blundell, Tim Waugh, others"); 3492 MODULE_DESCRIPTION("PC-style parallel port driver"); 3493 MODULE_LICENSE("GPL"); 3494 module_init(parport_pc_init) 3495 module_exit(parport_pc_exit) 3496