xref: /openbmc/linux/drivers/nvmem/stm32-romem.c (revision 26e2fe4c)
1ded1b7fcSFabrice Gasnier // SPDX-License-Identifier: GPL-2.0
2ded1b7fcSFabrice Gasnier /*
3ded1b7fcSFabrice Gasnier  * STM32 Factory-programmed memory read access driver
4ded1b7fcSFabrice Gasnier  *
5ded1b7fcSFabrice Gasnier  * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6ded1b7fcSFabrice Gasnier  * Author: Fabrice Gasnier <fabrice.gasnier@st.com> for STMicroelectronics.
7ded1b7fcSFabrice Gasnier  */
8ded1b7fcSFabrice Gasnier 
97c1cd8fdSFabrice Gasnier #include <linux/arm-smccc.h>
10ded1b7fcSFabrice Gasnier #include <linux/io.h>
11ded1b7fcSFabrice Gasnier #include <linux/module.h>
12ded1b7fcSFabrice Gasnier #include <linux/nvmem-provider.h>
13ded1b7fcSFabrice Gasnier #include <linux/of_device.h>
146a0bc352SPatrick Delaunay #include <linux/tee_drv.h>
156a0bc352SPatrick Delaunay 
166a0bc352SPatrick Delaunay #include "stm32-bsec-optee-ta.h"
17ded1b7fcSFabrice Gasnier 
187c1cd8fdSFabrice Gasnier /* BSEC secure service access from non-secure */
197c1cd8fdSFabrice Gasnier #define STM32_SMC_BSEC			0x82001003
207c1cd8fdSFabrice Gasnier #define STM32_SMC_READ_SHADOW		0x01
217c1cd8fdSFabrice Gasnier #define STM32_SMC_PROG_OTP		0x02
227c1cd8fdSFabrice Gasnier #define STM32_SMC_WRITE_SHADOW		0x03
237c1cd8fdSFabrice Gasnier #define STM32_SMC_READ_OTP		0x04
247c1cd8fdSFabrice Gasnier 
2506aac0e1SJiangshan Yi /* shadow registers offset */
267c1cd8fdSFabrice Gasnier #define STM32MP15_BSEC_DATA0		0x200
277c1cd8fdSFabrice Gasnier 
287c1cd8fdSFabrice Gasnier struct stm32_romem_cfg {
297c1cd8fdSFabrice Gasnier 	int size;
30fbfc4ca4SPatrick Delaunay 	u8 lower;
316a0bc352SPatrick Delaunay 	bool ta;
327c1cd8fdSFabrice Gasnier };
337c1cd8fdSFabrice Gasnier 
34ded1b7fcSFabrice Gasnier struct stm32_romem_priv {
35ded1b7fcSFabrice Gasnier 	void __iomem *base;
36ded1b7fcSFabrice Gasnier 	struct nvmem_config cfg;
37fbfc4ca4SPatrick Delaunay 	u8 lower;
386a0bc352SPatrick Delaunay 	struct tee_context *ctx;
39ded1b7fcSFabrice Gasnier };
40ded1b7fcSFabrice Gasnier 
stm32_romem_read(void * context,unsigned int offset,void * buf,size_t bytes)41ded1b7fcSFabrice Gasnier static int stm32_romem_read(void *context, unsigned int offset, void *buf,
42ded1b7fcSFabrice Gasnier 			    size_t bytes)
43ded1b7fcSFabrice Gasnier {
44ded1b7fcSFabrice Gasnier 	struct stm32_romem_priv *priv = context;
45ded1b7fcSFabrice Gasnier 	u8 *buf8 = buf;
46ded1b7fcSFabrice Gasnier 	int i;
47ded1b7fcSFabrice Gasnier 
48ded1b7fcSFabrice Gasnier 	for (i = offset; i < offset + bytes; i++)
49ded1b7fcSFabrice Gasnier 		*buf8++ = readb_relaxed(priv->base + i);
50ded1b7fcSFabrice Gasnier 
51ded1b7fcSFabrice Gasnier 	return 0;
52ded1b7fcSFabrice Gasnier }
53ded1b7fcSFabrice Gasnier 
stm32_bsec_smc(u8 op,u32 otp,u32 data,u32 * result)547c1cd8fdSFabrice Gasnier static int stm32_bsec_smc(u8 op, u32 otp, u32 data, u32 *result)
557c1cd8fdSFabrice Gasnier {
567c1cd8fdSFabrice Gasnier #if IS_ENABLED(CONFIG_HAVE_ARM_SMCCC)
577c1cd8fdSFabrice Gasnier 	struct arm_smccc_res res;
587c1cd8fdSFabrice Gasnier 
597c1cd8fdSFabrice Gasnier 	arm_smccc_smc(STM32_SMC_BSEC, op, otp, data, 0, 0, 0, 0, &res);
607c1cd8fdSFabrice Gasnier 	if (res.a0)
617c1cd8fdSFabrice Gasnier 		return -EIO;
627c1cd8fdSFabrice Gasnier 
637c1cd8fdSFabrice Gasnier 	if (result)
647c1cd8fdSFabrice Gasnier 		*result = (u32)res.a1;
657c1cd8fdSFabrice Gasnier 
667c1cd8fdSFabrice Gasnier 	return 0;
677c1cd8fdSFabrice Gasnier #else
687c1cd8fdSFabrice Gasnier 	return -ENXIO;
697c1cd8fdSFabrice Gasnier #endif
707c1cd8fdSFabrice Gasnier }
717c1cd8fdSFabrice Gasnier 
stm32_bsec_read(void * context,unsigned int offset,void * buf,size_t bytes)727c1cd8fdSFabrice Gasnier static int stm32_bsec_read(void *context, unsigned int offset, void *buf,
737c1cd8fdSFabrice Gasnier 			   size_t bytes)
747c1cd8fdSFabrice Gasnier {
757c1cd8fdSFabrice Gasnier 	struct stm32_romem_priv *priv = context;
767c1cd8fdSFabrice Gasnier 	struct device *dev = priv->cfg.dev;
777c1cd8fdSFabrice Gasnier 	u32 roffset, rbytes, val;
787c1cd8fdSFabrice Gasnier 	u8 *buf8 = buf, *val8 = (u8 *)&val;
797c1cd8fdSFabrice Gasnier 	int i, j = 0, ret, skip_bytes, size;
807c1cd8fdSFabrice Gasnier 
817c1cd8fdSFabrice Gasnier 	/* Round unaligned access to 32-bits */
827c1cd8fdSFabrice Gasnier 	roffset = rounddown(offset, 4);
837c1cd8fdSFabrice Gasnier 	skip_bytes = offset & 0x3;
847c1cd8fdSFabrice Gasnier 	rbytes = roundup(bytes + skip_bytes, 4);
857c1cd8fdSFabrice Gasnier 
867c1cd8fdSFabrice Gasnier 	if (roffset + rbytes > priv->cfg.size)
877c1cd8fdSFabrice Gasnier 		return -EINVAL;
887c1cd8fdSFabrice Gasnier 
897c1cd8fdSFabrice Gasnier 	for (i = roffset; (i < roffset + rbytes); i += 4) {
907c1cd8fdSFabrice Gasnier 		u32 otp = i >> 2;
917c1cd8fdSFabrice Gasnier 
92fbfc4ca4SPatrick Delaunay 		if (otp < priv->lower) {
937c1cd8fdSFabrice Gasnier 			/* read lower data from shadow registers */
947c1cd8fdSFabrice Gasnier 			val = readl_relaxed(
957c1cd8fdSFabrice Gasnier 				priv->base + STM32MP15_BSEC_DATA0 + i);
967c1cd8fdSFabrice Gasnier 		} else {
977c1cd8fdSFabrice Gasnier 			ret = stm32_bsec_smc(STM32_SMC_READ_SHADOW, otp, 0,
987c1cd8fdSFabrice Gasnier 					     &val);
997c1cd8fdSFabrice Gasnier 			if (ret) {
1007c1cd8fdSFabrice Gasnier 				dev_err(dev, "Can't read data%d (%d)\n", otp,
1017c1cd8fdSFabrice Gasnier 					ret);
1027c1cd8fdSFabrice Gasnier 				return ret;
1037c1cd8fdSFabrice Gasnier 			}
1047c1cd8fdSFabrice Gasnier 		}
1057c1cd8fdSFabrice Gasnier 		/* skip first bytes in case of unaligned read */
1067c1cd8fdSFabrice Gasnier 		if (skip_bytes)
1077c1cd8fdSFabrice Gasnier 			size = min(bytes, (size_t)(4 - skip_bytes));
1087c1cd8fdSFabrice Gasnier 		else
1097c1cd8fdSFabrice Gasnier 			size = min(bytes, (size_t)4);
1107c1cd8fdSFabrice Gasnier 		memcpy(&buf8[j], &val8[skip_bytes], size);
1117c1cd8fdSFabrice Gasnier 		bytes -= size;
1127c1cd8fdSFabrice Gasnier 		j += size;
1137c1cd8fdSFabrice Gasnier 		skip_bytes = 0;
1147c1cd8fdSFabrice Gasnier 	}
1157c1cd8fdSFabrice Gasnier 
1167c1cd8fdSFabrice Gasnier 	return 0;
1177c1cd8fdSFabrice Gasnier }
1187c1cd8fdSFabrice Gasnier 
stm32_bsec_write(void * context,unsigned int offset,void * buf,size_t bytes)1197c1cd8fdSFabrice Gasnier static int stm32_bsec_write(void *context, unsigned int offset, void *buf,
1207c1cd8fdSFabrice Gasnier 			    size_t bytes)
1217c1cd8fdSFabrice Gasnier {
1227c1cd8fdSFabrice Gasnier 	struct stm32_romem_priv *priv = context;
1237c1cd8fdSFabrice Gasnier 	struct device *dev = priv->cfg.dev;
1247c1cd8fdSFabrice Gasnier 	u32 *buf32 = buf;
1257c1cd8fdSFabrice Gasnier 	int ret, i;
1267c1cd8fdSFabrice Gasnier 
1277c1cd8fdSFabrice Gasnier 	/* Allow only writing complete 32-bits aligned words */
1287c1cd8fdSFabrice Gasnier 	if ((bytes % 4) || (offset % 4))
1297c1cd8fdSFabrice Gasnier 		return -EINVAL;
1307c1cd8fdSFabrice Gasnier 
1317c1cd8fdSFabrice Gasnier 	for (i = offset; i < offset + bytes; i += 4) {
1327c1cd8fdSFabrice Gasnier 		ret = stm32_bsec_smc(STM32_SMC_PROG_OTP, i >> 2, *buf32++,
1337c1cd8fdSFabrice Gasnier 				     NULL);
1347c1cd8fdSFabrice Gasnier 		if (ret) {
1357c1cd8fdSFabrice Gasnier 			dev_err(dev, "Can't write data%d (%d)\n", i >> 2, ret);
1367c1cd8fdSFabrice Gasnier 			return ret;
1377c1cd8fdSFabrice Gasnier 		}
1387c1cd8fdSFabrice Gasnier 	}
1397c1cd8fdSFabrice Gasnier 
140d61784e6SPatrick Delaunay 	if (offset + bytes >= priv->lower * 4)
141d61784e6SPatrick Delaunay 		dev_warn(dev, "Update of upper OTPs with ECC protection (word programming, only once)\n");
142d61784e6SPatrick Delaunay 
1437c1cd8fdSFabrice Gasnier 	return 0;
1447c1cd8fdSFabrice Gasnier }
1457c1cd8fdSFabrice Gasnier 
stm32_bsec_pta_read(void * context,unsigned int offset,void * buf,size_t bytes)1466a0bc352SPatrick Delaunay static int stm32_bsec_pta_read(void *context, unsigned int offset, void *buf,
1476a0bc352SPatrick Delaunay 			       size_t bytes)
1486a0bc352SPatrick Delaunay {
1496a0bc352SPatrick Delaunay 	struct stm32_romem_priv *priv = context;
1506a0bc352SPatrick Delaunay 
1516a0bc352SPatrick Delaunay 	return stm32_bsec_optee_ta_read(priv->ctx, offset, buf, bytes);
1526a0bc352SPatrick Delaunay }
1536a0bc352SPatrick Delaunay 
stm32_bsec_pta_write(void * context,unsigned int offset,void * buf,size_t bytes)1546a0bc352SPatrick Delaunay static int stm32_bsec_pta_write(void *context, unsigned int offset, void *buf,
1556a0bc352SPatrick Delaunay 				size_t bytes)
1566a0bc352SPatrick Delaunay {
1576a0bc352SPatrick Delaunay 	struct stm32_romem_priv *priv = context;
1586a0bc352SPatrick Delaunay 
1596a0bc352SPatrick Delaunay 	return stm32_bsec_optee_ta_write(priv->ctx, priv->lower, offset, buf, bytes);
1606a0bc352SPatrick Delaunay }
1616a0bc352SPatrick Delaunay 
stm32_bsec_smc_check(void)162df2f34efSPatrick Delaunay static bool stm32_bsec_smc_check(void)
163df2f34efSPatrick Delaunay {
164df2f34efSPatrick Delaunay 	u32 val;
165df2f34efSPatrick Delaunay 	int ret;
166df2f34efSPatrick Delaunay 
167df2f34efSPatrick Delaunay 	/* check that the OP-TEE support the BSEC SMC (legacy mode) */
168df2f34efSPatrick Delaunay 	ret = stm32_bsec_smc(STM32_SMC_READ_SHADOW, 0, 0, &val);
169df2f34efSPatrick Delaunay 
170df2f34efSPatrick Delaunay 	return !ret;
171df2f34efSPatrick Delaunay }
172df2f34efSPatrick Delaunay 
optee_presence_check(void)173df2f34efSPatrick Delaunay static bool optee_presence_check(void)
174df2f34efSPatrick Delaunay {
175df2f34efSPatrick Delaunay 	struct device_node *np;
176df2f34efSPatrick Delaunay 	bool tee_detected = false;
177df2f34efSPatrick Delaunay 
178df2f34efSPatrick Delaunay 	/* check that the OP-TEE node is present and available. */
179df2f34efSPatrick Delaunay 	np = of_find_compatible_node(NULL, NULL, "linaro,optee-tz");
180df2f34efSPatrick Delaunay 	if (np && of_device_is_available(np))
181df2f34efSPatrick Delaunay 		tee_detected = true;
182df2f34efSPatrick Delaunay 	of_node_put(np);
183df2f34efSPatrick Delaunay 
184df2f34efSPatrick Delaunay 	return tee_detected;
185df2f34efSPatrick Delaunay }
186df2f34efSPatrick Delaunay 
stm32_romem_probe(struct platform_device * pdev)187ded1b7fcSFabrice Gasnier static int stm32_romem_probe(struct platform_device *pdev)
188ded1b7fcSFabrice Gasnier {
1897c1cd8fdSFabrice Gasnier 	const struct stm32_romem_cfg *cfg;
190ded1b7fcSFabrice Gasnier 	struct device *dev = &pdev->dev;
191ded1b7fcSFabrice Gasnier 	struct stm32_romem_priv *priv;
192ded1b7fcSFabrice Gasnier 	struct resource *res;
1936a0bc352SPatrick Delaunay 	int rc;
194ded1b7fcSFabrice Gasnier 
195ded1b7fcSFabrice Gasnier 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
196ded1b7fcSFabrice Gasnier 	if (!priv)
197ded1b7fcSFabrice Gasnier 		return -ENOMEM;
198ded1b7fcSFabrice Gasnier 
1990a4a8c0dSYangtao Li 	priv->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
200ded1b7fcSFabrice Gasnier 	if (IS_ERR(priv->base))
201ded1b7fcSFabrice Gasnier 		return PTR_ERR(priv->base);
202ded1b7fcSFabrice Gasnier 
203ded1b7fcSFabrice Gasnier 	priv->cfg.name = "stm32-romem";
204ded1b7fcSFabrice Gasnier 	priv->cfg.word_size = 1;
205ded1b7fcSFabrice Gasnier 	priv->cfg.stride = 1;
206ded1b7fcSFabrice Gasnier 	priv->cfg.dev = dev;
207ded1b7fcSFabrice Gasnier 	priv->cfg.priv = priv;
208ded1b7fcSFabrice Gasnier 	priv->cfg.owner = THIS_MODULE;
209a3816a7dSPatrick Delaunay 	priv->cfg.type = NVMEM_TYPE_OTP;
21026e2fe4cSRafał Miłecki 	priv->cfg.add_legacy_fixed_of_cells = true;
211ded1b7fcSFabrice Gasnier 
212fbfc4ca4SPatrick Delaunay 	priv->lower = 0;
213fbfc4ca4SPatrick Delaunay 
2147c1cd8fdSFabrice Gasnier 	cfg = (const struct stm32_romem_cfg *)
2157c1cd8fdSFabrice Gasnier 		of_match_device(dev->driver->of_match_table, dev)->data;
2167c1cd8fdSFabrice Gasnier 	if (!cfg) {
2177c1cd8fdSFabrice Gasnier 		priv->cfg.read_only = true;
2187c1cd8fdSFabrice Gasnier 		priv->cfg.size = resource_size(res);
2197c1cd8fdSFabrice Gasnier 		priv->cfg.reg_read = stm32_romem_read;
2207c1cd8fdSFabrice Gasnier 	} else {
2217c1cd8fdSFabrice Gasnier 		priv->cfg.size = cfg->size;
222fbfc4ca4SPatrick Delaunay 		priv->lower = cfg->lower;
223df2f34efSPatrick Delaunay 		if (cfg->ta || optee_presence_check()) {
2246a0bc352SPatrick Delaunay 			rc = stm32_bsec_optee_ta_open(&priv->ctx);
225df2f34efSPatrick Delaunay 			if (rc) {
2266a0bc352SPatrick Delaunay 				/* wait for OP-TEE client driver to be up and ready */
227df2f34efSPatrick Delaunay 				if (rc == -EPROBE_DEFER)
228df2f34efSPatrick Delaunay 					return -EPROBE_DEFER;
229df2f34efSPatrick Delaunay 				/* BSEC PTA is required or SMC not supported */
230df2f34efSPatrick Delaunay 				if (cfg->ta || !stm32_bsec_smc_check())
2316a0bc352SPatrick Delaunay 					return rc;
2326a0bc352SPatrick Delaunay 			}
233df2f34efSPatrick Delaunay 		}
2346a0bc352SPatrick Delaunay 		if (priv->ctx) {
2356a0bc352SPatrick Delaunay 			rc = devm_add_action_or_reset(dev, stm32_bsec_optee_ta_close, priv->ctx);
2366a0bc352SPatrick Delaunay 			if (rc) {
2376a0bc352SPatrick Delaunay 				dev_err(dev, "devm_add_action_or_reset() failed (%d)\n", rc);
2386a0bc352SPatrick Delaunay 				return rc;
2396a0bc352SPatrick Delaunay 			}
2406a0bc352SPatrick Delaunay 			priv->cfg.reg_read = stm32_bsec_pta_read;
2416a0bc352SPatrick Delaunay 			priv->cfg.reg_write = stm32_bsec_pta_write;
2426a0bc352SPatrick Delaunay 		} else {
2437c1cd8fdSFabrice Gasnier 			priv->cfg.reg_read = stm32_bsec_read;
2447c1cd8fdSFabrice Gasnier 			priv->cfg.reg_write = stm32_bsec_write;
2457c1cd8fdSFabrice Gasnier 		}
2466a0bc352SPatrick Delaunay 	}
2477c1cd8fdSFabrice Gasnier 
248ded1b7fcSFabrice Gasnier 	return PTR_ERR_OR_ZERO(devm_nvmem_register(dev, &priv->cfg));
249ded1b7fcSFabrice Gasnier }
250ded1b7fcSFabrice Gasnier 
251fbfc4ca4SPatrick Delaunay /*
2526a0bc352SPatrick Delaunay  * STM32MP15/13 BSEC OTP regions: 4096 OTP bits (with 3072 effective bits)
253fbfc4ca4SPatrick Delaunay  * => 96 x 32-bits data words
254fbfc4ca4SPatrick Delaunay  * - Lower: 1K bits, 2:1 redundancy, incremental bit programming
255fbfc4ca4SPatrick Delaunay  *   => 32 (x 32-bits) lower shadow registers = words 0 to 31
256fbfc4ca4SPatrick Delaunay  * - Upper: 2K bits, ECC protection, word programming only
257fbfc4ca4SPatrick Delaunay  *   => 64 (x 32-bits) = words 32 to 95
258fbfc4ca4SPatrick Delaunay  */
2597c1cd8fdSFabrice Gasnier static const struct stm32_romem_cfg stm32mp15_bsec_cfg = {
260fbfc4ca4SPatrick Delaunay 	.size = 384,
261fbfc4ca4SPatrick Delaunay 	.lower = 32,
2626a0bc352SPatrick Delaunay 	.ta = false,
2636a0bc352SPatrick Delaunay };
2646a0bc352SPatrick Delaunay 
2656a0bc352SPatrick Delaunay static const struct stm32_romem_cfg stm32mp13_bsec_cfg = {
2666a0bc352SPatrick Delaunay 	.size = 384,
2676a0bc352SPatrick Delaunay 	.lower = 32,
2686a0bc352SPatrick Delaunay 	.ta = true,
2697c1cd8fdSFabrice Gasnier };
2707c1cd8fdSFabrice Gasnier 
271a4fb434eSKrzysztof Kozlowski static const struct of_device_id stm32_romem_of_match[] __maybe_unused = {
2727c1cd8fdSFabrice Gasnier 	{ .compatible = "st,stm32f4-otp", }, {
2737c1cd8fdSFabrice Gasnier 		.compatible = "st,stm32mp15-bsec",
2747c1cd8fdSFabrice Gasnier 		.data = (void *)&stm32mp15_bsec_cfg,
2757c1cd8fdSFabrice Gasnier 	}, {
2766a0bc352SPatrick Delaunay 		.compatible = "st,stm32mp13-bsec",
2776a0bc352SPatrick Delaunay 		.data = (void *)&stm32mp13_bsec_cfg,
2787c1cd8fdSFabrice Gasnier 	},
2796a0bc352SPatrick Delaunay 	{ /* sentinel */ },
280ded1b7fcSFabrice Gasnier };
281ded1b7fcSFabrice Gasnier MODULE_DEVICE_TABLE(of, stm32_romem_of_match);
282ded1b7fcSFabrice Gasnier 
283ded1b7fcSFabrice Gasnier static struct platform_driver stm32_romem_driver = {
284ded1b7fcSFabrice Gasnier 	.probe = stm32_romem_probe,
285ded1b7fcSFabrice Gasnier 	.driver = {
286ded1b7fcSFabrice Gasnier 		.name = "stm32-romem",
287ded1b7fcSFabrice Gasnier 		.of_match_table = of_match_ptr(stm32_romem_of_match),
288ded1b7fcSFabrice Gasnier 	},
289ded1b7fcSFabrice Gasnier };
290ded1b7fcSFabrice Gasnier module_platform_driver(stm32_romem_driver);
291ded1b7fcSFabrice Gasnier 
292ded1b7fcSFabrice Gasnier MODULE_AUTHOR("Fabrice Gasnier <fabrice.gasnier@st.com>");
293ded1b7fcSFabrice Gasnier MODULE_DESCRIPTION("STMicroelectronics STM32 RO-MEM");
294ded1b7fcSFabrice Gasnier MODULE_ALIAS("platform:nvmem-stm32-romem");
295ded1b7fcSFabrice Gasnier MODULE_LICENSE("GPL v2");
296