xref: /openbmc/linux/drivers/nvme/host/pci.c (revision e20ba6e1)
157dacad5SJay Sternberg /*
257dacad5SJay Sternberg  * NVM Express device driver
357dacad5SJay Sternberg  * Copyright (c) 2011-2014, Intel Corporation.
457dacad5SJay Sternberg  *
557dacad5SJay Sternberg  * This program is free software; you can redistribute it and/or modify it
657dacad5SJay Sternberg  * under the terms and conditions of the GNU General Public License,
757dacad5SJay Sternberg  * version 2, as published by the Free Software Foundation.
857dacad5SJay Sternberg  *
957dacad5SJay Sternberg  * This program is distributed in the hope it will be useful, but WITHOUT
1057dacad5SJay Sternberg  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1157dacad5SJay Sternberg  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1257dacad5SJay Sternberg  * more details.
1357dacad5SJay Sternberg  */
1457dacad5SJay Sternberg 
15a0a3408eSKeith Busch #include <linux/aer.h>
1618119775SKeith Busch #include <linux/async.h>
1757dacad5SJay Sternberg #include <linux/blkdev.h>
1857dacad5SJay Sternberg #include <linux/blk-mq.h>
19dca51e78SChristoph Hellwig #include <linux/blk-mq-pci.h>
20ff5350a8SAndy Lutomirski #include <linux/dmi.h>
2157dacad5SJay Sternberg #include <linux/init.h>
2257dacad5SJay Sternberg #include <linux/interrupt.h>
2357dacad5SJay Sternberg #include <linux/io.h>
2457dacad5SJay Sternberg #include <linux/mm.h>
2557dacad5SJay Sternberg #include <linux/module.h>
2677bf25eaSKeith Busch #include <linux/mutex.h>
27d0877473SKeith Busch #include <linux/once.h>
2857dacad5SJay Sternberg #include <linux/pci.h>
2957dacad5SJay Sternberg #include <linux/t10-pi.h>
3057dacad5SJay Sternberg #include <linux/types.h>
319cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h>
32a98e58e5SScott Bauer #include <linux/sed-opal.h>
330f238ff5SLogan Gunthorpe #include <linux/pci-p2pdma.h>
3457dacad5SJay Sternberg 
3557dacad5SJay Sternberg #include "nvme.h"
3657dacad5SJay Sternberg 
3757dacad5SJay Sternberg #define SQ_SIZE(depth)		(depth * sizeof(struct nvme_command))
3857dacad5SJay Sternberg #define CQ_SIZE(depth)		(depth * sizeof(struct nvme_completion))
3957dacad5SJay Sternberg 
40a7a7cbe3SChaitanya Kulkarni #define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
41adf68f21SChristoph Hellwig 
42943e942eSJens Axboe /*
43943e942eSJens Axboe  * These can be higher, but we need to ensure that any command doesn't
44943e942eSJens Axboe  * require an sg allocation that needs more than a page of data.
45943e942eSJens Axboe  */
46943e942eSJens Axboe #define NVME_MAX_KB_SZ	4096
47943e942eSJens Axboe #define NVME_MAX_SEGS	127
48943e942eSJens Axboe 
4957dacad5SJay Sternberg static int use_threaded_interrupts;
5057dacad5SJay Sternberg module_param(use_threaded_interrupts, int, 0);
5157dacad5SJay Sternberg 
5257dacad5SJay Sternberg static bool use_cmb_sqes = true;
5369f4eb9fSKeith Busch module_param(use_cmb_sqes, bool, 0444);
5457dacad5SJay Sternberg MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
5557dacad5SJay Sternberg 
5687ad72a5SChristoph Hellwig static unsigned int max_host_mem_size_mb = 128;
5787ad72a5SChristoph Hellwig module_param(max_host_mem_size_mb, uint, 0444);
5887ad72a5SChristoph Hellwig MODULE_PARM_DESC(max_host_mem_size_mb,
5987ad72a5SChristoph Hellwig 	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
6057dacad5SJay Sternberg 
61a7a7cbe3SChaitanya Kulkarni static unsigned int sgl_threshold = SZ_32K;
62a7a7cbe3SChaitanya Kulkarni module_param(sgl_threshold, uint, 0644);
63a7a7cbe3SChaitanya Kulkarni MODULE_PARM_DESC(sgl_threshold,
64a7a7cbe3SChaitanya Kulkarni 		"Use SGLs when average request segment size is larger or equal to "
65a7a7cbe3SChaitanya Kulkarni 		"this size. Use 0 to disable SGLs.");
66a7a7cbe3SChaitanya Kulkarni 
67b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
68b27c1e68Sweiping zhang static const struct kernel_param_ops io_queue_depth_ops = {
69b27c1e68Sweiping zhang 	.set = io_queue_depth_set,
70b27c1e68Sweiping zhang 	.get = param_get_int,
71b27c1e68Sweiping zhang };
72b27c1e68Sweiping zhang 
73b27c1e68Sweiping zhang static int io_queue_depth = 1024;
74b27c1e68Sweiping zhang module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
75b27c1e68Sweiping zhang MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
76b27c1e68Sweiping zhang 
773b6592f7SJens Axboe static int queue_count_set(const char *val, const struct kernel_param *kp);
783b6592f7SJens Axboe static const struct kernel_param_ops queue_count_ops = {
793b6592f7SJens Axboe 	.set = queue_count_set,
803b6592f7SJens Axboe 	.get = param_get_int,
813b6592f7SJens Axboe };
823b6592f7SJens Axboe 
833b6592f7SJens Axboe static int write_queues;
843b6592f7SJens Axboe module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
853b6592f7SJens Axboe MODULE_PARM_DESC(write_queues,
863b6592f7SJens Axboe 	"Number of queues to use for writes. If not set, reads and writes "
873b6592f7SJens Axboe 	"will share a queue set.");
883b6592f7SJens Axboe 
89a4668d9bSJens Axboe static int poll_queues = 0;
904b04cc6aSJens Axboe module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
914b04cc6aSJens Axboe MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
924b04cc6aSJens Axboe 
931c63dc66SChristoph Hellwig struct nvme_dev;
941c63dc66SChristoph Hellwig struct nvme_queue;
9557dacad5SJay Sternberg 
96a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
9757dacad5SJay Sternberg 
9857dacad5SJay Sternberg /*
991c63dc66SChristoph Hellwig  * Represents an NVM Express device.  Each nvme_dev is a PCI function.
1001c63dc66SChristoph Hellwig  */
1011c63dc66SChristoph Hellwig struct nvme_dev {
102147b27e4SSagi Grimberg 	struct nvme_queue *queues;
1031c63dc66SChristoph Hellwig 	struct blk_mq_tag_set tagset;
1041c63dc66SChristoph Hellwig 	struct blk_mq_tag_set admin_tagset;
1051c63dc66SChristoph Hellwig 	u32 __iomem *dbs;
1061c63dc66SChristoph Hellwig 	struct device *dev;
1071c63dc66SChristoph Hellwig 	struct dma_pool *prp_page_pool;
1081c63dc66SChristoph Hellwig 	struct dma_pool *prp_small_pool;
1091c63dc66SChristoph Hellwig 	unsigned online_queues;
1101c63dc66SChristoph Hellwig 	unsigned max_qid;
111e20ba6e1SChristoph Hellwig 	unsigned io_queues[HCTX_MAX_TYPES];
11222b55601SKeith Busch 	unsigned int num_vecs;
1131c63dc66SChristoph Hellwig 	int q_depth;
1141c63dc66SChristoph Hellwig 	u32 db_stride;
1151c63dc66SChristoph Hellwig 	void __iomem *bar;
11697f6ef64SXu Yu 	unsigned long bar_mapped_size;
1175c8809e6SChristoph Hellwig 	struct work_struct remove_work;
11877bf25eaSKeith Busch 	struct mutex shutdown_lock;
1191c63dc66SChristoph Hellwig 	bool subsystem;
1201c63dc66SChristoph Hellwig 	u64 cmb_size;
1210f238ff5SLogan Gunthorpe 	bool cmb_use_sqes;
1221c63dc66SChristoph Hellwig 	u32 cmbsz;
123202021c1SStephen Bates 	u32 cmbloc;
1241c63dc66SChristoph Hellwig 	struct nvme_ctrl ctrl;
125db3cbfffSKeith Busch 	struct completion ioq_wait;
12687ad72a5SChristoph Hellwig 
127943e942eSJens Axboe 	mempool_t *iod_mempool;
128943e942eSJens Axboe 
12987ad72a5SChristoph Hellwig 	/* shadow doorbell buffer support: */
130f9f38e33SHelen Koike 	u32 *dbbuf_dbs;
131f9f38e33SHelen Koike 	dma_addr_t dbbuf_dbs_dma_addr;
132f9f38e33SHelen Koike 	u32 *dbbuf_eis;
133f9f38e33SHelen Koike 	dma_addr_t dbbuf_eis_dma_addr;
13487ad72a5SChristoph Hellwig 
13587ad72a5SChristoph Hellwig 	/* host memory buffer support: */
13687ad72a5SChristoph Hellwig 	u64 host_mem_size;
13787ad72a5SChristoph Hellwig 	u32 nr_host_mem_descs;
1384033f35dSChristoph Hellwig 	dma_addr_t host_mem_descs_dma;
13987ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *host_mem_descs;
14087ad72a5SChristoph Hellwig 	void **host_mem_desc_bufs;
14157dacad5SJay Sternberg };
14257dacad5SJay Sternberg 
143b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
144b27c1e68Sweiping zhang {
145b27c1e68Sweiping zhang 	int n = 0, ret;
146b27c1e68Sweiping zhang 
147b27c1e68Sweiping zhang 	ret = kstrtoint(val, 10, &n);
148b27c1e68Sweiping zhang 	if (ret != 0 || n < 2)
149b27c1e68Sweiping zhang 		return -EINVAL;
150b27c1e68Sweiping zhang 
151b27c1e68Sweiping zhang 	return param_set_int(val, kp);
152b27c1e68Sweiping zhang }
153b27c1e68Sweiping zhang 
1543b6592f7SJens Axboe static int queue_count_set(const char *val, const struct kernel_param *kp)
1553b6592f7SJens Axboe {
1563b6592f7SJens Axboe 	int n = 0, ret;
1573b6592f7SJens Axboe 
1583b6592f7SJens Axboe 	ret = kstrtoint(val, 10, &n);
1593b6592f7SJens Axboe 	if (n > num_possible_cpus())
1603b6592f7SJens Axboe 		n = num_possible_cpus();
1613b6592f7SJens Axboe 
1623b6592f7SJens Axboe 	return param_set_int(val, kp);
1633b6592f7SJens Axboe }
1643b6592f7SJens Axboe 
165f9f38e33SHelen Koike static inline unsigned int sq_idx(unsigned int qid, u32 stride)
166f9f38e33SHelen Koike {
167f9f38e33SHelen Koike 	return qid * 2 * stride;
168f9f38e33SHelen Koike }
169f9f38e33SHelen Koike 
170f9f38e33SHelen Koike static inline unsigned int cq_idx(unsigned int qid, u32 stride)
171f9f38e33SHelen Koike {
172f9f38e33SHelen Koike 	return (qid * 2 + 1) * stride;
173f9f38e33SHelen Koike }
174f9f38e33SHelen Koike 
1751c63dc66SChristoph Hellwig static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
1761c63dc66SChristoph Hellwig {
1771c63dc66SChristoph Hellwig 	return container_of(ctrl, struct nvme_dev, ctrl);
1781c63dc66SChristoph Hellwig }
1791c63dc66SChristoph Hellwig 
18057dacad5SJay Sternberg /*
18157dacad5SJay Sternberg  * An NVM Express queue.  Each device has at least two (one for admin
18257dacad5SJay Sternberg  * commands and one for I/O commands).
18357dacad5SJay Sternberg  */
18457dacad5SJay Sternberg struct nvme_queue {
18557dacad5SJay Sternberg 	struct device *q_dmadev;
18657dacad5SJay Sternberg 	struct nvme_dev *dev;
1871ab0cd69SJens Axboe 	spinlock_t sq_lock;
18857dacad5SJay Sternberg 	struct nvme_command *sq_cmds;
1890f238ff5SLogan Gunthorpe 	bool sq_cmds_is_io;
1901ab0cd69SJens Axboe 	spinlock_t cq_lock ____cacheline_aligned_in_smp;
19157dacad5SJay Sternberg 	volatile struct nvme_completion *cqes;
19257dacad5SJay Sternberg 	struct blk_mq_tags **tags;
19357dacad5SJay Sternberg 	dma_addr_t sq_dma_addr;
19457dacad5SJay Sternberg 	dma_addr_t cq_dma_addr;
19557dacad5SJay Sternberg 	u32 __iomem *q_db;
19657dacad5SJay Sternberg 	u16 q_depth;
19757dacad5SJay Sternberg 	s16 cq_vector;
19857dacad5SJay Sternberg 	u16 sq_tail;
19904f3eafdSJens Axboe 	u16 last_sq_tail;
20057dacad5SJay Sternberg 	u16 cq_head;
20168fa9dbeSJens Axboe 	u16 last_cq_head;
20257dacad5SJay Sternberg 	u16 qid;
20357dacad5SJay Sternberg 	u8 cq_phase;
2044b04cc6aSJens Axboe 	u8 polled;
205f9f38e33SHelen Koike 	u32 *dbbuf_sq_db;
206f9f38e33SHelen Koike 	u32 *dbbuf_cq_db;
207f9f38e33SHelen Koike 	u32 *dbbuf_sq_ei;
208f9f38e33SHelen Koike 	u32 *dbbuf_cq_ei;
20957dacad5SJay Sternberg };
21057dacad5SJay Sternberg 
21157dacad5SJay Sternberg /*
21271bd150cSChristoph Hellwig  * The nvme_iod describes the data in an I/O, including the list of PRP
21371bd150cSChristoph Hellwig  * entries.  You can't see it in this data structure because C doesn't let
214f4800d6dSChristoph Hellwig  * me express that.  Use nvme_init_iod to ensure there's enough space
21571bd150cSChristoph Hellwig  * allocated to store the PRP list.
21671bd150cSChristoph Hellwig  */
21771bd150cSChristoph Hellwig struct nvme_iod {
218d49187e9SChristoph Hellwig 	struct nvme_request req;
219f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq;
220a7a7cbe3SChaitanya Kulkarni 	bool use_sgl;
221f4800d6dSChristoph Hellwig 	int aborted;
22271bd150cSChristoph Hellwig 	int npages;		/* In the PRP list. 0 means small pool in use */
22371bd150cSChristoph Hellwig 	int nents;		/* Used in scatterlist */
22471bd150cSChristoph Hellwig 	int length;		/* Of data, in bytes */
22571bd150cSChristoph Hellwig 	dma_addr_t first_dma;
226bf684057SChristoph Hellwig 	struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
227f4800d6dSChristoph Hellwig 	struct scatterlist *sg;
228f4800d6dSChristoph Hellwig 	struct scatterlist inline_sg[0];
22957dacad5SJay Sternberg };
23057dacad5SJay Sternberg 
23157dacad5SJay Sternberg /*
23257dacad5SJay Sternberg  * Check we didin't inadvertently grow the command struct
23357dacad5SJay Sternberg  */
23457dacad5SJay Sternberg static inline void _nvme_check_size(void)
23557dacad5SJay Sternberg {
23657dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
23757dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
23857dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
23957dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
24057dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
24157dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
24257dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
24357dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
2440add5e8eSJohannes Thumshirn 	BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
2450add5e8eSJohannes Thumshirn 	BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
24657dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
24757dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
248f9f38e33SHelen Koike 	BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
249f9f38e33SHelen Koike }
250f9f38e33SHelen Koike 
2513b6592f7SJens Axboe static unsigned int max_io_queues(void)
2523b6592f7SJens Axboe {
2534b04cc6aSJens Axboe 	return num_possible_cpus() + write_queues + poll_queues;
2543b6592f7SJens Axboe }
2553b6592f7SJens Axboe 
2563b6592f7SJens Axboe static unsigned int max_queue_count(void)
2573b6592f7SJens Axboe {
2583b6592f7SJens Axboe 	/* IO queues + admin queue */
2593b6592f7SJens Axboe 	return 1 + max_io_queues();
2603b6592f7SJens Axboe }
2613b6592f7SJens Axboe 
262f9f38e33SHelen Koike static inline unsigned int nvme_dbbuf_size(u32 stride)
263f9f38e33SHelen Koike {
2643b6592f7SJens Axboe 	return (max_queue_count() * 8 * stride);
265f9f38e33SHelen Koike }
266f9f38e33SHelen Koike 
267f9f38e33SHelen Koike static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
268f9f38e33SHelen Koike {
269f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
270f9f38e33SHelen Koike 
271f9f38e33SHelen Koike 	if (dev->dbbuf_dbs)
272f9f38e33SHelen Koike 		return 0;
273f9f38e33SHelen Koike 
274f9f38e33SHelen Koike 	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
275f9f38e33SHelen Koike 					    &dev->dbbuf_dbs_dma_addr,
276f9f38e33SHelen Koike 					    GFP_KERNEL);
277f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
278f9f38e33SHelen Koike 		return -ENOMEM;
279f9f38e33SHelen Koike 	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
280f9f38e33SHelen Koike 					    &dev->dbbuf_eis_dma_addr,
281f9f38e33SHelen Koike 					    GFP_KERNEL);
282f9f38e33SHelen Koike 	if (!dev->dbbuf_eis) {
283f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
284f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
285f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
286f9f38e33SHelen Koike 		return -ENOMEM;
287f9f38e33SHelen Koike 	}
288f9f38e33SHelen Koike 
289f9f38e33SHelen Koike 	return 0;
290f9f38e33SHelen Koike }
291f9f38e33SHelen Koike 
292f9f38e33SHelen Koike static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
293f9f38e33SHelen Koike {
294f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
295f9f38e33SHelen Koike 
296f9f38e33SHelen Koike 	if (dev->dbbuf_dbs) {
297f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
298f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
299f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
300f9f38e33SHelen Koike 	}
301f9f38e33SHelen Koike 	if (dev->dbbuf_eis) {
302f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
303f9f38e33SHelen Koike 				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
304f9f38e33SHelen Koike 		dev->dbbuf_eis = NULL;
305f9f38e33SHelen Koike 	}
306f9f38e33SHelen Koike }
307f9f38e33SHelen Koike 
308f9f38e33SHelen Koike static void nvme_dbbuf_init(struct nvme_dev *dev,
309f9f38e33SHelen Koike 			    struct nvme_queue *nvmeq, int qid)
310f9f38e33SHelen Koike {
311f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs || !qid)
312f9f38e33SHelen Koike 		return;
313f9f38e33SHelen Koike 
314f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
315f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
316f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
317f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
318f9f38e33SHelen Koike }
319f9f38e33SHelen Koike 
320f9f38e33SHelen Koike static void nvme_dbbuf_set(struct nvme_dev *dev)
321f9f38e33SHelen Koike {
322f9f38e33SHelen Koike 	struct nvme_command c;
323f9f38e33SHelen Koike 
324f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
325f9f38e33SHelen Koike 		return;
326f9f38e33SHelen Koike 
327f9f38e33SHelen Koike 	memset(&c, 0, sizeof(c));
328f9f38e33SHelen Koike 	c.dbbuf.opcode = nvme_admin_dbbuf;
329f9f38e33SHelen Koike 	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
330f9f38e33SHelen Koike 	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
331f9f38e33SHelen Koike 
332f9f38e33SHelen Koike 	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
3339bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
334f9f38e33SHelen Koike 		/* Free memory and continue on */
335f9f38e33SHelen Koike 		nvme_dbbuf_dma_free(dev);
336f9f38e33SHelen Koike 	}
337f9f38e33SHelen Koike }
338f9f38e33SHelen Koike 
339f9f38e33SHelen Koike static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
340f9f38e33SHelen Koike {
341f9f38e33SHelen Koike 	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
342f9f38e33SHelen Koike }
343f9f38e33SHelen Koike 
344f9f38e33SHelen Koike /* Update dbbuf and return true if an MMIO is required */
345f9f38e33SHelen Koike static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
346f9f38e33SHelen Koike 					      volatile u32 *dbbuf_ei)
347f9f38e33SHelen Koike {
348f9f38e33SHelen Koike 	if (dbbuf_db) {
349f9f38e33SHelen Koike 		u16 old_value;
350f9f38e33SHelen Koike 
351f9f38e33SHelen Koike 		/*
352f9f38e33SHelen Koike 		 * Ensure that the queue is written before updating
353f9f38e33SHelen Koike 		 * the doorbell in memory
354f9f38e33SHelen Koike 		 */
355f9f38e33SHelen Koike 		wmb();
356f9f38e33SHelen Koike 
357f9f38e33SHelen Koike 		old_value = *dbbuf_db;
358f9f38e33SHelen Koike 		*dbbuf_db = value;
359f9f38e33SHelen Koike 
360f1ed3df2SMichal Wnukowski 		/*
361f1ed3df2SMichal Wnukowski 		 * Ensure that the doorbell is updated before reading the event
362f1ed3df2SMichal Wnukowski 		 * index from memory.  The controller needs to provide similar
363f1ed3df2SMichal Wnukowski 		 * ordering to ensure the envent index is updated before reading
364f1ed3df2SMichal Wnukowski 		 * the doorbell.
365f1ed3df2SMichal Wnukowski 		 */
366f1ed3df2SMichal Wnukowski 		mb();
367f1ed3df2SMichal Wnukowski 
368f9f38e33SHelen Koike 		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
369f9f38e33SHelen Koike 			return false;
370f9f38e33SHelen Koike 	}
371f9f38e33SHelen Koike 
372f9f38e33SHelen Koike 	return true;
37357dacad5SJay Sternberg }
37457dacad5SJay Sternberg 
37557dacad5SJay Sternberg /*
37657dacad5SJay Sternberg  * Max size of iod being embedded in the request payload
37757dacad5SJay Sternberg  */
37857dacad5SJay Sternberg #define NVME_INT_PAGES		2
3795fd4ce1bSChristoph Hellwig #define NVME_INT_BYTES(dev)	(NVME_INT_PAGES * (dev)->ctrl.page_size)
38057dacad5SJay Sternberg 
38157dacad5SJay Sternberg /*
38257dacad5SJay Sternberg  * Will slightly overestimate the number of pages needed.  This is OK
38357dacad5SJay Sternberg  * as it only leads to a small amount of wasted memory for the lifetime of
38457dacad5SJay Sternberg  * the I/O.
38557dacad5SJay Sternberg  */
38657dacad5SJay Sternberg static int nvme_npages(unsigned size, struct nvme_dev *dev)
38757dacad5SJay Sternberg {
3885fd4ce1bSChristoph Hellwig 	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
3895fd4ce1bSChristoph Hellwig 				      dev->ctrl.page_size);
39057dacad5SJay Sternberg 	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
39157dacad5SJay Sternberg }
39257dacad5SJay Sternberg 
393a7a7cbe3SChaitanya Kulkarni /*
394a7a7cbe3SChaitanya Kulkarni  * Calculates the number of pages needed for the SGL segments. For example a 4k
395a7a7cbe3SChaitanya Kulkarni  * page can accommodate 256 SGL descriptors.
396a7a7cbe3SChaitanya Kulkarni  */
397a7a7cbe3SChaitanya Kulkarni static int nvme_pci_npages_sgl(unsigned int num_seg)
398f4800d6dSChristoph Hellwig {
399a7a7cbe3SChaitanya Kulkarni 	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
400f4800d6dSChristoph Hellwig }
401f4800d6dSChristoph Hellwig 
402a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
403a7a7cbe3SChaitanya Kulkarni 		unsigned int size, unsigned int nseg, bool use_sgl)
40457dacad5SJay Sternberg {
405a7a7cbe3SChaitanya Kulkarni 	size_t alloc_size;
406a7a7cbe3SChaitanya Kulkarni 
407a7a7cbe3SChaitanya Kulkarni 	if (use_sgl)
408a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
409a7a7cbe3SChaitanya Kulkarni 	else
410a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
411a7a7cbe3SChaitanya Kulkarni 
412a7a7cbe3SChaitanya Kulkarni 	return alloc_size + sizeof(struct scatterlist) * nseg;
413a7a7cbe3SChaitanya Kulkarni }
414a7a7cbe3SChaitanya Kulkarni 
415a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
416a7a7cbe3SChaitanya Kulkarni {
417a7a7cbe3SChaitanya Kulkarni 	unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
418a7a7cbe3SChaitanya Kulkarni 				    NVME_INT_BYTES(dev), NVME_INT_PAGES,
419a7a7cbe3SChaitanya Kulkarni 				    use_sgl);
420a7a7cbe3SChaitanya Kulkarni 
421a7a7cbe3SChaitanya Kulkarni 	return sizeof(struct nvme_iod) + alloc_size;
42257dacad5SJay Sternberg }
42357dacad5SJay Sternberg 
42457dacad5SJay Sternberg static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
42557dacad5SJay Sternberg 				unsigned int hctx_idx)
42657dacad5SJay Sternberg {
42757dacad5SJay Sternberg 	struct nvme_dev *dev = data;
428147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
42957dacad5SJay Sternberg 
43057dacad5SJay Sternberg 	WARN_ON(hctx_idx != 0);
43157dacad5SJay Sternberg 	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
43257dacad5SJay Sternberg 	WARN_ON(nvmeq->tags);
43357dacad5SJay Sternberg 
43457dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
43557dacad5SJay Sternberg 	nvmeq->tags = &dev->admin_tagset.tags[0];
43657dacad5SJay Sternberg 	return 0;
43757dacad5SJay Sternberg }
43857dacad5SJay Sternberg 
43957dacad5SJay Sternberg static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
44057dacad5SJay Sternberg {
44157dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
44257dacad5SJay Sternberg 
44357dacad5SJay Sternberg 	nvmeq->tags = NULL;
44457dacad5SJay Sternberg }
44557dacad5SJay Sternberg 
44657dacad5SJay Sternberg static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
44757dacad5SJay Sternberg 			  unsigned int hctx_idx)
44857dacad5SJay Sternberg {
44957dacad5SJay Sternberg 	struct nvme_dev *dev = data;
450147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
45157dacad5SJay Sternberg 
45257dacad5SJay Sternberg 	if (!nvmeq->tags)
45357dacad5SJay Sternberg 		nvmeq->tags = &dev->tagset.tags[hctx_idx];
45457dacad5SJay Sternberg 
45557dacad5SJay Sternberg 	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
45657dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
45757dacad5SJay Sternberg 	return 0;
45857dacad5SJay Sternberg }
45957dacad5SJay Sternberg 
460d6296d39SChristoph Hellwig static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
461d6296d39SChristoph Hellwig 		unsigned int hctx_idx, unsigned int numa_node)
46257dacad5SJay Sternberg {
463d6296d39SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
464f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
4650350815aSChristoph Hellwig 	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
466147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
46757dacad5SJay Sternberg 
46857dacad5SJay Sternberg 	BUG_ON(!nvmeq);
469f4800d6dSChristoph Hellwig 	iod->nvmeq = nvmeq;
47059e29ce6SSagi Grimberg 
47159e29ce6SSagi Grimberg 	nvme_req(req)->ctrl = &dev->ctrl;
47257dacad5SJay Sternberg 	return 0;
47357dacad5SJay Sternberg }
47457dacad5SJay Sternberg 
4753b6592f7SJens Axboe static int queue_irq_offset(struct nvme_dev *dev)
4763b6592f7SJens Axboe {
4773b6592f7SJens Axboe 	/* if we have more than 1 vec, admin queue offsets us by 1 */
4783b6592f7SJens Axboe 	if (dev->num_vecs > 1)
4793b6592f7SJens Axboe 		return 1;
4803b6592f7SJens Axboe 
4813b6592f7SJens Axboe 	return 0;
4823b6592f7SJens Axboe }
4833b6592f7SJens Axboe 
484dca51e78SChristoph Hellwig static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
485dca51e78SChristoph Hellwig {
486dca51e78SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
4873b6592f7SJens Axboe 	int i, qoff, offset;
488dca51e78SChristoph Hellwig 
4893b6592f7SJens Axboe 	offset = queue_irq_offset(dev);
4903b6592f7SJens Axboe 	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
4913b6592f7SJens Axboe 		struct blk_mq_queue_map *map = &set->map[i];
4923b6592f7SJens Axboe 
4933b6592f7SJens Axboe 		map->nr_queues = dev->io_queues[i];
4943b6592f7SJens Axboe 		if (!map->nr_queues) {
495e20ba6e1SChristoph Hellwig 			BUG_ON(i == HCTX_TYPE_DEFAULT);
4963b6592f7SJens Axboe 
4973b6592f7SJens Axboe 			/* shared set, resuse read set parameters */
498e20ba6e1SChristoph Hellwig 			map->nr_queues = dev->io_queues[HCTX_TYPE_DEFAULT];
4993b6592f7SJens Axboe 			qoff = 0;
5003b6592f7SJens Axboe 			offset = queue_irq_offset(dev);
5013b6592f7SJens Axboe 		}
5023b6592f7SJens Axboe 
5034b04cc6aSJens Axboe 		/*
5044b04cc6aSJens Axboe 		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
5054b04cc6aSJens Axboe 		 * affinity), so use the regular blk-mq cpu mapping
5064b04cc6aSJens Axboe 		 */
5073b6592f7SJens Axboe 		map->queue_offset = qoff;
508e20ba6e1SChristoph Hellwig 		if (i != HCTX_TYPE_POLL)
5093b6592f7SJens Axboe 			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
5104b04cc6aSJens Axboe 		else
5114b04cc6aSJens Axboe 			blk_mq_map_queues(map);
5123b6592f7SJens Axboe 		qoff += map->nr_queues;
5133b6592f7SJens Axboe 		offset += map->nr_queues;
5143b6592f7SJens Axboe 	}
5153b6592f7SJens Axboe 
5163b6592f7SJens Axboe 	return 0;
517dca51e78SChristoph Hellwig }
518dca51e78SChristoph Hellwig 
51904f3eafdSJens Axboe /*
52004f3eafdSJens Axboe  * Write sq tail if we are asked to, or if the next command would wrap.
52104f3eafdSJens Axboe  */
52204f3eafdSJens Axboe static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
52304f3eafdSJens Axboe {
52404f3eafdSJens Axboe 	if (!write_sq) {
52504f3eafdSJens Axboe 		u16 next_tail = nvmeq->sq_tail + 1;
52604f3eafdSJens Axboe 
52704f3eafdSJens Axboe 		if (next_tail == nvmeq->q_depth)
52804f3eafdSJens Axboe 			next_tail = 0;
52904f3eafdSJens Axboe 		if (next_tail != nvmeq->last_sq_tail)
53004f3eafdSJens Axboe 			return;
53104f3eafdSJens Axboe 	}
53204f3eafdSJens Axboe 
53304f3eafdSJens Axboe 	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
53404f3eafdSJens Axboe 			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
53504f3eafdSJens Axboe 		writel(nvmeq->sq_tail, nvmeq->q_db);
53604f3eafdSJens Axboe 	nvmeq->last_sq_tail = nvmeq->sq_tail;
53704f3eafdSJens Axboe }
53804f3eafdSJens Axboe 
53957dacad5SJay Sternberg /**
54090ea5ca4SChristoph Hellwig  * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
54157dacad5SJay Sternberg  * @nvmeq: The queue to use
54257dacad5SJay Sternberg  * @cmd: The command to send
54304f3eafdSJens Axboe  * @write_sq: whether to write to the SQ doorbell
54457dacad5SJay Sternberg  */
54504f3eafdSJens Axboe static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
54604f3eafdSJens Axboe 			    bool write_sq)
54757dacad5SJay Sternberg {
54890ea5ca4SChristoph Hellwig 	spin_lock(&nvmeq->sq_lock);
54990ea5ca4SChristoph Hellwig 	memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
55090ea5ca4SChristoph Hellwig 	if (++nvmeq->sq_tail == nvmeq->q_depth)
55190ea5ca4SChristoph Hellwig 		nvmeq->sq_tail = 0;
55204f3eafdSJens Axboe 	nvme_write_sq_db(nvmeq, write_sq);
55304f3eafdSJens Axboe 	spin_unlock(&nvmeq->sq_lock);
55404f3eafdSJens Axboe }
55504f3eafdSJens Axboe 
55604f3eafdSJens Axboe static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
55704f3eafdSJens Axboe {
55804f3eafdSJens Axboe 	struct nvme_queue *nvmeq = hctx->driver_data;
55904f3eafdSJens Axboe 
56004f3eafdSJens Axboe 	spin_lock(&nvmeq->sq_lock);
56104f3eafdSJens Axboe 	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
56204f3eafdSJens Axboe 		nvme_write_sq_db(nvmeq, true);
56390ea5ca4SChristoph Hellwig 	spin_unlock(&nvmeq->sq_lock);
56457dacad5SJay Sternberg }
56557dacad5SJay Sternberg 
566a7a7cbe3SChaitanya Kulkarni static void **nvme_pci_iod_list(struct request *req)
56757dacad5SJay Sternberg {
568f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
569a7a7cbe3SChaitanya Kulkarni 	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
57057dacad5SJay Sternberg }
57157dacad5SJay Sternberg 
572955b1b5aSMinwoo Im static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
573955b1b5aSMinwoo Im {
574955b1b5aSMinwoo Im 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
57520469a37SKeith Busch 	int nseg = blk_rq_nr_phys_segments(req);
576955b1b5aSMinwoo Im 	unsigned int avg_seg_size;
577955b1b5aSMinwoo Im 
57820469a37SKeith Busch 	if (nseg == 0)
57920469a37SKeith Busch 		return false;
58020469a37SKeith Busch 
58120469a37SKeith Busch 	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
582955b1b5aSMinwoo Im 
583955b1b5aSMinwoo Im 	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
584955b1b5aSMinwoo Im 		return false;
585955b1b5aSMinwoo Im 	if (!iod->nvmeq->qid)
586955b1b5aSMinwoo Im 		return false;
587955b1b5aSMinwoo Im 	if (!sgl_threshold || avg_seg_size < sgl_threshold)
588955b1b5aSMinwoo Im 		return false;
589955b1b5aSMinwoo Im 	return true;
590955b1b5aSMinwoo Im }
591955b1b5aSMinwoo Im 
592fc17b653SChristoph Hellwig static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
59357dacad5SJay Sternberg {
594f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
595f9d03f96SChristoph Hellwig 	int nseg = blk_rq_nr_phys_segments(rq);
596b131c61dSChristoph Hellwig 	unsigned int size = blk_rq_payload_bytes(rq);
597f4800d6dSChristoph Hellwig 
598955b1b5aSMinwoo Im 	iod->use_sgl = nvme_pci_use_sgls(dev, rq);
599955b1b5aSMinwoo Im 
600f4800d6dSChristoph Hellwig 	if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
601943e942eSJens Axboe 		iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
602f4800d6dSChristoph Hellwig 		if (!iod->sg)
603fc17b653SChristoph Hellwig 			return BLK_STS_RESOURCE;
604f4800d6dSChristoph Hellwig 	} else {
605f4800d6dSChristoph Hellwig 		iod->sg = iod->inline_sg;
60657dacad5SJay Sternberg 	}
60757dacad5SJay Sternberg 
608f4800d6dSChristoph Hellwig 	iod->aborted = 0;
60957dacad5SJay Sternberg 	iod->npages = -1;
61057dacad5SJay Sternberg 	iod->nents = 0;
611f4800d6dSChristoph Hellwig 	iod->length = size;
612f80ec966SKeith Busch 
613fc17b653SChristoph Hellwig 	return BLK_STS_OK;
61457dacad5SJay Sternberg }
61557dacad5SJay Sternberg 
616f4800d6dSChristoph Hellwig static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
61757dacad5SJay Sternberg {
618f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
619a7a7cbe3SChaitanya Kulkarni 	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
620a7a7cbe3SChaitanya Kulkarni 	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
621a7a7cbe3SChaitanya Kulkarni 
62257dacad5SJay Sternberg 	int i;
62357dacad5SJay Sternberg 
62457dacad5SJay Sternberg 	if (iod->npages == 0)
625a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
626a7a7cbe3SChaitanya Kulkarni 			dma_addr);
627a7a7cbe3SChaitanya Kulkarni 
62857dacad5SJay Sternberg 	for (i = 0; i < iod->npages; i++) {
629a7a7cbe3SChaitanya Kulkarni 		void *addr = nvme_pci_iod_list(req)[i];
630a7a7cbe3SChaitanya Kulkarni 
631a7a7cbe3SChaitanya Kulkarni 		if (iod->use_sgl) {
632a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *sg_list = addr;
633a7a7cbe3SChaitanya Kulkarni 
634a7a7cbe3SChaitanya Kulkarni 			next_dma_addr =
635a7a7cbe3SChaitanya Kulkarni 			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
636a7a7cbe3SChaitanya Kulkarni 		} else {
637a7a7cbe3SChaitanya Kulkarni 			__le64 *prp_list = addr;
638a7a7cbe3SChaitanya Kulkarni 
639a7a7cbe3SChaitanya Kulkarni 			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
640a7a7cbe3SChaitanya Kulkarni 		}
641a7a7cbe3SChaitanya Kulkarni 
642a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
643a7a7cbe3SChaitanya Kulkarni 		dma_addr = next_dma_addr;
64457dacad5SJay Sternberg 	}
64557dacad5SJay Sternberg 
646f4800d6dSChristoph Hellwig 	if (iod->sg != iod->inline_sg)
647943e942eSJens Axboe 		mempool_free(iod->sg, dev->iod_mempool);
64857dacad5SJay Sternberg }
64957dacad5SJay Sternberg 
650d0877473SKeith Busch static void nvme_print_sgl(struct scatterlist *sgl, int nents)
651d0877473SKeith Busch {
652d0877473SKeith Busch 	int i;
653d0877473SKeith Busch 	struct scatterlist *sg;
654d0877473SKeith Busch 
655d0877473SKeith Busch 	for_each_sg(sgl, sg, nents, i) {
656d0877473SKeith Busch 		dma_addr_t phys = sg_phys(sg);
657d0877473SKeith Busch 		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
658d0877473SKeith Busch 			"dma_address:%pad dma_length:%d\n",
659d0877473SKeith Busch 			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
660d0877473SKeith Busch 			sg_dma_len(sg));
661d0877473SKeith Busch 	}
662d0877473SKeith Busch }
663d0877473SKeith Busch 
664a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
665a7a7cbe3SChaitanya Kulkarni 		struct request *req, struct nvme_rw_command *cmnd)
66657dacad5SJay Sternberg {
667f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
66857dacad5SJay Sternberg 	struct dma_pool *pool;
669b131c61dSChristoph Hellwig 	int length = blk_rq_payload_bytes(req);
67057dacad5SJay Sternberg 	struct scatterlist *sg = iod->sg;
67157dacad5SJay Sternberg 	int dma_len = sg_dma_len(sg);
67257dacad5SJay Sternberg 	u64 dma_addr = sg_dma_address(sg);
6735fd4ce1bSChristoph Hellwig 	u32 page_size = dev->ctrl.page_size;
67457dacad5SJay Sternberg 	int offset = dma_addr & (page_size - 1);
67557dacad5SJay Sternberg 	__le64 *prp_list;
676a7a7cbe3SChaitanya Kulkarni 	void **list = nvme_pci_iod_list(req);
67757dacad5SJay Sternberg 	dma_addr_t prp_dma;
67857dacad5SJay Sternberg 	int nprps, i;
67957dacad5SJay Sternberg 
68057dacad5SJay Sternberg 	length -= (page_size - offset);
6815228b328SJan H. Schönherr 	if (length <= 0) {
6825228b328SJan H. Schönherr 		iod->first_dma = 0;
683a7a7cbe3SChaitanya Kulkarni 		goto done;
6845228b328SJan H. Schönherr 	}
68557dacad5SJay Sternberg 
68657dacad5SJay Sternberg 	dma_len -= (page_size - offset);
68757dacad5SJay Sternberg 	if (dma_len) {
68857dacad5SJay Sternberg 		dma_addr += (page_size - offset);
68957dacad5SJay Sternberg 	} else {
69057dacad5SJay Sternberg 		sg = sg_next(sg);
69157dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
69257dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
69357dacad5SJay Sternberg 	}
69457dacad5SJay Sternberg 
69557dacad5SJay Sternberg 	if (length <= page_size) {
69657dacad5SJay Sternberg 		iod->first_dma = dma_addr;
697a7a7cbe3SChaitanya Kulkarni 		goto done;
69857dacad5SJay Sternberg 	}
69957dacad5SJay Sternberg 
70057dacad5SJay Sternberg 	nprps = DIV_ROUND_UP(length, page_size);
70157dacad5SJay Sternberg 	if (nprps <= (256 / 8)) {
70257dacad5SJay Sternberg 		pool = dev->prp_small_pool;
70357dacad5SJay Sternberg 		iod->npages = 0;
70457dacad5SJay Sternberg 	} else {
70557dacad5SJay Sternberg 		pool = dev->prp_page_pool;
70657dacad5SJay Sternberg 		iod->npages = 1;
70757dacad5SJay Sternberg 	}
70857dacad5SJay Sternberg 
70969d2b571SChristoph Hellwig 	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
71057dacad5SJay Sternberg 	if (!prp_list) {
71157dacad5SJay Sternberg 		iod->first_dma = dma_addr;
71257dacad5SJay Sternberg 		iod->npages = -1;
71386eea289SKeith Busch 		return BLK_STS_RESOURCE;
71457dacad5SJay Sternberg 	}
71557dacad5SJay Sternberg 	list[0] = prp_list;
71657dacad5SJay Sternberg 	iod->first_dma = prp_dma;
71757dacad5SJay Sternberg 	i = 0;
71857dacad5SJay Sternberg 	for (;;) {
71957dacad5SJay Sternberg 		if (i == page_size >> 3) {
72057dacad5SJay Sternberg 			__le64 *old_prp_list = prp_list;
72169d2b571SChristoph Hellwig 			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
72257dacad5SJay Sternberg 			if (!prp_list)
72386eea289SKeith Busch 				return BLK_STS_RESOURCE;
72457dacad5SJay Sternberg 			list[iod->npages++] = prp_list;
72557dacad5SJay Sternberg 			prp_list[0] = old_prp_list[i - 1];
72657dacad5SJay Sternberg 			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
72757dacad5SJay Sternberg 			i = 1;
72857dacad5SJay Sternberg 		}
72957dacad5SJay Sternberg 		prp_list[i++] = cpu_to_le64(dma_addr);
73057dacad5SJay Sternberg 		dma_len -= page_size;
73157dacad5SJay Sternberg 		dma_addr += page_size;
73257dacad5SJay Sternberg 		length -= page_size;
73357dacad5SJay Sternberg 		if (length <= 0)
73457dacad5SJay Sternberg 			break;
73557dacad5SJay Sternberg 		if (dma_len > 0)
73657dacad5SJay Sternberg 			continue;
73786eea289SKeith Busch 		if (unlikely(dma_len < 0))
73886eea289SKeith Busch 			goto bad_sgl;
73957dacad5SJay Sternberg 		sg = sg_next(sg);
74057dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
74157dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
74257dacad5SJay Sternberg 	}
74357dacad5SJay Sternberg 
744a7a7cbe3SChaitanya Kulkarni done:
745a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
746a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
747a7a7cbe3SChaitanya Kulkarni 
74886eea289SKeith Busch 	return BLK_STS_OK;
74986eea289SKeith Busch 
75086eea289SKeith Busch  bad_sgl:
751d0877473SKeith Busch 	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
752d0877473SKeith Busch 			"Invalid SGL for payload:%d nents:%d\n",
753d0877473SKeith Busch 			blk_rq_payload_bytes(req), iod->nents);
75486eea289SKeith Busch 	return BLK_STS_IOERR;
75557dacad5SJay Sternberg }
75657dacad5SJay Sternberg 
757a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
758a7a7cbe3SChaitanya Kulkarni 		struct scatterlist *sg)
759a7a7cbe3SChaitanya Kulkarni {
760a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(sg_dma_address(sg));
761a7a7cbe3SChaitanya Kulkarni 	sge->length = cpu_to_le32(sg_dma_len(sg));
762a7a7cbe3SChaitanya Kulkarni 	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
763a7a7cbe3SChaitanya Kulkarni }
764a7a7cbe3SChaitanya Kulkarni 
765a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
766a7a7cbe3SChaitanya Kulkarni 		dma_addr_t dma_addr, int entries)
767a7a7cbe3SChaitanya Kulkarni {
768a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(dma_addr);
769a7a7cbe3SChaitanya Kulkarni 	if (entries < SGES_PER_PAGE) {
770a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(entries * sizeof(*sge));
771a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
772a7a7cbe3SChaitanya Kulkarni 	} else {
773a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(PAGE_SIZE);
774a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
775a7a7cbe3SChaitanya Kulkarni 	}
776a7a7cbe3SChaitanya Kulkarni }
777a7a7cbe3SChaitanya Kulkarni 
778a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
779b0f2853bSChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmd, int entries)
780a7a7cbe3SChaitanya Kulkarni {
781a7a7cbe3SChaitanya Kulkarni 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
782a7a7cbe3SChaitanya Kulkarni 	struct dma_pool *pool;
783a7a7cbe3SChaitanya Kulkarni 	struct nvme_sgl_desc *sg_list;
784a7a7cbe3SChaitanya Kulkarni 	struct scatterlist *sg = iod->sg;
785a7a7cbe3SChaitanya Kulkarni 	dma_addr_t sgl_dma;
786b0f2853bSChristoph Hellwig 	int i = 0;
787a7a7cbe3SChaitanya Kulkarni 
788a7a7cbe3SChaitanya Kulkarni 	/* setting the transfer type as SGL */
789a7a7cbe3SChaitanya Kulkarni 	cmd->flags = NVME_CMD_SGL_METABUF;
790a7a7cbe3SChaitanya Kulkarni 
791b0f2853bSChristoph Hellwig 	if (entries == 1) {
792a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
793a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_OK;
794a7a7cbe3SChaitanya Kulkarni 	}
795a7a7cbe3SChaitanya Kulkarni 
796a7a7cbe3SChaitanya Kulkarni 	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
797a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_small_pool;
798a7a7cbe3SChaitanya Kulkarni 		iod->npages = 0;
799a7a7cbe3SChaitanya Kulkarni 	} else {
800a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_page_pool;
801a7a7cbe3SChaitanya Kulkarni 		iod->npages = 1;
802a7a7cbe3SChaitanya Kulkarni 	}
803a7a7cbe3SChaitanya Kulkarni 
804a7a7cbe3SChaitanya Kulkarni 	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
805a7a7cbe3SChaitanya Kulkarni 	if (!sg_list) {
806a7a7cbe3SChaitanya Kulkarni 		iod->npages = -1;
807a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_RESOURCE;
808a7a7cbe3SChaitanya Kulkarni 	}
809a7a7cbe3SChaitanya Kulkarni 
810a7a7cbe3SChaitanya Kulkarni 	nvme_pci_iod_list(req)[0] = sg_list;
811a7a7cbe3SChaitanya Kulkarni 	iod->first_dma = sgl_dma;
812a7a7cbe3SChaitanya Kulkarni 
813a7a7cbe3SChaitanya Kulkarni 	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
814a7a7cbe3SChaitanya Kulkarni 
815a7a7cbe3SChaitanya Kulkarni 	do {
816a7a7cbe3SChaitanya Kulkarni 		if (i == SGES_PER_PAGE) {
817a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *old_sg_desc = sg_list;
818a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
819a7a7cbe3SChaitanya Kulkarni 
820a7a7cbe3SChaitanya Kulkarni 			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
821a7a7cbe3SChaitanya Kulkarni 			if (!sg_list)
822a7a7cbe3SChaitanya Kulkarni 				return BLK_STS_RESOURCE;
823a7a7cbe3SChaitanya Kulkarni 
824a7a7cbe3SChaitanya Kulkarni 			i = 0;
825a7a7cbe3SChaitanya Kulkarni 			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
826a7a7cbe3SChaitanya Kulkarni 			sg_list[i++] = *link;
827a7a7cbe3SChaitanya Kulkarni 			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
828a7a7cbe3SChaitanya Kulkarni 		}
829a7a7cbe3SChaitanya Kulkarni 
830a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&sg_list[i++], sg);
831a7a7cbe3SChaitanya Kulkarni 		sg = sg_next(sg);
832b0f2853bSChristoph Hellwig 	} while (--entries > 0);
833a7a7cbe3SChaitanya Kulkarni 
834a7a7cbe3SChaitanya Kulkarni 	return BLK_STS_OK;
835a7a7cbe3SChaitanya Kulkarni }
836a7a7cbe3SChaitanya Kulkarni 
837fc17b653SChristoph Hellwig static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
838b131c61dSChristoph Hellwig 		struct nvme_command *cmnd)
83957dacad5SJay Sternberg {
840f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
841ba1ca37eSChristoph Hellwig 	struct request_queue *q = req->q;
842ba1ca37eSChristoph Hellwig 	enum dma_data_direction dma_dir = rq_data_dir(req) ?
843ba1ca37eSChristoph Hellwig 			DMA_TO_DEVICE : DMA_FROM_DEVICE;
844fc17b653SChristoph Hellwig 	blk_status_t ret = BLK_STS_IOERR;
845b0f2853bSChristoph Hellwig 	int nr_mapped;
84657dacad5SJay Sternberg 
847f9d03f96SChristoph Hellwig 	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
848ba1ca37eSChristoph Hellwig 	iod->nents = blk_rq_map_sg(q, req, iod->sg);
849ba1ca37eSChristoph Hellwig 	if (!iod->nents)
850ba1ca37eSChristoph Hellwig 		goto out;
851ba1ca37eSChristoph Hellwig 
852fc17b653SChristoph Hellwig 	ret = BLK_STS_RESOURCE;
853e0596ab2SLogan Gunthorpe 
854e0596ab2SLogan Gunthorpe 	if (is_pci_p2pdma_page(sg_page(iod->sg)))
855e0596ab2SLogan Gunthorpe 		nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
856e0596ab2SLogan Gunthorpe 					  dma_dir);
857e0596ab2SLogan Gunthorpe 	else
858e0596ab2SLogan Gunthorpe 		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
859e0596ab2SLogan Gunthorpe 					     dma_dir,  DMA_ATTR_NO_WARN);
860b0f2853bSChristoph Hellwig 	if (!nr_mapped)
861ba1ca37eSChristoph Hellwig 		goto out;
862ba1ca37eSChristoph Hellwig 
863955b1b5aSMinwoo Im 	if (iod->use_sgl)
864b0f2853bSChristoph Hellwig 		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
865a7a7cbe3SChaitanya Kulkarni 	else
866a7a7cbe3SChaitanya Kulkarni 		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
867a7a7cbe3SChaitanya Kulkarni 
86886eea289SKeith Busch 	if (ret != BLK_STS_OK)
869ba1ca37eSChristoph Hellwig 		goto out_unmap;
870ba1ca37eSChristoph Hellwig 
871fc17b653SChristoph Hellwig 	ret = BLK_STS_IOERR;
872ba1ca37eSChristoph Hellwig 	if (blk_integrity_rq(req)) {
873ba1ca37eSChristoph Hellwig 		if (blk_rq_count_integrity_sg(q, req->bio) != 1)
874ba1ca37eSChristoph Hellwig 			goto out_unmap;
875ba1ca37eSChristoph Hellwig 
876bf684057SChristoph Hellwig 		sg_init_table(&iod->meta_sg, 1);
877bf684057SChristoph Hellwig 		if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
878ba1ca37eSChristoph Hellwig 			goto out_unmap;
879ba1ca37eSChristoph Hellwig 
880bf684057SChristoph Hellwig 		if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
881ba1ca37eSChristoph Hellwig 			goto out_unmap;
8823045c0d0SChaitanya Kulkarni 
8833045c0d0SChaitanya Kulkarni 		cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
88457dacad5SJay Sternberg 	}
88557dacad5SJay Sternberg 
886fc17b653SChristoph Hellwig 	return BLK_STS_OK;
887ba1ca37eSChristoph Hellwig 
888ba1ca37eSChristoph Hellwig out_unmap:
889ba1ca37eSChristoph Hellwig 	dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
890ba1ca37eSChristoph Hellwig out:
891ba1ca37eSChristoph Hellwig 	return ret;
89257dacad5SJay Sternberg }
89357dacad5SJay Sternberg 
894f4800d6dSChristoph Hellwig static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
895d4f6c3abSChristoph Hellwig {
896f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
897d4f6c3abSChristoph Hellwig 	enum dma_data_direction dma_dir = rq_data_dir(req) ?
898d4f6c3abSChristoph Hellwig 			DMA_TO_DEVICE : DMA_FROM_DEVICE;
899d4f6c3abSChristoph Hellwig 
900d4f6c3abSChristoph Hellwig 	if (iod->nents) {
901e0596ab2SLogan Gunthorpe 		/* P2PDMA requests do not need to be unmapped */
902e0596ab2SLogan Gunthorpe 		if (!is_pci_p2pdma_page(sg_page(iod->sg)))
903d4f6c3abSChristoph Hellwig 			dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
904e0596ab2SLogan Gunthorpe 
905f7f1fc36SMax Gurtovoy 		if (blk_integrity_rq(req))
906bf684057SChristoph Hellwig 			dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
907d4f6c3abSChristoph Hellwig 	}
908d4f6c3abSChristoph Hellwig 
909f9d03f96SChristoph Hellwig 	nvme_cleanup_cmd(req);
910f4800d6dSChristoph Hellwig 	nvme_free_iod(dev, req);
91157dacad5SJay Sternberg }
91257dacad5SJay Sternberg 
91357dacad5SJay Sternberg /*
91457dacad5SJay Sternberg  * NOTE: ns is NULL when called on the admin queue.
91557dacad5SJay Sternberg  */
916fc17b653SChristoph Hellwig static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
91757dacad5SJay Sternberg 			 const struct blk_mq_queue_data *bd)
91857dacad5SJay Sternberg {
91957dacad5SJay Sternberg 	struct nvme_ns *ns = hctx->queue->queuedata;
92057dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
92157dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
92257dacad5SJay Sternberg 	struct request *req = bd->rq;
923ba1ca37eSChristoph Hellwig 	struct nvme_command cmnd;
924ebe6d874SChristoph Hellwig 	blk_status_t ret;
92557dacad5SJay Sternberg 
926d1f06f4aSJens Axboe 	/*
927d1f06f4aSJens Axboe 	 * We should not need to do this, but we're still using this to
928d1f06f4aSJens Axboe 	 * ensure we can drain requests on a dying queue.
929d1f06f4aSJens Axboe 	 */
9304b04cc6aSJens Axboe 	if (unlikely(nvmeq->cq_vector < 0 && !nvmeq->polled))
931d1f06f4aSJens Axboe 		return BLK_STS_IOERR;
932d1f06f4aSJens Axboe 
933f9d03f96SChristoph Hellwig 	ret = nvme_setup_cmd(ns, req, &cmnd);
934fc17b653SChristoph Hellwig 	if (ret)
935f4800d6dSChristoph Hellwig 		return ret;
93657dacad5SJay Sternberg 
937b131c61dSChristoph Hellwig 	ret = nvme_init_iod(req, dev);
938fc17b653SChristoph Hellwig 	if (ret)
939f9d03f96SChristoph Hellwig 		goto out_free_cmd;
94057dacad5SJay Sternberg 
941fc17b653SChristoph Hellwig 	if (blk_rq_nr_phys_segments(req)) {
942b131c61dSChristoph Hellwig 		ret = nvme_map_data(dev, req, &cmnd);
943fc17b653SChristoph Hellwig 		if (ret)
944f9d03f96SChristoph Hellwig 			goto out_cleanup_iod;
945fc17b653SChristoph Hellwig 	}
946ba1ca37eSChristoph Hellwig 
947aae239e1SChristoph Hellwig 	blk_mq_start_request(req);
94804f3eafdSJens Axboe 	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
949fc17b653SChristoph Hellwig 	return BLK_STS_OK;
950f9d03f96SChristoph Hellwig out_cleanup_iod:
951f4800d6dSChristoph Hellwig 	nvme_free_iod(dev, req);
952f9d03f96SChristoph Hellwig out_free_cmd:
953f9d03f96SChristoph Hellwig 	nvme_cleanup_cmd(req);
954ba1ca37eSChristoph Hellwig 	return ret;
95557dacad5SJay Sternberg }
95657dacad5SJay Sternberg 
95777f02a7aSChristoph Hellwig static void nvme_pci_complete_rq(struct request *req)
958eee417b0SChristoph Hellwig {
959f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
960eee417b0SChristoph Hellwig 
96177f02a7aSChristoph Hellwig 	nvme_unmap_data(iod->nvmeq->dev, req);
96277f02a7aSChristoph Hellwig 	nvme_complete_rq(req);
96357dacad5SJay Sternberg }
96457dacad5SJay Sternberg 
965d783e0bdSMarta Rybczynska /* We read the CQE phase first to check if the rest of the entry is valid */
966750dde44SChristoph Hellwig static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
967d783e0bdSMarta Rybczynska {
968750dde44SChristoph Hellwig 	return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
969750dde44SChristoph Hellwig 			nvmeq->cq_phase;
970d783e0bdSMarta Rybczynska }
971d783e0bdSMarta Rybczynska 
972eb281c82SSagi Grimberg static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
97357dacad5SJay Sternberg {
974eb281c82SSagi Grimberg 	u16 head = nvmeq->cq_head;
97557dacad5SJay Sternberg 
976eb281c82SSagi Grimberg 	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
977eb281c82SSagi Grimberg 					      nvmeq->dbbuf_cq_ei))
978eb281c82SSagi Grimberg 		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
979eb281c82SSagi Grimberg }
980adf68f21SChristoph Hellwig 
9815cb525c8SJens Axboe static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
98257dacad5SJay Sternberg {
9835cb525c8SJens Axboe 	volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
98457dacad5SJay Sternberg 	struct request *req;
985adf68f21SChristoph Hellwig 
98683a12fb7SSagi Grimberg 	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
9871b3c47c1SSagi Grimberg 		dev_warn(nvmeq->dev->ctrl.device,
988aae239e1SChristoph Hellwig 			"invalid id %d completed on queue %d\n",
98983a12fb7SSagi Grimberg 			cqe->command_id, le16_to_cpu(cqe->sq_id));
99083a12fb7SSagi Grimberg 		return;
991aae239e1SChristoph Hellwig 	}
992aae239e1SChristoph Hellwig 
993adf68f21SChristoph Hellwig 	/*
994adf68f21SChristoph Hellwig 	 * AEN requests are special as they don't time out and can
995adf68f21SChristoph Hellwig 	 * survive any kind of queue freeze and often don't respond to
996adf68f21SChristoph Hellwig 	 * aborts.  We don't even bother to allocate a struct request
997adf68f21SChristoph Hellwig 	 * for them but rather special case them here.
998adf68f21SChristoph Hellwig 	 */
999adf68f21SChristoph Hellwig 	if (unlikely(nvmeq->qid == 0 &&
100038dabe21SKeith Busch 			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
10017bf58533SChristoph Hellwig 		nvme_complete_async_event(&nvmeq->dev->ctrl,
100283a12fb7SSagi Grimberg 				cqe->status, &cqe->result);
1003a0fa9647SJens Axboe 		return;
100457dacad5SJay Sternberg 	}
100557dacad5SJay Sternberg 
100683a12fb7SSagi Grimberg 	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
100783a12fb7SSagi Grimberg 	nvme_end_request(req, cqe->status, cqe->result);
100883a12fb7SSagi Grimberg }
100957dacad5SJay Sternberg 
10105cb525c8SJens Axboe static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
101183a12fb7SSagi Grimberg {
10125cb525c8SJens Axboe 	while (start != end) {
10135cb525c8SJens Axboe 		nvme_handle_cqe(nvmeq, start);
10145cb525c8SJens Axboe 		if (++start == nvmeq->q_depth)
10155cb525c8SJens Axboe 			start = 0;
10165cb525c8SJens Axboe 	}
10175cb525c8SJens Axboe }
101883a12fb7SSagi Grimberg 
10195cb525c8SJens Axboe static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
10205cb525c8SJens Axboe {
1021920d13a8SSagi Grimberg 	if (++nvmeq->cq_head == nvmeq->q_depth) {
1022920d13a8SSagi Grimberg 		nvmeq->cq_head = 0;
1023920d13a8SSagi Grimberg 		nvmeq->cq_phase = !nvmeq->cq_phase;
1024920d13a8SSagi Grimberg 	}
1025a0fa9647SJens Axboe }
1026a0fa9647SJens Axboe 
10271052b8acSJens Axboe static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
10281052b8acSJens Axboe 				  u16 *end, unsigned int tag)
1029a0fa9647SJens Axboe {
10301052b8acSJens Axboe 	int found = 0;
103183a12fb7SSagi Grimberg 
10325cb525c8SJens Axboe 	*start = nvmeq->cq_head;
10331052b8acSJens Axboe 	while (nvme_cqe_pending(nvmeq)) {
10341052b8acSJens Axboe 		if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
10351052b8acSJens Axboe 			found++;
10365cb525c8SJens Axboe 		nvme_update_cq_head(nvmeq);
103757dacad5SJay Sternberg 	}
10385cb525c8SJens Axboe 	*end = nvmeq->cq_head;
103957dacad5SJay Sternberg 
10405cb525c8SJens Axboe 	if (*start != *end)
1041eb281c82SSagi Grimberg 		nvme_ring_cq_doorbell(nvmeq);
10425cb525c8SJens Axboe 	return found;
104357dacad5SJay Sternberg }
104457dacad5SJay Sternberg 
104557dacad5SJay Sternberg static irqreturn_t nvme_irq(int irq, void *data)
104657dacad5SJay Sternberg {
104757dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
104868fa9dbeSJens Axboe 	irqreturn_t ret = IRQ_NONE;
10495cb525c8SJens Axboe 	u16 start, end;
10505cb525c8SJens Axboe 
10511ab0cd69SJens Axboe 	spin_lock(&nvmeq->cq_lock);
105268fa9dbeSJens Axboe 	if (nvmeq->cq_head != nvmeq->last_cq_head)
105368fa9dbeSJens Axboe 		ret = IRQ_HANDLED;
10545cb525c8SJens Axboe 	nvme_process_cq(nvmeq, &start, &end, -1);
105568fa9dbeSJens Axboe 	nvmeq->last_cq_head = nvmeq->cq_head;
10561ab0cd69SJens Axboe 	spin_unlock(&nvmeq->cq_lock);
10575cb525c8SJens Axboe 
105868fa9dbeSJens Axboe 	if (start != end) {
10595cb525c8SJens Axboe 		nvme_complete_cqes(nvmeq, start, end);
10605cb525c8SJens Axboe 		return IRQ_HANDLED;
106157dacad5SJay Sternberg 	}
106257dacad5SJay Sternberg 
106368fa9dbeSJens Axboe 	return ret;
106457dacad5SJay Sternberg }
106557dacad5SJay Sternberg 
106657dacad5SJay Sternberg static irqreturn_t nvme_irq_check(int irq, void *data)
106757dacad5SJay Sternberg {
106857dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
1069750dde44SChristoph Hellwig 	if (nvme_cqe_pending(nvmeq))
107057dacad5SJay Sternberg 		return IRQ_WAKE_THREAD;
1071d783e0bdSMarta Rybczynska 	return IRQ_NONE;
107257dacad5SJay Sternberg }
107357dacad5SJay Sternberg 
10747776db1cSKeith Busch static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
1075a0fa9647SJens Axboe {
10765cb525c8SJens Axboe 	u16 start, end;
10771052b8acSJens Axboe 	int found;
1078a0fa9647SJens Axboe 
1079750dde44SChristoph Hellwig 	if (!nvme_cqe_pending(nvmeq))
1080442e19b7SSagi Grimberg 		return 0;
1081442e19b7SSagi Grimberg 
10821ab0cd69SJens Axboe 	spin_lock_irq(&nvmeq->cq_lock);
10835cb525c8SJens Axboe 	found = nvme_process_cq(nvmeq, &start, &end, tag);
10841ab0cd69SJens Axboe 	spin_unlock_irq(&nvmeq->cq_lock);
1085442e19b7SSagi Grimberg 
10865cb525c8SJens Axboe 	nvme_complete_cqes(nvmeq, start, end);
1087442e19b7SSagi Grimberg 	return found;
1088a0fa9647SJens Axboe }
1089a0fa9647SJens Axboe 
10909743139cSJens Axboe static int nvme_poll(struct blk_mq_hw_ctx *hctx)
10917776db1cSKeith Busch {
10927776db1cSKeith Busch 	struct nvme_queue *nvmeq = hctx->driver_data;
10937776db1cSKeith Busch 
10949743139cSJens Axboe 	return __nvme_poll(nvmeq, -1);
10957776db1cSKeith Busch }
10967776db1cSKeith Busch 
10979743139cSJens Axboe static int nvme_poll_noirq(struct blk_mq_hw_ctx *hctx)
1098dabcefabSJens Axboe {
1099dabcefabSJens Axboe 	struct nvme_queue *nvmeq = hctx->driver_data;
1100dabcefabSJens Axboe 	u16 start, end;
1101dabcefabSJens Axboe 	bool found;
1102dabcefabSJens Axboe 
1103dabcefabSJens Axboe 	if (!nvme_cqe_pending(nvmeq))
1104dabcefabSJens Axboe 		return 0;
1105dabcefabSJens Axboe 
1106dabcefabSJens Axboe 	spin_lock(&nvmeq->cq_lock);
11079743139cSJens Axboe 	found = nvme_process_cq(nvmeq, &start, &end, -1);
1108dabcefabSJens Axboe 	spin_unlock(&nvmeq->cq_lock);
1109dabcefabSJens Axboe 
1110dabcefabSJens Axboe 	nvme_complete_cqes(nvmeq, start, end);
1111dabcefabSJens Axboe 	return found;
1112dabcefabSJens Axboe }
1113dabcefabSJens Axboe 
1114ad22c355SKeith Busch static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
111557dacad5SJay Sternberg {
1116f866fc42SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
1117147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
111857dacad5SJay Sternberg 	struct nvme_command c;
111957dacad5SJay Sternberg 
112057dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
112157dacad5SJay Sternberg 	c.common.opcode = nvme_admin_async_event;
1122ad22c355SKeith Busch 	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
112304f3eafdSJens Axboe 	nvme_submit_cmd(nvmeq, &c, true);
112457dacad5SJay Sternberg }
112557dacad5SJay Sternberg 
112657dacad5SJay Sternberg static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
112757dacad5SJay Sternberg {
112857dacad5SJay Sternberg 	struct nvme_command c;
112957dacad5SJay Sternberg 
113057dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
113157dacad5SJay Sternberg 	c.delete_queue.opcode = opcode;
113257dacad5SJay Sternberg 	c.delete_queue.qid = cpu_to_le16(id);
113357dacad5SJay Sternberg 
11341c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
113557dacad5SJay Sternberg }
113657dacad5SJay Sternberg 
113757dacad5SJay Sternberg static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1138a8e3e0bbSJianchao Wang 		struct nvme_queue *nvmeq, s16 vector)
113957dacad5SJay Sternberg {
114057dacad5SJay Sternberg 	struct nvme_command c;
11414b04cc6aSJens Axboe 	int flags = NVME_QUEUE_PHYS_CONTIG;
11424b04cc6aSJens Axboe 
11434b04cc6aSJens Axboe 	if (vector != -1)
11444b04cc6aSJens Axboe 		flags |= NVME_CQ_IRQ_ENABLED;
114557dacad5SJay Sternberg 
114657dacad5SJay Sternberg 	/*
114716772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
114857dacad5SJay Sternberg 	 * is attached to the request.
114957dacad5SJay Sternberg 	 */
115057dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
115157dacad5SJay Sternberg 	c.create_cq.opcode = nvme_admin_create_cq;
115257dacad5SJay Sternberg 	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
115357dacad5SJay Sternberg 	c.create_cq.cqid = cpu_to_le16(qid);
115457dacad5SJay Sternberg 	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
115557dacad5SJay Sternberg 	c.create_cq.cq_flags = cpu_to_le16(flags);
11564b04cc6aSJens Axboe 	if (vector != -1)
1157a8e3e0bbSJianchao Wang 		c.create_cq.irq_vector = cpu_to_le16(vector);
11584b04cc6aSJens Axboe 	else
11594b04cc6aSJens Axboe 		c.create_cq.irq_vector = 0;
116057dacad5SJay Sternberg 
11611c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
116257dacad5SJay Sternberg }
116357dacad5SJay Sternberg 
116457dacad5SJay Sternberg static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
116557dacad5SJay Sternberg 						struct nvme_queue *nvmeq)
116657dacad5SJay Sternberg {
11679abd68efSJens Axboe 	struct nvme_ctrl *ctrl = &dev->ctrl;
116857dacad5SJay Sternberg 	struct nvme_command c;
116981c1cd98SKeith Busch 	int flags = NVME_QUEUE_PHYS_CONTIG;
117057dacad5SJay Sternberg 
117157dacad5SJay Sternberg 	/*
11729abd68efSJens Axboe 	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
11739abd68efSJens Axboe 	 * set. Since URGENT priority is zeroes, it makes all queues
11749abd68efSJens Axboe 	 * URGENT.
11759abd68efSJens Axboe 	 */
11769abd68efSJens Axboe 	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
11779abd68efSJens Axboe 		flags |= NVME_SQ_PRIO_MEDIUM;
11789abd68efSJens Axboe 
11799abd68efSJens Axboe 	/*
118016772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
118157dacad5SJay Sternberg 	 * is attached to the request.
118257dacad5SJay Sternberg 	 */
118357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
118457dacad5SJay Sternberg 	c.create_sq.opcode = nvme_admin_create_sq;
118557dacad5SJay Sternberg 	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
118657dacad5SJay Sternberg 	c.create_sq.sqid = cpu_to_le16(qid);
118757dacad5SJay Sternberg 	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
118857dacad5SJay Sternberg 	c.create_sq.sq_flags = cpu_to_le16(flags);
118957dacad5SJay Sternberg 	c.create_sq.cqid = cpu_to_le16(qid);
119057dacad5SJay Sternberg 
11911c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
119257dacad5SJay Sternberg }
119357dacad5SJay Sternberg 
119457dacad5SJay Sternberg static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
119557dacad5SJay Sternberg {
119657dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
119757dacad5SJay Sternberg }
119857dacad5SJay Sternberg 
119957dacad5SJay Sternberg static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
120057dacad5SJay Sternberg {
120157dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
120257dacad5SJay Sternberg }
120357dacad5SJay Sternberg 
12042a842acaSChristoph Hellwig static void abort_endio(struct request *req, blk_status_t error)
120557dacad5SJay Sternberg {
1206f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1207f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
120857dacad5SJay Sternberg 
120927fa9bc5SChristoph Hellwig 	dev_warn(nvmeq->dev->ctrl.device,
121027fa9bc5SChristoph Hellwig 		 "Abort status: 0x%x", nvme_req(req)->status);
1211e7a2a87dSChristoph Hellwig 	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1212e7a2a87dSChristoph Hellwig 	blk_mq_free_request(req);
121357dacad5SJay Sternberg }
121457dacad5SJay Sternberg 
1215b2a0eb1aSKeith Busch static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1216b2a0eb1aSKeith Busch {
1217b2a0eb1aSKeith Busch 
1218b2a0eb1aSKeith Busch 	/* If true, indicates loss of adapter communication, possibly by a
1219b2a0eb1aSKeith Busch 	 * NVMe Subsystem reset.
1220b2a0eb1aSKeith Busch 	 */
1221b2a0eb1aSKeith Busch 	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1222b2a0eb1aSKeith Busch 
1223ad70062cSJianchao Wang 	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
1224ad70062cSJianchao Wang 	switch (dev->ctrl.state) {
1225ad70062cSJianchao Wang 	case NVME_CTRL_RESETTING:
1226ad6a0a52SMax Gurtovoy 	case NVME_CTRL_CONNECTING:
1227b2a0eb1aSKeith Busch 		return false;
1228ad70062cSJianchao Wang 	default:
1229ad70062cSJianchao Wang 		break;
1230ad70062cSJianchao Wang 	}
1231b2a0eb1aSKeith Busch 
1232b2a0eb1aSKeith Busch 	/* We shouldn't reset unless the controller is on fatal error state
1233b2a0eb1aSKeith Busch 	 * _or_ if we lost the communication with it.
1234b2a0eb1aSKeith Busch 	 */
1235b2a0eb1aSKeith Busch 	if (!(csts & NVME_CSTS_CFS) && !nssro)
1236b2a0eb1aSKeith Busch 		return false;
1237b2a0eb1aSKeith Busch 
1238b2a0eb1aSKeith Busch 	return true;
1239b2a0eb1aSKeith Busch }
1240b2a0eb1aSKeith Busch 
1241b2a0eb1aSKeith Busch static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1242b2a0eb1aSKeith Busch {
1243b2a0eb1aSKeith Busch 	/* Read a config register to help see what died. */
1244b2a0eb1aSKeith Busch 	u16 pci_status;
1245b2a0eb1aSKeith Busch 	int result;
1246b2a0eb1aSKeith Busch 
1247b2a0eb1aSKeith Busch 	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1248b2a0eb1aSKeith Busch 				      &pci_status);
1249b2a0eb1aSKeith Busch 	if (result == PCIBIOS_SUCCESSFUL)
1250b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1251b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1252b2a0eb1aSKeith Busch 			 csts, pci_status);
1253b2a0eb1aSKeith Busch 	else
1254b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1255b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1256b2a0eb1aSKeith Busch 			 csts, result);
1257b2a0eb1aSKeith Busch }
1258b2a0eb1aSKeith Busch 
125931c7c7d2SChristoph Hellwig static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
126057dacad5SJay Sternberg {
1261f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1262f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
126357dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
126457dacad5SJay Sternberg 	struct request *abort_req;
126557dacad5SJay Sternberg 	struct nvme_command cmd;
1266b2a0eb1aSKeith Busch 	u32 csts = readl(dev->bar + NVME_REG_CSTS);
1267b2a0eb1aSKeith Busch 
1268651438bbSWen Xiong 	/* If PCI error recovery process is happening, we cannot reset or
1269651438bbSWen Xiong 	 * the recovery mechanism will surely fail.
1270651438bbSWen Xiong 	 */
1271651438bbSWen Xiong 	mb();
1272651438bbSWen Xiong 	if (pci_channel_offline(to_pci_dev(dev->dev)))
1273651438bbSWen Xiong 		return BLK_EH_RESET_TIMER;
1274651438bbSWen Xiong 
1275b2a0eb1aSKeith Busch 	/*
1276b2a0eb1aSKeith Busch 	 * Reset immediately if the controller is failed
1277b2a0eb1aSKeith Busch 	 */
1278b2a0eb1aSKeith Busch 	if (nvme_should_reset(dev, csts)) {
1279b2a0eb1aSKeith Busch 		nvme_warn_reset(dev, csts);
1280b2a0eb1aSKeith Busch 		nvme_dev_disable(dev, false);
1281d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1282db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
1283b2a0eb1aSKeith Busch 	}
128457dacad5SJay Sternberg 
128531c7c7d2SChristoph Hellwig 	/*
12867776db1cSKeith Busch 	 * Did we miss an interrupt?
12877776db1cSKeith Busch 	 */
12887776db1cSKeith Busch 	if (__nvme_poll(nvmeq, req->tag)) {
12897776db1cSKeith Busch 		dev_warn(dev->ctrl.device,
12907776db1cSKeith Busch 			 "I/O %d QID %d timeout, completion polled\n",
12917776db1cSKeith Busch 			 req->tag, nvmeq->qid);
1292db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
12937776db1cSKeith Busch 	}
12947776db1cSKeith Busch 
12957776db1cSKeith Busch 	/*
1296fd634f41SChristoph Hellwig 	 * Shutdown immediately if controller times out while starting. The
1297fd634f41SChristoph Hellwig 	 * reset work will see the pci device disabled when it gets the forced
1298fd634f41SChristoph Hellwig 	 * cancellation error. All outstanding requests are completed on
1299db8c48e4SChristoph Hellwig 	 * shutdown, so we return BLK_EH_DONE.
1300fd634f41SChristoph Hellwig 	 */
13014244140dSKeith Busch 	switch (dev->ctrl.state) {
13024244140dSKeith Busch 	case NVME_CTRL_CONNECTING:
13034244140dSKeith Busch 	case NVME_CTRL_RESETTING:
1304b9cac43cSKeith Busch 		dev_warn_ratelimited(dev->ctrl.device,
1305fd634f41SChristoph Hellwig 			 "I/O %d QID %d timeout, disable controller\n",
1306fd634f41SChristoph Hellwig 			 req->tag, nvmeq->qid);
1307a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
130827fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1309db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
13104244140dSKeith Busch 	default:
13114244140dSKeith Busch 		break;
1312fd634f41SChristoph Hellwig 	}
1313fd634f41SChristoph Hellwig 
1314fd634f41SChristoph Hellwig 	/*
1315e1569a16SKeith Busch  	 * Shutdown the controller immediately and schedule a reset if the
1316e1569a16SKeith Busch  	 * command was already aborted once before and still hasn't been
1317e1569a16SKeith Busch  	 * returned to the driver, or if this is the admin queue.
131831c7c7d2SChristoph Hellwig 	 */
1319f4800d6dSChristoph Hellwig 	if (!nvmeq->qid || iod->aborted) {
13201b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device,
132157dacad5SJay Sternberg 			 "I/O %d QID %d timeout, reset controller\n",
132257dacad5SJay Sternberg 			 req->tag, nvmeq->qid);
1323a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
1324d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1325e1569a16SKeith Busch 
132627fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1327db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
132857dacad5SJay Sternberg 	}
132957dacad5SJay Sternberg 
1330e7a2a87dSChristoph Hellwig 	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1331e7a2a87dSChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
1332e7a2a87dSChristoph Hellwig 		return BLK_EH_RESET_TIMER;
1333e7a2a87dSChristoph Hellwig 	}
13347bf7d778SKeith Busch 	iod->aborted = 1;
133557dacad5SJay Sternberg 
133657dacad5SJay Sternberg 	memset(&cmd, 0, sizeof(cmd));
133757dacad5SJay Sternberg 	cmd.abort.opcode = nvme_admin_abort_cmd;
133857dacad5SJay Sternberg 	cmd.abort.cid = req->tag;
133957dacad5SJay Sternberg 	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
134057dacad5SJay Sternberg 
13411b3c47c1SSagi Grimberg 	dev_warn(nvmeq->dev->ctrl.device,
13421b3c47c1SSagi Grimberg 		"I/O %d QID %d timeout, aborting\n",
134357dacad5SJay Sternberg 		 req->tag, nvmeq->qid);
1344e7a2a87dSChristoph Hellwig 
1345e7a2a87dSChristoph Hellwig 	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1346eb71f435SChristoph Hellwig 			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
13476bf25d16SChristoph Hellwig 	if (IS_ERR(abort_req)) {
13486bf25d16SChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
134931c7c7d2SChristoph Hellwig 		return BLK_EH_RESET_TIMER;
135057dacad5SJay Sternberg 	}
135157dacad5SJay Sternberg 
1352e7a2a87dSChristoph Hellwig 	abort_req->timeout = ADMIN_TIMEOUT;
1353e7a2a87dSChristoph Hellwig 	abort_req->end_io_data = NULL;
1354e7a2a87dSChristoph Hellwig 	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
135557dacad5SJay Sternberg 
135657dacad5SJay Sternberg 	/*
135757dacad5SJay Sternberg 	 * The aborted req will be completed on receiving the abort req.
135857dacad5SJay Sternberg 	 * We enable the timer again. If hit twice, it'll cause a device reset,
135957dacad5SJay Sternberg 	 * as the device then is in a faulty state.
136057dacad5SJay Sternberg 	 */
136157dacad5SJay Sternberg 	return BLK_EH_RESET_TIMER;
136257dacad5SJay Sternberg }
136357dacad5SJay Sternberg 
136457dacad5SJay Sternberg static void nvme_free_queue(struct nvme_queue *nvmeq)
136557dacad5SJay Sternberg {
136657dacad5SJay Sternberg 	dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
136757dacad5SJay Sternberg 				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
13680f238ff5SLogan Gunthorpe 
13690f238ff5SLogan Gunthorpe 	if (nvmeq->sq_cmds) {
13700f238ff5SLogan Gunthorpe 		if (nvmeq->sq_cmds_is_io)
13710f238ff5SLogan Gunthorpe 			pci_free_p2pmem(to_pci_dev(nvmeq->q_dmadev),
13720f238ff5SLogan Gunthorpe 					nvmeq->sq_cmds,
13730f238ff5SLogan Gunthorpe 					SQ_SIZE(nvmeq->q_depth));
13740f238ff5SLogan Gunthorpe 		else
13750f238ff5SLogan Gunthorpe 			dma_free_coherent(nvmeq->q_dmadev,
13760f238ff5SLogan Gunthorpe 					  SQ_SIZE(nvmeq->q_depth),
13770f238ff5SLogan Gunthorpe 					  nvmeq->sq_cmds,
13780f238ff5SLogan Gunthorpe 					  nvmeq->sq_dma_addr);
13790f238ff5SLogan Gunthorpe 	}
138057dacad5SJay Sternberg }
138157dacad5SJay Sternberg 
138257dacad5SJay Sternberg static void nvme_free_queues(struct nvme_dev *dev, int lowest)
138357dacad5SJay Sternberg {
138457dacad5SJay Sternberg 	int i;
138557dacad5SJay Sternberg 
1386d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
1387d858e5f0SSagi Grimberg 		dev->ctrl.queue_count--;
1388147b27e4SSagi Grimberg 		nvme_free_queue(&dev->queues[i]);
138957dacad5SJay Sternberg 	}
139057dacad5SJay Sternberg }
139157dacad5SJay Sternberg 
139257dacad5SJay Sternberg /**
139357dacad5SJay Sternberg  * nvme_suspend_queue - put queue into suspended state
139440581d1aSBart Van Assche  * @nvmeq: queue to suspend
139557dacad5SJay Sternberg  */
139657dacad5SJay Sternberg static int nvme_suspend_queue(struct nvme_queue *nvmeq)
139757dacad5SJay Sternberg {
139857dacad5SJay Sternberg 	int vector;
139957dacad5SJay Sternberg 
14001ab0cd69SJens Axboe 	spin_lock_irq(&nvmeq->cq_lock);
14014b04cc6aSJens Axboe 	if (nvmeq->cq_vector == -1 && !nvmeq->polled) {
14021ab0cd69SJens Axboe 		spin_unlock_irq(&nvmeq->cq_lock);
140357dacad5SJay Sternberg 		return 1;
140457dacad5SJay Sternberg 	}
14050ff199cbSChristoph Hellwig 	vector = nvmeq->cq_vector;
140657dacad5SJay Sternberg 	nvmeq->dev->online_queues--;
140757dacad5SJay Sternberg 	nvmeq->cq_vector = -1;
14084b04cc6aSJens Axboe 	nvmeq->polled = false;
14091ab0cd69SJens Axboe 	spin_unlock_irq(&nvmeq->cq_lock);
141057dacad5SJay Sternberg 
1411d1f06f4aSJens Axboe 	/*
1412d1f06f4aSJens Axboe 	 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1413d1f06f4aSJens Axboe 	 * having to grab the lock.
1414d1f06f4aSJens Axboe 	 */
1415d1f06f4aSJens Axboe 	mb();
141657dacad5SJay Sternberg 
14171c63dc66SChristoph Hellwig 	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1418c81545f9SSagi Grimberg 		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
141957dacad5SJay Sternberg 
14204b04cc6aSJens Axboe 	if (vector != -1)
14210ff199cbSChristoph Hellwig 		pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
142257dacad5SJay Sternberg 
142357dacad5SJay Sternberg 	return 0;
142457dacad5SJay Sternberg }
142557dacad5SJay Sternberg 
1426a5cdb68cSKeith Busch static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
142757dacad5SJay Sternberg {
1428147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
14295cb525c8SJens Axboe 	u16 start, end;
143057dacad5SJay Sternberg 
1431a5cdb68cSKeith Busch 	if (shutdown)
1432a5cdb68cSKeith Busch 		nvme_shutdown_ctrl(&dev->ctrl);
1433a5cdb68cSKeith Busch 	else
143420d0dfe6SSagi Grimberg 		nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
143557dacad5SJay Sternberg 
14361ab0cd69SJens Axboe 	spin_lock_irq(&nvmeq->cq_lock);
14375cb525c8SJens Axboe 	nvme_process_cq(nvmeq, &start, &end, -1);
14381ab0cd69SJens Axboe 	spin_unlock_irq(&nvmeq->cq_lock);
14395cb525c8SJens Axboe 
14405cb525c8SJens Axboe 	nvme_complete_cqes(nvmeq, start, end);
144157dacad5SJay Sternberg }
144257dacad5SJay Sternberg 
144357dacad5SJay Sternberg static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
144457dacad5SJay Sternberg 				int entry_size)
144557dacad5SJay Sternberg {
144657dacad5SJay Sternberg 	int q_depth = dev->q_depth;
14475fd4ce1bSChristoph Hellwig 	unsigned q_size_aligned = roundup(q_depth * entry_size,
14485fd4ce1bSChristoph Hellwig 					  dev->ctrl.page_size);
144957dacad5SJay Sternberg 
145057dacad5SJay Sternberg 	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
145157dacad5SJay Sternberg 		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
14525fd4ce1bSChristoph Hellwig 		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
145357dacad5SJay Sternberg 		q_depth = div_u64(mem_per_q, entry_size);
145457dacad5SJay Sternberg 
145557dacad5SJay Sternberg 		/*
145657dacad5SJay Sternberg 		 * Ensure the reduced q_depth is above some threshold where it
145757dacad5SJay Sternberg 		 * would be better to map queues in system memory with the
145857dacad5SJay Sternberg 		 * original depth
145957dacad5SJay Sternberg 		 */
146057dacad5SJay Sternberg 		if (q_depth < 64)
146157dacad5SJay Sternberg 			return -ENOMEM;
146257dacad5SJay Sternberg 	}
146357dacad5SJay Sternberg 
146457dacad5SJay Sternberg 	return q_depth;
146557dacad5SJay Sternberg }
146657dacad5SJay Sternberg 
146757dacad5SJay Sternberg static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
146857dacad5SJay Sternberg 				int qid, int depth)
146957dacad5SJay Sternberg {
14700f238ff5SLogan Gunthorpe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
1471815c6704SKeith Busch 
14720f238ff5SLogan Gunthorpe 	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
14730f238ff5SLogan Gunthorpe 		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
14740f238ff5SLogan Gunthorpe 		nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
14750f238ff5SLogan Gunthorpe 						nvmeq->sq_cmds);
14760f238ff5SLogan Gunthorpe 		nvmeq->sq_cmds_is_io = true;
14770f238ff5SLogan Gunthorpe 	}
14780f238ff5SLogan Gunthorpe 
14790f238ff5SLogan Gunthorpe 	if (!nvmeq->sq_cmds) {
148057dacad5SJay Sternberg 		nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
148157dacad5SJay Sternberg 					&nvmeq->sq_dma_addr, GFP_KERNEL);
14820f238ff5SLogan Gunthorpe 		nvmeq->sq_cmds_is_io = false;
14830f238ff5SLogan Gunthorpe 	}
14840f238ff5SLogan Gunthorpe 
148557dacad5SJay Sternberg 	if (!nvmeq->sq_cmds)
148657dacad5SJay Sternberg 		return -ENOMEM;
148757dacad5SJay Sternberg 	return 0;
148857dacad5SJay Sternberg }
148957dacad5SJay Sternberg 
1490a6ff7262SKeith Busch static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
149157dacad5SJay Sternberg {
1492147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[qid];
149357dacad5SJay Sternberg 
149462314e40SKeith Busch 	if (dev->ctrl.queue_count > qid)
149562314e40SKeith Busch 		return 0;
149657dacad5SJay Sternberg 
149757dacad5SJay Sternberg 	nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
149857dacad5SJay Sternberg 					  &nvmeq->cq_dma_addr, GFP_KERNEL);
149957dacad5SJay Sternberg 	if (!nvmeq->cqes)
150057dacad5SJay Sternberg 		goto free_nvmeq;
150157dacad5SJay Sternberg 
150257dacad5SJay Sternberg 	if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
150357dacad5SJay Sternberg 		goto free_cqdma;
150457dacad5SJay Sternberg 
150557dacad5SJay Sternberg 	nvmeq->q_dmadev = dev->dev;
150657dacad5SJay Sternberg 	nvmeq->dev = dev;
15071ab0cd69SJens Axboe 	spin_lock_init(&nvmeq->sq_lock);
15081ab0cd69SJens Axboe 	spin_lock_init(&nvmeq->cq_lock);
150957dacad5SJay Sternberg 	nvmeq->cq_head = 0;
151057dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
151157dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
151257dacad5SJay Sternberg 	nvmeq->q_depth = depth;
151357dacad5SJay Sternberg 	nvmeq->qid = qid;
151457dacad5SJay Sternberg 	nvmeq->cq_vector = -1;
1515d858e5f0SSagi Grimberg 	dev->ctrl.queue_count++;
151657dacad5SJay Sternberg 
1517147b27e4SSagi Grimberg 	return 0;
151857dacad5SJay Sternberg 
151957dacad5SJay Sternberg  free_cqdma:
152057dacad5SJay Sternberg 	dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
152157dacad5SJay Sternberg 							nvmeq->cq_dma_addr);
152257dacad5SJay Sternberg  free_nvmeq:
1523147b27e4SSagi Grimberg 	return -ENOMEM;
152457dacad5SJay Sternberg }
152557dacad5SJay Sternberg 
1526dca51e78SChristoph Hellwig static int queue_request_irq(struct nvme_queue *nvmeq)
152757dacad5SJay Sternberg {
15280ff199cbSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
15290ff199cbSChristoph Hellwig 	int nr = nvmeq->dev->ctrl.instance;
15300ff199cbSChristoph Hellwig 
15310ff199cbSChristoph Hellwig 	if (use_threaded_interrupts) {
15320ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
15330ff199cbSChristoph Hellwig 				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
15340ff199cbSChristoph Hellwig 	} else {
15350ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
15360ff199cbSChristoph Hellwig 				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
15370ff199cbSChristoph Hellwig 	}
153857dacad5SJay Sternberg }
153957dacad5SJay Sternberg 
154057dacad5SJay Sternberg static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
154157dacad5SJay Sternberg {
154257dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
154357dacad5SJay Sternberg 
15441ab0cd69SJens Axboe 	spin_lock_irq(&nvmeq->cq_lock);
154557dacad5SJay Sternberg 	nvmeq->sq_tail = 0;
154604f3eafdSJens Axboe 	nvmeq->last_sq_tail = 0;
154757dacad5SJay Sternberg 	nvmeq->cq_head = 0;
154857dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
154957dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
155057dacad5SJay Sternberg 	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
1551f9f38e33SHelen Koike 	nvme_dbbuf_init(dev, nvmeq, qid);
155257dacad5SJay Sternberg 	dev->online_queues++;
15531ab0cd69SJens Axboe 	spin_unlock_irq(&nvmeq->cq_lock);
155457dacad5SJay Sternberg }
155557dacad5SJay Sternberg 
15564b04cc6aSJens Axboe static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
155757dacad5SJay Sternberg {
155857dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
155957dacad5SJay Sternberg 	int result;
1560a8e3e0bbSJianchao Wang 	s16 vector;
156157dacad5SJay Sternberg 
156222b55601SKeith Busch 	/*
156322b55601SKeith Busch 	 * A queue's vector matches the queue identifier unless the controller
156422b55601SKeith Busch 	 * has only one vector available.
156522b55601SKeith Busch 	 */
15664b04cc6aSJens Axboe 	if (!polled)
1567a8e3e0bbSJianchao Wang 		vector = dev->num_vecs == 1 ? 0 : qid;
15684b04cc6aSJens Axboe 	else
15694b04cc6aSJens Axboe 		vector = -1;
15704b04cc6aSJens Axboe 
1571a8e3e0bbSJianchao Wang 	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
1572ded45505SKeith Busch 	if (result)
1573ded45505SKeith Busch 		return result;
157457dacad5SJay Sternberg 
157557dacad5SJay Sternberg 	result = adapter_alloc_sq(dev, qid, nvmeq);
157657dacad5SJay Sternberg 	if (result < 0)
1577ded45505SKeith Busch 		return result;
1578ded45505SKeith Busch 	else if (result)
157957dacad5SJay Sternberg 		goto release_cq;
158057dacad5SJay Sternberg 
1581a8e3e0bbSJianchao Wang 	/*
1582a8e3e0bbSJianchao Wang 	 * Set cq_vector after alloc cq/sq, otherwise nvme_suspend_queue will
1583a8e3e0bbSJianchao Wang 	 * invoke free_irq for it and cause a 'Trying to free already-free IRQ
1584a8e3e0bbSJianchao Wang 	 * xxx' warning if the create CQ/SQ command times out.
1585a8e3e0bbSJianchao Wang 	 */
1586a8e3e0bbSJianchao Wang 	nvmeq->cq_vector = vector;
15874b04cc6aSJens Axboe 	nvmeq->polled = polled;
1588161b8be2SKeith Busch 	nvme_init_queue(nvmeq, qid);
15894b04cc6aSJens Axboe 
15904b04cc6aSJens Axboe 	if (vector != -1) {
1591dca51e78SChristoph Hellwig 		result = queue_request_irq(nvmeq);
159257dacad5SJay Sternberg 		if (result < 0)
159357dacad5SJay Sternberg 			goto release_sq;
15944b04cc6aSJens Axboe 	}
159557dacad5SJay Sternberg 
159657dacad5SJay Sternberg 	return result;
159757dacad5SJay Sternberg 
159857dacad5SJay Sternberg release_sq:
1599a8e3e0bbSJianchao Wang 	nvmeq->cq_vector = -1;
16004b04cc6aSJens Axboe 	nvmeq->polled = false;
1601f25a2dfcSJianchao Wang 	dev->online_queues--;
160257dacad5SJay Sternberg 	adapter_delete_sq(dev, qid);
160357dacad5SJay Sternberg release_cq:
160457dacad5SJay Sternberg 	adapter_delete_cq(dev, qid);
160557dacad5SJay Sternberg 	return result;
160657dacad5SJay Sternberg }
160757dacad5SJay Sternberg 
1608f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_admin_ops = {
160957dacad5SJay Sternberg 	.queue_rq	= nvme_queue_rq,
161077f02a7aSChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
161157dacad5SJay Sternberg 	.init_hctx	= nvme_admin_init_hctx,
161257dacad5SJay Sternberg 	.exit_hctx      = nvme_admin_exit_hctx,
16130350815aSChristoph Hellwig 	.init_request	= nvme_init_request,
161457dacad5SJay Sternberg 	.timeout	= nvme_timeout,
161557dacad5SJay Sternberg };
161657dacad5SJay Sternberg 
1617dabcefabSJens Axboe #define NVME_SHARED_MQ_OPS					\
1618dabcefabSJens Axboe 	.queue_rq		= nvme_queue_rq,		\
161904f3eafdSJens Axboe 	.commit_rqs		= nvme_commit_rqs,		\
1620dabcefabSJens Axboe 	.complete		= nvme_pci_complete_rq,		\
1621dabcefabSJens Axboe 	.init_hctx		= nvme_init_hctx,		\
1622dabcefabSJens Axboe 	.init_request		= nvme_init_request,		\
1623dabcefabSJens Axboe 	.map_queues		= nvme_pci_map_queues,		\
1624dabcefabSJens Axboe 	.timeout		= nvme_timeout			\
1625dabcefabSJens Axboe 
1626f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_ops = {
1627dabcefabSJens Axboe 	NVME_SHARED_MQ_OPS,
1628a0fa9647SJens Axboe 	.poll			= nvme_poll,
162957dacad5SJay Sternberg };
163057dacad5SJay Sternberg 
1631dabcefabSJens Axboe static const struct blk_mq_ops nvme_mq_poll_noirq_ops = {
1632dabcefabSJens Axboe 	NVME_SHARED_MQ_OPS,
1633dabcefabSJens Axboe 	.poll			= nvme_poll_noirq,
1634dabcefabSJens Axboe };
1635dabcefabSJens Axboe 
163657dacad5SJay Sternberg static void nvme_dev_remove_admin(struct nvme_dev *dev)
163757dacad5SJay Sternberg {
16381c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
163969d9a99cSKeith Busch 		/*
164069d9a99cSKeith Busch 		 * If the controller was reset during removal, it's possible
164169d9a99cSKeith Busch 		 * user requests may be waiting on a stopped queue. Start the
164269d9a99cSKeith Busch 		 * queue to flush these to completion.
164369d9a99cSKeith Busch 		 */
1644c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
16451c63dc66SChristoph Hellwig 		blk_cleanup_queue(dev->ctrl.admin_q);
164657dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->admin_tagset);
164757dacad5SJay Sternberg 	}
164857dacad5SJay Sternberg }
164957dacad5SJay Sternberg 
165057dacad5SJay Sternberg static int nvme_alloc_admin_tags(struct nvme_dev *dev)
165157dacad5SJay Sternberg {
16521c63dc66SChristoph Hellwig 	if (!dev->ctrl.admin_q) {
165357dacad5SJay Sternberg 		dev->admin_tagset.ops = &nvme_mq_admin_ops;
165457dacad5SJay Sternberg 		dev->admin_tagset.nr_hw_queues = 1;
1655e3e9d50cSKeith Busch 
165638dabe21SKeith Busch 		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
165757dacad5SJay Sternberg 		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
165857dacad5SJay Sternberg 		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1659a7a7cbe3SChaitanya Kulkarni 		dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
1660d3484991SJens Axboe 		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
166157dacad5SJay Sternberg 		dev->admin_tagset.driver_data = dev;
166257dacad5SJay Sternberg 
166357dacad5SJay Sternberg 		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
166457dacad5SJay Sternberg 			return -ENOMEM;
166534b6c231SSagi Grimberg 		dev->ctrl.admin_tagset = &dev->admin_tagset;
166657dacad5SJay Sternberg 
16671c63dc66SChristoph Hellwig 		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
16681c63dc66SChristoph Hellwig 		if (IS_ERR(dev->ctrl.admin_q)) {
166957dacad5SJay Sternberg 			blk_mq_free_tag_set(&dev->admin_tagset);
167057dacad5SJay Sternberg 			return -ENOMEM;
167157dacad5SJay Sternberg 		}
16721c63dc66SChristoph Hellwig 		if (!blk_get_queue(dev->ctrl.admin_q)) {
167357dacad5SJay Sternberg 			nvme_dev_remove_admin(dev);
16741c63dc66SChristoph Hellwig 			dev->ctrl.admin_q = NULL;
167557dacad5SJay Sternberg 			return -ENODEV;
167657dacad5SJay Sternberg 		}
167757dacad5SJay Sternberg 	} else
1678c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
167957dacad5SJay Sternberg 
168057dacad5SJay Sternberg 	return 0;
168157dacad5SJay Sternberg }
168257dacad5SJay Sternberg 
168397f6ef64SXu Yu static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
168497f6ef64SXu Yu {
168597f6ef64SXu Yu 	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
168697f6ef64SXu Yu }
168797f6ef64SXu Yu 
168897f6ef64SXu Yu static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
168997f6ef64SXu Yu {
169097f6ef64SXu Yu 	struct pci_dev *pdev = to_pci_dev(dev->dev);
169197f6ef64SXu Yu 
169297f6ef64SXu Yu 	if (size <= dev->bar_mapped_size)
169397f6ef64SXu Yu 		return 0;
169497f6ef64SXu Yu 	if (size > pci_resource_len(pdev, 0))
169597f6ef64SXu Yu 		return -ENOMEM;
169697f6ef64SXu Yu 	if (dev->bar)
169797f6ef64SXu Yu 		iounmap(dev->bar);
169897f6ef64SXu Yu 	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
169997f6ef64SXu Yu 	if (!dev->bar) {
170097f6ef64SXu Yu 		dev->bar_mapped_size = 0;
170197f6ef64SXu Yu 		return -ENOMEM;
170297f6ef64SXu Yu 	}
170397f6ef64SXu Yu 	dev->bar_mapped_size = size;
170497f6ef64SXu Yu 	dev->dbs = dev->bar + NVME_REG_DBS;
170597f6ef64SXu Yu 
170697f6ef64SXu Yu 	return 0;
170797f6ef64SXu Yu }
170897f6ef64SXu Yu 
170901ad0990SSagi Grimberg static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
171057dacad5SJay Sternberg {
171157dacad5SJay Sternberg 	int result;
171257dacad5SJay Sternberg 	u32 aqa;
171357dacad5SJay Sternberg 	struct nvme_queue *nvmeq;
171457dacad5SJay Sternberg 
171597f6ef64SXu Yu 	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
171697f6ef64SXu Yu 	if (result < 0)
171797f6ef64SXu Yu 		return result;
171897f6ef64SXu Yu 
17198ef2074dSGabriel Krisman Bertazi 	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
172020d0dfe6SSagi Grimberg 				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
172157dacad5SJay Sternberg 
17227a67cbeaSChristoph Hellwig 	if (dev->subsystem &&
17237a67cbeaSChristoph Hellwig 	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
17247a67cbeaSChristoph Hellwig 		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
172557dacad5SJay Sternberg 
172620d0dfe6SSagi Grimberg 	result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
172757dacad5SJay Sternberg 	if (result < 0)
172857dacad5SJay Sternberg 		return result;
172957dacad5SJay Sternberg 
1730a6ff7262SKeith Busch 	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1731147b27e4SSagi Grimberg 	if (result)
1732147b27e4SSagi Grimberg 		return result;
173357dacad5SJay Sternberg 
1734147b27e4SSagi Grimberg 	nvmeq = &dev->queues[0];
173557dacad5SJay Sternberg 	aqa = nvmeq->q_depth - 1;
173657dacad5SJay Sternberg 	aqa |= aqa << 16;
173757dacad5SJay Sternberg 
17387a67cbeaSChristoph Hellwig 	writel(aqa, dev->bar + NVME_REG_AQA);
17397a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
17407a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
174157dacad5SJay Sternberg 
174220d0dfe6SSagi Grimberg 	result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
174357dacad5SJay Sternberg 	if (result)
1744d4875622SKeith Busch 		return result;
174557dacad5SJay Sternberg 
174657dacad5SJay Sternberg 	nvmeq->cq_vector = 0;
1747161b8be2SKeith Busch 	nvme_init_queue(nvmeq, 0);
1748dca51e78SChristoph Hellwig 	result = queue_request_irq(nvmeq);
174957dacad5SJay Sternberg 	if (result) {
175057dacad5SJay Sternberg 		nvmeq->cq_vector = -1;
1751d4875622SKeith Busch 		return result;
175257dacad5SJay Sternberg 	}
175357dacad5SJay Sternberg 
175457dacad5SJay Sternberg 	return result;
175557dacad5SJay Sternberg }
175657dacad5SJay Sternberg 
1757749941f2SChristoph Hellwig static int nvme_create_io_queues(struct nvme_dev *dev)
175857dacad5SJay Sternberg {
17594b04cc6aSJens Axboe 	unsigned i, max, rw_queues;
1760749941f2SChristoph Hellwig 	int ret = 0;
176157dacad5SJay Sternberg 
1762d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1763a6ff7262SKeith Busch 		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1764749941f2SChristoph Hellwig 			ret = -ENOMEM;
176557dacad5SJay Sternberg 			break;
1766749941f2SChristoph Hellwig 		}
1767749941f2SChristoph Hellwig 	}
176857dacad5SJay Sternberg 
1769d858e5f0SSagi Grimberg 	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1770e20ba6e1SChristoph Hellwig 	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1771e20ba6e1SChristoph Hellwig 		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1772e20ba6e1SChristoph Hellwig 				dev->io_queues[HCTX_TYPE_READ];
17734b04cc6aSJens Axboe 	} else {
17744b04cc6aSJens Axboe 		rw_queues = max;
17754b04cc6aSJens Axboe 	}
17764b04cc6aSJens Axboe 
1777949928c1SKeith Busch 	for (i = dev->online_queues; i <= max; i++) {
17784b04cc6aSJens Axboe 		bool polled = i > rw_queues;
17794b04cc6aSJens Axboe 
17804b04cc6aSJens Axboe 		ret = nvme_create_queue(&dev->queues[i], i, polled);
1781d4875622SKeith Busch 		if (ret)
178257dacad5SJay Sternberg 			break;
178357dacad5SJay Sternberg 	}
178457dacad5SJay Sternberg 
1785749941f2SChristoph Hellwig 	/*
1786749941f2SChristoph Hellwig 	 * Ignore failing Create SQ/CQ commands, we can continue with less
17878adb8c14SMinwoo Im 	 * than the desired amount of queues, and even a controller without
17888adb8c14SMinwoo Im 	 * I/O queues can still be used to issue admin commands.  This might
1789749941f2SChristoph Hellwig 	 * be useful to upgrade a buggy firmware for example.
1790749941f2SChristoph Hellwig 	 */
1791749941f2SChristoph Hellwig 	return ret >= 0 ? 0 : ret;
179257dacad5SJay Sternberg }
179357dacad5SJay Sternberg 
1794202021c1SStephen Bates static ssize_t nvme_cmb_show(struct device *dev,
1795202021c1SStephen Bates 			     struct device_attribute *attr,
1796202021c1SStephen Bates 			     char *buf)
1797202021c1SStephen Bates {
1798202021c1SStephen Bates 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1799202021c1SStephen Bates 
1800c965809cSStephen Bates 	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1801202021c1SStephen Bates 		       ndev->cmbloc, ndev->cmbsz);
1802202021c1SStephen Bates }
1803202021c1SStephen Bates static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1804202021c1SStephen Bates 
180588de4598SChristoph Hellwig static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
180657dacad5SJay Sternberg {
180788de4598SChristoph Hellwig 	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
180888de4598SChristoph Hellwig 
180988de4598SChristoph Hellwig 	return 1ULL << (12 + 4 * szu);
181088de4598SChristoph Hellwig }
181188de4598SChristoph Hellwig 
181288de4598SChristoph Hellwig static u32 nvme_cmb_size(struct nvme_dev *dev)
181388de4598SChristoph Hellwig {
181488de4598SChristoph Hellwig 	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
181588de4598SChristoph Hellwig }
181688de4598SChristoph Hellwig 
1817f65efd6dSChristoph Hellwig static void nvme_map_cmb(struct nvme_dev *dev)
181857dacad5SJay Sternberg {
181988de4598SChristoph Hellwig 	u64 size, offset;
182057dacad5SJay Sternberg 	resource_size_t bar_size;
182157dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
18228969f1f8SChristoph Hellwig 	int bar;
182357dacad5SJay Sternberg 
18249fe5c59fSKeith Busch 	if (dev->cmb_size)
18259fe5c59fSKeith Busch 		return;
18269fe5c59fSKeith Busch 
18277a67cbeaSChristoph Hellwig 	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1828f65efd6dSChristoph Hellwig 	if (!dev->cmbsz)
1829f65efd6dSChristoph Hellwig 		return;
1830202021c1SStephen Bates 	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
183157dacad5SJay Sternberg 
183288de4598SChristoph Hellwig 	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
183388de4598SChristoph Hellwig 	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
18348969f1f8SChristoph Hellwig 	bar = NVME_CMB_BIR(dev->cmbloc);
18358969f1f8SChristoph Hellwig 	bar_size = pci_resource_len(pdev, bar);
183657dacad5SJay Sternberg 
183757dacad5SJay Sternberg 	if (offset > bar_size)
1838f65efd6dSChristoph Hellwig 		return;
183957dacad5SJay Sternberg 
184057dacad5SJay Sternberg 	/*
184157dacad5SJay Sternberg 	 * Controllers may support a CMB size larger than their BAR,
184257dacad5SJay Sternberg 	 * for example, due to being behind a bridge. Reduce the CMB to
184357dacad5SJay Sternberg 	 * the reported size of the BAR
184457dacad5SJay Sternberg 	 */
184557dacad5SJay Sternberg 	if (size > bar_size - offset)
184657dacad5SJay Sternberg 		size = bar_size - offset;
184757dacad5SJay Sternberg 
18480f238ff5SLogan Gunthorpe 	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
18490f238ff5SLogan Gunthorpe 		dev_warn(dev->ctrl.device,
18500f238ff5SLogan Gunthorpe 			 "failed to register the CMB\n");
1851f65efd6dSChristoph Hellwig 		return;
18520f238ff5SLogan Gunthorpe 	}
18530f238ff5SLogan Gunthorpe 
185457dacad5SJay Sternberg 	dev->cmb_size = size;
18550f238ff5SLogan Gunthorpe 	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
18560f238ff5SLogan Gunthorpe 
18570f238ff5SLogan Gunthorpe 	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
18580f238ff5SLogan Gunthorpe 			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
18590f238ff5SLogan Gunthorpe 		pci_p2pmem_publish(pdev, true);
1860f65efd6dSChristoph Hellwig 
1861f65efd6dSChristoph Hellwig 	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1862f65efd6dSChristoph Hellwig 				    &dev_attr_cmb.attr, NULL))
1863f65efd6dSChristoph Hellwig 		dev_warn(dev->ctrl.device,
1864f65efd6dSChristoph Hellwig 			 "failed to add sysfs attribute for CMB\n");
186557dacad5SJay Sternberg }
186657dacad5SJay Sternberg 
186757dacad5SJay Sternberg static inline void nvme_release_cmb(struct nvme_dev *dev)
186857dacad5SJay Sternberg {
18690f238ff5SLogan Gunthorpe 	if (dev->cmb_size) {
1870f63572dfSJon Derrick 		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1871f63572dfSJon Derrick 					     &dev_attr_cmb.attr, NULL);
18720f238ff5SLogan Gunthorpe 		dev->cmb_size = 0;
1873f63572dfSJon Derrick 	}
187457dacad5SJay Sternberg }
187557dacad5SJay Sternberg 
187687ad72a5SChristoph Hellwig static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
187757dacad5SJay Sternberg {
18784033f35dSChristoph Hellwig 	u64 dma_addr = dev->host_mem_descs_dma;
187987ad72a5SChristoph Hellwig 	struct nvme_command c;
188087ad72a5SChristoph Hellwig 	int ret;
188187ad72a5SChristoph Hellwig 
188287ad72a5SChristoph Hellwig 	memset(&c, 0, sizeof(c));
188387ad72a5SChristoph Hellwig 	c.features.opcode	= nvme_admin_set_features;
188487ad72a5SChristoph Hellwig 	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
188587ad72a5SChristoph Hellwig 	c.features.dword11	= cpu_to_le32(bits);
188687ad72a5SChristoph Hellwig 	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
188787ad72a5SChristoph Hellwig 					      ilog2(dev->ctrl.page_size));
188887ad72a5SChristoph Hellwig 	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
188987ad72a5SChristoph Hellwig 	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
189087ad72a5SChristoph Hellwig 	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);
189187ad72a5SChristoph Hellwig 
189287ad72a5SChristoph Hellwig 	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
189387ad72a5SChristoph Hellwig 	if (ret) {
189487ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
189587ad72a5SChristoph Hellwig 			 "failed to set host mem (err %d, flags %#x).\n",
189687ad72a5SChristoph Hellwig 			 ret, bits);
189787ad72a5SChristoph Hellwig 	}
189887ad72a5SChristoph Hellwig 	return ret;
189987ad72a5SChristoph Hellwig }
190087ad72a5SChristoph Hellwig 
190187ad72a5SChristoph Hellwig static void nvme_free_host_mem(struct nvme_dev *dev)
190287ad72a5SChristoph Hellwig {
190387ad72a5SChristoph Hellwig 	int i;
190487ad72a5SChristoph Hellwig 
190587ad72a5SChristoph Hellwig 	for (i = 0; i < dev->nr_host_mem_descs; i++) {
190687ad72a5SChristoph Hellwig 		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
190787ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
190887ad72a5SChristoph Hellwig 
190987ad72a5SChristoph Hellwig 		dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
191087ad72a5SChristoph Hellwig 				le64_to_cpu(desc->addr));
191187ad72a5SChristoph Hellwig 	}
191287ad72a5SChristoph Hellwig 
191387ad72a5SChristoph Hellwig 	kfree(dev->host_mem_desc_bufs);
191487ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = NULL;
19154033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev,
19164033f35dSChristoph Hellwig 			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
19174033f35dSChristoph Hellwig 			dev->host_mem_descs, dev->host_mem_descs_dma);
191887ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
19197e5dd57eSMinwoo Im 	dev->nr_host_mem_descs = 0;
192087ad72a5SChristoph Hellwig }
192187ad72a5SChristoph Hellwig 
192292dc6895SChristoph Hellwig static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
192392dc6895SChristoph Hellwig 		u32 chunk_size)
192487ad72a5SChristoph Hellwig {
192587ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *descs;
192692dc6895SChristoph Hellwig 	u32 max_entries, len;
19274033f35dSChristoph Hellwig 	dma_addr_t descs_dma;
19282ee0e4edSDan Carpenter 	int i = 0;
192987ad72a5SChristoph Hellwig 	void **bufs;
19306fbcde66SMinwoo Im 	u64 size, tmp;
193187ad72a5SChristoph Hellwig 
193287ad72a5SChristoph Hellwig 	tmp = (preferred + chunk_size - 1);
193387ad72a5SChristoph Hellwig 	do_div(tmp, chunk_size);
193487ad72a5SChristoph Hellwig 	max_entries = tmp;
1935044a9df1SChristoph Hellwig 
1936044a9df1SChristoph Hellwig 	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1937044a9df1SChristoph Hellwig 		max_entries = dev->ctrl.hmmaxd;
1938044a9df1SChristoph Hellwig 
19394033f35dSChristoph Hellwig 	descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
19404033f35dSChristoph Hellwig 			&descs_dma, GFP_KERNEL);
194187ad72a5SChristoph Hellwig 	if (!descs)
194287ad72a5SChristoph Hellwig 		goto out;
194387ad72a5SChristoph Hellwig 
194487ad72a5SChristoph Hellwig 	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
194587ad72a5SChristoph Hellwig 	if (!bufs)
194687ad72a5SChristoph Hellwig 		goto out_free_descs;
194787ad72a5SChristoph Hellwig 
1948244a8fe4SMinwoo Im 	for (size = 0; size < preferred && i < max_entries; size += len) {
194987ad72a5SChristoph Hellwig 		dma_addr_t dma_addr;
195087ad72a5SChristoph Hellwig 
195150cdb7c6SChristoph Hellwig 		len = min_t(u64, chunk_size, preferred - size);
195287ad72a5SChristoph Hellwig 		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
195387ad72a5SChristoph Hellwig 				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
195487ad72a5SChristoph Hellwig 		if (!bufs[i])
195587ad72a5SChristoph Hellwig 			break;
195687ad72a5SChristoph Hellwig 
195787ad72a5SChristoph Hellwig 		descs[i].addr = cpu_to_le64(dma_addr);
195887ad72a5SChristoph Hellwig 		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
195987ad72a5SChristoph Hellwig 		i++;
196087ad72a5SChristoph Hellwig 	}
196187ad72a5SChristoph Hellwig 
196292dc6895SChristoph Hellwig 	if (!size)
196387ad72a5SChristoph Hellwig 		goto out_free_bufs;
196487ad72a5SChristoph Hellwig 
196587ad72a5SChristoph Hellwig 	dev->nr_host_mem_descs = i;
196687ad72a5SChristoph Hellwig 	dev->host_mem_size = size;
196787ad72a5SChristoph Hellwig 	dev->host_mem_descs = descs;
19684033f35dSChristoph Hellwig 	dev->host_mem_descs_dma = descs_dma;
196987ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = bufs;
197087ad72a5SChristoph Hellwig 	return 0;
197187ad72a5SChristoph Hellwig 
197287ad72a5SChristoph Hellwig out_free_bufs:
197387ad72a5SChristoph Hellwig 	while (--i >= 0) {
197487ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
197587ad72a5SChristoph Hellwig 
197687ad72a5SChristoph Hellwig 		dma_free_coherent(dev->dev, size, bufs[i],
197787ad72a5SChristoph Hellwig 				le64_to_cpu(descs[i].addr));
197887ad72a5SChristoph Hellwig 	}
197987ad72a5SChristoph Hellwig 
198087ad72a5SChristoph Hellwig 	kfree(bufs);
198187ad72a5SChristoph Hellwig out_free_descs:
19824033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
19834033f35dSChristoph Hellwig 			descs_dma);
198487ad72a5SChristoph Hellwig out:
198587ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
198687ad72a5SChristoph Hellwig 	return -ENOMEM;
198787ad72a5SChristoph Hellwig }
198887ad72a5SChristoph Hellwig 
198992dc6895SChristoph Hellwig static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
199092dc6895SChristoph Hellwig {
199192dc6895SChristoph Hellwig 	u32 chunk_size;
199292dc6895SChristoph Hellwig 
199392dc6895SChristoph Hellwig 	/* start big and work our way down */
199430f92d62SAkinobu Mita 	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1995044a9df1SChristoph Hellwig 	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
199692dc6895SChristoph Hellwig 	     chunk_size /= 2) {
199792dc6895SChristoph Hellwig 		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
199892dc6895SChristoph Hellwig 			if (!min || dev->host_mem_size >= min)
199992dc6895SChristoph Hellwig 				return 0;
200092dc6895SChristoph Hellwig 			nvme_free_host_mem(dev);
200192dc6895SChristoph Hellwig 		}
200292dc6895SChristoph Hellwig 	}
200392dc6895SChristoph Hellwig 
200492dc6895SChristoph Hellwig 	return -ENOMEM;
200592dc6895SChristoph Hellwig }
200692dc6895SChristoph Hellwig 
20079620cfbaSChristoph Hellwig static int nvme_setup_host_mem(struct nvme_dev *dev)
200887ad72a5SChristoph Hellwig {
200987ad72a5SChristoph Hellwig 	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
201087ad72a5SChristoph Hellwig 	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
201187ad72a5SChristoph Hellwig 	u64 min = (u64)dev->ctrl.hmmin * 4096;
201287ad72a5SChristoph Hellwig 	u32 enable_bits = NVME_HOST_MEM_ENABLE;
20136fbcde66SMinwoo Im 	int ret;
201487ad72a5SChristoph Hellwig 
201587ad72a5SChristoph Hellwig 	preferred = min(preferred, max);
201687ad72a5SChristoph Hellwig 	if (min > max) {
201787ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
201887ad72a5SChristoph Hellwig 			"min host memory (%lld MiB) above limit (%d MiB).\n",
201987ad72a5SChristoph Hellwig 			min >> ilog2(SZ_1M), max_host_mem_size_mb);
202087ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
20219620cfbaSChristoph Hellwig 		return 0;
202287ad72a5SChristoph Hellwig 	}
202387ad72a5SChristoph Hellwig 
202487ad72a5SChristoph Hellwig 	/*
202587ad72a5SChristoph Hellwig 	 * If we already have a buffer allocated check if we can reuse it.
202687ad72a5SChristoph Hellwig 	 */
202787ad72a5SChristoph Hellwig 	if (dev->host_mem_descs) {
202887ad72a5SChristoph Hellwig 		if (dev->host_mem_size >= min)
202987ad72a5SChristoph Hellwig 			enable_bits |= NVME_HOST_MEM_RETURN;
203087ad72a5SChristoph Hellwig 		else
203187ad72a5SChristoph Hellwig 			nvme_free_host_mem(dev);
203287ad72a5SChristoph Hellwig 	}
203387ad72a5SChristoph Hellwig 
203487ad72a5SChristoph Hellwig 	if (!dev->host_mem_descs) {
203592dc6895SChristoph Hellwig 		if (nvme_alloc_host_mem(dev, min, preferred)) {
203692dc6895SChristoph Hellwig 			dev_warn(dev->ctrl.device,
203792dc6895SChristoph Hellwig 				"failed to allocate host memory buffer.\n");
20389620cfbaSChristoph Hellwig 			return 0; /* controller must work without HMB */
203987ad72a5SChristoph Hellwig 		}
204087ad72a5SChristoph Hellwig 
204192dc6895SChristoph Hellwig 		dev_info(dev->ctrl.device,
204292dc6895SChristoph Hellwig 			"allocated %lld MiB host memory buffer.\n",
204392dc6895SChristoph Hellwig 			dev->host_mem_size >> ilog2(SZ_1M));
204492dc6895SChristoph Hellwig 	}
204592dc6895SChristoph Hellwig 
20469620cfbaSChristoph Hellwig 	ret = nvme_set_host_mem(dev, enable_bits);
20479620cfbaSChristoph Hellwig 	if (ret)
204887ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
20499620cfbaSChristoph Hellwig 	return ret;
205057dacad5SJay Sternberg }
205157dacad5SJay Sternberg 
20523b6592f7SJens Axboe static void nvme_calc_io_queues(struct nvme_dev *dev, unsigned int nr_io_queues)
20533b6592f7SJens Axboe {
20543b6592f7SJens Axboe 	unsigned int this_w_queues = write_queues;
20554b04cc6aSJens Axboe 	unsigned int this_p_queues = poll_queues;
20563b6592f7SJens Axboe 
20573b6592f7SJens Axboe 	/*
20583b6592f7SJens Axboe 	 * Setup read/write queue split
20593b6592f7SJens Axboe 	 */
20603b6592f7SJens Axboe 	if (nr_io_queues == 1) {
2061e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2062e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_READ] = 0;
2063e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_POLL] = 0;
20643b6592f7SJens Axboe 		return;
20653b6592f7SJens Axboe 	}
20663b6592f7SJens Axboe 
20673b6592f7SJens Axboe 	/*
20684b04cc6aSJens Axboe 	 * Configure number of poll queues, if set
20694b04cc6aSJens Axboe 	 */
20704b04cc6aSJens Axboe 	if (this_p_queues) {
20714b04cc6aSJens Axboe 		/*
20724b04cc6aSJens Axboe 		 * We need at least one queue left. With just one queue, we'll
20734b04cc6aSJens Axboe 		 * have a single shared read/write set.
20744b04cc6aSJens Axboe 		 */
20754b04cc6aSJens Axboe 		if (this_p_queues >= nr_io_queues) {
20764b04cc6aSJens Axboe 			this_w_queues = 0;
20774b04cc6aSJens Axboe 			this_p_queues = nr_io_queues - 1;
20784b04cc6aSJens Axboe 		}
20794b04cc6aSJens Axboe 
2080e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
20814b04cc6aSJens Axboe 		nr_io_queues -= this_p_queues;
20824b04cc6aSJens Axboe 	} else
2083e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_POLL] = 0;
20844b04cc6aSJens Axboe 
20854b04cc6aSJens Axboe 	/*
20863b6592f7SJens Axboe 	 * If 'write_queues' is set, ensure it leaves room for at least
20873b6592f7SJens Axboe 	 * one read queue
20883b6592f7SJens Axboe 	 */
20893b6592f7SJens Axboe 	if (this_w_queues >= nr_io_queues)
20903b6592f7SJens Axboe 		this_w_queues = nr_io_queues - 1;
20913b6592f7SJens Axboe 
20923b6592f7SJens Axboe 	/*
20933b6592f7SJens Axboe 	 * If 'write_queues' is set to zero, reads and writes will share
20943b6592f7SJens Axboe 	 * a queue set.
20953b6592f7SJens Axboe 	 */
20963b6592f7SJens Axboe 	if (!this_w_queues) {
2097e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_DEFAULT] = nr_io_queues;
2098e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_READ] = 0;
20993b6592f7SJens Axboe 	} else {
2100e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_DEFAULT] = this_w_queues;
2101e20ba6e1SChristoph Hellwig 		dev->io_queues[HCTX_TYPE_READ] = nr_io_queues - this_w_queues;
21023b6592f7SJens Axboe 	}
21033b6592f7SJens Axboe }
21043b6592f7SJens Axboe 
21053b6592f7SJens Axboe static int nvme_setup_irqs(struct nvme_dev *dev, int nr_io_queues)
21063b6592f7SJens Axboe {
21073b6592f7SJens Axboe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
21083b6592f7SJens Axboe 	int irq_sets[2];
21093b6592f7SJens Axboe 	struct irq_affinity affd = {
21103b6592f7SJens Axboe 		.pre_vectors = 1,
21113b6592f7SJens Axboe 		.nr_sets = ARRAY_SIZE(irq_sets),
21123b6592f7SJens Axboe 		.sets = irq_sets,
21133b6592f7SJens Axboe 	};
211430e06628SJens Axboe 	int result = 0;
21153b6592f7SJens Axboe 
21163b6592f7SJens Axboe 	/*
21173b6592f7SJens Axboe 	 * For irq sets, we have to ask for minvec == maxvec. This passes
21183b6592f7SJens Axboe 	 * any reduction back to us, so we can adjust our queue counts and
21193b6592f7SJens Axboe 	 * IRQ vector needs.
21203b6592f7SJens Axboe 	 */
21213b6592f7SJens Axboe 	do {
21223b6592f7SJens Axboe 		nvme_calc_io_queues(dev, nr_io_queues);
2123e20ba6e1SChristoph Hellwig 		irq_sets[0] = dev->io_queues[HCTX_TYPE_DEFAULT];
2124e20ba6e1SChristoph Hellwig 		irq_sets[1] = dev->io_queues[HCTX_TYPE_READ];
21253b6592f7SJens Axboe 		if (!irq_sets[1])
21263b6592f7SJens Axboe 			affd.nr_sets = 1;
21273b6592f7SJens Axboe 
21283b6592f7SJens Axboe 		/*
2129db29eb05SJens Axboe 		 * If we got a failure and we're down to asking for just
2130db29eb05SJens Axboe 		 * 1 + 1 queues, just ask for a single vector. We'll share
2131db29eb05SJens Axboe 		 * that between the single IO queue and the admin queue.
21323b6592f7SJens Axboe 		 */
2133db29eb05SJens Axboe 		if (!(result < 0 && nr_io_queues == 1))
21343b6592f7SJens Axboe 			nr_io_queues = irq_sets[0] + irq_sets[1] + 1;
21353b6592f7SJens Axboe 
21363b6592f7SJens Axboe 		result = pci_alloc_irq_vectors_affinity(pdev, nr_io_queues,
21373b6592f7SJens Axboe 				nr_io_queues,
21383b6592f7SJens Axboe 				PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
21393b6592f7SJens Axboe 
21403b6592f7SJens Axboe 		/*
2141db29eb05SJens Axboe 		 * Need to reduce our vec counts. If we get ENOSPC, the
2142db29eb05SJens Axboe 		 * platform should support mulitple vecs, we just need
2143db29eb05SJens Axboe 		 * to decrease our ask. If we get EINVAL, the platform
2144db29eb05SJens Axboe 		 * likely does not. Back down to ask for just one vector.
21453b6592f7SJens Axboe 		 */
21463b6592f7SJens Axboe 		if (result == -ENOSPC) {
21473b6592f7SJens Axboe 			nr_io_queues--;
21483b6592f7SJens Axboe 			if (!nr_io_queues)
21493b6592f7SJens Axboe 				return result;
21503b6592f7SJens Axboe 			continue;
2151db29eb05SJens Axboe 		} else if (result == -EINVAL) {
2152db29eb05SJens Axboe 			nr_io_queues = 1;
2153db29eb05SJens Axboe 			continue;
21543b6592f7SJens Axboe 		} else if (result <= 0)
21553b6592f7SJens Axboe 			return -EIO;
21563b6592f7SJens Axboe 		break;
21573b6592f7SJens Axboe 	} while (1);
21583b6592f7SJens Axboe 
21593b6592f7SJens Axboe 	return result;
21603b6592f7SJens Axboe }
21613b6592f7SJens Axboe 
216257dacad5SJay Sternberg static int nvme_setup_io_queues(struct nvme_dev *dev)
216357dacad5SJay Sternberg {
2164147b27e4SSagi Grimberg 	struct nvme_queue *adminq = &dev->queues[0];
216557dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
216697f6ef64SXu Yu 	int result, nr_io_queues;
216797f6ef64SXu Yu 	unsigned long size;
216857dacad5SJay Sternberg 
21693b6592f7SJens Axboe 	nr_io_queues = max_io_queues();
21709a0be7abSChristoph Hellwig 	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
21719a0be7abSChristoph Hellwig 	if (result < 0)
217257dacad5SJay Sternberg 		return result;
21739a0be7abSChristoph Hellwig 
2174f5fa90dcSChristoph Hellwig 	if (nr_io_queues == 0)
2175a5229050SKeith Busch 		return 0;
217657dacad5SJay Sternberg 
21770f238ff5SLogan Gunthorpe 	if (dev->cmb_use_sqes) {
217857dacad5SJay Sternberg 		result = nvme_cmb_qdepth(dev, nr_io_queues,
217957dacad5SJay Sternberg 				sizeof(struct nvme_command));
218057dacad5SJay Sternberg 		if (result > 0)
218157dacad5SJay Sternberg 			dev->q_depth = result;
218257dacad5SJay Sternberg 		else
21830f238ff5SLogan Gunthorpe 			dev->cmb_use_sqes = false;
218457dacad5SJay Sternberg 	}
218557dacad5SJay Sternberg 
218657dacad5SJay Sternberg 	do {
218797f6ef64SXu Yu 		size = db_bar_size(dev, nr_io_queues);
218897f6ef64SXu Yu 		result = nvme_remap_bar(dev, size);
218997f6ef64SXu Yu 		if (!result)
219057dacad5SJay Sternberg 			break;
219157dacad5SJay Sternberg 		if (!--nr_io_queues)
219257dacad5SJay Sternberg 			return -ENOMEM;
219357dacad5SJay Sternberg 	} while (1);
219457dacad5SJay Sternberg 	adminq->q_db = dev->dbs;
219557dacad5SJay Sternberg 
219657dacad5SJay Sternberg 	/* Deregister the admin queue's interrupt */
21970ff199cbSChristoph Hellwig 	pci_free_irq(pdev, 0, adminq);
219857dacad5SJay Sternberg 
219957dacad5SJay Sternberg 	/*
220057dacad5SJay Sternberg 	 * If we enable msix early due to not intx, disable it again before
220157dacad5SJay Sternberg 	 * setting up the full range we need.
220257dacad5SJay Sternberg 	 */
2203dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
22043b6592f7SJens Axboe 
22053b6592f7SJens Axboe 	result = nvme_setup_irqs(dev, nr_io_queues);
220622b55601SKeith Busch 	if (result <= 0)
2207dca51e78SChristoph Hellwig 		return -EIO;
22083b6592f7SJens Axboe 
220922b55601SKeith Busch 	dev->num_vecs = result;
22104b04cc6aSJens Axboe 	result = max(result - 1, 1);
2211e20ba6e1SChristoph Hellwig 	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
221257dacad5SJay Sternberg 
2213e20ba6e1SChristoph Hellwig 	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2214e20ba6e1SChristoph Hellwig 					dev->io_queues[HCTX_TYPE_DEFAULT],
2215e20ba6e1SChristoph Hellwig 					dev->io_queues[HCTX_TYPE_READ],
2216e20ba6e1SChristoph Hellwig 					dev->io_queues[HCTX_TYPE_POLL]);
22173b6592f7SJens Axboe 
221857dacad5SJay Sternberg 	/*
221957dacad5SJay Sternberg 	 * Should investigate if there's a performance win from allocating
222057dacad5SJay Sternberg 	 * more queues than interrupt vectors; it might allow the submission
222157dacad5SJay Sternberg 	 * path to scale better, even if the receive path is limited by the
222257dacad5SJay Sternberg 	 * number of interrupts.
222357dacad5SJay Sternberg 	 */
222457dacad5SJay Sternberg 
2225dca51e78SChristoph Hellwig 	result = queue_request_irq(adminq);
222657dacad5SJay Sternberg 	if (result) {
222757dacad5SJay Sternberg 		adminq->cq_vector = -1;
2228d4875622SKeith Busch 		return result;
222957dacad5SJay Sternberg 	}
2230749941f2SChristoph Hellwig 	return nvme_create_io_queues(dev);
223157dacad5SJay Sternberg }
223257dacad5SJay Sternberg 
22332a842acaSChristoph Hellwig static void nvme_del_queue_end(struct request *req, blk_status_t error)
2234db3cbfffSKeith Busch {
2235db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
2236db3cbfffSKeith Busch 
2237db3cbfffSKeith Busch 	blk_mq_free_request(req);
2238db3cbfffSKeith Busch 	complete(&nvmeq->dev->ioq_wait);
2239db3cbfffSKeith Busch }
2240db3cbfffSKeith Busch 
22412a842acaSChristoph Hellwig static void nvme_del_cq_end(struct request *req, blk_status_t error)
2242db3cbfffSKeith Busch {
2243db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
22445cb525c8SJens Axboe 	u16 start, end;
2245db3cbfffSKeith Busch 
2246db3cbfffSKeith Busch 	if (!error) {
2247db3cbfffSKeith Busch 		unsigned long flags;
2248db3cbfffSKeith Busch 
22490bc88192SKeith Busch 		spin_lock_irqsave(&nvmeq->cq_lock, flags);
22505cb525c8SJens Axboe 		nvme_process_cq(nvmeq, &start, &end, -1);
22511ab0cd69SJens Axboe 		spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
22525cb525c8SJens Axboe 
22535cb525c8SJens Axboe 		nvme_complete_cqes(nvmeq, start, end);
2254db3cbfffSKeith Busch 	}
2255db3cbfffSKeith Busch 
2256db3cbfffSKeith Busch 	nvme_del_queue_end(req, error);
2257db3cbfffSKeith Busch }
2258db3cbfffSKeith Busch 
2259db3cbfffSKeith Busch static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2260db3cbfffSKeith Busch {
2261db3cbfffSKeith Busch 	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2262db3cbfffSKeith Busch 	struct request *req;
2263db3cbfffSKeith Busch 	struct nvme_command cmd;
2264db3cbfffSKeith Busch 
2265db3cbfffSKeith Busch 	memset(&cmd, 0, sizeof(cmd));
2266db3cbfffSKeith Busch 	cmd.delete_queue.opcode = opcode;
2267db3cbfffSKeith Busch 	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2268db3cbfffSKeith Busch 
2269eb71f435SChristoph Hellwig 	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
2270db3cbfffSKeith Busch 	if (IS_ERR(req))
2271db3cbfffSKeith Busch 		return PTR_ERR(req);
2272db3cbfffSKeith Busch 
2273db3cbfffSKeith Busch 	req->timeout = ADMIN_TIMEOUT;
2274db3cbfffSKeith Busch 	req->end_io_data = nvmeq;
2275db3cbfffSKeith Busch 
2276db3cbfffSKeith Busch 	blk_execute_rq_nowait(q, NULL, req, false,
2277db3cbfffSKeith Busch 			opcode == nvme_admin_delete_cq ?
2278db3cbfffSKeith Busch 				nvme_del_cq_end : nvme_del_queue_end);
2279db3cbfffSKeith Busch 	return 0;
2280db3cbfffSKeith Busch }
2281db3cbfffSKeith Busch 
2282ee9aebb2SKeith Busch static void nvme_disable_io_queues(struct nvme_dev *dev)
2283db3cbfffSKeith Busch {
2284ee9aebb2SKeith Busch 	int pass, queues = dev->online_queues - 1;
2285db3cbfffSKeith Busch 	unsigned long timeout;
2286db3cbfffSKeith Busch 	u8 opcode = nvme_admin_delete_sq;
2287db3cbfffSKeith Busch 
2288db3cbfffSKeith Busch 	for (pass = 0; pass < 2; pass++) {
2289014a0d60SKeith Busch 		int sent = 0, i = queues;
2290db3cbfffSKeith Busch 
2291db3cbfffSKeith Busch 		reinit_completion(&dev->ioq_wait);
2292db3cbfffSKeith Busch  retry:
2293db3cbfffSKeith Busch 		timeout = ADMIN_TIMEOUT;
2294c21377f8SGabriel Krisman Bertazi 		for (; i > 0; i--, sent++)
2295147b27e4SSagi Grimberg 			if (nvme_delete_queue(&dev->queues[i], opcode))
2296db3cbfffSKeith Busch 				break;
2297c21377f8SGabriel Krisman Bertazi 
2298db3cbfffSKeith Busch 		while (sent--) {
2299db3cbfffSKeith Busch 			timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2300db3cbfffSKeith Busch 			if (timeout == 0)
2301db3cbfffSKeith Busch 				return;
2302db3cbfffSKeith Busch 			if (i)
2303db3cbfffSKeith Busch 				goto retry;
2304db3cbfffSKeith Busch 		}
2305db3cbfffSKeith Busch 		opcode = nvme_admin_delete_cq;
2306db3cbfffSKeith Busch 	}
2307db3cbfffSKeith Busch }
2308db3cbfffSKeith Busch 
230957dacad5SJay Sternberg /*
23102b1b7e78SJianchao Wang  * return error value only when tagset allocation failed
231157dacad5SJay Sternberg  */
231257dacad5SJay Sternberg static int nvme_dev_add(struct nvme_dev *dev)
231357dacad5SJay Sternberg {
23142b1b7e78SJianchao Wang 	int ret;
23152b1b7e78SJianchao Wang 
23165bae7f73SChristoph Hellwig 	if (!dev->ctrl.tagset) {
2317e20ba6e1SChristoph Hellwig 		if (!dev->io_queues[HCTX_TYPE_POLL])
231857dacad5SJay Sternberg 			dev->tagset.ops = &nvme_mq_ops;
2319dabcefabSJens Axboe 		else
2320dabcefabSJens Axboe 			dev->tagset.ops = &nvme_mq_poll_noirq_ops;
2321dabcefabSJens Axboe 
232257dacad5SJay Sternberg 		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2323e20ba6e1SChristoph Hellwig 		dev->tagset.nr_maps = HCTX_MAX_TYPES;
232457dacad5SJay Sternberg 		dev->tagset.timeout = NVME_IO_TIMEOUT;
232557dacad5SJay Sternberg 		dev->tagset.numa_node = dev_to_node(dev->dev);
232657dacad5SJay Sternberg 		dev->tagset.queue_depth =
232757dacad5SJay Sternberg 				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2328a7a7cbe3SChaitanya Kulkarni 		dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2329a7a7cbe3SChaitanya Kulkarni 		if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2330a7a7cbe3SChaitanya Kulkarni 			dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2331a7a7cbe3SChaitanya Kulkarni 					nvme_pci_cmd_size(dev, true));
2332a7a7cbe3SChaitanya Kulkarni 		}
233357dacad5SJay Sternberg 		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
233457dacad5SJay Sternberg 		dev->tagset.driver_data = dev;
233557dacad5SJay Sternberg 
23362b1b7e78SJianchao Wang 		ret = blk_mq_alloc_tag_set(&dev->tagset);
23372b1b7e78SJianchao Wang 		if (ret) {
23382b1b7e78SJianchao Wang 			dev_warn(dev->ctrl.device,
23392b1b7e78SJianchao Wang 				"IO queues tagset allocation failed %d\n", ret);
23402b1b7e78SJianchao Wang 			return ret;
23412b1b7e78SJianchao Wang 		}
23425bae7f73SChristoph Hellwig 		dev->ctrl.tagset = &dev->tagset;
2343f9f38e33SHelen Koike 
2344f9f38e33SHelen Koike 		nvme_dbbuf_set(dev);
2345949928c1SKeith Busch 	} else {
2346949928c1SKeith Busch 		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2347949928c1SKeith Busch 
2348949928c1SKeith Busch 		/* Free previously allocated queues that are no longer usable */
2349949928c1SKeith Busch 		nvme_free_queues(dev, dev->online_queues);
235057dacad5SJay Sternberg 	}
2351949928c1SKeith Busch 
235257dacad5SJay Sternberg 	return 0;
235357dacad5SJay Sternberg }
235457dacad5SJay Sternberg 
2355b00a726aSKeith Busch static int nvme_pci_enable(struct nvme_dev *dev)
235657dacad5SJay Sternberg {
2357b00a726aSKeith Busch 	int result = -ENOMEM;
235857dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
235957dacad5SJay Sternberg 
236057dacad5SJay Sternberg 	if (pci_enable_device_mem(pdev))
236157dacad5SJay Sternberg 		return result;
236257dacad5SJay Sternberg 
236357dacad5SJay Sternberg 	pci_set_master(pdev);
236457dacad5SJay Sternberg 
236557dacad5SJay Sternberg 	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
236657dacad5SJay Sternberg 	    dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
236757dacad5SJay Sternberg 		goto disable;
236857dacad5SJay Sternberg 
23697a67cbeaSChristoph Hellwig 	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
237057dacad5SJay Sternberg 		result = -ENODEV;
2371b00a726aSKeith Busch 		goto disable;
237257dacad5SJay Sternberg 	}
237357dacad5SJay Sternberg 
237457dacad5SJay Sternberg 	/*
2375a5229050SKeith Busch 	 * Some devices and/or platforms don't advertise or work with INTx
2376a5229050SKeith Busch 	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2377a5229050SKeith Busch 	 * adjust this later.
237857dacad5SJay Sternberg 	 */
2379dca51e78SChristoph Hellwig 	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2380dca51e78SChristoph Hellwig 	if (result < 0)
2381dca51e78SChristoph Hellwig 		return result;
238257dacad5SJay Sternberg 
238320d0dfe6SSagi Grimberg 	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
23847a67cbeaSChristoph Hellwig 
238520d0dfe6SSagi Grimberg 	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2386b27c1e68Sweiping zhang 				io_queue_depth);
238720d0dfe6SSagi Grimberg 	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
23887a67cbeaSChristoph Hellwig 	dev->dbs = dev->bar + 4096;
23891f390c1fSStephan Günther 
23901f390c1fSStephan Günther 	/*
23911f390c1fSStephan Günther 	 * Temporary fix for the Apple controller found in the MacBook8,1 and
23921f390c1fSStephan Günther 	 * some MacBook7,1 to avoid controller resets and data loss.
23931f390c1fSStephan Günther 	 */
23941f390c1fSStephan Günther 	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
23951f390c1fSStephan Günther 		dev->q_depth = 2;
23969bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
23979bdcfb10SChristoph Hellwig 			"set queue depth=%u to work around controller resets\n",
23981f390c1fSStephan Günther 			dev->q_depth);
2399d554b5e1SMartin K. Petersen 	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2400d554b5e1SMartin K. Petersen 		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
240120d0dfe6SSagi Grimberg 		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2402d554b5e1SMartin K. Petersen 		dev->q_depth = 64;
2403d554b5e1SMartin K. Petersen 		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2404d554b5e1SMartin K. Petersen                         "set queue depth=%u\n", dev->q_depth);
24051f390c1fSStephan Günther 	}
24061f390c1fSStephan Günther 
2407f65efd6dSChristoph Hellwig 	nvme_map_cmb(dev);
2408202021c1SStephen Bates 
2409a0a3408eSKeith Busch 	pci_enable_pcie_error_reporting(pdev);
2410a0a3408eSKeith Busch 	pci_save_state(pdev);
241157dacad5SJay Sternberg 	return 0;
241257dacad5SJay Sternberg 
241357dacad5SJay Sternberg  disable:
241457dacad5SJay Sternberg 	pci_disable_device(pdev);
241557dacad5SJay Sternberg 	return result;
241657dacad5SJay Sternberg }
241757dacad5SJay Sternberg 
241857dacad5SJay Sternberg static void nvme_dev_unmap(struct nvme_dev *dev)
241957dacad5SJay Sternberg {
2420b00a726aSKeith Busch 	if (dev->bar)
2421b00a726aSKeith Busch 		iounmap(dev->bar);
2422a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(to_pci_dev(dev->dev));
2423b00a726aSKeith Busch }
2424b00a726aSKeith Busch 
2425b00a726aSKeith Busch static void nvme_pci_disable(struct nvme_dev *dev)
2426b00a726aSKeith Busch {
242757dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
242857dacad5SJay Sternberg 
2429dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
243057dacad5SJay Sternberg 
2431a0a3408eSKeith Busch 	if (pci_is_enabled(pdev)) {
2432a0a3408eSKeith Busch 		pci_disable_pcie_error_reporting(pdev);
243357dacad5SJay Sternberg 		pci_disable_device(pdev);
243457dacad5SJay Sternberg 	}
2435a0a3408eSKeith Busch }
243657dacad5SJay Sternberg 
2437a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
243857dacad5SJay Sternberg {
2439ee9aebb2SKeith Busch 	int i;
2440302ad8ccSKeith Busch 	bool dead = true;
2441302ad8ccSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
244257dacad5SJay Sternberg 
244377bf25eaSKeith Busch 	mutex_lock(&dev->shutdown_lock);
2444302ad8ccSKeith Busch 	if (pci_is_enabled(pdev)) {
2445302ad8ccSKeith Busch 		u32 csts = readl(dev->bar + NVME_REG_CSTS);
2446302ad8ccSKeith Busch 
2447ebef7368SKeith Busch 		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2448ebef7368SKeith Busch 		    dev->ctrl.state == NVME_CTRL_RESETTING)
2449302ad8ccSKeith Busch 			nvme_start_freeze(&dev->ctrl);
2450302ad8ccSKeith Busch 		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2451302ad8ccSKeith Busch 			pdev->error_state  != pci_channel_io_normal);
245257dacad5SJay Sternberg 	}
2453c21377f8SGabriel Krisman Bertazi 
2454302ad8ccSKeith Busch 	/*
2455302ad8ccSKeith Busch 	 * Give the controller a chance to complete all entered requests if
2456302ad8ccSKeith Busch 	 * doing a safe shutdown.
2457302ad8ccSKeith Busch 	 */
245887ad72a5SChristoph Hellwig 	if (!dead) {
245987ad72a5SChristoph Hellwig 		if (shutdown)
2460302ad8ccSKeith Busch 			nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
24619a915a5bSJianchao Wang 	}
246287ad72a5SChristoph Hellwig 
24639a915a5bSJianchao Wang 	nvme_stop_queues(&dev->ctrl);
24649a915a5bSJianchao Wang 
246564ee0ac0SKeith Busch 	if (!dead && dev->ctrl.queue_count > 0) {
2466ee9aebb2SKeith Busch 		nvme_disable_io_queues(dev);
2467a5cdb68cSKeith Busch 		nvme_disable_admin_queue(dev, shutdown);
246857dacad5SJay Sternberg 	}
2469ee9aebb2SKeith Busch 	for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2470ee9aebb2SKeith Busch 		nvme_suspend_queue(&dev->queues[i]);
2471ee9aebb2SKeith Busch 
2472b00a726aSKeith Busch 	nvme_pci_disable(dev);
247357dacad5SJay Sternberg 
2474e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2475e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2476302ad8ccSKeith Busch 
2477302ad8ccSKeith Busch 	/*
2478302ad8ccSKeith Busch 	 * The driver will not be starting up queues again if shutting down so
2479302ad8ccSKeith Busch 	 * must flush all entered requests to their failed completion to avoid
2480302ad8ccSKeith Busch 	 * deadlocking blk-mq hot-cpu notifier.
2481302ad8ccSKeith Busch 	 */
2482302ad8ccSKeith Busch 	if (shutdown)
2483302ad8ccSKeith Busch 		nvme_start_queues(&dev->ctrl);
248477bf25eaSKeith Busch 	mutex_unlock(&dev->shutdown_lock);
248557dacad5SJay Sternberg }
248657dacad5SJay Sternberg 
248757dacad5SJay Sternberg static int nvme_setup_prp_pools(struct nvme_dev *dev)
248857dacad5SJay Sternberg {
248957dacad5SJay Sternberg 	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
249057dacad5SJay Sternberg 						PAGE_SIZE, PAGE_SIZE, 0);
249157dacad5SJay Sternberg 	if (!dev->prp_page_pool)
249257dacad5SJay Sternberg 		return -ENOMEM;
249357dacad5SJay Sternberg 
249457dacad5SJay Sternberg 	/* Optimisation for I/Os between 4k and 128k */
249557dacad5SJay Sternberg 	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
249657dacad5SJay Sternberg 						256, 256, 0);
249757dacad5SJay Sternberg 	if (!dev->prp_small_pool) {
249857dacad5SJay Sternberg 		dma_pool_destroy(dev->prp_page_pool);
249957dacad5SJay Sternberg 		return -ENOMEM;
250057dacad5SJay Sternberg 	}
250157dacad5SJay Sternberg 	return 0;
250257dacad5SJay Sternberg }
250357dacad5SJay Sternberg 
250457dacad5SJay Sternberg static void nvme_release_prp_pools(struct nvme_dev *dev)
250557dacad5SJay Sternberg {
250657dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_page_pool);
250757dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_small_pool);
250857dacad5SJay Sternberg }
250957dacad5SJay Sternberg 
25101673f1f0SChristoph Hellwig static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
251157dacad5SJay Sternberg {
25121673f1f0SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
251357dacad5SJay Sternberg 
2514f9f38e33SHelen Koike 	nvme_dbbuf_dma_free(dev);
251557dacad5SJay Sternberg 	put_device(dev->dev);
251657dacad5SJay Sternberg 	if (dev->tagset.tags)
251757dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->tagset);
25181c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q)
25191c63dc66SChristoph Hellwig 		blk_put_queue(dev->ctrl.admin_q);
252057dacad5SJay Sternberg 	kfree(dev->queues);
2521e286bcfcSScott Bauer 	free_opal_dev(dev->ctrl.opal_dev);
2522943e942eSJens Axboe 	mempool_destroy(dev->iod_mempool);
252357dacad5SJay Sternberg 	kfree(dev);
252457dacad5SJay Sternberg }
252557dacad5SJay Sternberg 
2526f58944e2SKeith Busch static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2527f58944e2SKeith Busch {
2528237045fcSLinus Torvalds 	dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
2529f58944e2SKeith Busch 
2530d22524a4SChristoph Hellwig 	nvme_get_ctrl(&dev->ctrl);
253169d9a99cSKeith Busch 	nvme_dev_disable(dev, false);
25329f9cafc1SJianchao Wang 	nvme_kill_queues(&dev->ctrl);
253303e0f3a6SMing Lei 	if (!queue_work(nvme_wq, &dev->remove_work))
2534f58944e2SKeith Busch 		nvme_put_ctrl(&dev->ctrl);
2535f58944e2SKeith Busch }
2536f58944e2SKeith Busch 
2537fd634f41SChristoph Hellwig static void nvme_reset_work(struct work_struct *work)
253857dacad5SJay Sternberg {
2539d86c4d8eSChristoph Hellwig 	struct nvme_dev *dev =
2540d86c4d8eSChristoph Hellwig 		container_of(work, struct nvme_dev, ctrl.reset_work);
2541a98e58e5SScott Bauer 	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2542f58944e2SKeith Busch 	int result = -ENODEV;
25432b1b7e78SJianchao Wang 	enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
254457dacad5SJay Sternberg 
254582b057caSRakesh Pandit 	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
2546fd634f41SChristoph Hellwig 		goto out;
2547fd634f41SChristoph Hellwig 
2548fd634f41SChristoph Hellwig 	/*
2549fd634f41SChristoph Hellwig 	 * If we're called to reset a live controller first shut it down before
2550fd634f41SChristoph Hellwig 	 * moving on.
2551fd634f41SChristoph Hellwig 	 */
2552b00a726aSKeith Busch 	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2553a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2554fd634f41SChristoph Hellwig 
2555ad70062cSJianchao Wang 	/*
2556ad6a0a52SMax Gurtovoy 	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2557ad70062cSJianchao Wang 	 * initializing procedure here.
2558ad70062cSJianchao Wang 	 */
2559ad6a0a52SMax Gurtovoy 	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2560ad70062cSJianchao Wang 		dev_warn(dev->ctrl.device,
2561ad6a0a52SMax Gurtovoy 			"failed to mark controller CONNECTING\n");
2562ad70062cSJianchao Wang 		goto out;
2563ad70062cSJianchao Wang 	}
2564ad70062cSJianchao Wang 
2565b00a726aSKeith Busch 	result = nvme_pci_enable(dev);
256657dacad5SJay Sternberg 	if (result)
256757dacad5SJay Sternberg 		goto out;
256857dacad5SJay Sternberg 
256901ad0990SSagi Grimberg 	result = nvme_pci_configure_admin_queue(dev);
257057dacad5SJay Sternberg 	if (result)
2571f58944e2SKeith Busch 		goto out;
257257dacad5SJay Sternberg 
257357dacad5SJay Sternberg 	result = nvme_alloc_admin_tags(dev);
257457dacad5SJay Sternberg 	if (result)
2575f58944e2SKeith Busch 		goto out;
257657dacad5SJay Sternberg 
2577943e942eSJens Axboe 	/*
2578943e942eSJens Axboe 	 * Limit the max command size to prevent iod->sg allocations going
2579943e942eSJens Axboe 	 * over a single page.
2580943e942eSJens Axboe 	 */
2581943e942eSJens Axboe 	dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2582943e942eSJens Axboe 	dev->ctrl.max_segments = NVME_MAX_SEGS;
2583943e942eSJens Axboe 
2584ce4541f4SChristoph Hellwig 	result = nvme_init_identify(&dev->ctrl);
2585ce4541f4SChristoph Hellwig 	if (result)
2586f58944e2SKeith Busch 		goto out;
2587ce4541f4SChristoph Hellwig 
2588e286bcfcSScott Bauer 	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2589e286bcfcSScott Bauer 		if (!dev->ctrl.opal_dev)
25904f1244c8SChristoph Hellwig 			dev->ctrl.opal_dev =
25914f1244c8SChristoph Hellwig 				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2592e286bcfcSScott Bauer 		else if (was_suspend)
25934f1244c8SChristoph Hellwig 			opal_unlock_from_suspend(dev->ctrl.opal_dev);
2594e286bcfcSScott Bauer 	} else {
2595e286bcfcSScott Bauer 		free_opal_dev(dev->ctrl.opal_dev);
2596e286bcfcSScott Bauer 		dev->ctrl.opal_dev = NULL;
2597e286bcfcSScott Bauer 	}
2598a98e58e5SScott Bauer 
2599f9f38e33SHelen Koike 	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2600f9f38e33SHelen Koike 		result = nvme_dbbuf_dma_alloc(dev);
2601f9f38e33SHelen Koike 		if (result)
2602f9f38e33SHelen Koike 			dev_warn(dev->dev,
2603f9f38e33SHelen Koike 				 "unable to allocate dma for dbbuf\n");
2604f9f38e33SHelen Koike 	}
2605f9f38e33SHelen Koike 
26069620cfbaSChristoph Hellwig 	if (dev->ctrl.hmpre) {
26079620cfbaSChristoph Hellwig 		result = nvme_setup_host_mem(dev);
26089620cfbaSChristoph Hellwig 		if (result < 0)
26099620cfbaSChristoph Hellwig 			goto out;
26109620cfbaSChristoph Hellwig 	}
261187ad72a5SChristoph Hellwig 
261257dacad5SJay Sternberg 	result = nvme_setup_io_queues(dev);
261357dacad5SJay Sternberg 	if (result)
2614f58944e2SKeith Busch 		goto out;
261557dacad5SJay Sternberg 
261621f033f7SKeith Busch 	/*
261757dacad5SJay Sternberg 	 * Keep the controller around but remove all namespaces if we don't have
261857dacad5SJay Sternberg 	 * any working I/O queue.
261957dacad5SJay Sternberg 	 */
262057dacad5SJay Sternberg 	if (dev->online_queues < 2) {
26211b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device, "IO queues not created\n");
26223b24774eSKeith Busch 		nvme_kill_queues(&dev->ctrl);
26235bae7f73SChristoph Hellwig 		nvme_remove_namespaces(&dev->ctrl);
26242b1b7e78SJianchao Wang 		new_state = NVME_CTRL_ADMIN_ONLY;
262557dacad5SJay Sternberg 	} else {
262625646264SKeith Busch 		nvme_start_queues(&dev->ctrl);
2627302ad8ccSKeith Busch 		nvme_wait_freeze(&dev->ctrl);
26282b1b7e78SJianchao Wang 		/* hit this only when allocate tagset fails */
26292b1b7e78SJianchao Wang 		if (nvme_dev_add(dev))
26302b1b7e78SJianchao Wang 			new_state = NVME_CTRL_ADMIN_ONLY;
2631302ad8ccSKeith Busch 		nvme_unfreeze(&dev->ctrl);
263257dacad5SJay Sternberg 	}
263357dacad5SJay Sternberg 
26342b1b7e78SJianchao Wang 	/*
26352b1b7e78SJianchao Wang 	 * If only admin queue live, keep it to do further investigation or
26362b1b7e78SJianchao Wang 	 * recovery.
26372b1b7e78SJianchao Wang 	 */
26382b1b7e78SJianchao Wang 	if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
26392b1b7e78SJianchao Wang 		dev_warn(dev->ctrl.device,
26402b1b7e78SJianchao Wang 			"failed to mark controller state %d\n", new_state);
2641bb8d261eSChristoph Hellwig 		goto out;
2642bb8d261eSChristoph Hellwig 	}
264392911a55SChristoph Hellwig 
2644d09f2b45SSagi Grimberg 	nvme_start_ctrl(&dev->ctrl);
264557dacad5SJay Sternberg 	return;
264657dacad5SJay Sternberg 
264757dacad5SJay Sternberg  out:
2648f58944e2SKeith Busch 	nvme_remove_dead_ctrl(dev, result);
264957dacad5SJay Sternberg }
265057dacad5SJay Sternberg 
26515c8809e6SChristoph Hellwig static void nvme_remove_dead_ctrl_work(struct work_struct *work)
265257dacad5SJay Sternberg {
26535c8809e6SChristoph Hellwig 	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
265457dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
265557dacad5SJay Sternberg 
265657dacad5SJay Sternberg 	if (pci_get_drvdata(pdev))
2657921920abSKeith Busch 		device_release_driver(&pdev->dev);
26581673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
265957dacad5SJay Sternberg }
266057dacad5SJay Sternberg 
26611c63dc66SChristoph Hellwig static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
266257dacad5SJay Sternberg {
26631c63dc66SChristoph Hellwig 	*val = readl(to_nvme_dev(ctrl)->bar + off);
26641c63dc66SChristoph Hellwig 	return 0;
266557dacad5SJay Sternberg }
26661c63dc66SChristoph Hellwig 
26675fd4ce1bSChristoph Hellwig static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
26685fd4ce1bSChristoph Hellwig {
26695fd4ce1bSChristoph Hellwig 	writel(val, to_nvme_dev(ctrl)->bar + off);
26705fd4ce1bSChristoph Hellwig 	return 0;
26715fd4ce1bSChristoph Hellwig }
26725fd4ce1bSChristoph Hellwig 
26737fd8930fSChristoph Hellwig static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
26747fd8930fSChristoph Hellwig {
26757fd8930fSChristoph Hellwig 	*val = readq(to_nvme_dev(ctrl)->bar + off);
26767fd8930fSChristoph Hellwig 	return 0;
26777fd8930fSChristoph Hellwig }
26787fd8930fSChristoph Hellwig 
267997c12223SKeith Busch static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
268097c12223SKeith Busch {
268197c12223SKeith Busch 	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
268297c12223SKeith Busch 
268397c12223SKeith Busch 	return snprintf(buf, size, "%s", dev_name(&pdev->dev));
268497c12223SKeith Busch }
268597c12223SKeith Busch 
26861c63dc66SChristoph Hellwig static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
26871a353d85SMing Lin 	.name			= "pcie",
2688e439bb12SSagi Grimberg 	.module			= THIS_MODULE,
2689e0596ab2SLogan Gunthorpe 	.flags			= NVME_F_METADATA_SUPPORTED |
2690e0596ab2SLogan Gunthorpe 				  NVME_F_PCI_P2PDMA,
26911c63dc66SChristoph Hellwig 	.reg_read32		= nvme_pci_reg_read32,
26925fd4ce1bSChristoph Hellwig 	.reg_write32		= nvme_pci_reg_write32,
26937fd8930fSChristoph Hellwig 	.reg_read64		= nvme_pci_reg_read64,
26941673f1f0SChristoph Hellwig 	.free_ctrl		= nvme_pci_free_ctrl,
2695f866fc42SChristoph Hellwig 	.submit_async_event	= nvme_pci_submit_async_event,
269697c12223SKeith Busch 	.get_address		= nvme_pci_get_address,
26971c63dc66SChristoph Hellwig };
269857dacad5SJay Sternberg 
2699b00a726aSKeith Busch static int nvme_dev_map(struct nvme_dev *dev)
2700b00a726aSKeith Busch {
2701b00a726aSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
2702b00a726aSKeith Busch 
2703a1f447b3SJohannes Thumshirn 	if (pci_request_mem_regions(pdev, "nvme"))
2704b00a726aSKeith Busch 		return -ENODEV;
2705b00a726aSKeith Busch 
270697f6ef64SXu Yu 	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2707b00a726aSKeith Busch 		goto release;
2708b00a726aSKeith Busch 
2709b00a726aSKeith Busch 	return 0;
2710b00a726aSKeith Busch   release:
2711a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(pdev);
2712b00a726aSKeith Busch 	return -ENODEV;
2713b00a726aSKeith Busch }
2714b00a726aSKeith Busch 
27158427bbc2SKai-Heng Feng static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2716ff5350a8SAndy Lutomirski {
2717ff5350a8SAndy Lutomirski 	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2718ff5350a8SAndy Lutomirski 		/*
2719ff5350a8SAndy Lutomirski 		 * Several Samsung devices seem to drop off the PCIe bus
2720ff5350a8SAndy Lutomirski 		 * randomly when APST is on and uses the deepest sleep state.
2721ff5350a8SAndy Lutomirski 		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2722ff5350a8SAndy Lutomirski 		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2723ff5350a8SAndy Lutomirski 		 * 950 PRO 256GB", but it seems to be restricted to two Dell
2724ff5350a8SAndy Lutomirski 		 * laptops.
2725ff5350a8SAndy Lutomirski 		 */
2726ff5350a8SAndy Lutomirski 		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2727ff5350a8SAndy Lutomirski 		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2728ff5350a8SAndy Lutomirski 		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2729ff5350a8SAndy Lutomirski 			return NVME_QUIRK_NO_DEEPEST_PS;
27308427bbc2SKai-Heng Feng 	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
27318427bbc2SKai-Heng Feng 		/*
27328427bbc2SKai-Heng Feng 		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2733467c77d4SJarosław Janik 		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2734467c77d4SJarosław Janik 		 * within few minutes after bootup on a Coffee Lake board -
2735467c77d4SJarosław Janik 		 * ASUS PRIME Z370-A
27368427bbc2SKai-Heng Feng 		 */
27378427bbc2SKai-Heng Feng 		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2738467c77d4SJarosław Janik 		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2739467c77d4SJarosław Janik 		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
27408427bbc2SKai-Heng Feng 			return NVME_QUIRK_NO_APST;
2741ff5350a8SAndy Lutomirski 	}
2742ff5350a8SAndy Lutomirski 
2743ff5350a8SAndy Lutomirski 	return 0;
2744ff5350a8SAndy Lutomirski }
2745ff5350a8SAndy Lutomirski 
274618119775SKeith Busch static void nvme_async_probe(void *data, async_cookie_t cookie)
274718119775SKeith Busch {
274818119775SKeith Busch 	struct nvme_dev *dev = data;
274980f513b5SKeith Busch 
275018119775SKeith Busch 	nvme_reset_ctrl_sync(&dev->ctrl);
275118119775SKeith Busch 	flush_work(&dev->ctrl.scan_work);
275280f513b5SKeith Busch 	nvme_put_ctrl(&dev->ctrl);
275318119775SKeith Busch }
275418119775SKeith Busch 
275557dacad5SJay Sternberg static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
275657dacad5SJay Sternberg {
275757dacad5SJay Sternberg 	int node, result = -ENOMEM;
275857dacad5SJay Sternberg 	struct nvme_dev *dev;
2759ff5350a8SAndy Lutomirski 	unsigned long quirks = id->driver_data;
2760943e942eSJens Axboe 	size_t alloc_size;
276157dacad5SJay Sternberg 
276257dacad5SJay Sternberg 	node = dev_to_node(&pdev->dev);
276357dacad5SJay Sternberg 	if (node == NUMA_NO_NODE)
27642fa84351SMasayoshi Mizuma 		set_dev_node(&pdev->dev, first_memory_node);
276557dacad5SJay Sternberg 
276657dacad5SJay Sternberg 	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
276757dacad5SJay Sternberg 	if (!dev)
276857dacad5SJay Sternberg 		return -ENOMEM;
2769147b27e4SSagi Grimberg 
27703b6592f7SJens Axboe 	dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
27713b6592f7SJens Axboe 					GFP_KERNEL, node);
277257dacad5SJay Sternberg 	if (!dev->queues)
277357dacad5SJay Sternberg 		goto free;
277457dacad5SJay Sternberg 
277557dacad5SJay Sternberg 	dev->dev = get_device(&pdev->dev);
277657dacad5SJay Sternberg 	pci_set_drvdata(pdev, dev);
277757dacad5SJay Sternberg 
2778b00a726aSKeith Busch 	result = nvme_dev_map(dev);
2779b00a726aSKeith Busch 	if (result)
2780b00c9b7aSChristophe JAILLET 		goto put_pci;
2781b00a726aSKeith Busch 
2782d86c4d8eSChristoph Hellwig 	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
27835c8809e6SChristoph Hellwig 	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
278477bf25eaSKeith Busch 	mutex_init(&dev->shutdown_lock);
2785db3cbfffSKeith Busch 	init_completion(&dev->ioq_wait);
2786f3ca80fcSChristoph Hellwig 
2787f3ca80fcSChristoph Hellwig 	result = nvme_setup_prp_pools(dev);
2788f3ca80fcSChristoph Hellwig 	if (result)
2789b00c9b7aSChristophe JAILLET 		goto unmap;
2790f3ca80fcSChristoph Hellwig 
27918427bbc2SKai-Heng Feng 	quirks |= check_vendor_combination_bug(pdev);
2792ff5350a8SAndy Lutomirski 
2793943e942eSJens Axboe 	/*
2794943e942eSJens Axboe 	 * Double check that our mempool alloc size will cover the biggest
2795943e942eSJens Axboe 	 * command we support.
2796943e942eSJens Axboe 	 */
2797943e942eSJens Axboe 	alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2798943e942eSJens Axboe 						NVME_MAX_SEGS, true);
2799943e942eSJens Axboe 	WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2800943e942eSJens Axboe 
2801943e942eSJens Axboe 	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2802943e942eSJens Axboe 						mempool_kfree,
2803943e942eSJens Axboe 						(void *) alloc_size,
2804943e942eSJens Axboe 						GFP_KERNEL, node);
2805943e942eSJens Axboe 	if (!dev->iod_mempool) {
2806943e942eSJens Axboe 		result = -ENOMEM;
2807943e942eSJens Axboe 		goto release_pools;
2808943e942eSJens Axboe 	}
2809943e942eSJens Axboe 
2810b6e44b4cSKeith Busch 	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2811b6e44b4cSKeith Busch 			quirks);
2812b6e44b4cSKeith Busch 	if (result)
2813b6e44b4cSKeith Busch 		goto release_mempool;
2814b6e44b4cSKeith Busch 
28151b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
28161b3c47c1SSagi Grimberg 
281780f513b5SKeith Busch 	nvme_get_ctrl(&dev->ctrl);
281818119775SKeith Busch 	async_schedule(nvme_async_probe, dev);
28194caff8fcSSagi Grimberg 
282057dacad5SJay Sternberg 	return 0;
282157dacad5SJay Sternberg 
2822b6e44b4cSKeith Busch  release_mempool:
2823b6e44b4cSKeith Busch 	mempool_destroy(dev->iod_mempool);
282457dacad5SJay Sternberg  release_pools:
282557dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2826b00c9b7aSChristophe JAILLET  unmap:
2827b00c9b7aSChristophe JAILLET 	nvme_dev_unmap(dev);
282857dacad5SJay Sternberg  put_pci:
282957dacad5SJay Sternberg 	put_device(dev->dev);
283057dacad5SJay Sternberg  free:
283157dacad5SJay Sternberg 	kfree(dev->queues);
283257dacad5SJay Sternberg 	kfree(dev);
283357dacad5SJay Sternberg 	return result;
283457dacad5SJay Sternberg }
283557dacad5SJay Sternberg 
2836775755edSChristoph Hellwig static void nvme_reset_prepare(struct pci_dev *pdev)
283757dacad5SJay Sternberg {
283857dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2839a5cdb68cSKeith Busch 	nvme_dev_disable(dev, false);
2840775755edSChristoph Hellwig }
284157dacad5SJay Sternberg 
2842775755edSChristoph Hellwig static void nvme_reset_done(struct pci_dev *pdev)
2843775755edSChristoph Hellwig {
2844f263fbb8SLinus Torvalds 	struct nvme_dev *dev = pci_get_drvdata(pdev);
284579c48ccfSSagi Grimberg 	nvme_reset_ctrl_sync(&dev->ctrl);
284657dacad5SJay Sternberg }
284757dacad5SJay Sternberg 
284857dacad5SJay Sternberg static void nvme_shutdown(struct pci_dev *pdev)
284957dacad5SJay Sternberg {
285057dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2851a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
285257dacad5SJay Sternberg }
285357dacad5SJay Sternberg 
2854f58944e2SKeith Busch /*
2855f58944e2SKeith Busch  * The driver's remove may be called on a device in a partially initialized
2856f58944e2SKeith Busch  * state. This function must not have any dependencies on the device state in
2857f58944e2SKeith Busch  * order to proceed.
2858f58944e2SKeith Busch  */
285957dacad5SJay Sternberg static void nvme_remove(struct pci_dev *pdev)
286057dacad5SJay Sternberg {
286157dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
286257dacad5SJay Sternberg 
2863bb8d261eSChristoph Hellwig 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
286457dacad5SJay Sternberg 	pci_set_drvdata(pdev, NULL);
28650ff9d4e1SKeith Busch 
28666db28edaSKeith Busch 	if (!pci_device_is_present(pdev)) {
28670ff9d4e1SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
28681d39e692SKeith Busch 		nvme_dev_disable(dev, true);
2869cb4bfda6SKeith Busch 		nvme_dev_remove_admin(dev);
28706db28edaSKeith Busch 	}
28710ff9d4e1SKeith Busch 
2872d86c4d8eSChristoph Hellwig 	flush_work(&dev->ctrl.reset_work);
2873d09f2b45SSagi Grimberg 	nvme_stop_ctrl(&dev->ctrl);
2874d09f2b45SSagi Grimberg 	nvme_remove_namespaces(&dev->ctrl);
2875a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
28769fe5c59fSKeith Busch 	nvme_release_cmb(dev);
287787ad72a5SChristoph Hellwig 	nvme_free_host_mem(dev);
287857dacad5SJay Sternberg 	nvme_dev_remove_admin(dev);
287957dacad5SJay Sternberg 	nvme_free_queues(dev, 0);
2880d09f2b45SSagi Grimberg 	nvme_uninit_ctrl(&dev->ctrl);
288157dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2882b00a726aSKeith Busch 	nvme_dev_unmap(dev);
28831673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
288457dacad5SJay Sternberg }
288557dacad5SJay Sternberg 
288657dacad5SJay Sternberg #ifdef CONFIG_PM_SLEEP
288757dacad5SJay Sternberg static int nvme_suspend(struct device *dev)
288857dacad5SJay Sternberg {
288957dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
289057dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
289157dacad5SJay Sternberg 
2892a5cdb68cSKeith Busch 	nvme_dev_disable(ndev, true);
289357dacad5SJay Sternberg 	return 0;
289457dacad5SJay Sternberg }
289557dacad5SJay Sternberg 
289657dacad5SJay Sternberg static int nvme_resume(struct device *dev)
289757dacad5SJay Sternberg {
289857dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
289957dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
290057dacad5SJay Sternberg 
2901d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&ndev->ctrl);
290257dacad5SJay Sternberg 	return 0;
290357dacad5SJay Sternberg }
290457dacad5SJay Sternberg #endif
290557dacad5SJay Sternberg 
290657dacad5SJay Sternberg static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
290757dacad5SJay Sternberg 
2908a0a3408eSKeith Busch static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2909a0a3408eSKeith Busch 						pci_channel_state_t state)
2910a0a3408eSKeith Busch {
2911a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2912a0a3408eSKeith Busch 
2913a0a3408eSKeith Busch 	/*
2914a0a3408eSKeith Busch 	 * A frozen channel requires a reset. When detected, this method will
2915a0a3408eSKeith Busch 	 * shutdown the controller to quiesce. The controller will be restarted
2916a0a3408eSKeith Busch 	 * after the slot reset through driver's slot_reset callback.
2917a0a3408eSKeith Busch 	 */
2918a0a3408eSKeith Busch 	switch (state) {
2919a0a3408eSKeith Busch 	case pci_channel_io_normal:
2920a0a3408eSKeith Busch 		return PCI_ERS_RESULT_CAN_RECOVER;
2921a0a3408eSKeith Busch 	case pci_channel_io_frozen:
2922d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2923d011fb31SKeith Busch 			"frozen state error detected, reset controller\n");
2924a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2925a0a3408eSKeith Busch 		return PCI_ERS_RESULT_NEED_RESET;
2926a0a3408eSKeith Busch 	case pci_channel_io_perm_failure:
2927d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2928d011fb31SKeith Busch 			"failure state error detected, request disconnect\n");
2929a0a3408eSKeith Busch 		return PCI_ERS_RESULT_DISCONNECT;
2930a0a3408eSKeith Busch 	}
2931a0a3408eSKeith Busch 	return PCI_ERS_RESULT_NEED_RESET;
2932a0a3408eSKeith Busch }
2933a0a3408eSKeith Busch 
2934a0a3408eSKeith Busch static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2935a0a3408eSKeith Busch {
2936a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2937a0a3408eSKeith Busch 
29381b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "restart after slot reset\n");
2939a0a3408eSKeith Busch 	pci_restore_state(pdev);
2940d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&dev->ctrl);
2941a0a3408eSKeith Busch 	return PCI_ERS_RESULT_RECOVERED;
2942a0a3408eSKeith Busch }
2943a0a3408eSKeith Busch 
2944a0a3408eSKeith Busch static void nvme_error_resume(struct pci_dev *pdev)
2945a0a3408eSKeith Busch {
294672cd4cc2SKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
294772cd4cc2SKeith Busch 
294872cd4cc2SKeith Busch 	flush_work(&dev->ctrl.reset_work);
2949a0a3408eSKeith Busch }
2950a0a3408eSKeith Busch 
295157dacad5SJay Sternberg static const struct pci_error_handlers nvme_err_handler = {
295257dacad5SJay Sternberg 	.error_detected	= nvme_error_detected,
295357dacad5SJay Sternberg 	.slot_reset	= nvme_slot_reset,
295457dacad5SJay Sternberg 	.resume		= nvme_error_resume,
2955775755edSChristoph Hellwig 	.reset_prepare	= nvme_reset_prepare,
2956775755edSChristoph Hellwig 	.reset_done	= nvme_reset_done,
295757dacad5SJay Sternberg };
295857dacad5SJay Sternberg 
295957dacad5SJay Sternberg static const struct pci_device_id nvme_id_table[] = {
2960106198edSChristoph Hellwig 	{ PCI_VDEVICE(INTEL, 0x0953),
296108095e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2962e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
296399466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a53),
296499466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2965e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
296699466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a54),
296799466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2968e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
2969f99cb7afSDavid Wayne Fugate 	{ PCI_VDEVICE(INTEL, 0x0a55),
2970f99cb7afSDavid Wayne Fugate 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2971f99cb7afSDavid Wayne Fugate 				NVME_QUIRK_DEALLOCATE_ZEROES, },
297250af47d0SAndy Lutomirski 	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
29739abd68efSJens Axboe 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
29749abd68efSJens Axboe 				NVME_QUIRK_MEDIUM_PRIO_SQ },
2975540c801cSKeith Busch 	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
2976540c801cSKeith Busch 		.driver_data = NVME_QUIRK_IDENTIFY_CNS, },
29770302ae60SMicah Parrish 	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
29780302ae60SMicah Parrish 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
297954adc010SGuilherme G. Piccoli 	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
298054adc010SGuilherme G. Piccoli 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
29818c97eeccSJeff Lien 	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
29828c97eeccSJeff Lien 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2983015282c9SWenbo Wang 	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
2984015282c9SWenbo Wang 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2985d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
2986d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2987d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
2988d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2989608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
2990608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
2991608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
2992608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
2993ea48e877SWei Xu 	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
2994ea48e877SWei Xu 		.driver_data = NVME_QUIRK_LIGHTNVM, },
299557dacad5SJay Sternberg 	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
2996c74dc780SStephan Günther 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
2997124298bdSDaniel Roschka 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
299857dacad5SJay Sternberg 	{ 0, }
299957dacad5SJay Sternberg };
300057dacad5SJay Sternberg MODULE_DEVICE_TABLE(pci, nvme_id_table);
300157dacad5SJay Sternberg 
300257dacad5SJay Sternberg static struct pci_driver nvme_driver = {
300357dacad5SJay Sternberg 	.name		= "nvme",
300457dacad5SJay Sternberg 	.id_table	= nvme_id_table,
300557dacad5SJay Sternberg 	.probe		= nvme_probe,
300657dacad5SJay Sternberg 	.remove		= nvme_remove,
300757dacad5SJay Sternberg 	.shutdown	= nvme_shutdown,
300857dacad5SJay Sternberg 	.driver		= {
300957dacad5SJay Sternberg 		.pm	= &nvme_dev_pm_ops,
301057dacad5SJay Sternberg 	},
301174d986abSAlexander Duyck 	.sriov_configure = pci_sriov_configure_simple,
301257dacad5SJay Sternberg 	.err_handler	= &nvme_err_handler,
301357dacad5SJay Sternberg };
301457dacad5SJay Sternberg 
301557dacad5SJay Sternberg static int __init nvme_init(void)
301657dacad5SJay Sternberg {
30179a6327d2SSagi Grimberg 	return pci_register_driver(&nvme_driver);
301857dacad5SJay Sternberg }
301957dacad5SJay Sternberg 
302057dacad5SJay Sternberg static void __exit nvme_exit(void)
302157dacad5SJay Sternberg {
302257dacad5SJay Sternberg 	pci_unregister_driver(&nvme_driver);
302303e0f3a6SMing Lei 	flush_workqueue(nvme_wq);
302457dacad5SJay Sternberg 	_nvme_check_size();
302557dacad5SJay Sternberg }
302657dacad5SJay Sternberg 
302757dacad5SJay Sternberg MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
302857dacad5SJay Sternberg MODULE_LICENSE("GPL");
302957dacad5SJay Sternberg MODULE_VERSION("1.0");
303057dacad5SJay Sternberg module_init(nvme_init);
303157dacad5SJay Sternberg module_exit(nvme_exit);
3032