xref: /openbmc/linux/drivers/nvme/host/pci.c (revision c1e0cc7e)
15f37396dSChristoph Hellwig // SPDX-License-Identifier: GPL-2.0
257dacad5SJay Sternberg /*
357dacad5SJay Sternberg  * NVM Express device driver
457dacad5SJay Sternberg  * Copyright (c) 2011-2014, Intel Corporation.
557dacad5SJay Sternberg  */
657dacad5SJay Sternberg 
7a0a3408eSKeith Busch #include <linux/aer.h>
818119775SKeith Busch #include <linux/async.h>
957dacad5SJay Sternberg #include <linux/blkdev.h>
1057dacad5SJay Sternberg #include <linux/blk-mq.h>
11dca51e78SChristoph Hellwig #include <linux/blk-mq-pci.h>
12ff5350a8SAndy Lutomirski #include <linux/dmi.h>
1357dacad5SJay Sternberg #include <linux/init.h>
1457dacad5SJay Sternberg #include <linux/interrupt.h>
1557dacad5SJay Sternberg #include <linux/io.h>
1657dacad5SJay Sternberg #include <linux/mm.h>
1757dacad5SJay Sternberg #include <linux/module.h>
1877bf25eaSKeith Busch #include <linux/mutex.h>
19d0877473SKeith Busch #include <linux/once.h>
2057dacad5SJay Sternberg #include <linux/pci.h>
21d916b1beSKeith Busch #include <linux/suspend.h>
2257dacad5SJay Sternberg #include <linux/t10-pi.h>
2357dacad5SJay Sternberg #include <linux/types.h>
249cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h>
25a98e58e5SScott Bauer #include <linux/sed-opal.h>
260f238ff5SLogan Gunthorpe #include <linux/pci-p2pdma.h>
2757dacad5SJay Sternberg 
28604c01d5Syupeng #include "trace.h"
2957dacad5SJay Sternberg #include "nvme.h"
3057dacad5SJay Sternberg 
31c1e0cc7eSBenjamin Herrenschmidt #define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
328a1d09a6SBenjamin Herrenschmidt #define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
3357dacad5SJay Sternberg 
34a7a7cbe3SChaitanya Kulkarni #define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
35adf68f21SChristoph Hellwig 
36943e942eSJens Axboe /*
37943e942eSJens Axboe  * These can be higher, but we need to ensure that any command doesn't
38943e942eSJens Axboe  * require an sg allocation that needs more than a page of data.
39943e942eSJens Axboe  */
40943e942eSJens Axboe #define NVME_MAX_KB_SZ	4096
41943e942eSJens Axboe #define NVME_MAX_SEGS	127
42943e942eSJens Axboe 
4357dacad5SJay Sternberg static int use_threaded_interrupts;
4457dacad5SJay Sternberg module_param(use_threaded_interrupts, int, 0);
4557dacad5SJay Sternberg 
4657dacad5SJay Sternberg static bool use_cmb_sqes = true;
4769f4eb9fSKeith Busch module_param(use_cmb_sqes, bool, 0444);
4857dacad5SJay Sternberg MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
4957dacad5SJay Sternberg 
5087ad72a5SChristoph Hellwig static unsigned int max_host_mem_size_mb = 128;
5187ad72a5SChristoph Hellwig module_param(max_host_mem_size_mb, uint, 0444);
5287ad72a5SChristoph Hellwig MODULE_PARM_DESC(max_host_mem_size_mb,
5387ad72a5SChristoph Hellwig 	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
5457dacad5SJay Sternberg 
55a7a7cbe3SChaitanya Kulkarni static unsigned int sgl_threshold = SZ_32K;
56a7a7cbe3SChaitanya Kulkarni module_param(sgl_threshold, uint, 0644);
57a7a7cbe3SChaitanya Kulkarni MODULE_PARM_DESC(sgl_threshold,
58a7a7cbe3SChaitanya Kulkarni 		"Use SGLs when average request segment size is larger or equal to "
59a7a7cbe3SChaitanya Kulkarni 		"this size. Use 0 to disable SGLs.");
60a7a7cbe3SChaitanya Kulkarni 
61b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62b27c1e68Sweiping zhang static const struct kernel_param_ops io_queue_depth_ops = {
63b27c1e68Sweiping zhang 	.set = io_queue_depth_set,
64b27c1e68Sweiping zhang 	.get = param_get_int,
65b27c1e68Sweiping zhang };
66b27c1e68Sweiping zhang 
67b27c1e68Sweiping zhang static int io_queue_depth = 1024;
68b27c1e68Sweiping zhang module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69b27c1e68Sweiping zhang MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70b27c1e68Sweiping zhang 
713b6592f7SJens Axboe static int write_queues;
72483178f3SMinwoo Im module_param(write_queues, int, 0644);
733b6592f7SJens Axboe MODULE_PARM_DESC(write_queues,
743b6592f7SJens Axboe 	"Number of queues to use for writes. If not set, reads and writes "
753b6592f7SJens Axboe 	"will share a queue set.");
763b6592f7SJens Axboe 
77a232ea0eSMinwoo Im static int poll_queues;
78483178f3SMinwoo Im module_param(poll_queues, int, 0644);
794b04cc6aSJens Axboe MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
804b04cc6aSJens Axboe 
811c63dc66SChristoph Hellwig struct nvme_dev;
821c63dc66SChristoph Hellwig struct nvme_queue;
8357dacad5SJay Sternberg 
84a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
858fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
8657dacad5SJay Sternberg 
8757dacad5SJay Sternberg /*
881c63dc66SChristoph Hellwig  * Represents an NVM Express device.  Each nvme_dev is a PCI function.
891c63dc66SChristoph Hellwig  */
901c63dc66SChristoph Hellwig struct nvme_dev {
91147b27e4SSagi Grimberg 	struct nvme_queue *queues;
921c63dc66SChristoph Hellwig 	struct blk_mq_tag_set tagset;
931c63dc66SChristoph Hellwig 	struct blk_mq_tag_set admin_tagset;
941c63dc66SChristoph Hellwig 	u32 __iomem *dbs;
951c63dc66SChristoph Hellwig 	struct device *dev;
961c63dc66SChristoph Hellwig 	struct dma_pool *prp_page_pool;
971c63dc66SChristoph Hellwig 	struct dma_pool *prp_small_pool;
981c63dc66SChristoph Hellwig 	unsigned online_queues;
991c63dc66SChristoph Hellwig 	unsigned max_qid;
100e20ba6e1SChristoph Hellwig 	unsigned io_queues[HCTX_MAX_TYPES];
10122b55601SKeith Busch 	unsigned int num_vecs;
1021c63dc66SChristoph Hellwig 	int q_depth;
103c1e0cc7eSBenjamin Herrenschmidt 	int io_sqes;
1041c63dc66SChristoph Hellwig 	u32 db_stride;
1051c63dc66SChristoph Hellwig 	void __iomem *bar;
10697f6ef64SXu Yu 	unsigned long bar_mapped_size;
1075c8809e6SChristoph Hellwig 	struct work_struct remove_work;
10877bf25eaSKeith Busch 	struct mutex shutdown_lock;
1091c63dc66SChristoph Hellwig 	bool subsystem;
1101c63dc66SChristoph Hellwig 	u64 cmb_size;
1110f238ff5SLogan Gunthorpe 	bool cmb_use_sqes;
1121c63dc66SChristoph Hellwig 	u32 cmbsz;
113202021c1SStephen Bates 	u32 cmbloc;
1141c63dc66SChristoph Hellwig 	struct nvme_ctrl ctrl;
115d916b1beSKeith Busch 	u32 last_ps;
11687ad72a5SChristoph Hellwig 
117943e942eSJens Axboe 	mempool_t *iod_mempool;
118943e942eSJens Axboe 
11987ad72a5SChristoph Hellwig 	/* shadow doorbell buffer support: */
120f9f38e33SHelen Koike 	u32 *dbbuf_dbs;
121f9f38e33SHelen Koike 	dma_addr_t dbbuf_dbs_dma_addr;
122f9f38e33SHelen Koike 	u32 *dbbuf_eis;
123f9f38e33SHelen Koike 	dma_addr_t dbbuf_eis_dma_addr;
12487ad72a5SChristoph Hellwig 
12587ad72a5SChristoph Hellwig 	/* host memory buffer support: */
12687ad72a5SChristoph Hellwig 	u64 host_mem_size;
12787ad72a5SChristoph Hellwig 	u32 nr_host_mem_descs;
1284033f35dSChristoph Hellwig 	dma_addr_t host_mem_descs_dma;
12987ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *host_mem_descs;
13087ad72a5SChristoph Hellwig 	void **host_mem_desc_bufs;
13157dacad5SJay Sternberg };
13257dacad5SJay Sternberg 
133b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
134b27c1e68Sweiping zhang {
135b27c1e68Sweiping zhang 	int n = 0, ret;
136b27c1e68Sweiping zhang 
137b27c1e68Sweiping zhang 	ret = kstrtoint(val, 10, &n);
138b27c1e68Sweiping zhang 	if (ret != 0 || n < 2)
139b27c1e68Sweiping zhang 		return -EINVAL;
140b27c1e68Sweiping zhang 
141b27c1e68Sweiping zhang 	return param_set_int(val, kp);
142b27c1e68Sweiping zhang }
143b27c1e68Sweiping zhang 
144f9f38e33SHelen Koike static inline unsigned int sq_idx(unsigned int qid, u32 stride)
145f9f38e33SHelen Koike {
146f9f38e33SHelen Koike 	return qid * 2 * stride;
147f9f38e33SHelen Koike }
148f9f38e33SHelen Koike 
149f9f38e33SHelen Koike static inline unsigned int cq_idx(unsigned int qid, u32 stride)
150f9f38e33SHelen Koike {
151f9f38e33SHelen Koike 	return (qid * 2 + 1) * stride;
152f9f38e33SHelen Koike }
153f9f38e33SHelen Koike 
1541c63dc66SChristoph Hellwig static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
1551c63dc66SChristoph Hellwig {
1561c63dc66SChristoph Hellwig 	return container_of(ctrl, struct nvme_dev, ctrl);
1571c63dc66SChristoph Hellwig }
1581c63dc66SChristoph Hellwig 
15957dacad5SJay Sternberg /*
16057dacad5SJay Sternberg  * An NVM Express queue.  Each device has at least two (one for admin
16157dacad5SJay Sternberg  * commands and one for I/O commands).
16257dacad5SJay Sternberg  */
16357dacad5SJay Sternberg struct nvme_queue {
16457dacad5SJay Sternberg 	struct nvme_dev *dev;
1651ab0cd69SJens Axboe 	spinlock_t sq_lock;
166c1e0cc7eSBenjamin Herrenschmidt 	void *sq_cmds;
1673a7afd8eSChristoph Hellwig 	 /* only used for poll queues: */
1683a7afd8eSChristoph Hellwig 	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
16957dacad5SJay Sternberg 	volatile struct nvme_completion *cqes;
17057dacad5SJay Sternberg 	struct blk_mq_tags **tags;
17157dacad5SJay Sternberg 	dma_addr_t sq_dma_addr;
17257dacad5SJay Sternberg 	dma_addr_t cq_dma_addr;
17357dacad5SJay Sternberg 	u32 __iomem *q_db;
17457dacad5SJay Sternberg 	u16 q_depth;
1757c349ddeSKeith Busch 	u16 cq_vector;
17657dacad5SJay Sternberg 	u16 sq_tail;
17704f3eafdSJens Axboe 	u16 last_sq_tail;
17857dacad5SJay Sternberg 	u16 cq_head;
17968fa9dbeSJens Axboe 	u16 last_cq_head;
18057dacad5SJay Sternberg 	u16 qid;
18157dacad5SJay Sternberg 	u8 cq_phase;
182c1e0cc7eSBenjamin Herrenschmidt 	u8 sqes;
1834e224106SChristoph Hellwig 	unsigned long flags;
1844e224106SChristoph Hellwig #define NVMEQ_ENABLED		0
18563223078SChristoph Hellwig #define NVMEQ_SQ_CMB		1
186d1ed6aa1SChristoph Hellwig #define NVMEQ_DELETE_ERROR	2
1877c349ddeSKeith Busch #define NVMEQ_POLLED		3
188f9f38e33SHelen Koike 	u32 *dbbuf_sq_db;
189f9f38e33SHelen Koike 	u32 *dbbuf_cq_db;
190f9f38e33SHelen Koike 	u32 *dbbuf_sq_ei;
191f9f38e33SHelen Koike 	u32 *dbbuf_cq_ei;
192d1ed6aa1SChristoph Hellwig 	struct completion delete_done;
19357dacad5SJay Sternberg };
19457dacad5SJay Sternberg 
19557dacad5SJay Sternberg /*
1969b048119SChristoph Hellwig  * The nvme_iod describes the data in an I/O.
1979b048119SChristoph Hellwig  *
1989b048119SChristoph Hellwig  * The sg pointer contains the list of PRP/SGL chunk allocations in addition
1999b048119SChristoph Hellwig  * to the actual struct scatterlist.
20071bd150cSChristoph Hellwig  */
20171bd150cSChristoph Hellwig struct nvme_iod {
202d49187e9SChristoph Hellwig 	struct nvme_request req;
203f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq;
204a7a7cbe3SChaitanya Kulkarni 	bool use_sgl;
205f4800d6dSChristoph Hellwig 	int aborted;
20671bd150cSChristoph Hellwig 	int npages;		/* In the PRP list. 0 means small pool in use */
20771bd150cSChristoph Hellwig 	int nents;		/* Used in scatterlist */
20871bd150cSChristoph Hellwig 	dma_addr_t first_dma;
209dff824b2SChristoph Hellwig 	unsigned int dma_len;	/* length of single DMA segment mapping */
210783b94bdSChristoph Hellwig 	dma_addr_t meta_dma;
211f4800d6dSChristoph Hellwig 	struct scatterlist *sg;
21257dacad5SJay Sternberg };
21357dacad5SJay Sternberg 
2143b6592f7SJens Axboe static unsigned int max_io_queues(void)
2153b6592f7SJens Axboe {
2164b04cc6aSJens Axboe 	return num_possible_cpus() + write_queues + poll_queues;
2173b6592f7SJens Axboe }
2183b6592f7SJens Axboe 
2193b6592f7SJens Axboe static unsigned int max_queue_count(void)
2203b6592f7SJens Axboe {
2213b6592f7SJens Axboe 	/* IO queues + admin queue */
2223b6592f7SJens Axboe 	return 1 + max_io_queues();
2233b6592f7SJens Axboe }
2243b6592f7SJens Axboe 
225f9f38e33SHelen Koike static inline unsigned int nvme_dbbuf_size(u32 stride)
226f9f38e33SHelen Koike {
2273b6592f7SJens Axboe 	return (max_queue_count() * 8 * stride);
228f9f38e33SHelen Koike }
229f9f38e33SHelen Koike 
230f9f38e33SHelen Koike static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
231f9f38e33SHelen Koike {
232f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
233f9f38e33SHelen Koike 
234f9f38e33SHelen Koike 	if (dev->dbbuf_dbs)
235f9f38e33SHelen Koike 		return 0;
236f9f38e33SHelen Koike 
237f9f38e33SHelen Koike 	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
238f9f38e33SHelen Koike 					    &dev->dbbuf_dbs_dma_addr,
239f9f38e33SHelen Koike 					    GFP_KERNEL);
240f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
241f9f38e33SHelen Koike 		return -ENOMEM;
242f9f38e33SHelen Koike 	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
243f9f38e33SHelen Koike 					    &dev->dbbuf_eis_dma_addr,
244f9f38e33SHelen Koike 					    GFP_KERNEL);
245f9f38e33SHelen Koike 	if (!dev->dbbuf_eis) {
246f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
247f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
248f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
249f9f38e33SHelen Koike 		return -ENOMEM;
250f9f38e33SHelen Koike 	}
251f9f38e33SHelen Koike 
252f9f38e33SHelen Koike 	return 0;
253f9f38e33SHelen Koike }
254f9f38e33SHelen Koike 
255f9f38e33SHelen Koike static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
256f9f38e33SHelen Koike {
257f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
258f9f38e33SHelen Koike 
259f9f38e33SHelen Koike 	if (dev->dbbuf_dbs) {
260f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
261f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
262f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
263f9f38e33SHelen Koike 	}
264f9f38e33SHelen Koike 	if (dev->dbbuf_eis) {
265f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
266f9f38e33SHelen Koike 				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
267f9f38e33SHelen Koike 		dev->dbbuf_eis = NULL;
268f9f38e33SHelen Koike 	}
269f9f38e33SHelen Koike }
270f9f38e33SHelen Koike 
271f9f38e33SHelen Koike static void nvme_dbbuf_init(struct nvme_dev *dev,
272f9f38e33SHelen Koike 			    struct nvme_queue *nvmeq, int qid)
273f9f38e33SHelen Koike {
274f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs || !qid)
275f9f38e33SHelen Koike 		return;
276f9f38e33SHelen Koike 
277f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
278f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
279f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
280f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
281f9f38e33SHelen Koike }
282f9f38e33SHelen Koike 
283f9f38e33SHelen Koike static void nvme_dbbuf_set(struct nvme_dev *dev)
284f9f38e33SHelen Koike {
285f9f38e33SHelen Koike 	struct nvme_command c;
286f9f38e33SHelen Koike 
287f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
288f9f38e33SHelen Koike 		return;
289f9f38e33SHelen Koike 
290f9f38e33SHelen Koike 	memset(&c, 0, sizeof(c));
291f9f38e33SHelen Koike 	c.dbbuf.opcode = nvme_admin_dbbuf;
292f9f38e33SHelen Koike 	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
293f9f38e33SHelen Koike 	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
294f9f38e33SHelen Koike 
295f9f38e33SHelen Koike 	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
2969bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
297f9f38e33SHelen Koike 		/* Free memory and continue on */
298f9f38e33SHelen Koike 		nvme_dbbuf_dma_free(dev);
299f9f38e33SHelen Koike 	}
300f9f38e33SHelen Koike }
301f9f38e33SHelen Koike 
302f9f38e33SHelen Koike static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
303f9f38e33SHelen Koike {
304f9f38e33SHelen Koike 	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
305f9f38e33SHelen Koike }
306f9f38e33SHelen Koike 
307f9f38e33SHelen Koike /* Update dbbuf and return true if an MMIO is required */
308f9f38e33SHelen Koike static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
309f9f38e33SHelen Koike 					      volatile u32 *dbbuf_ei)
310f9f38e33SHelen Koike {
311f9f38e33SHelen Koike 	if (dbbuf_db) {
312f9f38e33SHelen Koike 		u16 old_value;
313f9f38e33SHelen Koike 
314f9f38e33SHelen Koike 		/*
315f9f38e33SHelen Koike 		 * Ensure that the queue is written before updating
316f9f38e33SHelen Koike 		 * the doorbell in memory
317f9f38e33SHelen Koike 		 */
318f9f38e33SHelen Koike 		wmb();
319f9f38e33SHelen Koike 
320f9f38e33SHelen Koike 		old_value = *dbbuf_db;
321f9f38e33SHelen Koike 		*dbbuf_db = value;
322f9f38e33SHelen Koike 
323f1ed3df2SMichal Wnukowski 		/*
324f1ed3df2SMichal Wnukowski 		 * Ensure that the doorbell is updated before reading the event
325f1ed3df2SMichal Wnukowski 		 * index from memory.  The controller needs to provide similar
326f1ed3df2SMichal Wnukowski 		 * ordering to ensure the envent index is updated before reading
327f1ed3df2SMichal Wnukowski 		 * the doorbell.
328f1ed3df2SMichal Wnukowski 		 */
329f1ed3df2SMichal Wnukowski 		mb();
330f1ed3df2SMichal Wnukowski 
331f9f38e33SHelen Koike 		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
332f9f38e33SHelen Koike 			return false;
333f9f38e33SHelen Koike 	}
334f9f38e33SHelen Koike 
335f9f38e33SHelen Koike 	return true;
33657dacad5SJay Sternberg }
33757dacad5SJay Sternberg 
33857dacad5SJay Sternberg /*
33957dacad5SJay Sternberg  * Will slightly overestimate the number of pages needed.  This is OK
34057dacad5SJay Sternberg  * as it only leads to a small amount of wasted memory for the lifetime of
34157dacad5SJay Sternberg  * the I/O.
34257dacad5SJay Sternberg  */
34357dacad5SJay Sternberg static int nvme_npages(unsigned size, struct nvme_dev *dev)
34457dacad5SJay Sternberg {
3455fd4ce1bSChristoph Hellwig 	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
3465fd4ce1bSChristoph Hellwig 				      dev->ctrl.page_size);
34757dacad5SJay Sternberg 	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
34857dacad5SJay Sternberg }
34957dacad5SJay Sternberg 
350a7a7cbe3SChaitanya Kulkarni /*
351a7a7cbe3SChaitanya Kulkarni  * Calculates the number of pages needed for the SGL segments. For example a 4k
352a7a7cbe3SChaitanya Kulkarni  * page can accommodate 256 SGL descriptors.
353a7a7cbe3SChaitanya Kulkarni  */
354a7a7cbe3SChaitanya Kulkarni static int nvme_pci_npages_sgl(unsigned int num_seg)
355f4800d6dSChristoph Hellwig {
356a7a7cbe3SChaitanya Kulkarni 	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
357f4800d6dSChristoph Hellwig }
358f4800d6dSChristoph Hellwig 
359a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
360a7a7cbe3SChaitanya Kulkarni 		unsigned int size, unsigned int nseg, bool use_sgl)
36157dacad5SJay Sternberg {
362a7a7cbe3SChaitanya Kulkarni 	size_t alloc_size;
363a7a7cbe3SChaitanya Kulkarni 
364a7a7cbe3SChaitanya Kulkarni 	if (use_sgl)
365a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
366a7a7cbe3SChaitanya Kulkarni 	else
367a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
368a7a7cbe3SChaitanya Kulkarni 
369a7a7cbe3SChaitanya Kulkarni 	return alloc_size + sizeof(struct scatterlist) * nseg;
370a7a7cbe3SChaitanya Kulkarni }
371a7a7cbe3SChaitanya Kulkarni 
37257dacad5SJay Sternberg static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
37357dacad5SJay Sternberg 				unsigned int hctx_idx)
37457dacad5SJay Sternberg {
37557dacad5SJay Sternberg 	struct nvme_dev *dev = data;
376147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
37757dacad5SJay Sternberg 
37857dacad5SJay Sternberg 	WARN_ON(hctx_idx != 0);
37957dacad5SJay Sternberg 	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
38057dacad5SJay Sternberg 	WARN_ON(nvmeq->tags);
38157dacad5SJay Sternberg 
38257dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
38357dacad5SJay Sternberg 	nvmeq->tags = &dev->admin_tagset.tags[0];
38457dacad5SJay Sternberg 	return 0;
38557dacad5SJay Sternberg }
38657dacad5SJay Sternberg 
38757dacad5SJay Sternberg static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
38857dacad5SJay Sternberg {
38957dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
39057dacad5SJay Sternberg 
39157dacad5SJay Sternberg 	nvmeq->tags = NULL;
39257dacad5SJay Sternberg }
39357dacad5SJay Sternberg 
39457dacad5SJay Sternberg static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
39557dacad5SJay Sternberg 			  unsigned int hctx_idx)
39657dacad5SJay Sternberg {
39757dacad5SJay Sternberg 	struct nvme_dev *dev = data;
398147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
39957dacad5SJay Sternberg 
40057dacad5SJay Sternberg 	if (!nvmeq->tags)
40157dacad5SJay Sternberg 		nvmeq->tags = &dev->tagset.tags[hctx_idx];
40257dacad5SJay Sternberg 
40357dacad5SJay Sternberg 	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
40457dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
40557dacad5SJay Sternberg 	return 0;
40657dacad5SJay Sternberg }
40757dacad5SJay Sternberg 
408d6296d39SChristoph Hellwig static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
409d6296d39SChristoph Hellwig 		unsigned int hctx_idx, unsigned int numa_node)
41057dacad5SJay Sternberg {
411d6296d39SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
412f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
4130350815aSChristoph Hellwig 	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
414147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
41557dacad5SJay Sternberg 
41657dacad5SJay Sternberg 	BUG_ON(!nvmeq);
417f4800d6dSChristoph Hellwig 	iod->nvmeq = nvmeq;
41859e29ce6SSagi Grimberg 
41959e29ce6SSagi Grimberg 	nvme_req(req)->ctrl = &dev->ctrl;
42057dacad5SJay Sternberg 	return 0;
42157dacad5SJay Sternberg }
42257dacad5SJay Sternberg 
4233b6592f7SJens Axboe static int queue_irq_offset(struct nvme_dev *dev)
4243b6592f7SJens Axboe {
4253b6592f7SJens Axboe 	/* if we have more than 1 vec, admin queue offsets us by 1 */
4263b6592f7SJens Axboe 	if (dev->num_vecs > 1)
4273b6592f7SJens Axboe 		return 1;
4283b6592f7SJens Axboe 
4293b6592f7SJens Axboe 	return 0;
4303b6592f7SJens Axboe }
4313b6592f7SJens Axboe 
432dca51e78SChristoph Hellwig static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
433dca51e78SChristoph Hellwig {
434dca51e78SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
4353b6592f7SJens Axboe 	int i, qoff, offset;
436dca51e78SChristoph Hellwig 
4373b6592f7SJens Axboe 	offset = queue_irq_offset(dev);
4383b6592f7SJens Axboe 	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
4393b6592f7SJens Axboe 		struct blk_mq_queue_map *map = &set->map[i];
4403b6592f7SJens Axboe 
4413b6592f7SJens Axboe 		map->nr_queues = dev->io_queues[i];
4423b6592f7SJens Axboe 		if (!map->nr_queues) {
443e20ba6e1SChristoph Hellwig 			BUG_ON(i == HCTX_TYPE_DEFAULT);
4447e849dd9SChristoph Hellwig 			continue;
4453b6592f7SJens Axboe 		}
4463b6592f7SJens Axboe 
4474b04cc6aSJens Axboe 		/*
4484b04cc6aSJens Axboe 		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
4494b04cc6aSJens Axboe 		 * affinity), so use the regular blk-mq cpu mapping
4504b04cc6aSJens Axboe 		 */
4513b6592f7SJens Axboe 		map->queue_offset = qoff;
452cb9e0e50SKeith Busch 		if (i != HCTX_TYPE_POLL && offset)
4533b6592f7SJens Axboe 			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
4544b04cc6aSJens Axboe 		else
4554b04cc6aSJens Axboe 			blk_mq_map_queues(map);
4563b6592f7SJens Axboe 		qoff += map->nr_queues;
4573b6592f7SJens Axboe 		offset += map->nr_queues;
4583b6592f7SJens Axboe 	}
4593b6592f7SJens Axboe 
4603b6592f7SJens Axboe 	return 0;
461dca51e78SChristoph Hellwig }
462dca51e78SChristoph Hellwig 
46304f3eafdSJens Axboe /*
46404f3eafdSJens Axboe  * Write sq tail if we are asked to, or if the next command would wrap.
46504f3eafdSJens Axboe  */
46604f3eafdSJens Axboe static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
46704f3eafdSJens Axboe {
46804f3eafdSJens Axboe 	if (!write_sq) {
46904f3eafdSJens Axboe 		u16 next_tail = nvmeq->sq_tail + 1;
47004f3eafdSJens Axboe 
47104f3eafdSJens Axboe 		if (next_tail == nvmeq->q_depth)
47204f3eafdSJens Axboe 			next_tail = 0;
47304f3eafdSJens Axboe 		if (next_tail != nvmeq->last_sq_tail)
47404f3eafdSJens Axboe 			return;
47504f3eafdSJens Axboe 	}
47604f3eafdSJens Axboe 
47704f3eafdSJens Axboe 	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
47804f3eafdSJens Axboe 			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
47904f3eafdSJens Axboe 		writel(nvmeq->sq_tail, nvmeq->q_db);
48004f3eafdSJens Axboe 	nvmeq->last_sq_tail = nvmeq->sq_tail;
48104f3eafdSJens Axboe }
48204f3eafdSJens Axboe 
48357dacad5SJay Sternberg /**
48490ea5ca4SChristoph Hellwig  * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
48557dacad5SJay Sternberg  * @nvmeq: The queue to use
48657dacad5SJay Sternberg  * @cmd: The command to send
48704f3eafdSJens Axboe  * @write_sq: whether to write to the SQ doorbell
48857dacad5SJay Sternberg  */
48904f3eafdSJens Axboe static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
49004f3eafdSJens Axboe 			    bool write_sq)
49157dacad5SJay Sternberg {
49290ea5ca4SChristoph Hellwig 	spin_lock(&nvmeq->sq_lock);
493c1e0cc7eSBenjamin Herrenschmidt 	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
494c1e0cc7eSBenjamin Herrenschmidt 	       cmd, sizeof(*cmd));
49590ea5ca4SChristoph Hellwig 	if (++nvmeq->sq_tail == nvmeq->q_depth)
49690ea5ca4SChristoph Hellwig 		nvmeq->sq_tail = 0;
49704f3eafdSJens Axboe 	nvme_write_sq_db(nvmeq, write_sq);
49804f3eafdSJens Axboe 	spin_unlock(&nvmeq->sq_lock);
49904f3eafdSJens Axboe }
50004f3eafdSJens Axboe 
50104f3eafdSJens Axboe static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
50204f3eafdSJens Axboe {
50304f3eafdSJens Axboe 	struct nvme_queue *nvmeq = hctx->driver_data;
50404f3eafdSJens Axboe 
50504f3eafdSJens Axboe 	spin_lock(&nvmeq->sq_lock);
50604f3eafdSJens Axboe 	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
50704f3eafdSJens Axboe 		nvme_write_sq_db(nvmeq, true);
50890ea5ca4SChristoph Hellwig 	spin_unlock(&nvmeq->sq_lock);
50957dacad5SJay Sternberg }
51057dacad5SJay Sternberg 
511a7a7cbe3SChaitanya Kulkarni static void **nvme_pci_iod_list(struct request *req)
51257dacad5SJay Sternberg {
513f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
514a7a7cbe3SChaitanya Kulkarni 	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
51557dacad5SJay Sternberg }
51657dacad5SJay Sternberg 
517955b1b5aSMinwoo Im static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
518955b1b5aSMinwoo Im {
519955b1b5aSMinwoo Im 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
52020469a37SKeith Busch 	int nseg = blk_rq_nr_phys_segments(req);
521955b1b5aSMinwoo Im 	unsigned int avg_seg_size;
522955b1b5aSMinwoo Im 
52320469a37SKeith Busch 	if (nseg == 0)
52420469a37SKeith Busch 		return false;
52520469a37SKeith Busch 
52620469a37SKeith Busch 	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
527955b1b5aSMinwoo Im 
528955b1b5aSMinwoo Im 	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
529955b1b5aSMinwoo Im 		return false;
530955b1b5aSMinwoo Im 	if (!iod->nvmeq->qid)
531955b1b5aSMinwoo Im 		return false;
532955b1b5aSMinwoo Im 	if (!sgl_threshold || avg_seg_size < sgl_threshold)
533955b1b5aSMinwoo Im 		return false;
534955b1b5aSMinwoo Im 	return true;
535955b1b5aSMinwoo Im }
536955b1b5aSMinwoo Im 
5377fe07d14SChristoph Hellwig static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
53857dacad5SJay Sternberg {
539f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5407fe07d14SChristoph Hellwig 	enum dma_data_direction dma_dir = rq_data_dir(req) ?
5417fe07d14SChristoph Hellwig 			DMA_TO_DEVICE : DMA_FROM_DEVICE;
542a7a7cbe3SChaitanya Kulkarni 	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
543a7a7cbe3SChaitanya Kulkarni 	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
54457dacad5SJay Sternberg 	int i;
54557dacad5SJay Sternberg 
546dff824b2SChristoph Hellwig 	if (iod->dma_len) {
547dff824b2SChristoph Hellwig 		dma_unmap_page(dev->dev, dma_addr, iod->dma_len, dma_dir);
548dff824b2SChristoph Hellwig 		return;
549dff824b2SChristoph Hellwig 	}
550dff824b2SChristoph Hellwig 
551dff824b2SChristoph Hellwig 	WARN_ON_ONCE(!iod->nents);
552dff824b2SChristoph Hellwig 
5537fe07d14SChristoph Hellwig 	/* P2PDMA requests do not need to be unmapped */
5547fe07d14SChristoph Hellwig 	if (!is_pci_p2pdma_page(sg_page(iod->sg)))
555dff824b2SChristoph Hellwig 		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
5567fe07d14SChristoph Hellwig 
5577fe07d14SChristoph Hellwig 
55857dacad5SJay Sternberg 	if (iod->npages == 0)
559a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
560a7a7cbe3SChaitanya Kulkarni 			dma_addr);
561a7a7cbe3SChaitanya Kulkarni 
56257dacad5SJay Sternberg 	for (i = 0; i < iod->npages; i++) {
563a7a7cbe3SChaitanya Kulkarni 		void *addr = nvme_pci_iod_list(req)[i];
564a7a7cbe3SChaitanya Kulkarni 
565a7a7cbe3SChaitanya Kulkarni 		if (iod->use_sgl) {
566a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *sg_list = addr;
567a7a7cbe3SChaitanya Kulkarni 
568a7a7cbe3SChaitanya Kulkarni 			next_dma_addr =
569a7a7cbe3SChaitanya Kulkarni 			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
570a7a7cbe3SChaitanya Kulkarni 		} else {
571a7a7cbe3SChaitanya Kulkarni 			__le64 *prp_list = addr;
572a7a7cbe3SChaitanya Kulkarni 
573a7a7cbe3SChaitanya Kulkarni 			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
574a7a7cbe3SChaitanya Kulkarni 		}
575a7a7cbe3SChaitanya Kulkarni 
576a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
577a7a7cbe3SChaitanya Kulkarni 		dma_addr = next_dma_addr;
57857dacad5SJay Sternberg 	}
57957dacad5SJay Sternberg 
580943e942eSJens Axboe 	mempool_free(iod->sg, dev->iod_mempool);
58157dacad5SJay Sternberg }
58257dacad5SJay Sternberg 
583d0877473SKeith Busch static void nvme_print_sgl(struct scatterlist *sgl, int nents)
584d0877473SKeith Busch {
585d0877473SKeith Busch 	int i;
586d0877473SKeith Busch 	struct scatterlist *sg;
587d0877473SKeith Busch 
588d0877473SKeith Busch 	for_each_sg(sgl, sg, nents, i) {
589d0877473SKeith Busch 		dma_addr_t phys = sg_phys(sg);
590d0877473SKeith Busch 		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
591d0877473SKeith Busch 			"dma_address:%pad dma_length:%d\n",
592d0877473SKeith Busch 			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
593d0877473SKeith Busch 			sg_dma_len(sg));
594d0877473SKeith Busch 	}
595d0877473SKeith Busch }
596d0877473SKeith Busch 
597a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
598a7a7cbe3SChaitanya Kulkarni 		struct request *req, struct nvme_rw_command *cmnd)
59957dacad5SJay Sternberg {
600f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
60157dacad5SJay Sternberg 	struct dma_pool *pool;
602b131c61dSChristoph Hellwig 	int length = blk_rq_payload_bytes(req);
60357dacad5SJay Sternberg 	struct scatterlist *sg = iod->sg;
60457dacad5SJay Sternberg 	int dma_len = sg_dma_len(sg);
60557dacad5SJay Sternberg 	u64 dma_addr = sg_dma_address(sg);
6065fd4ce1bSChristoph Hellwig 	u32 page_size = dev->ctrl.page_size;
60757dacad5SJay Sternberg 	int offset = dma_addr & (page_size - 1);
60857dacad5SJay Sternberg 	__le64 *prp_list;
609a7a7cbe3SChaitanya Kulkarni 	void **list = nvme_pci_iod_list(req);
61057dacad5SJay Sternberg 	dma_addr_t prp_dma;
61157dacad5SJay Sternberg 	int nprps, i;
61257dacad5SJay Sternberg 
61357dacad5SJay Sternberg 	length -= (page_size - offset);
6145228b328SJan H. Schönherr 	if (length <= 0) {
6155228b328SJan H. Schönherr 		iod->first_dma = 0;
616a7a7cbe3SChaitanya Kulkarni 		goto done;
6175228b328SJan H. Schönherr 	}
61857dacad5SJay Sternberg 
61957dacad5SJay Sternberg 	dma_len -= (page_size - offset);
62057dacad5SJay Sternberg 	if (dma_len) {
62157dacad5SJay Sternberg 		dma_addr += (page_size - offset);
62257dacad5SJay Sternberg 	} else {
62357dacad5SJay Sternberg 		sg = sg_next(sg);
62457dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
62557dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
62657dacad5SJay Sternberg 	}
62757dacad5SJay Sternberg 
62857dacad5SJay Sternberg 	if (length <= page_size) {
62957dacad5SJay Sternberg 		iod->first_dma = dma_addr;
630a7a7cbe3SChaitanya Kulkarni 		goto done;
63157dacad5SJay Sternberg 	}
63257dacad5SJay Sternberg 
63357dacad5SJay Sternberg 	nprps = DIV_ROUND_UP(length, page_size);
63457dacad5SJay Sternberg 	if (nprps <= (256 / 8)) {
63557dacad5SJay Sternberg 		pool = dev->prp_small_pool;
63657dacad5SJay Sternberg 		iod->npages = 0;
63757dacad5SJay Sternberg 	} else {
63857dacad5SJay Sternberg 		pool = dev->prp_page_pool;
63957dacad5SJay Sternberg 		iod->npages = 1;
64057dacad5SJay Sternberg 	}
64157dacad5SJay Sternberg 
64269d2b571SChristoph Hellwig 	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
64357dacad5SJay Sternberg 	if (!prp_list) {
64457dacad5SJay Sternberg 		iod->first_dma = dma_addr;
64557dacad5SJay Sternberg 		iod->npages = -1;
64686eea289SKeith Busch 		return BLK_STS_RESOURCE;
64757dacad5SJay Sternberg 	}
64857dacad5SJay Sternberg 	list[0] = prp_list;
64957dacad5SJay Sternberg 	iod->first_dma = prp_dma;
65057dacad5SJay Sternberg 	i = 0;
65157dacad5SJay Sternberg 	for (;;) {
65257dacad5SJay Sternberg 		if (i == page_size >> 3) {
65357dacad5SJay Sternberg 			__le64 *old_prp_list = prp_list;
65469d2b571SChristoph Hellwig 			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
65557dacad5SJay Sternberg 			if (!prp_list)
65686eea289SKeith Busch 				return BLK_STS_RESOURCE;
65757dacad5SJay Sternberg 			list[iod->npages++] = prp_list;
65857dacad5SJay Sternberg 			prp_list[0] = old_prp_list[i - 1];
65957dacad5SJay Sternberg 			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
66057dacad5SJay Sternberg 			i = 1;
66157dacad5SJay Sternberg 		}
66257dacad5SJay Sternberg 		prp_list[i++] = cpu_to_le64(dma_addr);
66357dacad5SJay Sternberg 		dma_len -= page_size;
66457dacad5SJay Sternberg 		dma_addr += page_size;
66557dacad5SJay Sternberg 		length -= page_size;
66657dacad5SJay Sternberg 		if (length <= 0)
66757dacad5SJay Sternberg 			break;
66857dacad5SJay Sternberg 		if (dma_len > 0)
66957dacad5SJay Sternberg 			continue;
67086eea289SKeith Busch 		if (unlikely(dma_len < 0))
67186eea289SKeith Busch 			goto bad_sgl;
67257dacad5SJay Sternberg 		sg = sg_next(sg);
67357dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
67457dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
67557dacad5SJay Sternberg 	}
67657dacad5SJay Sternberg 
677a7a7cbe3SChaitanya Kulkarni done:
678a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
679a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
680a7a7cbe3SChaitanya Kulkarni 
68186eea289SKeith Busch 	return BLK_STS_OK;
68286eea289SKeith Busch 
68386eea289SKeith Busch  bad_sgl:
684d0877473SKeith Busch 	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
685d0877473SKeith Busch 			"Invalid SGL for payload:%d nents:%d\n",
686d0877473SKeith Busch 			blk_rq_payload_bytes(req), iod->nents);
68786eea289SKeith Busch 	return BLK_STS_IOERR;
68857dacad5SJay Sternberg }
68957dacad5SJay Sternberg 
690a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
691a7a7cbe3SChaitanya Kulkarni 		struct scatterlist *sg)
692a7a7cbe3SChaitanya Kulkarni {
693a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(sg_dma_address(sg));
694a7a7cbe3SChaitanya Kulkarni 	sge->length = cpu_to_le32(sg_dma_len(sg));
695a7a7cbe3SChaitanya Kulkarni 	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
696a7a7cbe3SChaitanya Kulkarni }
697a7a7cbe3SChaitanya Kulkarni 
698a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
699a7a7cbe3SChaitanya Kulkarni 		dma_addr_t dma_addr, int entries)
700a7a7cbe3SChaitanya Kulkarni {
701a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(dma_addr);
702a7a7cbe3SChaitanya Kulkarni 	if (entries < SGES_PER_PAGE) {
703a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(entries * sizeof(*sge));
704a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
705a7a7cbe3SChaitanya Kulkarni 	} else {
706a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(PAGE_SIZE);
707a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
708a7a7cbe3SChaitanya Kulkarni 	}
709a7a7cbe3SChaitanya Kulkarni }
710a7a7cbe3SChaitanya Kulkarni 
711a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
712b0f2853bSChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmd, int entries)
713a7a7cbe3SChaitanya Kulkarni {
714a7a7cbe3SChaitanya Kulkarni 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
715a7a7cbe3SChaitanya Kulkarni 	struct dma_pool *pool;
716a7a7cbe3SChaitanya Kulkarni 	struct nvme_sgl_desc *sg_list;
717a7a7cbe3SChaitanya Kulkarni 	struct scatterlist *sg = iod->sg;
718a7a7cbe3SChaitanya Kulkarni 	dma_addr_t sgl_dma;
719b0f2853bSChristoph Hellwig 	int i = 0;
720a7a7cbe3SChaitanya Kulkarni 
721a7a7cbe3SChaitanya Kulkarni 	/* setting the transfer type as SGL */
722a7a7cbe3SChaitanya Kulkarni 	cmd->flags = NVME_CMD_SGL_METABUF;
723a7a7cbe3SChaitanya Kulkarni 
724b0f2853bSChristoph Hellwig 	if (entries == 1) {
725a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
726a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_OK;
727a7a7cbe3SChaitanya Kulkarni 	}
728a7a7cbe3SChaitanya Kulkarni 
729a7a7cbe3SChaitanya Kulkarni 	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
730a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_small_pool;
731a7a7cbe3SChaitanya Kulkarni 		iod->npages = 0;
732a7a7cbe3SChaitanya Kulkarni 	} else {
733a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_page_pool;
734a7a7cbe3SChaitanya Kulkarni 		iod->npages = 1;
735a7a7cbe3SChaitanya Kulkarni 	}
736a7a7cbe3SChaitanya Kulkarni 
737a7a7cbe3SChaitanya Kulkarni 	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
738a7a7cbe3SChaitanya Kulkarni 	if (!sg_list) {
739a7a7cbe3SChaitanya Kulkarni 		iod->npages = -1;
740a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_RESOURCE;
741a7a7cbe3SChaitanya Kulkarni 	}
742a7a7cbe3SChaitanya Kulkarni 
743a7a7cbe3SChaitanya Kulkarni 	nvme_pci_iod_list(req)[0] = sg_list;
744a7a7cbe3SChaitanya Kulkarni 	iod->first_dma = sgl_dma;
745a7a7cbe3SChaitanya Kulkarni 
746a7a7cbe3SChaitanya Kulkarni 	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
747a7a7cbe3SChaitanya Kulkarni 
748a7a7cbe3SChaitanya Kulkarni 	do {
749a7a7cbe3SChaitanya Kulkarni 		if (i == SGES_PER_PAGE) {
750a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *old_sg_desc = sg_list;
751a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
752a7a7cbe3SChaitanya Kulkarni 
753a7a7cbe3SChaitanya Kulkarni 			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
754a7a7cbe3SChaitanya Kulkarni 			if (!sg_list)
755a7a7cbe3SChaitanya Kulkarni 				return BLK_STS_RESOURCE;
756a7a7cbe3SChaitanya Kulkarni 
757a7a7cbe3SChaitanya Kulkarni 			i = 0;
758a7a7cbe3SChaitanya Kulkarni 			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
759a7a7cbe3SChaitanya Kulkarni 			sg_list[i++] = *link;
760a7a7cbe3SChaitanya Kulkarni 			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
761a7a7cbe3SChaitanya Kulkarni 		}
762a7a7cbe3SChaitanya Kulkarni 
763a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&sg_list[i++], sg);
764a7a7cbe3SChaitanya Kulkarni 		sg = sg_next(sg);
765b0f2853bSChristoph Hellwig 	} while (--entries > 0);
766a7a7cbe3SChaitanya Kulkarni 
767a7a7cbe3SChaitanya Kulkarni 	return BLK_STS_OK;
768a7a7cbe3SChaitanya Kulkarni }
769a7a7cbe3SChaitanya Kulkarni 
770dff824b2SChristoph Hellwig static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
771dff824b2SChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmnd,
772dff824b2SChristoph Hellwig 		struct bio_vec *bv)
773dff824b2SChristoph Hellwig {
774dff824b2SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
775dff824b2SChristoph Hellwig 	unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;
776dff824b2SChristoph Hellwig 
777dff824b2SChristoph Hellwig 	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
778dff824b2SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->first_dma))
779dff824b2SChristoph Hellwig 		return BLK_STS_RESOURCE;
780dff824b2SChristoph Hellwig 	iod->dma_len = bv->bv_len;
781dff824b2SChristoph Hellwig 
782dff824b2SChristoph Hellwig 	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
783dff824b2SChristoph Hellwig 	if (bv->bv_len > first_prp_len)
784dff824b2SChristoph Hellwig 		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
785dff824b2SChristoph Hellwig 	return 0;
786dff824b2SChristoph Hellwig }
787dff824b2SChristoph Hellwig 
78829791057SChristoph Hellwig static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
78929791057SChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmnd,
79029791057SChristoph Hellwig 		struct bio_vec *bv)
79129791057SChristoph Hellwig {
79229791057SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
79329791057SChristoph Hellwig 
79429791057SChristoph Hellwig 	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
79529791057SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->first_dma))
79629791057SChristoph Hellwig 		return BLK_STS_RESOURCE;
79729791057SChristoph Hellwig 	iod->dma_len = bv->bv_len;
79829791057SChristoph Hellwig 
799049bf372SKlaus Birkelund Jensen 	cmnd->flags = NVME_CMD_SGL_METABUF;
80029791057SChristoph Hellwig 	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
80129791057SChristoph Hellwig 	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
80229791057SChristoph Hellwig 	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
80329791057SChristoph Hellwig 	return 0;
80429791057SChristoph Hellwig }
80529791057SChristoph Hellwig 
806fc17b653SChristoph Hellwig static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
807b131c61dSChristoph Hellwig 		struct nvme_command *cmnd)
80857dacad5SJay Sternberg {
809f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
81070479b71SChristoph Hellwig 	blk_status_t ret = BLK_STS_RESOURCE;
811b0f2853bSChristoph Hellwig 	int nr_mapped;
81257dacad5SJay Sternberg 
813dff824b2SChristoph Hellwig 	if (blk_rq_nr_phys_segments(req) == 1) {
814dff824b2SChristoph Hellwig 		struct bio_vec bv = req_bvec(req);
815dff824b2SChristoph Hellwig 
816dff824b2SChristoph Hellwig 		if (!is_pci_p2pdma_page(bv.bv_page)) {
817dff824b2SChristoph Hellwig 			if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
818dff824b2SChristoph Hellwig 				return nvme_setup_prp_simple(dev, req,
819dff824b2SChristoph Hellwig 							     &cmnd->rw, &bv);
82029791057SChristoph Hellwig 
82129791057SChristoph Hellwig 			if (iod->nvmeq->qid &&
82229791057SChristoph Hellwig 			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
82329791057SChristoph Hellwig 				return nvme_setup_sgl_simple(dev, req,
82429791057SChristoph Hellwig 							     &cmnd->rw, &bv);
825dff824b2SChristoph Hellwig 		}
826dff824b2SChristoph Hellwig 	}
827dff824b2SChristoph Hellwig 
828dff824b2SChristoph Hellwig 	iod->dma_len = 0;
8299b048119SChristoph Hellwig 	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
8309b048119SChristoph Hellwig 	if (!iod->sg)
8319b048119SChristoph Hellwig 		return BLK_STS_RESOURCE;
832f9d03f96SChristoph Hellwig 	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
83370479b71SChristoph Hellwig 	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
834ba1ca37eSChristoph Hellwig 	if (!iod->nents)
835ba1ca37eSChristoph Hellwig 		goto out;
836ba1ca37eSChristoph Hellwig 
837e0596ab2SLogan Gunthorpe 	if (is_pci_p2pdma_page(sg_page(iod->sg)))
838e0596ab2SLogan Gunthorpe 		nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
83970479b71SChristoph Hellwig 					      rq_dma_dir(req));
840e0596ab2SLogan Gunthorpe 	else
841e0596ab2SLogan Gunthorpe 		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
84270479b71SChristoph Hellwig 					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
843b0f2853bSChristoph Hellwig 	if (!nr_mapped)
844ba1ca37eSChristoph Hellwig 		goto out;
845ba1ca37eSChristoph Hellwig 
84670479b71SChristoph Hellwig 	iod->use_sgl = nvme_pci_use_sgls(dev, req);
847955b1b5aSMinwoo Im 	if (iod->use_sgl)
848b0f2853bSChristoph Hellwig 		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
849a7a7cbe3SChaitanya Kulkarni 	else
850a7a7cbe3SChaitanya Kulkarni 		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
851ba1ca37eSChristoph Hellwig out:
8524aedb705SChristoph Hellwig 	if (ret != BLK_STS_OK)
8537fe07d14SChristoph Hellwig 		nvme_unmap_data(dev, req);
854ba1ca37eSChristoph Hellwig 	return ret;
85557dacad5SJay Sternberg }
85657dacad5SJay Sternberg 
8574aedb705SChristoph Hellwig static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
8584aedb705SChristoph Hellwig 		struct nvme_command *cmnd)
8594aedb705SChristoph Hellwig {
8604aedb705SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
8614aedb705SChristoph Hellwig 
8624aedb705SChristoph Hellwig 	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
8634aedb705SChristoph Hellwig 			rq_dma_dir(req), 0);
8644aedb705SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->meta_dma))
8654aedb705SChristoph Hellwig 		return BLK_STS_IOERR;
8664aedb705SChristoph Hellwig 	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
8674aedb705SChristoph Hellwig 	return 0;
8684aedb705SChristoph Hellwig }
8694aedb705SChristoph Hellwig 
87057dacad5SJay Sternberg /*
87157dacad5SJay Sternberg  * NOTE: ns is NULL when called on the admin queue.
87257dacad5SJay Sternberg  */
873fc17b653SChristoph Hellwig static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
87457dacad5SJay Sternberg 			 const struct blk_mq_queue_data *bd)
87557dacad5SJay Sternberg {
87657dacad5SJay Sternberg 	struct nvme_ns *ns = hctx->queue->queuedata;
87757dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
87857dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
87957dacad5SJay Sternberg 	struct request *req = bd->rq;
8809b048119SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
881ba1ca37eSChristoph Hellwig 	struct nvme_command cmnd;
882ebe6d874SChristoph Hellwig 	blk_status_t ret;
88357dacad5SJay Sternberg 
8849b048119SChristoph Hellwig 	iod->aborted = 0;
8859b048119SChristoph Hellwig 	iod->npages = -1;
8869b048119SChristoph Hellwig 	iod->nents = 0;
8879b048119SChristoph Hellwig 
888d1f06f4aSJens Axboe 	/*
889d1f06f4aSJens Axboe 	 * We should not need to do this, but we're still using this to
890d1f06f4aSJens Axboe 	 * ensure we can drain requests on a dying queue.
891d1f06f4aSJens Axboe 	 */
8924e224106SChristoph Hellwig 	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
893d1f06f4aSJens Axboe 		return BLK_STS_IOERR;
894d1f06f4aSJens Axboe 
895f9d03f96SChristoph Hellwig 	ret = nvme_setup_cmd(ns, req, &cmnd);
896fc17b653SChristoph Hellwig 	if (ret)
897f4800d6dSChristoph Hellwig 		return ret;
89857dacad5SJay Sternberg 
899fc17b653SChristoph Hellwig 	if (blk_rq_nr_phys_segments(req)) {
900b131c61dSChristoph Hellwig 		ret = nvme_map_data(dev, req, &cmnd);
901fc17b653SChristoph Hellwig 		if (ret)
9029b048119SChristoph Hellwig 			goto out_free_cmd;
903fc17b653SChristoph Hellwig 	}
904ba1ca37eSChristoph Hellwig 
9054aedb705SChristoph Hellwig 	if (blk_integrity_rq(req)) {
9064aedb705SChristoph Hellwig 		ret = nvme_map_metadata(dev, req, &cmnd);
9074aedb705SChristoph Hellwig 		if (ret)
9084aedb705SChristoph Hellwig 			goto out_unmap_data;
9094aedb705SChristoph Hellwig 	}
9104aedb705SChristoph Hellwig 
911aae239e1SChristoph Hellwig 	blk_mq_start_request(req);
91204f3eafdSJens Axboe 	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
913fc17b653SChristoph Hellwig 	return BLK_STS_OK;
9144aedb705SChristoph Hellwig out_unmap_data:
9154aedb705SChristoph Hellwig 	nvme_unmap_data(dev, req);
916f9d03f96SChristoph Hellwig out_free_cmd:
917f9d03f96SChristoph Hellwig 	nvme_cleanup_cmd(req);
918ba1ca37eSChristoph Hellwig 	return ret;
91957dacad5SJay Sternberg }
92057dacad5SJay Sternberg 
92177f02a7aSChristoph Hellwig static void nvme_pci_complete_rq(struct request *req)
922eee417b0SChristoph Hellwig {
923f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
9244aedb705SChristoph Hellwig 	struct nvme_dev *dev = iod->nvmeq->dev;
925eee417b0SChristoph Hellwig 
926915f04c9SChristoph Hellwig 	nvme_cleanup_cmd(req);
9274aedb705SChristoph Hellwig 	if (blk_integrity_rq(req))
9284aedb705SChristoph Hellwig 		dma_unmap_page(dev->dev, iod->meta_dma,
9294aedb705SChristoph Hellwig 			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
930b15c592dSChristoph Hellwig 	if (blk_rq_nr_phys_segments(req))
9314aedb705SChristoph Hellwig 		nvme_unmap_data(dev, req);
93277f02a7aSChristoph Hellwig 	nvme_complete_rq(req);
93357dacad5SJay Sternberg }
93457dacad5SJay Sternberg 
935d783e0bdSMarta Rybczynska /* We read the CQE phase first to check if the rest of the entry is valid */
936750dde44SChristoph Hellwig static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
937d783e0bdSMarta Rybczynska {
938750dde44SChristoph Hellwig 	return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
939750dde44SChristoph Hellwig 			nvmeq->cq_phase;
940d783e0bdSMarta Rybczynska }
941d783e0bdSMarta Rybczynska 
942eb281c82SSagi Grimberg static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
94357dacad5SJay Sternberg {
944eb281c82SSagi Grimberg 	u16 head = nvmeq->cq_head;
94557dacad5SJay Sternberg 
946eb281c82SSagi Grimberg 	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
947eb281c82SSagi Grimberg 					      nvmeq->dbbuf_cq_ei))
948eb281c82SSagi Grimberg 		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
949eb281c82SSagi Grimberg }
950adf68f21SChristoph Hellwig 
9515cb525c8SJens Axboe static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
95257dacad5SJay Sternberg {
9535cb525c8SJens Axboe 	volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
95457dacad5SJay Sternberg 	struct request *req;
955adf68f21SChristoph Hellwig 
95683a12fb7SSagi Grimberg 	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
9571b3c47c1SSagi Grimberg 		dev_warn(nvmeq->dev->ctrl.device,
958aae239e1SChristoph Hellwig 			"invalid id %d completed on queue %d\n",
95983a12fb7SSagi Grimberg 			cqe->command_id, le16_to_cpu(cqe->sq_id));
96083a12fb7SSagi Grimberg 		return;
961aae239e1SChristoph Hellwig 	}
962aae239e1SChristoph Hellwig 
963adf68f21SChristoph Hellwig 	/*
964adf68f21SChristoph Hellwig 	 * AEN requests are special as they don't time out and can
965adf68f21SChristoph Hellwig 	 * survive any kind of queue freeze and often don't respond to
966adf68f21SChristoph Hellwig 	 * aborts.  We don't even bother to allocate a struct request
967adf68f21SChristoph Hellwig 	 * for them but rather special case them here.
968adf68f21SChristoph Hellwig 	 */
969adf68f21SChristoph Hellwig 	if (unlikely(nvmeq->qid == 0 &&
97038dabe21SKeith Busch 			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
9717bf58533SChristoph Hellwig 		nvme_complete_async_event(&nvmeq->dev->ctrl,
97283a12fb7SSagi Grimberg 				cqe->status, &cqe->result);
973a0fa9647SJens Axboe 		return;
97457dacad5SJay Sternberg 	}
97557dacad5SJay Sternberg 
97683a12fb7SSagi Grimberg 	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
977604c01d5Syupeng 	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
97883a12fb7SSagi Grimberg 	nvme_end_request(req, cqe->status, cqe->result);
97983a12fb7SSagi Grimberg }
98057dacad5SJay Sternberg 
9815cb525c8SJens Axboe static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
98283a12fb7SSagi Grimberg {
9835cb525c8SJens Axboe 	while (start != end) {
9845cb525c8SJens Axboe 		nvme_handle_cqe(nvmeq, start);
9855cb525c8SJens Axboe 		if (++start == nvmeq->q_depth)
9865cb525c8SJens Axboe 			start = 0;
9875cb525c8SJens Axboe 	}
9885cb525c8SJens Axboe }
98983a12fb7SSagi Grimberg 
9905cb525c8SJens Axboe static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
9915cb525c8SJens Axboe {
992dcca1662SHongbo Yao 	if (nvmeq->cq_head == nvmeq->q_depth - 1) {
993920d13a8SSagi Grimberg 		nvmeq->cq_head = 0;
994920d13a8SSagi Grimberg 		nvmeq->cq_phase = !nvmeq->cq_phase;
995dcca1662SHongbo Yao 	} else {
996dcca1662SHongbo Yao 		nvmeq->cq_head++;
997920d13a8SSagi Grimberg 	}
998a0fa9647SJens Axboe }
999a0fa9647SJens Axboe 
10001052b8acSJens Axboe static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
10011052b8acSJens Axboe 				  u16 *end, unsigned int tag)
1002a0fa9647SJens Axboe {
10031052b8acSJens Axboe 	int found = 0;
100483a12fb7SSagi Grimberg 
10055cb525c8SJens Axboe 	*start = nvmeq->cq_head;
10061052b8acSJens Axboe 	while (nvme_cqe_pending(nvmeq)) {
10071052b8acSJens Axboe 		if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
10081052b8acSJens Axboe 			found++;
10095cb525c8SJens Axboe 		nvme_update_cq_head(nvmeq);
101057dacad5SJay Sternberg 	}
10115cb525c8SJens Axboe 	*end = nvmeq->cq_head;
101257dacad5SJay Sternberg 
10135cb525c8SJens Axboe 	if (*start != *end)
1014eb281c82SSagi Grimberg 		nvme_ring_cq_doorbell(nvmeq);
10155cb525c8SJens Axboe 	return found;
101657dacad5SJay Sternberg }
101757dacad5SJay Sternberg 
101857dacad5SJay Sternberg static irqreturn_t nvme_irq(int irq, void *data)
101957dacad5SJay Sternberg {
102057dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
102168fa9dbeSJens Axboe 	irqreturn_t ret = IRQ_NONE;
10225cb525c8SJens Axboe 	u16 start, end;
10235cb525c8SJens Axboe 
10243a7afd8eSChristoph Hellwig 	/*
10253a7afd8eSChristoph Hellwig 	 * The rmb/wmb pair ensures we see all updates from a previous run of
10263a7afd8eSChristoph Hellwig 	 * the irq handler, even if that was on another CPU.
10273a7afd8eSChristoph Hellwig 	 */
10283a7afd8eSChristoph Hellwig 	rmb();
102968fa9dbeSJens Axboe 	if (nvmeq->cq_head != nvmeq->last_cq_head)
103068fa9dbeSJens Axboe 		ret = IRQ_HANDLED;
10315cb525c8SJens Axboe 	nvme_process_cq(nvmeq, &start, &end, -1);
103268fa9dbeSJens Axboe 	nvmeq->last_cq_head = nvmeq->cq_head;
10333a7afd8eSChristoph Hellwig 	wmb();
10345cb525c8SJens Axboe 
103568fa9dbeSJens Axboe 	if (start != end) {
10365cb525c8SJens Axboe 		nvme_complete_cqes(nvmeq, start, end);
10375cb525c8SJens Axboe 		return IRQ_HANDLED;
103857dacad5SJay Sternberg 	}
103957dacad5SJay Sternberg 
104068fa9dbeSJens Axboe 	return ret;
104157dacad5SJay Sternberg }
104257dacad5SJay Sternberg 
104357dacad5SJay Sternberg static irqreturn_t nvme_irq_check(int irq, void *data)
104457dacad5SJay Sternberg {
104557dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
1046750dde44SChristoph Hellwig 	if (nvme_cqe_pending(nvmeq))
104757dacad5SJay Sternberg 		return IRQ_WAKE_THREAD;
1048d783e0bdSMarta Rybczynska 	return IRQ_NONE;
104957dacad5SJay Sternberg }
105057dacad5SJay Sternberg 
10510b2a8a9fSChristoph Hellwig /*
10520b2a8a9fSChristoph Hellwig  * Poll for completions any queue, including those not dedicated to polling.
10530b2a8a9fSChristoph Hellwig  * Can be called from any context.
10540b2a8a9fSChristoph Hellwig  */
10550b2a8a9fSChristoph Hellwig static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
1056a0fa9647SJens Axboe {
10573a7afd8eSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
10585cb525c8SJens Axboe 	u16 start, end;
10591052b8acSJens Axboe 	int found;
1060a0fa9647SJens Axboe 
10613a7afd8eSChristoph Hellwig 	/*
10623a7afd8eSChristoph Hellwig 	 * For a poll queue we need to protect against the polling thread
10633a7afd8eSChristoph Hellwig 	 * using the CQ lock.  For normal interrupt driven threads we have
10643a7afd8eSChristoph Hellwig 	 * to disable the interrupt to avoid racing with it.
10653a7afd8eSChristoph Hellwig 	 */
10667c349ddeSKeith Busch 	if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
10673a7afd8eSChristoph Hellwig 		spin_lock(&nvmeq->cq_poll_lock);
106891a509f8SChristoph Hellwig 		found = nvme_process_cq(nvmeq, &start, &end, tag);
106991a509f8SChristoph Hellwig 		spin_unlock(&nvmeq->cq_poll_lock);
107091a509f8SChristoph Hellwig 	} else {
10713a7afd8eSChristoph Hellwig 		disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
10725cb525c8SJens Axboe 		found = nvme_process_cq(nvmeq, &start, &end, tag);
10733a7afd8eSChristoph Hellwig 		enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
107491a509f8SChristoph Hellwig 	}
1075442e19b7SSagi Grimberg 
10765cb525c8SJens Axboe 	nvme_complete_cqes(nvmeq, start, end);
1077442e19b7SSagi Grimberg 	return found;
1078a0fa9647SJens Axboe }
1079a0fa9647SJens Axboe 
10809743139cSJens Axboe static int nvme_poll(struct blk_mq_hw_ctx *hctx)
10817776db1cSKeith Busch {
10827776db1cSKeith Busch 	struct nvme_queue *nvmeq = hctx->driver_data;
1083dabcefabSJens Axboe 	u16 start, end;
1084dabcefabSJens Axboe 	bool found;
1085dabcefabSJens Axboe 
1086dabcefabSJens Axboe 	if (!nvme_cqe_pending(nvmeq))
1087dabcefabSJens Axboe 		return 0;
1088dabcefabSJens Axboe 
10893a7afd8eSChristoph Hellwig 	spin_lock(&nvmeq->cq_poll_lock);
10909743139cSJens Axboe 	found = nvme_process_cq(nvmeq, &start, &end, -1);
10913a7afd8eSChristoph Hellwig 	spin_unlock(&nvmeq->cq_poll_lock);
1092dabcefabSJens Axboe 
1093dabcefabSJens Axboe 	nvme_complete_cqes(nvmeq, start, end);
1094dabcefabSJens Axboe 	return found;
1095dabcefabSJens Axboe }
1096dabcefabSJens Axboe 
1097ad22c355SKeith Busch static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
109857dacad5SJay Sternberg {
1099f866fc42SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
1100147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
110157dacad5SJay Sternberg 	struct nvme_command c;
110257dacad5SJay Sternberg 
110357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
110457dacad5SJay Sternberg 	c.common.opcode = nvme_admin_async_event;
1105ad22c355SKeith Busch 	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
110604f3eafdSJens Axboe 	nvme_submit_cmd(nvmeq, &c, true);
110757dacad5SJay Sternberg }
110857dacad5SJay Sternberg 
110957dacad5SJay Sternberg static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
111057dacad5SJay Sternberg {
111157dacad5SJay Sternberg 	struct nvme_command c;
111257dacad5SJay Sternberg 
111357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
111457dacad5SJay Sternberg 	c.delete_queue.opcode = opcode;
111557dacad5SJay Sternberg 	c.delete_queue.qid = cpu_to_le16(id);
111657dacad5SJay Sternberg 
11171c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
111857dacad5SJay Sternberg }
111957dacad5SJay Sternberg 
112057dacad5SJay Sternberg static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1121a8e3e0bbSJianchao Wang 		struct nvme_queue *nvmeq, s16 vector)
112257dacad5SJay Sternberg {
112357dacad5SJay Sternberg 	struct nvme_command c;
11244b04cc6aSJens Axboe 	int flags = NVME_QUEUE_PHYS_CONTIG;
11254b04cc6aSJens Axboe 
11267c349ddeSKeith Busch 	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
11274b04cc6aSJens Axboe 		flags |= NVME_CQ_IRQ_ENABLED;
112857dacad5SJay Sternberg 
112957dacad5SJay Sternberg 	/*
113016772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
113157dacad5SJay Sternberg 	 * is attached to the request.
113257dacad5SJay Sternberg 	 */
113357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
113457dacad5SJay Sternberg 	c.create_cq.opcode = nvme_admin_create_cq;
113557dacad5SJay Sternberg 	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
113657dacad5SJay Sternberg 	c.create_cq.cqid = cpu_to_le16(qid);
113757dacad5SJay Sternberg 	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
113857dacad5SJay Sternberg 	c.create_cq.cq_flags = cpu_to_le16(flags);
1139a8e3e0bbSJianchao Wang 	c.create_cq.irq_vector = cpu_to_le16(vector);
114057dacad5SJay Sternberg 
11411c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
114257dacad5SJay Sternberg }
114357dacad5SJay Sternberg 
114457dacad5SJay Sternberg static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
114557dacad5SJay Sternberg 						struct nvme_queue *nvmeq)
114657dacad5SJay Sternberg {
11479abd68efSJens Axboe 	struct nvme_ctrl *ctrl = &dev->ctrl;
114857dacad5SJay Sternberg 	struct nvme_command c;
114981c1cd98SKeith Busch 	int flags = NVME_QUEUE_PHYS_CONTIG;
115057dacad5SJay Sternberg 
115157dacad5SJay Sternberg 	/*
11529abd68efSJens Axboe 	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
11539abd68efSJens Axboe 	 * set. Since URGENT priority is zeroes, it makes all queues
11549abd68efSJens Axboe 	 * URGENT.
11559abd68efSJens Axboe 	 */
11569abd68efSJens Axboe 	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
11579abd68efSJens Axboe 		flags |= NVME_SQ_PRIO_MEDIUM;
11589abd68efSJens Axboe 
11599abd68efSJens Axboe 	/*
116016772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
116157dacad5SJay Sternberg 	 * is attached to the request.
116257dacad5SJay Sternberg 	 */
116357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
116457dacad5SJay Sternberg 	c.create_sq.opcode = nvme_admin_create_sq;
116557dacad5SJay Sternberg 	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
116657dacad5SJay Sternberg 	c.create_sq.sqid = cpu_to_le16(qid);
116757dacad5SJay Sternberg 	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
116857dacad5SJay Sternberg 	c.create_sq.sq_flags = cpu_to_le16(flags);
116957dacad5SJay Sternberg 	c.create_sq.cqid = cpu_to_le16(qid);
117057dacad5SJay Sternberg 
11711c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
117257dacad5SJay Sternberg }
117357dacad5SJay Sternberg 
117457dacad5SJay Sternberg static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
117557dacad5SJay Sternberg {
117657dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
117757dacad5SJay Sternberg }
117857dacad5SJay Sternberg 
117957dacad5SJay Sternberg static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
118057dacad5SJay Sternberg {
118157dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
118257dacad5SJay Sternberg }
118357dacad5SJay Sternberg 
11842a842acaSChristoph Hellwig static void abort_endio(struct request *req, blk_status_t error)
118557dacad5SJay Sternberg {
1186f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1187f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
118857dacad5SJay Sternberg 
118927fa9bc5SChristoph Hellwig 	dev_warn(nvmeq->dev->ctrl.device,
119027fa9bc5SChristoph Hellwig 		 "Abort status: 0x%x", nvme_req(req)->status);
1191e7a2a87dSChristoph Hellwig 	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1192e7a2a87dSChristoph Hellwig 	blk_mq_free_request(req);
119357dacad5SJay Sternberg }
119457dacad5SJay Sternberg 
1195b2a0eb1aSKeith Busch static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1196b2a0eb1aSKeith Busch {
1197b2a0eb1aSKeith Busch 
1198b2a0eb1aSKeith Busch 	/* If true, indicates loss of adapter communication, possibly by a
1199b2a0eb1aSKeith Busch 	 * NVMe Subsystem reset.
1200b2a0eb1aSKeith Busch 	 */
1201b2a0eb1aSKeith Busch 	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1202b2a0eb1aSKeith Busch 
1203ad70062cSJianchao Wang 	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
1204ad70062cSJianchao Wang 	switch (dev->ctrl.state) {
1205ad70062cSJianchao Wang 	case NVME_CTRL_RESETTING:
1206ad6a0a52SMax Gurtovoy 	case NVME_CTRL_CONNECTING:
1207b2a0eb1aSKeith Busch 		return false;
1208ad70062cSJianchao Wang 	default:
1209ad70062cSJianchao Wang 		break;
1210ad70062cSJianchao Wang 	}
1211b2a0eb1aSKeith Busch 
1212b2a0eb1aSKeith Busch 	/* We shouldn't reset unless the controller is on fatal error state
1213b2a0eb1aSKeith Busch 	 * _or_ if we lost the communication with it.
1214b2a0eb1aSKeith Busch 	 */
1215b2a0eb1aSKeith Busch 	if (!(csts & NVME_CSTS_CFS) && !nssro)
1216b2a0eb1aSKeith Busch 		return false;
1217b2a0eb1aSKeith Busch 
1218b2a0eb1aSKeith Busch 	return true;
1219b2a0eb1aSKeith Busch }
1220b2a0eb1aSKeith Busch 
1221b2a0eb1aSKeith Busch static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1222b2a0eb1aSKeith Busch {
1223b2a0eb1aSKeith Busch 	/* Read a config register to help see what died. */
1224b2a0eb1aSKeith Busch 	u16 pci_status;
1225b2a0eb1aSKeith Busch 	int result;
1226b2a0eb1aSKeith Busch 
1227b2a0eb1aSKeith Busch 	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1228b2a0eb1aSKeith Busch 				      &pci_status);
1229b2a0eb1aSKeith Busch 	if (result == PCIBIOS_SUCCESSFUL)
1230b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1231b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1232b2a0eb1aSKeith Busch 			 csts, pci_status);
1233b2a0eb1aSKeith Busch 	else
1234b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1235b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1236b2a0eb1aSKeith Busch 			 csts, result);
1237b2a0eb1aSKeith Busch }
1238b2a0eb1aSKeith Busch 
123931c7c7d2SChristoph Hellwig static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
124057dacad5SJay Sternberg {
1241f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1242f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
124357dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
124457dacad5SJay Sternberg 	struct request *abort_req;
124557dacad5SJay Sternberg 	struct nvme_command cmd;
1246b2a0eb1aSKeith Busch 	u32 csts = readl(dev->bar + NVME_REG_CSTS);
1247b2a0eb1aSKeith Busch 
1248651438bbSWen Xiong 	/* If PCI error recovery process is happening, we cannot reset or
1249651438bbSWen Xiong 	 * the recovery mechanism will surely fail.
1250651438bbSWen Xiong 	 */
1251651438bbSWen Xiong 	mb();
1252651438bbSWen Xiong 	if (pci_channel_offline(to_pci_dev(dev->dev)))
1253651438bbSWen Xiong 		return BLK_EH_RESET_TIMER;
1254651438bbSWen Xiong 
1255b2a0eb1aSKeith Busch 	/*
1256b2a0eb1aSKeith Busch 	 * Reset immediately if the controller is failed
1257b2a0eb1aSKeith Busch 	 */
1258b2a0eb1aSKeith Busch 	if (nvme_should_reset(dev, csts)) {
1259b2a0eb1aSKeith Busch 		nvme_warn_reset(dev, csts);
1260b2a0eb1aSKeith Busch 		nvme_dev_disable(dev, false);
1261d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1262db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
1263b2a0eb1aSKeith Busch 	}
126457dacad5SJay Sternberg 
126531c7c7d2SChristoph Hellwig 	/*
12667776db1cSKeith Busch 	 * Did we miss an interrupt?
12677776db1cSKeith Busch 	 */
12680b2a8a9fSChristoph Hellwig 	if (nvme_poll_irqdisable(nvmeq, req->tag)) {
12697776db1cSKeith Busch 		dev_warn(dev->ctrl.device,
12707776db1cSKeith Busch 			 "I/O %d QID %d timeout, completion polled\n",
12717776db1cSKeith Busch 			 req->tag, nvmeq->qid);
1272db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
12737776db1cSKeith Busch 	}
12747776db1cSKeith Busch 
12757776db1cSKeith Busch 	/*
1276fd634f41SChristoph Hellwig 	 * Shutdown immediately if controller times out while starting. The
1277fd634f41SChristoph Hellwig 	 * reset work will see the pci device disabled when it gets the forced
1278fd634f41SChristoph Hellwig 	 * cancellation error. All outstanding requests are completed on
1279db8c48e4SChristoph Hellwig 	 * shutdown, so we return BLK_EH_DONE.
1280fd634f41SChristoph Hellwig 	 */
12814244140dSKeith Busch 	switch (dev->ctrl.state) {
12824244140dSKeith Busch 	case NVME_CTRL_CONNECTING:
12832036f726SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
12842036f726SKeith Busch 		/* fall through */
12852036f726SKeith Busch 	case NVME_CTRL_DELETING:
1286b9cac43cSKeith Busch 		dev_warn_ratelimited(dev->ctrl.device,
1287fd634f41SChristoph Hellwig 			 "I/O %d QID %d timeout, disable controller\n",
1288fd634f41SChristoph Hellwig 			 req->tag, nvmeq->qid);
12892036f726SKeith Busch 		nvme_dev_disable(dev, true);
129027fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1291db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
129239a9dd81SKeith Busch 	case NVME_CTRL_RESETTING:
129339a9dd81SKeith Busch 		return BLK_EH_RESET_TIMER;
12944244140dSKeith Busch 	default:
12954244140dSKeith Busch 		break;
1296fd634f41SChristoph Hellwig 	}
1297fd634f41SChristoph Hellwig 
1298fd634f41SChristoph Hellwig 	/*
1299e1569a16SKeith Busch  	 * Shutdown the controller immediately and schedule a reset if the
1300e1569a16SKeith Busch  	 * command was already aborted once before and still hasn't been
1301e1569a16SKeith Busch  	 * returned to the driver, or if this is the admin queue.
130231c7c7d2SChristoph Hellwig 	 */
1303f4800d6dSChristoph Hellwig 	if (!nvmeq->qid || iod->aborted) {
13041b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device,
130557dacad5SJay Sternberg 			 "I/O %d QID %d timeout, reset controller\n",
130657dacad5SJay Sternberg 			 req->tag, nvmeq->qid);
1307a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
1308d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1309e1569a16SKeith Busch 
131027fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1311db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
131257dacad5SJay Sternberg 	}
131357dacad5SJay Sternberg 
1314e7a2a87dSChristoph Hellwig 	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1315e7a2a87dSChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
1316e7a2a87dSChristoph Hellwig 		return BLK_EH_RESET_TIMER;
1317e7a2a87dSChristoph Hellwig 	}
13187bf7d778SKeith Busch 	iod->aborted = 1;
131957dacad5SJay Sternberg 
132057dacad5SJay Sternberg 	memset(&cmd, 0, sizeof(cmd));
132157dacad5SJay Sternberg 	cmd.abort.opcode = nvme_admin_abort_cmd;
132257dacad5SJay Sternberg 	cmd.abort.cid = req->tag;
132357dacad5SJay Sternberg 	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
132457dacad5SJay Sternberg 
13251b3c47c1SSagi Grimberg 	dev_warn(nvmeq->dev->ctrl.device,
13261b3c47c1SSagi Grimberg 		"I/O %d QID %d timeout, aborting\n",
132757dacad5SJay Sternberg 		 req->tag, nvmeq->qid);
1328e7a2a87dSChristoph Hellwig 
1329e7a2a87dSChristoph Hellwig 	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1330eb71f435SChristoph Hellwig 			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
13316bf25d16SChristoph Hellwig 	if (IS_ERR(abort_req)) {
13326bf25d16SChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
133331c7c7d2SChristoph Hellwig 		return BLK_EH_RESET_TIMER;
133457dacad5SJay Sternberg 	}
133557dacad5SJay Sternberg 
1336e7a2a87dSChristoph Hellwig 	abort_req->timeout = ADMIN_TIMEOUT;
1337e7a2a87dSChristoph Hellwig 	abort_req->end_io_data = NULL;
1338e7a2a87dSChristoph Hellwig 	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
133957dacad5SJay Sternberg 
134057dacad5SJay Sternberg 	/*
134157dacad5SJay Sternberg 	 * The aborted req will be completed on receiving the abort req.
134257dacad5SJay Sternberg 	 * We enable the timer again. If hit twice, it'll cause a device reset,
134357dacad5SJay Sternberg 	 * as the device then is in a faulty state.
134457dacad5SJay Sternberg 	 */
134557dacad5SJay Sternberg 	return BLK_EH_RESET_TIMER;
134657dacad5SJay Sternberg }
134757dacad5SJay Sternberg 
134857dacad5SJay Sternberg static void nvme_free_queue(struct nvme_queue *nvmeq)
134957dacad5SJay Sternberg {
13508a1d09a6SBenjamin Herrenschmidt 	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
135157dacad5SJay Sternberg 				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
135263223078SChristoph Hellwig 	if (!nvmeq->sq_cmds)
135363223078SChristoph Hellwig 		return;
13540f238ff5SLogan Gunthorpe 
135563223078SChristoph Hellwig 	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
135688a041f4SKeith Busch 		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
13578a1d09a6SBenjamin Herrenschmidt 				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
135863223078SChristoph Hellwig 	} else {
13598a1d09a6SBenjamin Herrenschmidt 		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
136063223078SChristoph Hellwig 				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
13610f238ff5SLogan Gunthorpe 	}
136257dacad5SJay Sternberg }
136357dacad5SJay Sternberg 
136457dacad5SJay Sternberg static void nvme_free_queues(struct nvme_dev *dev, int lowest)
136557dacad5SJay Sternberg {
136657dacad5SJay Sternberg 	int i;
136757dacad5SJay Sternberg 
1368d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
1369d858e5f0SSagi Grimberg 		dev->ctrl.queue_count--;
1370147b27e4SSagi Grimberg 		nvme_free_queue(&dev->queues[i]);
137157dacad5SJay Sternberg 	}
137257dacad5SJay Sternberg }
137357dacad5SJay Sternberg 
137457dacad5SJay Sternberg /**
137557dacad5SJay Sternberg  * nvme_suspend_queue - put queue into suspended state
137640581d1aSBart Van Assche  * @nvmeq: queue to suspend
137757dacad5SJay Sternberg  */
137857dacad5SJay Sternberg static int nvme_suspend_queue(struct nvme_queue *nvmeq)
137957dacad5SJay Sternberg {
13804e224106SChristoph Hellwig 	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
138157dacad5SJay Sternberg 		return 1;
138257dacad5SJay Sternberg 
13834e224106SChristoph Hellwig 	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1384d1f06f4aSJens Axboe 	mb();
138557dacad5SJay Sternberg 
13864e224106SChristoph Hellwig 	nvmeq->dev->online_queues--;
13871c63dc66SChristoph Hellwig 	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1388c81545f9SSagi Grimberg 		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
13897c349ddeSKeith Busch 	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
13904e224106SChristoph Hellwig 		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
139157dacad5SJay Sternberg 	return 0;
139257dacad5SJay Sternberg }
139357dacad5SJay Sternberg 
13948fae268bSKeith Busch static void nvme_suspend_io_queues(struct nvme_dev *dev)
13958fae268bSKeith Busch {
13968fae268bSKeith Busch 	int i;
13978fae268bSKeith Busch 
13988fae268bSKeith Busch 	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
13998fae268bSKeith Busch 		nvme_suspend_queue(&dev->queues[i]);
14008fae268bSKeith Busch }
14018fae268bSKeith Busch 
1402a5cdb68cSKeith Busch static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
140357dacad5SJay Sternberg {
1404147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
140557dacad5SJay Sternberg 
1406a5cdb68cSKeith Busch 	if (shutdown)
1407a5cdb68cSKeith Busch 		nvme_shutdown_ctrl(&dev->ctrl);
1408a5cdb68cSKeith Busch 	else
1409b5b05048SSagi Grimberg 		nvme_disable_ctrl(&dev->ctrl);
141057dacad5SJay Sternberg 
14110b2a8a9fSChristoph Hellwig 	nvme_poll_irqdisable(nvmeq, -1);
141257dacad5SJay Sternberg }
141357dacad5SJay Sternberg 
141457dacad5SJay Sternberg static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
141557dacad5SJay Sternberg 				int entry_size)
141657dacad5SJay Sternberg {
141757dacad5SJay Sternberg 	int q_depth = dev->q_depth;
14185fd4ce1bSChristoph Hellwig 	unsigned q_size_aligned = roundup(q_depth * entry_size,
14195fd4ce1bSChristoph Hellwig 					  dev->ctrl.page_size);
142057dacad5SJay Sternberg 
142157dacad5SJay Sternberg 	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
142257dacad5SJay Sternberg 		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
14235fd4ce1bSChristoph Hellwig 		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
142457dacad5SJay Sternberg 		q_depth = div_u64(mem_per_q, entry_size);
142557dacad5SJay Sternberg 
142657dacad5SJay Sternberg 		/*
142757dacad5SJay Sternberg 		 * Ensure the reduced q_depth is above some threshold where it
142857dacad5SJay Sternberg 		 * would be better to map queues in system memory with the
142957dacad5SJay Sternberg 		 * original depth
143057dacad5SJay Sternberg 		 */
143157dacad5SJay Sternberg 		if (q_depth < 64)
143257dacad5SJay Sternberg 			return -ENOMEM;
143357dacad5SJay Sternberg 	}
143457dacad5SJay Sternberg 
143557dacad5SJay Sternberg 	return q_depth;
143657dacad5SJay Sternberg }
143757dacad5SJay Sternberg 
143857dacad5SJay Sternberg static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
14398a1d09a6SBenjamin Herrenschmidt 				int qid)
144057dacad5SJay Sternberg {
14410f238ff5SLogan Gunthorpe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
1442815c6704SKeith Busch 
14430f238ff5SLogan Gunthorpe 	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
14448a1d09a6SBenjamin Herrenschmidt 		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1445bfac8e9fSAlan Mikhak 		if (nvmeq->sq_cmds) {
14460f238ff5SLogan Gunthorpe 			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
14470f238ff5SLogan Gunthorpe 							nvmeq->sq_cmds);
144863223078SChristoph Hellwig 			if (nvmeq->sq_dma_addr) {
144963223078SChristoph Hellwig 				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
145063223078SChristoph Hellwig 				return 0;
145163223078SChristoph Hellwig 			}
1452bfac8e9fSAlan Mikhak 
14538a1d09a6SBenjamin Herrenschmidt 			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1454bfac8e9fSAlan Mikhak 		}
14550f238ff5SLogan Gunthorpe 	}
14560f238ff5SLogan Gunthorpe 
14578a1d09a6SBenjamin Herrenschmidt 	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
145857dacad5SJay Sternberg 				&nvmeq->sq_dma_addr, GFP_KERNEL);
145957dacad5SJay Sternberg 	if (!nvmeq->sq_cmds)
146057dacad5SJay Sternberg 		return -ENOMEM;
146157dacad5SJay Sternberg 	return 0;
146257dacad5SJay Sternberg }
146357dacad5SJay Sternberg 
1464a6ff7262SKeith Busch static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
146557dacad5SJay Sternberg {
1466147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[qid];
146757dacad5SJay Sternberg 
146862314e40SKeith Busch 	if (dev->ctrl.queue_count > qid)
146962314e40SKeith Busch 		return 0;
147057dacad5SJay Sternberg 
1471c1e0cc7eSBenjamin Herrenschmidt 	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
14728a1d09a6SBenjamin Herrenschmidt 	nvmeq->q_depth = depth;
14738a1d09a6SBenjamin Herrenschmidt 	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
147457dacad5SJay Sternberg 					 &nvmeq->cq_dma_addr, GFP_KERNEL);
147557dacad5SJay Sternberg 	if (!nvmeq->cqes)
147657dacad5SJay Sternberg 		goto free_nvmeq;
147757dacad5SJay Sternberg 
14788a1d09a6SBenjamin Herrenschmidt 	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
147957dacad5SJay Sternberg 		goto free_cqdma;
148057dacad5SJay Sternberg 
148157dacad5SJay Sternberg 	nvmeq->dev = dev;
14821ab0cd69SJens Axboe 	spin_lock_init(&nvmeq->sq_lock);
14833a7afd8eSChristoph Hellwig 	spin_lock_init(&nvmeq->cq_poll_lock);
148457dacad5SJay Sternberg 	nvmeq->cq_head = 0;
148557dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
148657dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
148757dacad5SJay Sternberg 	nvmeq->qid = qid;
1488d858e5f0SSagi Grimberg 	dev->ctrl.queue_count++;
148957dacad5SJay Sternberg 
1490147b27e4SSagi Grimberg 	return 0;
149157dacad5SJay Sternberg 
149257dacad5SJay Sternberg  free_cqdma:
14938a1d09a6SBenjamin Herrenschmidt 	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
149457dacad5SJay Sternberg 			  nvmeq->cq_dma_addr);
149557dacad5SJay Sternberg  free_nvmeq:
1496147b27e4SSagi Grimberg 	return -ENOMEM;
149757dacad5SJay Sternberg }
149857dacad5SJay Sternberg 
1499dca51e78SChristoph Hellwig static int queue_request_irq(struct nvme_queue *nvmeq)
150057dacad5SJay Sternberg {
15010ff199cbSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
15020ff199cbSChristoph Hellwig 	int nr = nvmeq->dev->ctrl.instance;
15030ff199cbSChristoph Hellwig 
15040ff199cbSChristoph Hellwig 	if (use_threaded_interrupts) {
15050ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
15060ff199cbSChristoph Hellwig 				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
15070ff199cbSChristoph Hellwig 	} else {
15080ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
15090ff199cbSChristoph Hellwig 				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
15100ff199cbSChristoph Hellwig 	}
151157dacad5SJay Sternberg }
151257dacad5SJay Sternberg 
151357dacad5SJay Sternberg static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
151457dacad5SJay Sternberg {
151557dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
151657dacad5SJay Sternberg 
151757dacad5SJay Sternberg 	nvmeq->sq_tail = 0;
151804f3eafdSJens Axboe 	nvmeq->last_sq_tail = 0;
151957dacad5SJay Sternberg 	nvmeq->cq_head = 0;
152057dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
152157dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
15228a1d09a6SBenjamin Herrenschmidt 	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1523f9f38e33SHelen Koike 	nvme_dbbuf_init(dev, nvmeq, qid);
152457dacad5SJay Sternberg 	dev->online_queues++;
15253a7afd8eSChristoph Hellwig 	wmb(); /* ensure the first interrupt sees the initialization */
152657dacad5SJay Sternberg }
152757dacad5SJay Sternberg 
15284b04cc6aSJens Axboe static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
152957dacad5SJay Sternberg {
153057dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
153157dacad5SJay Sternberg 	int result;
15327c349ddeSKeith Busch 	u16 vector = 0;
153357dacad5SJay Sternberg 
1534d1ed6aa1SChristoph Hellwig 	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1535d1ed6aa1SChristoph Hellwig 
153622b55601SKeith Busch 	/*
153722b55601SKeith Busch 	 * A queue's vector matches the queue identifier unless the controller
153822b55601SKeith Busch 	 * has only one vector available.
153922b55601SKeith Busch 	 */
15404b04cc6aSJens Axboe 	if (!polled)
1541a8e3e0bbSJianchao Wang 		vector = dev->num_vecs == 1 ? 0 : qid;
15424b04cc6aSJens Axboe 	else
15437c349ddeSKeith Busch 		set_bit(NVMEQ_POLLED, &nvmeq->flags);
15444b04cc6aSJens Axboe 
1545a8e3e0bbSJianchao Wang 	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
1546ded45505SKeith Busch 	if (result)
1547ded45505SKeith Busch 		return result;
154857dacad5SJay Sternberg 
154957dacad5SJay Sternberg 	result = adapter_alloc_sq(dev, qid, nvmeq);
155057dacad5SJay Sternberg 	if (result < 0)
1551ded45505SKeith Busch 		return result;
1552ded45505SKeith Busch 	else if (result)
155357dacad5SJay Sternberg 		goto release_cq;
155457dacad5SJay Sternberg 
1555a8e3e0bbSJianchao Wang 	nvmeq->cq_vector = vector;
1556161b8be2SKeith Busch 	nvme_init_queue(nvmeq, qid);
15574b04cc6aSJens Axboe 
15587c349ddeSKeith Busch 	if (!polled) {
15597c349ddeSKeith Busch 		nvmeq->cq_vector = vector;
1560dca51e78SChristoph Hellwig 		result = queue_request_irq(nvmeq);
156157dacad5SJay Sternberg 		if (result < 0)
156257dacad5SJay Sternberg 			goto release_sq;
15634b04cc6aSJens Axboe 	}
156457dacad5SJay Sternberg 
15654e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
156657dacad5SJay Sternberg 	return result;
156757dacad5SJay Sternberg 
156857dacad5SJay Sternberg release_sq:
1569f25a2dfcSJianchao Wang 	dev->online_queues--;
157057dacad5SJay Sternberg 	adapter_delete_sq(dev, qid);
157157dacad5SJay Sternberg release_cq:
157257dacad5SJay Sternberg 	adapter_delete_cq(dev, qid);
157357dacad5SJay Sternberg 	return result;
157457dacad5SJay Sternberg }
157557dacad5SJay Sternberg 
1576f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_admin_ops = {
157757dacad5SJay Sternberg 	.queue_rq	= nvme_queue_rq,
157877f02a7aSChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
157957dacad5SJay Sternberg 	.init_hctx	= nvme_admin_init_hctx,
158057dacad5SJay Sternberg 	.exit_hctx      = nvme_admin_exit_hctx,
15810350815aSChristoph Hellwig 	.init_request	= nvme_init_request,
158257dacad5SJay Sternberg 	.timeout	= nvme_timeout,
158357dacad5SJay Sternberg };
158457dacad5SJay Sternberg 
1585f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_ops = {
1586376f7ef8SChristoph Hellwig 	.queue_rq	= nvme_queue_rq,
1587376f7ef8SChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
1588376f7ef8SChristoph Hellwig 	.commit_rqs	= nvme_commit_rqs,
1589376f7ef8SChristoph Hellwig 	.init_hctx	= nvme_init_hctx,
1590376f7ef8SChristoph Hellwig 	.init_request	= nvme_init_request,
1591376f7ef8SChristoph Hellwig 	.map_queues	= nvme_pci_map_queues,
1592376f7ef8SChristoph Hellwig 	.timeout	= nvme_timeout,
1593c6d962aeSChristoph Hellwig 	.poll		= nvme_poll,
1594dabcefabSJens Axboe };
1595dabcefabSJens Axboe 
159657dacad5SJay Sternberg static void nvme_dev_remove_admin(struct nvme_dev *dev)
159757dacad5SJay Sternberg {
15981c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
159969d9a99cSKeith Busch 		/*
160069d9a99cSKeith Busch 		 * If the controller was reset during removal, it's possible
160169d9a99cSKeith Busch 		 * user requests may be waiting on a stopped queue. Start the
160269d9a99cSKeith Busch 		 * queue to flush these to completion.
160369d9a99cSKeith Busch 		 */
1604c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
16051c63dc66SChristoph Hellwig 		blk_cleanup_queue(dev->ctrl.admin_q);
160657dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->admin_tagset);
160757dacad5SJay Sternberg 	}
160857dacad5SJay Sternberg }
160957dacad5SJay Sternberg 
161057dacad5SJay Sternberg static int nvme_alloc_admin_tags(struct nvme_dev *dev)
161157dacad5SJay Sternberg {
16121c63dc66SChristoph Hellwig 	if (!dev->ctrl.admin_q) {
161357dacad5SJay Sternberg 		dev->admin_tagset.ops = &nvme_mq_admin_ops;
161457dacad5SJay Sternberg 		dev->admin_tagset.nr_hw_queues = 1;
1615e3e9d50cSKeith Busch 
161638dabe21SKeith Busch 		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
161757dacad5SJay Sternberg 		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
161857dacad5SJay Sternberg 		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1619d43f1ccfSChristoph Hellwig 		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1620d3484991SJens Axboe 		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
162157dacad5SJay Sternberg 		dev->admin_tagset.driver_data = dev;
162257dacad5SJay Sternberg 
162357dacad5SJay Sternberg 		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
162457dacad5SJay Sternberg 			return -ENOMEM;
162534b6c231SSagi Grimberg 		dev->ctrl.admin_tagset = &dev->admin_tagset;
162657dacad5SJay Sternberg 
16271c63dc66SChristoph Hellwig 		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
16281c63dc66SChristoph Hellwig 		if (IS_ERR(dev->ctrl.admin_q)) {
162957dacad5SJay Sternberg 			blk_mq_free_tag_set(&dev->admin_tagset);
163057dacad5SJay Sternberg 			return -ENOMEM;
163157dacad5SJay Sternberg 		}
16321c63dc66SChristoph Hellwig 		if (!blk_get_queue(dev->ctrl.admin_q)) {
163357dacad5SJay Sternberg 			nvme_dev_remove_admin(dev);
16341c63dc66SChristoph Hellwig 			dev->ctrl.admin_q = NULL;
163557dacad5SJay Sternberg 			return -ENODEV;
163657dacad5SJay Sternberg 		}
163757dacad5SJay Sternberg 	} else
1638c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
163957dacad5SJay Sternberg 
164057dacad5SJay Sternberg 	return 0;
164157dacad5SJay Sternberg }
164257dacad5SJay Sternberg 
164397f6ef64SXu Yu static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
164497f6ef64SXu Yu {
164597f6ef64SXu Yu 	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
164697f6ef64SXu Yu }
164797f6ef64SXu Yu 
164897f6ef64SXu Yu static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
164997f6ef64SXu Yu {
165097f6ef64SXu Yu 	struct pci_dev *pdev = to_pci_dev(dev->dev);
165197f6ef64SXu Yu 
165297f6ef64SXu Yu 	if (size <= dev->bar_mapped_size)
165397f6ef64SXu Yu 		return 0;
165497f6ef64SXu Yu 	if (size > pci_resource_len(pdev, 0))
165597f6ef64SXu Yu 		return -ENOMEM;
165697f6ef64SXu Yu 	if (dev->bar)
165797f6ef64SXu Yu 		iounmap(dev->bar);
165897f6ef64SXu Yu 	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
165997f6ef64SXu Yu 	if (!dev->bar) {
166097f6ef64SXu Yu 		dev->bar_mapped_size = 0;
166197f6ef64SXu Yu 		return -ENOMEM;
166297f6ef64SXu Yu 	}
166397f6ef64SXu Yu 	dev->bar_mapped_size = size;
166497f6ef64SXu Yu 	dev->dbs = dev->bar + NVME_REG_DBS;
166597f6ef64SXu Yu 
166697f6ef64SXu Yu 	return 0;
166797f6ef64SXu Yu }
166897f6ef64SXu Yu 
166901ad0990SSagi Grimberg static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
167057dacad5SJay Sternberg {
167157dacad5SJay Sternberg 	int result;
167257dacad5SJay Sternberg 	u32 aqa;
167357dacad5SJay Sternberg 	struct nvme_queue *nvmeq;
167457dacad5SJay Sternberg 
167597f6ef64SXu Yu 	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
167697f6ef64SXu Yu 	if (result < 0)
167797f6ef64SXu Yu 		return result;
167897f6ef64SXu Yu 
16798ef2074dSGabriel Krisman Bertazi 	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
168020d0dfe6SSagi Grimberg 				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
168157dacad5SJay Sternberg 
16827a67cbeaSChristoph Hellwig 	if (dev->subsystem &&
16837a67cbeaSChristoph Hellwig 	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
16847a67cbeaSChristoph Hellwig 		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
168557dacad5SJay Sternberg 
1686b5b05048SSagi Grimberg 	result = nvme_disable_ctrl(&dev->ctrl);
168757dacad5SJay Sternberg 	if (result < 0)
168857dacad5SJay Sternberg 		return result;
168957dacad5SJay Sternberg 
1690a6ff7262SKeith Busch 	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1691147b27e4SSagi Grimberg 	if (result)
1692147b27e4SSagi Grimberg 		return result;
169357dacad5SJay Sternberg 
1694147b27e4SSagi Grimberg 	nvmeq = &dev->queues[0];
169557dacad5SJay Sternberg 	aqa = nvmeq->q_depth - 1;
169657dacad5SJay Sternberg 	aqa |= aqa << 16;
169757dacad5SJay Sternberg 
16987a67cbeaSChristoph Hellwig 	writel(aqa, dev->bar + NVME_REG_AQA);
16997a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
17007a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
170157dacad5SJay Sternberg 
1702c0f2f45bSSagi Grimberg 	result = nvme_enable_ctrl(&dev->ctrl);
170357dacad5SJay Sternberg 	if (result)
1704d4875622SKeith Busch 		return result;
170557dacad5SJay Sternberg 
170657dacad5SJay Sternberg 	nvmeq->cq_vector = 0;
1707161b8be2SKeith Busch 	nvme_init_queue(nvmeq, 0);
1708dca51e78SChristoph Hellwig 	result = queue_request_irq(nvmeq);
170957dacad5SJay Sternberg 	if (result) {
17107c349ddeSKeith Busch 		dev->online_queues--;
1711d4875622SKeith Busch 		return result;
171257dacad5SJay Sternberg 	}
171357dacad5SJay Sternberg 
17144e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
171557dacad5SJay Sternberg 	return result;
171657dacad5SJay Sternberg }
171757dacad5SJay Sternberg 
1718749941f2SChristoph Hellwig static int nvme_create_io_queues(struct nvme_dev *dev)
171957dacad5SJay Sternberg {
17204b04cc6aSJens Axboe 	unsigned i, max, rw_queues;
1721749941f2SChristoph Hellwig 	int ret = 0;
172257dacad5SJay Sternberg 
1723d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1724a6ff7262SKeith Busch 		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1725749941f2SChristoph Hellwig 			ret = -ENOMEM;
172657dacad5SJay Sternberg 			break;
1727749941f2SChristoph Hellwig 		}
1728749941f2SChristoph Hellwig 	}
172957dacad5SJay Sternberg 
1730d858e5f0SSagi Grimberg 	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1731e20ba6e1SChristoph Hellwig 	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1732e20ba6e1SChristoph Hellwig 		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1733e20ba6e1SChristoph Hellwig 				dev->io_queues[HCTX_TYPE_READ];
17344b04cc6aSJens Axboe 	} else {
17354b04cc6aSJens Axboe 		rw_queues = max;
17364b04cc6aSJens Axboe 	}
17374b04cc6aSJens Axboe 
1738949928c1SKeith Busch 	for (i = dev->online_queues; i <= max; i++) {
17394b04cc6aSJens Axboe 		bool polled = i > rw_queues;
17404b04cc6aSJens Axboe 
17414b04cc6aSJens Axboe 		ret = nvme_create_queue(&dev->queues[i], i, polled);
1742d4875622SKeith Busch 		if (ret)
174357dacad5SJay Sternberg 			break;
174457dacad5SJay Sternberg 	}
174557dacad5SJay Sternberg 
1746749941f2SChristoph Hellwig 	/*
1747749941f2SChristoph Hellwig 	 * Ignore failing Create SQ/CQ commands, we can continue with less
17488adb8c14SMinwoo Im 	 * than the desired amount of queues, and even a controller without
17498adb8c14SMinwoo Im 	 * I/O queues can still be used to issue admin commands.  This might
1750749941f2SChristoph Hellwig 	 * be useful to upgrade a buggy firmware for example.
1751749941f2SChristoph Hellwig 	 */
1752749941f2SChristoph Hellwig 	return ret >= 0 ? 0 : ret;
175357dacad5SJay Sternberg }
175457dacad5SJay Sternberg 
1755202021c1SStephen Bates static ssize_t nvme_cmb_show(struct device *dev,
1756202021c1SStephen Bates 			     struct device_attribute *attr,
1757202021c1SStephen Bates 			     char *buf)
1758202021c1SStephen Bates {
1759202021c1SStephen Bates 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1760202021c1SStephen Bates 
1761c965809cSStephen Bates 	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1762202021c1SStephen Bates 		       ndev->cmbloc, ndev->cmbsz);
1763202021c1SStephen Bates }
1764202021c1SStephen Bates static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1765202021c1SStephen Bates 
176688de4598SChristoph Hellwig static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
176757dacad5SJay Sternberg {
176888de4598SChristoph Hellwig 	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
176988de4598SChristoph Hellwig 
177088de4598SChristoph Hellwig 	return 1ULL << (12 + 4 * szu);
177188de4598SChristoph Hellwig }
177288de4598SChristoph Hellwig 
177388de4598SChristoph Hellwig static u32 nvme_cmb_size(struct nvme_dev *dev)
177488de4598SChristoph Hellwig {
177588de4598SChristoph Hellwig 	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
177688de4598SChristoph Hellwig }
177788de4598SChristoph Hellwig 
1778f65efd6dSChristoph Hellwig static void nvme_map_cmb(struct nvme_dev *dev)
177957dacad5SJay Sternberg {
178088de4598SChristoph Hellwig 	u64 size, offset;
178157dacad5SJay Sternberg 	resource_size_t bar_size;
178257dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
17838969f1f8SChristoph Hellwig 	int bar;
178457dacad5SJay Sternberg 
17859fe5c59fSKeith Busch 	if (dev->cmb_size)
17869fe5c59fSKeith Busch 		return;
17879fe5c59fSKeith Busch 
17887a67cbeaSChristoph Hellwig 	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1789f65efd6dSChristoph Hellwig 	if (!dev->cmbsz)
1790f65efd6dSChristoph Hellwig 		return;
1791202021c1SStephen Bates 	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
179257dacad5SJay Sternberg 
179388de4598SChristoph Hellwig 	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
179488de4598SChristoph Hellwig 	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
17958969f1f8SChristoph Hellwig 	bar = NVME_CMB_BIR(dev->cmbloc);
17968969f1f8SChristoph Hellwig 	bar_size = pci_resource_len(pdev, bar);
179757dacad5SJay Sternberg 
179857dacad5SJay Sternberg 	if (offset > bar_size)
1799f65efd6dSChristoph Hellwig 		return;
180057dacad5SJay Sternberg 
180157dacad5SJay Sternberg 	/*
180257dacad5SJay Sternberg 	 * Controllers may support a CMB size larger than their BAR,
180357dacad5SJay Sternberg 	 * for example, due to being behind a bridge. Reduce the CMB to
180457dacad5SJay Sternberg 	 * the reported size of the BAR
180557dacad5SJay Sternberg 	 */
180657dacad5SJay Sternberg 	if (size > bar_size - offset)
180757dacad5SJay Sternberg 		size = bar_size - offset;
180857dacad5SJay Sternberg 
18090f238ff5SLogan Gunthorpe 	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
18100f238ff5SLogan Gunthorpe 		dev_warn(dev->ctrl.device,
18110f238ff5SLogan Gunthorpe 			 "failed to register the CMB\n");
1812f65efd6dSChristoph Hellwig 		return;
18130f238ff5SLogan Gunthorpe 	}
18140f238ff5SLogan Gunthorpe 
181557dacad5SJay Sternberg 	dev->cmb_size = size;
18160f238ff5SLogan Gunthorpe 	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
18170f238ff5SLogan Gunthorpe 
18180f238ff5SLogan Gunthorpe 	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
18190f238ff5SLogan Gunthorpe 			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
18200f238ff5SLogan Gunthorpe 		pci_p2pmem_publish(pdev, true);
1821f65efd6dSChristoph Hellwig 
1822f65efd6dSChristoph Hellwig 	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1823f65efd6dSChristoph Hellwig 				    &dev_attr_cmb.attr, NULL))
1824f65efd6dSChristoph Hellwig 		dev_warn(dev->ctrl.device,
1825f65efd6dSChristoph Hellwig 			 "failed to add sysfs attribute for CMB\n");
182657dacad5SJay Sternberg }
182757dacad5SJay Sternberg 
182857dacad5SJay Sternberg static inline void nvme_release_cmb(struct nvme_dev *dev)
182957dacad5SJay Sternberg {
18300f238ff5SLogan Gunthorpe 	if (dev->cmb_size) {
1831f63572dfSJon Derrick 		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1832f63572dfSJon Derrick 					     &dev_attr_cmb.attr, NULL);
18330f238ff5SLogan Gunthorpe 		dev->cmb_size = 0;
1834f63572dfSJon Derrick 	}
183557dacad5SJay Sternberg }
183657dacad5SJay Sternberg 
183787ad72a5SChristoph Hellwig static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
183857dacad5SJay Sternberg {
18394033f35dSChristoph Hellwig 	u64 dma_addr = dev->host_mem_descs_dma;
184087ad72a5SChristoph Hellwig 	struct nvme_command c;
184187ad72a5SChristoph Hellwig 	int ret;
184287ad72a5SChristoph Hellwig 
184387ad72a5SChristoph Hellwig 	memset(&c, 0, sizeof(c));
184487ad72a5SChristoph Hellwig 	c.features.opcode	= nvme_admin_set_features;
184587ad72a5SChristoph Hellwig 	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
184687ad72a5SChristoph Hellwig 	c.features.dword11	= cpu_to_le32(bits);
184787ad72a5SChristoph Hellwig 	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
184887ad72a5SChristoph Hellwig 					      ilog2(dev->ctrl.page_size));
184987ad72a5SChristoph Hellwig 	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
185087ad72a5SChristoph Hellwig 	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
185187ad72a5SChristoph Hellwig 	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);
185287ad72a5SChristoph Hellwig 
185387ad72a5SChristoph Hellwig 	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
185487ad72a5SChristoph Hellwig 	if (ret) {
185587ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
185687ad72a5SChristoph Hellwig 			 "failed to set host mem (err %d, flags %#x).\n",
185787ad72a5SChristoph Hellwig 			 ret, bits);
185887ad72a5SChristoph Hellwig 	}
185987ad72a5SChristoph Hellwig 	return ret;
186087ad72a5SChristoph Hellwig }
186187ad72a5SChristoph Hellwig 
186287ad72a5SChristoph Hellwig static void nvme_free_host_mem(struct nvme_dev *dev)
186387ad72a5SChristoph Hellwig {
186487ad72a5SChristoph Hellwig 	int i;
186587ad72a5SChristoph Hellwig 
186687ad72a5SChristoph Hellwig 	for (i = 0; i < dev->nr_host_mem_descs; i++) {
186787ad72a5SChristoph Hellwig 		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
186887ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
186987ad72a5SChristoph Hellwig 
1870cc667f6dSLiviu Dudau 		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1871cc667f6dSLiviu Dudau 			       le64_to_cpu(desc->addr),
1872cc667f6dSLiviu Dudau 			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
187387ad72a5SChristoph Hellwig 	}
187487ad72a5SChristoph Hellwig 
187587ad72a5SChristoph Hellwig 	kfree(dev->host_mem_desc_bufs);
187687ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = NULL;
18774033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev,
18784033f35dSChristoph Hellwig 			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
18794033f35dSChristoph Hellwig 			dev->host_mem_descs, dev->host_mem_descs_dma);
188087ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
18817e5dd57eSMinwoo Im 	dev->nr_host_mem_descs = 0;
188287ad72a5SChristoph Hellwig }
188387ad72a5SChristoph Hellwig 
188492dc6895SChristoph Hellwig static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
188592dc6895SChristoph Hellwig 		u32 chunk_size)
188687ad72a5SChristoph Hellwig {
188787ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *descs;
188892dc6895SChristoph Hellwig 	u32 max_entries, len;
18894033f35dSChristoph Hellwig 	dma_addr_t descs_dma;
18902ee0e4edSDan Carpenter 	int i = 0;
189187ad72a5SChristoph Hellwig 	void **bufs;
18926fbcde66SMinwoo Im 	u64 size, tmp;
189387ad72a5SChristoph Hellwig 
189487ad72a5SChristoph Hellwig 	tmp = (preferred + chunk_size - 1);
189587ad72a5SChristoph Hellwig 	do_div(tmp, chunk_size);
189687ad72a5SChristoph Hellwig 	max_entries = tmp;
1897044a9df1SChristoph Hellwig 
1898044a9df1SChristoph Hellwig 	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1899044a9df1SChristoph Hellwig 		max_entries = dev->ctrl.hmmaxd;
1900044a9df1SChristoph Hellwig 
1901750afb08SLuis Chamberlain 	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
19024033f35dSChristoph Hellwig 				   &descs_dma, GFP_KERNEL);
190387ad72a5SChristoph Hellwig 	if (!descs)
190487ad72a5SChristoph Hellwig 		goto out;
190587ad72a5SChristoph Hellwig 
190687ad72a5SChristoph Hellwig 	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
190787ad72a5SChristoph Hellwig 	if (!bufs)
190887ad72a5SChristoph Hellwig 		goto out_free_descs;
190987ad72a5SChristoph Hellwig 
1910244a8fe4SMinwoo Im 	for (size = 0; size < preferred && i < max_entries; size += len) {
191187ad72a5SChristoph Hellwig 		dma_addr_t dma_addr;
191287ad72a5SChristoph Hellwig 
191350cdb7c6SChristoph Hellwig 		len = min_t(u64, chunk_size, preferred - size);
191487ad72a5SChristoph Hellwig 		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
191587ad72a5SChristoph Hellwig 				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
191687ad72a5SChristoph Hellwig 		if (!bufs[i])
191787ad72a5SChristoph Hellwig 			break;
191887ad72a5SChristoph Hellwig 
191987ad72a5SChristoph Hellwig 		descs[i].addr = cpu_to_le64(dma_addr);
192087ad72a5SChristoph Hellwig 		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
192187ad72a5SChristoph Hellwig 		i++;
192287ad72a5SChristoph Hellwig 	}
192387ad72a5SChristoph Hellwig 
192492dc6895SChristoph Hellwig 	if (!size)
192587ad72a5SChristoph Hellwig 		goto out_free_bufs;
192687ad72a5SChristoph Hellwig 
192787ad72a5SChristoph Hellwig 	dev->nr_host_mem_descs = i;
192887ad72a5SChristoph Hellwig 	dev->host_mem_size = size;
192987ad72a5SChristoph Hellwig 	dev->host_mem_descs = descs;
19304033f35dSChristoph Hellwig 	dev->host_mem_descs_dma = descs_dma;
193187ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = bufs;
193287ad72a5SChristoph Hellwig 	return 0;
193387ad72a5SChristoph Hellwig 
193487ad72a5SChristoph Hellwig out_free_bufs:
193587ad72a5SChristoph Hellwig 	while (--i >= 0) {
193687ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
193787ad72a5SChristoph Hellwig 
1938cc667f6dSLiviu Dudau 		dma_free_attrs(dev->dev, size, bufs[i],
1939cc667f6dSLiviu Dudau 			       le64_to_cpu(descs[i].addr),
1940cc667f6dSLiviu Dudau 			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
194187ad72a5SChristoph Hellwig 	}
194287ad72a5SChristoph Hellwig 
194387ad72a5SChristoph Hellwig 	kfree(bufs);
194487ad72a5SChristoph Hellwig out_free_descs:
19454033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
19464033f35dSChristoph Hellwig 			descs_dma);
194787ad72a5SChristoph Hellwig out:
194887ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
194987ad72a5SChristoph Hellwig 	return -ENOMEM;
195087ad72a5SChristoph Hellwig }
195187ad72a5SChristoph Hellwig 
195292dc6895SChristoph Hellwig static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
195392dc6895SChristoph Hellwig {
195492dc6895SChristoph Hellwig 	u32 chunk_size;
195592dc6895SChristoph Hellwig 
195692dc6895SChristoph Hellwig 	/* start big and work our way down */
195730f92d62SAkinobu Mita 	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1958044a9df1SChristoph Hellwig 	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
195992dc6895SChristoph Hellwig 	     chunk_size /= 2) {
196092dc6895SChristoph Hellwig 		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
196192dc6895SChristoph Hellwig 			if (!min || dev->host_mem_size >= min)
196292dc6895SChristoph Hellwig 				return 0;
196392dc6895SChristoph Hellwig 			nvme_free_host_mem(dev);
196492dc6895SChristoph Hellwig 		}
196592dc6895SChristoph Hellwig 	}
196692dc6895SChristoph Hellwig 
196792dc6895SChristoph Hellwig 	return -ENOMEM;
196892dc6895SChristoph Hellwig }
196992dc6895SChristoph Hellwig 
19709620cfbaSChristoph Hellwig static int nvme_setup_host_mem(struct nvme_dev *dev)
197187ad72a5SChristoph Hellwig {
197287ad72a5SChristoph Hellwig 	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
197387ad72a5SChristoph Hellwig 	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
197487ad72a5SChristoph Hellwig 	u64 min = (u64)dev->ctrl.hmmin * 4096;
197587ad72a5SChristoph Hellwig 	u32 enable_bits = NVME_HOST_MEM_ENABLE;
19766fbcde66SMinwoo Im 	int ret;
197787ad72a5SChristoph Hellwig 
197887ad72a5SChristoph Hellwig 	preferred = min(preferred, max);
197987ad72a5SChristoph Hellwig 	if (min > max) {
198087ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
198187ad72a5SChristoph Hellwig 			"min host memory (%lld MiB) above limit (%d MiB).\n",
198287ad72a5SChristoph Hellwig 			min >> ilog2(SZ_1M), max_host_mem_size_mb);
198387ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
19849620cfbaSChristoph Hellwig 		return 0;
198587ad72a5SChristoph Hellwig 	}
198687ad72a5SChristoph Hellwig 
198787ad72a5SChristoph Hellwig 	/*
198887ad72a5SChristoph Hellwig 	 * If we already have a buffer allocated check if we can reuse it.
198987ad72a5SChristoph Hellwig 	 */
199087ad72a5SChristoph Hellwig 	if (dev->host_mem_descs) {
199187ad72a5SChristoph Hellwig 		if (dev->host_mem_size >= min)
199287ad72a5SChristoph Hellwig 			enable_bits |= NVME_HOST_MEM_RETURN;
199387ad72a5SChristoph Hellwig 		else
199487ad72a5SChristoph Hellwig 			nvme_free_host_mem(dev);
199587ad72a5SChristoph Hellwig 	}
199687ad72a5SChristoph Hellwig 
199787ad72a5SChristoph Hellwig 	if (!dev->host_mem_descs) {
199892dc6895SChristoph Hellwig 		if (nvme_alloc_host_mem(dev, min, preferred)) {
199992dc6895SChristoph Hellwig 			dev_warn(dev->ctrl.device,
200092dc6895SChristoph Hellwig 				"failed to allocate host memory buffer.\n");
20019620cfbaSChristoph Hellwig 			return 0; /* controller must work without HMB */
200287ad72a5SChristoph Hellwig 		}
200387ad72a5SChristoph Hellwig 
200492dc6895SChristoph Hellwig 		dev_info(dev->ctrl.device,
200592dc6895SChristoph Hellwig 			"allocated %lld MiB host memory buffer.\n",
200692dc6895SChristoph Hellwig 			dev->host_mem_size >> ilog2(SZ_1M));
200792dc6895SChristoph Hellwig 	}
200892dc6895SChristoph Hellwig 
20099620cfbaSChristoph Hellwig 	ret = nvme_set_host_mem(dev, enable_bits);
20109620cfbaSChristoph Hellwig 	if (ret)
201187ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
20129620cfbaSChristoph Hellwig 	return ret;
201357dacad5SJay Sternberg }
201457dacad5SJay Sternberg 
2015612b7286SMing Lei /*
2016612b7286SMing Lei  * nirqs is the number of interrupts available for write and read
2017612b7286SMing Lei  * queues. The core already reserved an interrupt for the admin queue.
2018612b7286SMing Lei  */
2019612b7286SMing Lei static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
20203b6592f7SJens Axboe {
2021612b7286SMing Lei 	struct nvme_dev *dev = affd->priv;
2022612b7286SMing Lei 	unsigned int nr_read_queues;
2023c45b1fa2SMing Lei 
20243b6592f7SJens Axboe 	/*
2025612b7286SMing Lei 	 * If there is no interupt available for queues, ensure that
2026612b7286SMing Lei 	 * the default queue is set to 1. The affinity set size is
2027612b7286SMing Lei 	 * also set to one, but the irq core ignores it for this case.
2028612b7286SMing Lei 	 *
2029612b7286SMing Lei 	 * If only one interrupt is available or 'write_queue' == 0, combine
2030612b7286SMing Lei 	 * write and read queues.
2031612b7286SMing Lei 	 *
2032612b7286SMing Lei 	 * If 'write_queues' > 0, ensure it leaves room for at least one read
2033612b7286SMing Lei 	 * queue.
20343b6592f7SJens Axboe 	 */
2035612b7286SMing Lei 	if (!nrirqs) {
2036612b7286SMing Lei 		nrirqs = 1;
2037612b7286SMing Lei 		nr_read_queues = 0;
2038612b7286SMing Lei 	} else if (nrirqs == 1 || !write_queues) {
2039612b7286SMing Lei 		nr_read_queues = 0;
2040612b7286SMing Lei 	} else if (write_queues >= nrirqs) {
2041612b7286SMing Lei 		nr_read_queues = 1;
20423b6592f7SJens Axboe 	} else {
2043612b7286SMing Lei 		nr_read_queues = nrirqs - write_queues;
20443b6592f7SJens Axboe 	}
2045612b7286SMing Lei 
2046612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2047612b7286SMing Lei 	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2048612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2049612b7286SMing Lei 	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2050612b7286SMing Lei 	affd->nr_sets = nr_read_queues ? 2 : 1;
20513b6592f7SJens Axboe }
20523b6592f7SJens Axboe 
20536451fe73SJens Axboe static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
20543b6592f7SJens Axboe {
20553b6592f7SJens Axboe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
20563b6592f7SJens Axboe 	struct irq_affinity affd = {
20573b6592f7SJens Axboe 		.pre_vectors	= 1,
2058612b7286SMing Lei 		.calc_sets	= nvme_calc_irq_sets,
2059612b7286SMing Lei 		.priv		= dev,
20603b6592f7SJens Axboe 	};
20616451fe73SJens Axboe 	unsigned int irq_queues, this_p_queues;
2062dad77d63SMinwoo Im 	unsigned int nr_cpus = num_possible_cpus();
20636451fe73SJens Axboe 
20646451fe73SJens Axboe 	/*
20656451fe73SJens Axboe 	 * Poll queues don't need interrupts, but we need at least one IO
20666451fe73SJens Axboe 	 * queue left over for non-polled IO.
20676451fe73SJens Axboe 	 */
20686451fe73SJens Axboe 	this_p_queues = poll_queues;
20696451fe73SJens Axboe 	if (this_p_queues >= nr_io_queues) {
20706451fe73SJens Axboe 		this_p_queues = nr_io_queues - 1;
20716451fe73SJens Axboe 		irq_queues = 1;
20726451fe73SJens Axboe 	} else {
2073dad77d63SMinwoo Im 		if (nr_cpus < nr_io_queues - this_p_queues)
2074dad77d63SMinwoo Im 			irq_queues = nr_cpus + 1;
2075dad77d63SMinwoo Im 		else
2076c45b1fa2SMing Lei 			irq_queues = nr_io_queues - this_p_queues + 1;
20776451fe73SJens Axboe 	}
20786451fe73SJens Axboe 	dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
20793b6592f7SJens Axboe 
2080612b7286SMing Lei 	/* Initialize for the single interrupt case */
2081612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2082612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_READ] = 0;
20833b6592f7SJens Axboe 
2084612b7286SMing Lei 	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
20853b6592f7SJens Axboe 			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
20863b6592f7SJens Axboe }
20873b6592f7SJens Axboe 
20888fae268bSKeith Busch static void nvme_disable_io_queues(struct nvme_dev *dev)
20898fae268bSKeith Busch {
20908fae268bSKeith Busch 	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
20918fae268bSKeith Busch 		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
20928fae268bSKeith Busch }
20938fae268bSKeith Busch 
209457dacad5SJay Sternberg static int nvme_setup_io_queues(struct nvme_dev *dev)
209557dacad5SJay Sternberg {
2096147b27e4SSagi Grimberg 	struct nvme_queue *adminq = &dev->queues[0];
209757dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
209897f6ef64SXu Yu 	int result, nr_io_queues;
209997f6ef64SXu Yu 	unsigned long size;
210057dacad5SJay Sternberg 
21013b6592f7SJens Axboe 	nr_io_queues = max_io_queues();
21029a0be7abSChristoph Hellwig 	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
21039a0be7abSChristoph Hellwig 	if (result < 0)
210457dacad5SJay Sternberg 		return result;
21059a0be7abSChristoph Hellwig 
2106f5fa90dcSChristoph Hellwig 	if (nr_io_queues == 0)
2107a5229050SKeith Busch 		return 0;
210857dacad5SJay Sternberg 
21094e224106SChristoph Hellwig 	clear_bit(NVMEQ_ENABLED, &adminq->flags);
21104e224106SChristoph Hellwig 
21110f238ff5SLogan Gunthorpe 	if (dev->cmb_use_sqes) {
211257dacad5SJay Sternberg 		result = nvme_cmb_qdepth(dev, nr_io_queues,
211357dacad5SJay Sternberg 				sizeof(struct nvme_command));
211457dacad5SJay Sternberg 		if (result > 0)
211557dacad5SJay Sternberg 			dev->q_depth = result;
211657dacad5SJay Sternberg 		else
21170f238ff5SLogan Gunthorpe 			dev->cmb_use_sqes = false;
211857dacad5SJay Sternberg 	}
211957dacad5SJay Sternberg 
212057dacad5SJay Sternberg 	do {
212197f6ef64SXu Yu 		size = db_bar_size(dev, nr_io_queues);
212297f6ef64SXu Yu 		result = nvme_remap_bar(dev, size);
212397f6ef64SXu Yu 		if (!result)
212457dacad5SJay Sternberg 			break;
212557dacad5SJay Sternberg 		if (!--nr_io_queues)
212657dacad5SJay Sternberg 			return -ENOMEM;
212757dacad5SJay Sternberg 	} while (1);
212857dacad5SJay Sternberg 	adminq->q_db = dev->dbs;
212957dacad5SJay Sternberg 
21308fae268bSKeith Busch  retry:
213157dacad5SJay Sternberg 	/* Deregister the admin queue's interrupt */
21320ff199cbSChristoph Hellwig 	pci_free_irq(pdev, 0, adminq);
213357dacad5SJay Sternberg 
213457dacad5SJay Sternberg 	/*
213557dacad5SJay Sternberg 	 * If we enable msix early due to not intx, disable it again before
213657dacad5SJay Sternberg 	 * setting up the full range we need.
213757dacad5SJay Sternberg 	 */
2138dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
21393b6592f7SJens Axboe 
21403b6592f7SJens Axboe 	result = nvme_setup_irqs(dev, nr_io_queues);
214122b55601SKeith Busch 	if (result <= 0)
2142dca51e78SChristoph Hellwig 		return -EIO;
21433b6592f7SJens Axboe 
214422b55601SKeith Busch 	dev->num_vecs = result;
21454b04cc6aSJens Axboe 	result = max(result - 1, 1);
2146e20ba6e1SChristoph Hellwig 	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
214757dacad5SJay Sternberg 
214857dacad5SJay Sternberg 	/*
214957dacad5SJay Sternberg 	 * Should investigate if there's a performance win from allocating
215057dacad5SJay Sternberg 	 * more queues than interrupt vectors; it might allow the submission
215157dacad5SJay Sternberg 	 * path to scale better, even if the receive path is limited by the
215257dacad5SJay Sternberg 	 * number of interrupts.
215357dacad5SJay Sternberg 	 */
2154dca51e78SChristoph Hellwig 	result = queue_request_irq(adminq);
21557c349ddeSKeith Busch 	if (result)
2156d4875622SKeith Busch 		return result;
21574e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &adminq->flags);
21588fae268bSKeith Busch 
21598fae268bSKeith Busch 	result = nvme_create_io_queues(dev);
21608fae268bSKeith Busch 	if (result || dev->online_queues < 2)
21618fae268bSKeith Busch 		return result;
21628fae268bSKeith Busch 
21638fae268bSKeith Busch 	if (dev->online_queues - 1 < dev->max_qid) {
21648fae268bSKeith Busch 		nr_io_queues = dev->online_queues - 1;
21658fae268bSKeith Busch 		nvme_disable_io_queues(dev);
21668fae268bSKeith Busch 		nvme_suspend_io_queues(dev);
21678fae268bSKeith Busch 		goto retry;
21688fae268bSKeith Busch 	}
21698fae268bSKeith Busch 	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
21708fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_DEFAULT],
21718fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_READ],
21728fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_POLL]);
21738fae268bSKeith Busch 	return 0;
217457dacad5SJay Sternberg }
217557dacad5SJay Sternberg 
21762a842acaSChristoph Hellwig static void nvme_del_queue_end(struct request *req, blk_status_t error)
2177db3cbfffSKeith Busch {
2178db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
2179db3cbfffSKeith Busch 
2180db3cbfffSKeith Busch 	blk_mq_free_request(req);
2181d1ed6aa1SChristoph Hellwig 	complete(&nvmeq->delete_done);
2182db3cbfffSKeith Busch }
2183db3cbfffSKeith Busch 
21842a842acaSChristoph Hellwig static void nvme_del_cq_end(struct request *req, blk_status_t error)
2185db3cbfffSKeith Busch {
2186db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
2187db3cbfffSKeith Busch 
2188d1ed6aa1SChristoph Hellwig 	if (error)
2189d1ed6aa1SChristoph Hellwig 		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
2190db3cbfffSKeith Busch 
2191db3cbfffSKeith Busch 	nvme_del_queue_end(req, error);
2192db3cbfffSKeith Busch }
2193db3cbfffSKeith Busch 
2194db3cbfffSKeith Busch static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2195db3cbfffSKeith Busch {
2196db3cbfffSKeith Busch 	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2197db3cbfffSKeith Busch 	struct request *req;
2198db3cbfffSKeith Busch 	struct nvme_command cmd;
2199db3cbfffSKeith Busch 
2200db3cbfffSKeith Busch 	memset(&cmd, 0, sizeof(cmd));
2201db3cbfffSKeith Busch 	cmd.delete_queue.opcode = opcode;
2202db3cbfffSKeith Busch 	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2203db3cbfffSKeith Busch 
2204eb71f435SChristoph Hellwig 	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
2205db3cbfffSKeith Busch 	if (IS_ERR(req))
2206db3cbfffSKeith Busch 		return PTR_ERR(req);
2207db3cbfffSKeith Busch 
2208db3cbfffSKeith Busch 	req->timeout = ADMIN_TIMEOUT;
2209db3cbfffSKeith Busch 	req->end_io_data = nvmeq;
2210db3cbfffSKeith Busch 
2211d1ed6aa1SChristoph Hellwig 	init_completion(&nvmeq->delete_done);
2212db3cbfffSKeith Busch 	blk_execute_rq_nowait(q, NULL, req, false,
2213db3cbfffSKeith Busch 			opcode == nvme_admin_delete_cq ?
2214db3cbfffSKeith Busch 				nvme_del_cq_end : nvme_del_queue_end);
2215db3cbfffSKeith Busch 	return 0;
2216db3cbfffSKeith Busch }
2217db3cbfffSKeith Busch 
22188fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
2219db3cbfffSKeith Busch {
22205271edd4SChristoph Hellwig 	int nr_queues = dev->online_queues - 1, sent = 0;
2221db3cbfffSKeith Busch 	unsigned long timeout;
2222db3cbfffSKeith Busch 
2223db3cbfffSKeith Busch  retry:
2224db3cbfffSKeith Busch 	timeout = ADMIN_TIMEOUT;
22255271edd4SChristoph Hellwig 	while (nr_queues > 0) {
22265271edd4SChristoph Hellwig 		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2227db3cbfffSKeith Busch 			break;
22285271edd4SChristoph Hellwig 		nr_queues--;
22295271edd4SChristoph Hellwig 		sent++;
22305271edd4SChristoph Hellwig 	}
2231d1ed6aa1SChristoph Hellwig 	while (sent) {
2232d1ed6aa1SChristoph Hellwig 		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2233d1ed6aa1SChristoph Hellwig 
2234d1ed6aa1SChristoph Hellwig 		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
22355271edd4SChristoph Hellwig 				timeout);
2236db3cbfffSKeith Busch 		if (timeout == 0)
22375271edd4SChristoph Hellwig 			return false;
2238d1ed6aa1SChristoph Hellwig 
2239d1ed6aa1SChristoph Hellwig 		/* handle any remaining CQEs */
2240d1ed6aa1SChristoph Hellwig 		if (opcode == nvme_admin_delete_cq &&
2241d1ed6aa1SChristoph Hellwig 		    !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
2242d1ed6aa1SChristoph Hellwig 			nvme_poll_irqdisable(nvmeq, -1);
2243d1ed6aa1SChristoph Hellwig 
2244d1ed6aa1SChristoph Hellwig 		sent--;
22455271edd4SChristoph Hellwig 		if (nr_queues)
2246db3cbfffSKeith Busch 			goto retry;
2247db3cbfffSKeith Busch 	}
22485271edd4SChristoph Hellwig 	return true;
2249db3cbfffSKeith Busch }
2250db3cbfffSKeith Busch 
225157dacad5SJay Sternberg /*
22522b1b7e78SJianchao Wang  * return error value only when tagset allocation failed
225357dacad5SJay Sternberg  */
225457dacad5SJay Sternberg static int nvme_dev_add(struct nvme_dev *dev)
225557dacad5SJay Sternberg {
22562b1b7e78SJianchao Wang 	int ret;
22572b1b7e78SJianchao Wang 
22585bae7f73SChristoph Hellwig 	if (!dev->ctrl.tagset) {
2259c6d962aeSChristoph Hellwig 		dev->tagset.ops = &nvme_mq_ops;
226057dacad5SJay Sternberg 		dev->tagset.nr_hw_queues = dev->online_queues - 1;
22618fe34be1Syangerkun 		dev->tagset.nr_maps = 2; /* default + read */
2262ed92ad37SChristoph Hellwig 		if (dev->io_queues[HCTX_TYPE_POLL])
2263ed92ad37SChristoph Hellwig 			dev->tagset.nr_maps++;
226457dacad5SJay Sternberg 		dev->tagset.timeout = NVME_IO_TIMEOUT;
226557dacad5SJay Sternberg 		dev->tagset.numa_node = dev_to_node(dev->dev);
226657dacad5SJay Sternberg 		dev->tagset.queue_depth =
226757dacad5SJay Sternberg 				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2268d43f1ccfSChristoph Hellwig 		dev->tagset.cmd_size = sizeof(struct nvme_iod);
226957dacad5SJay Sternberg 		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
227057dacad5SJay Sternberg 		dev->tagset.driver_data = dev;
227157dacad5SJay Sternberg 
22722b1b7e78SJianchao Wang 		ret = blk_mq_alloc_tag_set(&dev->tagset);
22732b1b7e78SJianchao Wang 		if (ret) {
22742b1b7e78SJianchao Wang 			dev_warn(dev->ctrl.device,
22752b1b7e78SJianchao Wang 				"IO queues tagset allocation failed %d\n", ret);
22762b1b7e78SJianchao Wang 			return ret;
22772b1b7e78SJianchao Wang 		}
22785bae7f73SChristoph Hellwig 		dev->ctrl.tagset = &dev->tagset;
2279949928c1SKeith Busch 	} else {
2280949928c1SKeith Busch 		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2281949928c1SKeith Busch 
2282949928c1SKeith Busch 		/* Free previously allocated queues that are no longer usable */
2283949928c1SKeith Busch 		nvme_free_queues(dev, dev->online_queues);
228457dacad5SJay Sternberg 	}
2285949928c1SKeith Busch 
2286e8fd41bbSMaxim Levitsky 	nvme_dbbuf_set(dev);
228757dacad5SJay Sternberg 	return 0;
228857dacad5SJay Sternberg }
228957dacad5SJay Sternberg 
2290b00a726aSKeith Busch static int nvme_pci_enable(struct nvme_dev *dev)
229157dacad5SJay Sternberg {
2292b00a726aSKeith Busch 	int result = -ENOMEM;
229357dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
229457dacad5SJay Sternberg 
229557dacad5SJay Sternberg 	if (pci_enable_device_mem(pdev))
229657dacad5SJay Sternberg 		return result;
229757dacad5SJay Sternberg 
229857dacad5SJay Sternberg 	pci_set_master(pdev);
229957dacad5SJay Sternberg 
23004fe06923SChristoph Hellwig 	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
230157dacad5SJay Sternberg 		goto disable;
230257dacad5SJay Sternberg 
23037a67cbeaSChristoph Hellwig 	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
230457dacad5SJay Sternberg 		result = -ENODEV;
2305b00a726aSKeith Busch 		goto disable;
230657dacad5SJay Sternberg 	}
230757dacad5SJay Sternberg 
230857dacad5SJay Sternberg 	/*
2309a5229050SKeith Busch 	 * Some devices and/or platforms don't advertise or work with INTx
2310a5229050SKeith Busch 	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2311a5229050SKeith Busch 	 * adjust this later.
231257dacad5SJay Sternberg 	 */
2313dca51e78SChristoph Hellwig 	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2314dca51e78SChristoph Hellwig 	if (result < 0)
2315dca51e78SChristoph Hellwig 		return result;
231657dacad5SJay Sternberg 
231720d0dfe6SSagi Grimberg 	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
23187a67cbeaSChristoph Hellwig 
231920d0dfe6SSagi Grimberg 	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2320b27c1e68Sweiping zhang 				io_queue_depth);
2321aa22c8e6SSagi Grimberg 	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
232220d0dfe6SSagi Grimberg 	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
23237a67cbeaSChristoph Hellwig 	dev->dbs = dev->bar + 4096;
2324c1e0cc7eSBenjamin Herrenschmidt 	dev->io_sqes = NVME_NVM_IOSQES;
23251f390c1fSStephan Günther 
23261f390c1fSStephan Günther 	/*
23271f390c1fSStephan Günther 	 * Temporary fix for the Apple controller found in the MacBook8,1 and
23281f390c1fSStephan Günther 	 * some MacBook7,1 to avoid controller resets and data loss.
23291f390c1fSStephan Günther 	 */
23301f390c1fSStephan Günther 	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
23311f390c1fSStephan Günther 		dev->q_depth = 2;
23329bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
23339bdcfb10SChristoph Hellwig 			"set queue depth=%u to work around controller resets\n",
23341f390c1fSStephan Günther 			dev->q_depth);
2335d554b5e1SMartin K. Petersen 	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2336d554b5e1SMartin K. Petersen 		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
233720d0dfe6SSagi Grimberg 		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2338d554b5e1SMartin K. Petersen 		dev->q_depth = 64;
2339d554b5e1SMartin K. Petersen 		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2340d554b5e1SMartin K. Petersen                         "set queue depth=%u\n", dev->q_depth);
23411f390c1fSStephan Günther 	}
23421f390c1fSStephan Günther 
2343f65efd6dSChristoph Hellwig 	nvme_map_cmb(dev);
2344202021c1SStephen Bates 
2345a0a3408eSKeith Busch 	pci_enable_pcie_error_reporting(pdev);
2346a0a3408eSKeith Busch 	pci_save_state(pdev);
234757dacad5SJay Sternberg 	return 0;
234857dacad5SJay Sternberg 
234957dacad5SJay Sternberg  disable:
235057dacad5SJay Sternberg 	pci_disable_device(pdev);
235157dacad5SJay Sternberg 	return result;
235257dacad5SJay Sternberg }
235357dacad5SJay Sternberg 
235457dacad5SJay Sternberg static void nvme_dev_unmap(struct nvme_dev *dev)
235557dacad5SJay Sternberg {
2356b00a726aSKeith Busch 	if (dev->bar)
2357b00a726aSKeith Busch 		iounmap(dev->bar);
2358a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(to_pci_dev(dev->dev));
2359b00a726aSKeith Busch }
2360b00a726aSKeith Busch 
2361b00a726aSKeith Busch static void nvme_pci_disable(struct nvme_dev *dev)
2362b00a726aSKeith Busch {
236357dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
236457dacad5SJay Sternberg 
2365dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
236657dacad5SJay Sternberg 
2367a0a3408eSKeith Busch 	if (pci_is_enabled(pdev)) {
2368a0a3408eSKeith Busch 		pci_disable_pcie_error_reporting(pdev);
236957dacad5SJay Sternberg 		pci_disable_device(pdev);
237057dacad5SJay Sternberg 	}
2371a0a3408eSKeith Busch }
237257dacad5SJay Sternberg 
2373a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
237457dacad5SJay Sternberg {
2375e43269e6SKeith Busch 	bool dead = true, freeze = false;
2376302ad8ccSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
237757dacad5SJay Sternberg 
237877bf25eaSKeith Busch 	mutex_lock(&dev->shutdown_lock);
2379302ad8ccSKeith Busch 	if (pci_is_enabled(pdev)) {
2380302ad8ccSKeith Busch 		u32 csts = readl(dev->bar + NVME_REG_CSTS);
2381302ad8ccSKeith Busch 
2382ebef7368SKeith Busch 		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2383e43269e6SKeith Busch 		    dev->ctrl.state == NVME_CTRL_RESETTING) {
2384e43269e6SKeith Busch 			freeze = true;
2385302ad8ccSKeith Busch 			nvme_start_freeze(&dev->ctrl);
2386e43269e6SKeith Busch 		}
2387302ad8ccSKeith Busch 		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2388302ad8ccSKeith Busch 			pdev->error_state  != pci_channel_io_normal);
238957dacad5SJay Sternberg 	}
2390c21377f8SGabriel Krisman Bertazi 
2391302ad8ccSKeith Busch 	/*
2392302ad8ccSKeith Busch 	 * Give the controller a chance to complete all entered requests if
2393302ad8ccSKeith Busch 	 * doing a safe shutdown.
2394302ad8ccSKeith Busch 	 */
2395e43269e6SKeith Busch 	if (!dead && shutdown && freeze)
2396302ad8ccSKeith Busch 		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
239787ad72a5SChristoph Hellwig 
23989a915a5bSJianchao Wang 	nvme_stop_queues(&dev->ctrl);
23999a915a5bSJianchao Wang 
240064ee0ac0SKeith Busch 	if (!dead && dev->ctrl.queue_count > 0) {
24018fae268bSKeith Busch 		nvme_disable_io_queues(dev);
2402a5cdb68cSKeith Busch 		nvme_disable_admin_queue(dev, shutdown);
240357dacad5SJay Sternberg 	}
24048fae268bSKeith Busch 	nvme_suspend_io_queues(dev);
24058fae268bSKeith Busch 	nvme_suspend_queue(&dev->queues[0]);
2406b00a726aSKeith Busch 	nvme_pci_disable(dev);
240757dacad5SJay Sternberg 
2408e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2409e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2410622b8b68SMing Lei 	blk_mq_tagset_wait_completed_request(&dev->tagset);
2411622b8b68SMing Lei 	blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
2412302ad8ccSKeith Busch 
2413302ad8ccSKeith Busch 	/*
2414302ad8ccSKeith Busch 	 * The driver will not be starting up queues again if shutting down so
2415302ad8ccSKeith Busch 	 * must flush all entered requests to their failed completion to avoid
2416302ad8ccSKeith Busch 	 * deadlocking blk-mq hot-cpu notifier.
2417302ad8ccSKeith Busch 	 */
2418c8e9e9b7SKeith Busch 	if (shutdown) {
2419302ad8ccSKeith Busch 		nvme_start_queues(&dev->ctrl);
2420c8e9e9b7SKeith Busch 		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2421c8e9e9b7SKeith Busch 			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2422c8e9e9b7SKeith Busch 	}
242377bf25eaSKeith Busch 	mutex_unlock(&dev->shutdown_lock);
242457dacad5SJay Sternberg }
242557dacad5SJay Sternberg 
242657dacad5SJay Sternberg static int nvme_setup_prp_pools(struct nvme_dev *dev)
242757dacad5SJay Sternberg {
242857dacad5SJay Sternberg 	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
242957dacad5SJay Sternberg 						PAGE_SIZE, PAGE_SIZE, 0);
243057dacad5SJay Sternberg 	if (!dev->prp_page_pool)
243157dacad5SJay Sternberg 		return -ENOMEM;
243257dacad5SJay Sternberg 
243357dacad5SJay Sternberg 	/* Optimisation for I/Os between 4k and 128k */
243457dacad5SJay Sternberg 	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
243557dacad5SJay Sternberg 						256, 256, 0);
243657dacad5SJay Sternberg 	if (!dev->prp_small_pool) {
243757dacad5SJay Sternberg 		dma_pool_destroy(dev->prp_page_pool);
243857dacad5SJay Sternberg 		return -ENOMEM;
243957dacad5SJay Sternberg 	}
244057dacad5SJay Sternberg 	return 0;
244157dacad5SJay Sternberg }
244257dacad5SJay Sternberg 
244357dacad5SJay Sternberg static void nvme_release_prp_pools(struct nvme_dev *dev)
244457dacad5SJay Sternberg {
244557dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_page_pool);
244657dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_small_pool);
244757dacad5SJay Sternberg }
244857dacad5SJay Sternberg 
24491673f1f0SChristoph Hellwig static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
245057dacad5SJay Sternberg {
24511673f1f0SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
245257dacad5SJay Sternberg 
2453f9f38e33SHelen Koike 	nvme_dbbuf_dma_free(dev);
245457dacad5SJay Sternberg 	put_device(dev->dev);
245557dacad5SJay Sternberg 	if (dev->tagset.tags)
245657dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->tagset);
24571c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q)
24581c63dc66SChristoph Hellwig 		blk_put_queue(dev->ctrl.admin_q);
245957dacad5SJay Sternberg 	kfree(dev->queues);
2460e286bcfcSScott Bauer 	free_opal_dev(dev->ctrl.opal_dev);
2461943e942eSJens Axboe 	mempool_destroy(dev->iod_mempool);
246257dacad5SJay Sternberg 	kfree(dev);
246357dacad5SJay Sternberg }
246457dacad5SJay Sternberg 
24657c1ce408SChaitanya Kulkarni static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2466f58944e2SKeith Busch {
2467d22524a4SChristoph Hellwig 	nvme_get_ctrl(&dev->ctrl);
246869d9a99cSKeith Busch 	nvme_dev_disable(dev, false);
24699f9cafc1SJianchao Wang 	nvme_kill_queues(&dev->ctrl);
247003e0f3a6SMing Lei 	if (!queue_work(nvme_wq, &dev->remove_work))
2471f58944e2SKeith Busch 		nvme_put_ctrl(&dev->ctrl);
2472f58944e2SKeith Busch }
2473f58944e2SKeith Busch 
2474fd634f41SChristoph Hellwig static void nvme_reset_work(struct work_struct *work)
247557dacad5SJay Sternberg {
2476d86c4d8eSChristoph Hellwig 	struct nvme_dev *dev =
2477d86c4d8eSChristoph Hellwig 		container_of(work, struct nvme_dev, ctrl.reset_work);
2478a98e58e5SScott Bauer 	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2479e71afda4SChaitanya Kulkarni 	int result;
24802b1b7e78SJianchao Wang 	enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
248157dacad5SJay Sternberg 
2482e71afda4SChaitanya Kulkarni 	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2483e71afda4SChaitanya Kulkarni 		result = -ENODEV;
2484fd634f41SChristoph Hellwig 		goto out;
2485e71afda4SChaitanya Kulkarni 	}
2486fd634f41SChristoph Hellwig 
2487fd634f41SChristoph Hellwig 	/*
2488fd634f41SChristoph Hellwig 	 * If we're called to reset a live controller first shut it down before
2489fd634f41SChristoph Hellwig 	 * moving on.
2490fd634f41SChristoph Hellwig 	 */
2491b00a726aSKeith Busch 	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2492a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2493d6135c3aSKeith Busch 	nvme_sync_queues(&dev->ctrl);
2494fd634f41SChristoph Hellwig 
24955c959d73SKeith Busch 	mutex_lock(&dev->shutdown_lock);
2496b00a726aSKeith Busch 	result = nvme_pci_enable(dev);
249757dacad5SJay Sternberg 	if (result)
24984726bcf3SKeith Busch 		goto out_unlock;
249957dacad5SJay Sternberg 
250001ad0990SSagi Grimberg 	result = nvme_pci_configure_admin_queue(dev);
250157dacad5SJay Sternberg 	if (result)
25024726bcf3SKeith Busch 		goto out_unlock;
250357dacad5SJay Sternberg 
250457dacad5SJay Sternberg 	result = nvme_alloc_admin_tags(dev);
250557dacad5SJay Sternberg 	if (result)
25064726bcf3SKeith Busch 		goto out_unlock;
250757dacad5SJay Sternberg 
2508943e942eSJens Axboe 	/*
2509943e942eSJens Axboe 	 * Limit the max command size to prevent iod->sg allocations going
2510943e942eSJens Axboe 	 * over a single page.
2511943e942eSJens Axboe 	 */
25127637de31SChristoph Hellwig 	dev->ctrl.max_hw_sectors = min_t(u32,
25137637de31SChristoph Hellwig 		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2514943e942eSJens Axboe 	dev->ctrl.max_segments = NVME_MAX_SEGS;
2515a48bc520SChristoph Hellwig 
2516a48bc520SChristoph Hellwig 	/*
2517a48bc520SChristoph Hellwig 	 * Don't limit the IOMMU merged segment size.
2518a48bc520SChristoph Hellwig 	 */
2519a48bc520SChristoph Hellwig 	dma_set_max_seg_size(dev->dev, 0xffffffff);
2520a48bc520SChristoph Hellwig 
25215c959d73SKeith Busch 	mutex_unlock(&dev->shutdown_lock);
25225c959d73SKeith Busch 
25235c959d73SKeith Busch 	/*
25245c959d73SKeith Busch 	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
25255c959d73SKeith Busch 	 * initializing procedure here.
25265c959d73SKeith Busch 	 */
25275c959d73SKeith Busch 	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
25285c959d73SKeith Busch 		dev_warn(dev->ctrl.device,
25295c959d73SKeith Busch 			"failed to mark controller CONNECTING\n");
2530cee6c269SMinwoo Im 		result = -EBUSY;
25315c959d73SKeith Busch 		goto out;
25325c959d73SKeith Busch 	}
2533943e942eSJens Axboe 
2534ce4541f4SChristoph Hellwig 	result = nvme_init_identify(&dev->ctrl);
2535ce4541f4SChristoph Hellwig 	if (result)
2536f58944e2SKeith Busch 		goto out;
2537ce4541f4SChristoph Hellwig 
2538e286bcfcSScott Bauer 	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2539e286bcfcSScott Bauer 		if (!dev->ctrl.opal_dev)
25404f1244c8SChristoph Hellwig 			dev->ctrl.opal_dev =
25414f1244c8SChristoph Hellwig 				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2542e286bcfcSScott Bauer 		else if (was_suspend)
25434f1244c8SChristoph Hellwig 			opal_unlock_from_suspend(dev->ctrl.opal_dev);
2544e286bcfcSScott Bauer 	} else {
2545e286bcfcSScott Bauer 		free_opal_dev(dev->ctrl.opal_dev);
2546e286bcfcSScott Bauer 		dev->ctrl.opal_dev = NULL;
2547e286bcfcSScott Bauer 	}
2548a98e58e5SScott Bauer 
2549f9f38e33SHelen Koike 	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2550f9f38e33SHelen Koike 		result = nvme_dbbuf_dma_alloc(dev);
2551f9f38e33SHelen Koike 		if (result)
2552f9f38e33SHelen Koike 			dev_warn(dev->dev,
2553f9f38e33SHelen Koike 				 "unable to allocate dma for dbbuf\n");
2554f9f38e33SHelen Koike 	}
2555f9f38e33SHelen Koike 
25569620cfbaSChristoph Hellwig 	if (dev->ctrl.hmpre) {
25579620cfbaSChristoph Hellwig 		result = nvme_setup_host_mem(dev);
25589620cfbaSChristoph Hellwig 		if (result < 0)
25599620cfbaSChristoph Hellwig 			goto out;
25609620cfbaSChristoph Hellwig 	}
256187ad72a5SChristoph Hellwig 
256257dacad5SJay Sternberg 	result = nvme_setup_io_queues(dev);
256357dacad5SJay Sternberg 	if (result)
2564f58944e2SKeith Busch 		goto out;
256557dacad5SJay Sternberg 
256621f033f7SKeith Busch 	/*
256757dacad5SJay Sternberg 	 * Keep the controller around but remove all namespaces if we don't have
256857dacad5SJay Sternberg 	 * any working I/O queue.
256957dacad5SJay Sternberg 	 */
257057dacad5SJay Sternberg 	if (dev->online_queues < 2) {
25711b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device, "IO queues not created\n");
25723b24774eSKeith Busch 		nvme_kill_queues(&dev->ctrl);
25735bae7f73SChristoph Hellwig 		nvme_remove_namespaces(&dev->ctrl);
25742b1b7e78SJianchao Wang 		new_state = NVME_CTRL_ADMIN_ONLY;
257557dacad5SJay Sternberg 	} else {
257625646264SKeith Busch 		nvme_start_queues(&dev->ctrl);
2577302ad8ccSKeith Busch 		nvme_wait_freeze(&dev->ctrl);
25782b1b7e78SJianchao Wang 		/* hit this only when allocate tagset fails */
25792b1b7e78SJianchao Wang 		if (nvme_dev_add(dev))
25802b1b7e78SJianchao Wang 			new_state = NVME_CTRL_ADMIN_ONLY;
2581302ad8ccSKeith Busch 		nvme_unfreeze(&dev->ctrl);
258257dacad5SJay Sternberg 	}
258357dacad5SJay Sternberg 
25842b1b7e78SJianchao Wang 	/*
25852b1b7e78SJianchao Wang 	 * If only admin queue live, keep it to do further investigation or
25862b1b7e78SJianchao Wang 	 * recovery.
25872b1b7e78SJianchao Wang 	 */
25882b1b7e78SJianchao Wang 	if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
25892b1b7e78SJianchao Wang 		dev_warn(dev->ctrl.device,
25902b1b7e78SJianchao Wang 			"failed to mark controller state %d\n", new_state);
2591e71afda4SChaitanya Kulkarni 		result = -ENODEV;
2592bb8d261eSChristoph Hellwig 		goto out;
2593bb8d261eSChristoph Hellwig 	}
259492911a55SChristoph Hellwig 
2595d09f2b45SSagi Grimberg 	nvme_start_ctrl(&dev->ctrl);
259657dacad5SJay Sternberg 	return;
259757dacad5SJay Sternberg 
25984726bcf3SKeith Busch  out_unlock:
25994726bcf3SKeith Busch 	mutex_unlock(&dev->shutdown_lock);
260057dacad5SJay Sternberg  out:
26017c1ce408SChaitanya Kulkarni 	if (result)
26027c1ce408SChaitanya Kulkarni 		dev_warn(dev->ctrl.device,
26037c1ce408SChaitanya Kulkarni 			 "Removing after probe failure status: %d\n", result);
26047c1ce408SChaitanya Kulkarni 	nvme_remove_dead_ctrl(dev);
260557dacad5SJay Sternberg }
260657dacad5SJay Sternberg 
26075c8809e6SChristoph Hellwig static void nvme_remove_dead_ctrl_work(struct work_struct *work)
260857dacad5SJay Sternberg {
26095c8809e6SChristoph Hellwig 	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
261057dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
261157dacad5SJay Sternberg 
261257dacad5SJay Sternberg 	if (pci_get_drvdata(pdev))
2613921920abSKeith Busch 		device_release_driver(&pdev->dev);
26141673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
261557dacad5SJay Sternberg }
261657dacad5SJay Sternberg 
26171c63dc66SChristoph Hellwig static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
261857dacad5SJay Sternberg {
26191c63dc66SChristoph Hellwig 	*val = readl(to_nvme_dev(ctrl)->bar + off);
26201c63dc66SChristoph Hellwig 	return 0;
262157dacad5SJay Sternberg }
26221c63dc66SChristoph Hellwig 
26235fd4ce1bSChristoph Hellwig static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
26245fd4ce1bSChristoph Hellwig {
26255fd4ce1bSChristoph Hellwig 	writel(val, to_nvme_dev(ctrl)->bar + off);
26265fd4ce1bSChristoph Hellwig 	return 0;
26275fd4ce1bSChristoph Hellwig }
26285fd4ce1bSChristoph Hellwig 
26297fd8930fSChristoph Hellwig static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
26307fd8930fSChristoph Hellwig {
26317fd8930fSChristoph Hellwig 	*val = readq(to_nvme_dev(ctrl)->bar + off);
26327fd8930fSChristoph Hellwig 	return 0;
26337fd8930fSChristoph Hellwig }
26347fd8930fSChristoph Hellwig 
263597c12223SKeith Busch static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
263697c12223SKeith Busch {
263797c12223SKeith Busch 	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
263897c12223SKeith Busch 
263997c12223SKeith Busch 	return snprintf(buf, size, "%s", dev_name(&pdev->dev));
264097c12223SKeith Busch }
264197c12223SKeith Busch 
26421c63dc66SChristoph Hellwig static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
26431a353d85SMing Lin 	.name			= "pcie",
2644e439bb12SSagi Grimberg 	.module			= THIS_MODULE,
2645e0596ab2SLogan Gunthorpe 	.flags			= NVME_F_METADATA_SUPPORTED |
2646e0596ab2SLogan Gunthorpe 				  NVME_F_PCI_P2PDMA,
26471c63dc66SChristoph Hellwig 	.reg_read32		= nvme_pci_reg_read32,
26485fd4ce1bSChristoph Hellwig 	.reg_write32		= nvme_pci_reg_write32,
26497fd8930fSChristoph Hellwig 	.reg_read64		= nvme_pci_reg_read64,
26501673f1f0SChristoph Hellwig 	.free_ctrl		= nvme_pci_free_ctrl,
2651f866fc42SChristoph Hellwig 	.submit_async_event	= nvme_pci_submit_async_event,
265297c12223SKeith Busch 	.get_address		= nvme_pci_get_address,
26531c63dc66SChristoph Hellwig };
265457dacad5SJay Sternberg 
2655b00a726aSKeith Busch static int nvme_dev_map(struct nvme_dev *dev)
2656b00a726aSKeith Busch {
2657b00a726aSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
2658b00a726aSKeith Busch 
2659a1f447b3SJohannes Thumshirn 	if (pci_request_mem_regions(pdev, "nvme"))
2660b00a726aSKeith Busch 		return -ENODEV;
2661b00a726aSKeith Busch 
266297f6ef64SXu Yu 	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2663b00a726aSKeith Busch 		goto release;
2664b00a726aSKeith Busch 
2665b00a726aSKeith Busch 	return 0;
2666b00a726aSKeith Busch   release:
2667a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(pdev);
2668b00a726aSKeith Busch 	return -ENODEV;
2669b00a726aSKeith Busch }
2670b00a726aSKeith Busch 
26718427bbc2SKai-Heng Feng static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2672ff5350a8SAndy Lutomirski {
2673ff5350a8SAndy Lutomirski 	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2674ff5350a8SAndy Lutomirski 		/*
2675ff5350a8SAndy Lutomirski 		 * Several Samsung devices seem to drop off the PCIe bus
2676ff5350a8SAndy Lutomirski 		 * randomly when APST is on and uses the deepest sleep state.
2677ff5350a8SAndy Lutomirski 		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2678ff5350a8SAndy Lutomirski 		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2679ff5350a8SAndy Lutomirski 		 * 950 PRO 256GB", but it seems to be restricted to two Dell
2680ff5350a8SAndy Lutomirski 		 * laptops.
2681ff5350a8SAndy Lutomirski 		 */
2682ff5350a8SAndy Lutomirski 		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2683ff5350a8SAndy Lutomirski 		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2684ff5350a8SAndy Lutomirski 		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2685ff5350a8SAndy Lutomirski 			return NVME_QUIRK_NO_DEEPEST_PS;
26868427bbc2SKai-Heng Feng 	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
26878427bbc2SKai-Heng Feng 		/*
26888427bbc2SKai-Heng Feng 		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2689467c77d4SJarosław Janik 		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2690467c77d4SJarosław Janik 		 * within few minutes after bootup on a Coffee Lake board -
2691467c77d4SJarosław Janik 		 * ASUS PRIME Z370-A
26928427bbc2SKai-Heng Feng 		 */
26938427bbc2SKai-Heng Feng 		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2694467c77d4SJarosław Janik 		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2695467c77d4SJarosław Janik 		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
26968427bbc2SKai-Heng Feng 			return NVME_QUIRK_NO_APST;
2697ff5350a8SAndy Lutomirski 	}
2698ff5350a8SAndy Lutomirski 
2699ff5350a8SAndy Lutomirski 	return 0;
2700ff5350a8SAndy Lutomirski }
2701ff5350a8SAndy Lutomirski 
270218119775SKeith Busch static void nvme_async_probe(void *data, async_cookie_t cookie)
270318119775SKeith Busch {
270418119775SKeith Busch 	struct nvme_dev *dev = data;
270580f513b5SKeith Busch 
270618119775SKeith Busch 	nvme_reset_ctrl_sync(&dev->ctrl);
270718119775SKeith Busch 	flush_work(&dev->ctrl.scan_work);
270880f513b5SKeith Busch 	nvme_put_ctrl(&dev->ctrl);
270918119775SKeith Busch }
271018119775SKeith Busch 
271157dacad5SJay Sternberg static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
271257dacad5SJay Sternberg {
271357dacad5SJay Sternberg 	int node, result = -ENOMEM;
271457dacad5SJay Sternberg 	struct nvme_dev *dev;
2715ff5350a8SAndy Lutomirski 	unsigned long quirks = id->driver_data;
2716943e942eSJens Axboe 	size_t alloc_size;
271757dacad5SJay Sternberg 
271857dacad5SJay Sternberg 	node = dev_to_node(&pdev->dev);
271957dacad5SJay Sternberg 	if (node == NUMA_NO_NODE)
27202fa84351SMasayoshi Mizuma 		set_dev_node(&pdev->dev, first_memory_node);
272157dacad5SJay Sternberg 
272257dacad5SJay Sternberg 	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
272357dacad5SJay Sternberg 	if (!dev)
272457dacad5SJay Sternberg 		return -ENOMEM;
2725147b27e4SSagi Grimberg 
27263b6592f7SJens Axboe 	dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
27273b6592f7SJens Axboe 					GFP_KERNEL, node);
272857dacad5SJay Sternberg 	if (!dev->queues)
272957dacad5SJay Sternberg 		goto free;
273057dacad5SJay Sternberg 
273157dacad5SJay Sternberg 	dev->dev = get_device(&pdev->dev);
273257dacad5SJay Sternberg 	pci_set_drvdata(pdev, dev);
273357dacad5SJay Sternberg 
2734b00a726aSKeith Busch 	result = nvme_dev_map(dev);
2735b00a726aSKeith Busch 	if (result)
2736b00c9b7aSChristophe JAILLET 		goto put_pci;
2737b00a726aSKeith Busch 
2738d86c4d8eSChristoph Hellwig 	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
27395c8809e6SChristoph Hellwig 	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
274077bf25eaSKeith Busch 	mutex_init(&dev->shutdown_lock);
2741f3ca80fcSChristoph Hellwig 
2742f3ca80fcSChristoph Hellwig 	result = nvme_setup_prp_pools(dev);
2743f3ca80fcSChristoph Hellwig 	if (result)
2744b00c9b7aSChristophe JAILLET 		goto unmap;
2745f3ca80fcSChristoph Hellwig 
27468427bbc2SKai-Heng Feng 	quirks |= check_vendor_combination_bug(pdev);
2747ff5350a8SAndy Lutomirski 
2748943e942eSJens Axboe 	/*
2749943e942eSJens Axboe 	 * Double check that our mempool alloc size will cover the biggest
2750943e942eSJens Axboe 	 * command we support.
2751943e942eSJens Axboe 	 */
2752943e942eSJens Axboe 	alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2753943e942eSJens Axboe 						NVME_MAX_SEGS, true);
2754943e942eSJens Axboe 	WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2755943e942eSJens Axboe 
2756943e942eSJens Axboe 	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2757943e942eSJens Axboe 						mempool_kfree,
2758943e942eSJens Axboe 						(void *) alloc_size,
2759943e942eSJens Axboe 						GFP_KERNEL, node);
2760943e942eSJens Axboe 	if (!dev->iod_mempool) {
2761943e942eSJens Axboe 		result = -ENOMEM;
2762943e942eSJens Axboe 		goto release_pools;
2763943e942eSJens Axboe 	}
2764943e942eSJens Axboe 
2765b6e44b4cSKeith Busch 	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2766b6e44b4cSKeith Busch 			quirks);
2767b6e44b4cSKeith Busch 	if (result)
2768b6e44b4cSKeith Busch 		goto release_mempool;
2769b6e44b4cSKeith Busch 
27701b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
27711b3c47c1SSagi Grimberg 
277280f513b5SKeith Busch 	nvme_get_ctrl(&dev->ctrl);
277318119775SKeith Busch 	async_schedule(nvme_async_probe, dev);
27744caff8fcSSagi Grimberg 
277557dacad5SJay Sternberg 	return 0;
277657dacad5SJay Sternberg 
2777b6e44b4cSKeith Busch  release_mempool:
2778b6e44b4cSKeith Busch 	mempool_destroy(dev->iod_mempool);
277957dacad5SJay Sternberg  release_pools:
278057dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2781b00c9b7aSChristophe JAILLET  unmap:
2782b00c9b7aSChristophe JAILLET 	nvme_dev_unmap(dev);
278357dacad5SJay Sternberg  put_pci:
278457dacad5SJay Sternberg 	put_device(dev->dev);
278557dacad5SJay Sternberg  free:
278657dacad5SJay Sternberg 	kfree(dev->queues);
278757dacad5SJay Sternberg 	kfree(dev);
278857dacad5SJay Sternberg 	return result;
278957dacad5SJay Sternberg }
279057dacad5SJay Sternberg 
2791775755edSChristoph Hellwig static void nvme_reset_prepare(struct pci_dev *pdev)
279257dacad5SJay Sternberg {
279357dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2794a5cdb68cSKeith Busch 	nvme_dev_disable(dev, false);
2795775755edSChristoph Hellwig }
279657dacad5SJay Sternberg 
2797775755edSChristoph Hellwig static void nvme_reset_done(struct pci_dev *pdev)
2798775755edSChristoph Hellwig {
2799f263fbb8SLinus Torvalds 	struct nvme_dev *dev = pci_get_drvdata(pdev);
280079c48ccfSSagi Grimberg 	nvme_reset_ctrl_sync(&dev->ctrl);
280157dacad5SJay Sternberg }
280257dacad5SJay Sternberg 
280357dacad5SJay Sternberg static void nvme_shutdown(struct pci_dev *pdev)
280457dacad5SJay Sternberg {
280557dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2806a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
280757dacad5SJay Sternberg }
280857dacad5SJay Sternberg 
2809f58944e2SKeith Busch /*
2810f58944e2SKeith Busch  * The driver's remove may be called on a device in a partially initialized
2811f58944e2SKeith Busch  * state. This function must not have any dependencies on the device state in
2812f58944e2SKeith Busch  * order to proceed.
2813f58944e2SKeith Busch  */
281457dacad5SJay Sternberg static void nvme_remove(struct pci_dev *pdev)
281557dacad5SJay Sternberg {
281657dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
281757dacad5SJay Sternberg 
2818bb8d261eSChristoph Hellwig 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
281957dacad5SJay Sternberg 	pci_set_drvdata(pdev, NULL);
28200ff9d4e1SKeith Busch 
28216db28edaSKeith Busch 	if (!pci_device_is_present(pdev)) {
28220ff9d4e1SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
28231d39e692SKeith Busch 		nvme_dev_disable(dev, true);
2824cb4bfda6SKeith Busch 		nvme_dev_remove_admin(dev);
28256db28edaSKeith Busch 	}
28260ff9d4e1SKeith Busch 
2827d86c4d8eSChristoph Hellwig 	flush_work(&dev->ctrl.reset_work);
2828d09f2b45SSagi Grimberg 	nvme_stop_ctrl(&dev->ctrl);
2829d09f2b45SSagi Grimberg 	nvme_remove_namespaces(&dev->ctrl);
2830a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
28319fe5c59fSKeith Busch 	nvme_release_cmb(dev);
283287ad72a5SChristoph Hellwig 	nvme_free_host_mem(dev);
283357dacad5SJay Sternberg 	nvme_dev_remove_admin(dev);
283457dacad5SJay Sternberg 	nvme_free_queues(dev, 0);
2835d09f2b45SSagi Grimberg 	nvme_uninit_ctrl(&dev->ctrl);
283657dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2837b00a726aSKeith Busch 	nvme_dev_unmap(dev);
28381673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
283957dacad5SJay Sternberg }
284057dacad5SJay Sternberg 
284157dacad5SJay Sternberg #ifdef CONFIG_PM_SLEEP
2842d916b1beSKeith Busch static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2843d916b1beSKeith Busch {
2844d916b1beSKeith Busch 	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2845d916b1beSKeith Busch }
2846d916b1beSKeith Busch 
2847d916b1beSKeith Busch static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2848d916b1beSKeith Busch {
2849d916b1beSKeith Busch 	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2850d916b1beSKeith Busch }
2851d916b1beSKeith Busch 
2852d916b1beSKeith Busch static int nvme_resume(struct device *dev)
2853d916b1beSKeith Busch {
2854d916b1beSKeith Busch 	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2855d916b1beSKeith Busch 	struct nvme_ctrl *ctrl = &ndev->ctrl;
2856d916b1beSKeith Busch 
2857d916b1beSKeith Busch 	if (pm_resume_via_firmware() || !ctrl->npss ||
2858d916b1beSKeith Busch 	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
2859d916b1beSKeith Busch 		nvme_reset_ctrl(ctrl);
2860d916b1beSKeith Busch 	return 0;
2861d916b1beSKeith Busch }
2862d916b1beSKeith Busch 
286357dacad5SJay Sternberg static int nvme_suspend(struct device *dev)
286457dacad5SJay Sternberg {
286557dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
286657dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
2867d916b1beSKeith Busch 	struct nvme_ctrl *ctrl = &ndev->ctrl;
2868d916b1beSKeith Busch 	int ret = -EBUSY;
2869d916b1beSKeith Busch 
2870d916b1beSKeith Busch 	/*
2871d916b1beSKeith Busch 	 * The platform does not remove power for a kernel managed suspend so
2872d916b1beSKeith Busch 	 * use host managed nvme power settings for lowest idle power if
2873d916b1beSKeith Busch 	 * possible. This should have quicker resume latency than a full device
2874d916b1beSKeith Busch 	 * shutdown.  But if the firmware is involved after the suspend or the
2875d916b1beSKeith Busch 	 * device does not support any non-default power states, shut down the
2876d916b1beSKeith Busch 	 * device fully.
2877d916b1beSKeith Busch 	 */
2878d916b1beSKeith Busch 	if (pm_suspend_via_firmware() || !ctrl->npss) {
2879d916b1beSKeith Busch 		nvme_dev_disable(ndev, true);
2880d916b1beSKeith Busch 		return 0;
2881d916b1beSKeith Busch 	}
2882d916b1beSKeith Busch 
2883d916b1beSKeith Busch 	nvme_start_freeze(ctrl);
2884d916b1beSKeith Busch 	nvme_wait_freeze(ctrl);
2885d916b1beSKeith Busch 	nvme_sync_queues(ctrl);
2886d916b1beSKeith Busch 
2887d916b1beSKeith Busch 	if (ctrl->state != NVME_CTRL_LIVE &&
2888d916b1beSKeith Busch 	    ctrl->state != NVME_CTRL_ADMIN_ONLY)
2889d916b1beSKeith Busch 		goto unfreeze;
2890d916b1beSKeith Busch 
2891d916b1beSKeith Busch 	ndev->last_ps = 0;
2892d916b1beSKeith Busch 	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2893d916b1beSKeith Busch 	if (ret < 0)
2894d916b1beSKeith Busch 		goto unfreeze;
2895d916b1beSKeith Busch 
2896d916b1beSKeith Busch 	ret = nvme_set_power_state(ctrl, ctrl->npss);
2897d916b1beSKeith Busch 	if (ret < 0)
2898d916b1beSKeith Busch 		goto unfreeze;
2899d916b1beSKeith Busch 
2900d916b1beSKeith Busch 	if (ret) {
2901d916b1beSKeith Busch 		/*
2902d916b1beSKeith Busch 		 * Clearing npss forces a controller reset on resume. The
2903d916b1beSKeith Busch 		 * correct value will be resdicovered then.
2904d916b1beSKeith Busch 		 */
2905d916b1beSKeith Busch 		nvme_dev_disable(ndev, true);
2906d916b1beSKeith Busch 		ctrl->npss = 0;
2907d916b1beSKeith Busch 		ret = 0;
2908d916b1beSKeith Busch 		goto unfreeze;
2909d916b1beSKeith Busch 	}
2910d916b1beSKeith Busch 	/*
2911d916b1beSKeith Busch 	 * A saved state prevents pci pm from generically controlling the
2912d916b1beSKeith Busch 	 * device's power. If we're using protocol specific settings, we don't
2913d916b1beSKeith Busch 	 * want pci interfering.
2914d916b1beSKeith Busch 	 */
2915d916b1beSKeith Busch 	pci_save_state(pdev);
2916d916b1beSKeith Busch unfreeze:
2917d916b1beSKeith Busch 	nvme_unfreeze(ctrl);
2918d916b1beSKeith Busch 	return ret;
2919d916b1beSKeith Busch }
2920d916b1beSKeith Busch 
2921d916b1beSKeith Busch static int nvme_simple_suspend(struct device *dev)
2922d916b1beSKeith Busch {
2923d916b1beSKeith Busch 	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
292457dacad5SJay Sternberg 
2925a5cdb68cSKeith Busch 	nvme_dev_disable(ndev, true);
292657dacad5SJay Sternberg 	return 0;
292757dacad5SJay Sternberg }
292857dacad5SJay Sternberg 
2929d916b1beSKeith Busch static int nvme_simple_resume(struct device *dev)
293057dacad5SJay Sternberg {
293157dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
293257dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
293357dacad5SJay Sternberg 
2934d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&ndev->ctrl);
293557dacad5SJay Sternberg 	return 0;
293657dacad5SJay Sternberg }
293757dacad5SJay Sternberg 
293821774222SYueHaibing static const struct dev_pm_ops nvme_dev_pm_ops = {
2939d916b1beSKeith Busch 	.suspend	= nvme_suspend,
2940d916b1beSKeith Busch 	.resume		= nvme_resume,
2941d916b1beSKeith Busch 	.freeze		= nvme_simple_suspend,
2942d916b1beSKeith Busch 	.thaw		= nvme_simple_resume,
2943d916b1beSKeith Busch 	.poweroff	= nvme_simple_suspend,
2944d916b1beSKeith Busch 	.restore	= nvme_simple_resume,
2945d916b1beSKeith Busch };
2946d916b1beSKeith Busch #endif /* CONFIG_PM_SLEEP */
294757dacad5SJay Sternberg 
2948a0a3408eSKeith Busch static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2949a0a3408eSKeith Busch 						pci_channel_state_t state)
2950a0a3408eSKeith Busch {
2951a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2952a0a3408eSKeith Busch 
2953a0a3408eSKeith Busch 	/*
2954a0a3408eSKeith Busch 	 * A frozen channel requires a reset. When detected, this method will
2955a0a3408eSKeith Busch 	 * shutdown the controller to quiesce. The controller will be restarted
2956a0a3408eSKeith Busch 	 * after the slot reset through driver's slot_reset callback.
2957a0a3408eSKeith Busch 	 */
2958a0a3408eSKeith Busch 	switch (state) {
2959a0a3408eSKeith Busch 	case pci_channel_io_normal:
2960a0a3408eSKeith Busch 		return PCI_ERS_RESULT_CAN_RECOVER;
2961a0a3408eSKeith Busch 	case pci_channel_io_frozen:
2962d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2963d011fb31SKeith Busch 			"frozen state error detected, reset controller\n");
2964a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2965a0a3408eSKeith Busch 		return PCI_ERS_RESULT_NEED_RESET;
2966a0a3408eSKeith Busch 	case pci_channel_io_perm_failure:
2967d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2968d011fb31SKeith Busch 			"failure state error detected, request disconnect\n");
2969a0a3408eSKeith Busch 		return PCI_ERS_RESULT_DISCONNECT;
2970a0a3408eSKeith Busch 	}
2971a0a3408eSKeith Busch 	return PCI_ERS_RESULT_NEED_RESET;
2972a0a3408eSKeith Busch }
2973a0a3408eSKeith Busch 
2974a0a3408eSKeith Busch static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2975a0a3408eSKeith Busch {
2976a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2977a0a3408eSKeith Busch 
29781b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "restart after slot reset\n");
2979a0a3408eSKeith Busch 	pci_restore_state(pdev);
2980d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&dev->ctrl);
2981a0a3408eSKeith Busch 	return PCI_ERS_RESULT_RECOVERED;
2982a0a3408eSKeith Busch }
2983a0a3408eSKeith Busch 
2984a0a3408eSKeith Busch static void nvme_error_resume(struct pci_dev *pdev)
2985a0a3408eSKeith Busch {
298672cd4cc2SKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
298772cd4cc2SKeith Busch 
298872cd4cc2SKeith Busch 	flush_work(&dev->ctrl.reset_work);
2989a0a3408eSKeith Busch }
2990a0a3408eSKeith Busch 
299157dacad5SJay Sternberg static const struct pci_error_handlers nvme_err_handler = {
299257dacad5SJay Sternberg 	.error_detected	= nvme_error_detected,
299357dacad5SJay Sternberg 	.slot_reset	= nvme_slot_reset,
299457dacad5SJay Sternberg 	.resume		= nvme_error_resume,
2995775755edSChristoph Hellwig 	.reset_prepare	= nvme_reset_prepare,
2996775755edSChristoph Hellwig 	.reset_done	= nvme_reset_done,
299757dacad5SJay Sternberg };
299857dacad5SJay Sternberg 
299957dacad5SJay Sternberg static const struct pci_device_id nvme_id_table[] = {
3000106198edSChristoph Hellwig 	{ PCI_VDEVICE(INTEL, 0x0953),
300108095e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3002e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
300399466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a53),
300499466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3005e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
300699466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a54),
300799466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3008e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
3009f99cb7afSDavid Wayne Fugate 	{ PCI_VDEVICE(INTEL, 0x0a55),
3010f99cb7afSDavid Wayne Fugate 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3011f99cb7afSDavid Wayne Fugate 				NVME_QUIRK_DEALLOCATE_ZEROES, },
301250af47d0SAndy Lutomirski 	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
30139abd68efSJens Axboe 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
30149abd68efSJens Axboe 				NVME_QUIRK_MEDIUM_PRIO_SQ },
30156299358dSJames Dingwall 	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
30166299358dSJames Dingwall 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3017540c801cSKeith Busch 	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
30187b210e4eSChristoph Hellwig 		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
30197b210e4eSChristoph Hellwig 				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
30200302ae60SMicah Parrish 	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
30210302ae60SMicah Parrish 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
302254adc010SGuilherme G. Piccoli 	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
302354adc010SGuilherme G. Piccoli 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
30248c97eeccSJeff Lien 	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
30258c97eeccSJeff Lien 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3026015282c9SWenbo Wang 	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
3027015282c9SWenbo Wang 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3028d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
3029d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3030d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
3031d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3032608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
3033608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
3034608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
3035608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
3036ea48e877SWei Xu 	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
3037ea48e877SWei Xu 		.driver_data = NVME_QUIRK_LIGHTNVM, },
303808b903b5SMisha Nasledov 	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
303908b903b5SMisha Nasledov 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
304057dacad5SJay Sternberg 	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3041c74dc780SStephan Günther 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
3042124298bdSDaniel Roschka 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
304357dacad5SJay Sternberg 	{ 0, }
304457dacad5SJay Sternberg };
304557dacad5SJay Sternberg MODULE_DEVICE_TABLE(pci, nvme_id_table);
304657dacad5SJay Sternberg 
304757dacad5SJay Sternberg static struct pci_driver nvme_driver = {
304857dacad5SJay Sternberg 	.name		= "nvme",
304957dacad5SJay Sternberg 	.id_table	= nvme_id_table,
305057dacad5SJay Sternberg 	.probe		= nvme_probe,
305157dacad5SJay Sternberg 	.remove		= nvme_remove,
305257dacad5SJay Sternberg 	.shutdown	= nvme_shutdown,
3053d916b1beSKeith Busch #ifdef CONFIG_PM_SLEEP
305457dacad5SJay Sternberg 	.driver		= {
305557dacad5SJay Sternberg 		.pm	= &nvme_dev_pm_ops,
305657dacad5SJay Sternberg 	},
3057d916b1beSKeith Busch #endif
305874d986abSAlexander Duyck 	.sriov_configure = pci_sriov_configure_simple,
305957dacad5SJay Sternberg 	.err_handler	= &nvme_err_handler,
306057dacad5SJay Sternberg };
306157dacad5SJay Sternberg 
306257dacad5SJay Sternberg static int __init nvme_init(void)
306357dacad5SJay Sternberg {
306481101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
306581101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
306681101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3067612b7286SMing Lei 	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
30689a6327d2SSagi Grimberg 	return pci_register_driver(&nvme_driver);
306957dacad5SJay Sternberg }
307057dacad5SJay Sternberg 
307157dacad5SJay Sternberg static void __exit nvme_exit(void)
307257dacad5SJay Sternberg {
307357dacad5SJay Sternberg 	pci_unregister_driver(&nvme_driver);
307403e0f3a6SMing Lei 	flush_workqueue(nvme_wq);
307557dacad5SJay Sternberg }
307657dacad5SJay Sternberg 
307757dacad5SJay Sternberg MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
307857dacad5SJay Sternberg MODULE_LICENSE("GPL");
307957dacad5SJay Sternberg MODULE_VERSION("1.0");
308057dacad5SJay Sternberg module_init(nvme_init);
308157dacad5SJay Sternberg module_exit(nvme_exit);
3082