15f37396dSChristoph Hellwig // SPDX-License-Identifier: GPL-2.0 257dacad5SJay Sternberg /* 357dacad5SJay Sternberg * NVM Express device driver 457dacad5SJay Sternberg * Copyright (c) 2011-2014, Intel Corporation. 557dacad5SJay Sternberg */ 657dacad5SJay Sternberg 7a0a3408eSKeith Busch #include <linux/aer.h> 818119775SKeith Busch #include <linux/async.h> 957dacad5SJay Sternberg #include <linux/blkdev.h> 1057dacad5SJay Sternberg #include <linux/blk-mq.h> 11dca51e78SChristoph Hellwig #include <linux/blk-mq-pci.h> 12ff5350a8SAndy Lutomirski #include <linux/dmi.h> 1357dacad5SJay Sternberg #include <linux/init.h> 1457dacad5SJay Sternberg #include <linux/interrupt.h> 1557dacad5SJay Sternberg #include <linux/io.h> 1657dacad5SJay Sternberg #include <linux/mm.h> 1757dacad5SJay Sternberg #include <linux/module.h> 1877bf25eaSKeith Busch #include <linux/mutex.h> 19d0877473SKeith Busch #include <linux/once.h> 2057dacad5SJay Sternberg #include <linux/pci.h> 2157dacad5SJay Sternberg #include <linux/t10-pi.h> 2257dacad5SJay Sternberg #include <linux/types.h> 239cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h> 24a98e58e5SScott Bauer #include <linux/sed-opal.h> 250f238ff5SLogan Gunthorpe #include <linux/pci-p2pdma.h> 2657dacad5SJay Sternberg 27604c01d5Syupeng #include "trace.h" 2857dacad5SJay Sternberg #include "nvme.h" 2957dacad5SJay Sternberg 3057dacad5SJay Sternberg #define SQ_SIZE(depth) (depth * sizeof(struct nvme_command)) 3157dacad5SJay Sternberg #define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion)) 3257dacad5SJay Sternberg 33a7a7cbe3SChaitanya Kulkarni #define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc)) 34adf68f21SChristoph Hellwig 35943e942eSJens Axboe /* 36943e942eSJens Axboe * These can be higher, but we need to ensure that any command doesn't 37943e942eSJens Axboe * require an sg allocation that needs more than a page of data. 38943e942eSJens Axboe */ 39943e942eSJens Axboe #define NVME_MAX_KB_SZ 4096 40943e942eSJens Axboe #define NVME_MAX_SEGS 127 41943e942eSJens Axboe 4257dacad5SJay Sternberg static int use_threaded_interrupts; 4357dacad5SJay Sternberg module_param(use_threaded_interrupts, int, 0); 4457dacad5SJay Sternberg 4557dacad5SJay Sternberg static bool use_cmb_sqes = true; 4669f4eb9fSKeith Busch module_param(use_cmb_sqes, bool, 0444); 4757dacad5SJay Sternberg MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes"); 4857dacad5SJay Sternberg 4987ad72a5SChristoph Hellwig static unsigned int max_host_mem_size_mb = 128; 5087ad72a5SChristoph Hellwig module_param(max_host_mem_size_mb, uint, 0444); 5187ad72a5SChristoph Hellwig MODULE_PARM_DESC(max_host_mem_size_mb, 5287ad72a5SChristoph Hellwig "Maximum Host Memory Buffer (HMB) size per controller (in MiB)"); 5357dacad5SJay Sternberg 54a7a7cbe3SChaitanya Kulkarni static unsigned int sgl_threshold = SZ_32K; 55a7a7cbe3SChaitanya Kulkarni module_param(sgl_threshold, uint, 0644); 56a7a7cbe3SChaitanya Kulkarni MODULE_PARM_DESC(sgl_threshold, 57a7a7cbe3SChaitanya Kulkarni "Use SGLs when average request segment size is larger or equal to " 58a7a7cbe3SChaitanya Kulkarni "this size. Use 0 to disable SGLs."); 59a7a7cbe3SChaitanya Kulkarni 60b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp); 61b27c1e68Sweiping zhang static const struct kernel_param_ops io_queue_depth_ops = { 62b27c1e68Sweiping zhang .set = io_queue_depth_set, 63b27c1e68Sweiping zhang .get = param_get_int, 64b27c1e68Sweiping zhang }; 65b27c1e68Sweiping zhang 66b27c1e68Sweiping zhang static int io_queue_depth = 1024; 67b27c1e68Sweiping zhang module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644); 68b27c1e68Sweiping zhang MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2"); 69b27c1e68Sweiping zhang 703b6592f7SJens Axboe static int queue_count_set(const char *val, const struct kernel_param *kp); 713b6592f7SJens Axboe static const struct kernel_param_ops queue_count_ops = { 723b6592f7SJens Axboe .set = queue_count_set, 733b6592f7SJens Axboe .get = param_get_int, 743b6592f7SJens Axboe }; 753b6592f7SJens Axboe 763b6592f7SJens Axboe static int write_queues; 773b6592f7SJens Axboe module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644); 783b6592f7SJens Axboe MODULE_PARM_DESC(write_queues, 793b6592f7SJens Axboe "Number of queues to use for writes. If not set, reads and writes " 803b6592f7SJens Axboe "will share a queue set."); 813b6592f7SJens Axboe 82a4668d9bSJens Axboe static int poll_queues = 0; 834b04cc6aSJens Axboe module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644); 844b04cc6aSJens Axboe MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO."); 854b04cc6aSJens Axboe 861c63dc66SChristoph Hellwig struct nvme_dev; 871c63dc66SChristoph Hellwig struct nvme_queue; 8857dacad5SJay Sternberg 89a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown); 908fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode); 9157dacad5SJay Sternberg 9257dacad5SJay Sternberg /* 931c63dc66SChristoph Hellwig * Represents an NVM Express device. Each nvme_dev is a PCI function. 941c63dc66SChristoph Hellwig */ 951c63dc66SChristoph Hellwig struct nvme_dev { 96147b27e4SSagi Grimberg struct nvme_queue *queues; 971c63dc66SChristoph Hellwig struct blk_mq_tag_set tagset; 981c63dc66SChristoph Hellwig struct blk_mq_tag_set admin_tagset; 991c63dc66SChristoph Hellwig u32 __iomem *dbs; 1001c63dc66SChristoph Hellwig struct device *dev; 1011c63dc66SChristoph Hellwig struct dma_pool *prp_page_pool; 1021c63dc66SChristoph Hellwig struct dma_pool *prp_small_pool; 1031c63dc66SChristoph Hellwig unsigned online_queues; 1041c63dc66SChristoph Hellwig unsigned max_qid; 105e20ba6e1SChristoph Hellwig unsigned io_queues[HCTX_MAX_TYPES]; 10622b55601SKeith Busch unsigned int num_vecs; 1071c63dc66SChristoph Hellwig int q_depth; 1081c63dc66SChristoph Hellwig u32 db_stride; 1091c63dc66SChristoph Hellwig void __iomem *bar; 11097f6ef64SXu Yu unsigned long bar_mapped_size; 1115c8809e6SChristoph Hellwig struct work_struct remove_work; 11277bf25eaSKeith Busch struct mutex shutdown_lock; 1131c63dc66SChristoph Hellwig bool subsystem; 1141c63dc66SChristoph Hellwig u64 cmb_size; 1150f238ff5SLogan Gunthorpe bool cmb_use_sqes; 1161c63dc66SChristoph Hellwig u32 cmbsz; 117202021c1SStephen Bates u32 cmbloc; 1181c63dc66SChristoph Hellwig struct nvme_ctrl ctrl; 11987ad72a5SChristoph Hellwig 120943e942eSJens Axboe mempool_t *iod_mempool; 121943e942eSJens Axboe 12287ad72a5SChristoph Hellwig /* shadow doorbell buffer support: */ 123f9f38e33SHelen Koike u32 *dbbuf_dbs; 124f9f38e33SHelen Koike dma_addr_t dbbuf_dbs_dma_addr; 125f9f38e33SHelen Koike u32 *dbbuf_eis; 126f9f38e33SHelen Koike dma_addr_t dbbuf_eis_dma_addr; 12787ad72a5SChristoph Hellwig 12887ad72a5SChristoph Hellwig /* host memory buffer support: */ 12987ad72a5SChristoph Hellwig u64 host_mem_size; 13087ad72a5SChristoph Hellwig u32 nr_host_mem_descs; 1314033f35dSChristoph Hellwig dma_addr_t host_mem_descs_dma; 13287ad72a5SChristoph Hellwig struct nvme_host_mem_buf_desc *host_mem_descs; 13387ad72a5SChristoph Hellwig void **host_mem_desc_bufs; 13457dacad5SJay Sternberg }; 13557dacad5SJay Sternberg 136b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp) 137b27c1e68Sweiping zhang { 138b27c1e68Sweiping zhang int n = 0, ret; 139b27c1e68Sweiping zhang 140b27c1e68Sweiping zhang ret = kstrtoint(val, 10, &n); 141b27c1e68Sweiping zhang if (ret != 0 || n < 2) 142b27c1e68Sweiping zhang return -EINVAL; 143b27c1e68Sweiping zhang 144b27c1e68Sweiping zhang return param_set_int(val, kp); 145b27c1e68Sweiping zhang } 146b27c1e68Sweiping zhang 1473b6592f7SJens Axboe static int queue_count_set(const char *val, const struct kernel_param *kp) 1483b6592f7SJens Axboe { 1493b6592f7SJens Axboe int n = 0, ret; 1503b6592f7SJens Axboe 1513b6592f7SJens Axboe ret = kstrtoint(val, 10, &n); 152e895fedfSBart Van Assche if (ret) 153e895fedfSBart Van Assche return ret; 1543b6592f7SJens Axboe if (n > num_possible_cpus()) 1553b6592f7SJens Axboe n = num_possible_cpus(); 1563b6592f7SJens Axboe 1573b6592f7SJens Axboe return param_set_int(val, kp); 1583b6592f7SJens Axboe } 1593b6592f7SJens Axboe 160f9f38e33SHelen Koike static inline unsigned int sq_idx(unsigned int qid, u32 stride) 161f9f38e33SHelen Koike { 162f9f38e33SHelen Koike return qid * 2 * stride; 163f9f38e33SHelen Koike } 164f9f38e33SHelen Koike 165f9f38e33SHelen Koike static inline unsigned int cq_idx(unsigned int qid, u32 stride) 166f9f38e33SHelen Koike { 167f9f38e33SHelen Koike return (qid * 2 + 1) * stride; 168f9f38e33SHelen Koike } 169f9f38e33SHelen Koike 1701c63dc66SChristoph Hellwig static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl) 1711c63dc66SChristoph Hellwig { 1721c63dc66SChristoph Hellwig return container_of(ctrl, struct nvme_dev, ctrl); 1731c63dc66SChristoph Hellwig } 1741c63dc66SChristoph Hellwig 17557dacad5SJay Sternberg /* 17657dacad5SJay Sternberg * An NVM Express queue. Each device has at least two (one for admin 17757dacad5SJay Sternberg * commands and one for I/O commands). 17857dacad5SJay Sternberg */ 17957dacad5SJay Sternberg struct nvme_queue { 18057dacad5SJay Sternberg struct nvme_dev *dev; 1811ab0cd69SJens Axboe spinlock_t sq_lock; 18257dacad5SJay Sternberg struct nvme_command *sq_cmds; 1833a7afd8eSChristoph Hellwig /* only used for poll queues: */ 1843a7afd8eSChristoph Hellwig spinlock_t cq_poll_lock ____cacheline_aligned_in_smp; 18557dacad5SJay Sternberg volatile struct nvme_completion *cqes; 18657dacad5SJay Sternberg struct blk_mq_tags **tags; 18757dacad5SJay Sternberg dma_addr_t sq_dma_addr; 18857dacad5SJay Sternberg dma_addr_t cq_dma_addr; 18957dacad5SJay Sternberg u32 __iomem *q_db; 19057dacad5SJay Sternberg u16 q_depth; 1917c349ddeSKeith Busch u16 cq_vector; 19257dacad5SJay Sternberg u16 sq_tail; 19304f3eafdSJens Axboe u16 last_sq_tail; 19457dacad5SJay Sternberg u16 cq_head; 19568fa9dbeSJens Axboe u16 last_cq_head; 19657dacad5SJay Sternberg u16 qid; 19757dacad5SJay Sternberg u8 cq_phase; 1984e224106SChristoph Hellwig unsigned long flags; 1994e224106SChristoph Hellwig #define NVMEQ_ENABLED 0 20063223078SChristoph Hellwig #define NVMEQ_SQ_CMB 1 201d1ed6aa1SChristoph Hellwig #define NVMEQ_DELETE_ERROR 2 2027c349ddeSKeith Busch #define NVMEQ_POLLED 3 203f9f38e33SHelen Koike u32 *dbbuf_sq_db; 204f9f38e33SHelen Koike u32 *dbbuf_cq_db; 205f9f38e33SHelen Koike u32 *dbbuf_sq_ei; 206f9f38e33SHelen Koike u32 *dbbuf_cq_ei; 207d1ed6aa1SChristoph Hellwig struct completion delete_done; 20857dacad5SJay Sternberg }; 20957dacad5SJay Sternberg 21057dacad5SJay Sternberg /* 2119b048119SChristoph Hellwig * The nvme_iod describes the data in an I/O. 2129b048119SChristoph Hellwig * 2139b048119SChristoph Hellwig * The sg pointer contains the list of PRP/SGL chunk allocations in addition 2149b048119SChristoph Hellwig * to the actual struct scatterlist. 21571bd150cSChristoph Hellwig */ 21671bd150cSChristoph Hellwig struct nvme_iod { 217d49187e9SChristoph Hellwig struct nvme_request req; 218f4800d6dSChristoph Hellwig struct nvme_queue *nvmeq; 219a7a7cbe3SChaitanya Kulkarni bool use_sgl; 220f4800d6dSChristoph Hellwig int aborted; 22171bd150cSChristoph Hellwig int npages; /* In the PRP list. 0 means small pool in use */ 22271bd150cSChristoph Hellwig int nents; /* Used in scatterlist */ 22371bd150cSChristoph Hellwig dma_addr_t first_dma; 224bf684057SChristoph Hellwig struct scatterlist meta_sg; /* metadata requires single contiguous buffer */ 225f4800d6dSChristoph Hellwig struct scatterlist *sg; 226f4800d6dSChristoph Hellwig struct scatterlist inline_sg[0]; 22757dacad5SJay Sternberg }; 22857dacad5SJay Sternberg 22957dacad5SJay Sternberg /* 23057dacad5SJay Sternberg * Check we didin't inadvertently grow the command struct 23157dacad5SJay Sternberg */ 23257dacad5SJay Sternberg static inline void _nvme_check_size(void) 23357dacad5SJay Sternberg { 23457dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64); 23557dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64); 23657dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64); 23757dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64); 23857dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_features) != 64); 23957dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64); 24057dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64); 24157dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_command) != 64); 2420add5e8eSJohannes Thumshirn BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE); 2430add5e8eSJohannes Thumshirn BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE); 24457dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64); 24557dacad5SJay Sternberg BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512); 246f9f38e33SHelen Koike BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64); 247f9f38e33SHelen Koike } 248f9f38e33SHelen Koike 2493b6592f7SJens Axboe static unsigned int max_io_queues(void) 2503b6592f7SJens Axboe { 2514b04cc6aSJens Axboe return num_possible_cpus() + write_queues + poll_queues; 2523b6592f7SJens Axboe } 2533b6592f7SJens Axboe 2543b6592f7SJens Axboe static unsigned int max_queue_count(void) 2553b6592f7SJens Axboe { 2563b6592f7SJens Axboe /* IO queues + admin queue */ 2573b6592f7SJens Axboe return 1 + max_io_queues(); 2583b6592f7SJens Axboe } 2593b6592f7SJens Axboe 260f9f38e33SHelen Koike static inline unsigned int nvme_dbbuf_size(u32 stride) 261f9f38e33SHelen Koike { 2623b6592f7SJens Axboe return (max_queue_count() * 8 * stride); 263f9f38e33SHelen Koike } 264f9f38e33SHelen Koike 265f9f38e33SHelen Koike static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev) 266f9f38e33SHelen Koike { 267f9f38e33SHelen Koike unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); 268f9f38e33SHelen Koike 269f9f38e33SHelen Koike if (dev->dbbuf_dbs) 270f9f38e33SHelen Koike return 0; 271f9f38e33SHelen Koike 272f9f38e33SHelen Koike dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size, 273f9f38e33SHelen Koike &dev->dbbuf_dbs_dma_addr, 274f9f38e33SHelen Koike GFP_KERNEL); 275f9f38e33SHelen Koike if (!dev->dbbuf_dbs) 276f9f38e33SHelen Koike return -ENOMEM; 277f9f38e33SHelen Koike dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size, 278f9f38e33SHelen Koike &dev->dbbuf_eis_dma_addr, 279f9f38e33SHelen Koike GFP_KERNEL); 280f9f38e33SHelen Koike if (!dev->dbbuf_eis) { 281f9f38e33SHelen Koike dma_free_coherent(dev->dev, mem_size, 282f9f38e33SHelen Koike dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); 283f9f38e33SHelen Koike dev->dbbuf_dbs = NULL; 284f9f38e33SHelen Koike return -ENOMEM; 285f9f38e33SHelen Koike } 286f9f38e33SHelen Koike 287f9f38e33SHelen Koike return 0; 288f9f38e33SHelen Koike } 289f9f38e33SHelen Koike 290f9f38e33SHelen Koike static void nvme_dbbuf_dma_free(struct nvme_dev *dev) 291f9f38e33SHelen Koike { 292f9f38e33SHelen Koike unsigned int mem_size = nvme_dbbuf_size(dev->db_stride); 293f9f38e33SHelen Koike 294f9f38e33SHelen Koike if (dev->dbbuf_dbs) { 295f9f38e33SHelen Koike dma_free_coherent(dev->dev, mem_size, 296f9f38e33SHelen Koike dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr); 297f9f38e33SHelen Koike dev->dbbuf_dbs = NULL; 298f9f38e33SHelen Koike } 299f9f38e33SHelen Koike if (dev->dbbuf_eis) { 300f9f38e33SHelen Koike dma_free_coherent(dev->dev, mem_size, 301f9f38e33SHelen Koike dev->dbbuf_eis, dev->dbbuf_eis_dma_addr); 302f9f38e33SHelen Koike dev->dbbuf_eis = NULL; 303f9f38e33SHelen Koike } 304f9f38e33SHelen Koike } 305f9f38e33SHelen Koike 306f9f38e33SHelen Koike static void nvme_dbbuf_init(struct nvme_dev *dev, 307f9f38e33SHelen Koike struct nvme_queue *nvmeq, int qid) 308f9f38e33SHelen Koike { 309f9f38e33SHelen Koike if (!dev->dbbuf_dbs || !qid) 310f9f38e33SHelen Koike return; 311f9f38e33SHelen Koike 312f9f38e33SHelen Koike nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)]; 313f9f38e33SHelen Koike nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)]; 314f9f38e33SHelen Koike nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)]; 315f9f38e33SHelen Koike nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)]; 316f9f38e33SHelen Koike } 317f9f38e33SHelen Koike 318f9f38e33SHelen Koike static void nvme_dbbuf_set(struct nvme_dev *dev) 319f9f38e33SHelen Koike { 320f9f38e33SHelen Koike struct nvme_command c; 321f9f38e33SHelen Koike 322f9f38e33SHelen Koike if (!dev->dbbuf_dbs) 323f9f38e33SHelen Koike return; 324f9f38e33SHelen Koike 325f9f38e33SHelen Koike memset(&c, 0, sizeof(c)); 326f9f38e33SHelen Koike c.dbbuf.opcode = nvme_admin_dbbuf; 327f9f38e33SHelen Koike c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr); 328f9f38e33SHelen Koike c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr); 329f9f38e33SHelen Koike 330f9f38e33SHelen Koike if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) { 3319bdcfb10SChristoph Hellwig dev_warn(dev->ctrl.device, "unable to set dbbuf\n"); 332f9f38e33SHelen Koike /* Free memory and continue on */ 333f9f38e33SHelen Koike nvme_dbbuf_dma_free(dev); 334f9f38e33SHelen Koike } 335f9f38e33SHelen Koike } 336f9f38e33SHelen Koike 337f9f38e33SHelen Koike static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old) 338f9f38e33SHelen Koike { 339f9f38e33SHelen Koike return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old); 340f9f38e33SHelen Koike } 341f9f38e33SHelen Koike 342f9f38e33SHelen Koike /* Update dbbuf and return true if an MMIO is required */ 343f9f38e33SHelen Koike static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db, 344f9f38e33SHelen Koike volatile u32 *dbbuf_ei) 345f9f38e33SHelen Koike { 346f9f38e33SHelen Koike if (dbbuf_db) { 347f9f38e33SHelen Koike u16 old_value; 348f9f38e33SHelen Koike 349f9f38e33SHelen Koike /* 350f9f38e33SHelen Koike * Ensure that the queue is written before updating 351f9f38e33SHelen Koike * the doorbell in memory 352f9f38e33SHelen Koike */ 353f9f38e33SHelen Koike wmb(); 354f9f38e33SHelen Koike 355f9f38e33SHelen Koike old_value = *dbbuf_db; 356f9f38e33SHelen Koike *dbbuf_db = value; 357f9f38e33SHelen Koike 358f1ed3df2SMichal Wnukowski /* 359f1ed3df2SMichal Wnukowski * Ensure that the doorbell is updated before reading the event 360f1ed3df2SMichal Wnukowski * index from memory. The controller needs to provide similar 361f1ed3df2SMichal Wnukowski * ordering to ensure the envent index is updated before reading 362f1ed3df2SMichal Wnukowski * the doorbell. 363f1ed3df2SMichal Wnukowski */ 364f1ed3df2SMichal Wnukowski mb(); 365f1ed3df2SMichal Wnukowski 366f9f38e33SHelen Koike if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value)) 367f9f38e33SHelen Koike return false; 368f9f38e33SHelen Koike } 369f9f38e33SHelen Koike 370f9f38e33SHelen Koike return true; 37157dacad5SJay Sternberg } 37257dacad5SJay Sternberg 37357dacad5SJay Sternberg /* 37457dacad5SJay Sternberg * Max size of iod being embedded in the request payload 37557dacad5SJay Sternberg */ 37657dacad5SJay Sternberg #define NVME_INT_PAGES 2 3775fd4ce1bSChristoph Hellwig #define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size) 37857dacad5SJay Sternberg 37957dacad5SJay Sternberg /* 38057dacad5SJay Sternberg * Will slightly overestimate the number of pages needed. This is OK 38157dacad5SJay Sternberg * as it only leads to a small amount of wasted memory for the lifetime of 38257dacad5SJay Sternberg * the I/O. 38357dacad5SJay Sternberg */ 38457dacad5SJay Sternberg static int nvme_npages(unsigned size, struct nvme_dev *dev) 38557dacad5SJay Sternberg { 3865fd4ce1bSChristoph Hellwig unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size, 3875fd4ce1bSChristoph Hellwig dev->ctrl.page_size); 38857dacad5SJay Sternberg return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8); 38957dacad5SJay Sternberg } 39057dacad5SJay Sternberg 391a7a7cbe3SChaitanya Kulkarni /* 392a7a7cbe3SChaitanya Kulkarni * Calculates the number of pages needed for the SGL segments. For example a 4k 393a7a7cbe3SChaitanya Kulkarni * page can accommodate 256 SGL descriptors. 394a7a7cbe3SChaitanya Kulkarni */ 395a7a7cbe3SChaitanya Kulkarni static int nvme_pci_npages_sgl(unsigned int num_seg) 396f4800d6dSChristoph Hellwig { 397a7a7cbe3SChaitanya Kulkarni return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE); 398f4800d6dSChristoph Hellwig } 399f4800d6dSChristoph Hellwig 400a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev, 401a7a7cbe3SChaitanya Kulkarni unsigned int size, unsigned int nseg, bool use_sgl) 40257dacad5SJay Sternberg { 403a7a7cbe3SChaitanya Kulkarni size_t alloc_size; 404a7a7cbe3SChaitanya Kulkarni 405a7a7cbe3SChaitanya Kulkarni if (use_sgl) 406a7a7cbe3SChaitanya Kulkarni alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg); 407a7a7cbe3SChaitanya Kulkarni else 408a7a7cbe3SChaitanya Kulkarni alloc_size = sizeof(__le64 *) * nvme_npages(size, dev); 409a7a7cbe3SChaitanya Kulkarni 410a7a7cbe3SChaitanya Kulkarni return alloc_size + sizeof(struct scatterlist) * nseg; 411a7a7cbe3SChaitanya Kulkarni } 412a7a7cbe3SChaitanya Kulkarni 413a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl) 414a7a7cbe3SChaitanya Kulkarni { 415a7a7cbe3SChaitanya Kulkarni unsigned int alloc_size = nvme_pci_iod_alloc_size(dev, 416a7a7cbe3SChaitanya Kulkarni NVME_INT_BYTES(dev), NVME_INT_PAGES, 417a7a7cbe3SChaitanya Kulkarni use_sgl); 418a7a7cbe3SChaitanya Kulkarni 419a7a7cbe3SChaitanya Kulkarni return sizeof(struct nvme_iod) + alloc_size; 42057dacad5SJay Sternberg } 42157dacad5SJay Sternberg 42257dacad5SJay Sternberg static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, 42357dacad5SJay Sternberg unsigned int hctx_idx) 42457dacad5SJay Sternberg { 42557dacad5SJay Sternberg struct nvme_dev *dev = data; 426147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[0]; 42757dacad5SJay Sternberg 42857dacad5SJay Sternberg WARN_ON(hctx_idx != 0); 42957dacad5SJay Sternberg WARN_ON(dev->admin_tagset.tags[0] != hctx->tags); 43057dacad5SJay Sternberg WARN_ON(nvmeq->tags); 43157dacad5SJay Sternberg 43257dacad5SJay Sternberg hctx->driver_data = nvmeq; 43357dacad5SJay Sternberg nvmeq->tags = &dev->admin_tagset.tags[0]; 43457dacad5SJay Sternberg return 0; 43557dacad5SJay Sternberg } 43657dacad5SJay Sternberg 43757dacad5SJay Sternberg static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx) 43857dacad5SJay Sternberg { 43957dacad5SJay Sternberg struct nvme_queue *nvmeq = hctx->driver_data; 44057dacad5SJay Sternberg 44157dacad5SJay Sternberg nvmeq->tags = NULL; 44257dacad5SJay Sternberg } 44357dacad5SJay Sternberg 44457dacad5SJay Sternberg static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data, 44557dacad5SJay Sternberg unsigned int hctx_idx) 44657dacad5SJay Sternberg { 44757dacad5SJay Sternberg struct nvme_dev *dev = data; 448147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1]; 44957dacad5SJay Sternberg 45057dacad5SJay Sternberg if (!nvmeq->tags) 45157dacad5SJay Sternberg nvmeq->tags = &dev->tagset.tags[hctx_idx]; 45257dacad5SJay Sternberg 45357dacad5SJay Sternberg WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags); 45457dacad5SJay Sternberg hctx->driver_data = nvmeq; 45557dacad5SJay Sternberg return 0; 45657dacad5SJay Sternberg } 45757dacad5SJay Sternberg 458d6296d39SChristoph Hellwig static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req, 459d6296d39SChristoph Hellwig unsigned int hctx_idx, unsigned int numa_node) 46057dacad5SJay Sternberg { 461d6296d39SChristoph Hellwig struct nvme_dev *dev = set->driver_data; 462f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 4630350815aSChristoph Hellwig int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0; 464147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[queue_idx]; 46557dacad5SJay Sternberg 46657dacad5SJay Sternberg BUG_ON(!nvmeq); 467f4800d6dSChristoph Hellwig iod->nvmeq = nvmeq; 46859e29ce6SSagi Grimberg 46959e29ce6SSagi Grimberg nvme_req(req)->ctrl = &dev->ctrl; 47057dacad5SJay Sternberg return 0; 47157dacad5SJay Sternberg } 47257dacad5SJay Sternberg 4733b6592f7SJens Axboe static int queue_irq_offset(struct nvme_dev *dev) 4743b6592f7SJens Axboe { 4753b6592f7SJens Axboe /* if we have more than 1 vec, admin queue offsets us by 1 */ 4763b6592f7SJens Axboe if (dev->num_vecs > 1) 4773b6592f7SJens Axboe return 1; 4783b6592f7SJens Axboe 4793b6592f7SJens Axboe return 0; 4803b6592f7SJens Axboe } 4813b6592f7SJens Axboe 482dca51e78SChristoph Hellwig static int nvme_pci_map_queues(struct blk_mq_tag_set *set) 483dca51e78SChristoph Hellwig { 484dca51e78SChristoph Hellwig struct nvme_dev *dev = set->driver_data; 4853b6592f7SJens Axboe int i, qoff, offset; 486dca51e78SChristoph Hellwig 4873b6592f7SJens Axboe offset = queue_irq_offset(dev); 4883b6592f7SJens Axboe for (i = 0, qoff = 0; i < set->nr_maps; i++) { 4893b6592f7SJens Axboe struct blk_mq_queue_map *map = &set->map[i]; 4903b6592f7SJens Axboe 4913b6592f7SJens Axboe map->nr_queues = dev->io_queues[i]; 4923b6592f7SJens Axboe if (!map->nr_queues) { 493e20ba6e1SChristoph Hellwig BUG_ON(i == HCTX_TYPE_DEFAULT); 4947e849dd9SChristoph Hellwig continue; 4953b6592f7SJens Axboe } 4963b6592f7SJens Axboe 4974b04cc6aSJens Axboe /* 4984b04cc6aSJens Axboe * The poll queue(s) doesn't have an IRQ (and hence IRQ 4994b04cc6aSJens Axboe * affinity), so use the regular blk-mq cpu mapping 5004b04cc6aSJens Axboe */ 5013b6592f7SJens Axboe map->queue_offset = qoff; 502e20ba6e1SChristoph Hellwig if (i != HCTX_TYPE_POLL) 5033b6592f7SJens Axboe blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset); 5044b04cc6aSJens Axboe else 5054b04cc6aSJens Axboe blk_mq_map_queues(map); 5063b6592f7SJens Axboe qoff += map->nr_queues; 5073b6592f7SJens Axboe offset += map->nr_queues; 5083b6592f7SJens Axboe } 5093b6592f7SJens Axboe 5103b6592f7SJens Axboe return 0; 511dca51e78SChristoph Hellwig } 512dca51e78SChristoph Hellwig 51304f3eafdSJens Axboe /* 51404f3eafdSJens Axboe * Write sq tail if we are asked to, or if the next command would wrap. 51504f3eafdSJens Axboe */ 51604f3eafdSJens Axboe static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq) 51704f3eafdSJens Axboe { 51804f3eafdSJens Axboe if (!write_sq) { 51904f3eafdSJens Axboe u16 next_tail = nvmeq->sq_tail + 1; 52004f3eafdSJens Axboe 52104f3eafdSJens Axboe if (next_tail == nvmeq->q_depth) 52204f3eafdSJens Axboe next_tail = 0; 52304f3eafdSJens Axboe if (next_tail != nvmeq->last_sq_tail) 52404f3eafdSJens Axboe return; 52504f3eafdSJens Axboe } 52604f3eafdSJens Axboe 52704f3eafdSJens Axboe if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail, 52804f3eafdSJens Axboe nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei)) 52904f3eafdSJens Axboe writel(nvmeq->sq_tail, nvmeq->q_db); 53004f3eafdSJens Axboe nvmeq->last_sq_tail = nvmeq->sq_tail; 53104f3eafdSJens Axboe } 53204f3eafdSJens Axboe 53357dacad5SJay Sternberg /** 53490ea5ca4SChristoph Hellwig * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell 53557dacad5SJay Sternberg * @nvmeq: The queue to use 53657dacad5SJay Sternberg * @cmd: The command to send 53704f3eafdSJens Axboe * @write_sq: whether to write to the SQ doorbell 53857dacad5SJay Sternberg */ 53904f3eafdSJens Axboe static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd, 54004f3eafdSJens Axboe bool write_sq) 54157dacad5SJay Sternberg { 54290ea5ca4SChristoph Hellwig spin_lock(&nvmeq->sq_lock); 54390ea5ca4SChristoph Hellwig memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd)); 54490ea5ca4SChristoph Hellwig if (++nvmeq->sq_tail == nvmeq->q_depth) 54590ea5ca4SChristoph Hellwig nvmeq->sq_tail = 0; 54604f3eafdSJens Axboe nvme_write_sq_db(nvmeq, write_sq); 54704f3eafdSJens Axboe spin_unlock(&nvmeq->sq_lock); 54804f3eafdSJens Axboe } 54904f3eafdSJens Axboe 55004f3eafdSJens Axboe static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx) 55104f3eafdSJens Axboe { 55204f3eafdSJens Axboe struct nvme_queue *nvmeq = hctx->driver_data; 55304f3eafdSJens Axboe 55404f3eafdSJens Axboe spin_lock(&nvmeq->sq_lock); 55504f3eafdSJens Axboe if (nvmeq->sq_tail != nvmeq->last_sq_tail) 55604f3eafdSJens Axboe nvme_write_sq_db(nvmeq, true); 55790ea5ca4SChristoph Hellwig spin_unlock(&nvmeq->sq_lock); 55857dacad5SJay Sternberg } 55957dacad5SJay Sternberg 560a7a7cbe3SChaitanya Kulkarni static void **nvme_pci_iod_list(struct request *req) 56157dacad5SJay Sternberg { 562f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 563a7a7cbe3SChaitanya Kulkarni return (void **)(iod->sg + blk_rq_nr_phys_segments(req)); 56457dacad5SJay Sternberg } 56557dacad5SJay Sternberg 566955b1b5aSMinwoo Im static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req) 567955b1b5aSMinwoo Im { 568955b1b5aSMinwoo Im struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 56920469a37SKeith Busch int nseg = blk_rq_nr_phys_segments(req); 570955b1b5aSMinwoo Im unsigned int avg_seg_size; 571955b1b5aSMinwoo Im 57220469a37SKeith Busch if (nseg == 0) 57320469a37SKeith Busch return false; 57420469a37SKeith Busch 57520469a37SKeith Busch avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg); 576955b1b5aSMinwoo Im 577955b1b5aSMinwoo Im if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1)))) 578955b1b5aSMinwoo Im return false; 579955b1b5aSMinwoo Im if (!iod->nvmeq->qid) 580955b1b5aSMinwoo Im return false; 581955b1b5aSMinwoo Im if (!sgl_threshold || avg_seg_size < sgl_threshold) 582955b1b5aSMinwoo Im return false; 583955b1b5aSMinwoo Im return true; 584955b1b5aSMinwoo Im } 585955b1b5aSMinwoo Im 5867fe07d14SChristoph Hellwig static void nvme_unmap_data(struct nvme_dev *dev, struct request *req) 58757dacad5SJay Sternberg { 588f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 5897fe07d14SChristoph Hellwig enum dma_data_direction dma_dir = rq_data_dir(req) ? 5907fe07d14SChristoph Hellwig DMA_TO_DEVICE : DMA_FROM_DEVICE; 591a7a7cbe3SChaitanya Kulkarni const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1; 592a7a7cbe3SChaitanya Kulkarni dma_addr_t dma_addr = iod->first_dma, next_dma_addr; 59357dacad5SJay Sternberg int i; 59457dacad5SJay Sternberg 5957fe07d14SChristoph Hellwig if (iod->nents) { 5967fe07d14SChristoph Hellwig /* P2PDMA requests do not need to be unmapped */ 5977fe07d14SChristoph Hellwig if (!is_pci_p2pdma_page(sg_page(iod->sg))) 5987fe07d14SChristoph Hellwig dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir); 5997fe07d14SChristoph Hellwig 6007fe07d14SChristoph Hellwig if (blk_integrity_rq(req)) 6017fe07d14SChristoph Hellwig dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir); 6027fe07d14SChristoph Hellwig } 6037fe07d14SChristoph Hellwig 60457dacad5SJay Sternberg if (iod->npages == 0) 605a7a7cbe3SChaitanya Kulkarni dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0], 606a7a7cbe3SChaitanya Kulkarni dma_addr); 607a7a7cbe3SChaitanya Kulkarni 60857dacad5SJay Sternberg for (i = 0; i < iod->npages; i++) { 609a7a7cbe3SChaitanya Kulkarni void *addr = nvme_pci_iod_list(req)[i]; 610a7a7cbe3SChaitanya Kulkarni 611a7a7cbe3SChaitanya Kulkarni if (iod->use_sgl) { 612a7a7cbe3SChaitanya Kulkarni struct nvme_sgl_desc *sg_list = addr; 613a7a7cbe3SChaitanya Kulkarni 614a7a7cbe3SChaitanya Kulkarni next_dma_addr = 615a7a7cbe3SChaitanya Kulkarni le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr); 616a7a7cbe3SChaitanya Kulkarni } else { 617a7a7cbe3SChaitanya Kulkarni __le64 *prp_list = addr; 618a7a7cbe3SChaitanya Kulkarni 619a7a7cbe3SChaitanya Kulkarni next_dma_addr = le64_to_cpu(prp_list[last_prp]); 620a7a7cbe3SChaitanya Kulkarni } 621a7a7cbe3SChaitanya Kulkarni 622a7a7cbe3SChaitanya Kulkarni dma_pool_free(dev->prp_page_pool, addr, dma_addr); 623a7a7cbe3SChaitanya Kulkarni dma_addr = next_dma_addr; 62457dacad5SJay Sternberg } 62557dacad5SJay Sternberg 626f4800d6dSChristoph Hellwig if (iod->sg != iod->inline_sg) 627943e942eSJens Axboe mempool_free(iod->sg, dev->iod_mempool); 62857dacad5SJay Sternberg } 62957dacad5SJay Sternberg 630d0877473SKeith Busch static void nvme_print_sgl(struct scatterlist *sgl, int nents) 631d0877473SKeith Busch { 632d0877473SKeith Busch int i; 633d0877473SKeith Busch struct scatterlist *sg; 634d0877473SKeith Busch 635d0877473SKeith Busch for_each_sg(sgl, sg, nents, i) { 636d0877473SKeith Busch dma_addr_t phys = sg_phys(sg); 637d0877473SKeith Busch pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d " 638d0877473SKeith Busch "dma_address:%pad dma_length:%d\n", 639d0877473SKeith Busch i, &phys, sg->offset, sg->length, &sg_dma_address(sg), 640d0877473SKeith Busch sg_dma_len(sg)); 641d0877473SKeith Busch } 642d0877473SKeith Busch } 643d0877473SKeith Busch 644a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev, 645a7a7cbe3SChaitanya Kulkarni struct request *req, struct nvme_rw_command *cmnd) 64657dacad5SJay Sternberg { 647f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 64857dacad5SJay Sternberg struct dma_pool *pool; 649b131c61dSChristoph Hellwig int length = blk_rq_payload_bytes(req); 65057dacad5SJay Sternberg struct scatterlist *sg = iod->sg; 65157dacad5SJay Sternberg int dma_len = sg_dma_len(sg); 65257dacad5SJay Sternberg u64 dma_addr = sg_dma_address(sg); 6535fd4ce1bSChristoph Hellwig u32 page_size = dev->ctrl.page_size; 65457dacad5SJay Sternberg int offset = dma_addr & (page_size - 1); 65557dacad5SJay Sternberg __le64 *prp_list; 656a7a7cbe3SChaitanya Kulkarni void **list = nvme_pci_iod_list(req); 65757dacad5SJay Sternberg dma_addr_t prp_dma; 65857dacad5SJay Sternberg int nprps, i; 65957dacad5SJay Sternberg 66057dacad5SJay Sternberg length -= (page_size - offset); 6615228b328SJan H. Schönherr if (length <= 0) { 6625228b328SJan H. Schönherr iod->first_dma = 0; 663a7a7cbe3SChaitanya Kulkarni goto done; 6645228b328SJan H. Schönherr } 66557dacad5SJay Sternberg 66657dacad5SJay Sternberg dma_len -= (page_size - offset); 66757dacad5SJay Sternberg if (dma_len) { 66857dacad5SJay Sternberg dma_addr += (page_size - offset); 66957dacad5SJay Sternberg } else { 67057dacad5SJay Sternberg sg = sg_next(sg); 67157dacad5SJay Sternberg dma_addr = sg_dma_address(sg); 67257dacad5SJay Sternberg dma_len = sg_dma_len(sg); 67357dacad5SJay Sternberg } 67457dacad5SJay Sternberg 67557dacad5SJay Sternberg if (length <= page_size) { 67657dacad5SJay Sternberg iod->first_dma = dma_addr; 677a7a7cbe3SChaitanya Kulkarni goto done; 67857dacad5SJay Sternberg } 67957dacad5SJay Sternberg 68057dacad5SJay Sternberg nprps = DIV_ROUND_UP(length, page_size); 68157dacad5SJay Sternberg if (nprps <= (256 / 8)) { 68257dacad5SJay Sternberg pool = dev->prp_small_pool; 68357dacad5SJay Sternberg iod->npages = 0; 68457dacad5SJay Sternberg } else { 68557dacad5SJay Sternberg pool = dev->prp_page_pool; 68657dacad5SJay Sternberg iod->npages = 1; 68757dacad5SJay Sternberg } 68857dacad5SJay Sternberg 68969d2b571SChristoph Hellwig prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); 69057dacad5SJay Sternberg if (!prp_list) { 69157dacad5SJay Sternberg iod->first_dma = dma_addr; 69257dacad5SJay Sternberg iod->npages = -1; 69386eea289SKeith Busch return BLK_STS_RESOURCE; 69457dacad5SJay Sternberg } 69557dacad5SJay Sternberg list[0] = prp_list; 69657dacad5SJay Sternberg iod->first_dma = prp_dma; 69757dacad5SJay Sternberg i = 0; 69857dacad5SJay Sternberg for (;;) { 69957dacad5SJay Sternberg if (i == page_size >> 3) { 70057dacad5SJay Sternberg __le64 *old_prp_list = prp_list; 70169d2b571SChristoph Hellwig prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma); 70257dacad5SJay Sternberg if (!prp_list) 70386eea289SKeith Busch return BLK_STS_RESOURCE; 70457dacad5SJay Sternberg list[iod->npages++] = prp_list; 70557dacad5SJay Sternberg prp_list[0] = old_prp_list[i - 1]; 70657dacad5SJay Sternberg old_prp_list[i - 1] = cpu_to_le64(prp_dma); 70757dacad5SJay Sternberg i = 1; 70857dacad5SJay Sternberg } 70957dacad5SJay Sternberg prp_list[i++] = cpu_to_le64(dma_addr); 71057dacad5SJay Sternberg dma_len -= page_size; 71157dacad5SJay Sternberg dma_addr += page_size; 71257dacad5SJay Sternberg length -= page_size; 71357dacad5SJay Sternberg if (length <= 0) 71457dacad5SJay Sternberg break; 71557dacad5SJay Sternberg if (dma_len > 0) 71657dacad5SJay Sternberg continue; 71786eea289SKeith Busch if (unlikely(dma_len < 0)) 71886eea289SKeith Busch goto bad_sgl; 71957dacad5SJay Sternberg sg = sg_next(sg); 72057dacad5SJay Sternberg dma_addr = sg_dma_address(sg); 72157dacad5SJay Sternberg dma_len = sg_dma_len(sg); 72257dacad5SJay Sternberg } 72357dacad5SJay Sternberg 724a7a7cbe3SChaitanya Kulkarni done: 725a7a7cbe3SChaitanya Kulkarni cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg)); 726a7a7cbe3SChaitanya Kulkarni cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma); 727a7a7cbe3SChaitanya Kulkarni 72886eea289SKeith Busch return BLK_STS_OK; 72986eea289SKeith Busch 73086eea289SKeith Busch bad_sgl: 731d0877473SKeith Busch WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents), 732d0877473SKeith Busch "Invalid SGL for payload:%d nents:%d\n", 733d0877473SKeith Busch blk_rq_payload_bytes(req), iod->nents); 73486eea289SKeith Busch return BLK_STS_IOERR; 73557dacad5SJay Sternberg } 73657dacad5SJay Sternberg 737a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge, 738a7a7cbe3SChaitanya Kulkarni struct scatterlist *sg) 739a7a7cbe3SChaitanya Kulkarni { 740a7a7cbe3SChaitanya Kulkarni sge->addr = cpu_to_le64(sg_dma_address(sg)); 741a7a7cbe3SChaitanya Kulkarni sge->length = cpu_to_le32(sg_dma_len(sg)); 742a7a7cbe3SChaitanya Kulkarni sge->type = NVME_SGL_FMT_DATA_DESC << 4; 743a7a7cbe3SChaitanya Kulkarni } 744a7a7cbe3SChaitanya Kulkarni 745a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge, 746a7a7cbe3SChaitanya Kulkarni dma_addr_t dma_addr, int entries) 747a7a7cbe3SChaitanya Kulkarni { 748a7a7cbe3SChaitanya Kulkarni sge->addr = cpu_to_le64(dma_addr); 749a7a7cbe3SChaitanya Kulkarni if (entries < SGES_PER_PAGE) { 750a7a7cbe3SChaitanya Kulkarni sge->length = cpu_to_le32(entries * sizeof(*sge)); 751a7a7cbe3SChaitanya Kulkarni sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4; 752a7a7cbe3SChaitanya Kulkarni } else { 753a7a7cbe3SChaitanya Kulkarni sge->length = cpu_to_le32(PAGE_SIZE); 754a7a7cbe3SChaitanya Kulkarni sge->type = NVME_SGL_FMT_SEG_DESC << 4; 755a7a7cbe3SChaitanya Kulkarni } 756a7a7cbe3SChaitanya Kulkarni } 757a7a7cbe3SChaitanya Kulkarni 758a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev, 759b0f2853bSChristoph Hellwig struct request *req, struct nvme_rw_command *cmd, int entries) 760a7a7cbe3SChaitanya Kulkarni { 761a7a7cbe3SChaitanya Kulkarni struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 762a7a7cbe3SChaitanya Kulkarni struct dma_pool *pool; 763a7a7cbe3SChaitanya Kulkarni struct nvme_sgl_desc *sg_list; 764a7a7cbe3SChaitanya Kulkarni struct scatterlist *sg = iod->sg; 765a7a7cbe3SChaitanya Kulkarni dma_addr_t sgl_dma; 766b0f2853bSChristoph Hellwig int i = 0; 767a7a7cbe3SChaitanya Kulkarni 768a7a7cbe3SChaitanya Kulkarni /* setting the transfer type as SGL */ 769a7a7cbe3SChaitanya Kulkarni cmd->flags = NVME_CMD_SGL_METABUF; 770a7a7cbe3SChaitanya Kulkarni 771b0f2853bSChristoph Hellwig if (entries == 1) { 772a7a7cbe3SChaitanya Kulkarni nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg); 773a7a7cbe3SChaitanya Kulkarni return BLK_STS_OK; 774a7a7cbe3SChaitanya Kulkarni } 775a7a7cbe3SChaitanya Kulkarni 776a7a7cbe3SChaitanya Kulkarni if (entries <= (256 / sizeof(struct nvme_sgl_desc))) { 777a7a7cbe3SChaitanya Kulkarni pool = dev->prp_small_pool; 778a7a7cbe3SChaitanya Kulkarni iod->npages = 0; 779a7a7cbe3SChaitanya Kulkarni } else { 780a7a7cbe3SChaitanya Kulkarni pool = dev->prp_page_pool; 781a7a7cbe3SChaitanya Kulkarni iod->npages = 1; 782a7a7cbe3SChaitanya Kulkarni } 783a7a7cbe3SChaitanya Kulkarni 784a7a7cbe3SChaitanya Kulkarni sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); 785a7a7cbe3SChaitanya Kulkarni if (!sg_list) { 786a7a7cbe3SChaitanya Kulkarni iod->npages = -1; 787a7a7cbe3SChaitanya Kulkarni return BLK_STS_RESOURCE; 788a7a7cbe3SChaitanya Kulkarni } 789a7a7cbe3SChaitanya Kulkarni 790a7a7cbe3SChaitanya Kulkarni nvme_pci_iod_list(req)[0] = sg_list; 791a7a7cbe3SChaitanya Kulkarni iod->first_dma = sgl_dma; 792a7a7cbe3SChaitanya Kulkarni 793a7a7cbe3SChaitanya Kulkarni nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries); 794a7a7cbe3SChaitanya Kulkarni 795a7a7cbe3SChaitanya Kulkarni do { 796a7a7cbe3SChaitanya Kulkarni if (i == SGES_PER_PAGE) { 797a7a7cbe3SChaitanya Kulkarni struct nvme_sgl_desc *old_sg_desc = sg_list; 798a7a7cbe3SChaitanya Kulkarni struct nvme_sgl_desc *link = &old_sg_desc[i - 1]; 799a7a7cbe3SChaitanya Kulkarni 800a7a7cbe3SChaitanya Kulkarni sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma); 801a7a7cbe3SChaitanya Kulkarni if (!sg_list) 802a7a7cbe3SChaitanya Kulkarni return BLK_STS_RESOURCE; 803a7a7cbe3SChaitanya Kulkarni 804a7a7cbe3SChaitanya Kulkarni i = 0; 805a7a7cbe3SChaitanya Kulkarni nvme_pci_iod_list(req)[iod->npages++] = sg_list; 806a7a7cbe3SChaitanya Kulkarni sg_list[i++] = *link; 807a7a7cbe3SChaitanya Kulkarni nvme_pci_sgl_set_seg(link, sgl_dma, entries); 808a7a7cbe3SChaitanya Kulkarni } 809a7a7cbe3SChaitanya Kulkarni 810a7a7cbe3SChaitanya Kulkarni nvme_pci_sgl_set_data(&sg_list[i++], sg); 811a7a7cbe3SChaitanya Kulkarni sg = sg_next(sg); 812b0f2853bSChristoph Hellwig } while (--entries > 0); 813a7a7cbe3SChaitanya Kulkarni 814a7a7cbe3SChaitanya Kulkarni return BLK_STS_OK; 815a7a7cbe3SChaitanya Kulkarni } 816a7a7cbe3SChaitanya Kulkarni 817fc17b653SChristoph Hellwig static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req, 818b131c61dSChristoph Hellwig struct nvme_command *cmnd) 81957dacad5SJay Sternberg { 820f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 821ba1ca37eSChristoph Hellwig struct request_queue *q = req->q; 822ba1ca37eSChristoph Hellwig enum dma_data_direction dma_dir = rq_data_dir(req) ? 823ba1ca37eSChristoph Hellwig DMA_TO_DEVICE : DMA_FROM_DEVICE; 824fc17b653SChristoph Hellwig blk_status_t ret = BLK_STS_IOERR; 825b0f2853bSChristoph Hellwig int nr_mapped; 82657dacad5SJay Sternberg 8279b048119SChristoph Hellwig if (blk_rq_payload_bytes(req) > NVME_INT_BYTES(dev) || 8289b048119SChristoph Hellwig blk_rq_nr_phys_segments(req) > NVME_INT_PAGES) { 8299b048119SChristoph Hellwig iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC); 8309b048119SChristoph Hellwig if (!iod->sg) 8319b048119SChristoph Hellwig return BLK_STS_RESOURCE; 8329b048119SChristoph Hellwig } else { 8339b048119SChristoph Hellwig iod->sg = iod->inline_sg; 8349b048119SChristoph Hellwig } 8359b048119SChristoph Hellwig 8369b048119SChristoph Hellwig iod->use_sgl = nvme_pci_use_sgls(dev, req); 8379b048119SChristoph Hellwig 838f9d03f96SChristoph Hellwig sg_init_table(iod->sg, blk_rq_nr_phys_segments(req)); 839ba1ca37eSChristoph Hellwig iod->nents = blk_rq_map_sg(q, req, iod->sg); 840ba1ca37eSChristoph Hellwig if (!iod->nents) 841ba1ca37eSChristoph Hellwig goto out; 842ba1ca37eSChristoph Hellwig 843fc17b653SChristoph Hellwig ret = BLK_STS_RESOURCE; 844e0596ab2SLogan Gunthorpe 845e0596ab2SLogan Gunthorpe if (is_pci_p2pdma_page(sg_page(iod->sg))) 846e0596ab2SLogan Gunthorpe nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents, 847e0596ab2SLogan Gunthorpe dma_dir); 848e0596ab2SLogan Gunthorpe else 849e0596ab2SLogan Gunthorpe nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, 850e0596ab2SLogan Gunthorpe dma_dir, DMA_ATTR_NO_WARN); 851b0f2853bSChristoph Hellwig if (!nr_mapped) 852ba1ca37eSChristoph Hellwig goto out; 853ba1ca37eSChristoph Hellwig 854955b1b5aSMinwoo Im if (iod->use_sgl) 855b0f2853bSChristoph Hellwig ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped); 856a7a7cbe3SChaitanya Kulkarni else 857a7a7cbe3SChaitanya Kulkarni ret = nvme_pci_setup_prps(dev, req, &cmnd->rw); 858a7a7cbe3SChaitanya Kulkarni 85986eea289SKeith Busch if (ret != BLK_STS_OK) 8607fe07d14SChristoph Hellwig goto out; 861ba1ca37eSChristoph Hellwig 862fc17b653SChristoph Hellwig ret = BLK_STS_IOERR; 863ba1ca37eSChristoph Hellwig if (blk_integrity_rq(req)) { 864ba1ca37eSChristoph Hellwig if (blk_rq_count_integrity_sg(q, req->bio) != 1) 8657fe07d14SChristoph Hellwig goto out; 866ba1ca37eSChristoph Hellwig 867bf684057SChristoph Hellwig sg_init_table(&iod->meta_sg, 1); 868bf684057SChristoph Hellwig if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1) 8697fe07d14SChristoph Hellwig goto out; 870ba1ca37eSChristoph Hellwig 871bf684057SChristoph Hellwig if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir)) 8727fe07d14SChristoph Hellwig goto out; 8733045c0d0SChaitanya Kulkarni 8743045c0d0SChaitanya Kulkarni cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg)); 87557dacad5SJay Sternberg } 87657dacad5SJay Sternberg 877fc17b653SChristoph Hellwig return BLK_STS_OK; 878ba1ca37eSChristoph Hellwig 879ba1ca37eSChristoph Hellwig out: 8807fe07d14SChristoph Hellwig nvme_unmap_data(dev, req); 881ba1ca37eSChristoph Hellwig return ret; 88257dacad5SJay Sternberg } 88357dacad5SJay Sternberg 88457dacad5SJay Sternberg /* 88557dacad5SJay Sternberg * NOTE: ns is NULL when called on the admin queue. 88657dacad5SJay Sternberg */ 887fc17b653SChristoph Hellwig static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx, 88857dacad5SJay Sternberg const struct blk_mq_queue_data *bd) 88957dacad5SJay Sternberg { 89057dacad5SJay Sternberg struct nvme_ns *ns = hctx->queue->queuedata; 89157dacad5SJay Sternberg struct nvme_queue *nvmeq = hctx->driver_data; 89257dacad5SJay Sternberg struct nvme_dev *dev = nvmeq->dev; 89357dacad5SJay Sternberg struct request *req = bd->rq; 8949b048119SChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 895ba1ca37eSChristoph Hellwig struct nvme_command cmnd; 896ebe6d874SChristoph Hellwig blk_status_t ret; 89757dacad5SJay Sternberg 8989b048119SChristoph Hellwig iod->aborted = 0; 8999b048119SChristoph Hellwig iod->npages = -1; 9009b048119SChristoph Hellwig iod->nents = 0; 9019b048119SChristoph Hellwig 902d1f06f4aSJens Axboe /* 903d1f06f4aSJens Axboe * We should not need to do this, but we're still using this to 904d1f06f4aSJens Axboe * ensure we can drain requests on a dying queue. 905d1f06f4aSJens Axboe */ 9064e224106SChristoph Hellwig if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags))) 907d1f06f4aSJens Axboe return BLK_STS_IOERR; 908d1f06f4aSJens Axboe 909f9d03f96SChristoph Hellwig ret = nvme_setup_cmd(ns, req, &cmnd); 910fc17b653SChristoph Hellwig if (ret) 911f4800d6dSChristoph Hellwig return ret; 91257dacad5SJay Sternberg 913fc17b653SChristoph Hellwig if (blk_rq_nr_phys_segments(req)) { 914b131c61dSChristoph Hellwig ret = nvme_map_data(dev, req, &cmnd); 915fc17b653SChristoph Hellwig if (ret) 9169b048119SChristoph Hellwig goto out_free_cmd; 917fc17b653SChristoph Hellwig } 918ba1ca37eSChristoph Hellwig 919aae239e1SChristoph Hellwig blk_mq_start_request(req); 92004f3eafdSJens Axboe nvme_submit_cmd(nvmeq, &cmnd, bd->last); 921fc17b653SChristoph Hellwig return BLK_STS_OK; 922f9d03f96SChristoph Hellwig out_free_cmd: 923f9d03f96SChristoph Hellwig nvme_cleanup_cmd(req); 924ba1ca37eSChristoph Hellwig return ret; 92557dacad5SJay Sternberg } 92657dacad5SJay Sternberg 92777f02a7aSChristoph Hellwig static void nvme_pci_complete_rq(struct request *req) 928eee417b0SChristoph Hellwig { 929f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 930eee417b0SChristoph Hellwig 931915f04c9SChristoph Hellwig nvme_cleanup_cmd(req); 932*b15c592dSChristoph Hellwig if (blk_rq_nr_phys_segments(req)) 93377f02a7aSChristoph Hellwig nvme_unmap_data(iod->nvmeq->dev, req); 93477f02a7aSChristoph Hellwig nvme_complete_rq(req); 93557dacad5SJay Sternberg } 93657dacad5SJay Sternberg 937d783e0bdSMarta Rybczynska /* We read the CQE phase first to check if the rest of the entry is valid */ 938750dde44SChristoph Hellwig static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq) 939d783e0bdSMarta Rybczynska { 940750dde44SChristoph Hellwig return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) == 941750dde44SChristoph Hellwig nvmeq->cq_phase; 942d783e0bdSMarta Rybczynska } 943d783e0bdSMarta Rybczynska 944eb281c82SSagi Grimberg static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq) 94557dacad5SJay Sternberg { 946eb281c82SSagi Grimberg u16 head = nvmeq->cq_head; 94757dacad5SJay Sternberg 948eb281c82SSagi Grimberg if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db, 949eb281c82SSagi Grimberg nvmeq->dbbuf_cq_ei)) 950eb281c82SSagi Grimberg writel(head, nvmeq->q_db + nvmeq->dev->db_stride); 951eb281c82SSagi Grimberg } 952adf68f21SChristoph Hellwig 9535cb525c8SJens Axboe static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx) 95457dacad5SJay Sternberg { 9555cb525c8SJens Axboe volatile struct nvme_completion *cqe = &nvmeq->cqes[idx]; 95657dacad5SJay Sternberg struct request *req; 957adf68f21SChristoph Hellwig 95883a12fb7SSagi Grimberg if (unlikely(cqe->command_id >= nvmeq->q_depth)) { 9591b3c47c1SSagi Grimberg dev_warn(nvmeq->dev->ctrl.device, 960aae239e1SChristoph Hellwig "invalid id %d completed on queue %d\n", 96183a12fb7SSagi Grimberg cqe->command_id, le16_to_cpu(cqe->sq_id)); 96283a12fb7SSagi Grimberg return; 963aae239e1SChristoph Hellwig } 964aae239e1SChristoph Hellwig 965adf68f21SChristoph Hellwig /* 966adf68f21SChristoph Hellwig * AEN requests are special as they don't time out and can 967adf68f21SChristoph Hellwig * survive any kind of queue freeze and often don't respond to 968adf68f21SChristoph Hellwig * aborts. We don't even bother to allocate a struct request 969adf68f21SChristoph Hellwig * for them but rather special case them here. 970adf68f21SChristoph Hellwig */ 971adf68f21SChristoph Hellwig if (unlikely(nvmeq->qid == 0 && 97238dabe21SKeith Busch cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) { 9737bf58533SChristoph Hellwig nvme_complete_async_event(&nvmeq->dev->ctrl, 97483a12fb7SSagi Grimberg cqe->status, &cqe->result); 975a0fa9647SJens Axboe return; 97657dacad5SJay Sternberg } 97757dacad5SJay Sternberg 97883a12fb7SSagi Grimberg req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id); 979604c01d5Syupeng trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail); 98083a12fb7SSagi Grimberg nvme_end_request(req, cqe->status, cqe->result); 98183a12fb7SSagi Grimberg } 98257dacad5SJay Sternberg 9835cb525c8SJens Axboe static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end) 98483a12fb7SSagi Grimberg { 9855cb525c8SJens Axboe while (start != end) { 9865cb525c8SJens Axboe nvme_handle_cqe(nvmeq, start); 9875cb525c8SJens Axboe if (++start == nvmeq->q_depth) 9885cb525c8SJens Axboe start = 0; 9895cb525c8SJens Axboe } 9905cb525c8SJens Axboe } 99183a12fb7SSagi Grimberg 9925cb525c8SJens Axboe static inline void nvme_update_cq_head(struct nvme_queue *nvmeq) 9935cb525c8SJens Axboe { 994dcca1662SHongbo Yao if (nvmeq->cq_head == nvmeq->q_depth - 1) { 995920d13a8SSagi Grimberg nvmeq->cq_head = 0; 996920d13a8SSagi Grimberg nvmeq->cq_phase = !nvmeq->cq_phase; 997dcca1662SHongbo Yao } else { 998dcca1662SHongbo Yao nvmeq->cq_head++; 999920d13a8SSagi Grimberg } 1000a0fa9647SJens Axboe } 1001a0fa9647SJens Axboe 10021052b8acSJens Axboe static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start, 10031052b8acSJens Axboe u16 *end, unsigned int tag) 1004a0fa9647SJens Axboe { 10051052b8acSJens Axboe int found = 0; 100683a12fb7SSagi Grimberg 10075cb525c8SJens Axboe *start = nvmeq->cq_head; 10081052b8acSJens Axboe while (nvme_cqe_pending(nvmeq)) { 10091052b8acSJens Axboe if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag) 10101052b8acSJens Axboe found++; 10115cb525c8SJens Axboe nvme_update_cq_head(nvmeq); 101257dacad5SJay Sternberg } 10135cb525c8SJens Axboe *end = nvmeq->cq_head; 101457dacad5SJay Sternberg 10155cb525c8SJens Axboe if (*start != *end) 1016eb281c82SSagi Grimberg nvme_ring_cq_doorbell(nvmeq); 10175cb525c8SJens Axboe return found; 101857dacad5SJay Sternberg } 101957dacad5SJay Sternberg 102057dacad5SJay Sternberg static irqreturn_t nvme_irq(int irq, void *data) 102157dacad5SJay Sternberg { 102257dacad5SJay Sternberg struct nvme_queue *nvmeq = data; 102368fa9dbeSJens Axboe irqreturn_t ret = IRQ_NONE; 10245cb525c8SJens Axboe u16 start, end; 10255cb525c8SJens Axboe 10263a7afd8eSChristoph Hellwig /* 10273a7afd8eSChristoph Hellwig * The rmb/wmb pair ensures we see all updates from a previous run of 10283a7afd8eSChristoph Hellwig * the irq handler, even if that was on another CPU. 10293a7afd8eSChristoph Hellwig */ 10303a7afd8eSChristoph Hellwig rmb(); 103168fa9dbeSJens Axboe if (nvmeq->cq_head != nvmeq->last_cq_head) 103268fa9dbeSJens Axboe ret = IRQ_HANDLED; 10335cb525c8SJens Axboe nvme_process_cq(nvmeq, &start, &end, -1); 103468fa9dbeSJens Axboe nvmeq->last_cq_head = nvmeq->cq_head; 10353a7afd8eSChristoph Hellwig wmb(); 10365cb525c8SJens Axboe 103768fa9dbeSJens Axboe if (start != end) { 10385cb525c8SJens Axboe nvme_complete_cqes(nvmeq, start, end); 10395cb525c8SJens Axboe return IRQ_HANDLED; 104057dacad5SJay Sternberg } 104157dacad5SJay Sternberg 104268fa9dbeSJens Axboe return ret; 104357dacad5SJay Sternberg } 104457dacad5SJay Sternberg 104557dacad5SJay Sternberg static irqreturn_t nvme_irq_check(int irq, void *data) 104657dacad5SJay Sternberg { 104757dacad5SJay Sternberg struct nvme_queue *nvmeq = data; 1048750dde44SChristoph Hellwig if (nvme_cqe_pending(nvmeq)) 104957dacad5SJay Sternberg return IRQ_WAKE_THREAD; 1050d783e0bdSMarta Rybczynska return IRQ_NONE; 105157dacad5SJay Sternberg } 105257dacad5SJay Sternberg 10530b2a8a9fSChristoph Hellwig /* 10540b2a8a9fSChristoph Hellwig * Poll for completions any queue, including those not dedicated to polling. 10550b2a8a9fSChristoph Hellwig * Can be called from any context. 10560b2a8a9fSChristoph Hellwig */ 10570b2a8a9fSChristoph Hellwig static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag) 1058a0fa9647SJens Axboe { 10593a7afd8eSChristoph Hellwig struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); 10605cb525c8SJens Axboe u16 start, end; 10611052b8acSJens Axboe int found; 1062a0fa9647SJens Axboe 10633a7afd8eSChristoph Hellwig /* 10643a7afd8eSChristoph Hellwig * For a poll queue we need to protect against the polling thread 10653a7afd8eSChristoph Hellwig * using the CQ lock. For normal interrupt driven threads we have 10663a7afd8eSChristoph Hellwig * to disable the interrupt to avoid racing with it. 10673a7afd8eSChristoph Hellwig */ 10687c349ddeSKeith Busch if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) { 10693a7afd8eSChristoph Hellwig spin_lock(&nvmeq->cq_poll_lock); 107091a509f8SChristoph Hellwig found = nvme_process_cq(nvmeq, &start, &end, tag); 107191a509f8SChristoph Hellwig spin_unlock(&nvmeq->cq_poll_lock); 107291a509f8SChristoph Hellwig } else { 10733a7afd8eSChristoph Hellwig disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector)); 10745cb525c8SJens Axboe found = nvme_process_cq(nvmeq, &start, &end, tag); 10753a7afd8eSChristoph Hellwig enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector)); 107691a509f8SChristoph Hellwig } 1077442e19b7SSagi Grimberg 10785cb525c8SJens Axboe nvme_complete_cqes(nvmeq, start, end); 1079442e19b7SSagi Grimberg return found; 1080a0fa9647SJens Axboe } 1081a0fa9647SJens Axboe 10829743139cSJens Axboe static int nvme_poll(struct blk_mq_hw_ctx *hctx) 10837776db1cSKeith Busch { 10847776db1cSKeith Busch struct nvme_queue *nvmeq = hctx->driver_data; 1085dabcefabSJens Axboe u16 start, end; 1086dabcefabSJens Axboe bool found; 1087dabcefabSJens Axboe 1088dabcefabSJens Axboe if (!nvme_cqe_pending(nvmeq)) 1089dabcefabSJens Axboe return 0; 1090dabcefabSJens Axboe 10913a7afd8eSChristoph Hellwig spin_lock(&nvmeq->cq_poll_lock); 10929743139cSJens Axboe found = nvme_process_cq(nvmeq, &start, &end, -1); 10933a7afd8eSChristoph Hellwig spin_unlock(&nvmeq->cq_poll_lock); 1094dabcefabSJens Axboe 1095dabcefabSJens Axboe nvme_complete_cqes(nvmeq, start, end); 1096dabcefabSJens Axboe return found; 1097dabcefabSJens Axboe } 1098dabcefabSJens Axboe 1099ad22c355SKeith Busch static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl) 110057dacad5SJay Sternberg { 1101f866fc42SChristoph Hellwig struct nvme_dev *dev = to_nvme_dev(ctrl); 1102147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[0]; 110357dacad5SJay Sternberg struct nvme_command c; 110457dacad5SJay Sternberg 110557dacad5SJay Sternberg memset(&c, 0, sizeof(c)); 110657dacad5SJay Sternberg c.common.opcode = nvme_admin_async_event; 1107ad22c355SKeith Busch c.common.command_id = NVME_AQ_BLK_MQ_DEPTH; 110804f3eafdSJens Axboe nvme_submit_cmd(nvmeq, &c, true); 110957dacad5SJay Sternberg } 111057dacad5SJay Sternberg 111157dacad5SJay Sternberg static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id) 111257dacad5SJay Sternberg { 111357dacad5SJay Sternberg struct nvme_command c; 111457dacad5SJay Sternberg 111557dacad5SJay Sternberg memset(&c, 0, sizeof(c)); 111657dacad5SJay Sternberg c.delete_queue.opcode = opcode; 111757dacad5SJay Sternberg c.delete_queue.qid = cpu_to_le16(id); 111857dacad5SJay Sternberg 11191c63dc66SChristoph Hellwig return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); 112057dacad5SJay Sternberg } 112157dacad5SJay Sternberg 112257dacad5SJay Sternberg static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid, 1123a8e3e0bbSJianchao Wang struct nvme_queue *nvmeq, s16 vector) 112457dacad5SJay Sternberg { 112557dacad5SJay Sternberg struct nvme_command c; 11264b04cc6aSJens Axboe int flags = NVME_QUEUE_PHYS_CONTIG; 11274b04cc6aSJens Axboe 11287c349ddeSKeith Busch if (!test_bit(NVMEQ_POLLED, &nvmeq->flags)) 11294b04cc6aSJens Axboe flags |= NVME_CQ_IRQ_ENABLED; 113057dacad5SJay Sternberg 113157dacad5SJay Sternberg /* 113216772ae6SMinwoo Im * Note: we (ab)use the fact that the prp fields survive if no data 113357dacad5SJay Sternberg * is attached to the request. 113457dacad5SJay Sternberg */ 113557dacad5SJay Sternberg memset(&c, 0, sizeof(c)); 113657dacad5SJay Sternberg c.create_cq.opcode = nvme_admin_create_cq; 113757dacad5SJay Sternberg c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr); 113857dacad5SJay Sternberg c.create_cq.cqid = cpu_to_le16(qid); 113957dacad5SJay Sternberg c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1); 114057dacad5SJay Sternberg c.create_cq.cq_flags = cpu_to_le16(flags); 1141a8e3e0bbSJianchao Wang c.create_cq.irq_vector = cpu_to_le16(vector); 114257dacad5SJay Sternberg 11431c63dc66SChristoph Hellwig return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); 114457dacad5SJay Sternberg } 114557dacad5SJay Sternberg 114657dacad5SJay Sternberg static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid, 114757dacad5SJay Sternberg struct nvme_queue *nvmeq) 114857dacad5SJay Sternberg { 11499abd68efSJens Axboe struct nvme_ctrl *ctrl = &dev->ctrl; 115057dacad5SJay Sternberg struct nvme_command c; 115181c1cd98SKeith Busch int flags = NVME_QUEUE_PHYS_CONTIG; 115257dacad5SJay Sternberg 115357dacad5SJay Sternberg /* 11549abd68efSJens Axboe * Some drives have a bug that auto-enables WRRU if MEDIUM isn't 11559abd68efSJens Axboe * set. Since URGENT priority is zeroes, it makes all queues 11569abd68efSJens Axboe * URGENT. 11579abd68efSJens Axboe */ 11589abd68efSJens Axboe if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ) 11599abd68efSJens Axboe flags |= NVME_SQ_PRIO_MEDIUM; 11609abd68efSJens Axboe 11619abd68efSJens Axboe /* 116216772ae6SMinwoo Im * Note: we (ab)use the fact that the prp fields survive if no data 116357dacad5SJay Sternberg * is attached to the request. 116457dacad5SJay Sternberg */ 116557dacad5SJay Sternberg memset(&c, 0, sizeof(c)); 116657dacad5SJay Sternberg c.create_sq.opcode = nvme_admin_create_sq; 116757dacad5SJay Sternberg c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr); 116857dacad5SJay Sternberg c.create_sq.sqid = cpu_to_le16(qid); 116957dacad5SJay Sternberg c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1); 117057dacad5SJay Sternberg c.create_sq.sq_flags = cpu_to_le16(flags); 117157dacad5SJay Sternberg c.create_sq.cqid = cpu_to_le16(qid); 117257dacad5SJay Sternberg 11731c63dc66SChristoph Hellwig return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); 117457dacad5SJay Sternberg } 117557dacad5SJay Sternberg 117657dacad5SJay Sternberg static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid) 117757dacad5SJay Sternberg { 117857dacad5SJay Sternberg return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid); 117957dacad5SJay Sternberg } 118057dacad5SJay Sternberg 118157dacad5SJay Sternberg static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid) 118257dacad5SJay Sternberg { 118357dacad5SJay Sternberg return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid); 118457dacad5SJay Sternberg } 118557dacad5SJay Sternberg 11862a842acaSChristoph Hellwig static void abort_endio(struct request *req, blk_status_t error) 118757dacad5SJay Sternberg { 1188f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 1189f4800d6dSChristoph Hellwig struct nvme_queue *nvmeq = iod->nvmeq; 119057dacad5SJay Sternberg 119127fa9bc5SChristoph Hellwig dev_warn(nvmeq->dev->ctrl.device, 119227fa9bc5SChristoph Hellwig "Abort status: 0x%x", nvme_req(req)->status); 1193e7a2a87dSChristoph Hellwig atomic_inc(&nvmeq->dev->ctrl.abort_limit); 1194e7a2a87dSChristoph Hellwig blk_mq_free_request(req); 119557dacad5SJay Sternberg } 119657dacad5SJay Sternberg 1197b2a0eb1aSKeith Busch static bool nvme_should_reset(struct nvme_dev *dev, u32 csts) 1198b2a0eb1aSKeith Busch { 1199b2a0eb1aSKeith Busch 1200b2a0eb1aSKeith Busch /* If true, indicates loss of adapter communication, possibly by a 1201b2a0eb1aSKeith Busch * NVMe Subsystem reset. 1202b2a0eb1aSKeith Busch */ 1203b2a0eb1aSKeith Busch bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO); 1204b2a0eb1aSKeith Busch 1205ad70062cSJianchao Wang /* If there is a reset/reinit ongoing, we shouldn't reset again. */ 1206ad70062cSJianchao Wang switch (dev->ctrl.state) { 1207ad70062cSJianchao Wang case NVME_CTRL_RESETTING: 1208ad6a0a52SMax Gurtovoy case NVME_CTRL_CONNECTING: 1209b2a0eb1aSKeith Busch return false; 1210ad70062cSJianchao Wang default: 1211ad70062cSJianchao Wang break; 1212ad70062cSJianchao Wang } 1213b2a0eb1aSKeith Busch 1214b2a0eb1aSKeith Busch /* We shouldn't reset unless the controller is on fatal error state 1215b2a0eb1aSKeith Busch * _or_ if we lost the communication with it. 1216b2a0eb1aSKeith Busch */ 1217b2a0eb1aSKeith Busch if (!(csts & NVME_CSTS_CFS) && !nssro) 1218b2a0eb1aSKeith Busch return false; 1219b2a0eb1aSKeith Busch 1220b2a0eb1aSKeith Busch return true; 1221b2a0eb1aSKeith Busch } 1222b2a0eb1aSKeith Busch 1223b2a0eb1aSKeith Busch static void nvme_warn_reset(struct nvme_dev *dev, u32 csts) 1224b2a0eb1aSKeith Busch { 1225b2a0eb1aSKeith Busch /* Read a config register to help see what died. */ 1226b2a0eb1aSKeith Busch u16 pci_status; 1227b2a0eb1aSKeith Busch int result; 1228b2a0eb1aSKeith Busch 1229b2a0eb1aSKeith Busch result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS, 1230b2a0eb1aSKeith Busch &pci_status); 1231b2a0eb1aSKeith Busch if (result == PCIBIOS_SUCCESSFUL) 1232b2a0eb1aSKeith Busch dev_warn(dev->ctrl.device, 1233b2a0eb1aSKeith Busch "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n", 1234b2a0eb1aSKeith Busch csts, pci_status); 1235b2a0eb1aSKeith Busch else 1236b2a0eb1aSKeith Busch dev_warn(dev->ctrl.device, 1237b2a0eb1aSKeith Busch "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n", 1238b2a0eb1aSKeith Busch csts, result); 1239b2a0eb1aSKeith Busch } 1240b2a0eb1aSKeith Busch 124131c7c7d2SChristoph Hellwig static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved) 124257dacad5SJay Sternberg { 1243f4800d6dSChristoph Hellwig struct nvme_iod *iod = blk_mq_rq_to_pdu(req); 1244f4800d6dSChristoph Hellwig struct nvme_queue *nvmeq = iod->nvmeq; 124557dacad5SJay Sternberg struct nvme_dev *dev = nvmeq->dev; 124657dacad5SJay Sternberg struct request *abort_req; 124757dacad5SJay Sternberg struct nvme_command cmd; 1248b2a0eb1aSKeith Busch u32 csts = readl(dev->bar + NVME_REG_CSTS); 1249b2a0eb1aSKeith Busch 1250651438bbSWen Xiong /* If PCI error recovery process is happening, we cannot reset or 1251651438bbSWen Xiong * the recovery mechanism will surely fail. 1252651438bbSWen Xiong */ 1253651438bbSWen Xiong mb(); 1254651438bbSWen Xiong if (pci_channel_offline(to_pci_dev(dev->dev))) 1255651438bbSWen Xiong return BLK_EH_RESET_TIMER; 1256651438bbSWen Xiong 1257b2a0eb1aSKeith Busch /* 1258b2a0eb1aSKeith Busch * Reset immediately if the controller is failed 1259b2a0eb1aSKeith Busch */ 1260b2a0eb1aSKeith Busch if (nvme_should_reset(dev, csts)) { 1261b2a0eb1aSKeith Busch nvme_warn_reset(dev, csts); 1262b2a0eb1aSKeith Busch nvme_dev_disable(dev, false); 1263d86c4d8eSChristoph Hellwig nvme_reset_ctrl(&dev->ctrl); 1264db8c48e4SChristoph Hellwig return BLK_EH_DONE; 1265b2a0eb1aSKeith Busch } 126657dacad5SJay Sternberg 126731c7c7d2SChristoph Hellwig /* 12687776db1cSKeith Busch * Did we miss an interrupt? 12697776db1cSKeith Busch */ 12700b2a8a9fSChristoph Hellwig if (nvme_poll_irqdisable(nvmeq, req->tag)) { 12717776db1cSKeith Busch dev_warn(dev->ctrl.device, 12727776db1cSKeith Busch "I/O %d QID %d timeout, completion polled\n", 12737776db1cSKeith Busch req->tag, nvmeq->qid); 1274db8c48e4SChristoph Hellwig return BLK_EH_DONE; 12757776db1cSKeith Busch } 12767776db1cSKeith Busch 12777776db1cSKeith Busch /* 1278fd634f41SChristoph Hellwig * Shutdown immediately if controller times out while starting. The 1279fd634f41SChristoph Hellwig * reset work will see the pci device disabled when it gets the forced 1280fd634f41SChristoph Hellwig * cancellation error. All outstanding requests are completed on 1281db8c48e4SChristoph Hellwig * shutdown, so we return BLK_EH_DONE. 1282fd634f41SChristoph Hellwig */ 12834244140dSKeith Busch switch (dev->ctrl.state) { 12844244140dSKeith Busch case NVME_CTRL_CONNECTING: 12854244140dSKeith Busch case NVME_CTRL_RESETTING: 1286b9cac43cSKeith Busch dev_warn_ratelimited(dev->ctrl.device, 1287fd634f41SChristoph Hellwig "I/O %d QID %d timeout, disable controller\n", 1288fd634f41SChristoph Hellwig req->tag, nvmeq->qid); 1289a5cdb68cSKeith Busch nvme_dev_disable(dev, false); 129027fa9bc5SChristoph Hellwig nvme_req(req)->flags |= NVME_REQ_CANCELLED; 1291db8c48e4SChristoph Hellwig return BLK_EH_DONE; 12924244140dSKeith Busch default: 12934244140dSKeith Busch break; 1294fd634f41SChristoph Hellwig } 1295fd634f41SChristoph Hellwig 1296fd634f41SChristoph Hellwig /* 1297e1569a16SKeith Busch * Shutdown the controller immediately and schedule a reset if the 1298e1569a16SKeith Busch * command was already aborted once before and still hasn't been 1299e1569a16SKeith Busch * returned to the driver, or if this is the admin queue. 130031c7c7d2SChristoph Hellwig */ 1301f4800d6dSChristoph Hellwig if (!nvmeq->qid || iod->aborted) { 13021b3c47c1SSagi Grimberg dev_warn(dev->ctrl.device, 130357dacad5SJay Sternberg "I/O %d QID %d timeout, reset controller\n", 130457dacad5SJay Sternberg req->tag, nvmeq->qid); 1305a5cdb68cSKeith Busch nvme_dev_disable(dev, false); 1306d86c4d8eSChristoph Hellwig nvme_reset_ctrl(&dev->ctrl); 1307e1569a16SKeith Busch 130827fa9bc5SChristoph Hellwig nvme_req(req)->flags |= NVME_REQ_CANCELLED; 1309db8c48e4SChristoph Hellwig return BLK_EH_DONE; 131057dacad5SJay Sternberg } 131157dacad5SJay Sternberg 1312e7a2a87dSChristoph Hellwig if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) { 1313e7a2a87dSChristoph Hellwig atomic_inc(&dev->ctrl.abort_limit); 1314e7a2a87dSChristoph Hellwig return BLK_EH_RESET_TIMER; 1315e7a2a87dSChristoph Hellwig } 13167bf7d778SKeith Busch iod->aborted = 1; 131757dacad5SJay Sternberg 131857dacad5SJay Sternberg memset(&cmd, 0, sizeof(cmd)); 131957dacad5SJay Sternberg cmd.abort.opcode = nvme_admin_abort_cmd; 132057dacad5SJay Sternberg cmd.abort.cid = req->tag; 132157dacad5SJay Sternberg cmd.abort.sqid = cpu_to_le16(nvmeq->qid); 132257dacad5SJay Sternberg 13231b3c47c1SSagi Grimberg dev_warn(nvmeq->dev->ctrl.device, 13241b3c47c1SSagi Grimberg "I/O %d QID %d timeout, aborting\n", 132557dacad5SJay Sternberg req->tag, nvmeq->qid); 1326e7a2a87dSChristoph Hellwig 1327e7a2a87dSChristoph Hellwig abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd, 1328eb71f435SChristoph Hellwig BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); 13296bf25d16SChristoph Hellwig if (IS_ERR(abort_req)) { 13306bf25d16SChristoph Hellwig atomic_inc(&dev->ctrl.abort_limit); 133131c7c7d2SChristoph Hellwig return BLK_EH_RESET_TIMER; 133257dacad5SJay Sternberg } 133357dacad5SJay Sternberg 1334e7a2a87dSChristoph Hellwig abort_req->timeout = ADMIN_TIMEOUT; 1335e7a2a87dSChristoph Hellwig abort_req->end_io_data = NULL; 1336e7a2a87dSChristoph Hellwig blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio); 133757dacad5SJay Sternberg 133857dacad5SJay Sternberg /* 133957dacad5SJay Sternberg * The aborted req will be completed on receiving the abort req. 134057dacad5SJay Sternberg * We enable the timer again. If hit twice, it'll cause a device reset, 134157dacad5SJay Sternberg * as the device then is in a faulty state. 134257dacad5SJay Sternberg */ 134357dacad5SJay Sternberg return BLK_EH_RESET_TIMER; 134457dacad5SJay Sternberg } 134557dacad5SJay Sternberg 134657dacad5SJay Sternberg static void nvme_free_queue(struct nvme_queue *nvmeq) 134757dacad5SJay Sternberg { 134888a041f4SKeith Busch dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq->q_depth), 134957dacad5SJay Sternberg (void *)nvmeq->cqes, nvmeq->cq_dma_addr); 135063223078SChristoph Hellwig if (!nvmeq->sq_cmds) 135163223078SChristoph Hellwig return; 13520f238ff5SLogan Gunthorpe 135363223078SChristoph Hellwig if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) { 135488a041f4SKeith Busch pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev), 135563223078SChristoph Hellwig nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth)); 135663223078SChristoph Hellwig } else { 135788a041f4SKeith Busch dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq->q_depth), 135863223078SChristoph Hellwig nvmeq->sq_cmds, nvmeq->sq_dma_addr); 13590f238ff5SLogan Gunthorpe } 136057dacad5SJay Sternberg } 136157dacad5SJay Sternberg 136257dacad5SJay Sternberg static void nvme_free_queues(struct nvme_dev *dev, int lowest) 136357dacad5SJay Sternberg { 136457dacad5SJay Sternberg int i; 136557dacad5SJay Sternberg 1366d858e5f0SSagi Grimberg for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) { 1367d858e5f0SSagi Grimberg dev->ctrl.queue_count--; 1368147b27e4SSagi Grimberg nvme_free_queue(&dev->queues[i]); 136957dacad5SJay Sternberg } 137057dacad5SJay Sternberg } 137157dacad5SJay Sternberg 137257dacad5SJay Sternberg /** 137357dacad5SJay Sternberg * nvme_suspend_queue - put queue into suspended state 137440581d1aSBart Van Assche * @nvmeq: queue to suspend 137557dacad5SJay Sternberg */ 137657dacad5SJay Sternberg static int nvme_suspend_queue(struct nvme_queue *nvmeq) 137757dacad5SJay Sternberg { 13784e224106SChristoph Hellwig if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags)) 137957dacad5SJay Sternberg return 1; 138057dacad5SJay Sternberg 13814e224106SChristoph Hellwig /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */ 1382d1f06f4aSJens Axboe mb(); 138357dacad5SJay Sternberg 13844e224106SChristoph Hellwig nvmeq->dev->online_queues--; 13851c63dc66SChristoph Hellwig if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q) 1386c81545f9SSagi Grimberg blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q); 13877c349ddeSKeith Busch if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags)) 13884e224106SChristoph Hellwig pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq); 138957dacad5SJay Sternberg return 0; 139057dacad5SJay Sternberg } 139157dacad5SJay Sternberg 13928fae268bSKeith Busch static void nvme_suspend_io_queues(struct nvme_dev *dev) 13938fae268bSKeith Busch { 13948fae268bSKeith Busch int i; 13958fae268bSKeith Busch 13968fae268bSKeith Busch for (i = dev->ctrl.queue_count - 1; i > 0; i--) 13978fae268bSKeith Busch nvme_suspend_queue(&dev->queues[i]); 13988fae268bSKeith Busch } 13998fae268bSKeith Busch 1400a5cdb68cSKeith Busch static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown) 140157dacad5SJay Sternberg { 1402147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[0]; 140357dacad5SJay Sternberg 1404a5cdb68cSKeith Busch if (shutdown) 1405a5cdb68cSKeith Busch nvme_shutdown_ctrl(&dev->ctrl); 1406a5cdb68cSKeith Busch else 140720d0dfe6SSagi Grimberg nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); 140857dacad5SJay Sternberg 14090b2a8a9fSChristoph Hellwig nvme_poll_irqdisable(nvmeq, -1); 141057dacad5SJay Sternberg } 141157dacad5SJay Sternberg 141257dacad5SJay Sternberg static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues, 141357dacad5SJay Sternberg int entry_size) 141457dacad5SJay Sternberg { 141557dacad5SJay Sternberg int q_depth = dev->q_depth; 14165fd4ce1bSChristoph Hellwig unsigned q_size_aligned = roundup(q_depth * entry_size, 14175fd4ce1bSChristoph Hellwig dev->ctrl.page_size); 141857dacad5SJay Sternberg 141957dacad5SJay Sternberg if (q_size_aligned * nr_io_queues > dev->cmb_size) { 142057dacad5SJay Sternberg u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues); 14215fd4ce1bSChristoph Hellwig mem_per_q = round_down(mem_per_q, dev->ctrl.page_size); 142257dacad5SJay Sternberg q_depth = div_u64(mem_per_q, entry_size); 142357dacad5SJay Sternberg 142457dacad5SJay Sternberg /* 142557dacad5SJay Sternberg * Ensure the reduced q_depth is above some threshold where it 142657dacad5SJay Sternberg * would be better to map queues in system memory with the 142757dacad5SJay Sternberg * original depth 142857dacad5SJay Sternberg */ 142957dacad5SJay Sternberg if (q_depth < 64) 143057dacad5SJay Sternberg return -ENOMEM; 143157dacad5SJay Sternberg } 143257dacad5SJay Sternberg 143357dacad5SJay Sternberg return q_depth; 143457dacad5SJay Sternberg } 143557dacad5SJay Sternberg 143657dacad5SJay Sternberg static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq, 143757dacad5SJay Sternberg int qid, int depth) 143857dacad5SJay Sternberg { 14390f238ff5SLogan Gunthorpe struct pci_dev *pdev = to_pci_dev(dev->dev); 1440815c6704SKeith Busch 14410f238ff5SLogan Gunthorpe if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) { 14420f238ff5SLogan Gunthorpe nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth)); 14430f238ff5SLogan Gunthorpe nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev, 14440f238ff5SLogan Gunthorpe nvmeq->sq_cmds); 144563223078SChristoph Hellwig if (nvmeq->sq_dma_addr) { 144663223078SChristoph Hellwig set_bit(NVMEQ_SQ_CMB, &nvmeq->flags); 144763223078SChristoph Hellwig return 0; 144863223078SChristoph Hellwig } 14490f238ff5SLogan Gunthorpe } 14500f238ff5SLogan Gunthorpe 145157dacad5SJay Sternberg nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth), 145257dacad5SJay Sternberg &nvmeq->sq_dma_addr, GFP_KERNEL); 145357dacad5SJay Sternberg if (!nvmeq->sq_cmds) 145457dacad5SJay Sternberg return -ENOMEM; 145557dacad5SJay Sternberg return 0; 145657dacad5SJay Sternberg } 145757dacad5SJay Sternberg 1458a6ff7262SKeith Busch static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth) 145957dacad5SJay Sternberg { 1460147b27e4SSagi Grimberg struct nvme_queue *nvmeq = &dev->queues[qid]; 146157dacad5SJay Sternberg 146262314e40SKeith Busch if (dev->ctrl.queue_count > qid) 146362314e40SKeith Busch return 0; 146457dacad5SJay Sternberg 1465750afb08SLuis Chamberlain nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth), 146657dacad5SJay Sternberg &nvmeq->cq_dma_addr, GFP_KERNEL); 146757dacad5SJay Sternberg if (!nvmeq->cqes) 146857dacad5SJay Sternberg goto free_nvmeq; 146957dacad5SJay Sternberg 147057dacad5SJay Sternberg if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth)) 147157dacad5SJay Sternberg goto free_cqdma; 147257dacad5SJay Sternberg 147357dacad5SJay Sternberg nvmeq->dev = dev; 14741ab0cd69SJens Axboe spin_lock_init(&nvmeq->sq_lock); 14753a7afd8eSChristoph Hellwig spin_lock_init(&nvmeq->cq_poll_lock); 147657dacad5SJay Sternberg nvmeq->cq_head = 0; 147757dacad5SJay Sternberg nvmeq->cq_phase = 1; 147857dacad5SJay Sternberg nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; 147957dacad5SJay Sternberg nvmeq->q_depth = depth; 148057dacad5SJay Sternberg nvmeq->qid = qid; 1481d858e5f0SSagi Grimberg dev->ctrl.queue_count++; 148257dacad5SJay Sternberg 1483147b27e4SSagi Grimberg return 0; 148457dacad5SJay Sternberg 148557dacad5SJay Sternberg free_cqdma: 148657dacad5SJay Sternberg dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes, 148757dacad5SJay Sternberg nvmeq->cq_dma_addr); 148857dacad5SJay Sternberg free_nvmeq: 1489147b27e4SSagi Grimberg return -ENOMEM; 149057dacad5SJay Sternberg } 149157dacad5SJay Sternberg 1492dca51e78SChristoph Hellwig static int queue_request_irq(struct nvme_queue *nvmeq) 149357dacad5SJay Sternberg { 14940ff199cbSChristoph Hellwig struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev); 14950ff199cbSChristoph Hellwig int nr = nvmeq->dev->ctrl.instance; 14960ff199cbSChristoph Hellwig 14970ff199cbSChristoph Hellwig if (use_threaded_interrupts) { 14980ff199cbSChristoph Hellwig return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check, 14990ff199cbSChristoph Hellwig nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid); 15000ff199cbSChristoph Hellwig } else { 15010ff199cbSChristoph Hellwig return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq, 15020ff199cbSChristoph Hellwig NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid); 15030ff199cbSChristoph Hellwig } 150457dacad5SJay Sternberg } 150557dacad5SJay Sternberg 150657dacad5SJay Sternberg static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid) 150757dacad5SJay Sternberg { 150857dacad5SJay Sternberg struct nvme_dev *dev = nvmeq->dev; 150957dacad5SJay Sternberg 151057dacad5SJay Sternberg nvmeq->sq_tail = 0; 151104f3eafdSJens Axboe nvmeq->last_sq_tail = 0; 151257dacad5SJay Sternberg nvmeq->cq_head = 0; 151357dacad5SJay Sternberg nvmeq->cq_phase = 1; 151457dacad5SJay Sternberg nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride]; 151557dacad5SJay Sternberg memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth)); 1516f9f38e33SHelen Koike nvme_dbbuf_init(dev, nvmeq, qid); 151757dacad5SJay Sternberg dev->online_queues++; 15183a7afd8eSChristoph Hellwig wmb(); /* ensure the first interrupt sees the initialization */ 151957dacad5SJay Sternberg } 152057dacad5SJay Sternberg 15214b04cc6aSJens Axboe static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled) 152257dacad5SJay Sternberg { 152357dacad5SJay Sternberg struct nvme_dev *dev = nvmeq->dev; 152457dacad5SJay Sternberg int result; 15257c349ddeSKeith Busch u16 vector = 0; 152657dacad5SJay Sternberg 1527d1ed6aa1SChristoph Hellwig clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags); 1528d1ed6aa1SChristoph Hellwig 152922b55601SKeith Busch /* 153022b55601SKeith Busch * A queue's vector matches the queue identifier unless the controller 153122b55601SKeith Busch * has only one vector available. 153222b55601SKeith Busch */ 15334b04cc6aSJens Axboe if (!polled) 1534a8e3e0bbSJianchao Wang vector = dev->num_vecs == 1 ? 0 : qid; 15354b04cc6aSJens Axboe else 15367c349ddeSKeith Busch set_bit(NVMEQ_POLLED, &nvmeq->flags); 15374b04cc6aSJens Axboe 1538a8e3e0bbSJianchao Wang result = adapter_alloc_cq(dev, qid, nvmeq, vector); 1539ded45505SKeith Busch if (result) 1540ded45505SKeith Busch return result; 154157dacad5SJay Sternberg 154257dacad5SJay Sternberg result = adapter_alloc_sq(dev, qid, nvmeq); 154357dacad5SJay Sternberg if (result < 0) 1544ded45505SKeith Busch return result; 1545ded45505SKeith Busch else if (result) 154657dacad5SJay Sternberg goto release_cq; 154757dacad5SJay Sternberg 1548a8e3e0bbSJianchao Wang nvmeq->cq_vector = vector; 1549161b8be2SKeith Busch nvme_init_queue(nvmeq, qid); 15504b04cc6aSJens Axboe 15517c349ddeSKeith Busch if (!polled) { 15527c349ddeSKeith Busch nvmeq->cq_vector = vector; 1553dca51e78SChristoph Hellwig result = queue_request_irq(nvmeq); 155457dacad5SJay Sternberg if (result < 0) 155557dacad5SJay Sternberg goto release_sq; 15564b04cc6aSJens Axboe } 155757dacad5SJay Sternberg 15584e224106SChristoph Hellwig set_bit(NVMEQ_ENABLED, &nvmeq->flags); 155957dacad5SJay Sternberg return result; 156057dacad5SJay Sternberg 156157dacad5SJay Sternberg release_sq: 1562f25a2dfcSJianchao Wang dev->online_queues--; 156357dacad5SJay Sternberg adapter_delete_sq(dev, qid); 156457dacad5SJay Sternberg release_cq: 156557dacad5SJay Sternberg adapter_delete_cq(dev, qid); 156657dacad5SJay Sternberg return result; 156757dacad5SJay Sternberg } 156857dacad5SJay Sternberg 1569f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_admin_ops = { 157057dacad5SJay Sternberg .queue_rq = nvme_queue_rq, 157177f02a7aSChristoph Hellwig .complete = nvme_pci_complete_rq, 157257dacad5SJay Sternberg .init_hctx = nvme_admin_init_hctx, 157357dacad5SJay Sternberg .exit_hctx = nvme_admin_exit_hctx, 15740350815aSChristoph Hellwig .init_request = nvme_init_request, 157557dacad5SJay Sternberg .timeout = nvme_timeout, 157657dacad5SJay Sternberg }; 157757dacad5SJay Sternberg 1578f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_ops = { 1579376f7ef8SChristoph Hellwig .queue_rq = nvme_queue_rq, 1580376f7ef8SChristoph Hellwig .complete = nvme_pci_complete_rq, 1581376f7ef8SChristoph Hellwig .commit_rqs = nvme_commit_rqs, 1582376f7ef8SChristoph Hellwig .init_hctx = nvme_init_hctx, 1583376f7ef8SChristoph Hellwig .init_request = nvme_init_request, 1584376f7ef8SChristoph Hellwig .map_queues = nvme_pci_map_queues, 1585376f7ef8SChristoph Hellwig .timeout = nvme_timeout, 1586c6d962aeSChristoph Hellwig .poll = nvme_poll, 1587dabcefabSJens Axboe }; 1588dabcefabSJens Axboe 158957dacad5SJay Sternberg static void nvme_dev_remove_admin(struct nvme_dev *dev) 159057dacad5SJay Sternberg { 15911c63dc66SChristoph Hellwig if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) { 159269d9a99cSKeith Busch /* 159369d9a99cSKeith Busch * If the controller was reset during removal, it's possible 159469d9a99cSKeith Busch * user requests may be waiting on a stopped queue. Start the 159569d9a99cSKeith Busch * queue to flush these to completion. 159669d9a99cSKeith Busch */ 1597c81545f9SSagi Grimberg blk_mq_unquiesce_queue(dev->ctrl.admin_q); 15981c63dc66SChristoph Hellwig blk_cleanup_queue(dev->ctrl.admin_q); 159957dacad5SJay Sternberg blk_mq_free_tag_set(&dev->admin_tagset); 160057dacad5SJay Sternberg } 160157dacad5SJay Sternberg } 160257dacad5SJay Sternberg 160357dacad5SJay Sternberg static int nvme_alloc_admin_tags(struct nvme_dev *dev) 160457dacad5SJay Sternberg { 16051c63dc66SChristoph Hellwig if (!dev->ctrl.admin_q) { 160657dacad5SJay Sternberg dev->admin_tagset.ops = &nvme_mq_admin_ops; 160757dacad5SJay Sternberg dev->admin_tagset.nr_hw_queues = 1; 1608e3e9d50cSKeith Busch 160938dabe21SKeith Busch dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH; 161057dacad5SJay Sternberg dev->admin_tagset.timeout = ADMIN_TIMEOUT; 161157dacad5SJay Sternberg dev->admin_tagset.numa_node = dev_to_node(dev->dev); 1612a7a7cbe3SChaitanya Kulkarni dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false); 1613d3484991SJens Axboe dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED; 161457dacad5SJay Sternberg dev->admin_tagset.driver_data = dev; 161557dacad5SJay Sternberg 161657dacad5SJay Sternberg if (blk_mq_alloc_tag_set(&dev->admin_tagset)) 161757dacad5SJay Sternberg return -ENOMEM; 161834b6c231SSagi Grimberg dev->ctrl.admin_tagset = &dev->admin_tagset; 161957dacad5SJay Sternberg 16201c63dc66SChristoph Hellwig dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset); 16211c63dc66SChristoph Hellwig if (IS_ERR(dev->ctrl.admin_q)) { 162257dacad5SJay Sternberg blk_mq_free_tag_set(&dev->admin_tagset); 162357dacad5SJay Sternberg return -ENOMEM; 162457dacad5SJay Sternberg } 16251c63dc66SChristoph Hellwig if (!blk_get_queue(dev->ctrl.admin_q)) { 162657dacad5SJay Sternberg nvme_dev_remove_admin(dev); 16271c63dc66SChristoph Hellwig dev->ctrl.admin_q = NULL; 162857dacad5SJay Sternberg return -ENODEV; 162957dacad5SJay Sternberg } 163057dacad5SJay Sternberg } else 1631c81545f9SSagi Grimberg blk_mq_unquiesce_queue(dev->ctrl.admin_q); 163257dacad5SJay Sternberg 163357dacad5SJay Sternberg return 0; 163457dacad5SJay Sternberg } 163557dacad5SJay Sternberg 163697f6ef64SXu Yu static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues) 163797f6ef64SXu Yu { 163897f6ef64SXu Yu return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride); 163997f6ef64SXu Yu } 164097f6ef64SXu Yu 164197f6ef64SXu Yu static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size) 164297f6ef64SXu Yu { 164397f6ef64SXu Yu struct pci_dev *pdev = to_pci_dev(dev->dev); 164497f6ef64SXu Yu 164597f6ef64SXu Yu if (size <= dev->bar_mapped_size) 164697f6ef64SXu Yu return 0; 164797f6ef64SXu Yu if (size > pci_resource_len(pdev, 0)) 164897f6ef64SXu Yu return -ENOMEM; 164997f6ef64SXu Yu if (dev->bar) 165097f6ef64SXu Yu iounmap(dev->bar); 165197f6ef64SXu Yu dev->bar = ioremap(pci_resource_start(pdev, 0), size); 165297f6ef64SXu Yu if (!dev->bar) { 165397f6ef64SXu Yu dev->bar_mapped_size = 0; 165497f6ef64SXu Yu return -ENOMEM; 165597f6ef64SXu Yu } 165697f6ef64SXu Yu dev->bar_mapped_size = size; 165797f6ef64SXu Yu dev->dbs = dev->bar + NVME_REG_DBS; 165897f6ef64SXu Yu 165997f6ef64SXu Yu return 0; 166097f6ef64SXu Yu } 166197f6ef64SXu Yu 166201ad0990SSagi Grimberg static int nvme_pci_configure_admin_queue(struct nvme_dev *dev) 166357dacad5SJay Sternberg { 166457dacad5SJay Sternberg int result; 166557dacad5SJay Sternberg u32 aqa; 166657dacad5SJay Sternberg struct nvme_queue *nvmeq; 166757dacad5SJay Sternberg 166897f6ef64SXu Yu result = nvme_remap_bar(dev, db_bar_size(dev, 0)); 166997f6ef64SXu Yu if (result < 0) 167097f6ef64SXu Yu return result; 167197f6ef64SXu Yu 16728ef2074dSGabriel Krisman Bertazi dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ? 167320d0dfe6SSagi Grimberg NVME_CAP_NSSRC(dev->ctrl.cap) : 0; 167457dacad5SJay Sternberg 16757a67cbeaSChristoph Hellwig if (dev->subsystem && 16767a67cbeaSChristoph Hellwig (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO)) 16777a67cbeaSChristoph Hellwig writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS); 167857dacad5SJay Sternberg 167920d0dfe6SSagi Grimberg result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap); 168057dacad5SJay Sternberg if (result < 0) 168157dacad5SJay Sternberg return result; 168257dacad5SJay Sternberg 1683a6ff7262SKeith Busch result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH); 1684147b27e4SSagi Grimberg if (result) 1685147b27e4SSagi Grimberg return result; 168657dacad5SJay Sternberg 1687147b27e4SSagi Grimberg nvmeq = &dev->queues[0]; 168857dacad5SJay Sternberg aqa = nvmeq->q_depth - 1; 168957dacad5SJay Sternberg aqa |= aqa << 16; 169057dacad5SJay Sternberg 16917a67cbeaSChristoph Hellwig writel(aqa, dev->bar + NVME_REG_AQA); 16927a67cbeaSChristoph Hellwig lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ); 16937a67cbeaSChristoph Hellwig lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ); 169457dacad5SJay Sternberg 169520d0dfe6SSagi Grimberg result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap); 169657dacad5SJay Sternberg if (result) 1697d4875622SKeith Busch return result; 169857dacad5SJay Sternberg 169957dacad5SJay Sternberg nvmeq->cq_vector = 0; 1700161b8be2SKeith Busch nvme_init_queue(nvmeq, 0); 1701dca51e78SChristoph Hellwig result = queue_request_irq(nvmeq); 170257dacad5SJay Sternberg if (result) { 17037c349ddeSKeith Busch dev->online_queues--; 1704d4875622SKeith Busch return result; 170557dacad5SJay Sternberg } 170657dacad5SJay Sternberg 17074e224106SChristoph Hellwig set_bit(NVMEQ_ENABLED, &nvmeq->flags); 170857dacad5SJay Sternberg return result; 170957dacad5SJay Sternberg } 171057dacad5SJay Sternberg 1711749941f2SChristoph Hellwig static int nvme_create_io_queues(struct nvme_dev *dev) 171257dacad5SJay Sternberg { 17134b04cc6aSJens Axboe unsigned i, max, rw_queues; 1714749941f2SChristoph Hellwig int ret = 0; 171557dacad5SJay Sternberg 1716d858e5f0SSagi Grimberg for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) { 1717a6ff7262SKeith Busch if (nvme_alloc_queue(dev, i, dev->q_depth)) { 1718749941f2SChristoph Hellwig ret = -ENOMEM; 171957dacad5SJay Sternberg break; 1720749941f2SChristoph Hellwig } 1721749941f2SChristoph Hellwig } 172257dacad5SJay Sternberg 1723d858e5f0SSagi Grimberg max = min(dev->max_qid, dev->ctrl.queue_count - 1); 1724e20ba6e1SChristoph Hellwig if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) { 1725e20ba6e1SChristoph Hellwig rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] + 1726e20ba6e1SChristoph Hellwig dev->io_queues[HCTX_TYPE_READ]; 17274b04cc6aSJens Axboe } else { 17284b04cc6aSJens Axboe rw_queues = max; 17294b04cc6aSJens Axboe } 17304b04cc6aSJens Axboe 1731949928c1SKeith Busch for (i = dev->online_queues; i <= max; i++) { 17324b04cc6aSJens Axboe bool polled = i > rw_queues; 17334b04cc6aSJens Axboe 17344b04cc6aSJens Axboe ret = nvme_create_queue(&dev->queues[i], i, polled); 1735d4875622SKeith Busch if (ret) 173657dacad5SJay Sternberg break; 173757dacad5SJay Sternberg } 173857dacad5SJay Sternberg 1739749941f2SChristoph Hellwig /* 1740749941f2SChristoph Hellwig * Ignore failing Create SQ/CQ commands, we can continue with less 17418adb8c14SMinwoo Im * than the desired amount of queues, and even a controller without 17428adb8c14SMinwoo Im * I/O queues can still be used to issue admin commands. This might 1743749941f2SChristoph Hellwig * be useful to upgrade a buggy firmware for example. 1744749941f2SChristoph Hellwig */ 1745749941f2SChristoph Hellwig return ret >= 0 ? 0 : ret; 174657dacad5SJay Sternberg } 174757dacad5SJay Sternberg 1748202021c1SStephen Bates static ssize_t nvme_cmb_show(struct device *dev, 1749202021c1SStephen Bates struct device_attribute *attr, 1750202021c1SStephen Bates char *buf) 1751202021c1SStephen Bates { 1752202021c1SStephen Bates struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev)); 1753202021c1SStephen Bates 1754c965809cSStephen Bates return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n", 1755202021c1SStephen Bates ndev->cmbloc, ndev->cmbsz); 1756202021c1SStephen Bates } 1757202021c1SStephen Bates static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL); 1758202021c1SStephen Bates 175988de4598SChristoph Hellwig static u64 nvme_cmb_size_unit(struct nvme_dev *dev) 176057dacad5SJay Sternberg { 176188de4598SChristoph Hellwig u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK; 176288de4598SChristoph Hellwig 176388de4598SChristoph Hellwig return 1ULL << (12 + 4 * szu); 176488de4598SChristoph Hellwig } 176588de4598SChristoph Hellwig 176688de4598SChristoph Hellwig static u32 nvme_cmb_size(struct nvme_dev *dev) 176788de4598SChristoph Hellwig { 176888de4598SChristoph Hellwig return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK; 176988de4598SChristoph Hellwig } 177088de4598SChristoph Hellwig 1771f65efd6dSChristoph Hellwig static void nvme_map_cmb(struct nvme_dev *dev) 177257dacad5SJay Sternberg { 177388de4598SChristoph Hellwig u64 size, offset; 177457dacad5SJay Sternberg resource_size_t bar_size; 177557dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev->dev); 17768969f1f8SChristoph Hellwig int bar; 177757dacad5SJay Sternberg 17789fe5c59fSKeith Busch if (dev->cmb_size) 17799fe5c59fSKeith Busch return; 17809fe5c59fSKeith Busch 17817a67cbeaSChristoph Hellwig dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ); 1782f65efd6dSChristoph Hellwig if (!dev->cmbsz) 1783f65efd6dSChristoph Hellwig return; 1784202021c1SStephen Bates dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC); 178557dacad5SJay Sternberg 178688de4598SChristoph Hellwig size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev); 178788de4598SChristoph Hellwig offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc); 17888969f1f8SChristoph Hellwig bar = NVME_CMB_BIR(dev->cmbloc); 17898969f1f8SChristoph Hellwig bar_size = pci_resource_len(pdev, bar); 179057dacad5SJay Sternberg 179157dacad5SJay Sternberg if (offset > bar_size) 1792f65efd6dSChristoph Hellwig return; 179357dacad5SJay Sternberg 179457dacad5SJay Sternberg /* 179557dacad5SJay Sternberg * Controllers may support a CMB size larger than their BAR, 179657dacad5SJay Sternberg * for example, due to being behind a bridge. Reduce the CMB to 179757dacad5SJay Sternberg * the reported size of the BAR 179857dacad5SJay Sternberg */ 179957dacad5SJay Sternberg if (size > bar_size - offset) 180057dacad5SJay Sternberg size = bar_size - offset; 180157dacad5SJay Sternberg 18020f238ff5SLogan Gunthorpe if (pci_p2pdma_add_resource(pdev, bar, size, offset)) { 18030f238ff5SLogan Gunthorpe dev_warn(dev->ctrl.device, 18040f238ff5SLogan Gunthorpe "failed to register the CMB\n"); 1805f65efd6dSChristoph Hellwig return; 18060f238ff5SLogan Gunthorpe } 18070f238ff5SLogan Gunthorpe 180857dacad5SJay Sternberg dev->cmb_size = size; 18090f238ff5SLogan Gunthorpe dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS); 18100f238ff5SLogan Gunthorpe 18110f238ff5SLogan Gunthorpe if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) == 18120f238ff5SLogan Gunthorpe (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) 18130f238ff5SLogan Gunthorpe pci_p2pmem_publish(pdev, true); 1814f65efd6dSChristoph Hellwig 1815f65efd6dSChristoph Hellwig if (sysfs_add_file_to_group(&dev->ctrl.device->kobj, 1816f65efd6dSChristoph Hellwig &dev_attr_cmb.attr, NULL)) 1817f65efd6dSChristoph Hellwig dev_warn(dev->ctrl.device, 1818f65efd6dSChristoph Hellwig "failed to add sysfs attribute for CMB\n"); 181957dacad5SJay Sternberg } 182057dacad5SJay Sternberg 182157dacad5SJay Sternberg static inline void nvme_release_cmb(struct nvme_dev *dev) 182257dacad5SJay Sternberg { 18230f238ff5SLogan Gunthorpe if (dev->cmb_size) { 1824f63572dfSJon Derrick sysfs_remove_file_from_group(&dev->ctrl.device->kobj, 1825f63572dfSJon Derrick &dev_attr_cmb.attr, NULL); 18260f238ff5SLogan Gunthorpe dev->cmb_size = 0; 1827f63572dfSJon Derrick } 182857dacad5SJay Sternberg } 182957dacad5SJay Sternberg 183087ad72a5SChristoph Hellwig static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits) 183157dacad5SJay Sternberg { 18324033f35dSChristoph Hellwig u64 dma_addr = dev->host_mem_descs_dma; 183387ad72a5SChristoph Hellwig struct nvme_command c; 183487ad72a5SChristoph Hellwig int ret; 183587ad72a5SChristoph Hellwig 183687ad72a5SChristoph Hellwig memset(&c, 0, sizeof(c)); 183787ad72a5SChristoph Hellwig c.features.opcode = nvme_admin_set_features; 183887ad72a5SChristoph Hellwig c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF); 183987ad72a5SChristoph Hellwig c.features.dword11 = cpu_to_le32(bits); 184087ad72a5SChristoph Hellwig c.features.dword12 = cpu_to_le32(dev->host_mem_size >> 184187ad72a5SChristoph Hellwig ilog2(dev->ctrl.page_size)); 184287ad72a5SChristoph Hellwig c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr)); 184387ad72a5SChristoph Hellwig c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr)); 184487ad72a5SChristoph Hellwig c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs); 184587ad72a5SChristoph Hellwig 184687ad72a5SChristoph Hellwig ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0); 184787ad72a5SChristoph Hellwig if (ret) { 184887ad72a5SChristoph Hellwig dev_warn(dev->ctrl.device, 184987ad72a5SChristoph Hellwig "failed to set host mem (err %d, flags %#x).\n", 185087ad72a5SChristoph Hellwig ret, bits); 185187ad72a5SChristoph Hellwig } 185287ad72a5SChristoph Hellwig return ret; 185387ad72a5SChristoph Hellwig } 185487ad72a5SChristoph Hellwig 185587ad72a5SChristoph Hellwig static void nvme_free_host_mem(struct nvme_dev *dev) 185687ad72a5SChristoph Hellwig { 185787ad72a5SChristoph Hellwig int i; 185887ad72a5SChristoph Hellwig 185987ad72a5SChristoph Hellwig for (i = 0; i < dev->nr_host_mem_descs; i++) { 186087ad72a5SChristoph Hellwig struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i]; 186187ad72a5SChristoph Hellwig size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size; 186287ad72a5SChristoph Hellwig 1863cc667f6dSLiviu Dudau dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i], 1864cc667f6dSLiviu Dudau le64_to_cpu(desc->addr), 1865cc667f6dSLiviu Dudau DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); 186687ad72a5SChristoph Hellwig } 186787ad72a5SChristoph Hellwig 186887ad72a5SChristoph Hellwig kfree(dev->host_mem_desc_bufs); 186987ad72a5SChristoph Hellwig dev->host_mem_desc_bufs = NULL; 18704033f35dSChristoph Hellwig dma_free_coherent(dev->dev, 18714033f35dSChristoph Hellwig dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs), 18724033f35dSChristoph Hellwig dev->host_mem_descs, dev->host_mem_descs_dma); 187387ad72a5SChristoph Hellwig dev->host_mem_descs = NULL; 18747e5dd57eSMinwoo Im dev->nr_host_mem_descs = 0; 187587ad72a5SChristoph Hellwig } 187687ad72a5SChristoph Hellwig 187792dc6895SChristoph Hellwig static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred, 187892dc6895SChristoph Hellwig u32 chunk_size) 187987ad72a5SChristoph Hellwig { 188087ad72a5SChristoph Hellwig struct nvme_host_mem_buf_desc *descs; 188192dc6895SChristoph Hellwig u32 max_entries, len; 18824033f35dSChristoph Hellwig dma_addr_t descs_dma; 18832ee0e4edSDan Carpenter int i = 0; 188487ad72a5SChristoph Hellwig void **bufs; 18856fbcde66SMinwoo Im u64 size, tmp; 188687ad72a5SChristoph Hellwig 188787ad72a5SChristoph Hellwig tmp = (preferred + chunk_size - 1); 188887ad72a5SChristoph Hellwig do_div(tmp, chunk_size); 188987ad72a5SChristoph Hellwig max_entries = tmp; 1890044a9df1SChristoph Hellwig 1891044a9df1SChristoph Hellwig if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries) 1892044a9df1SChristoph Hellwig max_entries = dev->ctrl.hmmaxd; 1893044a9df1SChristoph Hellwig 1894750afb08SLuis Chamberlain descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs), 18954033f35dSChristoph Hellwig &descs_dma, GFP_KERNEL); 189687ad72a5SChristoph Hellwig if (!descs) 189787ad72a5SChristoph Hellwig goto out; 189887ad72a5SChristoph Hellwig 189987ad72a5SChristoph Hellwig bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL); 190087ad72a5SChristoph Hellwig if (!bufs) 190187ad72a5SChristoph Hellwig goto out_free_descs; 190287ad72a5SChristoph Hellwig 1903244a8fe4SMinwoo Im for (size = 0; size < preferred && i < max_entries; size += len) { 190487ad72a5SChristoph Hellwig dma_addr_t dma_addr; 190587ad72a5SChristoph Hellwig 190650cdb7c6SChristoph Hellwig len = min_t(u64, chunk_size, preferred - size); 190787ad72a5SChristoph Hellwig bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL, 190887ad72a5SChristoph Hellwig DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); 190987ad72a5SChristoph Hellwig if (!bufs[i]) 191087ad72a5SChristoph Hellwig break; 191187ad72a5SChristoph Hellwig 191287ad72a5SChristoph Hellwig descs[i].addr = cpu_to_le64(dma_addr); 191387ad72a5SChristoph Hellwig descs[i].size = cpu_to_le32(len / dev->ctrl.page_size); 191487ad72a5SChristoph Hellwig i++; 191587ad72a5SChristoph Hellwig } 191687ad72a5SChristoph Hellwig 191792dc6895SChristoph Hellwig if (!size) 191887ad72a5SChristoph Hellwig goto out_free_bufs; 191987ad72a5SChristoph Hellwig 192087ad72a5SChristoph Hellwig dev->nr_host_mem_descs = i; 192187ad72a5SChristoph Hellwig dev->host_mem_size = size; 192287ad72a5SChristoph Hellwig dev->host_mem_descs = descs; 19234033f35dSChristoph Hellwig dev->host_mem_descs_dma = descs_dma; 192487ad72a5SChristoph Hellwig dev->host_mem_desc_bufs = bufs; 192587ad72a5SChristoph Hellwig return 0; 192687ad72a5SChristoph Hellwig 192787ad72a5SChristoph Hellwig out_free_bufs: 192887ad72a5SChristoph Hellwig while (--i >= 0) { 192987ad72a5SChristoph Hellwig size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size; 193087ad72a5SChristoph Hellwig 1931cc667f6dSLiviu Dudau dma_free_attrs(dev->dev, size, bufs[i], 1932cc667f6dSLiviu Dudau le64_to_cpu(descs[i].addr), 1933cc667f6dSLiviu Dudau DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN); 193487ad72a5SChristoph Hellwig } 193587ad72a5SChristoph Hellwig 193687ad72a5SChristoph Hellwig kfree(bufs); 193787ad72a5SChristoph Hellwig out_free_descs: 19384033f35dSChristoph Hellwig dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs, 19394033f35dSChristoph Hellwig descs_dma); 194087ad72a5SChristoph Hellwig out: 194187ad72a5SChristoph Hellwig dev->host_mem_descs = NULL; 194287ad72a5SChristoph Hellwig return -ENOMEM; 194387ad72a5SChristoph Hellwig } 194487ad72a5SChristoph Hellwig 194592dc6895SChristoph Hellwig static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred) 194692dc6895SChristoph Hellwig { 194792dc6895SChristoph Hellwig u32 chunk_size; 194892dc6895SChristoph Hellwig 194992dc6895SChristoph Hellwig /* start big and work our way down */ 195030f92d62SAkinobu Mita for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES); 1951044a9df1SChristoph Hellwig chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2); 195292dc6895SChristoph Hellwig chunk_size /= 2) { 195392dc6895SChristoph Hellwig if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) { 195492dc6895SChristoph Hellwig if (!min || dev->host_mem_size >= min) 195592dc6895SChristoph Hellwig return 0; 195692dc6895SChristoph Hellwig nvme_free_host_mem(dev); 195792dc6895SChristoph Hellwig } 195892dc6895SChristoph Hellwig } 195992dc6895SChristoph Hellwig 196092dc6895SChristoph Hellwig return -ENOMEM; 196192dc6895SChristoph Hellwig } 196292dc6895SChristoph Hellwig 19639620cfbaSChristoph Hellwig static int nvme_setup_host_mem(struct nvme_dev *dev) 196487ad72a5SChristoph Hellwig { 196587ad72a5SChristoph Hellwig u64 max = (u64)max_host_mem_size_mb * SZ_1M; 196687ad72a5SChristoph Hellwig u64 preferred = (u64)dev->ctrl.hmpre * 4096; 196787ad72a5SChristoph Hellwig u64 min = (u64)dev->ctrl.hmmin * 4096; 196887ad72a5SChristoph Hellwig u32 enable_bits = NVME_HOST_MEM_ENABLE; 19696fbcde66SMinwoo Im int ret; 197087ad72a5SChristoph Hellwig 197187ad72a5SChristoph Hellwig preferred = min(preferred, max); 197287ad72a5SChristoph Hellwig if (min > max) { 197387ad72a5SChristoph Hellwig dev_warn(dev->ctrl.device, 197487ad72a5SChristoph Hellwig "min host memory (%lld MiB) above limit (%d MiB).\n", 197587ad72a5SChristoph Hellwig min >> ilog2(SZ_1M), max_host_mem_size_mb); 197687ad72a5SChristoph Hellwig nvme_free_host_mem(dev); 19779620cfbaSChristoph Hellwig return 0; 197887ad72a5SChristoph Hellwig } 197987ad72a5SChristoph Hellwig 198087ad72a5SChristoph Hellwig /* 198187ad72a5SChristoph Hellwig * If we already have a buffer allocated check if we can reuse it. 198287ad72a5SChristoph Hellwig */ 198387ad72a5SChristoph Hellwig if (dev->host_mem_descs) { 198487ad72a5SChristoph Hellwig if (dev->host_mem_size >= min) 198587ad72a5SChristoph Hellwig enable_bits |= NVME_HOST_MEM_RETURN; 198687ad72a5SChristoph Hellwig else 198787ad72a5SChristoph Hellwig nvme_free_host_mem(dev); 198887ad72a5SChristoph Hellwig } 198987ad72a5SChristoph Hellwig 199087ad72a5SChristoph Hellwig if (!dev->host_mem_descs) { 199192dc6895SChristoph Hellwig if (nvme_alloc_host_mem(dev, min, preferred)) { 199292dc6895SChristoph Hellwig dev_warn(dev->ctrl.device, 199392dc6895SChristoph Hellwig "failed to allocate host memory buffer.\n"); 19949620cfbaSChristoph Hellwig return 0; /* controller must work without HMB */ 199587ad72a5SChristoph Hellwig } 199687ad72a5SChristoph Hellwig 199792dc6895SChristoph Hellwig dev_info(dev->ctrl.device, 199892dc6895SChristoph Hellwig "allocated %lld MiB host memory buffer.\n", 199992dc6895SChristoph Hellwig dev->host_mem_size >> ilog2(SZ_1M)); 200092dc6895SChristoph Hellwig } 200192dc6895SChristoph Hellwig 20029620cfbaSChristoph Hellwig ret = nvme_set_host_mem(dev, enable_bits); 20039620cfbaSChristoph Hellwig if (ret) 200487ad72a5SChristoph Hellwig nvme_free_host_mem(dev); 20059620cfbaSChristoph Hellwig return ret; 200657dacad5SJay Sternberg } 200757dacad5SJay Sternberg 2008612b7286SMing Lei /* 2009612b7286SMing Lei * nirqs is the number of interrupts available for write and read 2010612b7286SMing Lei * queues. The core already reserved an interrupt for the admin queue. 2011612b7286SMing Lei */ 2012612b7286SMing Lei static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs) 20133b6592f7SJens Axboe { 2014612b7286SMing Lei struct nvme_dev *dev = affd->priv; 2015612b7286SMing Lei unsigned int nr_read_queues; 2016c45b1fa2SMing Lei 20173b6592f7SJens Axboe /* 2018612b7286SMing Lei * If there is no interupt available for queues, ensure that 2019612b7286SMing Lei * the default queue is set to 1. The affinity set size is 2020612b7286SMing Lei * also set to one, but the irq core ignores it for this case. 2021612b7286SMing Lei * 2022612b7286SMing Lei * If only one interrupt is available or 'write_queue' == 0, combine 2023612b7286SMing Lei * write and read queues. 2024612b7286SMing Lei * 2025612b7286SMing Lei * If 'write_queues' > 0, ensure it leaves room for at least one read 2026612b7286SMing Lei * queue. 20273b6592f7SJens Axboe */ 2028612b7286SMing Lei if (!nrirqs) { 2029612b7286SMing Lei nrirqs = 1; 2030612b7286SMing Lei nr_read_queues = 0; 2031612b7286SMing Lei } else if (nrirqs == 1 || !write_queues) { 2032612b7286SMing Lei nr_read_queues = 0; 2033612b7286SMing Lei } else if (write_queues >= nrirqs) { 2034612b7286SMing Lei nr_read_queues = 1; 20353b6592f7SJens Axboe } else { 2036612b7286SMing Lei nr_read_queues = nrirqs - write_queues; 20373b6592f7SJens Axboe } 2038612b7286SMing Lei 2039612b7286SMing Lei dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues; 2040612b7286SMing Lei affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues; 2041612b7286SMing Lei dev->io_queues[HCTX_TYPE_READ] = nr_read_queues; 2042612b7286SMing Lei affd->set_size[HCTX_TYPE_READ] = nr_read_queues; 2043612b7286SMing Lei affd->nr_sets = nr_read_queues ? 2 : 1; 20443b6592f7SJens Axboe } 20453b6592f7SJens Axboe 20466451fe73SJens Axboe static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues) 20473b6592f7SJens Axboe { 20483b6592f7SJens Axboe struct pci_dev *pdev = to_pci_dev(dev->dev); 20493b6592f7SJens Axboe struct irq_affinity affd = { 20503b6592f7SJens Axboe .pre_vectors = 1, 2051612b7286SMing Lei .calc_sets = nvme_calc_irq_sets, 2052612b7286SMing Lei .priv = dev, 20533b6592f7SJens Axboe }; 20546451fe73SJens Axboe unsigned int irq_queues, this_p_queues; 20556451fe73SJens Axboe 20566451fe73SJens Axboe /* 20576451fe73SJens Axboe * Poll queues don't need interrupts, but we need at least one IO 20586451fe73SJens Axboe * queue left over for non-polled IO. 20596451fe73SJens Axboe */ 20606451fe73SJens Axboe this_p_queues = poll_queues; 20616451fe73SJens Axboe if (this_p_queues >= nr_io_queues) { 20626451fe73SJens Axboe this_p_queues = nr_io_queues - 1; 20636451fe73SJens Axboe irq_queues = 1; 20646451fe73SJens Axboe } else { 2065c45b1fa2SMing Lei irq_queues = nr_io_queues - this_p_queues + 1; 20666451fe73SJens Axboe } 20676451fe73SJens Axboe dev->io_queues[HCTX_TYPE_POLL] = this_p_queues; 20683b6592f7SJens Axboe 2069612b7286SMing Lei /* Initialize for the single interrupt case */ 2070612b7286SMing Lei dev->io_queues[HCTX_TYPE_DEFAULT] = 1; 2071612b7286SMing Lei dev->io_queues[HCTX_TYPE_READ] = 0; 20723b6592f7SJens Axboe 2073612b7286SMing Lei return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues, 20743b6592f7SJens Axboe PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd); 20753b6592f7SJens Axboe } 20763b6592f7SJens Axboe 20778fae268bSKeith Busch static void nvme_disable_io_queues(struct nvme_dev *dev) 20788fae268bSKeith Busch { 20798fae268bSKeith Busch if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq)) 20808fae268bSKeith Busch __nvme_disable_io_queues(dev, nvme_admin_delete_cq); 20818fae268bSKeith Busch } 20828fae268bSKeith Busch 208357dacad5SJay Sternberg static int nvme_setup_io_queues(struct nvme_dev *dev) 208457dacad5SJay Sternberg { 2085147b27e4SSagi Grimberg struct nvme_queue *adminq = &dev->queues[0]; 208657dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev->dev); 208797f6ef64SXu Yu int result, nr_io_queues; 208897f6ef64SXu Yu unsigned long size; 208957dacad5SJay Sternberg 20903b6592f7SJens Axboe nr_io_queues = max_io_queues(); 20919a0be7abSChristoph Hellwig result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues); 20929a0be7abSChristoph Hellwig if (result < 0) 209357dacad5SJay Sternberg return result; 20949a0be7abSChristoph Hellwig 2095f5fa90dcSChristoph Hellwig if (nr_io_queues == 0) 2096a5229050SKeith Busch return 0; 209757dacad5SJay Sternberg 20984e224106SChristoph Hellwig clear_bit(NVMEQ_ENABLED, &adminq->flags); 20994e224106SChristoph Hellwig 21000f238ff5SLogan Gunthorpe if (dev->cmb_use_sqes) { 210157dacad5SJay Sternberg result = nvme_cmb_qdepth(dev, nr_io_queues, 210257dacad5SJay Sternberg sizeof(struct nvme_command)); 210357dacad5SJay Sternberg if (result > 0) 210457dacad5SJay Sternberg dev->q_depth = result; 210557dacad5SJay Sternberg else 21060f238ff5SLogan Gunthorpe dev->cmb_use_sqes = false; 210757dacad5SJay Sternberg } 210857dacad5SJay Sternberg 210957dacad5SJay Sternberg do { 211097f6ef64SXu Yu size = db_bar_size(dev, nr_io_queues); 211197f6ef64SXu Yu result = nvme_remap_bar(dev, size); 211297f6ef64SXu Yu if (!result) 211357dacad5SJay Sternberg break; 211457dacad5SJay Sternberg if (!--nr_io_queues) 211557dacad5SJay Sternberg return -ENOMEM; 211657dacad5SJay Sternberg } while (1); 211757dacad5SJay Sternberg adminq->q_db = dev->dbs; 211857dacad5SJay Sternberg 21198fae268bSKeith Busch retry: 212057dacad5SJay Sternberg /* Deregister the admin queue's interrupt */ 21210ff199cbSChristoph Hellwig pci_free_irq(pdev, 0, adminq); 212257dacad5SJay Sternberg 212357dacad5SJay Sternberg /* 212457dacad5SJay Sternberg * If we enable msix early due to not intx, disable it again before 212557dacad5SJay Sternberg * setting up the full range we need. 212657dacad5SJay Sternberg */ 2127dca51e78SChristoph Hellwig pci_free_irq_vectors(pdev); 21283b6592f7SJens Axboe 21293b6592f7SJens Axboe result = nvme_setup_irqs(dev, nr_io_queues); 213022b55601SKeith Busch if (result <= 0) 2131dca51e78SChristoph Hellwig return -EIO; 21323b6592f7SJens Axboe 213322b55601SKeith Busch dev->num_vecs = result; 21344b04cc6aSJens Axboe result = max(result - 1, 1); 2135e20ba6e1SChristoph Hellwig dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL]; 213657dacad5SJay Sternberg 213757dacad5SJay Sternberg /* 213857dacad5SJay Sternberg * Should investigate if there's a performance win from allocating 213957dacad5SJay Sternberg * more queues than interrupt vectors; it might allow the submission 214057dacad5SJay Sternberg * path to scale better, even if the receive path is limited by the 214157dacad5SJay Sternberg * number of interrupts. 214257dacad5SJay Sternberg */ 2143dca51e78SChristoph Hellwig result = queue_request_irq(adminq); 21447c349ddeSKeith Busch if (result) 2145d4875622SKeith Busch return result; 21464e224106SChristoph Hellwig set_bit(NVMEQ_ENABLED, &adminq->flags); 21478fae268bSKeith Busch 21488fae268bSKeith Busch result = nvme_create_io_queues(dev); 21498fae268bSKeith Busch if (result || dev->online_queues < 2) 21508fae268bSKeith Busch return result; 21518fae268bSKeith Busch 21528fae268bSKeith Busch if (dev->online_queues - 1 < dev->max_qid) { 21538fae268bSKeith Busch nr_io_queues = dev->online_queues - 1; 21548fae268bSKeith Busch nvme_disable_io_queues(dev); 21558fae268bSKeith Busch nvme_suspend_io_queues(dev); 21568fae268bSKeith Busch goto retry; 21578fae268bSKeith Busch } 21588fae268bSKeith Busch dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n", 21598fae268bSKeith Busch dev->io_queues[HCTX_TYPE_DEFAULT], 21608fae268bSKeith Busch dev->io_queues[HCTX_TYPE_READ], 21618fae268bSKeith Busch dev->io_queues[HCTX_TYPE_POLL]); 21628fae268bSKeith Busch return 0; 216357dacad5SJay Sternberg } 216457dacad5SJay Sternberg 21652a842acaSChristoph Hellwig static void nvme_del_queue_end(struct request *req, blk_status_t error) 2166db3cbfffSKeith Busch { 2167db3cbfffSKeith Busch struct nvme_queue *nvmeq = req->end_io_data; 2168db3cbfffSKeith Busch 2169db3cbfffSKeith Busch blk_mq_free_request(req); 2170d1ed6aa1SChristoph Hellwig complete(&nvmeq->delete_done); 2171db3cbfffSKeith Busch } 2172db3cbfffSKeith Busch 21732a842acaSChristoph Hellwig static void nvme_del_cq_end(struct request *req, blk_status_t error) 2174db3cbfffSKeith Busch { 2175db3cbfffSKeith Busch struct nvme_queue *nvmeq = req->end_io_data; 2176db3cbfffSKeith Busch 2177d1ed6aa1SChristoph Hellwig if (error) 2178d1ed6aa1SChristoph Hellwig set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags); 2179db3cbfffSKeith Busch 2180db3cbfffSKeith Busch nvme_del_queue_end(req, error); 2181db3cbfffSKeith Busch } 2182db3cbfffSKeith Busch 2183db3cbfffSKeith Busch static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode) 2184db3cbfffSKeith Busch { 2185db3cbfffSKeith Busch struct request_queue *q = nvmeq->dev->ctrl.admin_q; 2186db3cbfffSKeith Busch struct request *req; 2187db3cbfffSKeith Busch struct nvme_command cmd; 2188db3cbfffSKeith Busch 2189db3cbfffSKeith Busch memset(&cmd, 0, sizeof(cmd)); 2190db3cbfffSKeith Busch cmd.delete_queue.opcode = opcode; 2191db3cbfffSKeith Busch cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid); 2192db3cbfffSKeith Busch 2193eb71f435SChristoph Hellwig req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY); 2194db3cbfffSKeith Busch if (IS_ERR(req)) 2195db3cbfffSKeith Busch return PTR_ERR(req); 2196db3cbfffSKeith Busch 2197db3cbfffSKeith Busch req->timeout = ADMIN_TIMEOUT; 2198db3cbfffSKeith Busch req->end_io_data = nvmeq; 2199db3cbfffSKeith Busch 2200d1ed6aa1SChristoph Hellwig init_completion(&nvmeq->delete_done); 2201db3cbfffSKeith Busch blk_execute_rq_nowait(q, NULL, req, false, 2202db3cbfffSKeith Busch opcode == nvme_admin_delete_cq ? 2203db3cbfffSKeith Busch nvme_del_cq_end : nvme_del_queue_end); 2204db3cbfffSKeith Busch return 0; 2205db3cbfffSKeith Busch } 2206db3cbfffSKeith Busch 22078fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode) 2208db3cbfffSKeith Busch { 22095271edd4SChristoph Hellwig int nr_queues = dev->online_queues - 1, sent = 0; 2210db3cbfffSKeith Busch unsigned long timeout; 2211db3cbfffSKeith Busch 2212db3cbfffSKeith Busch retry: 2213db3cbfffSKeith Busch timeout = ADMIN_TIMEOUT; 22145271edd4SChristoph Hellwig while (nr_queues > 0) { 22155271edd4SChristoph Hellwig if (nvme_delete_queue(&dev->queues[nr_queues], opcode)) 2216db3cbfffSKeith Busch break; 22175271edd4SChristoph Hellwig nr_queues--; 22185271edd4SChristoph Hellwig sent++; 22195271edd4SChristoph Hellwig } 2220d1ed6aa1SChristoph Hellwig while (sent) { 2221d1ed6aa1SChristoph Hellwig struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent]; 2222d1ed6aa1SChristoph Hellwig 2223d1ed6aa1SChristoph Hellwig timeout = wait_for_completion_io_timeout(&nvmeq->delete_done, 22245271edd4SChristoph Hellwig timeout); 2225db3cbfffSKeith Busch if (timeout == 0) 22265271edd4SChristoph Hellwig return false; 2227d1ed6aa1SChristoph Hellwig 2228d1ed6aa1SChristoph Hellwig /* handle any remaining CQEs */ 2229d1ed6aa1SChristoph Hellwig if (opcode == nvme_admin_delete_cq && 2230d1ed6aa1SChristoph Hellwig !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags)) 2231d1ed6aa1SChristoph Hellwig nvme_poll_irqdisable(nvmeq, -1); 2232d1ed6aa1SChristoph Hellwig 2233d1ed6aa1SChristoph Hellwig sent--; 22345271edd4SChristoph Hellwig if (nr_queues) 2235db3cbfffSKeith Busch goto retry; 2236db3cbfffSKeith Busch } 22375271edd4SChristoph Hellwig return true; 2238db3cbfffSKeith Busch } 2239db3cbfffSKeith Busch 224057dacad5SJay Sternberg /* 22412b1b7e78SJianchao Wang * return error value only when tagset allocation failed 224257dacad5SJay Sternberg */ 224357dacad5SJay Sternberg static int nvme_dev_add(struct nvme_dev *dev) 224457dacad5SJay Sternberg { 22452b1b7e78SJianchao Wang int ret; 22462b1b7e78SJianchao Wang 22475bae7f73SChristoph Hellwig if (!dev->ctrl.tagset) { 2248c6d962aeSChristoph Hellwig dev->tagset.ops = &nvme_mq_ops; 224957dacad5SJay Sternberg dev->tagset.nr_hw_queues = dev->online_queues - 1; 2250ed92ad37SChristoph Hellwig dev->tagset.nr_maps = 2; /* default + read */ 2251ed92ad37SChristoph Hellwig if (dev->io_queues[HCTX_TYPE_POLL]) 2252ed92ad37SChristoph Hellwig dev->tagset.nr_maps++; 225357dacad5SJay Sternberg dev->tagset.timeout = NVME_IO_TIMEOUT; 225457dacad5SJay Sternberg dev->tagset.numa_node = dev_to_node(dev->dev); 225557dacad5SJay Sternberg dev->tagset.queue_depth = 225657dacad5SJay Sternberg min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1; 2257a7a7cbe3SChaitanya Kulkarni dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false); 2258a7a7cbe3SChaitanya Kulkarni if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) { 2259a7a7cbe3SChaitanya Kulkarni dev->tagset.cmd_size = max(dev->tagset.cmd_size, 2260a7a7cbe3SChaitanya Kulkarni nvme_pci_cmd_size(dev, true)); 2261a7a7cbe3SChaitanya Kulkarni } 226257dacad5SJay Sternberg dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE; 226357dacad5SJay Sternberg dev->tagset.driver_data = dev; 226457dacad5SJay Sternberg 22652b1b7e78SJianchao Wang ret = blk_mq_alloc_tag_set(&dev->tagset); 22662b1b7e78SJianchao Wang if (ret) { 22672b1b7e78SJianchao Wang dev_warn(dev->ctrl.device, 22682b1b7e78SJianchao Wang "IO queues tagset allocation failed %d\n", ret); 22692b1b7e78SJianchao Wang return ret; 22702b1b7e78SJianchao Wang } 22715bae7f73SChristoph Hellwig dev->ctrl.tagset = &dev->tagset; 2272f9f38e33SHelen Koike 2273f9f38e33SHelen Koike nvme_dbbuf_set(dev); 2274949928c1SKeith Busch } else { 2275949928c1SKeith Busch blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1); 2276949928c1SKeith Busch 2277949928c1SKeith Busch /* Free previously allocated queues that are no longer usable */ 2278949928c1SKeith Busch nvme_free_queues(dev, dev->online_queues); 227957dacad5SJay Sternberg } 2280949928c1SKeith Busch 228157dacad5SJay Sternberg return 0; 228257dacad5SJay Sternberg } 228357dacad5SJay Sternberg 2284b00a726aSKeith Busch static int nvme_pci_enable(struct nvme_dev *dev) 228557dacad5SJay Sternberg { 2286b00a726aSKeith Busch int result = -ENOMEM; 228757dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev->dev); 228857dacad5SJay Sternberg 228957dacad5SJay Sternberg if (pci_enable_device_mem(pdev)) 229057dacad5SJay Sternberg return result; 229157dacad5SJay Sternberg 229257dacad5SJay Sternberg pci_set_master(pdev); 229357dacad5SJay Sternberg 229457dacad5SJay Sternberg if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) && 229557dacad5SJay Sternberg dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32))) 229657dacad5SJay Sternberg goto disable; 229757dacad5SJay Sternberg 22987a67cbeaSChristoph Hellwig if (readl(dev->bar + NVME_REG_CSTS) == -1) { 229957dacad5SJay Sternberg result = -ENODEV; 2300b00a726aSKeith Busch goto disable; 230157dacad5SJay Sternberg } 230257dacad5SJay Sternberg 230357dacad5SJay Sternberg /* 2304a5229050SKeith Busch * Some devices and/or platforms don't advertise or work with INTx 2305a5229050SKeith Busch * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll 2306a5229050SKeith Busch * adjust this later. 230757dacad5SJay Sternberg */ 2308dca51e78SChristoph Hellwig result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); 2309dca51e78SChristoph Hellwig if (result < 0) 2310dca51e78SChristoph Hellwig return result; 231157dacad5SJay Sternberg 231220d0dfe6SSagi Grimberg dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP); 23137a67cbeaSChristoph Hellwig 231420d0dfe6SSagi Grimberg dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1, 2315b27c1e68Sweiping zhang io_queue_depth); 231620d0dfe6SSagi Grimberg dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap); 23177a67cbeaSChristoph Hellwig dev->dbs = dev->bar + 4096; 23181f390c1fSStephan Günther 23191f390c1fSStephan Günther /* 23201f390c1fSStephan Günther * Temporary fix for the Apple controller found in the MacBook8,1 and 23211f390c1fSStephan Günther * some MacBook7,1 to avoid controller resets and data loss. 23221f390c1fSStephan Günther */ 23231f390c1fSStephan Günther if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) { 23241f390c1fSStephan Günther dev->q_depth = 2; 23259bdcfb10SChristoph Hellwig dev_warn(dev->ctrl.device, "detected Apple NVMe controller, " 23269bdcfb10SChristoph Hellwig "set queue depth=%u to work around controller resets\n", 23271f390c1fSStephan Günther dev->q_depth); 2328d554b5e1SMartin K. Petersen } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG && 2329d554b5e1SMartin K. Petersen (pdev->device == 0xa821 || pdev->device == 0xa822) && 233020d0dfe6SSagi Grimberg NVME_CAP_MQES(dev->ctrl.cap) == 0) { 2331d554b5e1SMartin K. Petersen dev->q_depth = 64; 2332d554b5e1SMartin K. Petersen dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, " 2333d554b5e1SMartin K. Petersen "set queue depth=%u\n", dev->q_depth); 23341f390c1fSStephan Günther } 23351f390c1fSStephan Günther 2336f65efd6dSChristoph Hellwig nvme_map_cmb(dev); 2337202021c1SStephen Bates 2338a0a3408eSKeith Busch pci_enable_pcie_error_reporting(pdev); 2339a0a3408eSKeith Busch pci_save_state(pdev); 234057dacad5SJay Sternberg return 0; 234157dacad5SJay Sternberg 234257dacad5SJay Sternberg disable: 234357dacad5SJay Sternberg pci_disable_device(pdev); 234457dacad5SJay Sternberg return result; 234557dacad5SJay Sternberg } 234657dacad5SJay Sternberg 234757dacad5SJay Sternberg static void nvme_dev_unmap(struct nvme_dev *dev) 234857dacad5SJay Sternberg { 2349b00a726aSKeith Busch if (dev->bar) 2350b00a726aSKeith Busch iounmap(dev->bar); 2351a1f447b3SJohannes Thumshirn pci_release_mem_regions(to_pci_dev(dev->dev)); 2352b00a726aSKeith Busch } 2353b00a726aSKeith Busch 2354b00a726aSKeith Busch static void nvme_pci_disable(struct nvme_dev *dev) 2355b00a726aSKeith Busch { 235657dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev->dev); 235757dacad5SJay Sternberg 2358dca51e78SChristoph Hellwig pci_free_irq_vectors(pdev); 235957dacad5SJay Sternberg 2360a0a3408eSKeith Busch if (pci_is_enabled(pdev)) { 2361a0a3408eSKeith Busch pci_disable_pcie_error_reporting(pdev); 236257dacad5SJay Sternberg pci_disable_device(pdev); 236357dacad5SJay Sternberg } 2364a0a3408eSKeith Busch } 236557dacad5SJay Sternberg 2366a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown) 236757dacad5SJay Sternberg { 2368302ad8ccSKeith Busch bool dead = true; 2369302ad8ccSKeith Busch struct pci_dev *pdev = to_pci_dev(dev->dev); 237057dacad5SJay Sternberg 237177bf25eaSKeith Busch mutex_lock(&dev->shutdown_lock); 2372302ad8ccSKeith Busch if (pci_is_enabled(pdev)) { 2373302ad8ccSKeith Busch u32 csts = readl(dev->bar + NVME_REG_CSTS); 2374302ad8ccSKeith Busch 2375ebef7368SKeith Busch if (dev->ctrl.state == NVME_CTRL_LIVE || 2376ebef7368SKeith Busch dev->ctrl.state == NVME_CTRL_RESETTING) 2377302ad8ccSKeith Busch nvme_start_freeze(&dev->ctrl); 2378302ad8ccSKeith Busch dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) || 2379302ad8ccSKeith Busch pdev->error_state != pci_channel_io_normal); 238057dacad5SJay Sternberg } 2381c21377f8SGabriel Krisman Bertazi 2382302ad8ccSKeith Busch /* 2383302ad8ccSKeith Busch * Give the controller a chance to complete all entered requests if 2384302ad8ccSKeith Busch * doing a safe shutdown. 2385302ad8ccSKeith Busch */ 238687ad72a5SChristoph Hellwig if (!dead) { 238787ad72a5SChristoph Hellwig if (shutdown) 2388302ad8ccSKeith Busch nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT); 23899a915a5bSJianchao Wang } 239087ad72a5SChristoph Hellwig 23919a915a5bSJianchao Wang nvme_stop_queues(&dev->ctrl); 23929a915a5bSJianchao Wang 239364ee0ac0SKeith Busch if (!dead && dev->ctrl.queue_count > 0) { 23948fae268bSKeith Busch nvme_disable_io_queues(dev); 2395a5cdb68cSKeith Busch nvme_disable_admin_queue(dev, shutdown); 239657dacad5SJay Sternberg } 23978fae268bSKeith Busch nvme_suspend_io_queues(dev); 23988fae268bSKeith Busch nvme_suspend_queue(&dev->queues[0]); 2399b00a726aSKeith Busch nvme_pci_disable(dev); 240057dacad5SJay Sternberg 2401e1958e65SMing Lin blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl); 2402e1958e65SMing Lin blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl); 2403302ad8ccSKeith Busch 2404302ad8ccSKeith Busch /* 2405302ad8ccSKeith Busch * The driver will not be starting up queues again if shutting down so 2406302ad8ccSKeith Busch * must flush all entered requests to their failed completion to avoid 2407302ad8ccSKeith Busch * deadlocking blk-mq hot-cpu notifier. 2408302ad8ccSKeith Busch */ 2409302ad8ccSKeith Busch if (shutdown) 2410302ad8ccSKeith Busch nvme_start_queues(&dev->ctrl); 241177bf25eaSKeith Busch mutex_unlock(&dev->shutdown_lock); 241257dacad5SJay Sternberg } 241357dacad5SJay Sternberg 241457dacad5SJay Sternberg static int nvme_setup_prp_pools(struct nvme_dev *dev) 241557dacad5SJay Sternberg { 241657dacad5SJay Sternberg dev->prp_page_pool = dma_pool_create("prp list page", dev->dev, 241757dacad5SJay Sternberg PAGE_SIZE, PAGE_SIZE, 0); 241857dacad5SJay Sternberg if (!dev->prp_page_pool) 241957dacad5SJay Sternberg return -ENOMEM; 242057dacad5SJay Sternberg 242157dacad5SJay Sternberg /* Optimisation for I/Os between 4k and 128k */ 242257dacad5SJay Sternberg dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev, 242357dacad5SJay Sternberg 256, 256, 0); 242457dacad5SJay Sternberg if (!dev->prp_small_pool) { 242557dacad5SJay Sternberg dma_pool_destroy(dev->prp_page_pool); 242657dacad5SJay Sternberg return -ENOMEM; 242757dacad5SJay Sternberg } 242857dacad5SJay Sternberg return 0; 242957dacad5SJay Sternberg } 243057dacad5SJay Sternberg 243157dacad5SJay Sternberg static void nvme_release_prp_pools(struct nvme_dev *dev) 243257dacad5SJay Sternberg { 243357dacad5SJay Sternberg dma_pool_destroy(dev->prp_page_pool); 243457dacad5SJay Sternberg dma_pool_destroy(dev->prp_small_pool); 243557dacad5SJay Sternberg } 243657dacad5SJay Sternberg 24371673f1f0SChristoph Hellwig static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl) 243857dacad5SJay Sternberg { 24391673f1f0SChristoph Hellwig struct nvme_dev *dev = to_nvme_dev(ctrl); 244057dacad5SJay Sternberg 2441f9f38e33SHelen Koike nvme_dbbuf_dma_free(dev); 244257dacad5SJay Sternberg put_device(dev->dev); 244357dacad5SJay Sternberg if (dev->tagset.tags) 244457dacad5SJay Sternberg blk_mq_free_tag_set(&dev->tagset); 24451c63dc66SChristoph Hellwig if (dev->ctrl.admin_q) 24461c63dc66SChristoph Hellwig blk_put_queue(dev->ctrl.admin_q); 244757dacad5SJay Sternberg kfree(dev->queues); 2448e286bcfcSScott Bauer free_opal_dev(dev->ctrl.opal_dev); 2449943e942eSJens Axboe mempool_destroy(dev->iod_mempool); 245057dacad5SJay Sternberg kfree(dev); 245157dacad5SJay Sternberg } 245257dacad5SJay Sternberg 2453f58944e2SKeith Busch static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status) 2454f58944e2SKeith Busch { 2455237045fcSLinus Torvalds dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status); 2456f58944e2SKeith Busch 2457d22524a4SChristoph Hellwig nvme_get_ctrl(&dev->ctrl); 245869d9a99cSKeith Busch nvme_dev_disable(dev, false); 24599f9cafc1SJianchao Wang nvme_kill_queues(&dev->ctrl); 246003e0f3a6SMing Lei if (!queue_work(nvme_wq, &dev->remove_work)) 2461f58944e2SKeith Busch nvme_put_ctrl(&dev->ctrl); 2462f58944e2SKeith Busch } 2463f58944e2SKeith Busch 2464fd634f41SChristoph Hellwig static void nvme_reset_work(struct work_struct *work) 246557dacad5SJay Sternberg { 2466d86c4d8eSChristoph Hellwig struct nvme_dev *dev = 2467d86c4d8eSChristoph Hellwig container_of(work, struct nvme_dev, ctrl.reset_work); 2468a98e58e5SScott Bauer bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL); 2469f58944e2SKeith Busch int result = -ENODEV; 24702b1b7e78SJianchao Wang enum nvme_ctrl_state new_state = NVME_CTRL_LIVE; 247157dacad5SJay Sternberg 247282b057caSRakesh Pandit if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) 2473fd634f41SChristoph Hellwig goto out; 2474fd634f41SChristoph Hellwig 2475fd634f41SChristoph Hellwig /* 2476fd634f41SChristoph Hellwig * If we're called to reset a live controller first shut it down before 2477fd634f41SChristoph Hellwig * moving on. 2478fd634f41SChristoph Hellwig */ 2479b00a726aSKeith Busch if (dev->ctrl.ctrl_config & NVME_CC_ENABLE) 2480a5cdb68cSKeith Busch nvme_dev_disable(dev, false); 2481fd634f41SChristoph Hellwig 24825c959d73SKeith Busch mutex_lock(&dev->shutdown_lock); 2483b00a726aSKeith Busch result = nvme_pci_enable(dev); 248457dacad5SJay Sternberg if (result) 24854726bcf3SKeith Busch goto out_unlock; 248657dacad5SJay Sternberg 248701ad0990SSagi Grimberg result = nvme_pci_configure_admin_queue(dev); 248857dacad5SJay Sternberg if (result) 24894726bcf3SKeith Busch goto out_unlock; 249057dacad5SJay Sternberg 249157dacad5SJay Sternberg result = nvme_alloc_admin_tags(dev); 249257dacad5SJay Sternberg if (result) 24934726bcf3SKeith Busch goto out_unlock; 249457dacad5SJay Sternberg 2495943e942eSJens Axboe /* 2496943e942eSJens Axboe * Limit the max command size to prevent iod->sg allocations going 2497943e942eSJens Axboe * over a single page. 2498943e942eSJens Axboe */ 2499943e942eSJens Axboe dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1; 2500943e942eSJens Axboe dev->ctrl.max_segments = NVME_MAX_SEGS; 25015c959d73SKeith Busch mutex_unlock(&dev->shutdown_lock); 25025c959d73SKeith Busch 25035c959d73SKeith Busch /* 25045c959d73SKeith Busch * Introduce CONNECTING state from nvme-fc/rdma transports to mark the 25055c959d73SKeith Busch * initializing procedure here. 25065c959d73SKeith Busch */ 25075c959d73SKeith Busch if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) { 25085c959d73SKeith Busch dev_warn(dev->ctrl.device, 25095c959d73SKeith Busch "failed to mark controller CONNECTING\n"); 25105c959d73SKeith Busch goto out; 25115c959d73SKeith Busch } 2512943e942eSJens Axboe 2513ce4541f4SChristoph Hellwig result = nvme_init_identify(&dev->ctrl); 2514ce4541f4SChristoph Hellwig if (result) 2515f58944e2SKeith Busch goto out; 2516ce4541f4SChristoph Hellwig 2517e286bcfcSScott Bauer if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) { 2518e286bcfcSScott Bauer if (!dev->ctrl.opal_dev) 25194f1244c8SChristoph Hellwig dev->ctrl.opal_dev = 25204f1244c8SChristoph Hellwig init_opal_dev(&dev->ctrl, &nvme_sec_submit); 2521e286bcfcSScott Bauer else if (was_suspend) 25224f1244c8SChristoph Hellwig opal_unlock_from_suspend(dev->ctrl.opal_dev); 2523e286bcfcSScott Bauer } else { 2524e286bcfcSScott Bauer free_opal_dev(dev->ctrl.opal_dev); 2525e286bcfcSScott Bauer dev->ctrl.opal_dev = NULL; 2526e286bcfcSScott Bauer } 2527a98e58e5SScott Bauer 2528f9f38e33SHelen Koike if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) { 2529f9f38e33SHelen Koike result = nvme_dbbuf_dma_alloc(dev); 2530f9f38e33SHelen Koike if (result) 2531f9f38e33SHelen Koike dev_warn(dev->dev, 2532f9f38e33SHelen Koike "unable to allocate dma for dbbuf\n"); 2533f9f38e33SHelen Koike } 2534f9f38e33SHelen Koike 25359620cfbaSChristoph Hellwig if (dev->ctrl.hmpre) { 25369620cfbaSChristoph Hellwig result = nvme_setup_host_mem(dev); 25379620cfbaSChristoph Hellwig if (result < 0) 25389620cfbaSChristoph Hellwig goto out; 25399620cfbaSChristoph Hellwig } 254087ad72a5SChristoph Hellwig 254157dacad5SJay Sternberg result = nvme_setup_io_queues(dev); 254257dacad5SJay Sternberg if (result) 2543f58944e2SKeith Busch goto out; 254457dacad5SJay Sternberg 254521f033f7SKeith Busch /* 254657dacad5SJay Sternberg * Keep the controller around but remove all namespaces if we don't have 254757dacad5SJay Sternberg * any working I/O queue. 254857dacad5SJay Sternberg */ 254957dacad5SJay Sternberg if (dev->online_queues < 2) { 25501b3c47c1SSagi Grimberg dev_warn(dev->ctrl.device, "IO queues not created\n"); 25513b24774eSKeith Busch nvme_kill_queues(&dev->ctrl); 25525bae7f73SChristoph Hellwig nvme_remove_namespaces(&dev->ctrl); 25532b1b7e78SJianchao Wang new_state = NVME_CTRL_ADMIN_ONLY; 255457dacad5SJay Sternberg } else { 255525646264SKeith Busch nvme_start_queues(&dev->ctrl); 2556302ad8ccSKeith Busch nvme_wait_freeze(&dev->ctrl); 25572b1b7e78SJianchao Wang /* hit this only when allocate tagset fails */ 25582b1b7e78SJianchao Wang if (nvme_dev_add(dev)) 25592b1b7e78SJianchao Wang new_state = NVME_CTRL_ADMIN_ONLY; 2560302ad8ccSKeith Busch nvme_unfreeze(&dev->ctrl); 256157dacad5SJay Sternberg } 256257dacad5SJay Sternberg 25632b1b7e78SJianchao Wang /* 25642b1b7e78SJianchao Wang * If only admin queue live, keep it to do further investigation or 25652b1b7e78SJianchao Wang * recovery. 25662b1b7e78SJianchao Wang */ 25672b1b7e78SJianchao Wang if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) { 25682b1b7e78SJianchao Wang dev_warn(dev->ctrl.device, 25692b1b7e78SJianchao Wang "failed to mark controller state %d\n", new_state); 2570bb8d261eSChristoph Hellwig goto out; 2571bb8d261eSChristoph Hellwig } 257292911a55SChristoph Hellwig 2573d09f2b45SSagi Grimberg nvme_start_ctrl(&dev->ctrl); 257457dacad5SJay Sternberg return; 257557dacad5SJay Sternberg 25764726bcf3SKeith Busch out_unlock: 25774726bcf3SKeith Busch mutex_unlock(&dev->shutdown_lock); 257857dacad5SJay Sternberg out: 2579f58944e2SKeith Busch nvme_remove_dead_ctrl(dev, result); 258057dacad5SJay Sternberg } 258157dacad5SJay Sternberg 25825c8809e6SChristoph Hellwig static void nvme_remove_dead_ctrl_work(struct work_struct *work) 258357dacad5SJay Sternberg { 25845c8809e6SChristoph Hellwig struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work); 258557dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev->dev); 258657dacad5SJay Sternberg 258757dacad5SJay Sternberg if (pci_get_drvdata(pdev)) 2588921920abSKeith Busch device_release_driver(&pdev->dev); 25891673f1f0SChristoph Hellwig nvme_put_ctrl(&dev->ctrl); 259057dacad5SJay Sternberg } 259157dacad5SJay Sternberg 25921c63dc66SChristoph Hellwig static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val) 259357dacad5SJay Sternberg { 25941c63dc66SChristoph Hellwig *val = readl(to_nvme_dev(ctrl)->bar + off); 25951c63dc66SChristoph Hellwig return 0; 259657dacad5SJay Sternberg } 25971c63dc66SChristoph Hellwig 25985fd4ce1bSChristoph Hellwig static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val) 25995fd4ce1bSChristoph Hellwig { 26005fd4ce1bSChristoph Hellwig writel(val, to_nvme_dev(ctrl)->bar + off); 26015fd4ce1bSChristoph Hellwig return 0; 26025fd4ce1bSChristoph Hellwig } 26035fd4ce1bSChristoph Hellwig 26047fd8930fSChristoph Hellwig static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val) 26057fd8930fSChristoph Hellwig { 26067fd8930fSChristoph Hellwig *val = readq(to_nvme_dev(ctrl)->bar + off); 26077fd8930fSChristoph Hellwig return 0; 26087fd8930fSChristoph Hellwig } 26097fd8930fSChristoph Hellwig 261097c12223SKeith Busch static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size) 261197c12223SKeith Busch { 261297c12223SKeith Busch struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev); 261397c12223SKeith Busch 261497c12223SKeith Busch return snprintf(buf, size, "%s", dev_name(&pdev->dev)); 261597c12223SKeith Busch } 261697c12223SKeith Busch 26171c63dc66SChristoph Hellwig static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = { 26181a353d85SMing Lin .name = "pcie", 2619e439bb12SSagi Grimberg .module = THIS_MODULE, 2620e0596ab2SLogan Gunthorpe .flags = NVME_F_METADATA_SUPPORTED | 2621e0596ab2SLogan Gunthorpe NVME_F_PCI_P2PDMA, 26221c63dc66SChristoph Hellwig .reg_read32 = nvme_pci_reg_read32, 26235fd4ce1bSChristoph Hellwig .reg_write32 = nvme_pci_reg_write32, 26247fd8930fSChristoph Hellwig .reg_read64 = nvme_pci_reg_read64, 26251673f1f0SChristoph Hellwig .free_ctrl = nvme_pci_free_ctrl, 2626f866fc42SChristoph Hellwig .submit_async_event = nvme_pci_submit_async_event, 262797c12223SKeith Busch .get_address = nvme_pci_get_address, 26281c63dc66SChristoph Hellwig }; 262957dacad5SJay Sternberg 2630b00a726aSKeith Busch static int nvme_dev_map(struct nvme_dev *dev) 2631b00a726aSKeith Busch { 2632b00a726aSKeith Busch struct pci_dev *pdev = to_pci_dev(dev->dev); 2633b00a726aSKeith Busch 2634a1f447b3SJohannes Thumshirn if (pci_request_mem_regions(pdev, "nvme")) 2635b00a726aSKeith Busch return -ENODEV; 2636b00a726aSKeith Busch 263797f6ef64SXu Yu if (nvme_remap_bar(dev, NVME_REG_DBS + 4096)) 2638b00a726aSKeith Busch goto release; 2639b00a726aSKeith Busch 2640b00a726aSKeith Busch return 0; 2641b00a726aSKeith Busch release: 2642a1f447b3SJohannes Thumshirn pci_release_mem_regions(pdev); 2643b00a726aSKeith Busch return -ENODEV; 2644b00a726aSKeith Busch } 2645b00a726aSKeith Busch 26468427bbc2SKai-Heng Feng static unsigned long check_vendor_combination_bug(struct pci_dev *pdev) 2647ff5350a8SAndy Lutomirski { 2648ff5350a8SAndy Lutomirski if (pdev->vendor == 0x144d && pdev->device == 0xa802) { 2649ff5350a8SAndy Lutomirski /* 2650ff5350a8SAndy Lutomirski * Several Samsung devices seem to drop off the PCIe bus 2651ff5350a8SAndy Lutomirski * randomly when APST is on and uses the deepest sleep state. 2652ff5350a8SAndy Lutomirski * This has been observed on a Samsung "SM951 NVMe SAMSUNG 2653ff5350a8SAndy Lutomirski * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD 2654ff5350a8SAndy Lutomirski * 950 PRO 256GB", but it seems to be restricted to two Dell 2655ff5350a8SAndy Lutomirski * laptops. 2656ff5350a8SAndy Lutomirski */ 2657ff5350a8SAndy Lutomirski if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") && 2658ff5350a8SAndy Lutomirski (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") || 2659ff5350a8SAndy Lutomirski dmi_match(DMI_PRODUCT_NAME, "Precision 5510"))) 2660ff5350a8SAndy Lutomirski return NVME_QUIRK_NO_DEEPEST_PS; 26618427bbc2SKai-Heng Feng } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) { 26628427bbc2SKai-Heng Feng /* 26638427bbc2SKai-Heng Feng * Samsung SSD 960 EVO drops off the PCIe bus after system 2664467c77d4SJarosław Janik * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as 2665467c77d4SJarosław Janik * within few minutes after bootup on a Coffee Lake board - 2666467c77d4SJarosław Janik * ASUS PRIME Z370-A 26678427bbc2SKai-Heng Feng */ 26688427bbc2SKai-Heng Feng if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") && 2669467c77d4SJarosław Janik (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") || 2670467c77d4SJarosław Janik dmi_match(DMI_BOARD_NAME, "PRIME Z370-A"))) 26718427bbc2SKai-Heng Feng return NVME_QUIRK_NO_APST; 2672ff5350a8SAndy Lutomirski } 2673ff5350a8SAndy Lutomirski 2674ff5350a8SAndy Lutomirski return 0; 2675ff5350a8SAndy Lutomirski } 2676ff5350a8SAndy Lutomirski 267718119775SKeith Busch static void nvme_async_probe(void *data, async_cookie_t cookie) 267818119775SKeith Busch { 267918119775SKeith Busch struct nvme_dev *dev = data; 268080f513b5SKeith Busch 268118119775SKeith Busch nvme_reset_ctrl_sync(&dev->ctrl); 268218119775SKeith Busch flush_work(&dev->ctrl.scan_work); 268380f513b5SKeith Busch nvme_put_ctrl(&dev->ctrl); 268418119775SKeith Busch } 268518119775SKeith Busch 268657dacad5SJay Sternberg static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id) 268757dacad5SJay Sternberg { 268857dacad5SJay Sternberg int node, result = -ENOMEM; 268957dacad5SJay Sternberg struct nvme_dev *dev; 2690ff5350a8SAndy Lutomirski unsigned long quirks = id->driver_data; 2691943e942eSJens Axboe size_t alloc_size; 269257dacad5SJay Sternberg 269357dacad5SJay Sternberg node = dev_to_node(&pdev->dev); 269457dacad5SJay Sternberg if (node == NUMA_NO_NODE) 26952fa84351SMasayoshi Mizuma set_dev_node(&pdev->dev, first_memory_node); 269657dacad5SJay Sternberg 269757dacad5SJay Sternberg dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node); 269857dacad5SJay Sternberg if (!dev) 269957dacad5SJay Sternberg return -ENOMEM; 2700147b27e4SSagi Grimberg 27013b6592f7SJens Axboe dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue), 27023b6592f7SJens Axboe GFP_KERNEL, node); 270357dacad5SJay Sternberg if (!dev->queues) 270457dacad5SJay Sternberg goto free; 270557dacad5SJay Sternberg 270657dacad5SJay Sternberg dev->dev = get_device(&pdev->dev); 270757dacad5SJay Sternberg pci_set_drvdata(pdev, dev); 270857dacad5SJay Sternberg 2709b00a726aSKeith Busch result = nvme_dev_map(dev); 2710b00a726aSKeith Busch if (result) 2711b00c9b7aSChristophe JAILLET goto put_pci; 2712b00a726aSKeith Busch 2713d86c4d8eSChristoph Hellwig INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work); 27145c8809e6SChristoph Hellwig INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work); 271577bf25eaSKeith Busch mutex_init(&dev->shutdown_lock); 2716f3ca80fcSChristoph Hellwig 2717f3ca80fcSChristoph Hellwig result = nvme_setup_prp_pools(dev); 2718f3ca80fcSChristoph Hellwig if (result) 2719b00c9b7aSChristophe JAILLET goto unmap; 2720f3ca80fcSChristoph Hellwig 27218427bbc2SKai-Heng Feng quirks |= check_vendor_combination_bug(pdev); 2722ff5350a8SAndy Lutomirski 2723943e942eSJens Axboe /* 2724943e942eSJens Axboe * Double check that our mempool alloc size will cover the biggest 2725943e942eSJens Axboe * command we support. 2726943e942eSJens Axboe */ 2727943e942eSJens Axboe alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ, 2728943e942eSJens Axboe NVME_MAX_SEGS, true); 2729943e942eSJens Axboe WARN_ON_ONCE(alloc_size > PAGE_SIZE); 2730943e942eSJens Axboe 2731943e942eSJens Axboe dev->iod_mempool = mempool_create_node(1, mempool_kmalloc, 2732943e942eSJens Axboe mempool_kfree, 2733943e942eSJens Axboe (void *) alloc_size, 2734943e942eSJens Axboe GFP_KERNEL, node); 2735943e942eSJens Axboe if (!dev->iod_mempool) { 2736943e942eSJens Axboe result = -ENOMEM; 2737943e942eSJens Axboe goto release_pools; 2738943e942eSJens Axboe } 2739943e942eSJens Axboe 2740b6e44b4cSKeith Busch result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops, 2741b6e44b4cSKeith Busch quirks); 2742b6e44b4cSKeith Busch if (result) 2743b6e44b4cSKeith Busch goto release_mempool; 2744b6e44b4cSKeith Busch 27451b3c47c1SSagi Grimberg dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev)); 27461b3c47c1SSagi Grimberg 274780f513b5SKeith Busch nvme_get_ctrl(&dev->ctrl); 274818119775SKeith Busch async_schedule(nvme_async_probe, dev); 27494caff8fcSSagi Grimberg 275057dacad5SJay Sternberg return 0; 275157dacad5SJay Sternberg 2752b6e44b4cSKeith Busch release_mempool: 2753b6e44b4cSKeith Busch mempool_destroy(dev->iod_mempool); 275457dacad5SJay Sternberg release_pools: 275557dacad5SJay Sternberg nvme_release_prp_pools(dev); 2756b00c9b7aSChristophe JAILLET unmap: 2757b00c9b7aSChristophe JAILLET nvme_dev_unmap(dev); 275857dacad5SJay Sternberg put_pci: 275957dacad5SJay Sternberg put_device(dev->dev); 276057dacad5SJay Sternberg free: 276157dacad5SJay Sternberg kfree(dev->queues); 276257dacad5SJay Sternberg kfree(dev); 276357dacad5SJay Sternberg return result; 276457dacad5SJay Sternberg } 276557dacad5SJay Sternberg 2766775755edSChristoph Hellwig static void nvme_reset_prepare(struct pci_dev *pdev) 276757dacad5SJay Sternberg { 276857dacad5SJay Sternberg struct nvme_dev *dev = pci_get_drvdata(pdev); 2769a5cdb68cSKeith Busch nvme_dev_disable(dev, false); 2770775755edSChristoph Hellwig } 277157dacad5SJay Sternberg 2772775755edSChristoph Hellwig static void nvme_reset_done(struct pci_dev *pdev) 2773775755edSChristoph Hellwig { 2774f263fbb8SLinus Torvalds struct nvme_dev *dev = pci_get_drvdata(pdev); 277579c48ccfSSagi Grimberg nvme_reset_ctrl_sync(&dev->ctrl); 277657dacad5SJay Sternberg } 277757dacad5SJay Sternberg 277857dacad5SJay Sternberg static void nvme_shutdown(struct pci_dev *pdev) 277957dacad5SJay Sternberg { 278057dacad5SJay Sternberg struct nvme_dev *dev = pci_get_drvdata(pdev); 2781a5cdb68cSKeith Busch nvme_dev_disable(dev, true); 278257dacad5SJay Sternberg } 278357dacad5SJay Sternberg 2784f58944e2SKeith Busch /* 2785f58944e2SKeith Busch * The driver's remove may be called on a device in a partially initialized 2786f58944e2SKeith Busch * state. This function must not have any dependencies on the device state in 2787f58944e2SKeith Busch * order to proceed. 2788f58944e2SKeith Busch */ 278957dacad5SJay Sternberg static void nvme_remove(struct pci_dev *pdev) 279057dacad5SJay Sternberg { 279157dacad5SJay Sternberg struct nvme_dev *dev = pci_get_drvdata(pdev); 279257dacad5SJay Sternberg 2793bb8d261eSChristoph Hellwig nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING); 279457dacad5SJay Sternberg pci_set_drvdata(pdev, NULL); 27950ff9d4e1SKeith Busch 27966db28edaSKeith Busch if (!pci_device_is_present(pdev)) { 27970ff9d4e1SKeith Busch nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD); 27981d39e692SKeith Busch nvme_dev_disable(dev, true); 2799cb4bfda6SKeith Busch nvme_dev_remove_admin(dev); 28006db28edaSKeith Busch } 28010ff9d4e1SKeith Busch 2802d86c4d8eSChristoph Hellwig flush_work(&dev->ctrl.reset_work); 2803d09f2b45SSagi Grimberg nvme_stop_ctrl(&dev->ctrl); 2804d09f2b45SSagi Grimberg nvme_remove_namespaces(&dev->ctrl); 2805a5cdb68cSKeith Busch nvme_dev_disable(dev, true); 28069fe5c59fSKeith Busch nvme_release_cmb(dev); 280787ad72a5SChristoph Hellwig nvme_free_host_mem(dev); 280857dacad5SJay Sternberg nvme_dev_remove_admin(dev); 280957dacad5SJay Sternberg nvme_free_queues(dev, 0); 2810d09f2b45SSagi Grimberg nvme_uninit_ctrl(&dev->ctrl); 281157dacad5SJay Sternberg nvme_release_prp_pools(dev); 2812b00a726aSKeith Busch nvme_dev_unmap(dev); 28131673f1f0SChristoph Hellwig nvme_put_ctrl(&dev->ctrl); 281457dacad5SJay Sternberg } 281557dacad5SJay Sternberg 281657dacad5SJay Sternberg #ifdef CONFIG_PM_SLEEP 281757dacad5SJay Sternberg static int nvme_suspend(struct device *dev) 281857dacad5SJay Sternberg { 281957dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev); 282057dacad5SJay Sternberg struct nvme_dev *ndev = pci_get_drvdata(pdev); 282157dacad5SJay Sternberg 2822a5cdb68cSKeith Busch nvme_dev_disable(ndev, true); 282357dacad5SJay Sternberg return 0; 282457dacad5SJay Sternberg } 282557dacad5SJay Sternberg 282657dacad5SJay Sternberg static int nvme_resume(struct device *dev) 282757dacad5SJay Sternberg { 282857dacad5SJay Sternberg struct pci_dev *pdev = to_pci_dev(dev); 282957dacad5SJay Sternberg struct nvme_dev *ndev = pci_get_drvdata(pdev); 283057dacad5SJay Sternberg 2831d86c4d8eSChristoph Hellwig nvme_reset_ctrl(&ndev->ctrl); 283257dacad5SJay Sternberg return 0; 283357dacad5SJay Sternberg } 283457dacad5SJay Sternberg #endif 283557dacad5SJay Sternberg 283657dacad5SJay Sternberg static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume); 283757dacad5SJay Sternberg 2838a0a3408eSKeith Busch static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev, 2839a0a3408eSKeith Busch pci_channel_state_t state) 2840a0a3408eSKeith Busch { 2841a0a3408eSKeith Busch struct nvme_dev *dev = pci_get_drvdata(pdev); 2842a0a3408eSKeith Busch 2843a0a3408eSKeith Busch /* 2844a0a3408eSKeith Busch * A frozen channel requires a reset. When detected, this method will 2845a0a3408eSKeith Busch * shutdown the controller to quiesce. The controller will be restarted 2846a0a3408eSKeith Busch * after the slot reset through driver's slot_reset callback. 2847a0a3408eSKeith Busch */ 2848a0a3408eSKeith Busch switch (state) { 2849a0a3408eSKeith Busch case pci_channel_io_normal: 2850a0a3408eSKeith Busch return PCI_ERS_RESULT_CAN_RECOVER; 2851a0a3408eSKeith Busch case pci_channel_io_frozen: 2852d011fb31SKeith Busch dev_warn(dev->ctrl.device, 2853d011fb31SKeith Busch "frozen state error detected, reset controller\n"); 2854a5cdb68cSKeith Busch nvme_dev_disable(dev, false); 2855a0a3408eSKeith Busch return PCI_ERS_RESULT_NEED_RESET; 2856a0a3408eSKeith Busch case pci_channel_io_perm_failure: 2857d011fb31SKeith Busch dev_warn(dev->ctrl.device, 2858d011fb31SKeith Busch "failure state error detected, request disconnect\n"); 2859a0a3408eSKeith Busch return PCI_ERS_RESULT_DISCONNECT; 2860a0a3408eSKeith Busch } 2861a0a3408eSKeith Busch return PCI_ERS_RESULT_NEED_RESET; 2862a0a3408eSKeith Busch } 2863a0a3408eSKeith Busch 2864a0a3408eSKeith Busch static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev) 2865a0a3408eSKeith Busch { 2866a0a3408eSKeith Busch struct nvme_dev *dev = pci_get_drvdata(pdev); 2867a0a3408eSKeith Busch 28681b3c47c1SSagi Grimberg dev_info(dev->ctrl.device, "restart after slot reset\n"); 2869a0a3408eSKeith Busch pci_restore_state(pdev); 2870d86c4d8eSChristoph Hellwig nvme_reset_ctrl(&dev->ctrl); 2871a0a3408eSKeith Busch return PCI_ERS_RESULT_RECOVERED; 2872a0a3408eSKeith Busch } 2873a0a3408eSKeith Busch 2874a0a3408eSKeith Busch static void nvme_error_resume(struct pci_dev *pdev) 2875a0a3408eSKeith Busch { 287672cd4cc2SKeith Busch struct nvme_dev *dev = pci_get_drvdata(pdev); 287772cd4cc2SKeith Busch 287872cd4cc2SKeith Busch flush_work(&dev->ctrl.reset_work); 2879a0a3408eSKeith Busch } 2880a0a3408eSKeith Busch 288157dacad5SJay Sternberg static const struct pci_error_handlers nvme_err_handler = { 288257dacad5SJay Sternberg .error_detected = nvme_error_detected, 288357dacad5SJay Sternberg .slot_reset = nvme_slot_reset, 288457dacad5SJay Sternberg .resume = nvme_error_resume, 2885775755edSChristoph Hellwig .reset_prepare = nvme_reset_prepare, 2886775755edSChristoph Hellwig .reset_done = nvme_reset_done, 288757dacad5SJay Sternberg }; 288857dacad5SJay Sternberg 288957dacad5SJay Sternberg static const struct pci_device_id nvme_id_table[] = { 2890106198edSChristoph Hellwig { PCI_VDEVICE(INTEL, 0x0953), 289108095e70SKeith Busch .driver_data = NVME_QUIRK_STRIPE_SIZE | 2892e850fd16SChristoph Hellwig NVME_QUIRK_DEALLOCATE_ZEROES, }, 289399466e70SKeith Busch { PCI_VDEVICE(INTEL, 0x0a53), 289499466e70SKeith Busch .driver_data = NVME_QUIRK_STRIPE_SIZE | 2895e850fd16SChristoph Hellwig NVME_QUIRK_DEALLOCATE_ZEROES, }, 289699466e70SKeith Busch { PCI_VDEVICE(INTEL, 0x0a54), 289799466e70SKeith Busch .driver_data = NVME_QUIRK_STRIPE_SIZE | 2898e850fd16SChristoph Hellwig NVME_QUIRK_DEALLOCATE_ZEROES, }, 2899f99cb7afSDavid Wayne Fugate { PCI_VDEVICE(INTEL, 0x0a55), 2900f99cb7afSDavid Wayne Fugate .driver_data = NVME_QUIRK_STRIPE_SIZE | 2901f99cb7afSDavid Wayne Fugate NVME_QUIRK_DEALLOCATE_ZEROES, }, 290250af47d0SAndy Lutomirski { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */ 29039abd68efSJens Axboe .driver_data = NVME_QUIRK_NO_DEEPEST_PS | 29049abd68efSJens Axboe NVME_QUIRK_MEDIUM_PRIO_SQ }, 29056299358dSJames Dingwall { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */ 29066299358dSJames Dingwall .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, }, 2907540c801cSKeith Busch { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */ 29087b210e4eSChristoph Hellwig .driver_data = NVME_QUIRK_IDENTIFY_CNS | 29097b210e4eSChristoph Hellwig NVME_QUIRK_DISABLE_WRITE_ZEROES, }, 29100302ae60SMicah Parrish { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */ 29110302ae60SMicah Parrish .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 291254adc010SGuilherme G. Piccoli { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */ 291354adc010SGuilherme G. Piccoli .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 29148c97eeccSJeff Lien { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */ 29158c97eeccSJeff Lien .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 2916015282c9SWenbo Wang { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */ 2917015282c9SWenbo Wang .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 2918d554b5e1SMartin K. Petersen { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */ 2919d554b5e1SMartin K. Petersen .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 2920d554b5e1SMartin K. Petersen { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */ 2921d554b5e1SMartin K. Petersen .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, }, 2922608cc4b1SChristoph Hellwig { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */ 2923608cc4b1SChristoph Hellwig .driver_data = NVME_QUIRK_LIGHTNVM, }, 2924608cc4b1SChristoph Hellwig { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */ 2925608cc4b1SChristoph Hellwig .driver_data = NVME_QUIRK_LIGHTNVM, }, 2926ea48e877SWei Xu { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */ 2927ea48e877SWei Xu .driver_data = NVME_QUIRK_LIGHTNVM, }, 292857dacad5SJay Sternberg { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) }, 2929c74dc780SStephan Günther { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) }, 2930124298bdSDaniel Roschka { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) }, 293157dacad5SJay Sternberg { 0, } 293257dacad5SJay Sternberg }; 293357dacad5SJay Sternberg MODULE_DEVICE_TABLE(pci, nvme_id_table); 293457dacad5SJay Sternberg 293557dacad5SJay Sternberg static struct pci_driver nvme_driver = { 293657dacad5SJay Sternberg .name = "nvme", 293757dacad5SJay Sternberg .id_table = nvme_id_table, 293857dacad5SJay Sternberg .probe = nvme_probe, 293957dacad5SJay Sternberg .remove = nvme_remove, 294057dacad5SJay Sternberg .shutdown = nvme_shutdown, 294157dacad5SJay Sternberg .driver = { 294257dacad5SJay Sternberg .pm = &nvme_dev_pm_ops, 294357dacad5SJay Sternberg }, 294474d986abSAlexander Duyck .sriov_configure = pci_sriov_configure_simple, 294557dacad5SJay Sternberg .err_handler = &nvme_err_handler, 294657dacad5SJay Sternberg }; 294757dacad5SJay Sternberg 294857dacad5SJay Sternberg static int __init nvme_init(void) 294957dacad5SJay Sternberg { 2950612b7286SMing Lei BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2); 29519a6327d2SSagi Grimberg return pci_register_driver(&nvme_driver); 295257dacad5SJay Sternberg } 295357dacad5SJay Sternberg 295457dacad5SJay Sternberg static void __exit nvme_exit(void) 295557dacad5SJay Sternberg { 295657dacad5SJay Sternberg pci_unregister_driver(&nvme_driver); 295703e0f3a6SMing Lei flush_workqueue(nvme_wq); 295857dacad5SJay Sternberg _nvme_check_size(); 295957dacad5SJay Sternberg } 296057dacad5SJay Sternberg 296157dacad5SJay Sternberg MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>"); 296257dacad5SJay Sternberg MODULE_LICENSE("GPL"); 296357dacad5SJay Sternberg MODULE_VERSION("1.0"); 296457dacad5SJay Sternberg module_init(nvme_init); 296557dacad5SJay Sternberg module_exit(nvme_exit); 2966