xref: /openbmc/linux/drivers/nvme/host/pci.c (revision 955b1b5a)
157dacad5SJay Sternberg /*
257dacad5SJay Sternberg  * NVM Express device driver
357dacad5SJay Sternberg  * Copyright (c) 2011-2014, Intel Corporation.
457dacad5SJay Sternberg  *
557dacad5SJay Sternberg  * This program is free software; you can redistribute it and/or modify it
657dacad5SJay Sternberg  * under the terms and conditions of the GNU General Public License,
757dacad5SJay Sternberg  * version 2, as published by the Free Software Foundation.
857dacad5SJay Sternberg  *
957dacad5SJay Sternberg  * This program is distributed in the hope it will be useful, but WITHOUT
1057dacad5SJay Sternberg  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1157dacad5SJay Sternberg  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1257dacad5SJay Sternberg  * more details.
1357dacad5SJay Sternberg  */
1457dacad5SJay Sternberg 
15a0a3408eSKeith Busch #include <linux/aer.h>
1657dacad5SJay Sternberg #include <linux/blkdev.h>
1757dacad5SJay Sternberg #include <linux/blk-mq.h>
18dca51e78SChristoph Hellwig #include <linux/blk-mq-pci.h>
19ff5350a8SAndy Lutomirski #include <linux/dmi.h>
2057dacad5SJay Sternberg #include <linux/init.h>
2157dacad5SJay Sternberg #include <linux/interrupt.h>
2257dacad5SJay Sternberg #include <linux/io.h>
2357dacad5SJay Sternberg #include <linux/mm.h>
2457dacad5SJay Sternberg #include <linux/module.h>
2577bf25eaSKeith Busch #include <linux/mutex.h>
26d0877473SKeith Busch #include <linux/once.h>
2757dacad5SJay Sternberg #include <linux/pci.h>
2857dacad5SJay Sternberg #include <linux/t10-pi.h>
2957dacad5SJay Sternberg #include <linux/types.h>
309cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h>
31a98e58e5SScott Bauer #include <linux/sed-opal.h>
3257dacad5SJay Sternberg 
3357dacad5SJay Sternberg #include "nvme.h"
3457dacad5SJay Sternberg 
3557dacad5SJay Sternberg #define SQ_SIZE(depth)		(depth * sizeof(struct nvme_command))
3657dacad5SJay Sternberg #define CQ_SIZE(depth)		(depth * sizeof(struct nvme_completion))
3757dacad5SJay Sternberg 
38a7a7cbe3SChaitanya Kulkarni #define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
39adf68f21SChristoph Hellwig 
4057dacad5SJay Sternberg static int use_threaded_interrupts;
4157dacad5SJay Sternberg module_param(use_threaded_interrupts, int, 0);
4257dacad5SJay Sternberg 
4357dacad5SJay Sternberg static bool use_cmb_sqes = true;
4457dacad5SJay Sternberg module_param(use_cmb_sqes, bool, 0644);
4557dacad5SJay Sternberg MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
4657dacad5SJay Sternberg 
4787ad72a5SChristoph Hellwig static unsigned int max_host_mem_size_mb = 128;
4887ad72a5SChristoph Hellwig module_param(max_host_mem_size_mb, uint, 0444);
4987ad72a5SChristoph Hellwig MODULE_PARM_DESC(max_host_mem_size_mb,
5087ad72a5SChristoph Hellwig 	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
5157dacad5SJay Sternberg 
52a7a7cbe3SChaitanya Kulkarni static unsigned int sgl_threshold = SZ_32K;
53a7a7cbe3SChaitanya Kulkarni module_param(sgl_threshold, uint, 0644);
54a7a7cbe3SChaitanya Kulkarni MODULE_PARM_DESC(sgl_threshold,
55a7a7cbe3SChaitanya Kulkarni 		"Use SGLs when average request segment size is larger or equal to "
56a7a7cbe3SChaitanya Kulkarni 		"this size. Use 0 to disable SGLs.");
57a7a7cbe3SChaitanya Kulkarni 
58b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
59b27c1e68Sweiping zhang static const struct kernel_param_ops io_queue_depth_ops = {
60b27c1e68Sweiping zhang 	.set = io_queue_depth_set,
61b27c1e68Sweiping zhang 	.get = param_get_int,
62b27c1e68Sweiping zhang };
63b27c1e68Sweiping zhang 
64b27c1e68Sweiping zhang static int io_queue_depth = 1024;
65b27c1e68Sweiping zhang module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
66b27c1e68Sweiping zhang MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
67b27c1e68Sweiping zhang 
681c63dc66SChristoph Hellwig struct nvme_dev;
691c63dc66SChristoph Hellwig struct nvme_queue;
7057dacad5SJay Sternberg 
71a0fa9647SJens Axboe static void nvme_process_cq(struct nvme_queue *nvmeq);
72a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
7357dacad5SJay Sternberg 
7457dacad5SJay Sternberg /*
751c63dc66SChristoph Hellwig  * Represents an NVM Express device.  Each nvme_dev is a PCI function.
761c63dc66SChristoph Hellwig  */
771c63dc66SChristoph Hellwig struct nvme_dev {
781c63dc66SChristoph Hellwig 	struct nvme_queue **queues;
791c63dc66SChristoph Hellwig 	struct blk_mq_tag_set tagset;
801c63dc66SChristoph Hellwig 	struct blk_mq_tag_set admin_tagset;
811c63dc66SChristoph Hellwig 	u32 __iomem *dbs;
821c63dc66SChristoph Hellwig 	struct device *dev;
831c63dc66SChristoph Hellwig 	struct dma_pool *prp_page_pool;
841c63dc66SChristoph Hellwig 	struct dma_pool *prp_small_pool;
851c63dc66SChristoph Hellwig 	unsigned online_queues;
861c63dc66SChristoph Hellwig 	unsigned max_qid;
871c63dc66SChristoph Hellwig 	int q_depth;
881c63dc66SChristoph Hellwig 	u32 db_stride;
891c63dc66SChristoph Hellwig 	void __iomem *bar;
9097f6ef64SXu Yu 	unsigned long bar_mapped_size;
915c8809e6SChristoph Hellwig 	struct work_struct remove_work;
9277bf25eaSKeith Busch 	struct mutex shutdown_lock;
931c63dc66SChristoph Hellwig 	bool subsystem;
941c63dc66SChristoph Hellwig 	void __iomem *cmb;
958969f1f8SChristoph Hellwig 	pci_bus_addr_t cmb_bus_addr;
961c63dc66SChristoph Hellwig 	u64 cmb_size;
971c63dc66SChristoph Hellwig 	u32 cmbsz;
98202021c1SStephen Bates 	u32 cmbloc;
991c63dc66SChristoph Hellwig 	struct nvme_ctrl ctrl;
100db3cbfffSKeith Busch 	struct completion ioq_wait;
10187ad72a5SChristoph Hellwig 
10287ad72a5SChristoph Hellwig 	/* shadow doorbell buffer support: */
103f9f38e33SHelen Koike 	u32 *dbbuf_dbs;
104f9f38e33SHelen Koike 	dma_addr_t dbbuf_dbs_dma_addr;
105f9f38e33SHelen Koike 	u32 *dbbuf_eis;
106f9f38e33SHelen Koike 	dma_addr_t dbbuf_eis_dma_addr;
10787ad72a5SChristoph Hellwig 
10887ad72a5SChristoph Hellwig 	/* host memory buffer support: */
10987ad72a5SChristoph Hellwig 	u64 host_mem_size;
11087ad72a5SChristoph Hellwig 	u32 nr_host_mem_descs;
1114033f35dSChristoph Hellwig 	dma_addr_t host_mem_descs_dma;
11287ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *host_mem_descs;
11387ad72a5SChristoph Hellwig 	void **host_mem_desc_bufs;
11457dacad5SJay Sternberg };
11557dacad5SJay Sternberg 
116b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
117b27c1e68Sweiping zhang {
118b27c1e68Sweiping zhang 	int n = 0, ret;
119b27c1e68Sweiping zhang 
120b27c1e68Sweiping zhang 	ret = kstrtoint(val, 10, &n);
121b27c1e68Sweiping zhang 	if (ret != 0 || n < 2)
122b27c1e68Sweiping zhang 		return -EINVAL;
123b27c1e68Sweiping zhang 
124b27c1e68Sweiping zhang 	return param_set_int(val, kp);
125b27c1e68Sweiping zhang }
126b27c1e68Sweiping zhang 
127f9f38e33SHelen Koike static inline unsigned int sq_idx(unsigned int qid, u32 stride)
128f9f38e33SHelen Koike {
129f9f38e33SHelen Koike 	return qid * 2 * stride;
130f9f38e33SHelen Koike }
131f9f38e33SHelen Koike 
132f9f38e33SHelen Koike static inline unsigned int cq_idx(unsigned int qid, u32 stride)
133f9f38e33SHelen Koike {
134f9f38e33SHelen Koike 	return (qid * 2 + 1) * stride;
135f9f38e33SHelen Koike }
136f9f38e33SHelen Koike 
1371c63dc66SChristoph Hellwig static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
1381c63dc66SChristoph Hellwig {
1391c63dc66SChristoph Hellwig 	return container_of(ctrl, struct nvme_dev, ctrl);
1401c63dc66SChristoph Hellwig }
1411c63dc66SChristoph Hellwig 
14257dacad5SJay Sternberg /*
14357dacad5SJay Sternberg  * An NVM Express queue.  Each device has at least two (one for admin
14457dacad5SJay Sternberg  * commands and one for I/O commands).
14557dacad5SJay Sternberg  */
14657dacad5SJay Sternberg struct nvme_queue {
14757dacad5SJay Sternberg 	struct device *q_dmadev;
14857dacad5SJay Sternberg 	struct nvme_dev *dev;
14957dacad5SJay Sternberg 	spinlock_t q_lock;
15057dacad5SJay Sternberg 	struct nvme_command *sq_cmds;
15157dacad5SJay Sternberg 	struct nvme_command __iomem *sq_cmds_io;
15257dacad5SJay Sternberg 	volatile struct nvme_completion *cqes;
15357dacad5SJay Sternberg 	struct blk_mq_tags **tags;
15457dacad5SJay Sternberg 	dma_addr_t sq_dma_addr;
15557dacad5SJay Sternberg 	dma_addr_t cq_dma_addr;
15657dacad5SJay Sternberg 	u32 __iomem *q_db;
15757dacad5SJay Sternberg 	u16 q_depth;
15857dacad5SJay Sternberg 	s16 cq_vector;
15957dacad5SJay Sternberg 	u16 sq_tail;
16057dacad5SJay Sternberg 	u16 cq_head;
16157dacad5SJay Sternberg 	u16 qid;
16257dacad5SJay Sternberg 	u8 cq_phase;
16357dacad5SJay Sternberg 	u8 cqe_seen;
164f9f38e33SHelen Koike 	u32 *dbbuf_sq_db;
165f9f38e33SHelen Koike 	u32 *dbbuf_cq_db;
166f9f38e33SHelen Koike 	u32 *dbbuf_sq_ei;
167f9f38e33SHelen Koike 	u32 *dbbuf_cq_ei;
16857dacad5SJay Sternberg };
16957dacad5SJay Sternberg 
17057dacad5SJay Sternberg /*
17171bd150cSChristoph Hellwig  * The nvme_iod describes the data in an I/O, including the list of PRP
17271bd150cSChristoph Hellwig  * entries.  You can't see it in this data structure because C doesn't let
173f4800d6dSChristoph Hellwig  * me express that.  Use nvme_init_iod to ensure there's enough space
17471bd150cSChristoph Hellwig  * allocated to store the PRP list.
17571bd150cSChristoph Hellwig  */
17671bd150cSChristoph Hellwig struct nvme_iod {
177d49187e9SChristoph Hellwig 	struct nvme_request req;
178f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq;
179a7a7cbe3SChaitanya Kulkarni 	bool use_sgl;
180f4800d6dSChristoph Hellwig 	int aborted;
18171bd150cSChristoph Hellwig 	int npages;		/* In the PRP list. 0 means small pool in use */
18271bd150cSChristoph Hellwig 	int nents;		/* Used in scatterlist */
18371bd150cSChristoph Hellwig 	int length;		/* Of data, in bytes */
18471bd150cSChristoph Hellwig 	dma_addr_t first_dma;
185bf684057SChristoph Hellwig 	struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
186f4800d6dSChristoph Hellwig 	struct scatterlist *sg;
187f4800d6dSChristoph Hellwig 	struct scatterlist inline_sg[0];
18857dacad5SJay Sternberg };
18957dacad5SJay Sternberg 
19057dacad5SJay Sternberg /*
19157dacad5SJay Sternberg  * Check we didin't inadvertently grow the command struct
19257dacad5SJay Sternberg  */
19357dacad5SJay Sternberg static inline void _nvme_check_size(void)
19457dacad5SJay Sternberg {
19557dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
19657dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
19757dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
19857dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
19957dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
20057dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
20157dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
20257dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
2030add5e8eSJohannes Thumshirn 	BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
2040add5e8eSJohannes Thumshirn 	BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
20557dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
20657dacad5SJay Sternberg 	BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
207f9f38e33SHelen Koike 	BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
208f9f38e33SHelen Koike }
209f9f38e33SHelen Koike 
210f9f38e33SHelen Koike static inline unsigned int nvme_dbbuf_size(u32 stride)
211f9f38e33SHelen Koike {
212f9f38e33SHelen Koike 	return ((num_possible_cpus() + 1) * 8 * stride);
213f9f38e33SHelen Koike }
214f9f38e33SHelen Koike 
215f9f38e33SHelen Koike static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
216f9f38e33SHelen Koike {
217f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
218f9f38e33SHelen Koike 
219f9f38e33SHelen Koike 	if (dev->dbbuf_dbs)
220f9f38e33SHelen Koike 		return 0;
221f9f38e33SHelen Koike 
222f9f38e33SHelen Koike 	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
223f9f38e33SHelen Koike 					    &dev->dbbuf_dbs_dma_addr,
224f9f38e33SHelen Koike 					    GFP_KERNEL);
225f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
226f9f38e33SHelen Koike 		return -ENOMEM;
227f9f38e33SHelen Koike 	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
228f9f38e33SHelen Koike 					    &dev->dbbuf_eis_dma_addr,
229f9f38e33SHelen Koike 					    GFP_KERNEL);
230f9f38e33SHelen Koike 	if (!dev->dbbuf_eis) {
231f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
232f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
233f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
234f9f38e33SHelen Koike 		return -ENOMEM;
235f9f38e33SHelen Koike 	}
236f9f38e33SHelen Koike 
237f9f38e33SHelen Koike 	return 0;
238f9f38e33SHelen Koike }
239f9f38e33SHelen Koike 
240f9f38e33SHelen Koike static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
241f9f38e33SHelen Koike {
242f9f38e33SHelen Koike 	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
243f9f38e33SHelen Koike 
244f9f38e33SHelen Koike 	if (dev->dbbuf_dbs) {
245f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
246f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
247f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
248f9f38e33SHelen Koike 	}
249f9f38e33SHelen Koike 	if (dev->dbbuf_eis) {
250f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
251f9f38e33SHelen Koike 				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
252f9f38e33SHelen Koike 		dev->dbbuf_eis = NULL;
253f9f38e33SHelen Koike 	}
254f9f38e33SHelen Koike }
255f9f38e33SHelen Koike 
256f9f38e33SHelen Koike static void nvme_dbbuf_init(struct nvme_dev *dev,
257f9f38e33SHelen Koike 			    struct nvme_queue *nvmeq, int qid)
258f9f38e33SHelen Koike {
259f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs || !qid)
260f9f38e33SHelen Koike 		return;
261f9f38e33SHelen Koike 
262f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
263f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
264f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
265f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
266f9f38e33SHelen Koike }
267f9f38e33SHelen Koike 
268f9f38e33SHelen Koike static void nvme_dbbuf_set(struct nvme_dev *dev)
269f9f38e33SHelen Koike {
270f9f38e33SHelen Koike 	struct nvme_command c;
271f9f38e33SHelen Koike 
272f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
273f9f38e33SHelen Koike 		return;
274f9f38e33SHelen Koike 
275f9f38e33SHelen Koike 	memset(&c, 0, sizeof(c));
276f9f38e33SHelen Koike 	c.dbbuf.opcode = nvme_admin_dbbuf;
277f9f38e33SHelen Koike 	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
278f9f38e33SHelen Koike 	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
279f9f38e33SHelen Koike 
280f9f38e33SHelen Koike 	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
2819bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
282f9f38e33SHelen Koike 		/* Free memory and continue on */
283f9f38e33SHelen Koike 		nvme_dbbuf_dma_free(dev);
284f9f38e33SHelen Koike 	}
285f9f38e33SHelen Koike }
286f9f38e33SHelen Koike 
287f9f38e33SHelen Koike static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
288f9f38e33SHelen Koike {
289f9f38e33SHelen Koike 	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
290f9f38e33SHelen Koike }
291f9f38e33SHelen Koike 
292f9f38e33SHelen Koike /* Update dbbuf and return true if an MMIO is required */
293f9f38e33SHelen Koike static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
294f9f38e33SHelen Koike 					      volatile u32 *dbbuf_ei)
295f9f38e33SHelen Koike {
296f9f38e33SHelen Koike 	if (dbbuf_db) {
297f9f38e33SHelen Koike 		u16 old_value;
298f9f38e33SHelen Koike 
299f9f38e33SHelen Koike 		/*
300f9f38e33SHelen Koike 		 * Ensure that the queue is written before updating
301f9f38e33SHelen Koike 		 * the doorbell in memory
302f9f38e33SHelen Koike 		 */
303f9f38e33SHelen Koike 		wmb();
304f9f38e33SHelen Koike 
305f9f38e33SHelen Koike 		old_value = *dbbuf_db;
306f9f38e33SHelen Koike 		*dbbuf_db = value;
307f9f38e33SHelen Koike 
308f9f38e33SHelen Koike 		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
309f9f38e33SHelen Koike 			return false;
310f9f38e33SHelen Koike 	}
311f9f38e33SHelen Koike 
312f9f38e33SHelen Koike 	return true;
31357dacad5SJay Sternberg }
31457dacad5SJay Sternberg 
31557dacad5SJay Sternberg /*
31657dacad5SJay Sternberg  * Max size of iod being embedded in the request payload
31757dacad5SJay Sternberg  */
31857dacad5SJay Sternberg #define NVME_INT_PAGES		2
3195fd4ce1bSChristoph Hellwig #define NVME_INT_BYTES(dev)	(NVME_INT_PAGES * (dev)->ctrl.page_size)
32057dacad5SJay Sternberg 
32157dacad5SJay Sternberg /*
32257dacad5SJay Sternberg  * Will slightly overestimate the number of pages needed.  This is OK
32357dacad5SJay Sternberg  * as it only leads to a small amount of wasted memory for the lifetime of
32457dacad5SJay Sternberg  * the I/O.
32557dacad5SJay Sternberg  */
32657dacad5SJay Sternberg static int nvme_npages(unsigned size, struct nvme_dev *dev)
32757dacad5SJay Sternberg {
3285fd4ce1bSChristoph Hellwig 	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
3295fd4ce1bSChristoph Hellwig 				      dev->ctrl.page_size);
33057dacad5SJay Sternberg 	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
33157dacad5SJay Sternberg }
33257dacad5SJay Sternberg 
333a7a7cbe3SChaitanya Kulkarni /*
334a7a7cbe3SChaitanya Kulkarni  * Calculates the number of pages needed for the SGL segments. For example a 4k
335a7a7cbe3SChaitanya Kulkarni  * page can accommodate 256 SGL descriptors.
336a7a7cbe3SChaitanya Kulkarni  */
337a7a7cbe3SChaitanya Kulkarni static int nvme_pci_npages_sgl(unsigned int num_seg)
338f4800d6dSChristoph Hellwig {
339a7a7cbe3SChaitanya Kulkarni 	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
340f4800d6dSChristoph Hellwig }
341f4800d6dSChristoph Hellwig 
342a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
343a7a7cbe3SChaitanya Kulkarni 		unsigned int size, unsigned int nseg, bool use_sgl)
34457dacad5SJay Sternberg {
345a7a7cbe3SChaitanya Kulkarni 	size_t alloc_size;
346a7a7cbe3SChaitanya Kulkarni 
347a7a7cbe3SChaitanya Kulkarni 	if (use_sgl)
348a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
349a7a7cbe3SChaitanya Kulkarni 	else
350a7a7cbe3SChaitanya Kulkarni 		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
351a7a7cbe3SChaitanya Kulkarni 
352a7a7cbe3SChaitanya Kulkarni 	return alloc_size + sizeof(struct scatterlist) * nseg;
353a7a7cbe3SChaitanya Kulkarni }
354a7a7cbe3SChaitanya Kulkarni 
355a7a7cbe3SChaitanya Kulkarni static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
356a7a7cbe3SChaitanya Kulkarni {
357a7a7cbe3SChaitanya Kulkarni 	unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
358a7a7cbe3SChaitanya Kulkarni 				    NVME_INT_BYTES(dev), NVME_INT_PAGES,
359a7a7cbe3SChaitanya Kulkarni 				    use_sgl);
360a7a7cbe3SChaitanya Kulkarni 
361a7a7cbe3SChaitanya Kulkarni 	return sizeof(struct nvme_iod) + alloc_size;
36257dacad5SJay Sternberg }
36357dacad5SJay Sternberg 
36457dacad5SJay Sternberg static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
36557dacad5SJay Sternberg 				unsigned int hctx_idx)
36657dacad5SJay Sternberg {
36757dacad5SJay Sternberg 	struct nvme_dev *dev = data;
36857dacad5SJay Sternberg 	struct nvme_queue *nvmeq = dev->queues[0];
36957dacad5SJay Sternberg 
37057dacad5SJay Sternberg 	WARN_ON(hctx_idx != 0);
37157dacad5SJay Sternberg 	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
37257dacad5SJay Sternberg 	WARN_ON(nvmeq->tags);
37357dacad5SJay Sternberg 
37457dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
37557dacad5SJay Sternberg 	nvmeq->tags = &dev->admin_tagset.tags[0];
37657dacad5SJay Sternberg 	return 0;
37757dacad5SJay Sternberg }
37857dacad5SJay Sternberg 
37957dacad5SJay Sternberg static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
38057dacad5SJay Sternberg {
38157dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
38257dacad5SJay Sternberg 
38357dacad5SJay Sternberg 	nvmeq->tags = NULL;
38457dacad5SJay Sternberg }
38557dacad5SJay Sternberg 
38657dacad5SJay Sternberg static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
38757dacad5SJay Sternberg 			  unsigned int hctx_idx)
38857dacad5SJay Sternberg {
38957dacad5SJay Sternberg 	struct nvme_dev *dev = data;
39057dacad5SJay Sternberg 	struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
39157dacad5SJay Sternberg 
39257dacad5SJay Sternberg 	if (!nvmeq->tags)
39357dacad5SJay Sternberg 		nvmeq->tags = &dev->tagset.tags[hctx_idx];
39457dacad5SJay Sternberg 
39557dacad5SJay Sternberg 	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
39657dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
39757dacad5SJay Sternberg 	return 0;
39857dacad5SJay Sternberg }
39957dacad5SJay Sternberg 
400d6296d39SChristoph Hellwig static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
401d6296d39SChristoph Hellwig 		unsigned int hctx_idx, unsigned int numa_node)
40257dacad5SJay Sternberg {
403d6296d39SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
404f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
4050350815aSChristoph Hellwig 	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
4060350815aSChristoph Hellwig 	struct nvme_queue *nvmeq = dev->queues[queue_idx];
40757dacad5SJay Sternberg 
40857dacad5SJay Sternberg 	BUG_ON(!nvmeq);
409f4800d6dSChristoph Hellwig 	iod->nvmeq = nvmeq;
41057dacad5SJay Sternberg 	return 0;
41157dacad5SJay Sternberg }
41257dacad5SJay Sternberg 
413dca51e78SChristoph Hellwig static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
414dca51e78SChristoph Hellwig {
415dca51e78SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
416dca51e78SChristoph Hellwig 
417dca51e78SChristoph Hellwig 	return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
418dca51e78SChristoph Hellwig }
419dca51e78SChristoph Hellwig 
42057dacad5SJay Sternberg /**
421adf68f21SChristoph Hellwig  * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
42257dacad5SJay Sternberg  * @nvmeq: The queue to use
42357dacad5SJay Sternberg  * @cmd: The command to send
42457dacad5SJay Sternberg  *
42557dacad5SJay Sternberg  * Safe to use from interrupt context
42657dacad5SJay Sternberg  */
42757dacad5SJay Sternberg static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
42857dacad5SJay Sternberg 						struct nvme_command *cmd)
42957dacad5SJay Sternberg {
43057dacad5SJay Sternberg 	u16 tail = nvmeq->sq_tail;
43157dacad5SJay Sternberg 
43257dacad5SJay Sternberg 	if (nvmeq->sq_cmds_io)
43357dacad5SJay Sternberg 		memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
43457dacad5SJay Sternberg 	else
43557dacad5SJay Sternberg 		memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
43657dacad5SJay Sternberg 
43757dacad5SJay Sternberg 	if (++tail == nvmeq->q_depth)
43857dacad5SJay Sternberg 		tail = 0;
439f9f38e33SHelen Koike 	if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
440f9f38e33SHelen Koike 					      nvmeq->dbbuf_sq_ei))
44157dacad5SJay Sternberg 		writel(tail, nvmeq->q_db);
44257dacad5SJay Sternberg 	nvmeq->sq_tail = tail;
44357dacad5SJay Sternberg }
44457dacad5SJay Sternberg 
445a7a7cbe3SChaitanya Kulkarni static void **nvme_pci_iod_list(struct request *req)
44657dacad5SJay Sternberg {
447f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
448a7a7cbe3SChaitanya Kulkarni 	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
44957dacad5SJay Sternberg }
45057dacad5SJay Sternberg 
451955b1b5aSMinwoo Im static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
452955b1b5aSMinwoo Im {
453955b1b5aSMinwoo Im 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
454955b1b5aSMinwoo Im 	unsigned int avg_seg_size;
455955b1b5aSMinwoo Im 
456955b1b5aSMinwoo Im 	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req),
457955b1b5aSMinwoo Im 			blk_rq_nr_phys_segments(req));
458955b1b5aSMinwoo Im 
459955b1b5aSMinwoo Im 	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
460955b1b5aSMinwoo Im 		return false;
461955b1b5aSMinwoo Im 	if (!iod->nvmeq->qid)
462955b1b5aSMinwoo Im 		return false;
463955b1b5aSMinwoo Im 	if (!sgl_threshold || avg_seg_size < sgl_threshold)
464955b1b5aSMinwoo Im 		return false;
465955b1b5aSMinwoo Im 	return true;
466955b1b5aSMinwoo Im }
467955b1b5aSMinwoo Im 
468fc17b653SChristoph Hellwig static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
46957dacad5SJay Sternberg {
470f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
471f9d03f96SChristoph Hellwig 	int nseg = blk_rq_nr_phys_segments(rq);
472b131c61dSChristoph Hellwig 	unsigned int size = blk_rq_payload_bytes(rq);
473f4800d6dSChristoph Hellwig 
474955b1b5aSMinwoo Im 	iod->use_sgl = nvme_pci_use_sgls(dev, rq);
475955b1b5aSMinwoo Im 
476f4800d6dSChristoph Hellwig 	if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
477a7a7cbe3SChaitanya Kulkarni 		size_t alloc_size = nvme_pci_iod_alloc_size(dev, size, nseg,
478a7a7cbe3SChaitanya Kulkarni 				iod->use_sgl);
479a7a7cbe3SChaitanya Kulkarni 
480a7a7cbe3SChaitanya Kulkarni 		iod->sg = kmalloc(alloc_size, GFP_ATOMIC);
481f4800d6dSChristoph Hellwig 		if (!iod->sg)
482fc17b653SChristoph Hellwig 			return BLK_STS_RESOURCE;
483f4800d6dSChristoph Hellwig 	} else {
484f4800d6dSChristoph Hellwig 		iod->sg = iod->inline_sg;
48557dacad5SJay Sternberg 	}
48657dacad5SJay Sternberg 
487f4800d6dSChristoph Hellwig 	iod->aborted = 0;
48857dacad5SJay Sternberg 	iod->npages = -1;
48957dacad5SJay Sternberg 	iod->nents = 0;
490f4800d6dSChristoph Hellwig 	iod->length = size;
491f80ec966SKeith Busch 
492fc17b653SChristoph Hellwig 	return BLK_STS_OK;
49357dacad5SJay Sternberg }
49457dacad5SJay Sternberg 
495f4800d6dSChristoph Hellwig static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
49657dacad5SJay Sternberg {
497f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
498a7a7cbe3SChaitanya Kulkarni 	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
499a7a7cbe3SChaitanya Kulkarni 	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
500a7a7cbe3SChaitanya Kulkarni 
50157dacad5SJay Sternberg 	int i;
50257dacad5SJay Sternberg 
50357dacad5SJay Sternberg 	if (iod->npages == 0)
504a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
505a7a7cbe3SChaitanya Kulkarni 			dma_addr);
506a7a7cbe3SChaitanya Kulkarni 
50757dacad5SJay Sternberg 	for (i = 0; i < iod->npages; i++) {
508a7a7cbe3SChaitanya Kulkarni 		void *addr = nvme_pci_iod_list(req)[i];
509a7a7cbe3SChaitanya Kulkarni 
510a7a7cbe3SChaitanya Kulkarni 		if (iod->use_sgl) {
511a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *sg_list = addr;
512a7a7cbe3SChaitanya Kulkarni 
513a7a7cbe3SChaitanya Kulkarni 			next_dma_addr =
514a7a7cbe3SChaitanya Kulkarni 			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
515a7a7cbe3SChaitanya Kulkarni 		} else {
516a7a7cbe3SChaitanya Kulkarni 			__le64 *prp_list = addr;
517a7a7cbe3SChaitanya Kulkarni 
518a7a7cbe3SChaitanya Kulkarni 			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
519a7a7cbe3SChaitanya Kulkarni 		}
520a7a7cbe3SChaitanya Kulkarni 
521a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
522a7a7cbe3SChaitanya Kulkarni 		dma_addr = next_dma_addr;
52357dacad5SJay Sternberg 	}
52457dacad5SJay Sternberg 
525f4800d6dSChristoph Hellwig 	if (iod->sg != iod->inline_sg)
526f4800d6dSChristoph Hellwig 		kfree(iod->sg);
52757dacad5SJay Sternberg }
52857dacad5SJay Sternberg 
52957dacad5SJay Sternberg #ifdef CONFIG_BLK_DEV_INTEGRITY
53057dacad5SJay Sternberg static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
53157dacad5SJay Sternberg {
53257dacad5SJay Sternberg 	if (be32_to_cpu(pi->ref_tag) == v)
53357dacad5SJay Sternberg 		pi->ref_tag = cpu_to_be32(p);
53457dacad5SJay Sternberg }
53557dacad5SJay Sternberg 
53657dacad5SJay Sternberg static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
53757dacad5SJay Sternberg {
53857dacad5SJay Sternberg 	if (be32_to_cpu(pi->ref_tag) == p)
53957dacad5SJay Sternberg 		pi->ref_tag = cpu_to_be32(v);
54057dacad5SJay Sternberg }
54157dacad5SJay Sternberg 
54257dacad5SJay Sternberg /**
54357dacad5SJay Sternberg  * nvme_dif_remap - remaps ref tags to bip seed and physical lba
54457dacad5SJay Sternberg  *
54557dacad5SJay Sternberg  * The virtual start sector is the one that was originally submitted by the
54657dacad5SJay Sternberg  * block layer.	Due to partitioning, MD/DM cloning, etc. the actual physical
54757dacad5SJay Sternberg  * start sector may be different. Remap protection information to match the
54857dacad5SJay Sternberg  * physical LBA on writes, and back to the original seed on reads.
54957dacad5SJay Sternberg  *
55057dacad5SJay Sternberg  * Type 0 and 3 do not have a ref tag, so no remapping required.
55157dacad5SJay Sternberg  */
55257dacad5SJay Sternberg static void nvme_dif_remap(struct request *req,
55357dacad5SJay Sternberg 			void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
55457dacad5SJay Sternberg {
55557dacad5SJay Sternberg 	struct nvme_ns *ns = req->rq_disk->private_data;
55657dacad5SJay Sternberg 	struct bio_integrity_payload *bip;
55757dacad5SJay Sternberg 	struct t10_pi_tuple *pi;
55857dacad5SJay Sternberg 	void *p, *pmap;
55957dacad5SJay Sternberg 	u32 i, nlb, ts, phys, virt;
56057dacad5SJay Sternberg 
56157dacad5SJay Sternberg 	if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
56257dacad5SJay Sternberg 		return;
56357dacad5SJay Sternberg 
56457dacad5SJay Sternberg 	bip = bio_integrity(req->bio);
56557dacad5SJay Sternberg 	if (!bip)
56657dacad5SJay Sternberg 		return;
56757dacad5SJay Sternberg 
56857dacad5SJay Sternberg 	pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
56957dacad5SJay Sternberg 
57057dacad5SJay Sternberg 	p = pmap;
57157dacad5SJay Sternberg 	virt = bip_get_seed(bip);
57257dacad5SJay Sternberg 	phys = nvme_block_nr(ns, blk_rq_pos(req));
57357dacad5SJay Sternberg 	nlb = (blk_rq_bytes(req) >> ns->lba_shift);
574ac6fc48cSDan Williams 	ts = ns->disk->queue->integrity.tuple_size;
57557dacad5SJay Sternberg 
57657dacad5SJay Sternberg 	for (i = 0; i < nlb; i++, virt++, phys++) {
57757dacad5SJay Sternberg 		pi = (struct t10_pi_tuple *)p;
57857dacad5SJay Sternberg 		dif_swap(phys, virt, pi);
57957dacad5SJay Sternberg 		p += ts;
58057dacad5SJay Sternberg 	}
58157dacad5SJay Sternberg 	kunmap_atomic(pmap);
58257dacad5SJay Sternberg }
58357dacad5SJay Sternberg #else /* CONFIG_BLK_DEV_INTEGRITY */
58457dacad5SJay Sternberg static void nvme_dif_remap(struct request *req,
58557dacad5SJay Sternberg 			void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
58657dacad5SJay Sternberg {
58757dacad5SJay Sternberg }
58857dacad5SJay Sternberg static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
58957dacad5SJay Sternberg {
59057dacad5SJay Sternberg }
59157dacad5SJay Sternberg static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
59257dacad5SJay Sternberg {
59357dacad5SJay Sternberg }
59457dacad5SJay Sternberg #endif
59557dacad5SJay Sternberg 
596d0877473SKeith Busch static void nvme_print_sgl(struct scatterlist *sgl, int nents)
597d0877473SKeith Busch {
598d0877473SKeith Busch 	int i;
599d0877473SKeith Busch 	struct scatterlist *sg;
600d0877473SKeith Busch 
601d0877473SKeith Busch 	for_each_sg(sgl, sg, nents, i) {
602d0877473SKeith Busch 		dma_addr_t phys = sg_phys(sg);
603d0877473SKeith Busch 		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
604d0877473SKeith Busch 			"dma_address:%pad dma_length:%d\n",
605d0877473SKeith Busch 			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
606d0877473SKeith Busch 			sg_dma_len(sg));
607d0877473SKeith Busch 	}
608d0877473SKeith Busch }
609d0877473SKeith Busch 
610a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
611a7a7cbe3SChaitanya Kulkarni 		struct request *req, struct nvme_rw_command *cmnd)
61257dacad5SJay Sternberg {
613f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
61457dacad5SJay Sternberg 	struct dma_pool *pool;
615b131c61dSChristoph Hellwig 	int length = blk_rq_payload_bytes(req);
61657dacad5SJay Sternberg 	struct scatterlist *sg = iod->sg;
61757dacad5SJay Sternberg 	int dma_len = sg_dma_len(sg);
61857dacad5SJay Sternberg 	u64 dma_addr = sg_dma_address(sg);
6195fd4ce1bSChristoph Hellwig 	u32 page_size = dev->ctrl.page_size;
62057dacad5SJay Sternberg 	int offset = dma_addr & (page_size - 1);
62157dacad5SJay Sternberg 	__le64 *prp_list;
622a7a7cbe3SChaitanya Kulkarni 	void **list = nvme_pci_iod_list(req);
62357dacad5SJay Sternberg 	dma_addr_t prp_dma;
62457dacad5SJay Sternberg 	int nprps, i;
62557dacad5SJay Sternberg 
62657dacad5SJay Sternberg 	length -= (page_size - offset);
6275228b328SJan H. Schönherr 	if (length <= 0) {
6285228b328SJan H. Schönherr 		iod->first_dma = 0;
629a7a7cbe3SChaitanya Kulkarni 		goto done;
6305228b328SJan H. Schönherr 	}
63157dacad5SJay Sternberg 
63257dacad5SJay Sternberg 	dma_len -= (page_size - offset);
63357dacad5SJay Sternberg 	if (dma_len) {
63457dacad5SJay Sternberg 		dma_addr += (page_size - offset);
63557dacad5SJay Sternberg 	} else {
63657dacad5SJay Sternberg 		sg = sg_next(sg);
63757dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
63857dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
63957dacad5SJay Sternberg 	}
64057dacad5SJay Sternberg 
64157dacad5SJay Sternberg 	if (length <= page_size) {
64257dacad5SJay Sternberg 		iod->first_dma = dma_addr;
643a7a7cbe3SChaitanya Kulkarni 		goto done;
64457dacad5SJay Sternberg 	}
64557dacad5SJay Sternberg 
64657dacad5SJay Sternberg 	nprps = DIV_ROUND_UP(length, page_size);
64757dacad5SJay Sternberg 	if (nprps <= (256 / 8)) {
64857dacad5SJay Sternberg 		pool = dev->prp_small_pool;
64957dacad5SJay Sternberg 		iod->npages = 0;
65057dacad5SJay Sternberg 	} else {
65157dacad5SJay Sternberg 		pool = dev->prp_page_pool;
65257dacad5SJay Sternberg 		iod->npages = 1;
65357dacad5SJay Sternberg 	}
65457dacad5SJay Sternberg 
65569d2b571SChristoph Hellwig 	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
65657dacad5SJay Sternberg 	if (!prp_list) {
65757dacad5SJay Sternberg 		iod->first_dma = dma_addr;
65857dacad5SJay Sternberg 		iod->npages = -1;
65986eea289SKeith Busch 		return BLK_STS_RESOURCE;
66057dacad5SJay Sternberg 	}
66157dacad5SJay Sternberg 	list[0] = prp_list;
66257dacad5SJay Sternberg 	iod->first_dma = prp_dma;
66357dacad5SJay Sternberg 	i = 0;
66457dacad5SJay Sternberg 	for (;;) {
66557dacad5SJay Sternberg 		if (i == page_size >> 3) {
66657dacad5SJay Sternberg 			__le64 *old_prp_list = prp_list;
66769d2b571SChristoph Hellwig 			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
66857dacad5SJay Sternberg 			if (!prp_list)
66986eea289SKeith Busch 				return BLK_STS_RESOURCE;
67057dacad5SJay Sternberg 			list[iod->npages++] = prp_list;
67157dacad5SJay Sternberg 			prp_list[0] = old_prp_list[i - 1];
67257dacad5SJay Sternberg 			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
67357dacad5SJay Sternberg 			i = 1;
67457dacad5SJay Sternberg 		}
67557dacad5SJay Sternberg 		prp_list[i++] = cpu_to_le64(dma_addr);
67657dacad5SJay Sternberg 		dma_len -= page_size;
67757dacad5SJay Sternberg 		dma_addr += page_size;
67857dacad5SJay Sternberg 		length -= page_size;
67957dacad5SJay Sternberg 		if (length <= 0)
68057dacad5SJay Sternberg 			break;
68157dacad5SJay Sternberg 		if (dma_len > 0)
68257dacad5SJay Sternberg 			continue;
68386eea289SKeith Busch 		if (unlikely(dma_len < 0))
68486eea289SKeith Busch 			goto bad_sgl;
68557dacad5SJay Sternberg 		sg = sg_next(sg);
68657dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
68757dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
68857dacad5SJay Sternberg 	}
68957dacad5SJay Sternberg 
690a7a7cbe3SChaitanya Kulkarni done:
691a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
692a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
693a7a7cbe3SChaitanya Kulkarni 
69486eea289SKeith Busch 	return BLK_STS_OK;
69586eea289SKeith Busch 
69686eea289SKeith Busch  bad_sgl:
697d0877473SKeith Busch 	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
698d0877473SKeith Busch 			"Invalid SGL for payload:%d nents:%d\n",
699d0877473SKeith Busch 			blk_rq_payload_bytes(req), iod->nents);
70086eea289SKeith Busch 	return BLK_STS_IOERR;
70157dacad5SJay Sternberg }
70257dacad5SJay Sternberg 
703a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
704a7a7cbe3SChaitanya Kulkarni 		struct scatterlist *sg)
705a7a7cbe3SChaitanya Kulkarni {
706a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(sg_dma_address(sg));
707a7a7cbe3SChaitanya Kulkarni 	sge->length = cpu_to_le32(sg_dma_len(sg));
708a7a7cbe3SChaitanya Kulkarni 	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
709a7a7cbe3SChaitanya Kulkarni }
710a7a7cbe3SChaitanya Kulkarni 
711a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
712a7a7cbe3SChaitanya Kulkarni 		dma_addr_t dma_addr, int entries)
713a7a7cbe3SChaitanya Kulkarni {
714a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(dma_addr);
715a7a7cbe3SChaitanya Kulkarni 	if (entries < SGES_PER_PAGE) {
716a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(entries * sizeof(*sge));
717a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
718a7a7cbe3SChaitanya Kulkarni 	} else {
719a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(PAGE_SIZE);
720a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
721a7a7cbe3SChaitanya Kulkarni 	}
722a7a7cbe3SChaitanya Kulkarni }
723a7a7cbe3SChaitanya Kulkarni 
724a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
725a7a7cbe3SChaitanya Kulkarni 		struct request *req, struct nvme_rw_command *cmd)
726a7a7cbe3SChaitanya Kulkarni {
727a7a7cbe3SChaitanya Kulkarni 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
728a7a7cbe3SChaitanya Kulkarni 	int length = blk_rq_payload_bytes(req);
729a7a7cbe3SChaitanya Kulkarni 	struct dma_pool *pool;
730a7a7cbe3SChaitanya Kulkarni 	struct nvme_sgl_desc *sg_list;
731a7a7cbe3SChaitanya Kulkarni 	struct scatterlist *sg = iod->sg;
732a7a7cbe3SChaitanya Kulkarni 	int entries = iod->nents, i = 0;
733a7a7cbe3SChaitanya Kulkarni 	dma_addr_t sgl_dma;
734a7a7cbe3SChaitanya Kulkarni 
735a7a7cbe3SChaitanya Kulkarni 	/* setting the transfer type as SGL */
736a7a7cbe3SChaitanya Kulkarni 	cmd->flags = NVME_CMD_SGL_METABUF;
737a7a7cbe3SChaitanya Kulkarni 
738a7a7cbe3SChaitanya Kulkarni 	if (length == sg_dma_len(sg)) {
739a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
740a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_OK;
741a7a7cbe3SChaitanya Kulkarni 	}
742a7a7cbe3SChaitanya Kulkarni 
743a7a7cbe3SChaitanya Kulkarni 	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
744a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_small_pool;
745a7a7cbe3SChaitanya Kulkarni 		iod->npages = 0;
746a7a7cbe3SChaitanya Kulkarni 	} else {
747a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_page_pool;
748a7a7cbe3SChaitanya Kulkarni 		iod->npages = 1;
749a7a7cbe3SChaitanya Kulkarni 	}
750a7a7cbe3SChaitanya Kulkarni 
751a7a7cbe3SChaitanya Kulkarni 	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
752a7a7cbe3SChaitanya Kulkarni 	if (!sg_list) {
753a7a7cbe3SChaitanya Kulkarni 		iod->npages = -1;
754a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_RESOURCE;
755a7a7cbe3SChaitanya Kulkarni 	}
756a7a7cbe3SChaitanya Kulkarni 
757a7a7cbe3SChaitanya Kulkarni 	nvme_pci_iod_list(req)[0] = sg_list;
758a7a7cbe3SChaitanya Kulkarni 	iod->first_dma = sgl_dma;
759a7a7cbe3SChaitanya Kulkarni 
760a7a7cbe3SChaitanya Kulkarni 	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
761a7a7cbe3SChaitanya Kulkarni 
762a7a7cbe3SChaitanya Kulkarni 	do {
763a7a7cbe3SChaitanya Kulkarni 		if (i == SGES_PER_PAGE) {
764a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *old_sg_desc = sg_list;
765a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
766a7a7cbe3SChaitanya Kulkarni 
767a7a7cbe3SChaitanya Kulkarni 			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
768a7a7cbe3SChaitanya Kulkarni 			if (!sg_list)
769a7a7cbe3SChaitanya Kulkarni 				return BLK_STS_RESOURCE;
770a7a7cbe3SChaitanya Kulkarni 
771a7a7cbe3SChaitanya Kulkarni 			i = 0;
772a7a7cbe3SChaitanya Kulkarni 			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
773a7a7cbe3SChaitanya Kulkarni 			sg_list[i++] = *link;
774a7a7cbe3SChaitanya Kulkarni 			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
775a7a7cbe3SChaitanya Kulkarni 		}
776a7a7cbe3SChaitanya Kulkarni 
777a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&sg_list[i++], sg);
778a7a7cbe3SChaitanya Kulkarni 
779a7a7cbe3SChaitanya Kulkarni 		length -= sg_dma_len(sg);
780a7a7cbe3SChaitanya Kulkarni 		sg = sg_next(sg);
781a7a7cbe3SChaitanya Kulkarni 		entries--;
782a7a7cbe3SChaitanya Kulkarni 	} while (length > 0);
783a7a7cbe3SChaitanya Kulkarni 
784a7a7cbe3SChaitanya Kulkarni 	WARN_ON(entries > 0);
785a7a7cbe3SChaitanya Kulkarni 	return BLK_STS_OK;
786a7a7cbe3SChaitanya Kulkarni }
787a7a7cbe3SChaitanya Kulkarni 
788fc17b653SChristoph Hellwig static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
789b131c61dSChristoph Hellwig 		struct nvme_command *cmnd)
79057dacad5SJay Sternberg {
791f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
792ba1ca37eSChristoph Hellwig 	struct request_queue *q = req->q;
793ba1ca37eSChristoph Hellwig 	enum dma_data_direction dma_dir = rq_data_dir(req) ?
794ba1ca37eSChristoph Hellwig 			DMA_TO_DEVICE : DMA_FROM_DEVICE;
795fc17b653SChristoph Hellwig 	blk_status_t ret = BLK_STS_IOERR;
79657dacad5SJay Sternberg 
797f9d03f96SChristoph Hellwig 	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
798ba1ca37eSChristoph Hellwig 	iod->nents = blk_rq_map_sg(q, req, iod->sg);
799ba1ca37eSChristoph Hellwig 	if (!iod->nents)
800ba1ca37eSChristoph Hellwig 		goto out;
801ba1ca37eSChristoph Hellwig 
802fc17b653SChristoph Hellwig 	ret = BLK_STS_RESOURCE;
8032b6b535dSMauricio Faria de Oliveira 	if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
8042b6b535dSMauricio Faria de Oliveira 				DMA_ATTR_NO_WARN))
805ba1ca37eSChristoph Hellwig 		goto out;
806ba1ca37eSChristoph Hellwig 
807955b1b5aSMinwoo Im 	if (iod->use_sgl)
808a7a7cbe3SChaitanya Kulkarni 		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw);
809a7a7cbe3SChaitanya Kulkarni 	else
810a7a7cbe3SChaitanya Kulkarni 		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
811a7a7cbe3SChaitanya Kulkarni 
81286eea289SKeith Busch 	if (ret != BLK_STS_OK)
813ba1ca37eSChristoph Hellwig 		goto out_unmap;
814ba1ca37eSChristoph Hellwig 
815fc17b653SChristoph Hellwig 	ret = BLK_STS_IOERR;
816ba1ca37eSChristoph Hellwig 	if (blk_integrity_rq(req)) {
817ba1ca37eSChristoph Hellwig 		if (blk_rq_count_integrity_sg(q, req->bio) != 1)
818ba1ca37eSChristoph Hellwig 			goto out_unmap;
819ba1ca37eSChristoph Hellwig 
820bf684057SChristoph Hellwig 		sg_init_table(&iod->meta_sg, 1);
821bf684057SChristoph Hellwig 		if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
822ba1ca37eSChristoph Hellwig 			goto out_unmap;
823ba1ca37eSChristoph Hellwig 
824b5d8af5bSKeith Busch 		if (req_op(req) == REQ_OP_WRITE)
825ba1ca37eSChristoph Hellwig 			nvme_dif_remap(req, nvme_dif_prep);
826ba1ca37eSChristoph Hellwig 
827bf684057SChristoph Hellwig 		if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
828ba1ca37eSChristoph Hellwig 			goto out_unmap;
82957dacad5SJay Sternberg 	}
83057dacad5SJay Sternberg 
831ba1ca37eSChristoph Hellwig 	if (blk_integrity_rq(req))
832bf684057SChristoph Hellwig 		cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
833fc17b653SChristoph Hellwig 	return BLK_STS_OK;
834ba1ca37eSChristoph Hellwig 
835ba1ca37eSChristoph Hellwig out_unmap:
836ba1ca37eSChristoph Hellwig 	dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
837ba1ca37eSChristoph Hellwig out:
838ba1ca37eSChristoph Hellwig 	return ret;
83957dacad5SJay Sternberg }
84057dacad5SJay Sternberg 
841f4800d6dSChristoph Hellwig static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
842d4f6c3abSChristoph Hellwig {
843f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
844d4f6c3abSChristoph Hellwig 	enum dma_data_direction dma_dir = rq_data_dir(req) ?
845d4f6c3abSChristoph Hellwig 			DMA_TO_DEVICE : DMA_FROM_DEVICE;
846d4f6c3abSChristoph Hellwig 
847d4f6c3abSChristoph Hellwig 	if (iod->nents) {
848d4f6c3abSChristoph Hellwig 		dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
849d4f6c3abSChristoph Hellwig 		if (blk_integrity_rq(req)) {
850b5d8af5bSKeith Busch 			if (req_op(req) == REQ_OP_READ)
851d4f6c3abSChristoph Hellwig 				nvme_dif_remap(req, nvme_dif_complete);
852bf684057SChristoph Hellwig 			dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
853d4f6c3abSChristoph Hellwig 		}
854d4f6c3abSChristoph Hellwig 	}
855d4f6c3abSChristoph Hellwig 
856f9d03f96SChristoph Hellwig 	nvme_cleanup_cmd(req);
857f4800d6dSChristoph Hellwig 	nvme_free_iod(dev, req);
85857dacad5SJay Sternberg }
85957dacad5SJay Sternberg 
86057dacad5SJay Sternberg /*
86157dacad5SJay Sternberg  * NOTE: ns is NULL when called on the admin queue.
86257dacad5SJay Sternberg  */
863fc17b653SChristoph Hellwig static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
86457dacad5SJay Sternberg 			 const struct blk_mq_queue_data *bd)
86557dacad5SJay Sternberg {
86657dacad5SJay Sternberg 	struct nvme_ns *ns = hctx->queue->queuedata;
86757dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
86857dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
86957dacad5SJay Sternberg 	struct request *req = bd->rq;
870ba1ca37eSChristoph Hellwig 	struct nvme_command cmnd;
871ebe6d874SChristoph Hellwig 	blk_status_t ret;
87257dacad5SJay Sternberg 
873f9d03f96SChristoph Hellwig 	ret = nvme_setup_cmd(ns, req, &cmnd);
874fc17b653SChristoph Hellwig 	if (ret)
875f4800d6dSChristoph Hellwig 		return ret;
87657dacad5SJay Sternberg 
877b131c61dSChristoph Hellwig 	ret = nvme_init_iod(req, dev);
878fc17b653SChristoph Hellwig 	if (ret)
879f9d03f96SChristoph Hellwig 		goto out_free_cmd;
88057dacad5SJay Sternberg 
881fc17b653SChristoph Hellwig 	if (blk_rq_nr_phys_segments(req)) {
882b131c61dSChristoph Hellwig 		ret = nvme_map_data(dev, req, &cmnd);
883fc17b653SChristoph Hellwig 		if (ret)
884f9d03f96SChristoph Hellwig 			goto out_cleanup_iod;
885fc17b653SChristoph Hellwig 	}
886ba1ca37eSChristoph Hellwig 
887aae239e1SChristoph Hellwig 	blk_mq_start_request(req);
888ba1ca37eSChristoph Hellwig 
889ba1ca37eSChristoph Hellwig 	spin_lock_irq(&nvmeq->q_lock);
890ae1fba20SKeith Busch 	if (unlikely(nvmeq->cq_vector < 0)) {
891fc17b653SChristoph Hellwig 		ret = BLK_STS_IOERR;
892ae1fba20SKeith Busch 		spin_unlock_irq(&nvmeq->q_lock);
893f9d03f96SChristoph Hellwig 		goto out_cleanup_iod;
894ae1fba20SKeith Busch 	}
895ba1ca37eSChristoph Hellwig 	__nvme_submit_cmd(nvmeq, &cmnd);
89657dacad5SJay Sternberg 	nvme_process_cq(nvmeq);
89757dacad5SJay Sternberg 	spin_unlock_irq(&nvmeq->q_lock);
898fc17b653SChristoph Hellwig 	return BLK_STS_OK;
899f9d03f96SChristoph Hellwig out_cleanup_iod:
900f4800d6dSChristoph Hellwig 	nvme_free_iod(dev, req);
901f9d03f96SChristoph Hellwig out_free_cmd:
902f9d03f96SChristoph Hellwig 	nvme_cleanup_cmd(req);
903ba1ca37eSChristoph Hellwig 	return ret;
90457dacad5SJay Sternberg }
90557dacad5SJay Sternberg 
90677f02a7aSChristoph Hellwig static void nvme_pci_complete_rq(struct request *req)
907eee417b0SChristoph Hellwig {
908f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
909eee417b0SChristoph Hellwig 
91077f02a7aSChristoph Hellwig 	nvme_unmap_data(iod->nvmeq->dev, req);
91177f02a7aSChristoph Hellwig 	nvme_complete_rq(req);
91257dacad5SJay Sternberg }
91357dacad5SJay Sternberg 
914d783e0bdSMarta Rybczynska /* We read the CQE phase first to check if the rest of the entry is valid */
915d783e0bdSMarta Rybczynska static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
916d783e0bdSMarta Rybczynska 		u16 phase)
917d783e0bdSMarta Rybczynska {
918d783e0bdSMarta Rybczynska 	return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
919d783e0bdSMarta Rybczynska }
920d783e0bdSMarta Rybczynska 
921eb281c82SSagi Grimberg static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
92257dacad5SJay Sternberg {
923eb281c82SSagi Grimberg 	u16 head = nvmeq->cq_head;
92457dacad5SJay Sternberg 
925eb281c82SSagi Grimberg 	if (likely(nvmeq->cq_vector >= 0)) {
926eb281c82SSagi Grimberg 		if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
927eb281c82SSagi Grimberg 						      nvmeq->dbbuf_cq_ei))
928eb281c82SSagi Grimberg 			writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
929eb281c82SSagi Grimberg 	}
93057dacad5SJay Sternberg }
931adf68f21SChristoph Hellwig 
93283a12fb7SSagi Grimberg static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
93383a12fb7SSagi Grimberg 		struct nvme_completion *cqe)
93457dacad5SJay Sternberg {
93557dacad5SJay Sternberg 	struct request *req;
936adf68f21SChristoph Hellwig 
93783a12fb7SSagi Grimberg 	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
9381b3c47c1SSagi Grimberg 		dev_warn(nvmeq->dev->ctrl.device,
939aae239e1SChristoph Hellwig 			"invalid id %d completed on queue %d\n",
94083a12fb7SSagi Grimberg 			cqe->command_id, le16_to_cpu(cqe->sq_id));
94183a12fb7SSagi Grimberg 		return;
942aae239e1SChristoph Hellwig 	}
943aae239e1SChristoph Hellwig 
944adf68f21SChristoph Hellwig 	/*
945adf68f21SChristoph Hellwig 	 * AEN requests are special as they don't time out and can
946adf68f21SChristoph Hellwig 	 * survive any kind of queue freeze and often don't respond to
947adf68f21SChristoph Hellwig 	 * aborts.  We don't even bother to allocate a struct request
948adf68f21SChristoph Hellwig 	 * for them but rather special case them here.
949adf68f21SChristoph Hellwig 	 */
950adf68f21SChristoph Hellwig 	if (unlikely(nvmeq->qid == 0 &&
95138dabe21SKeith Busch 			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
9527bf58533SChristoph Hellwig 		nvme_complete_async_event(&nvmeq->dev->ctrl,
95383a12fb7SSagi Grimberg 				cqe->status, &cqe->result);
954a0fa9647SJens Axboe 		return;
95557dacad5SJay Sternberg 	}
95657dacad5SJay Sternberg 
957e9d8a0fdSKeith Busch 	nvmeq->cqe_seen = 1;
95883a12fb7SSagi Grimberg 	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
95983a12fb7SSagi Grimberg 	nvme_end_request(req, cqe->status, cqe->result);
96083a12fb7SSagi Grimberg }
96157dacad5SJay Sternberg 
962920d13a8SSagi Grimberg static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
963920d13a8SSagi Grimberg 		struct nvme_completion *cqe)
96483a12fb7SSagi Grimberg {
965920d13a8SSagi Grimberg 	if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
966920d13a8SSagi Grimberg 		*cqe = nvmeq->cqes[nvmeq->cq_head];
96783a12fb7SSagi Grimberg 
968920d13a8SSagi Grimberg 		if (++nvmeq->cq_head == nvmeq->q_depth) {
969920d13a8SSagi Grimberg 			nvmeq->cq_head = 0;
970920d13a8SSagi Grimberg 			nvmeq->cq_phase = !nvmeq->cq_phase;
971920d13a8SSagi Grimberg 		}
972920d13a8SSagi Grimberg 		return true;
973920d13a8SSagi Grimberg 	}
974920d13a8SSagi Grimberg 	return false;
975a0fa9647SJens Axboe }
976a0fa9647SJens Axboe 
977a0fa9647SJens Axboe static void nvme_process_cq(struct nvme_queue *nvmeq)
978a0fa9647SJens Axboe {
979920d13a8SSagi Grimberg 	struct nvme_completion cqe;
980920d13a8SSagi Grimberg 	int consumed = 0;
98183a12fb7SSagi Grimberg 
982920d13a8SSagi Grimberg 	while (nvme_read_cqe(nvmeq, &cqe)) {
98383a12fb7SSagi Grimberg 		nvme_handle_cqe(nvmeq, &cqe);
984920d13a8SSagi Grimberg 		consumed++;
98557dacad5SJay Sternberg 	}
98657dacad5SJay Sternberg 
987e9d8a0fdSKeith Busch 	if (consumed)
988eb281c82SSagi Grimberg 		nvme_ring_cq_doorbell(nvmeq);
98957dacad5SJay Sternberg }
99057dacad5SJay Sternberg 
99157dacad5SJay Sternberg static irqreturn_t nvme_irq(int irq, void *data)
99257dacad5SJay Sternberg {
99357dacad5SJay Sternberg 	irqreturn_t result;
99457dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
99557dacad5SJay Sternberg 	spin_lock(&nvmeq->q_lock);
99657dacad5SJay Sternberg 	nvme_process_cq(nvmeq);
99757dacad5SJay Sternberg 	result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
99857dacad5SJay Sternberg 	nvmeq->cqe_seen = 0;
99957dacad5SJay Sternberg 	spin_unlock(&nvmeq->q_lock);
100057dacad5SJay Sternberg 	return result;
100157dacad5SJay Sternberg }
100257dacad5SJay Sternberg 
100357dacad5SJay Sternberg static irqreturn_t nvme_irq_check(int irq, void *data)
100457dacad5SJay Sternberg {
100557dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
1006d783e0bdSMarta Rybczynska 	if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
100757dacad5SJay Sternberg 		return IRQ_WAKE_THREAD;
1008d783e0bdSMarta Rybczynska 	return IRQ_NONE;
100957dacad5SJay Sternberg }
101057dacad5SJay Sternberg 
10117776db1cSKeith Busch static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
1012a0fa9647SJens Axboe {
1013442e19b7SSagi Grimberg 	struct nvme_completion cqe;
1014442e19b7SSagi Grimberg 	int found = 0, consumed = 0;
1015a0fa9647SJens Axboe 
1016442e19b7SSagi Grimberg 	if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
1017442e19b7SSagi Grimberg 		return 0;
1018442e19b7SSagi Grimberg 
1019442e19b7SSagi Grimberg 	spin_lock_irq(&nvmeq->q_lock);
1020442e19b7SSagi Grimberg 	while (nvme_read_cqe(nvmeq, &cqe)) {
1021442e19b7SSagi Grimberg 		nvme_handle_cqe(nvmeq, &cqe);
1022442e19b7SSagi Grimberg 		consumed++;
1023442e19b7SSagi Grimberg 
1024442e19b7SSagi Grimberg 		if (tag == cqe.command_id) {
1025442e19b7SSagi Grimberg 			found = 1;
1026442e19b7SSagi Grimberg 			break;
1027442e19b7SSagi Grimberg 		}
1028a0fa9647SJens Axboe        }
1029a0fa9647SJens Axboe 
1030442e19b7SSagi Grimberg 	if (consumed)
1031442e19b7SSagi Grimberg 		nvme_ring_cq_doorbell(nvmeq);
1032442e19b7SSagi Grimberg 	spin_unlock_irq(&nvmeq->q_lock);
1033442e19b7SSagi Grimberg 
1034442e19b7SSagi Grimberg 	return found;
1035a0fa9647SJens Axboe }
1036a0fa9647SJens Axboe 
10377776db1cSKeith Busch static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
10387776db1cSKeith Busch {
10397776db1cSKeith Busch 	struct nvme_queue *nvmeq = hctx->driver_data;
10407776db1cSKeith Busch 
10417776db1cSKeith Busch 	return __nvme_poll(nvmeq, tag);
10427776db1cSKeith Busch }
10437776db1cSKeith Busch 
1044ad22c355SKeith Busch static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
104557dacad5SJay Sternberg {
1046f866fc42SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
10479396dec9SChristoph Hellwig 	struct nvme_queue *nvmeq = dev->queues[0];
104857dacad5SJay Sternberg 	struct nvme_command c;
104957dacad5SJay Sternberg 
105057dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
105157dacad5SJay Sternberg 	c.common.opcode = nvme_admin_async_event;
1052ad22c355SKeith Busch 	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
105357dacad5SJay Sternberg 
10549396dec9SChristoph Hellwig 	spin_lock_irq(&nvmeq->q_lock);
10559396dec9SChristoph Hellwig 	__nvme_submit_cmd(nvmeq, &c);
10569396dec9SChristoph Hellwig 	spin_unlock_irq(&nvmeq->q_lock);
105757dacad5SJay Sternberg }
105857dacad5SJay Sternberg 
105957dacad5SJay Sternberg static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
106057dacad5SJay Sternberg {
106157dacad5SJay Sternberg 	struct nvme_command c;
106257dacad5SJay Sternberg 
106357dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
106457dacad5SJay Sternberg 	c.delete_queue.opcode = opcode;
106557dacad5SJay Sternberg 	c.delete_queue.qid = cpu_to_le16(id);
106657dacad5SJay Sternberg 
10671c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
106857dacad5SJay Sternberg }
106957dacad5SJay Sternberg 
107057dacad5SJay Sternberg static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
107157dacad5SJay Sternberg 						struct nvme_queue *nvmeq)
107257dacad5SJay Sternberg {
107357dacad5SJay Sternberg 	struct nvme_command c;
107457dacad5SJay Sternberg 	int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
107557dacad5SJay Sternberg 
107657dacad5SJay Sternberg 	/*
107716772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
107857dacad5SJay Sternberg 	 * is attached to the request.
107957dacad5SJay Sternberg 	 */
108057dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
108157dacad5SJay Sternberg 	c.create_cq.opcode = nvme_admin_create_cq;
108257dacad5SJay Sternberg 	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
108357dacad5SJay Sternberg 	c.create_cq.cqid = cpu_to_le16(qid);
108457dacad5SJay Sternberg 	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
108557dacad5SJay Sternberg 	c.create_cq.cq_flags = cpu_to_le16(flags);
108657dacad5SJay Sternberg 	c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
108757dacad5SJay Sternberg 
10881c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
108957dacad5SJay Sternberg }
109057dacad5SJay Sternberg 
109157dacad5SJay Sternberg static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
109257dacad5SJay Sternberg 						struct nvme_queue *nvmeq)
109357dacad5SJay Sternberg {
109457dacad5SJay Sternberg 	struct nvme_command c;
109581c1cd98SKeith Busch 	int flags = NVME_QUEUE_PHYS_CONTIG;
109657dacad5SJay Sternberg 
109757dacad5SJay Sternberg 	/*
109816772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
109957dacad5SJay Sternberg 	 * is attached to the request.
110057dacad5SJay Sternberg 	 */
110157dacad5SJay Sternberg 	memset(&c, 0, sizeof(c));
110257dacad5SJay Sternberg 	c.create_sq.opcode = nvme_admin_create_sq;
110357dacad5SJay Sternberg 	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
110457dacad5SJay Sternberg 	c.create_sq.sqid = cpu_to_le16(qid);
110557dacad5SJay Sternberg 	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
110657dacad5SJay Sternberg 	c.create_sq.sq_flags = cpu_to_le16(flags);
110757dacad5SJay Sternberg 	c.create_sq.cqid = cpu_to_le16(qid);
110857dacad5SJay Sternberg 
11091c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
111057dacad5SJay Sternberg }
111157dacad5SJay Sternberg 
111257dacad5SJay Sternberg static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
111357dacad5SJay Sternberg {
111457dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
111557dacad5SJay Sternberg }
111657dacad5SJay Sternberg 
111757dacad5SJay Sternberg static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
111857dacad5SJay Sternberg {
111957dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
112057dacad5SJay Sternberg }
112157dacad5SJay Sternberg 
11222a842acaSChristoph Hellwig static void abort_endio(struct request *req, blk_status_t error)
112357dacad5SJay Sternberg {
1124f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1125f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
112657dacad5SJay Sternberg 
112727fa9bc5SChristoph Hellwig 	dev_warn(nvmeq->dev->ctrl.device,
112827fa9bc5SChristoph Hellwig 		 "Abort status: 0x%x", nvme_req(req)->status);
1129e7a2a87dSChristoph Hellwig 	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1130e7a2a87dSChristoph Hellwig 	blk_mq_free_request(req);
113157dacad5SJay Sternberg }
113257dacad5SJay Sternberg 
1133b2a0eb1aSKeith Busch static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1134b2a0eb1aSKeith Busch {
1135b2a0eb1aSKeith Busch 
1136b2a0eb1aSKeith Busch 	/* If true, indicates loss of adapter communication, possibly by a
1137b2a0eb1aSKeith Busch 	 * NVMe Subsystem reset.
1138b2a0eb1aSKeith Busch 	 */
1139b2a0eb1aSKeith Busch 	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1140b2a0eb1aSKeith Busch 
1141b2a0eb1aSKeith Busch 	/* If there is a reset ongoing, we shouldn't reset again. */
1142b2a0eb1aSKeith Busch 	if (dev->ctrl.state == NVME_CTRL_RESETTING)
1143b2a0eb1aSKeith Busch 		return false;
1144b2a0eb1aSKeith Busch 
1145b2a0eb1aSKeith Busch 	/* We shouldn't reset unless the controller is on fatal error state
1146b2a0eb1aSKeith Busch 	 * _or_ if we lost the communication with it.
1147b2a0eb1aSKeith Busch 	 */
1148b2a0eb1aSKeith Busch 	if (!(csts & NVME_CSTS_CFS) && !nssro)
1149b2a0eb1aSKeith Busch 		return false;
1150b2a0eb1aSKeith Busch 
1151b2a0eb1aSKeith Busch 	/* If PCI error recovery process is happening, we cannot reset or
1152b2a0eb1aSKeith Busch 	 * the recovery mechanism will surely fail.
1153b2a0eb1aSKeith Busch 	 */
1154b2a0eb1aSKeith Busch 	if (pci_channel_offline(to_pci_dev(dev->dev)))
1155b2a0eb1aSKeith Busch 		return false;
1156b2a0eb1aSKeith Busch 
1157b2a0eb1aSKeith Busch 	return true;
1158b2a0eb1aSKeith Busch }
1159b2a0eb1aSKeith Busch 
1160b2a0eb1aSKeith Busch static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1161b2a0eb1aSKeith Busch {
1162b2a0eb1aSKeith Busch 	/* Read a config register to help see what died. */
1163b2a0eb1aSKeith Busch 	u16 pci_status;
1164b2a0eb1aSKeith Busch 	int result;
1165b2a0eb1aSKeith Busch 
1166b2a0eb1aSKeith Busch 	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1167b2a0eb1aSKeith Busch 				      &pci_status);
1168b2a0eb1aSKeith Busch 	if (result == PCIBIOS_SUCCESSFUL)
1169b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1170b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1171b2a0eb1aSKeith Busch 			 csts, pci_status);
1172b2a0eb1aSKeith Busch 	else
1173b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1174b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1175b2a0eb1aSKeith Busch 			 csts, result);
1176b2a0eb1aSKeith Busch }
1177b2a0eb1aSKeith Busch 
117831c7c7d2SChristoph Hellwig static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
117957dacad5SJay Sternberg {
1180f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1181f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
118257dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
118357dacad5SJay Sternberg 	struct request *abort_req;
118457dacad5SJay Sternberg 	struct nvme_command cmd;
1185b2a0eb1aSKeith Busch 	u32 csts = readl(dev->bar + NVME_REG_CSTS);
1186b2a0eb1aSKeith Busch 
1187b2a0eb1aSKeith Busch 	/*
1188b2a0eb1aSKeith Busch 	 * Reset immediately if the controller is failed
1189b2a0eb1aSKeith Busch 	 */
1190b2a0eb1aSKeith Busch 	if (nvme_should_reset(dev, csts)) {
1191b2a0eb1aSKeith Busch 		nvme_warn_reset(dev, csts);
1192b2a0eb1aSKeith Busch 		nvme_dev_disable(dev, false);
1193d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1194b2a0eb1aSKeith Busch 		return BLK_EH_HANDLED;
1195b2a0eb1aSKeith Busch 	}
119657dacad5SJay Sternberg 
119731c7c7d2SChristoph Hellwig 	/*
11987776db1cSKeith Busch 	 * Did we miss an interrupt?
11997776db1cSKeith Busch 	 */
12007776db1cSKeith Busch 	if (__nvme_poll(nvmeq, req->tag)) {
12017776db1cSKeith Busch 		dev_warn(dev->ctrl.device,
12027776db1cSKeith Busch 			 "I/O %d QID %d timeout, completion polled\n",
12037776db1cSKeith Busch 			 req->tag, nvmeq->qid);
12047776db1cSKeith Busch 		return BLK_EH_HANDLED;
12057776db1cSKeith Busch 	}
12067776db1cSKeith Busch 
12077776db1cSKeith Busch 	/*
1208fd634f41SChristoph Hellwig 	 * Shutdown immediately if controller times out while starting. The
1209fd634f41SChristoph Hellwig 	 * reset work will see the pci device disabled when it gets the forced
1210fd634f41SChristoph Hellwig 	 * cancellation error. All outstanding requests are completed on
1211fd634f41SChristoph Hellwig 	 * shutdown, so we return BLK_EH_HANDLED.
1212fd634f41SChristoph Hellwig 	 */
1213bb8d261eSChristoph Hellwig 	if (dev->ctrl.state == NVME_CTRL_RESETTING) {
12141b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device,
1215fd634f41SChristoph Hellwig 			 "I/O %d QID %d timeout, disable controller\n",
1216fd634f41SChristoph Hellwig 			 req->tag, nvmeq->qid);
1217a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
121827fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1219fd634f41SChristoph Hellwig 		return BLK_EH_HANDLED;
1220fd634f41SChristoph Hellwig 	}
1221fd634f41SChristoph Hellwig 
1222fd634f41SChristoph Hellwig 	/*
1223e1569a16SKeith Busch  	 * Shutdown the controller immediately and schedule a reset if the
1224e1569a16SKeith Busch  	 * command was already aborted once before and still hasn't been
1225e1569a16SKeith Busch  	 * returned to the driver, or if this is the admin queue.
122631c7c7d2SChristoph Hellwig 	 */
1227f4800d6dSChristoph Hellwig 	if (!nvmeq->qid || iod->aborted) {
12281b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device,
122957dacad5SJay Sternberg 			 "I/O %d QID %d timeout, reset controller\n",
123057dacad5SJay Sternberg 			 req->tag, nvmeq->qid);
1231a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
1232d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1233e1569a16SKeith Busch 
1234e1569a16SKeith Busch 		/*
1235e1569a16SKeith Busch 		 * Mark the request as handled, since the inline shutdown
1236e1569a16SKeith Busch 		 * forces all outstanding requests to complete.
1237e1569a16SKeith Busch 		 */
123827fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1239e1569a16SKeith Busch 		return BLK_EH_HANDLED;
124057dacad5SJay Sternberg 	}
124157dacad5SJay Sternberg 
1242e7a2a87dSChristoph Hellwig 	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1243e7a2a87dSChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
1244e7a2a87dSChristoph Hellwig 		return BLK_EH_RESET_TIMER;
1245e7a2a87dSChristoph Hellwig 	}
12467bf7d778SKeith Busch 	iod->aborted = 1;
124757dacad5SJay Sternberg 
124857dacad5SJay Sternberg 	memset(&cmd, 0, sizeof(cmd));
124957dacad5SJay Sternberg 	cmd.abort.opcode = nvme_admin_abort_cmd;
125057dacad5SJay Sternberg 	cmd.abort.cid = req->tag;
125157dacad5SJay Sternberg 	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
125257dacad5SJay Sternberg 
12531b3c47c1SSagi Grimberg 	dev_warn(nvmeq->dev->ctrl.device,
12541b3c47c1SSagi Grimberg 		"I/O %d QID %d timeout, aborting\n",
125557dacad5SJay Sternberg 		 req->tag, nvmeq->qid);
1256e7a2a87dSChristoph Hellwig 
1257e7a2a87dSChristoph Hellwig 	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1258eb71f435SChristoph Hellwig 			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
12596bf25d16SChristoph Hellwig 	if (IS_ERR(abort_req)) {
12606bf25d16SChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
126131c7c7d2SChristoph Hellwig 		return BLK_EH_RESET_TIMER;
126257dacad5SJay Sternberg 	}
126357dacad5SJay Sternberg 
1264e7a2a87dSChristoph Hellwig 	abort_req->timeout = ADMIN_TIMEOUT;
1265e7a2a87dSChristoph Hellwig 	abort_req->end_io_data = NULL;
1266e7a2a87dSChristoph Hellwig 	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
126757dacad5SJay Sternberg 
126857dacad5SJay Sternberg 	/*
126957dacad5SJay Sternberg 	 * The aborted req will be completed on receiving the abort req.
127057dacad5SJay Sternberg 	 * We enable the timer again. If hit twice, it'll cause a device reset,
127157dacad5SJay Sternberg 	 * as the device then is in a faulty state.
127257dacad5SJay Sternberg 	 */
127357dacad5SJay Sternberg 	return BLK_EH_RESET_TIMER;
127457dacad5SJay Sternberg }
127557dacad5SJay Sternberg 
127657dacad5SJay Sternberg static void nvme_free_queue(struct nvme_queue *nvmeq)
127757dacad5SJay Sternberg {
127857dacad5SJay Sternberg 	dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
127957dacad5SJay Sternberg 				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
128057dacad5SJay Sternberg 	if (nvmeq->sq_cmds)
128157dacad5SJay Sternberg 		dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
128257dacad5SJay Sternberg 					nvmeq->sq_cmds, nvmeq->sq_dma_addr);
128357dacad5SJay Sternberg 	kfree(nvmeq);
128457dacad5SJay Sternberg }
128557dacad5SJay Sternberg 
128657dacad5SJay Sternberg static void nvme_free_queues(struct nvme_dev *dev, int lowest)
128757dacad5SJay Sternberg {
128857dacad5SJay Sternberg 	int i;
128957dacad5SJay Sternberg 
1290d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
129157dacad5SJay Sternberg 		struct nvme_queue *nvmeq = dev->queues[i];
1292d858e5f0SSagi Grimberg 		dev->ctrl.queue_count--;
129357dacad5SJay Sternberg 		dev->queues[i] = NULL;
129457dacad5SJay Sternberg 		nvme_free_queue(nvmeq);
129557dacad5SJay Sternberg 	}
129657dacad5SJay Sternberg }
129757dacad5SJay Sternberg 
129857dacad5SJay Sternberg /**
129957dacad5SJay Sternberg  * nvme_suspend_queue - put queue into suspended state
130057dacad5SJay Sternberg  * @nvmeq - queue to suspend
130157dacad5SJay Sternberg  */
130257dacad5SJay Sternberg static int nvme_suspend_queue(struct nvme_queue *nvmeq)
130357dacad5SJay Sternberg {
130457dacad5SJay Sternberg 	int vector;
130557dacad5SJay Sternberg 
130657dacad5SJay Sternberg 	spin_lock_irq(&nvmeq->q_lock);
130757dacad5SJay Sternberg 	if (nvmeq->cq_vector == -1) {
130857dacad5SJay Sternberg 		spin_unlock_irq(&nvmeq->q_lock);
130957dacad5SJay Sternberg 		return 1;
131057dacad5SJay Sternberg 	}
13110ff199cbSChristoph Hellwig 	vector = nvmeq->cq_vector;
131257dacad5SJay Sternberg 	nvmeq->dev->online_queues--;
131357dacad5SJay Sternberg 	nvmeq->cq_vector = -1;
131457dacad5SJay Sternberg 	spin_unlock_irq(&nvmeq->q_lock);
131557dacad5SJay Sternberg 
13161c63dc66SChristoph Hellwig 	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1317c81545f9SSagi Grimberg 		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
131857dacad5SJay Sternberg 
13190ff199cbSChristoph Hellwig 	pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
132057dacad5SJay Sternberg 
132157dacad5SJay Sternberg 	return 0;
132257dacad5SJay Sternberg }
132357dacad5SJay Sternberg 
1324a5cdb68cSKeith Busch static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
132557dacad5SJay Sternberg {
1326a5cdb68cSKeith Busch 	struct nvme_queue *nvmeq = dev->queues[0];
132757dacad5SJay Sternberg 
132857dacad5SJay Sternberg 	if (!nvmeq)
132957dacad5SJay Sternberg 		return;
133057dacad5SJay Sternberg 	if (nvme_suspend_queue(nvmeq))
133157dacad5SJay Sternberg 		return;
133257dacad5SJay Sternberg 
1333a5cdb68cSKeith Busch 	if (shutdown)
1334a5cdb68cSKeith Busch 		nvme_shutdown_ctrl(&dev->ctrl);
1335a5cdb68cSKeith Busch 	else
133620d0dfe6SSagi Grimberg 		nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
133757dacad5SJay Sternberg 
133857dacad5SJay Sternberg 	spin_lock_irq(&nvmeq->q_lock);
133957dacad5SJay Sternberg 	nvme_process_cq(nvmeq);
134057dacad5SJay Sternberg 	spin_unlock_irq(&nvmeq->q_lock);
134157dacad5SJay Sternberg }
134257dacad5SJay Sternberg 
134357dacad5SJay Sternberg static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
134457dacad5SJay Sternberg 				int entry_size)
134557dacad5SJay Sternberg {
134657dacad5SJay Sternberg 	int q_depth = dev->q_depth;
13475fd4ce1bSChristoph Hellwig 	unsigned q_size_aligned = roundup(q_depth * entry_size,
13485fd4ce1bSChristoph Hellwig 					  dev->ctrl.page_size);
134957dacad5SJay Sternberg 
135057dacad5SJay Sternberg 	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
135157dacad5SJay Sternberg 		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
13525fd4ce1bSChristoph Hellwig 		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
135357dacad5SJay Sternberg 		q_depth = div_u64(mem_per_q, entry_size);
135457dacad5SJay Sternberg 
135557dacad5SJay Sternberg 		/*
135657dacad5SJay Sternberg 		 * Ensure the reduced q_depth is above some threshold where it
135757dacad5SJay Sternberg 		 * would be better to map queues in system memory with the
135857dacad5SJay Sternberg 		 * original depth
135957dacad5SJay Sternberg 		 */
136057dacad5SJay Sternberg 		if (q_depth < 64)
136157dacad5SJay Sternberg 			return -ENOMEM;
136257dacad5SJay Sternberg 	}
136357dacad5SJay Sternberg 
136457dacad5SJay Sternberg 	return q_depth;
136557dacad5SJay Sternberg }
136657dacad5SJay Sternberg 
136757dacad5SJay Sternberg static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
136857dacad5SJay Sternberg 				int qid, int depth)
136957dacad5SJay Sternberg {
137057dacad5SJay Sternberg 	if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
13715fd4ce1bSChristoph Hellwig 		unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
13725fd4ce1bSChristoph Hellwig 						      dev->ctrl.page_size);
13738969f1f8SChristoph Hellwig 		nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
137457dacad5SJay Sternberg 		nvmeq->sq_cmds_io = dev->cmb + offset;
137557dacad5SJay Sternberg 	} else {
137657dacad5SJay Sternberg 		nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
137757dacad5SJay Sternberg 					&nvmeq->sq_dma_addr, GFP_KERNEL);
137857dacad5SJay Sternberg 		if (!nvmeq->sq_cmds)
137957dacad5SJay Sternberg 			return -ENOMEM;
138057dacad5SJay Sternberg 	}
138157dacad5SJay Sternberg 
138257dacad5SJay Sternberg 	return 0;
138357dacad5SJay Sternberg }
138457dacad5SJay Sternberg 
138557dacad5SJay Sternberg static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
1386d3af3ecdSShaohua Li 							int depth, int node)
138757dacad5SJay Sternberg {
1388d3af3ecdSShaohua Li 	struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1389d3af3ecdSShaohua Li 							node);
139057dacad5SJay Sternberg 	if (!nvmeq)
139157dacad5SJay Sternberg 		return NULL;
139257dacad5SJay Sternberg 
139357dacad5SJay Sternberg 	nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
139457dacad5SJay Sternberg 					  &nvmeq->cq_dma_addr, GFP_KERNEL);
139557dacad5SJay Sternberg 	if (!nvmeq->cqes)
139657dacad5SJay Sternberg 		goto free_nvmeq;
139757dacad5SJay Sternberg 
139857dacad5SJay Sternberg 	if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
139957dacad5SJay Sternberg 		goto free_cqdma;
140057dacad5SJay Sternberg 
140157dacad5SJay Sternberg 	nvmeq->q_dmadev = dev->dev;
140257dacad5SJay Sternberg 	nvmeq->dev = dev;
140357dacad5SJay Sternberg 	spin_lock_init(&nvmeq->q_lock);
140457dacad5SJay Sternberg 	nvmeq->cq_head = 0;
140557dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
140657dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
140757dacad5SJay Sternberg 	nvmeq->q_depth = depth;
140857dacad5SJay Sternberg 	nvmeq->qid = qid;
140957dacad5SJay Sternberg 	nvmeq->cq_vector = -1;
141057dacad5SJay Sternberg 	dev->queues[qid] = nvmeq;
1411d858e5f0SSagi Grimberg 	dev->ctrl.queue_count++;
141257dacad5SJay Sternberg 
141357dacad5SJay Sternberg 	return nvmeq;
141457dacad5SJay Sternberg 
141557dacad5SJay Sternberg  free_cqdma:
141657dacad5SJay Sternberg 	dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
141757dacad5SJay Sternberg 							nvmeq->cq_dma_addr);
141857dacad5SJay Sternberg  free_nvmeq:
141957dacad5SJay Sternberg 	kfree(nvmeq);
142057dacad5SJay Sternberg 	return NULL;
142157dacad5SJay Sternberg }
142257dacad5SJay Sternberg 
1423dca51e78SChristoph Hellwig static int queue_request_irq(struct nvme_queue *nvmeq)
142457dacad5SJay Sternberg {
14250ff199cbSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
14260ff199cbSChristoph Hellwig 	int nr = nvmeq->dev->ctrl.instance;
14270ff199cbSChristoph Hellwig 
14280ff199cbSChristoph Hellwig 	if (use_threaded_interrupts) {
14290ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
14300ff199cbSChristoph Hellwig 				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
14310ff199cbSChristoph Hellwig 	} else {
14320ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
14330ff199cbSChristoph Hellwig 				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
14340ff199cbSChristoph Hellwig 	}
143557dacad5SJay Sternberg }
143657dacad5SJay Sternberg 
143757dacad5SJay Sternberg static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
143857dacad5SJay Sternberg {
143957dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
144057dacad5SJay Sternberg 
144157dacad5SJay Sternberg 	spin_lock_irq(&nvmeq->q_lock);
144257dacad5SJay Sternberg 	nvmeq->sq_tail = 0;
144357dacad5SJay Sternberg 	nvmeq->cq_head = 0;
144457dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
144557dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
144657dacad5SJay Sternberg 	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
1447f9f38e33SHelen Koike 	nvme_dbbuf_init(dev, nvmeq, qid);
144857dacad5SJay Sternberg 	dev->online_queues++;
144957dacad5SJay Sternberg 	spin_unlock_irq(&nvmeq->q_lock);
145057dacad5SJay Sternberg }
145157dacad5SJay Sternberg 
145257dacad5SJay Sternberg static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
145357dacad5SJay Sternberg {
145457dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
145557dacad5SJay Sternberg 	int result;
145657dacad5SJay Sternberg 
145757dacad5SJay Sternberg 	nvmeq->cq_vector = qid - 1;
145857dacad5SJay Sternberg 	result = adapter_alloc_cq(dev, qid, nvmeq);
145957dacad5SJay Sternberg 	if (result < 0)
146057dacad5SJay Sternberg 		return result;
146157dacad5SJay Sternberg 
146257dacad5SJay Sternberg 	result = adapter_alloc_sq(dev, qid, nvmeq);
146357dacad5SJay Sternberg 	if (result < 0)
146457dacad5SJay Sternberg 		goto release_cq;
146557dacad5SJay Sternberg 
1466161b8be2SKeith Busch 	nvme_init_queue(nvmeq, qid);
1467dca51e78SChristoph Hellwig 	result = queue_request_irq(nvmeq);
146857dacad5SJay Sternberg 	if (result < 0)
146957dacad5SJay Sternberg 		goto release_sq;
147057dacad5SJay Sternberg 
147157dacad5SJay Sternberg 	return result;
147257dacad5SJay Sternberg 
147357dacad5SJay Sternberg  release_sq:
147457dacad5SJay Sternberg 	adapter_delete_sq(dev, qid);
147557dacad5SJay Sternberg  release_cq:
147657dacad5SJay Sternberg 	adapter_delete_cq(dev, qid);
147757dacad5SJay Sternberg 	return result;
147857dacad5SJay Sternberg }
147957dacad5SJay Sternberg 
1480f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_admin_ops = {
148157dacad5SJay Sternberg 	.queue_rq	= nvme_queue_rq,
148277f02a7aSChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
148357dacad5SJay Sternberg 	.init_hctx	= nvme_admin_init_hctx,
148457dacad5SJay Sternberg 	.exit_hctx      = nvme_admin_exit_hctx,
14850350815aSChristoph Hellwig 	.init_request	= nvme_init_request,
148657dacad5SJay Sternberg 	.timeout	= nvme_timeout,
148757dacad5SJay Sternberg };
148857dacad5SJay Sternberg 
1489f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_ops = {
149057dacad5SJay Sternberg 	.queue_rq	= nvme_queue_rq,
149177f02a7aSChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
149257dacad5SJay Sternberg 	.init_hctx	= nvme_init_hctx,
149357dacad5SJay Sternberg 	.init_request	= nvme_init_request,
1494dca51e78SChristoph Hellwig 	.map_queues	= nvme_pci_map_queues,
149557dacad5SJay Sternberg 	.timeout	= nvme_timeout,
1496a0fa9647SJens Axboe 	.poll		= nvme_poll,
149757dacad5SJay Sternberg };
149857dacad5SJay Sternberg 
149957dacad5SJay Sternberg static void nvme_dev_remove_admin(struct nvme_dev *dev)
150057dacad5SJay Sternberg {
15011c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
150269d9a99cSKeith Busch 		/*
150369d9a99cSKeith Busch 		 * If the controller was reset during removal, it's possible
150469d9a99cSKeith Busch 		 * user requests may be waiting on a stopped queue. Start the
150569d9a99cSKeith Busch 		 * queue to flush these to completion.
150669d9a99cSKeith Busch 		 */
1507c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
15081c63dc66SChristoph Hellwig 		blk_cleanup_queue(dev->ctrl.admin_q);
150957dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->admin_tagset);
151057dacad5SJay Sternberg 	}
151157dacad5SJay Sternberg }
151257dacad5SJay Sternberg 
151357dacad5SJay Sternberg static int nvme_alloc_admin_tags(struct nvme_dev *dev)
151457dacad5SJay Sternberg {
15151c63dc66SChristoph Hellwig 	if (!dev->ctrl.admin_q) {
151657dacad5SJay Sternberg 		dev->admin_tagset.ops = &nvme_mq_admin_ops;
151757dacad5SJay Sternberg 		dev->admin_tagset.nr_hw_queues = 1;
1518e3e9d50cSKeith Busch 
151938dabe21SKeith Busch 		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
152057dacad5SJay Sternberg 		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
152157dacad5SJay Sternberg 		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1522a7a7cbe3SChaitanya Kulkarni 		dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
1523d3484991SJens Axboe 		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
152457dacad5SJay Sternberg 		dev->admin_tagset.driver_data = dev;
152557dacad5SJay Sternberg 
152657dacad5SJay Sternberg 		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
152757dacad5SJay Sternberg 			return -ENOMEM;
152834b6c231SSagi Grimberg 		dev->ctrl.admin_tagset = &dev->admin_tagset;
152957dacad5SJay Sternberg 
15301c63dc66SChristoph Hellwig 		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
15311c63dc66SChristoph Hellwig 		if (IS_ERR(dev->ctrl.admin_q)) {
153257dacad5SJay Sternberg 			blk_mq_free_tag_set(&dev->admin_tagset);
153357dacad5SJay Sternberg 			return -ENOMEM;
153457dacad5SJay Sternberg 		}
15351c63dc66SChristoph Hellwig 		if (!blk_get_queue(dev->ctrl.admin_q)) {
153657dacad5SJay Sternberg 			nvme_dev_remove_admin(dev);
15371c63dc66SChristoph Hellwig 			dev->ctrl.admin_q = NULL;
153857dacad5SJay Sternberg 			return -ENODEV;
153957dacad5SJay Sternberg 		}
154057dacad5SJay Sternberg 	} else
1541c81545f9SSagi Grimberg 		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
154257dacad5SJay Sternberg 
154357dacad5SJay Sternberg 	return 0;
154457dacad5SJay Sternberg }
154557dacad5SJay Sternberg 
154697f6ef64SXu Yu static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
154797f6ef64SXu Yu {
154897f6ef64SXu Yu 	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
154997f6ef64SXu Yu }
155097f6ef64SXu Yu 
155197f6ef64SXu Yu static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
155297f6ef64SXu Yu {
155397f6ef64SXu Yu 	struct pci_dev *pdev = to_pci_dev(dev->dev);
155497f6ef64SXu Yu 
155597f6ef64SXu Yu 	if (size <= dev->bar_mapped_size)
155697f6ef64SXu Yu 		return 0;
155797f6ef64SXu Yu 	if (size > pci_resource_len(pdev, 0))
155897f6ef64SXu Yu 		return -ENOMEM;
155997f6ef64SXu Yu 	if (dev->bar)
156097f6ef64SXu Yu 		iounmap(dev->bar);
156197f6ef64SXu Yu 	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
156297f6ef64SXu Yu 	if (!dev->bar) {
156397f6ef64SXu Yu 		dev->bar_mapped_size = 0;
156497f6ef64SXu Yu 		return -ENOMEM;
156597f6ef64SXu Yu 	}
156697f6ef64SXu Yu 	dev->bar_mapped_size = size;
156797f6ef64SXu Yu 	dev->dbs = dev->bar + NVME_REG_DBS;
156897f6ef64SXu Yu 
156997f6ef64SXu Yu 	return 0;
157097f6ef64SXu Yu }
157197f6ef64SXu Yu 
157201ad0990SSagi Grimberg static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
157357dacad5SJay Sternberg {
157457dacad5SJay Sternberg 	int result;
157557dacad5SJay Sternberg 	u32 aqa;
157657dacad5SJay Sternberg 	struct nvme_queue *nvmeq;
157757dacad5SJay Sternberg 
157897f6ef64SXu Yu 	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
157997f6ef64SXu Yu 	if (result < 0)
158097f6ef64SXu Yu 		return result;
158197f6ef64SXu Yu 
15828ef2074dSGabriel Krisman Bertazi 	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
158320d0dfe6SSagi Grimberg 				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
158457dacad5SJay Sternberg 
15857a67cbeaSChristoph Hellwig 	if (dev->subsystem &&
15867a67cbeaSChristoph Hellwig 	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
15877a67cbeaSChristoph Hellwig 		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
158857dacad5SJay Sternberg 
158920d0dfe6SSagi Grimberg 	result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
159057dacad5SJay Sternberg 	if (result < 0)
159157dacad5SJay Sternberg 		return result;
159257dacad5SJay Sternberg 
159357dacad5SJay Sternberg 	nvmeq = dev->queues[0];
159457dacad5SJay Sternberg 	if (!nvmeq) {
1595d3af3ecdSShaohua Li 		nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1596d3af3ecdSShaohua Li 					dev_to_node(dev->dev));
159757dacad5SJay Sternberg 		if (!nvmeq)
159857dacad5SJay Sternberg 			return -ENOMEM;
159957dacad5SJay Sternberg 	}
160057dacad5SJay Sternberg 
160157dacad5SJay Sternberg 	aqa = nvmeq->q_depth - 1;
160257dacad5SJay Sternberg 	aqa |= aqa << 16;
160357dacad5SJay Sternberg 
16047a67cbeaSChristoph Hellwig 	writel(aqa, dev->bar + NVME_REG_AQA);
16057a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
16067a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
160757dacad5SJay Sternberg 
160820d0dfe6SSagi Grimberg 	result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
160957dacad5SJay Sternberg 	if (result)
1610d4875622SKeith Busch 		return result;
161157dacad5SJay Sternberg 
161257dacad5SJay Sternberg 	nvmeq->cq_vector = 0;
1613161b8be2SKeith Busch 	nvme_init_queue(nvmeq, 0);
1614dca51e78SChristoph Hellwig 	result = queue_request_irq(nvmeq);
161557dacad5SJay Sternberg 	if (result) {
161657dacad5SJay Sternberg 		nvmeq->cq_vector = -1;
1617d4875622SKeith Busch 		return result;
161857dacad5SJay Sternberg 	}
161957dacad5SJay Sternberg 
162057dacad5SJay Sternberg 	return result;
162157dacad5SJay Sternberg }
162257dacad5SJay Sternberg 
1623749941f2SChristoph Hellwig static int nvme_create_io_queues(struct nvme_dev *dev)
162457dacad5SJay Sternberg {
1625949928c1SKeith Busch 	unsigned i, max;
1626749941f2SChristoph Hellwig 	int ret = 0;
162757dacad5SJay Sternberg 
1628d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1629d3af3ecdSShaohua Li 		/* vector == qid - 1, match nvme_create_queue */
1630d3af3ecdSShaohua Li 		if (!nvme_alloc_queue(dev, i, dev->q_depth,
1631d3af3ecdSShaohua Li 		     pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
1632749941f2SChristoph Hellwig 			ret = -ENOMEM;
163357dacad5SJay Sternberg 			break;
1634749941f2SChristoph Hellwig 		}
1635749941f2SChristoph Hellwig 	}
163657dacad5SJay Sternberg 
1637d858e5f0SSagi Grimberg 	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1638949928c1SKeith Busch 	for (i = dev->online_queues; i <= max; i++) {
1639749941f2SChristoph Hellwig 		ret = nvme_create_queue(dev->queues[i], i);
1640d4875622SKeith Busch 		if (ret)
164157dacad5SJay Sternberg 			break;
164257dacad5SJay Sternberg 	}
164357dacad5SJay Sternberg 
1644749941f2SChristoph Hellwig 	/*
1645749941f2SChristoph Hellwig 	 * Ignore failing Create SQ/CQ commands, we can continue with less
1646749941f2SChristoph Hellwig 	 * than the desired aount of queues, and even a controller without
1647749941f2SChristoph Hellwig 	 * I/O queues an still be used to issue admin commands.  This might
1648749941f2SChristoph Hellwig 	 * be useful to upgrade a buggy firmware for example.
1649749941f2SChristoph Hellwig 	 */
1650749941f2SChristoph Hellwig 	return ret >= 0 ? 0 : ret;
165157dacad5SJay Sternberg }
165257dacad5SJay Sternberg 
1653202021c1SStephen Bates static ssize_t nvme_cmb_show(struct device *dev,
1654202021c1SStephen Bates 			     struct device_attribute *attr,
1655202021c1SStephen Bates 			     char *buf)
1656202021c1SStephen Bates {
1657202021c1SStephen Bates 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1658202021c1SStephen Bates 
1659c965809cSStephen Bates 	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1660202021c1SStephen Bates 		       ndev->cmbloc, ndev->cmbsz);
1661202021c1SStephen Bates }
1662202021c1SStephen Bates static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1663202021c1SStephen Bates 
166457dacad5SJay Sternberg static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
166557dacad5SJay Sternberg {
166657dacad5SJay Sternberg 	u64 szu, size, offset;
166757dacad5SJay Sternberg 	resource_size_t bar_size;
166857dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
166957dacad5SJay Sternberg 	void __iomem *cmb;
16708969f1f8SChristoph Hellwig 	int bar;
167157dacad5SJay Sternberg 
16727a67cbeaSChristoph Hellwig 	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
167357dacad5SJay Sternberg 	if (!(NVME_CMB_SZ(dev->cmbsz)))
167457dacad5SJay Sternberg 		return NULL;
1675202021c1SStephen Bates 	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
167657dacad5SJay Sternberg 
1677202021c1SStephen Bates 	if (!use_cmb_sqes)
1678202021c1SStephen Bates 		return NULL;
167957dacad5SJay Sternberg 
168057dacad5SJay Sternberg 	szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
168157dacad5SJay Sternberg 	size = szu * NVME_CMB_SZ(dev->cmbsz);
1682202021c1SStephen Bates 	offset = szu * NVME_CMB_OFST(dev->cmbloc);
16838969f1f8SChristoph Hellwig 	bar = NVME_CMB_BIR(dev->cmbloc);
16848969f1f8SChristoph Hellwig 	bar_size = pci_resource_len(pdev, bar);
168557dacad5SJay Sternberg 
168657dacad5SJay Sternberg 	if (offset > bar_size)
168757dacad5SJay Sternberg 		return NULL;
168857dacad5SJay Sternberg 
168957dacad5SJay Sternberg 	/*
169057dacad5SJay Sternberg 	 * Controllers may support a CMB size larger than their BAR,
169157dacad5SJay Sternberg 	 * for example, due to being behind a bridge. Reduce the CMB to
169257dacad5SJay Sternberg 	 * the reported size of the BAR
169357dacad5SJay Sternberg 	 */
169457dacad5SJay Sternberg 	if (size > bar_size - offset)
169557dacad5SJay Sternberg 		size = bar_size - offset;
169657dacad5SJay Sternberg 
16978969f1f8SChristoph Hellwig 	cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
169857dacad5SJay Sternberg 	if (!cmb)
169957dacad5SJay Sternberg 		return NULL;
170057dacad5SJay Sternberg 
17018969f1f8SChristoph Hellwig 	dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
170257dacad5SJay Sternberg 	dev->cmb_size = size;
170357dacad5SJay Sternberg 	return cmb;
170457dacad5SJay Sternberg }
170557dacad5SJay Sternberg 
170657dacad5SJay Sternberg static inline void nvme_release_cmb(struct nvme_dev *dev)
170757dacad5SJay Sternberg {
170857dacad5SJay Sternberg 	if (dev->cmb) {
170957dacad5SJay Sternberg 		iounmap(dev->cmb);
171057dacad5SJay Sternberg 		dev->cmb = NULL;
1711f63572dfSJon Derrick 		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1712f63572dfSJon Derrick 					     &dev_attr_cmb.attr, NULL);
1713f63572dfSJon Derrick 		dev->cmbsz = 0;
1714f63572dfSJon Derrick 	}
171557dacad5SJay Sternberg }
171657dacad5SJay Sternberg 
171787ad72a5SChristoph Hellwig static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
171857dacad5SJay Sternberg {
17194033f35dSChristoph Hellwig 	u64 dma_addr = dev->host_mem_descs_dma;
172087ad72a5SChristoph Hellwig 	struct nvme_command c;
172187ad72a5SChristoph Hellwig 	int ret;
172287ad72a5SChristoph Hellwig 
172387ad72a5SChristoph Hellwig 	memset(&c, 0, sizeof(c));
172487ad72a5SChristoph Hellwig 	c.features.opcode	= nvme_admin_set_features;
172587ad72a5SChristoph Hellwig 	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
172687ad72a5SChristoph Hellwig 	c.features.dword11	= cpu_to_le32(bits);
172787ad72a5SChristoph Hellwig 	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
172887ad72a5SChristoph Hellwig 					      ilog2(dev->ctrl.page_size));
172987ad72a5SChristoph Hellwig 	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
173087ad72a5SChristoph Hellwig 	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
173187ad72a5SChristoph Hellwig 	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);
173287ad72a5SChristoph Hellwig 
173387ad72a5SChristoph Hellwig 	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
173487ad72a5SChristoph Hellwig 	if (ret) {
173587ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
173687ad72a5SChristoph Hellwig 			 "failed to set host mem (err %d, flags %#x).\n",
173787ad72a5SChristoph Hellwig 			 ret, bits);
173887ad72a5SChristoph Hellwig 	}
173987ad72a5SChristoph Hellwig 	return ret;
174087ad72a5SChristoph Hellwig }
174187ad72a5SChristoph Hellwig 
174287ad72a5SChristoph Hellwig static void nvme_free_host_mem(struct nvme_dev *dev)
174387ad72a5SChristoph Hellwig {
174487ad72a5SChristoph Hellwig 	int i;
174587ad72a5SChristoph Hellwig 
174687ad72a5SChristoph Hellwig 	for (i = 0; i < dev->nr_host_mem_descs; i++) {
174787ad72a5SChristoph Hellwig 		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
174887ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
174987ad72a5SChristoph Hellwig 
175087ad72a5SChristoph Hellwig 		dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
175187ad72a5SChristoph Hellwig 				le64_to_cpu(desc->addr));
175287ad72a5SChristoph Hellwig 	}
175387ad72a5SChristoph Hellwig 
175487ad72a5SChristoph Hellwig 	kfree(dev->host_mem_desc_bufs);
175587ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = NULL;
17564033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev,
17574033f35dSChristoph Hellwig 			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
17584033f35dSChristoph Hellwig 			dev->host_mem_descs, dev->host_mem_descs_dma);
175987ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
17607e5dd57eSMinwoo Im 	dev->nr_host_mem_descs = 0;
176187ad72a5SChristoph Hellwig }
176287ad72a5SChristoph Hellwig 
176392dc6895SChristoph Hellwig static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
176492dc6895SChristoph Hellwig 		u32 chunk_size)
176587ad72a5SChristoph Hellwig {
176687ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *descs;
176792dc6895SChristoph Hellwig 	u32 max_entries, len;
17684033f35dSChristoph Hellwig 	dma_addr_t descs_dma;
17692ee0e4edSDan Carpenter 	int i = 0;
177087ad72a5SChristoph Hellwig 	void **bufs;
17712ee0e4edSDan Carpenter 	u64 size = 0, tmp;
177287ad72a5SChristoph Hellwig 
177387ad72a5SChristoph Hellwig 	tmp = (preferred + chunk_size - 1);
177487ad72a5SChristoph Hellwig 	do_div(tmp, chunk_size);
177587ad72a5SChristoph Hellwig 	max_entries = tmp;
1776044a9df1SChristoph Hellwig 
1777044a9df1SChristoph Hellwig 	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1778044a9df1SChristoph Hellwig 		max_entries = dev->ctrl.hmmaxd;
1779044a9df1SChristoph Hellwig 
17804033f35dSChristoph Hellwig 	descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
17814033f35dSChristoph Hellwig 			&descs_dma, GFP_KERNEL);
178287ad72a5SChristoph Hellwig 	if (!descs)
178387ad72a5SChristoph Hellwig 		goto out;
178487ad72a5SChristoph Hellwig 
178587ad72a5SChristoph Hellwig 	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
178687ad72a5SChristoph Hellwig 	if (!bufs)
178787ad72a5SChristoph Hellwig 		goto out_free_descs;
178887ad72a5SChristoph Hellwig 
1789244a8fe4SMinwoo Im 	for (size = 0; size < preferred && i < max_entries; size += len) {
179087ad72a5SChristoph Hellwig 		dma_addr_t dma_addr;
179187ad72a5SChristoph Hellwig 
179250cdb7c6SChristoph Hellwig 		len = min_t(u64, chunk_size, preferred - size);
179387ad72a5SChristoph Hellwig 		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
179487ad72a5SChristoph Hellwig 				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
179587ad72a5SChristoph Hellwig 		if (!bufs[i])
179687ad72a5SChristoph Hellwig 			break;
179787ad72a5SChristoph Hellwig 
179887ad72a5SChristoph Hellwig 		descs[i].addr = cpu_to_le64(dma_addr);
179987ad72a5SChristoph Hellwig 		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
180087ad72a5SChristoph Hellwig 		i++;
180187ad72a5SChristoph Hellwig 	}
180287ad72a5SChristoph Hellwig 
180392dc6895SChristoph Hellwig 	if (!size)
180487ad72a5SChristoph Hellwig 		goto out_free_bufs;
180587ad72a5SChristoph Hellwig 
180687ad72a5SChristoph Hellwig 	dev->nr_host_mem_descs = i;
180787ad72a5SChristoph Hellwig 	dev->host_mem_size = size;
180887ad72a5SChristoph Hellwig 	dev->host_mem_descs = descs;
18094033f35dSChristoph Hellwig 	dev->host_mem_descs_dma = descs_dma;
181087ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = bufs;
181187ad72a5SChristoph Hellwig 	return 0;
181287ad72a5SChristoph Hellwig 
181387ad72a5SChristoph Hellwig out_free_bufs:
181487ad72a5SChristoph Hellwig 	while (--i >= 0) {
181587ad72a5SChristoph Hellwig 		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
181687ad72a5SChristoph Hellwig 
181787ad72a5SChristoph Hellwig 		dma_free_coherent(dev->dev, size, bufs[i],
181887ad72a5SChristoph Hellwig 				le64_to_cpu(descs[i].addr));
181987ad72a5SChristoph Hellwig 	}
182087ad72a5SChristoph Hellwig 
182187ad72a5SChristoph Hellwig 	kfree(bufs);
182287ad72a5SChristoph Hellwig out_free_descs:
18234033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
18244033f35dSChristoph Hellwig 			descs_dma);
182587ad72a5SChristoph Hellwig out:
182687ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
182787ad72a5SChristoph Hellwig 	return -ENOMEM;
182887ad72a5SChristoph Hellwig }
182987ad72a5SChristoph Hellwig 
183092dc6895SChristoph Hellwig static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
183192dc6895SChristoph Hellwig {
183292dc6895SChristoph Hellwig 	u32 chunk_size;
183392dc6895SChristoph Hellwig 
183492dc6895SChristoph Hellwig 	/* start big and work our way down */
183530f92d62SAkinobu Mita 	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1836044a9df1SChristoph Hellwig 	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
183792dc6895SChristoph Hellwig 	     chunk_size /= 2) {
183892dc6895SChristoph Hellwig 		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
183992dc6895SChristoph Hellwig 			if (!min || dev->host_mem_size >= min)
184092dc6895SChristoph Hellwig 				return 0;
184192dc6895SChristoph Hellwig 			nvme_free_host_mem(dev);
184292dc6895SChristoph Hellwig 		}
184392dc6895SChristoph Hellwig 	}
184492dc6895SChristoph Hellwig 
184592dc6895SChristoph Hellwig 	return -ENOMEM;
184692dc6895SChristoph Hellwig }
184792dc6895SChristoph Hellwig 
18489620cfbaSChristoph Hellwig static int nvme_setup_host_mem(struct nvme_dev *dev)
184987ad72a5SChristoph Hellwig {
185087ad72a5SChristoph Hellwig 	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
185187ad72a5SChristoph Hellwig 	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
185287ad72a5SChristoph Hellwig 	u64 min = (u64)dev->ctrl.hmmin * 4096;
185387ad72a5SChristoph Hellwig 	u32 enable_bits = NVME_HOST_MEM_ENABLE;
18549620cfbaSChristoph Hellwig 	int ret = 0;
185587ad72a5SChristoph Hellwig 
185687ad72a5SChristoph Hellwig 	preferred = min(preferred, max);
185787ad72a5SChristoph Hellwig 	if (min > max) {
185887ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
185987ad72a5SChristoph Hellwig 			"min host memory (%lld MiB) above limit (%d MiB).\n",
186087ad72a5SChristoph Hellwig 			min >> ilog2(SZ_1M), max_host_mem_size_mb);
186187ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
18629620cfbaSChristoph Hellwig 		return 0;
186387ad72a5SChristoph Hellwig 	}
186487ad72a5SChristoph Hellwig 
186587ad72a5SChristoph Hellwig 	/*
186687ad72a5SChristoph Hellwig 	 * If we already have a buffer allocated check if we can reuse it.
186787ad72a5SChristoph Hellwig 	 */
186887ad72a5SChristoph Hellwig 	if (dev->host_mem_descs) {
186987ad72a5SChristoph Hellwig 		if (dev->host_mem_size >= min)
187087ad72a5SChristoph Hellwig 			enable_bits |= NVME_HOST_MEM_RETURN;
187187ad72a5SChristoph Hellwig 		else
187287ad72a5SChristoph Hellwig 			nvme_free_host_mem(dev);
187387ad72a5SChristoph Hellwig 	}
187487ad72a5SChristoph Hellwig 
187587ad72a5SChristoph Hellwig 	if (!dev->host_mem_descs) {
187692dc6895SChristoph Hellwig 		if (nvme_alloc_host_mem(dev, min, preferred)) {
187792dc6895SChristoph Hellwig 			dev_warn(dev->ctrl.device,
187892dc6895SChristoph Hellwig 				"failed to allocate host memory buffer.\n");
18799620cfbaSChristoph Hellwig 			return 0; /* controller must work without HMB */
188087ad72a5SChristoph Hellwig 		}
188187ad72a5SChristoph Hellwig 
188292dc6895SChristoph Hellwig 		dev_info(dev->ctrl.device,
188392dc6895SChristoph Hellwig 			"allocated %lld MiB host memory buffer.\n",
188492dc6895SChristoph Hellwig 			dev->host_mem_size >> ilog2(SZ_1M));
188592dc6895SChristoph Hellwig 	}
188692dc6895SChristoph Hellwig 
18879620cfbaSChristoph Hellwig 	ret = nvme_set_host_mem(dev, enable_bits);
18889620cfbaSChristoph Hellwig 	if (ret)
188987ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
18909620cfbaSChristoph Hellwig 	return ret;
189157dacad5SJay Sternberg }
189257dacad5SJay Sternberg 
189357dacad5SJay Sternberg static int nvme_setup_io_queues(struct nvme_dev *dev)
189457dacad5SJay Sternberg {
189557dacad5SJay Sternberg 	struct nvme_queue *adminq = dev->queues[0];
189657dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
189797f6ef64SXu Yu 	int result, nr_io_queues;
189897f6ef64SXu Yu 	unsigned long size;
189957dacad5SJay Sternberg 
1900425a17cbSChristoph Hellwig 	nr_io_queues = num_present_cpus();
19019a0be7abSChristoph Hellwig 	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
19029a0be7abSChristoph Hellwig 	if (result < 0)
190357dacad5SJay Sternberg 		return result;
19049a0be7abSChristoph Hellwig 
1905f5fa90dcSChristoph Hellwig 	if (nr_io_queues == 0)
1906a5229050SKeith Busch 		return 0;
190757dacad5SJay Sternberg 
190857dacad5SJay Sternberg 	if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
190957dacad5SJay Sternberg 		result = nvme_cmb_qdepth(dev, nr_io_queues,
191057dacad5SJay Sternberg 				sizeof(struct nvme_command));
191157dacad5SJay Sternberg 		if (result > 0)
191257dacad5SJay Sternberg 			dev->q_depth = result;
191357dacad5SJay Sternberg 		else
191457dacad5SJay Sternberg 			nvme_release_cmb(dev);
191557dacad5SJay Sternberg 	}
191657dacad5SJay Sternberg 
191757dacad5SJay Sternberg 	do {
191897f6ef64SXu Yu 		size = db_bar_size(dev, nr_io_queues);
191997f6ef64SXu Yu 		result = nvme_remap_bar(dev, size);
192097f6ef64SXu Yu 		if (!result)
192157dacad5SJay Sternberg 			break;
192257dacad5SJay Sternberg 		if (!--nr_io_queues)
192357dacad5SJay Sternberg 			return -ENOMEM;
192457dacad5SJay Sternberg 	} while (1);
192557dacad5SJay Sternberg 	adminq->q_db = dev->dbs;
192657dacad5SJay Sternberg 
192757dacad5SJay Sternberg 	/* Deregister the admin queue's interrupt */
19280ff199cbSChristoph Hellwig 	pci_free_irq(pdev, 0, adminq);
192957dacad5SJay Sternberg 
193057dacad5SJay Sternberg 	/*
193157dacad5SJay Sternberg 	 * If we enable msix early due to not intx, disable it again before
193257dacad5SJay Sternberg 	 * setting up the full range we need.
193357dacad5SJay Sternberg 	 */
1934dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
1935dca51e78SChristoph Hellwig 	nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1936dca51e78SChristoph Hellwig 			PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1937dca51e78SChristoph Hellwig 	if (nr_io_queues <= 0)
1938dca51e78SChristoph Hellwig 		return -EIO;
1939dca51e78SChristoph Hellwig 	dev->max_qid = nr_io_queues;
194057dacad5SJay Sternberg 
194157dacad5SJay Sternberg 	/*
194257dacad5SJay Sternberg 	 * Should investigate if there's a performance win from allocating
194357dacad5SJay Sternberg 	 * more queues than interrupt vectors; it might allow the submission
194457dacad5SJay Sternberg 	 * path to scale better, even if the receive path is limited by the
194557dacad5SJay Sternberg 	 * number of interrupts.
194657dacad5SJay Sternberg 	 */
194757dacad5SJay Sternberg 
1948dca51e78SChristoph Hellwig 	result = queue_request_irq(adminq);
194957dacad5SJay Sternberg 	if (result) {
195057dacad5SJay Sternberg 		adminq->cq_vector = -1;
1951d4875622SKeith Busch 		return result;
195257dacad5SJay Sternberg 	}
1953749941f2SChristoph Hellwig 	return nvme_create_io_queues(dev);
195457dacad5SJay Sternberg }
195557dacad5SJay Sternberg 
19562a842acaSChristoph Hellwig static void nvme_del_queue_end(struct request *req, blk_status_t error)
1957db3cbfffSKeith Busch {
1958db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
1959db3cbfffSKeith Busch 
1960db3cbfffSKeith Busch 	blk_mq_free_request(req);
1961db3cbfffSKeith Busch 	complete(&nvmeq->dev->ioq_wait);
1962db3cbfffSKeith Busch }
1963db3cbfffSKeith Busch 
19642a842acaSChristoph Hellwig static void nvme_del_cq_end(struct request *req, blk_status_t error)
1965db3cbfffSKeith Busch {
1966db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
1967db3cbfffSKeith Busch 
1968db3cbfffSKeith Busch 	if (!error) {
1969db3cbfffSKeith Busch 		unsigned long flags;
1970db3cbfffSKeith Busch 
19712e39e0f6SMing Lin 		/*
19722e39e0f6SMing Lin 		 * We might be called with the AQ q_lock held
19732e39e0f6SMing Lin 		 * and the I/O queue q_lock should always
19742e39e0f6SMing Lin 		 * nest inside the AQ one.
19752e39e0f6SMing Lin 		 */
19762e39e0f6SMing Lin 		spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
19772e39e0f6SMing Lin 					SINGLE_DEPTH_NESTING);
1978db3cbfffSKeith Busch 		nvme_process_cq(nvmeq);
1979db3cbfffSKeith Busch 		spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1980db3cbfffSKeith Busch 	}
1981db3cbfffSKeith Busch 
1982db3cbfffSKeith Busch 	nvme_del_queue_end(req, error);
1983db3cbfffSKeith Busch }
1984db3cbfffSKeith Busch 
1985db3cbfffSKeith Busch static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1986db3cbfffSKeith Busch {
1987db3cbfffSKeith Busch 	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1988db3cbfffSKeith Busch 	struct request *req;
1989db3cbfffSKeith Busch 	struct nvme_command cmd;
1990db3cbfffSKeith Busch 
1991db3cbfffSKeith Busch 	memset(&cmd, 0, sizeof(cmd));
1992db3cbfffSKeith Busch 	cmd.delete_queue.opcode = opcode;
1993db3cbfffSKeith Busch 	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1994db3cbfffSKeith Busch 
1995eb71f435SChristoph Hellwig 	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
1996db3cbfffSKeith Busch 	if (IS_ERR(req))
1997db3cbfffSKeith Busch 		return PTR_ERR(req);
1998db3cbfffSKeith Busch 
1999db3cbfffSKeith Busch 	req->timeout = ADMIN_TIMEOUT;
2000db3cbfffSKeith Busch 	req->end_io_data = nvmeq;
2001db3cbfffSKeith Busch 
2002db3cbfffSKeith Busch 	blk_execute_rq_nowait(q, NULL, req, false,
2003db3cbfffSKeith Busch 			opcode == nvme_admin_delete_cq ?
2004db3cbfffSKeith Busch 				nvme_del_cq_end : nvme_del_queue_end);
2005db3cbfffSKeith Busch 	return 0;
2006db3cbfffSKeith Busch }
2007db3cbfffSKeith Busch 
200870659060SKeith Busch static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
2009db3cbfffSKeith Busch {
201070659060SKeith Busch 	int pass;
2011db3cbfffSKeith Busch 	unsigned long timeout;
2012db3cbfffSKeith Busch 	u8 opcode = nvme_admin_delete_sq;
2013db3cbfffSKeith Busch 
2014db3cbfffSKeith Busch 	for (pass = 0; pass < 2; pass++) {
2015014a0d60SKeith Busch 		int sent = 0, i = queues;
2016db3cbfffSKeith Busch 
2017db3cbfffSKeith Busch 		reinit_completion(&dev->ioq_wait);
2018db3cbfffSKeith Busch  retry:
2019db3cbfffSKeith Busch 		timeout = ADMIN_TIMEOUT;
2020c21377f8SGabriel Krisman Bertazi 		for (; i > 0; i--, sent++)
2021c21377f8SGabriel Krisman Bertazi 			if (nvme_delete_queue(dev->queues[i], opcode))
2022db3cbfffSKeith Busch 				break;
2023c21377f8SGabriel Krisman Bertazi 
2024db3cbfffSKeith Busch 		while (sent--) {
2025db3cbfffSKeith Busch 			timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2026db3cbfffSKeith Busch 			if (timeout == 0)
2027db3cbfffSKeith Busch 				return;
2028db3cbfffSKeith Busch 			if (i)
2029db3cbfffSKeith Busch 				goto retry;
2030db3cbfffSKeith Busch 		}
2031db3cbfffSKeith Busch 		opcode = nvme_admin_delete_cq;
2032db3cbfffSKeith Busch 	}
2033db3cbfffSKeith Busch }
2034db3cbfffSKeith Busch 
203557dacad5SJay Sternberg /*
203657dacad5SJay Sternberg  * Return: error value if an error occurred setting up the queues or calling
203757dacad5SJay Sternberg  * Identify Device.  0 if these succeeded, even if adding some of the
203857dacad5SJay Sternberg  * namespaces failed.  At the moment, these failures are silent.  TBD which
203957dacad5SJay Sternberg  * failures should be reported.
204057dacad5SJay Sternberg  */
204157dacad5SJay Sternberg static int nvme_dev_add(struct nvme_dev *dev)
204257dacad5SJay Sternberg {
20435bae7f73SChristoph Hellwig 	if (!dev->ctrl.tagset) {
204457dacad5SJay Sternberg 		dev->tagset.ops = &nvme_mq_ops;
204557dacad5SJay Sternberg 		dev->tagset.nr_hw_queues = dev->online_queues - 1;
204657dacad5SJay Sternberg 		dev->tagset.timeout = NVME_IO_TIMEOUT;
204757dacad5SJay Sternberg 		dev->tagset.numa_node = dev_to_node(dev->dev);
204857dacad5SJay Sternberg 		dev->tagset.queue_depth =
204957dacad5SJay Sternberg 				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2050a7a7cbe3SChaitanya Kulkarni 		dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2051a7a7cbe3SChaitanya Kulkarni 		if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2052a7a7cbe3SChaitanya Kulkarni 			dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2053a7a7cbe3SChaitanya Kulkarni 					nvme_pci_cmd_size(dev, true));
2054a7a7cbe3SChaitanya Kulkarni 		}
205557dacad5SJay Sternberg 		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
205657dacad5SJay Sternberg 		dev->tagset.driver_data = dev;
205757dacad5SJay Sternberg 
205857dacad5SJay Sternberg 		if (blk_mq_alloc_tag_set(&dev->tagset))
205957dacad5SJay Sternberg 			return 0;
20605bae7f73SChristoph Hellwig 		dev->ctrl.tagset = &dev->tagset;
2061f9f38e33SHelen Koike 
2062f9f38e33SHelen Koike 		nvme_dbbuf_set(dev);
2063949928c1SKeith Busch 	} else {
2064949928c1SKeith Busch 		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2065949928c1SKeith Busch 
2066949928c1SKeith Busch 		/* Free previously allocated queues that are no longer usable */
2067949928c1SKeith Busch 		nvme_free_queues(dev, dev->online_queues);
206857dacad5SJay Sternberg 	}
2069949928c1SKeith Busch 
207057dacad5SJay Sternberg 	return 0;
207157dacad5SJay Sternberg }
207257dacad5SJay Sternberg 
2073b00a726aSKeith Busch static int nvme_pci_enable(struct nvme_dev *dev)
207457dacad5SJay Sternberg {
2075b00a726aSKeith Busch 	int result = -ENOMEM;
207657dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
207757dacad5SJay Sternberg 
207857dacad5SJay Sternberg 	if (pci_enable_device_mem(pdev))
207957dacad5SJay Sternberg 		return result;
208057dacad5SJay Sternberg 
208157dacad5SJay Sternberg 	pci_set_master(pdev);
208257dacad5SJay Sternberg 
208357dacad5SJay Sternberg 	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
208457dacad5SJay Sternberg 	    dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
208557dacad5SJay Sternberg 		goto disable;
208657dacad5SJay Sternberg 
20877a67cbeaSChristoph Hellwig 	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
208857dacad5SJay Sternberg 		result = -ENODEV;
2089b00a726aSKeith Busch 		goto disable;
209057dacad5SJay Sternberg 	}
209157dacad5SJay Sternberg 
209257dacad5SJay Sternberg 	/*
2093a5229050SKeith Busch 	 * Some devices and/or platforms don't advertise or work with INTx
2094a5229050SKeith Busch 	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2095a5229050SKeith Busch 	 * adjust this later.
209657dacad5SJay Sternberg 	 */
2097dca51e78SChristoph Hellwig 	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2098dca51e78SChristoph Hellwig 	if (result < 0)
2099dca51e78SChristoph Hellwig 		return result;
210057dacad5SJay Sternberg 
210120d0dfe6SSagi Grimberg 	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
21027a67cbeaSChristoph Hellwig 
210320d0dfe6SSagi Grimberg 	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2104b27c1e68Sweiping zhang 				io_queue_depth);
210520d0dfe6SSagi Grimberg 	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
21067a67cbeaSChristoph Hellwig 	dev->dbs = dev->bar + 4096;
21071f390c1fSStephan Günther 
21081f390c1fSStephan Günther 	/*
21091f390c1fSStephan Günther 	 * Temporary fix for the Apple controller found in the MacBook8,1 and
21101f390c1fSStephan Günther 	 * some MacBook7,1 to avoid controller resets and data loss.
21111f390c1fSStephan Günther 	 */
21121f390c1fSStephan Günther 	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
21131f390c1fSStephan Günther 		dev->q_depth = 2;
21149bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
21159bdcfb10SChristoph Hellwig 			"set queue depth=%u to work around controller resets\n",
21161f390c1fSStephan Günther 			dev->q_depth);
2117d554b5e1SMartin K. Petersen 	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2118d554b5e1SMartin K. Petersen 		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
211920d0dfe6SSagi Grimberg 		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2120d554b5e1SMartin K. Petersen 		dev->q_depth = 64;
2121d554b5e1SMartin K. Petersen 		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2122d554b5e1SMartin K. Petersen                         "set queue depth=%u\n", dev->q_depth);
21231f390c1fSStephan Günther 	}
21241f390c1fSStephan Günther 
2125202021c1SStephen Bates 	/*
2126202021c1SStephen Bates 	 * CMBs can currently only exist on >=1.2 PCIe devices. We only
21271c78f773SMax Gurtovoy 	 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
21281c78f773SMax Gurtovoy 	 * has no name we can pass NULL as final argument to
21291c78f773SMax Gurtovoy 	 * sysfs_add_file_to_group.
2130202021c1SStephen Bates 	 */
2131202021c1SStephen Bates 
21328ef2074dSGabriel Krisman Bertazi 	if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
213357dacad5SJay Sternberg 		dev->cmb = nvme_map_cmb(dev);
21341c78f773SMax Gurtovoy 		if (dev->cmb) {
2135202021c1SStephen Bates 			if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
2136202021c1SStephen Bates 						    &dev_attr_cmb.attr, NULL))
21379bdcfb10SChristoph Hellwig 				dev_warn(dev->ctrl.device,
2138202021c1SStephen Bates 					 "failed to add sysfs attribute for CMB\n");
2139202021c1SStephen Bates 		}
2140202021c1SStephen Bates 	}
2141202021c1SStephen Bates 
2142a0a3408eSKeith Busch 	pci_enable_pcie_error_reporting(pdev);
2143a0a3408eSKeith Busch 	pci_save_state(pdev);
214457dacad5SJay Sternberg 	return 0;
214557dacad5SJay Sternberg 
214657dacad5SJay Sternberg  disable:
214757dacad5SJay Sternberg 	pci_disable_device(pdev);
214857dacad5SJay Sternberg 	return result;
214957dacad5SJay Sternberg }
215057dacad5SJay Sternberg 
215157dacad5SJay Sternberg static void nvme_dev_unmap(struct nvme_dev *dev)
215257dacad5SJay Sternberg {
2153b00a726aSKeith Busch 	if (dev->bar)
2154b00a726aSKeith Busch 		iounmap(dev->bar);
2155a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(to_pci_dev(dev->dev));
2156b00a726aSKeith Busch }
2157b00a726aSKeith Busch 
2158b00a726aSKeith Busch static void nvme_pci_disable(struct nvme_dev *dev)
2159b00a726aSKeith Busch {
216057dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
216157dacad5SJay Sternberg 
2162f63572dfSJon Derrick 	nvme_release_cmb(dev);
2163dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
216457dacad5SJay Sternberg 
2165a0a3408eSKeith Busch 	if (pci_is_enabled(pdev)) {
2166a0a3408eSKeith Busch 		pci_disable_pcie_error_reporting(pdev);
216757dacad5SJay Sternberg 		pci_disable_device(pdev);
216857dacad5SJay Sternberg 	}
2169a0a3408eSKeith Busch }
217057dacad5SJay Sternberg 
2171a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
217257dacad5SJay Sternberg {
217370659060SKeith Busch 	int i, queues;
2174302ad8ccSKeith Busch 	bool dead = true;
2175302ad8ccSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
217657dacad5SJay Sternberg 
217777bf25eaSKeith Busch 	mutex_lock(&dev->shutdown_lock);
2178302ad8ccSKeith Busch 	if (pci_is_enabled(pdev)) {
2179302ad8ccSKeith Busch 		u32 csts = readl(dev->bar + NVME_REG_CSTS);
2180302ad8ccSKeith Busch 
2181ebef7368SKeith Busch 		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2182ebef7368SKeith Busch 		    dev->ctrl.state == NVME_CTRL_RESETTING)
2183302ad8ccSKeith Busch 			nvme_start_freeze(&dev->ctrl);
2184302ad8ccSKeith Busch 		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2185302ad8ccSKeith Busch 			pdev->error_state  != pci_channel_io_normal);
218657dacad5SJay Sternberg 	}
2187c21377f8SGabriel Krisman Bertazi 
2188302ad8ccSKeith Busch 	/*
2189302ad8ccSKeith Busch 	 * Give the controller a chance to complete all entered requests if
2190302ad8ccSKeith Busch 	 * doing a safe shutdown.
2191302ad8ccSKeith Busch 	 */
219287ad72a5SChristoph Hellwig 	if (!dead) {
219387ad72a5SChristoph Hellwig 		if (shutdown)
2194302ad8ccSKeith Busch 			nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
219587ad72a5SChristoph Hellwig 
219687ad72a5SChristoph Hellwig 		/*
219787ad72a5SChristoph Hellwig 		 * If the controller is still alive tell it to stop using the
219887ad72a5SChristoph Hellwig 		 * host memory buffer.  In theory the shutdown / reset should
219987ad72a5SChristoph Hellwig 		 * make sure that it doesn't access the host memoery anymore,
220087ad72a5SChristoph Hellwig 		 * but I'd rather be safe than sorry..
220187ad72a5SChristoph Hellwig 		 */
220287ad72a5SChristoph Hellwig 		if (dev->host_mem_descs)
220387ad72a5SChristoph Hellwig 			nvme_set_host_mem(dev, 0);
220487ad72a5SChristoph Hellwig 
220587ad72a5SChristoph Hellwig 	}
2206302ad8ccSKeith Busch 	nvme_stop_queues(&dev->ctrl);
2207302ad8ccSKeith Busch 
220870659060SKeith Busch 	queues = dev->online_queues - 1;
2209d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
2210c21377f8SGabriel Krisman Bertazi 		nvme_suspend_queue(dev->queues[i]);
2211c21377f8SGabriel Krisman Bertazi 
2212302ad8ccSKeith Busch 	if (dead) {
221382469c59SGabriel Krisman Bertazi 		/* A device might become IO incapable very soon during
221482469c59SGabriel Krisman Bertazi 		 * probe, before the admin queue is configured. Thus,
221582469c59SGabriel Krisman Bertazi 		 * queue_count can be 0 here.
221682469c59SGabriel Krisman Bertazi 		 */
2217d858e5f0SSagi Grimberg 		if (dev->ctrl.queue_count)
2218c21377f8SGabriel Krisman Bertazi 			nvme_suspend_queue(dev->queues[0]);
221957dacad5SJay Sternberg 	} else {
222070659060SKeith Busch 		nvme_disable_io_queues(dev, queues);
2221a5cdb68cSKeith Busch 		nvme_disable_admin_queue(dev, shutdown);
222257dacad5SJay Sternberg 	}
2223b00a726aSKeith Busch 	nvme_pci_disable(dev);
222457dacad5SJay Sternberg 
2225e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2226e1958e65SMing Lin 	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
2227302ad8ccSKeith Busch 
2228302ad8ccSKeith Busch 	/*
2229302ad8ccSKeith Busch 	 * The driver will not be starting up queues again if shutting down so
2230302ad8ccSKeith Busch 	 * must flush all entered requests to their failed completion to avoid
2231302ad8ccSKeith Busch 	 * deadlocking blk-mq hot-cpu notifier.
2232302ad8ccSKeith Busch 	 */
2233302ad8ccSKeith Busch 	if (shutdown)
2234302ad8ccSKeith Busch 		nvme_start_queues(&dev->ctrl);
223577bf25eaSKeith Busch 	mutex_unlock(&dev->shutdown_lock);
223657dacad5SJay Sternberg }
223757dacad5SJay Sternberg 
223857dacad5SJay Sternberg static int nvme_setup_prp_pools(struct nvme_dev *dev)
223957dacad5SJay Sternberg {
224057dacad5SJay Sternberg 	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
224157dacad5SJay Sternberg 						PAGE_SIZE, PAGE_SIZE, 0);
224257dacad5SJay Sternberg 	if (!dev->prp_page_pool)
224357dacad5SJay Sternberg 		return -ENOMEM;
224457dacad5SJay Sternberg 
224557dacad5SJay Sternberg 	/* Optimisation for I/Os between 4k and 128k */
224657dacad5SJay Sternberg 	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
224757dacad5SJay Sternberg 						256, 256, 0);
224857dacad5SJay Sternberg 	if (!dev->prp_small_pool) {
224957dacad5SJay Sternberg 		dma_pool_destroy(dev->prp_page_pool);
225057dacad5SJay Sternberg 		return -ENOMEM;
225157dacad5SJay Sternberg 	}
225257dacad5SJay Sternberg 	return 0;
225357dacad5SJay Sternberg }
225457dacad5SJay Sternberg 
225557dacad5SJay Sternberg static void nvme_release_prp_pools(struct nvme_dev *dev)
225657dacad5SJay Sternberg {
225757dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_page_pool);
225857dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_small_pool);
225957dacad5SJay Sternberg }
226057dacad5SJay Sternberg 
22611673f1f0SChristoph Hellwig static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
226257dacad5SJay Sternberg {
22631673f1f0SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
226457dacad5SJay Sternberg 
2265f9f38e33SHelen Koike 	nvme_dbbuf_dma_free(dev);
226657dacad5SJay Sternberg 	put_device(dev->dev);
226757dacad5SJay Sternberg 	if (dev->tagset.tags)
226857dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->tagset);
22691c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q)
22701c63dc66SChristoph Hellwig 		blk_put_queue(dev->ctrl.admin_q);
227157dacad5SJay Sternberg 	kfree(dev->queues);
2272e286bcfcSScott Bauer 	free_opal_dev(dev->ctrl.opal_dev);
227357dacad5SJay Sternberg 	kfree(dev);
227457dacad5SJay Sternberg }
227557dacad5SJay Sternberg 
2276f58944e2SKeith Busch static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2277f58944e2SKeith Busch {
2278237045fcSLinus Torvalds 	dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
2279f58944e2SKeith Busch 
2280d22524a4SChristoph Hellwig 	nvme_get_ctrl(&dev->ctrl);
228169d9a99cSKeith Busch 	nvme_dev_disable(dev, false);
228203e0f3a6SMing Lei 	if (!queue_work(nvme_wq, &dev->remove_work))
2283f58944e2SKeith Busch 		nvme_put_ctrl(&dev->ctrl);
2284f58944e2SKeith Busch }
2285f58944e2SKeith Busch 
2286fd634f41SChristoph Hellwig static void nvme_reset_work(struct work_struct *work)
228757dacad5SJay Sternberg {
2288d86c4d8eSChristoph Hellwig 	struct nvme_dev *dev =
2289d86c4d8eSChristoph Hellwig 		container_of(work, struct nvme_dev, ctrl.reset_work);
2290a98e58e5SScott Bauer 	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2291f58944e2SKeith Busch 	int result = -ENODEV;
229257dacad5SJay Sternberg 
229382b057caSRakesh Pandit 	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
2294fd634f41SChristoph Hellwig 		goto out;
2295fd634f41SChristoph Hellwig 
2296fd634f41SChristoph Hellwig 	/*
2297fd634f41SChristoph Hellwig 	 * If we're called to reset a live controller first shut it down before
2298fd634f41SChristoph Hellwig 	 * moving on.
2299fd634f41SChristoph Hellwig 	 */
2300b00a726aSKeith Busch 	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2301a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2302fd634f41SChristoph Hellwig 
2303b00a726aSKeith Busch 	result = nvme_pci_enable(dev);
230457dacad5SJay Sternberg 	if (result)
230557dacad5SJay Sternberg 		goto out;
230657dacad5SJay Sternberg 
230701ad0990SSagi Grimberg 	result = nvme_pci_configure_admin_queue(dev);
230857dacad5SJay Sternberg 	if (result)
2309f58944e2SKeith Busch 		goto out;
231057dacad5SJay Sternberg 
231157dacad5SJay Sternberg 	result = nvme_alloc_admin_tags(dev);
231257dacad5SJay Sternberg 	if (result)
2313f58944e2SKeith Busch 		goto out;
231457dacad5SJay Sternberg 
2315ce4541f4SChristoph Hellwig 	result = nvme_init_identify(&dev->ctrl);
2316ce4541f4SChristoph Hellwig 	if (result)
2317f58944e2SKeith Busch 		goto out;
2318ce4541f4SChristoph Hellwig 
2319e286bcfcSScott Bauer 	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2320e286bcfcSScott Bauer 		if (!dev->ctrl.opal_dev)
23214f1244c8SChristoph Hellwig 			dev->ctrl.opal_dev =
23224f1244c8SChristoph Hellwig 				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2323e286bcfcSScott Bauer 		else if (was_suspend)
23244f1244c8SChristoph Hellwig 			opal_unlock_from_suspend(dev->ctrl.opal_dev);
2325e286bcfcSScott Bauer 	} else {
2326e286bcfcSScott Bauer 		free_opal_dev(dev->ctrl.opal_dev);
2327e286bcfcSScott Bauer 		dev->ctrl.opal_dev = NULL;
2328e286bcfcSScott Bauer 	}
2329a98e58e5SScott Bauer 
2330f9f38e33SHelen Koike 	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2331f9f38e33SHelen Koike 		result = nvme_dbbuf_dma_alloc(dev);
2332f9f38e33SHelen Koike 		if (result)
2333f9f38e33SHelen Koike 			dev_warn(dev->dev,
2334f9f38e33SHelen Koike 				 "unable to allocate dma for dbbuf\n");
2335f9f38e33SHelen Koike 	}
2336f9f38e33SHelen Koike 
23379620cfbaSChristoph Hellwig 	if (dev->ctrl.hmpre) {
23389620cfbaSChristoph Hellwig 		result = nvme_setup_host_mem(dev);
23399620cfbaSChristoph Hellwig 		if (result < 0)
23409620cfbaSChristoph Hellwig 			goto out;
23419620cfbaSChristoph Hellwig 	}
234287ad72a5SChristoph Hellwig 
234357dacad5SJay Sternberg 	result = nvme_setup_io_queues(dev);
234457dacad5SJay Sternberg 	if (result)
2345f58944e2SKeith Busch 		goto out;
234657dacad5SJay Sternberg 
234721f033f7SKeith Busch 	/*
234857dacad5SJay Sternberg 	 * Keep the controller around but remove all namespaces if we don't have
234957dacad5SJay Sternberg 	 * any working I/O queue.
235057dacad5SJay Sternberg 	 */
235157dacad5SJay Sternberg 	if (dev->online_queues < 2) {
23521b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device, "IO queues not created\n");
23533b24774eSKeith Busch 		nvme_kill_queues(&dev->ctrl);
23545bae7f73SChristoph Hellwig 		nvme_remove_namespaces(&dev->ctrl);
235557dacad5SJay Sternberg 	} else {
235625646264SKeith Busch 		nvme_start_queues(&dev->ctrl);
2357302ad8ccSKeith Busch 		nvme_wait_freeze(&dev->ctrl);
235857dacad5SJay Sternberg 		nvme_dev_add(dev);
2359302ad8ccSKeith Busch 		nvme_unfreeze(&dev->ctrl);
236057dacad5SJay Sternberg 	}
236157dacad5SJay Sternberg 
2362bb8d261eSChristoph Hellwig 	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2363bb8d261eSChristoph Hellwig 		dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2364bb8d261eSChristoph Hellwig 		goto out;
2365bb8d261eSChristoph Hellwig 	}
236692911a55SChristoph Hellwig 
2367d09f2b45SSagi Grimberg 	nvme_start_ctrl(&dev->ctrl);
236857dacad5SJay Sternberg 	return;
236957dacad5SJay Sternberg 
237057dacad5SJay Sternberg  out:
2371f58944e2SKeith Busch 	nvme_remove_dead_ctrl(dev, result);
237257dacad5SJay Sternberg }
237357dacad5SJay Sternberg 
23745c8809e6SChristoph Hellwig static void nvme_remove_dead_ctrl_work(struct work_struct *work)
237557dacad5SJay Sternberg {
23765c8809e6SChristoph Hellwig 	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
237757dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
237857dacad5SJay Sternberg 
237969d9a99cSKeith Busch 	nvme_kill_queues(&dev->ctrl);
238057dacad5SJay Sternberg 	if (pci_get_drvdata(pdev))
2381921920abSKeith Busch 		device_release_driver(&pdev->dev);
23821673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
238357dacad5SJay Sternberg }
238457dacad5SJay Sternberg 
23851c63dc66SChristoph Hellwig static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
238657dacad5SJay Sternberg {
23871c63dc66SChristoph Hellwig 	*val = readl(to_nvme_dev(ctrl)->bar + off);
23881c63dc66SChristoph Hellwig 	return 0;
238957dacad5SJay Sternberg }
23901c63dc66SChristoph Hellwig 
23915fd4ce1bSChristoph Hellwig static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
23925fd4ce1bSChristoph Hellwig {
23935fd4ce1bSChristoph Hellwig 	writel(val, to_nvme_dev(ctrl)->bar + off);
23945fd4ce1bSChristoph Hellwig 	return 0;
23955fd4ce1bSChristoph Hellwig }
23965fd4ce1bSChristoph Hellwig 
23977fd8930fSChristoph Hellwig static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
23987fd8930fSChristoph Hellwig {
23997fd8930fSChristoph Hellwig 	*val = readq(to_nvme_dev(ctrl)->bar + off);
24007fd8930fSChristoph Hellwig 	return 0;
24017fd8930fSChristoph Hellwig }
24027fd8930fSChristoph Hellwig 
24031c63dc66SChristoph Hellwig static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
24041a353d85SMing Lin 	.name			= "pcie",
2405e439bb12SSagi Grimberg 	.module			= THIS_MODULE,
2406c81bfba9SChristoph Hellwig 	.flags			= NVME_F_METADATA_SUPPORTED,
24071c63dc66SChristoph Hellwig 	.reg_read32		= nvme_pci_reg_read32,
24085fd4ce1bSChristoph Hellwig 	.reg_write32		= nvme_pci_reg_write32,
24097fd8930fSChristoph Hellwig 	.reg_read64		= nvme_pci_reg_read64,
24101673f1f0SChristoph Hellwig 	.free_ctrl		= nvme_pci_free_ctrl,
2411f866fc42SChristoph Hellwig 	.submit_async_event	= nvme_pci_submit_async_event,
24121c63dc66SChristoph Hellwig };
241357dacad5SJay Sternberg 
2414b00a726aSKeith Busch static int nvme_dev_map(struct nvme_dev *dev)
2415b00a726aSKeith Busch {
2416b00a726aSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
2417b00a726aSKeith Busch 
2418a1f447b3SJohannes Thumshirn 	if (pci_request_mem_regions(pdev, "nvme"))
2419b00a726aSKeith Busch 		return -ENODEV;
2420b00a726aSKeith Busch 
242197f6ef64SXu Yu 	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2422b00a726aSKeith Busch 		goto release;
2423b00a726aSKeith Busch 
2424b00a726aSKeith Busch 	return 0;
2425b00a726aSKeith Busch   release:
2426a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(pdev);
2427b00a726aSKeith Busch 	return -ENODEV;
2428b00a726aSKeith Busch }
2429b00a726aSKeith Busch 
24308427bbc2SKai-Heng Feng static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2431ff5350a8SAndy Lutomirski {
2432ff5350a8SAndy Lutomirski 	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2433ff5350a8SAndy Lutomirski 		/*
2434ff5350a8SAndy Lutomirski 		 * Several Samsung devices seem to drop off the PCIe bus
2435ff5350a8SAndy Lutomirski 		 * randomly when APST is on and uses the deepest sleep state.
2436ff5350a8SAndy Lutomirski 		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2437ff5350a8SAndy Lutomirski 		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2438ff5350a8SAndy Lutomirski 		 * 950 PRO 256GB", but it seems to be restricted to two Dell
2439ff5350a8SAndy Lutomirski 		 * laptops.
2440ff5350a8SAndy Lutomirski 		 */
2441ff5350a8SAndy Lutomirski 		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2442ff5350a8SAndy Lutomirski 		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2443ff5350a8SAndy Lutomirski 		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2444ff5350a8SAndy Lutomirski 			return NVME_QUIRK_NO_DEEPEST_PS;
24458427bbc2SKai-Heng Feng 	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
24468427bbc2SKai-Heng Feng 		/*
24478427bbc2SKai-Heng Feng 		 * Samsung SSD 960 EVO drops off the PCIe bus after system
24488427bbc2SKai-Heng Feng 		 * suspend on a Ryzen board, ASUS PRIME B350M-A.
24498427bbc2SKai-Heng Feng 		 */
24508427bbc2SKai-Heng Feng 		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
24518427bbc2SKai-Heng Feng 		    dmi_match(DMI_BOARD_NAME, "PRIME B350M-A"))
24528427bbc2SKai-Heng Feng 			return NVME_QUIRK_NO_APST;
2453ff5350a8SAndy Lutomirski 	}
2454ff5350a8SAndy Lutomirski 
2455ff5350a8SAndy Lutomirski 	return 0;
2456ff5350a8SAndy Lutomirski }
2457ff5350a8SAndy Lutomirski 
245857dacad5SJay Sternberg static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
245957dacad5SJay Sternberg {
246057dacad5SJay Sternberg 	int node, result = -ENOMEM;
246157dacad5SJay Sternberg 	struct nvme_dev *dev;
2462ff5350a8SAndy Lutomirski 	unsigned long quirks = id->driver_data;
246357dacad5SJay Sternberg 
246457dacad5SJay Sternberg 	node = dev_to_node(&pdev->dev);
246557dacad5SJay Sternberg 	if (node == NUMA_NO_NODE)
24662fa84351SMasayoshi Mizuma 		set_dev_node(&pdev->dev, first_memory_node);
246757dacad5SJay Sternberg 
246857dacad5SJay Sternberg 	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
246957dacad5SJay Sternberg 	if (!dev)
247057dacad5SJay Sternberg 		return -ENOMEM;
247157dacad5SJay Sternberg 	dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
247257dacad5SJay Sternberg 							GFP_KERNEL, node);
247357dacad5SJay Sternberg 	if (!dev->queues)
247457dacad5SJay Sternberg 		goto free;
247557dacad5SJay Sternberg 
247657dacad5SJay Sternberg 	dev->dev = get_device(&pdev->dev);
247757dacad5SJay Sternberg 	pci_set_drvdata(pdev, dev);
247857dacad5SJay Sternberg 
2479b00a726aSKeith Busch 	result = nvme_dev_map(dev);
2480b00a726aSKeith Busch 	if (result)
2481b00c9b7aSChristophe JAILLET 		goto put_pci;
2482b00a726aSKeith Busch 
2483d86c4d8eSChristoph Hellwig 	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
24845c8809e6SChristoph Hellwig 	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
248577bf25eaSKeith Busch 	mutex_init(&dev->shutdown_lock);
2486db3cbfffSKeith Busch 	init_completion(&dev->ioq_wait);
2487f3ca80fcSChristoph Hellwig 
2488f3ca80fcSChristoph Hellwig 	result = nvme_setup_prp_pools(dev);
2489f3ca80fcSChristoph Hellwig 	if (result)
2490b00c9b7aSChristophe JAILLET 		goto unmap;
2491f3ca80fcSChristoph Hellwig 
24928427bbc2SKai-Heng Feng 	quirks |= check_vendor_combination_bug(pdev);
2493ff5350a8SAndy Lutomirski 
2494f3ca80fcSChristoph Hellwig 	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2495ff5350a8SAndy Lutomirski 			quirks);
2496f3ca80fcSChristoph Hellwig 	if (result)
2497f3ca80fcSChristoph Hellwig 		goto release_pools;
2498f3ca80fcSChristoph Hellwig 
249982b057caSRakesh Pandit 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
25001b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
25011b3c47c1SSagi Grimberg 
2502d86c4d8eSChristoph Hellwig 	queue_work(nvme_wq, &dev->ctrl.reset_work);
250357dacad5SJay Sternberg 	return 0;
250457dacad5SJay Sternberg 
250557dacad5SJay Sternberg  release_pools:
250657dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2507b00c9b7aSChristophe JAILLET  unmap:
2508b00c9b7aSChristophe JAILLET 	nvme_dev_unmap(dev);
250957dacad5SJay Sternberg  put_pci:
251057dacad5SJay Sternberg 	put_device(dev->dev);
251157dacad5SJay Sternberg  free:
251257dacad5SJay Sternberg 	kfree(dev->queues);
251357dacad5SJay Sternberg 	kfree(dev);
251457dacad5SJay Sternberg 	return result;
251557dacad5SJay Sternberg }
251657dacad5SJay Sternberg 
2517775755edSChristoph Hellwig static void nvme_reset_prepare(struct pci_dev *pdev)
251857dacad5SJay Sternberg {
251957dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2520a5cdb68cSKeith Busch 	nvme_dev_disable(dev, false);
2521775755edSChristoph Hellwig }
252257dacad5SJay Sternberg 
2523775755edSChristoph Hellwig static void nvme_reset_done(struct pci_dev *pdev)
2524775755edSChristoph Hellwig {
2525f263fbb8SLinus Torvalds 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2526d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&dev->ctrl);
252757dacad5SJay Sternberg }
252857dacad5SJay Sternberg 
252957dacad5SJay Sternberg static void nvme_shutdown(struct pci_dev *pdev)
253057dacad5SJay Sternberg {
253157dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2532a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
253357dacad5SJay Sternberg }
253457dacad5SJay Sternberg 
2535f58944e2SKeith Busch /*
2536f58944e2SKeith Busch  * The driver's remove may be called on a device in a partially initialized
2537f58944e2SKeith Busch  * state. This function must not have any dependencies on the device state in
2538f58944e2SKeith Busch  * order to proceed.
2539f58944e2SKeith Busch  */
254057dacad5SJay Sternberg static void nvme_remove(struct pci_dev *pdev)
254157dacad5SJay Sternberg {
254257dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
254357dacad5SJay Sternberg 
2544bb8d261eSChristoph Hellwig 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2545bb8d261eSChristoph Hellwig 
2546d86c4d8eSChristoph Hellwig 	cancel_work_sync(&dev->ctrl.reset_work);
254757dacad5SJay Sternberg 	pci_set_drvdata(pdev, NULL);
25480ff9d4e1SKeith Busch 
25496db28edaSKeith Busch 	if (!pci_device_is_present(pdev)) {
25500ff9d4e1SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
25516db28edaSKeith Busch 		nvme_dev_disable(dev, false);
25526db28edaSKeith Busch 	}
25530ff9d4e1SKeith Busch 
2554d86c4d8eSChristoph Hellwig 	flush_work(&dev->ctrl.reset_work);
2555d09f2b45SSagi Grimberg 	nvme_stop_ctrl(&dev->ctrl);
2556d09f2b45SSagi Grimberg 	nvme_remove_namespaces(&dev->ctrl);
2557a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
255887ad72a5SChristoph Hellwig 	nvme_free_host_mem(dev);
255957dacad5SJay Sternberg 	nvme_dev_remove_admin(dev);
256057dacad5SJay Sternberg 	nvme_free_queues(dev, 0);
2561d09f2b45SSagi Grimberg 	nvme_uninit_ctrl(&dev->ctrl);
256257dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
2563b00a726aSKeith Busch 	nvme_dev_unmap(dev);
25641673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
256557dacad5SJay Sternberg }
256657dacad5SJay Sternberg 
256713880f5bSKeith Busch static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
256813880f5bSKeith Busch {
256913880f5bSKeith Busch 	int ret = 0;
257013880f5bSKeith Busch 
257113880f5bSKeith Busch 	if (numvfs == 0) {
257213880f5bSKeith Busch 		if (pci_vfs_assigned(pdev)) {
257313880f5bSKeith Busch 			dev_warn(&pdev->dev,
257413880f5bSKeith Busch 				"Cannot disable SR-IOV VFs while assigned\n");
257513880f5bSKeith Busch 			return -EPERM;
257613880f5bSKeith Busch 		}
257713880f5bSKeith Busch 		pci_disable_sriov(pdev);
257813880f5bSKeith Busch 		return 0;
257913880f5bSKeith Busch 	}
258013880f5bSKeith Busch 
258113880f5bSKeith Busch 	ret = pci_enable_sriov(pdev, numvfs);
258213880f5bSKeith Busch 	return ret ? ret : numvfs;
258313880f5bSKeith Busch }
258413880f5bSKeith Busch 
258557dacad5SJay Sternberg #ifdef CONFIG_PM_SLEEP
258657dacad5SJay Sternberg static int nvme_suspend(struct device *dev)
258757dacad5SJay Sternberg {
258857dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
258957dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
259057dacad5SJay Sternberg 
2591a5cdb68cSKeith Busch 	nvme_dev_disable(ndev, true);
259257dacad5SJay Sternberg 	return 0;
259357dacad5SJay Sternberg }
259457dacad5SJay Sternberg 
259557dacad5SJay Sternberg static int nvme_resume(struct device *dev)
259657dacad5SJay Sternberg {
259757dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
259857dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
259957dacad5SJay Sternberg 
2600d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&ndev->ctrl);
260157dacad5SJay Sternberg 	return 0;
260257dacad5SJay Sternberg }
260357dacad5SJay Sternberg #endif
260457dacad5SJay Sternberg 
260557dacad5SJay Sternberg static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
260657dacad5SJay Sternberg 
2607a0a3408eSKeith Busch static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2608a0a3408eSKeith Busch 						pci_channel_state_t state)
2609a0a3408eSKeith Busch {
2610a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2611a0a3408eSKeith Busch 
2612a0a3408eSKeith Busch 	/*
2613a0a3408eSKeith Busch 	 * A frozen channel requires a reset. When detected, this method will
2614a0a3408eSKeith Busch 	 * shutdown the controller to quiesce. The controller will be restarted
2615a0a3408eSKeith Busch 	 * after the slot reset through driver's slot_reset callback.
2616a0a3408eSKeith Busch 	 */
2617a0a3408eSKeith Busch 	switch (state) {
2618a0a3408eSKeith Busch 	case pci_channel_io_normal:
2619a0a3408eSKeith Busch 		return PCI_ERS_RESULT_CAN_RECOVER;
2620a0a3408eSKeith Busch 	case pci_channel_io_frozen:
2621d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2622d011fb31SKeith Busch 			"frozen state error detected, reset controller\n");
2623a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2624a0a3408eSKeith Busch 		return PCI_ERS_RESULT_NEED_RESET;
2625a0a3408eSKeith Busch 	case pci_channel_io_perm_failure:
2626d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
2627d011fb31SKeith Busch 			"failure state error detected, request disconnect\n");
2628a0a3408eSKeith Busch 		return PCI_ERS_RESULT_DISCONNECT;
2629a0a3408eSKeith Busch 	}
2630a0a3408eSKeith Busch 	return PCI_ERS_RESULT_NEED_RESET;
2631a0a3408eSKeith Busch }
2632a0a3408eSKeith Busch 
2633a0a3408eSKeith Busch static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2634a0a3408eSKeith Busch {
2635a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
2636a0a3408eSKeith Busch 
26371b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "restart after slot reset\n");
2638a0a3408eSKeith Busch 	pci_restore_state(pdev);
2639d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&dev->ctrl);
2640a0a3408eSKeith Busch 	return PCI_ERS_RESULT_RECOVERED;
2641a0a3408eSKeith Busch }
2642a0a3408eSKeith Busch 
2643a0a3408eSKeith Busch static void nvme_error_resume(struct pci_dev *pdev)
2644a0a3408eSKeith Busch {
2645a0a3408eSKeith Busch 	pci_cleanup_aer_uncorrect_error_status(pdev);
2646a0a3408eSKeith Busch }
2647a0a3408eSKeith Busch 
264857dacad5SJay Sternberg static const struct pci_error_handlers nvme_err_handler = {
264957dacad5SJay Sternberg 	.error_detected	= nvme_error_detected,
265057dacad5SJay Sternberg 	.slot_reset	= nvme_slot_reset,
265157dacad5SJay Sternberg 	.resume		= nvme_error_resume,
2652775755edSChristoph Hellwig 	.reset_prepare	= nvme_reset_prepare,
2653775755edSChristoph Hellwig 	.reset_done	= nvme_reset_done,
265457dacad5SJay Sternberg };
265557dacad5SJay Sternberg 
265657dacad5SJay Sternberg static const struct pci_device_id nvme_id_table[] = {
2657106198edSChristoph Hellwig 	{ PCI_VDEVICE(INTEL, 0x0953),
265808095e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2659e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
266099466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a53),
266199466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2662e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
266399466e70SKeith Busch 	{ PCI_VDEVICE(INTEL, 0x0a54),
266499466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2665e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
2666f99cb7afSDavid Wayne Fugate 	{ PCI_VDEVICE(INTEL, 0x0a55),
2667f99cb7afSDavid Wayne Fugate 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
2668f99cb7afSDavid Wayne Fugate 				NVME_QUIRK_DEALLOCATE_ZEROES, },
266950af47d0SAndy Lutomirski 	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
267050af47d0SAndy Lutomirski 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS },
2671540c801cSKeith Busch 	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
2672540c801cSKeith Busch 		.driver_data = NVME_QUIRK_IDENTIFY_CNS, },
267354adc010SGuilherme G. Piccoli 	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
267454adc010SGuilherme G. Piccoli 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
26758c97eeccSJeff Lien 	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
26768c97eeccSJeff Lien 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2677015282c9SWenbo Wang 	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
2678015282c9SWenbo Wang 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2679d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
2680d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2681d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
2682d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2683608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
2684608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
2685608cc4b1SChristoph Hellwig 	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
2686608cc4b1SChristoph Hellwig 		.driver_data = NVME_QUIRK_LIGHTNVM, },
268757dacad5SJay Sternberg 	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
2688c74dc780SStephan Günther 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
2689124298bdSDaniel Roschka 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
269057dacad5SJay Sternberg 	{ 0, }
269157dacad5SJay Sternberg };
269257dacad5SJay Sternberg MODULE_DEVICE_TABLE(pci, nvme_id_table);
269357dacad5SJay Sternberg 
269457dacad5SJay Sternberg static struct pci_driver nvme_driver = {
269557dacad5SJay Sternberg 	.name		= "nvme",
269657dacad5SJay Sternberg 	.id_table	= nvme_id_table,
269757dacad5SJay Sternberg 	.probe		= nvme_probe,
269857dacad5SJay Sternberg 	.remove		= nvme_remove,
269957dacad5SJay Sternberg 	.shutdown	= nvme_shutdown,
270057dacad5SJay Sternberg 	.driver		= {
270157dacad5SJay Sternberg 		.pm	= &nvme_dev_pm_ops,
270257dacad5SJay Sternberg 	},
270313880f5bSKeith Busch 	.sriov_configure = nvme_pci_sriov_configure,
270457dacad5SJay Sternberg 	.err_handler	= &nvme_err_handler,
270557dacad5SJay Sternberg };
270657dacad5SJay Sternberg 
270757dacad5SJay Sternberg static int __init nvme_init(void)
270857dacad5SJay Sternberg {
27099a6327d2SSagi Grimberg 	return pci_register_driver(&nvme_driver);
271057dacad5SJay Sternberg }
271157dacad5SJay Sternberg 
271257dacad5SJay Sternberg static void __exit nvme_exit(void)
271357dacad5SJay Sternberg {
271457dacad5SJay Sternberg 	pci_unregister_driver(&nvme_driver);
271503e0f3a6SMing Lei 	flush_workqueue(nvme_wq);
271657dacad5SJay Sternberg 	_nvme_check_size();
271757dacad5SJay Sternberg }
271857dacad5SJay Sternberg 
271957dacad5SJay Sternberg MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
272057dacad5SJay Sternberg MODULE_LICENSE("GPL");
272157dacad5SJay Sternberg MODULE_VERSION("1.0");
272257dacad5SJay Sternberg module_init(nvme_init);
272357dacad5SJay Sternberg module_exit(nvme_exit);
2724