xref: /openbmc/linux/drivers/nvme/host/pci.c (revision 86141440)
15f37396dSChristoph Hellwig // SPDX-License-Identifier: GPL-2.0
257dacad5SJay Sternberg /*
357dacad5SJay Sternberg  * NVM Express device driver
457dacad5SJay Sternberg  * Copyright (c) 2011-2014, Intel Corporation.
557dacad5SJay Sternberg  */
657dacad5SJay Sternberg 
7df4f9bc4SDavid E. Box #include <linux/acpi.h>
8a0a3408eSKeith Busch #include <linux/aer.h>
918119775SKeith Busch #include <linux/async.h>
1057dacad5SJay Sternberg #include <linux/blkdev.h>
1157dacad5SJay Sternberg #include <linux/blk-mq.h>
12dca51e78SChristoph Hellwig #include <linux/blk-mq-pci.h>
13fe45e630SChristoph Hellwig #include <linux/blk-integrity.h>
14ff5350a8SAndy Lutomirski #include <linux/dmi.h>
1557dacad5SJay Sternberg #include <linux/init.h>
1657dacad5SJay Sternberg #include <linux/interrupt.h>
1757dacad5SJay Sternberg #include <linux/io.h>
18dc90f084SChristoph Hellwig #include <linux/memremap.h>
1957dacad5SJay Sternberg #include <linux/mm.h>
2057dacad5SJay Sternberg #include <linux/module.h>
2177bf25eaSKeith Busch #include <linux/mutex.h>
22d0877473SKeith Busch #include <linux/once.h>
2357dacad5SJay Sternberg #include <linux/pci.h>
24d916b1beSKeith Busch #include <linux/suspend.h>
2557dacad5SJay Sternberg #include <linux/t10-pi.h>
2657dacad5SJay Sternberg #include <linux/types.h>
279cf5c095SLinus Torvalds #include <linux/io-64-nonatomic-lo-hi.h>
2820d3bb92SKlaus Jensen #include <linux/io-64-nonatomic-hi-lo.h>
29a98e58e5SScott Bauer #include <linux/sed-opal.h>
300f238ff5SLogan Gunthorpe #include <linux/pci-p2pdma.h>
3157dacad5SJay Sternberg 
32604c01d5Syupeng #include "trace.h"
3357dacad5SJay Sternberg #include "nvme.h"
3457dacad5SJay Sternberg 
35c1e0cc7eSBenjamin Herrenschmidt #define SQ_SIZE(q)	((q)->q_depth << (q)->sqes)
368a1d09a6SBenjamin Herrenschmidt #define CQ_SIZE(q)	((q)->q_depth * sizeof(struct nvme_completion))
3757dacad5SJay Sternberg 
38a7a7cbe3SChaitanya Kulkarni #define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
39adf68f21SChristoph Hellwig 
40943e942eSJens Axboe /*
41943e942eSJens Axboe  * These can be higher, but we need to ensure that any command doesn't
42943e942eSJens Axboe  * require an sg allocation that needs more than a page of data.
43943e942eSJens Axboe  */
44943e942eSJens Axboe #define NVME_MAX_KB_SZ	4096
45943e942eSJens Axboe #define NVME_MAX_SEGS	127
46943e942eSJens Axboe 
4757dacad5SJay Sternberg static int use_threaded_interrupts;
482e21e445SXin Hao module_param(use_threaded_interrupts, int, 0444);
4957dacad5SJay Sternberg 
5057dacad5SJay Sternberg static bool use_cmb_sqes = true;
5169f4eb9fSKeith Busch module_param(use_cmb_sqes, bool, 0444);
5257dacad5SJay Sternberg MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
5357dacad5SJay Sternberg 
5487ad72a5SChristoph Hellwig static unsigned int max_host_mem_size_mb = 128;
5587ad72a5SChristoph Hellwig module_param(max_host_mem_size_mb, uint, 0444);
5687ad72a5SChristoph Hellwig MODULE_PARM_DESC(max_host_mem_size_mb,
5787ad72a5SChristoph Hellwig 	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
5857dacad5SJay Sternberg 
59a7a7cbe3SChaitanya Kulkarni static unsigned int sgl_threshold = SZ_32K;
60a7a7cbe3SChaitanya Kulkarni module_param(sgl_threshold, uint, 0644);
61a7a7cbe3SChaitanya Kulkarni MODULE_PARM_DESC(sgl_threshold,
62a7a7cbe3SChaitanya Kulkarni 		"Use SGLs when average request segment size is larger or equal to "
63a7a7cbe3SChaitanya Kulkarni 		"this size. Use 0 to disable SGLs.");
64a7a7cbe3SChaitanya Kulkarni 
6527453b45SSagi Grimberg #define NVME_PCI_MIN_QUEUE_SIZE 2
6627453b45SSagi Grimberg #define NVME_PCI_MAX_QUEUE_SIZE 4095
67b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
68b27c1e68Sweiping zhang static const struct kernel_param_ops io_queue_depth_ops = {
69b27c1e68Sweiping zhang 	.set = io_queue_depth_set,
7061f3b896SChaitanya Kulkarni 	.get = param_get_uint,
71b27c1e68Sweiping zhang };
72b27c1e68Sweiping zhang 
7361f3b896SChaitanya Kulkarni static unsigned int io_queue_depth = 1024;
74b27c1e68Sweiping zhang module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
7527453b45SSagi Grimberg MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2 and < 4096");
76b27c1e68Sweiping zhang 
779c9e76d5SWeiping Zhang static int io_queue_count_set(const char *val, const struct kernel_param *kp)
789c9e76d5SWeiping Zhang {
799c9e76d5SWeiping Zhang 	unsigned int n;
809c9e76d5SWeiping Zhang 	int ret;
819c9e76d5SWeiping Zhang 
829c9e76d5SWeiping Zhang 	ret = kstrtouint(val, 10, &n);
839c9e76d5SWeiping Zhang 	if (ret != 0 || n > num_possible_cpus())
849c9e76d5SWeiping Zhang 		return -EINVAL;
859c9e76d5SWeiping Zhang 	return param_set_uint(val, kp);
869c9e76d5SWeiping Zhang }
879c9e76d5SWeiping Zhang 
889c9e76d5SWeiping Zhang static const struct kernel_param_ops io_queue_count_ops = {
899c9e76d5SWeiping Zhang 	.set = io_queue_count_set,
909c9e76d5SWeiping Zhang 	.get = param_get_uint,
919c9e76d5SWeiping Zhang };
929c9e76d5SWeiping Zhang 
933f68baf7SKeith Busch static unsigned int write_queues;
949c9e76d5SWeiping Zhang module_param_cb(write_queues, &io_queue_count_ops, &write_queues, 0644);
953b6592f7SJens Axboe MODULE_PARM_DESC(write_queues,
963b6592f7SJens Axboe 	"Number of queues to use for writes. If not set, reads and writes "
973b6592f7SJens Axboe 	"will share a queue set.");
983b6592f7SJens Axboe 
993f68baf7SKeith Busch static unsigned int poll_queues;
1009c9e76d5SWeiping Zhang module_param_cb(poll_queues, &io_queue_count_ops, &poll_queues, 0644);
1014b04cc6aSJens Axboe MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
1024b04cc6aSJens Axboe 
103df4f9bc4SDavid E. Box static bool noacpi;
104df4f9bc4SDavid E. Box module_param(noacpi, bool, 0444);
105df4f9bc4SDavid E. Box MODULE_PARM_DESC(noacpi, "disable acpi bios quirks");
106df4f9bc4SDavid E. Box 
1071c63dc66SChristoph Hellwig struct nvme_dev;
1081c63dc66SChristoph Hellwig struct nvme_queue;
10957dacad5SJay Sternberg 
110a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
1118fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
11257dacad5SJay Sternberg 
11357dacad5SJay Sternberg /*
1141c63dc66SChristoph Hellwig  * Represents an NVM Express device.  Each nvme_dev is a PCI function.
1151c63dc66SChristoph Hellwig  */
1161c63dc66SChristoph Hellwig struct nvme_dev {
117147b27e4SSagi Grimberg 	struct nvme_queue *queues;
1181c63dc66SChristoph Hellwig 	struct blk_mq_tag_set tagset;
1191c63dc66SChristoph Hellwig 	struct blk_mq_tag_set admin_tagset;
1201c63dc66SChristoph Hellwig 	u32 __iomem *dbs;
1211c63dc66SChristoph Hellwig 	struct device *dev;
1221c63dc66SChristoph Hellwig 	struct dma_pool *prp_page_pool;
1231c63dc66SChristoph Hellwig 	struct dma_pool *prp_small_pool;
1241c63dc66SChristoph Hellwig 	unsigned online_queues;
1251c63dc66SChristoph Hellwig 	unsigned max_qid;
126e20ba6e1SChristoph Hellwig 	unsigned io_queues[HCTX_MAX_TYPES];
12722b55601SKeith Busch 	unsigned int num_vecs;
1287442ddceSJohn Garry 	u32 q_depth;
129c1e0cc7eSBenjamin Herrenschmidt 	int io_sqes;
1301c63dc66SChristoph Hellwig 	u32 db_stride;
1311c63dc66SChristoph Hellwig 	void __iomem *bar;
13297f6ef64SXu Yu 	unsigned long bar_mapped_size;
1335c8809e6SChristoph Hellwig 	struct work_struct remove_work;
13477bf25eaSKeith Busch 	struct mutex shutdown_lock;
1351c63dc66SChristoph Hellwig 	bool subsystem;
1361c63dc66SChristoph Hellwig 	u64 cmb_size;
1370f238ff5SLogan Gunthorpe 	bool cmb_use_sqes;
1381c63dc66SChristoph Hellwig 	u32 cmbsz;
139202021c1SStephen Bates 	u32 cmbloc;
1401c63dc66SChristoph Hellwig 	struct nvme_ctrl ctrl;
141d916b1beSKeith Busch 	u32 last_ps;
142a5df5e79SKeith Busch 	bool hmb;
14387ad72a5SChristoph Hellwig 
144943e942eSJens Axboe 	mempool_t *iod_mempool;
145943e942eSJens Axboe 
14687ad72a5SChristoph Hellwig 	/* shadow doorbell buffer support: */
147f9f38e33SHelen Koike 	u32 *dbbuf_dbs;
148f9f38e33SHelen Koike 	dma_addr_t dbbuf_dbs_dma_addr;
149f9f38e33SHelen Koike 	u32 *dbbuf_eis;
150f9f38e33SHelen Koike 	dma_addr_t dbbuf_eis_dma_addr;
15187ad72a5SChristoph Hellwig 
15287ad72a5SChristoph Hellwig 	/* host memory buffer support: */
15387ad72a5SChristoph Hellwig 	u64 host_mem_size;
15487ad72a5SChristoph Hellwig 	u32 nr_host_mem_descs;
1554033f35dSChristoph Hellwig 	dma_addr_t host_mem_descs_dma;
15687ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *host_mem_descs;
15787ad72a5SChristoph Hellwig 	void **host_mem_desc_bufs;
1582a5bcfddSWeiping Zhang 	unsigned int nr_allocated_queues;
1592a5bcfddSWeiping Zhang 	unsigned int nr_write_queues;
1602a5bcfddSWeiping Zhang 	unsigned int nr_poll_queues;
1610521905eSKeith Busch 
1620521905eSKeith Busch 	bool attrs_added;
16357dacad5SJay Sternberg };
16457dacad5SJay Sternberg 
165b27c1e68Sweiping zhang static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
166b27c1e68Sweiping zhang {
16727453b45SSagi Grimberg 	return param_set_uint_minmax(val, kp, NVME_PCI_MIN_QUEUE_SIZE,
16827453b45SSagi Grimberg 			NVME_PCI_MAX_QUEUE_SIZE);
169b27c1e68Sweiping zhang }
170b27c1e68Sweiping zhang 
171f9f38e33SHelen Koike static inline unsigned int sq_idx(unsigned int qid, u32 stride)
172f9f38e33SHelen Koike {
173f9f38e33SHelen Koike 	return qid * 2 * stride;
174f9f38e33SHelen Koike }
175f9f38e33SHelen Koike 
176f9f38e33SHelen Koike static inline unsigned int cq_idx(unsigned int qid, u32 stride)
177f9f38e33SHelen Koike {
178f9f38e33SHelen Koike 	return (qid * 2 + 1) * stride;
179f9f38e33SHelen Koike }
180f9f38e33SHelen Koike 
1811c63dc66SChristoph Hellwig static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
1821c63dc66SChristoph Hellwig {
1831c63dc66SChristoph Hellwig 	return container_of(ctrl, struct nvme_dev, ctrl);
1841c63dc66SChristoph Hellwig }
1851c63dc66SChristoph Hellwig 
18657dacad5SJay Sternberg /*
18757dacad5SJay Sternberg  * An NVM Express queue.  Each device has at least two (one for admin
18857dacad5SJay Sternberg  * commands and one for I/O commands).
18957dacad5SJay Sternberg  */
19057dacad5SJay Sternberg struct nvme_queue {
19157dacad5SJay Sternberg 	struct nvme_dev *dev;
1921ab0cd69SJens Axboe 	spinlock_t sq_lock;
193c1e0cc7eSBenjamin Herrenschmidt 	void *sq_cmds;
1943a7afd8eSChristoph Hellwig 	 /* only used for poll queues: */
1953a7afd8eSChristoph Hellwig 	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
19674943d45SKeith Busch 	struct nvme_completion *cqes;
19757dacad5SJay Sternberg 	dma_addr_t sq_dma_addr;
19857dacad5SJay Sternberg 	dma_addr_t cq_dma_addr;
19957dacad5SJay Sternberg 	u32 __iomem *q_db;
2007442ddceSJohn Garry 	u32 q_depth;
2017c349ddeSKeith Busch 	u16 cq_vector;
20257dacad5SJay Sternberg 	u16 sq_tail;
20338210800SKeith Busch 	u16 last_sq_tail;
20457dacad5SJay Sternberg 	u16 cq_head;
20557dacad5SJay Sternberg 	u16 qid;
20657dacad5SJay Sternberg 	u8 cq_phase;
207c1e0cc7eSBenjamin Herrenschmidt 	u8 sqes;
2084e224106SChristoph Hellwig 	unsigned long flags;
2094e224106SChristoph Hellwig #define NVMEQ_ENABLED		0
21063223078SChristoph Hellwig #define NVMEQ_SQ_CMB		1
211d1ed6aa1SChristoph Hellwig #define NVMEQ_DELETE_ERROR	2
2127c349ddeSKeith Busch #define NVMEQ_POLLED		3
213f9f38e33SHelen Koike 	u32 *dbbuf_sq_db;
214f9f38e33SHelen Koike 	u32 *dbbuf_cq_db;
215f9f38e33SHelen Koike 	u32 *dbbuf_sq_ei;
216f9f38e33SHelen Koike 	u32 *dbbuf_cq_ei;
217d1ed6aa1SChristoph Hellwig 	struct completion delete_done;
21857dacad5SJay Sternberg };
21957dacad5SJay Sternberg 
22057dacad5SJay Sternberg /*
2219b048119SChristoph Hellwig  * The nvme_iod describes the data in an I/O.
2229b048119SChristoph Hellwig  *
2239b048119SChristoph Hellwig  * The sg pointer contains the list of PRP/SGL chunk allocations in addition
2249b048119SChristoph Hellwig  * to the actual struct scatterlist.
22571bd150cSChristoph Hellwig  */
22671bd150cSChristoph Hellwig struct nvme_iod {
227d49187e9SChristoph Hellwig 	struct nvme_request req;
228af7fae85SKeith Busch 	struct nvme_command cmd;
229f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq;
230a7a7cbe3SChaitanya Kulkarni 	bool use_sgl;
231f4800d6dSChristoph Hellwig 	int aborted;
23271bd150cSChristoph Hellwig 	int npages;		/* In the PRP list. 0 means small pool in use */
23371bd150cSChristoph Hellwig 	int nents;		/* Used in scatterlist */
23471bd150cSChristoph Hellwig 	dma_addr_t first_dma;
235dff824b2SChristoph Hellwig 	unsigned int dma_len;	/* length of single DMA segment mapping */
236783b94bdSChristoph Hellwig 	dma_addr_t meta_dma;
237f4800d6dSChristoph Hellwig 	struct scatterlist *sg;
23857dacad5SJay Sternberg };
23957dacad5SJay Sternberg 
2402a5bcfddSWeiping Zhang static inline unsigned int nvme_dbbuf_size(struct nvme_dev *dev)
2413b6592f7SJens Axboe {
2422a5bcfddSWeiping Zhang 	return dev->nr_allocated_queues * 8 * dev->db_stride;
243f9f38e33SHelen Koike }
244f9f38e33SHelen Koike 
245f9f38e33SHelen Koike static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
246f9f38e33SHelen Koike {
2472a5bcfddSWeiping Zhang 	unsigned int mem_size = nvme_dbbuf_size(dev);
248f9f38e33SHelen Koike 
24958847f12SKeith Busch 	if (dev->dbbuf_dbs) {
25058847f12SKeith Busch 		/*
25158847f12SKeith Busch 		 * Clear the dbbuf memory so the driver doesn't observe stale
25258847f12SKeith Busch 		 * values from the previous instantiation.
25358847f12SKeith Busch 		 */
25458847f12SKeith Busch 		memset(dev->dbbuf_dbs, 0, mem_size);
25558847f12SKeith Busch 		memset(dev->dbbuf_eis, 0, mem_size);
256f9f38e33SHelen Koike 		return 0;
25758847f12SKeith Busch 	}
258f9f38e33SHelen Koike 
259f9f38e33SHelen Koike 	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
260f9f38e33SHelen Koike 					    &dev->dbbuf_dbs_dma_addr,
261f9f38e33SHelen Koike 					    GFP_KERNEL);
262f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
263f9f38e33SHelen Koike 		return -ENOMEM;
264f9f38e33SHelen Koike 	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
265f9f38e33SHelen Koike 					    &dev->dbbuf_eis_dma_addr,
266f9f38e33SHelen Koike 					    GFP_KERNEL);
267f9f38e33SHelen Koike 	if (!dev->dbbuf_eis) {
268f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
269f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
270f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
271f9f38e33SHelen Koike 		return -ENOMEM;
272f9f38e33SHelen Koike 	}
273f9f38e33SHelen Koike 
274f9f38e33SHelen Koike 	return 0;
275f9f38e33SHelen Koike }
276f9f38e33SHelen Koike 
277f9f38e33SHelen Koike static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
278f9f38e33SHelen Koike {
2792a5bcfddSWeiping Zhang 	unsigned int mem_size = nvme_dbbuf_size(dev);
280f9f38e33SHelen Koike 
281f9f38e33SHelen Koike 	if (dev->dbbuf_dbs) {
282f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
283f9f38e33SHelen Koike 				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
284f9f38e33SHelen Koike 		dev->dbbuf_dbs = NULL;
285f9f38e33SHelen Koike 	}
286f9f38e33SHelen Koike 	if (dev->dbbuf_eis) {
287f9f38e33SHelen Koike 		dma_free_coherent(dev->dev, mem_size,
288f9f38e33SHelen Koike 				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
289f9f38e33SHelen Koike 		dev->dbbuf_eis = NULL;
290f9f38e33SHelen Koike 	}
291f9f38e33SHelen Koike }
292f9f38e33SHelen Koike 
293f9f38e33SHelen Koike static void nvme_dbbuf_init(struct nvme_dev *dev,
294f9f38e33SHelen Koike 			    struct nvme_queue *nvmeq, int qid)
295f9f38e33SHelen Koike {
296f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs || !qid)
297f9f38e33SHelen Koike 		return;
298f9f38e33SHelen Koike 
299f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
300f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
301f9f38e33SHelen Koike 	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
302f9f38e33SHelen Koike 	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
303f9f38e33SHelen Koike }
304f9f38e33SHelen Koike 
3050f0d2c87SMinwoo Im static void nvme_dbbuf_free(struct nvme_queue *nvmeq)
3060f0d2c87SMinwoo Im {
3070f0d2c87SMinwoo Im 	if (!nvmeq->qid)
3080f0d2c87SMinwoo Im 		return;
3090f0d2c87SMinwoo Im 
3100f0d2c87SMinwoo Im 	nvmeq->dbbuf_sq_db = NULL;
3110f0d2c87SMinwoo Im 	nvmeq->dbbuf_cq_db = NULL;
3120f0d2c87SMinwoo Im 	nvmeq->dbbuf_sq_ei = NULL;
3130f0d2c87SMinwoo Im 	nvmeq->dbbuf_cq_ei = NULL;
3140f0d2c87SMinwoo Im }
3150f0d2c87SMinwoo Im 
316f9f38e33SHelen Koike static void nvme_dbbuf_set(struct nvme_dev *dev)
317f9f38e33SHelen Koike {
318f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
3190f0d2c87SMinwoo Im 	unsigned int i;
320f9f38e33SHelen Koike 
321f9f38e33SHelen Koike 	if (!dev->dbbuf_dbs)
322f9f38e33SHelen Koike 		return;
323f9f38e33SHelen Koike 
324f9f38e33SHelen Koike 	c.dbbuf.opcode = nvme_admin_dbbuf;
325f9f38e33SHelen Koike 	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
326f9f38e33SHelen Koike 	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
327f9f38e33SHelen Koike 
328f9f38e33SHelen Koike 	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
3299bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
330f9f38e33SHelen Koike 		/* Free memory and continue on */
331f9f38e33SHelen Koike 		nvme_dbbuf_dma_free(dev);
3320f0d2c87SMinwoo Im 
3330f0d2c87SMinwoo Im 		for (i = 1; i <= dev->online_queues; i++)
3340f0d2c87SMinwoo Im 			nvme_dbbuf_free(&dev->queues[i]);
335f9f38e33SHelen Koike 	}
336f9f38e33SHelen Koike }
337f9f38e33SHelen Koike 
338f9f38e33SHelen Koike static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
339f9f38e33SHelen Koike {
340f9f38e33SHelen Koike 	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
341f9f38e33SHelen Koike }
342f9f38e33SHelen Koike 
343f9f38e33SHelen Koike /* Update dbbuf and return true if an MMIO is required */
344f9f38e33SHelen Koike static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
345f9f38e33SHelen Koike 					      volatile u32 *dbbuf_ei)
346f9f38e33SHelen Koike {
347f9f38e33SHelen Koike 	if (dbbuf_db) {
348f9f38e33SHelen Koike 		u16 old_value;
349f9f38e33SHelen Koike 
350f9f38e33SHelen Koike 		/*
351f9f38e33SHelen Koike 		 * Ensure that the queue is written before updating
352f9f38e33SHelen Koike 		 * the doorbell in memory
353f9f38e33SHelen Koike 		 */
354f9f38e33SHelen Koike 		wmb();
355f9f38e33SHelen Koike 
356f9f38e33SHelen Koike 		old_value = *dbbuf_db;
357f9f38e33SHelen Koike 		*dbbuf_db = value;
358f9f38e33SHelen Koike 
359f1ed3df2SMichal Wnukowski 		/*
360f1ed3df2SMichal Wnukowski 		 * Ensure that the doorbell is updated before reading the event
361f1ed3df2SMichal Wnukowski 		 * index from memory.  The controller needs to provide similar
362f1ed3df2SMichal Wnukowski 		 * ordering to ensure the envent index is updated before reading
363f1ed3df2SMichal Wnukowski 		 * the doorbell.
364f1ed3df2SMichal Wnukowski 		 */
365f1ed3df2SMichal Wnukowski 		mb();
366f1ed3df2SMichal Wnukowski 
367f9f38e33SHelen Koike 		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
368f9f38e33SHelen Koike 			return false;
369f9f38e33SHelen Koike 	}
370f9f38e33SHelen Koike 
371f9f38e33SHelen Koike 	return true;
37257dacad5SJay Sternberg }
37357dacad5SJay Sternberg 
37457dacad5SJay Sternberg /*
37557dacad5SJay Sternberg  * Will slightly overestimate the number of pages needed.  This is OK
37657dacad5SJay Sternberg  * as it only leads to a small amount of wasted memory for the lifetime of
37757dacad5SJay Sternberg  * the I/O.
37857dacad5SJay Sternberg  */
379b13c6393SChaitanya Kulkarni static int nvme_pci_npages_prp(void)
38057dacad5SJay Sternberg {
381b13c6393SChaitanya Kulkarni 	unsigned nprps = DIV_ROUND_UP(NVME_MAX_KB_SZ + NVME_CTRL_PAGE_SIZE,
3826c3c05b0SChaitanya Kulkarni 				      NVME_CTRL_PAGE_SIZE);
38357dacad5SJay Sternberg 	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
38457dacad5SJay Sternberg }
38557dacad5SJay Sternberg 
386a7a7cbe3SChaitanya Kulkarni /*
387a7a7cbe3SChaitanya Kulkarni  * Calculates the number of pages needed for the SGL segments. For example a 4k
388a7a7cbe3SChaitanya Kulkarni  * page can accommodate 256 SGL descriptors.
389a7a7cbe3SChaitanya Kulkarni  */
390b13c6393SChaitanya Kulkarni static int nvme_pci_npages_sgl(void)
391f4800d6dSChristoph Hellwig {
392b13c6393SChaitanya Kulkarni 	return DIV_ROUND_UP(NVME_MAX_SEGS * sizeof(struct nvme_sgl_desc),
393b13c6393SChaitanya Kulkarni 			PAGE_SIZE);
394f4800d6dSChristoph Hellwig }
395f4800d6dSChristoph Hellwig 
396b13c6393SChaitanya Kulkarni static size_t nvme_pci_iod_alloc_size(void)
39757dacad5SJay Sternberg {
398b13c6393SChaitanya Kulkarni 	size_t npages = max(nvme_pci_npages_prp(), nvme_pci_npages_sgl());
399a7a7cbe3SChaitanya Kulkarni 
400b13c6393SChaitanya Kulkarni 	return sizeof(__le64 *) * npages +
401b13c6393SChaitanya Kulkarni 		sizeof(struct scatterlist) * NVME_MAX_SEGS;
402a7a7cbe3SChaitanya Kulkarni }
403a7a7cbe3SChaitanya Kulkarni 
40457dacad5SJay Sternberg static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
40557dacad5SJay Sternberg 				unsigned int hctx_idx)
40657dacad5SJay Sternberg {
40757dacad5SJay Sternberg 	struct nvme_dev *dev = data;
408147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
40957dacad5SJay Sternberg 
41057dacad5SJay Sternberg 	WARN_ON(hctx_idx != 0);
41157dacad5SJay Sternberg 	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
41257dacad5SJay Sternberg 
41357dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
41457dacad5SJay Sternberg 	return 0;
41557dacad5SJay Sternberg }
41657dacad5SJay Sternberg 
41757dacad5SJay Sternberg static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
41857dacad5SJay Sternberg 			  unsigned int hctx_idx)
41957dacad5SJay Sternberg {
42057dacad5SJay Sternberg 	struct nvme_dev *dev = data;
421147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
42257dacad5SJay Sternberg 
42357dacad5SJay Sternberg 	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
42457dacad5SJay Sternberg 	hctx->driver_data = nvmeq;
42557dacad5SJay Sternberg 	return 0;
42657dacad5SJay Sternberg }
42757dacad5SJay Sternberg 
428e559398fSChristoph Hellwig static int nvme_pci_init_request(struct blk_mq_tag_set *set,
429e559398fSChristoph Hellwig 		struct request *req, unsigned int hctx_idx,
430e559398fSChristoph Hellwig 		unsigned int numa_node)
43157dacad5SJay Sternberg {
432d6296d39SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
433f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
4340350815aSChristoph Hellwig 	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
435147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
43657dacad5SJay Sternberg 
43757dacad5SJay Sternberg 	BUG_ON(!nvmeq);
438f4800d6dSChristoph Hellwig 	iod->nvmeq = nvmeq;
43959e29ce6SSagi Grimberg 
44059e29ce6SSagi Grimberg 	nvme_req(req)->ctrl = &dev->ctrl;
441f4b9e6c9SKeith Busch 	nvme_req(req)->cmd = &iod->cmd;
44257dacad5SJay Sternberg 	return 0;
44357dacad5SJay Sternberg }
44457dacad5SJay Sternberg 
4453b6592f7SJens Axboe static int queue_irq_offset(struct nvme_dev *dev)
4463b6592f7SJens Axboe {
4473b6592f7SJens Axboe 	/* if we have more than 1 vec, admin queue offsets us by 1 */
4483b6592f7SJens Axboe 	if (dev->num_vecs > 1)
4493b6592f7SJens Axboe 		return 1;
4503b6592f7SJens Axboe 
4513b6592f7SJens Axboe 	return 0;
4523b6592f7SJens Axboe }
4533b6592f7SJens Axboe 
454dca51e78SChristoph Hellwig static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
455dca51e78SChristoph Hellwig {
456dca51e78SChristoph Hellwig 	struct nvme_dev *dev = set->driver_data;
4573b6592f7SJens Axboe 	int i, qoff, offset;
458dca51e78SChristoph Hellwig 
4593b6592f7SJens Axboe 	offset = queue_irq_offset(dev);
4603b6592f7SJens Axboe 	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
4613b6592f7SJens Axboe 		struct blk_mq_queue_map *map = &set->map[i];
4623b6592f7SJens Axboe 
4633b6592f7SJens Axboe 		map->nr_queues = dev->io_queues[i];
4643b6592f7SJens Axboe 		if (!map->nr_queues) {
465e20ba6e1SChristoph Hellwig 			BUG_ON(i == HCTX_TYPE_DEFAULT);
4667e849dd9SChristoph Hellwig 			continue;
4673b6592f7SJens Axboe 		}
4683b6592f7SJens Axboe 
4694b04cc6aSJens Axboe 		/*
4704b04cc6aSJens Axboe 		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
4714b04cc6aSJens Axboe 		 * affinity), so use the regular blk-mq cpu mapping
4724b04cc6aSJens Axboe 		 */
4733b6592f7SJens Axboe 		map->queue_offset = qoff;
474cb9e0e50SKeith Busch 		if (i != HCTX_TYPE_POLL && offset)
4753b6592f7SJens Axboe 			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
4764b04cc6aSJens Axboe 		else
4774b04cc6aSJens Axboe 			blk_mq_map_queues(map);
4783b6592f7SJens Axboe 		qoff += map->nr_queues;
4793b6592f7SJens Axboe 		offset += map->nr_queues;
4803b6592f7SJens Axboe 	}
4813b6592f7SJens Axboe 
4823b6592f7SJens Axboe 	return 0;
483dca51e78SChristoph Hellwig }
484dca51e78SChristoph Hellwig 
48538210800SKeith Busch /*
48638210800SKeith Busch  * Write sq tail if we are asked to, or if the next command would wrap.
48738210800SKeith Busch  */
48838210800SKeith Busch static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
48904f3eafdSJens Axboe {
49038210800SKeith Busch 	if (!write_sq) {
49138210800SKeith Busch 		u16 next_tail = nvmeq->sq_tail + 1;
49238210800SKeith Busch 
49338210800SKeith Busch 		if (next_tail == nvmeq->q_depth)
49438210800SKeith Busch 			next_tail = 0;
49538210800SKeith Busch 		if (next_tail != nvmeq->last_sq_tail)
49638210800SKeith Busch 			return;
49738210800SKeith Busch 	}
49838210800SKeith Busch 
49904f3eafdSJens Axboe 	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
50004f3eafdSJens Axboe 			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
50104f3eafdSJens Axboe 		writel(nvmeq->sq_tail, nvmeq->q_db);
50238210800SKeith Busch 	nvmeq->last_sq_tail = nvmeq->sq_tail;
50304f3eafdSJens Axboe }
50404f3eafdSJens Axboe 
5053233b94cSJens Axboe static inline void nvme_sq_copy_cmd(struct nvme_queue *nvmeq,
5063233b94cSJens Axboe 				    struct nvme_command *cmd)
50757dacad5SJay Sternberg {
508c1e0cc7eSBenjamin Herrenschmidt 	memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
5093233b94cSJens Axboe 		absolute_pointer(cmd), sizeof(*cmd));
51090ea5ca4SChristoph Hellwig 	if (++nvmeq->sq_tail == nvmeq->q_depth)
51190ea5ca4SChristoph Hellwig 		nvmeq->sq_tail = 0;
51204f3eafdSJens Axboe }
51304f3eafdSJens Axboe 
51404f3eafdSJens Axboe static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
51504f3eafdSJens Axboe {
51604f3eafdSJens Axboe 	struct nvme_queue *nvmeq = hctx->driver_data;
51704f3eafdSJens Axboe 
51804f3eafdSJens Axboe 	spin_lock(&nvmeq->sq_lock);
51938210800SKeith Busch 	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
52038210800SKeith Busch 		nvme_write_sq_db(nvmeq, true);
52190ea5ca4SChristoph Hellwig 	spin_unlock(&nvmeq->sq_lock);
52257dacad5SJay Sternberg }
52357dacad5SJay Sternberg 
524a7a7cbe3SChaitanya Kulkarni static void **nvme_pci_iod_list(struct request *req)
52557dacad5SJay Sternberg {
526f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
527a7a7cbe3SChaitanya Kulkarni 	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
52857dacad5SJay Sternberg }
52957dacad5SJay Sternberg 
530955b1b5aSMinwoo Im static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
531955b1b5aSMinwoo Im {
532955b1b5aSMinwoo Im 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
53320469a37SKeith Busch 	int nseg = blk_rq_nr_phys_segments(req);
534955b1b5aSMinwoo Im 	unsigned int avg_seg_size;
535955b1b5aSMinwoo Im 
53620469a37SKeith Busch 	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
537955b1b5aSMinwoo Im 
538253a0b76SChaitanya Kulkarni 	if (!nvme_ctrl_sgl_supported(&dev->ctrl))
539955b1b5aSMinwoo Im 		return false;
540955b1b5aSMinwoo Im 	if (!iod->nvmeq->qid)
541955b1b5aSMinwoo Im 		return false;
542955b1b5aSMinwoo Im 	if (!sgl_threshold || avg_seg_size < sgl_threshold)
543955b1b5aSMinwoo Im 		return false;
544955b1b5aSMinwoo Im 	return true;
545955b1b5aSMinwoo Im }
546955b1b5aSMinwoo Im 
5479275c206SChristoph Hellwig static void nvme_free_prps(struct nvme_dev *dev, struct request *req)
54857dacad5SJay Sternberg {
5496c3c05b0SChaitanya Kulkarni 	const int last_prp = NVME_CTRL_PAGE_SIZE / sizeof(__le64) - 1;
5509275c206SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5519275c206SChristoph Hellwig 	dma_addr_t dma_addr = iod->first_dma;
55257dacad5SJay Sternberg 	int i;
55357dacad5SJay Sternberg 
5549275c206SChristoph Hellwig 	for (i = 0; i < iod->npages; i++) {
5559275c206SChristoph Hellwig 		__le64 *prp_list = nvme_pci_iod_list(req)[i];
5569275c206SChristoph Hellwig 		dma_addr_t next_dma_addr = le64_to_cpu(prp_list[last_prp]);
5579275c206SChristoph Hellwig 
5589275c206SChristoph Hellwig 		dma_pool_free(dev->prp_page_pool, prp_list, dma_addr);
5599275c206SChristoph Hellwig 		dma_addr = next_dma_addr;
560dff824b2SChristoph Hellwig 	}
5619275c206SChristoph Hellwig }
5629275c206SChristoph Hellwig 
5639275c206SChristoph Hellwig static void nvme_free_sgls(struct nvme_dev *dev, struct request *req)
5649275c206SChristoph Hellwig {
5659275c206SChristoph Hellwig 	const int last_sg = SGES_PER_PAGE - 1;
5669275c206SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5679275c206SChristoph Hellwig 	dma_addr_t dma_addr = iod->first_dma;
5689275c206SChristoph Hellwig 	int i;
5699275c206SChristoph Hellwig 
5709275c206SChristoph Hellwig 	for (i = 0; i < iod->npages; i++) {
5719275c206SChristoph Hellwig 		struct nvme_sgl_desc *sg_list = nvme_pci_iod_list(req)[i];
5729275c206SChristoph Hellwig 		dma_addr_t next_dma_addr = le64_to_cpu((sg_list[last_sg]).addr);
5739275c206SChristoph Hellwig 
5749275c206SChristoph Hellwig 		dma_pool_free(dev->prp_page_pool, sg_list, dma_addr);
5759275c206SChristoph Hellwig 		dma_addr = next_dma_addr;
5769275c206SChristoph Hellwig 	}
5779275c206SChristoph Hellwig }
5789275c206SChristoph Hellwig 
5799275c206SChristoph Hellwig static void nvme_unmap_sg(struct nvme_dev *dev, struct request *req)
5809275c206SChristoph Hellwig {
5819275c206SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
582dff824b2SChristoph Hellwig 
5837f73eac3SLogan Gunthorpe 	if (is_pci_p2pdma_page(sg_page(iod->sg)))
5847f73eac3SLogan Gunthorpe 		pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
5857f73eac3SLogan Gunthorpe 				    rq_dma_dir(req));
5867f73eac3SLogan Gunthorpe 	else
587dff824b2SChristoph Hellwig 		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
5889275c206SChristoph Hellwig }
5897fe07d14SChristoph Hellwig 
5909275c206SChristoph Hellwig static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
5919275c206SChristoph Hellwig {
5929275c206SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5937fe07d14SChristoph Hellwig 
5949275c206SChristoph Hellwig 	if (iod->dma_len) {
5959275c206SChristoph Hellwig 		dma_unmap_page(dev->dev, iod->first_dma, iod->dma_len,
5969275c206SChristoph Hellwig 			       rq_dma_dir(req));
5979275c206SChristoph Hellwig 		return;
5989275c206SChristoph Hellwig 	}
5999275c206SChristoph Hellwig 
6009275c206SChristoph Hellwig 	WARN_ON_ONCE(!iod->nents);
6019275c206SChristoph Hellwig 
6029275c206SChristoph Hellwig 	nvme_unmap_sg(dev, req);
60357dacad5SJay Sternberg 	if (iod->npages == 0)
604a7a7cbe3SChaitanya Kulkarni 		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
6059275c206SChristoph Hellwig 			      iod->first_dma);
6069275c206SChristoph Hellwig 	else if (iod->use_sgl)
6079275c206SChristoph Hellwig 		nvme_free_sgls(dev, req);
6089275c206SChristoph Hellwig 	else
6099275c206SChristoph Hellwig 		nvme_free_prps(dev, req);
610943e942eSJens Axboe 	mempool_free(iod->sg, dev->iod_mempool);
61157dacad5SJay Sternberg }
61257dacad5SJay Sternberg 
613d0877473SKeith Busch static void nvme_print_sgl(struct scatterlist *sgl, int nents)
614d0877473SKeith Busch {
615d0877473SKeith Busch 	int i;
616d0877473SKeith Busch 	struct scatterlist *sg;
617d0877473SKeith Busch 
618d0877473SKeith Busch 	for_each_sg(sgl, sg, nents, i) {
619d0877473SKeith Busch 		dma_addr_t phys = sg_phys(sg);
620d0877473SKeith Busch 		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
621d0877473SKeith Busch 			"dma_address:%pad dma_length:%d\n",
622d0877473SKeith Busch 			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
623d0877473SKeith Busch 			sg_dma_len(sg));
624d0877473SKeith Busch 	}
625d0877473SKeith Busch }
626d0877473SKeith Busch 
627a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
628a7a7cbe3SChaitanya Kulkarni 		struct request *req, struct nvme_rw_command *cmnd)
62957dacad5SJay Sternberg {
630f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
63157dacad5SJay Sternberg 	struct dma_pool *pool;
632b131c61dSChristoph Hellwig 	int length = blk_rq_payload_bytes(req);
63357dacad5SJay Sternberg 	struct scatterlist *sg = iod->sg;
63457dacad5SJay Sternberg 	int dma_len = sg_dma_len(sg);
63557dacad5SJay Sternberg 	u64 dma_addr = sg_dma_address(sg);
6366c3c05b0SChaitanya Kulkarni 	int offset = dma_addr & (NVME_CTRL_PAGE_SIZE - 1);
63757dacad5SJay Sternberg 	__le64 *prp_list;
638a7a7cbe3SChaitanya Kulkarni 	void **list = nvme_pci_iod_list(req);
63957dacad5SJay Sternberg 	dma_addr_t prp_dma;
64057dacad5SJay Sternberg 	int nprps, i;
64157dacad5SJay Sternberg 
6426c3c05b0SChaitanya Kulkarni 	length -= (NVME_CTRL_PAGE_SIZE - offset);
6435228b328SJan H. Schönherr 	if (length <= 0) {
6445228b328SJan H. Schönherr 		iod->first_dma = 0;
645a7a7cbe3SChaitanya Kulkarni 		goto done;
6465228b328SJan H. Schönherr 	}
64757dacad5SJay Sternberg 
6486c3c05b0SChaitanya Kulkarni 	dma_len -= (NVME_CTRL_PAGE_SIZE - offset);
64957dacad5SJay Sternberg 	if (dma_len) {
6506c3c05b0SChaitanya Kulkarni 		dma_addr += (NVME_CTRL_PAGE_SIZE - offset);
65157dacad5SJay Sternberg 	} else {
65257dacad5SJay Sternberg 		sg = sg_next(sg);
65357dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
65457dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
65557dacad5SJay Sternberg 	}
65657dacad5SJay Sternberg 
6576c3c05b0SChaitanya Kulkarni 	if (length <= NVME_CTRL_PAGE_SIZE) {
65857dacad5SJay Sternberg 		iod->first_dma = dma_addr;
659a7a7cbe3SChaitanya Kulkarni 		goto done;
66057dacad5SJay Sternberg 	}
66157dacad5SJay Sternberg 
6626c3c05b0SChaitanya Kulkarni 	nprps = DIV_ROUND_UP(length, NVME_CTRL_PAGE_SIZE);
66357dacad5SJay Sternberg 	if (nprps <= (256 / 8)) {
66457dacad5SJay Sternberg 		pool = dev->prp_small_pool;
66557dacad5SJay Sternberg 		iod->npages = 0;
66657dacad5SJay Sternberg 	} else {
66757dacad5SJay Sternberg 		pool = dev->prp_page_pool;
66857dacad5SJay Sternberg 		iod->npages = 1;
66957dacad5SJay Sternberg 	}
67057dacad5SJay Sternberg 
67169d2b571SChristoph Hellwig 	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
67257dacad5SJay Sternberg 	if (!prp_list) {
67357dacad5SJay Sternberg 		iod->npages = -1;
67486eea289SKeith Busch 		return BLK_STS_RESOURCE;
67557dacad5SJay Sternberg 	}
67657dacad5SJay Sternberg 	list[0] = prp_list;
67757dacad5SJay Sternberg 	iod->first_dma = prp_dma;
67857dacad5SJay Sternberg 	i = 0;
67957dacad5SJay Sternberg 	for (;;) {
6806c3c05b0SChaitanya Kulkarni 		if (i == NVME_CTRL_PAGE_SIZE >> 3) {
68157dacad5SJay Sternberg 			__le64 *old_prp_list = prp_list;
68269d2b571SChristoph Hellwig 			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
68357dacad5SJay Sternberg 			if (!prp_list)
684fa073216SChristoph Hellwig 				goto free_prps;
68557dacad5SJay Sternberg 			list[iod->npages++] = prp_list;
68657dacad5SJay Sternberg 			prp_list[0] = old_prp_list[i - 1];
68757dacad5SJay Sternberg 			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
68857dacad5SJay Sternberg 			i = 1;
68957dacad5SJay Sternberg 		}
69057dacad5SJay Sternberg 		prp_list[i++] = cpu_to_le64(dma_addr);
6916c3c05b0SChaitanya Kulkarni 		dma_len -= NVME_CTRL_PAGE_SIZE;
6926c3c05b0SChaitanya Kulkarni 		dma_addr += NVME_CTRL_PAGE_SIZE;
6936c3c05b0SChaitanya Kulkarni 		length -= NVME_CTRL_PAGE_SIZE;
69457dacad5SJay Sternberg 		if (length <= 0)
69557dacad5SJay Sternberg 			break;
69657dacad5SJay Sternberg 		if (dma_len > 0)
69757dacad5SJay Sternberg 			continue;
69886eea289SKeith Busch 		if (unlikely(dma_len < 0))
69986eea289SKeith Busch 			goto bad_sgl;
70057dacad5SJay Sternberg 		sg = sg_next(sg);
70157dacad5SJay Sternberg 		dma_addr = sg_dma_address(sg);
70257dacad5SJay Sternberg 		dma_len = sg_dma_len(sg);
70357dacad5SJay Sternberg 	}
704a7a7cbe3SChaitanya Kulkarni done:
705a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
706a7a7cbe3SChaitanya Kulkarni 	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
70786eea289SKeith Busch 	return BLK_STS_OK;
708fa073216SChristoph Hellwig free_prps:
709fa073216SChristoph Hellwig 	nvme_free_prps(dev, req);
710fa073216SChristoph Hellwig 	return BLK_STS_RESOURCE;
71186eea289SKeith Busch bad_sgl:
712d0877473SKeith Busch 	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
713d0877473SKeith Busch 			"Invalid SGL for payload:%d nents:%d\n",
714d0877473SKeith Busch 			blk_rq_payload_bytes(req), iod->nents);
71586eea289SKeith Busch 	return BLK_STS_IOERR;
71657dacad5SJay Sternberg }
71757dacad5SJay Sternberg 
718a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
719a7a7cbe3SChaitanya Kulkarni 		struct scatterlist *sg)
720a7a7cbe3SChaitanya Kulkarni {
721a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(sg_dma_address(sg));
722a7a7cbe3SChaitanya Kulkarni 	sge->length = cpu_to_le32(sg_dma_len(sg));
723a7a7cbe3SChaitanya Kulkarni 	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
724a7a7cbe3SChaitanya Kulkarni }
725a7a7cbe3SChaitanya Kulkarni 
726a7a7cbe3SChaitanya Kulkarni static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
727a7a7cbe3SChaitanya Kulkarni 		dma_addr_t dma_addr, int entries)
728a7a7cbe3SChaitanya Kulkarni {
729a7a7cbe3SChaitanya Kulkarni 	sge->addr = cpu_to_le64(dma_addr);
730a7a7cbe3SChaitanya Kulkarni 	if (entries < SGES_PER_PAGE) {
731a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(entries * sizeof(*sge));
732a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
733a7a7cbe3SChaitanya Kulkarni 	} else {
734a7a7cbe3SChaitanya Kulkarni 		sge->length = cpu_to_le32(PAGE_SIZE);
735a7a7cbe3SChaitanya Kulkarni 		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
736a7a7cbe3SChaitanya Kulkarni 	}
737a7a7cbe3SChaitanya Kulkarni }
738a7a7cbe3SChaitanya Kulkarni 
739a7a7cbe3SChaitanya Kulkarni static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
740b0f2853bSChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmd, int entries)
741a7a7cbe3SChaitanya Kulkarni {
742a7a7cbe3SChaitanya Kulkarni 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
743a7a7cbe3SChaitanya Kulkarni 	struct dma_pool *pool;
744a7a7cbe3SChaitanya Kulkarni 	struct nvme_sgl_desc *sg_list;
745a7a7cbe3SChaitanya Kulkarni 	struct scatterlist *sg = iod->sg;
746a7a7cbe3SChaitanya Kulkarni 	dma_addr_t sgl_dma;
747b0f2853bSChristoph Hellwig 	int i = 0;
748a7a7cbe3SChaitanya Kulkarni 
749a7a7cbe3SChaitanya Kulkarni 	/* setting the transfer type as SGL */
750a7a7cbe3SChaitanya Kulkarni 	cmd->flags = NVME_CMD_SGL_METABUF;
751a7a7cbe3SChaitanya Kulkarni 
752b0f2853bSChristoph Hellwig 	if (entries == 1) {
753a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
754a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_OK;
755a7a7cbe3SChaitanya Kulkarni 	}
756a7a7cbe3SChaitanya Kulkarni 
757a7a7cbe3SChaitanya Kulkarni 	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
758a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_small_pool;
759a7a7cbe3SChaitanya Kulkarni 		iod->npages = 0;
760a7a7cbe3SChaitanya Kulkarni 	} else {
761a7a7cbe3SChaitanya Kulkarni 		pool = dev->prp_page_pool;
762a7a7cbe3SChaitanya Kulkarni 		iod->npages = 1;
763a7a7cbe3SChaitanya Kulkarni 	}
764a7a7cbe3SChaitanya Kulkarni 
765a7a7cbe3SChaitanya Kulkarni 	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
766a7a7cbe3SChaitanya Kulkarni 	if (!sg_list) {
767a7a7cbe3SChaitanya Kulkarni 		iod->npages = -1;
768a7a7cbe3SChaitanya Kulkarni 		return BLK_STS_RESOURCE;
769a7a7cbe3SChaitanya Kulkarni 	}
770a7a7cbe3SChaitanya Kulkarni 
771a7a7cbe3SChaitanya Kulkarni 	nvme_pci_iod_list(req)[0] = sg_list;
772a7a7cbe3SChaitanya Kulkarni 	iod->first_dma = sgl_dma;
773a7a7cbe3SChaitanya Kulkarni 
774a7a7cbe3SChaitanya Kulkarni 	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
775a7a7cbe3SChaitanya Kulkarni 
776a7a7cbe3SChaitanya Kulkarni 	do {
777a7a7cbe3SChaitanya Kulkarni 		if (i == SGES_PER_PAGE) {
778a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *old_sg_desc = sg_list;
779a7a7cbe3SChaitanya Kulkarni 			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
780a7a7cbe3SChaitanya Kulkarni 
781a7a7cbe3SChaitanya Kulkarni 			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
782a7a7cbe3SChaitanya Kulkarni 			if (!sg_list)
783fa073216SChristoph Hellwig 				goto free_sgls;
784a7a7cbe3SChaitanya Kulkarni 
785a7a7cbe3SChaitanya Kulkarni 			i = 0;
786a7a7cbe3SChaitanya Kulkarni 			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
787a7a7cbe3SChaitanya Kulkarni 			sg_list[i++] = *link;
788a7a7cbe3SChaitanya Kulkarni 			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
789a7a7cbe3SChaitanya Kulkarni 		}
790a7a7cbe3SChaitanya Kulkarni 
791a7a7cbe3SChaitanya Kulkarni 		nvme_pci_sgl_set_data(&sg_list[i++], sg);
792a7a7cbe3SChaitanya Kulkarni 		sg = sg_next(sg);
793b0f2853bSChristoph Hellwig 	} while (--entries > 0);
794a7a7cbe3SChaitanya Kulkarni 
795a7a7cbe3SChaitanya Kulkarni 	return BLK_STS_OK;
796fa073216SChristoph Hellwig free_sgls:
797fa073216SChristoph Hellwig 	nvme_free_sgls(dev, req);
798fa073216SChristoph Hellwig 	return BLK_STS_RESOURCE;
799a7a7cbe3SChaitanya Kulkarni }
800a7a7cbe3SChaitanya Kulkarni 
801dff824b2SChristoph Hellwig static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
802dff824b2SChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmnd,
803dff824b2SChristoph Hellwig 		struct bio_vec *bv)
804dff824b2SChristoph Hellwig {
805dff824b2SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
8066c3c05b0SChaitanya Kulkarni 	unsigned int offset = bv->bv_offset & (NVME_CTRL_PAGE_SIZE - 1);
8076c3c05b0SChaitanya Kulkarni 	unsigned int first_prp_len = NVME_CTRL_PAGE_SIZE - offset;
808dff824b2SChristoph Hellwig 
809dff824b2SChristoph Hellwig 	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
810dff824b2SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->first_dma))
811dff824b2SChristoph Hellwig 		return BLK_STS_RESOURCE;
812dff824b2SChristoph Hellwig 	iod->dma_len = bv->bv_len;
813dff824b2SChristoph Hellwig 
814dff824b2SChristoph Hellwig 	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
815dff824b2SChristoph Hellwig 	if (bv->bv_len > first_prp_len)
816dff824b2SChristoph Hellwig 		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
817359c1f88SBaolin Wang 	return BLK_STS_OK;
818dff824b2SChristoph Hellwig }
819dff824b2SChristoph Hellwig 
82029791057SChristoph Hellwig static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
82129791057SChristoph Hellwig 		struct request *req, struct nvme_rw_command *cmnd,
82229791057SChristoph Hellwig 		struct bio_vec *bv)
82329791057SChristoph Hellwig {
82429791057SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
82529791057SChristoph Hellwig 
82629791057SChristoph Hellwig 	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
82729791057SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->first_dma))
82829791057SChristoph Hellwig 		return BLK_STS_RESOURCE;
82929791057SChristoph Hellwig 	iod->dma_len = bv->bv_len;
83029791057SChristoph Hellwig 
831049bf372SKlaus Birkelund Jensen 	cmnd->flags = NVME_CMD_SGL_METABUF;
83229791057SChristoph Hellwig 	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
83329791057SChristoph Hellwig 	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
83429791057SChristoph Hellwig 	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
835359c1f88SBaolin Wang 	return BLK_STS_OK;
83629791057SChristoph Hellwig }
83729791057SChristoph Hellwig 
838fc17b653SChristoph Hellwig static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
839b131c61dSChristoph Hellwig 		struct nvme_command *cmnd)
84057dacad5SJay Sternberg {
841f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
84270479b71SChristoph Hellwig 	blk_status_t ret = BLK_STS_RESOURCE;
843b0f2853bSChristoph Hellwig 	int nr_mapped;
84457dacad5SJay Sternberg 
845dff824b2SChristoph Hellwig 	if (blk_rq_nr_phys_segments(req) == 1) {
846dff824b2SChristoph Hellwig 		struct bio_vec bv = req_bvec(req);
847dff824b2SChristoph Hellwig 
848dff824b2SChristoph Hellwig 		if (!is_pci_p2pdma_page(bv.bv_page)) {
8496c3c05b0SChaitanya Kulkarni 			if (bv.bv_offset + bv.bv_len <= NVME_CTRL_PAGE_SIZE * 2)
850dff824b2SChristoph Hellwig 				return nvme_setup_prp_simple(dev, req,
851dff824b2SChristoph Hellwig 							     &cmnd->rw, &bv);
85229791057SChristoph Hellwig 
853e51183beSNiklas Cassel 			if (iod->nvmeq->qid && sgl_threshold &&
854253a0b76SChaitanya Kulkarni 			    nvme_ctrl_sgl_supported(&dev->ctrl))
85529791057SChristoph Hellwig 				return nvme_setup_sgl_simple(dev, req,
85629791057SChristoph Hellwig 							     &cmnd->rw, &bv);
857dff824b2SChristoph Hellwig 		}
858dff824b2SChristoph Hellwig 	}
859dff824b2SChristoph Hellwig 
860dff824b2SChristoph Hellwig 	iod->dma_len = 0;
8619b048119SChristoph Hellwig 	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
8629b048119SChristoph Hellwig 	if (!iod->sg)
8639b048119SChristoph Hellwig 		return BLK_STS_RESOURCE;
864f9d03f96SChristoph Hellwig 	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
86570479b71SChristoph Hellwig 	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
866ba1ca37eSChristoph Hellwig 	if (!iod->nents)
867fa073216SChristoph Hellwig 		goto out_free_sg;
868ba1ca37eSChristoph Hellwig 
869e0596ab2SLogan Gunthorpe 	if (is_pci_p2pdma_page(sg_page(iod->sg)))
8702b9f4bb2SLogan Gunthorpe 		nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
8712b9f4bb2SLogan Gunthorpe 				iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
872e0596ab2SLogan Gunthorpe 	else
873e0596ab2SLogan Gunthorpe 		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
87470479b71SChristoph Hellwig 					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
875b0f2853bSChristoph Hellwig 	if (!nr_mapped)
876fa073216SChristoph Hellwig 		goto out_free_sg;
877ba1ca37eSChristoph Hellwig 
87870479b71SChristoph Hellwig 	iod->use_sgl = nvme_pci_use_sgls(dev, req);
879955b1b5aSMinwoo Im 	if (iod->use_sgl)
880b0f2853bSChristoph Hellwig 		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
881a7a7cbe3SChaitanya Kulkarni 	else
882a7a7cbe3SChaitanya Kulkarni 		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
8834aedb705SChristoph Hellwig 	if (ret != BLK_STS_OK)
884fa073216SChristoph Hellwig 		goto out_unmap_sg;
885fa073216SChristoph Hellwig 	return BLK_STS_OK;
886fa073216SChristoph Hellwig 
887fa073216SChristoph Hellwig out_unmap_sg:
888fa073216SChristoph Hellwig 	nvme_unmap_sg(dev, req);
889fa073216SChristoph Hellwig out_free_sg:
890fa073216SChristoph Hellwig 	mempool_free(iod->sg, dev->iod_mempool);
891ba1ca37eSChristoph Hellwig 	return ret;
89257dacad5SJay Sternberg }
89357dacad5SJay Sternberg 
8944aedb705SChristoph Hellwig static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
8954aedb705SChristoph Hellwig 		struct nvme_command *cmnd)
8964aedb705SChristoph Hellwig {
8974aedb705SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
8984aedb705SChristoph Hellwig 
8994aedb705SChristoph Hellwig 	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
9004aedb705SChristoph Hellwig 			rq_dma_dir(req), 0);
9014aedb705SChristoph Hellwig 	if (dma_mapping_error(dev->dev, iod->meta_dma))
9024aedb705SChristoph Hellwig 		return BLK_STS_IOERR;
9034aedb705SChristoph Hellwig 	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
904359c1f88SBaolin Wang 	return BLK_STS_OK;
9054aedb705SChristoph Hellwig }
9064aedb705SChristoph Hellwig 
90762451a2bSJens Axboe static blk_status_t nvme_prep_rq(struct nvme_dev *dev, struct request *req)
90862451a2bSJens Axboe {
90962451a2bSJens Axboe 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
91062451a2bSJens Axboe 	blk_status_t ret;
91162451a2bSJens Axboe 
91262451a2bSJens Axboe 	iod->aborted = 0;
91362451a2bSJens Axboe 	iod->npages = -1;
91462451a2bSJens Axboe 	iod->nents = 0;
91562451a2bSJens Axboe 
91662451a2bSJens Axboe 	ret = nvme_setup_cmd(req->q->queuedata, req);
91762451a2bSJens Axboe 	if (ret)
91862451a2bSJens Axboe 		return ret;
91962451a2bSJens Axboe 
92062451a2bSJens Axboe 	if (blk_rq_nr_phys_segments(req)) {
92162451a2bSJens Axboe 		ret = nvme_map_data(dev, req, &iod->cmd);
92262451a2bSJens Axboe 		if (ret)
92362451a2bSJens Axboe 			goto out_free_cmd;
92462451a2bSJens Axboe 	}
92562451a2bSJens Axboe 
92662451a2bSJens Axboe 	if (blk_integrity_rq(req)) {
92762451a2bSJens Axboe 		ret = nvme_map_metadata(dev, req, &iod->cmd);
92862451a2bSJens Axboe 		if (ret)
92962451a2bSJens Axboe 			goto out_unmap_data;
93062451a2bSJens Axboe 	}
93162451a2bSJens Axboe 
93262451a2bSJens Axboe 	blk_mq_start_request(req);
93362451a2bSJens Axboe 	return BLK_STS_OK;
93462451a2bSJens Axboe out_unmap_data:
93562451a2bSJens Axboe 	nvme_unmap_data(dev, req);
93662451a2bSJens Axboe out_free_cmd:
93762451a2bSJens Axboe 	nvme_cleanup_cmd(req);
93862451a2bSJens Axboe 	return ret;
93962451a2bSJens Axboe }
94062451a2bSJens Axboe 
94157dacad5SJay Sternberg /*
94257dacad5SJay Sternberg  * NOTE: ns is NULL when called on the admin queue.
94357dacad5SJay Sternberg  */
944fc17b653SChristoph Hellwig static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
94557dacad5SJay Sternberg 			 const struct blk_mq_queue_data *bd)
94657dacad5SJay Sternberg {
94757dacad5SJay Sternberg 	struct nvme_queue *nvmeq = hctx->driver_data;
94857dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
94957dacad5SJay Sternberg 	struct request *req = bd->rq;
9509b048119SChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
951ebe6d874SChristoph Hellwig 	blk_status_t ret;
95257dacad5SJay Sternberg 
953d1f06f4aSJens Axboe 	/*
954d1f06f4aSJens Axboe 	 * We should not need to do this, but we're still using this to
955d1f06f4aSJens Axboe 	 * ensure we can drain requests on a dying queue.
956d1f06f4aSJens Axboe 	 */
9574e224106SChristoph Hellwig 	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
958d1f06f4aSJens Axboe 		return BLK_STS_IOERR;
959d1f06f4aSJens Axboe 
96062451a2bSJens Axboe 	if (unlikely(!nvme_check_ready(&dev->ctrl, req, true)))
961d4060d2bSTao Chiu 		return nvme_fail_nonready_command(&dev->ctrl, req);
962d4060d2bSTao Chiu 
96362451a2bSJens Axboe 	ret = nvme_prep_rq(dev, req);
96462451a2bSJens Axboe 	if (unlikely(ret))
965f4800d6dSChristoph Hellwig 		return ret;
9663233b94cSJens Axboe 	spin_lock(&nvmeq->sq_lock);
9673233b94cSJens Axboe 	nvme_sq_copy_cmd(nvmeq, &iod->cmd);
9683233b94cSJens Axboe 	nvme_write_sq_db(nvmeq, bd->last);
9693233b94cSJens Axboe 	spin_unlock(&nvmeq->sq_lock);
970fc17b653SChristoph Hellwig 	return BLK_STS_OK;
97157dacad5SJay Sternberg }
97257dacad5SJay Sternberg 
973d62cbcf6SJens Axboe static void nvme_submit_cmds(struct nvme_queue *nvmeq, struct request **rqlist)
974d62cbcf6SJens Axboe {
975d62cbcf6SJens Axboe 	spin_lock(&nvmeq->sq_lock);
976d62cbcf6SJens Axboe 	while (!rq_list_empty(*rqlist)) {
977d62cbcf6SJens Axboe 		struct request *req = rq_list_pop(rqlist);
978d62cbcf6SJens Axboe 		struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
979d62cbcf6SJens Axboe 
980d62cbcf6SJens Axboe 		nvme_sq_copy_cmd(nvmeq, &iod->cmd);
981d62cbcf6SJens Axboe 	}
982d62cbcf6SJens Axboe 	nvme_write_sq_db(nvmeq, true);
983d62cbcf6SJens Axboe 	spin_unlock(&nvmeq->sq_lock);
984d62cbcf6SJens Axboe }
985d62cbcf6SJens Axboe 
986d62cbcf6SJens Axboe static bool nvme_prep_rq_batch(struct nvme_queue *nvmeq, struct request *req)
987d62cbcf6SJens Axboe {
988d62cbcf6SJens Axboe 	/*
989d62cbcf6SJens Axboe 	 * We should not need to do this, but we're still using this to
990d62cbcf6SJens Axboe 	 * ensure we can drain requests on a dying queue.
991d62cbcf6SJens Axboe 	 */
992d62cbcf6SJens Axboe 	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
993d62cbcf6SJens Axboe 		return false;
994d62cbcf6SJens Axboe 	if (unlikely(!nvme_check_ready(&nvmeq->dev->ctrl, req, true)))
995d62cbcf6SJens Axboe 		return false;
996d62cbcf6SJens Axboe 
997d62cbcf6SJens Axboe 	req->mq_hctx->tags->rqs[req->tag] = req;
998d62cbcf6SJens Axboe 	return nvme_prep_rq(nvmeq->dev, req) == BLK_STS_OK;
999d62cbcf6SJens Axboe }
1000d62cbcf6SJens Axboe 
1001d62cbcf6SJens Axboe static void nvme_queue_rqs(struct request **rqlist)
1002d62cbcf6SJens Axboe {
10036bfec799SKeith Busch 	struct request *req, *next, *prev = NULL;
1004d62cbcf6SJens Axboe 	struct request *requeue_list = NULL;
1005d62cbcf6SJens Axboe 
10066bfec799SKeith Busch 	rq_list_for_each_safe(rqlist, req, next) {
1007d62cbcf6SJens Axboe 		struct nvme_queue *nvmeq = req->mq_hctx->driver_data;
1008d62cbcf6SJens Axboe 
1009d62cbcf6SJens Axboe 		if (!nvme_prep_rq_batch(nvmeq, req)) {
1010d62cbcf6SJens Axboe 			/* detach 'req' and add to remainder list */
10116bfec799SKeith Busch 			rq_list_move(rqlist, &requeue_list, req, prev);
10126bfec799SKeith Busch 
10136bfec799SKeith Busch 			req = prev;
10146bfec799SKeith Busch 			if (!req)
10156bfec799SKeith Busch 				continue;
1016d62cbcf6SJens Axboe 		}
1017d62cbcf6SJens Axboe 
10186bfec799SKeith Busch 		if (!next || req->mq_hctx != next->mq_hctx) {
1019d62cbcf6SJens Axboe 			/* detach rest of list, and submit */
10206bfec799SKeith Busch 			req->rq_next = NULL;
1021d62cbcf6SJens Axboe 			nvme_submit_cmds(nvmeq, rqlist);
10226bfec799SKeith Busch 			*rqlist = next;
10236bfec799SKeith Busch 			prev = NULL;
10246bfec799SKeith Busch 		} else
10256bfec799SKeith Busch 			prev = req;
1026d62cbcf6SJens Axboe 	}
1027d62cbcf6SJens Axboe 
1028d62cbcf6SJens Axboe 	*rqlist = requeue_list;
1029d62cbcf6SJens Axboe }
1030d62cbcf6SJens Axboe 
1031c234a653SJens Axboe static __always_inline void nvme_pci_unmap_rq(struct request *req)
1032eee417b0SChristoph Hellwig {
1033f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
10344aedb705SChristoph Hellwig 	struct nvme_dev *dev = iod->nvmeq->dev;
1035eee417b0SChristoph Hellwig 
10364aedb705SChristoph Hellwig 	if (blk_integrity_rq(req))
10374aedb705SChristoph Hellwig 		dma_unmap_page(dev->dev, iod->meta_dma,
10384aedb705SChristoph Hellwig 			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
1039b15c592dSChristoph Hellwig 	if (blk_rq_nr_phys_segments(req))
10404aedb705SChristoph Hellwig 		nvme_unmap_data(dev, req);
1041c234a653SJens Axboe }
1042c234a653SJens Axboe 
1043c234a653SJens Axboe static void nvme_pci_complete_rq(struct request *req)
1044c234a653SJens Axboe {
1045c234a653SJens Axboe 	nvme_pci_unmap_rq(req);
104677f02a7aSChristoph Hellwig 	nvme_complete_rq(req);
104757dacad5SJay Sternberg }
104857dacad5SJay Sternberg 
1049c234a653SJens Axboe static void nvme_pci_complete_batch(struct io_comp_batch *iob)
1050c234a653SJens Axboe {
1051c234a653SJens Axboe 	nvme_complete_batch(iob, nvme_pci_unmap_rq);
1052c234a653SJens Axboe }
1053c234a653SJens Axboe 
1054d783e0bdSMarta Rybczynska /* We read the CQE phase first to check if the rest of the entry is valid */
1055750dde44SChristoph Hellwig static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
1056d783e0bdSMarta Rybczynska {
105774943d45SKeith Busch 	struct nvme_completion *hcqe = &nvmeq->cqes[nvmeq->cq_head];
105874943d45SKeith Busch 
105974943d45SKeith Busch 	return (le16_to_cpu(READ_ONCE(hcqe->status)) & 1) == nvmeq->cq_phase;
1060d783e0bdSMarta Rybczynska }
1061d783e0bdSMarta Rybczynska 
1062eb281c82SSagi Grimberg static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
106357dacad5SJay Sternberg {
1064eb281c82SSagi Grimberg 	u16 head = nvmeq->cq_head;
106557dacad5SJay Sternberg 
1066eb281c82SSagi Grimberg 	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
1067eb281c82SSagi Grimberg 					      nvmeq->dbbuf_cq_ei))
1068eb281c82SSagi Grimberg 		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
1069eb281c82SSagi Grimberg }
1070adf68f21SChristoph Hellwig 
1071cfa27356SChristoph Hellwig static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
1072cfa27356SChristoph Hellwig {
1073cfa27356SChristoph Hellwig 	if (!nvmeq->qid)
1074cfa27356SChristoph Hellwig 		return nvmeq->dev->admin_tagset.tags[0];
1075cfa27356SChristoph Hellwig 	return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
1076cfa27356SChristoph Hellwig }
1077cfa27356SChristoph Hellwig 
1078c234a653SJens Axboe static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
1079c234a653SJens Axboe 				   struct io_comp_batch *iob, u16 idx)
108057dacad5SJay Sternberg {
108174943d45SKeith Busch 	struct nvme_completion *cqe = &nvmeq->cqes[idx];
108262df8016SLalithambika Krishnakumar 	__u16 command_id = READ_ONCE(cqe->command_id);
108357dacad5SJay Sternberg 	struct request *req;
1084adf68f21SChristoph Hellwig 
1085adf68f21SChristoph Hellwig 	/*
1086adf68f21SChristoph Hellwig 	 * AEN requests are special as they don't time out and can
1087adf68f21SChristoph Hellwig 	 * survive any kind of queue freeze and often don't respond to
1088adf68f21SChristoph Hellwig 	 * aborts.  We don't even bother to allocate a struct request
1089adf68f21SChristoph Hellwig 	 * for them but rather special case them here.
1090adf68f21SChristoph Hellwig 	 */
109162df8016SLalithambika Krishnakumar 	if (unlikely(nvme_is_aen_req(nvmeq->qid, command_id))) {
10927bf58533SChristoph Hellwig 		nvme_complete_async_event(&nvmeq->dev->ctrl,
109383a12fb7SSagi Grimberg 				cqe->status, &cqe->result);
1094a0fa9647SJens Axboe 		return;
109557dacad5SJay Sternberg 	}
109657dacad5SJay Sternberg 
1097e7006de6SSagi Grimberg 	req = nvme_find_rq(nvme_queue_tagset(nvmeq), command_id);
109850b7c243SXianting Tian 	if (unlikely(!req)) {
109950b7c243SXianting Tian 		dev_warn(nvmeq->dev->ctrl.device,
110050b7c243SXianting Tian 			"invalid id %d completed on queue %d\n",
110162df8016SLalithambika Krishnakumar 			command_id, le16_to_cpu(cqe->sq_id));
110250b7c243SXianting Tian 		return;
110350b7c243SXianting Tian 	}
110450b7c243SXianting Tian 
1105604c01d5Syupeng 	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
1106c234a653SJens Axboe 	if (!nvme_try_complete_req(req, cqe->status, cqe->result) &&
1107c234a653SJens Axboe 	    !blk_mq_add_to_batch(req, iob, nvme_req(req)->status,
1108c234a653SJens Axboe 					nvme_pci_complete_batch))
1109ff029451SChristoph Hellwig 		nvme_pci_complete_rq(req);
111083a12fb7SSagi Grimberg }
111157dacad5SJay Sternberg 
11125cb525c8SJens Axboe static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
11135cb525c8SJens Axboe {
1114a0aac973SJK Kim 	u32 tmp = nvmeq->cq_head + 1;
1115a8de6639SAlexey Dobriyan 
1116a8de6639SAlexey Dobriyan 	if (tmp == nvmeq->q_depth) {
1117920d13a8SSagi Grimberg 		nvmeq->cq_head = 0;
1118e2a366a4SAlexey Dobriyan 		nvmeq->cq_phase ^= 1;
1119a8de6639SAlexey Dobriyan 	} else {
1120a8de6639SAlexey Dobriyan 		nvmeq->cq_head = tmp;
1121920d13a8SSagi Grimberg 	}
1122a0fa9647SJens Axboe }
1123a0fa9647SJens Axboe 
1124c234a653SJens Axboe static inline int nvme_poll_cq(struct nvme_queue *nvmeq,
1125c234a653SJens Axboe 			       struct io_comp_batch *iob)
1126a0fa9647SJens Axboe {
11271052b8acSJens Axboe 	int found = 0;
112883a12fb7SSagi Grimberg 
11291052b8acSJens Axboe 	while (nvme_cqe_pending(nvmeq)) {
11301052b8acSJens Axboe 		found++;
1131b69e2ef2SKeith Busch 		/*
1132b69e2ef2SKeith Busch 		 * load-load control dependency between phase and the rest of
1133b69e2ef2SKeith Busch 		 * the cqe requires a full read memory barrier
1134b69e2ef2SKeith Busch 		 */
1135b69e2ef2SKeith Busch 		dma_rmb();
1136c234a653SJens Axboe 		nvme_handle_cqe(nvmeq, iob, nvmeq->cq_head);
11375cb525c8SJens Axboe 		nvme_update_cq_head(nvmeq);
113857dacad5SJay Sternberg 	}
113957dacad5SJay Sternberg 
1140324b494cSKeith Busch 	if (found)
1141eb281c82SSagi Grimberg 		nvme_ring_cq_doorbell(nvmeq);
11425cb525c8SJens Axboe 	return found;
114357dacad5SJay Sternberg }
114457dacad5SJay Sternberg 
114557dacad5SJay Sternberg static irqreturn_t nvme_irq(int irq, void *data)
114657dacad5SJay Sternberg {
114757dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
11484f502245SJens Axboe 	DEFINE_IO_COMP_BATCH(iob);
11495cb525c8SJens Axboe 
11504f502245SJens Axboe 	if (nvme_poll_cq(nvmeq, &iob)) {
11514f502245SJens Axboe 		if (!rq_list_empty(iob.req_list))
11524f502245SJens Axboe 			nvme_pci_complete_batch(&iob);
115305fae499SChaitanya Kulkarni 		return IRQ_HANDLED;
11544f502245SJens Axboe 	}
115505fae499SChaitanya Kulkarni 	return IRQ_NONE;
115657dacad5SJay Sternberg }
115757dacad5SJay Sternberg 
115857dacad5SJay Sternberg static irqreturn_t nvme_irq_check(int irq, void *data)
115957dacad5SJay Sternberg {
116057dacad5SJay Sternberg 	struct nvme_queue *nvmeq = data;
11614e523547SBaolin Wang 
1162750dde44SChristoph Hellwig 	if (nvme_cqe_pending(nvmeq))
116357dacad5SJay Sternberg 		return IRQ_WAKE_THREAD;
1164d783e0bdSMarta Rybczynska 	return IRQ_NONE;
116557dacad5SJay Sternberg }
116657dacad5SJay Sternberg 
11670b2a8a9fSChristoph Hellwig /*
1168fa059b85SKeith Busch  * Poll for completions for any interrupt driven queue
11690b2a8a9fSChristoph Hellwig  * Can be called from any context.
11700b2a8a9fSChristoph Hellwig  */
1171fa059b85SKeith Busch static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
1172a0fa9647SJens Axboe {
11733a7afd8eSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1174a0fa9647SJens Axboe 
1175fa059b85SKeith Busch 	WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
1176fa059b85SKeith Busch 
11773a7afd8eSChristoph Hellwig 	disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1178c234a653SJens Axboe 	nvme_poll_cq(nvmeq, NULL);
11793a7afd8eSChristoph Hellwig 	enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
118091a509f8SChristoph Hellwig }
1181442e19b7SSagi Grimberg 
11825a72e899SJens Axboe static int nvme_poll(struct blk_mq_hw_ctx *hctx, struct io_comp_batch *iob)
11837776db1cSKeith Busch {
11847776db1cSKeith Busch 	struct nvme_queue *nvmeq = hctx->driver_data;
1185dabcefabSJens Axboe 	bool found;
1186dabcefabSJens Axboe 
1187dabcefabSJens Axboe 	if (!nvme_cqe_pending(nvmeq))
1188dabcefabSJens Axboe 		return 0;
1189dabcefabSJens Axboe 
11903a7afd8eSChristoph Hellwig 	spin_lock(&nvmeq->cq_poll_lock);
1191c234a653SJens Axboe 	found = nvme_poll_cq(nvmeq, iob);
11923a7afd8eSChristoph Hellwig 	spin_unlock(&nvmeq->cq_poll_lock);
1193dabcefabSJens Axboe 
1194dabcefabSJens Axboe 	return found;
1195dabcefabSJens Axboe }
1196dabcefabSJens Axboe 
1197ad22c355SKeith Busch static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
119857dacad5SJay Sternberg {
1199f866fc42SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
1200147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
1201f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
120257dacad5SJay Sternberg 
120357dacad5SJay Sternberg 	c.common.opcode = nvme_admin_async_event;
1204ad22c355SKeith Busch 	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
12053233b94cSJens Axboe 
12063233b94cSJens Axboe 	spin_lock(&nvmeq->sq_lock);
12073233b94cSJens Axboe 	nvme_sq_copy_cmd(nvmeq, &c);
12083233b94cSJens Axboe 	nvme_write_sq_db(nvmeq, true);
12093233b94cSJens Axboe 	spin_unlock(&nvmeq->sq_lock);
121057dacad5SJay Sternberg }
121157dacad5SJay Sternberg 
121257dacad5SJay Sternberg static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
121357dacad5SJay Sternberg {
1214f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
121557dacad5SJay Sternberg 
121657dacad5SJay Sternberg 	c.delete_queue.opcode = opcode;
121757dacad5SJay Sternberg 	c.delete_queue.qid = cpu_to_le16(id);
121857dacad5SJay Sternberg 
12191c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
122057dacad5SJay Sternberg }
122157dacad5SJay Sternberg 
122257dacad5SJay Sternberg static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1223a8e3e0bbSJianchao Wang 		struct nvme_queue *nvmeq, s16 vector)
122457dacad5SJay Sternberg {
1225f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
12264b04cc6aSJens Axboe 	int flags = NVME_QUEUE_PHYS_CONTIG;
12274b04cc6aSJens Axboe 
12287c349ddeSKeith Busch 	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
12294b04cc6aSJens Axboe 		flags |= NVME_CQ_IRQ_ENABLED;
123057dacad5SJay Sternberg 
123157dacad5SJay Sternberg 	/*
123216772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
123357dacad5SJay Sternberg 	 * is attached to the request.
123457dacad5SJay Sternberg 	 */
123557dacad5SJay Sternberg 	c.create_cq.opcode = nvme_admin_create_cq;
123657dacad5SJay Sternberg 	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
123757dacad5SJay Sternberg 	c.create_cq.cqid = cpu_to_le16(qid);
123857dacad5SJay Sternberg 	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
123957dacad5SJay Sternberg 	c.create_cq.cq_flags = cpu_to_le16(flags);
1240a8e3e0bbSJianchao Wang 	c.create_cq.irq_vector = cpu_to_le16(vector);
124157dacad5SJay Sternberg 
12421c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
124357dacad5SJay Sternberg }
124457dacad5SJay Sternberg 
124557dacad5SJay Sternberg static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
124657dacad5SJay Sternberg 						struct nvme_queue *nvmeq)
124757dacad5SJay Sternberg {
12489abd68efSJens Axboe 	struct nvme_ctrl *ctrl = &dev->ctrl;
1249f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
125081c1cd98SKeith Busch 	int flags = NVME_QUEUE_PHYS_CONTIG;
125157dacad5SJay Sternberg 
125257dacad5SJay Sternberg 	/*
12539abd68efSJens Axboe 	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
12549abd68efSJens Axboe 	 * set. Since URGENT priority is zeroes, it makes all queues
12559abd68efSJens Axboe 	 * URGENT.
12569abd68efSJens Axboe 	 */
12579abd68efSJens Axboe 	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
12589abd68efSJens Axboe 		flags |= NVME_SQ_PRIO_MEDIUM;
12599abd68efSJens Axboe 
12609abd68efSJens Axboe 	/*
126116772ae6SMinwoo Im 	 * Note: we (ab)use the fact that the prp fields survive if no data
126257dacad5SJay Sternberg 	 * is attached to the request.
126357dacad5SJay Sternberg 	 */
126457dacad5SJay Sternberg 	c.create_sq.opcode = nvme_admin_create_sq;
126557dacad5SJay Sternberg 	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
126657dacad5SJay Sternberg 	c.create_sq.sqid = cpu_to_le16(qid);
126757dacad5SJay Sternberg 	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
126857dacad5SJay Sternberg 	c.create_sq.sq_flags = cpu_to_le16(flags);
126957dacad5SJay Sternberg 	c.create_sq.cqid = cpu_to_le16(qid);
127057dacad5SJay Sternberg 
12711c63dc66SChristoph Hellwig 	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
127257dacad5SJay Sternberg }
127357dacad5SJay Sternberg 
127457dacad5SJay Sternberg static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
127557dacad5SJay Sternberg {
127657dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
127757dacad5SJay Sternberg }
127857dacad5SJay Sternberg 
127957dacad5SJay Sternberg static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
128057dacad5SJay Sternberg {
128157dacad5SJay Sternberg 	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
128257dacad5SJay Sternberg }
128357dacad5SJay Sternberg 
12842a842acaSChristoph Hellwig static void abort_endio(struct request *req, blk_status_t error)
128557dacad5SJay Sternberg {
1286f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1287f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
128857dacad5SJay Sternberg 
128927fa9bc5SChristoph Hellwig 	dev_warn(nvmeq->dev->ctrl.device,
129027fa9bc5SChristoph Hellwig 		 "Abort status: 0x%x", nvme_req(req)->status);
1291e7a2a87dSChristoph Hellwig 	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
1292e7a2a87dSChristoph Hellwig 	blk_mq_free_request(req);
129357dacad5SJay Sternberg }
129457dacad5SJay Sternberg 
1295b2a0eb1aSKeith Busch static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1296b2a0eb1aSKeith Busch {
1297b2a0eb1aSKeith Busch 	/* If true, indicates loss of adapter communication, possibly by a
1298b2a0eb1aSKeith Busch 	 * NVMe Subsystem reset.
1299b2a0eb1aSKeith Busch 	 */
1300b2a0eb1aSKeith Busch 	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1301b2a0eb1aSKeith Busch 
1302ad70062cSJianchao Wang 	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
1303ad70062cSJianchao Wang 	switch (dev->ctrl.state) {
1304ad70062cSJianchao Wang 	case NVME_CTRL_RESETTING:
1305ad6a0a52SMax Gurtovoy 	case NVME_CTRL_CONNECTING:
1306b2a0eb1aSKeith Busch 		return false;
1307ad70062cSJianchao Wang 	default:
1308ad70062cSJianchao Wang 		break;
1309ad70062cSJianchao Wang 	}
1310b2a0eb1aSKeith Busch 
1311b2a0eb1aSKeith Busch 	/* We shouldn't reset unless the controller is on fatal error state
1312b2a0eb1aSKeith Busch 	 * _or_ if we lost the communication with it.
1313b2a0eb1aSKeith Busch 	 */
1314b2a0eb1aSKeith Busch 	if (!(csts & NVME_CSTS_CFS) && !nssro)
1315b2a0eb1aSKeith Busch 		return false;
1316b2a0eb1aSKeith Busch 
1317b2a0eb1aSKeith Busch 	return true;
1318b2a0eb1aSKeith Busch }
1319b2a0eb1aSKeith Busch 
1320b2a0eb1aSKeith Busch static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1321b2a0eb1aSKeith Busch {
1322b2a0eb1aSKeith Busch 	/* Read a config register to help see what died. */
1323b2a0eb1aSKeith Busch 	u16 pci_status;
1324b2a0eb1aSKeith Busch 	int result;
1325b2a0eb1aSKeith Busch 
1326b2a0eb1aSKeith Busch 	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1327b2a0eb1aSKeith Busch 				      &pci_status);
1328b2a0eb1aSKeith Busch 	if (result == PCIBIOS_SUCCESSFUL)
1329b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1330b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1331b2a0eb1aSKeith Busch 			 csts, pci_status);
1332b2a0eb1aSKeith Busch 	else
1333b2a0eb1aSKeith Busch 		dev_warn(dev->ctrl.device,
1334b2a0eb1aSKeith Busch 			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1335b2a0eb1aSKeith Busch 			 csts, result);
13364641a8e6SKeith Busch 
13374641a8e6SKeith Busch 	if (csts != ~0)
13384641a8e6SKeith Busch 		return;
13394641a8e6SKeith Busch 
13404641a8e6SKeith Busch 	dev_warn(dev->ctrl.device,
13414641a8e6SKeith Busch 		 "Does your device have a faulty power saving mode enabled?\n");
13424641a8e6SKeith Busch 	dev_warn(dev->ctrl.device,
13434641a8e6SKeith Busch 		 "Try \"nvme_core.default_ps_max_latency_us=0 pcie_aspm=off\" and report a bug\n");
1344b2a0eb1aSKeith Busch }
1345b2a0eb1aSKeith Busch 
13469bdb4833SJohn Garry static enum blk_eh_timer_return nvme_timeout(struct request *req)
134757dacad5SJay Sternberg {
1348f4800d6dSChristoph Hellwig 	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1349f4800d6dSChristoph Hellwig 	struct nvme_queue *nvmeq = iod->nvmeq;
135057dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
135157dacad5SJay Sternberg 	struct request *abort_req;
1352f66e2804SChaitanya Kulkarni 	struct nvme_command cmd = { };
1353b2a0eb1aSKeith Busch 	u32 csts = readl(dev->bar + NVME_REG_CSTS);
1354b2a0eb1aSKeith Busch 
1355651438bbSWen Xiong 	/* If PCI error recovery process is happening, we cannot reset or
1356651438bbSWen Xiong 	 * the recovery mechanism will surely fail.
1357651438bbSWen Xiong 	 */
1358651438bbSWen Xiong 	mb();
1359651438bbSWen Xiong 	if (pci_channel_offline(to_pci_dev(dev->dev)))
1360651438bbSWen Xiong 		return BLK_EH_RESET_TIMER;
1361651438bbSWen Xiong 
1362b2a0eb1aSKeith Busch 	/*
1363b2a0eb1aSKeith Busch 	 * Reset immediately if the controller is failed
1364b2a0eb1aSKeith Busch 	 */
1365b2a0eb1aSKeith Busch 	if (nvme_should_reset(dev, csts)) {
1366b2a0eb1aSKeith Busch 		nvme_warn_reset(dev, csts);
1367b2a0eb1aSKeith Busch 		nvme_dev_disable(dev, false);
1368d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1369db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
1370b2a0eb1aSKeith Busch 	}
137157dacad5SJay Sternberg 
137231c7c7d2SChristoph Hellwig 	/*
13737776db1cSKeith Busch 	 * Did we miss an interrupt?
13747776db1cSKeith Busch 	 */
1375fa059b85SKeith Busch 	if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
13765a72e899SJens Axboe 		nvme_poll(req->mq_hctx, NULL);
1377fa059b85SKeith Busch 	else
1378bf392a5dSKeith Busch 		nvme_poll_irqdisable(nvmeq);
1379fa059b85SKeith Busch 
1380bf392a5dSKeith Busch 	if (blk_mq_request_completed(req)) {
13817776db1cSKeith Busch 		dev_warn(dev->ctrl.device,
13827776db1cSKeith Busch 			 "I/O %d QID %d timeout, completion polled\n",
13837776db1cSKeith Busch 			 req->tag, nvmeq->qid);
1384db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
13857776db1cSKeith Busch 	}
13867776db1cSKeith Busch 
13877776db1cSKeith Busch 	/*
1388fd634f41SChristoph Hellwig 	 * Shutdown immediately if controller times out while starting. The
1389fd634f41SChristoph Hellwig 	 * reset work will see the pci device disabled when it gets the forced
1390fd634f41SChristoph Hellwig 	 * cancellation error. All outstanding requests are completed on
1391db8c48e4SChristoph Hellwig 	 * shutdown, so we return BLK_EH_DONE.
1392fd634f41SChristoph Hellwig 	 */
13934244140dSKeith Busch 	switch (dev->ctrl.state) {
13944244140dSKeith Busch 	case NVME_CTRL_CONNECTING:
13952036f726SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1396df561f66SGustavo A. R. Silva 		fallthrough;
13972036f726SKeith Busch 	case NVME_CTRL_DELETING:
1398b9cac43cSKeith Busch 		dev_warn_ratelimited(dev->ctrl.device,
1399fd634f41SChristoph Hellwig 			 "I/O %d QID %d timeout, disable controller\n",
1400fd634f41SChristoph Hellwig 			 req->tag, nvmeq->qid);
140127fa9bc5SChristoph Hellwig 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
14027ad92f65STong Zhang 		nvme_dev_disable(dev, true);
1403db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
140439a9dd81SKeith Busch 	case NVME_CTRL_RESETTING:
140539a9dd81SKeith Busch 		return BLK_EH_RESET_TIMER;
14064244140dSKeith Busch 	default:
14074244140dSKeith Busch 		break;
1408fd634f41SChristoph Hellwig 	}
1409fd634f41SChristoph Hellwig 
1410fd634f41SChristoph Hellwig 	/*
1411e1569a16SKeith Busch 	 * Shutdown the controller immediately and schedule a reset if the
1412e1569a16SKeith Busch 	 * command was already aborted once before and still hasn't been
1413e1569a16SKeith Busch 	 * returned to the driver, or if this is the admin queue.
141431c7c7d2SChristoph Hellwig 	 */
1415f4800d6dSChristoph Hellwig 	if (!nvmeq->qid || iod->aborted) {
14161b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device,
141757dacad5SJay Sternberg 			 "I/O %d QID %d timeout, reset controller\n",
141857dacad5SJay Sternberg 			 req->tag, nvmeq->qid);
14197ad92f65STong Zhang 		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1420a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
1421d86c4d8eSChristoph Hellwig 		nvme_reset_ctrl(&dev->ctrl);
1422e1569a16SKeith Busch 
1423db8c48e4SChristoph Hellwig 		return BLK_EH_DONE;
142457dacad5SJay Sternberg 	}
142557dacad5SJay Sternberg 
1426e7a2a87dSChristoph Hellwig 	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1427e7a2a87dSChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
1428e7a2a87dSChristoph Hellwig 		return BLK_EH_RESET_TIMER;
1429e7a2a87dSChristoph Hellwig 	}
14307bf7d778SKeith Busch 	iod->aborted = 1;
143157dacad5SJay Sternberg 
143257dacad5SJay Sternberg 	cmd.abort.opcode = nvme_admin_abort_cmd;
143385f74acfSKeith Busch 	cmd.abort.cid = nvme_cid(req);
143457dacad5SJay Sternberg 	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
143557dacad5SJay Sternberg 
14361b3c47c1SSagi Grimberg 	dev_warn(nvmeq->dev->ctrl.device,
1437*86141440SChristoph Hellwig 		"I/O %d (%s) QID %d timeout, aborting\n",
1438*86141440SChristoph Hellwig 		 req->tag,
1439*86141440SChristoph Hellwig 		 nvme_get_opcode_str(nvme_req(req)->cmd->common.opcode),
1440*86141440SChristoph Hellwig 		 nvmeq->qid);
1441e7a2a87dSChristoph Hellwig 
1442e559398fSChristoph Hellwig 	abort_req = blk_mq_alloc_request(dev->ctrl.admin_q, nvme_req_op(&cmd),
144339dfe844SChaitanya Kulkarni 					 BLK_MQ_REQ_NOWAIT);
14446bf25d16SChristoph Hellwig 	if (IS_ERR(abort_req)) {
14456bf25d16SChristoph Hellwig 		atomic_inc(&dev->ctrl.abort_limit);
144631c7c7d2SChristoph Hellwig 		return BLK_EH_RESET_TIMER;
144757dacad5SJay Sternberg 	}
1448e559398fSChristoph Hellwig 	nvme_init_request(abort_req, &cmd);
144957dacad5SJay Sternberg 
1450e2e53086SChristoph Hellwig 	abort_req->end_io = abort_endio;
1451e7a2a87dSChristoph Hellwig 	abort_req->end_io_data = NULL;
1452128126a7SChaitanya Kulkarni 	abort_req->rq_flags |= RQF_QUIET;
1453e2e53086SChristoph Hellwig 	blk_execute_rq_nowait(abort_req, false);
145457dacad5SJay Sternberg 
145557dacad5SJay Sternberg 	/*
145657dacad5SJay Sternberg 	 * The aborted req will be completed on receiving the abort req.
145757dacad5SJay Sternberg 	 * We enable the timer again. If hit twice, it'll cause a device reset,
145857dacad5SJay Sternberg 	 * as the device then is in a faulty state.
145957dacad5SJay Sternberg 	 */
146057dacad5SJay Sternberg 	return BLK_EH_RESET_TIMER;
146157dacad5SJay Sternberg }
146257dacad5SJay Sternberg 
146357dacad5SJay Sternberg static void nvme_free_queue(struct nvme_queue *nvmeq)
146457dacad5SJay Sternberg {
14658a1d09a6SBenjamin Herrenschmidt 	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
146657dacad5SJay Sternberg 				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
146763223078SChristoph Hellwig 	if (!nvmeq->sq_cmds)
146863223078SChristoph Hellwig 		return;
14690f238ff5SLogan Gunthorpe 
147063223078SChristoph Hellwig 	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
147188a041f4SKeith Busch 		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
14728a1d09a6SBenjamin Herrenschmidt 				nvmeq->sq_cmds, SQ_SIZE(nvmeq));
147363223078SChristoph Hellwig 	} else {
14748a1d09a6SBenjamin Herrenschmidt 		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
147563223078SChristoph Hellwig 				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
14760f238ff5SLogan Gunthorpe 	}
147757dacad5SJay Sternberg }
147857dacad5SJay Sternberg 
147957dacad5SJay Sternberg static void nvme_free_queues(struct nvme_dev *dev, int lowest)
148057dacad5SJay Sternberg {
148157dacad5SJay Sternberg 	int i;
148257dacad5SJay Sternberg 
1483d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
1484d858e5f0SSagi Grimberg 		dev->ctrl.queue_count--;
1485147b27e4SSagi Grimberg 		nvme_free_queue(&dev->queues[i]);
148657dacad5SJay Sternberg 	}
148757dacad5SJay Sternberg }
148857dacad5SJay Sternberg 
148957dacad5SJay Sternberg /**
149057dacad5SJay Sternberg  * nvme_suspend_queue - put queue into suspended state
149140581d1aSBart Van Assche  * @nvmeq: queue to suspend
149257dacad5SJay Sternberg  */
149357dacad5SJay Sternberg static int nvme_suspend_queue(struct nvme_queue *nvmeq)
149457dacad5SJay Sternberg {
14954e224106SChristoph Hellwig 	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
149657dacad5SJay Sternberg 		return 1;
149757dacad5SJay Sternberg 
14984e224106SChristoph Hellwig 	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1499d1f06f4aSJens Axboe 	mb();
150057dacad5SJay Sternberg 
15014e224106SChristoph Hellwig 	nvmeq->dev->online_queues--;
15021c63dc66SChristoph Hellwig 	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
15036ca1d902SMing Lei 		nvme_stop_admin_queue(&nvmeq->dev->ctrl);
15047c349ddeSKeith Busch 	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
15054e224106SChristoph Hellwig 		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
150657dacad5SJay Sternberg 	return 0;
150757dacad5SJay Sternberg }
150857dacad5SJay Sternberg 
15098fae268bSKeith Busch static void nvme_suspend_io_queues(struct nvme_dev *dev)
15108fae268bSKeith Busch {
15118fae268bSKeith Busch 	int i;
15128fae268bSKeith Busch 
15138fae268bSKeith Busch 	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
15148fae268bSKeith Busch 		nvme_suspend_queue(&dev->queues[i]);
15158fae268bSKeith Busch }
15168fae268bSKeith Busch 
1517a5cdb68cSKeith Busch static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
151857dacad5SJay Sternberg {
1519147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[0];
152057dacad5SJay Sternberg 
1521a5cdb68cSKeith Busch 	if (shutdown)
1522a5cdb68cSKeith Busch 		nvme_shutdown_ctrl(&dev->ctrl);
1523a5cdb68cSKeith Busch 	else
1524b5b05048SSagi Grimberg 		nvme_disable_ctrl(&dev->ctrl);
152557dacad5SJay Sternberg 
1526bf392a5dSKeith Busch 	nvme_poll_irqdisable(nvmeq);
152757dacad5SJay Sternberg }
152857dacad5SJay Sternberg 
1529fa46c6fbSKeith Busch /*
1530fa46c6fbSKeith Busch  * Called only on a device that has been disabled and after all other threads
15319210c075SDongli Zhang  * that can check this device's completion queues have synced, except
15329210c075SDongli Zhang  * nvme_poll(). This is the last chance for the driver to see a natural
15339210c075SDongli Zhang  * completion before nvme_cancel_request() terminates all incomplete requests.
1534fa46c6fbSKeith Busch  */
1535fa46c6fbSKeith Busch static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1536fa46c6fbSKeith Busch {
1537fa46c6fbSKeith Busch 	int i;
1538fa46c6fbSKeith Busch 
15399210c075SDongli Zhang 	for (i = dev->ctrl.queue_count - 1; i > 0; i--) {
15409210c075SDongli Zhang 		spin_lock(&dev->queues[i].cq_poll_lock);
1541c234a653SJens Axboe 		nvme_poll_cq(&dev->queues[i], NULL);
15429210c075SDongli Zhang 		spin_unlock(&dev->queues[i].cq_poll_lock);
15439210c075SDongli Zhang 	}
1544fa46c6fbSKeith Busch }
1545fa46c6fbSKeith Busch 
154657dacad5SJay Sternberg static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
154757dacad5SJay Sternberg 				int entry_size)
154857dacad5SJay Sternberg {
154957dacad5SJay Sternberg 	int q_depth = dev->q_depth;
15505fd4ce1bSChristoph Hellwig 	unsigned q_size_aligned = roundup(q_depth * entry_size,
15516c3c05b0SChaitanya Kulkarni 					  NVME_CTRL_PAGE_SIZE);
155257dacad5SJay Sternberg 
155357dacad5SJay Sternberg 	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
155457dacad5SJay Sternberg 		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
15554e523547SBaolin Wang 
15566c3c05b0SChaitanya Kulkarni 		mem_per_q = round_down(mem_per_q, NVME_CTRL_PAGE_SIZE);
155757dacad5SJay Sternberg 		q_depth = div_u64(mem_per_q, entry_size);
155857dacad5SJay Sternberg 
155957dacad5SJay Sternberg 		/*
156057dacad5SJay Sternberg 		 * Ensure the reduced q_depth is above some threshold where it
156157dacad5SJay Sternberg 		 * would be better to map queues in system memory with the
156257dacad5SJay Sternberg 		 * original depth
156357dacad5SJay Sternberg 		 */
156457dacad5SJay Sternberg 		if (q_depth < 64)
156557dacad5SJay Sternberg 			return -ENOMEM;
156657dacad5SJay Sternberg 	}
156757dacad5SJay Sternberg 
156857dacad5SJay Sternberg 	return q_depth;
156957dacad5SJay Sternberg }
157057dacad5SJay Sternberg 
157157dacad5SJay Sternberg static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
15728a1d09a6SBenjamin Herrenschmidt 				int qid)
157357dacad5SJay Sternberg {
15740f238ff5SLogan Gunthorpe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
1575815c6704SKeith Busch 
15760f238ff5SLogan Gunthorpe 	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
15778a1d09a6SBenjamin Herrenschmidt 		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
1578bfac8e9fSAlan Mikhak 		if (nvmeq->sq_cmds) {
15790f238ff5SLogan Gunthorpe 			nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
15800f238ff5SLogan Gunthorpe 							nvmeq->sq_cmds);
158163223078SChristoph Hellwig 			if (nvmeq->sq_dma_addr) {
158263223078SChristoph Hellwig 				set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
158363223078SChristoph Hellwig 				return 0;
158463223078SChristoph Hellwig 			}
1585bfac8e9fSAlan Mikhak 
15868a1d09a6SBenjamin Herrenschmidt 			pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
1587bfac8e9fSAlan Mikhak 		}
15880f238ff5SLogan Gunthorpe 	}
15890f238ff5SLogan Gunthorpe 
15908a1d09a6SBenjamin Herrenschmidt 	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
159157dacad5SJay Sternberg 				&nvmeq->sq_dma_addr, GFP_KERNEL);
159257dacad5SJay Sternberg 	if (!nvmeq->sq_cmds)
159357dacad5SJay Sternberg 		return -ENOMEM;
159457dacad5SJay Sternberg 	return 0;
159557dacad5SJay Sternberg }
159657dacad5SJay Sternberg 
1597a6ff7262SKeith Busch static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
159857dacad5SJay Sternberg {
1599147b27e4SSagi Grimberg 	struct nvme_queue *nvmeq = &dev->queues[qid];
160057dacad5SJay Sternberg 
160162314e40SKeith Busch 	if (dev->ctrl.queue_count > qid)
160262314e40SKeith Busch 		return 0;
160357dacad5SJay Sternberg 
1604c1e0cc7eSBenjamin Herrenschmidt 	nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
16058a1d09a6SBenjamin Herrenschmidt 	nvmeq->q_depth = depth;
16068a1d09a6SBenjamin Herrenschmidt 	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
160757dacad5SJay Sternberg 					 &nvmeq->cq_dma_addr, GFP_KERNEL);
160857dacad5SJay Sternberg 	if (!nvmeq->cqes)
160957dacad5SJay Sternberg 		goto free_nvmeq;
161057dacad5SJay Sternberg 
16118a1d09a6SBenjamin Herrenschmidt 	if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
161257dacad5SJay Sternberg 		goto free_cqdma;
161357dacad5SJay Sternberg 
161457dacad5SJay Sternberg 	nvmeq->dev = dev;
16151ab0cd69SJens Axboe 	spin_lock_init(&nvmeq->sq_lock);
16163a7afd8eSChristoph Hellwig 	spin_lock_init(&nvmeq->cq_poll_lock);
161757dacad5SJay Sternberg 	nvmeq->cq_head = 0;
161857dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
161957dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
162057dacad5SJay Sternberg 	nvmeq->qid = qid;
1621d858e5f0SSagi Grimberg 	dev->ctrl.queue_count++;
162257dacad5SJay Sternberg 
1623147b27e4SSagi Grimberg 	return 0;
162457dacad5SJay Sternberg 
162557dacad5SJay Sternberg  free_cqdma:
16268a1d09a6SBenjamin Herrenschmidt 	dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
162757dacad5SJay Sternberg 			  nvmeq->cq_dma_addr);
162857dacad5SJay Sternberg  free_nvmeq:
1629147b27e4SSagi Grimberg 	return -ENOMEM;
163057dacad5SJay Sternberg }
163157dacad5SJay Sternberg 
1632dca51e78SChristoph Hellwig static int queue_request_irq(struct nvme_queue *nvmeq)
163357dacad5SJay Sternberg {
16340ff199cbSChristoph Hellwig 	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
16350ff199cbSChristoph Hellwig 	int nr = nvmeq->dev->ctrl.instance;
16360ff199cbSChristoph Hellwig 
16370ff199cbSChristoph Hellwig 	if (use_threaded_interrupts) {
16380ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
16390ff199cbSChristoph Hellwig 				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
16400ff199cbSChristoph Hellwig 	} else {
16410ff199cbSChristoph Hellwig 		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
16420ff199cbSChristoph Hellwig 				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
16430ff199cbSChristoph Hellwig 	}
164457dacad5SJay Sternberg }
164557dacad5SJay Sternberg 
164657dacad5SJay Sternberg static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
164757dacad5SJay Sternberg {
164857dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
164957dacad5SJay Sternberg 
165057dacad5SJay Sternberg 	nvmeq->sq_tail = 0;
165138210800SKeith Busch 	nvmeq->last_sq_tail = 0;
165257dacad5SJay Sternberg 	nvmeq->cq_head = 0;
165357dacad5SJay Sternberg 	nvmeq->cq_phase = 1;
165457dacad5SJay Sternberg 	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
16558a1d09a6SBenjamin Herrenschmidt 	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
1656f9f38e33SHelen Koike 	nvme_dbbuf_init(dev, nvmeq, qid);
165757dacad5SJay Sternberg 	dev->online_queues++;
16583a7afd8eSChristoph Hellwig 	wmb(); /* ensure the first interrupt sees the initialization */
165957dacad5SJay Sternberg }
166057dacad5SJay Sternberg 
1661e4b9852aSCasey Chen /*
1662e4b9852aSCasey Chen  * Try getting shutdown_lock while setting up IO queues.
1663e4b9852aSCasey Chen  */
1664e4b9852aSCasey Chen static int nvme_setup_io_queues_trylock(struct nvme_dev *dev)
1665e4b9852aSCasey Chen {
1666e4b9852aSCasey Chen 	/*
1667e4b9852aSCasey Chen 	 * Give up if the lock is being held by nvme_dev_disable.
1668e4b9852aSCasey Chen 	 */
1669e4b9852aSCasey Chen 	if (!mutex_trylock(&dev->shutdown_lock))
1670e4b9852aSCasey Chen 		return -ENODEV;
1671e4b9852aSCasey Chen 
1672e4b9852aSCasey Chen 	/*
1673e4b9852aSCasey Chen 	 * Controller is in wrong state, fail early.
1674e4b9852aSCasey Chen 	 */
1675e4b9852aSCasey Chen 	if (dev->ctrl.state != NVME_CTRL_CONNECTING) {
1676e4b9852aSCasey Chen 		mutex_unlock(&dev->shutdown_lock);
1677e4b9852aSCasey Chen 		return -ENODEV;
1678e4b9852aSCasey Chen 	}
1679e4b9852aSCasey Chen 
1680e4b9852aSCasey Chen 	return 0;
1681e4b9852aSCasey Chen }
1682e4b9852aSCasey Chen 
16834b04cc6aSJens Axboe static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
168457dacad5SJay Sternberg {
168557dacad5SJay Sternberg 	struct nvme_dev *dev = nvmeq->dev;
168657dacad5SJay Sternberg 	int result;
16877c349ddeSKeith Busch 	u16 vector = 0;
168857dacad5SJay Sternberg 
1689d1ed6aa1SChristoph Hellwig 	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1690d1ed6aa1SChristoph Hellwig 
169122b55601SKeith Busch 	/*
169222b55601SKeith Busch 	 * A queue's vector matches the queue identifier unless the controller
169322b55601SKeith Busch 	 * has only one vector available.
169422b55601SKeith Busch 	 */
16954b04cc6aSJens Axboe 	if (!polled)
1696a8e3e0bbSJianchao Wang 		vector = dev->num_vecs == 1 ? 0 : qid;
16974b04cc6aSJens Axboe 	else
16987c349ddeSKeith Busch 		set_bit(NVMEQ_POLLED, &nvmeq->flags);
16994b04cc6aSJens Axboe 
1700a8e3e0bbSJianchao Wang 	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
1701ded45505SKeith Busch 	if (result)
1702ded45505SKeith Busch 		return result;
170357dacad5SJay Sternberg 
170457dacad5SJay Sternberg 	result = adapter_alloc_sq(dev, qid, nvmeq);
170557dacad5SJay Sternberg 	if (result < 0)
1706ded45505SKeith Busch 		return result;
1707c80b36cdSEdmund Nadolski 	if (result)
170857dacad5SJay Sternberg 		goto release_cq;
170957dacad5SJay Sternberg 
1710a8e3e0bbSJianchao Wang 	nvmeq->cq_vector = vector;
17114b04cc6aSJens Axboe 
1712e4b9852aSCasey Chen 	result = nvme_setup_io_queues_trylock(dev);
1713e4b9852aSCasey Chen 	if (result)
1714e4b9852aSCasey Chen 		return result;
1715e4b9852aSCasey Chen 	nvme_init_queue(nvmeq, qid);
17167c349ddeSKeith Busch 	if (!polled) {
1717dca51e78SChristoph Hellwig 		result = queue_request_irq(nvmeq);
171857dacad5SJay Sternberg 		if (result < 0)
171957dacad5SJay Sternberg 			goto release_sq;
17204b04cc6aSJens Axboe 	}
172157dacad5SJay Sternberg 
17224e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1723e4b9852aSCasey Chen 	mutex_unlock(&dev->shutdown_lock);
172457dacad5SJay Sternberg 	return result;
172557dacad5SJay Sternberg 
172657dacad5SJay Sternberg release_sq:
1727f25a2dfcSJianchao Wang 	dev->online_queues--;
1728e4b9852aSCasey Chen 	mutex_unlock(&dev->shutdown_lock);
172957dacad5SJay Sternberg 	adapter_delete_sq(dev, qid);
173057dacad5SJay Sternberg release_cq:
173157dacad5SJay Sternberg 	adapter_delete_cq(dev, qid);
173257dacad5SJay Sternberg 	return result;
173357dacad5SJay Sternberg }
173457dacad5SJay Sternberg 
1735f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_admin_ops = {
173657dacad5SJay Sternberg 	.queue_rq	= nvme_queue_rq,
173777f02a7aSChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
173857dacad5SJay Sternberg 	.init_hctx	= nvme_admin_init_hctx,
1739e559398fSChristoph Hellwig 	.init_request	= nvme_pci_init_request,
174057dacad5SJay Sternberg 	.timeout	= nvme_timeout,
174157dacad5SJay Sternberg };
174257dacad5SJay Sternberg 
1743f363b089SEric Biggers static const struct blk_mq_ops nvme_mq_ops = {
1744376f7ef8SChristoph Hellwig 	.queue_rq	= nvme_queue_rq,
1745d62cbcf6SJens Axboe 	.queue_rqs	= nvme_queue_rqs,
1746376f7ef8SChristoph Hellwig 	.complete	= nvme_pci_complete_rq,
1747376f7ef8SChristoph Hellwig 	.commit_rqs	= nvme_commit_rqs,
1748376f7ef8SChristoph Hellwig 	.init_hctx	= nvme_init_hctx,
1749e559398fSChristoph Hellwig 	.init_request	= nvme_pci_init_request,
1750376f7ef8SChristoph Hellwig 	.map_queues	= nvme_pci_map_queues,
1751376f7ef8SChristoph Hellwig 	.timeout	= nvme_timeout,
1752c6d962aeSChristoph Hellwig 	.poll		= nvme_poll,
1753dabcefabSJens Axboe };
1754dabcefabSJens Axboe 
175557dacad5SJay Sternberg static void nvme_dev_remove_admin(struct nvme_dev *dev)
175657dacad5SJay Sternberg {
17571c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
175869d9a99cSKeith Busch 		/*
175969d9a99cSKeith Busch 		 * If the controller was reset during removal, it's possible
176069d9a99cSKeith Busch 		 * user requests may be waiting on a stopped queue. Start the
176169d9a99cSKeith Busch 		 * queue to flush these to completion.
176269d9a99cSKeith Busch 		 */
17636ca1d902SMing Lei 		nvme_start_admin_queue(&dev->ctrl);
17646f8191fdSChristoph Hellwig 		blk_mq_destroy_queue(dev->ctrl.admin_q);
176557dacad5SJay Sternberg 		blk_mq_free_tag_set(&dev->admin_tagset);
176657dacad5SJay Sternberg 	}
176757dacad5SJay Sternberg }
176857dacad5SJay Sternberg 
176957dacad5SJay Sternberg static int nvme_alloc_admin_tags(struct nvme_dev *dev)
177057dacad5SJay Sternberg {
17711c63dc66SChristoph Hellwig 	if (!dev->ctrl.admin_q) {
177257dacad5SJay Sternberg 		dev->admin_tagset.ops = &nvme_mq_admin_ops;
177357dacad5SJay Sternberg 		dev->admin_tagset.nr_hw_queues = 1;
1774e3e9d50cSKeith Busch 
177538dabe21SKeith Busch 		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
1776dc96f938SChaitanya Kulkarni 		dev->admin_tagset.timeout = NVME_ADMIN_TIMEOUT;
1777d4ec47f1SMax Gurtovoy 		dev->admin_tagset.numa_node = dev->ctrl.numa_node;
1778d43f1ccfSChristoph Hellwig 		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1779d3484991SJens Axboe 		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
178057dacad5SJay Sternberg 		dev->admin_tagset.driver_data = dev;
178157dacad5SJay Sternberg 
178257dacad5SJay Sternberg 		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
178357dacad5SJay Sternberg 			return -ENOMEM;
178434b6c231SSagi Grimberg 		dev->ctrl.admin_tagset = &dev->admin_tagset;
178557dacad5SJay Sternberg 
17861c63dc66SChristoph Hellwig 		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
17871c63dc66SChristoph Hellwig 		if (IS_ERR(dev->ctrl.admin_q)) {
178857dacad5SJay Sternberg 			blk_mq_free_tag_set(&dev->admin_tagset);
1789da427611SSmith, Kyle Miller (Nimble Kernel) 			dev->ctrl.admin_q = NULL;
179057dacad5SJay Sternberg 			return -ENOMEM;
179157dacad5SJay Sternberg 		}
17921c63dc66SChristoph Hellwig 		if (!blk_get_queue(dev->ctrl.admin_q)) {
179357dacad5SJay Sternberg 			nvme_dev_remove_admin(dev);
17941c63dc66SChristoph Hellwig 			dev->ctrl.admin_q = NULL;
179557dacad5SJay Sternberg 			return -ENODEV;
179657dacad5SJay Sternberg 		}
179757dacad5SJay Sternberg 	} else
17986ca1d902SMing Lei 		nvme_start_admin_queue(&dev->ctrl);
179957dacad5SJay Sternberg 
180057dacad5SJay Sternberg 	return 0;
180157dacad5SJay Sternberg }
180257dacad5SJay Sternberg 
180397f6ef64SXu Yu static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
180497f6ef64SXu Yu {
180597f6ef64SXu Yu 	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
180697f6ef64SXu Yu }
180797f6ef64SXu Yu 
180897f6ef64SXu Yu static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
180997f6ef64SXu Yu {
181097f6ef64SXu Yu 	struct pci_dev *pdev = to_pci_dev(dev->dev);
181197f6ef64SXu Yu 
181297f6ef64SXu Yu 	if (size <= dev->bar_mapped_size)
181397f6ef64SXu Yu 		return 0;
181497f6ef64SXu Yu 	if (size > pci_resource_len(pdev, 0))
181597f6ef64SXu Yu 		return -ENOMEM;
181697f6ef64SXu Yu 	if (dev->bar)
181797f6ef64SXu Yu 		iounmap(dev->bar);
181897f6ef64SXu Yu 	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
181997f6ef64SXu Yu 	if (!dev->bar) {
182097f6ef64SXu Yu 		dev->bar_mapped_size = 0;
182197f6ef64SXu Yu 		return -ENOMEM;
182297f6ef64SXu Yu 	}
182397f6ef64SXu Yu 	dev->bar_mapped_size = size;
182497f6ef64SXu Yu 	dev->dbs = dev->bar + NVME_REG_DBS;
182597f6ef64SXu Yu 
182697f6ef64SXu Yu 	return 0;
182797f6ef64SXu Yu }
182897f6ef64SXu Yu 
182901ad0990SSagi Grimberg static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
183057dacad5SJay Sternberg {
183157dacad5SJay Sternberg 	int result;
183257dacad5SJay Sternberg 	u32 aqa;
183357dacad5SJay Sternberg 	struct nvme_queue *nvmeq;
183457dacad5SJay Sternberg 
183597f6ef64SXu Yu 	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
183697f6ef64SXu Yu 	if (result < 0)
183797f6ef64SXu Yu 		return result;
183897f6ef64SXu Yu 
18398ef2074dSGabriel Krisman Bertazi 	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
184020d0dfe6SSagi Grimberg 				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
184157dacad5SJay Sternberg 
18427a67cbeaSChristoph Hellwig 	if (dev->subsystem &&
18437a67cbeaSChristoph Hellwig 	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
18447a67cbeaSChristoph Hellwig 		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
184557dacad5SJay Sternberg 
1846b5b05048SSagi Grimberg 	result = nvme_disable_ctrl(&dev->ctrl);
184757dacad5SJay Sternberg 	if (result < 0)
184857dacad5SJay Sternberg 		return result;
184957dacad5SJay Sternberg 
1850a6ff7262SKeith Busch 	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1851147b27e4SSagi Grimberg 	if (result)
1852147b27e4SSagi Grimberg 		return result;
185357dacad5SJay Sternberg 
1854635333e4SMax Gurtovoy 	dev->ctrl.numa_node = dev_to_node(dev->dev);
1855635333e4SMax Gurtovoy 
1856147b27e4SSagi Grimberg 	nvmeq = &dev->queues[0];
185757dacad5SJay Sternberg 	aqa = nvmeq->q_depth - 1;
185857dacad5SJay Sternberg 	aqa |= aqa << 16;
185957dacad5SJay Sternberg 
18607a67cbeaSChristoph Hellwig 	writel(aqa, dev->bar + NVME_REG_AQA);
18617a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
18627a67cbeaSChristoph Hellwig 	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
186357dacad5SJay Sternberg 
1864c0f2f45bSSagi Grimberg 	result = nvme_enable_ctrl(&dev->ctrl);
186557dacad5SJay Sternberg 	if (result)
1866d4875622SKeith Busch 		return result;
186757dacad5SJay Sternberg 
186857dacad5SJay Sternberg 	nvmeq->cq_vector = 0;
1869161b8be2SKeith Busch 	nvme_init_queue(nvmeq, 0);
1870dca51e78SChristoph Hellwig 	result = queue_request_irq(nvmeq);
187157dacad5SJay Sternberg 	if (result) {
18727c349ddeSKeith Busch 		dev->online_queues--;
1873d4875622SKeith Busch 		return result;
187457dacad5SJay Sternberg 	}
187557dacad5SJay Sternberg 
18764e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
187757dacad5SJay Sternberg 	return result;
187857dacad5SJay Sternberg }
187957dacad5SJay Sternberg 
1880749941f2SChristoph Hellwig static int nvme_create_io_queues(struct nvme_dev *dev)
188157dacad5SJay Sternberg {
18824b04cc6aSJens Axboe 	unsigned i, max, rw_queues;
1883749941f2SChristoph Hellwig 	int ret = 0;
188457dacad5SJay Sternberg 
1885d858e5f0SSagi Grimberg 	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1886a6ff7262SKeith Busch 		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1887749941f2SChristoph Hellwig 			ret = -ENOMEM;
188857dacad5SJay Sternberg 			break;
1889749941f2SChristoph Hellwig 		}
1890749941f2SChristoph Hellwig 	}
189157dacad5SJay Sternberg 
1892d858e5f0SSagi Grimberg 	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1893e20ba6e1SChristoph Hellwig 	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1894e20ba6e1SChristoph Hellwig 		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1895e20ba6e1SChristoph Hellwig 				dev->io_queues[HCTX_TYPE_READ];
18964b04cc6aSJens Axboe 	} else {
18974b04cc6aSJens Axboe 		rw_queues = max;
18984b04cc6aSJens Axboe 	}
18994b04cc6aSJens Axboe 
1900949928c1SKeith Busch 	for (i = dev->online_queues; i <= max; i++) {
19014b04cc6aSJens Axboe 		bool polled = i > rw_queues;
19024b04cc6aSJens Axboe 
19034b04cc6aSJens Axboe 		ret = nvme_create_queue(&dev->queues[i], i, polled);
1904d4875622SKeith Busch 		if (ret)
190557dacad5SJay Sternberg 			break;
190657dacad5SJay Sternberg 	}
190757dacad5SJay Sternberg 
1908749941f2SChristoph Hellwig 	/*
1909749941f2SChristoph Hellwig 	 * Ignore failing Create SQ/CQ commands, we can continue with less
19108adb8c14SMinwoo Im 	 * than the desired amount of queues, and even a controller without
19118adb8c14SMinwoo Im 	 * I/O queues can still be used to issue admin commands.  This might
1912749941f2SChristoph Hellwig 	 * be useful to upgrade a buggy firmware for example.
1913749941f2SChristoph Hellwig 	 */
1914749941f2SChristoph Hellwig 	return ret >= 0 ? 0 : ret;
191557dacad5SJay Sternberg }
191657dacad5SJay Sternberg 
191788de4598SChristoph Hellwig static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
191857dacad5SJay Sternberg {
191988de4598SChristoph Hellwig 	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
192088de4598SChristoph Hellwig 
192188de4598SChristoph Hellwig 	return 1ULL << (12 + 4 * szu);
192288de4598SChristoph Hellwig }
192388de4598SChristoph Hellwig 
192488de4598SChristoph Hellwig static u32 nvme_cmb_size(struct nvme_dev *dev)
192588de4598SChristoph Hellwig {
192688de4598SChristoph Hellwig 	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
192788de4598SChristoph Hellwig }
192888de4598SChristoph Hellwig 
1929f65efd6dSChristoph Hellwig static void nvme_map_cmb(struct nvme_dev *dev)
193057dacad5SJay Sternberg {
193188de4598SChristoph Hellwig 	u64 size, offset;
193257dacad5SJay Sternberg 	resource_size_t bar_size;
193357dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
19348969f1f8SChristoph Hellwig 	int bar;
193557dacad5SJay Sternberg 
19369fe5c59fSKeith Busch 	if (dev->cmb_size)
19379fe5c59fSKeith Busch 		return;
19389fe5c59fSKeith Busch 
193920d3bb92SKlaus Jensen 	if (NVME_CAP_CMBS(dev->ctrl.cap))
194020d3bb92SKlaus Jensen 		writel(NVME_CMBMSC_CRE, dev->bar + NVME_REG_CMBMSC);
194120d3bb92SKlaus Jensen 
19427a67cbeaSChristoph Hellwig 	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1943f65efd6dSChristoph Hellwig 	if (!dev->cmbsz)
1944f65efd6dSChristoph Hellwig 		return;
1945202021c1SStephen Bates 	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
194657dacad5SJay Sternberg 
194788de4598SChristoph Hellwig 	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
194888de4598SChristoph Hellwig 	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
19498969f1f8SChristoph Hellwig 	bar = NVME_CMB_BIR(dev->cmbloc);
19508969f1f8SChristoph Hellwig 	bar_size = pci_resource_len(pdev, bar);
195157dacad5SJay Sternberg 
195257dacad5SJay Sternberg 	if (offset > bar_size)
1953f65efd6dSChristoph Hellwig 		return;
195457dacad5SJay Sternberg 
195557dacad5SJay Sternberg 	/*
195620d3bb92SKlaus Jensen 	 * Tell the controller about the host side address mapping the CMB,
195720d3bb92SKlaus Jensen 	 * and enable CMB decoding for the NVMe 1.4+ scheme:
195820d3bb92SKlaus Jensen 	 */
195920d3bb92SKlaus Jensen 	if (NVME_CAP_CMBS(dev->ctrl.cap)) {
196020d3bb92SKlaus Jensen 		hi_lo_writeq(NVME_CMBMSC_CRE | NVME_CMBMSC_CMSE |
196120d3bb92SKlaus Jensen 			     (pci_bus_address(pdev, bar) + offset),
196220d3bb92SKlaus Jensen 			     dev->bar + NVME_REG_CMBMSC);
196320d3bb92SKlaus Jensen 	}
196420d3bb92SKlaus Jensen 
196520d3bb92SKlaus Jensen 	/*
196657dacad5SJay Sternberg 	 * Controllers may support a CMB size larger than their BAR,
196757dacad5SJay Sternberg 	 * for example, due to being behind a bridge. Reduce the CMB to
196857dacad5SJay Sternberg 	 * the reported size of the BAR
196957dacad5SJay Sternberg 	 */
197057dacad5SJay Sternberg 	if (size > bar_size - offset)
197157dacad5SJay Sternberg 		size = bar_size - offset;
197257dacad5SJay Sternberg 
19730f238ff5SLogan Gunthorpe 	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
19740f238ff5SLogan Gunthorpe 		dev_warn(dev->ctrl.device,
19750f238ff5SLogan Gunthorpe 			 "failed to register the CMB\n");
1976f65efd6dSChristoph Hellwig 		return;
19770f238ff5SLogan Gunthorpe 	}
19780f238ff5SLogan Gunthorpe 
197957dacad5SJay Sternberg 	dev->cmb_size = size;
19800f238ff5SLogan Gunthorpe 	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
19810f238ff5SLogan Gunthorpe 
19820f238ff5SLogan Gunthorpe 	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
19830f238ff5SLogan Gunthorpe 			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
19840f238ff5SLogan Gunthorpe 		pci_p2pmem_publish(pdev, true);
198557dacad5SJay Sternberg }
198657dacad5SJay Sternberg 
198787ad72a5SChristoph Hellwig static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
198857dacad5SJay Sternberg {
19896c3c05b0SChaitanya Kulkarni 	u32 host_mem_size = dev->host_mem_size >> NVME_CTRL_PAGE_SHIFT;
19904033f35dSChristoph Hellwig 	u64 dma_addr = dev->host_mem_descs_dma;
1991f66e2804SChaitanya Kulkarni 	struct nvme_command c = { };
199287ad72a5SChristoph Hellwig 	int ret;
199387ad72a5SChristoph Hellwig 
199487ad72a5SChristoph Hellwig 	c.features.opcode	= nvme_admin_set_features;
199587ad72a5SChristoph Hellwig 	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
199687ad72a5SChristoph Hellwig 	c.features.dword11	= cpu_to_le32(bits);
19976c3c05b0SChaitanya Kulkarni 	c.features.dword12	= cpu_to_le32(host_mem_size);
199887ad72a5SChristoph Hellwig 	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
199987ad72a5SChristoph Hellwig 	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
200087ad72a5SChristoph Hellwig 	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);
200187ad72a5SChristoph Hellwig 
200287ad72a5SChristoph Hellwig 	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
200387ad72a5SChristoph Hellwig 	if (ret) {
200487ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
200587ad72a5SChristoph Hellwig 			 "failed to set host mem (err %d, flags %#x).\n",
200687ad72a5SChristoph Hellwig 			 ret, bits);
2007a5df5e79SKeith Busch 	} else
2008a5df5e79SKeith Busch 		dev->hmb = bits & NVME_HOST_MEM_ENABLE;
2009a5df5e79SKeith Busch 
201087ad72a5SChristoph Hellwig 	return ret;
201187ad72a5SChristoph Hellwig }
201287ad72a5SChristoph Hellwig 
201387ad72a5SChristoph Hellwig static void nvme_free_host_mem(struct nvme_dev *dev)
201487ad72a5SChristoph Hellwig {
201587ad72a5SChristoph Hellwig 	int i;
201687ad72a5SChristoph Hellwig 
201787ad72a5SChristoph Hellwig 	for (i = 0; i < dev->nr_host_mem_descs; i++) {
201887ad72a5SChristoph Hellwig 		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
20196c3c05b0SChaitanya Kulkarni 		size_t size = le32_to_cpu(desc->size) * NVME_CTRL_PAGE_SIZE;
202087ad72a5SChristoph Hellwig 
2021cc667f6dSLiviu Dudau 		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
2022cc667f6dSLiviu Dudau 			       le64_to_cpu(desc->addr),
2023cc667f6dSLiviu Dudau 			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
202487ad72a5SChristoph Hellwig 	}
202587ad72a5SChristoph Hellwig 
202687ad72a5SChristoph Hellwig 	kfree(dev->host_mem_desc_bufs);
202787ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = NULL;
20284033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev,
20294033f35dSChristoph Hellwig 			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
20304033f35dSChristoph Hellwig 			dev->host_mem_descs, dev->host_mem_descs_dma);
203187ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
20327e5dd57eSMinwoo Im 	dev->nr_host_mem_descs = 0;
203387ad72a5SChristoph Hellwig }
203487ad72a5SChristoph Hellwig 
203592dc6895SChristoph Hellwig static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
203692dc6895SChristoph Hellwig 		u32 chunk_size)
203787ad72a5SChristoph Hellwig {
203887ad72a5SChristoph Hellwig 	struct nvme_host_mem_buf_desc *descs;
203992dc6895SChristoph Hellwig 	u32 max_entries, len;
20404033f35dSChristoph Hellwig 	dma_addr_t descs_dma;
20412ee0e4edSDan Carpenter 	int i = 0;
204287ad72a5SChristoph Hellwig 	void **bufs;
20436fbcde66SMinwoo Im 	u64 size, tmp;
204487ad72a5SChristoph Hellwig 
204587ad72a5SChristoph Hellwig 	tmp = (preferred + chunk_size - 1);
204687ad72a5SChristoph Hellwig 	do_div(tmp, chunk_size);
204787ad72a5SChristoph Hellwig 	max_entries = tmp;
2048044a9df1SChristoph Hellwig 
2049044a9df1SChristoph Hellwig 	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
2050044a9df1SChristoph Hellwig 		max_entries = dev->ctrl.hmmaxd;
2051044a9df1SChristoph Hellwig 
2052750afb08SLuis Chamberlain 	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
20534033f35dSChristoph Hellwig 				   &descs_dma, GFP_KERNEL);
205487ad72a5SChristoph Hellwig 	if (!descs)
205587ad72a5SChristoph Hellwig 		goto out;
205687ad72a5SChristoph Hellwig 
205787ad72a5SChristoph Hellwig 	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
205887ad72a5SChristoph Hellwig 	if (!bufs)
205987ad72a5SChristoph Hellwig 		goto out_free_descs;
206087ad72a5SChristoph Hellwig 
2061244a8fe4SMinwoo Im 	for (size = 0; size < preferred && i < max_entries; size += len) {
206287ad72a5SChristoph Hellwig 		dma_addr_t dma_addr;
206387ad72a5SChristoph Hellwig 
206450cdb7c6SChristoph Hellwig 		len = min_t(u64, chunk_size, preferred - size);
206587ad72a5SChristoph Hellwig 		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
206687ad72a5SChristoph Hellwig 				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
206787ad72a5SChristoph Hellwig 		if (!bufs[i])
206887ad72a5SChristoph Hellwig 			break;
206987ad72a5SChristoph Hellwig 
207087ad72a5SChristoph Hellwig 		descs[i].addr = cpu_to_le64(dma_addr);
20716c3c05b0SChaitanya Kulkarni 		descs[i].size = cpu_to_le32(len / NVME_CTRL_PAGE_SIZE);
207287ad72a5SChristoph Hellwig 		i++;
207387ad72a5SChristoph Hellwig 	}
207487ad72a5SChristoph Hellwig 
207592dc6895SChristoph Hellwig 	if (!size)
207687ad72a5SChristoph Hellwig 		goto out_free_bufs;
207787ad72a5SChristoph Hellwig 
207887ad72a5SChristoph Hellwig 	dev->nr_host_mem_descs = i;
207987ad72a5SChristoph Hellwig 	dev->host_mem_size = size;
208087ad72a5SChristoph Hellwig 	dev->host_mem_descs = descs;
20814033f35dSChristoph Hellwig 	dev->host_mem_descs_dma = descs_dma;
208287ad72a5SChristoph Hellwig 	dev->host_mem_desc_bufs = bufs;
208387ad72a5SChristoph Hellwig 	return 0;
208487ad72a5SChristoph Hellwig 
208587ad72a5SChristoph Hellwig out_free_bufs:
208687ad72a5SChristoph Hellwig 	while (--i >= 0) {
20876c3c05b0SChaitanya Kulkarni 		size_t size = le32_to_cpu(descs[i].size) * NVME_CTRL_PAGE_SIZE;
208887ad72a5SChristoph Hellwig 
2089cc667f6dSLiviu Dudau 		dma_free_attrs(dev->dev, size, bufs[i],
2090cc667f6dSLiviu Dudau 			       le64_to_cpu(descs[i].addr),
2091cc667f6dSLiviu Dudau 			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
209287ad72a5SChristoph Hellwig 	}
209387ad72a5SChristoph Hellwig 
209487ad72a5SChristoph Hellwig 	kfree(bufs);
209587ad72a5SChristoph Hellwig out_free_descs:
20964033f35dSChristoph Hellwig 	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
20974033f35dSChristoph Hellwig 			descs_dma);
209887ad72a5SChristoph Hellwig out:
209987ad72a5SChristoph Hellwig 	dev->host_mem_descs = NULL;
210087ad72a5SChristoph Hellwig 	return -ENOMEM;
210187ad72a5SChristoph Hellwig }
210287ad72a5SChristoph Hellwig 
210392dc6895SChristoph Hellwig static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
210492dc6895SChristoph Hellwig {
21059dc54a0dSChaitanya Kulkarni 	u64 min_chunk = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
21069dc54a0dSChaitanya Kulkarni 	u64 hmminds = max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
21079dc54a0dSChaitanya Kulkarni 	u64 chunk_size;
210892dc6895SChristoph Hellwig 
210992dc6895SChristoph Hellwig 	/* start big and work our way down */
21109dc54a0dSChaitanya Kulkarni 	for (chunk_size = min_chunk; chunk_size >= hmminds; chunk_size /= 2) {
211192dc6895SChristoph Hellwig 		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
211292dc6895SChristoph Hellwig 			if (!min || dev->host_mem_size >= min)
211392dc6895SChristoph Hellwig 				return 0;
211492dc6895SChristoph Hellwig 			nvme_free_host_mem(dev);
211592dc6895SChristoph Hellwig 		}
211692dc6895SChristoph Hellwig 	}
211792dc6895SChristoph Hellwig 
211892dc6895SChristoph Hellwig 	return -ENOMEM;
211992dc6895SChristoph Hellwig }
212092dc6895SChristoph Hellwig 
21219620cfbaSChristoph Hellwig static int nvme_setup_host_mem(struct nvme_dev *dev)
212287ad72a5SChristoph Hellwig {
212387ad72a5SChristoph Hellwig 	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
212487ad72a5SChristoph Hellwig 	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
212587ad72a5SChristoph Hellwig 	u64 min = (u64)dev->ctrl.hmmin * 4096;
212687ad72a5SChristoph Hellwig 	u32 enable_bits = NVME_HOST_MEM_ENABLE;
21276fbcde66SMinwoo Im 	int ret;
212887ad72a5SChristoph Hellwig 
212987ad72a5SChristoph Hellwig 	preferred = min(preferred, max);
213087ad72a5SChristoph Hellwig 	if (min > max) {
213187ad72a5SChristoph Hellwig 		dev_warn(dev->ctrl.device,
213287ad72a5SChristoph Hellwig 			"min host memory (%lld MiB) above limit (%d MiB).\n",
213387ad72a5SChristoph Hellwig 			min >> ilog2(SZ_1M), max_host_mem_size_mb);
213487ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
21359620cfbaSChristoph Hellwig 		return 0;
213687ad72a5SChristoph Hellwig 	}
213787ad72a5SChristoph Hellwig 
213887ad72a5SChristoph Hellwig 	/*
213987ad72a5SChristoph Hellwig 	 * If we already have a buffer allocated check if we can reuse it.
214087ad72a5SChristoph Hellwig 	 */
214187ad72a5SChristoph Hellwig 	if (dev->host_mem_descs) {
214287ad72a5SChristoph Hellwig 		if (dev->host_mem_size >= min)
214387ad72a5SChristoph Hellwig 			enable_bits |= NVME_HOST_MEM_RETURN;
214487ad72a5SChristoph Hellwig 		else
214587ad72a5SChristoph Hellwig 			nvme_free_host_mem(dev);
214687ad72a5SChristoph Hellwig 	}
214787ad72a5SChristoph Hellwig 
214887ad72a5SChristoph Hellwig 	if (!dev->host_mem_descs) {
214992dc6895SChristoph Hellwig 		if (nvme_alloc_host_mem(dev, min, preferred)) {
215092dc6895SChristoph Hellwig 			dev_warn(dev->ctrl.device,
215192dc6895SChristoph Hellwig 				"failed to allocate host memory buffer.\n");
21529620cfbaSChristoph Hellwig 			return 0; /* controller must work without HMB */
215387ad72a5SChristoph Hellwig 		}
215487ad72a5SChristoph Hellwig 
215592dc6895SChristoph Hellwig 		dev_info(dev->ctrl.device,
215692dc6895SChristoph Hellwig 			"allocated %lld MiB host memory buffer.\n",
215792dc6895SChristoph Hellwig 			dev->host_mem_size >> ilog2(SZ_1M));
215892dc6895SChristoph Hellwig 	}
215992dc6895SChristoph Hellwig 
21609620cfbaSChristoph Hellwig 	ret = nvme_set_host_mem(dev, enable_bits);
21619620cfbaSChristoph Hellwig 	if (ret)
216287ad72a5SChristoph Hellwig 		nvme_free_host_mem(dev);
21639620cfbaSChristoph Hellwig 	return ret;
216457dacad5SJay Sternberg }
216557dacad5SJay Sternberg 
21660521905eSKeith Busch static ssize_t cmb_show(struct device *dev, struct device_attribute *attr,
21670521905eSKeith Busch 		char *buf)
21680521905eSKeith Busch {
21690521905eSKeith Busch 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
21700521905eSKeith Busch 
21710521905eSKeith Busch 	return sysfs_emit(buf, "cmbloc : x%08x\ncmbsz  : x%08x\n",
21720521905eSKeith Busch 		       ndev->cmbloc, ndev->cmbsz);
21730521905eSKeith Busch }
21740521905eSKeith Busch static DEVICE_ATTR_RO(cmb);
21750521905eSKeith Busch 
21761751e97aSKeith Busch static ssize_t cmbloc_show(struct device *dev, struct device_attribute *attr,
21771751e97aSKeith Busch 		char *buf)
21781751e97aSKeith Busch {
21791751e97aSKeith Busch 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
21801751e97aSKeith Busch 
21811751e97aSKeith Busch 	return sysfs_emit(buf, "%u\n", ndev->cmbloc);
21821751e97aSKeith Busch }
21831751e97aSKeith Busch static DEVICE_ATTR_RO(cmbloc);
21841751e97aSKeith Busch 
21851751e97aSKeith Busch static ssize_t cmbsz_show(struct device *dev, struct device_attribute *attr,
21861751e97aSKeith Busch 		char *buf)
21871751e97aSKeith Busch {
21881751e97aSKeith Busch 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
21891751e97aSKeith Busch 
21901751e97aSKeith Busch 	return sysfs_emit(buf, "%u\n", ndev->cmbsz);
21911751e97aSKeith Busch }
21921751e97aSKeith Busch static DEVICE_ATTR_RO(cmbsz);
21931751e97aSKeith Busch 
2194a5df5e79SKeith Busch static ssize_t hmb_show(struct device *dev, struct device_attribute *attr,
2195a5df5e79SKeith Busch 			char *buf)
2196a5df5e79SKeith Busch {
2197a5df5e79SKeith Busch 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2198a5df5e79SKeith Busch 
2199a5df5e79SKeith Busch 	return sysfs_emit(buf, "%d\n", ndev->hmb);
2200a5df5e79SKeith Busch }
2201a5df5e79SKeith Busch 
2202a5df5e79SKeith Busch static ssize_t hmb_store(struct device *dev, struct device_attribute *attr,
2203a5df5e79SKeith Busch 			 const char *buf, size_t count)
2204a5df5e79SKeith Busch {
2205a5df5e79SKeith Busch 	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
2206a5df5e79SKeith Busch 	bool new;
2207a5df5e79SKeith Busch 	int ret;
2208a5df5e79SKeith Busch 
2209a5df5e79SKeith Busch 	if (strtobool(buf, &new) < 0)
2210a5df5e79SKeith Busch 		return -EINVAL;
2211a5df5e79SKeith Busch 
2212a5df5e79SKeith Busch 	if (new == ndev->hmb)
2213a5df5e79SKeith Busch 		return count;
2214a5df5e79SKeith Busch 
2215a5df5e79SKeith Busch 	if (new) {
2216a5df5e79SKeith Busch 		ret = nvme_setup_host_mem(ndev);
2217a5df5e79SKeith Busch 	} else {
2218a5df5e79SKeith Busch 		ret = nvme_set_host_mem(ndev, 0);
2219a5df5e79SKeith Busch 		if (!ret)
2220a5df5e79SKeith Busch 			nvme_free_host_mem(ndev);
2221a5df5e79SKeith Busch 	}
2222a5df5e79SKeith Busch 
2223a5df5e79SKeith Busch 	if (ret < 0)
2224a5df5e79SKeith Busch 		return ret;
2225a5df5e79SKeith Busch 
2226a5df5e79SKeith Busch 	return count;
2227a5df5e79SKeith Busch }
2228a5df5e79SKeith Busch static DEVICE_ATTR_RW(hmb);
2229a5df5e79SKeith Busch 
22300521905eSKeith Busch static umode_t nvme_pci_attrs_are_visible(struct kobject *kobj,
22310521905eSKeith Busch 		struct attribute *a, int n)
22320521905eSKeith Busch {
22330521905eSKeith Busch 	struct nvme_ctrl *ctrl =
22340521905eSKeith Busch 		dev_get_drvdata(container_of(kobj, struct device, kobj));
22350521905eSKeith Busch 	struct nvme_dev *dev = to_nvme_dev(ctrl);
22360521905eSKeith Busch 
22371751e97aSKeith Busch 	if (a == &dev_attr_cmb.attr ||
22381751e97aSKeith Busch 	    a == &dev_attr_cmbloc.attr ||
22391751e97aSKeith Busch 	    a == &dev_attr_cmbsz.attr) {
22401751e97aSKeith Busch 	    	if (!dev->cmbsz)
22410521905eSKeith Busch 			return 0;
22421751e97aSKeith Busch 	}
2243a5df5e79SKeith Busch 	if (a == &dev_attr_hmb.attr && !ctrl->hmpre)
2244a5df5e79SKeith Busch 		return 0;
2245a5df5e79SKeith Busch 
22460521905eSKeith Busch 	return a->mode;
22470521905eSKeith Busch }
22480521905eSKeith Busch 
22490521905eSKeith Busch static struct attribute *nvme_pci_attrs[] = {
22500521905eSKeith Busch 	&dev_attr_cmb.attr,
22511751e97aSKeith Busch 	&dev_attr_cmbloc.attr,
22521751e97aSKeith Busch 	&dev_attr_cmbsz.attr,
2253a5df5e79SKeith Busch 	&dev_attr_hmb.attr,
22540521905eSKeith Busch 	NULL,
22550521905eSKeith Busch };
22560521905eSKeith Busch 
22570521905eSKeith Busch static const struct attribute_group nvme_pci_attr_group = {
22580521905eSKeith Busch 	.attrs		= nvme_pci_attrs,
22590521905eSKeith Busch 	.is_visible	= nvme_pci_attrs_are_visible,
22600521905eSKeith Busch };
22610521905eSKeith Busch 
2262612b7286SMing Lei /*
2263612b7286SMing Lei  * nirqs is the number of interrupts available for write and read
2264612b7286SMing Lei  * queues. The core already reserved an interrupt for the admin queue.
2265612b7286SMing Lei  */
2266612b7286SMing Lei static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
22673b6592f7SJens Axboe {
2268612b7286SMing Lei 	struct nvme_dev *dev = affd->priv;
22692a5bcfddSWeiping Zhang 	unsigned int nr_read_queues, nr_write_queues = dev->nr_write_queues;
2270c45b1fa2SMing Lei 
22713b6592f7SJens Axboe 	/*
2272ee0d96d3SBaolin Wang 	 * If there is no interrupt available for queues, ensure that
2273612b7286SMing Lei 	 * the default queue is set to 1. The affinity set size is
2274612b7286SMing Lei 	 * also set to one, but the irq core ignores it for this case.
2275612b7286SMing Lei 	 *
2276612b7286SMing Lei 	 * If only one interrupt is available or 'write_queue' == 0, combine
2277612b7286SMing Lei 	 * write and read queues.
2278612b7286SMing Lei 	 *
2279612b7286SMing Lei 	 * If 'write_queues' > 0, ensure it leaves room for at least one read
2280612b7286SMing Lei 	 * queue.
22813b6592f7SJens Axboe 	 */
2282612b7286SMing Lei 	if (!nrirqs) {
2283612b7286SMing Lei 		nrirqs = 1;
2284612b7286SMing Lei 		nr_read_queues = 0;
22852a5bcfddSWeiping Zhang 	} else if (nrirqs == 1 || !nr_write_queues) {
2286612b7286SMing Lei 		nr_read_queues = 0;
22872a5bcfddSWeiping Zhang 	} else if (nr_write_queues >= nrirqs) {
2288612b7286SMing Lei 		nr_read_queues = 1;
22893b6592f7SJens Axboe 	} else {
22902a5bcfddSWeiping Zhang 		nr_read_queues = nrirqs - nr_write_queues;
22913b6592f7SJens Axboe 	}
2292612b7286SMing Lei 
2293612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2294612b7286SMing Lei 	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2295612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2296612b7286SMing Lei 	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2297612b7286SMing Lei 	affd->nr_sets = nr_read_queues ? 2 : 1;
22983b6592f7SJens Axboe }
22993b6592f7SJens Axboe 
23006451fe73SJens Axboe static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
23013b6592f7SJens Axboe {
23023b6592f7SJens Axboe 	struct pci_dev *pdev = to_pci_dev(dev->dev);
23033b6592f7SJens Axboe 	struct irq_affinity affd = {
23043b6592f7SJens Axboe 		.pre_vectors	= 1,
2305612b7286SMing Lei 		.calc_sets	= nvme_calc_irq_sets,
2306612b7286SMing Lei 		.priv		= dev,
23073b6592f7SJens Axboe 	};
230821cc2f3fSJeffle Xu 	unsigned int irq_queues, poll_queues;
23096451fe73SJens Axboe 
23106451fe73SJens Axboe 	/*
231121cc2f3fSJeffle Xu 	 * Poll queues don't need interrupts, but we need at least one I/O queue
231221cc2f3fSJeffle Xu 	 * left over for non-polled I/O.
23136451fe73SJens Axboe 	 */
231421cc2f3fSJeffle Xu 	poll_queues = min(dev->nr_poll_queues, nr_io_queues - 1);
231521cc2f3fSJeffle Xu 	dev->io_queues[HCTX_TYPE_POLL] = poll_queues;
23163b6592f7SJens Axboe 
231721cc2f3fSJeffle Xu 	/*
231821cc2f3fSJeffle Xu 	 * Initialize for the single interrupt case, will be updated in
231921cc2f3fSJeffle Xu 	 * nvme_calc_irq_sets().
232021cc2f3fSJeffle Xu 	 */
2321612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2322612b7286SMing Lei 	dev->io_queues[HCTX_TYPE_READ] = 0;
23233b6592f7SJens Axboe 
232466341331SBenjamin Herrenschmidt 	/*
232521cc2f3fSJeffle Xu 	 * We need interrupts for the admin queue and each non-polled I/O queue,
232621cc2f3fSJeffle Xu 	 * but some Apple controllers require all queues to use the first
232721cc2f3fSJeffle Xu 	 * vector.
232866341331SBenjamin Herrenschmidt 	 */
232966341331SBenjamin Herrenschmidt 	irq_queues = 1;
233021cc2f3fSJeffle Xu 	if (!(dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR))
233121cc2f3fSJeffle Xu 		irq_queues += (nr_io_queues - poll_queues);
2332612b7286SMing Lei 	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
23333b6592f7SJens Axboe 			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
23343b6592f7SJens Axboe }
23353b6592f7SJens Axboe 
23368fae268bSKeith Busch static void nvme_disable_io_queues(struct nvme_dev *dev)
23378fae268bSKeith Busch {
23388fae268bSKeith Busch 	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
23398fae268bSKeith Busch 		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
23408fae268bSKeith Busch }
23418fae268bSKeith Busch 
23422a5bcfddSWeiping Zhang static unsigned int nvme_max_io_queues(struct nvme_dev *dev)
23432a5bcfddSWeiping Zhang {
2344e3aef095SNiklas Schnelle 	/*
2345e3aef095SNiklas Schnelle 	 * If tags are shared with admin queue (Apple bug), then
2346e3aef095SNiklas Schnelle 	 * make sure we only use one IO queue.
2347e3aef095SNiklas Schnelle 	 */
2348e3aef095SNiklas Schnelle 	if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2349e3aef095SNiklas Schnelle 		return 1;
23502a5bcfddSWeiping Zhang 	return num_possible_cpus() + dev->nr_write_queues + dev->nr_poll_queues;
23512a5bcfddSWeiping Zhang }
23522a5bcfddSWeiping Zhang 
235357dacad5SJay Sternberg static int nvme_setup_io_queues(struct nvme_dev *dev)
235457dacad5SJay Sternberg {
2355147b27e4SSagi Grimberg 	struct nvme_queue *adminq = &dev->queues[0];
235657dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
23572a5bcfddSWeiping Zhang 	unsigned int nr_io_queues;
235897f6ef64SXu Yu 	unsigned long size;
23592a5bcfddSWeiping Zhang 	int result;
236057dacad5SJay Sternberg 
23612a5bcfddSWeiping Zhang 	/*
23622a5bcfddSWeiping Zhang 	 * Sample the module parameters once at reset time so that we have
23632a5bcfddSWeiping Zhang 	 * stable values to work with.
23642a5bcfddSWeiping Zhang 	 */
23652a5bcfddSWeiping Zhang 	dev->nr_write_queues = write_queues;
23662a5bcfddSWeiping Zhang 	dev->nr_poll_queues = poll_queues;
2367d38e9f04SBenjamin Herrenschmidt 
2368ff4e5fbaSNiklas Schnelle 	nr_io_queues = dev->nr_allocated_queues - 1;
23699a0be7abSChristoph Hellwig 	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
23709a0be7abSChristoph Hellwig 	if (result < 0)
237157dacad5SJay Sternberg 		return result;
23729a0be7abSChristoph Hellwig 
2373f5fa90dcSChristoph Hellwig 	if (nr_io_queues == 0)
2374a5229050SKeith Busch 		return 0;
237557dacad5SJay Sternberg 
2376e4b9852aSCasey Chen 	/*
2377e4b9852aSCasey Chen 	 * Free IRQ resources as soon as NVMEQ_ENABLED bit transitions
2378e4b9852aSCasey Chen 	 * from set to unset. If there is a window to it is truely freed,
2379e4b9852aSCasey Chen 	 * pci_free_irq_vectors() jumping into this window will crash.
2380e4b9852aSCasey Chen 	 * And take lock to avoid racing with pci_free_irq_vectors() in
2381e4b9852aSCasey Chen 	 * nvme_dev_disable() path.
2382e4b9852aSCasey Chen 	 */
2383e4b9852aSCasey Chen 	result = nvme_setup_io_queues_trylock(dev);
2384e4b9852aSCasey Chen 	if (result)
2385e4b9852aSCasey Chen 		return result;
2386e4b9852aSCasey Chen 	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
2387e4b9852aSCasey Chen 		pci_free_irq(pdev, 0, adminq);
23884e224106SChristoph Hellwig 
23890f238ff5SLogan Gunthorpe 	if (dev->cmb_use_sqes) {
239057dacad5SJay Sternberg 		result = nvme_cmb_qdepth(dev, nr_io_queues,
239157dacad5SJay Sternberg 				sizeof(struct nvme_command));
239257dacad5SJay Sternberg 		if (result > 0)
239357dacad5SJay Sternberg 			dev->q_depth = result;
239457dacad5SJay Sternberg 		else
23950f238ff5SLogan Gunthorpe 			dev->cmb_use_sqes = false;
239657dacad5SJay Sternberg 	}
239757dacad5SJay Sternberg 
239857dacad5SJay Sternberg 	do {
239997f6ef64SXu Yu 		size = db_bar_size(dev, nr_io_queues);
240097f6ef64SXu Yu 		result = nvme_remap_bar(dev, size);
240197f6ef64SXu Yu 		if (!result)
240257dacad5SJay Sternberg 			break;
2403e4b9852aSCasey Chen 		if (!--nr_io_queues) {
2404e4b9852aSCasey Chen 			result = -ENOMEM;
2405e4b9852aSCasey Chen 			goto out_unlock;
2406e4b9852aSCasey Chen 		}
240757dacad5SJay Sternberg 	} while (1);
240857dacad5SJay Sternberg 	adminq->q_db = dev->dbs;
240957dacad5SJay Sternberg 
24108fae268bSKeith Busch  retry:
241157dacad5SJay Sternberg 	/* Deregister the admin queue's interrupt */
2412e4b9852aSCasey Chen 	if (test_and_clear_bit(NVMEQ_ENABLED, &adminq->flags))
24130ff199cbSChristoph Hellwig 		pci_free_irq(pdev, 0, adminq);
241457dacad5SJay Sternberg 
241557dacad5SJay Sternberg 	/*
241657dacad5SJay Sternberg 	 * If we enable msix early due to not intx, disable it again before
241757dacad5SJay Sternberg 	 * setting up the full range we need.
241857dacad5SJay Sternberg 	 */
2419dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
24203b6592f7SJens Axboe 
24213b6592f7SJens Axboe 	result = nvme_setup_irqs(dev, nr_io_queues);
2422e4b9852aSCasey Chen 	if (result <= 0) {
2423e4b9852aSCasey Chen 		result = -EIO;
2424e4b9852aSCasey Chen 		goto out_unlock;
2425e4b9852aSCasey Chen 	}
24263b6592f7SJens Axboe 
242722b55601SKeith Busch 	dev->num_vecs = result;
24284b04cc6aSJens Axboe 	result = max(result - 1, 1);
2429e20ba6e1SChristoph Hellwig 	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
243057dacad5SJay Sternberg 
243157dacad5SJay Sternberg 	/*
243257dacad5SJay Sternberg 	 * Should investigate if there's a performance win from allocating
243357dacad5SJay Sternberg 	 * more queues than interrupt vectors; it might allow the submission
243457dacad5SJay Sternberg 	 * path to scale better, even if the receive path is limited by the
243557dacad5SJay Sternberg 	 * number of interrupts.
243657dacad5SJay Sternberg 	 */
2437dca51e78SChristoph Hellwig 	result = queue_request_irq(adminq);
24387c349ddeSKeith Busch 	if (result)
2439e4b9852aSCasey Chen 		goto out_unlock;
24404e224106SChristoph Hellwig 	set_bit(NVMEQ_ENABLED, &adminq->flags);
2441e4b9852aSCasey Chen 	mutex_unlock(&dev->shutdown_lock);
24428fae268bSKeith Busch 
24438fae268bSKeith Busch 	result = nvme_create_io_queues(dev);
24448fae268bSKeith Busch 	if (result || dev->online_queues < 2)
24458fae268bSKeith Busch 		return result;
24468fae268bSKeith Busch 
24478fae268bSKeith Busch 	if (dev->online_queues - 1 < dev->max_qid) {
24488fae268bSKeith Busch 		nr_io_queues = dev->online_queues - 1;
24498fae268bSKeith Busch 		nvme_disable_io_queues(dev);
2450e4b9852aSCasey Chen 		result = nvme_setup_io_queues_trylock(dev);
2451e4b9852aSCasey Chen 		if (result)
2452e4b9852aSCasey Chen 			return result;
24538fae268bSKeith Busch 		nvme_suspend_io_queues(dev);
24548fae268bSKeith Busch 		goto retry;
24558fae268bSKeith Busch 	}
24568fae268bSKeith Busch 	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
24578fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_DEFAULT],
24588fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_READ],
24598fae268bSKeith Busch 					dev->io_queues[HCTX_TYPE_POLL]);
24608fae268bSKeith Busch 	return 0;
2461e4b9852aSCasey Chen out_unlock:
2462e4b9852aSCasey Chen 	mutex_unlock(&dev->shutdown_lock);
2463e4b9852aSCasey Chen 	return result;
246457dacad5SJay Sternberg }
246557dacad5SJay Sternberg 
24662a842acaSChristoph Hellwig static void nvme_del_queue_end(struct request *req, blk_status_t error)
2467db3cbfffSKeith Busch {
2468db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
2469db3cbfffSKeith Busch 
2470db3cbfffSKeith Busch 	blk_mq_free_request(req);
2471d1ed6aa1SChristoph Hellwig 	complete(&nvmeq->delete_done);
2472db3cbfffSKeith Busch }
2473db3cbfffSKeith Busch 
24742a842acaSChristoph Hellwig static void nvme_del_cq_end(struct request *req, blk_status_t error)
2475db3cbfffSKeith Busch {
2476db3cbfffSKeith Busch 	struct nvme_queue *nvmeq = req->end_io_data;
2477db3cbfffSKeith Busch 
2478d1ed6aa1SChristoph Hellwig 	if (error)
2479d1ed6aa1SChristoph Hellwig 		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
2480db3cbfffSKeith Busch 
2481db3cbfffSKeith Busch 	nvme_del_queue_end(req, error);
2482db3cbfffSKeith Busch }
2483db3cbfffSKeith Busch 
2484db3cbfffSKeith Busch static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2485db3cbfffSKeith Busch {
2486db3cbfffSKeith Busch 	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2487db3cbfffSKeith Busch 	struct request *req;
2488f66e2804SChaitanya Kulkarni 	struct nvme_command cmd = { };
2489db3cbfffSKeith Busch 
2490db3cbfffSKeith Busch 	cmd.delete_queue.opcode = opcode;
2491db3cbfffSKeith Busch 	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2492db3cbfffSKeith Busch 
2493e559398fSChristoph Hellwig 	req = blk_mq_alloc_request(q, nvme_req_op(&cmd), BLK_MQ_REQ_NOWAIT);
2494db3cbfffSKeith Busch 	if (IS_ERR(req))
2495db3cbfffSKeith Busch 		return PTR_ERR(req);
2496e559398fSChristoph Hellwig 	nvme_init_request(req, &cmd);
2497db3cbfffSKeith Busch 
2498e2e53086SChristoph Hellwig 	if (opcode == nvme_admin_delete_cq)
2499e2e53086SChristoph Hellwig 		req->end_io = nvme_del_cq_end;
2500e2e53086SChristoph Hellwig 	else
2501e2e53086SChristoph Hellwig 		req->end_io = nvme_del_queue_end;
2502db3cbfffSKeith Busch 	req->end_io_data = nvmeq;
2503db3cbfffSKeith Busch 
2504d1ed6aa1SChristoph Hellwig 	init_completion(&nvmeq->delete_done);
2505128126a7SChaitanya Kulkarni 	req->rq_flags |= RQF_QUIET;
2506e2e53086SChristoph Hellwig 	blk_execute_rq_nowait(req, false);
2507db3cbfffSKeith Busch 	return 0;
2508db3cbfffSKeith Busch }
2509db3cbfffSKeith Busch 
25108fae268bSKeith Busch static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
2511db3cbfffSKeith Busch {
25125271edd4SChristoph Hellwig 	int nr_queues = dev->online_queues - 1, sent = 0;
2513db3cbfffSKeith Busch 	unsigned long timeout;
2514db3cbfffSKeith Busch 
2515db3cbfffSKeith Busch  retry:
2516dc96f938SChaitanya Kulkarni 	timeout = NVME_ADMIN_TIMEOUT;
25175271edd4SChristoph Hellwig 	while (nr_queues > 0) {
25185271edd4SChristoph Hellwig 		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2519db3cbfffSKeith Busch 			break;
25205271edd4SChristoph Hellwig 		nr_queues--;
25215271edd4SChristoph Hellwig 		sent++;
25225271edd4SChristoph Hellwig 	}
2523d1ed6aa1SChristoph Hellwig 	while (sent) {
2524d1ed6aa1SChristoph Hellwig 		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2525d1ed6aa1SChristoph Hellwig 
2526d1ed6aa1SChristoph Hellwig 		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
25275271edd4SChristoph Hellwig 				timeout);
2528db3cbfffSKeith Busch 		if (timeout == 0)
25295271edd4SChristoph Hellwig 			return false;
2530d1ed6aa1SChristoph Hellwig 
2531d1ed6aa1SChristoph Hellwig 		sent--;
25325271edd4SChristoph Hellwig 		if (nr_queues)
2533db3cbfffSKeith Busch 			goto retry;
2534db3cbfffSKeith Busch 	}
25355271edd4SChristoph Hellwig 	return true;
2536db3cbfffSKeith Busch }
2537db3cbfffSKeith Busch 
25385d02a5c1SKeith Busch static void nvme_dev_add(struct nvme_dev *dev)
253957dacad5SJay Sternberg {
25402b1b7e78SJianchao Wang 	int ret;
25412b1b7e78SJianchao Wang 
25425bae7f73SChristoph Hellwig 	if (!dev->ctrl.tagset) {
2543c6d962aeSChristoph Hellwig 		dev->tagset.ops = &nvme_mq_ops;
254457dacad5SJay Sternberg 		dev->tagset.nr_hw_queues = dev->online_queues - 1;
25458fe34be1Syangerkun 		dev->tagset.nr_maps = 2; /* default + read */
2546ed92ad37SChristoph Hellwig 		if (dev->io_queues[HCTX_TYPE_POLL])
2547ed92ad37SChristoph Hellwig 			dev->tagset.nr_maps++;
254857dacad5SJay Sternberg 		dev->tagset.timeout = NVME_IO_TIMEOUT;
2549d4ec47f1SMax Gurtovoy 		dev->tagset.numa_node = dev->ctrl.numa_node;
255061f3b896SChaitanya Kulkarni 		dev->tagset.queue_depth = min_t(unsigned int, dev->q_depth,
255161f3b896SChaitanya Kulkarni 						BLK_MQ_MAX_DEPTH) - 1;
2552d43f1ccfSChristoph Hellwig 		dev->tagset.cmd_size = sizeof(struct nvme_iod);
255357dacad5SJay Sternberg 		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
255457dacad5SJay Sternberg 		dev->tagset.driver_data = dev;
255557dacad5SJay Sternberg 
2556d38e9f04SBenjamin Herrenschmidt 		/*
2557d38e9f04SBenjamin Herrenschmidt 		 * Some Apple controllers requires tags to be unique
2558d38e9f04SBenjamin Herrenschmidt 		 * across admin and IO queue, so reserve the first 32
2559d38e9f04SBenjamin Herrenschmidt 		 * tags of the IO queue.
2560d38e9f04SBenjamin Herrenschmidt 		 */
2561d38e9f04SBenjamin Herrenschmidt 		if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2562d38e9f04SBenjamin Herrenschmidt 			dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2563d38e9f04SBenjamin Herrenschmidt 
25642b1b7e78SJianchao Wang 		ret = blk_mq_alloc_tag_set(&dev->tagset);
25652b1b7e78SJianchao Wang 		if (ret) {
25662b1b7e78SJianchao Wang 			dev_warn(dev->ctrl.device,
25672b1b7e78SJianchao Wang 				"IO queues tagset allocation failed %d\n", ret);
25685d02a5c1SKeith Busch 			return;
25692b1b7e78SJianchao Wang 		}
25705bae7f73SChristoph Hellwig 		dev->ctrl.tagset = &dev->tagset;
2571949928c1SKeith Busch 	} else {
2572949928c1SKeith Busch 		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2573949928c1SKeith Busch 
2574949928c1SKeith Busch 		/* Free previously allocated queues that are no longer usable */
2575949928c1SKeith Busch 		nvme_free_queues(dev, dev->online_queues);
257657dacad5SJay Sternberg 	}
2577949928c1SKeith Busch 
2578e8fd41bbSMaxim Levitsky 	nvme_dbbuf_set(dev);
257957dacad5SJay Sternberg }
258057dacad5SJay Sternberg 
2581b00a726aSKeith Busch static int nvme_pci_enable(struct nvme_dev *dev)
258257dacad5SJay Sternberg {
2583b00a726aSKeith Busch 	int result = -ENOMEM;
258457dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
25854bdf2603SFilippo Sironi 	int dma_address_bits = 64;
258657dacad5SJay Sternberg 
258757dacad5SJay Sternberg 	if (pci_enable_device_mem(pdev))
258857dacad5SJay Sternberg 		return result;
258957dacad5SJay Sternberg 
259057dacad5SJay Sternberg 	pci_set_master(pdev);
259157dacad5SJay Sternberg 
25924bdf2603SFilippo Sironi 	if (dev->ctrl.quirks & NVME_QUIRK_DMA_ADDRESS_BITS_48)
25934bdf2603SFilippo Sironi 		dma_address_bits = 48;
25944bdf2603SFilippo Sironi 	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(dma_address_bits)))
259557dacad5SJay Sternberg 		goto disable;
259657dacad5SJay Sternberg 
25977a67cbeaSChristoph Hellwig 	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
259857dacad5SJay Sternberg 		result = -ENODEV;
2599b00a726aSKeith Busch 		goto disable;
260057dacad5SJay Sternberg 	}
260157dacad5SJay Sternberg 
260257dacad5SJay Sternberg 	/*
2603a5229050SKeith Busch 	 * Some devices and/or platforms don't advertise or work with INTx
2604a5229050SKeith Busch 	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2605a5229050SKeith Busch 	 * adjust this later.
260657dacad5SJay Sternberg 	 */
2607dca51e78SChristoph Hellwig 	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2608dca51e78SChristoph Hellwig 	if (result < 0)
2609dca51e78SChristoph Hellwig 		return result;
261057dacad5SJay Sternberg 
261120d0dfe6SSagi Grimberg 	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
26127a67cbeaSChristoph Hellwig 
26137442ddceSJohn Garry 	dev->q_depth = min_t(u32, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2614b27c1e68Sweiping zhang 				io_queue_depth);
2615aa22c8e6SSagi Grimberg 	dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
261620d0dfe6SSagi Grimberg 	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
26177a67cbeaSChristoph Hellwig 	dev->dbs = dev->bar + 4096;
26181f390c1fSStephan Günther 
26191f390c1fSStephan Günther 	/*
262066341331SBenjamin Herrenschmidt 	 * Some Apple controllers require a non-standard SQE size.
262166341331SBenjamin Herrenschmidt 	 * Interestingly they also seem to ignore the CC:IOSQES register
262266341331SBenjamin Herrenschmidt 	 * so we don't bother updating it here.
262366341331SBenjamin Herrenschmidt 	 */
262466341331SBenjamin Herrenschmidt 	if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
262566341331SBenjamin Herrenschmidt 		dev->io_sqes = 7;
262666341331SBenjamin Herrenschmidt 	else
2627c1e0cc7eSBenjamin Herrenschmidt 		dev->io_sqes = NVME_NVM_IOSQES;
26281f390c1fSStephan Günther 
26291f390c1fSStephan Günther 	/*
26301f390c1fSStephan Günther 	 * Temporary fix for the Apple controller found in the MacBook8,1 and
26311f390c1fSStephan Günther 	 * some MacBook7,1 to avoid controller resets and data loss.
26321f390c1fSStephan Günther 	 */
26331f390c1fSStephan Günther 	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
26341f390c1fSStephan Günther 		dev->q_depth = 2;
26359bdcfb10SChristoph Hellwig 		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
26369bdcfb10SChristoph Hellwig 			"set queue depth=%u to work around controller resets\n",
26371f390c1fSStephan Günther 			dev->q_depth);
2638d554b5e1SMartin K. Petersen 	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2639d554b5e1SMartin K. Petersen 		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
264020d0dfe6SSagi Grimberg 		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2641d554b5e1SMartin K. Petersen 		dev->q_depth = 64;
2642d554b5e1SMartin K. Petersen 		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2643d554b5e1SMartin K. Petersen                         "set queue depth=%u\n", dev->q_depth);
26441f390c1fSStephan Günther 	}
26451f390c1fSStephan Günther 
2646d38e9f04SBenjamin Herrenschmidt 	/*
2647d38e9f04SBenjamin Herrenschmidt 	 * Controllers with the shared tags quirk need the IO queue to be
2648d38e9f04SBenjamin Herrenschmidt 	 * big enough so that we get 32 tags for the admin queue
2649d38e9f04SBenjamin Herrenschmidt 	 */
2650d38e9f04SBenjamin Herrenschmidt 	if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2651d38e9f04SBenjamin Herrenschmidt 	    (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2652d38e9f04SBenjamin Herrenschmidt 		dev->q_depth = NVME_AQ_DEPTH + 2;
2653d38e9f04SBenjamin Herrenschmidt 		dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2654d38e9f04SBenjamin Herrenschmidt 			 dev->q_depth);
2655d38e9f04SBenjamin Herrenschmidt 	}
2656d38e9f04SBenjamin Herrenschmidt 
2657d38e9f04SBenjamin Herrenschmidt 
2658f65efd6dSChristoph Hellwig 	nvme_map_cmb(dev);
2659202021c1SStephen Bates 
2660a0a3408eSKeith Busch 	pci_enable_pcie_error_reporting(pdev);
2661a0a3408eSKeith Busch 	pci_save_state(pdev);
266257dacad5SJay Sternberg 	return 0;
266357dacad5SJay Sternberg 
266457dacad5SJay Sternberg  disable:
266557dacad5SJay Sternberg 	pci_disable_device(pdev);
266657dacad5SJay Sternberg 	return result;
266757dacad5SJay Sternberg }
266857dacad5SJay Sternberg 
266957dacad5SJay Sternberg static void nvme_dev_unmap(struct nvme_dev *dev)
267057dacad5SJay Sternberg {
2671b00a726aSKeith Busch 	if (dev->bar)
2672b00a726aSKeith Busch 		iounmap(dev->bar);
2673a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(to_pci_dev(dev->dev));
2674b00a726aSKeith Busch }
2675b00a726aSKeith Busch 
2676b00a726aSKeith Busch static void nvme_pci_disable(struct nvme_dev *dev)
2677b00a726aSKeith Busch {
267857dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
267957dacad5SJay Sternberg 
2680dca51e78SChristoph Hellwig 	pci_free_irq_vectors(pdev);
268157dacad5SJay Sternberg 
2682a0a3408eSKeith Busch 	if (pci_is_enabled(pdev)) {
2683a0a3408eSKeith Busch 		pci_disable_pcie_error_reporting(pdev);
268457dacad5SJay Sternberg 		pci_disable_device(pdev);
268557dacad5SJay Sternberg 	}
2686a0a3408eSKeith Busch }
268757dacad5SJay Sternberg 
2688a5cdb68cSKeith Busch static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
268957dacad5SJay Sternberg {
2690e43269e6SKeith Busch 	bool dead = true, freeze = false;
2691302ad8ccSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
269257dacad5SJay Sternberg 
269377bf25eaSKeith Busch 	mutex_lock(&dev->shutdown_lock);
2694081f5e75SKeith Busch 	if (pci_is_enabled(pdev)) {
2695081f5e75SKeith Busch 		u32 csts;
2696081f5e75SKeith Busch 
2697081f5e75SKeith Busch 		if (pci_device_is_present(pdev))
2698081f5e75SKeith Busch 			csts = readl(dev->bar + NVME_REG_CSTS);
2699081f5e75SKeith Busch 		else
2700081f5e75SKeith Busch 			csts = ~0;
2701302ad8ccSKeith Busch 
2702ebef7368SKeith Busch 		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2703e43269e6SKeith Busch 		    dev->ctrl.state == NVME_CTRL_RESETTING) {
2704e43269e6SKeith Busch 			freeze = true;
2705302ad8ccSKeith Busch 			nvme_start_freeze(&dev->ctrl);
2706e43269e6SKeith Busch 		}
2707302ad8ccSKeith Busch 		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2708302ad8ccSKeith Busch 			pdev->error_state  != pci_channel_io_normal);
270957dacad5SJay Sternberg 	}
2710c21377f8SGabriel Krisman Bertazi 
2711302ad8ccSKeith Busch 	/*
2712302ad8ccSKeith Busch 	 * Give the controller a chance to complete all entered requests if
2713302ad8ccSKeith Busch 	 * doing a safe shutdown.
2714302ad8ccSKeith Busch 	 */
2715e43269e6SKeith Busch 	if (!dead && shutdown && freeze)
2716302ad8ccSKeith Busch 		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
271787ad72a5SChristoph Hellwig 
27189a915a5bSJianchao Wang 	nvme_stop_queues(&dev->ctrl);
27199a915a5bSJianchao Wang 
272064ee0ac0SKeith Busch 	if (!dead && dev->ctrl.queue_count > 0) {
27218fae268bSKeith Busch 		nvme_disable_io_queues(dev);
2722a5cdb68cSKeith Busch 		nvme_disable_admin_queue(dev, shutdown);
272357dacad5SJay Sternberg 	}
27248fae268bSKeith Busch 	nvme_suspend_io_queues(dev);
27258fae268bSKeith Busch 	nvme_suspend_queue(&dev->queues[0]);
2726b00a726aSKeith Busch 	nvme_pci_disable(dev);
2727fa46c6fbSKeith Busch 	nvme_reap_pending_cqes(dev);
272857dacad5SJay Sternberg 
27291fcfca78SGuixin Liu 	nvme_cancel_tagset(&dev->ctrl);
27301fcfca78SGuixin Liu 	nvme_cancel_admin_tagset(&dev->ctrl);
2731302ad8ccSKeith Busch 
2732302ad8ccSKeith Busch 	/*
2733302ad8ccSKeith Busch 	 * The driver will not be starting up queues again if shutting down so
2734302ad8ccSKeith Busch 	 * must flush all entered requests to their failed completion to avoid
2735302ad8ccSKeith Busch 	 * deadlocking blk-mq hot-cpu notifier.
2736302ad8ccSKeith Busch 	 */
2737c8e9e9b7SKeith Busch 	if (shutdown) {
2738302ad8ccSKeith Busch 		nvme_start_queues(&dev->ctrl);
2739c8e9e9b7SKeith Busch 		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
27406ca1d902SMing Lei 			nvme_start_admin_queue(&dev->ctrl);
2741c8e9e9b7SKeith Busch 	}
274277bf25eaSKeith Busch 	mutex_unlock(&dev->shutdown_lock);
274357dacad5SJay Sternberg }
274457dacad5SJay Sternberg 
2745c1ac9a4bSKeith Busch static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2746c1ac9a4bSKeith Busch {
2747c1ac9a4bSKeith Busch 	if (!nvme_wait_reset(&dev->ctrl))
2748c1ac9a4bSKeith Busch 		return -EBUSY;
2749c1ac9a4bSKeith Busch 	nvme_dev_disable(dev, shutdown);
2750c1ac9a4bSKeith Busch 	return 0;
2751c1ac9a4bSKeith Busch }
2752c1ac9a4bSKeith Busch 
275357dacad5SJay Sternberg static int nvme_setup_prp_pools(struct nvme_dev *dev)
275457dacad5SJay Sternberg {
275557dacad5SJay Sternberg 	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
2756c61b82c7SChristoph Hellwig 						NVME_CTRL_PAGE_SIZE,
2757c61b82c7SChristoph Hellwig 						NVME_CTRL_PAGE_SIZE, 0);
275857dacad5SJay Sternberg 	if (!dev->prp_page_pool)
275957dacad5SJay Sternberg 		return -ENOMEM;
276057dacad5SJay Sternberg 
276157dacad5SJay Sternberg 	/* Optimisation for I/Os between 4k and 128k */
276257dacad5SJay Sternberg 	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
276357dacad5SJay Sternberg 						256, 256, 0);
276457dacad5SJay Sternberg 	if (!dev->prp_small_pool) {
276557dacad5SJay Sternberg 		dma_pool_destroy(dev->prp_page_pool);
276657dacad5SJay Sternberg 		return -ENOMEM;
276757dacad5SJay Sternberg 	}
276857dacad5SJay Sternberg 	return 0;
276957dacad5SJay Sternberg }
277057dacad5SJay Sternberg 
277157dacad5SJay Sternberg static void nvme_release_prp_pools(struct nvme_dev *dev)
277257dacad5SJay Sternberg {
277357dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_page_pool);
277457dacad5SJay Sternberg 	dma_pool_destroy(dev->prp_small_pool);
277557dacad5SJay Sternberg }
277657dacad5SJay Sternberg 
2777770597ecSKeith Busch static void nvme_free_tagset(struct nvme_dev *dev)
2778770597ecSKeith Busch {
2779770597ecSKeith Busch 	if (dev->tagset.tags)
2780770597ecSKeith Busch 		blk_mq_free_tag_set(&dev->tagset);
2781770597ecSKeith Busch 	dev->ctrl.tagset = NULL;
2782770597ecSKeith Busch }
2783770597ecSKeith Busch 
27841673f1f0SChristoph Hellwig static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
278557dacad5SJay Sternberg {
27861673f1f0SChristoph Hellwig 	struct nvme_dev *dev = to_nvme_dev(ctrl);
278757dacad5SJay Sternberg 
2788f9f38e33SHelen Koike 	nvme_dbbuf_dma_free(dev);
2789770597ecSKeith Busch 	nvme_free_tagset(dev);
27901c63dc66SChristoph Hellwig 	if (dev->ctrl.admin_q)
27911c63dc66SChristoph Hellwig 		blk_put_queue(dev->ctrl.admin_q);
2792e286bcfcSScott Bauer 	free_opal_dev(dev->ctrl.opal_dev);
2793943e942eSJens Axboe 	mempool_destroy(dev->iod_mempool);
2794253fd4acSIsrael Rukshin 	put_device(dev->dev);
2795253fd4acSIsrael Rukshin 	kfree(dev->queues);
279657dacad5SJay Sternberg 	kfree(dev);
279757dacad5SJay Sternberg }
279857dacad5SJay Sternberg 
27997c1ce408SChaitanya Kulkarni static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
2800f58944e2SKeith Busch {
2801c1ac9a4bSKeith Busch 	/*
2802c1ac9a4bSKeith Busch 	 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2803c1ac9a4bSKeith Busch 	 * may be holding this pci_dev's device lock.
2804c1ac9a4bSKeith Busch 	 */
2805c1ac9a4bSKeith Busch 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2806d22524a4SChristoph Hellwig 	nvme_get_ctrl(&dev->ctrl);
280769d9a99cSKeith Busch 	nvme_dev_disable(dev, false);
28089f9cafc1SJianchao Wang 	nvme_kill_queues(&dev->ctrl);
280903e0f3a6SMing Lei 	if (!queue_work(nvme_wq, &dev->remove_work))
2810f58944e2SKeith Busch 		nvme_put_ctrl(&dev->ctrl);
2811f58944e2SKeith Busch }
2812f58944e2SKeith Busch 
2813fd634f41SChristoph Hellwig static void nvme_reset_work(struct work_struct *work)
281457dacad5SJay Sternberg {
2815d86c4d8eSChristoph Hellwig 	struct nvme_dev *dev =
2816d86c4d8eSChristoph Hellwig 		container_of(work, struct nvme_dev, ctrl.reset_work);
2817a98e58e5SScott Bauer 	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2818e71afda4SChaitanya Kulkarni 	int result;
281957dacad5SJay Sternberg 
28207764656bSZhihao Cheng 	if (dev->ctrl.state != NVME_CTRL_RESETTING) {
28217764656bSZhihao Cheng 		dev_warn(dev->ctrl.device, "ctrl state %d is not RESETTING\n",
28227764656bSZhihao Cheng 			 dev->ctrl.state);
2823e71afda4SChaitanya Kulkarni 		result = -ENODEV;
2824fd634f41SChristoph Hellwig 		goto out;
2825e71afda4SChaitanya Kulkarni 	}
2826fd634f41SChristoph Hellwig 
2827fd634f41SChristoph Hellwig 	/*
2828fd634f41SChristoph Hellwig 	 * If we're called to reset a live controller first shut it down before
2829fd634f41SChristoph Hellwig 	 * moving on.
2830fd634f41SChristoph Hellwig 	 */
2831b00a726aSKeith Busch 	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2832a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
2833d6135c3aSKeith Busch 	nvme_sync_queues(&dev->ctrl);
2834fd634f41SChristoph Hellwig 
28355c959d73SKeith Busch 	mutex_lock(&dev->shutdown_lock);
2836b00a726aSKeith Busch 	result = nvme_pci_enable(dev);
283757dacad5SJay Sternberg 	if (result)
28384726bcf3SKeith Busch 		goto out_unlock;
283957dacad5SJay Sternberg 
284001ad0990SSagi Grimberg 	result = nvme_pci_configure_admin_queue(dev);
284157dacad5SJay Sternberg 	if (result)
28424726bcf3SKeith Busch 		goto out_unlock;
284357dacad5SJay Sternberg 
284457dacad5SJay Sternberg 	result = nvme_alloc_admin_tags(dev);
284557dacad5SJay Sternberg 	if (result)
28464726bcf3SKeith Busch 		goto out_unlock;
284757dacad5SJay Sternberg 
2848943e942eSJens Axboe 	/*
2849943e942eSJens Axboe 	 * Limit the max command size to prevent iod->sg allocations going
2850943e942eSJens Axboe 	 * over a single page.
2851943e942eSJens Axboe 	 */
28527637de31SChristoph Hellwig 	dev->ctrl.max_hw_sectors = min_t(u32,
28537637de31SChristoph Hellwig 		NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
2854943e942eSJens Axboe 	dev->ctrl.max_segments = NVME_MAX_SEGS;
2855a48bc520SChristoph Hellwig 
2856a48bc520SChristoph Hellwig 	/*
2857a48bc520SChristoph Hellwig 	 * Don't limit the IOMMU merged segment size.
2858a48bc520SChristoph Hellwig 	 */
2859a48bc520SChristoph Hellwig 	dma_set_max_seg_size(dev->dev, 0xffffffff);
28603d2d861eSJianxiong Gao 	dma_set_min_align_mask(dev->dev, NVME_CTRL_PAGE_SIZE - 1);
2861a48bc520SChristoph Hellwig 
28625c959d73SKeith Busch 	mutex_unlock(&dev->shutdown_lock);
28635c959d73SKeith Busch 
28645c959d73SKeith Busch 	/*
28655c959d73SKeith Busch 	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
28665c959d73SKeith Busch 	 * initializing procedure here.
28675c959d73SKeith Busch 	 */
28685c959d73SKeith Busch 	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
28695c959d73SKeith Busch 		dev_warn(dev->ctrl.device,
28705c959d73SKeith Busch 			"failed to mark controller CONNECTING\n");
2871cee6c269SMinwoo Im 		result = -EBUSY;
28725c959d73SKeith Busch 		goto out;
28735c959d73SKeith Busch 	}
2874943e942eSJens Axboe 
287595093350SMax Gurtovoy 	/*
287695093350SMax Gurtovoy 	 * We do not support an SGL for metadata (yet), so we are limited to a
287795093350SMax Gurtovoy 	 * single integrity segment for the separate metadata pointer.
287895093350SMax Gurtovoy 	 */
287995093350SMax Gurtovoy 	dev->ctrl.max_integrity_segments = 1;
288095093350SMax Gurtovoy 
2881f21c4769SChaitanya Kulkarni 	result = nvme_init_ctrl_finish(&dev->ctrl);
2882ce4541f4SChristoph Hellwig 	if (result)
2883f58944e2SKeith Busch 		goto out;
2884ce4541f4SChristoph Hellwig 
2885e286bcfcSScott Bauer 	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2886e286bcfcSScott Bauer 		if (!dev->ctrl.opal_dev)
28874f1244c8SChristoph Hellwig 			dev->ctrl.opal_dev =
28884f1244c8SChristoph Hellwig 				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2889e286bcfcSScott Bauer 		else if (was_suspend)
28904f1244c8SChristoph Hellwig 			opal_unlock_from_suspend(dev->ctrl.opal_dev);
2891e286bcfcSScott Bauer 	} else {
2892e286bcfcSScott Bauer 		free_opal_dev(dev->ctrl.opal_dev);
2893e286bcfcSScott Bauer 		dev->ctrl.opal_dev = NULL;
2894e286bcfcSScott Bauer 	}
2895a98e58e5SScott Bauer 
2896f9f38e33SHelen Koike 	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2897f9f38e33SHelen Koike 		result = nvme_dbbuf_dma_alloc(dev);
2898f9f38e33SHelen Koike 		if (result)
2899f9f38e33SHelen Koike 			dev_warn(dev->dev,
2900f9f38e33SHelen Koike 				 "unable to allocate dma for dbbuf\n");
2901f9f38e33SHelen Koike 	}
2902f9f38e33SHelen Koike 
29039620cfbaSChristoph Hellwig 	if (dev->ctrl.hmpre) {
29049620cfbaSChristoph Hellwig 		result = nvme_setup_host_mem(dev);
29059620cfbaSChristoph Hellwig 		if (result < 0)
29069620cfbaSChristoph Hellwig 			goto out;
29079620cfbaSChristoph Hellwig 	}
290887ad72a5SChristoph Hellwig 
290957dacad5SJay Sternberg 	result = nvme_setup_io_queues(dev);
291057dacad5SJay Sternberg 	if (result)
2911f58944e2SKeith Busch 		goto out;
291257dacad5SJay Sternberg 
291321f033f7SKeith Busch 	/*
291457dacad5SJay Sternberg 	 * Keep the controller around but remove all namespaces if we don't have
291557dacad5SJay Sternberg 	 * any working I/O queue.
291657dacad5SJay Sternberg 	 */
291757dacad5SJay Sternberg 	if (dev->online_queues < 2) {
29181b3c47c1SSagi Grimberg 		dev_warn(dev->ctrl.device, "IO queues not created\n");
29193b24774eSKeith Busch 		nvme_kill_queues(&dev->ctrl);
29205bae7f73SChristoph Hellwig 		nvme_remove_namespaces(&dev->ctrl);
2921770597ecSKeith Busch 		nvme_free_tagset(dev);
292257dacad5SJay Sternberg 	} else {
292325646264SKeith Busch 		nvme_start_queues(&dev->ctrl);
2924302ad8ccSKeith Busch 		nvme_wait_freeze(&dev->ctrl);
29255d02a5c1SKeith Busch 		nvme_dev_add(dev);
2926302ad8ccSKeith Busch 		nvme_unfreeze(&dev->ctrl);
292757dacad5SJay Sternberg 	}
292857dacad5SJay Sternberg 
29292b1b7e78SJianchao Wang 	/*
29302b1b7e78SJianchao Wang 	 * If only admin queue live, keep it to do further investigation or
29312b1b7e78SJianchao Wang 	 * recovery.
29322b1b7e78SJianchao Wang 	 */
29335d02a5c1SKeith Busch 	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
29342b1b7e78SJianchao Wang 		dev_warn(dev->ctrl.device,
29355d02a5c1SKeith Busch 			"failed to mark controller live state\n");
2936e71afda4SChaitanya Kulkarni 		result = -ENODEV;
2937bb8d261eSChristoph Hellwig 		goto out;
2938bb8d261eSChristoph Hellwig 	}
293992911a55SChristoph Hellwig 
29400521905eSKeith Busch 	if (!dev->attrs_added && !sysfs_create_group(&dev->ctrl.device->kobj,
29410521905eSKeith Busch 			&nvme_pci_attr_group))
29420521905eSKeith Busch 		dev->attrs_added = true;
29430521905eSKeith Busch 
2944d09f2b45SSagi Grimberg 	nvme_start_ctrl(&dev->ctrl);
294557dacad5SJay Sternberg 	return;
294657dacad5SJay Sternberg 
29474726bcf3SKeith Busch  out_unlock:
29484726bcf3SKeith Busch 	mutex_unlock(&dev->shutdown_lock);
294957dacad5SJay Sternberg  out:
29507c1ce408SChaitanya Kulkarni 	if (result)
29517c1ce408SChaitanya Kulkarni 		dev_warn(dev->ctrl.device,
29527c1ce408SChaitanya Kulkarni 			 "Removing after probe failure status: %d\n", result);
29537c1ce408SChaitanya Kulkarni 	nvme_remove_dead_ctrl(dev);
295457dacad5SJay Sternberg }
295557dacad5SJay Sternberg 
29565c8809e6SChristoph Hellwig static void nvme_remove_dead_ctrl_work(struct work_struct *work)
295757dacad5SJay Sternberg {
29585c8809e6SChristoph Hellwig 	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
295957dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev->dev);
296057dacad5SJay Sternberg 
296157dacad5SJay Sternberg 	if (pci_get_drvdata(pdev))
2962921920abSKeith Busch 		device_release_driver(&pdev->dev);
29631673f1f0SChristoph Hellwig 	nvme_put_ctrl(&dev->ctrl);
296457dacad5SJay Sternberg }
296557dacad5SJay Sternberg 
29661c63dc66SChristoph Hellwig static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
296757dacad5SJay Sternberg {
29681c63dc66SChristoph Hellwig 	*val = readl(to_nvme_dev(ctrl)->bar + off);
29691c63dc66SChristoph Hellwig 	return 0;
297057dacad5SJay Sternberg }
29711c63dc66SChristoph Hellwig 
29725fd4ce1bSChristoph Hellwig static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
29735fd4ce1bSChristoph Hellwig {
29745fd4ce1bSChristoph Hellwig 	writel(val, to_nvme_dev(ctrl)->bar + off);
29755fd4ce1bSChristoph Hellwig 	return 0;
29765fd4ce1bSChristoph Hellwig }
29775fd4ce1bSChristoph Hellwig 
29787fd8930fSChristoph Hellwig static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
29797fd8930fSChristoph Hellwig {
29803a8ecc93SArd Biesheuvel 	*val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
29817fd8930fSChristoph Hellwig 	return 0;
29827fd8930fSChristoph Hellwig }
29837fd8930fSChristoph Hellwig 
298497c12223SKeith Busch static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
298597c12223SKeith Busch {
298697c12223SKeith Busch 	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
298797c12223SKeith Busch 
29882db24e4aSMax Gurtovoy 	return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
298997c12223SKeith Busch }
299097c12223SKeith Busch 
29912f0dad17SKeith Busch 
29922f0dad17SKeith Busch static void nvme_pci_print_device_info(struct nvme_ctrl *ctrl)
29932f0dad17SKeith Busch {
29942f0dad17SKeith Busch 	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
29952f0dad17SKeith Busch 	struct nvme_subsystem *subsys = ctrl->subsys;
29962f0dad17SKeith Busch 
29972f0dad17SKeith Busch 	dev_err(ctrl->device,
29982f0dad17SKeith Busch 		"VID:DID %04x:%04x model:%.*s firmware:%.*s\n",
29992f0dad17SKeith Busch 		pdev->vendor, pdev->device,
30002f0dad17SKeith Busch 		nvme_strlen(subsys->model, sizeof(subsys->model)),
30012f0dad17SKeith Busch 		subsys->model, nvme_strlen(subsys->firmware_rev,
30022f0dad17SKeith Busch 					   sizeof(subsys->firmware_rev)),
30032f0dad17SKeith Busch 		subsys->firmware_rev);
30042f0dad17SKeith Busch }
30052f0dad17SKeith Busch 
30061c63dc66SChristoph Hellwig static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
30071a353d85SMing Lin 	.name			= "pcie",
3008e439bb12SSagi Grimberg 	.module			= THIS_MODULE,
3009e0596ab2SLogan Gunthorpe 	.flags			= NVME_F_METADATA_SUPPORTED |
3010e0596ab2SLogan Gunthorpe 				  NVME_F_PCI_P2PDMA,
30111c63dc66SChristoph Hellwig 	.reg_read32		= nvme_pci_reg_read32,
30125fd4ce1bSChristoph Hellwig 	.reg_write32		= nvme_pci_reg_write32,
30137fd8930fSChristoph Hellwig 	.reg_read64		= nvme_pci_reg_read64,
30141673f1f0SChristoph Hellwig 	.free_ctrl		= nvme_pci_free_ctrl,
3015f866fc42SChristoph Hellwig 	.submit_async_event	= nvme_pci_submit_async_event,
301697c12223SKeith Busch 	.get_address		= nvme_pci_get_address,
30172f0dad17SKeith Busch 	.print_device_info	= nvme_pci_print_device_info,
30181c63dc66SChristoph Hellwig };
301957dacad5SJay Sternberg 
3020b00a726aSKeith Busch static int nvme_dev_map(struct nvme_dev *dev)
3021b00a726aSKeith Busch {
3022b00a726aSKeith Busch 	struct pci_dev *pdev = to_pci_dev(dev->dev);
3023b00a726aSKeith Busch 
3024a1f447b3SJohannes Thumshirn 	if (pci_request_mem_regions(pdev, "nvme"))
3025b00a726aSKeith Busch 		return -ENODEV;
3026b00a726aSKeith Busch 
302797f6ef64SXu Yu 	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
3028b00a726aSKeith Busch 		goto release;
3029b00a726aSKeith Busch 
3030b00a726aSKeith Busch 	return 0;
3031b00a726aSKeith Busch   release:
3032a1f447b3SJohannes Thumshirn 	pci_release_mem_regions(pdev);
3033b00a726aSKeith Busch 	return -ENODEV;
3034b00a726aSKeith Busch }
3035b00a726aSKeith Busch 
30368427bbc2SKai-Heng Feng static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
3037ff5350a8SAndy Lutomirski {
3038ff5350a8SAndy Lutomirski 	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
3039ff5350a8SAndy Lutomirski 		/*
3040ff5350a8SAndy Lutomirski 		 * Several Samsung devices seem to drop off the PCIe bus
3041ff5350a8SAndy Lutomirski 		 * randomly when APST is on and uses the deepest sleep state.
3042ff5350a8SAndy Lutomirski 		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
3043ff5350a8SAndy Lutomirski 		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
3044ff5350a8SAndy Lutomirski 		 * 950 PRO 256GB", but it seems to be restricted to two Dell
3045ff5350a8SAndy Lutomirski 		 * laptops.
3046ff5350a8SAndy Lutomirski 		 */
3047ff5350a8SAndy Lutomirski 		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
3048ff5350a8SAndy Lutomirski 		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
3049ff5350a8SAndy Lutomirski 		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
3050ff5350a8SAndy Lutomirski 			return NVME_QUIRK_NO_DEEPEST_PS;
30518427bbc2SKai-Heng Feng 	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
30528427bbc2SKai-Heng Feng 		/*
30538427bbc2SKai-Heng Feng 		 * Samsung SSD 960 EVO drops off the PCIe bus after system
3054467c77d4SJarosław Janik 		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
3055467c77d4SJarosław Janik 		 * within few minutes after bootup on a Coffee Lake board -
3056467c77d4SJarosław Janik 		 * ASUS PRIME Z370-A
30578427bbc2SKai-Heng Feng 		 */
30588427bbc2SKai-Heng Feng 		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
3059467c77d4SJarosław Janik 		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
3060467c77d4SJarosław Janik 		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
30618427bbc2SKai-Heng Feng 			return NVME_QUIRK_NO_APST;
30621fae37acSShyjumon N 	} else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
30631fae37acSShyjumon N 		    pdev->device == 0xa808 || pdev->device == 0xa809)) ||
30641fae37acSShyjumon N 		   (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
30651fae37acSShyjumon N 		/*
30661fae37acSShyjumon N 		 * Forcing to use host managed nvme power settings for
30671fae37acSShyjumon N 		 * lowest idle power with quick resume latency on
30681fae37acSShyjumon N 		 * Samsung and Toshiba SSDs based on suspend behavior
30691fae37acSShyjumon N 		 * on Coffee Lake board for LENOVO C640
30701fae37acSShyjumon N 		 */
30711fae37acSShyjumon N 		if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
30721fae37acSShyjumon N 		     dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
30731fae37acSShyjumon N 			return NVME_QUIRK_SIMPLE_SUSPEND;
3074ff5350a8SAndy Lutomirski 	}
3075ff5350a8SAndy Lutomirski 
3076ff5350a8SAndy Lutomirski 	return 0;
3077ff5350a8SAndy Lutomirski }
3078ff5350a8SAndy Lutomirski 
307918119775SKeith Busch static void nvme_async_probe(void *data, async_cookie_t cookie)
308018119775SKeith Busch {
308118119775SKeith Busch 	struct nvme_dev *dev = data;
308280f513b5SKeith Busch 
3083bd46a906SKeith Busch 	flush_work(&dev->ctrl.reset_work);
308418119775SKeith Busch 	flush_work(&dev->ctrl.scan_work);
308580f513b5SKeith Busch 	nvme_put_ctrl(&dev->ctrl);
308618119775SKeith Busch }
308718119775SKeith Busch 
308857dacad5SJay Sternberg static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
308957dacad5SJay Sternberg {
309057dacad5SJay Sternberg 	int node, result = -ENOMEM;
309157dacad5SJay Sternberg 	struct nvme_dev *dev;
3092ff5350a8SAndy Lutomirski 	unsigned long quirks = id->driver_data;
3093943e942eSJens Axboe 	size_t alloc_size;
309457dacad5SJay Sternberg 
309557dacad5SJay Sternberg 	node = dev_to_node(&pdev->dev);
309657dacad5SJay Sternberg 	if (node == NUMA_NO_NODE)
30972fa84351SMasayoshi Mizuma 		set_dev_node(&pdev->dev, first_memory_node);
309857dacad5SJay Sternberg 
309957dacad5SJay Sternberg 	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
310057dacad5SJay Sternberg 	if (!dev)
310157dacad5SJay Sternberg 		return -ENOMEM;
3102147b27e4SSagi Grimberg 
31032a5bcfddSWeiping Zhang 	dev->nr_write_queues = write_queues;
31042a5bcfddSWeiping Zhang 	dev->nr_poll_queues = poll_queues;
31052a5bcfddSWeiping Zhang 	dev->nr_allocated_queues = nvme_max_io_queues(dev) + 1;
31062a5bcfddSWeiping Zhang 	dev->queues = kcalloc_node(dev->nr_allocated_queues,
31072a5bcfddSWeiping Zhang 			sizeof(struct nvme_queue), GFP_KERNEL, node);
310857dacad5SJay Sternberg 	if (!dev->queues)
310957dacad5SJay Sternberg 		goto free;
311057dacad5SJay Sternberg 
311157dacad5SJay Sternberg 	dev->dev = get_device(&pdev->dev);
311257dacad5SJay Sternberg 	pci_set_drvdata(pdev, dev);
311357dacad5SJay Sternberg 
3114b00a726aSKeith Busch 	result = nvme_dev_map(dev);
3115b00a726aSKeith Busch 	if (result)
3116b00c9b7aSChristophe JAILLET 		goto put_pci;
3117b00a726aSKeith Busch 
3118d86c4d8eSChristoph Hellwig 	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
31195c8809e6SChristoph Hellwig 	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
312077bf25eaSKeith Busch 	mutex_init(&dev->shutdown_lock);
3121f3ca80fcSChristoph Hellwig 
3122f3ca80fcSChristoph Hellwig 	result = nvme_setup_prp_pools(dev);
3123f3ca80fcSChristoph Hellwig 	if (result)
3124b00c9b7aSChristophe JAILLET 		goto unmap;
3125f3ca80fcSChristoph Hellwig 
31268427bbc2SKai-Heng Feng 	quirks |= check_vendor_combination_bug(pdev);
3127ff5350a8SAndy Lutomirski 
31282744d7a0SMario Limonciello 	if (!noacpi && acpi_storage_d3(&pdev->dev)) {
3129df4f9bc4SDavid E. Box 		/*
3130df4f9bc4SDavid E. Box 		 * Some systems use a bios work around to ask for D3 on
3131df4f9bc4SDavid E. Box 		 * platforms that support kernel managed suspend.
3132df4f9bc4SDavid E. Box 		 */
3133df4f9bc4SDavid E. Box 		dev_info(&pdev->dev,
3134df4f9bc4SDavid E. Box 			 "platform quirk: setting simple suspend\n");
3135df4f9bc4SDavid E. Box 		quirks |= NVME_QUIRK_SIMPLE_SUSPEND;
3136df4f9bc4SDavid E. Box 	}
3137df4f9bc4SDavid E. Box 
3138943e942eSJens Axboe 	/*
3139943e942eSJens Axboe 	 * Double check that our mempool alloc size will cover the biggest
3140943e942eSJens Axboe 	 * command we support.
3141943e942eSJens Axboe 	 */
3142b13c6393SChaitanya Kulkarni 	alloc_size = nvme_pci_iod_alloc_size();
3143943e942eSJens Axboe 	WARN_ON_ONCE(alloc_size > PAGE_SIZE);
3144943e942eSJens Axboe 
3145943e942eSJens Axboe 	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
3146943e942eSJens Axboe 						mempool_kfree,
3147943e942eSJens Axboe 						(void *) alloc_size,
3148943e942eSJens Axboe 						GFP_KERNEL, node);
3149943e942eSJens Axboe 	if (!dev->iod_mempool) {
3150943e942eSJens Axboe 		result = -ENOMEM;
3151943e942eSJens Axboe 		goto release_pools;
3152943e942eSJens Axboe 	}
3153943e942eSJens Axboe 
3154b6e44b4cSKeith Busch 	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
3155b6e44b4cSKeith Busch 			quirks);
3156b6e44b4cSKeith Busch 	if (result)
3157b6e44b4cSKeith Busch 		goto release_mempool;
3158b6e44b4cSKeith Busch 
31591b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
31601b3c47c1SSagi Grimberg 
3161bd46a906SKeith Busch 	nvme_reset_ctrl(&dev->ctrl);
316218119775SKeith Busch 	async_schedule(nvme_async_probe, dev);
31634caff8fcSSagi Grimberg 
316457dacad5SJay Sternberg 	return 0;
316557dacad5SJay Sternberg 
3166b6e44b4cSKeith Busch  release_mempool:
3167b6e44b4cSKeith Busch 	mempool_destroy(dev->iod_mempool);
316857dacad5SJay Sternberg  release_pools:
316957dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
3170b00c9b7aSChristophe JAILLET  unmap:
3171b00c9b7aSChristophe JAILLET 	nvme_dev_unmap(dev);
317257dacad5SJay Sternberg  put_pci:
317357dacad5SJay Sternberg 	put_device(dev->dev);
317457dacad5SJay Sternberg  free:
317557dacad5SJay Sternberg 	kfree(dev->queues);
317657dacad5SJay Sternberg 	kfree(dev);
317757dacad5SJay Sternberg 	return result;
317857dacad5SJay Sternberg }
317957dacad5SJay Sternberg 
3180775755edSChristoph Hellwig static void nvme_reset_prepare(struct pci_dev *pdev)
318157dacad5SJay Sternberg {
318257dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
3183c1ac9a4bSKeith Busch 
3184c1ac9a4bSKeith Busch 	/*
3185c1ac9a4bSKeith Busch 	 * We don't need to check the return value from waiting for the reset
3186c1ac9a4bSKeith Busch 	 * state as pci_dev device lock is held, making it impossible to race
3187c1ac9a4bSKeith Busch 	 * with ->remove().
3188c1ac9a4bSKeith Busch 	 */
3189c1ac9a4bSKeith Busch 	nvme_disable_prepare_reset(dev, false);
3190c1ac9a4bSKeith Busch 	nvme_sync_queues(&dev->ctrl);
3191775755edSChristoph Hellwig }
319257dacad5SJay Sternberg 
3193775755edSChristoph Hellwig static void nvme_reset_done(struct pci_dev *pdev)
3194775755edSChristoph Hellwig {
3195f263fbb8SLinus Torvalds 	struct nvme_dev *dev = pci_get_drvdata(pdev);
3196c1ac9a4bSKeith Busch 
3197c1ac9a4bSKeith Busch 	if (!nvme_try_sched_reset(&dev->ctrl))
3198c1ac9a4bSKeith Busch 		flush_work(&dev->ctrl.reset_work);
319957dacad5SJay Sternberg }
320057dacad5SJay Sternberg 
320157dacad5SJay Sternberg static void nvme_shutdown(struct pci_dev *pdev)
320257dacad5SJay Sternberg {
320357dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
32044e523547SBaolin Wang 
3205c1ac9a4bSKeith Busch 	nvme_disable_prepare_reset(dev, true);
320657dacad5SJay Sternberg }
320757dacad5SJay Sternberg 
32080521905eSKeith Busch static void nvme_remove_attrs(struct nvme_dev *dev)
32090521905eSKeith Busch {
32100521905eSKeith Busch 	if (dev->attrs_added)
32110521905eSKeith Busch 		sysfs_remove_group(&dev->ctrl.device->kobj,
32120521905eSKeith Busch 				   &nvme_pci_attr_group);
32130521905eSKeith Busch }
32140521905eSKeith Busch 
3215f58944e2SKeith Busch /*
3216f58944e2SKeith Busch  * The driver's remove may be called on a device in a partially initialized
3217f58944e2SKeith Busch  * state. This function must not have any dependencies on the device state in
3218f58944e2SKeith Busch  * order to proceed.
3219f58944e2SKeith Busch  */
322057dacad5SJay Sternberg static void nvme_remove(struct pci_dev *pdev)
322157dacad5SJay Sternberg {
322257dacad5SJay Sternberg 	struct nvme_dev *dev = pci_get_drvdata(pdev);
322357dacad5SJay Sternberg 
3224bb8d261eSChristoph Hellwig 	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
322557dacad5SJay Sternberg 	pci_set_drvdata(pdev, NULL);
32260ff9d4e1SKeith Busch 
32276db28edaSKeith Busch 	if (!pci_device_is_present(pdev)) {
32280ff9d4e1SKeith Busch 		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
32291d39e692SKeith Busch 		nvme_dev_disable(dev, true);
32306db28edaSKeith Busch 	}
32310ff9d4e1SKeith Busch 
3232d86c4d8eSChristoph Hellwig 	flush_work(&dev->ctrl.reset_work);
3233d09f2b45SSagi Grimberg 	nvme_stop_ctrl(&dev->ctrl);
3234d09f2b45SSagi Grimberg 	nvme_remove_namespaces(&dev->ctrl);
3235a5cdb68cSKeith Busch 	nvme_dev_disable(dev, true);
32360521905eSKeith Busch 	nvme_remove_attrs(dev);
323787ad72a5SChristoph Hellwig 	nvme_free_host_mem(dev);
323857dacad5SJay Sternberg 	nvme_dev_remove_admin(dev);
323957dacad5SJay Sternberg 	nvme_free_queues(dev, 0);
324057dacad5SJay Sternberg 	nvme_release_prp_pools(dev);
3241b00a726aSKeith Busch 	nvme_dev_unmap(dev);
3242726612b6SIsrael Rukshin 	nvme_uninit_ctrl(&dev->ctrl);
324357dacad5SJay Sternberg }
324457dacad5SJay Sternberg 
324557dacad5SJay Sternberg #ifdef CONFIG_PM_SLEEP
3246d916b1beSKeith Busch static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
3247d916b1beSKeith Busch {
3248d916b1beSKeith Busch 	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
3249d916b1beSKeith Busch }
3250d916b1beSKeith Busch 
3251d916b1beSKeith Busch static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
3252d916b1beSKeith Busch {
3253d916b1beSKeith Busch 	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
3254d916b1beSKeith Busch }
3255d916b1beSKeith Busch 
3256d916b1beSKeith Busch static int nvme_resume(struct device *dev)
3257d916b1beSKeith Busch {
3258d916b1beSKeith Busch 	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
3259d916b1beSKeith Busch 	struct nvme_ctrl *ctrl = &ndev->ctrl;
3260d916b1beSKeith Busch 
32614eaefe8cSRafael J. Wysocki 	if (ndev->last_ps == U32_MAX ||
3262d916b1beSKeith Busch 	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
3263e5ad96f3SKeith Busch 		goto reset;
3264e5ad96f3SKeith Busch 	if (ctrl->hmpre && nvme_setup_host_mem(ndev))
3265e5ad96f3SKeith Busch 		goto reset;
3266e5ad96f3SKeith Busch 
3267d916b1beSKeith Busch 	return 0;
3268e5ad96f3SKeith Busch reset:
3269e5ad96f3SKeith Busch 	return nvme_try_sched_reset(ctrl);
3270d916b1beSKeith Busch }
3271d916b1beSKeith Busch 
327257dacad5SJay Sternberg static int nvme_suspend(struct device *dev)
327357dacad5SJay Sternberg {
327457dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
327557dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
3276d916b1beSKeith Busch 	struct nvme_ctrl *ctrl = &ndev->ctrl;
3277d916b1beSKeith Busch 	int ret = -EBUSY;
3278d916b1beSKeith Busch 
32794eaefe8cSRafael J. Wysocki 	ndev->last_ps = U32_MAX;
32804eaefe8cSRafael J. Wysocki 
3281d916b1beSKeith Busch 	/*
3282d916b1beSKeith Busch 	 * The platform does not remove power for a kernel managed suspend so
3283d916b1beSKeith Busch 	 * use host managed nvme power settings for lowest idle power if
3284d916b1beSKeith Busch 	 * possible. This should have quicker resume latency than a full device
3285d916b1beSKeith Busch 	 * shutdown.  But if the firmware is involved after the suspend or the
3286d916b1beSKeith Busch 	 * device does not support any non-default power states, shut down the
3287d916b1beSKeith Busch 	 * device fully.
32884eaefe8cSRafael J. Wysocki 	 *
32894eaefe8cSRafael J. Wysocki 	 * If ASPM is not enabled for the device, shut down the device and allow
32904eaefe8cSRafael J. Wysocki 	 * the PCI bus layer to put it into D3 in order to take the PCIe link
32914eaefe8cSRafael J. Wysocki 	 * down, so as to allow the platform to achieve its minimum low-power
32924eaefe8cSRafael J. Wysocki 	 * state (which may not be possible if the link is up).
3293d916b1beSKeith Busch 	 */
32944eaefe8cSRafael J. Wysocki 	if (pm_suspend_via_firmware() || !ctrl->npss ||
3295cb32de1bSMario Limonciello 	    !pcie_aspm_enabled(pdev) ||
3296c1ac9a4bSKeith Busch 	    (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
3297c1ac9a4bSKeith Busch 		return nvme_disable_prepare_reset(ndev, true);
3298d916b1beSKeith Busch 
3299d916b1beSKeith Busch 	nvme_start_freeze(ctrl);
3300d916b1beSKeith Busch 	nvme_wait_freeze(ctrl);
3301d916b1beSKeith Busch 	nvme_sync_queues(ctrl);
3302d916b1beSKeith Busch 
33035d02a5c1SKeith Busch 	if (ctrl->state != NVME_CTRL_LIVE)
3304d916b1beSKeith Busch 		goto unfreeze;
3305d916b1beSKeith Busch 
3306e5ad96f3SKeith Busch 	/*
3307e5ad96f3SKeith Busch 	 * Host memory access may not be successful in a system suspend state,
3308e5ad96f3SKeith Busch 	 * but the specification allows the controller to access memory in a
3309e5ad96f3SKeith Busch 	 * non-operational power state.
3310e5ad96f3SKeith Busch 	 */
3311e5ad96f3SKeith Busch 	if (ndev->hmb) {
3312e5ad96f3SKeith Busch 		ret = nvme_set_host_mem(ndev, 0);
3313e5ad96f3SKeith Busch 		if (ret < 0)
3314e5ad96f3SKeith Busch 			goto unfreeze;
3315e5ad96f3SKeith Busch 	}
3316e5ad96f3SKeith Busch 
3317d916b1beSKeith Busch 	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
3318d916b1beSKeith Busch 	if (ret < 0)
3319d916b1beSKeith Busch 		goto unfreeze;
3320d916b1beSKeith Busch 
33217cbb5c6fSMario Limonciello 	/*
33227cbb5c6fSMario Limonciello 	 * A saved state prevents pci pm from generically controlling the
33237cbb5c6fSMario Limonciello 	 * device's power. If we're using protocol specific settings, we don't
33247cbb5c6fSMario Limonciello 	 * want pci interfering.
33257cbb5c6fSMario Limonciello 	 */
33267cbb5c6fSMario Limonciello 	pci_save_state(pdev);
33277cbb5c6fSMario Limonciello 
3328d916b1beSKeith Busch 	ret = nvme_set_power_state(ctrl, ctrl->npss);
3329d916b1beSKeith Busch 	if (ret < 0)
3330d916b1beSKeith Busch 		goto unfreeze;
3331d916b1beSKeith Busch 
3332d916b1beSKeith Busch 	if (ret) {
33337cbb5c6fSMario Limonciello 		/* discard the saved state */
33347cbb5c6fSMario Limonciello 		pci_load_saved_state(pdev, NULL);
33357cbb5c6fSMario Limonciello 
3336d916b1beSKeith Busch 		/*
3337d916b1beSKeith Busch 		 * Clearing npss forces a controller reset on resume. The
333805d3046fSGeert Uytterhoeven 		 * correct value will be rediscovered then.
3339d916b1beSKeith Busch 		 */
3340c1ac9a4bSKeith Busch 		ret = nvme_disable_prepare_reset(ndev, true);
3341d916b1beSKeith Busch 		ctrl->npss = 0;
3342d916b1beSKeith Busch 	}
3343d916b1beSKeith Busch unfreeze:
3344d916b1beSKeith Busch 	nvme_unfreeze(ctrl);
3345d916b1beSKeith Busch 	return ret;
3346d916b1beSKeith Busch }
3347d916b1beSKeith Busch 
3348d916b1beSKeith Busch static int nvme_simple_suspend(struct device *dev)
3349d916b1beSKeith Busch {
3350d916b1beSKeith Busch 	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
33514e523547SBaolin Wang 
3352c1ac9a4bSKeith Busch 	return nvme_disable_prepare_reset(ndev, true);
335357dacad5SJay Sternberg }
335457dacad5SJay Sternberg 
3355d916b1beSKeith Busch static int nvme_simple_resume(struct device *dev)
335657dacad5SJay Sternberg {
335757dacad5SJay Sternberg 	struct pci_dev *pdev = to_pci_dev(dev);
335857dacad5SJay Sternberg 	struct nvme_dev *ndev = pci_get_drvdata(pdev);
335957dacad5SJay Sternberg 
3360c1ac9a4bSKeith Busch 	return nvme_try_sched_reset(&ndev->ctrl);
336157dacad5SJay Sternberg }
336257dacad5SJay Sternberg 
336321774222SYueHaibing static const struct dev_pm_ops nvme_dev_pm_ops = {
3364d916b1beSKeith Busch 	.suspend	= nvme_suspend,
3365d916b1beSKeith Busch 	.resume		= nvme_resume,
3366d916b1beSKeith Busch 	.freeze		= nvme_simple_suspend,
3367d916b1beSKeith Busch 	.thaw		= nvme_simple_resume,
3368d916b1beSKeith Busch 	.poweroff	= nvme_simple_suspend,
3369d916b1beSKeith Busch 	.restore	= nvme_simple_resume,
3370d916b1beSKeith Busch };
3371d916b1beSKeith Busch #endif /* CONFIG_PM_SLEEP */
337257dacad5SJay Sternberg 
3373a0a3408eSKeith Busch static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
3374a0a3408eSKeith Busch 						pci_channel_state_t state)
3375a0a3408eSKeith Busch {
3376a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
3377a0a3408eSKeith Busch 
3378a0a3408eSKeith Busch 	/*
3379a0a3408eSKeith Busch 	 * A frozen channel requires a reset. When detected, this method will
3380a0a3408eSKeith Busch 	 * shutdown the controller to quiesce. The controller will be restarted
3381a0a3408eSKeith Busch 	 * after the slot reset through driver's slot_reset callback.
3382a0a3408eSKeith Busch 	 */
3383a0a3408eSKeith Busch 	switch (state) {
3384a0a3408eSKeith Busch 	case pci_channel_io_normal:
3385a0a3408eSKeith Busch 		return PCI_ERS_RESULT_CAN_RECOVER;
3386a0a3408eSKeith Busch 	case pci_channel_io_frozen:
3387d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
3388d011fb31SKeith Busch 			"frozen state error detected, reset controller\n");
3389a5cdb68cSKeith Busch 		nvme_dev_disable(dev, false);
3390a0a3408eSKeith Busch 		return PCI_ERS_RESULT_NEED_RESET;
3391a0a3408eSKeith Busch 	case pci_channel_io_perm_failure:
3392d011fb31SKeith Busch 		dev_warn(dev->ctrl.device,
3393d011fb31SKeith Busch 			"failure state error detected, request disconnect\n");
3394a0a3408eSKeith Busch 		return PCI_ERS_RESULT_DISCONNECT;
3395a0a3408eSKeith Busch 	}
3396a0a3408eSKeith Busch 	return PCI_ERS_RESULT_NEED_RESET;
3397a0a3408eSKeith Busch }
3398a0a3408eSKeith Busch 
3399a0a3408eSKeith Busch static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3400a0a3408eSKeith Busch {
3401a0a3408eSKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
3402a0a3408eSKeith Busch 
34031b3c47c1SSagi Grimberg 	dev_info(dev->ctrl.device, "restart after slot reset\n");
3404a0a3408eSKeith Busch 	pci_restore_state(pdev);
3405d86c4d8eSChristoph Hellwig 	nvme_reset_ctrl(&dev->ctrl);
3406a0a3408eSKeith Busch 	return PCI_ERS_RESULT_RECOVERED;
3407a0a3408eSKeith Busch }
3408a0a3408eSKeith Busch 
3409a0a3408eSKeith Busch static void nvme_error_resume(struct pci_dev *pdev)
3410a0a3408eSKeith Busch {
341172cd4cc2SKeith Busch 	struct nvme_dev *dev = pci_get_drvdata(pdev);
341272cd4cc2SKeith Busch 
341372cd4cc2SKeith Busch 	flush_work(&dev->ctrl.reset_work);
3414a0a3408eSKeith Busch }
3415a0a3408eSKeith Busch 
341657dacad5SJay Sternberg static const struct pci_error_handlers nvme_err_handler = {
341757dacad5SJay Sternberg 	.error_detected	= nvme_error_detected,
341857dacad5SJay Sternberg 	.slot_reset	= nvme_slot_reset,
341957dacad5SJay Sternberg 	.resume		= nvme_error_resume,
3420775755edSChristoph Hellwig 	.reset_prepare	= nvme_reset_prepare,
3421775755edSChristoph Hellwig 	.reset_done	= nvme_reset_done,
342257dacad5SJay Sternberg };
342357dacad5SJay Sternberg 
342457dacad5SJay Sternberg static const struct pci_device_id nvme_id_table[] = {
3425972b13e2SDavid Fugate 	{ PCI_VDEVICE(INTEL, 0x0953),	/* Intel 750/P3500/P3600/P3700 */
342608095e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3427e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
3428972b13e2SDavid Fugate 	{ PCI_VDEVICE(INTEL, 0x0a53),	/* Intel P3520 */
342999466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3430e850fd16SChristoph Hellwig 				NVME_QUIRK_DEALLOCATE_ZEROES, },
3431972b13e2SDavid Fugate 	{ PCI_VDEVICE(INTEL, 0x0a54),	/* Intel P4500/P4600 */
343299466e70SKeith Busch 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
343325e58af4SWu Zheng 				NVME_QUIRK_DEALLOCATE_ZEROES |
343425e58af4SWu Zheng 				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3435972b13e2SDavid Fugate 	{ PCI_VDEVICE(INTEL, 0x0a55),	/* Dell Express Flash P4600 */
3436f99cb7afSDavid Wayne Fugate 		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3437f99cb7afSDavid Wayne Fugate 				NVME_QUIRK_DEALLOCATE_ZEROES, },
343850af47d0SAndy Lutomirski 	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
34399abd68efSJens Axboe 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
34406c6aa2f2SAkinobu Mita 				NVME_QUIRK_MEDIUM_PRIO_SQ |
3441ce4cc313SDavid Milburn 				NVME_QUIRK_NO_TEMP_THRESH_CHANGE |
3442ce4cc313SDavid Milburn 				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
34436299358dSJames Dingwall 	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
34446299358dSJames Dingwall 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3445540c801cSKeith Busch 	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
34467b210e4eSChristoph Hellwig 		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
344766dd346bSChristoph Hellwig 				NVME_QUIRK_DISABLE_WRITE_ZEROES |
344866dd346bSChristoph Hellwig 				NVME_QUIRK_BOGUS_NID, },
344966dd346bSChristoph Hellwig 	{ PCI_VDEVICE(REDHAT, 0x0010),	/* Qemu emulated controller */
345066dd346bSChristoph Hellwig 		.driver_data = NVME_QUIRK_BOGUS_NID, },
34515bedd3afSChristoph Hellwig 	{ PCI_DEVICE(0x126f, 0x2263),	/* Silicon Motion unidentified */
3452c98a8793SKeith Busch 		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
3453c98a8793SKeith Busch 				NVME_QUIRK_BOGUS_NID, },
34540302ae60SMicah Parrish 	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
34555e112d3fSJulian Einwag 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
34565e112d3fSJulian Einwag 				NVME_QUIRK_NO_NS_DESC_LIST, },
345754adc010SGuilherme G. Piccoli 	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
345854adc010SGuilherme G. Piccoli 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
34598c97eeccSJeff Lien 	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
34608c97eeccSJeff Lien 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3461015282c9SWenbo Wang 	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
3462015282c9SWenbo Wang 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3463d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
3464d554b5e1SMartin K. Petersen 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3465d554b5e1SMartin K. Petersen 	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
34667ee5c78cSGopal Tiwari 		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY |
3467abbb5f59SDmitry Monakhov 				NVME_QUIRK_DISABLE_WRITE_ZEROES|
34687ee5c78cSGopal Tiwari 				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
34692cf7a77eSKeith Busch 	{ PCI_DEVICE(0x1987, 0x5012),	/* Phison E12 */
34702cf7a77eSKeith Busch 		.driver_data = NVME_QUIRK_BOGUS_NID, },
3471c9e95c39SClaus Stovgaard 	{ PCI_DEVICE(0x1987, 0x5016),	/* Phison E16 */
347273029c9bSKeith Busch 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
347373029c9bSKeith Busch 				NVME_QUIRK_BOGUS_NID, },
34746e6a6828SPascal Terjan 	{ PCI_DEVICE(0x1b4b, 0x1092),	/* Lexar 256 GB SSD */
34756e6a6828SPascal Terjan 		.driver_data = NVME_QUIRK_NO_NS_DESC_LIST |
34766e6a6828SPascal Terjan 				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3477e1c70d79SLamarque Vieira Souza 	{ PCI_DEVICE(0x1cc1, 0x33f8),   /* ADATA IM2P33F8ABR1 1 TB */
3478e1c70d79SLamarque Vieira Souza 		.driver_data = NVME_QUIRK_BOGUS_NID, },
347908b903b5SMisha Nasledov 	{ PCI_DEVICE(0x10ec, 0x5762),   /* ADATA SX6000LNP */
34801629de0eSPablo Greco 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN |
34811629de0eSPablo Greco 				NVME_QUIRK_BOGUS_NID, },
3482f03e42c6SGabriel Craciunescu 	{ PCI_DEVICE(0x1cc1, 0x8201),   /* ADATA SX8200PNP 512GB */
3483f03e42c6SGabriel Craciunescu 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3484f03e42c6SGabriel Craciunescu 				NVME_QUIRK_IGNORE_DEV_SUBNQN, },
348541f38043SLeo Savernik 	 { PCI_DEVICE(0x1344, 0x5407), /* Micron Technology Inc NVMe SSD */
348641f38043SLeo Savernik 		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN },
34875611ec2bSKai-Heng Feng 	{ PCI_DEVICE(0x1c5c, 0x1504),   /* SK Hynix PC400 */
34885611ec2bSKai-Heng Feng 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3489c4f01a77SKeith Busch 	{ PCI_DEVICE(0x1c5c, 0x174a),   /* SK Hynix P31 SSD */
3490c4f01a77SKeith Busch 		.driver_data = NVME_QUIRK_BOGUS_NID, },
349102ca079cSKai-Heng Feng 	{ PCI_DEVICE(0x15b7, 0x2001),   /*  Sandisk Skyhawk */
349202ca079cSKai-Heng Feng 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
349389919929SChaitanya Kulkarni 	{ PCI_DEVICE(0x1d97, 0x2263),   /* SPCC */
349489919929SChaitanya Kulkarni 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
349543047e08Srasheed.hsueh 	{ PCI_DEVICE(0x144d, 0xa80b),   /* Samsung PM9B1 256G and 512G */
349643047e08Srasheed.hsueh 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
349743047e08Srasheed.hsueh 	{ PCI_DEVICE(0x144d, 0xa809),   /* Samsung MZALQ256HBJD 256G */
349843047e08Srasheed.hsueh 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
349943047e08Srasheed.hsueh 	{ PCI_DEVICE(0x1cc4, 0x6303),   /* UMIS RPJTJ512MGE1QDY 512G */
350043047e08Srasheed.hsueh 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
350143047e08Srasheed.hsueh 	{ PCI_DEVICE(0x1cc4, 0x6302),   /* UMIS RPJTJ256MGE1QDY 256G */
350243047e08Srasheed.hsueh 		.driver_data = NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3503dc22c1c0SZoltán Böszörményi 	{ PCI_DEVICE(0x2646, 0x2262),   /* KINGSTON SKC2000 NVMe SSD */
3504dc22c1c0SZoltán Böszörményi 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3505538e4a8cSThorsten Leemhuis 	{ PCI_DEVICE(0x2646, 0x2263),   /* KINGSTON A2000 NVMe SSD  */
3506538e4a8cSThorsten Leemhuis 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
350770ce3455SChristoph Hellwig 	{ PCI_DEVICE(0x1e4B, 0x1001),   /* MAXIO MAP1001 */
350870ce3455SChristoph Hellwig 		.driver_data = NVME_QUIRK_BOGUS_NID, },
3509a98a945bSChristoph Hellwig 	{ PCI_DEVICE(0x1e4B, 0x1002),   /* MAXIO MAP1002 */
3510a98a945bSChristoph Hellwig 		.driver_data = NVME_QUIRK_BOGUS_NID, },
3511a98a945bSChristoph Hellwig 	{ PCI_DEVICE(0x1e4B, 0x1202),   /* MAXIO MAP1202 */
3512a98a945bSChristoph Hellwig 		.driver_data = NVME_QUIRK_BOGUS_NID, },
35133765fad5SStefan Reiter 	{ PCI_DEVICE(0x1cc1, 0x5350),   /* ADATA XPG GAMMIX S50 */
35143765fad5SStefan Reiter 		.driver_data = NVME_QUIRK_BOGUS_NID, },
35156b961bceSNing Wang 	{ PCI_DEVICE(0x1e49, 0x0041),   /* ZHITAI TiPro7000 NVMe SSD */
35166b961bceSNing Wang 		.driver_data = NVME_QUIRK_NO_DEEPEST_PS, },
3517d6c52fa3STobias Gruetzmacher 	{ PCI_DEVICE(0xc0a9, 0x540a),   /* Crucial P2 */
3518d6c52fa3STobias Gruetzmacher 		.driver_data = NVME_QUIRK_BOGUS_NID, },
35194bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0061),
35204bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
35214bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x0065),
35224bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
35234bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0x8061),
35244bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
35254bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd00),
35264bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
35274bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd01),
35284bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
35294bdf2603SFilippo Sironi 	{ PCI_DEVICE(PCI_VENDOR_ID_AMAZON, 0xcd02),
35304bdf2603SFilippo Sironi 		.driver_data = NVME_QUIRK_DMA_ADDRESS_BITS_48, },
353198f7b86aSAndy Shevchenko 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
353298f7b86aSAndy Shevchenko 		.driver_data = NVME_QUIRK_SINGLE_VECTOR },
3533124298bdSDaniel Roschka 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
353466341331SBenjamin Herrenschmidt 	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
353566341331SBenjamin Herrenschmidt 		.driver_data = NVME_QUIRK_SINGLE_VECTOR |
3536d38e9f04SBenjamin Herrenschmidt 				NVME_QUIRK_128_BYTES_SQES |
3537a2941f6aSKeith Busch 				NVME_QUIRK_SHARED_TAGS |
3538a2941f6aSKeith Busch 				NVME_QUIRK_SKIP_CID_GEN },
35390b85f59dSAndy Shevchenko 	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
354057dacad5SJay Sternberg 	{ 0, }
354157dacad5SJay Sternberg };
354257dacad5SJay Sternberg MODULE_DEVICE_TABLE(pci, nvme_id_table);
354357dacad5SJay Sternberg 
354457dacad5SJay Sternberg static struct pci_driver nvme_driver = {
354557dacad5SJay Sternberg 	.name		= "nvme",
354657dacad5SJay Sternberg 	.id_table	= nvme_id_table,
354757dacad5SJay Sternberg 	.probe		= nvme_probe,
354857dacad5SJay Sternberg 	.remove		= nvme_remove,
354957dacad5SJay Sternberg 	.shutdown	= nvme_shutdown,
3550d916b1beSKeith Busch #ifdef CONFIG_PM_SLEEP
355157dacad5SJay Sternberg 	.driver		= {
355257dacad5SJay Sternberg 		.pm	= &nvme_dev_pm_ops,
355357dacad5SJay Sternberg 	},
3554d916b1beSKeith Busch #endif
355574d986abSAlexander Duyck 	.sriov_configure = pci_sriov_configure_simple,
355657dacad5SJay Sternberg 	.err_handler	= &nvme_err_handler,
355757dacad5SJay Sternberg };
355857dacad5SJay Sternberg 
355957dacad5SJay Sternberg static int __init nvme_init(void)
356057dacad5SJay Sternberg {
356181101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
356281101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
356381101540SChristoph Hellwig 	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3564612b7286SMing Lei 	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
356517c33167SKeith Busch 
35669a6327d2SSagi Grimberg 	return pci_register_driver(&nvme_driver);
356757dacad5SJay Sternberg }
356857dacad5SJay Sternberg 
356957dacad5SJay Sternberg static void __exit nvme_exit(void)
357057dacad5SJay Sternberg {
357157dacad5SJay Sternberg 	pci_unregister_driver(&nvme_driver);
357203e0f3a6SMing Lei 	flush_workqueue(nvme_wq);
357357dacad5SJay Sternberg }
357457dacad5SJay Sternberg 
357557dacad5SJay Sternberg MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
357657dacad5SJay Sternberg MODULE_LICENSE("GPL");
357757dacad5SJay Sternberg MODULE_VERSION("1.0");
357857dacad5SJay Sternberg module_init(nvme_init);
357957dacad5SJay Sternberg module_exit(nvme_exit);
3580