xref: /openbmc/linux/drivers/ntb/hw/amd/ntb_hw_amd.h (revision ac10d4f6)
1a1b36958SXiangliang Yu /*
2a1b36958SXiangliang Yu  * This file is provided under a dual BSD/GPLv2 license.  When using or
3a1b36958SXiangliang Yu  *   redistributing this file, you may do so under either license.
4a1b36958SXiangliang Yu  *
5a1b36958SXiangliang Yu  *   GPL LICENSE SUMMARY
6a1b36958SXiangliang Yu  *
7a1b36958SXiangliang Yu  *   Copyright (C) 2016 Advanced Micro Devices, Inc. All Rights Reserved.
8a1b36958SXiangliang Yu  *
9a1b36958SXiangliang Yu  *   This program is free software; you can redistribute it and/or modify
10a1b36958SXiangliang Yu  *   it under the terms of version 2 of the GNU General Public License as
11a1b36958SXiangliang Yu  *   published by the Free Software Foundation.
12a1b36958SXiangliang Yu  *
13a1b36958SXiangliang Yu  *   BSD LICENSE
14a1b36958SXiangliang Yu  *
15a1b36958SXiangliang Yu  *   Copyright (C) 2016 Advanced Micro Devices, Inc. All Rights Reserved.
16a1b36958SXiangliang Yu  *
17a1b36958SXiangliang Yu  *   Redistribution and use in source and binary forms, with or without
18a1b36958SXiangliang Yu  *   modification, are permitted provided that the following conditions
19a1b36958SXiangliang Yu  *   are met:
20a1b36958SXiangliang Yu  *
21a1b36958SXiangliang Yu  *     * Redistributions of source code must retain the above copyright
22a1b36958SXiangliang Yu  *       notice, this list of conditions and the following disclaimer.
23a1b36958SXiangliang Yu  *     * Redistributions in binary form must reproduce the above copy
24a1b36958SXiangliang Yu  *       notice, this list of conditions and the following disclaimer in
25a1b36958SXiangliang Yu  *       the documentation and/or other materials provided with the
26a1b36958SXiangliang Yu  *       distribution.
27a1b36958SXiangliang Yu  *     * Neither the name of AMD Corporation nor the names of its
28a1b36958SXiangliang Yu  *       contributors may be used to endorse or promote products derived
29a1b36958SXiangliang Yu  *       from this software without specific prior written permission.
30a1b36958SXiangliang Yu  *
31a1b36958SXiangliang Yu  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
32a1b36958SXiangliang Yu  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
33a1b36958SXiangliang Yu  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
34a1b36958SXiangliang Yu  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
35a1b36958SXiangliang Yu  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
36a1b36958SXiangliang Yu  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
37a1b36958SXiangliang Yu  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
38a1b36958SXiangliang Yu  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
39a1b36958SXiangliang Yu  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
40a1b36958SXiangliang Yu  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
41a1b36958SXiangliang Yu  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
42a1b36958SXiangliang Yu  *
43a1b36958SXiangliang Yu  * AMD PCIe NTB Linux driver
44a1b36958SXiangliang Yu  *
45a1b36958SXiangliang Yu  * Contact Information:
46a1b36958SXiangliang Yu  * Xiangliang Yu <Xiangliang.Yu@amd.com>
47a1b36958SXiangliang Yu  */
48a1b36958SXiangliang Yu 
49a1b36958SXiangliang Yu #ifndef NTB_HW_AMD_H
50a1b36958SXiangliang Yu #define NTB_HW_AMD_H
51a1b36958SXiangliang Yu 
52a1b36958SXiangliang Yu #include <linux/ntb.h>
53a1b36958SXiangliang Yu #include <linux/pci.h>
54a1b36958SXiangliang Yu 
55a1b36958SXiangliang Yu #define AMD_LINK_HB_TIMEOUT	msecs_to_jiffies(1000)
56a1b36958SXiangliang Yu #define NTB_LNK_STA_SPEED_MASK	0x000F0000
57a1b36958SXiangliang Yu #define NTB_LNK_STA_WIDTH_MASK	0x03F00000
58a1b36958SXiangliang Yu #define NTB_LNK_STA_SPEED(x)	(((x) & NTB_LNK_STA_SPEED_MASK) >> 16)
59a1b36958SXiangliang Yu #define NTB_LNK_STA_WIDTH(x)	(((x) & NTB_LNK_STA_WIDTH_MASK) >> 20)
60a1b36958SXiangliang Yu 
61a1b36958SXiangliang Yu #ifndef read64
62a1b36958SXiangliang Yu #ifdef readq
63a1b36958SXiangliang Yu #define read64 readq
64a1b36958SXiangliang Yu #else
65a1b36958SXiangliang Yu #define read64 _read64
_read64(void __iomem * mmio)66a1b36958SXiangliang Yu static inline u64 _read64(void __iomem *mmio)
67a1b36958SXiangliang Yu {
68a1b36958SXiangliang Yu 	u64 low, high;
69a1b36958SXiangliang Yu 
70a1b36958SXiangliang Yu 	low = readl(mmio);
71a1b36958SXiangliang Yu 	high = readl(mmio + sizeof(u32));
72a1b36958SXiangliang Yu 	return low | (high << 32);
73a1b36958SXiangliang Yu }
74a1b36958SXiangliang Yu #endif
75a1b36958SXiangliang Yu #endif
76a1b36958SXiangliang Yu 
77a1b36958SXiangliang Yu #ifndef write64
78a1b36958SXiangliang Yu #ifdef writeq
79a1b36958SXiangliang Yu #define write64 writeq
80a1b36958SXiangliang Yu #else
81a1b36958SXiangliang Yu #define write64 _write64
_write64(u64 val,void __iomem * mmio)82a1b36958SXiangliang Yu static inline void _write64(u64 val, void __iomem *mmio)
83a1b36958SXiangliang Yu {
84a1b36958SXiangliang Yu 	writel(val, mmio);
85a1b36958SXiangliang Yu 	writel(val >> 32, mmio + sizeof(u32));
86a1b36958SXiangliang Yu }
87a1b36958SXiangliang Yu #endif
88a1b36958SXiangliang Yu #endif
89a1b36958SXiangliang Yu 
90a1b36958SXiangliang Yu enum {
91a1b36958SXiangliang Yu 	/* AMD NTB Capability */
92a1b36958SXiangliang Yu 	AMD_DB_CNT		= 16,
93a1b36958SXiangliang Yu 	AMD_MSIX_VECTOR_CNT	= 24,
94a1b36958SXiangliang Yu 	AMD_SPADS_CNT		= 16,
95a1b36958SXiangliang Yu 
96a1b36958SXiangliang Yu 	/*  AMD NTB register offset */
97a1b36958SXiangliang Yu 	AMD_CNTL_OFFSET		= 0x200,
98a1b36958SXiangliang Yu 
99a1b36958SXiangliang Yu 	/* NTB control register bits */
100a1b36958SXiangliang Yu 	PMM_REG_CTL		= BIT(21),
101a1b36958SXiangliang Yu 	SMM_REG_CTL		= BIT(20),
102a1b36958SXiangliang Yu 	SMM_REG_ACC_PATH	= BIT(18),
103a1b36958SXiangliang Yu 	PMM_REG_ACC_PATH	= BIT(17),
104a1b36958SXiangliang Yu 	NTB_CLK_EN		= BIT(16),
105a1b36958SXiangliang Yu 
106a1b36958SXiangliang Yu 	AMD_STA_OFFSET		= 0x204,
107a1b36958SXiangliang Yu 	AMD_PGSLV_OFFSET	= 0x208,
108a1b36958SXiangliang Yu 	AMD_SPAD_MUX_OFFSET	= 0x20C,
109a1b36958SXiangliang Yu 	AMD_SPAD_OFFSET		= 0x210,
110a1b36958SXiangliang Yu 	AMD_RSMU_HCID		= 0x250,
111a1b36958SXiangliang Yu 	AMD_RSMU_SIID		= 0x254,
112a1b36958SXiangliang Yu 	AMD_PSION_OFFSET	= 0x300,
113a1b36958SXiangliang Yu 	AMD_SSION_OFFSET	= 0x330,
114a1b36958SXiangliang Yu 	AMD_MMINDEX_OFFSET	= 0x400,
115a1b36958SXiangliang Yu 	AMD_MMDATA_OFFSET	= 0x404,
116a1b36958SXiangliang Yu 	AMD_SIDEINFO_OFFSET	= 0x408,
117a1b36958SXiangliang Yu 
118a1b36958SXiangliang Yu 	AMD_SIDE_MASK		= BIT(0),
119a1b36958SXiangliang Yu 	AMD_SIDE_READY		= BIT(1),
120a1b36958SXiangliang Yu 
121a1b36958SXiangliang Yu 	/* limit register */
122a1b36958SXiangliang Yu 	AMD_ROMBARLMT_OFFSET	= 0x410,
123a1b36958SXiangliang Yu 	AMD_BAR1LMT_OFFSET	= 0x414,
124a1b36958SXiangliang Yu 	AMD_BAR23LMT_OFFSET	= 0x418,
125a1b36958SXiangliang Yu 	AMD_BAR45LMT_OFFSET	= 0x420,
126a1b36958SXiangliang Yu 	/* xlat address */
127a1b36958SXiangliang Yu 	AMD_POMBARXLAT_OFFSET	= 0x428,
128a1b36958SXiangliang Yu 	AMD_BAR1XLAT_OFFSET	= 0x430,
129a1b36958SXiangliang Yu 	AMD_BAR23XLAT_OFFSET	= 0x438,
130a1b36958SXiangliang Yu 	AMD_BAR45XLAT_OFFSET	= 0x440,
131a1b36958SXiangliang Yu 	/* doorbell and interrupt */
132a1b36958SXiangliang Yu 	AMD_DBFM_OFFSET		= 0x450,
133a1b36958SXiangliang Yu 	AMD_DBREQ_OFFSET	= 0x454,
134a1b36958SXiangliang Yu 	AMD_MIRRDBSTAT_OFFSET	= 0x458,
135a1b36958SXiangliang Yu 	AMD_DBMASK_OFFSET	= 0x45C,
136a1b36958SXiangliang Yu 	AMD_DBSTAT_OFFSET	= 0x460,
137a1b36958SXiangliang Yu 	AMD_INTMASK_OFFSET	= 0x470,
138a1b36958SXiangliang Yu 	AMD_INTSTAT_OFFSET	= 0x474,
139a1b36958SXiangliang Yu 
140a1b36958SXiangliang Yu 	/* event type */
141a1b36958SXiangliang Yu 	AMD_PEER_FLUSH_EVENT	= BIT(0),
142a1b36958SXiangliang Yu 	AMD_PEER_RESET_EVENT	= BIT(1),
143a1b36958SXiangliang Yu 	AMD_PEER_D3_EVENT	= BIT(2),
144a1b36958SXiangliang Yu 	AMD_PEER_PMETO_EVENT	= BIT(3),
145a1b36958SXiangliang Yu 	AMD_PEER_D0_EVENT	= BIT(4),
146e5b0d2d1SXiangliang Yu 	AMD_LINK_UP_EVENT	= BIT(5),
147e5b0d2d1SXiangliang Yu 	AMD_LINK_DOWN_EVENT	= BIT(6),
148a1b36958SXiangliang Yu 	AMD_EVENT_INTMASK	= (AMD_PEER_FLUSH_EVENT |
149a1b36958SXiangliang Yu 				AMD_PEER_RESET_EVENT | AMD_PEER_D3_EVENT |
150e5b0d2d1SXiangliang Yu 				AMD_PEER_PMETO_EVENT | AMD_PEER_D0_EVENT |
151e5b0d2d1SXiangliang Yu 				AMD_LINK_UP_EVENT | AMD_LINK_DOWN_EVENT),
152a1b36958SXiangliang Yu 
153a1b36958SXiangliang Yu 	AMD_PMESTAT_OFFSET	= 0x480,
154a1b36958SXiangliang Yu 	AMD_PMSGTRIG_OFFSET	= 0x490,
155a1b36958SXiangliang Yu 	AMD_LTRLATENCY_OFFSET	= 0x494,
156a1b36958SXiangliang Yu 	AMD_FLUSHTRIG_OFFSET	= 0x498,
157a1b36958SXiangliang Yu 
158a1b36958SXiangliang Yu 	/* SMU register*/
159a1b36958SXiangliang Yu 	AMD_SMUACK_OFFSET	= 0x4A0,
160a1b36958SXiangliang Yu 	AMD_SINRST_OFFSET	= 0x4A4,
161a1b36958SXiangliang Yu 	AMD_RSPNUM_OFFSET	= 0x4A8,
162a1b36958SXiangliang Yu 	AMD_SMU_SPADMUTEX	= 0x4B0,
163a1b36958SXiangliang Yu 	AMD_SMU_SPADOFFSET	= 0x4B4,
164a1b36958SXiangliang Yu 
165a1b36958SXiangliang Yu 	AMD_PEER_OFFSET		= 0x400,
166a1b36958SXiangliang Yu };
167a1b36958SXiangliang Yu 
168a1472e73SSanjay R Mehta struct ntb_dev_data {
169a1472e73SSanjay R Mehta 	const unsigned char mw_count;
170a1472e73SSanjay R Mehta 	const unsigned int mw_idx;
171a1472e73SSanjay R Mehta };
172a1472e73SSanjay R Mehta 
173a1b36958SXiangliang Yu struct amd_ntb_dev;
174a1b36958SXiangliang Yu 
175a1b36958SXiangliang Yu struct amd_ntb_vec {
176a1b36958SXiangliang Yu 	struct amd_ntb_dev	*ndev;
177a1b36958SXiangliang Yu 	int			num;
178a1b36958SXiangliang Yu };
179a1b36958SXiangliang Yu 
180a1b36958SXiangliang Yu struct amd_ntb_dev {
181a1b36958SXiangliang Yu 	struct ntb_dev ntb;
182a1b36958SXiangliang Yu 
183a1b36958SXiangliang Yu 	u32 ntb_side;
184a1b36958SXiangliang Yu 	u32 lnk_sta;
185a1b36958SXiangliang Yu 	u32 cntl_sta;
186a1b36958SXiangliang Yu 	u32 peer_sta;
187a1b36958SXiangliang Yu 
188a1472e73SSanjay R Mehta 	struct ntb_dev_data *dev_data;
189a1b36958SXiangliang Yu 	unsigned char mw_count;
190a1b36958SXiangliang Yu 	unsigned char spad_count;
191a1b36958SXiangliang Yu 	unsigned char db_count;
192a1b36958SXiangliang Yu 	unsigned char msix_vec_count;
193a1b36958SXiangliang Yu 
194a1b36958SXiangliang Yu 	u64 db_valid_mask;
195a1b36958SXiangliang Yu 	u64 db_mask;
196ac10d4f6SArindam Nath 	u64 db_last_bit;
197a1b36958SXiangliang Yu 	u32 int_mask;
198a1b36958SXiangliang Yu 
199a1b36958SXiangliang Yu 	struct msix_entry *msix;
200a1b36958SXiangliang Yu 	struct amd_ntb_vec *vec;
201a1b36958SXiangliang Yu 
202a1b36958SXiangliang Yu 	/* synchronize rmw access of db_mask and hw reg */
203a1b36958SXiangliang Yu 	spinlock_t db_mask_lock;
204a1b36958SXiangliang Yu 
205a1b36958SXiangliang Yu 	void __iomem *self_mmio;
206a1b36958SXiangliang Yu 	void __iomem *peer_mmio;
207a1b36958SXiangliang Yu 	unsigned int self_spad;
208a1b36958SXiangliang Yu 	unsigned int peer_spad;
209a1b36958SXiangliang Yu 
210a1b36958SXiangliang Yu 	struct delayed_work hb_timer;
211a1b36958SXiangliang Yu 
212a1b36958SXiangliang Yu 	struct dentry *debugfs_dir;
213a1b36958SXiangliang Yu 	struct dentry *debugfs_info;
214a1b36958SXiangliang Yu };
215a1b36958SXiangliang Yu 
216a1b36958SXiangliang Yu #define ntb_ndev(__ntb) container_of(__ntb, struct amd_ntb_dev, ntb)
217a1b36958SXiangliang Yu #define hb_ndev(__work) container_of(__work, struct amd_ntb_dev, hb_timer.work)
218a1b36958SXiangliang Yu 
219ae5f4bdcSArindam Nath static void amd_set_side_info_reg(struct amd_ntb_dev *ndev, bool peer);
220ae5f4bdcSArindam Nath static void amd_clear_side_info_reg(struct amd_ntb_dev *ndev, bool peer);
2215f0856beSArindam Nath static int amd_poll_link(struct amd_ntb_dev *ndev);
222ae5f4bdcSArindam Nath 
223a1b36958SXiangliang Yu #endif
224