130ebda7aSM Chetan Kumar // SPDX-License-Identifier: GPL-2.0-only
230ebda7aSM Chetan Kumar /*
330ebda7aSM Chetan Kumar  * Copyright (C) 2020-21 Intel Corporation.
430ebda7aSM Chetan Kumar  */
530ebda7aSM Chetan Kumar 
630ebda7aSM Chetan Kumar #include <linux/wwan.h>
730ebda7aSM Chetan Kumar 
830ebda7aSM Chetan Kumar #include "iosm_ipc_chnl_cfg.h"
930ebda7aSM Chetan Kumar 
1030ebda7aSM Chetan Kumar /* Max. sizes of a downlink buffers */
118d9be063SM Chetan Kumar #define IPC_MEM_MAX_DL_FLASH_BUF_SIZE (64 * 1024)
1230ebda7aSM Chetan Kumar #define IPC_MEM_MAX_DL_LOOPBACK_SIZE (1 * 1024 * 1024)
1330ebda7aSM Chetan Kumar #define IPC_MEM_MAX_DL_AT_BUF_SIZE 2048
1430ebda7aSM Chetan Kumar #define IPC_MEM_MAX_DL_RPC_BUF_SIZE (32 * 1024)
1530ebda7aSM Chetan Kumar #define IPC_MEM_MAX_DL_MBIM_BUF_SIZE IPC_MEM_MAX_DL_RPC_BUF_SIZE
1630ebda7aSM Chetan Kumar 
1730ebda7aSM Chetan Kumar /* Max. transfer descriptors for a pipe. */
1830ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_FLASH_DL 3
1930ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_FLASH_UL 6
2030ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_AT 4
2130ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_RPC 4
2230ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_MBIM IPC_MEM_MAX_TDS_RPC
2330ebda7aSM Chetan Kumar #define IPC_MEM_MAX_TDS_LOOPBACK 11
2430ebda7aSM Chetan Kumar 
2530ebda7aSM Chetan Kumar /* Accumulation backoff usec */
2630ebda7aSM Chetan Kumar #define IRQ_ACC_BACKOFF_OFF 0
2730ebda7aSM Chetan Kumar 
2830ebda7aSM Chetan Kumar /* MUX acc backoff 1ms */
2930ebda7aSM Chetan Kumar #define IRQ_ACC_BACKOFF_MUX 1000
3030ebda7aSM Chetan Kumar 
3130ebda7aSM Chetan Kumar /* Modem channel configuration table
3230ebda7aSM Chetan Kumar  * Always reserve element zero for flash channel.
3330ebda7aSM Chetan Kumar  */
3430ebda7aSM Chetan Kumar static struct ipc_chnl_cfg modem_cfg[] = {
3530ebda7aSM Chetan Kumar 	/* IP Mux */
3630ebda7aSM Chetan Kumar 	{ IPC_MEM_IP_CHL_ID_0, IPC_MEM_PIPE_0, IPC_MEM_PIPE_1,
3730ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_MUX_LITE_UL, IPC_MEM_MAX_TDS_MUX_LITE_DL,
3830ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_DL_MUX_LITE_BUF_SIZE, WWAN_PORT_UNKNOWN },
3930ebda7aSM Chetan Kumar 	/* RPC - 0 */
4030ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_1, IPC_MEM_PIPE_2, IPC_MEM_PIPE_3,
4130ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_RPC, IPC_MEM_MAX_TDS_RPC,
42*d08b0f8fSShane Parslow 	  IPC_MEM_MAX_DL_RPC_BUF_SIZE, WWAN_PORT_XMMRPC },
4330ebda7aSM Chetan Kumar 	/* IAT0 */
4430ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_2, IPC_MEM_PIPE_4, IPC_MEM_PIPE_5,
4530ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_AT, IPC_MEM_MAX_TDS_AT, IPC_MEM_MAX_DL_AT_BUF_SIZE,
4630ebda7aSM Chetan Kumar 	  WWAN_PORT_AT },
4730ebda7aSM Chetan Kumar 	/* Trace */
4830ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_3, IPC_MEM_PIPE_6, IPC_MEM_PIPE_7,
4930ebda7aSM Chetan Kumar 	  IPC_MEM_TDS_TRC, IPC_MEM_TDS_TRC, IPC_MEM_MAX_DL_TRC_BUF_SIZE,
5030ebda7aSM Chetan Kumar 	  WWAN_PORT_UNKNOWN },
5130ebda7aSM Chetan Kumar 	/* IAT1 */
5230ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_4, IPC_MEM_PIPE_8, IPC_MEM_PIPE_9,
5330ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_AT, IPC_MEM_MAX_TDS_AT, IPC_MEM_MAX_DL_AT_BUF_SIZE,
5430ebda7aSM Chetan Kumar 	  WWAN_PORT_AT },
5530ebda7aSM Chetan Kumar 	/* Loopback */
5630ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_5, IPC_MEM_PIPE_10, IPC_MEM_PIPE_11,
5730ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_LOOPBACK, IPC_MEM_MAX_TDS_LOOPBACK,
5830ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_DL_LOOPBACK_SIZE, WWAN_PORT_UNKNOWN },
5930ebda7aSM Chetan Kumar 	/* MBIM Channel */
6030ebda7aSM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_6, IPC_MEM_PIPE_12, IPC_MEM_PIPE_13,
6130ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_TDS_MBIM, IPC_MEM_MAX_TDS_MBIM,
6230ebda7aSM Chetan Kumar 	  IPC_MEM_MAX_DL_MBIM_BUF_SIZE, WWAN_PORT_MBIM },
638d9be063SM Chetan Kumar 	/* Flash Channel/Coredump Channel */
648d9be063SM Chetan Kumar 	{ IPC_MEM_CTRL_CHL_ID_7, IPC_MEM_PIPE_0, IPC_MEM_PIPE_1,
658d9be063SM Chetan Kumar 	  IPC_MEM_MAX_TDS_FLASH_UL, IPC_MEM_MAX_TDS_FLASH_DL,
668d9be063SM Chetan Kumar 	  IPC_MEM_MAX_DL_FLASH_BUF_SIZE, WWAN_PORT_UNKNOWN },
6730ebda7aSM Chetan Kumar };
6830ebda7aSM Chetan Kumar 
ipc_chnl_cfg_get(struct ipc_chnl_cfg * chnl_cfg,int index)6930ebda7aSM Chetan Kumar int ipc_chnl_cfg_get(struct ipc_chnl_cfg *chnl_cfg, int index)
7030ebda7aSM Chetan Kumar {
714f3f2e3fSDan Carpenter 	if (index >= ARRAY_SIZE(modem_cfg)) {
724f3f2e3fSDan Carpenter 		pr_err("index: %d and array size %zu", index,
734f3f2e3fSDan Carpenter 		       ARRAY_SIZE(modem_cfg));
7430ebda7aSM Chetan Kumar 		return -ECHRNG;
7530ebda7aSM Chetan Kumar 	}
7630ebda7aSM Chetan Kumar 
7730ebda7aSM Chetan Kumar 	if (index == IPC_MEM_MUX_IP_CH_IF_ID)
7830ebda7aSM Chetan Kumar 		chnl_cfg->accumulation_backoff = IRQ_ACC_BACKOFF_MUX;
7930ebda7aSM Chetan Kumar 	else
8030ebda7aSM Chetan Kumar 		chnl_cfg->accumulation_backoff = IRQ_ACC_BACKOFF_OFF;
8130ebda7aSM Chetan Kumar 
8230ebda7aSM Chetan Kumar 	chnl_cfg->ul_nr_of_entries = modem_cfg[index].ul_nr_of_entries;
8330ebda7aSM Chetan Kumar 	chnl_cfg->dl_nr_of_entries = modem_cfg[index].dl_nr_of_entries;
8430ebda7aSM Chetan Kumar 	chnl_cfg->dl_buf_size = modem_cfg[index].dl_buf_size;
8530ebda7aSM Chetan Kumar 	chnl_cfg->id = modem_cfg[index].id;
8630ebda7aSM Chetan Kumar 	chnl_cfg->ul_pipe = modem_cfg[index].ul_pipe;
8730ebda7aSM Chetan Kumar 	chnl_cfg->dl_pipe = modem_cfg[index].dl_pipe;
8830ebda7aSM Chetan Kumar 	chnl_cfg->wwan_port_type = modem_cfg[index].wwan_port_type;
8930ebda7aSM Chetan Kumar 
9030ebda7aSM Chetan Kumar 	return 0;
9130ebda7aSM Chetan Kumar }
92